1caab277bSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 27198e6b0SRob Clark /* 37198e6b0SRob Clark * Copyright (C) 2013 Red Hat 47198e6b0SRob Clark * Author: Rob Clark <robdclark@gmail.com> 57198e6b0SRob Clark * 691b74e97SAravind Ganesan * Copyright (c) 2014 The Linux Foundation. All rights reserved. 77198e6b0SRob Clark */ 87198e6b0SRob Clark 97198e6b0SRob Clark #include "a3xx_gpu.h" 107198e6b0SRob Clark 117198e6b0SRob Clark #define A3XX_INT0_MASK \ 127198e6b0SRob Clark (A3XX_INT0_RBBM_AHB_ERROR | \ 137198e6b0SRob Clark A3XX_INT0_RBBM_ATB_BUS_OVERFLOW | \ 147198e6b0SRob Clark A3XX_INT0_CP_T0_PACKET_IN_IB | \ 157198e6b0SRob Clark A3XX_INT0_CP_OPCODE_ERROR | \ 167198e6b0SRob Clark A3XX_INT0_CP_RESERVED_BIT_ERROR | \ 177198e6b0SRob Clark A3XX_INT0_CP_HW_FAULT | \ 187198e6b0SRob Clark A3XX_INT0_CP_IB1_INT | \ 197198e6b0SRob Clark A3XX_INT0_CP_IB2_INT | \ 207198e6b0SRob Clark A3XX_INT0_CP_RB_INT | \ 217198e6b0SRob Clark A3XX_INT0_CP_REG_PROTECT_FAULT | \ 227198e6b0SRob Clark A3XX_INT0_CP_AHB_ERROR_HALT | \ 2379d57bf6SBjorn Andersson A3XX_INT0_CACHE_FLUSH_TS | \ 247198e6b0SRob Clark A3XX_INT0_UCHE_OOB_ACCESS) 257198e6b0SRob Clark 263526e9fbSRob Clark extern bool hang_debug; 275b6ef08eSRob Clark 285b6ef08eSRob Clark static void a3xx_dump(struct msm_gpu *gpu); 29e895c7bdSJordan Crouse static bool a3xx_idle(struct msm_gpu *gpu); 305b6ef08eSRob Clark 31*2fb7487aSJordan Crouse static void a3xx_submit(struct msm_gpu *gpu, struct msm_gem_submit *submit) 32*2fb7487aSJordan Crouse { 33*2fb7487aSJordan Crouse struct msm_drm_private *priv = gpu->dev->dev_private; 34*2fb7487aSJordan Crouse struct msm_ringbuffer *ring = submit->ring; 35*2fb7487aSJordan Crouse unsigned int i; 36*2fb7487aSJordan Crouse 37*2fb7487aSJordan Crouse for (i = 0; i < submit->nr_cmds; i++) { 38*2fb7487aSJordan Crouse switch (submit->cmd[i].type) { 39*2fb7487aSJordan Crouse case MSM_SUBMIT_CMD_IB_TARGET_BUF: 40*2fb7487aSJordan Crouse /* ignore IB-targets */ 41*2fb7487aSJordan Crouse break; 42*2fb7487aSJordan Crouse case MSM_SUBMIT_CMD_CTX_RESTORE_BUF: 43*2fb7487aSJordan Crouse /* ignore if there has not been a ctx switch: */ 44*2fb7487aSJordan Crouse if (priv->lastctx == submit->queue->ctx) 45*2fb7487aSJordan Crouse break; 46*2fb7487aSJordan Crouse fallthrough; 47*2fb7487aSJordan Crouse case MSM_SUBMIT_CMD_BUF: 48*2fb7487aSJordan Crouse OUT_PKT3(ring, CP_INDIRECT_BUFFER_PFD, 2); 49*2fb7487aSJordan Crouse OUT_RING(ring, lower_32_bits(submit->cmd[i].iova)); 50*2fb7487aSJordan Crouse OUT_RING(ring, submit->cmd[i].size); 51*2fb7487aSJordan Crouse OUT_PKT2(ring); 52*2fb7487aSJordan Crouse break; 53*2fb7487aSJordan Crouse } 54*2fb7487aSJordan Crouse } 55*2fb7487aSJordan Crouse 56*2fb7487aSJordan Crouse OUT_PKT0(ring, REG_AXXX_CP_SCRATCH_REG2, 1); 57*2fb7487aSJordan Crouse OUT_RING(ring, submit->seqno); 58*2fb7487aSJordan Crouse 59*2fb7487aSJordan Crouse /* Flush HLSQ lazy updates to make sure there is nothing 60*2fb7487aSJordan Crouse * pending for indirect loads after the timestamp has 61*2fb7487aSJordan Crouse * passed: 62*2fb7487aSJordan Crouse */ 63*2fb7487aSJordan Crouse OUT_PKT3(ring, CP_EVENT_WRITE, 1); 64*2fb7487aSJordan Crouse OUT_RING(ring, HLSQ_FLUSH); 65*2fb7487aSJordan Crouse 66*2fb7487aSJordan Crouse /* wait for idle before cache flush/interrupt */ 67*2fb7487aSJordan Crouse OUT_PKT3(ring, CP_WAIT_FOR_IDLE, 1); 68*2fb7487aSJordan Crouse OUT_RING(ring, 0x00000000); 69*2fb7487aSJordan Crouse 70*2fb7487aSJordan Crouse /* BIT(31) of CACHE_FLUSH_TS triggers CACHE_FLUSH_TS IRQ from GPU */ 71*2fb7487aSJordan Crouse OUT_PKT3(ring, CP_EVENT_WRITE, 3); 72*2fb7487aSJordan Crouse OUT_RING(ring, CACHE_FLUSH_TS | BIT(31)); 73*2fb7487aSJordan Crouse OUT_RING(ring, rbmemptr(ring, fence)); 74*2fb7487aSJordan Crouse OUT_RING(ring, submit->seqno); 75*2fb7487aSJordan Crouse 76*2fb7487aSJordan Crouse #if 0 77*2fb7487aSJordan Crouse /* Dummy set-constant to trigger context rollover */ 78*2fb7487aSJordan Crouse OUT_PKT3(ring, CP_SET_CONSTANT, 2); 79*2fb7487aSJordan Crouse OUT_RING(ring, CP_REG(REG_A3XX_HLSQ_CL_KERNEL_GROUP_X_REG)); 80*2fb7487aSJordan Crouse OUT_RING(ring, 0x00000000); 81*2fb7487aSJordan Crouse #endif 82*2fb7487aSJordan Crouse 83*2fb7487aSJordan Crouse adreno_flush(gpu, ring, REG_AXXX_CP_RB_WPTR); 84*2fb7487aSJordan Crouse } 85*2fb7487aSJordan Crouse 86c4a8d475SJordan Crouse static bool a3xx_me_init(struct msm_gpu *gpu) 877198e6b0SRob Clark { 88f97decacSJordan Crouse struct msm_ringbuffer *ring = gpu->rb[0]; 897198e6b0SRob Clark 907198e6b0SRob Clark OUT_PKT3(ring, CP_ME_INIT, 17); 917198e6b0SRob Clark OUT_RING(ring, 0x000003f7); 927198e6b0SRob Clark OUT_RING(ring, 0x00000000); 937198e6b0SRob Clark OUT_RING(ring, 0x00000000); 947198e6b0SRob Clark OUT_RING(ring, 0x00000000); 957198e6b0SRob Clark OUT_RING(ring, 0x00000080); 967198e6b0SRob Clark OUT_RING(ring, 0x00000100); 977198e6b0SRob Clark OUT_RING(ring, 0x00000180); 987198e6b0SRob Clark OUT_RING(ring, 0x00006600); 997198e6b0SRob Clark OUT_RING(ring, 0x00000150); 1007198e6b0SRob Clark OUT_RING(ring, 0x0000014e); 1017198e6b0SRob Clark OUT_RING(ring, 0x00000154); 1027198e6b0SRob Clark OUT_RING(ring, 0x00000001); 1037198e6b0SRob Clark OUT_RING(ring, 0x00000000); 1047198e6b0SRob Clark OUT_RING(ring, 0x00000000); 1057198e6b0SRob Clark OUT_RING(ring, 0x00000000); 1067198e6b0SRob Clark OUT_RING(ring, 0x00000000); 1077198e6b0SRob Clark OUT_RING(ring, 0x00000000); 1087198e6b0SRob Clark 109*2fb7487aSJordan Crouse adreno_flush(gpu, ring, REG_AXXX_CP_RB_WPTR); 110e895c7bdSJordan Crouse return a3xx_idle(gpu); 1117198e6b0SRob Clark } 1127198e6b0SRob Clark 1137198e6b0SRob Clark static int a3xx_hw_init(struct msm_gpu *gpu) 1147198e6b0SRob Clark { 1157198e6b0SRob Clark struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu); 11655459968SRob Clark struct a3xx_gpu *a3xx_gpu = to_a3xx_gpu(adreno_gpu); 1177198e6b0SRob Clark uint32_t *ptr, len; 1187198e6b0SRob Clark int i, ret; 1197198e6b0SRob Clark 1207198e6b0SRob Clark DBG("%s", gpu->name); 1217198e6b0SRob Clark 1227198e6b0SRob Clark if (adreno_is_a305(adreno_gpu)) { 1237198e6b0SRob Clark /* Set up 16 deep read/write request queues: */ 1247198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_IN_RD_LIM_CONF0, 0x10101010); 1257198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_IN_RD_LIM_CONF1, 0x10101010); 1267198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_OUT_RD_LIM_CONF0, 0x10101010); 1277198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_OUT_WR_LIM_CONF0, 0x10101010); 1287198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_DDR_OUT_MAX_BURST, 0x0000303); 1297198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_IN_WR_LIM_CONF0, 0x10101010); 1307198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_IN_WR_LIM_CONF1, 0x10101010); 1317198e6b0SRob Clark /* Enable WR-REQ: */ 1327198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_GATE_OFF_WRREQ_EN, 0x0000ff); 1337198e6b0SRob Clark /* Set up round robin arbitration between both AXI ports: */ 1347198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_ARB_CTL, 0x00000030); 1357198e6b0SRob Clark /* Set up AOOO: */ 1367198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_OUT_AXI_AOOO_EN, 0x0000003c); 1377198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_OUT_AXI_AOOO, 0x003c003c); 138de558cd2SRob Clark } else if (adreno_is_a306(adreno_gpu)) { 139de558cd2SRob Clark gpu_write(gpu, REG_A3XX_VBIF_ROUND_ROBIN_QOS_ARB, 0x0003); 140de558cd2SRob Clark gpu_write(gpu, REG_A3XX_VBIF_OUT_RD_LIM_CONF0, 0x0000000a); 141de558cd2SRob Clark gpu_write(gpu, REG_A3XX_VBIF_OUT_WR_LIM_CONF0, 0x0000000a); 1427198e6b0SRob Clark } else if (adreno_is_a320(adreno_gpu)) { 1437198e6b0SRob Clark /* Set up 16 deep read/write request queues: */ 1447198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_IN_RD_LIM_CONF0, 0x10101010); 1457198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_IN_RD_LIM_CONF1, 0x10101010); 1467198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_OUT_RD_LIM_CONF0, 0x10101010); 1477198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_OUT_WR_LIM_CONF0, 0x10101010); 1487198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_DDR_OUT_MAX_BURST, 0x0000303); 1497198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_IN_WR_LIM_CONF0, 0x10101010); 1507198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_IN_WR_LIM_CONF1, 0x10101010); 1517198e6b0SRob Clark /* Enable WR-REQ: */ 1527198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_GATE_OFF_WRREQ_EN, 0x0000ff); 1537198e6b0SRob Clark /* Set up round robin arbitration between both AXI ports: */ 1547198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_ARB_CTL, 0x00000030); 1557198e6b0SRob Clark /* Set up AOOO: */ 1567198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_OUT_AXI_AOOO_EN, 0x0000003c); 1577198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_OUT_AXI_AOOO, 0x003c003c); 1587198e6b0SRob Clark /* Enable 1K sort: */ 1597198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_ABIT_SORT, 0x000000ff); 1607198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_ABIT_SORT_CONF, 0x000000a4); 1617198e6b0SRob Clark 16255459968SRob Clark } else if (adreno_is_a330v2(adreno_gpu)) { 16355459968SRob Clark /* 16455459968SRob Clark * Most of the VBIF registers on 8974v2 have the correct 16555459968SRob Clark * values at power on, so we won't modify those if we don't 16655459968SRob Clark * need to 16755459968SRob Clark */ 16855459968SRob Clark /* Enable 1k sort: */ 16955459968SRob Clark gpu_write(gpu, REG_A3XX_VBIF_ABIT_SORT, 0x0001003f); 17055459968SRob Clark gpu_write(gpu, REG_A3XX_VBIF_ABIT_SORT_CONF, 0x000000a4); 17155459968SRob Clark /* Enable WR-REQ: */ 17255459968SRob Clark gpu_write(gpu, REG_A3XX_VBIF_GATE_OFF_WRREQ_EN, 0x00003f); 17355459968SRob Clark gpu_write(gpu, REG_A3XX_VBIF_DDR_OUT_MAX_BURST, 0x0000303); 17455459968SRob Clark /* Set up VBIF_ROUND_ROBIN_QOS_ARB: */ 17555459968SRob Clark gpu_write(gpu, REG_A3XX_VBIF_ROUND_ROBIN_QOS_ARB, 0x0003); 17655459968SRob Clark 1777198e6b0SRob Clark } else if (adreno_is_a330(adreno_gpu)) { 1787198e6b0SRob Clark /* Set up 16 deep read/write request queues: */ 1797198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_IN_RD_LIM_CONF0, 0x18181818); 1807198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_IN_RD_LIM_CONF1, 0x18181818); 1817198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_OUT_RD_LIM_CONF0, 0x18181818); 1827198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_OUT_WR_LIM_CONF0, 0x18181818); 1837198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_DDR_OUT_MAX_BURST, 0x0000303); 1847198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_IN_WR_LIM_CONF0, 0x18181818); 1857198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_IN_WR_LIM_CONF1, 0x18181818); 1867198e6b0SRob Clark /* Enable WR-REQ: */ 1877198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_GATE_OFF_WRREQ_EN, 0x00003f); 1887198e6b0SRob Clark /* Set up round robin arbitration between both AXI ports: */ 1897198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_ARB_CTL, 0x00000030); 1907198e6b0SRob Clark /* Set up VBIF_ROUND_ROBIN_QOS_ARB: */ 1917198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_ROUND_ROBIN_QOS_ARB, 0x0001); 1927198e6b0SRob Clark /* Set up AOOO: */ 19355459968SRob Clark gpu_write(gpu, REG_A3XX_VBIF_OUT_AXI_AOOO_EN, 0x0000003f); 19455459968SRob Clark gpu_write(gpu, REG_A3XX_VBIF_OUT_AXI_AOOO, 0x003f003f); 1957198e6b0SRob Clark /* Enable 1K sort: */ 19655459968SRob Clark gpu_write(gpu, REG_A3XX_VBIF_ABIT_SORT, 0x0001003f); 1977198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_ABIT_SORT_CONF, 0x000000a4); 1987198e6b0SRob Clark /* Disable VBIF clock gating. This is to enable AXI running 1997198e6b0SRob Clark * higher frequency than GPU: 2007198e6b0SRob Clark */ 2017198e6b0SRob Clark gpu_write(gpu, REG_A3XX_VBIF_CLKON, 0x00000001); 2027198e6b0SRob Clark 2037198e6b0SRob Clark } else { 2047198e6b0SRob Clark BUG(); 2057198e6b0SRob Clark } 2067198e6b0SRob Clark 2077198e6b0SRob Clark /* Make all blocks contribute to the GPU BUSY perf counter: */ 2087198e6b0SRob Clark gpu_write(gpu, REG_A3XX_RBBM_GPU_BUSY_MASKED, 0xffffffff); 2097198e6b0SRob Clark 2107198e6b0SRob Clark /* Tune the hystersis counters for SP and CP idle detection: */ 2117198e6b0SRob Clark gpu_write(gpu, REG_A3XX_RBBM_SP_HYST_CNT, 0x10); 2127198e6b0SRob Clark gpu_write(gpu, REG_A3XX_RBBM_WAIT_IDLE_CLOCKS_CTL, 0x10); 2137198e6b0SRob Clark 2147198e6b0SRob Clark /* Enable the RBBM error reporting bits. This lets us get 2157198e6b0SRob Clark * useful information on failure: 2167198e6b0SRob Clark */ 2177198e6b0SRob Clark gpu_write(gpu, REG_A3XX_RBBM_AHB_CTL0, 0x00000001); 2187198e6b0SRob Clark 2197198e6b0SRob Clark /* Enable AHB error reporting: */ 2207198e6b0SRob Clark gpu_write(gpu, REG_A3XX_RBBM_AHB_CTL1, 0xa6ffffff); 2217198e6b0SRob Clark 2227198e6b0SRob Clark /* Turn on the power counters: */ 2237198e6b0SRob Clark gpu_write(gpu, REG_A3XX_RBBM_RBBM_CTL, 0x00030000); 2247198e6b0SRob Clark 2257198e6b0SRob Clark /* Turn on hang detection - this spews a lot of useful information 2267198e6b0SRob Clark * into the RBBM registers on a hang: 2277198e6b0SRob Clark */ 2287198e6b0SRob Clark gpu_write(gpu, REG_A3XX_RBBM_INTERFACE_HANG_INT_CTL, 0x00010fff); 2297198e6b0SRob Clark 2307198e6b0SRob Clark /* Enable 64-byte cacheline size. HW Default is 32-byte (0x000000E0): */ 2317198e6b0SRob Clark gpu_write(gpu, REG_A3XX_UCHE_CACHE_MODE_CONTROL_REG, 0x00000001); 2327198e6b0SRob Clark 2337198e6b0SRob Clark /* Enable Clock gating: */ 234de558cd2SRob Clark if (adreno_is_a306(adreno_gpu)) 235de558cd2SRob Clark gpu_write(gpu, REG_A3XX_RBBM_CLOCK_CTL, 0xaaaaaaaa); 236de558cd2SRob Clark else if (adreno_is_a320(adreno_gpu)) 2377198e6b0SRob Clark gpu_write(gpu, REG_A3XX_RBBM_CLOCK_CTL, 0xbfffffff); 23855459968SRob Clark else if (adreno_is_a330v2(adreno_gpu)) 23955459968SRob Clark gpu_write(gpu, REG_A3XX_RBBM_CLOCK_CTL, 0xaaaaaaaa); 24055459968SRob Clark else if (adreno_is_a330(adreno_gpu)) 24155459968SRob Clark gpu_write(gpu, REG_A3XX_RBBM_CLOCK_CTL, 0xbffcffff); 2427198e6b0SRob Clark 24355459968SRob Clark if (adreno_is_a330v2(adreno_gpu)) 24455459968SRob Clark gpu_write(gpu, REG_A3XX_RBBM_GPR0_CTL, 0x05515455); 24555459968SRob Clark else if (adreno_is_a330(adreno_gpu)) 24655459968SRob Clark gpu_write(gpu, REG_A3XX_RBBM_GPR0_CTL, 0x00000000); 24755459968SRob Clark 24855459968SRob Clark /* Set the OCMEM base address for A330, etc */ 24926c0b26dSBrian Masney if (a3xx_gpu->ocmem.hdl) { 25055459968SRob Clark gpu_write(gpu, REG_A3XX_RB_GMEM_BASE_ADDR, 25126c0b26dSBrian Masney (unsigned int)(a3xx_gpu->ocmem.base >> 14)); 25255459968SRob Clark } 2537198e6b0SRob Clark 2547198e6b0SRob Clark /* Turn on performance counters: */ 2557198e6b0SRob Clark gpu_write(gpu, REG_A3XX_RBBM_PERFCTR_CTL, 0x01); 2567198e6b0SRob Clark 25770c70f09SRob Clark /* Enable the perfcntrs that we use.. */ 25870c70f09SRob Clark for (i = 0; i < gpu->num_perfcntrs; i++) { 25970c70f09SRob Clark const struct msm_gpu_perfcntr *perfcntr = &gpu->perfcntrs[i]; 26070c70f09SRob Clark gpu_write(gpu, perfcntr->select_reg, perfcntr->select_val); 26170c70f09SRob Clark } 2627198e6b0SRob Clark 2637198e6b0SRob Clark gpu_write(gpu, REG_A3XX_RBBM_INT_0_MASK, A3XX_INT0_MASK); 2647198e6b0SRob Clark 2657198e6b0SRob Clark ret = adreno_hw_init(gpu); 2667198e6b0SRob Clark if (ret) 2677198e6b0SRob Clark return ret; 2687198e6b0SRob Clark 269f6828e0cSJordan Crouse /* 270f6828e0cSJordan Crouse * Use the default ringbuffer size and block size but disable the RPTR 271f6828e0cSJordan Crouse * shadow 272f6828e0cSJordan Crouse */ 273f6828e0cSJordan Crouse gpu_write(gpu, REG_AXXX_CP_RB_CNTL, 274f6828e0cSJordan Crouse MSM_GPU_RB_CNTL_DEFAULT | AXXX_CP_RB_CNTL_NO_UPDATE); 275f6828e0cSJordan Crouse 276f6828e0cSJordan Crouse /* Set the ringbuffer address */ 277f6828e0cSJordan Crouse gpu_write(gpu, REG_AXXX_CP_RB_BASE, lower_32_bits(gpu->rb[0]->iova)); 278f6828e0cSJordan Crouse 2797198e6b0SRob Clark /* setup access protection: */ 2807198e6b0SRob Clark gpu_write(gpu, REG_A3XX_CP_PROTECT_CTRL, 0x00000007); 2817198e6b0SRob Clark 2827198e6b0SRob Clark /* RBBM registers */ 2837198e6b0SRob Clark gpu_write(gpu, REG_A3XX_CP_PROTECT(0), 0x63000040); 2847198e6b0SRob Clark gpu_write(gpu, REG_A3XX_CP_PROTECT(1), 0x62000080); 2857198e6b0SRob Clark gpu_write(gpu, REG_A3XX_CP_PROTECT(2), 0x600000cc); 2867198e6b0SRob Clark gpu_write(gpu, REG_A3XX_CP_PROTECT(3), 0x60000108); 2877198e6b0SRob Clark gpu_write(gpu, REG_A3XX_CP_PROTECT(4), 0x64000140); 2887198e6b0SRob Clark gpu_write(gpu, REG_A3XX_CP_PROTECT(5), 0x66000400); 2897198e6b0SRob Clark 2907198e6b0SRob Clark /* CP registers */ 2917198e6b0SRob Clark gpu_write(gpu, REG_A3XX_CP_PROTECT(6), 0x65000700); 2927198e6b0SRob Clark gpu_write(gpu, REG_A3XX_CP_PROTECT(7), 0x610007d8); 2937198e6b0SRob Clark gpu_write(gpu, REG_A3XX_CP_PROTECT(8), 0x620007e0); 2947198e6b0SRob Clark gpu_write(gpu, REG_A3XX_CP_PROTECT(9), 0x61001178); 2957198e6b0SRob Clark gpu_write(gpu, REG_A3XX_CP_PROTECT(10), 0x64001180); 2967198e6b0SRob Clark 2977198e6b0SRob Clark /* RB registers */ 2987198e6b0SRob Clark gpu_write(gpu, REG_A3XX_CP_PROTECT(11), 0x60003300); 2997198e6b0SRob Clark 3007198e6b0SRob Clark /* VBIF registers */ 3017198e6b0SRob Clark gpu_write(gpu, REG_A3XX_CP_PROTECT(12), 0x6b00c000); 3027198e6b0SRob Clark 3037198e6b0SRob Clark /* NOTE: PM4/micro-engine firmware registers look to be the same 3047198e6b0SRob Clark * for a2xx and a3xx.. we could possibly push that part down to 3057198e6b0SRob Clark * adreno_gpu base class. Or push both PM4 and PFP but 3067198e6b0SRob Clark * parameterize the pfp ucode addr/data registers.. 3077198e6b0SRob Clark */ 3087198e6b0SRob Clark 3097198e6b0SRob Clark /* Load PM4: */ 310c5e3548cSJordan Crouse ptr = (uint32_t *)(adreno_gpu->fw[ADRENO_FW_PM4]->data); 311c5e3548cSJordan Crouse len = adreno_gpu->fw[ADRENO_FW_PM4]->size / 4; 312e529c7e6SRob Clark DBG("loading PM4 ucode version: %x", ptr[1]); 3137198e6b0SRob Clark 3147198e6b0SRob Clark gpu_write(gpu, REG_AXXX_CP_DEBUG, 3157198e6b0SRob Clark AXXX_CP_DEBUG_DYNAMIC_CLK_DISABLE | 3167198e6b0SRob Clark AXXX_CP_DEBUG_MIU_128BIT_WRITE_ENABLE); 3177198e6b0SRob Clark gpu_write(gpu, REG_AXXX_CP_ME_RAM_WADDR, 0); 3187198e6b0SRob Clark for (i = 1; i < len; i++) 3197198e6b0SRob Clark gpu_write(gpu, REG_AXXX_CP_ME_RAM_DATA, ptr[i]); 3207198e6b0SRob Clark 3217198e6b0SRob Clark /* Load PFP: */ 322c5e3548cSJordan Crouse ptr = (uint32_t *)(adreno_gpu->fw[ADRENO_FW_PFP]->data); 323c5e3548cSJordan Crouse len = adreno_gpu->fw[ADRENO_FW_PFP]->size / 4; 324e529c7e6SRob Clark DBG("loading PFP ucode version: %x", ptr[5]); 3257198e6b0SRob Clark 3267198e6b0SRob Clark gpu_write(gpu, REG_A3XX_CP_PFP_UCODE_ADDR, 0); 3277198e6b0SRob Clark for (i = 1; i < len; i++) 3287198e6b0SRob Clark gpu_write(gpu, REG_A3XX_CP_PFP_UCODE_DATA, ptr[i]); 3297198e6b0SRob Clark 3307198e6b0SRob Clark /* CP ROQ queue sizes (bytes) - RB:16, ST:16, IB1:32, IB2:64 */ 331de558cd2SRob Clark if (adreno_is_a305(adreno_gpu) || adreno_is_a306(adreno_gpu) || 332de558cd2SRob Clark adreno_is_a320(adreno_gpu)) { 3337198e6b0SRob Clark gpu_write(gpu, REG_AXXX_CP_QUEUE_THRESHOLDS, 3347198e6b0SRob Clark AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB1_START(2) | 3357198e6b0SRob Clark AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB2_START(6) | 3367198e6b0SRob Clark AXXX_CP_QUEUE_THRESHOLDS_CSQ_ST_START(14)); 33755459968SRob Clark } else if (adreno_is_a330(adreno_gpu)) { 33855459968SRob Clark /* NOTE: this (value take from downstream android driver) 33955459968SRob Clark * includes some bits outside of the known bitfields. But 34055459968SRob Clark * A330 has this "MERCIU queue" thing too, which might 34155459968SRob Clark * explain a new bitfield or reshuffling: 34255459968SRob Clark */ 34355459968SRob Clark gpu_write(gpu, REG_AXXX_CP_QUEUE_THRESHOLDS, 0x003e2008); 34455459968SRob Clark } 3457198e6b0SRob Clark 3467198e6b0SRob Clark /* clear ME_HALT to start micro engine */ 3477198e6b0SRob Clark gpu_write(gpu, REG_AXXX_CP_ME_CNTL, 0); 3487198e6b0SRob Clark 349c4a8d475SJordan Crouse return a3xx_me_init(gpu) ? 0 : -EINVAL; 3507198e6b0SRob Clark } 3517198e6b0SRob Clark 35255459968SRob Clark static void a3xx_recover(struct msm_gpu *gpu) 35355459968SRob Clark { 354398efc46SRob Clark int i; 355398efc46SRob Clark 35626716185SRob Clark adreno_dump_info(gpu); 35726716185SRob Clark 358398efc46SRob Clark for (i = 0; i < 8; i++) { 359398efc46SRob Clark printk("CP_SCRATCH_REG%d: %u\n", i, 360398efc46SRob Clark gpu_read(gpu, REG_AXXX_CP_SCRATCH_REG0 + i)); 361398efc46SRob Clark } 362398efc46SRob Clark 3635b6ef08eSRob Clark /* dump registers before resetting gpu, if enabled: */ 3645b6ef08eSRob Clark if (hang_debug) 3655b6ef08eSRob Clark a3xx_dump(gpu); 36626716185SRob Clark 36755459968SRob Clark gpu_write(gpu, REG_A3XX_RBBM_SW_RESET_CMD, 1); 36855459968SRob Clark gpu_read(gpu, REG_A3XX_RBBM_SW_RESET_CMD); 36955459968SRob Clark gpu_write(gpu, REG_A3XX_RBBM_SW_RESET_CMD, 0); 37055459968SRob Clark adreno_recover(gpu); 37155459968SRob Clark } 37255459968SRob Clark 3737198e6b0SRob Clark static void a3xx_destroy(struct msm_gpu *gpu) 3747198e6b0SRob Clark { 3757198e6b0SRob Clark struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu); 3767198e6b0SRob Clark struct a3xx_gpu *a3xx_gpu = to_a3xx_gpu(adreno_gpu); 3777198e6b0SRob Clark 3787198e6b0SRob Clark DBG("%s", gpu->name); 3797198e6b0SRob Clark 3807198e6b0SRob Clark adreno_gpu_cleanup(adreno_gpu); 38155459968SRob Clark 38226c0b26dSBrian Masney adreno_gpu_ocmem_cleanup(&a3xx_gpu->ocmem); 38355459968SRob Clark 3847198e6b0SRob Clark kfree(a3xx_gpu); 3857198e6b0SRob Clark } 3867198e6b0SRob Clark 387c4a8d475SJordan Crouse static bool a3xx_idle(struct msm_gpu *gpu) 3887198e6b0SRob Clark { 3897198e6b0SRob Clark /* wait for ringbuffer to drain: */ 390f97decacSJordan Crouse if (!adreno_idle(gpu, gpu->rb[0])) 391c4a8d475SJordan Crouse return false; 3927198e6b0SRob Clark 3937198e6b0SRob Clark /* then wait for GPU to finish: */ 3940963756fSRob Clark if (spin_until(!(gpu_read(gpu, REG_A3XX_RBBM_STATUS) & 395c4a8d475SJordan Crouse A3XX_RBBM_STATUS_GPU_BUSY))) { 3960963756fSRob Clark DRM_ERROR("%s: timeout waiting for GPU to idle!\n", gpu->name); 3977198e6b0SRob Clark 3987198e6b0SRob Clark /* TODO maybe we need to reset GPU here to recover from hang? */ 399c4a8d475SJordan Crouse return false; 400c4a8d475SJordan Crouse } 401c4a8d475SJordan Crouse 402c4a8d475SJordan Crouse return true; 4037198e6b0SRob Clark } 4047198e6b0SRob Clark 4057198e6b0SRob Clark static irqreturn_t a3xx_irq(struct msm_gpu *gpu) 4067198e6b0SRob Clark { 4077198e6b0SRob Clark uint32_t status; 4087198e6b0SRob Clark 4097198e6b0SRob Clark status = gpu_read(gpu, REG_A3XX_RBBM_INT_0_STATUS); 4107198e6b0SRob Clark DBG("%s: %08x", gpu->name, status); 4117198e6b0SRob Clark 4127198e6b0SRob Clark // TODO 4137198e6b0SRob Clark 4147198e6b0SRob Clark gpu_write(gpu, REG_A3XX_RBBM_INT_CLEAR_CMD, status); 4157198e6b0SRob Clark 4167198e6b0SRob Clark msm_gpu_retire(gpu); 4177198e6b0SRob Clark 4187198e6b0SRob Clark return IRQ_HANDLED; 4197198e6b0SRob Clark } 4207198e6b0SRob Clark 4217198e6b0SRob Clark static const unsigned int a3xx_registers[] = { 4227198e6b0SRob Clark 0x0000, 0x0002, 0x0010, 0x0012, 0x0018, 0x0018, 0x0020, 0x0027, 4237198e6b0SRob Clark 0x0029, 0x002b, 0x002e, 0x0033, 0x0040, 0x0042, 0x0050, 0x005c, 4247198e6b0SRob Clark 0x0060, 0x006c, 0x0080, 0x0082, 0x0084, 0x0088, 0x0090, 0x00e5, 4257198e6b0SRob Clark 0x00ea, 0x00ed, 0x0100, 0x0100, 0x0110, 0x0123, 0x01c0, 0x01c1, 4267198e6b0SRob Clark 0x01c3, 0x01c5, 0x01c7, 0x01c7, 0x01d5, 0x01d9, 0x01dc, 0x01dd, 4277198e6b0SRob Clark 0x01ea, 0x01ea, 0x01ee, 0x01f1, 0x01f5, 0x01f5, 0x01fc, 0x01ff, 4287198e6b0SRob Clark 0x0440, 0x0440, 0x0443, 0x0443, 0x0445, 0x0445, 0x044d, 0x044f, 4297198e6b0SRob Clark 0x0452, 0x0452, 0x0454, 0x046f, 0x047c, 0x047c, 0x047f, 0x047f, 4307198e6b0SRob Clark 0x0578, 0x057f, 0x0600, 0x0602, 0x0605, 0x0607, 0x060a, 0x060e, 4317198e6b0SRob Clark 0x0612, 0x0614, 0x0c01, 0x0c02, 0x0c06, 0x0c1d, 0x0c3d, 0x0c3f, 4327198e6b0SRob Clark 0x0c48, 0x0c4b, 0x0c80, 0x0c80, 0x0c88, 0x0c8b, 0x0ca0, 0x0cb7, 4337198e6b0SRob Clark 0x0cc0, 0x0cc1, 0x0cc6, 0x0cc7, 0x0ce4, 0x0ce5, 0x0e00, 0x0e05, 4347198e6b0SRob Clark 0x0e0c, 0x0e0c, 0x0e22, 0x0e23, 0x0e41, 0x0e45, 0x0e64, 0x0e65, 4357198e6b0SRob Clark 0x0e80, 0x0e82, 0x0e84, 0x0e89, 0x0ea0, 0x0ea1, 0x0ea4, 0x0ea7, 4367198e6b0SRob Clark 0x0ec4, 0x0ecb, 0x0ee0, 0x0ee0, 0x0f00, 0x0f01, 0x0f03, 0x0f09, 4377198e6b0SRob Clark 0x2040, 0x2040, 0x2044, 0x2044, 0x2048, 0x204d, 0x2068, 0x2069, 4387198e6b0SRob Clark 0x206c, 0x206d, 0x2070, 0x2070, 0x2072, 0x2072, 0x2074, 0x2075, 4397198e6b0SRob Clark 0x2079, 0x207a, 0x20c0, 0x20d3, 0x20e4, 0x20ef, 0x2100, 0x2109, 4407198e6b0SRob Clark 0x210c, 0x210c, 0x210e, 0x210e, 0x2110, 0x2111, 0x2114, 0x2115, 4417198e6b0SRob Clark 0x21e4, 0x21e4, 0x21ea, 0x21ea, 0x21ec, 0x21ed, 0x21f0, 0x21f0, 4427198e6b0SRob Clark 0x2200, 0x2212, 0x2214, 0x2217, 0x221a, 0x221a, 0x2240, 0x227e, 4437198e6b0SRob Clark 0x2280, 0x228b, 0x22c0, 0x22c0, 0x22c4, 0x22ce, 0x22d0, 0x22d8, 4447198e6b0SRob Clark 0x22df, 0x22e6, 0x22e8, 0x22e9, 0x22ec, 0x22ec, 0x22f0, 0x22f7, 445f47bee2bSRob Clark 0x22ff, 0x22ff, 0x2340, 0x2343, 0x2440, 0x2440, 0x2444, 0x2444, 446f47bee2bSRob Clark 0x2448, 0x244d, 0x2468, 0x2469, 0x246c, 0x246d, 0x2470, 0x2470, 447f47bee2bSRob Clark 0x2472, 0x2472, 0x2474, 0x2475, 0x2479, 0x247a, 0x24c0, 0x24d3, 448f47bee2bSRob Clark 0x24e4, 0x24ef, 0x2500, 0x2509, 0x250c, 0x250c, 0x250e, 0x250e, 449f47bee2bSRob Clark 0x2510, 0x2511, 0x2514, 0x2515, 0x25e4, 0x25e4, 0x25ea, 0x25ea, 450f47bee2bSRob Clark 0x25ec, 0x25ed, 0x25f0, 0x25f0, 0x2600, 0x2612, 0x2614, 0x2617, 451f47bee2bSRob Clark 0x261a, 0x261a, 0x2640, 0x267e, 0x2680, 0x268b, 0x26c0, 0x26c0, 452f47bee2bSRob Clark 0x26c4, 0x26ce, 0x26d0, 0x26d8, 0x26df, 0x26e6, 0x26e8, 0x26e9, 453f47bee2bSRob Clark 0x26ec, 0x26ec, 0x26f0, 0x26f7, 0x26ff, 0x26ff, 0x2740, 0x2743, 454f47bee2bSRob Clark 0x300c, 0x300e, 0x301c, 0x301d, 0x302a, 0x302a, 0x302c, 0x302d, 455f47bee2bSRob Clark 0x3030, 0x3031, 0x3034, 0x3036, 0x303c, 0x303c, 0x305e, 0x305f, 4563bcefb04SRob Clark ~0 /* sentinel */ 4577198e6b0SRob Clark }; 4587198e6b0SRob Clark 4595b6ef08eSRob Clark /* would be nice to not have to duplicate the _show() stuff with printk(): */ 4605b6ef08eSRob Clark static void a3xx_dump(struct msm_gpu *gpu) 4615b6ef08eSRob Clark { 4625b6ef08eSRob Clark printk("status: %08x\n", 4635b6ef08eSRob Clark gpu_read(gpu, REG_A3XX_RBBM_STATUS)); 4643bcefb04SRob Clark adreno_dump(gpu); 4655b6ef08eSRob Clark } 466e00e473dSJordan Crouse 467e00e473dSJordan Crouse static struct msm_gpu_state *a3xx_gpu_state_get(struct msm_gpu *gpu) 468e00e473dSJordan Crouse { 46950f8d218SJordan Crouse struct msm_gpu_state *state = kzalloc(sizeof(*state), GFP_KERNEL); 470e00e473dSJordan Crouse 47150f8d218SJordan Crouse if (!state) 47250f8d218SJordan Crouse return ERR_PTR(-ENOMEM); 47350f8d218SJordan Crouse 47450f8d218SJordan Crouse adreno_gpu_state_get(gpu, state); 475e00e473dSJordan Crouse 476e00e473dSJordan Crouse state->rbbm_status = gpu_read(gpu, REG_A3XX_RBBM_STATUS); 477e00e473dSJordan Crouse 478e00e473dSJordan Crouse return state; 479e00e473dSJordan Crouse } 480e00e473dSJordan Crouse 481*2fb7487aSJordan Crouse static u32 a3xx_get_rptr(struct msm_gpu *gpu, struct msm_ringbuffer *ring) 482*2fb7487aSJordan Crouse { 483*2fb7487aSJordan Crouse ring->memptrs->rptr = gpu_read(gpu, REG_AXXX_CP_RB_RPTR); 484*2fb7487aSJordan Crouse return ring->memptrs->rptr; 485*2fb7487aSJordan Crouse } 4865b6ef08eSRob Clark 4877198e6b0SRob Clark static const struct adreno_gpu_funcs funcs = { 4887198e6b0SRob Clark .base = { 4897198e6b0SRob Clark .get_param = adreno_get_param, 4907198e6b0SRob Clark .hw_init = a3xx_hw_init, 4917198e6b0SRob Clark .pm_suspend = msm_gpu_pm_suspend, 4927198e6b0SRob Clark .pm_resume = msm_gpu_pm_resume, 49355459968SRob Clark .recover = a3xx_recover, 494*2fb7487aSJordan Crouse .submit = a3xx_submit, 495f97decacSJordan Crouse .active_ring = adreno_active_ring, 4967198e6b0SRob Clark .irq = a3xx_irq, 4977198e6b0SRob Clark .destroy = a3xx_destroy, 498c0fec7f5SJordan Crouse #if defined(CONFIG_DEBUG_FS) || defined(CONFIG_DEV_COREDUMP) 4994f776f45SJordan Crouse .show = adreno_show, 5007198e6b0SRob Clark #endif 501e00e473dSJordan Crouse .gpu_state_get = a3xx_gpu_state_get, 502e00e473dSJordan Crouse .gpu_state_put = adreno_gpu_state_put, 503ccac7ce3SJordan Crouse .create_address_space = adreno_iommu_create_address_space, 504*2fb7487aSJordan Crouse .get_rptr = a3xx_get_rptr, 5057198e6b0SRob Clark }, 5067198e6b0SRob Clark }; 5077198e6b0SRob Clark 50870c70f09SRob Clark static const struct msm_gpu_perfcntr perfcntrs[] = { 50970c70f09SRob Clark { REG_A3XX_SP_PERFCOUNTER6_SELECT, REG_A3XX_RBBM_PERFCTR_SP_6_LO, 51070c70f09SRob Clark SP_ALU_ACTIVE_CYCLES, "ALUACTIVE" }, 51170c70f09SRob Clark { REG_A3XX_SP_PERFCOUNTER7_SELECT, REG_A3XX_RBBM_PERFCTR_SP_7_LO, 51270c70f09SRob Clark SP_FS_FULL_ALU_INSTRUCTIONS, "ALUFULL" }, 51370c70f09SRob Clark }; 51470c70f09SRob Clark 5157198e6b0SRob Clark struct msm_gpu *a3xx_gpu_init(struct drm_device *dev) 5167198e6b0SRob Clark { 5177198e6b0SRob Clark struct a3xx_gpu *a3xx_gpu = NULL; 51855459968SRob Clark struct adreno_gpu *adreno_gpu; 5197198e6b0SRob Clark struct msm_gpu *gpu; 520060530f1SRob Clark struct msm_drm_private *priv = dev->dev_private; 521060530f1SRob Clark struct platform_device *pdev = priv->gpu_pdev; 5227198e6b0SRob Clark int ret; 5237198e6b0SRob Clark 5247198e6b0SRob Clark if (!pdev) { 5256a41da17SMamta Shukla DRM_DEV_ERROR(dev->dev, "no a3xx device\n"); 5267198e6b0SRob Clark ret = -ENXIO; 5277198e6b0SRob Clark goto fail; 5287198e6b0SRob Clark } 5297198e6b0SRob Clark 5307198e6b0SRob Clark a3xx_gpu = kzalloc(sizeof(*a3xx_gpu), GFP_KERNEL); 5317198e6b0SRob Clark if (!a3xx_gpu) { 5327198e6b0SRob Clark ret = -ENOMEM; 5337198e6b0SRob Clark goto fail; 5347198e6b0SRob Clark } 5357198e6b0SRob Clark 53655459968SRob Clark adreno_gpu = &a3xx_gpu->base; 53755459968SRob Clark gpu = &adreno_gpu->base; 5387198e6b0SRob Clark 53970c70f09SRob Clark gpu->perfcntrs = perfcntrs; 54070c70f09SRob Clark gpu->num_perfcntrs = ARRAY_SIZE(perfcntrs); 54170c70f09SRob Clark 5423bcefb04SRob Clark adreno_gpu->registers = a3xx_registers; 5433bcefb04SRob Clark 544f97decacSJordan Crouse ret = adreno_gpu_init(dev, pdev, adreno_gpu, &funcs, 1); 5457198e6b0SRob Clark if (ret) 5467198e6b0SRob Clark goto fail; 5477198e6b0SRob Clark 54855459968SRob Clark /* if needed, allocate gmem: */ 54955459968SRob Clark if (adreno_is_a330(adreno_gpu)) { 55026c0b26dSBrian Masney ret = adreno_gpu_ocmem_init(&adreno_gpu->base.pdev->dev, 55126c0b26dSBrian Masney adreno_gpu, &a3xx_gpu->ocmem); 55226c0b26dSBrian Masney if (ret) 55326c0b26dSBrian Masney goto fail; 55455459968SRob Clark } 55555459968SRob Clark 556667ce33eSRob Clark if (!gpu->aspace) { 557871d812aSRob Clark /* TODO we think it is possible to configure the GPU to 558871d812aSRob Clark * restrict access to VRAM carveout. But the required 559871d812aSRob Clark * registers are unknown. For now just bail out and 560871d812aSRob Clark * limp along with just modesetting. If it turns out 561871d812aSRob Clark * to not be possible to restrict access, then we must 562871d812aSRob Clark * implement a cmdstream validator. 563871d812aSRob Clark */ 5646a41da17SMamta Shukla DRM_DEV_ERROR(dev->dev, "No memory protection without IOMMU\n"); 565871d812aSRob Clark ret = -ENXIO; 566871d812aSRob Clark goto fail; 567871d812aSRob Clark } 568871d812aSRob Clark 569d163ba0bSBrian Masney /* 570d163ba0bSBrian Masney * Set the ICC path to maximum speed for now by multiplying the fastest 571d163ba0bSBrian Masney * frequency by the bus width (8). We'll want to scale this later on to 572d163ba0bSBrian Masney * improve battery life. 573d163ba0bSBrian Masney */ 574d163ba0bSBrian Masney icc_set_bw(gpu->icc_path, 0, Bps_to_icc(gpu->fast_rate) * 8); 575d163ba0bSBrian Masney icc_set_bw(gpu->ocmem_icc_path, 0, Bps_to_icc(gpu->fast_rate) * 8); 576d163ba0bSBrian Masney 577871d812aSRob Clark return gpu; 5787198e6b0SRob Clark 5797198e6b0SRob Clark fail: 5807198e6b0SRob Clark if (a3xx_gpu) 5817198e6b0SRob Clark a3xx_destroy(&a3xx_gpu->base.base); 5827198e6b0SRob Clark 5837198e6b0SRob Clark return ERR_PTR(ret); 5847198e6b0SRob Clark } 585