1 // SPDX-License-Identifier: GPL-2.0-only 2 3 #include <linux/delay.h> 4 #include <linux/pci.h> 5 6 #include <drm/drm_atomic.h> 7 #include <drm/drm_atomic_helper.h> 8 #include <drm/drm_drv.h> 9 #include <drm/drm_gem_atomic_helper.h> 10 #include <drm/drm_probe_helper.h> 11 12 #include "mgag200_ddc.h" 13 #include "mgag200_drv.h" 14 15 static int mgag200_g200se_init_pci_options(struct pci_dev *pdev) 16 { 17 struct device *dev = &pdev->dev; 18 bool has_sgram; 19 u32 option; 20 int err; 21 22 err = pci_read_config_dword(pdev, PCI_MGA_OPTION, &option); 23 if (err != PCIBIOS_SUCCESSFUL) { 24 dev_err(dev, "pci_read_config_dword(PCI_MGA_OPTION) failed: %d\n", err); 25 return pcibios_err_to_errno(err); 26 } 27 28 has_sgram = !!(option & PCI_MGA_OPTION_HARDPWMSK); 29 30 option = 0x40049120; 31 if (has_sgram) 32 option |= PCI_MGA_OPTION_HARDPWMSK; 33 34 return mgag200_init_pci_options(pdev, option, 0x00008000); 35 } 36 37 static void mgag200_g200se_init_registers(struct mgag200_g200se_device *g200se) 38 { 39 static const u8 dacvalue[] = { 40 MGAG200_DAC_DEFAULT(0x03, 41 MGA1064_PIX_CLK_CTL_SEL_PLL, 42 MGA1064_MISC_CTL_DAC_EN | 43 MGA1064_MISC_CTL_VGA8 | 44 MGA1064_MISC_CTL_DAC_RAM_CS, 45 0x00, 0x00, 0x00) 46 }; 47 48 struct mga_device *mdev = &g200se->base; 49 size_t i; 50 51 for (i = 0; i < ARRAY_SIZE(dacvalue); i++) { 52 if ((i <= 0x17) || 53 (i == 0x1b) || 54 (i == 0x1c) || 55 ((i >= 0x1f) && (i <= 0x29)) || 56 ((i == 0x2c) || (i == 0x2d) || (i == 0x2e)) || 57 ((i >= 0x30) && (i <= 0x37))) 58 continue; 59 WREG_DAC(i, dacvalue[i]); 60 } 61 62 mgag200_init_registers(mdev); 63 } 64 65 static void mgag200_g200se_set_hiprilvl(struct mga_device *mdev, 66 const struct drm_display_mode *mode, 67 const struct drm_format_info *format) 68 { 69 struct mgag200_g200se_device *g200se = to_mgag200_g200se_device(&mdev->base); 70 unsigned int hiprilvl; 71 u8 crtcext6; 72 73 if (g200se->unique_rev_id >= 0x04) { 74 hiprilvl = 0; 75 } else if (g200se->unique_rev_id >= 0x02) { 76 unsigned int bpp; 77 unsigned long mb; 78 79 if (format->cpp[0] * 8 > 16) 80 bpp = 32; 81 else if (format->cpp[0] * 8 > 8) 82 bpp = 16; 83 else 84 bpp = 8; 85 86 mb = (mode->clock * bpp) / 1000; 87 if (mb > 3100) 88 hiprilvl = 0; 89 else if (mb > 2600) 90 hiprilvl = 1; 91 else if (mb > 1900) 92 hiprilvl = 2; 93 else if (mb > 1160) 94 hiprilvl = 3; 95 else if (mb > 440) 96 hiprilvl = 4; 97 else 98 hiprilvl = 5; 99 100 } else if (g200se->unique_rev_id >= 0x01) { 101 hiprilvl = 3; 102 } else { 103 hiprilvl = 4; 104 } 105 106 crtcext6 = hiprilvl; /* implicitly sets maxhipri to 0 */ 107 108 WREG_ECRT(0x06, crtcext6); 109 } 110 111 /* 112 * PIXPLLC 113 */ 114 115 static int mgag200_g200se_00_pixpllc_atomic_check(struct drm_crtc *crtc, 116 struct drm_atomic_state *new_state) 117 { 118 static const unsigned int vcomax = 320000; 119 static const unsigned int vcomin = 160000; 120 static const unsigned int pllreffreq = 25000; 121 122 struct drm_crtc_state *new_crtc_state = drm_atomic_get_new_crtc_state(new_state, crtc); 123 struct mgag200_crtc_state *new_mgag200_crtc_state = to_mgag200_crtc_state(new_crtc_state); 124 long clock = new_crtc_state->mode.clock; 125 struct mgag200_pll_values *pixpllc = &new_mgag200_crtc_state->pixpllc; 126 unsigned int delta, tmpdelta, permitteddelta; 127 unsigned int testp, testm, testn; 128 unsigned int p, m, n, s; 129 unsigned int computed; 130 131 m = n = p = s = 0; 132 delta = 0xffffffff; 133 permitteddelta = clock * 5 / 1000; 134 135 for (testp = 8; testp > 0; testp /= 2) { 136 if (clock * testp > vcomax) 137 continue; 138 if (clock * testp < vcomin) 139 continue; 140 141 for (testn = 17; testn < 256; testn++) { 142 for (testm = 1; testm < 32; testm++) { 143 computed = (pllreffreq * testn) / (testm * testp); 144 if (computed > clock) 145 tmpdelta = computed - clock; 146 else 147 tmpdelta = clock - computed; 148 if (tmpdelta < delta) { 149 delta = tmpdelta; 150 m = testm; 151 n = testn; 152 p = testp; 153 } 154 } 155 } 156 } 157 158 if (delta > permitteddelta) { 159 pr_warn("PLL delta too large\n"); 160 return -EINVAL; 161 } 162 163 pixpllc->m = m; 164 pixpllc->n = n; 165 pixpllc->p = p; 166 pixpllc->s = s; 167 168 return 0; 169 } 170 171 static void mgag200_g200se_00_pixpllc_atomic_update(struct drm_crtc *crtc, 172 struct drm_atomic_state *old_state) 173 { 174 struct drm_device *dev = crtc->dev; 175 struct mga_device *mdev = to_mga_device(dev); 176 struct drm_crtc_state *crtc_state = crtc->state; 177 struct mgag200_crtc_state *mgag200_crtc_state = to_mgag200_crtc_state(crtc_state); 178 struct mgag200_pll_values *pixpllc = &mgag200_crtc_state->pixpllc; 179 unsigned int pixpllcm, pixpllcn, pixpllcp, pixpllcs; 180 u8 xpixpllcm, xpixpllcn, xpixpllcp; 181 182 pixpllcm = pixpllc->m - 1; 183 pixpllcn = pixpllc->n - 1; 184 pixpllcp = pixpllc->p - 1; 185 pixpllcs = pixpllc->s; 186 187 xpixpllcm = pixpllcm | ((pixpllcn & BIT(8)) >> 1); 188 xpixpllcn = pixpllcn; 189 xpixpllcp = (pixpllcs << 3) | pixpllcp; 190 191 WREG_MISC_MASKED(MGAREG_MISC_CLKSEL_MGA, MGAREG_MISC_CLKSEL_MASK); 192 193 WREG_DAC(MGA1064_PIX_PLLC_M, xpixpllcm); 194 WREG_DAC(MGA1064_PIX_PLLC_N, xpixpllcn); 195 WREG_DAC(MGA1064_PIX_PLLC_P, xpixpllcp); 196 } 197 198 static int mgag200_g200se_04_pixpllc_atomic_check(struct drm_crtc *crtc, 199 struct drm_atomic_state *new_state) 200 { 201 static const unsigned int vcomax = 1600000; 202 static const unsigned int vcomin = 800000; 203 static const unsigned int pllreffreq = 25000; 204 static const unsigned int pvalues_e4[] = {16, 14, 12, 10, 8, 6, 4, 2, 1}; 205 206 struct drm_crtc_state *new_crtc_state = drm_atomic_get_new_crtc_state(new_state, crtc); 207 struct mgag200_crtc_state *new_mgag200_crtc_state = to_mgag200_crtc_state(new_crtc_state); 208 long clock = new_crtc_state->mode.clock; 209 struct mgag200_pll_values *pixpllc = &new_mgag200_crtc_state->pixpllc; 210 unsigned int delta, tmpdelta, permitteddelta; 211 unsigned int testp, testm, testn; 212 unsigned int p, m, n, s; 213 unsigned int computed; 214 unsigned int fvv; 215 unsigned int i; 216 217 m = n = p = s = 0; 218 delta = 0xffffffff; 219 220 if (clock < 25000) 221 clock = 25000; 222 clock = clock * 2; 223 224 /* Permited delta is 0.5% as VESA Specification */ 225 permitteddelta = clock * 5 / 1000; 226 227 for (i = 0 ; i < ARRAY_SIZE(pvalues_e4); i++) { 228 testp = pvalues_e4[i]; 229 230 if ((clock * testp) > vcomax) 231 continue; 232 if ((clock * testp) < vcomin) 233 continue; 234 235 for (testn = 50; testn <= 256; testn++) { 236 for (testm = 1; testm <= 32; testm++) { 237 computed = (pllreffreq * testn) / (testm * testp); 238 if (computed > clock) 239 tmpdelta = computed - clock; 240 else 241 tmpdelta = clock - computed; 242 243 if (tmpdelta < delta) { 244 delta = tmpdelta; 245 m = testm; 246 n = testn; 247 p = testp; 248 } 249 } 250 } 251 } 252 253 fvv = pllreffreq * n / m; 254 fvv = (fvv - 800000) / 50000; 255 if (fvv > 15) 256 fvv = 15; 257 s = fvv << 1; 258 259 if (delta > permitteddelta) { 260 pr_warn("PLL delta too large\n"); 261 return -EINVAL; 262 } 263 264 pixpllc->m = m; 265 pixpllc->n = n; 266 pixpllc->p = p; 267 pixpllc->s = s; 268 269 return 0; 270 } 271 272 static void mgag200_g200se_04_pixpllc_atomic_update(struct drm_crtc *crtc, 273 struct drm_atomic_state *old_state) 274 { 275 struct drm_device *dev = crtc->dev; 276 struct mga_device *mdev = to_mga_device(dev); 277 struct drm_crtc_state *crtc_state = crtc->state; 278 struct mgag200_crtc_state *mgag200_crtc_state = to_mgag200_crtc_state(crtc_state); 279 struct mgag200_pll_values *pixpllc = &mgag200_crtc_state->pixpllc; 280 unsigned int pixpllcm, pixpllcn, pixpllcp, pixpllcs; 281 u8 xpixpllcm, xpixpllcn, xpixpllcp; 282 283 pixpllcm = pixpllc->m - 1; 284 pixpllcn = pixpllc->n - 1; 285 pixpllcp = pixpllc->p - 1; 286 pixpllcs = pixpllc->s; 287 288 // For G200SE A, BIT(7) should be set unconditionally. 289 xpixpllcm = BIT(7) | pixpllcm; 290 xpixpllcn = pixpllcn; 291 xpixpllcp = (pixpllcs << 3) | pixpllcp; 292 293 WREG_MISC_MASKED(MGAREG_MISC_CLKSEL_MGA, MGAREG_MISC_CLKSEL_MASK); 294 295 WREG_DAC(MGA1064_PIX_PLLC_M, xpixpllcm); 296 WREG_DAC(MGA1064_PIX_PLLC_N, xpixpllcn); 297 WREG_DAC(MGA1064_PIX_PLLC_P, xpixpllcp); 298 299 WREG_DAC(0x1a, 0x09); 300 msleep(20); 301 WREG_DAC(0x1a, 0x01); 302 } 303 304 /* 305 * Mode-setting pipeline 306 */ 307 308 static const struct drm_plane_helper_funcs mgag200_g200se_primary_plane_helper_funcs = { 309 MGAG200_PRIMARY_PLANE_HELPER_FUNCS, 310 }; 311 312 static const struct drm_plane_funcs mgag200_g200se_primary_plane_funcs = { 313 MGAG200_PRIMARY_PLANE_FUNCS, 314 }; 315 316 static void mgag200_g200se_crtc_helper_atomic_enable(struct drm_crtc *crtc, 317 struct drm_atomic_state *old_state) 318 { 319 struct drm_device *dev = crtc->dev; 320 struct mga_device *mdev = to_mga_device(dev); 321 const struct mgag200_device_funcs *funcs = mdev->funcs; 322 struct drm_crtc_state *crtc_state = crtc->state; 323 struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode; 324 struct mgag200_crtc_state *mgag200_crtc_state = to_mgag200_crtc_state(crtc_state); 325 const struct drm_format_info *format = mgag200_crtc_state->format; 326 327 if (funcs->disable_vidrst) 328 funcs->disable_vidrst(mdev); 329 330 mgag200_set_format_regs(mdev, format); 331 mgag200_set_mode_regs(mdev, adjusted_mode); 332 333 if (funcs->pixpllc_atomic_update) 334 funcs->pixpllc_atomic_update(crtc, old_state); 335 336 mgag200_g200se_set_hiprilvl(mdev, adjusted_mode, format); 337 338 if (crtc_state->gamma_lut) 339 mgag200_crtc_set_gamma(mdev, format, crtc_state->gamma_lut->data); 340 else 341 mgag200_crtc_set_gamma_linear(mdev, format); 342 343 mgag200_enable_display(mdev); 344 345 if (funcs->enable_vidrst) 346 funcs->enable_vidrst(mdev); 347 } 348 349 static const struct drm_crtc_helper_funcs mgag200_g200se_crtc_helper_funcs = { 350 .mode_valid = mgag200_crtc_helper_mode_valid, 351 .atomic_check = mgag200_crtc_helper_atomic_check, 352 .atomic_flush = mgag200_crtc_helper_atomic_flush, 353 .atomic_enable = mgag200_g200se_crtc_helper_atomic_enable, 354 .atomic_disable = mgag200_crtc_helper_atomic_disable 355 }; 356 357 static const struct drm_crtc_funcs mgag200_g200se_crtc_funcs = { 358 MGAG200_CRTC_FUNCS, 359 }; 360 361 static const struct drm_encoder_funcs mgag200_g200se_dac_encoder_funcs = { 362 MGAG200_DAC_ENCODER_FUNCS, 363 }; 364 365 static const struct drm_connector_helper_funcs mgag200_g200se_vga_connector_helper_funcs = { 366 MGAG200_VGA_CONNECTOR_HELPER_FUNCS, 367 }; 368 369 static const struct drm_connector_funcs mgag200_g200se_vga_connector_funcs = { 370 MGAG200_VGA_CONNECTOR_FUNCS, 371 }; 372 373 static int mgag200_g200se_pipeline_init(struct mga_device *mdev) 374 { 375 struct drm_device *dev = &mdev->base; 376 struct drm_plane *primary_plane = &mdev->primary_plane; 377 struct drm_crtc *crtc = &mdev->crtc; 378 struct drm_encoder *encoder = &mdev->encoder; 379 struct drm_connector *connector = &mdev->connector; 380 struct i2c_adapter *ddc; 381 int ret; 382 383 ret = drm_universal_plane_init(dev, primary_plane, 0, 384 &mgag200_g200se_primary_plane_funcs, 385 mgag200_primary_plane_formats, 386 mgag200_primary_plane_formats_size, 387 mgag200_primary_plane_fmtmods, 388 DRM_PLANE_TYPE_PRIMARY, NULL); 389 if (ret) { 390 drm_err(dev, "drm_universal_plane_init() failed: %d\n", ret); 391 return ret; 392 } 393 drm_plane_helper_add(primary_plane, &mgag200_g200se_primary_plane_helper_funcs); 394 drm_plane_enable_fb_damage_clips(primary_plane); 395 396 ret = drm_crtc_init_with_planes(dev, crtc, primary_plane, NULL, 397 &mgag200_g200se_crtc_funcs, NULL); 398 if (ret) { 399 drm_err(dev, "drm_crtc_init_with_planes() failed: %d\n", ret); 400 return ret; 401 } 402 drm_crtc_helper_add(crtc, &mgag200_g200se_crtc_helper_funcs); 403 404 /* FIXME: legacy gamma tables, but atomic gamma doesn't work without */ 405 drm_mode_crtc_set_gamma_size(crtc, MGAG200_LUT_SIZE); 406 drm_crtc_enable_color_mgmt(crtc, 0, false, MGAG200_LUT_SIZE); 407 408 encoder->possible_crtcs = drm_crtc_mask(crtc); 409 ret = drm_encoder_init(dev, encoder, &mgag200_g200se_dac_encoder_funcs, 410 DRM_MODE_ENCODER_DAC, NULL); 411 if (ret) { 412 drm_err(dev, "drm_encoder_init() failed: %d\n", ret); 413 return ret; 414 } 415 416 ddc = mgag200_ddc_create(mdev); 417 if (IS_ERR(ddc)) { 418 ret = PTR_ERR(ddc); 419 drm_err(dev, "failed to add DDC bus: %d\n", ret); 420 return ret; 421 } 422 423 ret = drm_connector_init_with_ddc(dev, connector, 424 &mgag200_g200se_vga_connector_funcs, 425 DRM_MODE_CONNECTOR_VGA, ddc); 426 if (ret) { 427 drm_err(dev, "drm_connector_init_with_ddc() failed: %d\n", ret); 428 return ret; 429 } 430 drm_connector_helper_add(connector, &mgag200_g200se_vga_connector_helper_funcs); 431 432 ret = drm_connector_attach_encoder(connector, encoder); 433 if (ret) { 434 drm_err(dev, "drm_connector_attach_encoder() failed: %d\n", ret); 435 return ret; 436 } 437 438 return 0; 439 } 440 441 /* 442 * DRM device 443 */ 444 445 static const struct mgag200_device_info mgag200_g200se_a_01_device_info = 446 MGAG200_DEVICE_INFO_INIT(1600, 1200, 24400, false, 0, 1, true); 447 448 static const struct mgag200_device_info mgag200_g200se_a_02_device_info = 449 MGAG200_DEVICE_INFO_INIT(1920, 1200, 30100, false, 0, 1, true); 450 451 static const struct mgag200_device_info mgag200_g200se_a_03_device_info = 452 MGAG200_DEVICE_INFO_INIT(2048, 2048, 55000, false, 0, 1, false); 453 454 static const struct mgag200_device_info mgag200_g200se_b_01_device_info = 455 MGAG200_DEVICE_INFO_INIT(1600, 1200, 24400, false, 0, 1, false); 456 457 static const struct mgag200_device_info mgag200_g200se_b_02_device_info = 458 MGAG200_DEVICE_INFO_INIT(1920, 1200, 30100, false, 0, 1, false); 459 460 static const struct mgag200_device_info mgag200_g200se_b_03_device_info = 461 MGAG200_DEVICE_INFO_INIT(2048, 2048, 55000, false, 0, 1, false); 462 463 static int mgag200_g200se_init_unique_rev_id(struct mgag200_g200se_device *g200se) 464 { 465 struct mga_device *mdev = &g200se->base; 466 struct drm_device *dev = &mdev->base; 467 468 /* stash G200 SE model number for later use */ 469 g200se->unique_rev_id = RREG32(0x1e24); 470 if (!g200se->unique_rev_id) 471 return -ENODEV; 472 473 drm_dbg(dev, "G200 SE unique revision id is 0x%x\n", g200se->unique_rev_id); 474 475 return 0; 476 } 477 478 static const struct mgag200_device_funcs mgag200_g200se_00_device_funcs = { 479 .pixpllc_atomic_check = mgag200_g200se_00_pixpllc_atomic_check, 480 .pixpllc_atomic_update = mgag200_g200se_00_pixpllc_atomic_update, 481 }; 482 483 static const struct mgag200_device_funcs mgag200_g200se_04_device_funcs = { 484 .pixpllc_atomic_check = mgag200_g200se_04_pixpllc_atomic_check, 485 .pixpllc_atomic_update = mgag200_g200se_04_pixpllc_atomic_update, 486 }; 487 488 struct mga_device *mgag200_g200se_device_create(struct pci_dev *pdev, const struct drm_driver *drv, 489 enum mga_type type) 490 { 491 struct mgag200_g200se_device *g200se; 492 const struct mgag200_device_info *info; 493 const struct mgag200_device_funcs *funcs; 494 struct mga_device *mdev; 495 struct drm_device *dev; 496 resource_size_t vram_available; 497 int ret; 498 499 g200se = devm_drm_dev_alloc(&pdev->dev, drv, struct mgag200_g200se_device, base.base); 500 if (IS_ERR(g200se)) 501 return ERR_CAST(g200se); 502 mdev = &g200se->base; 503 dev = &mdev->base; 504 505 pci_set_drvdata(pdev, dev); 506 507 ret = mgag200_g200se_init_pci_options(pdev); 508 if (ret) 509 return ERR_PTR(ret); 510 511 ret = mgag200_device_preinit(mdev); 512 if (ret) 513 return ERR_PTR(ret); 514 515 ret = mgag200_g200se_init_unique_rev_id(g200se); 516 if (ret) 517 return ERR_PTR(ret); 518 519 switch (type) { 520 case G200_SE_A: 521 if (g200se->unique_rev_id >= 0x03) 522 info = &mgag200_g200se_a_03_device_info; 523 else if (g200se->unique_rev_id >= 0x02) 524 info = &mgag200_g200se_a_02_device_info; 525 else 526 info = &mgag200_g200se_a_01_device_info; 527 break; 528 case G200_SE_B: 529 if (g200se->unique_rev_id >= 0x03) 530 info = &mgag200_g200se_b_03_device_info; 531 else if (g200se->unique_rev_id >= 0x02) 532 info = &mgag200_g200se_b_02_device_info; 533 else 534 info = &mgag200_g200se_b_01_device_info; 535 break; 536 default: 537 return ERR_PTR(-EINVAL); 538 } 539 540 if (g200se->unique_rev_id >= 0x04) 541 funcs = &mgag200_g200se_04_device_funcs; 542 else 543 funcs = &mgag200_g200se_00_device_funcs; 544 545 ret = mgag200_device_init(mdev, info, funcs); 546 if (ret) 547 return ERR_PTR(ret); 548 549 mgag200_g200se_init_registers(g200se); 550 551 vram_available = mgag200_device_probe_vram(mdev); 552 553 ret = mgag200_mode_config_init(mdev, vram_available); 554 if (ret) 555 return ERR_PTR(ret); 556 557 ret = mgag200_g200se_pipeline_init(mdev); 558 if (ret) 559 return ERR_PTR(ret); 560 561 drm_mode_config_reset(dev); 562 563 return mdev; 564 } 565