xref: /linux/drivers/gpu/drm/i915/intel_device_info.c (revision da5b2ad1c2f18834cb1ce429e2e5a5cf5cbdf21b)
1 /*
2  * Copyright © 2016 Intel Corporation
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice (including the next
12  * paragraph) shall be included in all copies or substantial portions of the
13  * Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21  * IN THE SOFTWARE.
22  *
23  */
24 
25 #include <linux/string_helpers.h>
26 
27 #include <drm/drm_print.h>
28 #include <drm/intel/i915_pciids.h>
29 
30 #include "gt/intel_gt_regs.h"
31 #include "i915_drv.h"
32 #include "i915_reg.h"
33 #include "i915_utils.h"
34 #include "intel_device_info.h"
35 
36 #define PLATFORM_NAME(x) [INTEL_##x] = #x
37 static const char * const platform_names[] = {
38 	PLATFORM_NAME(I830),
39 	PLATFORM_NAME(I845G),
40 	PLATFORM_NAME(I85X),
41 	PLATFORM_NAME(I865G),
42 	PLATFORM_NAME(I915G),
43 	PLATFORM_NAME(I915GM),
44 	PLATFORM_NAME(I945G),
45 	PLATFORM_NAME(I945GM),
46 	PLATFORM_NAME(G33),
47 	PLATFORM_NAME(PINEVIEW),
48 	PLATFORM_NAME(I965G),
49 	PLATFORM_NAME(I965GM),
50 	PLATFORM_NAME(G45),
51 	PLATFORM_NAME(GM45),
52 	PLATFORM_NAME(IRONLAKE),
53 	PLATFORM_NAME(SANDYBRIDGE),
54 	PLATFORM_NAME(IVYBRIDGE),
55 	PLATFORM_NAME(VALLEYVIEW),
56 	PLATFORM_NAME(HASWELL),
57 	PLATFORM_NAME(BROADWELL),
58 	PLATFORM_NAME(CHERRYVIEW),
59 	PLATFORM_NAME(SKYLAKE),
60 	PLATFORM_NAME(BROXTON),
61 	PLATFORM_NAME(KABYLAKE),
62 	PLATFORM_NAME(GEMINILAKE),
63 	PLATFORM_NAME(COFFEELAKE),
64 	PLATFORM_NAME(COMETLAKE),
65 	PLATFORM_NAME(ICELAKE),
66 	PLATFORM_NAME(ELKHARTLAKE),
67 	PLATFORM_NAME(JASPERLAKE),
68 	PLATFORM_NAME(TIGERLAKE),
69 	PLATFORM_NAME(ROCKETLAKE),
70 	PLATFORM_NAME(DG1),
71 	PLATFORM_NAME(ALDERLAKE_S),
72 	PLATFORM_NAME(ALDERLAKE_P),
73 	PLATFORM_NAME(DG2),
74 	PLATFORM_NAME(METEORLAKE),
75 };
76 #undef PLATFORM_NAME
77 
78 const char *intel_platform_name(enum intel_platform platform)
79 {
80 	BUILD_BUG_ON(ARRAY_SIZE(platform_names) != INTEL_MAX_PLATFORMS);
81 
82 	if (WARN_ON_ONCE(platform >= ARRAY_SIZE(platform_names) ||
83 			 platform_names[platform] == NULL))
84 		return "<unknown>";
85 
86 	return platform_names[platform];
87 }
88 
89 void intel_device_info_print(const struct intel_device_info *info,
90 			     const struct intel_runtime_info *runtime,
91 			     struct drm_printer *p)
92 {
93 	if (runtime->graphics.ip.rel)
94 		drm_printf(p, "graphics version: %u.%02u\n",
95 			   runtime->graphics.ip.ver,
96 			   runtime->graphics.ip.rel);
97 	else
98 		drm_printf(p, "graphics version: %u\n",
99 			   runtime->graphics.ip.ver);
100 
101 	if (runtime->media.ip.rel)
102 		drm_printf(p, "media version: %u.%02u\n",
103 			   runtime->media.ip.ver,
104 			   runtime->media.ip.rel);
105 	else
106 		drm_printf(p, "media version: %u\n",
107 			   runtime->media.ip.ver);
108 
109 	drm_printf(p, "graphics stepping: %s\n", intel_step_name(runtime->step.graphics_step));
110 	drm_printf(p, "media stepping: %s\n", intel_step_name(runtime->step.media_step));
111 	drm_printf(p, "display stepping: %s\n", intel_step_name(runtime->step.display_step));
112 	drm_printf(p, "base die stepping: %s\n", intel_step_name(runtime->step.basedie_step));
113 
114 	drm_printf(p, "gt: %d\n", info->gt);
115 	drm_printf(p, "memory-regions: 0x%x\n", info->memory_regions);
116 	drm_printf(p, "page-sizes: 0x%x\n", runtime->page_sizes);
117 	drm_printf(p, "platform: %s\n", intel_platform_name(info->platform));
118 	drm_printf(p, "ppgtt-size: %d\n", runtime->ppgtt_size);
119 	drm_printf(p, "ppgtt-type: %d\n", runtime->ppgtt_type);
120 	drm_printf(p, "dma_mask_size: %u\n", info->dma_mask_size);
121 
122 #define PRINT_FLAG(name) drm_printf(p, "%s: %s\n", #name, str_yes_no(info->name))
123 	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG);
124 #undef PRINT_FLAG
125 
126 	drm_printf(p, "has_pooled_eu: %s\n", str_yes_no(runtime->has_pooled_eu));
127 	drm_printf(p, "rawclk rate: %u kHz\n", runtime->rawclk_freq);
128 }
129 
130 #define ID(id) (id)
131 
132 static const u16 subplatform_ult_ids[] = {
133 	INTEL_HSW_ULT_GT1_IDS(ID),
134 	INTEL_HSW_ULT_GT2_IDS(ID),
135 	INTEL_HSW_ULT_GT3_IDS(ID),
136 	INTEL_BDW_ULT_GT1_IDS(ID),
137 	INTEL_BDW_ULT_GT2_IDS(ID),
138 	INTEL_BDW_ULT_GT3_IDS(ID),
139 	INTEL_BDW_ULT_RSVD_IDS(ID),
140 	INTEL_SKL_ULT_GT1_IDS(ID),
141 	INTEL_SKL_ULT_GT2_IDS(ID),
142 	INTEL_SKL_ULT_GT3_IDS(ID),
143 	INTEL_KBL_ULT_GT1_IDS(ID),
144 	INTEL_KBL_ULT_GT2_IDS(ID),
145 	INTEL_KBL_ULT_GT3_IDS(ID),
146 	INTEL_CFL_U_GT2_IDS(ID),
147 	INTEL_CFL_U_GT3_IDS(ID),
148 	INTEL_WHL_U_GT1_IDS(ID),
149 	INTEL_WHL_U_GT2_IDS(ID),
150 	INTEL_WHL_U_GT3_IDS(ID),
151 	INTEL_CML_U_GT1_IDS(ID),
152 	INTEL_CML_U_GT2_IDS(ID),
153 };
154 
155 static const u16 subplatform_ulx_ids[] = {
156 	INTEL_HSW_ULX_GT1_IDS(ID),
157 	INTEL_HSW_ULX_GT2_IDS(ID),
158 	INTEL_BDW_ULX_GT1_IDS(ID),
159 	INTEL_BDW_ULX_GT2_IDS(ID),
160 	INTEL_BDW_ULX_GT3_IDS(ID),
161 	INTEL_BDW_ULX_RSVD_IDS(ID),
162 	INTEL_SKL_ULX_GT1_IDS(ID),
163 	INTEL_SKL_ULX_GT2_IDS(ID),
164 	INTEL_KBL_ULX_GT1_IDS(ID),
165 	INTEL_KBL_ULX_GT2_IDS(ID),
166 	INTEL_AML_KBL_GT2_IDS(ID),
167 	INTEL_AML_CFL_GT2_IDS(ID),
168 };
169 
170 static const u16 subplatform_portf_ids[] = {
171 	INTEL_ICL_PORT_F_IDS(ID),
172 };
173 
174 static const u16 subplatform_uy_ids[] = {
175 	INTEL_TGL_GT2_IDS(ID),
176 };
177 
178 static const u16 subplatform_n_ids[] = {
179 	INTEL_ADLN_IDS(ID),
180 };
181 
182 static const u16 subplatform_rpl_ids[] = {
183 	INTEL_RPLS_IDS(ID),
184 	INTEL_RPLU_IDS(ID),
185 	INTEL_RPLP_IDS(ID),
186 };
187 
188 static const u16 subplatform_rplu_ids[] = {
189 	INTEL_RPLU_IDS(ID),
190 };
191 
192 static const u16 subplatform_g10_ids[] = {
193 	INTEL_DG2_G10_IDS(ID),
194 	INTEL_ATS_M150_IDS(ID),
195 };
196 
197 static const u16 subplatform_g11_ids[] = {
198 	INTEL_DG2_G11_IDS(ID),
199 	INTEL_ATS_M75_IDS(ID),
200 };
201 
202 static const u16 subplatform_g12_ids[] = {
203 	INTEL_DG2_G12_IDS(ID),
204 };
205 
206 static const u16 subplatform_arl_ids[] = {
207 	INTEL_ARL_IDS(ID),
208 };
209 
210 static bool find_devid(u16 id, const u16 *p, unsigned int num)
211 {
212 	for (; num; num--, p++) {
213 		if (*p == id)
214 			return true;
215 	}
216 
217 	return false;
218 }
219 
220 static void intel_device_info_subplatform_init(struct drm_i915_private *i915)
221 {
222 	const struct intel_device_info *info = INTEL_INFO(i915);
223 	const struct intel_runtime_info *rinfo = RUNTIME_INFO(i915);
224 	const unsigned int pi = __platform_mask_index(rinfo, info->platform);
225 	const unsigned int pb = __platform_mask_bit(rinfo, info->platform);
226 	u16 devid = INTEL_DEVID(i915);
227 	u32 mask = 0;
228 
229 	/* Make sure IS_<platform> checks are working. */
230 	RUNTIME_INFO(i915)->platform_mask[pi] = BIT(pb);
231 
232 	/* Find and mark subplatform bits based on the PCI device id. */
233 	if (find_devid(devid, subplatform_ult_ids,
234 		       ARRAY_SIZE(subplatform_ult_ids))) {
235 		mask = BIT(INTEL_SUBPLATFORM_ULT);
236 	} else if (find_devid(devid, subplatform_ulx_ids,
237 			      ARRAY_SIZE(subplatform_ulx_ids))) {
238 		mask = BIT(INTEL_SUBPLATFORM_ULX);
239 		if (IS_HASWELL(i915) || IS_BROADWELL(i915)) {
240 			/* ULX machines are also considered ULT. */
241 			mask |= BIT(INTEL_SUBPLATFORM_ULT);
242 		}
243 	} else if (find_devid(devid, subplatform_portf_ids,
244 			      ARRAY_SIZE(subplatform_portf_ids))) {
245 		mask = BIT(INTEL_SUBPLATFORM_PORTF);
246 	} else if (find_devid(devid, subplatform_uy_ids,
247 			   ARRAY_SIZE(subplatform_uy_ids))) {
248 		mask = BIT(INTEL_SUBPLATFORM_UY);
249 	} else if (find_devid(devid, subplatform_n_ids,
250 				ARRAY_SIZE(subplatform_n_ids))) {
251 		mask = BIT(INTEL_SUBPLATFORM_N);
252 	} else if (find_devid(devid, subplatform_rpl_ids,
253 			      ARRAY_SIZE(subplatform_rpl_ids))) {
254 		mask = BIT(INTEL_SUBPLATFORM_RPL);
255 		if (find_devid(devid, subplatform_rplu_ids,
256 			       ARRAY_SIZE(subplatform_rplu_ids)))
257 			mask |= BIT(INTEL_SUBPLATFORM_RPLU);
258 	} else if (find_devid(devid, subplatform_g10_ids,
259 			      ARRAY_SIZE(subplatform_g10_ids))) {
260 		mask = BIT(INTEL_SUBPLATFORM_G10);
261 	} else if (find_devid(devid, subplatform_g11_ids,
262 			      ARRAY_SIZE(subplatform_g11_ids))) {
263 		mask = BIT(INTEL_SUBPLATFORM_G11);
264 	} else if (find_devid(devid, subplatform_g12_ids,
265 			      ARRAY_SIZE(subplatform_g12_ids))) {
266 		mask = BIT(INTEL_SUBPLATFORM_G12);
267 	} else if (find_devid(devid, subplatform_arl_ids,
268 			      ARRAY_SIZE(subplatform_arl_ids))) {
269 		mask = BIT(INTEL_SUBPLATFORM_ARL);
270 	}
271 
272 	GEM_BUG_ON(mask & ~INTEL_SUBPLATFORM_MASK);
273 
274 	RUNTIME_INFO(i915)->platform_mask[pi] |= mask;
275 }
276 
277 static void ip_ver_read(struct drm_i915_private *i915, u32 offset, struct intel_ip_version *ip)
278 {
279 	struct pci_dev *pdev = to_pci_dev(i915->drm.dev);
280 	void __iomem *addr;
281 	u32 val;
282 	u8 expected_ver = ip->ver;
283 	u8 expected_rel = ip->rel;
284 
285 	addr = pci_iomap_range(pdev, 0, offset, sizeof(u32));
286 	if (drm_WARN_ON(&i915->drm, !addr))
287 		return;
288 
289 	val = ioread32(addr);
290 	pci_iounmap(pdev, addr);
291 
292 	ip->ver = REG_FIELD_GET(GMD_ID_ARCH_MASK, val);
293 	ip->rel = REG_FIELD_GET(GMD_ID_RELEASE_MASK, val);
294 	ip->step = REG_FIELD_GET(GMD_ID_STEP, val);
295 
296 	/* Sanity check against expected versions from device info */
297 	if (IP_VER(ip->ver, ip->rel) < IP_VER(expected_ver, expected_rel))
298 		drm_dbg(&i915->drm,
299 			"Hardware reports GMD IP version %u.%u (REG[0x%x] = 0x%08x) but minimum expected is %u.%u\n",
300 			ip->ver, ip->rel, offset, val, expected_ver, expected_rel);
301 }
302 
303 /*
304  * Setup the graphics version for the current device.  This must be done before
305  * any code that performs checks on GRAPHICS_VER or DISPLAY_VER, so this
306  * function should be called very early in the driver initialization sequence.
307  *
308  * Regular MMIO access is not yet setup at the point this function is called so
309  * we peek at the appropriate MMIO offset directly.  The GMD_ID register is
310  * part of an 'always on' power well by design, so we don't need to worry about
311  * forcewake while reading it.
312  */
313 static void intel_ipver_early_init(struct drm_i915_private *i915)
314 {
315 	struct intel_runtime_info *runtime = RUNTIME_INFO(i915);
316 
317 	if (!HAS_GMD_ID(i915)) {
318 		drm_WARN_ON(&i915->drm, RUNTIME_INFO(i915)->graphics.ip.ver > 12);
319 		/*
320 		 * On older platforms, graphics and media share the same ip
321 		 * version and release.
322 		 */
323 		RUNTIME_INFO(i915)->media.ip =
324 			RUNTIME_INFO(i915)->graphics.ip;
325 		return;
326 	}
327 
328 	ip_ver_read(i915, i915_mmio_reg_offset(GMD_ID_GRAPHICS),
329 		    &runtime->graphics.ip);
330 	/* Wa_22012778468 */
331 	if (runtime->graphics.ip.ver == 0x0 &&
332 	    INTEL_INFO(i915)->platform == INTEL_METEORLAKE) {
333 		RUNTIME_INFO(i915)->graphics.ip.ver = 12;
334 		RUNTIME_INFO(i915)->graphics.ip.rel = 70;
335 	}
336 	ip_ver_read(i915, i915_mmio_reg_offset(GMD_ID_MEDIA),
337 		    &runtime->media.ip);
338 }
339 
340 /**
341  * intel_device_info_runtime_init_early - initialize early runtime info
342  * @i915: the i915 device
343  *
344  * Determine early intel_device_info fields at runtime. This function needs
345  * to be called before the MMIO has been setup.
346  */
347 void intel_device_info_runtime_init_early(struct drm_i915_private *i915)
348 {
349 	intel_ipver_early_init(i915);
350 	intel_device_info_subplatform_init(i915);
351 }
352 
353 /**
354  * intel_device_info_runtime_init - initialize runtime info
355  * @dev_priv: the i915 device
356  *
357  * Determine various intel_device_info fields at runtime.
358  *
359  * Use it when either:
360  *   - it's judged too laborious to fill n static structures with the limit
361  *     when a simple if statement does the job,
362  *   - run-time checks (eg read fuse/strap registers) are needed.
363  *
364  * This function needs to be called:
365  *   - after the MMIO has been setup as we are reading registers,
366  *   - after the PCH has been detected,
367  *   - before the first usage of the fields it can tweak.
368  */
369 void intel_device_info_runtime_init(struct drm_i915_private *dev_priv)
370 {
371 	struct intel_runtime_info *runtime = RUNTIME_INFO(dev_priv);
372 
373 	BUILD_BUG_ON(BITS_PER_TYPE(intel_engine_mask_t) < I915_NUM_ENGINES);
374 
375 	if (GRAPHICS_VER(dev_priv) == 6 && i915_vtd_active(dev_priv)) {
376 		drm_info(&dev_priv->drm,
377 			 "Disabling ppGTT for VT-d support\n");
378 		runtime->ppgtt_type = INTEL_PPGTT_NONE;
379 	}
380 
381 	runtime->rawclk_freq = intel_read_rawclk(dev_priv);
382 	drm_dbg(&dev_priv->drm, "rawclk rate: %d kHz\n", runtime->rawclk_freq);
383 
384 }
385 
386 /*
387  * Set up device info and initial runtime info at driver create.
388  *
389  * Note: i915 is only an allocated blob of memory at this point.
390  */
391 void intel_device_info_driver_create(struct drm_i915_private *i915,
392 				     u16 device_id,
393 				     const struct intel_device_info *match_info)
394 {
395 	struct intel_runtime_info *runtime;
396 
397 	/* Setup INTEL_INFO() */
398 	i915->__info = match_info;
399 
400 	/* Initialize initial runtime info from static const data and pdev. */
401 	runtime = RUNTIME_INFO(i915);
402 	memcpy(runtime, &INTEL_INFO(i915)->__runtime, sizeof(*runtime));
403 
404 	runtime->device_id = device_id;
405 }
406 
407 void intel_driver_caps_print(const struct intel_driver_caps *caps,
408 			     struct drm_printer *p)
409 {
410 	drm_printf(p, "Has logical contexts? %s\n",
411 		   str_yes_no(caps->has_logical_contexts));
412 	drm_printf(p, "scheduler: 0x%x\n", caps->scheduler);
413 }
414