1 /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*- 2 */ 3 /* 4 * 5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 6 * All Rights Reserved. 7 * 8 * Permission is hereby granted, free of charge, to any person obtaining a 9 * copy of this software and associated documentation files (the 10 * "Software"), to deal in the Software without restriction, including 11 * without limitation the rights to use, copy, modify, merge, publish, 12 * distribute, sub license, and/or sell copies of the Software, and to 13 * permit persons to whom the Software is furnished to do so, subject to 14 * the following conditions: 15 * 16 * The above copyright notice and this permission notice (including the 17 * next paragraph) shall be included in all copies or substantial portions 18 * of the Software. 19 * 20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 27 * 28 */ 29 30 #include <linux/acpi.h> 31 #include <linux/device.h> 32 #include <linux/module.h> 33 #include <linux/oom.h> 34 #include <linux/pci.h> 35 #include <linux/pm.h> 36 #include <linux/pm_runtime.h> 37 #include <linux/slab.h> 38 #include <linux/string_helpers.h> 39 #include <linux/vga_switcheroo.h> 40 #include <linux/vt.h> 41 42 #include <drm/drm_aperture.h> 43 #include <drm/drm_atomic_helper.h> 44 #include <drm/drm_ioctl.h> 45 #include <drm/drm_managed.h> 46 #include <drm/drm_probe_helper.h> 47 48 #include "display/intel_acpi.h" 49 #include "display/intel_bw.h" 50 #include "display/intel_cdclk.h" 51 #include "display/intel_display_driver.h" 52 #include "display/intel_display_types.h" 53 #include "display/intel_dmc.h" 54 #include "display/intel_dp.h" 55 #include "display/intel_dpt.h" 56 #include "display/intel_fbdev.h" 57 #include "display/intel_hotplug.h" 58 #include "display/intel_overlay.h" 59 #include "display/intel_pch_refclk.h" 60 #include "display/intel_pipe_crc.h" 61 #include "display/intel_pps.h" 62 #include "display/intel_sprite.h" 63 #include "display/intel_vga.h" 64 #include "display/skl_watermark.h" 65 66 #include "gem/i915_gem_context.h" 67 #include "gem/i915_gem_create.h" 68 #include "gem/i915_gem_dmabuf.h" 69 #include "gem/i915_gem_ioctls.h" 70 #include "gem/i915_gem_mman.h" 71 #include "gem/i915_gem_pm.h" 72 #include "gt/intel_gt.h" 73 #include "gt/intel_gt_pm.h" 74 #include "gt/intel_gt_print.h" 75 #include "gt/intel_rc6.h" 76 77 #include "pxp/intel_pxp.h" 78 #include "pxp/intel_pxp_debugfs.h" 79 #include "pxp/intel_pxp_pm.h" 80 81 #include "soc/intel_dram.h" 82 #include "soc/intel_gmch.h" 83 84 #include "i915_debugfs.h" 85 #include "i915_driver.h" 86 #include "i915_drm_client.h" 87 #include "i915_drv.h" 88 #include "i915_file_private.h" 89 #include "i915_getparam.h" 90 #include "i915_hwmon.h" 91 #include "i915_ioc32.h" 92 #include "i915_ioctl.h" 93 #include "i915_irq.h" 94 #include "i915_memcpy.h" 95 #include "i915_perf.h" 96 #include "i915_query.h" 97 #include "i915_suspend.h" 98 #include "i915_switcheroo.h" 99 #include "i915_sysfs.h" 100 #include "i915_utils.h" 101 #include "i915_vgpu.h" 102 #include "intel_clock_gating.h" 103 #include "intel_gvt.h" 104 #include "intel_memory_region.h" 105 #include "intel_pci_config.h" 106 #include "intel_pcode.h" 107 #include "intel_region_ttm.h" 108 #include "vlv_suspend.h" 109 110 static const struct drm_driver i915_drm_driver; 111 112 static int i915_workqueues_init(struct drm_i915_private *dev_priv) 113 { 114 /* 115 * The i915 workqueue is primarily used for batched retirement of 116 * requests (and thus managing bo) once the task has been completed 117 * by the GPU. i915_retire_requests() is called directly when we 118 * need high-priority retirement, such as waiting for an explicit 119 * bo. 120 * 121 * It is also used for periodic low-priority events, such as 122 * idle-timers and recording error state. 123 * 124 * All tasks on the workqueue are expected to acquire the dev mutex 125 * so there is no point in running more than one instance of the 126 * workqueue at any time. Use an ordered one. 127 */ 128 dev_priv->wq = alloc_ordered_workqueue("i915", 0); 129 if (dev_priv->wq == NULL) 130 goto out_err; 131 132 dev_priv->display.hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0); 133 if (dev_priv->display.hotplug.dp_wq == NULL) 134 goto out_free_wq; 135 136 /* 137 * The unordered i915 workqueue should be used for all work 138 * scheduling that do not require running in order, which used 139 * to be scheduled on the system_wq before moving to a driver 140 * instance due deprecation of flush_scheduled_work(). 141 */ 142 dev_priv->unordered_wq = alloc_workqueue("i915-unordered", 0, 0); 143 if (dev_priv->unordered_wq == NULL) 144 goto out_free_dp_wq; 145 146 return 0; 147 148 out_free_dp_wq: 149 destroy_workqueue(dev_priv->display.hotplug.dp_wq); 150 out_free_wq: 151 destroy_workqueue(dev_priv->wq); 152 out_err: 153 drm_err(&dev_priv->drm, "Failed to allocate workqueues.\n"); 154 155 return -ENOMEM; 156 } 157 158 static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv) 159 { 160 destroy_workqueue(dev_priv->unordered_wq); 161 destroy_workqueue(dev_priv->display.hotplug.dp_wq); 162 destroy_workqueue(dev_priv->wq); 163 } 164 165 /* 166 * We don't keep the workarounds for pre-production hardware, so we expect our 167 * driver to fail on these machines in one way or another. A little warning on 168 * dmesg may help both the user and the bug triagers. 169 * 170 * Our policy for removing pre-production workarounds is to keep the 171 * current gen workarounds as a guide to the bring-up of the next gen 172 * (workarounds have a habit of persisting!). Anything older than that 173 * should be removed along with the complications they introduce. 174 */ 175 static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv) 176 { 177 bool pre = false; 178 179 pre |= IS_HASWELL_EARLY_SDV(dev_priv); 180 pre |= IS_SKYLAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x6; 181 pre |= IS_BROXTON(dev_priv) && INTEL_REVID(dev_priv) < 0xA; 182 pre |= IS_KABYLAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x1; 183 pre |= IS_GEMINILAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x3; 184 pre |= IS_ICELAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x7; 185 pre |= IS_TIGERLAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x1; 186 pre |= IS_DG1(dev_priv) && INTEL_REVID(dev_priv) < 0x1; 187 pre |= IS_DG2_G10(dev_priv) && INTEL_REVID(dev_priv) < 0x8; 188 pre |= IS_DG2_G11(dev_priv) && INTEL_REVID(dev_priv) < 0x5; 189 pre |= IS_DG2_G12(dev_priv) && INTEL_REVID(dev_priv) < 0x1; 190 191 if (pre) { 192 drm_err(&dev_priv->drm, "This is a pre-production stepping. " 193 "It may not be fully functional.\n"); 194 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK); 195 } 196 } 197 198 static void sanitize_gpu(struct drm_i915_private *i915) 199 { 200 if (!INTEL_INFO(i915)->gpu_reset_clobbers_display) { 201 struct intel_gt *gt; 202 unsigned int i; 203 204 for_each_gt(gt, i915, i) 205 intel_gt_reset_all_engines(gt); 206 } 207 } 208 209 /** 210 * i915_driver_early_probe - setup state not requiring device access 211 * @dev_priv: device private 212 * 213 * Initialize everything that is a "SW-only" state, that is state not 214 * requiring accessing the device or exposing the driver via kernel internal 215 * or userspace interfaces. Example steps belonging here: lock initialization, 216 * system memory allocation, setting up device specific attributes and 217 * function hooks not requiring accessing the device. 218 */ 219 static int i915_driver_early_probe(struct drm_i915_private *dev_priv) 220 { 221 int ret = 0; 222 223 if (i915_inject_probe_failure(dev_priv)) 224 return -ENODEV; 225 226 intel_device_info_runtime_init_early(dev_priv); 227 228 intel_step_init(dev_priv); 229 230 intel_uncore_mmio_debug_init_early(dev_priv); 231 232 spin_lock_init(&dev_priv->irq_lock); 233 spin_lock_init(&dev_priv->gpu_error.lock); 234 235 mutex_init(&dev_priv->sb_lock); 236 cpu_latency_qos_add_request(&dev_priv->sb_qos, PM_QOS_DEFAULT_VALUE); 237 238 i915_memcpy_init_early(dev_priv); 239 intel_runtime_pm_init_early(&dev_priv->runtime_pm); 240 241 ret = i915_workqueues_init(dev_priv); 242 if (ret < 0) 243 return ret; 244 245 ret = vlv_suspend_init(dev_priv); 246 if (ret < 0) 247 goto err_workqueues; 248 249 ret = intel_region_ttm_device_init(dev_priv); 250 if (ret) 251 goto err_ttm; 252 253 ret = intel_root_gt_init_early(dev_priv); 254 if (ret < 0) 255 goto err_rootgt; 256 257 i915_gem_init_early(dev_priv); 258 259 /* This must be called before any calls to HAS_PCH_* */ 260 intel_detect_pch(dev_priv); 261 262 intel_irq_init(dev_priv); 263 intel_display_driver_early_probe(dev_priv); 264 intel_clock_gating_hooks_init(dev_priv); 265 266 intel_detect_preproduction_hw(dev_priv); 267 268 return 0; 269 270 err_rootgt: 271 intel_region_ttm_device_fini(dev_priv); 272 err_ttm: 273 vlv_suspend_cleanup(dev_priv); 274 err_workqueues: 275 i915_workqueues_cleanup(dev_priv); 276 return ret; 277 } 278 279 /** 280 * i915_driver_late_release - cleanup the setup done in 281 * i915_driver_early_probe() 282 * @dev_priv: device private 283 */ 284 static void i915_driver_late_release(struct drm_i915_private *dev_priv) 285 { 286 intel_irq_fini(dev_priv); 287 intel_power_domains_cleanup(dev_priv); 288 i915_gem_cleanup_early(dev_priv); 289 intel_gt_driver_late_release_all(dev_priv); 290 intel_region_ttm_device_fini(dev_priv); 291 vlv_suspend_cleanup(dev_priv); 292 i915_workqueues_cleanup(dev_priv); 293 294 cpu_latency_qos_remove_request(&dev_priv->sb_qos); 295 mutex_destroy(&dev_priv->sb_lock); 296 297 i915_params_free(&dev_priv->params); 298 } 299 300 /** 301 * i915_driver_mmio_probe - setup device MMIO 302 * @dev_priv: device private 303 * 304 * Setup minimal device state necessary for MMIO accesses later in the 305 * initialization sequence. The setup here should avoid any other device-wide 306 * side effects or exposing the driver via kernel internal or user space 307 * interfaces. 308 */ 309 static int i915_driver_mmio_probe(struct drm_i915_private *dev_priv) 310 { 311 struct intel_gt *gt; 312 int ret, i; 313 314 if (i915_inject_probe_failure(dev_priv)) 315 return -ENODEV; 316 317 ret = intel_gmch_bridge_setup(dev_priv); 318 if (ret < 0) 319 return ret; 320 321 for_each_gt(gt, dev_priv, i) { 322 ret = intel_uncore_init_mmio(gt->uncore); 323 if (ret) 324 return ret; 325 326 ret = drmm_add_action_or_reset(&dev_priv->drm, 327 intel_uncore_fini_mmio, 328 gt->uncore); 329 if (ret) 330 return ret; 331 } 332 333 /* Try to make sure MCHBAR is enabled before poking at it */ 334 intel_gmch_bar_setup(dev_priv); 335 intel_device_info_runtime_init(dev_priv); 336 intel_display_device_info_runtime_init(dev_priv); 337 338 for_each_gt(gt, dev_priv, i) { 339 ret = intel_gt_init_mmio(gt); 340 if (ret) 341 goto err_uncore; 342 } 343 344 /* As early as possible, scrub existing GPU state before clobbering */ 345 sanitize_gpu(dev_priv); 346 347 return 0; 348 349 err_uncore: 350 intel_gmch_bar_teardown(dev_priv); 351 352 return ret; 353 } 354 355 /** 356 * i915_driver_mmio_release - cleanup the setup done in i915_driver_mmio_probe() 357 * @dev_priv: device private 358 */ 359 static void i915_driver_mmio_release(struct drm_i915_private *dev_priv) 360 { 361 intel_gmch_bar_teardown(dev_priv); 362 } 363 364 /** 365 * i915_set_dma_info - set all relevant PCI dma info as configured for the 366 * platform 367 * @i915: valid i915 instance 368 * 369 * Set the dma max segment size, device and coherent masks. The dma mask set 370 * needs to occur before i915_ggtt_probe_hw. 371 * 372 * A couple of platforms have special needs. Address them as well. 373 * 374 */ 375 static int i915_set_dma_info(struct drm_i915_private *i915) 376 { 377 unsigned int mask_size = INTEL_INFO(i915)->dma_mask_size; 378 int ret; 379 380 GEM_BUG_ON(!mask_size); 381 382 /* 383 * We don't have a max segment size, so set it to the max so sg's 384 * debugging layer doesn't complain 385 */ 386 dma_set_max_seg_size(i915->drm.dev, UINT_MAX); 387 388 ret = dma_set_mask(i915->drm.dev, DMA_BIT_MASK(mask_size)); 389 if (ret) 390 goto mask_err; 391 392 /* overlay on gen2 is broken and can't address above 1G */ 393 if (GRAPHICS_VER(i915) == 2) 394 mask_size = 30; 395 396 /* 397 * 965GM sometimes incorrectly writes to hardware status page (HWS) 398 * using 32bit addressing, overwriting memory if HWS is located 399 * above 4GB. 400 * 401 * The documentation also mentions an issue with undefined 402 * behaviour if any general state is accessed within a page above 4GB, 403 * which also needs to be handled carefully. 404 */ 405 if (IS_I965G(i915) || IS_I965GM(i915)) 406 mask_size = 32; 407 408 ret = dma_set_coherent_mask(i915->drm.dev, DMA_BIT_MASK(mask_size)); 409 if (ret) 410 goto mask_err; 411 412 return 0; 413 414 mask_err: 415 drm_err(&i915->drm, "Can't set DMA mask/consistent mask (%d)\n", ret); 416 return ret; 417 } 418 419 static int i915_pcode_init(struct drm_i915_private *i915) 420 { 421 struct intel_gt *gt; 422 int id, ret; 423 424 for_each_gt(gt, i915, id) { 425 ret = intel_pcode_init(gt->uncore); 426 if (ret) { 427 gt_err(gt, "intel_pcode_init failed %d\n", ret); 428 return ret; 429 } 430 } 431 432 return 0; 433 } 434 435 /** 436 * i915_driver_hw_probe - setup state requiring device access 437 * @dev_priv: device private 438 * 439 * Setup state that requires accessing the device, but doesn't require 440 * exposing the driver via kernel internal or userspace interfaces. 441 */ 442 static int i915_driver_hw_probe(struct drm_i915_private *dev_priv) 443 { 444 struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev); 445 int ret; 446 447 if (i915_inject_probe_failure(dev_priv)) 448 return -ENODEV; 449 450 if (HAS_PPGTT(dev_priv)) { 451 if (intel_vgpu_active(dev_priv) && 452 !intel_vgpu_has_full_ppgtt(dev_priv)) { 453 i915_report_error(dev_priv, 454 "incompatible vGPU found, support for isolated ppGTT required\n"); 455 return -ENXIO; 456 } 457 } 458 459 if (HAS_EXECLISTS(dev_priv)) { 460 /* 461 * Older GVT emulation depends upon intercepting CSB mmio, 462 * which we no longer use, preferring to use the HWSP cache 463 * instead. 464 */ 465 if (intel_vgpu_active(dev_priv) && 466 !intel_vgpu_has_hwsp_emulation(dev_priv)) { 467 i915_report_error(dev_priv, 468 "old vGPU host found, support for HWSP emulation required\n"); 469 return -ENXIO; 470 } 471 } 472 473 /* needs to be done before ggtt probe */ 474 intel_dram_edram_detect(dev_priv); 475 476 ret = i915_set_dma_info(dev_priv); 477 if (ret) 478 return ret; 479 480 ret = i915_perf_init(dev_priv); 481 if (ret) 482 return ret; 483 484 ret = i915_ggtt_probe_hw(dev_priv); 485 if (ret) 486 goto err_perf; 487 488 ret = drm_aperture_remove_conflicting_pci_framebuffers(pdev, dev_priv->drm.driver); 489 if (ret) 490 goto err_ggtt; 491 492 ret = i915_ggtt_init_hw(dev_priv); 493 if (ret) 494 goto err_ggtt; 495 496 /* 497 * Make sure we probe lmem before we probe stolen-lmem. The BAR size 498 * might be different due to bar resizing. 499 */ 500 ret = intel_gt_tiles_init(dev_priv); 501 if (ret) 502 goto err_ggtt; 503 504 ret = intel_memory_regions_hw_probe(dev_priv); 505 if (ret) 506 goto err_ggtt; 507 508 ret = i915_ggtt_enable_hw(dev_priv); 509 if (ret) { 510 drm_err(&dev_priv->drm, "failed to enable GGTT\n"); 511 goto err_mem_regions; 512 } 513 514 pci_set_master(pdev); 515 516 /* On the 945G/GM, the chipset reports the MSI capability on the 517 * integrated graphics even though the support isn't actually there 518 * according to the published specs. It doesn't appear to function 519 * correctly in testing on 945G. 520 * This may be a side effect of MSI having been made available for PEG 521 * and the registers being closely associated. 522 * 523 * According to chipset errata, on the 965GM, MSI interrupts may 524 * be lost or delayed, and was defeatured. MSI interrupts seem to 525 * get lost on g4x as well, and interrupt delivery seems to stay 526 * properly dead afterwards. So we'll just disable them for all 527 * pre-gen5 chipsets. 528 * 529 * dp aux and gmbus irq on gen4 seems to be able to generate legacy 530 * interrupts even when in MSI mode. This results in spurious 531 * interrupt warnings if the legacy irq no. is shared with another 532 * device. The kernel then disables that interrupt source and so 533 * prevents the other device from working properly. 534 */ 535 if (GRAPHICS_VER(dev_priv) >= 5) { 536 if (pci_enable_msi(pdev) < 0) 537 drm_dbg(&dev_priv->drm, "can't enable MSI"); 538 } 539 540 ret = intel_gvt_init(dev_priv); 541 if (ret) 542 goto err_msi; 543 544 intel_opregion_setup(dev_priv); 545 546 ret = i915_pcode_init(dev_priv); 547 if (ret) 548 goto err_opregion; 549 550 /* 551 * Fill the dram structure to get the system dram info. This will be 552 * used for memory latency calculation. 553 */ 554 intel_dram_detect(dev_priv); 555 556 intel_bw_init_hw(dev_priv); 557 558 return 0; 559 560 err_opregion: 561 intel_opregion_cleanup(dev_priv); 562 err_msi: 563 if (pdev->msi_enabled) 564 pci_disable_msi(pdev); 565 err_mem_regions: 566 intel_memory_regions_driver_release(dev_priv); 567 err_ggtt: 568 i915_ggtt_driver_release(dev_priv); 569 i915_gem_drain_freed_objects(dev_priv); 570 i915_ggtt_driver_late_release(dev_priv); 571 err_perf: 572 i915_perf_fini(dev_priv); 573 return ret; 574 } 575 576 /** 577 * i915_driver_hw_remove - cleanup the setup done in i915_driver_hw_probe() 578 * @dev_priv: device private 579 */ 580 static void i915_driver_hw_remove(struct drm_i915_private *dev_priv) 581 { 582 struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev); 583 584 i915_perf_fini(dev_priv); 585 586 intel_opregion_cleanup(dev_priv); 587 588 if (pdev->msi_enabled) 589 pci_disable_msi(pdev); 590 } 591 592 /** 593 * i915_driver_register - register the driver with the rest of the system 594 * @dev_priv: device private 595 * 596 * Perform any steps necessary to make the driver available via kernel 597 * internal or userspace interfaces. 598 */ 599 static void i915_driver_register(struct drm_i915_private *dev_priv) 600 { 601 struct intel_gt *gt; 602 unsigned int i; 603 604 i915_gem_driver_register(dev_priv); 605 i915_pmu_register(dev_priv); 606 607 intel_vgpu_register(dev_priv); 608 609 /* Reveal our presence to userspace */ 610 if (drm_dev_register(&dev_priv->drm, 0)) { 611 drm_err(&dev_priv->drm, 612 "Failed to register driver for userspace access!\n"); 613 return; 614 } 615 616 i915_debugfs_register(dev_priv); 617 i915_setup_sysfs(dev_priv); 618 619 /* Depends on sysfs having been initialized */ 620 i915_perf_register(dev_priv); 621 622 for_each_gt(gt, dev_priv, i) 623 intel_gt_driver_register(gt); 624 625 intel_pxp_debugfs_register(dev_priv->pxp); 626 627 i915_hwmon_register(dev_priv); 628 629 intel_display_driver_register(dev_priv); 630 631 intel_power_domains_enable(dev_priv); 632 intel_runtime_pm_enable(&dev_priv->runtime_pm); 633 634 intel_register_dsm_handler(); 635 636 if (i915_switcheroo_register(dev_priv)) 637 drm_err(&dev_priv->drm, "Failed to register vga switcheroo!\n"); 638 } 639 640 /** 641 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser() 642 * @dev_priv: device private 643 */ 644 static void i915_driver_unregister(struct drm_i915_private *dev_priv) 645 { 646 struct intel_gt *gt; 647 unsigned int i; 648 649 i915_switcheroo_unregister(dev_priv); 650 651 intel_unregister_dsm_handler(); 652 653 intel_runtime_pm_disable(&dev_priv->runtime_pm); 654 intel_power_domains_disable(dev_priv); 655 656 intel_display_driver_unregister(dev_priv); 657 658 intel_pxp_fini(dev_priv); 659 660 for_each_gt(gt, dev_priv, i) 661 intel_gt_driver_unregister(gt); 662 663 i915_hwmon_unregister(dev_priv); 664 665 i915_perf_unregister(dev_priv); 666 i915_pmu_unregister(dev_priv); 667 668 i915_teardown_sysfs(dev_priv); 669 drm_dev_unplug(&dev_priv->drm); 670 671 i915_gem_driver_unregister(dev_priv); 672 } 673 674 void 675 i915_print_iommu_status(struct drm_i915_private *i915, struct drm_printer *p) 676 { 677 drm_printf(p, "iommu: %s\n", 678 str_enabled_disabled(i915_vtd_active(i915))); 679 } 680 681 static void i915_welcome_messages(struct drm_i915_private *dev_priv) 682 { 683 if (drm_debug_enabled(DRM_UT_DRIVER)) { 684 struct drm_printer p = drm_dbg_printer(&dev_priv->drm, DRM_UT_DRIVER, 685 "device info:"); 686 struct intel_gt *gt; 687 unsigned int i; 688 689 drm_printf(&p, "pciid=0x%04x rev=0x%02x platform=%s (subplatform=0x%x) gen=%i\n", 690 INTEL_DEVID(dev_priv), 691 INTEL_REVID(dev_priv), 692 intel_platform_name(INTEL_INFO(dev_priv)->platform), 693 intel_subplatform(RUNTIME_INFO(dev_priv), 694 INTEL_INFO(dev_priv)->platform), 695 GRAPHICS_VER(dev_priv)); 696 697 intel_device_info_print(INTEL_INFO(dev_priv), 698 RUNTIME_INFO(dev_priv), &p); 699 i915_print_iommu_status(dev_priv, &p); 700 for_each_gt(gt, dev_priv, i) 701 intel_gt_info_print(>->info, &p); 702 } 703 704 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG)) 705 drm_info(&dev_priv->drm, "DRM_I915_DEBUG enabled\n"); 706 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM)) 707 drm_info(&dev_priv->drm, "DRM_I915_DEBUG_GEM enabled\n"); 708 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)) 709 drm_info(&dev_priv->drm, 710 "DRM_I915_DEBUG_RUNTIME_PM enabled\n"); 711 } 712 713 static struct drm_i915_private * 714 i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent) 715 { 716 const struct intel_device_info *match_info = 717 (struct intel_device_info *)ent->driver_data; 718 struct drm_i915_private *i915; 719 720 i915 = devm_drm_dev_alloc(&pdev->dev, &i915_drm_driver, 721 struct drm_i915_private, drm); 722 if (IS_ERR(i915)) 723 return i915; 724 725 pci_set_drvdata(pdev, i915); 726 727 /* Device parameters start as a copy of module parameters. */ 728 i915_params_copy(&i915->params, &i915_modparams); 729 730 /* Set up device info and initial runtime info. */ 731 intel_device_info_driver_create(i915, pdev->device, match_info); 732 733 intel_display_device_probe(i915); 734 735 return i915; 736 } 737 738 /** 739 * i915_driver_probe - setup chip and create an initial config 740 * @pdev: PCI device 741 * @ent: matching PCI ID entry 742 * 743 * The driver probe routine has to do several things: 744 * - drive output discovery via intel_display_driver_probe() 745 * - initialize the memory manager 746 * - allocate initial config memory 747 * - setup the DRM framebuffer with the allocated memory 748 */ 749 int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent) 750 { 751 struct drm_i915_private *i915; 752 int ret; 753 754 ret = pci_enable_device(pdev); 755 if (ret) { 756 pr_err("Failed to enable graphics device: %pe\n", ERR_PTR(ret)); 757 return ret; 758 } 759 760 i915 = i915_driver_create(pdev, ent); 761 if (IS_ERR(i915)) { 762 pci_disable_device(pdev); 763 return PTR_ERR(i915); 764 } 765 766 ret = i915_driver_early_probe(i915); 767 if (ret < 0) 768 goto out_pci_disable; 769 770 disable_rpm_wakeref_asserts(&i915->runtime_pm); 771 772 intel_vgpu_detect(i915); 773 774 ret = intel_gt_probe_all(i915); 775 if (ret < 0) 776 goto out_runtime_pm_put; 777 778 ret = i915_driver_mmio_probe(i915); 779 if (ret < 0) 780 goto out_runtime_pm_put; 781 782 ret = i915_driver_hw_probe(i915); 783 if (ret < 0) 784 goto out_cleanup_mmio; 785 786 ret = intel_display_driver_probe_noirq(i915); 787 if (ret < 0) 788 goto out_cleanup_hw; 789 790 ret = intel_irq_install(i915); 791 if (ret) 792 goto out_cleanup_modeset; 793 794 ret = intel_display_driver_probe_nogem(i915); 795 if (ret) 796 goto out_cleanup_irq; 797 798 ret = i915_gem_init(i915); 799 if (ret) 800 goto out_cleanup_modeset2; 801 802 ret = intel_pxp_init(i915); 803 if (ret && ret != -ENODEV) 804 drm_dbg(&i915->drm, "pxp init failed with %d\n", ret); 805 806 ret = intel_display_driver_probe(i915); 807 if (ret) 808 goto out_cleanup_gem; 809 810 i915_driver_register(i915); 811 812 enable_rpm_wakeref_asserts(&i915->runtime_pm); 813 814 i915_welcome_messages(i915); 815 816 i915->do_release = true; 817 818 return 0; 819 820 out_cleanup_gem: 821 i915_gem_suspend(i915); 822 i915_gem_driver_remove(i915); 823 i915_gem_driver_release(i915); 824 out_cleanup_modeset2: 825 /* FIXME clean up the error path */ 826 intel_display_driver_remove(i915); 827 intel_irq_uninstall(i915); 828 intel_display_driver_remove_noirq(i915); 829 goto out_cleanup_modeset; 830 out_cleanup_irq: 831 intel_irq_uninstall(i915); 832 out_cleanup_modeset: 833 intel_display_driver_remove_nogem(i915); 834 out_cleanup_hw: 835 i915_driver_hw_remove(i915); 836 intel_memory_regions_driver_release(i915); 837 i915_ggtt_driver_release(i915); 838 i915_gem_drain_freed_objects(i915); 839 i915_ggtt_driver_late_release(i915); 840 out_cleanup_mmio: 841 i915_driver_mmio_release(i915); 842 out_runtime_pm_put: 843 enable_rpm_wakeref_asserts(&i915->runtime_pm); 844 i915_driver_late_release(i915); 845 out_pci_disable: 846 pci_disable_device(pdev); 847 i915_probe_error(i915, "Device initialization failed (%d)\n", ret); 848 return ret; 849 } 850 851 void i915_driver_remove(struct drm_i915_private *i915) 852 { 853 intel_wakeref_t wakeref; 854 855 wakeref = intel_runtime_pm_get(&i915->runtime_pm); 856 857 i915_driver_unregister(i915); 858 859 /* Flush any external code that still may be under the RCU lock */ 860 synchronize_rcu(); 861 862 i915_gem_suspend(i915); 863 864 intel_gvt_driver_remove(i915); 865 866 intel_display_driver_remove(i915); 867 868 intel_irq_uninstall(i915); 869 870 intel_display_driver_remove_noirq(i915); 871 872 i915_reset_error_state(i915); 873 i915_gem_driver_remove(i915); 874 875 intel_display_driver_remove_nogem(i915); 876 877 i915_driver_hw_remove(i915); 878 879 intel_runtime_pm_put(&i915->runtime_pm, wakeref); 880 } 881 882 static void i915_driver_release(struct drm_device *dev) 883 { 884 struct drm_i915_private *dev_priv = to_i915(dev); 885 struct intel_runtime_pm *rpm = &dev_priv->runtime_pm; 886 intel_wakeref_t wakeref; 887 888 if (!dev_priv->do_release) 889 return; 890 891 wakeref = intel_runtime_pm_get(rpm); 892 893 i915_gem_driver_release(dev_priv); 894 895 intel_memory_regions_driver_release(dev_priv); 896 i915_ggtt_driver_release(dev_priv); 897 i915_gem_drain_freed_objects(dev_priv); 898 i915_ggtt_driver_late_release(dev_priv); 899 900 i915_driver_mmio_release(dev_priv); 901 902 intel_runtime_pm_put(rpm, wakeref); 903 904 intel_runtime_pm_driver_release(rpm); 905 906 i915_driver_late_release(dev_priv); 907 908 intel_display_device_remove(dev_priv); 909 } 910 911 static int i915_driver_open(struct drm_device *dev, struct drm_file *file) 912 { 913 struct drm_i915_private *i915 = to_i915(dev); 914 int ret; 915 916 ret = i915_gem_open(i915, file); 917 if (ret) 918 return ret; 919 920 return 0; 921 } 922 923 static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file) 924 { 925 struct drm_i915_file_private *file_priv = file->driver_priv; 926 927 i915_gem_context_close(file); 928 i915_drm_client_put(file_priv->client); 929 930 kfree_rcu(file_priv, rcu); 931 932 /* Catch up with all the deferred frees from "this" client */ 933 i915_gem_flush_free_objects(to_i915(dev)); 934 } 935 936 static void intel_suspend_encoders(struct drm_i915_private *dev_priv) 937 { 938 struct intel_encoder *encoder; 939 940 if (!HAS_DISPLAY(dev_priv)) 941 return; 942 943 /* 944 * TODO: check and remove holding the modeset locks if none of 945 * the encoders depends on this. 946 */ 947 drm_modeset_lock_all(&dev_priv->drm); 948 for_each_intel_encoder(&dev_priv->drm, encoder) 949 if (encoder->suspend) 950 encoder->suspend(encoder); 951 drm_modeset_unlock_all(&dev_priv->drm); 952 953 for_each_intel_encoder(&dev_priv->drm, encoder) 954 if (encoder->suspend_complete) 955 encoder->suspend_complete(encoder); 956 } 957 958 static void intel_shutdown_encoders(struct drm_i915_private *dev_priv) 959 { 960 struct intel_encoder *encoder; 961 962 if (!HAS_DISPLAY(dev_priv)) 963 return; 964 965 /* 966 * TODO: check and remove holding the modeset locks if none of 967 * the encoders depends on this. 968 */ 969 drm_modeset_lock_all(&dev_priv->drm); 970 for_each_intel_encoder(&dev_priv->drm, encoder) 971 if (encoder->shutdown) 972 encoder->shutdown(encoder); 973 drm_modeset_unlock_all(&dev_priv->drm); 974 975 for_each_intel_encoder(&dev_priv->drm, encoder) 976 if (encoder->shutdown_complete) 977 encoder->shutdown_complete(encoder); 978 } 979 980 void i915_driver_shutdown(struct drm_i915_private *i915) 981 { 982 disable_rpm_wakeref_asserts(&i915->runtime_pm); 983 intel_runtime_pm_disable(&i915->runtime_pm); 984 intel_power_domains_disable(i915); 985 986 intel_fbdev_set_suspend(&i915->drm, FBINFO_STATE_SUSPENDED, true); 987 if (HAS_DISPLAY(i915)) { 988 drm_kms_helper_poll_disable(&i915->drm); 989 intel_display_driver_disable_user_access(i915); 990 991 drm_atomic_helper_shutdown(&i915->drm); 992 } 993 994 intel_dp_mst_suspend(i915); 995 996 intel_runtime_pm_disable_interrupts(i915); 997 intel_hpd_cancel_work(i915); 998 999 if (HAS_DISPLAY(i915)) 1000 intel_display_driver_suspend_access(i915); 1001 1002 intel_suspend_encoders(i915); 1003 intel_shutdown_encoders(i915); 1004 1005 intel_dmc_suspend(i915); 1006 1007 i915_gem_suspend(i915); 1008 1009 /* 1010 * The only requirement is to reboot with display DC states disabled, 1011 * for now leaving all display power wells in the INIT power domain 1012 * enabled. 1013 * 1014 * TODO: 1015 * - unify the pci_driver::shutdown sequence here with the 1016 * pci_driver.driver.pm.poweroff,poweroff_late sequence. 1017 * - unify the driver remove and system/runtime suspend sequences with 1018 * the above unified shutdown/poweroff sequence. 1019 */ 1020 intel_power_domains_driver_remove(i915); 1021 enable_rpm_wakeref_asserts(&i915->runtime_pm); 1022 1023 intel_runtime_pm_driver_last_release(&i915->runtime_pm); 1024 } 1025 1026 static bool suspend_to_idle(struct drm_i915_private *dev_priv) 1027 { 1028 #if IS_ENABLED(CONFIG_ACPI_SLEEP) 1029 if (acpi_target_system_state() < ACPI_STATE_S3) 1030 return true; 1031 #endif 1032 return false; 1033 } 1034 1035 static void i915_drm_complete(struct drm_device *dev) 1036 { 1037 struct drm_i915_private *i915 = to_i915(dev); 1038 1039 intel_pxp_resume_complete(i915->pxp); 1040 } 1041 1042 static int i915_drm_prepare(struct drm_device *dev) 1043 { 1044 struct drm_i915_private *i915 = to_i915(dev); 1045 1046 intel_pxp_suspend_prepare(i915->pxp); 1047 1048 /* 1049 * NB intel_display_driver_suspend() may issue new requests after we've 1050 * ostensibly marked the GPU as ready-to-sleep here. We need to 1051 * split out that work and pull it forward so that after point, 1052 * the GPU is not woken again. 1053 */ 1054 return i915_gem_backup_suspend(i915); 1055 } 1056 1057 static int i915_drm_suspend(struct drm_device *dev) 1058 { 1059 struct drm_i915_private *dev_priv = to_i915(dev); 1060 struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev); 1061 pci_power_t opregion_target_state; 1062 1063 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 1064 1065 /* We do a lot of poking in a lot of registers, make sure they work 1066 * properly. */ 1067 intel_power_domains_disable(dev_priv); 1068 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true); 1069 if (HAS_DISPLAY(dev_priv)) { 1070 drm_kms_helper_poll_disable(dev); 1071 intel_display_driver_disable_user_access(dev_priv); 1072 } 1073 1074 pci_save_state(pdev); 1075 1076 intel_display_driver_suspend(dev_priv); 1077 1078 intel_dp_mst_suspend(dev_priv); 1079 1080 intel_runtime_pm_disable_interrupts(dev_priv); 1081 intel_hpd_cancel_work(dev_priv); 1082 1083 if (HAS_DISPLAY(dev_priv)) 1084 intel_display_driver_suspend_access(dev_priv); 1085 1086 intel_suspend_encoders(dev_priv); 1087 1088 /* Must be called before GGTT is suspended. */ 1089 intel_dpt_suspend(dev_priv); 1090 i915_ggtt_suspend(to_gt(dev_priv)->ggtt); 1091 1092 i915_save_display(dev_priv); 1093 1094 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold; 1095 intel_opregion_suspend(dev_priv, opregion_target_state); 1096 1097 dev_priv->suspend_count++; 1098 1099 intel_dmc_suspend(dev_priv); 1100 1101 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 1102 1103 i915_gem_drain_freed_objects(dev_priv); 1104 1105 return 0; 1106 } 1107 1108 static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation) 1109 { 1110 struct drm_i915_private *dev_priv = to_i915(dev); 1111 struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev); 1112 struct intel_runtime_pm *rpm = &dev_priv->runtime_pm; 1113 struct intel_gt *gt; 1114 int ret, i; 1115 bool s2idle = !hibernation && suspend_to_idle(dev_priv); 1116 1117 disable_rpm_wakeref_asserts(rpm); 1118 1119 intel_pxp_suspend(dev_priv->pxp); 1120 1121 i915_gem_suspend_late(dev_priv); 1122 1123 for_each_gt(gt, dev_priv, i) 1124 intel_uncore_suspend(gt->uncore); 1125 1126 intel_power_domains_suspend(dev_priv, s2idle); 1127 1128 intel_display_power_suspend_late(dev_priv); 1129 1130 ret = vlv_suspend_complete(dev_priv); 1131 if (ret) { 1132 drm_err(&dev_priv->drm, "Suspend complete failed: %d\n", ret); 1133 intel_power_domains_resume(dev_priv); 1134 1135 goto out; 1136 } 1137 1138 pci_disable_device(pdev); 1139 /* 1140 * During hibernation on some platforms the BIOS may try to access 1141 * the device even though it's already in D3 and hang the machine. So 1142 * leave the device in D0 on those platforms and hope the BIOS will 1143 * power down the device properly. The issue was seen on multiple old 1144 * GENs with different BIOS vendors, so having an explicit blacklist 1145 * is inpractical; apply the workaround on everything pre GEN6. The 1146 * platforms where the issue was seen: 1147 * Lenovo Thinkpad X301, X61s, X60, T60, X41 1148 * Fujitsu FSC S7110 1149 * Acer Aspire 1830T 1150 */ 1151 if (!(hibernation && GRAPHICS_VER(dev_priv) < 6)) 1152 pci_set_power_state(pdev, PCI_D3hot); 1153 1154 out: 1155 enable_rpm_wakeref_asserts(rpm); 1156 if (!dev_priv->uncore.user_forcewake_count) 1157 intel_runtime_pm_driver_release(rpm); 1158 1159 return ret; 1160 } 1161 1162 int i915_driver_suspend_switcheroo(struct drm_i915_private *i915, 1163 pm_message_t state) 1164 { 1165 int error; 1166 1167 if (drm_WARN_ON_ONCE(&i915->drm, state.event != PM_EVENT_SUSPEND && 1168 state.event != PM_EVENT_FREEZE)) 1169 return -EINVAL; 1170 1171 if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF) 1172 return 0; 1173 1174 error = i915_drm_suspend(&i915->drm); 1175 if (error) 1176 return error; 1177 1178 return i915_drm_suspend_late(&i915->drm, false); 1179 } 1180 1181 static int i915_drm_resume(struct drm_device *dev) 1182 { 1183 struct drm_i915_private *dev_priv = to_i915(dev); 1184 struct intel_gt *gt; 1185 int ret, i; 1186 1187 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 1188 1189 ret = i915_pcode_init(dev_priv); 1190 if (ret) 1191 return ret; 1192 1193 sanitize_gpu(dev_priv); 1194 1195 ret = i915_ggtt_enable_hw(dev_priv); 1196 if (ret) 1197 drm_err(&dev_priv->drm, "failed to re-enable GGTT\n"); 1198 1199 i915_ggtt_resume(to_gt(dev_priv)->ggtt); 1200 1201 for_each_gt(gt, dev_priv, i) 1202 if (GRAPHICS_VER(gt->i915) >= 8) 1203 setup_private_pat(gt); 1204 1205 /* Must be called after GGTT is resumed. */ 1206 intel_dpt_resume(dev_priv); 1207 1208 intel_dmc_resume(dev_priv); 1209 1210 i915_restore_display(dev_priv); 1211 intel_pps_unlock_regs_wa(dev_priv); 1212 1213 intel_init_pch_refclk(dev_priv); 1214 1215 /* 1216 * Interrupts have to be enabled before any batches are run. If not the 1217 * GPU will hang. i915_gem_init_hw() will initiate batches to 1218 * update/restore the context. 1219 * 1220 * drm_mode_config_reset() needs AUX interrupts. 1221 * 1222 * Modeset enabling in intel_display_driver_init_hw() also needs working 1223 * interrupts. 1224 */ 1225 intel_runtime_pm_enable_interrupts(dev_priv); 1226 1227 if (HAS_DISPLAY(dev_priv)) 1228 drm_mode_config_reset(dev); 1229 1230 i915_gem_resume(dev_priv); 1231 1232 intel_display_driver_init_hw(dev_priv); 1233 1234 intel_clock_gating_init(dev_priv); 1235 1236 if (HAS_DISPLAY(dev_priv)) 1237 intel_display_driver_resume_access(dev_priv); 1238 1239 intel_hpd_init(dev_priv); 1240 1241 /* MST sideband requires HPD interrupts enabled */ 1242 intel_dp_mst_resume(dev_priv); 1243 intel_display_driver_resume(dev_priv); 1244 1245 if (HAS_DISPLAY(dev_priv)) { 1246 intel_display_driver_enable_user_access(dev_priv); 1247 drm_kms_helper_poll_enable(dev); 1248 } 1249 intel_hpd_poll_disable(dev_priv); 1250 1251 intel_opregion_resume(dev_priv); 1252 1253 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false); 1254 1255 intel_power_domains_enable(dev_priv); 1256 1257 intel_gvt_resume(dev_priv); 1258 1259 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 1260 1261 return 0; 1262 } 1263 1264 static int i915_drm_resume_early(struct drm_device *dev) 1265 { 1266 struct drm_i915_private *dev_priv = to_i915(dev); 1267 struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev); 1268 struct intel_gt *gt; 1269 int ret, i; 1270 1271 /* 1272 * We have a resume ordering issue with the snd-hda driver also 1273 * requiring our device to be power up. Due to the lack of a 1274 * parent/child relationship we currently solve this with an early 1275 * resume hook. 1276 * 1277 * FIXME: This should be solved with a special hdmi sink device or 1278 * similar so that power domains can be employed. 1279 */ 1280 1281 /* 1282 * Note that we need to set the power state explicitly, since we 1283 * powered off the device during freeze and the PCI core won't power 1284 * it back up for us during thaw. Powering off the device during 1285 * freeze is not a hard requirement though, and during the 1286 * suspend/resume phases the PCI core makes sure we get here with the 1287 * device powered on. So in case we change our freeze logic and keep 1288 * the device powered we can also remove the following set power state 1289 * call. 1290 */ 1291 ret = pci_set_power_state(pdev, PCI_D0); 1292 if (ret) { 1293 drm_err(&dev_priv->drm, 1294 "failed to set PCI D0 power state (%d)\n", ret); 1295 return ret; 1296 } 1297 1298 /* 1299 * Note that pci_enable_device() first enables any parent bridge 1300 * device and only then sets the power state for this device. The 1301 * bridge enabling is a nop though, since bridge devices are resumed 1302 * first. The order of enabling power and enabling the device is 1303 * imposed by the PCI core as described above, so here we preserve the 1304 * same order for the freeze/thaw phases. 1305 * 1306 * TODO: eventually we should remove pci_disable_device() / 1307 * pci_enable_enable_device() from suspend/resume. Due to how they 1308 * depend on the device enable refcount we can't anyway depend on them 1309 * disabling/enabling the device. 1310 */ 1311 if (pci_enable_device(pdev)) 1312 return -EIO; 1313 1314 pci_set_master(pdev); 1315 1316 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 1317 1318 ret = vlv_resume_prepare(dev_priv, false); 1319 if (ret) 1320 drm_err(&dev_priv->drm, 1321 "Resume prepare failed: %d, continuing anyway\n", ret); 1322 1323 for_each_gt(gt, dev_priv, i) 1324 intel_gt_resume_early(gt); 1325 1326 intel_display_power_resume_early(dev_priv); 1327 1328 intel_power_domains_resume(dev_priv); 1329 1330 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 1331 1332 return ret; 1333 } 1334 1335 int i915_driver_resume_switcheroo(struct drm_i915_private *i915) 1336 { 1337 int ret; 1338 1339 if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF) 1340 return 0; 1341 1342 ret = i915_drm_resume_early(&i915->drm); 1343 if (ret) 1344 return ret; 1345 1346 return i915_drm_resume(&i915->drm); 1347 } 1348 1349 static int i915_pm_prepare(struct device *kdev) 1350 { 1351 struct drm_i915_private *i915 = kdev_to_i915(kdev); 1352 1353 if (!i915) { 1354 dev_err(kdev, "DRM not initialized, aborting suspend.\n"); 1355 return -ENODEV; 1356 } 1357 1358 if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF) 1359 return 0; 1360 1361 return i915_drm_prepare(&i915->drm); 1362 } 1363 1364 static int i915_pm_suspend(struct device *kdev) 1365 { 1366 struct drm_i915_private *i915 = kdev_to_i915(kdev); 1367 1368 if (!i915) { 1369 dev_err(kdev, "DRM not initialized, aborting suspend.\n"); 1370 return -ENODEV; 1371 } 1372 1373 if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF) 1374 return 0; 1375 1376 return i915_drm_suspend(&i915->drm); 1377 } 1378 1379 static int i915_pm_suspend_late(struct device *kdev) 1380 { 1381 struct drm_i915_private *i915 = kdev_to_i915(kdev); 1382 1383 /* 1384 * We have a suspend ordering issue with the snd-hda driver also 1385 * requiring our device to be power up. Due to the lack of a 1386 * parent/child relationship we currently solve this with an late 1387 * suspend hook. 1388 * 1389 * FIXME: This should be solved with a special hdmi sink device or 1390 * similar so that power domains can be employed. 1391 */ 1392 if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF) 1393 return 0; 1394 1395 return i915_drm_suspend_late(&i915->drm, false); 1396 } 1397 1398 static int i915_pm_poweroff_late(struct device *kdev) 1399 { 1400 struct drm_i915_private *i915 = kdev_to_i915(kdev); 1401 1402 if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF) 1403 return 0; 1404 1405 return i915_drm_suspend_late(&i915->drm, true); 1406 } 1407 1408 static int i915_pm_resume_early(struct device *kdev) 1409 { 1410 struct drm_i915_private *i915 = kdev_to_i915(kdev); 1411 1412 if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF) 1413 return 0; 1414 1415 return i915_drm_resume_early(&i915->drm); 1416 } 1417 1418 static int i915_pm_resume(struct device *kdev) 1419 { 1420 struct drm_i915_private *i915 = kdev_to_i915(kdev); 1421 1422 if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF) 1423 return 0; 1424 1425 return i915_drm_resume(&i915->drm); 1426 } 1427 1428 static void i915_pm_complete(struct device *kdev) 1429 { 1430 struct drm_i915_private *i915 = kdev_to_i915(kdev); 1431 1432 if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF) 1433 return; 1434 1435 i915_drm_complete(&i915->drm); 1436 } 1437 1438 /* freeze: before creating the hibernation_image */ 1439 static int i915_pm_freeze(struct device *kdev) 1440 { 1441 struct drm_i915_private *i915 = kdev_to_i915(kdev); 1442 int ret; 1443 1444 if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) { 1445 ret = i915_drm_suspend(&i915->drm); 1446 if (ret) 1447 return ret; 1448 } 1449 1450 ret = i915_gem_freeze(i915); 1451 if (ret) 1452 return ret; 1453 1454 return 0; 1455 } 1456 1457 static int i915_pm_freeze_late(struct device *kdev) 1458 { 1459 struct drm_i915_private *i915 = kdev_to_i915(kdev); 1460 int ret; 1461 1462 if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) { 1463 ret = i915_drm_suspend_late(&i915->drm, true); 1464 if (ret) 1465 return ret; 1466 } 1467 1468 ret = i915_gem_freeze_late(i915); 1469 if (ret) 1470 return ret; 1471 1472 return 0; 1473 } 1474 1475 /* thaw: called after creating the hibernation image, but before turning off. */ 1476 static int i915_pm_thaw_early(struct device *kdev) 1477 { 1478 return i915_pm_resume_early(kdev); 1479 } 1480 1481 static int i915_pm_thaw(struct device *kdev) 1482 { 1483 return i915_pm_resume(kdev); 1484 } 1485 1486 /* restore: called after loading the hibernation image. */ 1487 static int i915_pm_restore_early(struct device *kdev) 1488 { 1489 return i915_pm_resume_early(kdev); 1490 } 1491 1492 static int i915_pm_restore(struct device *kdev) 1493 { 1494 return i915_pm_resume(kdev); 1495 } 1496 1497 static int intel_runtime_suspend(struct device *kdev) 1498 { 1499 struct drm_i915_private *dev_priv = kdev_to_i915(kdev); 1500 struct intel_runtime_pm *rpm = &dev_priv->runtime_pm; 1501 struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev); 1502 struct pci_dev *root_pdev; 1503 struct intel_gt *gt; 1504 int ret, i; 1505 1506 if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv))) 1507 return -ENODEV; 1508 1509 drm_dbg(&dev_priv->drm, "Suspending device\n"); 1510 1511 disable_rpm_wakeref_asserts(rpm); 1512 1513 /* 1514 * We are safe here against re-faults, since the fault handler takes 1515 * an RPM reference. 1516 */ 1517 i915_gem_runtime_suspend(dev_priv); 1518 1519 intel_pxp_runtime_suspend(dev_priv->pxp); 1520 1521 for_each_gt(gt, dev_priv, i) 1522 intel_gt_runtime_suspend(gt); 1523 1524 intel_runtime_pm_disable_interrupts(dev_priv); 1525 1526 for_each_gt(gt, dev_priv, i) 1527 intel_uncore_suspend(gt->uncore); 1528 1529 intel_display_power_suspend(dev_priv); 1530 1531 ret = vlv_suspend_complete(dev_priv); 1532 if (ret) { 1533 drm_err(&dev_priv->drm, 1534 "Runtime suspend failed, disabling it (%d)\n", ret); 1535 intel_uncore_runtime_resume(&dev_priv->uncore); 1536 1537 intel_runtime_pm_enable_interrupts(dev_priv); 1538 1539 for_each_gt(gt, dev_priv, i) 1540 intel_gt_runtime_resume(gt); 1541 1542 enable_rpm_wakeref_asserts(rpm); 1543 1544 return ret; 1545 } 1546 1547 enable_rpm_wakeref_asserts(rpm); 1548 intel_runtime_pm_driver_release(rpm); 1549 1550 if (intel_uncore_arm_unclaimed_mmio_detection(&dev_priv->uncore)) 1551 drm_err(&dev_priv->drm, 1552 "Unclaimed access detected prior to suspending\n"); 1553 1554 /* 1555 * FIXME: Temporary hammer to avoid freezing the machine on our DGFX 1556 * This should be totally removed when we handle the pci states properly 1557 * on runtime PM. 1558 */ 1559 root_pdev = pcie_find_root_port(pdev); 1560 if (root_pdev) 1561 pci_d3cold_disable(root_pdev); 1562 1563 /* 1564 * FIXME: We really should find a document that references the arguments 1565 * used below! 1566 */ 1567 if (IS_BROADWELL(dev_priv)) { 1568 /* 1569 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop 1570 * being detected, and the call we do at intel_runtime_resume() 1571 * won't be able to restore them. Since PCI_D3hot matches the 1572 * actual specification and appears to be working, use it. 1573 */ 1574 intel_opregion_notify_adapter(dev_priv, PCI_D3hot); 1575 } else { 1576 /* 1577 * current versions of firmware which depend on this opregion 1578 * notification have repurposed the D1 definition to mean 1579 * "runtime suspended" vs. what you would normally expect (D3) 1580 * to distinguish it from notifications that might be sent via 1581 * the suspend path. 1582 */ 1583 intel_opregion_notify_adapter(dev_priv, PCI_D1); 1584 } 1585 1586 assert_forcewakes_inactive(&dev_priv->uncore); 1587 1588 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) 1589 intel_hpd_poll_enable(dev_priv); 1590 1591 drm_dbg(&dev_priv->drm, "Device suspended\n"); 1592 return 0; 1593 } 1594 1595 static int intel_runtime_resume(struct device *kdev) 1596 { 1597 struct drm_i915_private *dev_priv = kdev_to_i915(kdev); 1598 struct intel_runtime_pm *rpm = &dev_priv->runtime_pm; 1599 struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev); 1600 struct pci_dev *root_pdev; 1601 struct intel_gt *gt; 1602 int ret, i; 1603 1604 if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv))) 1605 return -ENODEV; 1606 1607 drm_dbg(&dev_priv->drm, "Resuming device\n"); 1608 1609 drm_WARN_ON_ONCE(&dev_priv->drm, atomic_read(&rpm->wakeref_count)); 1610 disable_rpm_wakeref_asserts(rpm); 1611 1612 intel_opregion_notify_adapter(dev_priv, PCI_D0); 1613 1614 root_pdev = pcie_find_root_port(pdev); 1615 if (root_pdev) 1616 pci_d3cold_enable(root_pdev); 1617 1618 if (intel_uncore_unclaimed_mmio(&dev_priv->uncore)) 1619 drm_dbg(&dev_priv->drm, 1620 "Unclaimed access during suspend, bios?\n"); 1621 1622 intel_display_power_resume(dev_priv); 1623 1624 ret = vlv_resume_prepare(dev_priv, true); 1625 1626 for_each_gt(gt, dev_priv, i) 1627 intel_uncore_runtime_resume(gt->uncore); 1628 1629 intel_runtime_pm_enable_interrupts(dev_priv); 1630 1631 /* 1632 * No point of rolling back things in case of an error, as the best 1633 * we can do is to hope that things will still work (and disable RPM). 1634 */ 1635 for_each_gt(gt, dev_priv, i) 1636 intel_gt_runtime_resume(gt); 1637 1638 intel_pxp_runtime_resume(dev_priv->pxp); 1639 1640 /* 1641 * On VLV/CHV display interrupts are part of the display 1642 * power well, so hpd is reinitialized from there. For 1643 * everyone else do it here. 1644 */ 1645 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) { 1646 intel_hpd_init(dev_priv); 1647 intel_hpd_poll_disable(dev_priv); 1648 } 1649 1650 skl_watermark_ipc_update(dev_priv); 1651 1652 enable_rpm_wakeref_asserts(rpm); 1653 1654 if (ret) 1655 drm_err(&dev_priv->drm, 1656 "Runtime resume failed, disabling it (%d)\n", ret); 1657 else 1658 drm_dbg(&dev_priv->drm, "Device resumed\n"); 1659 1660 return ret; 1661 } 1662 1663 const struct dev_pm_ops i915_pm_ops = { 1664 /* 1665 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND, 1666 * PMSG_RESUME] 1667 */ 1668 .prepare = i915_pm_prepare, 1669 .suspend = i915_pm_suspend, 1670 .suspend_late = i915_pm_suspend_late, 1671 .resume_early = i915_pm_resume_early, 1672 .resume = i915_pm_resume, 1673 .complete = i915_pm_complete, 1674 1675 /* 1676 * S4 event handlers 1677 * @freeze, @freeze_late : called (1) before creating the 1678 * hibernation image [PMSG_FREEZE] and 1679 * (2) after rebooting, before restoring 1680 * the image [PMSG_QUIESCE] 1681 * @thaw, @thaw_early : called (1) after creating the hibernation 1682 * image, before writing it [PMSG_THAW] 1683 * and (2) after failing to create or 1684 * restore the image [PMSG_RECOVER] 1685 * @poweroff, @poweroff_late: called after writing the hibernation 1686 * image, before rebooting [PMSG_HIBERNATE] 1687 * @restore, @restore_early : called after rebooting and restoring the 1688 * hibernation image [PMSG_RESTORE] 1689 */ 1690 .freeze = i915_pm_freeze, 1691 .freeze_late = i915_pm_freeze_late, 1692 .thaw_early = i915_pm_thaw_early, 1693 .thaw = i915_pm_thaw, 1694 .poweroff = i915_pm_suspend, 1695 .poweroff_late = i915_pm_poweroff_late, 1696 .restore_early = i915_pm_restore_early, 1697 .restore = i915_pm_restore, 1698 1699 /* S0ix (via runtime suspend) event handlers */ 1700 .runtime_suspend = intel_runtime_suspend, 1701 .runtime_resume = intel_runtime_resume, 1702 }; 1703 1704 static const struct file_operations i915_driver_fops = { 1705 .owner = THIS_MODULE, 1706 .open = drm_open, 1707 .release = drm_release_noglobal, 1708 .unlocked_ioctl = drm_ioctl, 1709 .mmap = i915_gem_mmap, 1710 .poll = drm_poll, 1711 .read = drm_read, 1712 .compat_ioctl = i915_ioc32_compat_ioctl, 1713 .llseek = noop_llseek, 1714 #ifdef CONFIG_PROC_FS 1715 .show_fdinfo = drm_show_fdinfo, 1716 #endif 1717 }; 1718 1719 static int 1720 i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data, 1721 struct drm_file *file) 1722 { 1723 return -ENODEV; 1724 } 1725 1726 static const struct drm_ioctl_desc i915_ioctls[] = { 1727 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 1728 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH), 1729 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH), 1730 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH), 1731 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH), 1732 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH), 1733 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_RENDER_ALLOW), 1734 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 1735 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH), 1736 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH), 1737 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 1738 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH), 1739 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 1740 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 1741 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH), 1742 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH), 1743 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 1744 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 1745 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, drm_invalid_op, DRM_AUTH), 1746 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_RENDER_ALLOW), 1747 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY), 1748 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY), 1749 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_RENDER_ALLOW), 1750 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW), 1751 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW), 1752 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_RENDER_ALLOW), 1753 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 1754 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 1755 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW), 1756 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE_EXT, i915_gem_create_ext_ioctl, DRM_RENDER_ALLOW), 1757 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW), 1758 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW), 1759 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW), 1760 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_OFFSET, i915_gem_mmap_offset_ioctl, DRM_RENDER_ALLOW), 1761 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW), 1762 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW), 1763 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW), 1764 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW), 1765 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW), 1766 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0), 1767 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW), 1768 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER), 1769 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER), 1770 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER), 1771 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER), 1772 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_RENDER_ALLOW), 1773 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE_EXT, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW), 1774 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW), 1775 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW), 1776 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW), 1777 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW), 1778 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW), 1779 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW), 1780 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW), 1781 DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_RENDER_ALLOW), 1782 DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_RENDER_ALLOW), 1783 DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_RENDER_ALLOW), 1784 DRM_IOCTL_DEF_DRV(I915_GEM_VM_CREATE, i915_gem_vm_create_ioctl, DRM_RENDER_ALLOW), 1785 DRM_IOCTL_DEF_DRV(I915_GEM_VM_DESTROY, i915_gem_vm_destroy_ioctl, DRM_RENDER_ALLOW), 1786 }; 1787 1788 /* 1789 * Interface history: 1790 * 1791 * 1.1: Original. 1792 * 1.2: Add Power Management 1793 * 1.3: Add vblank support 1794 * 1.4: Fix cmdbuffer path, add heap destroy 1795 * 1.5: Add vblank pipe configuration 1796 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank 1797 * - Support vertical blank on secondary display pipe 1798 */ 1799 #define DRIVER_MAJOR 1 1800 #define DRIVER_MINOR 6 1801 #define DRIVER_PATCHLEVEL 0 1802 1803 static const struct drm_driver i915_drm_driver = { 1804 /* Don't use MTRRs here; the Xserver or userspace app should 1805 * deal with them for Intel hardware. 1806 */ 1807 .driver_features = 1808 DRIVER_GEM | 1809 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ | 1810 DRIVER_SYNCOBJ_TIMELINE, 1811 .release = i915_driver_release, 1812 .open = i915_driver_open, 1813 .postclose = i915_driver_postclose, 1814 .show_fdinfo = PTR_IF(IS_ENABLED(CONFIG_PROC_FS), i915_drm_client_fdinfo), 1815 1816 .gem_prime_import = i915_gem_prime_import, 1817 1818 .dumb_create = i915_gem_dumb_create, 1819 .dumb_map_offset = i915_gem_dumb_mmap_offset, 1820 1821 .ioctls = i915_ioctls, 1822 .num_ioctls = ARRAY_SIZE(i915_ioctls), 1823 .fops = &i915_driver_fops, 1824 .name = DRIVER_NAME, 1825 .desc = DRIVER_DESC, 1826 .date = DRIVER_DATE, 1827 .major = DRIVER_MAJOR, 1828 .minor = DRIVER_MINOR, 1829 .patchlevel = DRIVER_PATCHLEVEL, 1830 }; 1831