158471f63SJani Nikula /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*- 258471f63SJani Nikula */ 358471f63SJani Nikula /* 458471f63SJani Nikula * 558471f63SJani Nikula * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 658471f63SJani Nikula * All Rights Reserved. 758471f63SJani Nikula * 858471f63SJani Nikula * Permission is hereby granted, free of charge, to any person obtaining a 958471f63SJani Nikula * copy of this software and associated documentation files (the 1058471f63SJani Nikula * "Software"), to deal in the Software without restriction, including 1158471f63SJani Nikula * without limitation the rights to use, copy, modify, merge, publish, 1258471f63SJani Nikula * distribute, sub license, and/or sell copies of the Software, and to 1358471f63SJani Nikula * permit persons to whom the Software is furnished to do so, subject to 1458471f63SJani Nikula * the following conditions: 1558471f63SJani Nikula * 1658471f63SJani Nikula * The above copyright notice and this permission notice (including the 1758471f63SJani Nikula * next paragraph) shall be included in all copies or substantial portions 1858471f63SJani Nikula * of the Software. 1958471f63SJani Nikula * 2058471f63SJani Nikula * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 2158471f63SJani Nikula * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 2258471f63SJani Nikula * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 2358471f63SJani Nikula * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 2458471f63SJani Nikula * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 2558471f63SJani Nikula * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 2658471f63SJani Nikula * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 2758471f63SJani Nikula * 2858471f63SJani Nikula */ 2958471f63SJani Nikula 3058471f63SJani Nikula #include <linux/acpi.h> 3158471f63SJani Nikula #include <linux/device.h> 3258471f63SJani Nikula #include <linux/module.h> 3358471f63SJani Nikula #include <linux/oom.h> 3458471f63SJani Nikula #include <linux/pci.h> 3558471f63SJani Nikula #include <linux/pm.h> 3658471f63SJani Nikula #include <linux/pm_runtime.h> 3758471f63SJani Nikula #include <linux/slab.h> 38ff9fbe7cSLucas De Marchi #include <linux/string_helpers.h> 3958471f63SJani Nikula #include <linux/vga_switcheroo.h> 4058471f63SJani Nikula #include <linux/vt.h> 4158471f63SJani Nikula 4258471f63SJani Nikula #include <drm/drm_aperture.h> 4358471f63SJani Nikula #include <drm/drm_atomic_helper.h> 4458471f63SJani Nikula #include <drm/drm_ioctl.h> 4558471f63SJani Nikula #include <drm/drm_managed.h> 4658471f63SJani Nikula #include <drm/drm_probe_helper.h> 4758471f63SJani Nikula 4858471f63SJani Nikula #include "display/intel_acpi.h" 4958471f63SJani Nikula #include "display/intel_bw.h" 5058471f63SJani Nikula #include "display/intel_cdclk.h" 5158471f63SJani Nikula #include "display/intel_display_types.h" 5258471f63SJani Nikula #include "display/intel_dmc.h" 5358471f63SJani Nikula #include "display/intel_dp.h" 5458471f63SJani Nikula #include "display/intel_dpt.h" 5558471f63SJani Nikula #include "display/intel_fbdev.h" 5658471f63SJani Nikula #include "display/intel_hotplug.h" 5758471f63SJani Nikula #include "display/intel_overlay.h" 5858471f63SJani Nikula #include "display/intel_pch_refclk.h" 5958471f63SJani Nikula #include "display/intel_pipe_crc.h" 6058471f63SJani Nikula #include "display/intel_pps.h" 6158471f63SJani Nikula #include "display/intel_sprite.h" 6258471f63SJani Nikula #include "display/intel_vga.h" 6342a0d256SVille Syrjälä #include "display/skl_watermark.h" 6458471f63SJani Nikula 6558471f63SJani Nikula #include "gem/i915_gem_context.h" 66be137d79SJani Nikula #include "gem/i915_gem_create.h" 67c8eb426dSJani Nikula #include "gem/i915_gem_dmabuf.h" 6858471f63SJani Nikula #include "gem/i915_gem_ioctls.h" 6958471f63SJani Nikula #include "gem/i915_gem_mman.h" 7058471f63SJani Nikula #include "gem/i915_gem_pm.h" 7158471f63SJani Nikula #include "gt/intel_gt.h" 7258471f63SJani Nikula #include "gt/intel_gt_pm.h" 7358471f63SJani Nikula #include "gt/intel_rc6.h" 7458471f63SJani Nikula 75f67986b0SAlan Previn #include "pxp/intel_pxp.h" 76f67986b0SAlan Previn #include "pxp/intel_pxp_debugfs.h" 7758471f63SJani Nikula #include "pxp/intel_pxp_pm.h" 7858471f63SJani Nikula 79f052febdSJani Nikula #include "soc/intel_dram.h" 80*a13144e2SJani Nikula #include "soc/intel_gmch.h" 81f052febdSJani Nikula 825472b3f2SJani Nikula #include "i915_file_private.h" 8358471f63SJani Nikula #include "i915_debugfs.h" 8458471f63SJani Nikula #include "i915_driver.h" 855f0d4d14STvrtko Ursulin #include "i915_drm_client.h" 8658471f63SJani Nikula #include "i915_drv.h" 872564c35dSJani Nikula #include "i915_getparam.h" 88b3b088e2SDale B Stimson #include "i915_hwmon.h" 8958471f63SJani Nikula #include "i915_ioc32.h" 90198bca93SJani Nikula #include "i915_ioctl.h" 9158471f63SJani Nikula #include "i915_irq.h" 9258471f63SJani Nikula #include "i915_memcpy.h" 9358471f63SJani Nikula #include "i915_perf.h" 9458471f63SJani Nikula #include "i915_query.h" 9558471f63SJani Nikula #include "i915_suspend.h" 9658471f63SJani Nikula #include "i915_switcheroo.h" 9758471f63SJani Nikula #include "i915_sysfs.h" 98a7f46d5bSTvrtko Ursulin #include "i915_utils.h" 9958471f63SJani Nikula #include "i915_vgpu.h" 10058471f63SJani Nikula #include "intel_gvt.h" 10158471f63SJani Nikula #include "intel_memory_region.h" 1027e470f10SJani Nikula #include "intel_pci_config.h" 10358471f63SJani Nikula #include "intel_pcode.h" 10458471f63SJani Nikula #include "intel_pm.h" 10558471f63SJani Nikula #include "intel_region_ttm.h" 10658471f63SJani Nikula #include "vlv_suspend.h" 10758471f63SJani Nikula 1084588d7ebSJani Nikula static const struct drm_driver i915_drm_driver; 10958471f63SJani Nikula 11058471f63SJani Nikula static int i915_workqueues_init(struct drm_i915_private *dev_priv) 11158471f63SJani Nikula { 11258471f63SJani Nikula /* 11358471f63SJani Nikula * The i915 workqueue is primarily used for batched retirement of 11458471f63SJani Nikula * requests (and thus managing bo) once the task has been completed 11558471f63SJani Nikula * by the GPU. i915_retire_requests() is called directly when we 11658471f63SJani Nikula * need high-priority retirement, such as waiting for an explicit 11758471f63SJani Nikula * bo. 11858471f63SJani Nikula * 11958471f63SJani Nikula * It is also used for periodic low-priority events, such as 12058471f63SJani Nikula * idle-timers and recording error state. 12158471f63SJani Nikula * 12258471f63SJani Nikula * All tasks on the workqueue are expected to acquire the dev mutex 12358471f63SJani Nikula * so there is no point in running more than one instance of the 12458471f63SJani Nikula * workqueue at any time. Use an ordered one. 12558471f63SJani Nikula */ 12658471f63SJani Nikula dev_priv->wq = alloc_ordered_workqueue("i915", 0); 12758471f63SJani Nikula if (dev_priv->wq == NULL) 12858471f63SJani Nikula goto out_err; 12958471f63SJani Nikula 1305a4dd6f0SJani Nikula dev_priv->display.hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0); 1315a4dd6f0SJani Nikula if (dev_priv->display.hotplug.dp_wq == NULL) 13258471f63SJani Nikula goto out_free_wq; 13358471f63SJani Nikula 13458471f63SJani Nikula return 0; 13558471f63SJani Nikula 13658471f63SJani Nikula out_free_wq: 13758471f63SJani Nikula destroy_workqueue(dev_priv->wq); 13858471f63SJani Nikula out_err: 13958471f63SJani Nikula drm_err(&dev_priv->drm, "Failed to allocate workqueues.\n"); 14058471f63SJani Nikula 14158471f63SJani Nikula return -ENOMEM; 14258471f63SJani Nikula } 14358471f63SJani Nikula 14458471f63SJani Nikula static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv) 14558471f63SJani Nikula { 1465a4dd6f0SJani Nikula destroy_workqueue(dev_priv->display.hotplug.dp_wq); 14758471f63SJani Nikula destroy_workqueue(dev_priv->wq); 14858471f63SJani Nikula } 14958471f63SJani Nikula 15058471f63SJani Nikula /* 15158471f63SJani Nikula * We don't keep the workarounds for pre-production hardware, so we expect our 15258471f63SJani Nikula * driver to fail on these machines in one way or another. A little warning on 15358471f63SJani Nikula * dmesg may help both the user and the bug triagers. 15458471f63SJani Nikula * 15558471f63SJani Nikula * Our policy for removing pre-production workarounds is to keep the 15658471f63SJani Nikula * current gen workarounds as a guide to the bring-up of the next gen 15758471f63SJani Nikula * (workarounds have a habit of persisting!). Anything older than that 15858471f63SJani Nikula * should be removed along with the complications they introduce. 15958471f63SJani Nikula */ 16058471f63SJani Nikula static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv) 16158471f63SJani Nikula { 16258471f63SJani Nikula bool pre = false; 16358471f63SJani Nikula 16458471f63SJani Nikula pre |= IS_HSW_EARLY_SDV(dev_priv); 16558471f63SJani Nikula pre |= IS_SKYLAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x6; 16658471f63SJani Nikula pre |= IS_BROXTON(dev_priv) && INTEL_REVID(dev_priv) < 0xA; 16758471f63SJani Nikula pre |= IS_KABYLAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x1; 16858471f63SJani Nikula pre |= IS_GEMINILAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x3; 16958471f63SJani Nikula pre |= IS_ICELAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x7; 17058471f63SJani Nikula 17158471f63SJani Nikula if (pre) { 17258471f63SJani Nikula drm_err(&dev_priv->drm, "This is a pre-production stepping. " 17358471f63SJani Nikula "It may not be fully functional.\n"); 17458471f63SJani Nikula add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK); 17558471f63SJani Nikula } 17658471f63SJani Nikula } 17758471f63SJani Nikula 17858471f63SJani Nikula static void sanitize_gpu(struct drm_i915_private *i915) 17958471f63SJani Nikula { 1801c66a12aSMatt Roper if (!INTEL_INFO(i915)->gpu_reset_clobbers_display) { 1811c66a12aSMatt Roper struct intel_gt *gt; 1821c66a12aSMatt Roper unsigned int i; 1831c66a12aSMatt Roper 1841c66a12aSMatt Roper for_each_gt(gt, i915, i) 1851c66a12aSMatt Roper __intel_gt_reset(gt, ALL_ENGINES); 1861c66a12aSMatt Roper } 18758471f63SJani Nikula } 18858471f63SJani Nikula 18958471f63SJani Nikula /** 19058471f63SJani Nikula * i915_driver_early_probe - setup state not requiring device access 19158471f63SJani Nikula * @dev_priv: device private 19258471f63SJani Nikula * 19358471f63SJani Nikula * Initialize everything that is a "SW-only" state, that is state not 19458471f63SJani Nikula * requiring accessing the device or exposing the driver via kernel internal 19558471f63SJani Nikula * or userspace interfaces. Example steps belonging here: lock initialization, 19658471f63SJani Nikula * system memory allocation, setting up device specific attributes and 19758471f63SJani Nikula * function hooks not requiring accessing the device. 19858471f63SJani Nikula */ 19958471f63SJani Nikula static int i915_driver_early_probe(struct drm_i915_private *dev_priv) 20058471f63SJani Nikula { 20158471f63SJani Nikula int ret = 0; 20258471f63SJani Nikula 20358471f63SJani Nikula if (i915_inject_probe_failure(dev_priv)) 20458471f63SJani Nikula return -ENODEV; 20558471f63SJani Nikula 206c2c70752SMatt Roper intel_device_info_runtime_init_early(dev_priv); 207c2c70752SMatt Roper 20858471f63SJani Nikula intel_step_init(dev_priv); 20958471f63SJani Nikula 210639e30eeSMatt Roper intel_uncore_mmio_debug_init_early(dev_priv); 21158471f63SJani Nikula 21258471f63SJani Nikula spin_lock_init(&dev_priv->irq_lock); 21358471f63SJani Nikula spin_lock_init(&dev_priv->gpu_error.lock); 2142fee35fcSJani Nikula mutex_init(&dev_priv->display.backlight.lock); 21558471f63SJani Nikula 21658471f63SJani Nikula mutex_init(&dev_priv->sb_lock); 21758471f63SJani Nikula cpu_latency_qos_add_request(&dev_priv->sb_qos, PM_QOS_DEFAULT_VALUE); 21858471f63SJani Nikula 2194be1c12cSJani Nikula mutex_init(&dev_priv->display.audio.mutex); 220a30a6fe9SJani Nikula mutex_init(&dev_priv->display.wm.wm_mutex); 22112dc5082SJani Nikula mutex_init(&dev_priv->display.pps.mutex); 222eb11eabcSJani Nikula mutex_init(&dev_priv->display.hdcp.comp_mutex); 22389cb0ba4SImre Deak spin_lock_init(&dev_priv->display.dkl.phy_lock); 22458471f63SJani Nikula 22558471f63SJani Nikula i915_memcpy_init_early(dev_priv); 22658471f63SJani Nikula intel_runtime_pm_init_early(&dev_priv->runtime_pm); 22758471f63SJani Nikula 22858471f63SJani Nikula ret = i915_workqueues_init(dev_priv); 22958471f63SJani Nikula if (ret < 0) 23058471f63SJani Nikula return ret; 23158471f63SJani Nikula 23258471f63SJani Nikula ret = vlv_suspend_init(dev_priv); 23358471f63SJani Nikula if (ret < 0) 23458471f63SJani Nikula goto err_workqueues; 23558471f63SJani Nikula 23658471f63SJani Nikula ret = intel_region_ttm_device_init(dev_priv); 23758471f63SJani Nikula if (ret) 23858471f63SJani Nikula goto err_ttm; 23958471f63SJani Nikula 24003d2c54dSMatt Roper ret = intel_root_gt_init_early(dev_priv); 24103d2c54dSMatt Roper if (ret < 0) 24203d2c54dSMatt Roper goto err_rootgt; 24358471f63SJani Nikula 2445f0d4d14STvrtko Ursulin i915_drm_clients_init(&dev_priv->clients, dev_priv); 2455f0d4d14STvrtko Ursulin 24658471f63SJani Nikula i915_gem_init_early(dev_priv); 24758471f63SJani Nikula 24858471f63SJani Nikula /* This must be called before any calls to HAS_PCH_* */ 24958471f63SJani Nikula intel_detect_pch(dev_priv); 25058471f63SJani Nikula 25158471f63SJani Nikula intel_pm_setup(dev_priv); 25258471f63SJani Nikula ret = intel_power_domains_init(dev_priv); 25358471f63SJani Nikula if (ret < 0) 25458471f63SJani Nikula goto err_gem; 25558471f63SJani Nikula intel_irq_init(dev_priv); 25658471f63SJani Nikula intel_init_display_hooks(dev_priv); 25758471f63SJani Nikula intel_init_clock_gating_hooks(dev_priv); 25858471f63SJani Nikula 25958471f63SJani Nikula intel_detect_preproduction_hw(dev_priv); 26058471f63SJani Nikula 26158471f63SJani Nikula return 0; 26258471f63SJani Nikula 26358471f63SJani Nikula err_gem: 26458471f63SJani Nikula i915_gem_cleanup_early(dev_priv); 265bec68cc9STvrtko Ursulin intel_gt_driver_late_release_all(dev_priv); 2665f0d4d14STvrtko Ursulin i915_drm_clients_fini(&dev_priv->clients); 26703d2c54dSMatt Roper err_rootgt: 26858471f63SJani Nikula intel_region_ttm_device_fini(dev_priv); 26958471f63SJani Nikula err_ttm: 27058471f63SJani Nikula vlv_suspend_cleanup(dev_priv); 27158471f63SJani Nikula err_workqueues: 27258471f63SJani Nikula i915_workqueues_cleanup(dev_priv); 27358471f63SJani Nikula return ret; 27458471f63SJani Nikula } 27558471f63SJani Nikula 27658471f63SJani Nikula /** 27758471f63SJani Nikula * i915_driver_late_release - cleanup the setup done in 27858471f63SJani Nikula * i915_driver_early_probe() 27958471f63SJani Nikula * @dev_priv: device private 28058471f63SJani Nikula */ 28158471f63SJani Nikula static void i915_driver_late_release(struct drm_i915_private *dev_priv) 28258471f63SJani Nikula { 28358471f63SJani Nikula intel_irq_fini(dev_priv); 28458471f63SJani Nikula intel_power_domains_cleanup(dev_priv); 28558471f63SJani Nikula i915_gem_cleanup_early(dev_priv); 286bec68cc9STvrtko Ursulin intel_gt_driver_late_release_all(dev_priv); 2875f0d4d14STvrtko Ursulin i915_drm_clients_fini(&dev_priv->clients); 28858471f63SJani Nikula intel_region_ttm_device_fini(dev_priv); 28958471f63SJani Nikula vlv_suspend_cleanup(dev_priv); 29058471f63SJani Nikula i915_workqueues_cleanup(dev_priv); 29158471f63SJani Nikula 29258471f63SJani Nikula cpu_latency_qos_remove_request(&dev_priv->sb_qos); 29358471f63SJani Nikula mutex_destroy(&dev_priv->sb_lock); 29458471f63SJani Nikula 29558471f63SJani Nikula i915_params_free(&dev_priv->params); 29658471f63SJani Nikula } 29758471f63SJani Nikula 29858471f63SJani Nikula /** 29958471f63SJani Nikula * i915_driver_mmio_probe - setup device MMIO 30058471f63SJani Nikula * @dev_priv: device private 30158471f63SJani Nikula * 30258471f63SJani Nikula * Setup minimal device state necessary for MMIO accesses later in the 30358471f63SJani Nikula * initialization sequence. The setup here should avoid any other device-wide 30458471f63SJani Nikula * side effects or exposing the driver via kernel internal or user space 30558471f63SJani Nikula * interfaces. 30658471f63SJani Nikula */ 30758471f63SJani Nikula static int i915_driver_mmio_probe(struct drm_i915_private *dev_priv) 30858471f63SJani Nikula { 309cfb0fa42SMatt Roper struct intel_gt *gt; 310cfb0fa42SMatt Roper int ret, i; 31158471f63SJani Nikula 31258471f63SJani Nikula if (i915_inject_probe_failure(dev_priv)) 31358471f63SJani Nikula return -ENODEV; 31458471f63SJani Nikula 315*a13144e2SJani Nikula ret = intel_gmch_bridge_setup(dev_priv); 31658471f63SJani Nikula if (ret < 0) 31758471f63SJani Nikula return ret; 31858471f63SJani Nikula 319cfb0fa42SMatt Roper for_each_gt(gt, dev_priv, i) { 320cfb0fa42SMatt Roper ret = intel_uncore_init_mmio(gt->uncore); 321211b4dbcSDave Airlie if (ret) 322bec68cc9STvrtko Ursulin return ret; 323211b4dbcSDave Airlie 324cfb0fa42SMatt Roper ret = drmm_add_action_or_reset(&dev_priv->drm, 325cfb0fa42SMatt Roper intel_uncore_fini_mmio, 326cfb0fa42SMatt Roper gt->uncore); 327cfb0fa42SMatt Roper if (ret) 328cfb0fa42SMatt Roper return ret; 329cfb0fa42SMatt Roper } 330cfb0fa42SMatt Roper 33158471f63SJani Nikula /* Try to make sure MCHBAR is enabled before poking at it */ 332*a13144e2SJani Nikula intel_gmch_bar_setup(dev_priv); 33358471f63SJani Nikula intel_device_info_runtime_init(dev_priv); 33458471f63SJani Nikula 335cfb0fa42SMatt Roper for_each_gt(gt, dev_priv, i) { 336cfb0fa42SMatt Roper ret = intel_gt_init_mmio(gt); 33758471f63SJani Nikula if (ret) 33858471f63SJani Nikula goto err_uncore; 339cfb0fa42SMatt Roper } 34058471f63SJani Nikula 34158471f63SJani Nikula /* As early as possible, scrub existing GPU state before clobbering */ 34258471f63SJani Nikula sanitize_gpu(dev_priv); 34358471f63SJani Nikula 34458471f63SJani Nikula return 0; 34558471f63SJani Nikula 34658471f63SJani Nikula err_uncore: 347*a13144e2SJani Nikula intel_gmch_bar_teardown(dev_priv); 34858471f63SJani Nikula 34958471f63SJani Nikula return ret; 35058471f63SJani Nikula } 35158471f63SJani Nikula 35258471f63SJani Nikula /** 35358471f63SJani Nikula * i915_driver_mmio_release - cleanup the setup done in i915_driver_mmio_probe() 35458471f63SJani Nikula * @dev_priv: device private 35558471f63SJani Nikula */ 35658471f63SJani Nikula static void i915_driver_mmio_release(struct drm_i915_private *dev_priv) 35758471f63SJani Nikula { 358*a13144e2SJani Nikula intel_gmch_bar_teardown(dev_priv); 35958471f63SJani Nikula } 36058471f63SJani Nikula 36158471f63SJani Nikula /** 36258471f63SJani Nikula * i915_set_dma_info - set all relevant PCI dma info as configured for the 36358471f63SJani Nikula * platform 36458471f63SJani Nikula * @i915: valid i915 instance 36558471f63SJani Nikula * 36658471f63SJani Nikula * Set the dma max segment size, device and coherent masks. The dma mask set 36758471f63SJani Nikula * needs to occur before i915_ggtt_probe_hw. 36858471f63SJani Nikula * 36958471f63SJani Nikula * A couple of platforms have special needs. Address them as well. 37058471f63SJani Nikula * 37158471f63SJani Nikula */ 37258471f63SJani Nikula static int i915_set_dma_info(struct drm_i915_private *i915) 37358471f63SJani Nikula { 37458471f63SJani Nikula unsigned int mask_size = INTEL_INFO(i915)->dma_mask_size; 37558471f63SJani Nikula int ret; 37658471f63SJani Nikula 37758471f63SJani Nikula GEM_BUG_ON(!mask_size); 37858471f63SJani Nikula 37958471f63SJani Nikula /* 38058471f63SJani Nikula * We don't have a max segment size, so set it to the max so sg's 38158471f63SJani Nikula * debugging layer doesn't complain 38258471f63SJani Nikula */ 38358471f63SJani Nikula dma_set_max_seg_size(i915->drm.dev, UINT_MAX); 38458471f63SJani Nikula 38558471f63SJani Nikula ret = dma_set_mask(i915->drm.dev, DMA_BIT_MASK(mask_size)); 38658471f63SJani Nikula if (ret) 38758471f63SJani Nikula goto mask_err; 38858471f63SJani Nikula 38958471f63SJani Nikula /* overlay on gen2 is broken and can't address above 1G */ 39058471f63SJani Nikula if (GRAPHICS_VER(i915) == 2) 39158471f63SJani Nikula mask_size = 30; 39258471f63SJani Nikula 39358471f63SJani Nikula /* 39458471f63SJani Nikula * 965GM sometimes incorrectly writes to hardware status page (HWS) 39558471f63SJani Nikula * using 32bit addressing, overwriting memory if HWS is located 39658471f63SJani Nikula * above 4GB. 39758471f63SJani Nikula * 39858471f63SJani Nikula * The documentation also mentions an issue with undefined 39958471f63SJani Nikula * behaviour if any general state is accessed within a page above 4GB, 40058471f63SJani Nikula * which also needs to be handled carefully. 40158471f63SJani Nikula */ 40258471f63SJani Nikula if (IS_I965G(i915) || IS_I965GM(i915)) 40358471f63SJani Nikula mask_size = 32; 40458471f63SJani Nikula 40558471f63SJani Nikula ret = dma_set_coherent_mask(i915->drm.dev, DMA_BIT_MASK(mask_size)); 40658471f63SJani Nikula if (ret) 40758471f63SJani Nikula goto mask_err; 40858471f63SJani Nikula 40958471f63SJani Nikula return 0; 41058471f63SJani Nikula 41158471f63SJani Nikula mask_err: 41258471f63SJani Nikula drm_err(&i915->drm, "Can't set DMA mask/consistent mask (%d)\n", ret); 41358471f63SJani Nikula return ret; 41458471f63SJani Nikula } 41558471f63SJani Nikula 4166a735552SAshutosh Dixit static int i915_pcode_init(struct drm_i915_private *i915) 4176a735552SAshutosh Dixit { 4186a735552SAshutosh Dixit struct intel_gt *gt; 4196a735552SAshutosh Dixit int id, ret; 4206a735552SAshutosh Dixit 4216a735552SAshutosh Dixit for_each_gt(gt, i915, id) { 4226a735552SAshutosh Dixit ret = intel_pcode_init(gt->uncore); 4236a735552SAshutosh Dixit if (ret) { 4246a735552SAshutosh Dixit drm_err(>->i915->drm, "gt%d: intel_pcode_init failed %d\n", id, ret); 4256a735552SAshutosh Dixit return ret; 4266a735552SAshutosh Dixit } 4276a735552SAshutosh Dixit } 4286a735552SAshutosh Dixit 4296a735552SAshutosh Dixit return 0; 4306a735552SAshutosh Dixit } 4316a735552SAshutosh Dixit 43258471f63SJani Nikula /** 43358471f63SJani Nikula * i915_driver_hw_probe - setup state requiring device access 43458471f63SJani Nikula * @dev_priv: device private 43558471f63SJani Nikula * 43658471f63SJani Nikula * Setup state that requires accessing the device, but doesn't require 43758471f63SJani Nikula * exposing the driver via kernel internal or userspace interfaces. 43858471f63SJani Nikula */ 43958471f63SJani Nikula static int i915_driver_hw_probe(struct drm_i915_private *dev_priv) 44058471f63SJani Nikula { 44158471f63SJani Nikula struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev); 442138c2fcaSAnshuman Gupta struct pci_dev *root_pdev; 44358471f63SJani Nikula int ret; 44458471f63SJani Nikula 44558471f63SJani Nikula if (i915_inject_probe_failure(dev_priv)) 44658471f63SJani Nikula return -ENODEV; 44758471f63SJani Nikula 44858471f63SJani Nikula if (HAS_PPGTT(dev_priv)) { 44958471f63SJani Nikula if (intel_vgpu_active(dev_priv) && 45058471f63SJani Nikula !intel_vgpu_has_full_ppgtt(dev_priv)) { 45158471f63SJani Nikula i915_report_error(dev_priv, 45258471f63SJani Nikula "incompatible vGPU found, support for isolated ppGTT required\n"); 45358471f63SJani Nikula return -ENXIO; 45458471f63SJani Nikula } 45558471f63SJani Nikula } 45658471f63SJani Nikula 45758471f63SJani Nikula if (HAS_EXECLISTS(dev_priv)) { 45858471f63SJani Nikula /* 45958471f63SJani Nikula * Older GVT emulation depends upon intercepting CSB mmio, 46058471f63SJani Nikula * which we no longer use, preferring to use the HWSP cache 46158471f63SJani Nikula * instead. 46258471f63SJani Nikula */ 46358471f63SJani Nikula if (intel_vgpu_active(dev_priv) && 46458471f63SJani Nikula !intel_vgpu_has_hwsp_emulation(dev_priv)) { 46558471f63SJani Nikula i915_report_error(dev_priv, 46658471f63SJani Nikula "old vGPU host found, support for HWSP emulation required\n"); 46758471f63SJani Nikula return -ENXIO; 46858471f63SJani Nikula } 46958471f63SJani Nikula } 47058471f63SJani Nikula 47158471f63SJani Nikula /* needs to be done before ggtt probe */ 47258471f63SJani Nikula intel_dram_edram_detect(dev_priv); 47358471f63SJani Nikula 47458471f63SJani Nikula ret = i915_set_dma_info(dev_priv); 47558471f63SJani Nikula if (ret) 47658471f63SJani Nikula return ret; 47758471f63SJani Nikula 47858471f63SJani Nikula i915_perf_init(dev_priv); 47958471f63SJani Nikula 48058471f63SJani Nikula ret = i915_ggtt_probe_hw(dev_priv); 48158471f63SJani Nikula if (ret) 48258471f63SJani Nikula goto err_perf; 48358471f63SJani Nikula 48458471f63SJani Nikula ret = drm_aperture_remove_conflicting_pci_framebuffers(pdev, dev_priv->drm.driver); 48558471f63SJani Nikula if (ret) 48658471f63SJani Nikula goto err_ggtt; 48758471f63SJani Nikula 48858471f63SJani Nikula ret = i915_ggtt_init_hw(dev_priv); 48958471f63SJani Nikula if (ret) 49058471f63SJani Nikula goto err_ggtt; 49158471f63SJani Nikula 49258471f63SJani Nikula ret = intel_memory_regions_hw_probe(dev_priv); 49358471f63SJani Nikula if (ret) 49458471f63SJani Nikula goto err_ggtt; 49558471f63SJani Nikula 496bec68cc9STvrtko Ursulin ret = intel_gt_tiles_init(dev_priv); 49758471f63SJani Nikula if (ret) 49858471f63SJani Nikula goto err_mem_regions; 49958471f63SJani Nikula 50058471f63SJani Nikula ret = i915_ggtt_enable_hw(dev_priv); 50158471f63SJani Nikula if (ret) { 50258471f63SJani Nikula drm_err(&dev_priv->drm, "failed to enable GGTT\n"); 50358471f63SJani Nikula goto err_mem_regions; 50458471f63SJani Nikula } 50558471f63SJani Nikula 50658471f63SJani Nikula pci_set_master(pdev); 50758471f63SJani Nikula 50858471f63SJani Nikula /* On the 945G/GM, the chipset reports the MSI capability on the 50958471f63SJani Nikula * integrated graphics even though the support isn't actually there 51058471f63SJani Nikula * according to the published specs. It doesn't appear to function 51158471f63SJani Nikula * correctly in testing on 945G. 51258471f63SJani Nikula * This may be a side effect of MSI having been made available for PEG 51358471f63SJani Nikula * and the registers being closely associated. 51458471f63SJani Nikula * 51558471f63SJani Nikula * According to chipset errata, on the 965GM, MSI interrupts may 51658471f63SJani Nikula * be lost or delayed, and was defeatured. MSI interrupts seem to 51758471f63SJani Nikula * get lost on g4x as well, and interrupt delivery seems to stay 51858471f63SJani Nikula * properly dead afterwards. So we'll just disable them for all 51958471f63SJani Nikula * pre-gen5 chipsets. 52058471f63SJani Nikula * 52158471f63SJani Nikula * dp aux and gmbus irq on gen4 seems to be able to generate legacy 52258471f63SJani Nikula * interrupts even when in MSI mode. This results in spurious 52358471f63SJani Nikula * interrupt warnings if the legacy irq no. is shared with another 52458471f63SJani Nikula * device. The kernel then disables that interrupt source and so 52558471f63SJani Nikula * prevents the other device from working properly. 52658471f63SJani Nikula */ 52758471f63SJani Nikula if (GRAPHICS_VER(dev_priv) >= 5) { 52858471f63SJani Nikula if (pci_enable_msi(pdev) < 0) 52958471f63SJani Nikula drm_dbg(&dev_priv->drm, "can't enable MSI"); 53058471f63SJani Nikula } 53158471f63SJani Nikula 53258471f63SJani Nikula ret = intel_gvt_init(dev_priv); 53358471f63SJani Nikula if (ret) 53458471f63SJani Nikula goto err_msi; 53558471f63SJani Nikula 53658471f63SJani Nikula intel_opregion_setup(dev_priv); 53758471f63SJani Nikula 5386a735552SAshutosh Dixit ret = i915_pcode_init(dev_priv); 53958471f63SJani Nikula if (ret) 54058471f63SJani Nikula goto err_msi; 54158471f63SJani Nikula 54258471f63SJani Nikula /* 54358471f63SJani Nikula * Fill the dram structure to get the system dram info. This will be 54458471f63SJani Nikula * used for memory latency calculation. 54558471f63SJani Nikula */ 54658471f63SJani Nikula intel_dram_detect(dev_priv); 54758471f63SJani Nikula 54858471f63SJani Nikula intel_bw_init_hw(dev_priv); 54958471f63SJani Nikula 550138c2fcaSAnshuman Gupta /* 551138c2fcaSAnshuman Gupta * FIXME: Temporary hammer to avoid freezing the machine on our DGFX 552138c2fcaSAnshuman Gupta * This should be totally removed when we handle the pci states properly 553138c2fcaSAnshuman Gupta * on runtime PM and on s2idle cases. 554138c2fcaSAnshuman Gupta */ 555138c2fcaSAnshuman Gupta root_pdev = pcie_find_root_port(pdev); 556138c2fcaSAnshuman Gupta if (root_pdev) 557138c2fcaSAnshuman Gupta pci_d3cold_disable(root_pdev); 558138c2fcaSAnshuman Gupta 55958471f63SJani Nikula return 0; 56058471f63SJani Nikula 56158471f63SJani Nikula err_msi: 56258471f63SJani Nikula if (pdev->msi_enabled) 56358471f63SJani Nikula pci_disable_msi(pdev); 56458471f63SJani Nikula err_mem_regions: 56558471f63SJani Nikula intel_memory_regions_driver_release(dev_priv); 56658471f63SJani Nikula err_ggtt: 56758471f63SJani Nikula i915_ggtt_driver_release(dev_priv); 56858471f63SJani Nikula i915_gem_drain_freed_objects(dev_priv); 56958471f63SJani Nikula i915_ggtt_driver_late_release(dev_priv); 57058471f63SJani Nikula err_perf: 57158471f63SJani Nikula i915_perf_fini(dev_priv); 57258471f63SJani Nikula return ret; 57358471f63SJani Nikula } 57458471f63SJani Nikula 57558471f63SJani Nikula /** 57658471f63SJani Nikula * i915_driver_hw_remove - cleanup the setup done in i915_driver_hw_probe() 57758471f63SJani Nikula * @dev_priv: device private 57858471f63SJani Nikula */ 57958471f63SJani Nikula static void i915_driver_hw_remove(struct drm_i915_private *dev_priv) 58058471f63SJani Nikula { 58158471f63SJani Nikula struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev); 582138c2fcaSAnshuman Gupta struct pci_dev *root_pdev; 58358471f63SJani Nikula 58458471f63SJani Nikula i915_perf_fini(dev_priv); 58558471f63SJani Nikula 58658471f63SJani Nikula if (pdev->msi_enabled) 58758471f63SJani Nikula pci_disable_msi(pdev); 588138c2fcaSAnshuman Gupta 589138c2fcaSAnshuman Gupta root_pdev = pcie_find_root_port(pdev); 590138c2fcaSAnshuman Gupta if (root_pdev) 591138c2fcaSAnshuman Gupta pci_d3cold_enable(root_pdev); 59258471f63SJani Nikula } 59358471f63SJani Nikula 59458471f63SJani Nikula /** 59558471f63SJani Nikula * i915_driver_register - register the driver with the rest of the system 59658471f63SJani Nikula * @dev_priv: device private 59758471f63SJani Nikula * 59858471f63SJani Nikula * Perform any steps necessary to make the driver available via kernel 59958471f63SJani Nikula * internal or userspace interfaces. 60058471f63SJani Nikula */ 60158471f63SJani Nikula static void i915_driver_register(struct drm_i915_private *dev_priv) 60258471f63SJani Nikula { 6031c66a12aSMatt Roper struct intel_gt *gt; 6041c66a12aSMatt Roper unsigned int i; 60558471f63SJani Nikula 60658471f63SJani Nikula i915_gem_driver_register(dev_priv); 60758471f63SJani Nikula i915_pmu_register(dev_priv); 60858471f63SJani Nikula 60958471f63SJani Nikula intel_vgpu_register(dev_priv); 61058471f63SJani Nikula 61158471f63SJani Nikula /* Reveal our presence to userspace */ 6123703060dSAndrzej Hajda if (drm_dev_register(&dev_priv->drm, 0)) { 61358471f63SJani Nikula drm_err(&dev_priv->drm, 61458471f63SJani Nikula "Failed to register driver for userspace access!\n"); 61558471f63SJani Nikula return; 61658471f63SJani Nikula } 61758471f63SJani Nikula 61858471f63SJani Nikula i915_debugfs_register(dev_priv); 61958471f63SJani Nikula i915_setup_sysfs(dev_priv); 62058471f63SJani Nikula 62158471f63SJani Nikula /* Depends on sysfs having been initialized */ 62258471f63SJani Nikula i915_perf_register(dev_priv); 62358471f63SJani Nikula 6241c66a12aSMatt Roper for_each_gt(gt, dev_priv, i) 6251c66a12aSMatt Roper intel_gt_driver_register(gt); 62658471f63SJani Nikula 627f67986b0SAlan Previn intel_pxp_debugfs_register(dev_priv->pxp); 628f67986b0SAlan Previn 629b3b088e2SDale B Stimson i915_hwmon_register(dev_priv); 630b3b088e2SDale B Stimson 63158471f63SJani Nikula intel_display_driver_register(dev_priv); 63258471f63SJani Nikula 63358471f63SJani Nikula intel_power_domains_enable(dev_priv); 63458471f63SJani Nikula intel_runtime_pm_enable(&dev_priv->runtime_pm); 63558471f63SJani Nikula 63658471f63SJani Nikula intel_register_dsm_handler(); 63758471f63SJani Nikula 63858471f63SJani Nikula if (i915_switcheroo_register(dev_priv)) 63958471f63SJani Nikula drm_err(&dev_priv->drm, "Failed to register vga switcheroo!\n"); 64058471f63SJani Nikula } 64158471f63SJani Nikula 64258471f63SJani Nikula /** 64358471f63SJani Nikula * i915_driver_unregister - cleanup the registration done in i915_driver_regiser() 64458471f63SJani Nikula * @dev_priv: device private 64558471f63SJani Nikula */ 64658471f63SJani Nikula static void i915_driver_unregister(struct drm_i915_private *dev_priv) 64758471f63SJani Nikula { 6481c66a12aSMatt Roper struct intel_gt *gt; 6491c66a12aSMatt Roper unsigned int i; 6501c66a12aSMatt Roper 65158471f63SJani Nikula i915_switcheroo_unregister(dev_priv); 65258471f63SJani Nikula 65358471f63SJani Nikula intel_unregister_dsm_handler(); 65458471f63SJani Nikula 65558471f63SJani Nikula intel_runtime_pm_disable(&dev_priv->runtime_pm); 65658471f63SJani Nikula intel_power_domains_disable(dev_priv); 65758471f63SJani Nikula 65858471f63SJani Nikula intel_display_driver_unregister(dev_priv); 65958471f63SJani Nikula 660f67986b0SAlan Previn intel_pxp_fini(dev_priv); 661f67986b0SAlan Previn 6621c66a12aSMatt Roper for_each_gt(gt, dev_priv, i) 6631c66a12aSMatt Roper intel_gt_driver_unregister(gt); 66458471f63SJani Nikula 665b3b088e2SDale B Stimson i915_hwmon_unregister(dev_priv); 666b3b088e2SDale B Stimson 66758471f63SJani Nikula i915_perf_unregister(dev_priv); 66858471f63SJani Nikula i915_pmu_unregister(dev_priv); 66958471f63SJani Nikula 67058471f63SJani Nikula i915_teardown_sysfs(dev_priv); 67158471f63SJani Nikula drm_dev_unplug(&dev_priv->drm); 67258471f63SJani Nikula 67358471f63SJani Nikula i915_gem_driver_unregister(dev_priv); 67458471f63SJani Nikula } 67558471f63SJani Nikula 676211b4dbcSDave Airlie void 677211b4dbcSDave Airlie i915_print_iommu_status(struct drm_i915_private *i915, struct drm_printer *p) 678211b4dbcSDave Airlie { 679ff9fbe7cSLucas De Marchi drm_printf(p, "iommu: %s\n", 680a7f46d5bSTvrtko Ursulin str_enabled_disabled(i915_vtd_active(i915))); 681211b4dbcSDave Airlie } 682211b4dbcSDave Airlie 68358471f63SJani Nikula static void i915_welcome_messages(struct drm_i915_private *dev_priv) 68458471f63SJani Nikula { 68558471f63SJani Nikula if (drm_debug_enabled(DRM_UT_DRIVER)) { 68658471f63SJani Nikula struct drm_printer p = drm_debug_printer("i915 device info:"); 6871c66a12aSMatt Roper struct intel_gt *gt; 6881c66a12aSMatt Roper unsigned int i; 68958471f63SJani Nikula 69058471f63SJani Nikula drm_printf(&p, "pciid=0x%04x rev=0x%02x platform=%s (subplatform=0x%x) gen=%i\n", 69158471f63SJani Nikula INTEL_DEVID(dev_priv), 69258471f63SJani Nikula INTEL_REVID(dev_priv), 69358471f63SJani Nikula intel_platform_name(INTEL_INFO(dev_priv)->platform), 69458471f63SJani Nikula intel_subplatform(RUNTIME_INFO(dev_priv), 69558471f63SJani Nikula INTEL_INFO(dev_priv)->platform), 69658471f63SJani Nikula GRAPHICS_VER(dev_priv)); 69758471f63SJani Nikula 698c7d3c844SJani Nikula intel_device_info_print(INTEL_INFO(dev_priv), 699c7d3c844SJani Nikula RUNTIME_INFO(dev_priv), &p); 700211b4dbcSDave Airlie i915_print_iommu_status(dev_priv, &p); 7011c66a12aSMatt Roper for_each_gt(gt, dev_priv, i) 7021c66a12aSMatt Roper intel_gt_info_print(>->info, &p); 70358471f63SJani Nikula } 70458471f63SJani Nikula 70558471f63SJani Nikula if (IS_ENABLED(CONFIG_DRM_I915_DEBUG)) 70658471f63SJani Nikula drm_info(&dev_priv->drm, "DRM_I915_DEBUG enabled\n"); 70758471f63SJani Nikula if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM)) 70858471f63SJani Nikula drm_info(&dev_priv->drm, "DRM_I915_DEBUG_GEM enabled\n"); 70958471f63SJani Nikula if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)) 71058471f63SJani Nikula drm_info(&dev_priv->drm, 71158471f63SJani Nikula "DRM_I915_DEBUG_RUNTIME_PM enabled\n"); 71258471f63SJani Nikula } 71358471f63SJani Nikula 71458471f63SJani Nikula static struct drm_i915_private * 71558471f63SJani Nikula i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent) 71658471f63SJani Nikula { 71758471f63SJani Nikula const struct intel_device_info *match_info = 71858471f63SJani Nikula (struct intel_device_info *)ent->driver_data; 71958471f63SJani Nikula struct intel_device_info *device_info; 7202c93e7b7SJani Nikula struct intel_runtime_info *runtime; 72158471f63SJani Nikula struct drm_i915_private *i915; 72258471f63SJani Nikula 7234588d7ebSJani Nikula i915 = devm_drm_dev_alloc(&pdev->dev, &i915_drm_driver, 72458471f63SJani Nikula struct drm_i915_private, drm); 72558471f63SJani Nikula if (IS_ERR(i915)) 72658471f63SJani Nikula return i915; 72758471f63SJani Nikula 72858471f63SJani Nikula pci_set_drvdata(pdev, i915); 72958471f63SJani Nikula 73058471f63SJani Nikula /* Device parameters start as a copy of module parameters. */ 73158471f63SJani Nikula i915_params_copy(&i915->params, &i915_modparams); 73258471f63SJani Nikula 73358471f63SJani Nikula /* Setup the write-once "constant" device info */ 73458471f63SJani Nikula device_info = mkwrite_device_info(i915); 73558471f63SJani Nikula memcpy(device_info, match_info, sizeof(*device_info)); 7362c93e7b7SJani Nikula 7372c93e7b7SJani Nikula /* Initialize initial runtime info from static const data and pdev. */ 7382c93e7b7SJani Nikula runtime = RUNTIME_INFO(i915); 7392c93e7b7SJani Nikula memcpy(runtime, &INTEL_INFO(i915)->__runtime, sizeof(*runtime)); 7402c93e7b7SJani Nikula runtime->device_id = pdev->device; 74158471f63SJani Nikula 74258471f63SJani Nikula return i915; 74358471f63SJani Nikula } 74458471f63SJani Nikula 74558471f63SJani Nikula /** 74658471f63SJani Nikula * i915_driver_probe - setup chip and create an initial config 74758471f63SJani Nikula * @pdev: PCI device 74858471f63SJani Nikula * @ent: matching PCI ID entry 74958471f63SJani Nikula * 75058471f63SJani Nikula * The driver probe routine has to do several things: 75158471f63SJani Nikula * - drive output discovery via intel_modeset_init() 75258471f63SJani Nikula * - initialize the memory manager 75358471f63SJani Nikula * - allocate initial config memory 75458471f63SJani Nikula * - setup the DRM framebuffer with the allocated memory 75558471f63SJani Nikula */ 75658471f63SJani Nikula int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent) 75758471f63SJani Nikula { 75858471f63SJani Nikula struct drm_i915_private *i915; 75958471f63SJani Nikula int ret; 76058471f63SJani Nikula 76158471f63SJani Nikula i915 = i915_driver_create(pdev, ent); 76258471f63SJani Nikula if (IS_ERR(i915)) 76358471f63SJani Nikula return PTR_ERR(i915); 76458471f63SJani Nikula 76558471f63SJani Nikula ret = pci_enable_device(pdev); 76658471f63SJani Nikula if (ret) 76758471f63SJani Nikula goto out_fini; 76858471f63SJani Nikula 76958471f63SJani Nikula ret = i915_driver_early_probe(i915); 77058471f63SJani Nikula if (ret < 0) 77158471f63SJani Nikula goto out_pci_disable; 77258471f63SJani Nikula 77358471f63SJani Nikula disable_rpm_wakeref_asserts(&i915->runtime_pm); 77458471f63SJani Nikula 77558471f63SJani Nikula intel_vgpu_detect(i915); 77658471f63SJani Nikula 777bec68cc9STvrtko Ursulin ret = intel_gt_probe_all(i915); 77858471f63SJani Nikula if (ret < 0) 77958471f63SJani Nikula goto out_runtime_pm_put; 78058471f63SJani Nikula 781bec68cc9STvrtko Ursulin ret = i915_driver_mmio_probe(i915); 782bec68cc9STvrtko Ursulin if (ret < 0) 783bec68cc9STvrtko Ursulin goto out_tiles_cleanup; 784bec68cc9STvrtko Ursulin 78558471f63SJani Nikula ret = i915_driver_hw_probe(i915); 78658471f63SJani Nikula if (ret < 0) 78758471f63SJani Nikula goto out_cleanup_mmio; 78858471f63SJani Nikula 78958471f63SJani Nikula ret = intel_modeset_init_noirq(i915); 79058471f63SJani Nikula if (ret < 0) 79158471f63SJani Nikula goto out_cleanup_hw; 79258471f63SJani Nikula 79358471f63SJani Nikula ret = intel_irq_install(i915); 79458471f63SJani Nikula if (ret) 79558471f63SJani Nikula goto out_cleanup_modeset; 79658471f63SJani Nikula 79758471f63SJani Nikula ret = intel_modeset_init_nogem(i915); 79858471f63SJani Nikula if (ret) 79958471f63SJani Nikula goto out_cleanup_irq; 80058471f63SJani Nikula 80158471f63SJani Nikula ret = i915_gem_init(i915); 80258471f63SJani Nikula if (ret) 80358471f63SJani Nikula goto out_cleanup_modeset2; 80458471f63SJani Nikula 805f67986b0SAlan Previn intel_pxp_init(i915); 806f67986b0SAlan Previn 80758471f63SJani Nikula ret = intel_modeset_init(i915); 80858471f63SJani Nikula if (ret) 80958471f63SJani Nikula goto out_cleanup_gem; 81058471f63SJani Nikula 81158471f63SJani Nikula i915_driver_register(i915); 81258471f63SJani Nikula 81358471f63SJani Nikula enable_rpm_wakeref_asserts(&i915->runtime_pm); 81458471f63SJani Nikula 81558471f63SJani Nikula i915_welcome_messages(i915); 81658471f63SJani Nikula 81758471f63SJani Nikula i915->do_release = true; 81858471f63SJani Nikula 81958471f63SJani Nikula return 0; 82058471f63SJani Nikula 82158471f63SJani Nikula out_cleanup_gem: 82258471f63SJani Nikula i915_gem_suspend(i915); 82358471f63SJani Nikula i915_gem_driver_remove(i915); 82458471f63SJani Nikula i915_gem_driver_release(i915); 82558471f63SJani Nikula out_cleanup_modeset2: 82658471f63SJani Nikula /* FIXME clean up the error path */ 82758471f63SJani Nikula intel_modeset_driver_remove(i915); 82858471f63SJani Nikula intel_irq_uninstall(i915); 82958471f63SJani Nikula intel_modeset_driver_remove_noirq(i915); 83058471f63SJani Nikula goto out_cleanup_modeset; 83158471f63SJani Nikula out_cleanup_irq: 83258471f63SJani Nikula intel_irq_uninstall(i915); 83358471f63SJani Nikula out_cleanup_modeset: 83458471f63SJani Nikula intel_modeset_driver_remove_nogem(i915); 83558471f63SJani Nikula out_cleanup_hw: 83658471f63SJani Nikula i915_driver_hw_remove(i915); 83758471f63SJani Nikula intel_memory_regions_driver_release(i915); 83858471f63SJani Nikula i915_ggtt_driver_release(i915); 83958471f63SJani Nikula i915_gem_drain_freed_objects(i915); 84058471f63SJani Nikula i915_ggtt_driver_late_release(i915); 84158471f63SJani Nikula out_cleanup_mmio: 84258471f63SJani Nikula i915_driver_mmio_release(i915); 843bec68cc9STvrtko Ursulin out_tiles_cleanup: 844bec68cc9STvrtko Ursulin intel_gt_release_all(i915); 84558471f63SJani Nikula out_runtime_pm_put: 84658471f63SJani Nikula enable_rpm_wakeref_asserts(&i915->runtime_pm); 84758471f63SJani Nikula i915_driver_late_release(i915); 84858471f63SJani Nikula out_pci_disable: 84958471f63SJani Nikula pci_disable_device(pdev); 85058471f63SJani Nikula out_fini: 85158471f63SJani Nikula i915_probe_error(i915, "Device initialization failed (%d)\n", ret); 85258471f63SJani Nikula return ret; 85358471f63SJani Nikula } 85458471f63SJani Nikula 85558471f63SJani Nikula void i915_driver_remove(struct drm_i915_private *i915) 85658471f63SJani Nikula { 8579aa32034SMitul Golani intel_wakeref_t wakeref; 8589aa32034SMitul Golani 8599aa32034SMitul Golani wakeref = intel_runtime_pm_get(&i915->runtime_pm); 86058471f63SJani Nikula 86158471f63SJani Nikula i915_driver_unregister(i915); 86258471f63SJani Nikula 86358471f63SJani Nikula /* Flush any external code that still may be under the RCU lock */ 86458471f63SJani Nikula synchronize_rcu(); 86558471f63SJani Nikula 86658471f63SJani Nikula i915_gem_suspend(i915); 86758471f63SJani Nikula 86858471f63SJani Nikula intel_gvt_driver_remove(i915); 86958471f63SJani Nikula 87058471f63SJani Nikula intel_modeset_driver_remove(i915); 87158471f63SJani Nikula 87258471f63SJani Nikula intel_irq_uninstall(i915); 87358471f63SJani Nikula 87458471f63SJani Nikula intel_modeset_driver_remove_noirq(i915); 87558471f63SJani Nikula 87658471f63SJani Nikula i915_reset_error_state(i915); 87758471f63SJani Nikula i915_gem_driver_remove(i915); 87858471f63SJani Nikula 87958471f63SJani Nikula intel_modeset_driver_remove_nogem(i915); 88058471f63SJani Nikula 88158471f63SJani Nikula i915_driver_hw_remove(i915); 88258471f63SJani Nikula 8839aa32034SMitul Golani intel_runtime_pm_put(&i915->runtime_pm, wakeref); 88458471f63SJani Nikula } 88558471f63SJani Nikula 88658471f63SJani Nikula static void i915_driver_release(struct drm_device *dev) 88758471f63SJani Nikula { 88858471f63SJani Nikula struct drm_i915_private *dev_priv = to_i915(dev); 88958471f63SJani Nikula struct intel_runtime_pm *rpm = &dev_priv->runtime_pm; 8909aa32034SMitul Golani intel_wakeref_t wakeref; 89158471f63SJani Nikula 89258471f63SJani Nikula if (!dev_priv->do_release) 89358471f63SJani Nikula return; 89458471f63SJani Nikula 8959aa32034SMitul Golani wakeref = intel_runtime_pm_get(rpm); 89658471f63SJani Nikula 89758471f63SJani Nikula i915_gem_driver_release(dev_priv); 89858471f63SJani Nikula 89958471f63SJani Nikula intel_memory_regions_driver_release(dev_priv); 90058471f63SJani Nikula i915_ggtt_driver_release(dev_priv); 90158471f63SJani Nikula i915_gem_drain_freed_objects(dev_priv); 90258471f63SJani Nikula i915_ggtt_driver_late_release(dev_priv); 90358471f63SJani Nikula 90458471f63SJani Nikula i915_driver_mmio_release(dev_priv); 90558471f63SJani Nikula 9069aa32034SMitul Golani intel_runtime_pm_put(rpm, wakeref); 9079aa32034SMitul Golani 90858471f63SJani Nikula intel_runtime_pm_driver_release(rpm); 90958471f63SJani Nikula 91058471f63SJani Nikula i915_driver_late_release(dev_priv); 91158471f63SJani Nikula } 91258471f63SJani Nikula 91358471f63SJani Nikula static int i915_driver_open(struct drm_device *dev, struct drm_file *file) 91458471f63SJani Nikula { 91558471f63SJani Nikula struct drm_i915_private *i915 = to_i915(dev); 91658471f63SJani Nikula int ret; 91758471f63SJani Nikula 91858471f63SJani Nikula ret = i915_gem_open(i915, file); 91958471f63SJani Nikula if (ret) 92058471f63SJani Nikula return ret; 92158471f63SJani Nikula 92258471f63SJani Nikula return 0; 92358471f63SJani Nikula } 92458471f63SJani Nikula 92558471f63SJani Nikula /** 92658471f63SJani Nikula * i915_driver_lastclose - clean up after all DRM clients have exited 92758471f63SJani Nikula * @dev: DRM device 92858471f63SJani Nikula * 92958471f63SJani Nikula * Take care of cleaning up after all DRM clients have exited. In the 93058471f63SJani Nikula * mode setting case, we want to restore the kernel's initial mode (just 93158471f63SJani Nikula * in case the last client left us in a bad state). 93258471f63SJani Nikula * 93358471f63SJani Nikula * Additionally, in the non-mode setting case, we'll tear down the GTT 93458471f63SJani Nikula * and DMA structures, since the kernel won't be using them, and clea 93558471f63SJani Nikula * up any GEM state. 93658471f63SJani Nikula */ 93758471f63SJani Nikula static void i915_driver_lastclose(struct drm_device *dev) 93858471f63SJani Nikula { 93958471f63SJani Nikula struct drm_i915_private *i915 = to_i915(dev); 94058471f63SJani Nikula 94158471f63SJani Nikula intel_fbdev_restore_mode(dev); 94258471f63SJani Nikula 94358471f63SJani Nikula if (HAS_DISPLAY(i915)) 94458471f63SJani Nikula vga_switcheroo_process_delayed_switch(); 94558471f63SJani Nikula } 94658471f63SJani Nikula 94758471f63SJani Nikula static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file) 94858471f63SJani Nikula { 94958471f63SJani Nikula struct drm_i915_file_private *file_priv = file->driver_priv; 95058471f63SJani Nikula 95158471f63SJani Nikula i915_gem_context_close(file); 9525f0d4d14STvrtko Ursulin i915_drm_client_put(file_priv->client); 95358471f63SJani Nikula 95458471f63SJani Nikula kfree_rcu(file_priv, rcu); 95558471f63SJani Nikula 95658471f63SJani Nikula /* Catch up with all the deferred frees from "this" client */ 95758471f63SJani Nikula i915_gem_flush_free_objects(to_i915(dev)); 95858471f63SJani Nikula } 95958471f63SJani Nikula 96058471f63SJani Nikula static void intel_suspend_encoders(struct drm_i915_private *dev_priv) 96158471f63SJani Nikula { 96258471f63SJani Nikula struct intel_encoder *encoder; 96358471f63SJani Nikula 96458471f63SJani Nikula if (!HAS_DISPLAY(dev_priv)) 96558471f63SJani Nikula return; 96658471f63SJani Nikula 9673703060dSAndrzej Hajda drm_modeset_lock_all(&dev_priv->drm); 9683703060dSAndrzej Hajda for_each_intel_encoder(&dev_priv->drm, encoder) 96958471f63SJani Nikula if (encoder->suspend) 97058471f63SJani Nikula encoder->suspend(encoder); 9713703060dSAndrzej Hajda drm_modeset_unlock_all(&dev_priv->drm); 97258471f63SJani Nikula } 97358471f63SJani Nikula 97458471f63SJani Nikula static void intel_shutdown_encoders(struct drm_i915_private *dev_priv) 97558471f63SJani Nikula { 97658471f63SJani Nikula struct intel_encoder *encoder; 97758471f63SJani Nikula 97858471f63SJani Nikula if (!HAS_DISPLAY(dev_priv)) 97958471f63SJani Nikula return; 98058471f63SJani Nikula 9813703060dSAndrzej Hajda drm_modeset_lock_all(&dev_priv->drm); 9823703060dSAndrzej Hajda for_each_intel_encoder(&dev_priv->drm, encoder) 98358471f63SJani Nikula if (encoder->shutdown) 98458471f63SJani Nikula encoder->shutdown(encoder); 9853703060dSAndrzej Hajda drm_modeset_unlock_all(&dev_priv->drm); 98658471f63SJani Nikula } 98758471f63SJani Nikula 98858471f63SJani Nikula void i915_driver_shutdown(struct drm_i915_private *i915) 98958471f63SJani Nikula { 99058471f63SJani Nikula disable_rpm_wakeref_asserts(&i915->runtime_pm); 99158471f63SJani Nikula intel_runtime_pm_disable(&i915->runtime_pm); 99258471f63SJani Nikula intel_power_domains_disable(i915); 99358471f63SJani Nikula 99458471f63SJani Nikula if (HAS_DISPLAY(i915)) { 99558471f63SJani Nikula drm_kms_helper_poll_disable(&i915->drm); 99658471f63SJani Nikula 99758471f63SJani Nikula drm_atomic_helper_shutdown(&i915->drm); 99858471f63SJani Nikula } 99958471f63SJani Nikula 100058471f63SJani Nikula intel_dp_mst_suspend(i915); 100158471f63SJani Nikula 100258471f63SJani Nikula intel_runtime_pm_disable_interrupts(i915); 100358471f63SJani Nikula intel_hpd_cancel_work(i915); 100458471f63SJani Nikula 100558471f63SJani Nikula intel_suspend_encoders(i915); 100658471f63SJani Nikula intel_shutdown_encoders(i915); 100758471f63SJani Nikula 100858471f63SJani Nikula intel_dmc_ucode_suspend(i915); 100958471f63SJani Nikula 1010421f5410SJosé Roberto de Souza i915_gem_suspend(i915); 1011421f5410SJosé Roberto de Souza 101258471f63SJani Nikula /* 101358471f63SJani Nikula * The only requirement is to reboot with display DC states disabled, 101458471f63SJani Nikula * for now leaving all display power wells in the INIT power domain 101558471f63SJani Nikula * enabled. 101658471f63SJani Nikula * 101758471f63SJani Nikula * TODO: 101858471f63SJani Nikula * - unify the pci_driver::shutdown sequence here with the 101958471f63SJani Nikula * pci_driver.driver.pm.poweroff,poweroff_late sequence. 102058471f63SJani Nikula * - unify the driver remove and system/runtime suspend sequences with 102158471f63SJani Nikula * the above unified shutdown/poweroff sequence. 102258471f63SJani Nikula */ 102358471f63SJani Nikula intel_power_domains_driver_remove(i915); 102458471f63SJani Nikula enable_rpm_wakeref_asserts(&i915->runtime_pm); 102558471f63SJani Nikula 102658471f63SJani Nikula intel_runtime_pm_driver_release(&i915->runtime_pm); 102758471f63SJani Nikula } 102858471f63SJani Nikula 102958471f63SJani Nikula static bool suspend_to_idle(struct drm_i915_private *dev_priv) 103058471f63SJani Nikula { 103158471f63SJani Nikula #if IS_ENABLED(CONFIG_ACPI_SLEEP) 103258471f63SJani Nikula if (acpi_target_system_state() < ACPI_STATE_S3) 103358471f63SJani Nikula return true; 103458471f63SJani Nikula #endif 103558471f63SJani Nikula return false; 103658471f63SJani Nikula } 103758471f63SJani Nikula 103858471f63SJani Nikula static int i915_drm_prepare(struct drm_device *dev) 103958471f63SJani Nikula { 104058471f63SJani Nikula struct drm_i915_private *i915 = to_i915(dev); 104158471f63SJani Nikula 1042f67986b0SAlan Previn intel_pxp_suspend_prepare(i915->pxp); 1043f67986b0SAlan Previn 104458471f63SJani Nikula /* 104558471f63SJani Nikula * NB intel_display_suspend() may issue new requests after we've 104658471f63SJani Nikula * ostensibly marked the GPU as ready-to-sleep here. We need to 104758471f63SJani Nikula * split out that work and pull it forward so that after point, 104858471f63SJani Nikula * the GPU is not woken again. 104958471f63SJani Nikula */ 105058471f63SJani Nikula return i915_gem_backup_suspend(i915); 105158471f63SJani Nikula } 105258471f63SJani Nikula 105358471f63SJani Nikula static int i915_drm_suspend(struct drm_device *dev) 105458471f63SJani Nikula { 105558471f63SJani Nikula struct drm_i915_private *dev_priv = to_i915(dev); 105658471f63SJani Nikula struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev); 105758471f63SJani Nikula pci_power_t opregion_target_state; 105858471f63SJani Nikula 105958471f63SJani Nikula disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 106058471f63SJani Nikula 106158471f63SJani Nikula /* We do a lot of poking in a lot of registers, make sure they work 106258471f63SJani Nikula * properly. */ 106358471f63SJani Nikula intel_power_domains_disable(dev_priv); 106458471f63SJani Nikula if (HAS_DISPLAY(dev_priv)) 106558471f63SJani Nikula drm_kms_helper_poll_disable(dev); 106658471f63SJani Nikula 106758471f63SJani Nikula pci_save_state(pdev); 106858471f63SJani Nikula 106958471f63SJani Nikula intel_display_suspend(dev); 107058471f63SJani Nikula 107158471f63SJani Nikula intel_dp_mst_suspend(dev_priv); 107258471f63SJani Nikula 107358471f63SJani Nikula intel_runtime_pm_disable_interrupts(dev_priv); 107458471f63SJani Nikula intel_hpd_cancel_work(dev_priv); 107558471f63SJani Nikula 107658471f63SJani Nikula intel_suspend_encoders(dev_priv); 107758471f63SJani Nikula 107858471f63SJani Nikula intel_suspend_hw(dev_priv); 107958471f63SJani Nikula 108058471f63SJani Nikula /* Must be called before GGTT is suspended. */ 108158471f63SJani Nikula intel_dpt_suspend(dev_priv); 1082647bfd26STvrtko Ursulin i915_ggtt_suspend(to_gt(dev_priv)->ggtt); 108358471f63SJani Nikula 108458471f63SJani Nikula i915_save_display(dev_priv); 108558471f63SJani Nikula 108658471f63SJani Nikula opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold; 108758471f63SJani Nikula intel_opregion_suspend(dev_priv, opregion_target_state); 108858471f63SJani Nikula 108958471f63SJani Nikula intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true); 109058471f63SJani Nikula 109158471f63SJani Nikula dev_priv->suspend_count++; 109258471f63SJani Nikula 109358471f63SJani Nikula intel_dmc_ucode_suspend(dev_priv); 109458471f63SJani Nikula 109558471f63SJani Nikula enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 109658471f63SJani Nikula 109787a7d535SJosé Roberto de Souza i915_gem_drain_freed_objects(dev_priv); 109887a7d535SJosé Roberto de Souza 109958471f63SJani Nikula return 0; 110058471f63SJani Nikula } 110158471f63SJani Nikula 110258471f63SJani Nikula static enum i915_drm_suspend_mode 110358471f63SJani Nikula get_suspend_mode(struct drm_i915_private *dev_priv, bool hibernate) 110458471f63SJani Nikula { 110558471f63SJani Nikula if (hibernate) 110658471f63SJani Nikula return I915_DRM_SUSPEND_HIBERNATE; 110758471f63SJani Nikula 110858471f63SJani Nikula if (suspend_to_idle(dev_priv)) 110958471f63SJani Nikula return I915_DRM_SUSPEND_IDLE; 111058471f63SJani Nikula 111158471f63SJani Nikula return I915_DRM_SUSPEND_MEM; 111258471f63SJani Nikula } 111358471f63SJani Nikula 111458471f63SJani Nikula static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation) 111558471f63SJani Nikula { 111658471f63SJani Nikula struct drm_i915_private *dev_priv = to_i915(dev); 111758471f63SJani Nikula struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev); 111858471f63SJani Nikula struct intel_runtime_pm *rpm = &dev_priv->runtime_pm; 11191c66a12aSMatt Roper struct intel_gt *gt; 11201c66a12aSMatt Roper int ret, i; 112158471f63SJani Nikula 112258471f63SJani Nikula disable_rpm_wakeref_asserts(rpm); 112358471f63SJani Nikula 1124f67986b0SAlan Previn intel_pxp_suspend(dev_priv->pxp); 1125f67986b0SAlan Previn 112658471f63SJani Nikula i915_gem_suspend_late(dev_priv); 112758471f63SJani Nikula 11281c66a12aSMatt Roper for_each_gt(gt, dev_priv, i) 11291c66a12aSMatt Roper intel_uncore_suspend(gt->uncore); 113058471f63SJani Nikula 113158471f63SJani Nikula intel_power_domains_suspend(dev_priv, 113258471f63SJani Nikula get_suspend_mode(dev_priv, hibernation)); 113358471f63SJani Nikula 113458471f63SJani Nikula intel_display_power_suspend_late(dev_priv); 113558471f63SJani Nikula 113658471f63SJani Nikula ret = vlv_suspend_complete(dev_priv); 113758471f63SJani Nikula if (ret) { 113858471f63SJani Nikula drm_err(&dev_priv->drm, "Suspend complete failed: %d\n", ret); 113958471f63SJani Nikula intel_power_domains_resume(dev_priv); 114058471f63SJani Nikula 114158471f63SJani Nikula goto out; 114258471f63SJani Nikula } 114358471f63SJani Nikula 114458471f63SJani Nikula pci_disable_device(pdev); 114558471f63SJani Nikula /* 114658471f63SJani Nikula * During hibernation on some platforms the BIOS may try to access 114758471f63SJani Nikula * the device even though it's already in D3 and hang the machine. So 114858471f63SJani Nikula * leave the device in D0 on those platforms and hope the BIOS will 114958471f63SJani Nikula * power down the device properly. The issue was seen on multiple old 115058471f63SJani Nikula * GENs with different BIOS vendors, so having an explicit blacklist 115158471f63SJani Nikula * is inpractical; apply the workaround on everything pre GEN6. The 115258471f63SJani Nikula * platforms where the issue was seen: 115358471f63SJani Nikula * Lenovo Thinkpad X301, X61s, X60, T60, X41 115458471f63SJani Nikula * Fujitsu FSC S7110 115558471f63SJani Nikula * Acer Aspire 1830T 115658471f63SJani Nikula */ 115758471f63SJani Nikula if (!(hibernation && GRAPHICS_VER(dev_priv) < 6)) 115858471f63SJani Nikula pci_set_power_state(pdev, PCI_D3hot); 115958471f63SJani Nikula 116058471f63SJani Nikula out: 116158471f63SJani Nikula enable_rpm_wakeref_asserts(rpm); 116258471f63SJani Nikula if (!dev_priv->uncore.user_forcewake_count) 116358471f63SJani Nikula intel_runtime_pm_driver_release(rpm); 116458471f63SJani Nikula 116558471f63SJani Nikula return ret; 116658471f63SJani Nikula } 116758471f63SJani Nikula 1168b8d65b8aSJani Nikula int i915_driver_suspend_switcheroo(struct drm_i915_private *i915, 1169b8d65b8aSJani Nikula pm_message_t state) 117058471f63SJani Nikula { 117158471f63SJani Nikula int error; 117258471f63SJani Nikula 117358471f63SJani Nikula if (drm_WARN_ON_ONCE(&i915->drm, state.event != PM_EVENT_SUSPEND && 117458471f63SJani Nikula state.event != PM_EVENT_FREEZE)) 117558471f63SJani Nikula return -EINVAL; 117658471f63SJani Nikula 117758471f63SJani Nikula if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF) 117858471f63SJani Nikula return 0; 117958471f63SJani Nikula 118058471f63SJani Nikula error = i915_drm_suspend(&i915->drm); 118158471f63SJani Nikula if (error) 118258471f63SJani Nikula return error; 118358471f63SJani Nikula 118458471f63SJani Nikula return i915_drm_suspend_late(&i915->drm, false); 118558471f63SJani Nikula } 118658471f63SJani Nikula 118758471f63SJani Nikula static int i915_drm_resume(struct drm_device *dev) 118858471f63SJani Nikula { 118958471f63SJani Nikula struct drm_i915_private *dev_priv = to_i915(dev); 11900f857158SAravind Iddamsetty struct intel_gt *gt; 11910f857158SAravind Iddamsetty int ret, i; 119258471f63SJani Nikula 119358471f63SJani Nikula disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 119458471f63SJani Nikula 11956a735552SAshutosh Dixit ret = i915_pcode_init(dev_priv); 119658471f63SJani Nikula if (ret) 119758471f63SJani Nikula return ret; 119858471f63SJani Nikula 119958471f63SJani Nikula sanitize_gpu(dev_priv); 120058471f63SJani Nikula 120158471f63SJani Nikula ret = i915_ggtt_enable_hw(dev_priv); 120258471f63SJani Nikula if (ret) 120358471f63SJani Nikula drm_err(&dev_priv->drm, "failed to re-enable GGTT\n"); 120458471f63SJani Nikula 1205647bfd26STvrtko Ursulin i915_ggtt_resume(to_gt(dev_priv)->ggtt); 12060f857158SAravind Iddamsetty 12070f857158SAravind Iddamsetty for_each_gt(gt, dev_priv, i) 12080f857158SAravind Iddamsetty if (GRAPHICS_VER(gt->i915) >= 8) 12090f857158SAravind Iddamsetty setup_private_pat(gt); 12100f857158SAravind Iddamsetty 121158471f63SJani Nikula /* Must be called after GGTT is resumed. */ 121258471f63SJani Nikula intel_dpt_resume(dev_priv); 121358471f63SJani Nikula 121458471f63SJani Nikula intel_dmc_ucode_resume(dev_priv); 121558471f63SJani Nikula 121658471f63SJani Nikula i915_restore_display(dev_priv); 121758471f63SJani Nikula intel_pps_unlock_regs_wa(dev_priv); 121858471f63SJani Nikula 121958471f63SJani Nikula intel_init_pch_refclk(dev_priv); 122058471f63SJani Nikula 122158471f63SJani Nikula /* 122258471f63SJani Nikula * Interrupts have to be enabled before any batches are run. If not the 122358471f63SJani Nikula * GPU will hang. i915_gem_init_hw() will initiate batches to 122458471f63SJani Nikula * update/restore the context. 122558471f63SJani Nikula * 122658471f63SJani Nikula * drm_mode_config_reset() needs AUX interrupts. 122758471f63SJani Nikula * 122858471f63SJani Nikula * Modeset enabling in intel_modeset_init_hw() also needs working 122958471f63SJani Nikula * interrupts. 123058471f63SJani Nikula */ 123158471f63SJani Nikula intel_runtime_pm_enable_interrupts(dev_priv); 123258471f63SJani Nikula 123358471f63SJani Nikula if (HAS_DISPLAY(dev_priv)) 123458471f63SJani Nikula drm_mode_config_reset(dev); 123558471f63SJani Nikula 123658471f63SJani Nikula i915_gem_resume(dev_priv); 123758471f63SJani Nikula 1238f67986b0SAlan Previn intel_pxp_resume(dev_priv->pxp); 1239f67986b0SAlan Previn 124058471f63SJani Nikula intel_modeset_init_hw(dev_priv); 124158471f63SJani Nikula intel_init_clock_gating(dev_priv); 124258471f63SJani Nikula intel_hpd_init(dev_priv); 124358471f63SJani Nikula 124458471f63SJani Nikula /* MST sideband requires HPD interrupts enabled */ 124558471f63SJani Nikula intel_dp_mst_resume(dev_priv); 124658471f63SJani Nikula intel_display_resume(dev); 124758471f63SJani Nikula 124858471f63SJani Nikula intel_hpd_poll_disable(dev_priv); 124958471f63SJani Nikula if (HAS_DISPLAY(dev_priv)) 125058471f63SJani Nikula drm_kms_helper_poll_enable(dev); 125158471f63SJani Nikula 125258471f63SJani Nikula intel_opregion_resume(dev_priv); 125358471f63SJani Nikula 125458471f63SJani Nikula intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false); 125558471f63SJani Nikula 125658471f63SJani Nikula intel_power_domains_enable(dev_priv); 125758471f63SJani Nikula 125858471f63SJani Nikula intel_gvt_resume(dev_priv); 125958471f63SJani Nikula 126058471f63SJani Nikula enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 126158471f63SJani Nikula 126258471f63SJani Nikula return 0; 126358471f63SJani Nikula } 126458471f63SJani Nikula 126558471f63SJani Nikula static int i915_drm_resume_early(struct drm_device *dev) 126658471f63SJani Nikula { 126758471f63SJani Nikula struct drm_i915_private *dev_priv = to_i915(dev); 126858471f63SJani Nikula struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev); 12691c66a12aSMatt Roper struct intel_gt *gt; 12701c66a12aSMatt Roper int ret, i; 127158471f63SJani Nikula 127258471f63SJani Nikula /* 127358471f63SJani Nikula * We have a resume ordering issue with the snd-hda driver also 127458471f63SJani Nikula * requiring our device to be power up. Due to the lack of a 127558471f63SJani Nikula * parent/child relationship we currently solve this with an early 127658471f63SJani Nikula * resume hook. 127758471f63SJani Nikula * 127858471f63SJani Nikula * FIXME: This should be solved with a special hdmi sink device or 127958471f63SJani Nikula * similar so that power domains can be employed. 128058471f63SJani Nikula */ 128158471f63SJani Nikula 128258471f63SJani Nikula /* 128358471f63SJani Nikula * Note that we need to set the power state explicitly, since we 128458471f63SJani Nikula * powered off the device during freeze and the PCI core won't power 128558471f63SJani Nikula * it back up for us during thaw. Powering off the device during 128658471f63SJani Nikula * freeze is not a hard requirement though, and during the 128758471f63SJani Nikula * suspend/resume phases the PCI core makes sure we get here with the 128858471f63SJani Nikula * device powered on. So in case we change our freeze logic and keep 128958471f63SJani Nikula * the device powered we can also remove the following set power state 129058471f63SJani Nikula * call. 129158471f63SJani Nikula */ 129258471f63SJani Nikula ret = pci_set_power_state(pdev, PCI_D0); 129358471f63SJani Nikula if (ret) { 129458471f63SJani Nikula drm_err(&dev_priv->drm, 129558471f63SJani Nikula "failed to set PCI D0 power state (%d)\n", ret); 129658471f63SJani Nikula return ret; 129758471f63SJani Nikula } 129858471f63SJani Nikula 129958471f63SJani Nikula /* 130058471f63SJani Nikula * Note that pci_enable_device() first enables any parent bridge 130158471f63SJani Nikula * device and only then sets the power state for this device. The 130258471f63SJani Nikula * bridge enabling is a nop though, since bridge devices are resumed 130358471f63SJani Nikula * first. The order of enabling power and enabling the device is 130458471f63SJani Nikula * imposed by the PCI core as described above, so here we preserve the 130558471f63SJani Nikula * same order for the freeze/thaw phases. 130658471f63SJani Nikula * 130758471f63SJani Nikula * TODO: eventually we should remove pci_disable_device() / 130858471f63SJani Nikula * pci_enable_enable_device() from suspend/resume. Due to how they 130958471f63SJani Nikula * depend on the device enable refcount we can't anyway depend on them 131058471f63SJani Nikula * disabling/enabling the device. 131158471f63SJani Nikula */ 131258471f63SJani Nikula if (pci_enable_device(pdev)) 131358471f63SJani Nikula return -EIO; 131458471f63SJani Nikula 131558471f63SJani Nikula pci_set_master(pdev); 131658471f63SJani Nikula 131758471f63SJani Nikula disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 131858471f63SJani Nikula 131958471f63SJani Nikula ret = vlv_resume_prepare(dev_priv, false); 132058471f63SJani Nikula if (ret) 132158471f63SJani Nikula drm_err(&dev_priv->drm, 132258471f63SJani Nikula "Resume prepare failed: %d, continuing anyway\n", ret); 132358471f63SJani Nikula 13241c66a12aSMatt Roper for_each_gt(gt, dev_priv, i) { 13251c66a12aSMatt Roper intel_uncore_resume_early(gt->uncore); 13261c66a12aSMatt Roper intel_gt_check_and_clear_faults(gt); 13271c66a12aSMatt Roper } 132858471f63SJani Nikula 132958471f63SJani Nikula intel_display_power_resume_early(dev_priv); 133058471f63SJani Nikula 133158471f63SJani Nikula intel_power_domains_resume(dev_priv); 133258471f63SJani Nikula 133358471f63SJani Nikula enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 133458471f63SJani Nikula 133558471f63SJani Nikula return ret; 133658471f63SJani Nikula } 133758471f63SJani Nikula 1338b8d65b8aSJani Nikula int i915_driver_resume_switcheroo(struct drm_i915_private *i915) 133958471f63SJani Nikula { 134058471f63SJani Nikula int ret; 134158471f63SJani Nikula 134258471f63SJani Nikula if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF) 134358471f63SJani Nikula return 0; 134458471f63SJani Nikula 134558471f63SJani Nikula ret = i915_drm_resume_early(&i915->drm); 134658471f63SJani Nikula if (ret) 134758471f63SJani Nikula return ret; 134858471f63SJani Nikula 134958471f63SJani Nikula return i915_drm_resume(&i915->drm); 135058471f63SJani Nikula } 135158471f63SJani Nikula 135258471f63SJani Nikula static int i915_pm_prepare(struct device *kdev) 135358471f63SJani Nikula { 135458471f63SJani Nikula struct drm_i915_private *i915 = kdev_to_i915(kdev); 135558471f63SJani Nikula 135658471f63SJani Nikula if (!i915) { 135758471f63SJani Nikula dev_err(kdev, "DRM not initialized, aborting suspend.\n"); 135858471f63SJani Nikula return -ENODEV; 135958471f63SJani Nikula } 136058471f63SJani Nikula 136158471f63SJani Nikula if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF) 136258471f63SJani Nikula return 0; 136358471f63SJani Nikula 136458471f63SJani Nikula return i915_drm_prepare(&i915->drm); 136558471f63SJani Nikula } 136658471f63SJani Nikula 136758471f63SJani Nikula static int i915_pm_suspend(struct device *kdev) 136858471f63SJani Nikula { 136958471f63SJani Nikula struct drm_i915_private *i915 = kdev_to_i915(kdev); 137058471f63SJani Nikula 137158471f63SJani Nikula if (!i915) { 137258471f63SJani Nikula dev_err(kdev, "DRM not initialized, aborting suspend.\n"); 137358471f63SJani Nikula return -ENODEV; 137458471f63SJani Nikula } 137558471f63SJani Nikula 137658471f63SJani Nikula if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF) 137758471f63SJani Nikula return 0; 137858471f63SJani Nikula 137958471f63SJani Nikula return i915_drm_suspend(&i915->drm); 138058471f63SJani Nikula } 138158471f63SJani Nikula 138258471f63SJani Nikula static int i915_pm_suspend_late(struct device *kdev) 138358471f63SJani Nikula { 138458471f63SJani Nikula struct drm_i915_private *i915 = kdev_to_i915(kdev); 138558471f63SJani Nikula 138658471f63SJani Nikula /* 138758471f63SJani Nikula * We have a suspend ordering issue with the snd-hda driver also 138858471f63SJani Nikula * requiring our device to be power up. Due to the lack of a 138958471f63SJani Nikula * parent/child relationship we currently solve this with an late 139058471f63SJani Nikula * suspend hook. 139158471f63SJani Nikula * 139258471f63SJani Nikula * FIXME: This should be solved with a special hdmi sink device or 139358471f63SJani Nikula * similar so that power domains can be employed. 139458471f63SJani Nikula */ 139558471f63SJani Nikula if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF) 139658471f63SJani Nikula return 0; 139758471f63SJani Nikula 139858471f63SJani Nikula return i915_drm_suspend_late(&i915->drm, false); 139958471f63SJani Nikula } 140058471f63SJani Nikula 140158471f63SJani Nikula static int i915_pm_poweroff_late(struct device *kdev) 140258471f63SJani Nikula { 140358471f63SJani Nikula struct drm_i915_private *i915 = kdev_to_i915(kdev); 140458471f63SJani Nikula 140558471f63SJani Nikula if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF) 140658471f63SJani Nikula return 0; 140758471f63SJani Nikula 140858471f63SJani Nikula return i915_drm_suspend_late(&i915->drm, true); 140958471f63SJani Nikula } 141058471f63SJani Nikula 141158471f63SJani Nikula static int i915_pm_resume_early(struct device *kdev) 141258471f63SJani Nikula { 141358471f63SJani Nikula struct drm_i915_private *i915 = kdev_to_i915(kdev); 141458471f63SJani Nikula 141558471f63SJani Nikula if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF) 141658471f63SJani Nikula return 0; 141758471f63SJani Nikula 141858471f63SJani Nikula return i915_drm_resume_early(&i915->drm); 141958471f63SJani Nikula } 142058471f63SJani Nikula 142158471f63SJani Nikula static int i915_pm_resume(struct device *kdev) 142258471f63SJani Nikula { 142358471f63SJani Nikula struct drm_i915_private *i915 = kdev_to_i915(kdev); 142458471f63SJani Nikula 142558471f63SJani Nikula if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF) 142658471f63SJani Nikula return 0; 142758471f63SJani Nikula 142858471f63SJani Nikula return i915_drm_resume(&i915->drm); 142958471f63SJani Nikula } 143058471f63SJani Nikula 143158471f63SJani Nikula /* freeze: before creating the hibernation_image */ 143258471f63SJani Nikula static int i915_pm_freeze(struct device *kdev) 143358471f63SJani Nikula { 143458471f63SJani Nikula struct drm_i915_private *i915 = kdev_to_i915(kdev); 143558471f63SJani Nikula int ret; 143658471f63SJani Nikula 143758471f63SJani Nikula if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) { 143858471f63SJani Nikula ret = i915_drm_suspend(&i915->drm); 143958471f63SJani Nikula if (ret) 144058471f63SJani Nikula return ret; 144158471f63SJani Nikula } 144258471f63SJani Nikula 144358471f63SJani Nikula ret = i915_gem_freeze(i915); 144458471f63SJani Nikula if (ret) 144558471f63SJani Nikula return ret; 144658471f63SJani Nikula 144758471f63SJani Nikula return 0; 144858471f63SJani Nikula } 144958471f63SJani Nikula 145058471f63SJani Nikula static int i915_pm_freeze_late(struct device *kdev) 145158471f63SJani Nikula { 145258471f63SJani Nikula struct drm_i915_private *i915 = kdev_to_i915(kdev); 145358471f63SJani Nikula int ret; 145458471f63SJani Nikula 145558471f63SJani Nikula if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) { 145658471f63SJani Nikula ret = i915_drm_suspend_late(&i915->drm, true); 145758471f63SJani Nikula if (ret) 145858471f63SJani Nikula return ret; 145958471f63SJani Nikula } 146058471f63SJani Nikula 146158471f63SJani Nikula ret = i915_gem_freeze_late(i915); 146258471f63SJani Nikula if (ret) 146358471f63SJani Nikula return ret; 146458471f63SJani Nikula 146558471f63SJani Nikula return 0; 146658471f63SJani Nikula } 146758471f63SJani Nikula 146858471f63SJani Nikula /* thaw: called after creating the hibernation image, but before turning off. */ 146958471f63SJani Nikula static int i915_pm_thaw_early(struct device *kdev) 147058471f63SJani Nikula { 147158471f63SJani Nikula return i915_pm_resume_early(kdev); 147258471f63SJani Nikula } 147358471f63SJani Nikula 147458471f63SJani Nikula static int i915_pm_thaw(struct device *kdev) 147558471f63SJani Nikula { 147658471f63SJani Nikula return i915_pm_resume(kdev); 147758471f63SJani Nikula } 147858471f63SJani Nikula 147958471f63SJani Nikula /* restore: called after loading the hibernation image. */ 148058471f63SJani Nikula static int i915_pm_restore_early(struct device *kdev) 148158471f63SJani Nikula { 148258471f63SJani Nikula return i915_pm_resume_early(kdev); 148358471f63SJani Nikula } 148458471f63SJani Nikula 148558471f63SJani Nikula static int i915_pm_restore(struct device *kdev) 148658471f63SJani Nikula { 148758471f63SJani Nikula return i915_pm_resume(kdev); 148858471f63SJani Nikula } 148958471f63SJani Nikula 149058471f63SJani Nikula static int intel_runtime_suspend(struct device *kdev) 149158471f63SJani Nikula { 149258471f63SJani Nikula struct drm_i915_private *dev_priv = kdev_to_i915(kdev); 149358471f63SJani Nikula struct intel_runtime_pm *rpm = &dev_priv->runtime_pm; 14941c66a12aSMatt Roper struct intel_gt *gt; 14951c66a12aSMatt Roper int ret, i; 149658471f63SJani Nikula 149758471f63SJani Nikula if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv))) 149858471f63SJani Nikula return -ENODEV; 149958471f63SJani Nikula 1500c3e57159SAnshuman Gupta drm_dbg(&dev_priv->drm, "Suspending device\n"); 150158471f63SJani Nikula 150258471f63SJani Nikula disable_rpm_wakeref_asserts(rpm); 150358471f63SJani Nikula 150458471f63SJani Nikula /* 150558471f63SJani Nikula * We are safe here against re-faults, since the fault handler takes 150658471f63SJani Nikula * an RPM reference. 150758471f63SJani Nikula */ 150858471f63SJani Nikula i915_gem_runtime_suspend(dev_priv); 150958471f63SJani Nikula 1510f67986b0SAlan Previn intel_pxp_runtime_suspend(dev_priv->pxp); 1511f67986b0SAlan Previn 15121c66a12aSMatt Roper for_each_gt(gt, dev_priv, i) 15131c66a12aSMatt Roper intel_gt_runtime_suspend(gt); 151458471f63SJani Nikula 151558471f63SJani Nikula intel_runtime_pm_disable_interrupts(dev_priv); 151658471f63SJani Nikula 15171c66a12aSMatt Roper for_each_gt(gt, dev_priv, i) 15181c66a12aSMatt Roper intel_uncore_suspend(gt->uncore); 151958471f63SJani Nikula 152058471f63SJani Nikula intel_display_power_suspend(dev_priv); 152158471f63SJani Nikula 152258471f63SJani Nikula ret = vlv_suspend_complete(dev_priv); 152358471f63SJani Nikula if (ret) { 152458471f63SJani Nikula drm_err(&dev_priv->drm, 152558471f63SJani Nikula "Runtime suspend failed, disabling it (%d)\n", ret); 152658471f63SJani Nikula intel_uncore_runtime_resume(&dev_priv->uncore); 152758471f63SJani Nikula 152858471f63SJani Nikula intel_runtime_pm_enable_interrupts(dev_priv); 152958471f63SJani Nikula 1530f569ae75STvrtko Ursulin for_each_gt(gt, dev_priv, i) 1531f569ae75STvrtko Ursulin intel_gt_runtime_resume(gt); 153258471f63SJani Nikula 153358471f63SJani Nikula enable_rpm_wakeref_asserts(rpm); 153458471f63SJani Nikula 153558471f63SJani Nikula return ret; 153658471f63SJani Nikula } 153758471f63SJani Nikula 153858471f63SJani Nikula enable_rpm_wakeref_asserts(rpm); 153958471f63SJani Nikula intel_runtime_pm_driver_release(rpm); 154058471f63SJani Nikula 154158471f63SJani Nikula if (intel_uncore_arm_unclaimed_mmio_detection(&dev_priv->uncore)) 154258471f63SJani Nikula drm_err(&dev_priv->drm, 154358471f63SJani Nikula "Unclaimed access detected prior to suspending\n"); 154458471f63SJani Nikula 154558471f63SJani Nikula rpm->suspended = true; 154658471f63SJani Nikula 154758471f63SJani Nikula /* 154858471f63SJani Nikula * FIXME: We really should find a document that references the arguments 154958471f63SJani Nikula * used below! 155058471f63SJani Nikula */ 155158471f63SJani Nikula if (IS_BROADWELL(dev_priv)) { 155258471f63SJani Nikula /* 155358471f63SJani Nikula * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop 155458471f63SJani Nikula * being detected, and the call we do at intel_runtime_resume() 155558471f63SJani Nikula * won't be able to restore them. Since PCI_D3hot matches the 155658471f63SJani Nikula * actual specification and appears to be working, use it. 155758471f63SJani Nikula */ 155858471f63SJani Nikula intel_opregion_notify_adapter(dev_priv, PCI_D3hot); 155958471f63SJani Nikula } else { 156058471f63SJani Nikula /* 156158471f63SJani Nikula * current versions of firmware which depend on this opregion 156258471f63SJani Nikula * notification have repurposed the D1 definition to mean 156358471f63SJani Nikula * "runtime suspended" vs. what you would normally expect (D3) 156458471f63SJani Nikula * to distinguish it from notifications that might be sent via 156558471f63SJani Nikula * the suspend path. 156658471f63SJani Nikula */ 156758471f63SJani Nikula intel_opregion_notify_adapter(dev_priv, PCI_D1); 156858471f63SJani Nikula } 156958471f63SJani Nikula 157058471f63SJani Nikula assert_forcewakes_inactive(&dev_priv->uncore); 157158471f63SJani Nikula 157258471f63SJani Nikula if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) 157358471f63SJani Nikula intel_hpd_poll_enable(dev_priv); 157458471f63SJani Nikula 1575c3e57159SAnshuman Gupta drm_dbg(&dev_priv->drm, "Device suspended\n"); 157658471f63SJani Nikula return 0; 157758471f63SJani Nikula } 157858471f63SJani Nikula 157958471f63SJani Nikula static int intel_runtime_resume(struct device *kdev) 158058471f63SJani Nikula { 158158471f63SJani Nikula struct drm_i915_private *dev_priv = kdev_to_i915(kdev); 158258471f63SJani Nikula struct intel_runtime_pm *rpm = &dev_priv->runtime_pm; 15831c66a12aSMatt Roper struct intel_gt *gt; 15841c66a12aSMatt Roper int ret, i; 158558471f63SJani Nikula 158658471f63SJani Nikula if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv))) 158758471f63SJani Nikula return -ENODEV; 158858471f63SJani Nikula 1589c3e57159SAnshuman Gupta drm_dbg(&dev_priv->drm, "Resuming device\n"); 159058471f63SJani Nikula 159158471f63SJani Nikula drm_WARN_ON_ONCE(&dev_priv->drm, atomic_read(&rpm->wakeref_count)); 159258471f63SJani Nikula disable_rpm_wakeref_asserts(rpm); 159358471f63SJani Nikula 159458471f63SJani Nikula intel_opregion_notify_adapter(dev_priv, PCI_D0); 159558471f63SJani Nikula rpm->suspended = false; 159658471f63SJani Nikula if (intel_uncore_unclaimed_mmio(&dev_priv->uncore)) 159758471f63SJani Nikula drm_dbg(&dev_priv->drm, 159858471f63SJani Nikula "Unclaimed access during suspend, bios?\n"); 159958471f63SJani Nikula 160058471f63SJani Nikula intel_display_power_resume(dev_priv); 160158471f63SJani Nikula 160258471f63SJani Nikula ret = vlv_resume_prepare(dev_priv, true); 160358471f63SJani Nikula 16041c66a12aSMatt Roper for_each_gt(gt, dev_priv, i) 16051c66a12aSMatt Roper intel_uncore_runtime_resume(gt->uncore); 160658471f63SJani Nikula 160758471f63SJani Nikula intel_runtime_pm_enable_interrupts(dev_priv); 160858471f63SJani Nikula 160958471f63SJani Nikula /* 161058471f63SJani Nikula * No point of rolling back things in case of an error, as the best 161158471f63SJani Nikula * we can do is to hope that things will still work (and disable RPM). 161258471f63SJani Nikula */ 16131c66a12aSMatt Roper for_each_gt(gt, dev_priv, i) 16141c66a12aSMatt Roper intel_gt_runtime_resume(gt); 161558471f63SJani Nikula 1616f67986b0SAlan Previn intel_pxp_runtime_resume(dev_priv->pxp); 1617f67986b0SAlan Previn 161858471f63SJani Nikula /* 161958471f63SJani Nikula * On VLV/CHV display interrupts are part of the display 162058471f63SJani Nikula * power well, so hpd is reinitialized from there. For 162158471f63SJani Nikula * everyone else do it here. 162258471f63SJani Nikula */ 162358471f63SJani Nikula if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) { 162458471f63SJani Nikula intel_hpd_init(dev_priv); 162558471f63SJani Nikula intel_hpd_poll_disable(dev_priv); 162658471f63SJani Nikula } 162758471f63SJani Nikula 162823fbdb07SJani Nikula skl_watermark_ipc_update(dev_priv); 162958471f63SJani Nikula 163058471f63SJani Nikula enable_rpm_wakeref_asserts(rpm); 163158471f63SJani Nikula 163258471f63SJani Nikula if (ret) 163358471f63SJani Nikula drm_err(&dev_priv->drm, 163458471f63SJani Nikula "Runtime resume failed, disabling it (%d)\n", ret); 163558471f63SJani Nikula else 1636c3e57159SAnshuman Gupta drm_dbg(&dev_priv->drm, "Device resumed\n"); 163758471f63SJani Nikula 163858471f63SJani Nikula return ret; 163958471f63SJani Nikula } 164058471f63SJani Nikula 164158471f63SJani Nikula const struct dev_pm_ops i915_pm_ops = { 164258471f63SJani Nikula /* 164358471f63SJani Nikula * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND, 164458471f63SJani Nikula * PMSG_RESUME] 164558471f63SJani Nikula */ 164658471f63SJani Nikula .prepare = i915_pm_prepare, 164758471f63SJani Nikula .suspend = i915_pm_suspend, 164858471f63SJani Nikula .suspend_late = i915_pm_suspend_late, 164958471f63SJani Nikula .resume_early = i915_pm_resume_early, 165058471f63SJani Nikula .resume = i915_pm_resume, 165158471f63SJani Nikula 165258471f63SJani Nikula /* 165358471f63SJani Nikula * S4 event handlers 165458471f63SJani Nikula * @freeze, @freeze_late : called (1) before creating the 165558471f63SJani Nikula * hibernation image [PMSG_FREEZE] and 165658471f63SJani Nikula * (2) after rebooting, before restoring 165758471f63SJani Nikula * the image [PMSG_QUIESCE] 165858471f63SJani Nikula * @thaw, @thaw_early : called (1) after creating the hibernation 165958471f63SJani Nikula * image, before writing it [PMSG_THAW] 166058471f63SJani Nikula * and (2) after failing to create or 166158471f63SJani Nikula * restore the image [PMSG_RECOVER] 166258471f63SJani Nikula * @poweroff, @poweroff_late: called after writing the hibernation 166358471f63SJani Nikula * image, before rebooting [PMSG_HIBERNATE] 166458471f63SJani Nikula * @restore, @restore_early : called after rebooting and restoring the 166558471f63SJani Nikula * hibernation image [PMSG_RESTORE] 166658471f63SJani Nikula */ 166758471f63SJani Nikula .freeze = i915_pm_freeze, 166858471f63SJani Nikula .freeze_late = i915_pm_freeze_late, 166958471f63SJani Nikula .thaw_early = i915_pm_thaw_early, 167058471f63SJani Nikula .thaw = i915_pm_thaw, 167158471f63SJani Nikula .poweroff = i915_pm_suspend, 167258471f63SJani Nikula .poweroff_late = i915_pm_poweroff_late, 167358471f63SJani Nikula .restore_early = i915_pm_restore_early, 167458471f63SJani Nikula .restore = i915_pm_restore, 167558471f63SJani Nikula 167658471f63SJani Nikula /* S0ix (via runtime suspend) event handlers */ 167758471f63SJani Nikula .runtime_suspend = intel_runtime_suspend, 167858471f63SJani Nikula .runtime_resume = intel_runtime_resume, 167958471f63SJani Nikula }; 168058471f63SJani Nikula 168158471f63SJani Nikula static const struct file_operations i915_driver_fops = { 168258471f63SJani Nikula .owner = THIS_MODULE, 168358471f63SJani Nikula .open = drm_open, 168458471f63SJani Nikula .release = drm_release_noglobal, 168558471f63SJani Nikula .unlocked_ioctl = drm_ioctl, 168658471f63SJani Nikula .mmap = i915_gem_mmap, 168758471f63SJani Nikula .poll = drm_poll, 168858471f63SJani Nikula .read = drm_read, 168958471f63SJani Nikula .compat_ioctl = i915_ioc32_compat_ioctl, 169058471f63SJani Nikula .llseek = noop_llseek, 1691055634e4STvrtko Ursulin #ifdef CONFIG_PROC_FS 1692055634e4STvrtko Ursulin .show_fdinfo = i915_drm_client_fdinfo, 1693055634e4STvrtko Ursulin #endif 169458471f63SJani Nikula }; 169558471f63SJani Nikula 169658471f63SJani Nikula static int 169758471f63SJani Nikula i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data, 169858471f63SJani Nikula struct drm_file *file) 169958471f63SJani Nikula { 170058471f63SJani Nikula return -ENODEV; 170158471f63SJani Nikula } 170258471f63SJani Nikula 170358471f63SJani Nikula static const struct drm_ioctl_desc i915_ioctls[] = { 170458471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 170558471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH), 170658471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH), 170758471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH), 170858471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH), 170958471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH), 171058471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_RENDER_ALLOW), 171158471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 171258471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH), 171358471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH), 171458471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 171558471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH), 171658471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 171758471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 171858471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH), 171958471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH), 172058471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 172158471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 172258471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, drm_invalid_op, DRM_AUTH), 172358471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_RENDER_ALLOW), 172458471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY), 172558471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY), 172658471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_RENDER_ALLOW), 172758471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW), 172858471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW), 172958471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_RENDER_ALLOW), 173058471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 173158471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 173258471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW), 173358471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_CREATE_EXT, i915_gem_create_ext_ioctl, DRM_RENDER_ALLOW), 173458471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW), 173558471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW), 173658471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW), 173758471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_OFFSET, i915_gem_mmap_offset_ioctl, DRM_RENDER_ALLOW), 173858471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW), 173958471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW), 174058471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW), 174158471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW), 174258471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW), 174358471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0), 174458471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW), 174558471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER), 174658471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER), 174758471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER), 174858471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER), 174958471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_RENDER_ALLOW), 175058471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE_EXT, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW), 175158471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW), 175258471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW), 175358471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW), 175458471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW), 175558471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW), 175658471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW), 175758471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW), 175858471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_RENDER_ALLOW), 175958471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_RENDER_ALLOW), 176058471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_RENDER_ALLOW), 176158471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_VM_CREATE, i915_gem_vm_create_ioctl, DRM_RENDER_ALLOW), 176258471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_VM_DESTROY, i915_gem_vm_destroy_ioctl, DRM_RENDER_ALLOW), 176358471f63SJani Nikula }; 176458471f63SJani Nikula 176524524e3fSJani Nikula /* 176624524e3fSJani Nikula * Interface history: 176724524e3fSJani Nikula * 176824524e3fSJani Nikula * 1.1: Original. 176924524e3fSJani Nikula * 1.2: Add Power Management 177024524e3fSJani Nikula * 1.3: Add vblank support 177124524e3fSJani Nikula * 1.4: Fix cmdbuffer path, add heap destroy 177224524e3fSJani Nikula * 1.5: Add vblank pipe configuration 177324524e3fSJani Nikula * 1.6: - New ioctl for scheduling buffer swaps on vertical blank 177424524e3fSJani Nikula * - Support vertical blank on secondary display pipe 177524524e3fSJani Nikula */ 177624524e3fSJani Nikula #define DRIVER_MAJOR 1 177724524e3fSJani Nikula #define DRIVER_MINOR 6 177824524e3fSJani Nikula #define DRIVER_PATCHLEVEL 0 177924524e3fSJani Nikula 17804588d7ebSJani Nikula static const struct drm_driver i915_drm_driver = { 178158471f63SJani Nikula /* Don't use MTRRs here; the Xserver or userspace app should 178258471f63SJani Nikula * deal with them for Intel hardware. 178358471f63SJani Nikula */ 178458471f63SJani Nikula .driver_features = 178558471f63SJani Nikula DRIVER_GEM | 178658471f63SJani Nikula DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ | 178758471f63SJani Nikula DRIVER_SYNCOBJ_TIMELINE, 178858471f63SJani Nikula .release = i915_driver_release, 178958471f63SJani Nikula .open = i915_driver_open, 179058471f63SJani Nikula .lastclose = i915_driver_lastclose, 179158471f63SJani Nikula .postclose = i915_driver_postclose, 179258471f63SJani Nikula 179358471f63SJani Nikula .prime_handle_to_fd = drm_gem_prime_handle_to_fd, 179458471f63SJani Nikula .prime_fd_to_handle = drm_gem_prime_fd_to_handle, 179558471f63SJani Nikula .gem_prime_import = i915_gem_prime_import, 179658471f63SJani Nikula 179758471f63SJani Nikula .dumb_create = i915_gem_dumb_create, 179858471f63SJani Nikula .dumb_map_offset = i915_gem_dumb_mmap_offset, 179958471f63SJani Nikula 180058471f63SJani Nikula .ioctls = i915_ioctls, 180158471f63SJani Nikula .num_ioctls = ARRAY_SIZE(i915_ioctls), 180258471f63SJani Nikula .fops = &i915_driver_fops, 180358471f63SJani Nikula .name = DRIVER_NAME, 180458471f63SJani Nikula .desc = DRIVER_DESC, 180558471f63SJani Nikula .date = DRIVER_DATE, 180658471f63SJani Nikula .major = DRIVER_MAJOR, 180758471f63SJani Nikula .minor = DRIVER_MINOR, 180858471f63SJani Nikula .patchlevel = DRIVER_PATCHLEVEL, 180958471f63SJani Nikula }; 1810