158471f63SJani Nikula /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*- 258471f63SJani Nikula */ 358471f63SJani Nikula /* 458471f63SJani Nikula * 558471f63SJani Nikula * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 658471f63SJani Nikula * All Rights Reserved. 758471f63SJani Nikula * 858471f63SJani Nikula * Permission is hereby granted, free of charge, to any person obtaining a 958471f63SJani Nikula * copy of this software and associated documentation files (the 1058471f63SJani Nikula * "Software"), to deal in the Software without restriction, including 1158471f63SJani Nikula * without limitation the rights to use, copy, modify, merge, publish, 1258471f63SJani Nikula * distribute, sub license, and/or sell copies of the Software, and to 1358471f63SJani Nikula * permit persons to whom the Software is furnished to do so, subject to 1458471f63SJani Nikula * the following conditions: 1558471f63SJani Nikula * 1658471f63SJani Nikula * The above copyright notice and this permission notice (including the 1758471f63SJani Nikula * next paragraph) shall be included in all copies or substantial portions 1858471f63SJani Nikula * of the Software. 1958471f63SJani Nikula * 2058471f63SJani Nikula * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 2158471f63SJani Nikula * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 2258471f63SJani Nikula * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 2358471f63SJani Nikula * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 2458471f63SJani Nikula * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 2558471f63SJani Nikula * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 2658471f63SJani Nikula * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 2758471f63SJani Nikula * 2858471f63SJani Nikula */ 2958471f63SJani Nikula 3058471f63SJani Nikula #include <linux/acpi.h> 3158471f63SJani Nikula #include <linux/device.h> 3258471f63SJani Nikula #include <linux/module.h> 3358471f63SJani Nikula #include <linux/oom.h> 3458471f63SJani Nikula #include <linux/pci.h> 3558471f63SJani Nikula #include <linux/pm.h> 3658471f63SJani Nikula #include <linux/pm_runtime.h> 3758471f63SJani Nikula #include <linux/slab.h> 38ff9fbe7cSLucas De Marchi #include <linux/string_helpers.h> 3958471f63SJani Nikula #include <linux/vga_switcheroo.h> 4058471f63SJani Nikula #include <linux/vt.h> 4158471f63SJani Nikula 4258471f63SJani Nikula #include <drm/drm_aperture.h> 4358471f63SJani Nikula #include <drm/drm_atomic_helper.h> 4458471f63SJani Nikula #include <drm/drm_ioctl.h> 4558471f63SJani Nikula #include <drm/drm_managed.h> 4658471f63SJani Nikula #include <drm/drm_probe_helper.h> 4758471f63SJani Nikula 4858471f63SJani Nikula #include "display/intel_acpi.h" 4958471f63SJani Nikula #include "display/intel_bw.h" 5058471f63SJani Nikula #include "display/intel_cdclk.h" 5177316e75SJani Nikula #include "display/intel_display_driver.h" 5258471f63SJani Nikula #include "display/intel_display_types.h" 5358471f63SJani Nikula #include "display/intel_dmc.h" 5458471f63SJani Nikula #include "display/intel_dp.h" 5558471f63SJani Nikula #include "display/intel_dpt.h" 56cc2ee76aSImre Deak #include "display/intel_encoder.h" 5758471f63SJani Nikula #include "display/intel_fbdev.h" 5858471f63SJani Nikula #include "display/intel_hotplug.h" 5958471f63SJani Nikula #include "display/intel_overlay.h" 6058471f63SJani Nikula #include "display/intel_pch_refclk.h" 6158471f63SJani Nikula #include "display/intel_pipe_crc.h" 6258471f63SJani Nikula #include "display/intel_pps.h" 6358471f63SJani Nikula #include "display/intel_sprite.h" 6458471f63SJani Nikula #include "display/intel_vga.h" 6542a0d256SVille Syrjälä #include "display/skl_watermark.h" 6658471f63SJani Nikula 6758471f63SJani Nikula #include "gem/i915_gem_context.h" 68be137d79SJani Nikula #include "gem/i915_gem_create.h" 69c8eb426dSJani Nikula #include "gem/i915_gem_dmabuf.h" 7058471f63SJani Nikula #include "gem/i915_gem_ioctls.h" 7158471f63SJani Nikula #include "gem/i915_gem_mman.h" 7258471f63SJani Nikula #include "gem/i915_gem_pm.h" 7358471f63SJani Nikula #include "gt/intel_gt.h" 7458471f63SJani Nikula #include "gt/intel_gt_pm.h" 75039adf39SJohn Harrison #include "gt/intel_gt_print.h" 7658471f63SJani Nikula #include "gt/intel_rc6.h" 7758471f63SJani Nikula 78f67986b0SAlan Previn #include "pxp/intel_pxp.h" 79f67986b0SAlan Previn #include "pxp/intel_pxp_debugfs.h" 8058471f63SJani Nikula #include "pxp/intel_pxp_pm.h" 8158471f63SJani Nikula 82f052febdSJani Nikula #include "soc/intel_dram.h" 83a13144e2SJani Nikula #include "soc/intel_gmch.h" 84f052febdSJani Nikula 8558471f63SJani Nikula #include "i915_debugfs.h" 8658471f63SJani Nikula #include "i915_driver.h" 875f0d4d14STvrtko Ursulin #include "i915_drm_client.h" 8858471f63SJani Nikula #include "i915_drv.h" 89d670c78eSJani Nikula #include "i915_file_private.h" 902564c35dSJani Nikula #include "i915_getparam.h" 91b3b088e2SDale B Stimson #include "i915_hwmon.h" 9258471f63SJani Nikula #include "i915_ioc32.h" 93198bca93SJani Nikula #include "i915_ioctl.h" 9458471f63SJani Nikula #include "i915_irq.h" 9558471f63SJani Nikula #include "i915_memcpy.h" 9658471f63SJani Nikula #include "i915_perf.h" 9758471f63SJani Nikula #include "i915_query.h" 9858471f63SJani Nikula #include "i915_suspend.h" 9958471f63SJani Nikula #include "i915_switcheroo.h" 10058471f63SJani Nikula #include "i915_sysfs.h" 101a7f46d5bSTvrtko Ursulin #include "i915_utils.h" 10258471f63SJani Nikula #include "i915_vgpu.h" 103d670c78eSJani Nikula #include "intel_clock_gating.h" 10458471f63SJani Nikula #include "intel_gvt.h" 10558471f63SJani Nikula #include "intel_memory_region.h" 1067e470f10SJani Nikula #include "intel_pci_config.h" 10758471f63SJani Nikula #include "intel_pcode.h" 10858471f63SJani Nikula #include "intel_region_ttm.h" 10958471f63SJani Nikula #include "vlv_suspend.h" 11058471f63SJani Nikula 1114588d7ebSJani Nikula static const struct drm_driver i915_drm_driver; 11258471f63SJani Nikula 11358471f63SJani Nikula static int i915_workqueues_init(struct drm_i915_private *dev_priv) 11458471f63SJani Nikula { 11558471f63SJani Nikula /* 11658471f63SJani Nikula * The i915 workqueue is primarily used for batched retirement of 11758471f63SJani Nikula * requests (and thus managing bo) once the task has been completed 11858471f63SJani Nikula * by the GPU. i915_retire_requests() is called directly when we 11958471f63SJani Nikula * need high-priority retirement, such as waiting for an explicit 12058471f63SJani Nikula * bo. 12158471f63SJani Nikula * 12258471f63SJani Nikula * It is also used for periodic low-priority events, such as 12358471f63SJani Nikula * idle-timers and recording error state. 12458471f63SJani Nikula * 12558471f63SJani Nikula * All tasks on the workqueue are expected to acquire the dev mutex 12658471f63SJani Nikula * so there is no point in running more than one instance of the 12758471f63SJani Nikula * workqueue at any time. Use an ordered one. 12858471f63SJani Nikula */ 12958471f63SJani Nikula dev_priv->wq = alloc_ordered_workqueue("i915", 0); 13058471f63SJani Nikula if (dev_priv->wq == NULL) 13158471f63SJani Nikula goto out_err; 13258471f63SJani Nikula 1335a4dd6f0SJani Nikula dev_priv->display.hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0); 1345a4dd6f0SJani Nikula if (dev_priv->display.hotplug.dp_wq == NULL) 13558471f63SJani Nikula goto out_free_wq; 13658471f63SJani Nikula 137848a4e5cSLuca Coelho /* 138848a4e5cSLuca Coelho * The unordered i915 workqueue should be used for all work 139848a4e5cSLuca Coelho * scheduling that do not require running in order, which used 140848a4e5cSLuca Coelho * to be scheduled on the system_wq before moving to a driver 141848a4e5cSLuca Coelho * instance due deprecation of flush_scheduled_work(). 142848a4e5cSLuca Coelho */ 143848a4e5cSLuca Coelho dev_priv->unordered_wq = alloc_workqueue("i915-unordered", 0, 0); 144848a4e5cSLuca Coelho if (dev_priv->unordered_wq == NULL) 145848a4e5cSLuca Coelho goto out_free_dp_wq; 146848a4e5cSLuca Coelho 14758471f63SJani Nikula return 0; 14858471f63SJani Nikula 149848a4e5cSLuca Coelho out_free_dp_wq: 150848a4e5cSLuca Coelho destroy_workqueue(dev_priv->display.hotplug.dp_wq); 15158471f63SJani Nikula out_free_wq: 15258471f63SJani Nikula destroy_workqueue(dev_priv->wq); 15358471f63SJani Nikula out_err: 15458471f63SJani Nikula drm_err(&dev_priv->drm, "Failed to allocate workqueues.\n"); 15558471f63SJani Nikula 15658471f63SJani Nikula return -ENOMEM; 15758471f63SJani Nikula } 15858471f63SJani Nikula 15958471f63SJani Nikula static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv) 16058471f63SJani Nikula { 161848a4e5cSLuca Coelho destroy_workqueue(dev_priv->unordered_wq); 1625a4dd6f0SJani Nikula destroy_workqueue(dev_priv->display.hotplug.dp_wq); 16358471f63SJani Nikula destroy_workqueue(dev_priv->wq); 16458471f63SJani Nikula } 16558471f63SJani Nikula 16658471f63SJani Nikula /* 16758471f63SJani Nikula * We don't keep the workarounds for pre-production hardware, so we expect our 16858471f63SJani Nikula * driver to fail on these machines in one way or another. A little warning on 16958471f63SJani Nikula * dmesg may help both the user and the bug triagers. 17058471f63SJani Nikula * 17158471f63SJani Nikula * Our policy for removing pre-production workarounds is to keep the 17258471f63SJani Nikula * current gen workarounds as a guide to the bring-up of the next gen 17358471f63SJani Nikula * (workarounds have a habit of persisting!). Anything older than that 17458471f63SJani Nikula * should be removed along with the complications they introduce. 17558471f63SJani Nikula */ 17658471f63SJani Nikula static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv) 17758471f63SJani Nikula { 17858471f63SJani Nikula bool pre = false; 17958471f63SJani Nikula 180927a8e38SDnyaneshwar Bhadane pre |= IS_HASWELL_EARLY_SDV(dev_priv); 18158471f63SJani Nikula pre |= IS_SKYLAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x6; 18258471f63SJani Nikula pre |= IS_BROXTON(dev_priv) && INTEL_REVID(dev_priv) < 0xA; 18358471f63SJani Nikula pre |= IS_KABYLAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x1; 18458471f63SJani Nikula pre |= IS_GEMINILAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x3; 18558471f63SJani Nikula pre |= IS_ICELAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x7; 186d1702963SMatt Roper pre |= IS_TIGERLAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x1; 18769ea87e1SMatt Roper pre |= IS_DG1(dev_priv) && INTEL_REVID(dev_priv) < 0x1; 1883d3e0271SMatt Roper pre |= IS_DG2_G10(dev_priv) && INTEL_REVID(dev_priv) < 0x8; 1893d3e0271SMatt Roper pre |= IS_DG2_G11(dev_priv) && INTEL_REVID(dev_priv) < 0x5; 1903d3e0271SMatt Roper pre |= IS_DG2_G12(dev_priv) && INTEL_REVID(dev_priv) < 0x1; 19158471f63SJani Nikula 19258471f63SJani Nikula if (pre) { 19358471f63SJani Nikula drm_err(&dev_priv->drm, "This is a pre-production stepping. " 19458471f63SJani Nikula "It may not be fully functional.\n"); 19558471f63SJani Nikula add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK); 19658471f63SJani Nikula } 19758471f63SJani Nikula } 19858471f63SJani Nikula 19958471f63SJani Nikula static void sanitize_gpu(struct drm_i915_private *i915) 20058471f63SJani Nikula { 2011c66a12aSMatt Roper if (!INTEL_INFO(i915)->gpu_reset_clobbers_display) { 2021c66a12aSMatt Roper struct intel_gt *gt; 2031c66a12aSMatt Roper unsigned int i; 2041c66a12aSMatt Roper 2051c66a12aSMatt Roper for_each_gt(gt, i915, i) 20631c3c53eSNirmoy Das intel_gt_reset_all_engines(gt); 2071c66a12aSMatt Roper } 20858471f63SJani Nikula } 20958471f63SJani Nikula 21058471f63SJani Nikula /** 21158471f63SJani Nikula * i915_driver_early_probe - setup state not requiring device access 21258471f63SJani Nikula * @dev_priv: device private 21358471f63SJani Nikula * 21458471f63SJani Nikula * Initialize everything that is a "SW-only" state, that is state not 21558471f63SJani Nikula * requiring accessing the device or exposing the driver via kernel internal 21658471f63SJani Nikula * or userspace interfaces. Example steps belonging here: lock initialization, 21758471f63SJani Nikula * system memory allocation, setting up device specific attributes and 21858471f63SJani Nikula * function hooks not requiring accessing the device. 21958471f63SJani Nikula */ 22058471f63SJani Nikula static int i915_driver_early_probe(struct drm_i915_private *dev_priv) 22158471f63SJani Nikula { 22258471f63SJani Nikula int ret = 0; 22358471f63SJani Nikula 22458471f63SJani Nikula if (i915_inject_probe_failure(dev_priv)) 22558471f63SJani Nikula return -ENODEV; 22658471f63SJani Nikula 227c2c70752SMatt Roper intel_device_info_runtime_init_early(dev_priv); 228c2c70752SMatt Roper 22958471f63SJani Nikula intel_step_init(dev_priv); 23058471f63SJani Nikula 231639e30eeSMatt Roper intel_uncore_mmio_debug_init_early(dev_priv); 23258471f63SJani Nikula 23358471f63SJani Nikula spin_lock_init(&dev_priv->irq_lock); 23458471f63SJani Nikula spin_lock_init(&dev_priv->gpu_error.lock); 23558471f63SJani Nikula 23658471f63SJani Nikula mutex_init(&dev_priv->sb_lock); 23758471f63SJani Nikula cpu_latency_qos_add_request(&dev_priv->sb_qos, PM_QOS_DEFAULT_VALUE); 23858471f63SJani Nikula 23958471f63SJani Nikula i915_memcpy_init_early(dev_priv); 24058471f63SJani Nikula intel_runtime_pm_init_early(&dev_priv->runtime_pm); 24158471f63SJani Nikula 24258471f63SJani Nikula ret = i915_workqueues_init(dev_priv); 24358471f63SJani Nikula if (ret < 0) 24458471f63SJani Nikula return ret; 24558471f63SJani Nikula 24658471f63SJani Nikula ret = vlv_suspend_init(dev_priv); 24758471f63SJani Nikula if (ret < 0) 24858471f63SJani Nikula goto err_workqueues; 24958471f63SJani Nikula 25058471f63SJani Nikula ret = intel_region_ttm_device_init(dev_priv); 25158471f63SJani Nikula if (ret) 25258471f63SJani Nikula goto err_ttm; 25358471f63SJani Nikula 25403d2c54dSMatt Roper ret = intel_root_gt_init_early(dev_priv); 25503d2c54dSMatt Roper if (ret < 0) 25603d2c54dSMatt Roper goto err_rootgt; 25758471f63SJani Nikula 25858471f63SJani Nikula i915_gem_init_early(dev_priv); 25958471f63SJani Nikula 26058471f63SJani Nikula /* This must be called before any calls to HAS_PCH_* */ 26158471f63SJani Nikula intel_detect_pch(dev_priv); 26258471f63SJani Nikula 26358471f63SJani Nikula intel_irq_init(dev_priv); 26462bb6b49SJani Nikula intel_display_driver_early_probe(dev_priv); 265d670c78eSJani Nikula intel_clock_gating_hooks_init(dev_priv); 26658471f63SJani Nikula 26758471f63SJani Nikula intel_detect_preproduction_hw(dev_priv); 26858471f63SJani Nikula 26958471f63SJani Nikula return 0; 27058471f63SJani Nikula 27103d2c54dSMatt Roper err_rootgt: 27258471f63SJani Nikula intel_region_ttm_device_fini(dev_priv); 27358471f63SJani Nikula err_ttm: 27458471f63SJani Nikula vlv_suspend_cleanup(dev_priv); 27558471f63SJani Nikula err_workqueues: 27658471f63SJani Nikula i915_workqueues_cleanup(dev_priv); 27758471f63SJani Nikula return ret; 27858471f63SJani Nikula } 27958471f63SJani Nikula 28058471f63SJani Nikula /** 28158471f63SJani Nikula * i915_driver_late_release - cleanup the setup done in 28258471f63SJani Nikula * i915_driver_early_probe() 28358471f63SJani Nikula * @dev_priv: device private 28458471f63SJani Nikula */ 28558471f63SJani Nikula static void i915_driver_late_release(struct drm_i915_private *dev_priv) 28658471f63SJani Nikula { 28758471f63SJani Nikula intel_irq_fini(dev_priv); 28858471f63SJani Nikula intel_power_domains_cleanup(dev_priv); 28958471f63SJani Nikula i915_gem_cleanup_early(dev_priv); 290bec68cc9STvrtko Ursulin intel_gt_driver_late_release_all(dev_priv); 29158471f63SJani Nikula intel_region_ttm_device_fini(dev_priv); 29258471f63SJani Nikula vlv_suspend_cleanup(dev_priv); 29358471f63SJani Nikula i915_workqueues_cleanup(dev_priv); 29458471f63SJani Nikula 29558471f63SJani Nikula cpu_latency_qos_remove_request(&dev_priv->sb_qos); 29658471f63SJani Nikula mutex_destroy(&dev_priv->sb_lock); 29758471f63SJani Nikula 29858471f63SJani Nikula i915_params_free(&dev_priv->params); 29958471f63SJani Nikula } 30058471f63SJani Nikula 30158471f63SJani Nikula /** 30258471f63SJani Nikula * i915_driver_mmio_probe - setup device MMIO 30358471f63SJani Nikula * @dev_priv: device private 30458471f63SJani Nikula * 30558471f63SJani Nikula * Setup minimal device state necessary for MMIO accesses later in the 30658471f63SJani Nikula * initialization sequence. The setup here should avoid any other device-wide 30758471f63SJani Nikula * side effects or exposing the driver via kernel internal or user space 30858471f63SJani Nikula * interfaces. 30958471f63SJani Nikula */ 31058471f63SJani Nikula static int i915_driver_mmio_probe(struct drm_i915_private *dev_priv) 31158471f63SJani Nikula { 312cfb0fa42SMatt Roper struct intel_gt *gt; 313cfb0fa42SMatt Roper int ret, i; 31458471f63SJani Nikula 31558471f63SJani Nikula if (i915_inject_probe_failure(dev_priv)) 31658471f63SJani Nikula return -ENODEV; 31758471f63SJani Nikula 318a13144e2SJani Nikula ret = intel_gmch_bridge_setup(dev_priv); 31958471f63SJani Nikula if (ret < 0) 32058471f63SJani Nikula return ret; 32158471f63SJani Nikula 322cfb0fa42SMatt Roper for_each_gt(gt, dev_priv, i) { 323cfb0fa42SMatt Roper ret = intel_uncore_init_mmio(gt->uncore); 324211b4dbcSDave Airlie if (ret) 325bec68cc9STvrtko Ursulin return ret; 326211b4dbcSDave Airlie 327cfb0fa42SMatt Roper ret = drmm_add_action_or_reset(&dev_priv->drm, 328cfb0fa42SMatt Roper intel_uncore_fini_mmio, 329cfb0fa42SMatt Roper gt->uncore); 330cfb0fa42SMatt Roper if (ret) 331cfb0fa42SMatt Roper return ret; 332cfb0fa42SMatt Roper } 333cfb0fa42SMatt Roper 33458471f63SJani Nikula /* Try to make sure MCHBAR is enabled before poking at it */ 335a13144e2SJani Nikula intel_gmch_bar_setup(dev_priv); 33658471f63SJani Nikula intel_device_info_runtime_init(dev_priv); 337b8eed6a4SJani Nikula intel_display_device_info_runtime_init(dev_priv); 33858471f63SJani Nikula 339cfb0fa42SMatt Roper for_each_gt(gt, dev_priv, i) { 340cfb0fa42SMatt Roper ret = intel_gt_init_mmio(gt); 34158471f63SJani Nikula if (ret) 34258471f63SJani Nikula goto err_uncore; 343cfb0fa42SMatt Roper } 34458471f63SJani Nikula 34558471f63SJani Nikula /* As early as possible, scrub existing GPU state before clobbering */ 34658471f63SJani Nikula sanitize_gpu(dev_priv); 34758471f63SJani Nikula 34858471f63SJani Nikula return 0; 34958471f63SJani Nikula 35058471f63SJani Nikula err_uncore: 351a13144e2SJani Nikula intel_gmch_bar_teardown(dev_priv); 35258471f63SJani Nikula 35358471f63SJani Nikula return ret; 35458471f63SJani Nikula } 35558471f63SJani Nikula 35658471f63SJani Nikula /** 35758471f63SJani Nikula * i915_driver_mmio_release - cleanup the setup done in i915_driver_mmio_probe() 35858471f63SJani Nikula * @dev_priv: device private 35958471f63SJani Nikula */ 36058471f63SJani Nikula static void i915_driver_mmio_release(struct drm_i915_private *dev_priv) 36158471f63SJani Nikula { 362a13144e2SJani Nikula intel_gmch_bar_teardown(dev_priv); 36358471f63SJani Nikula } 36458471f63SJani Nikula 36558471f63SJani Nikula /** 36658471f63SJani Nikula * i915_set_dma_info - set all relevant PCI dma info as configured for the 36758471f63SJani Nikula * platform 36858471f63SJani Nikula * @i915: valid i915 instance 36958471f63SJani Nikula * 37058471f63SJani Nikula * Set the dma max segment size, device and coherent masks. The dma mask set 37158471f63SJani Nikula * needs to occur before i915_ggtt_probe_hw. 37258471f63SJani Nikula * 37358471f63SJani Nikula * A couple of platforms have special needs. Address them as well. 37458471f63SJani Nikula * 37558471f63SJani Nikula */ 37658471f63SJani Nikula static int i915_set_dma_info(struct drm_i915_private *i915) 37758471f63SJani Nikula { 37858471f63SJani Nikula unsigned int mask_size = INTEL_INFO(i915)->dma_mask_size; 37958471f63SJani Nikula int ret; 38058471f63SJani Nikula 38158471f63SJani Nikula GEM_BUG_ON(!mask_size); 38258471f63SJani Nikula 38358471f63SJani Nikula /* 38458471f63SJani Nikula * We don't have a max segment size, so set it to the max so sg's 38558471f63SJani Nikula * debugging layer doesn't complain 38658471f63SJani Nikula */ 38758471f63SJani Nikula dma_set_max_seg_size(i915->drm.dev, UINT_MAX); 38858471f63SJani Nikula 38958471f63SJani Nikula ret = dma_set_mask(i915->drm.dev, DMA_BIT_MASK(mask_size)); 39058471f63SJani Nikula if (ret) 39158471f63SJani Nikula goto mask_err; 39258471f63SJani Nikula 39358471f63SJani Nikula /* overlay on gen2 is broken and can't address above 1G */ 39458471f63SJani Nikula if (GRAPHICS_VER(i915) == 2) 39558471f63SJani Nikula mask_size = 30; 39658471f63SJani Nikula 39758471f63SJani Nikula /* 39858471f63SJani Nikula * 965GM sometimes incorrectly writes to hardware status page (HWS) 39958471f63SJani Nikula * using 32bit addressing, overwriting memory if HWS is located 40058471f63SJani Nikula * above 4GB. 40158471f63SJani Nikula * 40258471f63SJani Nikula * The documentation also mentions an issue with undefined 40358471f63SJani Nikula * behaviour if any general state is accessed within a page above 4GB, 40458471f63SJani Nikula * which also needs to be handled carefully. 40558471f63SJani Nikula */ 40658471f63SJani Nikula if (IS_I965G(i915) || IS_I965GM(i915)) 40758471f63SJani Nikula mask_size = 32; 40858471f63SJani Nikula 40958471f63SJani Nikula ret = dma_set_coherent_mask(i915->drm.dev, DMA_BIT_MASK(mask_size)); 41058471f63SJani Nikula if (ret) 41158471f63SJani Nikula goto mask_err; 41258471f63SJani Nikula 41358471f63SJani Nikula return 0; 41458471f63SJani Nikula 41558471f63SJani Nikula mask_err: 41658471f63SJani Nikula drm_err(&i915->drm, "Can't set DMA mask/consistent mask (%d)\n", ret); 41758471f63SJani Nikula return ret; 41858471f63SJani Nikula } 41958471f63SJani Nikula 4206a735552SAshutosh Dixit static int i915_pcode_init(struct drm_i915_private *i915) 4216a735552SAshutosh Dixit { 4226a735552SAshutosh Dixit struct intel_gt *gt; 4236a735552SAshutosh Dixit int id, ret; 4246a735552SAshutosh Dixit 4256a735552SAshutosh Dixit for_each_gt(gt, i915, id) { 4266a735552SAshutosh Dixit ret = intel_pcode_init(gt->uncore); 4276a735552SAshutosh Dixit if (ret) { 428039adf39SJohn Harrison gt_err(gt, "intel_pcode_init failed %d\n", ret); 4296a735552SAshutosh Dixit return ret; 4306a735552SAshutosh Dixit } 4316a735552SAshutosh Dixit } 4326a735552SAshutosh Dixit 4336a735552SAshutosh Dixit return 0; 4346a735552SAshutosh Dixit } 4356a735552SAshutosh Dixit 43658471f63SJani Nikula /** 43758471f63SJani Nikula * i915_driver_hw_probe - setup state requiring device access 43858471f63SJani Nikula * @dev_priv: device private 43958471f63SJani Nikula * 44058471f63SJani Nikula * Setup state that requires accessing the device, but doesn't require 44158471f63SJani Nikula * exposing the driver via kernel internal or userspace interfaces. 44258471f63SJani Nikula */ 44358471f63SJani Nikula static int i915_driver_hw_probe(struct drm_i915_private *dev_priv) 44458471f63SJani Nikula { 44558471f63SJani Nikula struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev); 44658471f63SJani Nikula int ret; 44758471f63SJani Nikula 44858471f63SJani Nikula if (i915_inject_probe_failure(dev_priv)) 44958471f63SJani Nikula return -ENODEV; 45058471f63SJani Nikula 45158471f63SJani Nikula if (HAS_PPGTT(dev_priv)) { 45258471f63SJani Nikula if (intel_vgpu_active(dev_priv) && 45358471f63SJani Nikula !intel_vgpu_has_full_ppgtt(dev_priv)) { 454*94a438a7SJani Nikula drm_err(&dev_priv->drm, 45558471f63SJani Nikula "incompatible vGPU found, support for isolated ppGTT required\n"); 45658471f63SJani Nikula return -ENXIO; 45758471f63SJani Nikula } 45858471f63SJani Nikula } 45958471f63SJani Nikula 46058471f63SJani Nikula if (HAS_EXECLISTS(dev_priv)) { 46158471f63SJani Nikula /* 46258471f63SJani Nikula * Older GVT emulation depends upon intercepting CSB mmio, 46358471f63SJani Nikula * which we no longer use, preferring to use the HWSP cache 46458471f63SJani Nikula * instead. 46558471f63SJani Nikula */ 46658471f63SJani Nikula if (intel_vgpu_active(dev_priv) && 46758471f63SJani Nikula !intel_vgpu_has_hwsp_emulation(dev_priv)) { 468*94a438a7SJani Nikula drm_err(&dev_priv->drm, 46958471f63SJani Nikula "old vGPU host found, support for HWSP emulation required\n"); 47058471f63SJani Nikula return -ENXIO; 47158471f63SJani Nikula } 47258471f63SJani Nikula } 47358471f63SJani Nikula 47458471f63SJani Nikula /* needs to be done before ggtt probe */ 47558471f63SJani Nikula intel_dram_edram_detect(dev_priv); 47658471f63SJani Nikula 47758471f63SJani Nikula ret = i915_set_dma_info(dev_priv); 47858471f63SJani Nikula if (ret) 47958471f63SJani Nikula return ret; 48058471f63SJani Nikula 481772a5803SUmesh Nerlige Ramappa ret = i915_perf_init(dev_priv); 482772a5803SUmesh Nerlige Ramappa if (ret) 483772a5803SUmesh Nerlige Ramappa return ret; 48458471f63SJani Nikula 48558471f63SJani Nikula ret = i915_ggtt_probe_hw(dev_priv); 48658471f63SJani Nikula if (ret) 48758471f63SJani Nikula goto err_perf; 48858471f63SJani Nikula 48958471f63SJani Nikula ret = drm_aperture_remove_conflicting_pci_framebuffers(pdev, dev_priv->drm.driver); 49058471f63SJani Nikula if (ret) 49158471f63SJani Nikula goto err_ggtt; 49258471f63SJani Nikula 49358471f63SJani Nikula ret = i915_ggtt_init_hw(dev_priv); 49458471f63SJani Nikula if (ret) 49558471f63SJani Nikula goto err_ggtt; 49658471f63SJani Nikula 497957565a4SMatthew Auld /* 498957565a4SMatthew Auld * Make sure we probe lmem before we probe stolen-lmem. The BAR size 499957565a4SMatthew Auld * might be different due to bar resizing. 500957565a4SMatthew Auld */ 501957565a4SMatthew Auld ret = intel_gt_tiles_init(dev_priv); 50258471f63SJani Nikula if (ret) 50358471f63SJani Nikula goto err_ggtt; 50458471f63SJani Nikula 505957565a4SMatthew Auld ret = intel_memory_regions_hw_probe(dev_priv); 50658471f63SJani Nikula if (ret) 507957565a4SMatthew Auld goto err_ggtt; 50858471f63SJani Nikula 50958471f63SJani Nikula ret = i915_ggtt_enable_hw(dev_priv); 51058471f63SJani Nikula if (ret) { 51158471f63SJani Nikula drm_err(&dev_priv->drm, "failed to enable GGTT\n"); 51258471f63SJani Nikula goto err_mem_regions; 51358471f63SJani Nikula } 51458471f63SJani Nikula 51558471f63SJani Nikula pci_set_master(pdev); 51658471f63SJani Nikula 51758471f63SJani Nikula /* On the 945G/GM, the chipset reports the MSI capability on the 51858471f63SJani Nikula * integrated graphics even though the support isn't actually there 51958471f63SJani Nikula * according to the published specs. It doesn't appear to function 52058471f63SJani Nikula * correctly in testing on 945G. 52158471f63SJani Nikula * This may be a side effect of MSI having been made available for PEG 52258471f63SJani Nikula * and the registers being closely associated. 52358471f63SJani Nikula * 52458471f63SJani Nikula * According to chipset errata, on the 965GM, MSI interrupts may 52558471f63SJani Nikula * be lost or delayed, and was defeatured. MSI interrupts seem to 52658471f63SJani Nikula * get lost on g4x as well, and interrupt delivery seems to stay 52758471f63SJani Nikula * properly dead afterwards. So we'll just disable them for all 52858471f63SJani Nikula * pre-gen5 chipsets. 52958471f63SJani Nikula * 53058471f63SJani Nikula * dp aux and gmbus irq on gen4 seems to be able to generate legacy 53158471f63SJani Nikula * interrupts even when in MSI mode. This results in spurious 53258471f63SJani Nikula * interrupt warnings if the legacy irq no. is shared with another 53358471f63SJani Nikula * device. The kernel then disables that interrupt source and so 53458471f63SJani Nikula * prevents the other device from working properly. 53558471f63SJani Nikula */ 53658471f63SJani Nikula if (GRAPHICS_VER(dev_priv) >= 5) { 53758471f63SJani Nikula if (pci_enable_msi(pdev) < 0) 53858471f63SJani Nikula drm_dbg(&dev_priv->drm, "can't enable MSI"); 53958471f63SJani Nikula } 54058471f63SJani Nikula 54158471f63SJani Nikula ret = intel_gvt_init(dev_priv); 54258471f63SJani Nikula if (ret) 54358471f63SJani Nikula goto err_msi; 54458471f63SJani Nikula 54558471f63SJani Nikula intel_opregion_setup(dev_priv); 54658471f63SJani Nikula 5476a735552SAshutosh Dixit ret = i915_pcode_init(dev_priv); 54858471f63SJani Nikula if (ret) 5493e226e4aSImre Deak goto err_opregion; 55058471f63SJani Nikula 55158471f63SJani Nikula /* 55258471f63SJani Nikula * Fill the dram structure to get the system dram info. This will be 55358471f63SJani Nikula * used for memory latency calculation. 55458471f63SJani Nikula */ 55558471f63SJani Nikula intel_dram_detect(dev_priv); 55658471f63SJani Nikula 55758471f63SJani Nikula intel_bw_init_hw(dev_priv); 55858471f63SJani Nikula 55958471f63SJani Nikula return 0; 56058471f63SJani Nikula 5613e226e4aSImre Deak err_opregion: 5623e226e4aSImre Deak intel_opregion_cleanup(dev_priv); 56358471f63SJani Nikula err_msi: 56458471f63SJani Nikula if (pdev->msi_enabled) 56558471f63SJani Nikula pci_disable_msi(pdev); 56658471f63SJani Nikula err_mem_regions: 56758471f63SJani Nikula intel_memory_regions_driver_release(dev_priv); 56858471f63SJani Nikula err_ggtt: 56958471f63SJani Nikula i915_ggtt_driver_release(dev_priv); 57058471f63SJani Nikula i915_gem_drain_freed_objects(dev_priv); 57158471f63SJani Nikula i915_ggtt_driver_late_release(dev_priv); 57258471f63SJani Nikula err_perf: 57358471f63SJani Nikula i915_perf_fini(dev_priv); 57458471f63SJani Nikula return ret; 57558471f63SJani Nikula } 57658471f63SJani Nikula 57758471f63SJani Nikula /** 57858471f63SJani Nikula * i915_driver_hw_remove - cleanup the setup done in i915_driver_hw_probe() 57958471f63SJani Nikula * @dev_priv: device private 58058471f63SJani Nikula */ 58158471f63SJani Nikula static void i915_driver_hw_remove(struct drm_i915_private *dev_priv) 58258471f63SJani Nikula { 58358471f63SJani Nikula struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev); 58458471f63SJani Nikula 58558471f63SJani Nikula i915_perf_fini(dev_priv); 58658471f63SJani Nikula 5873e226e4aSImre Deak intel_opregion_cleanup(dev_priv); 5883e226e4aSImre Deak 58958471f63SJani Nikula if (pdev->msi_enabled) 59058471f63SJani Nikula pci_disable_msi(pdev); 59158471f63SJani Nikula } 59258471f63SJani Nikula 59358471f63SJani Nikula /** 59458471f63SJani Nikula * i915_driver_register - register the driver with the rest of the system 59558471f63SJani Nikula * @dev_priv: device private 59658471f63SJani Nikula * 59758471f63SJani Nikula * Perform any steps necessary to make the driver available via kernel 59858471f63SJani Nikula * internal or userspace interfaces. 59958471f63SJani Nikula */ 60058471f63SJani Nikula static void i915_driver_register(struct drm_i915_private *dev_priv) 60158471f63SJani Nikula { 6021c66a12aSMatt Roper struct intel_gt *gt; 6031c66a12aSMatt Roper unsigned int i; 60458471f63SJani Nikula 60558471f63SJani Nikula i915_gem_driver_register(dev_priv); 60658471f63SJani Nikula i915_pmu_register(dev_priv); 60758471f63SJani Nikula 60858471f63SJani Nikula intel_vgpu_register(dev_priv); 60958471f63SJani Nikula 61058471f63SJani Nikula /* Reveal our presence to userspace */ 6113703060dSAndrzej Hajda if (drm_dev_register(&dev_priv->drm, 0)) { 61258471f63SJani Nikula drm_err(&dev_priv->drm, 61358471f63SJani Nikula "Failed to register driver for userspace access!\n"); 61458471f63SJani Nikula return; 61558471f63SJani Nikula } 61658471f63SJani Nikula 61758471f63SJani Nikula i915_debugfs_register(dev_priv); 61858471f63SJani Nikula i915_setup_sysfs(dev_priv); 61958471f63SJani Nikula 62058471f63SJani Nikula /* Depends on sysfs having been initialized */ 62158471f63SJani Nikula i915_perf_register(dev_priv); 62258471f63SJani Nikula 6231c66a12aSMatt Roper for_each_gt(gt, dev_priv, i) 6241c66a12aSMatt Roper intel_gt_driver_register(gt); 62558471f63SJani Nikula 626f67986b0SAlan Previn intel_pxp_debugfs_register(dev_priv->pxp); 627f67986b0SAlan Previn 628b3b088e2SDale B Stimson i915_hwmon_register(dev_priv); 629b3b088e2SDale B Stimson 63058471f63SJani Nikula intel_display_driver_register(dev_priv); 63158471f63SJani Nikula 63258471f63SJani Nikula intel_power_domains_enable(dev_priv); 63358471f63SJani Nikula intel_runtime_pm_enable(&dev_priv->runtime_pm); 63458471f63SJani Nikula 63558471f63SJani Nikula intel_register_dsm_handler(); 63658471f63SJani Nikula 63758471f63SJani Nikula if (i915_switcheroo_register(dev_priv)) 63858471f63SJani Nikula drm_err(&dev_priv->drm, "Failed to register vga switcheroo!\n"); 63958471f63SJani Nikula } 64058471f63SJani Nikula 64158471f63SJani Nikula /** 64258471f63SJani Nikula * i915_driver_unregister - cleanup the registration done in i915_driver_regiser() 64358471f63SJani Nikula * @dev_priv: device private 64458471f63SJani Nikula */ 64558471f63SJani Nikula static void i915_driver_unregister(struct drm_i915_private *dev_priv) 64658471f63SJani Nikula { 6471c66a12aSMatt Roper struct intel_gt *gt; 6481c66a12aSMatt Roper unsigned int i; 6491c66a12aSMatt Roper 65058471f63SJani Nikula i915_switcheroo_unregister(dev_priv); 65158471f63SJani Nikula 65258471f63SJani Nikula intel_unregister_dsm_handler(); 65358471f63SJani Nikula 65458471f63SJani Nikula intel_runtime_pm_disable(&dev_priv->runtime_pm); 65558471f63SJani Nikula intel_power_domains_disable(dev_priv); 65658471f63SJani Nikula 65758471f63SJani Nikula intel_display_driver_unregister(dev_priv); 65858471f63SJani Nikula 659f67986b0SAlan Previn intel_pxp_fini(dev_priv); 660f67986b0SAlan Previn 6611c66a12aSMatt Roper for_each_gt(gt, dev_priv, i) 6621c66a12aSMatt Roper intel_gt_driver_unregister(gt); 66358471f63SJani Nikula 664b3b088e2SDale B Stimson i915_hwmon_unregister(dev_priv); 665b3b088e2SDale B Stimson 66658471f63SJani Nikula i915_perf_unregister(dev_priv); 66758471f63SJani Nikula i915_pmu_unregister(dev_priv); 66858471f63SJani Nikula 66958471f63SJani Nikula i915_teardown_sysfs(dev_priv); 67058471f63SJani Nikula drm_dev_unplug(&dev_priv->drm); 67158471f63SJani Nikula 67258471f63SJani Nikula i915_gem_driver_unregister(dev_priv); 67358471f63SJani Nikula } 67458471f63SJani Nikula 675211b4dbcSDave Airlie void 676211b4dbcSDave Airlie i915_print_iommu_status(struct drm_i915_private *i915, struct drm_printer *p) 677211b4dbcSDave Airlie { 678ff9fbe7cSLucas De Marchi drm_printf(p, "iommu: %s\n", 679a7f46d5bSTvrtko Ursulin str_enabled_disabled(i915_vtd_active(i915))); 680211b4dbcSDave Airlie } 681211b4dbcSDave Airlie 68258471f63SJani Nikula static void i915_welcome_messages(struct drm_i915_private *dev_priv) 68358471f63SJani Nikula { 68458471f63SJani Nikula if (drm_debug_enabled(DRM_UT_DRIVER)) { 685d50892a9SJani Nikula struct drm_printer p = drm_dbg_printer(&dev_priv->drm, DRM_UT_DRIVER, 686d50892a9SJani Nikula "device info:"); 6871c66a12aSMatt Roper struct intel_gt *gt; 6881c66a12aSMatt Roper unsigned int i; 68958471f63SJani Nikula 69058471f63SJani Nikula drm_printf(&p, "pciid=0x%04x rev=0x%02x platform=%s (subplatform=0x%x) gen=%i\n", 69158471f63SJani Nikula INTEL_DEVID(dev_priv), 69258471f63SJani Nikula INTEL_REVID(dev_priv), 69358471f63SJani Nikula intel_platform_name(INTEL_INFO(dev_priv)->platform), 69458471f63SJani Nikula intel_subplatform(RUNTIME_INFO(dev_priv), 69558471f63SJani Nikula INTEL_INFO(dev_priv)->platform), 69658471f63SJani Nikula GRAPHICS_VER(dev_priv)); 69758471f63SJani Nikula 698c7d3c844SJani Nikula intel_device_info_print(INTEL_INFO(dev_priv), 699c7d3c844SJani Nikula RUNTIME_INFO(dev_priv), &p); 700211b4dbcSDave Airlie i915_print_iommu_status(dev_priv, &p); 7011c66a12aSMatt Roper for_each_gt(gt, dev_priv, i) 7021c66a12aSMatt Roper intel_gt_info_print(>->info, &p); 70358471f63SJani Nikula } 70458471f63SJani Nikula 70558471f63SJani Nikula if (IS_ENABLED(CONFIG_DRM_I915_DEBUG)) 70658471f63SJani Nikula drm_info(&dev_priv->drm, "DRM_I915_DEBUG enabled\n"); 70758471f63SJani Nikula if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM)) 70858471f63SJani Nikula drm_info(&dev_priv->drm, "DRM_I915_DEBUG_GEM enabled\n"); 70958471f63SJani Nikula if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)) 71058471f63SJani Nikula drm_info(&dev_priv->drm, 71158471f63SJani Nikula "DRM_I915_DEBUG_RUNTIME_PM enabled\n"); 71258471f63SJani Nikula } 71358471f63SJani Nikula 71458471f63SJani Nikula static struct drm_i915_private * 71558471f63SJani Nikula i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent) 71658471f63SJani Nikula { 71758471f63SJani Nikula const struct intel_device_info *match_info = 71858471f63SJani Nikula (struct intel_device_info *)ent->driver_data; 71958471f63SJani Nikula struct drm_i915_private *i915; 72058471f63SJani Nikula 7214588d7ebSJani Nikula i915 = devm_drm_dev_alloc(&pdev->dev, &i915_drm_driver, 72258471f63SJani Nikula struct drm_i915_private, drm); 72358471f63SJani Nikula if (IS_ERR(i915)) 72458471f63SJani Nikula return i915; 72558471f63SJani Nikula 72658471f63SJani Nikula pci_set_drvdata(pdev, i915); 72758471f63SJani Nikula 72858471f63SJani Nikula /* Device parameters start as a copy of module parameters. */ 72958471f63SJani Nikula i915_params_copy(&i915->params, &i915_modparams); 73058471f63SJani Nikula 731446a20c9SJani Nikula /* Set up device info and initial runtime info. */ 732446a20c9SJani Nikula intel_device_info_driver_create(i915, pdev->device, match_info); 73358471f63SJani Nikula 73493caca6aSJani Nikula intel_display_device_probe(i915); 73593caca6aSJani Nikula 73658471f63SJani Nikula return i915; 73758471f63SJani Nikula } 73858471f63SJani Nikula 73958471f63SJani Nikula /** 74058471f63SJani Nikula * i915_driver_probe - setup chip and create an initial config 74158471f63SJani Nikula * @pdev: PCI device 74258471f63SJani Nikula * @ent: matching PCI ID entry 74358471f63SJani Nikula * 74458471f63SJani Nikula * The driver probe routine has to do several things: 74586a1758dSJani Nikula * - drive output discovery via intel_display_driver_probe() 74658471f63SJani Nikula * - initialize the memory manager 74758471f63SJani Nikula * - allocate initial config memory 74858471f63SJani Nikula * - setup the DRM framebuffer with the allocated memory 74958471f63SJani Nikula */ 75058471f63SJani Nikula int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent) 75158471f63SJani Nikula { 75258471f63SJani Nikula struct drm_i915_private *i915; 75358471f63SJani Nikula int ret; 75458471f63SJani Nikula 75558471f63SJani Nikula ret = pci_enable_device(pdev); 75612e6f6dcSMatt Roper if (ret) { 75712e6f6dcSMatt Roper pr_err("Failed to enable graphics device: %pe\n", ERR_PTR(ret)); 75812e6f6dcSMatt Roper return ret; 75912e6f6dcSMatt Roper } 76012e6f6dcSMatt Roper 76112e6f6dcSMatt Roper i915 = i915_driver_create(pdev, ent); 76212e6f6dcSMatt Roper if (IS_ERR(i915)) { 763718551bbSMatt Roper pci_disable_device(pdev); 764718551bbSMatt Roper return PTR_ERR(i915); 76512e6f6dcSMatt Roper } 76658471f63SJani Nikula 76758471f63SJani Nikula ret = i915_driver_early_probe(i915); 76858471f63SJani Nikula if (ret < 0) 76958471f63SJani Nikula goto out_pci_disable; 77058471f63SJani Nikula 77158471f63SJani Nikula disable_rpm_wakeref_asserts(&i915->runtime_pm); 77258471f63SJani Nikula 77358471f63SJani Nikula intel_vgpu_detect(i915); 77458471f63SJani Nikula 775bec68cc9STvrtko Ursulin ret = intel_gt_probe_all(i915); 77658471f63SJani Nikula if (ret < 0) 77758471f63SJani Nikula goto out_runtime_pm_put; 77858471f63SJani Nikula 779bec68cc9STvrtko Ursulin ret = i915_driver_mmio_probe(i915); 780bec68cc9STvrtko Ursulin if (ret < 0) 7810561794bSAndrzej Hajda goto out_runtime_pm_put; 782bec68cc9STvrtko Ursulin 78358471f63SJani Nikula ret = i915_driver_hw_probe(i915); 78458471f63SJani Nikula if (ret < 0) 78558471f63SJani Nikula goto out_cleanup_mmio; 78658471f63SJani Nikula 78786a1758dSJani Nikula ret = intel_display_driver_probe_noirq(i915); 78858471f63SJani Nikula if (ret < 0) 78958471f63SJani Nikula goto out_cleanup_hw; 79058471f63SJani Nikula 79158471f63SJani Nikula ret = intel_irq_install(i915); 79258471f63SJani Nikula if (ret) 79358471f63SJani Nikula goto out_cleanup_modeset; 79458471f63SJani Nikula 79586a1758dSJani Nikula ret = intel_display_driver_probe_nogem(i915); 79658471f63SJani Nikula if (ret) 79758471f63SJani Nikula goto out_cleanup_irq; 79858471f63SJani Nikula 79958471f63SJani Nikula ret = i915_gem_init(i915); 80058471f63SJani Nikula if (ret) 80158471f63SJani Nikula goto out_cleanup_modeset2; 80258471f63SJani Nikula 803698e19daSZhanjun Dong ret = intel_pxp_init(i915); 804d392e1b9SJosé Roberto de Souza if (ret && ret != -ENODEV) 805698e19daSZhanjun Dong drm_dbg(&i915->drm, "pxp init failed with %d\n", ret); 806f67986b0SAlan Previn 80786a1758dSJani Nikula ret = intel_display_driver_probe(i915); 80858471f63SJani Nikula if (ret) 80958471f63SJani Nikula goto out_cleanup_gem; 81058471f63SJani Nikula 81158471f63SJani Nikula i915_driver_register(i915); 81258471f63SJani Nikula 81358471f63SJani Nikula enable_rpm_wakeref_asserts(&i915->runtime_pm); 81458471f63SJani Nikula 81558471f63SJani Nikula i915_welcome_messages(i915); 81658471f63SJani Nikula 81758471f63SJani Nikula i915->do_release = true; 81858471f63SJani Nikula 81958471f63SJani Nikula return 0; 82058471f63SJani Nikula 82158471f63SJani Nikula out_cleanup_gem: 82258471f63SJani Nikula i915_gem_suspend(i915); 82358471f63SJani Nikula i915_gem_driver_remove(i915); 82458471f63SJani Nikula i915_gem_driver_release(i915); 82558471f63SJani Nikula out_cleanup_modeset2: 82658471f63SJani Nikula /* FIXME clean up the error path */ 82786a1758dSJani Nikula intel_display_driver_remove(i915); 82858471f63SJani Nikula intel_irq_uninstall(i915); 82986a1758dSJani Nikula intel_display_driver_remove_noirq(i915); 83058471f63SJani Nikula goto out_cleanup_modeset; 83158471f63SJani Nikula out_cleanup_irq: 83258471f63SJani Nikula intel_irq_uninstall(i915); 83358471f63SJani Nikula out_cleanup_modeset: 83486a1758dSJani Nikula intel_display_driver_remove_nogem(i915); 83558471f63SJani Nikula out_cleanup_hw: 83658471f63SJani Nikula i915_driver_hw_remove(i915); 83758471f63SJani Nikula intel_memory_regions_driver_release(i915); 83858471f63SJani Nikula i915_ggtt_driver_release(i915); 83958471f63SJani Nikula i915_gem_drain_freed_objects(i915); 84058471f63SJani Nikula i915_ggtt_driver_late_release(i915); 84158471f63SJani Nikula out_cleanup_mmio: 84258471f63SJani Nikula i915_driver_mmio_release(i915); 84358471f63SJani Nikula out_runtime_pm_put: 84458471f63SJani Nikula enable_rpm_wakeref_asserts(&i915->runtime_pm); 84558471f63SJani Nikula i915_driver_late_release(i915); 84658471f63SJani Nikula out_pci_disable: 84758471f63SJani Nikula pci_disable_device(pdev); 84858471f63SJani Nikula i915_probe_error(i915, "Device initialization failed (%d)\n", ret); 84958471f63SJani Nikula return ret; 85058471f63SJani Nikula } 85158471f63SJani Nikula 85258471f63SJani Nikula void i915_driver_remove(struct drm_i915_private *i915) 85358471f63SJani Nikula { 8549aa32034SMitul Golani intel_wakeref_t wakeref; 8559aa32034SMitul Golani 8569aa32034SMitul Golani wakeref = intel_runtime_pm_get(&i915->runtime_pm); 85758471f63SJani Nikula 85858471f63SJani Nikula i915_driver_unregister(i915); 85958471f63SJani Nikula 86058471f63SJani Nikula /* Flush any external code that still may be under the RCU lock */ 86158471f63SJani Nikula synchronize_rcu(); 86258471f63SJani Nikula 86358471f63SJani Nikula i915_gem_suspend(i915); 86458471f63SJani Nikula 86558471f63SJani Nikula intel_gvt_driver_remove(i915); 86658471f63SJani Nikula 86786a1758dSJani Nikula intel_display_driver_remove(i915); 86858471f63SJani Nikula 86958471f63SJani Nikula intel_irq_uninstall(i915); 87058471f63SJani Nikula 87186a1758dSJani Nikula intel_display_driver_remove_noirq(i915); 87258471f63SJani Nikula 87358471f63SJani Nikula i915_reset_error_state(i915); 87458471f63SJani Nikula i915_gem_driver_remove(i915); 87558471f63SJani Nikula 87686a1758dSJani Nikula intel_display_driver_remove_nogem(i915); 87758471f63SJani Nikula 87858471f63SJani Nikula i915_driver_hw_remove(i915); 87958471f63SJani Nikula 8809aa32034SMitul Golani intel_runtime_pm_put(&i915->runtime_pm, wakeref); 88158471f63SJani Nikula } 88258471f63SJani Nikula 88358471f63SJani Nikula static void i915_driver_release(struct drm_device *dev) 88458471f63SJani Nikula { 88558471f63SJani Nikula struct drm_i915_private *dev_priv = to_i915(dev); 88658471f63SJani Nikula struct intel_runtime_pm *rpm = &dev_priv->runtime_pm; 8879aa32034SMitul Golani intel_wakeref_t wakeref; 88858471f63SJani Nikula 88958471f63SJani Nikula if (!dev_priv->do_release) 89058471f63SJani Nikula return; 89158471f63SJani Nikula 8929aa32034SMitul Golani wakeref = intel_runtime_pm_get(rpm); 89358471f63SJani Nikula 89458471f63SJani Nikula i915_gem_driver_release(dev_priv); 89558471f63SJani Nikula 89658471f63SJani Nikula intel_memory_regions_driver_release(dev_priv); 89758471f63SJani Nikula i915_ggtt_driver_release(dev_priv); 89858471f63SJani Nikula i915_gem_drain_freed_objects(dev_priv); 89958471f63SJani Nikula i915_ggtt_driver_late_release(dev_priv); 90058471f63SJani Nikula 90158471f63SJani Nikula i915_driver_mmio_release(dev_priv); 90258471f63SJani Nikula 9039aa32034SMitul Golani intel_runtime_pm_put(rpm, wakeref); 9049aa32034SMitul Golani 90558471f63SJani Nikula intel_runtime_pm_driver_release(rpm); 90658471f63SJani Nikula 90758471f63SJani Nikula i915_driver_late_release(dev_priv); 9088015bee0SJouni Högander 9098015bee0SJouni Högander intel_display_device_remove(dev_priv); 91058471f63SJani Nikula } 91158471f63SJani Nikula 91258471f63SJani Nikula static int i915_driver_open(struct drm_device *dev, struct drm_file *file) 91358471f63SJani Nikula { 91458471f63SJani Nikula struct drm_i915_private *i915 = to_i915(dev); 91558471f63SJani Nikula int ret; 91658471f63SJani Nikula 91758471f63SJani Nikula ret = i915_gem_open(i915, file); 91858471f63SJani Nikula if (ret) 91958471f63SJani Nikula return ret; 92058471f63SJani Nikula 92158471f63SJani Nikula return 0; 92258471f63SJani Nikula } 92358471f63SJani Nikula 92458471f63SJani Nikula static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file) 92558471f63SJani Nikula { 92658471f63SJani Nikula struct drm_i915_file_private *file_priv = file->driver_priv; 92758471f63SJani Nikula 92858471f63SJani Nikula i915_gem_context_close(file); 9295f0d4d14STvrtko Ursulin i915_drm_client_put(file_priv->client); 93058471f63SJani Nikula 93158471f63SJani Nikula kfree_rcu(file_priv, rcu); 93258471f63SJani Nikula 93358471f63SJani Nikula /* Catch up with all the deferred frees from "this" client */ 93458471f63SJani Nikula i915_gem_flush_free_objects(to_i915(dev)); 93558471f63SJani Nikula } 93658471f63SJani Nikula 93758471f63SJani Nikula void i915_driver_shutdown(struct drm_i915_private *i915) 93858471f63SJani Nikula { 93958471f63SJani Nikula disable_rpm_wakeref_asserts(&i915->runtime_pm); 94058471f63SJani Nikula intel_runtime_pm_disable(&i915->runtime_pm); 94158471f63SJani Nikula intel_power_domains_disable(i915); 94258471f63SJani Nikula 943f4ed123aSImre Deak intel_fbdev_set_suspend(&i915->drm, FBINFO_STATE_SUSPENDED, true); 94458471f63SJani Nikula if (HAS_DISPLAY(i915)) { 94558471f63SJani Nikula drm_kms_helper_poll_disable(&i915->drm); 946bd738d85SImre Deak intel_display_driver_disable_user_access(i915); 94758471f63SJani Nikula 94858471f63SJani Nikula drm_atomic_helper_shutdown(&i915->drm); 94958471f63SJani Nikula } 95058471f63SJani Nikula 95158471f63SJani Nikula intel_dp_mst_suspend(i915); 95258471f63SJani Nikula 95358471f63SJani Nikula intel_runtime_pm_disable_interrupts(i915); 95458471f63SJani Nikula intel_hpd_cancel_work(i915); 95558471f63SJani Nikula 956bd738d85SImre Deak if (HAS_DISPLAY(i915)) 957bd738d85SImre Deak intel_display_driver_suspend_access(i915); 958bd738d85SImre Deak 959b2c42f9dSImre Deak intel_encoder_suspend_all(&i915->display); 960b2c42f9dSImre Deak intel_encoder_shutdown_all(&i915->display); 96158471f63SJani Nikula 962ac7215c4SJani Nikula intel_dmc_suspend(i915); 96358471f63SJani Nikula 964421f5410SJosé Roberto de Souza i915_gem_suspend(i915); 965421f5410SJosé Roberto de Souza 96658471f63SJani Nikula /* 96758471f63SJani Nikula * The only requirement is to reboot with display DC states disabled, 96858471f63SJani Nikula * for now leaving all display power wells in the INIT power domain 96958471f63SJani Nikula * enabled. 97058471f63SJani Nikula * 97158471f63SJani Nikula * TODO: 97258471f63SJani Nikula * - unify the pci_driver::shutdown sequence here with the 97358471f63SJani Nikula * pci_driver.driver.pm.poweroff,poweroff_late sequence. 97458471f63SJani Nikula * - unify the driver remove and system/runtime suspend sequences with 97558471f63SJani Nikula * the above unified shutdown/poweroff sequence. 97658471f63SJani Nikula */ 97758471f63SJani Nikula intel_power_domains_driver_remove(i915); 97858471f63SJani Nikula enable_rpm_wakeref_asserts(&i915->runtime_pm); 97958471f63SJani Nikula 980b49e894cSAndrzej Hajda intel_runtime_pm_driver_last_release(&i915->runtime_pm); 98158471f63SJani Nikula } 98258471f63SJani Nikula 98358471f63SJani Nikula static bool suspend_to_idle(struct drm_i915_private *dev_priv) 98458471f63SJani Nikula { 98558471f63SJani Nikula #if IS_ENABLED(CONFIG_ACPI_SLEEP) 98658471f63SJani Nikula if (acpi_target_system_state() < ACPI_STATE_S3) 98758471f63SJani Nikula return true; 98858471f63SJani Nikula #endif 98958471f63SJani Nikula return false; 99058471f63SJani Nikula } 99158471f63SJani Nikula 99224efe424SAlan Previn static void i915_drm_complete(struct drm_device *dev) 99324efe424SAlan Previn { 99424efe424SAlan Previn struct drm_i915_private *i915 = to_i915(dev); 99524efe424SAlan Previn 99624efe424SAlan Previn intel_pxp_resume_complete(i915->pxp); 99724efe424SAlan Previn } 99824efe424SAlan Previn 99958471f63SJani Nikula static int i915_drm_prepare(struct drm_device *dev) 100058471f63SJani Nikula { 100158471f63SJani Nikula struct drm_i915_private *i915 = to_i915(dev); 100258471f63SJani Nikula 1003f67986b0SAlan Previn intel_pxp_suspend_prepare(i915->pxp); 1004f67986b0SAlan Previn 100558471f63SJani Nikula /* 1006cde4bd87SJani Nikula * NB intel_display_driver_suspend() may issue new requests after we've 100758471f63SJani Nikula * ostensibly marked the GPU as ready-to-sleep here. We need to 100858471f63SJani Nikula * split out that work and pull it forward so that after point, 100958471f63SJani Nikula * the GPU is not woken again. 101058471f63SJani Nikula */ 101158471f63SJani Nikula return i915_gem_backup_suspend(i915); 101258471f63SJani Nikula } 101358471f63SJani Nikula 101458471f63SJani Nikula static int i915_drm_suspend(struct drm_device *dev) 101558471f63SJani Nikula { 101658471f63SJani Nikula struct drm_i915_private *dev_priv = to_i915(dev); 101758471f63SJani Nikula struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev); 101858471f63SJani Nikula pci_power_t opregion_target_state; 101958471f63SJani Nikula 102058471f63SJani Nikula disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 102158471f63SJani Nikula 102258471f63SJani Nikula /* We do a lot of poking in a lot of registers, make sure they work 102358471f63SJani Nikula * properly. */ 102458471f63SJani Nikula intel_power_domains_disable(dev_priv); 10251ef28d86SImre Deak intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true); 1026bd738d85SImre Deak if (HAS_DISPLAY(dev_priv)) { 102758471f63SJani Nikula drm_kms_helper_poll_disable(dev); 1028bd738d85SImre Deak intel_display_driver_disable_user_access(dev_priv); 1029bd738d85SImre Deak } 103058471f63SJani Nikula 103158471f63SJani Nikula pci_save_state(pdev); 103258471f63SJani Nikula 1033cde4bd87SJani Nikula intel_display_driver_suspend(dev_priv); 103458471f63SJani Nikula 103558471f63SJani Nikula intel_dp_mst_suspend(dev_priv); 103658471f63SJani Nikula 103758471f63SJani Nikula intel_runtime_pm_disable_interrupts(dev_priv); 103858471f63SJani Nikula intel_hpd_cancel_work(dev_priv); 103958471f63SJani Nikula 1040bd738d85SImre Deak if (HAS_DISPLAY(dev_priv)) 1041bd738d85SImre Deak intel_display_driver_suspend_access(dev_priv); 1042bd738d85SImre Deak 1043b2c42f9dSImre Deak intel_encoder_suspend_all(&dev_priv->display); 104458471f63SJani Nikula 104558471f63SJani Nikula /* Must be called before GGTT is suspended. */ 104658471f63SJani Nikula intel_dpt_suspend(dev_priv); 1047647bfd26STvrtko Ursulin i915_ggtt_suspend(to_gt(dev_priv)->ggtt); 104858471f63SJani Nikula 104958471f63SJani Nikula i915_save_display(dev_priv); 105058471f63SJani Nikula 105158471f63SJani Nikula opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold; 105258471f63SJani Nikula intel_opregion_suspend(dev_priv, opregion_target_state); 105358471f63SJani Nikula 105458471f63SJani Nikula dev_priv->suspend_count++; 105558471f63SJani Nikula 1056ac7215c4SJani Nikula intel_dmc_suspend(dev_priv); 105758471f63SJani Nikula 105858471f63SJani Nikula enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 105958471f63SJani Nikula 106087a7d535SJosé Roberto de Souza i915_gem_drain_freed_objects(dev_priv); 106187a7d535SJosé Roberto de Souza 106258471f63SJani Nikula return 0; 106358471f63SJani Nikula } 106458471f63SJani Nikula 106558471f63SJani Nikula static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation) 106658471f63SJani Nikula { 106758471f63SJani Nikula struct drm_i915_private *dev_priv = to_i915(dev); 106858471f63SJani Nikula struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev); 106958471f63SJani Nikula struct intel_runtime_pm *rpm = &dev_priv->runtime_pm; 10701c66a12aSMatt Roper struct intel_gt *gt; 10711c66a12aSMatt Roper int ret, i; 1072c7b5abd3SMaarten Lankhorst bool s2idle = !hibernation && suspend_to_idle(dev_priv); 107358471f63SJani Nikula 107458471f63SJani Nikula disable_rpm_wakeref_asserts(rpm); 107558471f63SJani Nikula 1076f67986b0SAlan Previn intel_pxp_suspend(dev_priv->pxp); 1077f67986b0SAlan Previn 107858471f63SJani Nikula i915_gem_suspend_late(dev_priv); 107958471f63SJani Nikula 10801c66a12aSMatt Roper for_each_gt(gt, dev_priv, i) 10811c66a12aSMatt Roper intel_uncore_suspend(gt->uncore); 108258471f63SJani Nikula 1083c7b5abd3SMaarten Lankhorst intel_power_domains_suspend(dev_priv, s2idle); 108458471f63SJani Nikula 108558471f63SJani Nikula intel_display_power_suspend_late(dev_priv); 108658471f63SJani Nikula 108758471f63SJani Nikula ret = vlv_suspend_complete(dev_priv); 108858471f63SJani Nikula if (ret) { 108958471f63SJani Nikula drm_err(&dev_priv->drm, "Suspend complete failed: %d\n", ret); 109058471f63SJani Nikula intel_power_domains_resume(dev_priv); 109158471f63SJani Nikula 109258471f63SJani Nikula goto out; 109358471f63SJani Nikula } 109458471f63SJani Nikula 109558471f63SJani Nikula pci_disable_device(pdev); 109658471f63SJani Nikula /* 109758471f63SJani Nikula * During hibernation on some platforms the BIOS may try to access 109858471f63SJani Nikula * the device even though it's already in D3 and hang the machine. So 109958471f63SJani Nikula * leave the device in D0 on those platforms and hope the BIOS will 110058471f63SJani Nikula * power down the device properly. The issue was seen on multiple old 110158471f63SJani Nikula * GENs with different BIOS vendors, so having an explicit blacklist 110258471f63SJani Nikula * is inpractical; apply the workaround on everything pre GEN6. The 110358471f63SJani Nikula * platforms where the issue was seen: 110458471f63SJani Nikula * Lenovo Thinkpad X301, X61s, X60, T60, X41 110558471f63SJani Nikula * Fujitsu FSC S7110 110658471f63SJani Nikula * Acer Aspire 1830T 110758471f63SJani Nikula */ 110858471f63SJani Nikula if (!(hibernation && GRAPHICS_VER(dev_priv) < 6)) 110958471f63SJani Nikula pci_set_power_state(pdev, PCI_D3hot); 111058471f63SJani Nikula 111158471f63SJani Nikula out: 111258471f63SJani Nikula enable_rpm_wakeref_asserts(rpm); 111358471f63SJani Nikula if (!dev_priv->uncore.user_forcewake_count) 111458471f63SJani Nikula intel_runtime_pm_driver_release(rpm); 111558471f63SJani Nikula 111658471f63SJani Nikula return ret; 111758471f63SJani Nikula } 111858471f63SJani Nikula 1119b8d65b8aSJani Nikula int i915_driver_suspend_switcheroo(struct drm_i915_private *i915, 1120b8d65b8aSJani Nikula pm_message_t state) 112158471f63SJani Nikula { 112258471f63SJani Nikula int error; 112358471f63SJani Nikula 112458471f63SJani Nikula if (drm_WARN_ON_ONCE(&i915->drm, state.event != PM_EVENT_SUSPEND && 112558471f63SJani Nikula state.event != PM_EVENT_FREEZE)) 112658471f63SJani Nikula return -EINVAL; 112758471f63SJani Nikula 112858471f63SJani Nikula if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF) 112958471f63SJani Nikula return 0; 113058471f63SJani Nikula 113158471f63SJani Nikula error = i915_drm_suspend(&i915->drm); 113258471f63SJani Nikula if (error) 113358471f63SJani Nikula return error; 113458471f63SJani Nikula 113558471f63SJani Nikula return i915_drm_suspend_late(&i915->drm, false); 113658471f63SJani Nikula } 113758471f63SJani Nikula 113858471f63SJani Nikula static int i915_drm_resume(struct drm_device *dev) 113958471f63SJani Nikula { 114058471f63SJani Nikula struct drm_i915_private *dev_priv = to_i915(dev); 11410f857158SAravind Iddamsetty struct intel_gt *gt; 11420f857158SAravind Iddamsetty int ret, i; 114358471f63SJani Nikula 114458471f63SJani Nikula disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 114558471f63SJani Nikula 11466a735552SAshutosh Dixit ret = i915_pcode_init(dev_priv); 114758471f63SJani Nikula if (ret) 114858471f63SJani Nikula return ret; 114958471f63SJani Nikula 115058471f63SJani Nikula sanitize_gpu(dev_priv); 115158471f63SJani Nikula 115258471f63SJani Nikula ret = i915_ggtt_enable_hw(dev_priv); 115358471f63SJani Nikula if (ret) 115458471f63SJani Nikula drm_err(&dev_priv->drm, "failed to re-enable GGTT\n"); 115558471f63SJani Nikula 1156647bfd26STvrtko Ursulin i915_ggtt_resume(to_gt(dev_priv)->ggtt); 11570f857158SAravind Iddamsetty 11580f857158SAravind Iddamsetty for_each_gt(gt, dev_priv, i) 11590f857158SAravind Iddamsetty if (GRAPHICS_VER(gt->i915) >= 8) 11600f857158SAravind Iddamsetty setup_private_pat(gt); 11610f857158SAravind Iddamsetty 116258471f63SJani Nikula /* Must be called after GGTT is resumed. */ 116358471f63SJani Nikula intel_dpt_resume(dev_priv); 116458471f63SJani Nikula 1165ac7215c4SJani Nikula intel_dmc_resume(dev_priv); 116658471f63SJani Nikula 116758471f63SJani Nikula i915_restore_display(dev_priv); 116858471f63SJani Nikula intel_pps_unlock_regs_wa(dev_priv); 116958471f63SJani Nikula 117058471f63SJani Nikula intel_init_pch_refclk(dev_priv); 117158471f63SJani Nikula 117258471f63SJani Nikula /* 117358471f63SJani Nikula * Interrupts have to be enabled before any batches are run. If not the 117458471f63SJani Nikula * GPU will hang. i915_gem_init_hw() will initiate batches to 117558471f63SJani Nikula * update/restore the context. 117658471f63SJani Nikula * 117758471f63SJani Nikula * drm_mode_config_reset() needs AUX interrupts. 117858471f63SJani Nikula * 117986a1758dSJani Nikula * Modeset enabling in intel_display_driver_init_hw() also needs working 118058471f63SJani Nikula * interrupts. 118158471f63SJani Nikula */ 118258471f63SJani Nikula intel_runtime_pm_enable_interrupts(dev_priv); 118358471f63SJani Nikula 118458471f63SJani Nikula if (HAS_DISPLAY(dev_priv)) 118558471f63SJani Nikula drm_mode_config_reset(dev); 118658471f63SJani Nikula 118758471f63SJani Nikula i915_gem_resume(dev_priv); 118858471f63SJani Nikula 118986a1758dSJani Nikula intel_display_driver_init_hw(dev_priv); 119086a1758dSJani Nikula 1191d670c78eSJani Nikula intel_clock_gating_init(dev_priv); 1192bd738d85SImre Deak 1193bd738d85SImre Deak if (HAS_DISPLAY(dev_priv)) 1194bd738d85SImre Deak intel_display_driver_resume_access(dev_priv); 1195bd738d85SImre Deak 119658471f63SJani Nikula intel_hpd_init(dev_priv); 119758471f63SJani Nikula 119858471f63SJani Nikula /* MST sideband requires HPD interrupts enabled */ 119958471f63SJani Nikula intel_dp_mst_resume(dev_priv); 1200cde4bd87SJani Nikula intel_display_driver_resume(dev_priv); 120158471f63SJani Nikula 1202bd738d85SImre Deak if (HAS_DISPLAY(dev_priv)) { 1203bd738d85SImre Deak intel_display_driver_enable_user_access(dev_priv); 120458471f63SJani Nikula drm_kms_helper_poll_enable(dev); 1205bd738d85SImre Deak } 120624b412b1SImre Deak intel_hpd_poll_disable(dev_priv); 120758471f63SJani Nikula 120858471f63SJani Nikula intel_opregion_resume(dev_priv); 120958471f63SJani Nikula 121058471f63SJani Nikula intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false); 121158471f63SJani Nikula 121258471f63SJani Nikula intel_power_domains_enable(dev_priv); 121358471f63SJani Nikula 121458471f63SJani Nikula intel_gvt_resume(dev_priv); 121558471f63SJani Nikula 121658471f63SJani Nikula enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 121758471f63SJani Nikula 121858471f63SJani Nikula return 0; 121958471f63SJani Nikula } 122058471f63SJani Nikula 122158471f63SJani Nikula static int i915_drm_resume_early(struct drm_device *dev) 122258471f63SJani Nikula { 122358471f63SJani Nikula struct drm_i915_private *dev_priv = to_i915(dev); 122458471f63SJani Nikula struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev); 12251c66a12aSMatt Roper struct intel_gt *gt; 12261c66a12aSMatt Roper int ret, i; 122758471f63SJani Nikula 122858471f63SJani Nikula /* 122958471f63SJani Nikula * We have a resume ordering issue with the snd-hda driver also 123058471f63SJani Nikula * requiring our device to be power up. Due to the lack of a 123158471f63SJani Nikula * parent/child relationship we currently solve this with an early 123258471f63SJani Nikula * resume hook. 123358471f63SJani Nikula * 123458471f63SJani Nikula * FIXME: This should be solved with a special hdmi sink device or 123558471f63SJani Nikula * similar so that power domains can be employed. 123658471f63SJani Nikula */ 123758471f63SJani Nikula 123858471f63SJani Nikula /* 123958471f63SJani Nikula * Note that we need to set the power state explicitly, since we 124058471f63SJani Nikula * powered off the device during freeze and the PCI core won't power 124158471f63SJani Nikula * it back up for us during thaw. Powering off the device during 124258471f63SJani Nikula * freeze is not a hard requirement though, and during the 124358471f63SJani Nikula * suspend/resume phases the PCI core makes sure we get here with the 124458471f63SJani Nikula * device powered on. So in case we change our freeze logic and keep 124558471f63SJani Nikula * the device powered we can also remove the following set power state 124658471f63SJani Nikula * call. 124758471f63SJani Nikula */ 124858471f63SJani Nikula ret = pci_set_power_state(pdev, PCI_D0); 124958471f63SJani Nikula if (ret) { 125058471f63SJani Nikula drm_err(&dev_priv->drm, 125158471f63SJani Nikula "failed to set PCI D0 power state (%d)\n", ret); 125258471f63SJani Nikula return ret; 125358471f63SJani Nikula } 125458471f63SJani Nikula 125558471f63SJani Nikula /* 125658471f63SJani Nikula * Note that pci_enable_device() first enables any parent bridge 125758471f63SJani Nikula * device and only then sets the power state for this device. The 125858471f63SJani Nikula * bridge enabling is a nop though, since bridge devices are resumed 125958471f63SJani Nikula * first. The order of enabling power and enabling the device is 126058471f63SJani Nikula * imposed by the PCI core as described above, so here we preserve the 126158471f63SJani Nikula * same order for the freeze/thaw phases. 126258471f63SJani Nikula * 126358471f63SJani Nikula * TODO: eventually we should remove pci_disable_device() / 126458471f63SJani Nikula * pci_enable_enable_device() from suspend/resume. Due to how they 126558471f63SJani Nikula * depend on the device enable refcount we can't anyway depend on them 126658471f63SJani Nikula * disabling/enabling the device. 126758471f63SJani Nikula */ 126858471f63SJani Nikula if (pci_enable_device(pdev)) 126958471f63SJani Nikula return -EIO; 127058471f63SJani Nikula 127158471f63SJani Nikula pci_set_master(pdev); 127258471f63SJani Nikula 127358471f63SJani Nikula disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 127458471f63SJani Nikula 127558471f63SJani Nikula ret = vlv_resume_prepare(dev_priv, false); 127658471f63SJani Nikula if (ret) 127758471f63SJani Nikula drm_err(&dev_priv->drm, 127858471f63SJani Nikula "Resume prepare failed: %d, continuing anyway\n", ret); 127958471f63SJani Nikula 128035ba33f7SNirmoy Das for_each_gt(gt, dev_priv, i) 128135ba33f7SNirmoy Das intel_gt_resume_early(gt); 128258471f63SJani Nikula 128358471f63SJani Nikula intel_display_power_resume_early(dev_priv); 128458471f63SJani Nikula 128558471f63SJani Nikula intel_power_domains_resume(dev_priv); 128658471f63SJani Nikula 128758471f63SJani Nikula enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 128858471f63SJani Nikula 128958471f63SJani Nikula return ret; 129058471f63SJani Nikula } 129158471f63SJani Nikula 1292b8d65b8aSJani Nikula int i915_driver_resume_switcheroo(struct drm_i915_private *i915) 129358471f63SJani Nikula { 129458471f63SJani Nikula int ret; 129558471f63SJani Nikula 129658471f63SJani Nikula if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF) 129758471f63SJani Nikula return 0; 129858471f63SJani Nikula 129958471f63SJani Nikula ret = i915_drm_resume_early(&i915->drm); 130058471f63SJani Nikula if (ret) 130158471f63SJani Nikula return ret; 130258471f63SJani Nikula 130358471f63SJani Nikula return i915_drm_resume(&i915->drm); 130458471f63SJani Nikula } 130558471f63SJani Nikula 130658471f63SJani Nikula static int i915_pm_prepare(struct device *kdev) 130758471f63SJani Nikula { 130858471f63SJani Nikula struct drm_i915_private *i915 = kdev_to_i915(kdev); 130958471f63SJani Nikula 131058471f63SJani Nikula if (!i915) { 131158471f63SJani Nikula dev_err(kdev, "DRM not initialized, aborting suspend.\n"); 131258471f63SJani Nikula return -ENODEV; 131358471f63SJani Nikula } 131458471f63SJani Nikula 131558471f63SJani Nikula if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF) 131658471f63SJani Nikula return 0; 131758471f63SJani Nikula 131858471f63SJani Nikula return i915_drm_prepare(&i915->drm); 131958471f63SJani Nikula } 132058471f63SJani Nikula 132158471f63SJani Nikula static int i915_pm_suspend(struct device *kdev) 132258471f63SJani Nikula { 132358471f63SJani Nikula struct drm_i915_private *i915 = kdev_to_i915(kdev); 132458471f63SJani Nikula 132558471f63SJani Nikula if (!i915) { 132658471f63SJani Nikula dev_err(kdev, "DRM not initialized, aborting suspend.\n"); 132758471f63SJani Nikula return -ENODEV; 132858471f63SJani Nikula } 132958471f63SJani Nikula 133058471f63SJani Nikula if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF) 133158471f63SJani Nikula return 0; 133258471f63SJani Nikula 133358471f63SJani Nikula return i915_drm_suspend(&i915->drm); 133458471f63SJani Nikula } 133558471f63SJani Nikula 133658471f63SJani Nikula static int i915_pm_suspend_late(struct device *kdev) 133758471f63SJani Nikula { 133858471f63SJani Nikula struct drm_i915_private *i915 = kdev_to_i915(kdev); 133958471f63SJani Nikula 134058471f63SJani Nikula /* 134158471f63SJani Nikula * We have a suspend ordering issue with the snd-hda driver also 134258471f63SJani Nikula * requiring our device to be power up. Due to the lack of a 134358471f63SJani Nikula * parent/child relationship we currently solve this with an late 134458471f63SJani Nikula * suspend hook. 134558471f63SJani Nikula * 134658471f63SJani Nikula * FIXME: This should be solved with a special hdmi sink device or 134758471f63SJani Nikula * similar so that power domains can be employed. 134858471f63SJani Nikula */ 134958471f63SJani Nikula if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF) 135058471f63SJani Nikula return 0; 135158471f63SJani Nikula 135258471f63SJani Nikula return i915_drm_suspend_late(&i915->drm, false); 135358471f63SJani Nikula } 135458471f63SJani Nikula 135558471f63SJani Nikula static int i915_pm_poweroff_late(struct device *kdev) 135658471f63SJani Nikula { 135758471f63SJani Nikula struct drm_i915_private *i915 = kdev_to_i915(kdev); 135858471f63SJani Nikula 135958471f63SJani Nikula if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF) 136058471f63SJani Nikula return 0; 136158471f63SJani Nikula 136258471f63SJani Nikula return i915_drm_suspend_late(&i915->drm, true); 136358471f63SJani Nikula } 136458471f63SJani Nikula 136558471f63SJani Nikula static int i915_pm_resume_early(struct device *kdev) 136658471f63SJani Nikula { 136758471f63SJani Nikula struct drm_i915_private *i915 = kdev_to_i915(kdev); 136858471f63SJani Nikula 136958471f63SJani Nikula if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF) 137058471f63SJani Nikula return 0; 137158471f63SJani Nikula 137258471f63SJani Nikula return i915_drm_resume_early(&i915->drm); 137358471f63SJani Nikula } 137458471f63SJani Nikula 137558471f63SJani Nikula static int i915_pm_resume(struct device *kdev) 137658471f63SJani Nikula { 137758471f63SJani Nikula struct drm_i915_private *i915 = kdev_to_i915(kdev); 137858471f63SJani Nikula 137958471f63SJani Nikula if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF) 138058471f63SJani Nikula return 0; 138158471f63SJani Nikula 138258471f63SJani Nikula return i915_drm_resume(&i915->drm); 138358471f63SJani Nikula } 138458471f63SJani Nikula 138524efe424SAlan Previn static void i915_pm_complete(struct device *kdev) 138624efe424SAlan Previn { 138724efe424SAlan Previn struct drm_i915_private *i915 = kdev_to_i915(kdev); 138824efe424SAlan Previn 138924efe424SAlan Previn if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF) 139024efe424SAlan Previn return; 139124efe424SAlan Previn 139224efe424SAlan Previn i915_drm_complete(&i915->drm); 139324efe424SAlan Previn } 139424efe424SAlan Previn 139558471f63SJani Nikula /* freeze: before creating the hibernation_image */ 139658471f63SJani Nikula static int i915_pm_freeze(struct device *kdev) 139758471f63SJani Nikula { 139858471f63SJani Nikula struct drm_i915_private *i915 = kdev_to_i915(kdev); 139958471f63SJani Nikula int ret; 140058471f63SJani Nikula 140158471f63SJani Nikula if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) { 140258471f63SJani Nikula ret = i915_drm_suspend(&i915->drm); 140358471f63SJani Nikula if (ret) 140458471f63SJani Nikula return ret; 140558471f63SJani Nikula } 140658471f63SJani Nikula 140758471f63SJani Nikula ret = i915_gem_freeze(i915); 140858471f63SJani Nikula if (ret) 140958471f63SJani Nikula return ret; 141058471f63SJani Nikula 141158471f63SJani Nikula return 0; 141258471f63SJani Nikula } 141358471f63SJani Nikula 141458471f63SJani Nikula static int i915_pm_freeze_late(struct device *kdev) 141558471f63SJani Nikula { 141658471f63SJani Nikula struct drm_i915_private *i915 = kdev_to_i915(kdev); 141758471f63SJani Nikula int ret; 141858471f63SJani Nikula 141958471f63SJani Nikula if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) { 142058471f63SJani Nikula ret = i915_drm_suspend_late(&i915->drm, true); 142158471f63SJani Nikula if (ret) 142258471f63SJani Nikula return ret; 142358471f63SJani Nikula } 142458471f63SJani Nikula 142558471f63SJani Nikula ret = i915_gem_freeze_late(i915); 142658471f63SJani Nikula if (ret) 142758471f63SJani Nikula return ret; 142858471f63SJani Nikula 142958471f63SJani Nikula return 0; 143058471f63SJani Nikula } 143158471f63SJani Nikula 143258471f63SJani Nikula /* thaw: called after creating the hibernation image, but before turning off. */ 143358471f63SJani Nikula static int i915_pm_thaw_early(struct device *kdev) 143458471f63SJani Nikula { 143558471f63SJani Nikula return i915_pm_resume_early(kdev); 143658471f63SJani Nikula } 143758471f63SJani Nikula 143858471f63SJani Nikula static int i915_pm_thaw(struct device *kdev) 143958471f63SJani Nikula { 144058471f63SJani Nikula return i915_pm_resume(kdev); 144158471f63SJani Nikula } 144258471f63SJani Nikula 144358471f63SJani Nikula /* restore: called after loading the hibernation image. */ 144458471f63SJani Nikula static int i915_pm_restore_early(struct device *kdev) 144558471f63SJani Nikula { 144658471f63SJani Nikula return i915_pm_resume_early(kdev); 144758471f63SJani Nikula } 144858471f63SJani Nikula 144958471f63SJani Nikula static int i915_pm_restore(struct device *kdev) 145058471f63SJani Nikula { 145158471f63SJani Nikula return i915_pm_resume(kdev); 145258471f63SJani Nikula } 145358471f63SJani Nikula 145458471f63SJani Nikula static int intel_runtime_suspend(struct device *kdev) 145558471f63SJani Nikula { 145658471f63SJani Nikula struct drm_i915_private *dev_priv = kdev_to_i915(kdev); 145758471f63SJani Nikula struct intel_runtime_pm *rpm = &dev_priv->runtime_pm; 14582643e6d1SAnshuman Gupta struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev); 14592643e6d1SAnshuman Gupta struct pci_dev *root_pdev; 14601c66a12aSMatt Roper struct intel_gt *gt; 14611c66a12aSMatt Roper int ret, i; 146258471f63SJani Nikula 146358471f63SJani Nikula if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv))) 146458471f63SJani Nikula return -ENODEV; 146558471f63SJani Nikula 1466c3e57159SAnshuman Gupta drm_dbg(&dev_priv->drm, "Suspending device\n"); 146758471f63SJani Nikula 146858471f63SJani Nikula disable_rpm_wakeref_asserts(rpm); 146958471f63SJani Nikula 147058471f63SJani Nikula /* 147158471f63SJani Nikula * We are safe here against re-faults, since the fault handler takes 147258471f63SJani Nikula * an RPM reference. 147358471f63SJani Nikula */ 147458471f63SJani Nikula i915_gem_runtime_suspend(dev_priv); 147558471f63SJani Nikula 1476f67986b0SAlan Previn intel_pxp_runtime_suspend(dev_priv->pxp); 1477f67986b0SAlan Previn 14781c66a12aSMatt Roper for_each_gt(gt, dev_priv, i) 14791c66a12aSMatt Roper intel_gt_runtime_suspend(gt); 148058471f63SJani Nikula 148158471f63SJani Nikula intel_runtime_pm_disable_interrupts(dev_priv); 148258471f63SJani Nikula 14831c66a12aSMatt Roper for_each_gt(gt, dev_priv, i) 14841c66a12aSMatt Roper intel_uncore_suspend(gt->uncore); 148558471f63SJani Nikula 148658471f63SJani Nikula intel_display_power_suspend(dev_priv); 148758471f63SJani Nikula 148858471f63SJani Nikula ret = vlv_suspend_complete(dev_priv); 148958471f63SJani Nikula if (ret) { 149058471f63SJani Nikula drm_err(&dev_priv->drm, 149158471f63SJani Nikula "Runtime suspend failed, disabling it (%d)\n", ret); 149258471f63SJani Nikula intel_uncore_runtime_resume(&dev_priv->uncore); 149358471f63SJani Nikula 149458471f63SJani Nikula intel_runtime_pm_enable_interrupts(dev_priv); 149558471f63SJani Nikula 1496f569ae75STvrtko Ursulin for_each_gt(gt, dev_priv, i) 1497f569ae75STvrtko Ursulin intel_gt_runtime_resume(gt); 149858471f63SJani Nikula 149958471f63SJani Nikula enable_rpm_wakeref_asserts(rpm); 150058471f63SJani Nikula 150158471f63SJani Nikula return ret; 150258471f63SJani Nikula } 150358471f63SJani Nikula 150458471f63SJani Nikula enable_rpm_wakeref_asserts(rpm); 150558471f63SJani Nikula intel_runtime_pm_driver_release(rpm); 150658471f63SJani Nikula 150758471f63SJani Nikula if (intel_uncore_arm_unclaimed_mmio_detection(&dev_priv->uncore)) 150858471f63SJani Nikula drm_err(&dev_priv->drm, 150958471f63SJani Nikula "Unclaimed access detected prior to suspending\n"); 151058471f63SJani Nikula 15112643e6d1SAnshuman Gupta /* 15122643e6d1SAnshuman Gupta * FIXME: Temporary hammer to avoid freezing the machine on our DGFX 15132643e6d1SAnshuman Gupta * This should be totally removed when we handle the pci states properly 15142643e6d1SAnshuman Gupta * on runtime PM. 15152643e6d1SAnshuman Gupta */ 15162643e6d1SAnshuman Gupta root_pdev = pcie_find_root_port(pdev); 15172643e6d1SAnshuman Gupta if (root_pdev) 15182643e6d1SAnshuman Gupta pci_d3cold_disable(root_pdev); 15192643e6d1SAnshuman Gupta 152058471f63SJani Nikula /* 152158471f63SJani Nikula * FIXME: We really should find a document that references the arguments 152258471f63SJani Nikula * used below! 152358471f63SJani Nikula */ 152458471f63SJani Nikula if (IS_BROADWELL(dev_priv)) { 152558471f63SJani Nikula /* 152658471f63SJani Nikula * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop 152758471f63SJani Nikula * being detected, and the call we do at intel_runtime_resume() 152858471f63SJani Nikula * won't be able to restore them. Since PCI_D3hot matches the 152958471f63SJani Nikula * actual specification and appears to be working, use it. 153058471f63SJani Nikula */ 153158471f63SJani Nikula intel_opregion_notify_adapter(dev_priv, PCI_D3hot); 153258471f63SJani Nikula } else { 153358471f63SJani Nikula /* 153458471f63SJani Nikula * current versions of firmware which depend on this opregion 153558471f63SJani Nikula * notification have repurposed the D1 definition to mean 153658471f63SJani Nikula * "runtime suspended" vs. what you would normally expect (D3) 153758471f63SJani Nikula * to distinguish it from notifications that might be sent via 153858471f63SJani Nikula * the suspend path. 153958471f63SJani Nikula */ 154058471f63SJani Nikula intel_opregion_notify_adapter(dev_priv, PCI_D1); 154158471f63SJani Nikula } 154258471f63SJani Nikula 154358471f63SJani Nikula assert_forcewakes_inactive(&dev_priv->uncore); 154458471f63SJani Nikula 154558471f63SJani Nikula if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) 154658471f63SJani Nikula intel_hpd_poll_enable(dev_priv); 154758471f63SJani Nikula 1548c3e57159SAnshuman Gupta drm_dbg(&dev_priv->drm, "Device suspended\n"); 154958471f63SJani Nikula return 0; 155058471f63SJani Nikula } 155158471f63SJani Nikula 155258471f63SJani Nikula static int intel_runtime_resume(struct device *kdev) 155358471f63SJani Nikula { 155458471f63SJani Nikula struct drm_i915_private *dev_priv = kdev_to_i915(kdev); 155558471f63SJani Nikula struct intel_runtime_pm *rpm = &dev_priv->runtime_pm; 15562643e6d1SAnshuman Gupta struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev); 15572643e6d1SAnshuman Gupta struct pci_dev *root_pdev; 15581c66a12aSMatt Roper struct intel_gt *gt; 15591c66a12aSMatt Roper int ret, i; 156058471f63SJani Nikula 156158471f63SJani Nikula if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv))) 156258471f63SJani Nikula return -ENODEV; 156358471f63SJani Nikula 1564c3e57159SAnshuman Gupta drm_dbg(&dev_priv->drm, "Resuming device\n"); 156558471f63SJani Nikula 156658471f63SJani Nikula drm_WARN_ON_ONCE(&dev_priv->drm, atomic_read(&rpm->wakeref_count)); 156758471f63SJani Nikula disable_rpm_wakeref_asserts(rpm); 156858471f63SJani Nikula 156958471f63SJani Nikula intel_opregion_notify_adapter(dev_priv, PCI_D0); 15702643e6d1SAnshuman Gupta 15712643e6d1SAnshuman Gupta root_pdev = pcie_find_root_port(pdev); 15722643e6d1SAnshuman Gupta if (root_pdev) 15732643e6d1SAnshuman Gupta pci_d3cold_enable(root_pdev); 15742643e6d1SAnshuman Gupta 157558471f63SJani Nikula if (intel_uncore_unclaimed_mmio(&dev_priv->uncore)) 157658471f63SJani Nikula drm_dbg(&dev_priv->drm, 157758471f63SJani Nikula "Unclaimed access during suspend, bios?\n"); 157858471f63SJani Nikula 157958471f63SJani Nikula intel_display_power_resume(dev_priv); 158058471f63SJani Nikula 158158471f63SJani Nikula ret = vlv_resume_prepare(dev_priv, true); 158258471f63SJani Nikula 15831c66a12aSMatt Roper for_each_gt(gt, dev_priv, i) 15841c66a12aSMatt Roper intel_uncore_runtime_resume(gt->uncore); 158558471f63SJani Nikula 158658471f63SJani Nikula intel_runtime_pm_enable_interrupts(dev_priv); 158758471f63SJani Nikula 158858471f63SJani Nikula /* 158958471f63SJani Nikula * No point of rolling back things in case of an error, as the best 159058471f63SJani Nikula * we can do is to hope that things will still work (and disable RPM). 159158471f63SJani Nikula */ 15921c66a12aSMatt Roper for_each_gt(gt, dev_priv, i) 15931c66a12aSMatt Roper intel_gt_runtime_resume(gt); 159458471f63SJani Nikula 1595f67986b0SAlan Previn intel_pxp_runtime_resume(dev_priv->pxp); 1596f67986b0SAlan Previn 159758471f63SJani Nikula /* 159858471f63SJani Nikula * On VLV/CHV display interrupts are part of the display 159958471f63SJani Nikula * power well, so hpd is reinitialized from there. For 160058471f63SJani Nikula * everyone else do it here. 160158471f63SJani Nikula */ 160258471f63SJani Nikula if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) { 160358471f63SJani Nikula intel_hpd_init(dev_priv); 160458471f63SJani Nikula intel_hpd_poll_disable(dev_priv); 160558471f63SJani Nikula } 160658471f63SJani Nikula 160723fbdb07SJani Nikula skl_watermark_ipc_update(dev_priv); 160858471f63SJani Nikula 160958471f63SJani Nikula enable_rpm_wakeref_asserts(rpm); 161058471f63SJani Nikula 161158471f63SJani Nikula if (ret) 161258471f63SJani Nikula drm_err(&dev_priv->drm, 161358471f63SJani Nikula "Runtime resume failed, disabling it (%d)\n", ret); 161458471f63SJani Nikula else 1615c3e57159SAnshuman Gupta drm_dbg(&dev_priv->drm, "Device resumed\n"); 161658471f63SJani Nikula 161758471f63SJani Nikula return ret; 161858471f63SJani Nikula } 161958471f63SJani Nikula 162058471f63SJani Nikula const struct dev_pm_ops i915_pm_ops = { 162158471f63SJani Nikula /* 162258471f63SJani Nikula * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND, 162358471f63SJani Nikula * PMSG_RESUME] 162458471f63SJani Nikula */ 162558471f63SJani Nikula .prepare = i915_pm_prepare, 162658471f63SJani Nikula .suspend = i915_pm_suspend, 162758471f63SJani Nikula .suspend_late = i915_pm_suspend_late, 162858471f63SJani Nikula .resume_early = i915_pm_resume_early, 162958471f63SJani Nikula .resume = i915_pm_resume, 163024efe424SAlan Previn .complete = i915_pm_complete, 163158471f63SJani Nikula 163258471f63SJani Nikula /* 163358471f63SJani Nikula * S4 event handlers 163458471f63SJani Nikula * @freeze, @freeze_late : called (1) before creating the 163558471f63SJani Nikula * hibernation image [PMSG_FREEZE] and 163658471f63SJani Nikula * (2) after rebooting, before restoring 163758471f63SJani Nikula * the image [PMSG_QUIESCE] 163858471f63SJani Nikula * @thaw, @thaw_early : called (1) after creating the hibernation 163958471f63SJani Nikula * image, before writing it [PMSG_THAW] 164058471f63SJani Nikula * and (2) after failing to create or 164158471f63SJani Nikula * restore the image [PMSG_RECOVER] 164258471f63SJani Nikula * @poweroff, @poweroff_late: called after writing the hibernation 164358471f63SJani Nikula * image, before rebooting [PMSG_HIBERNATE] 164458471f63SJani Nikula * @restore, @restore_early : called after rebooting and restoring the 164558471f63SJani Nikula * hibernation image [PMSG_RESTORE] 164658471f63SJani Nikula */ 164758471f63SJani Nikula .freeze = i915_pm_freeze, 164858471f63SJani Nikula .freeze_late = i915_pm_freeze_late, 164958471f63SJani Nikula .thaw_early = i915_pm_thaw_early, 165058471f63SJani Nikula .thaw = i915_pm_thaw, 165158471f63SJani Nikula .poweroff = i915_pm_suspend, 165258471f63SJani Nikula .poweroff_late = i915_pm_poweroff_late, 165358471f63SJani Nikula .restore_early = i915_pm_restore_early, 165458471f63SJani Nikula .restore = i915_pm_restore, 165558471f63SJani Nikula 165658471f63SJani Nikula /* S0ix (via runtime suspend) event handlers */ 165758471f63SJani Nikula .runtime_suspend = intel_runtime_suspend, 165858471f63SJani Nikula .runtime_resume = intel_runtime_resume, 165958471f63SJani Nikula }; 166058471f63SJani Nikula 166158471f63SJani Nikula static const struct file_operations i915_driver_fops = { 166258471f63SJani Nikula .owner = THIS_MODULE, 166358471f63SJani Nikula .open = drm_open, 166458471f63SJani Nikula .release = drm_release_noglobal, 166558471f63SJani Nikula .unlocked_ioctl = drm_ioctl, 166658471f63SJani Nikula .mmap = i915_gem_mmap, 166758471f63SJani Nikula .poll = drm_poll, 166858471f63SJani Nikula .read = drm_read, 166958471f63SJani Nikula .compat_ioctl = i915_ioc32_compat_ioctl, 167058471f63SJani Nikula .llseek = noop_llseek, 1671055634e4STvrtko Ursulin #ifdef CONFIG_PROC_FS 1672e894b724STvrtko Ursulin .show_fdinfo = drm_show_fdinfo, 1673055634e4STvrtko Ursulin #endif 167458471f63SJani Nikula }; 167558471f63SJani Nikula 167658471f63SJani Nikula static int 167758471f63SJani Nikula i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data, 167858471f63SJani Nikula struct drm_file *file) 167958471f63SJani Nikula { 168058471f63SJani Nikula return -ENODEV; 168158471f63SJani Nikula } 168258471f63SJani Nikula 168358471f63SJani Nikula static const struct drm_ioctl_desc i915_ioctls[] = { 168458471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 168558471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH), 168658471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH), 168758471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH), 168858471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH), 168958471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH), 169058471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_RENDER_ALLOW), 169158471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 169258471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH), 169358471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH), 169458471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 169558471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH), 169658471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 169758471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 169858471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH), 169958471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH), 170058471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 170158471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 170258471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, drm_invalid_op, DRM_AUTH), 170358471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_RENDER_ALLOW), 170458471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY), 170558471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY), 170658471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_RENDER_ALLOW), 170758471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW), 170858471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW), 170958471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_RENDER_ALLOW), 171058471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 171158471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 171258471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW), 171358471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_CREATE_EXT, i915_gem_create_ext_ioctl, DRM_RENDER_ALLOW), 171458471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW), 171558471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW), 171658471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW), 171758471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_OFFSET, i915_gem_mmap_offset_ioctl, DRM_RENDER_ALLOW), 171858471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW), 171958471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW), 172058471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW), 172158471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW), 172258471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW), 172358471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0), 172458471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW), 172558471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER), 172658471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER), 172758471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER), 172858471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER), 172958471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_RENDER_ALLOW), 173058471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE_EXT, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW), 173158471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW), 173258471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW), 173358471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW), 173458471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW), 173558471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW), 173658471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW), 173758471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW), 173858471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_RENDER_ALLOW), 173958471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_RENDER_ALLOW), 174058471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_RENDER_ALLOW), 174158471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_VM_CREATE, i915_gem_vm_create_ioctl, DRM_RENDER_ALLOW), 174258471f63SJani Nikula DRM_IOCTL_DEF_DRV(I915_GEM_VM_DESTROY, i915_gem_vm_destroy_ioctl, DRM_RENDER_ALLOW), 174358471f63SJani Nikula }; 174458471f63SJani Nikula 174524524e3fSJani Nikula /* 174624524e3fSJani Nikula * Interface history: 174724524e3fSJani Nikula * 174824524e3fSJani Nikula * 1.1: Original. 174924524e3fSJani Nikula * 1.2: Add Power Management 175024524e3fSJani Nikula * 1.3: Add vblank support 175124524e3fSJani Nikula * 1.4: Fix cmdbuffer path, add heap destroy 175224524e3fSJani Nikula * 1.5: Add vblank pipe configuration 175324524e3fSJani Nikula * 1.6: - New ioctl for scheduling buffer swaps on vertical blank 175424524e3fSJani Nikula * - Support vertical blank on secondary display pipe 175524524e3fSJani Nikula */ 175624524e3fSJani Nikula #define DRIVER_MAJOR 1 175724524e3fSJani Nikula #define DRIVER_MINOR 6 175824524e3fSJani Nikula #define DRIVER_PATCHLEVEL 0 175924524e3fSJani Nikula 17604588d7ebSJani Nikula static const struct drm_driver i915_drm_driver = { 176158471f63SJani Nikula /* Don't use MTRRs here; the Xserver or userspace app should 176258471f63SJani Nikula * deal with them for Intel hardware. 176358471f63SJani Nikula */ 176458471f63SJani Nikula .driver_features = 176558471f63SJani Nikula DRIVER_GEM | 176658471f63SJani Nikula DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ | 176758471f63SJani Nikula DRIVER_SYNCOBJ_TIMELINE, 176858471f63SJani Nikula .release = i915_driver_release, 176958471f63SJani Nikula .open = i915_driver_open, 177058471f63SJani Nikula .postclose = i915_driver_postclose, 1771d57ba095SArnd Bergmann .show_fdinfo = PTR_IF(IS_ENABLED(CONFIG_PROC_FS), i915_drm_client_fdinfo), 177258471f63SJani Nikula 177358471f63SJani Nikula .gem_prime_import = i915_gem_prime_import, 177458471f63SJani Nikula 177558471f63SJani Nikula .dumb_create = i915_gem_dumb_create, 177658471f63SJani Nikula .dumb_map_offset = i915_gem_dumb_mmap_offset, 177758471f63SJani Nikula 177858471f63SJani Nikula .ioctls = i915_ioctls, 177958471f63SJani Nikula .num_ioctls = ARRAY_SIZE(i915_ioctls), 178058471f63SJani Nikula .fops = &i915_driver_fops, 178158471f63SJani Nikula .name = DRIVER_NAME, 178258471f63SJani Nikula .desc = DRIVER_DESC, 178358471f63SJani Nikula .date = DRIVER_DATE, 178458471f63SJani Nikula .major = DRIVER_MAJOR, 178558471f63SJani Nikula .minor = DRIVER_MINOR, 178658471f63SJani Nikula .patchlevel = DRIVER_PATCHLEVEL, 178758471f63SJani Nikula }; 1788