1 /* 2 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice (including the next 12 * paragraph) shall be included in all copies or substantial portions of the 13 * Software. 14 * 15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 21 * SOFTWARE. 22 * 23 * Authors: 24 * Kevin Tian <kevin.tian@intel.com> 25 * Eddie Dong <eddie.dong@intel.com> 26 * 27 * Contributors: 28 * Niu Bing <bing.niu@intel.com> 29 * Zhi Wang <zhi.a.wang@intel.com> 30 * 31 */ 32 33 #ifndef _GVT_H_ 34 #define _GVT_H_ 35 36 #include "debug.h" 37 #include "hypercall.h" 38 #include "mmio.h" 39 #include "reg.h" 40 #include "interrupt.h" 41 #include "gtt.h" 42 #include "display.h" 43 #include "edid.h" 44 #include "execlist.h" 45 #include "scheduler.h" 46 #include "sched_policy.h" 47 #include "render.h" 48 #include "cmd_parser.h" 49 50 #define GVT_MAX_VGPU 8 51 52 enum { 53 INTEL_GVT_HYPERVISOR_XEN = 0, 54 INTEL_GVT_HYPERVISOR_KVM, 55 }; 56 57 struct intel_gvt_host { 58 bool initialized; 59 int hypervisor_type; 60 struct intel_gvt_mpt *mpt; 61 }; 62 63 extern struct intel_gvt_host intel_gvt_host; 64 65 /* Describe per-platform limitations. */ 66 struct intel_gvt_device_info { 67 u32 max_support_vgpus; 68 u32 cfg_space_size; 69 u32 mmio_size; 70 u32 mmio_bar; 71 unsigned long msi_cap_offset; 72 u32 gtt_start_offset; 73 u32 gtt_entry_size; 74 u32 gtt_entry_size_shift; 75 int gmadr_bytes_in_cmd; 76 u32 max_surface_size; 77 }; 78 79 /* GM resources owned by a vGPU */ 80 struct intel_vgpu_gm { 81 u64 aperture_sz; 82 u64 hidden_sz; 83 struct drm_mm_node low_gm_node; 84 struct drm_mm_node high_gm_node; 85 }; 86 87 #define INTEL_GVT_MAX_NUM_FENCES 32 88 89 /* Fences owned by a vGPU */ 90 struct intel_vgpu_fence { 91 struct drm_i915_fence_reg *regs[INTEL_GVT_MAX_NUM_FENCES]; 92 u32 base; 93 u32 size; 94 }; 95 96 struct intel_vgpu_mmio { 97 void *vreg; 98 void *sreg; 99 bool disable_warn_untrack; 100 }; 101 102 #define INTEL_GVT_MAX_CFG_SPACE_SZ 256 103 #define INTEL_GVT_MAX_BAR_NUM 4 104 105 struct intel_vgpu_pci_bar { 106 u64 size; 107 bool tracked; 108 }; 109 110 struct intel_vgpu_cfg_space { 111 unsigned char virtual_cfg_space[INTEL_GVT_MAX_CFG_SPACE_SZ]; 112 struct intel_vgpu_pci_bar bar[INTEL_GVT_MAX_BAR_NUM]; 113 }; 114 115 #define vgpu_cfg_space(vgpu) ((vgpu)->cfg_space.virtual_cfg_space) 116 117 #define INTEL_GVT_MAX_PIPE 4 118 119 struct intel_vgpu_irq { 120 bool irq_warn_once[INTEL_GVT_EVENT_MAX]; 121 DECLARE_BITMAP(flip_done_event[INTEL_GVT_MAX_PIPE], 122 INTEL_GVT_EVENT_MAX); 123 }; 124 125 struct intel_vgpu_opregion { 126 void *va; 127 u32 gfn[INTEL_GVT_OPREGION_PAGES]; 128 struct page *pages[INTEL_GVT_OPREGION_PAGES]; 129 }; 130 131 #define vgpu_opregion(vgpu) (&(vgpu->opregion)) 132 133 #define INTEL_GVT_MAX_PORT 5 134 135 struct intel_vgpu_display { 136 struct intel_vgpu_i2c_edid i2c_edid; 137 struct intel_vgpu_port ports[INTEL_GVT_MAX_PORT]; 138 struct intel_vgpu_sbi sbi; 139 }; 140 141 struct intel_vgpu { 142 struct intel_gvt *gvt; 143 int id; 144 unsigned long handle; /* vGPU handle used by hypervisor MPT modules */ 145 bool active; 146 bool resetting; 147 void *sched_data; 148 149 struct intel_vgpu_fence fence; 150 struct intel_vgpu_gm gm; 151 struct intel_vgpu_cfg_space cfg_space; 152 struct intel_vgpu_mmio mmio; 153 struct intel_vgpu_irq irq; 154 struct intel_vgpu_gtt gtt; 155 struct intel_vgpu_opregion opregion; 156 struct intel_vgpu_display display; 157 struct intel_vgpu_execlist execlist[I915_NUM_ENGINES]; 158 struct list_head workload_q_head[I915_NUM_ENGINES]; 159 struct kmem_cache *workloads; 160 atomic_t running_workload_num; 161 DECLARE_BITMAP(tlb_handle_pending, I915_NUM_ENGINES); 162 struct i915_gem_context *shadow_ctx; 163 struct notifier_block shadow_ctx_notifier_block; 164 165 #if IS_ENABLED(CONFIG_DRM_I915_GVT_KVMGT) 166 struct { 167 struct device *mdev; 168 struct vfio_region *region; 169 int num_regions; 170 struct eventfd_ctx *intx_trigger; 171 struct eventfd_ctx *msi_trigger; 172 struct rb_root cache; 173 struct mutex cache_lock; 174 void *vfio_group; 175 struct notifier_block iommu_notifier; 176 } vdev; 177 #endif 178 }; 179 180 struct intel_gvt_gm { 181 unsigned long vgpu_allocated_low_gm_size; 182 unsigned long vgpu_allocated_high_gm_size; 183 }; 184 185 struct intel_gvt_fence { 186 unsigned long vgpu_allocated_fence_num; 187 }; 188 189 #define INTEL_GVT_MMIO_HASH_BITS 9 190 191 struct intel_gvt_mmio { 192 u32 *mmio_attribute; 193 DECLARE_HASHTABLE(mmio_info_table, INTEL_GVT_MMIO_HASH_BITS); 194 }; 195 196 struct intel_gvt_firmware { 197 void *cfg_space; 198 void *mmio; 199 bool firmware_loaded; 200 }; 201 202 struct intel_gvt_opregion { 203 void __iomem *opregion_va; 204 u32 opregion_pa; 205 }; 206 207 #define NR_MAX_INTEL_VGPU_TYPES 20 208 struct intel_vgpu_type { 209 char name[16]; 210 unsigned int max_instance; 211 unsigned int avail_instance; 212 unsigned int low_gm_size; 213 unsigned int high_gm_size; 214 unsigned int fence; 215 }; 216 217 struct intel_gvt { 218 struct mutex lock; 219 struct drm_i915_private *dev_priv; 220 struct idr vgpu_idr; /* vGPU IDR pool */ 221 222 struct intel_gvt_device_info device_info; 223 struct intel_gvt_gm gm; 224 struct intel_gvt_fence fence; 225 struct intel_gvt_mmio mmio; 226 struct intel_gvt_firmware firmware; 227 struct intel_gvt_irq irq; 228 struct intel_gvt_gtt gtt; 229 struct intel_gvt_opregion opregion; 230 struct intel_gvt_workload_scheduler scheduler; 231 DECLARE_HASHTABLE(cmd_table, GVT_CMD_HASH_BITS); 232 struct intel_vgpu_type *types; 233 unsigned int num_types; 234 235 struct task_struct *service_thread; 236 wait_queue_head_t service_thread_wq; 237 unsigned long service_request; 238 }; 239 240 static inline struct intel_gvt *to_gvt(struct drm_i915_private *i915) 241 { 242 return i915->gvt; 243 } 244 245 enum { 246 INTEL_GVT_REQUEST_EMULATE_VBLANK = 0, 247 }; 248 249 static inline void intel_gvt_request_service(struct intel_gvt *gvt, 250 int service) 251 { 252 set_bit(service, (void *)&gvt->service_request); 253 wake_up(&gvt->service_thread_wq); 254 } 255 256 void intel_gvt_free_firmware(struct intel_gvt *gvt); 257 int intel_gvt_load_firmware(struct intel_gvt *gvt); 258 259 /* Aperture/GM space definitions for GVT device */ 260 #define MB_TO_BYTES(mb) ((mb) << 20ULL) 261 #define BYTES_TO_MB(b) ((b) >> 20ULL) 262 263 #define HOST_LOW_GM_SIZE MB_TO_BYTES(128) 264 #define HOST_HIGH_GM_SIZE MB_TO_BYTES(384) 265 #define HOST_FENCE 4 266 267 /* Aperture/GM space definitions for GVT device */ 268 #define gvt_aperture_sz(gvt) (gvt->dev_priv->ggtt.mappable_end) 269 #define gvt_aperture_pa_base(gvt) (gvt->dev_priv->ggtt.mappable_base) 270 271 #define gvt_ggtt_gm_sz(gvt) (gvt->dev_priv->ggtt.base.total) 272 #define gvt_ggtt_sz(gvt) \ 273 ((gvt->dev_priv->ggtt.base.total >> PAGE_SHIFT) << 3) 274 #define gvt_hidden_sz(gvt) (gvt_ggtt_gm_sz(gvt) - gvt_aperture_sz(gvt)) 275 276 #define gvt_aperture_gmadr_base(gvt) (0) 277 #define gvt_aperture_gmadr_end(gvt) (gvt_aperture_gmadr_base(gvt) \ 278 + gvt_aperture_sz(gvt) - 1) 279 280 #define gvt_hidden_gmadr_base(gvt) (gvt_aperture_gmadr_base(gvt) \ 281 + gvt_aperture_sz(gvt)) 282 #define gvt_hidden_gmadr_end(gvt) (gvt_hidden_gmadr_base(gvt) \ 283 + gvt_hidden_sz(gvt) - 1) 284 285 #define gvt_fence_sz(gvt) (gvt->dev_priv->num_fence_regs) 286 287 /* Aperture/GM space definitions for vGPU */ 288 #define vgpu_aperture_offset(vgpu) ((vgpu)->gm.low_gm_node.start) 289 #define vgpu_hidden_offset(vgpu) ((vgpu)->gm.high_gm_node.start) 290 #define vgpu_aperture_sz(vgpu) ((vgpu)->gm.aperture_sz) 291 #define vgpu_hidden_sz(vgpu) ((vgpu)->gm.hidden_sz) 292 293 #define vgpu_aperture_pa_base(vgpu) \ 294 (gvt_aperture_pa_base(vgpu->gvt) + vgpu_aperture_offset(vgpu)) 295 296 #define vgpu_ggtt_gm_sz(vgpu) ((vgpu)->gm.aperture_sz + (vgpu)->gm.hidden_sz) 297 298 #define vgpu_aperture_pa_end(vgpu) \ 299 (vgpu_aperture_pa_base(vgpu) + vgpu_aperture_sz(vgpu) - 1) 300 301 #define vgpu_aperture_gmadr_base(vgpu) (vgpu_aperture_offset(vgpu)) 302 #define vgpu_aperture_gmadr_end(vgpu) \ 303 (vgpu_aperture_gmadr_base(vgpu) + vgpu_aperture_sz(vgpu) - 1) 304 305 #define vgpu_hidden_gmadr_base(vgpu) (vgpu_hidden_offset(vgpu)) 306 #define vgpu_hidden_gmadr_end(vgpu) \ 307 (vgpu_hidden_gmadr_base(vgpu) + vgpu_hidden_sz(vgpu) - 1) 308 309 #define vgpu_fence_base(vgpu) (vgpu->fence.base) 310 #define vgpu_fence_sz(vgpu) (vgpu->fence.size) 311 312 struct intel_vgpu_creation_params { 313 __u64 handle; 314 __u64 low_gm_sz; /* in MB */ 315 __u64 high_gm_sz; /* in MB */ 316 __u64 fence_sz; 317 __s32 primary; 318 __u64 vgpu_id; 319 }; 320 321 int intel_vgpu_alloc_resource(struct intel_vgpu *vgpu, 322 struct intel_vgpu_creation_params *param); 323 void intel_vgpu_free_resource(struct intel_vgpu *vgpu); 324 void intel_vgpu_write_fence(struct intel_vgpu *vgpu, 325 u32 fence, u64 value); 326 327 /* Macros for easily accessing vGPU virtual/shadow register */ 328 #define vgpu_vreg(vgpu, reg) \ 329 (*(u32 *)(vgpu->mmio.vreg + INTEL_GVT_MMIO_OFFSET(reg))) 330 #define vgpu_vreg8(vgpu, reg) \ 331 (*(u8 *)(vgpu->mmio.vreg + INTEL_GVT_MMIO_OFFSET(reg))) 332 #define vgpu_vreg16(vgpu, reg) \ 333 (*(u16 *)(vgpu->mmio.vreg + INTEL_GVT_MMIO_OFFSET(reg))) 334 #define vgpu_vreg64(vgpu, reg) \ 335 (*(u64 *)(vgpu->mmio.vreg + INTEL_GVT_MMIO_OFFSET(reg))) 336 #define vgpu_sreg(vgpu, reg) \ 337 (*(u32 *)(vgpu->mmio.sreg + INTEL_GVT_MMIO_OFFSET(reg))) 338 #define vgpu_sreg8(vgpu, reg) \ 339 (*(u8 *)(vgpu->mmio.sreg + INTEL_GVT_MMIO_OFFSET(reg))) 340 #define vgpu_sreg16(vgpu, reg) \ 341 (*(u16 *)(vgpu->mmio.sreg + INTEL_GVT_MMIO_OFFSET(reg))) 342 #define vgpu_sreg64(vgpu, reg) \ 343 (*(u64 *)(vgpu->mmio.sreg + INTEL_GVT_MMIO_OFFSET(reg))) 344 345 #define for_each_active_vgpu(gvt, vgpu, id) \ 346 idr_for_each_entry((&(gvt)->vgpu_idr), (vgpu), (id)) \ 347 for_each_if(vgpu->active) 348 349 static inline void intel_vgpu_write_pci_bar(struct intel_vgpu *vgpu, 350 u32 offset, u32 val, bool low) 351 { 352 u32 *pval; 353 354 /* BAR offset should be 32 bits algiend */ 355 offset = rounddown(offset, 4); 356 pval = (u32 *)(vgpu_cfg_space(vgpu) + offset); 357 358 if (low) { 359 /* 360 * only update bit 31 - bit 4, 361 * leave the bit 3 - bit 0 unchanged. 362 */ 363 *pval = (val & GENMASK(31, 4)) | (*pval & GENMASK(3, 0)); 364 } else { 365 *pval = val; 366 } 367 } 368 369 int intel_gvt_init_vgpu_types(struct intel_gvt *gvt); 370 void intel_gvt_clean_vgpu_types(struct intel_gvt *gvt); 371 372 struct intel_vgpu *intel_gvt_create_vgpu(struct intel_gvt *gvt, 373 struct intel_vgpu_type *type); 374 void intel_gvt_destroy_vgpu(struct intel_vgpu *vgpu); 375 void intel_gvt_reset_vgpu(struct intel_vgpu *vgpu); 376 377 378 /* validating GM functions */ 379 #define vgpu_gmadr_is_aperture(vgpu, gmadr) \ 380 ((gmadr >= vgpu_aperture_gmadr_base(vgpu)) && \ 381 (gmadr <= vgpu_aperture_gmadr_end(vgpu))) 382 383 #define vgpu_gmadr_is_hidden(vgpu, gmadr) \ 384 ((gmadr >= vgpu_hidden_gmadr_base(vgpu)) && \ 385 (gmadr <= vgpu_hidden_gmadr_end(vgpu))) 386 387 #define vgpu_gmadr_is_valid(vgpu, gmadr) \ 388 ((vgpu_gmadr_is_aperture(vgpu, gmadr) || \ 389 (vgpu_gmadr_is_hidden(vgpu, gmadr)))) 390 391 #define gvt_gmadr_is_aperture(gvt, gmadr) \ 392 ((gmadr >= gvt_aperture_gmadr_base(gvt)) && \ 393 (gmadr <= gvt_aperture_gmadr_end(gvt))) 394 395 #define gvt_gmadr_is_hidden(gvt, gmadr) \ 396 ((gmadr >= gvt_hidden_gmadr_base(gvt)) && \ 397 (gmadr <= gvt_hidden_gmadr_end(gvt))) 398 399 #define gvt_gmadr_is_valid(gvt, gmadr) \ 400 (gvt_gmadr_is_aperture(gvt, gmadr) || \ 401 gvt_gmadr_is_hidden(gvt, gmadr)) 402 403 bool intel_gvt_ggtt_validate_range(struct intel_vgpu *vgpu, u64 addr, u32 size); 404 int intel_gvt_ggtt_gmadr_g2h(struct intel_vgpu *vgpu, u64 g_addr, u64 *h_addr); 405 int intel_gvt_ggtt_gmadr_h2g(struct intel_vgpu *vgpu, u64 h_addr, u64 *g_addr); 406 int intel_gvt_ggtt_index_g2h(struct intel_vgpu *vgpu, unsigned long g_index, 407 unsigned long *h_index); 408 int intel_gvt_ggtt_h2g_index(struct intel_vgpu *vgpu, unsigned long h_index, 409 unsigned long *g_index); 410 411 int intel_vgpu_emulate_cfg_read(struct intel_vgpu *vgpu, unsigned int offset, 412 void *p_data, unsigned int bytes); 413 414 int intel_vgpu_emulate_cfg_write(struct intel_vgpu *vgpu, unsigned int offset, 415 void *p_data, unsigned int bytes); 416 417 void intel_gvt_clean_opregion(struct intel_gvt *gvt); 418 int intel_gvt_init_opregion(struct intel_gvt *gvt); 419 420 void intel_vgpu_clean_opregion(struct intel_vgpu *vgpu); 421 int intel_vgpu_init_opregion(struct intel_vgpu *vgpu, u32 gpa); 422 423 int intel_vgpu_emulate_opregion_request(struct intel_vgpu *vgpu, u32 swsci); 424 int setup_vgpu_mmio(struct intel_vgpu *vgpu); 425 void populate_pvinfo_page(struct intel_vgpu *vgpu); 426 427 struct intel_gvt_ops { 428 int (*emulate_cfg_read)(struct intel_vgpu *, unsigned int, void *, 429 unsigned int); 430 int (*emulate_cfg_write)(struct intel_vgpu *, unsigned int, void *, 431 unsigned int); 432 int (*emulate_mmio_read)(struct intel_vgpu *, u64, void *, 433 unsigned int); 434 int (*emulate_mmio_write)(struct intel_vgpu *, u64, void *, 435 unsigned int); 436 struct intel_vgpu *(*vgpu_create)(struct intel_gvt *, 437 struct intel_vgpu_type *); 438 void (*vgpu_destroy)(struct intel_vgpu *); 439 void (*vgpu_reset)(struct intel_vgpu *); 440 }; 441 442 443 #include "mpt.h" 444 445 #endif 446