xref: /linux/drivers/gpu/drm/i915/gt/uc/intel_guc.h (revision c9dc580c43b8d83de0c14158e826f79e41098822)
1 /* SPDX-License-Identifier: MIT */
2 /*
3  * Copyright © 2014-2019 Intel Corporation
4  */
5 
6 #ifndef _INTEL_GUC_H_
7 #define _INTEL_GUC_H_
8 
9 #include <linux/delay.h>
10 #include <linux/iosys-map.h>
11 #include <linux/xarray.h>
12 
13 #include "intel_guc_ct.h"
14 #include "intel_guc_fw.h"
15 #include "intel_guc_fwif.h"
16 #include "intel_guc_log.h"
17 #include "intel_guc_reg.h"
18 #include "intel_guc_slpc_types.h"
19 #include "intel_uc_fw.h"
20 #include "intel_uncore.h"
21 #include "i915_utils.h"
22 #include "i915_vma.h"
23 
24 struct __guc_ads_blob;
25 struct intel_guc_state_capture;
26 
27 /**
28  * struct intel_guc - Top level structure of GuC.
29  *
30  * It handles firmware loading and manages client pool. intel_guc owns an
31  * i915_sched_engine for submission.
32  */
33 struct intel_guc {
34 	/** @fw: the GuC firmware */
35 	struct intel_uc_fw fw;
36 	/** @log: sub-structure containing GuC log related data and objects */
37 	struct intel_guc_log log;
38 	/** @ct: the command transport communication channel */
39 	struct intel_guc_ct ct;
40 	/** @slpc: sub-structure containing SLPC related data and objects */
41 	struct intel_guc_slpc slpc;
42 	/** @capture: the error-state-capture module's data and objects */
43 	struct intel_guc_state_capture *capture;
44 
45 	/** @sched_engine: Global engine used to submit requests to GuC */
46 	struct i915_sched_engine *sched_engine;
47 	/**
48 	 * @stalled_request: if GuC can't process a request for any reason, we
49 	 * save it until GuC restarts processing. No other request can be
50 	 * submitted until the stalled request is processed.
51 	 */
52 	struct i915_request *stalled_request;
53 	/**
54 	 * @submission_stall_reason: reason why submission is stalled
55 	 */
56 	enum {
57 		STALL_NONE,
58 		STALL_REGISTER_CONTEXT,
59 		STALL_MOVE_LRC_TAIL,
60 		STALL_ADD_REQUEST,
61 	} submission_stall_reason;
62 
63 	/* intel_guc_recv interrupt related state */
64 	/** @irq_lock: protects GuC irq state */
65 	spinlock_t irq_lock;
66 	/**
67 	 * @msg_enabled_mask: mask of events that are processed when receiving
68 	 * an INTEL_GUC_ACTION_DEFAULT G2H message.
69 	 */
70 	unsigned int msg_enabled_mask;
71 
72 	/**
73 	 * @outstanding_submission_g2h: number of outstanding GuC to Host
74 	 * responses related to GuC submission, used to determine if the GT is
75 	 * idle
76 	 */
77 	atomic_t outstanding_submission_g2h;
78 
79 	/** @interrupts: pointers to GuC interrupt-managing functions. */
80 	struct {
81 		bool enabled;
82 		void (*reset)(struct intel_guc *guc);
83 		void (*enable)(struct intel_guc *guc);
84 		void (*disable)(struct intel_guc *guc);
85 	} interrupts;
86 
87 	/**
88 	 * @submission_state: sub-structure for submission state protected by
89 	 * single lock
90 	 */
91 	struct {
92 		/**
93 		 * @lock: protects everything in submission_state,
94 		 * ce->guc_id.id, and ce->guc_id.ref when transitioning in and
95 		 * out of zero
96 		 */
97 		spinlock_t lock;
98 		/**
99 		 * @guc_ids: used to allocate new guc_ids, single-lrc
100 		 */
101 		struct ida guc_ids;
102 		/**
103 		 * @num_guc_ids: Number of guc_ids, selftest feature to be able
104 		 * to reduce this number while testing.
105 		 */
106 		int num_guc_ids;
107 		/**
108 		 * @guc_ids_bitmap: used to allocate new guc_ids, multi-lrc
109 		 */
110 		unsigned long *guc_ids_bitmap;
111 		/**
112 		 * @guc_id_list: list of intel_context with valid guc_ids but no
113 		 * refs
114 		 */
115 		struct list_head guc_id_list;
116 		/**
117 		 * @guc_ids_in_use: Number single-lrc guc_ids in use
118 		 */
119 		unsigned int guc_ids_in_use;
120 		/**
121 		 * @destroyed_contexts: list of contexts waiting to be destroyed
122 		 * (deregistered with the GuC)
123 		 */
124 		struct list_head destroyed_contexts;
125 		/**
126 		 * @destroyed_worker: worker to deregister contexts, need as we
127 		 * need to take a GT PM reference and can't from destroy
128 		 * function as it might be in an atomic context (no sleeping)
129 		 */
130 		struct work_struct destroyed_worker;
131 		/**
132 		 * @reset_fail_worker: worker to trigger a GT reset after an
133 		 * engine reset fails
134 		 */
135 		struct work_struct reset_fail_worker;
136 		/**
137 		 * @reset_fail_mask: mask of engines that failed to reset
138 		 */
139 		intel_engine_mask_t reset_fail_mask;
140 		/**
141 		 * @sched_disable_delay_ms: schedule disable delay, in ms, for
142 		 * contexts
143 		 */
144 		unsigned int sched_disable_delay_ms;
145 		/**
146 		 * @sched_disable_gucid_threshold: threshold of min remaining available
147 		 * guc_ids before we start bypassing the schedule disable delay
148 		 */
149 		unsigned int sched_disable_gucid_threshold;
150 	} submission_state;
151 
152 	/**
153 	 * @submission_supported: tracks whether we support GuC submission on
154 	 * the current platform
155 	 */
156 	bool submission_supported;
157 	/** @submission_selected: tracks whether the user enabled GuC submission */
158 	bool submission_selected;
159 	/** @submission_initialized: tracks whether GuC submission has been initialised */
160 	bool submission_initialized;
161 	/** @submission_version: Submission API version of the currently loaded firmware */
162 	struct intel_uc_fw_ver submission_version;
163 
164 	/**
165 	 * @rc_supported: tracks whether we support GuC rc on the current platform
166 	 */
167 	bool rc_supported;
168 	/** @rc_selected: tracks whether the user enabled GuC rc */
169 	bool rc_selected;
170 
171 	/** @ads_vma: object allocated to hold the GuC ADS */
172 	struct i915_vma *ads_vma;
173 	/** @ads_map: contents of the GuC ADS */
174 	struct iosys_map ads_map;
175 	/** @ads_regset_size: size of the save/restore regsets in the ADS */
176 	u32 ads_regset_size;
177 	/**
178 	 * @ads_regset_count: number of save/restore registers in the ADS for
179 	 * each engine
180 	 */
181 	u32 ads_regset_count[I915_NUM_ENGINES];
182 	/** @ads_regset: save/restore regsets in the ADS */
183 	struct guc_mmio_reg *ads_regset;
184 	/** @ads_golden_ctxt_size: size of the golden contexts in the ADS */
185 	u32 ads_golden_ctxt_size;
186 	/** @ads_capture_size: size of register lists in the ADS used for error capture */
187 	u32 ads_capture_size;
188 	/** @ads_engine_usage_size: size of engine usage in the ADS */
189 	u32 ads_engine_usage_size;
190 
191 	/** @lrc_desc_pool_v69: object allocated to hold the GuC LRC descriptor pool */
192 	struct i915_vma *lrc_desc_pool_v69;
193 	/** @lrc_desc_pool_vaddr_v69: contents of the GuC LRC descriptor pool */
194 	void *lrc_desc_pool_vaddr_v69;
195 
196 	/**
197 	 * @context_lookup: used to resolve intel_context from guc_id, if a
198 	 * context is present in this structure it is registered with the GuC
199 	 */
200 	struct xarray context_lookup;
201 
202 	/** @params: Control params for fw initialization */
203 	u32 params[GUC_CTL_MAX_DWORDS];
204 
205 	/** @send_regs: GuC's FW specific registers used for sending MMIO H2G */
206 	struct {
207 		u32 base;
208 		unsigned int count;
209 		enum forcewake_domains fw_domains;
210 	} send_regs;
211 
212 	/** @notify_reg: register used to send interrupts to the GuC FW */
213 	i915_reg_t notify_reg;
214 
215 	/**
216 	 * @mmio_msg: notification bitmask that the GuC writes in one of its
217 	 * registers when the CT channel is disabled, to be processed when the
218 	 * channel is back up.
219 	 */
220 	u32 mmio_msg;
221 
222 	/** @send_mutex: used to serialize the intel_guc_send actions */
223 	struct mutex send_mutex;
224 
225 	/**
226 	 * @timestamp: GT timestamp object that stores a copy of the timestamp
227 	 * and adjusts it for overflow using a worker.
228 	 */
229 	struct {
230 		/**
231 		 * @lock: Lock protecting the below fields and the engine stats.
232 		 */
233 		spinlock_t lock;
234 
235 		/**
236 		 * @gt_stamp: 64 bit extended value of the GT timestamp.
237 		 */
238 		u64 gt_stamp;
239 
240 		/**
241 		 * @ping_delay: Period for polling the GT timestamp for
242 		 * overflow.
243 		 */
244 		unsigned long ping_delay;
245 
246 		/**
247 		 * @work: Periodic work to adjust GT timestamp, engine and
248 		 * context usage for overflows.
249 		 */
250 		struct delayed_work work;
251 
252 		/**
253 		 * @shift: Right shift value for the gpm timestamp
254 		 */
255 		u32 shift;
256 
257 		/**
258 		 * @last_stat_jiffies: jiffies at last actual stats collection time
259 		 * We use this timestamp to ensure we don't oversample the
260 		 * stats because runtime power management events can trigger
261 		 * stats collection at much higher rates than required.
262 		 */
263 		unsigned long last_stat_jiffies;
264 	} timestamp;
265 
266 #ifdef CONFIG_DRM_I915_SELFTEST
267 	/**
268 	 * @number_guc_id_stolen: The number of guc_ids that have been stolen
269 	 */
270 	int number_guc_id_stolen;
271 #endif
272 };
273 
274 /*
275  * GuC version number components are only 8-bit, so converting to a 32bit 8.8.8
276  * integer works.
277  */
278 #define MAKE_GUC_VER(maj, min, pat)	(((maj) << 16) | ((min) << 8) | (pat))
279 #define MAKE_GUC_VER_STRUCT(ver)	MAKE_GUC_VER((ver).major, (ver).minor, (ver).patch)
280 #define GUC_SUBMIT_VER(guc)		MAKE_GUC_VER_STRUCT((guc)->submission_version)
281 
282 static inline struct intel_guc *log_to_guc(struct intel_guc_log *log)
283 {
284 	return container_of(log, struct intel_guc, log);
285 }
286 
287 static
288 inline int intel_guc_send(struct intel_guc *guc, const u32 *action, u32 len)
289 {
290 	return intel_guc_ct_send(&guc->ct, action, len, NULL, 0, 0);
291 }
292 
293 static
294 inline int intel_guc_send_nb(struct intel_guc *guc, const u32 *action, u32 len,
295 			     u32 g2h_len_dw)
296 {
297 	return intel_guc_ct_send(&guc->ct, action, len, NULL, 0,
298 				 MAKE_SEND_FLAGS(g2h_len_dw));
299 }
300 
301 static inline int
302 intel_guc_send_and_receive(struct intel_guc *guc, const u32 *action, u32 len,
303 			   u32 *response_buf, u32 response_buf_size)
304 {
305 	return intel_guc_ct_send(&guc->ct, action, len,
306 				 response_buf, response_buf_size, 0);
307 }
308 
309 static inline int intel_guc_send_busy_loop(struct intel_guc *guc,
310 					   const u32 *action,
311 					   u32 len,
312 					   u32 g2h_len_dw,
313 					   bool loop)
314 {
315 	int err;
316 	unsigned int sleep_period_ms = 1;
317 	bool not_atomic = !in_atomic() && !irqs_disabled();
318 
319 	/*
320 	 * FIXME: Have caller pass in if we are in an atomic context to avoid
321 	 * using in_atomic(). It is likely safe here as we check for irqs
322 	 * disabled which basically all the spin locks in the i915 do but
323 	 * regardless this should be cleaned up.
324 	 */
325 
326 	/* No sleeping with spin locks, just busy loop */
327 	might_sleep_if(loop && not_atomic);
328 
329 retry:
330 	err = intel_guc_send_nb(guc, action, len, g2h_len_dw);
331 	if (unlikely(err == -EBUSY && loop)) {
332 		if (likely(not_atomic)) {
333 			if (msleep_interruptible(sleep_period_ms))
334 				return -EINTR;
335 			sleep_period_ms = sleep_period_ms << 1;
336 		} else {
337 			cpu_relax();
338 		}
339 		goto retry;
340 	}
341 
342 	return err;
343 }
344 
345 /* Only call this from the interrupt handler code */
346 static inline void intel_guc_to_host_event_handler(struct intel_guc *guc)
347 {
348 	if (guc->interrupts.enabled)
349 		intel_guc_ct_event_handler(&guc->ct);
350 }
351 
352 /* GuC addresses above GUC_GGTT_TOP also don't map through the GTT */
353 #define GUC_GGTT_TOP	0xFEE00000
354 
355 /**
356  * intel_guc_ggtt_offset() - Get and validate the GGTT offset of @vma
357  * @guc: intel_guc structure.
358  * @vma: i915 graphics virtual memory area.
359  *
360  * GuC does not allow any gfx GGTT address that falls into range
361  * [0, ggtt.pin_bias), which is reserved for Boot ROM, SRAM and WOPCM.
362  * Currently, in order to exclude [0, ggtt.pin_bias) address space from
363  * GGTT, all gfx objects used by GuC are allocated with intel_guc_allocate_vma()
364  * and pinned with PIN_OFFSET_BIAS along with the value of ggtt.pin_bias.
365  *
366  * Return: GGTT offset of the @vma.
367  */
368 static inline u32 intel_guc_ggtt_offset(struct intel_guc *guc,
369 					struct i915_vma *vma)
370 {
371 	u32 offset = i915_ggtt_offset(vma);
372 
373 	GEM_BUG_ON(offset < i915_ggtt_pin_bias(vma));
374 	GEM_BUG_ON(range_overflows_t(u64, offset, vma->size, GUC_GGTT_TOP));
375 
376 	return offset;
377 }
378 
379 void intel_guc_init_early(struct intel_guc *guc);
380 void intel_guc_init_late(struct intel_guc *guc);
381 void intel_guc_init_send_regs(struct intel_guc *guc);
382 void intel_guc_write_params(struct intel_guc *guc);
383 int intel_guc_init(struct intel_guc *guc);
384 void intel_guc_fini(struct intel_guc *guc);
385 void intel_guc_notify(struct intel_guc *guc);
386 int intel_guc_send_mmio(struct intel_guc *guc, const u32 *action, u32 len,
387 			u32 *response_buf, u32 response_buf_size);
388 int intel_guc_to_host_process_recv_msg(struct intel_guc *guc,
389 				       const u32 *payload, u32 len);
390 int intel_guc_auth_huc(struct intel_guc *guc, u32 rsa_offset);
391 int intel_guc_suspend(struct intel_guc *guc);
392 int intel_guc_resume(struct intel_guc *guc);
393 struct i915_vma *intel_guc_allocate_vma(struct intel_guc *guc, u32 size);
394 int intel_guc_allocate_and_map_vma(struct intel_guc *guc, u32 size,
395 				   struct i915_vma **out_vma, void **out_vaddr);
396 int intel_guc_self_cfg32(struct intel_guc *guc, u16 key, u32 value);
397 int intel_guc_self_cfg64(struct intel_guc *guc, u16 key, u64 value);
398 
399 static inline bool intel_guc_is_supported(struct intel_guc *guc)
400 {
401 	return intel_uc_fw_is_supported(&guc->fw);
402 }
403 
404 static inline bool intel_guc_is_wanted(struct intel_guc *guc)
405 {
406 	return intel_uc_fw_is_enabled(&guc->fw);
407 }
408 
409 static inline bool intel_guc_is_used(struct intel_guc *guc)
410 {
411 	GEM_BUG_ON(__intel_uc_fw_status(&guc->fw) == INTEL_UC_FIRMWARE_SELECTED);
412 	return intel_uc_fw_is_available(&guc->fw);
413 }
414 
415 static inline bool intel_guc_is_fw_running(struct intel_guc *guc)
416 {
417 	return intel_uc_fw_is_running(&guc->fw);
418 }
419 
420 static inline bool intel_guc_is_ready(struct intel_guc *guc)
421 {
422 	return intel_guc_is_fw_running(guc) && intel_guc_ct_enabled(&guc->ct);
423 }
424 
425 static inline void intel_guc_reset_interrupts(struct intel_guc *guc)
426 {
427 	guc->interrupts.reset(guc);
428 }
429 
430 static inline void intel_guc_enable_interrupts(struct intel_guc *guc)
431 {
432 	guc->interrupts.enable(guc);
433 }
434 
435 static inline void intel_guc_disable_interrupts(struct intel_guc *guc)
436 {
437 	guc->interrupts.disable(guc);
438 }
439 
440 static inline int intel_guc_sanitize(struct intel_guc *guc)
441 {
442 	intel_uc_fw_sanitize(&guc->fw);
443 	intel_guc_disable_interrupts(guc);
444 	intel_guc_ct_sanitize(&guc->ct);
445 	guc->mmio_msg = 0;
446 
447 	return 0;
448 }
449 
450 static inline void intel_guc_enable_msg(struct intel_guc *guc, u32 mask)
451 {
452 	spin_lock_irq(&guc->irq_lock);
453 	guc->msg_enabled_mask |= mask;
454 	spin_unlock_irq(&guc->irq_lock);
455 }
456 
457 static inline void intel_guc_disable_msg(struct intel_guc *guc, u32 mask)
458 {
459 	spin_lock_irq(&guc->irq_lock);
460 	guc->msg_enabled_mask &= ~mask;
461 	spin_unlock_irq(&guc->irq_lock);
462 }
463 
464 int intel_guc_wait_for_idle(struct intel_guc *guc, long timeout);
465 
466 int intel_guc_deregister_done_process_msg(struct intel_guc *guc,
467 					  const u32 *msg, u32 len);
468 int intel_guc_sched_done_process_msg(struct intel_guc *guc,
469 				     const u32 *msg, u32 len);
470 int intel_guc_context_reset_process_msg(struct intel_guc *guc,
471 					const u32 *msg, u32 len);
472 int intel_guc_engine_failure_process_msg(struct intel_guc *guc,
473 					 const u32 *msg, u32 len);
474 int intel_guc_error_capture_process_msg(struct intel_guc *guc,
475 					const u32 *msg, u32 len);
476 
477 struct intel_engine_cs *
478 intel_guc_lookup_engine(struct intel_guc *guc, u8 guc_class, u8 instance);
479 
480 void intel_guc_find_hung_context(struct intel_engine_cs *engine);
481 
482 int intel_guc_global_policies_update(struct intel_guc *guc);
483 
484 void intel_guc_context_ban(struct intel_context *ce, struct i915_request *rq);
485 
486 void intel_guc_submission_reset_prepare(struct intel_guc *guc);
487 void intel_guc_submission_reset(struct intel_guc *guc, intel_engine_mask_t stalled);
488 void intel_guc_submission_reset_finish(struct intel_guc *guc);
489 void intel_guc_submission_cancel_requests(struct intel_guc *guc);
490 
491 void intel_guc_load_status(struct intel_guc *guc, struct drm_printer *p);
492 
493 void intel_guc_write_barrier(struct intel_guc *guc);
494 
495 void intel_guc_dump_time_info(struct intel_guc *guc, struct drm_printer *p);
496 
497 int intel_guc_sched_disable_gucid_threshold_max(struct intel_guc *guc);
498 
499 #endif
500