xref: /linux/drivers/gpu/drm/i915/gt/intel_gtt.h (revision 8c69d0298fb56f603e694cf0188e25b58dfe8b7e)
1 /* SPDX-License-Identifier: MIT */
2 /*
3  * Copyright © 2020 Intel Corporation
4  *
5  * Please try to maintain the following order within this file unless it makes
6  * sense to do otherwise. From top to bottom:
7  * 1. typedefs
8  * 2. #defines, and macros
9  * 3. structure definitions
10  * 4. function prototypes
11  *
12  * Within each section, please try to order by generation in ascending order,
13  * from top to bottom (ie. gen6 on the top, gen8 on the bottom).
14  */
15 
16 #ifndef __INTEL_GTT_H__
17 #define __INTEL_GTT_H__
18 
19 #include <linux/io-mapping.h>
20 #include <linux/kref.h>
21 #include <linux/mm.h>
22 #include <linux/pagevec.h>
23 #include <linux/scatterlist.h>
24 #include <linux/workqueue.h>
25 
26 #include <drm/drm_mm.h>
27 
28 #include "gt/intel_reset.h"
29 #include "i915_selftest.h"
30 #include "i915_vma_types.h"
31 
32 #define I915_GFP_ALLOW_FAIL (GFP_KERNEL | __GFP_RETRY_MAYFAIL | __GFP_NOWARN)
33 
34 #if IS_ENABLED(CONFIG_DRM_I915_TRACE_GTT)
35 #define DBG(...) trace_printk(__VA_ARGS__)
36 #else
37 #define DBG(...)
38 #endif
39 
40 #define NALLOC 3 /* 1 normal, 1 for concurrent threads, 1 for preallocation */
41 
42 #define I915_GTT_PAGE_SIZE_4K	BIT_ULL(12)
43 #define I915_GTT_PAGE_SIZE_64K	BIT_ULL(16)
44 #define I915_GTT_PAGE_SIZE_2M	BIT_ULL(21)
45 
46 #define I915_GTT_PAGE_SIZE I915_GTT_PAGE_SIZE_4K
47 #define I915_GTT_MAX_PAGE_SIZE I915_GTT_PAGE_SIZE_2M
48 
49 #define I915_GTT_PAGE_MASK -I915_GTT_PAGE_SIZE
50 
51 #define I915_GTT_MIN_ALIGNMENT I915_GTT_PAGE_SIZE
52 
53 #define I915_FENCE_REG_NONE -1
54 #define I915_MAX_NUM_FENCES 32
55 /* 32 fences + sign bit for FENCE_REG_NONE */
56 #define I915_MAX_NUM_FENCE_BITS 6
57 
58 typedef u32 gen6_pte_t;
59 typedef u64 gen8_pte_t;
60 
61 #define ggtt_total_entries(ggtt) ((ggtt)->vm.total >> PAGE_SHIFT)
62 
63 #define I915_PTES(pte_len)		((unsigned int)(PAGE_SIZE / (pte_len)))
64 #define I915_PTE_MASK(pte_len)		(I915_PTES(pte_len) - 1)
65 #define I915_PDES			512
66 #define I915_PDE_MASK			(I915_PDES - 1)
67 
68 /* gen6-hsw has bit 11-4 for physical addr bit 39-32 */
69 #define GEN6_GTT_ADDR_ENCODE(addr)	((addr) | (((addr) >> 28) & 0xff0))
70 #define GEN6_PTE_ADDR_ENCODE(addr)	GEN6_GTT_ADDR_ENCODE(addr)
71 #define GEN6_PDE_ADDR_ENCODE(addr)	GEN6_GTT_ADDR_ENCODE(addr)
72 #define GEN6_PTE_CACHE_LLC		(2 << 1)
73 #define GEN6_PTE_UNCACHED		(1 << 1)
74 #define GEN6_PTE_VALID			REG_BIT(0)
75 
76 #define GEN6_PTES			I915_PTES(sizeof(gen6_pte_t))
77 #define GEN6_PD_SIZE		        (I915_PDES * PAGE_SIZE)
78 #define GEN6_PD_ALIGN			(PAGE_SIZE * 16)
79 #define GEN6_PDE_SHIFT			22
80 #define GEN6_PDE_VALID			REG_BIT(0)
81 #define NUM_PTE(pde_shift)     (1 << (pde_shift - PAGE_SHIFT))
82 
83 #define GEN7_PTE_CACHE_L3_LLC		(3 << 1)
84 
85 #define BYT_PTE_SNOOPED_BY_CPU_CACHES	REG_BIT(2)
86 #define BYT_PTE_WRITEABLE		REG_BIT(1)
87 
88 #define GEN12_PPGTT_PTE_LM	BIT_ULL(11)
89 
90 #define GEN12_GGTT_PTE_LM	BIT_ULL(1)
91 
92 /*
93  * Cacheability Control is a 4-bit value. The low three bits are stored in bits
94  * 3:1 of the PTE, while the fourth bit is stored in bit 11 of the PTE.
95  */
96 #define HSW_CACHEABILITY_CONTROL(bits)	((((bits) & 0x7) << 1) | \
97 					 (((bits) & 0x8) << (11 - 3)))
98 #define HSW_WB_LLC_AGE3			HSW_CACHEABILITY_CONTROL(0x2)
99 #define HSW_WB_LLC_AGE0			HSW_CACHEABILITY_CONTROL(0x3)
100 #define HSW_WB_ELLC_LLC_AGE3		HSW_CACHEABILITY_CONTROL(0x8)
101 #define HSW_WB_ELLC_LLC_AGE0		HSW_CACHEABILITY_CONTROL(0xb)
102 #define HSW_WT_ELLC_LLC_AGE3		HSW_CACHEABILITY_CONTROL(0x7)
103 #define HSW_WT_ELLC_LLC_AGE0		HSW_CACHEABILITY_CONTROL(0x6)
104 #define HSW_PTE_UNCACHED		(0)
105 #define HSW_GTT_ADDR_ENCODE(addr)	((addr) | (((addr) >> 28) & 0x7f0))
106 #define HSW_PTE_ADDR_ENCODE(addr)	HSW_GTT_ADDR_ENCODE(addr)
107 
108 /*
109  * GEN8 32b style address is defined as a 3 level page table:
110  * 31:30 | 29:21 | 20:12 |  11:0
111  * PDPE  |  PDE  |  PTE  | offset
112  * The difference as compared to normal x86 3 level page table is the PDPEs are
113  * programmed via register.
114  *
115  * GEN8 48b style address is defined as a 4 level page table:
116  * 47:39 | 38:30 | 29:21 | 20:12 |  11:0
117  * PML4E | PDPE  |  PDE  |  PTE  | offset
118  */
119 #define GEN8_3LVL_PDPES			4
120 
121 #define PPAT_UNCACHED			(_PAGE_PWT | _PAGE_PCD)
122 #define PPAT_CACHED_PDE			0 /* WB LLC */
123 #define PPAT_CACHED			_PAGE_PAT /* WB LLCeLLC */
124 #define PPAT_DISPLAY_ELLC		_PAGE_PCD /* WT eLLC */
125 
126 #define CHV_PPAT_SNOOP			REG_BIT(6)
127 #define GEN8_PPAT_AGE(x)		((x)<<4)
128 #define GEN8_PPAT_LLCeLLC		(3<<2)
129 #define GEN8_PPAT_LLCELLC		(2<<2)
130 #define GEN8_PPAT_LLC			(1<<2)
131 #define GEN8_PPAT_WB			(3<<0)
132 #define GEN8_PPAT_WT			(2<<0)
133 #define GEN8_PPAT_WC			(1<<0)
134 #define GEN8_PPAT_UC			(0<<0)
135 #define GEN8_PPAT_ELLC_OVERRIDE		(0<<2)
136 #define GEN8_PPAT(i, x)			((u64)(x) << ((i) * 8))
137 
138 #define GEN8_PDE_IPS_64K BIT(11)
139 #define GEN8_PDE_PS_2M   BIT(7)
140 
141 enum i915_cache_level;
142 
143 struct drm_i915_file_private;
144 struct drm_i915_gem_object;
145 struct i915_fence_reg;
146 struct i915_vma;
147 struct intel_gt;
148 
149 #define for_each_sgt_daddr(__dp, __iter, __sgt) \
150 	__for_each_sgt_daddr(__dp, __iter, __sgt, I915_GTT_PAGE_SIZE)
151 
152 struct i915_page_table {
153 	struct drm_i915_gem_object *base;
154 	union {
155 		atomic_t used;
156 		struct i915_page_table *stash;
157 	};
158 };
159 
160 struct i915_page_directory {
161 	struct i915_page_table pt;
162 	spinlock_t lock;
163 	void **entry;
164 };
165 
166 #define __px_choose_expr(x, type, expr, other) \
167 	__builtin_choose_expr( \
168 	__builtin_types_compatible_p(typeof(x), type) || \
169 	__builtin_types_compatible_p(typeof(x), const type), \
170 	({ type __x = (type)(x); expr; }), \
171 	other)
172 
173 #define px_base(px) \
174 	__px_choose_expr(px, struct drm_i915_gem_object *, __x, \
175 	__px_choose_expr(px, struct i915_page_table *, __x->base, \
176 	__px_choose_expr(px, struct i915_page_directory *, __x->pt.base, \
177 	(void)0)))
178 
179 struct page *__px_page(struct drm_i915_gem_object *p);
180 dma_addr_t __px_dma(struct drm_i915_gem_object *p);
181 #define px_dma(px) (__px_dma(px_base(px)))
182 
183 #define px_pt(px) \
184 	__px_choose_expr(px, struct i915_page_table *, __x, \
185 	__px_choose_expr(px, struct i915_page_directory *, &__x->pt, \
186 	(void)0))
187 #define px_used(px) (&px_pt(px)->used)
188 
189 struct i915_vm_pt_stash {
190 	/* preallocated chains of page tables/directories */
191 	struct i915_page_table *pt[2];
192 };
193 
194 struct i915_vma_ops {
195 	/* Map an object into an address space with the given cache flags. */
196 	void (*bind_vma)(struct i915_address_space *vm,
197 			 struct i915_vm_pt_stash *stash,
198 			 struct i915_vma *vma,
199 			 enum i915_cache_level cache_level,
200 			 u32 flags);
201 	/*
202 	 * Unmap an object from an address space. This usually consists of
203 	 * setting the valid PTE entries to a reserved scratch page.
204 	 */
205 	void (*unbind_vma)(struct i915_address_space *vm,
206 			   struct i915_vma *vma);
207 
208 	int (*set_pages)(struct i915_vma *vma);
209 	void (*clear_pages)(struct i915_vma *vma);
210 };
211 
212 struct i915_address_space {
213 	struct kref ref;
214 	struct rcu_work rcu;
215 
216 	struct drm_mm mm;
217 	struct intel_gt *gt;
218 	struct drm_i915_private *i915;
219 	struct device *dma;
220 	/*
221 	 * Every address space belongs to a struct file - except for the global
222 	 * GTT that is owned by the driver (and so @file is set to NULL). In
223 	 * principle, no information should leak from one context to another
224 	 * (or between files/processes etc) unless explicitly shared by the
225 	 * owner. Tracking the owner is important in order to free up per-file
226 	 * objects along with the file, to aide resource tracking, and to
227 	 * assign blame.
228 	 */
229 	struct drm_i915_file_private *file;
230 	u64 total;		/* size addr space maps (ex. 2GB for ggtt) */
231 	u64 reserved;		/* size addr space reserved */
232 
233 	unsigned int bind_async_flags;
234 
235 	/*
236 	 * Each active user context has its own address space (in full-ppgtt).
237 	 * Since the vm may be shared between multiple contexts, we count how
238 	 * many contexts keep us "open". Once open hits zero, we are closed
239 	 * and do not allow any new attachments, and proceed to shutdown our
240 	 * vma and page directories.
241 	 */
242 	atomic_t open;
243 
244 	struct mutex mutex; /* protects vma and our lists */
245 	struct dma_resv resv; /* reservation lock for all pd objects, and buffer pool */
246 #define VM_CLASS_GGTT 0
247 #define VM_CLASS_PPGTT 1
248 #define VM_CLASS_DPT 2
249 
250 	struct drm_i915_gem_object *scratch[4];
251 	/**
252 	 * List of vma currently bound.
253 	 */
254 	struct list_head bound_list;
255 
256 	/* Global GTT */
257 	bool is_ggtt:1;
258 
259 	/* Display page table */
260 	bool is_dpt:1;
261 
262 	/* Some systems support read-only mappings for GGTT and/or PPGTT */
263 	bool has_read_only:1;
264 
265 	u8 top;
266 	u8 pd_shift;
267 	u8 scratch_order;
268 
269 	struct drm_i915_gem_object *
270 		(*alloc_pt_dma)(struct i915_address_space *vm, int sz);
271 
272 	u64 (*pte_encode)(dma_addr_t addr,
273 			  enum i915_cache_level level,
274 			  u32 flags); /* Create a valid PTE */
275 #define PTE_READ_ONLY	BIT(0)
276 #define PTE_LM		BIT(1)
277 
278 	void (*allocate_va_range)(struct i915_address_space *vm,
279 				  struct i915_vm_pt_stash *stash,
280 				  u64 start, u64 length);
281 	void (*clear_range)(struct i915_address_space *vm,
282 			    u64 start, u64 length);
283 	void (*insert_page)(struct i915_address_space *vm,
284 			    dma_addr_t addr,
285 			    u64 offset,
286 			    enum i915_cache_level cache_level,
287 			    u32 flags);
288 	void (*insert_entries)(struct i915_address_space *vm,
289 			       struct i915_vma *vma,
290 			       enum i915_cache_level cache_level,
291 			       u32 flags);
292 	void (*cleanup)(struct i915_address_space *vm);
293 
294 	struct i915_vma_ops vma_ops;
295 
296 	I915_SELFTEST_DECLARE(struct fault_attr fault_attr);
297 	I915_SELFTEST_DECLARE(bool scrub_64K);
298 };
299 
300 /*
301  * The Graphics Translation Table is the way in which GEN hardware translates a
302  * Graphics Virtual Address into a Physical Address. In addition to the normal
303  * collateral associated with any va->pa translations GEN hardware also has a
304  * portion of the GTT which can be mapped by the CPU and remain both coherent
305  * and correct (in cases like swizzling). That region is referred to as GMADR in
306  * the spec.
307  */
308 struct i915_ggtt {
309 	struct i915_address_space vm;
310 
311 	struct io_mapping iomap;	/* Mapping to our CPU mappable region */
312 	struct resource gmadr;          /* GMADR resource */
313 	resource_size_t mappable_end;	/* End offset that we can CPU map */
314 
315 	/** "Graphics Stolen Memory" holds the global PTEs */
316 	void __iomem *gsm;
317 	void (*invalidate)(struct i915_ggtt *ggtt);
318 
319 	/** PPGTT used for aliasing the PPGTT with the GTT */
320 	struct i915_ppgtt *alias;
321 
322 	bool do_idle_maps;
323 
324 	int mtrr;
325 
326 	/** Bit 6 swizzling required for X tiling */
327 	u32 bit_6_swizzle_x;
328 	/** Bit 6 swizzling required for Y tiling */
329 	u32 bit_6_swizzle_y;
330 
331 	u32 pin_bias;
332 
333 	unsigned int num_fences;
334 	struct i915_fence_reg *fence_regs;
335 	struct list_head fence_list;
336 
337 	/**
338 	 * List of all objects in gtt_space, currently mmaped by userspace.
339 	 * All objects within this list must also be on bound_list.
340 	 */
341 	struct list_head userfault_list;
342 
343 	/* Manual runtime pm autosuspend delay for user GGTT mmaps */
344 	struct intel_wakeref_auto userfault_wakeref;
345 
346 	struct mutex error_mutex;
347 	struct drm_mm_node error_capture;
348 	struct drm_mm_node uc_fw;
349 };
350 
351 struct i915_ppgtt {
352 	struct i915_address_space vm;
353 
354 	struct i915_page_directory *pd;
355 };
356 
357 #define i915_is_ggtt(vm) ((vm)->is_ggtt)
358 #define i915_is_dpt(vm) ((vm)->is_dpt)
359 
360 int __must_check
361 i915_vm_lock_objects(struct i915_address_space *vm, struct i915_gem_ww_ctx *ww);
362 
363 static inline bool
364 i915_vm_is_4lvl(const struct i915_address_space *vm)
365 {
366 	return (vm->total - 1) >> 32;
367 }
368 
369 static inline bool
370 i915_vm_has_scratch_64K(struct i915_address_space *vm)
371 {
372 	return vm->scratch_order == get_order(I915_GTT_PAGE_SIZE_64K);
373 }
374 
375 static inline bool
376 i915_vm_has_cache_coloring(struct i915_address_space *vm)
377 {
378 	return i915_is_ggtt(vm) && vm->mm.color_adjust;
379 }
380 
381 static inline struct i915_ggtt *
382 i915_vm_to_ggtt(struct i915_address_space *vm)
383 {
384 	BUILD_BUG_ON(offsetof(struct i915_ggtt, vm));
385 	GEM_BUG_ON(!i915_is_ggtt(vm));
386 	return container_of(vm, struct i915_ggtt, vm);
387 }
388 
389 static inline struct i915_ppgtt *
390 i915_vm_to_ppgtt(struct i915_address_space *vm)
391 {
392 	BUILD_BUG_ON(offsetof(struct i915_ppgtt, vm));
393 	GEM_BUG_ON(i915_is_ggtt(vm));
394 	return container_of(vm, struct i915_ppgtt, vm);
395 }
396 
397 static inline struct i915_address_space *
398 i915_vm_get(struct i915_address_space *vm)
399 {
400 	kref_get(&vm->ref);
401 	return vm;
402 }
403 
404 void i915_vm_release(struct kref *kref);
405 
406 static inline void i915_vm_put(struct i915_address_space *vm)
407 {
408 	kref_put(&vm->ref, i915_vm_release);
409 }
410 
411 static inline struct i915_address_space *
412 i915_vm_open(struct i915_address_space *vm)
413 {
414 	GEM_BUG_ON(!atomic_read(&vm->open));
415 	atomic_inc(&vm->open);
416 	return i915_vm_get(vm);
417 }
418 
419 static inline bool
420 i915_vm_tryopen(struct i915_address_space *vm)
421 {
422 	if (atomic_add_unless(&vm->open, 1, 0))
423 		return i915_vm_get(vm);
424 
425 	return false;
426 }
427 
428 void __i915_vm_close(struct i915_address_space *vm);
429 
430 static inline void
431 i915_vm_close(struct i915_address_space *vm)
432 {
433 	GEM_BUG_ON(!atomic_read(&vm->open));
434 	__i915_vm_close(vm);
435 
436 	i915_vm_put(vm);
437 }
438 
439 void i915_address_space_init(struct i915_address_space *vm, int subclass);
440 void i915_address_space_fini(struct i915_address_space *vm);
441 
442 static inline u32 i915_pte_index(u64 address, unsigned int pde_shift)
443 {
444 	const u32 mask = NUM_PTE(pde_shift) - 1;
445 
446 	return (address >> PAGE_SHIFT) & mask;
447 }
448 
449 /*
450  * Helper to counts the number of PTEs within the given length. This count
451  * does not cross a page table boundary, so the max value would be
452  * GEN6_PTES for GEN6, and GEN8_PTES for GEN8.
453  */
454 static inline u32 i915_pte_count(u64 addr, u64 length, unsigned int pde_shift)
455 {
456 	const u64 mask = ~((1ULL << pde_shift) - 1);
457 	u64 end;
458 
459 	GEM_BUG_ON(length == 0);
460 	GEM_BUG_ON(offset_in_page(addr | length));
461 
462 	end = addr + length;
463 
464 	if ((addr & mask) != (end & mask))
465 		return NUM_PTE(pde_shift) - i915_pte_index(addr, pde_shift);
466 
467 	return i915_pte_index(end, pde_shift) - i915_pte_index(addr, pde_shift);
468 }
469 
470 static inline u32 i915_pde_index(u64 addr, u32 shift)
471 {
472 	return (addr >> shift) & I915_PDE_MASK;
473 }
474 
475 static inline struct i915_page_table *
476 i915_pt_entry(const struct i915_page_directory * const pd,
477 	      const unsigned short n)
478 {
479 	return pd->entry[n];
480 }
481 
482 static inline struct i915_page_directory *
483 i915_pd_entry(const struct i915_page_directory * const pdp,
484 	      const unsigned short n)
485 {
486 	return pdp->entry[n];
487 }
488 
489 static inline dma_addr_t
490 i915_page_dir_dma_addr(const struct i915_ppgtt *ppgtt, const unsigned int n)
491 {
492 	struct i915_page_table *pt = ppgtt->pd->entry[n];
493 
494 	return __px_dma(pt ? px_base(pt) : ppgtt->vm.scratch[ppgtt->vm.top]);
495 }
496 
497 void ppgtt_init(struct i915_ppgtt *ppgtt, struct intel_gt *gt);
498 
499 int i915_ggtt_probe_hw(struct drm_i915_private *i915);
500 int i915_ggtt_init_hw(struct drm_i915_private *i915);
501 int i915_ggtt_enable_hw(struct drm_i915_private *i915);
502 void i915_ggtt_enable_guc(struct i915_ggtt *ggtt);
503 void i915_ggtt_disable_guc(struct i915_ggtt *ggtt);
504 int i915_init_ggtt(struct drm_i915_private *i915);
505 void i915_ggtt_driver_release(struct drm_i915_private *i915);
506 
507 static inline bool i915_ggtt_has_aperture(const struct i915_ggtt *ggtt)
508 {
509 	return ggtt->mappable_end > 0;
510 }
511 
512 int i915_ppgtt_init_hw(struct intel_gt *gt);
513 
514 struct i915_ppgtt *i915_ppgtt_create(struct intel_gt *gt);
515 
516 void i915_ggtt_suspend(struct i915_ggtt *gtt);
517 void i915_ggtt_resume(struct i915_ggtt *ggtt);
518 
519 #define kmap_atomic_px(px) kmap_atomic(__px_page(px_base(px)))
520 
521 void
522 fill_page_dma(struct drm_i915_gem_object *p, const u64 val, unsigned int count);
523 
524 #define fill_px(px, v) fill_page_dma(px_base(px), (v), PAGE_SIZE / sizeof(u64))
525 #define fill32_px(px, v) do {						\
526 	u64 v__ = lower_32_bits(v);					\
527 	fill_px((px), v__ << 32 | v__);					\
528 } while (0)
529 
530 int setup_scratch_page(struct i915_address_space *vm);
531 void free_scratch(struct i915_address_space *vm);
532 
533 struct drm_i915_gem_object *alloc_pt_dma(struct i915_address_space *vm, int sz);
534 struct i915_page_table *alloc_pt(struct i915_address_space *vm);
535 struct i915_page_directory *alloc_pd(struct i915_address_space *vm);
536 struct i915_page_directory *__alloc_pd(int npde);
537 
538 int pin_pt_dma(struct i915_address_space *vm, struct drm_i915_gem_object *obj);
539 int pin_pt_dma_locked(struct i915_address_space *vm, struct drm_i915_gem_object *obj);
540 
541 void free_px(struct i915_address_space *vm,
542 	     struct i915_page_table *pt, int lvl);
543 #define free_pt(vm, px) free_px(vm, px, 0)
544 #define free_pd(vm, px) free_px(vm, px_pt(px), 1)
545 
546 void
547 __set_pd_entry(struct i915_page_directory * const pd,
548 	       const unsigned short idx,
549 	       struct i915_page_table *pt,
550 	       u64 (*encode)(const dma_addr_t, const enum i915_cache_level));
551 
552 #define set_pd_entry(pd, idx, to) \
553 	__set_pd_entry((pd), (idx), px_pt(to), gen8_pde_encode)
554 
555 void
556 clear_pd_entry(struct i915_page_directory * const pd,
557 	       const unsigned short idx,
558 	       const struct drm_i915_gem_object * const scratch);
559 
560 bool
561 release_pd_entry(struct i915_page_directory * const pd,
562 		 const unsigned short idx,
563 		 struct i915_page_table * const pt,
564 		 const struct drm_i915_gem_object * const scratch);
565 void gen6_ggtt_invalidate(struct i915_ggtt *ggtt);
566 
567 int ggtt_set_pages(struct i915_vma *vma);
568 int ppgtt_set_pages(struct i915_vma *vma);
569 void clear_pages(struct i915_vma *vma);
570 
571 void ppgtt_bind_vma(struct i915_address_space *vm,
572 		    struct i915_vm_pt_stash *stash,
573 		    struct i915_vma *vma,
574 		    enum i915_cache_level cache_level,
575 		    u32 flags);
576 void ppgtt_unbind_vma(struct i915_address_space *vm,
577 		      struct i915_vma *vma);
578 
579 void gtt_write_workarounds(struct intel_gt *gt);
580 
581 void setup_private_pat(struct intel_uncore *uncore);
582 
583 int i915_vm_alloc_pt_stash(struct i915_address_space *vm,
584 			   struct i915_vm_pt_stash *stash,
585 			   u64 size);
586 int i915_vm_pin_pt_stash(struct i915_address_space *vm,
587 			 struct i915_vm_pt_stash *stash);
588 void i915_vm_free_pt_stash(struct i915_address_space *vm,
589 			   struct i915_vm_pt_stash *stash);
590 
591 struct i915_vma *
592 __vm_create_scratch_for_read(struct i915_address_space *vm, unsigned long size);
593 
594 struct i915_vma *
595 __vm_create_scratch_for_read_pinned(struct i915_address_space *vm, unsigned long size);
596 
597 static inline struct sgt_dma {
598 	struct scatterlist *sg;
599 	dma_addr_t dma, max;
600 } sgt_dma(struct i915_vma *vma) {
601 	struct scatterlist *sg = vma->pages->sgl;
602 	dma_addr_t addr = sg_dma_address(sg);
603 
604 	return (struct sgt_dma){ sg, addr, addr + sg_dma_len(sg) };
605 }
606 
607 #endif
608