xref: /linux/drivers/gpu/drm/i915/display/vlv_dsi_pll.c (revision fb7399cf2d0b33825b8039f95c45395c7deba25c)
1 /*
2  * Copyright © 2013 Intel Corporation
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice (including the next
12  * paragraph) shall be included in all copies or substantial portions of the
13  * Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21  * DEALINGS IN THE SOFTWARE.
22  *
23  * Authors:
24  *	Shobhit Kumar <shobhit.kumar@intel.com>
25  *	Yogesh Mohan Marimuthu <yogesh.mohan.marimuthu@intel.com>
26  */
27 
28 #include <linux/kernel.h>
29 #include <linux/string_helpers.h>
30 
31 #include "i915_drv.h"
32 #include "intel_de.h"
33 #include "intel_display_types.h"
34 #include "intel_dsi.h"
35 #include "vlv_dsi_pll.h"
36 #include "vlv_dsi_pll_regs.h"
37 #include "vlv_sideband.h"
38 
39 static const u16 lfsr_converts[] = {
40 	426, 469, 234, 373, 442, 221, 110, 311, 411,		/* 62 - 70 */
41 	461, 486, 243, 377, 188, 350, 175, 343, 427, 213,	/* 71 - 80 */
42 	106, 53, 282, 397, 454, 227, 113, 56, 284, 142,		/* 81 - 90 */
43 	71, 35, 273, 136, 324, 418, 465, 488, 500, 506		/* 91 - 100 */
44 };
45 
46 /* Get DSI clock from pixel clock */
47 static u32 dsi_clk_from_pclk(u32 pclk, enum mipi_dsi_pixel_format fmt,
48 			     int lane_count)
49 {
50 	u32 dsi_clk_khz;
51 	u32 bpp = mipi_dsi_pixel_format_to_bpp(fmt);
52 
53 	/* DSI data rate = pixel clock * bits per pixel / lane count
54 	   pixel clock is converted from KHz to Hz */
55 	dsi_clk_khz = DIV_ROUND_CLOSEST(pclk * bpp, lane_count);
56 
57 	return dsi_clk_khz;
58 }
59 
60 static int dsi_calc_mnp(struct intel_display *display,
61 			struct intel_crtc_state *config,
62 			int target_dsi_clk)
63 {
64 	unsigned int m_min, m_max, p_min = 2, p_max = 6;
65 	unsigned int m, n, p;
66 	unsigned int calc_m, calc_p;
67 	int delta, ref_clk;
68 
69 	/* target_dsi_clk is expected in kHz */
70 	if (target_dsi_clk < 300000 || target_dsi_clk > 1150000) {
71 		drm_err(display->drm, "DSI CLK Out of Range\n");
72 		return -ECHRNG;
73 	}
74 
75 	if (display->platform.cherryview) {
76 		ref_clk = 100000;
77 		n = 4;
78 		m_min = 70;
79 		m_max = 96;
80 	} else {
81 		ref_clk = 25000;
82 		n = 1;
83 		m_min = 62;
84 		m_max = 92;
85 	}
86 
87 	calc_p = p_min;
88 	calc_m = m_min;
89 	delta = abs(target_dsi_clk - (m_min * ref_clk) / (p_min * n));
90 
91 	for (m = m_min; m <= m_max && delta; m++) {
92 		for (p = p_min; p <= p_max && delta; p++) {
93 			/*
94 			 * Find the optimal m and p divisors with minimal delta
95 			 * +/- the required clock
96 			 */
97 			int calc_dsi_clk = (m * ref_clk) / (p * n);
98 			int d = abs(target_dsi_clk - calc_dsi_clk);
99 			if (d < delta) {
100 				delta = d;
101 				calc_m = m;
102 				calc_p = p;
103 			}
104 		}
105 	}
106 
107 	/* register has log2(N1), this works fine for powers of two */
108 	config->dsi_pll.ctrl = 1 << (DSI_PLL_P1_POST_DIV_SHIFT + calc_p - 2);
109 	config->dsi_pll.div =
110 		(ffs(n) - 1) << DSI_PLL_N1_DIV_SHIFT |
111 		(u32)lfsr_converts[calc_m - 62] << DSI_PLL_M1_DIV_SHIFT;
112 
113 	return 0;
114 }
115 
116 static int vlv_dsi_pclk(struct intel_encoder *encoder,
117 			struct intel_crtc_state *config)
118 {
119 	struct intel_display *display = to_intel_display(encoder);
120 	struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
121 	int bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format);
122 	u32 dsi_clock;
123 	u32 pll_ctl, pll_div;
124 	u32 m = 0, p = 0, n;
125 	int refclk = display->platform.cherryview ? 100000 : 25000;
126 	int i;
127 
128 	pll_ctl = config->dsi_pll.ctrl;
129 	pll_div = config->dsi_pll.div;
130 
131 	/* mask out other bits and extract the P1 divisor */
132 	pll_ctl &= DSI_PLL_P1_POST_DIV_MASK;
133 	pll_ctl = pll_ctl >> (DSI_PLL_P1_POST_DIV_SHIFT - 2);
134 
135 	/* N1 divisor */
136 	n = (pll_div & DSI_PLL_N1_DIV_MASK) >> DSI_PLL_N1_DIV_SHIFT;
137 	n = 1 << n; /* register has log2(N1) */
138 
139 	/* mask out the other bits and extract the M1 divisor */
140 	pll_div &= DSI_PLL_M1_DIV_MASK;
141 	pll_div = pll_div >> DSI_PLL_M1_DIV_SHIFT;
142 
143 	while (pll_ctl) {
144 		pll_ctl = pll_ctl >> 1;
145 		p++;
146 	}
147 	p--;
148 
149 	if (!p) {
150 		drm_err(display->drm, "wrong P1 divisor\n");
151 		return 0;
152 	}
153 
154 	for (i = 0; i < ARRAY_SIZE(lfsr_converts); i++) {
155 		if (lfsr_converts[i] == pll_div)
156 			break;
157 	}
158 
159 	if (i == ARRAY_SIZE(lfsr_converts)) {
160 		drm_err(display->drm, "wrong m_seed programmed\n");
161 		return 0;
162 	}
163 
164 	m = i + 62;
165 
166 	dsi_clock = (m * refclk) / (p * n);
167 
168 	return DIV_ROUND_CLOSEST(dsi_clock * intel_dsi->lane_count, bpp);
169 }
170 
171 /*
172  * XXX: The muxing and gating is hard coded for now. Need to add support for
173  * sharing PLLs with two DSI outputs.
174  */
175 int vlv_dsi_pll_compute(struct intel_encoder *encoder,
176 			struct intel_crtc_state *config)
177 {
178 	struct intel_display *display = to_intel_display(encoder);
179 	struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
180 	int pclk, dsi_clk, ret;
181 
182 	dsi_clk = dsi_clk_from_pclk(intel_dsi->pclk, intel_dsi->pixel_format,
183 				    intel_dsi->lane_count);
184 
185 	ret = dsi_calc_mnp(display, config, dsi_clk);
186 	if (ret) {
187 		drm_dbg_kms(display->drm, "dsi_calc_mnp failed\n");
188 		return ret;
189 	}
190 
191 	if (intel_dsi->ports & (1 << PORT_A))
192 		config->dsi_pll.ctrl |= DSI_PLL_CLK_GATE_DSI0_DSIPLL;
193 
194 	if (intel_dsi->ports & (1 << PORT_C))
195 		config->dsi_pll.ctrl |= DSI_PLL_CLK_GATE_DSI1_DSIPLL;
196 
197 	config->dsi_pll.ctrl |= DSI_PLL_VCO_EN;
198 
199 	drm_dbg_kms(display->drm, "dsi pll div %08x, ctrl %08x\n",
200 		    config->dsi_pll.div, config->dsi_pll.ctrl);
201 
202 	pclk = vlv_dsi_pclk(encoder, config);
203 	config->port_clock = pclk;
204 
205 	/* FIXME definitely not right for burst/cmd mode/pixel overlap */
206 	config->hw.adjusted_mode.crtc_clock = pclk;
207 	if (intel_dsi->dual_link)
208 		config->hw.adjusted_mode.crtc_clock *= 2;
209 
210 	return 0;
211 }
212 
213 void vlv_dsi_pll_enable(struct intel_encoder *encoder,
214 			const struct intel_crtc_state *config)
215 {
216 	struct intel_display *display = to_intel_display(encoder);
217 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
218 
219 	drm_dbg_kms(display->drm, "\n");
220 
221 	vlv_cck_get(dev_priv);
222 
223 	vlv_cck_write(dev_priv, CCK_REG_DSI_PLL_CONTROL, 0);
224 	vlv_cck_write(dev_priv, CCK_REG_DSI_PLL_DIVIDER, config->dsi_pll.div);
225 	vlv_cck_write(dev_priv, CCK_REG_DSI_PLL_CONTROL,
226 		      config->dsi_pll.ctrl & ~DSI_PLL_VCO_EN);
227 
228 	/* wait at least 0.5 us after ungating before enabling VCO,
229 	 * allow hrtimer subsystem optimization by relaxing timing
230 	 */
231 	usleep_range(10, 50);
232 
233 	vlv_cck_write(dev_priv, CCK_REG_DSI_PLL_CONTROL, config->dsi_pll.ctrl);
234 
235 	if (wait_for(vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL) &
236 						DSI_PLL_LOCK, 20)) {
237 
238 		vlv_cck_put(dev_priv);
239 		drm_err(display->drm, "DSI PLL lock failed\n");
240 		return;
241 	}
242 	vlv_cck_put(dev_priv);
243 
244 	drm_dbg_kms(display->drm, "DSI PLL locked\n");
245 }
246 
247 void vlv_dsi_pll_disable(struct intel_encoder *encoder)
248 {
249 	struct intel_display *display = to_intel_display(encoder);
250 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
251 	u32 tmp;
252 
253 	drm_dbg_kms(display->drm, "\n");
254 
255 	vlv_cck_get(dev_priv);
256 
257 	tmp = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
258 	tmp &= ~DSI_PLL_VCO_EN;
259 	tmp |= DSI_PLL_LDO_GATE;
260 	vlv_cck_write(dev_priv, CCK_REG_DSI_PLL_CONTROL, tmp);
261 
262 	vlv_cck_put(dev_priv);
263 }
264 
265 bool bxt_dsi_pll_is_enabled(struct intel_display *display)
266 {
267 	bool enabled;
268 	u32 val;
269 	u32 mask;
270 
271 	mask = BXT_DSI_PLL_DO_ENABLE | BXT_DSI_PLL_LOCKED;
272 	val = intel_de_read(display, BXT_DSI_PLL_ENABLE);
273 	enabled = (val & mask) == mask;
274 
275 	if (!enabled)
276 		return false;
277 
278 	/*
279 	 * Dividers must be programmed with valid values. As per BSEPC, for
280 	 * GEMINLAKE only PORT A divider values are checked while for BXT
281 	 * both divider values are validated. Check this here for
282 	 * paranoia, since BIOS is known to misconfigure PLLs in this way at
283 	 * times, and since accessing DSI registers with invalid dividers
284 	 * causes a system hang.
285 	 */
286 	val = intel_de_read(display, BXT_DSI_PLL_CTL);
287 	if (display->platform.geminilake) {
288 		if (!(val & BXT_DSIA_16X_MASK)) {
289 			drm_dbg_kms(display->drm,
290 				    "Invalid PLL divider (%08x)\n", val);
291 			enabled = false;
292 		}
293 	} else {
294 		if (!(val & BXT_DSIA_16X_MASK) || !(val & BXT_DSIC_16X_MASK)) {
295 			drm_dbg_kms(display->drm,
296 				    "Invalid PLL divider (%08x)\n", val);
297 			enabled = false;
298 		}
299 	}
300 
301 	return enabled;
302 }
303 
304 void bxt_dsi_pll_disable(struct intel_encoder *encoder)
305 {
306 	struct intel_display *display = to_intel_display(encoder);
307 
308 	drm_dbg_kms(display->drm, "\n");
309 
310 	intel_de_rmw(display, BXT_DSI_PLL_ENABLE, BXT_DSI_PLL_DO_ENABLE, 0);
311 
312 	/*
313 	 * PLL lock should deassert within 200us.
314 	 * Wait up to 1ms before timing out.
315 	 */
316 	if (intel_de_wait_for_clear(display, BXT_DSI_PLL_ENABLE,
317 				    BXT_DSI_PLL_LOCKED, 1))
318 		drm_err(display->drm,
319 			"Timeout waiting for PLL lock deassertion\n");
320 }
321 
322 u32 vlv_dsi_get_pclk(struct intel_encoder *encoder,
323 		     struct intel_crtc_state *config)
324 {
325 	struct intel_display *display = to_intel_display(encoder);
326 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
327 	u32 pll_ctl, pll_div;
328 
329 	drm_dbg_kms(display->drm, "\n");
330 
331 	vlv_cck_get(dev_priv);
332 	pll_ctl = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
333 	pll_div = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_DIVIDER);
334 	vlv_cck_put(dev_priv);
335 
336 	config->dsi_pll.ctrl = pll_ctl & ~DSI_PLL_LOCK;
337 	config->dsi_pll.div = pll_div;
338 
339 	return vlv_dsi_pclk(encoder, config);
340 }
341 
342 static int bxt_dsi_pclk(struct intel_encoder *encoder,
343 			const struct intel_crtc_state *config)
344 {
345 	struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
346 	int bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format);
347 	u32 dsi_ratio, dsi_clk;
348 
349 	dsi_ratio = config->dsi_pll.ctrl & BXT_DSI_PLL_RATIO_MASK;
350 	dsi_clk = (dsi_ratio * BXT_REF_CLOCK_KHZ) / 2;
351 
352 	return DIV_ROUND_CLOSEST(dsi_clk * intel_dsi->lane_count, bpp);
353 }
354 
355 u32 bxt_dsi_get_pclk(struct intel_encoder *encoder,
356 		     struct intel_crtc_state *config)
357 {
358 	struct intel_display *display = to_intel_display(encoder);
359 	u32 pclk;
360 
361 	config->dsi_pll.ctrl = intel_de_read(display, BXT_DSI_PLL_CTL);
362 
363 	pclk = bxt_dsi_pclk(encoder, config);
364 
365 	drm_dbg_kms(display->drm, "Calculated pclk=%u\n", pclk);
366 	return pclk;
367 }
368 
369 void vlv_dsi_reset_clocks(struct intel_encoder *encoder, enum port port)
370 {
371 	struct intel_display *display = to_intel_display(encoder);
372 	struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
373 	u32 temp;
374 
375 	temp = intel_de_read(display, MIPI_CTRL(display, port));
376 	temp &= ~ESCAPE_CLOCK_DIVIDER_MASK;
377 	intel_de_write(display, MIPI_CTRL(display, port),
378 		       temp | intel_dsi->escape_clk_div << ESCAPE_CLOCK_DIVIDER_SHIFT);
379 }
380 
381 static void glk_dsi_program_esc_clock(struct intel_display *display,
382 				      const struct intel_crtc_state *config)
383 {
384 	u32 dsi_rate = 0;
385 	u32 pll_ratio = 0;
386 	u32 ddr_clk = 0;
387 	u32 div1_value = 0;
388 	u32 div2_value = 0;
389 	u32 txesc1_div = 0;
390 	u32 txesc2_div = 0;
391 
392 	pll_ratio = config->dsi_pll.ctrl & BXT_DSI_PLL_RATIO_MASK;
393 
394 	dsi_rate = (BXT_REF_CLOCK_KHZ * pll_ratio) / 2;
395 
396 	ddr_clk = dsi_rate / 2;
397 
398 	/* Variable divider value */
399 	div1_value = DIV_ROUND_CLOSEST(ddr_clk, 20000);
400 
401 	/* Calculate TXESC1 divider */
402 	if (div1_value <= 10)
403 		txesc1_div = div1_value;
404 	else if ((div1_value > 10) && (div1_value <= 20))
405 		txesc1_div = DIV_ROUND_UP(div1_value, 2);
406 	else if ((div1_value > 20) && (div1_value <= 30))
407 		txesc1_div = DIV_ROUND_UP(div1_value, 4);
408 	else if ((div1_value > 30) && (div1_value <= 40))
409 		txesc1_div = DIV_ROUND_UP(div1_value, 6);
410 	else if ((div1_value > 40) && (div1_value <= 50))
411 		txesc1_div = DIV_ROUND_UP(div1_value, 8);
412 	else
413 		txesc1_div = 10;
414 
415 	/* Calculate TXESC2 divider */
416 	div2_value = DIV_ROUND_UP(div1_value, txesc1_div);
417 
418 	txesc2_div = min_t(u32, div2_value, 10);
419 
420 	intel_de_write(display, MIPIO_TXESC_CLK_DIV1,
421 		       (1 << (txesc1_div - 1)) & GLK_TX_ESC_CLK_DIV1_MASK);
422 	intel_de_write(display, MIPIO_TXESC_CLK_DIV2,
423 		       (1 << (txesc2_div - 1)) & GLK_TX_ESC_CLK_DIV2_MASK);
424 }
425 
426 /* Program BXT Mipi clocks and dividers */
427 static void bxt_dsi_program_clocks(struct intel_display *display, enum port port,
428 				   const struct intel_crtc_state *config)
429 {
430 	u32 tmp;
431 	u32 dsi_rate = 0;
432 	u32 pll_ratio = 0;
433 	u32 rx_div;
434 	u32 tx_div;
435 	u32 rx_div_upper;
436 	u32 rx_div_lower;
437 	u32 mipi_8by3_divider;
438 
439 	/* Clear old configurations */
440 	tmp = intel_de_read(display, BXT_MIPI_CLOCK_CTL);
441 	tmp &= ~(BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port));
442 	tmp &= ~(BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port));
443 	tmp &= ~(BXT_MIPI_8X_BY3_DIVIDER_MASK(port));
444 	tmp &= ~(BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port));
445 
446 	/* Get the current DSI rate(actual) */
447 	pll_ratio = config->dsi_pll.ctrl & BXT_DSI_PLL_RATIO_MASK;
448 	dsi_rate = (BXT_REF_CLOCK_KHZ * pll_ratio) / 2;
449 
450 	/*
451 	 * tx clock should be <= 20MHz and the div value must be
452 	 * subtracted by 1 as per bspec
453 	 */
454 	tx_div = DIV_ROUND_UP(dsi_rate, 20000) - 1;
455 	/*
456 	 * rx clock should be <= 150MHz and the div value must be
457 	 * subtracted by 1 as per bspec
458 	 */
459 	rx_div = DIV_ROUND_UP(dsi_rate, 150000) - 1;
460 
461 	/*
462 	 * rx divider value needs to be updated in the
463 	 * two different bit fields in the register hence splitting the
464 	 * rx divider value accordingly
465 	 */
466 	rx_div_lower = rx_div & RX_DIVIDER_BIT_1_2;
467 	rx_div_upper = (rx_div & RX_DIVIDER_BIT_3_4) >> 2;
468 
469 	mipi_8by3_divider = 0x2;
470 
471 	tmp |= BXT_MIPI_8X_BY3_DIVIDER(port, mipi_8by3_divider);
472 	tmp |= BXT_MIPI_TX_ESCLK_DIVIDER(port, tx_div);
473 	tmp |= BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, rx_div_lower);
474 	tmp |= BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, rx_div_upper);
475 
476 	intel_de_write(display, BXT_MIPI_CLOCK_CTL, tmp);
477 }
478 
479 int bxt_dsi_pll_compute(struct intel_encoder *encoder,
480 			struct intel_crtc_state *config)
481 {
482 	struct intel_display *display = to_intel_display(encoder);
483 	struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
484 	u8 dsi_ratio, dsi_ratio_min, dsi_ratio_max;
485 	u32 dsi_clk;
486 	int pclk;
487 
488 	dsi_clk = dsi_clk_from_pclk(intel_dsi->pclk, intel_dsi->pixel_format,
489 				    intel_dsi->lane_count);
490 
491 	/*
492 	 * From clock diagram, to get PLL ratio divider, divide double of DSI
493 	 * link rate (i.e., 2*8x=16x frequency value) by ref clock. Make sure to
494 	 * round 'up' the result
495 	 */
496 	dsi_ratio = DIV_ROUND_UP(dsi_clk * 2, BXT_REF_CLOCK_KHZ);
497 
498 	if (display->platform.broxton) {
499 		dsi_ratio_min = BXT_DSI_PLL_RATIO_MIN;
500 		dsi_ratio_max = BXT_DSI_PLL_RATIO_MAX;
501 	} else {
502 		dsi_ratio_min = GLK_DSI_PLL_RATIO_MIN;
503 		dsi_ratio_max = GLK_DSI_PLL_RATIO_MAX;
504 	}
505 
506 	if (dsi_ratio < dsi_ratio_min || dsi_ratio > dsi_ratio_max) {
507 		drm_err(display->drm,
508 			"Can't get a suitable ratio from DSI PLL ratios\n");
509 		return -ECHRNG;
510 	} else
511 		drm_dbg_kms(display->drm, "DSI PLL calculation is Done!!\n");
512 
513 	/*
514 	 * Program DSI ratio and Select MIPIC and MIPIA PLL output as 8x
515 	 * Spec says both have to be programmed, even if one is not getting
516 	 * used. Configure MIPI_CLOCK_CTL dividers in modeset
517 	 */
518 	config->dsi_pll.ctrl = dsi_ratio | BXT_DSIA_16X_BY2 | BXT_DSIC_16X_BY2;
519 
520 	/* As per recommendation from hardware team,
521 	 * Prog PVD ratio =1 if dsi ratio <= 50
522 	 */
523 	if (display->platform.broxton && dsi_ratio <= 50)
524 		config->dsi_pll.ctrl |= BXT_DSI_PLL_PVD_RATIO_1;
525 
526 	pclk = bxt_dsi_pclk(encoder, config);
527 	config->port_clock = pclk;
528 
529 	/* FIXME definitely not right for burst/cmd mode/pixel overlap */
530 	config->hw.adjusted_mode.crtc_clock = pclk;
531 	if (intel_dsi->dual_link)
532 		config->hw.adjusted_mode.crtc_clock *= 2;
533 
534 	return 0;
535 }
536 
537 void bxt_dsi_pll_enable(struct intel_encoder *encoder,
538 			const struct intel_crtc_state *config)
539 {
540 	struct intel_display *display = to_intel_display(encoder);
541 	struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
542 	enum port port;
543 
544 	drm_dbg_kms(display->drm, "\n");
545 
546 	/* Configure PLL vales */
547 	intel_de_write(display, BXT_DSI_PLL_CTL, config->dsi_pll.ctrl);
548 	intel_de_posting_read(display, BXT_DSI_PLL_CTL);
549 
550 	/* Program TX, RX, Dphy clocks */
551 	if (display->platform.broxton) {
552 		for_each_dsi_port(port, intel_dsi->ports)
553 			bxt_dsi_program_clocks(display, port, config);
554 	} else {
555 		glk_dsi_program_esc_clock(display, config);
556 	}
557 
558 	/* Enable DSI PLL */
559 	intel_de_rmw(display, BXT_DSI_PLL_ENABLE, 0, BXT_DSI_PLL_DO_ENABLE);
560 
561 	/* Timeout and fail if PLL not locked */
562 	if (intel_de_wait_for_set(display, BXT_DSI_PLL_ENABLE,
563 				  BXT_DSI_PLL_LOCKED, 1)) {
564 		drm_err(display->drm,
565 			"Timed out waiting for DSI PLL to lock\n");
566 		return;
567 	}
568 
569 	drm_dbg_kms(display->drm, "DSI PLL locked\n");
570 }
571 
572 void bxt_dsi_reset_clocks(struct intel_encoder *encoder, enum port port)
573 {
574 	struct intel_display *display = to_intel_display(encoder);
575 	u32 tmp;
576 
577 	/* Clear old configurations */
578 	if (display->platform.broxton) {
579 		tmp = intel_de_read(display, BXT_MIPI_CLOCK_CTL);
580 		tmp &= ~(BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port));
581 		tmp &= ~(BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port));
582 		tmp &= ~(BXT_MIPI_8X_BY3_DIVIDER_MASK(port));
583 		tmp &= ~(BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port));
584 		intel_de_write(display, BXT_MIPI_CLOCK_CTL, tmp);
585 	} else {
586 		intel_de_rmw(display, MIPIO_TXESC_CLK_DIV1, GLK_TX_ESC_CLK_DIV1_MASK, 0);
587 
588 		intel_de_rmw(display, MIPIO_TXESC_CLK_DIV2, GLK_TX_ESC_CLK_DIV2_MASK, 0);
589 	}
590 	intel_de_write(display, MIPI_EOT_DISABLE(display, port), CLOCKSTOP);
591 }
592 
593 static void assert_dsi_pll(struct intel_display *display, bool state)
594 {
595 	struct drm_i915_private *i915 = to_i915(display->drm);
596 	bool cur_state;
597 
598 	vlv_cck_get(i915);
599 	cur_state = vlv_cck_read(i915, CCK_REG_DSI_PLL_CONTROL) & DSI_PLL_VCO_EN;
600 	vlv_cck_put(i915);
601 
602 	INTEL_DISPLAY_STATE_WARN(display, cur_state != state,
603 				 "DSI PLL state assertion failure (expected %s, current %s)\n",
604 				 str_on_off(state), str_on_off(cur_state));
605 }
606 
607 void assert_dsi_pll_enabled(struct intel_display *display)
608 {
609 	assert_dsi_pll(display, true);
610 }
611 
612 void assert_dsi_pll_disabled(struct intel_display *display)
613 {
614 	assert_dsi_pll(display, false);
615 }
616