xref: /linux/drivers/gpu/drm/i915/display/intel_vbt_defs.h (revision 24168c5e6dfbdd5b414f048f47f75d64533296ca)
1 /*
2  * Copyright © 2006-2016 Intel Corporation
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice (including the next
12  * paragraph) shall be included in all copies or substantial portions of the
13  * Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21  * SOFTWARE.
22  *
23  * Authors:
24  *    Eric Anholt <eric@anholt.net>
25  *
26  */
27 
28 /*
29  * This information is private to VBT parsing in intel_bios.c.
30  *
31  * Please do NOT include anywhere else.
32  */
33 #ifndef _INTEL_BIOS_PRIVATE
34 #error "intel_vbt_defs.h is private to intel_bios.c"
35 #endif
36 
37 #ifndef _INTEL_VBT_DEFS_H_
38 #define _INTEL_VBT_DEFS_H_
39 
40 #include "intel_bios.h"
41 
42 /**
43  * struct vbt_header - VBT Header structure
44  * @signature:		VBT signature, always starts with "$VBT"
45  * @version:		Version of this structure
46  * @header_size:	Size of this structure
47  * @vbt_size:		Size of VBT (VBT Header, BDB Header and data blocks)
48  * @vbt_checksum:	Checksum
49  * @reserved0:		Reserved
50  * @bdb_offset:		Offset of &struct bdb_header from beginning of VBT
51  * @aim_offset:		Offsets of add-in data blocks from beginning of VBT
52  */
53 struct vbt_header {
54 	u8 signature[20];
55 	u16 version;
56 	u16 header_size;
57 	u16 vbt_size;
58 	u8 vbt_checksum;
59 	u8 reserved0;
60 	u32 bdb_offset;
61 	u32 aim_offset[4];
62 } __packed;
63 
64 /**
65  * struct bdb_header - BDB Header structure
66  * @signature:		BDB signature "BIOS_DATA_BLOCK"
67  * @version:		Version of the data block definitions
68  * @header_size:	Size of this structure
69  * @bdb_size:		Size of BDB (BDB Header and data blocks)
70  */
71 struct bdb_header {
72 	u8 signature[16];
73 	u16 version;
74 	u16 header_size;
75 	u16 bdb_size;
76 } __packed;
77 
78 /*
79  * BDB version number dependencies are documented as:
80  *
81  * <start>+
82  *    indicates the field was introduced in version <start>
83  *    and is still valid
84  *
85  * <start>-<end>
86  *    indicates the field was introduced in version <start>
87  *    and obsoleted in version <end>+1.
88  *
89  * ??? indicates the specific version number is unknown
90  */
91 
92 /*
93  * There are several types of BIOS data blocks (BDBs), each block has
94  * an ID and size in the first 3 bytes (ID in first, size in next 2).
95  * Known types are listed below.
96  */
97 enum bdb_block_id {
98 	BDB_GENERAL_FEATURES		= 1,
99 	BDB_GENERAL_DEFINITIONS		= 2,
100 	BDB_OLD_TOGGLE_LIST		= 3,
101 	BDB_MODE_SUPPORT_LIST		= 4,
102 	BDB_GENERIC_MODE_TABLE		= 5,
103 	BDB_EXT_MMIO_REGS		= 6,
104 	BDB_SWF_IO			= 7,
105 	BDB_SWF_MMIO			= 8,
106 	BDB_PSR				= 9,
107 	BDB_MODE_REMOVAL_TABLE		= 10,
108 	BDB_CHILD_DEVICE_TABLE		= 11,
109 	BDB_DRIVER_FEATURES		= 12,
110 	BDB_DRIVER_PERSISTENCE		= 13,
111 	BDB_EXT_TABLE_PTRS		= 14,
112 	BDB_DOT_CLOCK_OVERRIDE		= 15,
113 	BDB_DISPLAY_SELECT		= 16,
114 	BDB_DRIVER_ROTATION		= 18,
115 	BDB_DISPLAY_REMOVE		= 19,
116 	BDB_OEM_CUSTOM			= 20,
117 	BDB_EFP_LIST			= 21, /* workarounds for VGA hsync/vsync */
118 	BDB_SDVO_LVDS_OPTIONS		= 22,
119 	BDB_SDVO_PANEL_DTDS		= 23,
120 	BDB_SDVO_LVDS_PNP_IDS		= 24,
121 	BDB_SDVO_LVDS_POWER_SEQ		= 25,
122 	BDB_TV_OPTIONS			= 26,
123 	BDB_EDP				= 27,
124 	BDB_LVDS_OPTIONS		= 40,
125 	BDB_LVDS_LFP_DATA_PTRS		= 41,
126 	BDB_LVDS_LFP_DATA		= 42,
127 	BDB_LVDS_BACKLIGHT		= 43,
128 	BDB_LFP_POWER			= 44,
129 	BDB_MIPI_CONFIG			= 52,
130 	BDB_MIPI_SEQUENCE		= 53,
131 	BDB_COMPRESSION_PARAMETERS	= 56,
132 	BDB_GENERIC_DTD			= 58,
133 	BDB_SKIP			= 254, /* VBIOS private block, ignore */
134 };
135 
136 /*
137  * Block 1 - General Bit Definitions
138  */
139 
140 struct bdb_general_features {
141         /* bits 1 */
142 	u8 panel_fitting:2;
143 	u8 flexaim:1;
144 	u8 msg_enable:1;
145 	u8 clear_screen:3;
146 	u8 color_flip:1;
147 
148         /* bits 2 */
149 	u8 download_ext_vbt:1;
150 	u8 enable_ssc:1;
151 	u8 ssc_freq:1;
152 	u8 enable_lfp_on_override:1;
153 	u8 disable_ssc_ddt:1;
154 	u8 underscan_vga_timings:1;
155 	u8 display_clock_mode:1;
156 	u8 vbios_hotplug_support:1;
157 
158         /* bits 3 */
159 	u8 disable_smooth_vision:1;
160 	u8 single_dvi:1;
161 	u8 rotate_180:1;					/* 181+ */
162 	u8 fdi_rx_polarity_inverted:1;
163 	u8 vbios_extended_mode:1;				/* 160+ */
164 	u8 copy_ilfp_dtd_to_sdvo_lvds_dtd:1;			/* 160+ */
165 	u8 panel_best_fit_timing:1;				/* 160+ */
166 	u8 ignore_strap_state:1;				/* 160+ */
167 
168         /* bits 4 */
169 	u8 legacy_monitor_detect;
170 
171         /* bits 5 */
172 	u8 int_crt_support:1;
173 	u8 int_tv_support:1;
174 	u8 int_efp_support:1;
175 	u8 dp_ssc_enable:1;	/* PCH attached eDP supports SSC */
176 	u8 dp_ssc_freq:1;	/* SSC freq for PCH attached eDP */
177 	u8 dp_ssc_dongle_supported:1;
178 	u8 rsvd11:2; /* finish byte */
179 
180 	/* bits 6 */
181 	u8 tc_hpd_retry_timeout:7;				/* 242+ */
182 	u8 rsvd12:1;
183 
184 	/* bits 7 */
185 	u8 afc_startup_config:2;				/* 249+ */
186 	u8 rsvd13:6;
187 } __packed;
188 
189 /*
190  * Block 2 - General Bytes Definition
191  */
192 
193 /* pre-915 */
194 #define GPIO_PIN_DVI_LVDS	0x03 /* "DVI/LVDS DDC GPIO pins" */
195 #define GPIO_PIN_ADD_I2C	0x05 /* "ADDCARD I2C GPIO pins" */
196 #define GPIO_PIN_ADD_DDC	0x04 /* "ADDCARD DDC GPIO pins" */
197 #define GPIO_PIN_ADD_DDC_I2C	0x06 /* "ADDCARD DDC/I2C GPIO pins" */
198 
199 /* Device handle */
200 #define DEVICE_HANDLE_CRT	0x0001
201 #define DEVICE_HANDLE_EFP1	0x0004
202 #define DEVICE_HANDLE_EFP2	0x0040
203 #define DEVICE_HANDLE_EFP3	0x0020
204 #define DEVICE_HANDLE_EFP4	0x0010 /* 194+ */
205 #define DEVICE_HANDLE_EFP5	0x0002 /* 215+ */
206 #define DEVICE_HANDLE_EFP6	0x0001 /* 217+ */
207 #define DEVICE_HANDLE_EFP7	0x0100 /* 217+ */
208 #define DEVICE_HANDLE_EFP8	0x0200 /* 217+ */
209 #define DEVICE_HANDLE_LFP1	0x0008
210 #define DEVICE_HANDLE_LFP2	0x0080
211 
212 /* Pre 915 */
213 #define DEVICE_TYPE_NONE	0x00
214 #define DEVICE_TYPE_CRT		0x01
215 #define DEVICE_TYPE_TV		0x09
216 #define DEVICE_TYPE_EFP		0x12
217 #define DEVICE_TYPE_LFP		0x22
218 /* On 915+ */
219 #define DEVICE_TYPE_CRT_DPMS		0x6001
220 #define DEVICE_TYPE_CRT_DPMS_HOTPLUG	0x4001
221 #define DEVICE_TYPE_TV_COMPOSITE	0x0209
222 #define DEVICE_TYPE_TV_MACROVISION	0x0289
223 #define DEVICE_TYPE_TV_RF_COMPOSITE	0x020c
224 #define DEVICE_TYPE_TV_SVIDEO_COMPOSITE	0x0609
225 #define DEVICE_TYPE_TV_SCART		0x0209
226 #define DEVICE_TYPE_TV_CODEC_HOTPLUG_PWR 0x6009
227 #define DEVICE_TYPE_EFP_HOTPLUG_PWR	0x6012
228 #define DEVICE_TYPE_EFP_DVI_HOTPLUG_PWR	0x6052
229 #define DEVICE_TYPE_EFP_DVI_I		0x6053
230 #define DEVICE_TYPE_EFP_DVI_D_DUAL	0x6152
231 #define DEVICE_TYPE_EFP_DVI_D_HDCP	0x60d2
232 #define DEVICE_TYPE_OPENLDI_HOTPLUG_PWR	0x6062
233 #define DEVICE_TYPE_OPENLDI_DUALPIX	0x6162
234 #define DEVICE_TYPE_LFP_PANELLINK	0x5012
235 #define DEVICE_TYPE_LFP_CMOS_PWR	0x5042
236 #define DEVICE_TYPE_LFP_LVDS_PWR	0x5062
237 #define DEVICE_TYPE_LFP_LVDS_DUAL	0x5162
238 #define DEVICE_TYPE_LFP_LVDS_DUAL_HDCP	0x51e2
239 
240 /* Add the device class for LFP, TV, HDMI */
241 #define DEVICE_TYPE_INT_LFP		0x1022
242 #define DEVICE_TYPE_INT_TV		0x1009
243 #define DEVICE_TYPE_HDMI		0x60D2
244 #define DEVICE_TYPE_DP			0x68C6
245 #define DEVICE_TYPE_DP_DUAL_MODE	0x60D6
246 #define DEVICE_TYPE_eDP			0x78C6
247 
248 #define DEVICE_TYPE_CLASS_EXTENSION	(1 << 15)
249 #define DEVICE_TYPE_POWER_MANAGEMENT	(1 << 14)
250 #define DEVICE_TYPE_HOTPLUG_SIGNALING	(1 << 13)
251 #define DEVICE_TYPE_INTERNAL_CONNECTOR	(1 << 12)
252 #define DEVICE_TYPE_NOT_HDMI_OUTPUT	(1 << 11)
253 #define DEVICE_TYPE_MIPI_OUTPUT		(1 << 10)
254 #define DEVICE_TYPE_COMPOSITE_OUTPUT	(1 << 9)
255 #define DEVICE_TYPE_DUAL_CHANNEL	(1 << 8)
256 #define DEVICE_TYPE_HIGH_SPEED_LINK	(1 << 6)
257 #define DEVICE_TYPE_LVDS_SIGNALING	(1 << 5)
258 #define DEVICE_TYPE_TMDS_DVI_SIGNALING	(1 << 4)
259 #define DEVICE_TYPE_VIDEO_SIGNALING	(1 << 3)
260 #define DEVICE_TYPE_DISPLAYPORT_OUTPUT	(1 << 2)
261 #define DEVICE_TYPE_DIGITAL_OUTPUT	(1 << 1)
262 #define DEVICE_TYPE_ANALOG_OUTPUT	(1 << 0)
263 
264 #define DEVICE_CFG_NONE		0x00
265 #define DEVICE_CFG_12BIT_DVOB	0x01
266 #define DEVICE_CFG_12BIT_DVOC	0x02
267 #define DEVICE_CFG_24BIT_DVOBC	0x09
268 #define DEVICE_CFG_24BIT_DVOCB	0x0a
269 #define DEVICE_CFG_DUAL_DVOB	0x11
270 #define DEVICE_CFG_DUAL_DVOC	0x12
271 #define DEVICE_CFG_DUAL_DVOBC	0x13
272 #define DEVICE_CFG_DUAL_LINK_DVOBC	0x19
273 #define DEVICE_CFG_DUAL_LINK_DVOCB	0x1a
274 
275 #define DEVICE_WIRE_NONE	0x00
276 #define DEVICE_WIRE_DVOB	0x01
277 #define DEVICE_WIRE_DVOC	0x02
278 #define DEVICE_WIRE_DVOBC	0x03
279 #define DEVICE_WIRE_DVOBB	0x05
280 #define DEVICE_WIRE_DVOCC	0x06
281 #define DEVICE_WIRE_DVOB_MASTER 0x0d
282 #define DEVICE_WIRE_DVOC_MASTER 0x0e
283 
284 /* dvo_port pre BDB 155 */
285 #define DEVICE_PORT_DVOA	0x00 /* none on 845+ */
286 #define DEVICE_PORT_DVOB	0x01
287 #define DEVICE_PORT_DVOC	0x02
288 
289 /* dvo_port BDB 155+ */
290 #define DVO_PORT_HDMIA		0
291 #define DVO_PORT_HDMIB		1
292 #define DVO_PORT_HDMIC		2
293 #define DVO_PORT_HDMID		3
294 #define DVO_PORT_LVDS		4
295 #define DVO_PORT_TV		5
296 #define DVO_PORT_CRT		6
297 #define DVO_PORT_DPB		7
298 #define DVO_PORT_DPC		8
299 #define DVO_PORT_DPD		9
300 #define DVO_PORT_DPA		10
301 #define DVO_PORT_DPE		11				/* 193+ */
302 #define DVO_PORT_HDMIE		12				/* 193+ */
303 #define DVO_PORT_DPF		13				/* N/A */
304 #define DVO_PORT_HDMIF		14				/* N/A */
305 #define DVO_PORT_DPG		15				/* 217+ */
306 #define DVO_PORT_HDMIG		16				/* 217+ */
307 #define DVO_PORT_DPH		17				/* 217+ */
308 #define DVO_PORT_HDMIH		18				/* 217+ */
309 #define DVO_PORT_DPI		19				/* 217+ */
310 #define DVO_PORT_HDMII		20				/* 217+ */
311 #define DVO_PORT_MIPIA		21				/* 171+ */
312 #define DVO_PORT_MIPIB		22				/* 171+ */
313 #define DVO_PORT_MIPIC		23				/* 171+ */
314 #define DVO_PORT_MIPID		24				/* 171+ */
315 
316 #define HDMI_MAX_DATA_RATE_PLATFORM	0			/* 204+ */
317 #define HDMI_MAX_DATA_RATE_297		1			/* 204+ */
318 #define HDMI_MAX_DATA_RATE_165		2			/* 204+ */
319 #define HDMI_MAX_DATA_RATE_594		3			/* 249+ */
320 #define HDMI_MAX_DATA_RATE_340		4			/* 249+ */
321 #define HDMI_MAX_DATA_RATE_300		5			/* 249+ */
322 
323 #define LEGACY_CHILD_DEVICE_CONFIG_SIZE		33
324 
325 /* DDC Bus DDI Type 155+ */
326 enum vbt_gmbus_ddi {
327 	DDC_BUS_DDI_B = 0x1,
328 	DDC_BUS_DDI_C,
329 	DDC_BUS_DDI_D,
330 	DDC_BUS_DDI_F,
331 	ICL_DDC_BUS_DDI_A = 0x1,
332 	ICL_DDC_BUS_DDI_B,
333 	TGL_DDC_BUS_DDI_C,
334 	RKL_DDC_BUS_DDI_D = 0x3,
335 	RKL_DDC_BUS_DDI_E,
336 	ICL_DDC_BUS_PORT_1 = 0x4,
337 	ICL_DDC_BUS_PORT_2,
338 	ICL_DDC_BUS_PORT_3,
339 	ICL_DDC_BUS_PORT_4,
340 	TGL_DDC_BUS_PORT_5,
341 	TGL_DDC_BUS_PORT_6,
342 	ADLS_DDC_BUS_PORT_TC1 = 0x2,
343 	ADLS_DDC_BUS_PORT_TC2,
344 	ADLS_DDC_BUS_PORT_TC3,
345 	ADLS_DDC_BUS_PORT_TC4,
346 	ADLP_DDC_BUS_PORT_TC1 = 0x3,
347 	ADLP_DDC_BUS_PORT_TC2,
348 	ADLP_DDC_BUS_PORT_TC3,
349 	ADLP_DDC_BUS_PORT_TC4
350 
351 };
352 
353 #define DP_AUX_A 0x40
354 #define DP_AUX_B 0x10
355 #define DP_AUX_C 0x20
356 #define DP_AUX_D 0x30
357 #define DP_AUX_E 0x50
358 #define DP_AUX_F 0x60
359 #define DP_AUX_G 0x70
360 #define DP_AUX_H 0x80
361 #define DP_AUX_I 0x90
362 
363 /* DP max link rate 216+ */
364 #define BDB_216_VBT_DP_MAX_LINK_RATE_HBR3	0
365 #define BDB_216_VBT_DP_MAX_LINK_RATE_HBR2	1
366 #define BDB_216_VBT_DP_MAX_LINK_RATE_HBR	2
367 #define BDB_216_VBT_DP_MAX_LINK_RATE_LBR	3
368 
369 /* DP max link rate 230+ */
370 #define BDB_230_VBT_DP_MAX_LINK_RATE_DEF	0
371 #define BDB_230_VBT_DP_MAX_LINK_RATE_LBR	1
372 #define BDB_230_VBT_DP_MAX_LINK_RATE_HBR	2
373 #define BDB_230_VBT_DP_MAX_LINK_RATE_HBR2	3
374 #define BDB_230_VBT_DP_MAX_LINK_RATE_HBR3	4
375 #define BDB_230_VBT_DP_MAX_LINK_RATE_UHBR10	5
376 #define BDB_230_VBT_DP_MAX_LINK_RATE_UHBR13P5	6
377 #define BDB_230_VBT_DP_MAX_LINK_RATE_UHBR20	7
378 
379 /*
380  * The child device config, aka the display device data structure, provides a
381  * description of a port and its configuration on the platform.
382  *
383  * The child device config size has been increased, and fields have been added
384  * and their meaning has changed over time. Care must be taken when accessing
385  * basically any of the fields to ensure the correct interpretation for the BDB
386  * version in question.
387  *
388  * When we copy the child device configs to dev_priv->display.vbt.child_dev, we
389  * reserve space for the full structure below, and initialize the tail not
390  * actually present in VBT to zeros. Accessing those fields is fine, as long as
391  * the default zero is taken into account, again according to the BDB version.
392  *
393  * BDB versions 155 and below are considered legacy, and version 155 seems to be
394  * a baseline for some of the VBT documentation. When adding new fields, please
395  * include the BDB version when the field was added, if it's above that.
396  */
397 struct child_device_config {
398 	u16 handle;
399 	u16 device_type; /* See DEVICE_TYPE_* above */
400 
401 	union {
402 		u8  device_id[10]; /* ascii string */
403 		struct {
404 			u8 i2c_speed;
405 			u8 dp_onboard_redriver_preemph:3;	/* 158+ */
406 			u8 dp_onboard_redriver_vswing:3;	/* 158+ */
407 			u8 dp_onboard_redriver_present:1;	/* 158+ */
408 			u8 reserved0:1;
409 			u8 dp_ondock_redriver_preemph:3;	/* 158+ */
410 			u8 dp_ondock_redriver_vswing:3;		/* 158+ */
411 			u8 dp_ondock_redriver_present:1;	/* 158+ */
412 			u8 reserved1:1;
413 			u8 hdmi_level_shifter_value:5;		/* 158+ */
414 			u8 hdmi_max_data_rate:3;		/* 204+ */
415 			u16 dtd_buf_ptr;			/* 161+ */
416 			u8 edidless_efp:1;			/* 161+ */
417 			u8 compression_enable:1;		/* 198+ */
418 			u8 compression_method_cps:1;		/* 198+ */
419 			u8 ganged_edp:1;			/* 202+ */
420 			u8 lttpr_non_transparent:1;		/* 235+ */
421 			u8 disable_compression_for_ext_disp:1;	/* 251+ */
422 			u8 reserved2:2;
423 			u8 compression_structure_index:4;	/* 198+ */
424 			u8 reserved3:4;
425 			u8 hdmi_max_frl_rate:4;			/* 237+ */
426 			u8 hdmi_max_frl_rate_valid:1;		/* 237+ */
427 			u8 reserved4:3;				/* 237+ */
428 			u8 reserved5;
429 		} __packed;
430 	} __packed;
431 
432 	u16 addin_offset;
433 	u8 dvo_port; /* See DEVICE_PORT_* and DVO_PORT_* above */
434 	u8 i2c_pin;
435 	u8 slave_addr;
436 	u8 ddc_pin;
437 	u16 edid_ptr;
438 	u8 dvo_cfg; /* See DEVICE_CFG_* above */
439 
440 	union {
441 		struct {
442 			u8 dvo2_port;
443 			u8 i2c2_pin;
444 			u8 slave2_addr;
445 			u8 ddc2_pin;
446 		} __packed;
447 		struct {
448 			u8 efp_routed:1;			/* 158+ */
449 			u8 lane_reversal:1;			/* 184+ */
450 			u8 lspcon:1;				/* 192+ */
451 			u8 iboost:1;				/* 196+ */
452 			u8 hpd_invert:1;			/* 196+ */
453 			u8 use_vbt_vswing:1;			/* 218+ */
454 			u8 dp_max_lane_count:2;			/* 244+ */
455 			u8 hdmi_support:1;			/* 158+ */
456 			u8 dp_support:1;			/* 158+ */
457 			u8 tmds_support:1;			/* 158+ */
458 			u8 support_reserved:5;
459 			u8 aux_channel;
460 			u8 dongle_detect;
461 		} __packed;
462 	} __packed;
463 
464 	u8 pipe_cap:2;
465 	u8 sdvo_stall:1;					/* 158+ */
466 	u8 hpd_status:2;
467 	u8 integrated_encoder:1;
468 	u8 capabilities_reserved:2;
469 	u8 dvo_wiring; /* See DEVICE_WIRE_* above */
470 
471 	union {
472 		u8 dvo2_wiring;
473 		u8 mipi_bridge_type;				/* 171+ */
474 	} __packed;
475 
476 	u16 extended_type;
477 	u8 dvo_function;
478 	u8 dp_usb_type_c:1;					/* 195+ */
479 	u8 tbt:1;						/* 209+ */
480 	u8 flags2_reserved:2;					/* 195+ */
481 	u8 dp_port_trace_length:4;				/* 209+ */
482 	u8 dp_gpio_index;					/* 195+ */
483 	u16 dp_gpio_pin_num;					/* 195+ */
484 	u8 dp_iboost_level:4;					/* 196+ */
485 	u8 hdmi_iboost_level:4;					/* 196+ */
486 	u8 dp_max_link_rate:3;					/* 216+ */
487 	u8 dp_max_link_rate_reserved:5;				/* 216+ */
488 	u8 efp_index;						/* 256+ */
489 } __packed;
490 
491 struct bdb_general_definitions {
492 	/* DDC GPIO */
493 	u8 crt_ddc_gmbus_pin;
494 
495 	/* DPMS bits */
496 	u8 dpms_non_acpi:1;
497 	u8 skip_boot_crt_detect:1;
498 	u8 dpms_aim:1;
499 	u8 rsvd1:5; /* finish byte */
500 
501 	/* boot device bits */
502 	u8 boot_display[2];
503 	u8 child_dev_size;
504 
505 	/*
506 	 * Device info:
507 	 * If TV is present, it'll be at devices[0].
508 	 * LVDS will be next, either devices[0] or [1], if present.
509 	 * On some platforms the number of device is 6. But could be as few as
510 	 * 4 if both TV and LVDS are missing.
511 	 * And the device num is related with the size of general definition
512 	 * block. It is obtained by using the following formula:
513 	 * number = (block_size - sizeof(bdb_general_definitions))/
514 	 *	     defs->child_dev_size;
515 	 */
516 	u8 devices[];
517 } __packed;
518 
519 /*
520  * Block 9 - SRD Feature Block
521  */
522 
523 struct psr_table {
524 	/* Feature bits */
525 	u8 full_link:1;						/* 165+ */
526 	u8 require_aux_to_wakeup:1;				/* 165+ */
527 	u8 feature_bits_rsvd:6;
528 
529 	/* Wait times */
530 	u8 idle_frames:4;					/* 165+ */
531 	u8 lines_to_wait:3;					/* 165+ */
532 	u8 wait_times_rsvd:1;
533 
534 	/* TP wake up time in multiple of 100 */
535 	u16 tp1_wakeup_time;					/* 165+ */
536 	u16 tp2_tp3_wakeup_time;				/* 165+ */
537 } __packed;
538 
539 struct bdb_psr {
540 	struct psr_table psr_table[16];
541 
542 	/* PSR2 TP2/TP3 wakeup time for 16 panels */
543 	u32 psr2_tp2_tp3_wakeup_time;				/* 226+ */
544 } __packed;
545 
546 /*
547  * Block 12 - Driver Features Data Block
548  */
549 
550 #define BDB_DRIVER_FEATURE_NO_LVDS		0
551 #define BDB_DRIVER_FEATURE_INT_LVDS		1
552 #define BDB_DRIVER_FEATURE_SDVO_LVDS		2
553 #define BDB_DRIVER_FEATURE_INT_SDVO_LVDS	3
554 
555 struct bdb_driver_features {
556 	/* Driver bits */
557 	u8 boot_dev_algorithm:1;
558 	u8 allow_display_switch_dvd:1;
559 	u8 allow_display_switch_dos:1;
560 	u8 hotplug_dvo:1;
561 	u8 dual_view_zoom:1;
562 	u8 int15h_hook:1;
563 	u8 sprite_in_clone:1;
564 	u8 primary_lfp_id:1;
565 
566 	u16 boot_mode_x;
567 	u16 boot_mode_y;
568 	u8 boot_mode_bpp;
569 	u8 boot_mode_refresh;
570 
571 	/* Extended Driver Bits 1 */
572 	u16 enable_lfp_primary:1;
573 	u16 selective_mode_pruning:1;
574 	u16 dual_frequency:1;
575 	u16 render_clock_freq:1; /* 0: high freq; 1: low freq */
576 	u16 nt_clone_support:1;
577 	u16 power_scheme_ui:1; /* 0: CUI; 1: 3rd party */
578 	u16 sprite_display_assign:1; /* 0: secondary; 1: primary */
579 	u16 cui_aspect_scaling:1;
580 	u16 preserve_aspect_ratio:1;
581 	u16 sdvo_device_power_down:1;
582 	u16 crt_hotplug:1;
583 	u16 lvds_config:2;
584 	u16 tv_hotplug:1;
585 	u16 hdmi_config:2;
586 
587 	/* Driver Flags 1 */
588 	u8 static_display:1;					/* 163+ */
589 	u8 embedded_platform:1;					/* 163+ */
590 	u8 display_subsystem_enable:1;				/* 163+ */
591 	u8 reserved0:5;
592 
593 	u16 legacy_crt_max_x;
594 	u16 legacy_crt_max_y;
595 	u8 legacy_crt_max_refresh;
596 
597 	/* Extended Driver Bits 2 */
598 	u8 hdmi_termination:1;
599 	u8 cea861d_hdmi_support:1;
600 	u8 self_refresh_enable:1;
601 	u8 reserved1:5;
602 
603 	u8 custom_vbt_version;					/* 155+ */
604 
605 	/* Driver Feature Flags */
606 	u16 rmpm_enabled:1;					/* 159+ */
607 	u16 s2ddt_enabled:1;					/* 159+ */
608 	u16 dpst_enabled:1;					/* 159-227 */
609 	u16 bltclt_enabled:1;					/* 159+ */
610 	u16 adb_enabled:1;					/* 159-227 */
611 	u16 drrs_enabled:1;					/* 159-227 */
612 	u16 grs_enabled:1;					/* 159+ */
613 	u16 gpmt_enabled:1;					/* 159+ */
614 	u16 tbt_enabled:1;					/* 159+ */
615 	u16 psr_enabled:1;					/* 165-227 */
616 	u16 ips_enabled:1;					/* 165+ */
617 	u16 dfps_enabled:1;					/* 165+ */
618 	u16 dmrrs_enabled:1;					/* 174-227 */
619 	u16 adt_enabled:1;					/* ???-228 */
620 	u16 hpd_wake:1;						/* 201-240 */
621 	u16 pc_feature_valid:1;					/* 159+ */
622 } __packed;
623 
624 /*
625  * Block 22 - SDVO LVDS General Options
626  */
627 
628 struct bdb_sdvo_lvds_options {
629 	u8 panel_backlight;
630 	u8 h40_set_panel_type;
631 	u8 panel_type;
632 	u8 ssc_clk_freq;
633 	u16 als_low_trip;
634 	u16 als_high_trip;
635 	u8 sclalarcoeff_tab_row_num;
636 	u8 sclalarcoeff_tab_row_size;
637 	u8 coefficient[8];
638 	u8 panel_misc_bits_1;
639 	u8 panel_misc_bits_2;
640 	u8 panel_misc_bits_3;
641 	u8 panel_misc_bits_4;
642 } __packed;
643 
644 /*
645  * Block 23 - SDVO LVDS Panel DTDs
646  */
647 
648 struct lvds_dvo_timing {
649 	u16 clock;		/**< In 10khz */
650 	u8 hactive_lo;
651 	u8 hblank_lo;
652 	u8 hblank_hi:4;
653 	u8 hactive_hi:4;
654 	u8 vactive_lo;
655 	u8 vblank_lo;
656 	u8 vblank_hi:4;
657 	u8 vactive_hi:4;
658 	u8 hsync_off_lo;
659 	u8 hsync_pulse_width_lo;
660 	u8 vsync_pulse_width_lo:4;
661 	u8 vsync_off_lo:4;
662 	u8 vsync_pulse_width_hi:2;
663 	u8 vsync_off_hi:2;
664 	u8 hsync_pulse_width_hi:2;
665 	u8 hsync_off_hi:2;
666 	u8 himage_lo;
667 	u8 vimage_lo;
668 	u8 vimage_hi:4;
669 	u8 himage_hi:4;
670 	u8 h_border;
671 	u8 v_border;
672 	u8 rsvd1:3;
673 	u8 digital:2;
674 	u8 vsync_positive:1;
675 	u8 hsync_positive:1;
676 	u8 non_interlaced:1;
677 } __packed;
678 
679 struct bdb_sdvo_panel_dtds {
680 	struct lvds_dvo_timing dtds[4];
681 } __packed;
682 
683 /*
684  * Block 27 - eDP VBT Block
685  */
686 
687 #define EDP_18BPP	0
688 #define EDP_24BPP	1
689 #define EDP_30BPP	2
690 #define EDP_RATE_1_62	0
691 #define EDP_RATE_2_7	1
692 #define EDP_RATE_5_4	2
693 #define EDP_LANE_1	0
694 #define EDP_LANE_2	1
695 #define EDP_LANE_4	3
696 #define EDP_PREEMPHASIS_NONE	0
697 #define EDP_PREEMPHASIS_3_5dB	1
698 #define EDP_PREEMPHASIS_6dB	2
699 #define EDP_PREEMPHASIS_9_5dB	3
700 #define EDP_VSWING_0_4V		0
701 #define EDP_VSWING_0_6V		1
702 #define EDP_VSWING_0_8V		2
703 #define EDP_VSWING_1_2V		3
704 
705 
706 struct edp_fast_link_params {
707 	u8 rate:4;						/* ???-223 */
708 	u8 lanes:4;
709 	u8 preemphasis:4;
710 	u8 vswing:4;
711 } __packed;
712 
713 struct edp_pwm_delays {
714 	u16 pwm_on_to_backlight_enable;
715 	u16 backlight_disable_to_pwm_off;
716 } __packed;
717 
718 struct edp_full_link_params {
719 	u8 preemphasis:4;
720 	u8 vswing:4;
721 } __packed;
722 
723 struct edp_apical_params {
724 	u32 panel_oui;
725 	u32 dpcd_base_address;
726 	u32 dpcd_idridix_control_0;
727 	u32 dpcd_option_select;
728 	u32 dpcd_backlight;
729 	u32 ambient_light;
730 	u32 backlight_scale;
731 } __packed;
732 
733 struct bdb_edp {
734 	struct edp_power_seq power_seqs[16];
735 	u32 color_depth;
736 	struct edp_fast_link_params fast_link_params[16];
737 	u32 sdrrs_msa_timing_delay;
738 
739 	/* ith bit indicates enabled/disabled for (i+1)th panel */
740 	u16 edp_s3d_feature;					/* 162+ */
741 	u16 edp_t3_optimization;				/* 165+ */
742 	u64 edp_vswing_preemph;					/* 173+ */
743 	u16 fast_link_training;					/* 182+ */
744 	u16 dpcd_600h_write_required;				/* 185+ */
745 	struct edp_pwm_delays pwm_delays[16];			/* 186+ */
746 	u16 full_link_params_provided;				/* 199+ */
747 	struct edp_full_link_params full_link_params[16];	/* 199+ */
748 	u16 apical_enable;					/* 203+ */
749 	struct edp_apical_params apical_params[16];		/* 203+ */
750 	u16 edp_fast_link_training_rate[16];			/* 224+ */
751 	u16 edp_max_port_link_rate[16];				/* 244+ */
752 } __packed;
753 
754 /*
755  * Block 40 - LFP Data Block
756  */
757 
758 struct bdb_lvds_options {
759 	u8 panel_type;
760 	u8 panel_type2;						/* 212+ */
761 	/* LVDS capabilities, stored in a dword */
762 	u8 pfit_mode:2;
763 	u8 pfit_text_mode_enhanced:1;
764 	u8 pfit_gfx_mode_enhanced:1;
765 	u8 pfit_ratio_auto:1;
766 	u8 pixel_dither:1;
767 	u8 lvds_edid:1;						/* ???-240 */
768 	u8 rsvd2:1;
769 	u8 rsvd4;
770 	/* LVDS Panel channel bits stored here */
771 	u32 lvds_panel_channel_bits;
772 	/* LVDS SSC (Spread Spectrum Clock) bits stored here. */
773 	u16 ssc_bits;
774 	u16 ssc_freq;
775 	u16 ssc_ddt;
776 	/* Panel color depth defined here */
777 	u16 panel_color_depth;
778 	/* LVDS panel type bits stored here */
779 	u32 dps_panel_type_bits;
780 	/* LVDS backlight control type bits stored here */
781 	u32 blt_control_type_bits;				/* ???-240 */
782 
783 	u16 lcdvcc_s0_enable;					/* 200+ */
784 	u32 rotation;						/* 228+ */
785 	u32 position;						/* 240+ */
786 } __packed;
787 
788 /*
789  * Block 41 - LFP Data Table Pointers
790  */
791 struct lvds_lfp_data_ptr_table {
792 	u16 offset; /* offsets are from start of bdb */
793 	u8 table_size;
794 } __packed;
795 
796 /* LFP pointer table contains entries to the struct below */
797 struct lvds_lfp_data_ptr {
798 	struct lvds_lfp_data_ptr_table fp_timing;
799 	struct lvds_lfp_data_ptr_table dvo_timing;
800 	struct lvds_lfp_data_ptr_table panel_pnp_id;
801 } __packed;
802 
803 struct bdb_lvds_lfp_data_ptrs {
804 	u8 lvds_entries;
805 	struct lvds_lfp_data_ptr ptr[16];
806 	struct lvds_lfp_data_ptr_table panel_name;		/* (156-163?)+ */
807 } __packed;
808 
809 /*
810  * Block 42 - LFP Data Tables
811  */
812 
813 /* LFP data has 3 blocks per entry */
814 struct lvds_fp_timing {
815 	u16 x_res;
816 	u16 y_res;
817 	u32 lvds_reg;
818 	u32 lvds_reg_val;
819 	u32 pp_on_reg;
820 	u32 pp_on_reg_val;
821 	u32 pp_off_reg;
822 	u32 pp_off_reg_val;
823 	u32 pp_cycle_reg;
824 	u32 pp_cycle_reg_val;
825 	u32 pfit_reg;
826 	u32 pfit_reg_val;
827 	u16 terminator;
828 } __packed;
829 
830 struct lvds_pnp_id {
831 	u16 mfg_name;
832 	u16 product_code;
833 	u32 serial;
834 	u8 mfg_week;
835 	u8 mfg_year;
836 } __packed;
837 
838 /*
839  * For reference only. fp_timing has variable size so
840  * the data must be accessed using the data table pointers.
841  * Do not use this directly!
842  */
843 struct lvds_lfp_data_entry {
844 	struct lvds_fp_timing fp_timing;
845 	struct lvds_dvo_timing dvo_timing;
846 	struct lvds_pnp_id pnp_id;
847 } __packed;
848 
849 struct bdb_lvds_lfp_data {
850 	struct lvds_lfp_data_entry data[16];
851 } __packed;
852 
853 struct lvds_lfp_panel_name {
854 	u8 name[13];
855 } __packed;
856 
857 struct lvds_lfp_black_border {
858 	u8 top;		/* 227+ */
859 	u8 bottom;	/* 227+ */
860 	u8 left;	/* 238+ */
861 	u8 right;	/* 238+ */
862 } __packed;
863 
864 struct bdb_lvds_lfp_data_tail {
865 	struct lvds_lfp_panel_name panel_name[16];		/* (156-163?)+ */
866 	u16 scaling_enable;					/* 187+ */
867 	u8 seamless_drrs_min_refresh_rate[16];			/* 188+ */
868 	u8 pixel_overlap_count[16];				/* 208+ */
869 	struct lvds_lfp_black_border black_border[16];		/* 227+ */
870 	u16 dual_lfp_port_sync_enable;				/* 231+ */
871 	u16 gpu_dithering_for_banding_artifacts;		/* 245+ */
872 } __packed;
873 
874 /*
875  * Block 43 - LFP Backlight Control Data Block
876  */
877 
878 #define BDB_BACKLIGHT_TYPE_NONE	0
879 #define BDB_BACKLIGHT_TYPE_PWM	2
880 
881 struct lfp_backlight_data_entry {
882 	u8 type:2;
883 	u8 active_low_pwm:1;
884 	u8 i2c_pin:3;						/* obsolete since ? */
885 	u8 i2c_speed:2;						/* obsolete since ? */
886 	u16 pwm_freq_hz;
887 	u8 min_brightness;					/* ???-233 */
888 	u8 i2c_address;						/* obsolete since ? */
889 	u8 i2c_command;						/* obsolete since ? */
890 } __packed;
891 
892 struct lfp_backlight_control_method {
893 	u8 type:4;
894 	u8 controller:4;
895 } __packed;
896 
897 struct lfp_brightness_level {
898 	u16 level;
899 	u16 reserved;
900 } __packed;
901 
902 struct bdb_lfp_backlight_data {
903 	u8 entry_size;
904 	struct lfp_backlight_data_entry data[16];
905 	u8 level[16];							/* 162-233 */
906 	struct lfp_backlight_control_method backlight_control[16];	/* 191+ */
907 	struct lfp_brightness_level brightness_level[16];		/* 234+ */
908 	struct lfp_brightness_level brightness_min_level[16];		/* 234+ */
909 	u8 brightness_precision_bits[16];				/* 236+ */
910 	u16 hdr_dpcd_refresh_timeout[16];				/* 239+ */
911 } __packed;
912 
913 /*
914  * Block 44 - LFP Power Conservation Features Block
915  */
916 struct lfp_power_features {
917 	u8 dpst_support:1;						/* ???-159 */
918 	u8 power_conservation_pref:3;
919 	u8 reserved2:1;
920 	u8 lace_enabled_status:1;					/* 210+ */
921 	u8 lace_support:1;						/* 210+ */
922 	u8 als_enable:1;
923 } __packed;
924 
925 struct als_data_entry {
926 	u16 backlight_adjust;
927 	u16 lux;
928 } __packed;
929 
930 struct aggressiveness_profile_entry {
931 	u8 dpst_aggressiveness : 4;
932 	u8 lace_aggressiveness : 4;
933 } __packed;
934 
935 struct aggressiveness_profile2_entry {
936 	u8 opst_aggressiveness : 4;
937 	u8 elp_aggressiveness : 4;
938 } __packed;
939 
940 struct bdb_lfp_power {
941 	struct lfp_power_features features;				/* ???-227 */
942 	struct als_data_entry als[5];
943 	u8 lace_aggressiveness_profile:3;				/* 210-227 */
944 	u8 reserved1:5;
945 	u16 dpst;							/* 228+ */
946 	u16 psr;							/* 228+ */
947 	u16 drrs;							/* 228+ */
948 	u16 lace_support;						/* 228+ */
949 	u16 adt;							/* 228+ */
950 	u16 dmrrs;							/* 228+ */
951 	u16 adb;							/* 228+ */
952 	u16 lace_enabled_status;					/* 228+ */
953 	struct aggressiveness_profile_entry aggressiveness[16];		/* 228+ */
954 	u16 hobl;							/* 232+ */
955 	u16 vrr_feature_enabled;					/* 233+ */
956 	u16 elp;							/* 247+ */
957 	u16 opst;							/* 247+ */
958 	struct aggressiveness_profile2_entry aggressiveness2[16];	/* 247+ */
959 } __packed;
960 
961 /*
962  * Block 52 - MIPI Configuration Block
963  */
964 
965 #define MAX_MIPI_CONFIGURATIONS	6
966 
967 struct bdb_mipi_config {
968 	struct mipi_config config[MAX_MIPI_CONFIGURATIONS];		/* 175+ */
969 	struct mipi_pps_data pps[MAX_MIPI_CONFIGURATIONS];		/* 177+ */
970 	struct edp_pwm_delays pwm_delays[MAX_MIPI_CONFIGURATIONS];	/* 186+ */
971 	u8 pmic_i2c_bus_number[MAX_MIPI_CONFIGURATIONS];		/* 190+ */
972 } __packed;
973 
974 /*
975  * Block 53 - MIPI Sequence Block
976  */
977 
978 struct bdb_mipi_sequence {
979 	u8 version;
980 	u8 data[]; /* up to 6 variable length blocks */
981 } __packed;
982 
983 /*
984  * Block 56 - Compression Parameters
985  */
986 
987 #define VBT_RC_BUFFER_BLOCK_SIZE_1KB	0
988 #define VBT_RC_BUFFER_BLOCK_SIZE_4KB	1
989 #define VBT_RC_BUFFER_BLOCK_SIZE_16KB	2
990 #define VBT_RC_BUFFER_BLOCK_SIZE_64KB	3
991 
992 #define VBT_DSC_LINE_BUFFER_DEPTH(vbt_value)	((vbt_value) + 8) /* bits */
993 #define VBT_DSC_MAX_BPP(vbt_value)		(6 + (vbt_value) * 2)
994 
995 struct dsc_compression_parameters_entry {
996 	u8 version_major:4;
997 	u8 version_minor:4;
998 
999 	u8 rc_buffer_block_size:2;
1000 	u8 reserved1:6;
1001 
1002 	/*
1003 	 * Buffer size in bytes:
1004 	 *
1005 	 * 4 ^ rc_buffer_block_size * 1024 * (rc_buffer_size + 1) bytes
1006 	 */
1007 	u8 rc_buffer_size;
1008 	u32 slices_per_line;
1009 
1010 	u8 line_buffer_depth:4;
1011 	u8 reserved2:4;
1012 
1013 	/* Flag Bits 1 */
1014 	u8 block_prediction_enable:1;
1015 	u8 reserved3:7;
1016 
1017 	u8 max_bpp; /* mapping */
1018 
1019 	/* Color depth capabilities */
1020 	u8 reserved4:1;
1021 	u8 support_8bpc:1;
1022 	u8 support_10bpc:1;
1023 	u8 support_12bpc:1;
1024 	u8 reserved5:4;
1025 
1026 	u16 slice_height;
1027 } __packed;
1028 
1029 struct bdb_compression_parameters {
1030 	u16 entry_size;
1031 	struct dsc_compression_parameters_entry data[16];
1032 } __packed;
1033 
1034 /*
1035  * Block 58 - Generic DTD Block
1036  */
1037 
1038 struct generic_dtd_entry {
1039 	u32 pixel_clock;
1040 	u16 hactive;
1041 	u16 hblank;
1042 	u16 hfront_porch;
1043 	u16 hsync;
1044 	u16 vactive;
1045 	u16 vblank;
1046 	u16 vfront_porch;
1047 	u16 vsync;
1048 	u16 width_mm;
1049 	u16 height_mm;
1050 
1051 	/* Flags */
1052 	u8 rsvd_flags:6;
1053 	u8 vsync_positive_polarity:1;
1054 	u8 hsync_positive_polarity:1;
1055 
1056 	u8 rsvd[3];
1057 } __packed;
1058 
1059 struct bdb_generic_dtd {
1060 	u16 gdtd_size;
1061 	struct generic_dtd_entry dtd[];	/* up to 24 DTD's */
1062 } __packed;
1063 
1064 #endif /* _INTEL_VBT_DEFS_H_ */
1065