1 // SPDX-License-Identifier: MIT 2 /* 3 * Copyright © 2020 Intel Corporation 4 */ 5 6 #include <linux/debugfs.h> 7 8 #include "g4x_dp.h" 9 #include "i915_drv.h" 10 #include "i915_reg.h" 11 #include "intel_de.h" 12 #include "intel_display_power_well.h" 13 #include "intel_display_types.h" 14 #include "intel_dp.h" 15 #include "intel_dpio_phy.h" 16 #include "intel_dpll.h" 17 #include "intel_lvds.h" 18 #include "intel_lvds_regs.h" 19 #include "intel_pps.h" 20 #include "intel_pps_regs.h" 21 #include "intel_quirks.h" 22 23 static void vlv_steal_power_sequencer(struct intel_display *display, 24 enum pipe pipe); 25 26 static void pps_init_delays(struct intel_dp *intel_dp); 27 static void pps_init_registers(struct intel_dp *intel_dp, bool force_disable_vdd); 28 29 static const char *pps_name(struct intel_dp *intel_dp) 30 { 31 struct intel_display *display = to_intel_display(intel_dp); 32 struct intel_pps *pps = &intel_dp->pps; 33 34 if (display->platform.valleyview || display->platform.cherryview) { 35 switch (pps->vlv_pps_pipe) { 36 case INVALID_PIPE: 37 /* 38 * FIXME would be nice if we can guarantee 39 * to always have a valid PPS when calling this. 40 */ 41 return "PPS <none>"; 42 case PIPE_A: 43 return "PPS A"; 44 case PIPE_B: 45 return "PPS B"; 46 default: 47 MISSING_CASE(pps->vlv_pps_pipe); 48 break; 49 } 50 } else { 51 switch (pps->pps_idx) { 52 case 0: 53 return "PPS 0"; 54 case 1: 55 return "PPS 1"; 56 default: 57 MISSING_CASE(pps->pps_idx); 58 break; 59 } 60 } 61 62 return "PPS <invalid>"; 63 } 64 65 intel_wakeref_t intel_pps_lock(struct intel_dp *intel_dp) 66 { 67 struct intel_display *display = to_intel_display(intel_dp); 68 struct drm_i915_private *dev_priv = to_i915(display->drm); 69 intel_wakeref_t wakeref; 70 71 /* 72 * See vlv_pps_reset_all() why we need a power domain reference here. 73 */ 74 wakeref = intel_display_power_get(dev_priv, POWER_DOMAIN_DISPLAY_CORE); 75 mutex_lock(&display->pps.mutex); 76 77 return wakeref; 78 } 79 80 intel_wakeref_t intel_pps_unlock(struct intel_dp *intel_dp, 81 intel_wakeref_t wakeref) 82 { 83 struct intel_display *display = to_intel_display(intel_dp); 84 struct drm_i915_private *dev_priv = to_i915(display->drm); 85 86 mutex_unlock(&display->pps.mutex); 87 intel_display_power_put(dev_priv, POWER_DOMAIN_DISPLAY_CORE, wakeref); 88 89 return NULL; 90 } 91 92 static void 93 vlv_power_sequencer_kick(struct intel_dp *intel_dp) 94 { 95 struct intel_display *display = to_intel_display(intel_dp); 96 struct drm_i915_private *dev_priv = to_i915(display->drm); 97 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 98 enum pipe pipe = intel_dp->pps.vlv_pps_pipe; 99 bool pll_enabled, release_cl_override = false; 100 enum dpio_phy phy = vlv_pipe_to_phy(pipe); 101 enum dpio_channel ch = vlv_pipe_to_channel(pipe); 102 u32 DP; 103 104 if (drm_WARN(display->drm, 105 intel_de_read(display, intel_dp->output_reg) & DP_PORT_EN, 106 "skipping %s kick due to [ENCODER:%d:%s] being active\n", 107 pps_name(intel_dp), 108 dig_port->base.base.base.id, dig_port->base.base.name)) 109 return; 110 111 drm_dbg_kms(display->drm, 112 "kicking %s for [ENCODER:%d:%s]\n", 113 pps_name(intel_dp), 114 dig_port->base.base.base.id, dig_port->base.base.name); 115 116 /* Preserve the BIOS-computed detected bit. This is 117 * supposed to be read-only. 118 */ 119 DP = intel_de_read(display, intel_dp->output_reg) & DP_DETECTED; 120 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0; 121 DP |= DP_PORT_WIDTH(1); 122 DP |= DP_LINK_TRAIN_PAT_1; 123 124 if (display->platform.cherryview) 125 DP |= DP_PIPE_SEL_CHV(pipe); 126 else 127 DP |= DP_PIPE_SEL(pipe); 128 129 pll_enabled = intel_de_read(display, DPLL(display, pipe)) & DPLL_VCO_ENABLE; 130 131 /* 132 * The DPLL for the pipe must be enabled for this to work. 133 * So enable temporarily it if it's not already enabled. 134 */ 135 if (!pll_enabled) { 136 release_cl_override = display->platform.cherryview && 137 !chv_phy_powergate_ch(dev_priv, phy, ch, true); 138 139 if (vlv_force_pll_on(dev_priv, pipe, vlv_get_dpll(dev_priv))) { 140 drm_err(display->drm, 141 "Failed to force on PLL for pipe %c!\n", 142 pipe_name(pipe)); 143 return; 144 } 145 } 146 147 /* 148 * Similar magic as in intel_dp_enable_port(). 149 * We _must_ do this port enable + disable trick 150 * to make this power sequencer lock onto the port. 151 * Otherwise even VDD force bit won't work. 152 */ 153 intel_de_write(display, intel_dp->output_reg, DP); 154 intel_de_posting_read(display, intel_dp->output_reg); 155 156 intel_de_write(display, intel_dp->output_reg, DP | DP_PORT_EN); 157 intel_de_posting_read(display, intel_dp->output_reg); 158 159 intel_de_write(display, intel_dp->output_reg, DP & ~DP_PORT_EN); 160 intel_de_posting_read(display, intel_dp->output_reg); 161 162 if (!pll_enabled) { 163 vlv_force_pll_off(dev_priv, pipe); 164 165 if (release_cl_override) 166 chv_phy_powergate_ch(dev_priv, phy, ch, false); 167 } 168 } 169 170 static enum pipe vlv_find_free_pps(struct intel_display *display) 171 { 172 struct intel_encoder *encoder; 173 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B); 174 175 /* 176 * We don't have power sequencer currently. 177 * Pick one that's not used by other ports. 178 */ 179 for_each_intel_dp(display->drm, encoder) { 180 struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 181 182 if (encoder->type == INTEL_OUTPUT_EDP) { 183 drm_WARN_ON(display->drm, 184 intel_dp->pps.vlv_active_pipe != INVALID_PIPE && 185 intel_dp->pps.vlv_active_pipe != 186 intel_dp->pps.vlv_pps_pipe); 187 188 if (intel_dp->pps.vlv_pps_pipe != INVALID_PIPE) 189 pipes &= ~(1 << intel_dp->pps.vlv_pps_pipe); 190 } else { 191 drm_WARN_ON(display->drm, 192 intel_dp->pps.vlv_pps_pipe != INVALID_PIPE); 193 194 if (intel_dp->pps.vlv_active_pipe != INVALID_PIPE) 195 pipes &= ~(1 << intel_dp->pps.vlv_active_pipe); 196 } 197 } 198 199 if (pipes == 0) 200 return INVALID_PIPE; 201 202 return ffs(pipes) - 1; 203 } 204 205 static enum pipe 206 vlv_power_sequencer_pipe(struct intel_dp *intel_dp) 207 { 208 struct intel_display *display = to_intel_display(intel_dp); 209 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 210 enum pipe pipe; 211 212 lockdep_assert_held(&display->pps.mutex); 213 214 /* We should never land here with regular DP ports */ 215 drm_WARN_ON(display->drm, !intel_dp_is_edp(intel_dp)); 216 217 drm_WARN_ON(display->drm, intel_dp->pps.vlv_active_pipe != INVALID_PIPE && 218 intel_dp->pps.vlv_active_pipe != intel_dp->pps.vlv_pps_pipe); 219 220 if (intel_dp->pps.vlv_pps_pipe != INVALID_PIPE) 221 return intel_dp->pps.vlv_pps_pipe; 222 223 pipe = vlv_find_free_pps(display); 224 225 /* 226 * Didn't find one. This should not happen since there 227 * are two power sequencers and up to two eDP ports. 228 */ 229 if (drm_WARN_ON(display->drm, pipe == INVALID_PIPE)) 230 pipe = PIPE_A; 231 232 vlv_steal_power_sequencer(display, pipe); 233 intel_dp->pps.vlv_pps_pipe = pipe; 234 235 drm_dbg_kms(display->drm, 236 "picked %s for [ENCODER:%d:%s]\n", 237 pps_name(intel_dp), 238 dig_port->base.base.base.id, dig_port->base.base.name); 239 240 /* init power sequencer on this pipe and port */ 241 pps_init_delays(intel_dp); 242 pps_init_registers(intel_dp, true); 243 244 /* 245 * Even vdd force doesn't work until we've made 246 * the power sequencer lock in on the port. 247 */ 248 vlv_power_sequencer_kick(intel_dp); 249 250 return intel_dp->pps.vlv_pps_pipe; 251 } 252 253 static int 254 bxt_power_sequencer_idx(struct intel_dp *intel_dp) 255 { 256 struct intel_display *display = to_intel_display(intel_dp); 257 int pps_idx = intel_dp->pps.pps_idx; 258 259 lockdep_assert_held(&display->pps.mutex); 260 261 /* We should never land here with regular DP ports */ 262 drm_WARN_ON(display->drm, !intel_dp_is_edp(intel_dp)); 263 264 if (!intel_dp->pps.bxt_pps_reset) 265 return pps_idx; 266 267 intel_dp->pps.bxt_pps_reset = false; 268 269 /* 270 * Only the HW needs to be reprogrammed, the SW state is fixed and 271 * has been setup during connector init. 272 */ 273 pps_init_registers(intel_dp, false); 274 275 return pps_idx; 276 } 277 278 typedef bool (*pps_check)(struct intel_display *display, int pps_idx); 279 280 static bool pps_has_pp_on(struct intel_display *display, int pps_idx) 281 { 282 return intel_de_read(display, PP_STATUS(display, pps_idx)) & PP_ON; 283 } 284 285 static bool pps_has_vdd_on(struct intel_display *display, int pps_idx) 286 { 287 return intel_de_read(display, PP_CONTROL(display, pps_idx)) & EDP_FORCE_VDD; 288 } 289 290 static bool pps_any(struct intel_display *display, int pps_idx) 291 { 292 return true; 293 } 294 295 static enum pipe 296 vlv_initial_pps_pipe(struct intel_display *display, 297 enum port port, pps_check check) 298 { 299 enum pipe pipe; 300 301 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) { 302 u32 port_sel = intel_de_read(display, 303 PP_ON_DELAYS(display, pipe)) & 304 PANEL_PORT_SELECT_MASK; 305 306 if (port_sel != PANEL_PORT_SELECT_VLV(port)) 307 continue; 308 309 if (!check(display, pipe)) 310 continue; 311 312 return pipe; 313 } 314 315 return INVALID_PIPE; 316 } 317 318 static void 319 vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp) 320 { 321 struct intel_display *display = to_intel_display(intel_dp); 322 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 323 enum port port = dig_port->base.port; 324 325 lockdep_assert_held(&display->pps.mutex); 326 327 /* try to find a pipe with this port selected */ 328 /* first pick one where the panel is on */ 329 intel_dp->pps.vlv_pps_pipe = vlv_initial_pps_pipe(display, port, 330 pps_has_pp_on); 331 /* didn't find one? pick one where vdd is on */ 332 if (intel_dp->pps.vlv_pps_pipe == INVALID_PIPE) 333 intel_dp->pps.vlv_pps_pipe = vlv_initial_pps_pipe(display, port, 334 pps_has_vdd_on); 335 /* didn't find one? pick one with just the correct port */ 336 if (intel_dp->pps.vlv_pps_pipe == INVALID_PIPE) 337 intel_dp->pps.vlv_pps_pipe = vlv_initial_pps_pipe(display, port, 338 pps_any); 339 340 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */ 341 if (intel_dp->pps.vlv_pps_pipe == INVALID_PIPE) { 342 drm_dbg_kms(display->drm, 343 "[ENCODER:%d:%s] no initial power sequencer\n", 344 dig_port->base.base.base.id, dig_port->base.base.name); 345 return; 346 } 347 348 drm_dbg_kms(display->drm, 349 "[ENCODER:%d:%s] initial power sequencer: %s\n", 350 dig_port->base.base.base.id, dig_port->base.base.name, 351 pps_name(intel_dp)); 352 } 353 354 static int intel_num_pps(struct intel_display *display) 355 { 356 struct drm_i915_private *i915 = to_i915(display->drm); 357 358 if (display->platform.valleyview || display->platform.cherryview) 359 return 2; 360 361 if (display->platform.geminilake || display->platform.broxton) 362 return 2; 363 364 if (INTEL_PCH_TYPE(i915) >= PCH_MTL) 365 return 2; 366 367 if (INTEL_PCH_TYPE(i915) >= PCH_DG1) 368 return 1; 369 370 if (INTEL_PCH_TYPE(i915) >= PCH_ICP) 371 return 2; 372 373 return 1; 374 } 375 376 static bool intel_pps_is_valid(struct intel_dp *intel_dp) 377 { 378 struct intel_display *display = to_intel_display(intel_dp); 379 struct drm_i915_private *i915 = to_i915(display->drm); 380 381 if (intel_dp->pps.pps_idx == 1 && 382 INTEL_PCH_TYPE(i915) >= PCH_ICP && 383 INTEL_PCH_TYPE(i915) <= PCH_ADP) 384 return intel_de_read(display, SOUTH_CHICKEN1) & ICP_SECOND_PPS_IO_SELECT; 385 386 return true; 387 } 388 389 static int 390 bxt_initial_pps_idx(struct intel_display *display, pps_check check) 391 { 392 int pps_idx, pps_num = intel_num_pps(display); 393 394 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) { 395 if (check(display, pps_idx)) 396 return pps_idx; 397 } 398 399 return -1; 400 } 401 402 static bool 403 pps_initial_setup(struct intel_dp *intel_dp) 404 { 405 struct intel_display *display = to_intel_display(intel_dp); 406 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base; 407 struct intel_connector *connector = intel_dp->attached_connector; 408 409 lockdep_assert_held(&display->pps.mutex); 410 411 if (display->platform.valleyview || display->platform.cherryview) { 412 vlv_initial_power_sequencer_setup(intel_dp); 413 return true; 414 } 415 416 /* first ask the VBT */ 417 if (intel_num_pps(display) > 1) 418 intel_dp->pps.pps_idx = connector->panel.vbt.backlight.controller; 419 else 420 intel_dp->pps.pps_idx = 0; 421 422 if (drm_WARN_ON(display->drm, intel_dp->pps.pps_idx >= intel_num_pps(display))) 423 intel_dp->pps.pps_idx = -1; 424 425 /* VBT wasn't parsed yet? pick one where the panel is on */ 426 if (intel_dp->pps.pps_idx < 0) 427 intel_dp->pps.pps_idx = bxt_initial_pps_idx(display, pps_has_pp_on); 428 /* didn't find one? pick one where vdd is on */ 429 if (intel_dp->pps.pps_idx < 0) 430 intel_dp->pps.pps_idx = bxt_initial_pps_idx(display, pps_has_vdd_on); 431 /* didn't find one? pick any */ 432 if (intel_dp->pps.pps_idx < 0) { 433 intel_dp->pps.pps_idx = bxt_initial_pps_idx(display, pps_any); 434 435 drm_dbg_kms(display->drm, 436 "[ENCODER:%d:%s] no initial power sequencer, assuming %s\n", 437 encoder->base.base.id, encoder->base.name, 438 pps_name(intel_dp)); 439 } else { 440 drm_dbg_kms(display->drm, 441 "[ENCODER:%d:%s] initial power sequencer: %s\n", 442 encoder->base.base.id, encoder->base.name, 443 pps_name(intel_dp)); 444 } 445 446 return intel_pps_is_valid(intel_dp); 447 } 448 449 void vlv_pps_reset_all(struct intel_display *display) 450 { 451 struct intel_encoder *encoder; 452 453 if (!HAS_DISPLAY(display)) 454 return; 455 456 /* 457 * We can't grab pps_mutex here due to deadlock with power_domain 458 * mutex when power_domain functions are called while holding pps_mutex. 459 * That also means that in order to use vlv_pps_pipe the code needs to 460 * hold both a power domain reference and pps_mutex, and the power domain 461 * reference get/put must be done while _not_ holding pps_mutex. 462 * pps_{lock,unlock}() do these steps in the correct order, so one 463 * should use them always. 464 */ 465 466 for_each_intel_dp(display->drm, encoder) { 467 struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 468 469 drm_WARN_ON(display->drm, intel_dp->pps.vlv_active_pipe != INVALID_PIPE); 470 471 if (encoder->type == INTEL_OUTPUT_EDP) 472 intel_dp->pps.vlv_pps_pipe = INVALID_PIPE; 473 } 474 } 475 476 void bxt_pps_reset_all(struct intel_display *display) 477 { 478 struct intel_encoder *encoder; 479 480 if (!HAS_DISPLAY(display)) 481 return; 482 483 /* See vlv_pps_reset_all() for why we can't grab pps_mutex here. */ 484 485 for_each_intel_dp(display->drm, encoder) { 486 struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 487 488 if (encoder->type == INTEL_OUTPUT_EDP) 489 intel_dp->pps.bxt_pps_reset = true; 490 } 491 } 492 493 struct pps_registers { 494 i915_reg_t pp_ctrl; 495 i915_reg_t pp_stat; 496 i915_reg_t pp_on; 497 i915_reg_t pp_off; 498 i915_reg_t pp_div; 499 }; 500 501 static void intel_pps_get_registers(struct intel_dp *intel_dp, 502 struct pps_registers *regs) 503 { 504 struct intel_display *display = to_intel_display(intel_dp); 505 struct drm_i915_private *dev_priv = to_i915(display->drm); 506 int pps_idx; 507 508 memset(regs, 0, sizeof(*regs)); 509 510 if (display->platform.valleyview || display->platform.cherryview) 511 pps_idx = vlv_power_sequencer_pipe(intel_dp); 512 else if (display->platform.geminilake || display->platform.broxton) 513 pps_idx = bxt_power_sequencer_idx(intel_dp); 514 else 515 pps_idx = intel_dp->pps.pps_idx; 516 517 regs->pp_ctrl = PP_CONTROL(display, pps_idx); 518 regs->pp_stat = PP_STATUS(display, pps_idx); 519 regs->pp_on = PP_ON_DELAYS(display, pps_idx); 520 regs->pp_off = PP_OFF_DELAYS(display, pps_idx); 521 522 /* Cycle delay moved from PP_DIVISOR to PP_CONTROL */ 523 if (display->platform.geminilake || display->platform.broxton || 524 INTEL_PCH_TYPE(dev_priv) >= PCH_CNP) 525 regs->pp_div = INVALID_MMIO_REG; 526 else 527 regs->pp_div = PP_DIVISOR(display, pps_idx); 528 } 529 530 static i915_reg_t 531 _pp_ctrl_reg(struct intel_dp *intel_dp) 532 { 533 struct pps_registers regs; 534 535 intel_pps_get_registers(intel_dp, ®s); 536 537 return regs.pp_ctrl; 538 } 539 540 static i915_reg_t 541 _pp_stat_reg(struct intel_dp *intel_dp) 542 { 543 struct pps_registers regs; 544 545 intel_pps_get_registers(intel_dp, ®s); 546 547 return regs.pp_stat; 548 } 549 550 static bool edp_have_panel_power(struct intel_dp *intel_dp) 551 { 552 struct intel_display *display = to_intel_display(intel_dp); 553 554 lockdep_assert_held(&display->pps.mutex); 555 556 if ((display->platform.valleyview || display->platform.cherryview) && 557 intel_dp->pps.vlv_pps_pipe == INVALID_PIPE) 558 return false; 559 560 return (intel_de_read(display, _pp_stat_reg(intel_dp)) & PP_ON) != 0; 561 } 562 563 static bool edp_have_panel_vdd(struct intel_dp *intel_dp) 564 { 565 struct intel_display *display = to_intel_display(intel_dp); 566 567 lockdep_assert_held(&display->pps.mutex); 568 569 if ((display->platform.valleyview || display->platform.cherryview) && 570 intel_dp->pps.vlv_pps_pipe == INVALID_PIPE) 571 return false; 572 573 return intel_de_read(display, _pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD; 574 } 575 576 void intel_pps_check_power_unlocked(struct intel_dp *intel_dp) 577 { 578 struct intel_display *display = to_intel_display(intel_dp); 579 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 580 581 if (!intel_dp_is_edp(intel_dp)) 582 return; 583 584 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) { 585 drm_WARN(display->drm, 1, 586 "[ENCODER:%d:%s] %s powered off while attempting AUX CH communication.\n", 587 dig_port->base.base.base.id, dig_port->base.base.name, 588 pps_name(intel_dp)); 589 drm_dbg_kms(display->drm, 590 "[ENCODER:%d:%s] %s PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n", 591 dig_port->base.base.base.id, dig_port->base.base.name, 592 pps_name(intel_dp), 593 intel_de_read(display, _pp_stat_reg(intel_dp)), 594 intel_de_read(display, _pp_ctrl_reg(intel_dp))); 595 } 596 } 597 598 #define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK) 599 #define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE) 600 601 #define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0) 602 #define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0) 603 604 #define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK) 605 #define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE) 606 607 static void intel_pps_verify_state(struct intel_dp *intel_dp); 608 609 static void wait_panel_status(struct intel_dp *intel_dp, 610 u32 mask, u32 value) 611 { 612 struct intel_display *display = to_intel_display(intel_dp); 613 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 614 i915_reg_t pp_stat_reg, pp_ctrl_reg; 615 616 lockdep_assert_held(&display->pps.mutex); 617 618 intel_pps_verify_state(intel_dp); 619 620 pp_stat_reg = _pp_stat_reg(intel_dp); 621 pp_ctrl_reg = _pp_ctrl_reg(intel_dp); 622 623 drm_dbg_kms(display->drm, 624 "[ENCODER:%d:%s] %s mask: 0x%08x value: 0x%08x PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n", 625 dig_port->base.base.base.id, dig_port->base.base.name, 626 pps_name(intel_dp), 627 mask, value, 628 intel_de_read(display, pp_stat_reg), 629 intel_de_read(display, pp_ctrl_reg)); 630 631 if (intel_de_wait(display, pp_stat_reg, mask, value, 5000)) 632 drm_err(display->drm, 633 "[ENCODER:%d:%s] %s panel status timeout: PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n", 634 dig_port->base.base.base.id, dig_port->base.base.name, 635 pps_name(intel_dp), 636 intel_de_read(display, pp_stat_reg), 637 intel_de_read(display, pp_ctrl_reg)); 638 639 drm_dbg_kms(display->drm, "Wait complete\n"); 640 } 641 642 static void wait_panel_on(struct intel_dp *intel_dp) 643 { 644 struct intel_display *display = to_intel_display(intel_dp); 645 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 646 647 drm_dbg_kms(display->drm, 648 "[ENCODER:%d:%s] %s wait for panel power on\n", 649 dig_port->base.base.base.id, dig_port->base.base.name, 650 pps_name(intel_dp)); 651 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE); 652 } 653 654 static void wait_panel_off(struct intel_dp *intel_dp) 655 { 656 struct intel_display *display = to_intel_display(intel_dp); 657 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 658 659 drm_dbg_kms(display->drm, 660 "[ENCODER:%d:%s] %s wait for panel power off time\n", 661 dig_port->base.base.base.id, dig_port->base.base.name, 662 pps_name(intel_dp)); 663 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE); 664 } 665 666 static void wait_panel_power_cycle(struct intel_dp *intel_dp) 667 { 668 struct intel_display *display = to_intel_display(intel_dp); 669 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 670 ktime_t panel_power_on_time; 671 s64 panel_power_off_duration; 672 673 drm_dbg_kms(display->drm, 674 "[ENCODER:%d:%s] %s wait for panel power cycle\n", 675 dig_port->base.base.base.id, dig_port->base.base.name, 676 pps_name(intel_dp)); 677 678 /* take the difference of current time and panel power off time 679 * and then make panel wait for t11_t12 if needed. */ 680 panel_power_on_time = ktime_get_boottime(); 681 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->pps.panel_power_off_time); 682 683 /* When we disable the VDD override bit last we have to do the manual 684 * wait. */ 685 if (panel_power_off_duration < (s64)intel_dp->pps.panel_power_cycle_delay) 686 wait_remaining_ms_from_jiffies(jiffies, 687 intel_dp->pps.panel_power_cycle_delay - panel_power_off_duration); 688 689 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE); 690 } 691 692 void intel_pps_wait_power_cycle(struct intel_dp *intel_dp) 693 { 694 intel_wakeref_t wakeref; 695 696 if (!intel_dp_is_edp(intel_dp)) 697 return; 698 699 with_intel_pps_lock(intel_dp, wakeref) 700 wait_panel_power_cycle(intel_dp); 701 } 702 703 static void wait_backlight_on(struct intel_dp *intel_dp) 704 { 705 wait_remaining_ms_from_jiffies(intel_dp->pps.last_power_on, 706 intel_dp->pps.backlight_on_delay); 707 } 708 709 static void edp_wait_backlight_off(struct intel_dp *intel_dp) 710 { 711 wait_remaining_ms_from_jiffies(intel_dp->pps.last_backlight_off, 712 intel_dp->pps.backlight_off_delay); 713 } 714 715 /* Read the current pp_control value, unlocking the register if it 716 * is locked 717 */ 718 719 static u32 ilk_get_pp_control(struct intel_dp *intel_dp) 720 { 721 struct intel_display *display = to_intel_display(intel_dp); 722 u32 control; 723 724 lockdep_assert_held(&display->pps.mutex); 725 726 control = intel_de_read(display, _pp_ctrl_reg(intel_dp)); 727 if (drm_WARN_ON(display->drm, !HAS_DDI(display) && 728 (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) { 729 control &= ~PANEL_UNLOCK_MASK; 730 control |= PANEL_UNLOCK_REGS; 731 } 732 return control; 733 } 734 735 /* 736 * Must be paired with intel_pps_vdd_off_unlocked(). 737 * Must hold pps_mutex around the whole on/off sequence. 738 * Can be nested with intel_pps_vdd_{on,off}() calls. 739 */ 740 bool intel_pps_vdd_on_unlocked(struct intel_dp *intel_dp) 741 { 742 struct intel_display *display = to_intel_display(intel_dp); 743 struct drm_i915_private *dev_priv = to_i915(display->drm); 744 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 745 u32 pp; 746 i915_reg_t pp_stat_reg, pp_ctrl_reg; 747 bool need_to_disable = !intel_dp->pps.want_panel_vdd; 748 749 lockdep_assert_held(&display->pps.mutex); 750 751 if (!intel_dp_is_edp(intel_dp)) 752 return false; 753 754 cancel_delayed_work(&intel_dp->pps.panel_vdd_work); 755 intel_dp->pps.want_panel_vdd = true; 756 757 if (edp_have_panel_vdd(intel_dp)) 758 return need_to_disable; 759 760 drm_WARN_ON(display->drm, intel_dp->pps.vdd_wakeref); 761 intel_dp->pps.vdd_wakeref = intel_display_power_get(dev_priv, 762 intel_aux_power_domain(dig_port)); 763 764 pp_stat_reg = _pp_stat_reg(intel_dp); 765 pp_ctrl_reg = _pp_ctrl_reg(intel_dp); 766 767 drm_dbg_kms(display->drm, "[ENCODER:%d:%s] %s turning VDD on\n", 768 dig_port->base.base.base.id, dig_port->base.base.name, 769 pps_name(intel_dp)); 770 771 if (!edp_have_panel_power(intel_dp)) 772 wait_panel_power_cycle(intel_dp); 773 774 pp = ilk_get_pp_control(intel_dp); 775 pp |= EDP_FORCE_VDD; 776 777 intel_de_write(display, pp_ctrl_reg, pp); 778 intel_de_posting_read(display, pp_ctrl_reg); 779 drm_dbg_kms(display->drm, 780 "[ENCODER:%d:%s] %s PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n", 781 dig_port->base.base.base.id, dig_port->base.base.name, 782 pps_name(intel_dp), 783 intel_de_read(display, pp_stat_reg), 784 intel_de_read(display, pp_ctrl_reg)); 785 /* 786 * If the panel wasn't on, delay before accessing aux channel 787 */ 788 if (!edp_have_panel_power(intel_dp)) { 789 drm_dbg_kms(display->drm, 790 "[ENCODER:%d:%s] %s panel power wasn't enabled\n", 791 dig_port->base.base.base.id, dig_port->base.base.name, 792 pps_name(intel_dp)); 793 msleep(intel_dp->pps.panel_power_up_delay); 794 } 795 796 return need_to_disable; 797 } 798 799 /* 800 * Must be paired with intel_pps_vdd_off() or - to disable 801 * both VDD and panel power - intel_pps_off(). 802 * Nested calls to these functions are not allowed since 803 * we drop the lock. Caller must use some higher level 804 * locking to prevent nested calls from other threads. 805 */ 806 void intel_pps_vdd_on(struct intel_dp *intel_dp) 807 { 808 struct intel_display *display = to_intel_display(intel_dp); 809 intel_wakeref_t wakeref; 810 bool vdd; 811 812 if (!intel_dp_is_edp(intel_dp)) 813 return; 814 815 vdd = false; 816 with_intel_pps_lock(intel_dp, wakeref) 817 vdd = intel_pps_vdd_on_unlocked(intel_dp); 818 INTEL_DISPLAY_STATE_WARN(display, !vdd, "[ENCODER:%d:%s] %s VDD already requested on\n", 819 dp_to_dig_port(intel_dp)->base.base.base.id, 820 dp_to_dig_port(intel_dp)->base.base.name, 821 pps_name(intel_dp)); 822 } 823 824 static void intel_pps_vdd_off_sync_unlocked(struct intel_dp *intel_dp) 825 { 826 struct intel_display *display = to_intel_display(intel_dp); 827 struct drm_i915_private *dev_priv = to_i915(display->drm); 828 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 829 u32 pp; 830 i915_reg_t pp_stat_reg, pp_ctrl_reg; 831 832 lockdep_assert_held(&display->pps.mutex); 833 834 drm_WARN_ON(display->drm, intel_dp->pps.want_panel_vdd); 835 836 if (!edp_have_panel_vdd(intel_dp)) 837 return; 838 839 drm_dbg_kms(display->drm, "[ENCODER:%d:%s] %s turning VDD off\n", 840 dig_port->base.base.base.id, dig_port->base.base.name, 841 pps_name(intel_dp)); 842 843 pp = ilk_get_pp_control(intel_dp); 844 pp &= ~EDP_FORCE_VDD; 845 846 pp_ctrl_reg = _pp_ctrl_reg(intel_dp); 847 pp_stat_reg = _pp_stat_reg(intel_dp); 848 849 intel_de_write(display, pp_ctrl_reg, pp); 850 intel_de_posting_read(display, pp_ctrl_reg); 851 852 /* Make sure sequencer is idle before allowing subsequent activity */ 853 drm_dbg_kms(display->drm, 854 "[ENCODER:%d:%s] %s PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n", 855 dig_port->base.base.base.id, dig_port->base.base.name, 856 pps_name(intel_dp), 857 intel_de_read(display, pp_stat_reg), 858 intel_de_read(display, pp_ctrl_reg)); 859 860 if ((pp & PANEL_POWER_ON) == 0) { 861 intel_dp->pps.panel_power_off_time = ktime_get_boottime(); 862 intel_dp_invalidate_source_oui(intel_dp); 863 } 864 865 intel_display_power_put(dev_priv, 866 intel_aux_power_domain(dig_port), 867 fetch_and_zero(&intel_dp->pps.vdd_wakeref)); 868 } 869 870 void intel_pps_vdd_off_sync(struct intel_dp *intel_dp) 871 { 872 intel_wakeref_t wakeref; 873 874 if (!intel_dp_is_edp(intel_dp)) 875 return; 876 877 cancel_delayed_work_sync(&intel_dp->pps.panel_vdd_work); 878 /* 879 * vdd might still be enabled due to the delayed vdd off. 880 * Make sure vdd is actually turned off here. 881 */ 882 with_intel_pps_lock(intel_dp, wakeref) 883 intel_pps_vdd_off_sync_unlocked(intel_dp); 884 } 885 886 static void edp_panel_vdd_work(struct work_struct *__work) 887 { 888 struct intel_pps *pps = container_of(to_delayed_work(__work), 889 struct intel_pps, panel_vdd_work); 890 struct intel_dp *intel_dp = container_of(pps, struct intel_dp, pps); 891 intel_wakeref_t wakeref; 892 893 with_intel_pps_lock(intel_dp, wakeref) { 894 if (!intel_dp->pps.want_panel_vdd) 895 intel_pps_vdd_off_sync_unlocked(intel_dp); 896 } 897 } 898 899 static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp) 900 { 901 struct intel_display *display = to_intel_display(intel_dp); 902 struct drm_i915_private *i915 = to_i915(display->drm); 903 unsigned long delay; 904 905 /* 906 * We may not yet know the real power sequencing delays, 907 * so keep VDD enabled until we're done with init. 908 */ 909 if (intel_dp->pps.initializing) 910 return; 911 912 /* 913 * Queue the timer to fire a long time from now (relative to the power 914 * down delay) to keep the panel power up across a sequence of 915 * operations. 916 */ 917 delay = msecs_to_jiffies(intel_dp->pps.panel_power_cycle_delay * 5); 918 queue_delayed_work(i915->unordered_wq, 919 &intel_dp->pps.panel_vdd_work, delay); 920 } 921 922 /* 923 * Must be paired with edp_panel_vdd_on(). 924 * Must hold pps_mutex around the whole on/off sequence. 925 * Can be nested with intel_pps_vdd_{on,off}() calls. 926 */ 927 void intel_pps_vdd_off_unlocked(struct intel_dp *intel_dp, bool sync) 928 { 929 struct intel_display *display = to_intel_display(intel_dp); 930 931 lockdep_assert_held(&display->pps.mutex); 932 933 if (!intel_dp_is_edp(intel_dp)) 934 return; 935 936 INTEL_DISPLAY_STATE_WARN(display, !intel_dp->pps.want_panel_vdd, 937 "[ENCODER:%d:%s] %s VDD not forced on", 938 dp_to_dig_port(intel_dp)->base.base.base.id, 939 dp_to_dig_port(intel_dp)->base.base.name, 940 pps_name(intel_dp)); 941 942 intel_dp->pps.want_panel_vdd = false; 943 944 if (sync) 945 intel_pps_vdd_off_sync_unlocked(intel_dp); 946 else 947 edp_panel_vdd_schedule_off(intel_dp); 948 } 949 950 void intel_pps_vdd_off(struct intel_dp *intel_dp) 951 { 952 intel_wakeref_t wakeref; 953 954 if (!intel_dp_is_edp(intel_dp)) 955 return; 956 957 with_intel_pps_lock(intel_dp, wakeref) 958 intel_pps_vdd_off_unlocked(intel_dp, false); 959 } 960 961 void intel_pps_on_unlocked(struct intel_dp *intel_dp) 962 { 963 struct intel_display *display = to_intel_display(intel_dp); 964 u32 pp; 965 i915_reg_t pp_ctrl_reg; 966 967 lockdep_assert_held(&display->pps.mutex); 968 969 if (!intel_dp_is_edp(intel_dp)) 970 return; 971 972 drm_dbg_kms(display->drm, "[ENCODER:%d:%s] %s turn panel power on\n", 973 dp_to_dig_port(intel_dp)->base.base.base.id, 974 dp_to_dig_port(intel_dp)->base.base.name, 975 pps_name(intel_dp)); 976 977 if (drm_WARN(display->drm, edp_have_panel_power(intel_dp), 978 "[ENCODER:%d:%s] %s panel power already on\n", 979 dp_to_dig_port(intel_dp)->base.base.base.id, 980 dp_to_dig_port(intel_dp)->base.base.name, 981 pps_name(intel_dp))) 982 return; 983 984 wait_panel_power_cycle(intel_dp); 985 986 pp_ctrl_reg = _pp_ctrl_reg(intel_dp); 987 pp = ilk_get_pp_control(intel_dp); 988 if (display->platform.ironlake) { 989 /* ILK workaround: disable reset around power sequence */ 990 pp &= ~PANEL_POWER_RESET; 991 intel_de_write(display, pp_ctrl_reg, pp); 992 intel_de_posting_read(display, pp_ctrl_reg); 993 } 994 995 /* 996 * WA: 22019252566 997 * Disable DPLS gating around power sequence. 998 */ 999 if (IS_DISPLAY_VER(display, 13, 14)) 1000 intel_de_rmw(display, SOUTH_DSPCLK_GATE_D, 1001 0, PCH_DPLSUNIT_CLOCK_GATE_DISABLE); 1002 1003 pp |= PANEL_POWER_ON; 1004 if (!display->platform.ironlake) 1005 pp |= PANEL_POWER_RESET; 1006 1007 intel_de_write(display, pp_ctrl_reg, pp); 1008 intel_de_posting_read(display, pp_ctrl_reg); 1009 1010 wait_panel_on(intel_dp); 1011 intel_dp->pps.last_power_on = jiffies; 1012 1013 if (IS_DISPLAY_VER(display, 13, 14)) 1014 intel_de_rmw(display, SOUTH_DSPCLK_GATE_D, 1015 PCH_DPLSUNIT_CLOCK_GATE_DISABLE, 0); 1016 1017 if (display->platform.ironlake) { 1018 pp |= PANEL_POWER_RESET; /* restore panel reset bit */ 1019 intel_de_write(display, pp_ctrl_reg, pp); 1020 intel_de_posting_read(display, pp_ctrl_reg); 1021 } 1022 } 1023 1024 void intel_pps_on(struct intel_dp *intel_dp) 1025 { 1026 intel_wakeref_t wakeref; 1027 1028 if (!intel_dp_is_edp(intel_dp)) 1029 return; 1030 1031 with_intel_pps_lock(intel_dp, wakeref) 1032 intel_pps_on_unlocked(intel_dp); 1033 } 1034 1035 void intel_pps_off_unlocked(struct intel_dp *intel_dp) 1036 { 1037 struct intel_display *display = to_intel_display(intel_dp); 1038 struct drm_i915_private *dev_priv = to_i915(display->drm); 1039 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 1040 u32 pp; 1041 i915_reg_t pp_ctrl_reg; 1042 1043 lockdep_assert_held(&display->pps.mutex); 1044 1045 if (!intel_dp_is_edp(intel_dp)) 1046 return; 1047 1048 drm_dbg_kms(display->drm, "[ENCODER:%d:%s] %s turn panel power off\n", 1049 dig_port->base.base.base.id, dig_port->base.base.name, 1050 pps_name(intel_dp)); 1051 1052 drm_WARN(display->drm, !intel_dp->pps.want_panel_vdd, 1053 "[ENCODER:%d:%s] %s need VDD to turn off panel\n", 1054 dig_port->base.base.base.id, dig_port->base.base.name, 1055 pps_name(intel_dp)); 1056 1057 pp = ilk_get_pp_control(intel_dp); 1058 /* We need to switch off panel power _and_ force vdd, for otherwise some 1059 * panels get very unhappy and cease to work. */ 1060 pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD | 1061 EDP_BLC_ENABLE); 1062 1063 pp_ctrl_reg = _pp_ctrl_reg(intel_dp); 1064 1065 intel_dp->pps.want_panel_vdd = false; 1066 1067 intel_de_write(display, pp_ctrl_reg, pp); 1068 intel_de_posting_read(display, pp_ctrl_reg); 1069 1070 wait_panel_off(intel_dp); 1071 intel_dp->pps.panel_power_off_time = ktime_get_boottime(); 1072 1073 intel_dp_invalidate_source_oui(intel_dp); 1074 1075 /* We got a reference when we enabled the VDD. */ 1076 intel_display_power_put(dev_priv, 1077 intel_aux_power_domain(dig_port), 1078 fetch_and_zero(&intel_dp->pps.vdd_wakeref)); 1079 } 1080 1081 void intel_pps_off(struct intel_dp *intel_dp) 1082 { 1083 intel_wakeref_t wakeref; 1084 1085 if (!intel_dp_is_edp(intel_dp)) 1086 return; 1087 1088 with_intel_pps_lock(intel_dp, wakeref) 1089 intel_pps_off_unlocked(intel_dp); 1090 } 1091 1092 /* Enable backlight in the panel power control. */ 1093 void intel_pps_backlight_on(struct intel_dp *intel_dp) 1094 { 1095 struct intel_display *display = to_intel_display(intel_dp); 1096 intel_wakeref_t wakeref; 1097 1098 /* 1099 * If we enable the backlight right away following a panel power 1100 * on, we may see slight flicker as the panel syncs with the eDP 1101 * link. So delay a bit to make sure the image is solid before 1102 * allowing it to appear. 1103 */ 1104 wait_backlight_on(intel_dp); 1105 1106 with_intel_pps_lock(intel_dp, wakeref) { 1107 i915_reg_t pp_ctrl_reg = _pp_ctrl_reg(intel_dp); 1108 u32 pp; 1109 1110 pp = ilk_get_pp_control(intel_dp); 1111 pp |= EDP_BLC_ENABLE; 1112 1113 intel_de_write(display, pp_ctrl_reg, pp); 1114 intel_de_posting_read(display, pp_ctrl_reg); 1115 } 1116 } 1117 1118 /* Disable backlight in the panel power control. */ 1119 void intel_pps_backlight_off(struct intel_dp *intel_dp) 1120 { 1121 struct intel_display *display = to_intel_display(intel_dp); 1122 intel_wakeref_t wakeref; 1123 1124 if (!intel_dp_is_edp(intel_dp)) 1125 return; 1126 1127 with_intel_pps_lock(intel_dp, wakeref) { 1128 i915_reg_t pp_ctrl_reg = _pp_ctrl_reg(intel_dp); 1129 u32 pp; 1130 1131 pp = ilk_get_pp_control(intel_dp); 1132 pp &= ~EDP_BLC_ENABLE; 1133 1134 intel_de_write(display, pp_ctrl_reg, pp); 1135 intel_de_posting_read(display, pp_ctrl_reg); 1136 } 1137 1138 intel_dp->pps.last_backlight_off = jiffies; 1139 edp_wait_backlight_off(intel_dp); 1140 } 1141 1142 /* 1143 * Hook for controlling the panel power control backlight through the bl_power 1144 * sysfs attribute. Take care to handle multiple calls. 1145 */ 1146 void intel_pps_backlight_power(struct intel_connector *connector, bool enable) 1147 { 1148 struct intel_display *display = to_intel_display(connector); 1149 struct intel_dp *intel_dp = intel_attached_dp(connector); 1150 intel_wakeref_t wakeref; 1151 bool is_enabled; 1152 1153 is_enabled = false; 1154 with_intel_pps_lock(intel_dp, wakeref) 1155 is_enabled = ilk_get_pp_control(intel_dp) & EDP_BLC_ENABLE; 1156 if (is_enabled == enable) 1157 return; 1158 1159 drm_dbg_kms(display->drm, "panel power control backlight %s\n", 1160 str_enable_disable(enable)); 1161 1162 if (enable) 1163 intel_pps_backlight_on(intel_dp); 1164 else 1165 intel_pps_backlight_off(intel_dp); 1166 } 1167 1168 static void vlv_detach_power_sequencer(struct intel_dp *intel_dp) 1169 { 1170 struct intel_display *display = to_intel_display(intel_dp); 1171 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 1172 enum pipe pipe = intel_dp->pps.vlv_pps_pipe; 1173 i915_reg_t pp_on_reg = PP_ON_DELAYS(display, pipe); 1174 1175 drm_WARN_ON(display->drm, intel_dp->pps.vlv_active_pipe != INVALID_PIPE); 1176 1177 if (drm_WARN_ON(display->drm, pipe != PIPE_A && pipe != PIPE_B)) 1178 return; 1179 1180 intel_pps_vdd_off_sync_unlocked(intel_dp); 1181 1182 /* 1183 * VLV seems to get confused when multiple power sequencers 1184 * have the same port selected (even if only one has power/vdd 1185 * enabled). The failure manifests as vlv_wait_port_ready() failing 1186 * CHV on the other hand doesn't seem to mind having the same port 1187 * selected in multiple power sequencers, but let's clear the 1188 * port select always when logically disconnecting a power sequencer 1189 * from a port. 1190 */ 1191 drm_dbg_kms(display->drm, 1192 "detaching %s from [ENCODER:%d:%s]\n", 1193 pps_name(intel_dp), 1194 dig_port->base.base.base.id, dig_port->base.base.name); 1195 intel_de_write(display, pp_on_reg, 0); 1196 intel_de_posting_read(display, pp_on_reg); 1197 1198 intel_dp->pps.vlv_pps_pipe = INVALID_PIPE; 1199 } 1200 1201 static void vlv_steal_power_sequencer(struct intel_display *display, 1202 enum pipe pipe) 1203 { 1204 struct intel_encoder *encoder; 1205 1206 lockdep_assert_held(&display->pps.mutex); 1207 1208 for_each_intel_dp(display->drm, encoder) { 1209 struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 1210 1211 drm_WARN(display->drm, intel_dp->pps.vlv_active_pipe == pipe, 1212 "stealing PPS %c from active [ENCODER:%d:%s]\n", 1213 pipe_name(pipe), encoder->base.base.id, 1214 encoder->base.name); 1215 1216 if (intel_dp->pps.vlv_pps_pipe != pipe) 1217 continue; 1218 1219 drm_dbg_kms(display->drm, 1220 "stealing PPS %c from [ENCODER:%d:%s]\n", 1221 pipe_name(pipe), encoder->base.base.id, 1222 encoder->base.name); 1223 1224 /* make sure vdd is off before we steal it */ 1225 vlv_detach_power_sequencer(intel_dp); 1226 } 1227 } 1228 1229 static enum pipe vlv_active_pipe(struct intel_dp *intel_dp) 1230 { 1231 struct intel_display *display = to_intel_display(intel_dp); 1232 struct drm_i915_private *dev_priv = to_i915(display->drm); 1233 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base; 1234 enum pipe pipe; 1235 1236 if (g4x_dp_port_enabled(dev_priv, intel_dp->output_reg, 1237 encoder->port, &pipe)) 1238 return pipe; 1239 1240 return INVALID_PIPE; 1241 } 1242 1243 /* Call on all DP, not just eDP */ 1244 void vlv_pps_pipe_init(struct intel_dp *intel_dp) 1245 { 1246 intel_dp->pps.vlv_pps_pipe = INVALID_PIPE; 1247 intel_dp->pps.vlv_active_pipe = vlv_active_pipe(intel_dp); 1248 } 1249 1250 /* Call on all DP, not just eDP */ 1251 void vlv_pps_pipe_reset(struct intel_dp *intel_dp) 1252 { 1253 intel_wakeref_t wakeref; 1254 1255 with_intel_pps_lock(intel_dp, wakeref) 1256 intel_dp->pps.vlv_active_pipe = vlv_active_pipe(intel_dp); 1257 } 1258 1259 enum pipe vlv_pps_backlight_initial_pipe(struct intel_dp *intel_dp) 1260 { 1261 enum pipe pipe; 1262 1263 /* 1264 * Figure out the current pipe for the initial backlight setup. If the 1265 * current pipe isn't valid, try the PPS pipe, and if that fails just 1266 * assume pipe A. 1267 */ 1268 pipe = vlv_active_pipe(intel_dp); 1269 1270 if (pipe != PIPE_A && pipe != PIPE_B) 1271 pipe = intel_dp->pps.vlv_pps_pipe; 1272 1273 if (pipe != PIPE_A && pipe != PIPE_B) 1274 pipe = PIPE_A; 1275 1276 return pipe; 1277 } 1278 1279 /* Call on all DP, not just eDP */ 1280 void vlv_pps_port_enable_unlocked(struct intel_encoder *encoder, 1281 const struct intel_crtc_state *crtc_state) 1282 { 1283 struct intel_display *display = to_intel_display(encoder); 1284 struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 1285 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc); 1286 1287 lockdep_assert_held(&display->pps.mutex); 1288 1289 drm_WARN_ON(display->drm, intel_dp->pps.vlv_active_pipe != INVALID_PIPE); 1290 1291 if (intel_dp->pps.vlv_pps_pipe != INVALID_PIPE && 1292 intel_dp->pps.vlv_pps_pipe != crtc->pipe) { 1293 /* 1294 * If another power sequencer was being used on this 1295 * port previously make sure to turn off vdd there while 1296 * we still have control of it. 1297 */ 1298 vlv_detach_power_sequencer(intel_dp); 1299 } 1300 1301 /* 1302 * We may be stealing the power 1303 * sequencer from another port. 1304 */ 1305 vlv_steal_power_sequencer(display, crtc->pipe); 1306 1307 intel_dp->pps.vlv_active_pipe = crtc->pipe; 1308 1309 if (!intel_dp_is_edp(intel_dp)) 1310 return; 1311 1312 /* now it's all ours */ 1313 intel_dp->pps.vlv_pps_pipe = crtc->pipe; 1314 1315 drm_dbg_kms(display->drm, 1316 "initializing %s for [ENCODER:%d:%s]\n", 1317 pps_name(intel_dp), 1318 encoder->base.base.id, encoder->base.name); 1319 1320 /* init power sequencer on this pipe and port */ 1321 pps_init_delays(intel_dp); 1322 pps_init_registers(intel_dp, true); 1323 } 1324 1325 /* Call on all DP, not just eDP */ 1326 void vlv_pps_port_disable(struct intel_encoder *encoder, 1327 const struct intel_crtc_state *crtc_state) 1328 { 1329 struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 1330 1331 intel_wakeref_t wakeref; 1332 1333 with_intel_pps_lock(intel_dp, wakeref) 1334 intel_dp->pps.vlv_active_pipe = INVALID_PIPE; 1335 } 1336 1337 static void pps_vdd_init(struct intel_dp *intel_dp) 1338 { 1339 struct intel_display *display = to_intel_display(intel_dp); 1340 struct drm_i915_private *dev_priv = to_i915(display->drm); 1341 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 1342 1343 lockdep_assert_held(&display->pps.mutex); 1344 1345 if (!edp_have_panel_vdd(intel_dp)) 1346 return; 1347 1348 /* 1349 * The VDD bit needs a power domain reference, so if the bit is 1350 * already enabled when we boot or resume, grab this reference and 1351 * schedule a vdd off, so we don't hold on to the reference 1352 * indefinitely. 1353 */ 1354 drm_dbg_kms(display->drm, 1355 "[ENCODER:%d:%s] %s VDD left on by BIOS, adjusting state tracking\n", 1356 dig_port->base.base.base.id, dig_port->base.base.name, 1357 pps_name(intel_dp)); 1358 drm_WARN_ON(display->drm, intel_dp->pps.vdd_wakeref); 1359 intel_dp->pps.vdd_wakeref = intel_display_power_get(dev_priv, 1360 intel_aux_power_domain(dig_port)); 1361 } 1362 1363 bool intel_pps_have_panel_power_or_vdd(struct intel_dp *intel_dp) 1364 { 1365 intel_wakeref_t wakeref; 1366 bool have_power = false; 1367 1368 with_intel_pps_lock(intel_dp, wakeref) { 1369 have_power = edp_have_panel_power(intel_dp) || 1370 edp_have_panel_vdd(intel_dp); 1371 } 1372 1373 return have_power; 1374 } 1375 1376 static void pps_init_timestamps(struct intel_dp *intel_dp) 1377 { 1378 /* 1379 * Initialize panel power off time to 0, assuming panel power could have 1380 * been toggled between kernel boot and now only by a previously loaded 1381 * and removed i915, which has already ensured sufficient power off 1382 * delay at module remove. 1383 */ 1384 intel_dp->pps.panel_power_off_time = 0; 1385 intel_dp->pps.last_power_on = jiffies; 1386 intel_dp->pps.last_backlight_off = jiffies; 1387 } 1388 1389 static void 1390 intel_pps_readout_hw_state(struct intel_dp *intel_dp, struct edp_power_seq *seq) 1391 { 1392 struct intel_display *display = to_intel_display(intel_dp); 1393 u32 pp_on, pp_off, pp_ctl; 1394 struct pps_registers regs; 1395 1396 intel_pps_get_registers(intel_dp, ®s); 1397 1398 pp_ctl = ilk_get_pp_control(intel_dp); 1399 1400 /* Ensure PPS is unlocked */ 1401 if (!HAS_DDI(display)) 1402 intel_de_write(display, regs.pp_ctrl, pp_ctl); 1403 1404 pp_on = intel_de_read(display, regs.pp_on); 1405 pp_off = intel_de_read(display, regs.pp_off); 1406 1407 /* Pull timing values out of registers */ 1408 seq->t1_t3 = REG_FIELD_GET(PANEL_POWER_UP_DELAY_MASK, pp_on); 1409 seq->t8 = REG_FIELD_GET(PANEL_LIGHT_ON_DELAY_MASK, pp_on); 1410 seq->t9 = REG_FIELD_GET(PANEL_LIGHT_OFF_DELAY_MASK, pp_off); 1411 seq->t10 = REG_FIELD_GET(PANEL_POWER_DOWN_DELAY_MASK, pp_off); 1412 1413 if (i915_mmio_reg_valid(regs.pp_div)) { 1414 u32 pp_div; 1415 1416 pp_div = intel_de_read(display, regs.pp_div); 1417 1418 seq->t11_t12 = REG_FIELD_GET(PANEL_POWER_CYCLE_DELAY_MASK, pp_div) * 1000; 1419 } else { 1420 seq->t11_t12 = REG_FIELD_GET(BXT_POWER_CYCLE_DELAY_MASK, pp_ctl) * 1000; 1421 } 1422 } 1423 1424 static void 1425 intel_pps_dump_state(struct intel_dp *intel_dp, const char *state_name, 1426 const struct edp_power_seq *seq) 1427 { 1428 struct intel_display *display = to_intel_display(intel_dp); 1429 1430 drm_dbg_kms(display->drm, 1431 "%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n", 1432 state_name, 1433 seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12); 1434 } 1435 1436 static void 1437 intel_pps_verify_state(struct intel_dp *intel_dp) 1438 { 1439 struct intel_display *display = to_intel_display(intel_dp); 1440 struct edp_power_seq hw; 1441 struct edp_power_seq *sw = &intel_dp->pps.pps_delays; 1442 1443 intel_pps_readout_hw_state(intel_dp, &hw); 1444 1445 if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 || 1446 hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) { 1447 drm_err(display->drm, "PPS state mismatch\n"); 1448 intel_pps_dump_state(intel_dp, "sw", sw); 1449 intel_pps_dump_state(intel_dp, "hw", &hw); 1450 } 1451 } 1452 1453 static bool pps_delays_valid(struct edp_power_seq *delays) 1454 { 1455 return delays->t1_t3 || delays->t8 || delays->t9 || 1456 delays->t10 || delays->t11_t12; 1457 } 1458 1459 static void pps_init_delays_bios(struct intel_dp *intel_dp, 1460 struct edp_power_seq *bios) 1461 { 1462 struct intel_display *display = to_intel_display(intel_dp); 1463 1464 lockdep_assert_held(&display->pps.mutex); 1465 1466 if (!pps_delays_valid(&intel_dp->pps.bios_pps_delays)) 1467 intel_pps_readout_hw_state(intel_dp, &intel_dp->pps.bios_pps_delays); 1468 1469 *bios = intel_dp->pps.bios_pps_delays; 1470 1471 intel_pps_dump_state(intel_dp, "bios", bios); 1472 } 1473 1474 static void pps_init_delays_vbt(struct intel_dp *intel_dp, 1475 struct edp_power_seq *vbt) 1476 { 1477 struct intel_display *display = to_intel_display(intel_dp); 1478 struct intel_connector *connector = intel_dp->attached_connector; 1479 1480 *vbt = connector->panel.vbt.edp.pps; 1481 1482 if (!pps_delays_valid(vbt)) 1483 return; 1484 1485 /* On Toshiba Satellite P50-C-18C system the VBT T12 delay 1486 * of 500ms appears to be too short. Ocassionally the panel 1487 * just fails to power back on. Increasing the delay to 800ms 1488 * seems sufficient to avoid this problem. 1489 */ 1490 if (intel_has_quirk(display, QUIRK_INCREASE_T12_DELAY)) { 1491 vbt->t11_t12 = max_t(u16, vbt->t11_t12, 1300 * 10); 1492 drm_dbg_kms(display->drm, 1493 "Increasing T12 panel delay as per the quirk to %d\n", 1494 vbt->t11_t12); 1495 } 1496 1497 /* T11_T12 delay is special and actually in units of 100ms, but zero 1498 * based in the hw (so we need to add 100 ms). But the sw vbt 1499 * table multiplies it with 1000 to make it in units of 100usec, 1500 * too. */ 1501 vbt->t11_t12 += 100 * 10; 1502 1503 intel_pps_dump_state(intel_dp, "vbt", vbt); 1504 } 1505 1506 static void pps_init_delays_spec(struct intel_dp *intel_dp, 1507 struct edp_power_seq *spec) 1508 { 1509 struct intel_display *display = to_intel_display(intel_dp); 1510 1511 lockdep_assert_held(&display->pps.mutex); 1512 1513 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of 1514 * our hw here, which are all in 100usec. */ 1515 spec->t1_t3 = 210 * 10; 1516 spec->t8 = 50 * 10; /* no limit for t8, use t7 instead */ 1517 spec->t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */ 1518 spec->t10 = 500 * 10; 1519 /* This one is special and actually in units of 100ms, but zero 1520 * based in the hw (so we need to add 100 ms). But the sw vbt 1521 * table multiplies it with 1000 to make it in units of 100usec, 1522 * too. */ 1523 spec->t11_t12 = (510 + 100) * 10; 1524 1525 intel_pps_dump_state(intel_dp, "spec", spec); 1526 } 1527 1528 static void pps_init_delays(struct intel_dp *intel_dp) 1529 { 1530 struct intel_display *display = to_intel_display(intel_dp); 1531 struct edp_power_seq cur, vbt, spec, 1532 *final = &intel_dp->pps.pps_delays; 1533 1534 lockdep_assert_held(&display->pps.mutex); 1535 1536 /* already initialized? */ 1537 if (pps_delays_valid(final)) 1538 return; 1539 1540 pps_init_delays_bios(intel_dp, &cur); 1541 pps_init_delays_vbt(intel_dp, &vbt); 1542 pps_init_delays_spec(intel_dp, &spec); 1543 1544 /* Use the max of the register settings and vbt. If both are 1545 * unset, fall back to the spec limits. */ 1546 #define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \ 1547 spec.field : \ 1548 max(cur.field, vbt.field)) 1549 assign_final(t1_t3); 1550 assign_final(t8); 1551 assign_final(t9); 1552 assign_final(t10); 1553 assign_final(t11_t12); 1554 #undef assign_final 1555 1556 #define get_delay(field) (DIV_ROUND_UP(final->field, 10)) 1557 intel_dp->pps.panel_power_up_delay = get_delay(t1_t3); 1558 intel_dp->pps.backlight_on_delay = get_delay(t8); 1559 intel_dp->pps.backlight_off_delay = get_delay(t9); 1560 intel_dp->pps.panel_power_down_delay = get_delay(t10); 1561 intel_dp->pps.panel_power_cycle_delay = get_delay(t11_t12); 1562 #undef get_delay 1563 1564 drm_dbg_kms(display->drm, 1565 "panel power up delay %d, power down delay %d, power cycle delay %d\n", 1566 intel_dp->pps.panel_power_up_delay, 1567 intel_dp->pps.panel_power_down_delay, 1568 intel_dp->pps.panel_power_cycle_delay); 1569 1570 drm_dbg_kms(display->drm, "backlight on delay %d, off delay %d\n", 1571 intel_dp->pps.backlight_on_delay, 1572 intel_dp->pps.backlight_off_delay); 1573 1574 /* 1575 * We override the HW backlight delays to 1 because we do manual waits 1576 * on them. For T8, even BSpec recommends doing it. For T9, if we 1577 * don't do this, we'll end up waiting for the backlight off delay 1578 * twice: once when we do the manual sleep, and once when we disable 1579 * the panel and wait for the PP_STATUS bit to become zero. 1580 */ 1581 final->t8 = 1; 1582 final->t9 = 1; 1583 1584 /* 1585 * HW has only a 100msec granularity for t11_t12 so round it up 1586 * accordingly. 1587 */ 1588 final->t11_t12 = roundup(final->t11_t12, 100 * 10); 1589 } 1590 1591 static void pps_init_registers(struct intel_dp *intel_dp, bool force_disable_vdd) 1592 { 1593 struct intel_display *display = to_intel_display(intel_dp); 1594 struct drm_i915_private *dev_priv = to_i915(display->drm); 1595 u32 pp_on, pp_off, port_sel = 0; 1596 int div = DISPLAY_RUNTIME_INFO(display)->rawclk_freq / 1000; 1597 struct pps_registers regs; 1598 enum port port = dp_to_dig_port(intel_dp)->base.port; 1599 const struct edp_power_seq *seq = &intel_dp->pps.pps_delays; 1600 1601 lockdep_assert_held(&display->pps.mutex); 1602 1603 intel_pps_get_registers(intel_dp, ®s); 1604 1605 /* 1606 * On some VLV machines the BIOS can leave the VDD 1607 * enabled even on power sequencers which aren't 1608 * hooked up to any port. This would mess up the 1609 * power domain tracking the first time we pick 1610 * one of these power sequencers for use since 1611 * intel_pps_vdd_on_unlocked() would notice that the VDD was 1612 * already on and therefore wouldn't grab the power 1613 * domain reference. Disable VDD first to avoid this. 1614 * This also avoids spuriously turning the VDD on as 1615 * soon as the new power sequencer gets initialized. 1616 */ 1617 if (force_disable_vdd) { 1618 u32 pp = ilk_get_pp_control(intel_dp); 1619 1620 drm_WARN(display->drm, pp & PANEL_POWER_ON, 1621 "Panel power already on\n"); 1622 1623 if (pp & EDP_FORCE_VDD) 1624 drm_dbg_kms(display->drm, 1625 "VDD already on, disabling first\n"); 1626 1627 pp &= ~EDP_FORCE_VDD; 1628 1629 intel_de_write(display, regs.pp_ctrl, pp); 1630 } 1631 1632 pp_on = REG_FIELD_PREP(PANEL_POWER_UP_DELAY_MASK, seq->t1_t3) | 1633 REG_FIELD_PREP(PANEL_LIGHT_ON_DELAY_MASK, seq->t8); 1634 pp_off = REG_FIELD_PREP(PANEL_LIGHT_OFF_DELAY_MASK, seq->t9) | 1635 REG_FIELD_PREP(PANEL_POWER_DOWN_DELAY_MASK, seq->t10); 1636 1637 /* Haswell doesn't have any port selection bits for the panel 1638 * power sequencer any more. */ 1639 if (display->platform.valleyview || display->platform.cherryview) { 1640 port_sel = PANEL_PORT_SELECT_VLV(port); 1641 } else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) { 1642 switch (port) { 1643 case PORT_A: 1644 port_sel = PANEL_PORT_SELECT_DPA; 1645 break; 1646 case PORT_C: 1647 port_sel = PANEL_PORT_SELECT_DPC; 1648 break; 1649 case PORT_D: 1650 port_sel = PANEL_PORT_SELECT_DPD; 1651 break; 1652 default: 1653 MISSING_CASE(port); 1654 break; 1655 } 1656 } 1657 1658 pp_on |= port_sel; 1659 1660 intel_de_write(display, regs.pp_on, pp_on); 1661 intel_de_write(display, regs.pp_off, pp_off); 1662 1663 /* 1664 * Compute the divisor for the pp clock, simply match the Bspec formula. 1665 */ 1666 if (i915_mmio_reg_valid(regs.pp_div)) 1667 intel_de_write(display, regs.pp_div, 1668 REG_FIELD_PREP(PP_REFERENCE_DIVIDER_MASK, (100 * div) / 2 - 1) | REG_FIELD_PREP(PANEL_POWER_CYCLE_DELAY_MASK, DIV_ROUND_UP(seq->t11_t12, 1000))); 1669 else 1670 intel_de_rmw(display, regs.pp_ctrl, BXT_POWER_CYCLE_DELAY_MASK, 1671 REG_FIELD_PREP(BXT_POWER_CYCLE_DELAY_MASK, 1672 DIV_ROUND_UP(seq->t11_t12, 1000))); 1673 1674 drm_dbg_kms(display->drm, 1675 "panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n", 1676 intel_de_read(display, regs.pp_on), 1677 intel_de_read(display, regs.pp_off), 1678 i915_mmio_reg_valid(regs.pp_div) ? 1679 intel_de_read(display, regs.pp_div) : 1680 (intel_de_read(display, regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK)); 1681 } 1682 1683 void intel_pps_encoder_reset(struct intel_dp *intel_dp) 1684 { 1685 struct intel_display *display = to_intel_display(intel_dp); 1686 intel_wakeref_t wakeref; 1687 1688 if (!intel_dp_is_edp(intel_dp)) 1689 return; 1690 1691 with_intel_pps_lock(intel_dp, wakeref) { 1692 /* 1693 * Reinit the power sequencer also on the resume path, in case 1694 * BIOS did something nasty with it. 1695 */ 1696 if (display->platform.valleyview || display->platform.cherryview) 1697 vlv_initial_power_sequencer_setup(intel_dp); 1698 1699 pps_init_delays(intel_dp); 1700 pps_init_registers(intel_dp, false); 1701 pps_vdd_init(intel_dp); 1702 1703 if (edp_have_panel_vdd(intel_dp)) 1704 edp_panel_vdd_schedule_off(intel_dp); 1705 } 1706 } 1707 1708 bool intel_pps_init(struct intel_dp *intel_dp) 1709 { 1710 intel_wakeref_t wakeref; 1711 bool ret; 1712 1713 intel_dp->pps.initializing = true; 1714 INIT_DELAYED_WORK(&intel_dp->pps.panel_vdd_work, edp_panel_vdd_work); 1715 1716 pps_init_timestamps(intel_dp); 1717 1718 with_intel_pps_lock(intel_dp, wakeref) { 1719 ret = pps_initial_setup(intel_dp); 1720 1721 pps_init_delays(intel_dp); 1722 pps_init_registers(intel_dp, false); 1723 pps_vdd_init(intel_dp); 1724 } 1725 1726 return ret; 1727 } 1728 1729 static void pps_init_late(struct intel_dp *intel_dp) 1730 { 1731 struct intel_display *display = to_intel_display(intel_dp); 1732 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base; 1733 struct intel_connector *connector = intel_dp->attached_connector; 1734 1735 if (display->platform.valleyview || display->platform.cherryview) 1736 return; 1737 1738 if (intel_num_pps(display) < 2) 1739 return; 1740 1741 drm_WARN(display->drm, 1742 connector->panel.vbt.backlight.controller >= 0 && 1743 intel_dp->pps.pps_idx != connector->panel.vbt.backlight.controller, 1744 "[ENCODER:%d:%s] power sequencer mismatch: %d (initial) vs. %d (VBT)\n", 1745 encoder->base.base.id, encoder->base.name, 1746 intel_dp->pps.pps_idx, connector->panel.vbt.backlight.controller); 1747 1748 if (connector->panel.vbt.backlight.controller >= 0) 1749 intel_dp->pps.pps_idx = connector->panel.vbt.backlight.controller; 1750 } 1751 1752 void intel_pps_init_late(struct intel_dp *intel_dp) 1753 { 1754 intel_wakeref_t wakeref; 1755 1756 with_intel_pps_lock(intel_dp, wakeref) { 1757 /* Reinit delays after per-panel info has been parsed from VBT */ 1758 pps_init_late(intel_dp); 1759 1760 memset(&intel_dp->pps.pps_delays, 0, sizeof(intel_dp->pps.pps_delays)); 1761 pps_init_delays(intel_dp); 1762 pps_init_registers(intel_dp, false); 1763 1764 intel_dp->pps.initializing = false; 1765 1766 if (edp_have_panel_vdd(intel_dp)) 1767 edp_panel_vdd_schedule_off(intel_dp); 1768 } 1769 } 1770 1771 void intel_pps_unlock_regs_wa(struct intel_display *display) 1772 { 1773 int pps_num; 1774 int pps_idx; 1775 1776 if (!HAS_DISPLAY(display) || HAS_DDI(display)) 1777 return; 1778 /* 1779 * This w/a is needed at least on CPT/PPT, but to be sure apply it 1780 * everywhere where registers can be write protected. 1781 */ 1782 pps_num = intel_num_pps(display); 1783 1784 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) 1785 intel_de_rmw(display, PP_CONTROL(display, pps_idx), 1786 PANEL_UNLOCK_MASK, PANEL_UNLOCK_REGS); 1787 } 1788 1789 void intel_pps_setup(struct intel_display *display) 1790 { 1791 struct drm_i915_private *i915 = to_i915(display->drm); 1792 1793 if (HAS_PCH_SPLIT(i915) || display->platform.geminilake || display->platform.broxton) 1794 display->pps.mmio_base = PCH_PPS_BASE; 1795 else if (display->platform.valleyview || display->platform.cherryview) 1796 display->pps.mmio_base = VLV_PPS_BASE; 1797 else 1798 display->pps.mmio_base = PPS_BASE; 1799 } 1800 1801 static int intel_pps_show(struct seq_file *m, void *data) 1802 { 1803 struct intel_connector *connector = m->private; 1804 struct intel_dp *intel_dp = intel_attached_dp(connector); 1805 1806 if (connector->base.status != connector_status_connected) 1807 return -ENODEV; 1808 1809 seq_printf(m, "Panel power up delay: %d\n", 1810 intel_dp->pps.panel_power_up_delay); 1811 seq_printf(m, "Panel power down delay: %d\n", 1812 intel_dp->pps.panel_power_down_delay); 1813 seq_printf(m, "Backlight on delay: %d\n", 1814 intel_dp->pps.backlight_on_delay); 1815 seq_printf(m, "Backlight off delay: %d\n", 1816 intel_dp->pps.backlight_off_delay); 1817 1818 return 0; 1819 } 1820 DEFINE_SHOW_ATTRIBUTE(intel_pps); 1821 1822 void intel_pps_connector_debugfs_add(struct intel_connector *connector) 1823 { 1824 struct dentry *root = connector->base.debugfs_entry; 1825 int connector_type = connector->base.connector_type; 1826 1827 if (connector_type == DRM_MODE_CONNECTOR_eDP) 1828 debugfs_create_file("i915_panel_timings", 0444, root, 1829 connector, &intel_pps_fops); 1830 } 1831 1832 void assert_pps_unlocked(struct intel_display *display, enum pipe pipe) 1833 { 1834 struct drm_i915_private *dev_priv = to_i915(display->drm); 1835 i915_reg_t pp_reg; 1836 u32 val; 1837 enum pipe panel_pipe = INVALID_PIPE; 1838 bool locked = true; 1839 1840 if (drm_WARN_ON(display->drm, HAS_DDI(display))) 1841 return; 1842 1843 if (HAS_PCH_SPLIT(dev_priv)) { 1844 u32 port_sel; 1845 1846 pp_reg = PP_CONTROL(display, 0); 1847 port_sel = intel_de_read(display, PP_ON_DELAYS(display, 0)) & 1848 PANEL_PORT_SELECT_MASK; 1849 1850 switch (port_sel) { 1851 case PANEL_PORT_SELECT_LVDS: 1852 intel_lvds_port_enabled(dev_priv, PCH_LVDS, &panel_pipe); 1853 break; 1854 case PANEL_PORT_SELECT_DPA: 1855 g4x_dp_port_enabled(dev_priv, DP_A, PORT_A, &panel_pipe); 1856 break; 1857 case PANEL_PORT_SELECT_DPC: 1858 g4x_dp_port_enabled(dev_priv, PCH_DP_C, PORT_C, &panel_pipe); 1859 break; 1860 case PANEL_PORT_SELECT_DPD: 1861 g4x_dp_port_enabled(dev_priv, PCH_DP_D, PORT_D, &panel_pipe); 1862 break; 1863 default: 1864 MISSING_CASE(port_sel); 1865 break; 1866 } 1867 } else if (display->platform.valleyview || display->platform.cherryview) { 1868 /* presumably write lock depends on pipe, not port select */ 1869 pp_reg = PP_CONTROL(display, pipe); 1870 panel_pipe = pipe; 1871 } else { 1872 u32 port_sel; 1873 1874 pp_reg = PP_CONTROL(display, 0); 1875 port_sel = intel_de_read(display, PP_ON_DELAYS(display, 0)) & 1876 PANEL_PORT_SELECT_MASK; 1877 1878 drm_WARN_ON(display->drm, 1879 port_sel != PANEL_PORT_SELECT_LVDS); 1880 intel_lvds_port_enabled(dev_priv, LVDS, &panel_pipe); 1881 } 1882 1883 val = intel_de_read(display, pp_reg); 1884 if (!(val & PANEL_POWER_ON) || 1885 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS)) 1886 locked = false; 1887 1888 INTEL_DISPLAY_STATE_WARN(display, panel_pipe == pipe && locked, 1889 "panel assertion failure, pipe %c regs locked\n", 1890 pipe_name(pipe)); 1891 } 1892