1 /* 2 * Copyright © 2008 Intel Corporation 3 * 2014 Red Hat Inc. 4 * 5 * Permission is hereby granted, free of charge, to any person obtaining a 6 * copy of this software and associated documentation files (the "Software"), 7 * to deal in the Software without restriction, including without limitation 8 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 9 * and/or sell copies of the Software, and to permit persons to whom the 10 * Software is furnished to do so, subject to the following conditions: 11 * 12 * The above copyright notice and this permission notice (including the next 13 * paragraph) shall be included in all copies or substantial portions of the 14 * Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS 22 * IN THE SOFTWARE. 23 * 24 */ 25 26 #include <drm/drm_atomic.h> 27 #include <drm/drm_atomic_helper.h> 28 #include <drm/drm_edid.h> 29 #include <drm/drm_probe_helper.h> 30 31 #include "i915_drv.h" 32 #include "intel_atomic.h" 33 #include "intel_audio.h" 34 #include "intel_connector.h" 35 #include "intel_crtc.h" 36 #include "intel_ddi.h" 37 #include "intel_de.h" 38 #include "intel_display_types.h" 39 #include "intel_dp.h" 40 #include "intel_dp_hdcp.h" 41 #include "intel_dp_mst.h" 42 #include "intel_dpio_phy.h" 43 #include "intel_hdcp.h" 44 #include "intel_hotplug.h" 45 #include "skl_scaler.h" 46 47 static int intel_dp_mst_compute_link_config(struct intel_encoder *encoder, 48 struct intel_crtc_state *crtc_state, 49 struct drm_connector_state *conn_state, 50 struct link_config_limits *limits) 51 { 52 struct drm_atomic_state *state = crtc_state->uapi.state; 53 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 54 struct intel_dp *intel_dp = &intel_mst->primary->dp; 55 struct intel_connector *connector = 56 to_intel_connector(conn_state->connector); 57 struct drm_i915_private *i915 = to_i915(connector->base.dev); 58 const struct drm_display_mode *adjusted_mode = 59 &crtc_state->hw.adjusted_mode; 60 bool constant_n = drm_dp_has_quirk(&intel_dp->desc, DP_DPCD_QUIRK_CONSTANT_N); 61 int bpp, slots = -EINVAL; 62 63 crtc_state->lane_count = limits->max_lane_count; 64 crtc_state->port_clock = limits->max_rate; 65 66 for (bpp = limits->max_bpp; bpp >= limits->min_bpp; bpp -= 2 * 3) { 67 crtc_state->pipe_bpp = bpp; 68 69 crtc_state->pbn = drm_dp_calc_pbn_mode(adjusted_mode->crtc_clock, 70 crtc_state->pipe_bpp, 71 false); 72 73 slots = drm_dp_atomic_find_vcpi_slots(state, &intel_dp->mst_mgr, 74 connector->port, 75 crtc_state->pbn, 76 drm_dp_get_vc_payload_bw(&intel_dp->mst_mgr, 77 crtc_state->port_clock, 78 crtc_state->lane_count)); 79 if (slots == -EDEADLK) 80 return slots; 81 if (slots >= 0) 82 break; 83 } 84 85 if (slots < 0) { 86 drm_dbg_kms(&i915->drm, "failed finding vcpi slots:%d\n", 87 slots); 88 return slots; 89 } 90 91 intel_link_compute_m_n(crtc_state->pipe_bpp, 92 crtc_state->lane_count, 93 adjusted_mode->crtc_clock, 94 crtc_state->port_clock, 95 &crtc_state->dp_m_n, 96 constant_n, crtc_state->fec_enable); 97 crtc_state->dp_m_n.tu = slots; 98 99 return 0; 100 } 101 102 static int intel_dp_mst_compute_config(struct intel_encoder *encoder, 103 struct intel_crtc_state *pipe_config, 104 struct drm_connector_state *conn_state) 105 { 106 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 107 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 108 struct intel_dp *intel_dp = &intel_mst->primary->dp; 109 struct intel_connector *connector = 110 to_intel_connector(conn_state->connector); 111 struct intel_digital_connector_state *intel_conn_state = 112 to_intel_digital_connector_state(conn_state); 113 const struct drm_display_mode *adjusted_mode = 114 &pipe_config->hw.adjusted_mode; 115 struct link_config_limits limits; 116 int ret; 117 118 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN) 119 return -EINVAL; 120 121 pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB; 122 pipe_config->has_pch_encoder = false; 123 124 if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO) 125 pipe_config->has_audio = connector->port->has_audio; 126 else 127 pipe_config->has_audio = 128 intel_conn_state->force_audio == HDMI_AUDIO_ON; 129 130 /* 131 * for MST we always configure max link bw - the spec doesn't 132 * seem to suggest we should do otherwise. 133 */ 134 limits.min_rate = 135 limits.max_rate = intel_dp_max_link_rate(intel_dp); 136 137 limits.min_lane_count = 138 limits.max_lane_count = intel_dp_max_lane_count(intel_dp); 139 140 limits.min_bpp = intel_dp_min_bpp(pipe_config->output_format); 141 /* 142 * FIXME: If all the streams can't fit into the link with 143 * their current pipe_bpp we should reduce pipe_bpp across 144 * the board until things start to fit. Until then we 145 * limit to <= 8bpc since that's what was hardcoded for all 146 * MST streams previously. This hack should be removed once 147 * we have the proper retry logic in place. 148 */ 149 limits.max_bpp = min(pipe_config->pipe_bpp, 24); 150 151 intel_dp_adjust_compliance_config(intel_dp, pipe_config, &limits); 152 153 ret = intel_dp_mst_compute_link_config(encoder, pipe_config, 154 conn_state, &limits); 155 if (ret) 156 return ret; 157 158 pipe_config->limited_color_range = 159 intel_dp_limited_color_range(pipe_config, conn_state); 160 161 if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) 162 pipe_config->lane_lat_optim_mask = 163 bxt_ddi_phy_calc_lane_lat_optim_mask(pipe_config->lane_count); 164 165 intel_ddi_compute_min_voltage_level(dev_priv, pipe_config); 166 167 return 0; 168 } 169 170 /* 171 * Iterate over all connectors and return a mask of 172 * all CPU transcoders streaming over the same DP link. 173 */ 174 static unsigned int 175 intel_dp_mst_transcoder_mask(struct intel_atomic_state *state, 176 struct intel_dp *mst_port) 177 { 178 struct drm_i915_private *dev_priv = to_i915(state->base.dev); 179 const struct intel_digital_connector_state *conn_state; 180 struct intel_connector *connector; 181 u8 transcoders = 0; 182 int i; 183 184 if (DISPLAY_VER(dev_priv) < 12) 185 return 0; 186 187 for_each_new_intel_connector_in_state(state, connector, conn_state, i) { 188 const struct intel_crtc_state *crtc_state; 189 struct intel_crtc *crtc; 190 191 if (connector->mst_port != mst_port || !conn_state->base.crtc) 192 continue; 193 194 crtc = to_intel_crtc(conn_state->base.crtc); 195 crtc_state = intel_atomic_get_new_crtc_state(state, crtc); 196 197 if (!crtc_state->hw.active) 198 continue; 199 200 transcoders |= BIT(crtc_state->cpu_transcoder); 201 } 202 203 return transcoders; 204 } 205 206 static int intel_dp_mst_compute_config_late(struct intel_encoder *encoder, 207 struct intel_crtc_state *crtc_state, 208 struct drm_connector_state *conn_state) 209 { 210 struct intel_atomic_state *state = to_intel_atomic_state(conn_state->state); 211 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 212 struct intel_dp *intel_dp = &intel_mst->primary->dp; 213 214 /* lowest numbered transcoder will be designated master */ 215 crtc_state->mst_master_transcoder = 216 ffs(intel_dp_mst_transcoder_mask(state, intel_dp)) - 1; 217 218 return 0; 219 } 220 221 /* 222 * If one of the connectors in a MST stream needs a modeset, mark all CRTCs 223 * that shares the same MST stream as mode changed, 224 * intel_modeset_pipe_config()+intel_crtc_check_fastset() will take care to do 225 * a fastset when possible. 226 */ 227 static int 228 intel_dp_mst_atomic_master_trans_check(struct intel_connector *connector, 229 struct intel_atomic_state *state) 230 { 231 struct drm_i915_private *dev_priv = to_i915(state->base.dev); 232 struct drm_connector_list_iter connector_list_iter; 233 struct intel_connector *connector_iter; 234 int ret = 0; 235 236 if (DISPLAY_VER(dev_priv) < 12) 237 return 0; 238 239 if (!intel_connector_needs_modeset(state, &connector->base)) 240 return 0; 241 242 drm_connector_list_iter_begin(&dev_priv->drm, &connector_list_iter); 243 for_each_intel_connector_iter(connector_iter, &connector_list_iter) { 244 struct intel_digital_connector_state *conn_iter_state; 245 struct intel_crtc_state *crtc_state; 246 struct intel_crtc *crtc; 247 248 if (connector_iter->mst_port != connector->mst_port || 249 connector_iter == connector) 250 continue; 251 252 conn_iter_state = intel_atomic_get_digital_connector_state(state, 253 connector_iter); 254 if (IS_ERR(conn_iter_state)) { 255 ret = PTR_ERR(conn_iter_state); 256 break; 257 } 258 259 if (!conn_iter_state->base.crtc) 260 continue; 261 262 crtc = to_intel_crtc(conn_iter_state->base.crtc); 263 crtc_state = intel_atomic_get_crtc_state(&state->base, crtc); 264 if (IS_ERR(crtc_state)) { 265 ret = PTR_ERR(crtc_state); 266 break; 267 } 268 269 ret = drm_atomic_add_affected_planes(&state->base, &crtc->base); 270 if (ret) 271 break; 272 crtc_state->uapi.mode_changed = true; 273 } 274 drm_connector_list_iter_end(&connector_list_iter); 275 276 return ret; 277 } 278 279 static int 280 intel_dp_mst_atomic_check(struct drm_connector *connector, 281 struct drm_atomic_state *_state) 282 { 283 struct intel_atomic_state *state = to_intel_atomic_state(_state); 284 struct drm_connector_state *new_conn_state = 285 drm_atomic_get_new_connector_state(&state->base, connector); 286 struct drm_connector_state *old_conn_state = 287 drm_atomic_get_old_connector_state(&state->base, connector); 288 struct intel_connector *intel_connector = 289 to_intel_connector(connector); 290 struct drm_crtc *new_crtc = new_conn_state->crtc; 291 struct drm_dp_mst_topology_mgr *mgr; 292 int ret; 293 294 ret = intel_digital_connector_atomic_check(connector, &state->base); 295 if (ret) 296 return ret; 297 298 ret = intel_dp_mst_atomic_master_trans_check(intel_connector, state); 299 if (ret) 300 return ret; 301 302 if (!old_conn_state->crtc) 303 return 0; 304 305 /* We only want to free VCPI if this state disables the CRTC on this 306 * connector 307 */ 308 if (new_crtc) { 309 struct intel_crtc *crtc = to_intel_crtc(new_crtc); 310 struct intel_crtc_state *crtc_state = 311 intel_atomic_get_new_crtc_state(state, crtc); 312 313 if (!crtc_state || 314 !drm_atomic_crtc_needs_modeset(&crtc_state->uapi) || 315 crtc_state->uapi.enable) 316 return 0; 317 } 318 319 mgr = &enc_to_mst(to_intel_encoder(old_conn_state->best_encoder))->primary->dp.mst_mgr; 320 ret = drm_dp_atomic_release_vcpi_slots(&state->base, mgr, 321 intel_connector->port); 322 323 return ret; 324 } 325 326 static void clear_act_sent(struct intel_encoder *encoder, 327 const struct intel_crtc_state *crtc_state) 328 { 329 struct drm_i915_private *i915 = to_i915(encoder->base.dev); 330 331 intel_de_write(i915, dp_tp_status_reg(encoder, crtc_state), 332 DP_TP_STATUS_ACT_SENT); 333 } 334 335 static void wait_for_act_sent(struct intel_encoder *encoder, 336 const struct intel_crtc_state *crtc_state) 337 { 338 struct drm_i915_private *i915 = to_i915(encoder->base.dev); 339 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 340 struct intel_dp *intel_dp = &intel_mst->primary->dp; 341 342 if (intel_de_wait_for_set(i915, dp_tp_status_reg(encoder, crtc_state), 343 DP_TP_STATUS_ACT_SENT, 1)) 344 drm_err(&i915->drm, "Timed out waiting for ACT sent\n"); 345 346 drm_dp_check_act_status(&intel_dp->mst_mgr); 347 } 348 349 static void intel_mst_disable_dp(struct intel_atomic_state *state, 350 struct intel_encoder *encoder, 351 const struct intel_crtc_state *old_crtc_state, 352 const struct drm_connector_state *old_conn_state) 353 { 354 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 355 struct intel_digital_port *dig_port = intel_mst->primary; 356 struct intel_dp *intel_dp = &dig_port->dp; 357 struct intel_connector *connector = 358 to_intel_connector(old_conn_state->connector); 359 struct drm_i915_private *i915 = to_i915(connector->base.dev); 360 int ret; 361 362 drm_dbg_kms(&i915->drm, "active links %d\n", 363 intel_dp->active_mst_links); 364 365 intel_hdcp_disable(intel_mst->connector); 366 367 drm_dp_mst_reset_vcpi_slots(&intel_dp->mst_mgr, connector->port); 368 369 ret = drm_dp_update_payload_part1(&intel_dp->mst_mgr, 1); 370 if (ret) { 371 drm_dbg_kms(&i915->drm, "failed to update payload %d\n", ret); 372 } 373 if (old_crtc_state->has_audio) 374 intel_audio_codec_disable(encoder, 375 old_crtc_state, old_conn_state); 376 } 377 378 static void intel_mst_post_disable_dp(struct intel_atomic_state *state, 379 struct intel_encoder *encoder, 380 const struct intel_crtc_state *old_crtc_state, 381 const struct drm_connector_state *old_conn_state) 382 { 383 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 384 struct intel_digital_port *dig_port = intel_mst->primary; 385 struct intel_dp *intel_dp = &dig_port->dp; 386 struct intel_connector *connector = 387 to_intel_connector(old_conn_state->connector); 388 struct drm_i915_private *dev_priv = to_i915(connector->base.dev); 389 bool last_mst_stream; 390 391 intel_dp->active_mst_links--; 392 last_mst_stream = intel_dp->active_mst_links == 0; 393 drm_WARN_ON(&dev_priv->drm, 394 DISPLAY_VER(dev_priv) >= 12 && last_mst_stream && 395 !intel_dp_mst_is_master_trans(old_crtc_state)); 396 397 intel_crtc_vblank_off(old_crtc_state); 398 399 intel_disable_transcoder(old_crtc_state); 400 401 drm_dp_update_payload_part2(&intel_dp->mst_mgr); 402 403 clear_act_sent(encoder, old_crtc_state); 404 405 intel_de_rmw(dev_priv, TRANS_DDI_FUNC_CTL(old_crtc_state->cpu_transcoder), 406 TRANS_DDI_DP_VC_PAYLOAD_ALLOC, 0); 407 408 wait_for_act_sent(encoder, old_crtc_state); 409 410 drm_dp_mst_deallocate_vcpi(&intel_dp->mst_mgr, connector->port); 411 412 intel_ddi_disable_transcoder_func(old_crtc_state); 413 414 if (DISPLAY_VER(dev_priv) >= 9) 415 skl_scaler_disable(old_crtc_state); 416 else 417 ilk_pfit_disable(old_crtc_state); 418 419 /* 420 * Power down mst path before disabling the port, otherwise we end 421 * up getting interrupts from the sink upon detecting link loss. 422 */ 423 drm_dp_send_power_updown_phy(&intel_dp->mst_mgr, connector->port, 424 false); 425 426 /* 427 * BSpec 4287: disable DIP after the transcoder is disabled and before 428 * the transcoder clock select is set to none. 429 */ 430 if (last_mst_stream) 431 intel_dp_set_infoframes(&dig_port->base, false, 432 old_crtc_state, NULL); 433 /* 434 * From TGL spec: "If multi-stream slave transcoder: Configure 435 * Transcoder Clock Select to direct no clock to the transcoder" 436 * 437 * From older GENs spec: "Configure Transcoder Clock Select to direct 438 * no clock to the transcoder" 439 */ 440 if (DISPLAY_VER(dev_priv) < 12 || !last_mst_stream) 441 intel_ddi_disable_pipe_clock(old_crtc_state); 442 443 444 intel_mst->connector = NULL; 445 if (last_mst_stream) 446 dig_port->base.post_disable(state, &dig_port->base, 447 old_crtc_state, NULL); 448 449 drm_dbg_kms(&dev_priv->drm, "active links %d\n", 450 intel_dp->active_mst_links); 451 } 452 453 static void intel_mst_pre_pll_enable_dp(struct intel_atomic_state *state, 454 struct intel_encoder *encoder, 455 const struct intel_crtc_state *pipe_config, 456 const struct drm_connector_state *conn_state) 457 { 458 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 459 struct intel_digital_port *dig_port = intel_mst->primary; 460 struct intel_dp *intel_dp = &dig_port->dp; 461 462 if (intel_dp->active_mst_links == 0) 463 dig_port->base.pre_pll_enable(state, &dig_port->base, 464 pipe_config, NULL); 465 } 466 467 static void intel_mst_pre_enable_dp(struct intel_atomic_state *state, 468 struct intel_encoder *encoder, 469 const struct intel_crtc_state *pipe_config, 470 const struct drm_connector_state *conn_state) 471 { 472 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 473 struct intel_digital_port *dig_port = intel_mst->primary; 474 struct intel_dp *intel_dp = &dig_port->dp; 475 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 476 struct intel_connector *connector = 477 to_intel_connector(conn_state->connector); 478 int ret; 479 bool first_mst_stream; 480 481 /* MST encoders are bound to a crtc, not to a connector, 482 * force the mapping here for get_hw_state. 483 */ 484 connector->encoder = encoder; 485 intel_mst->connector = connector; 486 first_mst_stream = intel_dp->active_mst_links == 0; 487 drm_WARN_ON(&dev_priv->drm, 488 DISPLAY_VER(dev_priv) >= 12 && first_mst_stream && 489 !intel_dp_mst_is_master_trans(pipe_config)); 490 491 drm_dbg_kms(&dev_priv->drm, "active links %d\n", 492 intel_dp->active_mst_links); 493 494 if (first_mst_stream) 495 intel_dp_set_power(intel_dp, DP_SET_POWER_D0); 496 497 drm_dp_send_power_updown_phy(&intel_dp->mst_mgr, connector->port, true); 498 499 if (first_mst_stream) 500 dig_port->base.pre_enable(state, &dig_port->base, 501 pipe_config, NULL); 502 503 ret = drm_dp_mst_allocate_vcpi(&intel_dp->mst_mgr, 504 connector->port, 505 pipe_config->pbn, 506 pipe_config->dp_m_n.tu); 507 if (!ret) 508 drm_err(&dev_priv->drm, "failed to allocate vcpi\n"); 509 510 intel_dp->active_mst_links++; 511 512 ret = drm_dp_update_payload_part1(&intel_dp->mst_mgr, 1); 513 514 /* 515 * Before Gen 12 this is not done as part of 516 * dig_port->base.pre_enable() and should be done here. For 517 * Gen 12+ the step in which this should be done is different for the 518 * first MST stream, so it's done on the DDI for the first stream and 519 * here for the following ones. 520 */ 521 if (DISPLAY_VER(dev_priv) < 12 || !first_mst_stream) 522 intel_ddi_enable_pipe_clock(encoder, pipe_config); 523 524 intel_ddi_set_dp_msa(pipe_config, conn_state); 525 } 526 527 static void intel_mst_enable_dp(struct intel_atomic_state *state, 528 struct intel_encoder *encoder, 529 const struct intel_crtc_state *pipe_config, 530 const struct drm_connector_state *conn_state) 531 { 532 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 533 struct intel_digital_port *dig_port = intel_mst->primary; 534 struct intel_dp *intel_dp = &dig_port->dp; 535 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 536 enum transcoder trans = pipe_config->cpu_transcoder; 537 538 drm_WARN_ON(&dev_priv->drm, pipe_config->has_pch_encoder); 539 540 clear_act_sent(encoder, pipe_config); 541 542 if (intel_dp_is_uhbr(pipe_config)) { 543 const struct drm_display_mode *adjusted_mode = 544 &pipe_config->hw.adjusted_mode; 545 u64 crtc_clock_hz = KHz(adjusted_mode->crtc_clock); 546 547 intel_de_write(dev_priv, TRANS_DP2_VFREQHIGH(pipe_config->cpu_transcoder), 548 TRANS_DP2_VFREQ_PIXEL_CLOCK(crtc_clock_hz >> 24)); 549 intel_de_write(dev_priv, TRANS_DP2_VFREQLOW(pipe_config->cpu_transcoder), 550 TRANS_DP2_VFREQ_PIXEL_CLOCK(crtc_clock_hz & 0xffffff)); 551 } 552 553 intel_ddi_enable_transcoder_func(encoder, pipe_config); 554 555 intel_de_rmw(dev_priv, TRANS_DDI_FUNC_CTL(trans), 0, 556 TRANS_DDI_DP_VC_PAYLOAD_ALLOC); 557 558 drm_dbg_kms(&dev_priv->drm, "active links %d\n", 559 intel_dp->active_mst_links); 560 561 wait_for_act_sent(encoder, pipe_config); 562 563 drm_dp_update_payload_part2(&intel_dp->mst_mgr); 564 565 if (DISPLAY_VER(dev_priv) >= 12 && pipe_config->fec_enable) 566 intel_de_rmw(dev_priv, CHICKEN_TRANS(trans), 0, 567 FECSTALL_DIS_DPTSTREAM_DPTTG); 568 569 intel_enable_transcoder(pipe_config); 570 571 intel_crtc_vblank_on(pipe_config); 572 573 if (pipe_config->has_audio) 574 intel_audio_codec_enable(encoder, pipe_config, conn_state); 575 576 /* Enable hdcp if it's desired */ 577 if (conn_state->content_protection == 578 DRM_MODE_CONTENT_PROTECTION_DESIRED) 579 intel_hdcp_enable(to_intel_connector(conn_state->connector), 580 pipe_config, 581 (u8)conn_state->hdcp_content_type); 582 } 583 584 static bool intel_dp_mst_enc_get_hw_state(struct intel_encoder *encoder, 585 enum pipe *pipe) 586 { 587 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 588 *pipe = intel_mst->pipe; 589 if (intel_mst->connector) 590 return true; 591 return false; 592 } 593 594 static void intel_dp_mst_enc_get_config(struct intel_encoder *encoder, 595 struct intel_crtc_state *pipe_config) 596 { 597 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 598 struct intel_digital_port *dig_port = intel_mst->primary; 599 600 dig_port->base.get_config(&dig_port->base, pipe_config); 601 } 602 603 static bool intel_dp_mst_initial_fastset_check(struct intel_encoder *encoder, 604 struct intel_crtc_state *crtc_state) 605 { 606 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 607 struct intel_digital_port *dig_port = intel_mst->primary; 608 609 return intel_dp_initial_fastset_check(&dig_port->base, crtc_state); 610 } 611 612 static int intel_dp_mst_get_ddc_modes(struct drm_connector *connector) 613 { 614 struct intel_connector *intel_connector = to_intel_connector(connector); 615 struct intel_dp *intel_dp = intel_connector->mst_port; 616 struct edid *edid; 617 int ret; 618 619 if (drm_connector_is_unregistered(connector)) 620 return intel_connector_update_modes(connector, NULL); 621 622 edid = drm_dp_mst_get_edid(connector, &intel_dp->mst_mgr, intel_connector->port); 623 ret = intel_connector_update_modes(connector, edid); 624 kfree(edid); 625 626 return ret; 627 } 628 629 static int 630 intel_dp_mst_connector_late_register(struct drm_connector *connector) 631 { 632 struct intel_connector *intel_connector = to_intel_connector(connector); 633 int ret; 634 635 ret = drm_dp_mst_connector_late_register(connector, 636 intel_connector->port); 637 if (ret < 0) 638 return ret; 639 640 ret = intel_connector_register(connector); 641 if (ret < 0) 642 drm_dp_mst_connector_early_unregister(connector, 643 intel_connector->port); 644 645 return ret; 646 } 647 648 static void 649 intel_dp_mst_connector_early_unregister(struct drm_connector *connector) 650 { 651 struct intel_connector *intel_connector = to_intel_connector(connector); 652 653 intel_connector_unregister(connector); 654 drm_dp_mst_connector_early_unregister(connector, 655 intel_connector->port); 656 } 657 658 static const struct drm_connector_funcs intel_dp_mst_connector_funcs = { 659 .fill_modes = drm_helper_probe_single_connector_modes, 660 .atomic_get_property = intel_digital_connector_atomic_get_property, 661 .atomic_set_property = intel_digital_connector_atomic_set_property, 662 .late_register = intel_dp_mst_connector_late_register, 663 .early_unregister = intel_dp_mst_connector_early_unregister, 664 .destroy = intel_connector_destroy, 665 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 666 .atomic_duplicate_state = intel_digital_connector_duplicate_state, 667 }; 668 669 static int intel_dp_mst_get_modes(struct drm_connector *connector) 670 { 671 return intel_dp_mst_get_ddc_modes(connector); 672 } 673 674 static int 675 intel_dp_mst_mode_valid_ctx(struct drm_connector *connector, 676 struct drm_display_mode *mode, 677 struct drm_modeset_acquire_ctx *ctx, 678 enum drm_mode_status *status) 679 { 680 struct drm_i915_private *dev_priv = to_i915(connector->dev); 681 struct intel_connector *intel_connector = to_intel_connector(connector); 682 struct intel_dp *intel_dp = intel_connector->mst_port; 683 struct drm_dp_mst_topology_mgr *mgr = &intel_dp->mst_mgr; 684 struct drm_dp_mst_port *port = intel_connector->port; 685 const int min_bpp = 18; 686 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq; 687 int max_rate, mode_rate, max_lanes, max_link_clock; 688 int ret; 689 690 if (drm_connector_is_unregistered(connector)) { 691 *status = MODE_ERROR; 692 return 0; 693 } 694 695 if (mode->flags & DRM_MODE_FLAG_DBLSCAN) { 696 *status = MODE_NO_DBLESCAN; 697 return 0; 698 } 699 700 max_link_clock = intel_dp_max_link_rate(intel_dp); 701 max_lanes = intel_dp_max_lane_count(intel_dp); 702 703 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes); 704 mode_rate = intel_dp_link_required(mode->clock, min_bpp); 705 706 ret = drm_modeset_lock(&mgr->base.lock, ctx); 707 if (ret) 708 return ret; 709 710 if (mode_rate > max_rate || mode->clock > max_dotclk || 711 drm_dp_calc_pbn_mode(mode->clock, min_bpp, false) > port->full_pbn) { 712 *status = MODE_CLOCK_HIGH; 713 return 0; 714 } 715 716 if (mode->clock < 10000) { 717 *status = MODE_CLOCK_LOW; 718 return 0; 719 } 720 721 if (mode->flags & DRM_MODE_FLAG_DBLCLK) { 722 *status = MODE_H_ILLEGAL; 723 return 0; 724 } 725 726 *status = intel_mode_valid_max_plane_size(dev_priv, mode, false); 727 return 0; 728 } 729 730 static struct drm_encoder *intel_mst_atomic_best_encoder(struct drm_connector *connector, 731 struct drm_atomic_state *state) 732 { 733 struct drm_connector_state *connector_state = drm_atomic_get_new_connector_state(state, 734 connector); 735 struct intel_connector *intel_connector = to_intel_connector(connector); 736 struct intel_dp *intel_dp = intel_connector->mst_port; 737 struct intel_crtc *crtc = to_intel_crtc(connector_state->crtc); 738 739 return &intel_dp->mst_encoders[crtc->pipe]->base.base; 740 } 741 742 static int 743 intel_dp_mst_detect(struct drm_connector *connector, 744 struct drm_modeset_acquire_ctx *ctx, bool force) 745 { 746 struct drm_i915_private *i915 = to_i915(connector->dev); 747 struct intel_connector *intel_connector = to_intel_connector(connector); 748 struct intel_dp *intel_dp = intel_connector->mst_port; 749 750 if (!INTEL_DISPLAY_ENABLED(i915)) 751 return connector_status_disconnected; 752 753 if (drm_connector_is_unregistered(connector)) 754 return connector_status_disconnected; 755 756 return drm_dp_mst_detect_port(connector, ctx, &intel_dp->mst_mgr, 757 intel_connector->port); 758 } 759 760 static const struct drm_connector_helper_funcs intel_dp_mst_connector_helper_funcs = { 761 .get_modes = intel_dp_mst_get_modes, 762 .mode_valid_ctx = intel_dp_mst_mode_valid_ctx, 763 .atomic_best_encoder = intel_mst_atomic_best_encoder, 764 .atomic_check = intel_dp_mst_atomic_check, 765 .detect_ctx = intel_dp_mst_detect, 766 }; 767 768 static void intel_dp_mst_encoder_destroy(struct drm_encoder *encoder) 769 { 770 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(to_intel_encoder(encoder)); 771 772 drm_encoder_cleanup(encoder); 773 kfree(intel_mst); 774 } 775 776 static const struct drm_encoder_funcs intel_dp_mst_enc_funcs = { 777 .destroy = intel_dp_mst_encoder_destroy, 778 }; 779 780 static bool intel_dp_mst_get_hw_state(struct intel_connector *connector) 781 { 782 if (intel_attached_encoder(connector) && connector->base.state->crtc) { 783 enum pipe pipe; 784 if (!intel_attached_encoder(connector)->get_hw_state(intel_attached_encoder(connector), &pipe)) 785 return false; 786 return true; 787 } 788 return false; 789 } 790 791 static struct drm_connector *intel_dp_add_mst_connector(struct drm_dp_mst_topology_mgr *mgr, struct drm_dp_mst_port *port, const char *pathprop) 792 { 793 struct intel_dp *intel_dp = container_of(mgr, struct intel_dp, mst_mgr); 794 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 795 struct drm_device *dev = dig_port->base.base.dev; 796 struct drm_i915_private *dev_priv = to_i915(dev); 797 struct intel_connector *intel_connector; 798 struct drm_connector *connector; 799 enum pipe pipe; 800 int ret; 801 802 intel_connector = intel_connector_alloc(); 803 if (!intel_connector) 804 return NULL; 805 806 intel_connector->get_hw_state = intel_dp_mst_get_hw_state; 807 intel_connector->mst_port = intel_dp; 808 intel_connector->port = port; 809 drm_dp_mst_get_port_malloc(port); 810 811 connector = &intel_connector->base; 812 ret = drm_connector_init(dev, connector, &intel_dp_mst_connector_funcs, 813 DRM_MODE_CONNECTOR_DisplayPort); 814 if (ret) { 815 intel_connector_free(intel_connector); 816 return NULL; 817 } 818 819 drm_connector_helper_add(connector, &intel_dp_mst_connector_helper_funcs); 820 821 for_each_pipe(dev_priv, pipe) { 822 struct drm_encoder *enc = 823 &intel_dp->mst_encoders[pipe]->base.base; 824 825 ret = drm_connector_attach_encoder(&intel_connector->base, enc); 826 if (ret) 827 goto err; 828 } 829 830 drm_object_attach_property(&connector->base, dev->mode_config.path_property, 0); 831 drm_object_attach_property(&connector->base, dev->mode_config.tile_property, 0); 832 833 ret = drm_connector_set_path_property(connector, pathprop); 834 if (ret) 835 goto err; 836 837 intel_attach_force_audio_property(connector); 838 intel_attach_broadcast_rgb_property(connector); 839 840 ret = intel_dp_hdcp_init(dig_port, intel_connector); 841 if (ret) 842 drm_dbg_kms(&dev_priv->drm, "[%s:%d] HDCP MST init failed, skipping.\n", 843 connector->name, connector->base.id); 844 /* 845 * Reuse the prop from the SST connector because we're 846 * not allowed to create new props after device registration. 847 */ 848 connector->max_bpc_property = 849 intel_dp->attached_connector->base.max_bpc_property; 850 if (connector->max_bpc_property) 851 drm_connector_attach_max_bpc_property(connector, 6, 12); 852 853 return connector; 854 855 err: 856 drm_connector_cleanup(connector); 857 return NULL; 858 } 859 860 static void 861 intel_dp_mst_poll_hpd_irq(struct drm_dp_mst_topology_mgr *mgr) 862 { 863 struct intel_dp *intel_dp = container_of(mgr, struct intel_dp, mst_mgr); 864 865 intel_hpd_trigger_irq(dp_to_dig_port(intel_dp)); 866 } 867 868 static const struct drm_dp_mst_topology_cbs mst_cbs = { 869 .add_connector = intel_dp_add_mst_connector, 870 .poll_hpd_irq = intel_dp_mst_poll_hpd_irq, 871 }; 872 873 static struct intel_dp_mst_encoder * 874 intel_dp_create_fake_mst_encoder(struct intel_digital_port *dig_port, enum pipe pipe) 875 { 876 struct intel_dp_mst_encoder *intel_mst; 877 struct intel_encoder *intel_encoder; 878 struct drm_device *dev = dig_port->base.base.dev; 879 880 intel_mst = kzalloc(sizeof(*intel_mst), GFP_KERNEL); 881 882 if (!intel_mst) 883 return NULL; 884 885 intel_mst->pipe = pipe; 886 intel_encoder = &intel_mst->base; 887 intel_mst->primary = dig_port; 888 889 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_mst_enc_funcs, 890 DRM_MODE_ENCODER_DPMST, "DP-MST %c", pipe_name(pipe)); 891 892 intel_encoder->type = INTEL_OUTPUT_DP_MST; 893 intel_encoder->power_domain = dig_port->base.power_domain; 894 intel_encoder->port = dig_port->base.port; 895 intel_encoder->cloneable = 0; 896 /* 897 * This is wrong, but broken userspace uses the intersection 898 * of possible_crtcs of all the encoders of a given connector 899 * to figure out which crtcs can drive said connector. What 900 * should be used instead is the union of possible_crtcs. 901 * To keep such userspace functioning we must misconfigure 902 * this to make sure the intersection is not empty :( 903 */ 904 intel_encoder->pipe_mask = ~0; 905 906 intel_encoder->compute_config = intel_dp_mst_compute_config; 907 intel_encoder->compute_config_late = intel_dp_mst_compute_config_late; 908 intel_encoder->disable = intel_mst_disable_dp; 909 intel_encoder->post_disable = intel_mst_post_disable_dp; 910 intel_encoder->update_pipe = intel_ddi_update_pipe; 911 intel_encoder->pre_pll_enable = intel_mst_pre_pll_enable_dp; 912 intel_encoder->pre_enable = intel_mst_pre_enable_dp; 913 intel_encoder->enable = intel_mst_enable_dp; 914 intel_encoder->get_hw_state = intel_dp_mst_enc_get_hw_state; 915 intel_encoder->get_config = intel_dp_mst_enc_get_config; 916 intel_encoder->initial_fastset_check = intel_dp_mst_initial_fastset_check; 917 918 return intel_mst; 919 920 } 921 922 static bool 923 intel_dp_create_fake_mst_encoders(struct intel_digital_port *dig_port) 924 { 925 struct intel_dp *intel_dp = &dig_port->dp; 926 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev); 927 enum pipe pipe; 928 929 for_each_pipe(dev_priv, pipe) 930 intel_dp->mst_encoders[pipe] = intel_dp_create_fake_mst_encoder(dig_port, pipe); 931 return true; 932 } 933 934 int 935 intel_dp_mst_encoder_active_links(struct intel_digital_port *dig_port) 936 { 937 return dig_port->dp.active_mst_links; 938 } 939 940 int 941 intel_dp_mst_encoder_init(struct intel_digital_port *dig_port, int conn_base_id) 942 { 943 struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev); 944 struct intel_dp *intel_dp = &dig_port->dp; 945 enum port port = dig_port->base.port; 946 int ret; 947 int max_source_rate = 948 intel_dp->source_rates[intel_dp->num_source_rates - 1]; 949 950 if (!HAS_DP_MST(i915) || intel_dp_is_edp(intel_dp)) 951 return 0; 952 953 if (DISPLAY_VER(i915) < 12 && port == PORT_A) 954 return 0; 955 956 if (DISPLAY_VER(i915) < 11 && port == PORT_E) 957 return 0; 958 959 intel_dp->mst_mgr.cbs = &mst_cbs; 960 961 /* create encoders */ 962 intel_dp_create_fake_mst_encoders(dig_port); 963 ret = drm_dp_mst_topology_mgr_init(&intel_dp->mst_mgr, &i915->drm, 964 &intel_dp->aux, 16, 3, 965 dig_port->max_lanes, 966 max_source_rate, 967 conn_base_id); 968 if (ret) { 969 intel_dp->mst_mgr.cbs = NULL; 970 return ret; 971 } 972 973 return 0; 974 } 975 976 bool intel_dp_mst_source_support(struct intel_dp *intel_dp) 977 { 978 return intel_dp->mst_mgr.cbs; 979 } 980 981 void 982 intel_dp_mst_encoder_cleanup(struct intel_digital_port *dig_port) 983 { 984 struct intel_dp *intel_dp = &dig_port->dp; 985 986 if (!intel_dp_mst_source_support(intel_dp)) 987 return; 988 989 drm_dp_mst_topology_mgr_destroy(&intel_dp->mst_mgr); 990 /* encoders will get killed by normal cleanup */ 991 992 intel_dp->mst_mgr.cbs = NULL; 993 } 994 995 bool intel_dp_mst_is_master_trans(const struct intel_crtc_state *crtc_state) 996 { 997 return crtc_state->mst_master_transcoder == crtc_state->cpu_transcoder; 998 } 999 1000 bool intel_dp_mst_is_slave_trans(const struct intel_crtc_state *crtc_state) 1001 { 1002 return crtc_state->mst_master_transcoder != INVALID_TRANSCODER && 1003 crtc_state->mst_master_transcoder != crtc_state->cpu_transcoder; 1004 } 1005