1 /* 2 * Copyright © 2008 Intel Corporation 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice (including the next 12 * paragraph) shall be included in all copies or substantial portions of the 13 * Software. 14 * 15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS 21 * IN THE SOFTWARE. 22 * 23 * Authors: 24 * Keith Packard <keithp@keithp.com> 25 * 26 */ 27 28 #include <linux/export.h> 29 #include <linux/i2c.h> 30 #include <linux/notifier.h> 31 #include <linux/slab.h> 32 #include <linux/string_helpers.h> 33 #include <linux/timekeeping.h> 34 #include <linux/types.h> 35 36 #include <asm/byteorder.h> 37 38 #include <drm/display/drm_dp_helper.h> 39 #include <drm/display/drm_dsc_helper.h> 40 #include <drm/display/drm_hdmi_helper.h> 41 #include <drm/drm_atomic_helper.h> 42 #include <drm/drm_crtc.h> 43 #include <drm/drm_edid.h> 44 #include <drm/drm_probe_helper.h> 45 46 #include "g4x_dp.h" 47 #include "i915_debugfs.h" 48 #include "i915_drv.h" 49 #include "i915_reg.h" 50 #include "intel_atomic.h" 51 #include "intel_audio.h" 52 #include "intel_backlight.h" 53 #include "intel_combo_phy_regs.h" 54 #include "intel_connector.h" 55 #include "intel_crtc.h" 56 #include "intel_ddi.h" 57 #include "intel_de.h" 58 #include "intel_display_types.h" 59 #include "intel_dp.h" 60 #include "intel_dp_aux.h" 61 #include "intel_dp_hdcp.h" 62 #include "intel_dp_link_training.h" 63 #include "intel_dp_mst.h" 64 #include "intel_dpio_phy.h" 65 #include "intel_dpll.h" 66 #include "intel_fifo_underrun.h" 67 #include "intel_hdcp.h" 68 #include "intel_hdmi.h" 69 #include "intel_hotplug.h" 70 #include "intel_lspcon.h" 71 #include "intel_lvds.h" 72 #include "intel_panel.h" 73 #include "intel_pch_display.h" 74 #include "intel_pps.h" 75 #include "intel_psr.h" 76 #include "intel_tc.h" 77 #include "intel_vdsc.h" 78 #include "intel_vrr.h" 79 80 /* DP DSC throughput values used for slice count calculations KPixels/s */ 81 #define DP_DSC_PEAK_PIXEL_RATE 2720000 82 #define DP_DSC_MAX_ENC_THROUGHPUT_0 340000 83 #define DP_DSC_MAX_ENC_THROUGHPUT_1 400000 84 85 /* DP DSC FEC Overhead factor = 1/(0.972261) */ 86 #define DP_DSC_FEC_OVERHEAD_FACTOR 972261 87 88 /* Compliance test status bits */ 89 #define INTEL_DP_RESOLUTION_SHIFT_MASK 0 90 #define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK) 91 #define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK) 92 #define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK) 93 94 95 /* Constants for DP DSC configurations */ 96 static const u8 valid_dsc_bpp[] = {6, 8, 10, 12, 15}; 97 98 /* With Single pipe configuration, HW is capable of supporting maximum 99 * of 4 slices per line. 100 */ 101 static const u8 valid_dsc_slicecount[] = {1, 2, 4}; 102 103 /** 104 * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH) 105 * @intel_dp: DP struct 106 * 107 * If a CPU or PCH DP output is attached to an eDP panel, this function 108 * will return true, and false otherwise. 109 * 110 * This function is not safe to use prior to encoder type being set. 111 */ 112 bool intel_dp_is_edp(struct intel_dp *intel_dp) 113 { 114 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 115 116 return dig_port->base.type == INTEL_OUTPUT_EDP; 117 } 118 119 static void intel_dp_unset_edid(struct intel_dp *intel_dp); 120 121 /* Is link rate UHBR and thus 128b/132b? */ 122 bool intel_dp_is_uhbr(const struct intel_crtc_state *crtc_state) 123 { 124 return crtc_state->port_clock >= 1000000; 125 } 126 127 static void intel_dp_set_default_sink_rates(struct intel_dp *intel_dp) 128 { 129 intel_dp->sink_rates[0] = 162000; 130 intel_dp->num_sink_rates = 1; 131 } 132 133 /* update sink rates from dpcd */ 134 static void intel_dp_set_dpcd_sink_rates(struct intel_dp *intel_dp) 135 { 136 static const int dp_rates[] = { 137 162000, 270000, 540000, 810000 138 }; 139 int i, max_rate; 140 int max_lttpr_rate; 141 142 if (drm_dp_has_quirk(&intel_dp->desc, DP_DPCD_QUIRK_CAN_DO_MAX_LINK_RATE_3_24_GBPS)) { 143 /* Needed, e.g., for Apple MBP 2017, 15 inch eDP Retina panel */ 144 static const int quirk_rates[] = { 162000, 270000, 324000 }; 145 146 memcpy(intel_dp->sink_rates, quirk_rates, sizeof(quirk_rates)); 147 intel_dp->num_sink_rates = ARRAY_SIZE(quirk_rates); 148 149 return; 150 } 151 152 /* 153 * Sink rates for 8b/10b. 154 */ 155 max_rate = drm_dp_bw_code_to_link_rate(intel_dp->dpcd[DP_MAX_LINK_RATE]); 156 max_lttpr_rate = drm_dp_lttpr_max_link_rate(intel_dp->lttpr_common_caps); 157 if (max_lttpr_rate) 158 max_rate = min(max_rate, max_lttpr_rate); 159 160 for (i = 0; i < ARRAY_SIZE(dp_rates); i++) { 161 if (dp_rates[i] > max_rate) 162 break; 163 intel_dp->sink_rates[i] = dp_rates[i]; 164 } 165 166 /* 167 * Sink rates for 128b/132b. If set, sink should support all 8b/10b 168 * rates and 10 Gbps. 169 */ 170 if (intel_dp->dpcd[DP_MAIN_LINK_CHANNEL_CODING] & DP_CAP_ANSI_128B132B) { 171 u8 uhbr_rates = 0; 172 173 BUILD_BUG_ON(ARRAY_SIZE(intel_dp->sink_rates) < ARRAY_SIZE(dp_rates) + 3); 174 175 drm_dp_dpcd_readb(&intel_dp->aux, 176 DP_128B132B_SUPPORTED_LINK_RATES, &uhbr_rates); 177 178 if (drm_dp_lttpr_count(intel_dp->lttpr_common_caps)) { 179 /* We have a repeater */ 180 if (intel_dp->lttpr_common_caps[0] >= 0x20 && 181 intel_dp->lttpr_common_caps[DP_MAIN_LINK_CHANNEL_CODING_PHY_REPEATER - 182 DP_LT_TUNABLE_PHY_REPEATER_FIELD_DATA_STRUCTURE_REV] & 183 DP_PHY_REPEATER_128B132B_SUPPORTED) { 184 /* Repeater supports 128b/132b, valid UHBR rates */ 185 uhbr_rates &= intel_dp->lttpr_common_caps[DP_PHY_REPEATER_128B132B_RATES - 186 DP_LT_TUNABLE_PHY_REPEATER_FIELD_DATA_STRUCTURE_REV]; 187 } else { 188 /* Does not support 128b/132b */ 189 uhbr_rates = 0; 190 } 191 } 192 193 if (uhbr_rates & DP_UHBR10) 194 intel_dp->sink_rates[i++] = 1000000; 195 if (uhbr_rates & DP_UHBR13_5) 196 intel_dp->sink_rates[i++] = 1350000; 197 if (uhbr_rates & DP_UHBR20) 198 intel_dp->sink_rates[i++] = 2000000; 199 } 200 201 intel_dp->num_sink_rates = i; 202 } 203 204 static void intel_dp_set_sink_rates(struct intel_dp *intel_dp) 205 { 206 struct intel_connector *connector = intel_dp->attached_connector; 207 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); 208 struct intel_encoder *encoder = &intel_dig_port->base; 209 210 intel_dp_set_dpcd_sink_rates(intel_dp); 211 212 if (intel_dp->num_sink_rates) 213 return; 214 215 drm_err(&dp_to_i915(intel_dp)->drm, 216 "[CONNECTOR:%d:%s][ENCODER:%d:%s] Invalid DPCD with no link rates, using defaults\n", 217 connector->base.base.id, connector->base.name, 218 encoder->base.base.id, encoder->base.name); 219 220 intel_dp_set_default_sink_rates(intel_dp); 221 } 222 223 static void intel_dp_set_default_max_sink_lane_count(struct intel_dp *intel_dp) 224 { 225 intel_dp->max_sink_lane_count = 1; 226 } 227 228 static void intel_dp_set_max_sink_lane_count(struct intel_dp *intel_dp) 229 { 230 struct intel_connector *connector = intel_dp->attached_connector; 231 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); 232 struct intel_encoder *encoder = &intel_dig_port->base; 233 234 intel_dp->max_sink_lane_count = drm_dp_max_lane_count(intel_dp->dpcd); 235 236 switch (intel_dp->max_sink_lane_count) { 237 case 1: 238 case 2: 239 case 4: 240 return; 241 } 242 243 drm_err(&dp_to_i915(intel_dp)->drm, 244 "[CONNECTOR:%d:%s][ENCODER:%d:%s] Invalid DPCD max lane count (%d), using default\n", 245 connector->base.base.id, connector->base.name, 246 encoder->base.base.id, encoder->base.name, 247 intel_dp->max_sink_lane_count); 248 249 intel_dp_set_default_max_sink_lane_count(intel_dp); 250 } 251 252 /* Get length of rates array potentially limited by max_rate. */ 253 static int intel_dp_rate_limit_len(const int *rates, int len, int max_rate) 254 { 255 int i; 256 257 /* Limit results by potentially reduced max rate */ 258 for (i = 0; i < len; i++) { 259 if (rates[len - i - 1] <= max_rate) 260 return len - i; 261 } 262 263 return 0; 264 } 265 266 /* Get length of common rates array potentially limited by max_rate. */ 267 static int intel_dp_common_len_rate_limit(const struct intel_dp *intel_dp, 268 int max_rate) 269 { 270 return intel_dp_rate_limit_len(intel_dp->common_rates, 271 intel_dp->num_common_rates, max_rate); 272 } 273 274 static int intel_dp_common_rate(struct intel_dp *intel_dp, int index) 275 { 276 if (drm_WARN_ON(&dp_to_i915(intel_dp)->drm, 277 index < 0 || index >= intel_dp->num_common_rates)) 278 return 162000; 279 280 return intel_dp->common_rates[index]; 281 } 282 283 /* Theoretical max between source and sink */ 284 static int intel_dp_max_common_rate(struct intel_dp *intel_dp) 285 { 286 return intel_dp_common_rate(intel_dp, intel_dp->num_common_rates - 1); 287 } 288 289 static int intel_dp_max_source_lane_count(struct intel_digital_port *dig_port) 290 { 291 int vbt_max_lanes = intel_bios_dp_max_lane_count(dig_port->base.devdata); 292 int max_lanes = dig_port->max_lanes; 293 294 if (vbt_max_lanes) 295 max_lanes = min(max_lanes, vbt_max_lanes); 296 297 return max_lanes; 298 } 299 300 /* Theoretical max between source and sink */ 301 static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp) 302 { 303 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 304 int source_max = intel_dp_max_source_lane_count(dig_port); 305 int sink_max = intel_dp->max_sink_lane_count; 306 int fia_max = intel_tc_port_fia_max_lane_count(dig_port); 307 int lttpr_max = drm_dp_lttpr_max_lane_count(intel_dp->lttpr_common_caps); 308 309 if (lttpr_max) 310 sink_max = min(sink_max, lttpr_max); 311 312 return min3(source_max, sink_max, fia_max); 313 } 314 315 int intel_dp_max_lane_count(struct intel_dp *intel_dp) 316 { 317 switch (intel_dp->max_link_lane_count) { 318 case 1: 319 case 2: 320 case 4: 321 return intel_dp->max_link_lane_count; 322 default: 323 MISSING_CASE(intel_dp->max_link_lane_count); 324 return 1; 325 } 326 } 327 328 /* 329 * The required data bandwidth for a mode with given pixel clock and bpp. This 330 * is the required net bandwidth independent of the data bandwidth efficiency. 331 */ 332 int 333 intel_dp_link_required(int pixel_clock, int bpp) 334 { 335 /* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */ 336 return DIV_ROUND_UP(pixel_clock * bpp, 8); 337 } 338 339 /* 340 * Given a link rate and lanes, get the data bandwidth. 341 * 342 * Data bandwidth is the actual payload rate, which depends on the data 343 * bandwidth efficiency and the link rate. 344 * 345 * For 8b/10b channel encoding, SST and non-FEC, the data bandwidth efficiency 346 * is 80%. For example, for a 1.62 Gbps link, 1.62*10^9 bps * 0.80 * (1/8) = 347 * 162000 kBps. With 8-bit symbols, we have 162000 kHz symbol clock. Just by 348 * coincidence, the port clock in kHz matches the data bandwidth in kBps, and 349 * they equal the link bit rate in Gbps multiplied by 100000. (Note that this no 350 * longer holds for data bandwidth as soon as FEC or MST is taken into account!) 351 * 352 * For 128b/132b channel encoding, the data bandwidth efficiency is 96.71%. For 353 * example, for a 10 Gbps link, 10*10^9 bps * 0.9671 * (1/8) = 1208875 354 * kBps. With 32-bit symbols, we have 312500 kHz symbol clock. The value 1000000 355 * does not match the symbol clock, the port clock (not even if you think in 356 * terms of a byte clock), nor the data bandwidth. It only matches the link bit 357 * rate in units of 10000 bps. 358 */ 359 int 360 intel_dp_max_data_rate(int max_link_rate, int max_lanes) 361 { 362 if (max_link_rate >= 1000000) { 363 /* 364 * UHBR rates always use 128b/132b channel encoding, and have 365 * 97.71% data bandwidth efficiency. Consider max_link_rate the 366 * link bit rate in units of 10000 bps. 367 */ 368 int max_link_rate_kbps = max_link_rate * 10; 369 370 max_link_rate_kbps = DIV_ROUND_CLOSEST_ULL(mul_u32_u32(max_link_rate_kbps, 9671), 10000); 371 max_link_rate = max_link_rate_kbps / 8; 372 } 373 374 /* 375 * Lower than UHBR rates always use 8b/10b channel encoding, and have 376 * 80% data bandwidth efficiency for SST non-FEC. However, this turns 377 * out to be a nop by coincidence, and can be skipped: 378 * 379 * int max_link_rate_kbps = max_link_rate * 10; 380 * max_link_rate_kbps = DIV_ROUND_CLOSEST_ULL(max_link_rate_kbps * 8, 10); 381 * max_link_rate = max_link_rate_kbps / 8; 382 */ 383 384 return max_link_rate * max_lanes; 385 } 386 387 bool intel_dp_can_bigjoiner(struct intel_dp *intel_dp) 388 { 389 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); 390 struct intel_encoder *encoder = &intel_dig_port->base; 391 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 392 393 return DISPLAY_VER(dev_priv) >= 12 || 394 (DISPLAY_VER(dev_priv) == 11 && 395 encoder->port != PORT_A); 396 } 397 398 static int dg2_max_source_rate(struct intel_dp *intel_dp) 399 { 400 return intel_dp_is_edp(intel_dp) ? 810000 : 1350000; 401 } 402 403 static int icl_max_source_rate(struct intel_dp *intel_dp) 404 { 405 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 406 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev); 407 enum phy phy = intel_port_to_phy(dev_priv, dig_port->base.port); 408 409 if (intel_phy_is_combo(dev_priv, phy) && !intel_dp_is_edp(intel_dp)) 410 return 540000; 411 412 return 810000; 413 } 414 415 static int ehl_max_source_rate(struct intel_dp *intel_dp) 416 { 417 if (intel_dp_is_edp(intel_dp)) 418 return 540000; 419 420 return 810000; 421 } 422 423 static int vbt_max_link_rate(struct intel_dp *intel_dp) 424 { 425 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base; 426 int max_rate; 427 428 max_rate = intel_bios_dp_max_link_rate(encoder->devdata); 429 430 if (intel_dp_is_edp(intel_dp)) { 431 struct intel_connector *connector = intel_dp->attached_connector; 432 int edp_max_rate = connector->panel.vbt.edp.max_link_rate; 433 434 if (max_rate && edp_max_rate) 435 max_rate = min(max_rate, edp_max_rate); 436 else if (edp_max_rate) 437 max_rate = edp_max_rate; 438 } 439 440 return max_rate; 441 } 442 443 static void 444 intel_dp_set_source_rates(struct intel_dp *intel_dp) 445 { 446 /* The values must be in increasing order */ 447 static const int icl_rates[] = { 448 162000, 216000, 270000, 324000, 432000, 540000, 648000, 810000, 449 1000000, 1350000, 450 }; 451 static const int bxt_rates[] = { 452 162000, 216000, 243000, 270000, 324000, 432000, 540000 453 }; 454 static const int skl_rates[] = { 455 162000, 216000, 270000, 324000, 432000, 540000 456 }; 457 static const int hsw_rates[] = { 458 162000, 270000, 540000 459 }; 460 static const int g4x_rates[] = { 461 162000, 270000 462 }; 463 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 464 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev); 465 const int *source_rates; 466 int size, max_rate = 0, vbt_max_rate; 467 468 /* This should only be done once */ 469 drm_WARN_ON(&dev_priv->drm, 470 intel_dp->source_rates || intel_dp->num_source_rates); 471 472 if (DISPLAY_VER(dev_priv) >= 11) { 473 source_rates = icl_rates; 474 size = ARRAY_SIZE(icl_rates); 475 if (IS_DG2(dev_priv)) 476 max_rate = dg2_max_source_rate(intel_dp); 477 else if (IS_ALDERLAKE_P(dev_priv) || IS_ALDERLAKE_S(dev_priv) || 478 IS_DG1(dev_priv) || IS_ROCKETLAKE(dev_priv)) 479 max_rate = 810000; 480 else if (IS_JSL_EHL(dev_priv)) 481 max_rate = ehl_max_source_rate(intel_dp); 482 else 483 max_rate = icl_max_source_rate(intel_dp); 484 } else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) { 485 source_rates = bxt_rates; 486 size = ARRAY_SIZE(bxt_rates); 487 } else if (DISPLAY_VER(dev_priv) == 9) { 488 source_rates = skl_rates; 489 size = ARRAY_SIZE(skl_rates); 490 } else if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) || 491 IS_BROADWELL(dev_priv)) { 492 source_rates = hsw_rates; 493 size = ARRAY_SIZE(hsw_rates); 494 } else { 495 source_rates = g4x_rates; 496 size = ARRAY_SIZE(g4x_rates); 497 } 498 499 vbt_max_rate = vbt_max_link_rate(intel_dp); 500 if (max_rate && vbt_max_rate) 501 max_rate = min(max_rate, vbt_max_rate); 502 else if (vbt_max_rate) 503 max_rate = vbt_max_rate; 504 505 if (max_rate) 506 size = intel_dp_rate_limit_len(source_rates, size, max_rate); 507 508 intel_dp->source_rates = source_rates; 509 intel_dp->num_source_rates = size; 510 } 511 512 static int intersect_rates(const int *source_rates, int source_len, 513 const int *sink_rates, int sink_len, 514 int *common_rates) 515 { 516 int i = 0, j = 0, k = 0; 517 518 while (i < source_len && j < sink_len) { 519 if (source_rates[i] == sink_rates[j]) { 520 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES)) 521 return k; 522 common_rates[k] = source_rates[i]; 523 ++k; 524 ++i; 525 ++j; 526 } else if (source_rates[i] < sink_rates[j]) { 527 ++i; 528 } else { 529 ++j; 530 } 531 } 532 return k; 533 } 534 535 /* return index of rate in rates array, or -1 if not found */ 536 static int intel_dp_rate_index(const int *rates, int len, int rate) 537 { 538 int i; 539 540 for (i = 0; i < len; i++) 541 if (rate == rates[i]) 542 return i; 543 544 return -1; 545 } 546 547 static void intel_dp_set_common_rates(struct intel_dp *intel_dp) 548 { 549 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 550 551 drm_WARN_ON(&i915->drm, 552 !intel_dp->num_source_rates || !intel_dp->num_sink_rates); 553 554 intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates, 555 intel_dp->num_source_rates, 556 intel_dp->sink_rates, 557 intel_dp->num_sink_rates, 558 intel_dp->common_rates); 559 560 /* Paranoia, there should always be something in common. */ 561 if (drm_WARN_ON(&i915->drm, intel_dp->num_common_rates == 0)) { 562 intel_dp->common_rates[0] = 162000; 563 intel_dp->num_common_rates = 1; 564 } 565 } 566 567 static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate, 568 u8 lane_count) 569 { 570 /* 571 * FIXME: we need to synchronize the current link parameters with 572 * hardware readout. Currently fast link training doesn't work on 573 * boot-up. 574 */ 575 if (link_rate == 0 || 576 link_rate > intel_dp->max_link_rate) 577 return false; 578 579 if (lane_count == 0 || 580 lane_count > intel_dp_max_lane_count(intel_dp)) 581 return false; 582 583 return true; 584 } 585 586 static bool intel_dp_can_link_train_fallback_for_edp(struct intel_dp *intel_dp, 587 int link_rate, 588 u8 lane_count) 589 { 590 /* FIXME figure out what we actually want here */ 591 const struct drm_display_mode *fixed_mode = 592 intel_panel_preferred_fixed_mode(intel_dp->attached_connector); 593 int mode_rate, max_rate; 594 595 mode_rate = intel_dp_link_required(fixed_mode->clock, 18); 596 max_rate = intel_dp_max_data_rate(link_rate, lane_count); 597 if (mode_rate > max_rate) 598 return false; 599 600 return true; 601 } 602 603 int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp, 604 int link_rate, u8 lane_count) 605 { 606 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 607 int index; 608 609 /* 610 * TODO: Enable fallback on MST links once MST link compute can handle 611 * the fallback params. 612 */ 613 if (intel_dp->is_mst) { 614 drm_err(&i915->drm, "Link Training Unsuccessful\n"); 615 return -1; 616 } 617 618 if (intel_dp_is_edp(intel_dp) && !intel_dp->use_max_params) { 619 drm_dbg_kms(&i915->drm, 620 "Retrying Link training for eDP with max parameters\n"); 621 intel_dp->use_max_params = true; 622 return 0; 623 } 624 625 index = intel_dp_rate_index(intel_dp->common_rates, 626 intel_dp->num_common_rates, 627 link_rate); 628 if (index > 0) { 629 if (intel_dp_is_edp(intel_dp) && 630 !intel_dp_can_link_train_fallback_for_edp(intel_dp, 631 intel_dp_common_rate(intel_dp, index - 1), 632 lane_count)) { 633 drm_dbg_kms(&i915->drm, 634 "Retrying Link training for eDP with same parameters\n"); 635 return 0; 636 } 637 intel_dp->max_link_rate = intel_dp_common_rate(intel_dp, index - 1); 638 intel_dp->max_link_lane_count = lane_count; 639 } else if (lane_count > 1) { 640 if (intel_dp_is_edp(intel_dp) && 641 !intel_dp_can_link_train_fallback_for_edp(intel_dp, 642 intel_dp_max_common_rate(intel_dp), 643 lane_count >> 1)) { 644 drm_dbg_kms(&i915->drm, 645 "Retrying Link training for eDP with same parameters\n"); 646 return 0; 647 } 648 intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp); 649 intel_dp->max_link_lane_count = lane_count >> 1; 650 } else { 651 drm_err(&i915->drm, "Link Training Unsuccessful\n"); 652 return -1; 653 } 654 655 return 0; 656 } 657 658 u32 intel_dp_mode_to_fec_clock(u32 mode_clock) 659 { 660 return div_u64(mul_u32_u32(mode_clock, 1000000U), 661 DP_DSC_FEC_OVERHEAD_FACTOR); 662 } 663 664 static int 665 small_joiner_ram_size_bits(struct drm_i915_private *i915) 666 { 667 if (DISPLAY_VER(i915) >= 13) 668 return 17280 * 8; 669 else if (DISPLAY_VER(i915) >= 11) 670 return 7680 * 8; 671 else 672 return 6144 * 8; 673 } 674 675 u32 intel_dp_dsc_nearest_valid_bpp(struct drm_i915_private *i915, u32 bpp, u32 pipe_bpp) 676 { 677 u32 bits_per_pixel = bpp; 678 int i; 679 680 /* Error out if the max bpp is less than smallest allowed valid bpp */ 681 if (bits_per_pixel < valid_dsc_bpp[0]) { 682 drm_dbg_kms(&i915->drm, "Unsupported BPP %u, min %u\n", 683 bits_per_pixel, valid_dsc_bpp[0]); 684 return 0; 685 } 686 687 /* From XE_LPD onwards we support from bpc upto uncompressed bpp-1 BPPs */ 688 if (DISPLAY_VER(i915) >= 13) { 689 bits_per_pixel = min(bits_per_pixel, pipe_bpp - 1); 690 691 /* 692 * According to BSpec, 27 is the max DSC output bpp, 693 * 8 is the min DSC output bpp 694 */ 695 bits_per_pixel = clamp_t(u32, bits_per_pixel, 8, 27); 696 } else { 697 /* Find the nearest match in the array of known BPPs from VESA */ 698 for (i = 0; i < ARRAY_SIZE(valid_dsc_bpp) - 1; i++) { 699 if (bits_per_pixel < valid_dsc_bpp[i + 1]) 700 break; 701 } 702 drm_dbg_kms(&i915->drm, "Set dsc bpp from %d to VESA %d\n", 703 bits_per_pixel, valid_dsc_bpp[i]); 704 705 bits_per_pixel = valid_dsc_bpp[i]; 706 } 707 708 return bits_per_pixel; 709 } 710 711 u16 intel_dp_dsc_get_output_bpp(struct drm_i915_private *i915, 712 u32 link_clock, u32 lane_count, 713 u32 mode_clock, u32 mode_hdisplay, 714 bool bigjoiner, 715 u32 pipe_bpp, 716 u32 timeslots) 717 { 718 u32 bits_per_pixel, max_bpp_small_joiner_ram; 719 720 /* 721 * Available Link Bandwidth(Kbits/sec) = (NumberOfLanes)* 722 * (LinkSymbolClock)* 8 * (TimeSlots / 64) 723 * for SST -> TimeSlots is 64(i.e all TimeSlots that are available) 724 * for MST -> TimeSlots has to be calculated, based on mode requirements 725 * 726 * Due to FEC overhead, the available bw is reduced to 97.2261%. 727 * To support the given mode: 728 * Bandwidth required should be <= Available link Bandwidth * FEC Overhead 729 * =>ModeClock * bits_per_pixel <= Available Link Bandwidth * FEC Overhead 730 * =>bits_per_pixel <= Available link Bandwidth * FEC Overhead / ModeClock 731 * =>bits_per_pixel <= (NumberOfLanes * LinkSymbolClock) * 8 (TimeSlots / 64) / 732 * (ModeClock / FEC Overhead) 733 * =>bits_per_pixel <= (NumberOfLanes * LinkSymbolClock * TimeSlots) / 734 * (ModeClock / FEC Overhead * 8) 735 */ 736 bits_per_pixel = ((link_clock * lane_count) * timeslots) / 737 (intel_dp_mode_to_fec_clock(mode_clock) * 8); 738 739 drm_dbg_kms(&i915->drm, "Max link bpp is %u for %u timeslots " 740 "total bw %u pixel clock %u\n", 741 bits_per_pixel, timeslots, 742 (link_clock * lane_count * 8), 743 intel_dp_mode_to_fec_clock(mode_clock)); 744 745 /* Small Joiner Check: output bpp <= joiner RAM (bits) / Horiz. width */ 746 max_bpp_small_joiner_ram = small_joiner_ram_size_bits(i915) / 747 mode_hdisplay; 748 749 if (bigjoiner) 750 max_bpp_small_joiner_ram *= 2; 751 752 /* 753 * Greatest allowed DSC BPP = MIN (output BPP from available Link BW 754 * check, output bpp from small joiner RAM check) 755 */ 756 bits_per_pixel = min(bits_per_pixel, max_bpp_small_joiner_ram); 757 758 if (bigjoiner) { 759 u32 max_bpp_bigjoiner = 760 i915->display.cdclk.max_cdclk_freq * 48 / 761 intel_dp_mode_to_fec_clock(mode_clock); 762 763 bits_per_pixel = min(bits_per_pixel, max_bpp_bigjoiner); 764 } 765 766 bits_per_pixel = intel_dp_dsc_nearest_valid_bpp(i915, bits_per_pixel, pipe_bpp); 767 768 /* 769 * Compressed BPP in U6.4 format so multiply by 16, for Gen 11, 770 * fractional part is 0 771 */ 772 return bits_per_pixel << 4; 773 } 774 775 u8 intel_dp_dsc_get_slice_count(struct intel_dp *intel_dp, 776 int mode_clock, int mode_hdisplay, 777 bool bigjoiner) 778 { 779 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 780 u8 min_slice_count, i; 781 int max_slice_width; 782 783 if (mode_clock <= DP_DSC_PEAK_PIXEL_RATE) 784 min_slice_count = DIV_ROUND_UP(mode_clock, 785 DP_DSC_MAX_ENC_THROUGHPUT_0); 786 else 787 min_slice_count = DIV_ROUND_UP(mode_clock, 788 DP_DSC_MAX_ENC_THROUGHPUT_1); 789 790 /* 791 * Due to some DSC engine BW limitations, we need to enable second 792 * slice and VDSC engine, whenever we approach close enough to max CDCLK 793 */ 794 if (mode_clock >= ((i915->display.cdclk.max_cdclk_freq * 85) / 100)) 795 min_slice_count = max_t(u8, min_slice_count, 2); 796 797 max_slice_width = drm_dp_dsc_sink_max_slice_width(intel_dp->dsc_dpcd); 798 if (max_slice_width < DP_DSC_MIN_SLICE_WIDTH_VALUE) { 799 drm_dbg_kms(&i915->drm, 800 "Unsupported slice width %d by DP DSC Sink device\n", 801 max_slice_width); 802 return 0; 803 } 804 /* Also take into account max slice width */ 805 min_slice_count = max_t(u8, min_slice_count, 806 DIV_ROUND_UP(mode_hdisplay, 807 max_slice_width)); 808 809 /* Find the closest match to the valid slice count values */ 810 for (i = 0; i < ARRAY_SIZE(valid_dsc_slicecount); i++) { 811 u8 test_slice_count = valid_dsc_slicecount[i] << bigjoiner; 812 813 if (test_slice_count > 814 drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd, false)) 815 break; 816 817 /* big joiner needs small joiner to be enabled */ 818 if (bigjoiner && test_slice_count < 4) 819 continue; 820 821 if (min_slice_count <= test_slice_count) 822 return test_slice_count; 823 } 824 825 drm_dbg_kms(&i915->drm, "Unsupported Slice Count %d\n", 826 min_slice_count); 827 return 0; 828 } 829 830 static enum intel_output_format 831 intel_dp_output_format(struct intel_connector *connector, 832 bool ycbcr_420_output) 833 { 834 struct intel_dp *intel_dp = intel_attached_dp(connector); 835 836 if (!connector->base.ycbcr_420_allowed || !ycbcr_420_output) 837 return INTEL_OUTPUT_FORMAT_RGB; 838 839 if (intel_dp->dfp.rgb_to_ycbcr && 840 intel_dp->dfp.ycbcr_444_to_420) 841 return INTEL_OUTPUT_FORMAT_RGB; 842 843 if (intel_dp->dfp.ycbcr_444_to_420) 844 return INTEL_OUTPUT_FORMAT_YCBCR444; 845 else 846 return INTEL_OUTPUT_FORMAT_YCBCR420; 847 } 848 849 int intel_dp_min_bpp(enum intel_output_format output_format) 850 { 851 if (output_format == INTEL_OUTPUT_FORMAT_RGB) 852 return 6 * 3; 853 else 854 return 8 * 3; 855 } 856 857 static int intel_dp_output_bpp(enum intel_output_format output_format, int bpp) 858 { 859 /* 860 * bpp value was assumed to RGB format. And YCbCr 4:2:0 output 861 * format of the number of bytes per pixel will be half the number 862 * of bytes of RGB pixel. 863 */ 864 if (output_format == INTEL_OUTPUT_FORMAT_YCBCR420) 865 bpp /= 2; 866 867 return bpp; 868 } 869 870 static int 871 intel_dp_mode_min_output_bpp(struct intel_connector *connector, 872 const struct drm_display_mode *mode) 873 { 874 const struct drm_display_info *info = &connector->base.display_info; 875 enum intel_output_format output_format = 876 intel_dp_output_format(connector, drm_mode_is_420_only(info, mode)); 877 878 return intel_dp_output_bpp(output_format, intel_dp_min_bpp(output_format)); 879 } 880 881 static bool intel_dp_hdisplay_bad(struct drm_i915_private *dev_priv, 882 int hdisplay) 883 { 884 /* 885 * Older platforms don't like hdisplay==4096 with DP. 886 * 887 * On ILK/SNB/IVB the pipe seems to be somewhat running (scanline 888 * and frame counter increment), but we don't get vblank interrupts, 889 * and the pipe underruns immediately. The link also doesn't seem 890 * to get trained properly. 891 * 892 * On CHV the vblank interrupts don't seem to disappear but 893 * otherwise the symptoms are similar. 894 * 895 * TODO: confirm the behaviour on HSW+ 896 */ 897 return hdisplay == 4096 && !HAS_DDI(dev_priv); 898 } 899 900 static int intel_dp_max_tmds_clock(struct intel_dp *intel_dp) 901 { 902 struct intel_connector *connector = intel_dp->attached_connector; 903 const struct drm_display_info *info = &connector->base.display_info; 904 int max_tmds_clock = intel_dp->dfp.max_tmds_clock; 905 906 /* Only consider the sink's max TMDS clock if we know this is a HDMI DFP */ 907 if (max_tmds_clock && info->max_tmds_clock) 908 max_tmds_clock = min(max_tmds_clock, info->max_tmds_clock); 909 910 return max_tmds_clock; 911 } 912 913 static enum drm_mode_status 914 intel_dp_tmds_clock_valid(struct intel_dp *intel_dp, 915 int clock, int bpc, bool ycbcr420_output, 916 bool respect_downstream_limits) 917 { 918 int tmds_clock, min_tmds_clock, max_tmds_clock; 919 920 if (!respect_downstream_limits) 921 return MODE_OK; 922 923 tmds_clock = intel_hdmi_tmds_clock(clock, bpc, ycbcr420_output); 924 925 min_tmds_clock = intel_dp->dfp.min_tmds_clock; 926 max_tmds_clock = intel_dp_max_tmds_clock(intel_dp); 927 928 if (min_tmds_clock && tmds_clock < min_tmds_clock) 929 return MODE_CLOCK_LOW; 930 931 if (max_tmds_clock && tmds_clock > max_tmds_clock) 932 return MODE_CLOCK_HIGH; 933 934 return MODE_OK; 935 } 936 937 static enum drm_mode_status 938 intel_dp_mode_valid_downstream(struct intel_connector *connector, 939 const struct drm_display_mode *mode, 940 int target_clock) 941 { 942 struct intel_dp *intel_dp = intel_attached_dp(connector); 943 const struct drm_display_info *info = &connector->base.display_info; 944 enum drm_mode_status status; 945 bool ycbcr_420_only; 946 947 /* If PCON supports FRL MODE, check FRL bandwidth constraints */ 948 if (intel_dp->dfp.pcon_max_frl_bw) { 949 int target_bw; 950 int max_frl_bw; 951 int bpp = intel_dp_mode_min_output_bpp(connector, mode); 952 953 target_bw = bpp * target_clock; 954 955 max_frl_bw = intel_dp->dfp.pcon_max_frl_bw; 956 957 /* converting bw from Gbps to Kbps*/ 958 max_frl_bw = max_frl_bw * 1000000; 959 960 if (target_bw > max_frl_bw) 961 return MODE_CLOCK_HIGH; 962 963 return MODE_OK; 964 } 965 966 if (intel_dp->dfp.max_dotclock && 967 target_clock > intel_dp->dfp.max_dotclock) 968 return MODE_CLOCK_HIGH; 969 970 ycbcr_420_only = drm_mode_is_420_only(info, mode); 971 972 /* Assume 8bpc for the DP++/HDMI/DVI TMDS clock check */ 973 status = intel_dp_tmds_clock_valid(intel_dp, target_clock, 974 8, ycbcr_420_only, true); 975 976 if (status != MODE_OK) { 977 if (ycbcr_420_only || 978 !connector->base.ycbcr_420_allowed || 979 !drm_mode_is_420_also(info, mode)) 980 return status; 981 982 status = intel_dp_tmds_clock_valid(intel_dp, target_clock, 983 8, true, true); 984 if (status != MODE_OK) 985 return status; 986 } 987 988 return MODE_OK; 989 } 990 991 bool intel_dp_need_bigjoiner(struct intel_dp *intel_dp, 992 int hdisplay, int clock) 993 { 994 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 995 996 if (!intel_dp_can_bigjoiner(intel_dp)) 997 return false; 998 999 return clock > i915->max_dotclk_freq || hdisplay > 5120; 1000 } 1001 1002 static enum drm_mode_status 1003 intel_dp_mode_valid(struct drm_connector *_connector, 1004 struct drm_display_mode *mode) 1005 { 1006 struct intel_connector *connector = to_intel_connector(_connector); 1007 struct intel_dp *intel_dp = intel_attached_dp(connector); 1008 struct drm_i915_private *dev_priv = to_i915(connector->base.dev); 1009 const struct drm_display_mode *fixed_mode; 1010 int target_clock = mode->clock; 1011 int max_rate, mode_rate, max_lanes, max_link_clock; 1012 int max_dotclk = dev_priv->max_dotclk_freq; 1013 u16 dsc_max_output_bpp = 0; 1014 u8 dsc_slice_count = 0; 1015 enum drm_mode_status status; 1016 bool dsc = false, bigjoiner = false; 1017 1018 if (mode->flags & DRM_MODE_FLAG_DBLCLK) 1019 return MODE_H_ILLEGAL; 1020 1021 fixed_mode = intel_panel_fixed_mode(connector, mode); 1022 if (intel_dp_is_edp(intel_dp) && fixed_mode) { 1023 status = intel_panel_mode_valid(connector, mode); 1024 if (status != MODE_OK) 1025 return status; 1026 1027 target_clock = fixed_mode->clock; 1028 } 1029 1030 if (mode->clock < 10000) 1031 return MODE_CLOCK_LOW; 1032 1033 if (intel_dp_need_bigjoiner(intel_dp, mode->hdisplay, target_clock)) { 1034 bigjoiner = true; 1035 max_dotclk *= 2; 1036 } 1037 if (target_clock > max_dotclk) 1038 return MODE_CLOCK_HIGH; 1039 1040 max_link_clock = intel_dp_max_link_rate(intel_dp); 1041 max_lanes = intel_dp_max_lane_count(intel_dp); 1042 1043 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes); 1044 mode_rate = intel_dp_link_required(target_clock, 1045 intel_dp_mode_min_output_bpp(connector, mode)); 1046 1047 if (intel_dp_hdisplay_bad(dev_priv, mode->hdisplay)) 1048 return MODE_H_ILLEGAL; 1049 1050 /* 1051 * Output bpp is stored in 6.4 format so right shift by 4 to get the 1052 * integer value since we support only integer values of bpp. 1053 */ 1054 if (HAS_DSC(dev_priv) && 1055 drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd)) { 1056 /* 1057 * TBD pass the connector BPC, 1058 * for now U8_MAX so that max BPC on that platform would be picked 1059 */ 1060 int pipe_bpp = intel_dp_dsc_compute_bpp(intel_dp, U8_MAX); 1061 1062 if (intel_dp_is_edp(intel_dp)) { 1063 dsc_max_output_bpp = 1064 drm_edp_dsc_sink_output_bpp(intel_dp->dsc_dpcd) >> 4; 1065 dsc_slice_count = 1066 drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd, 1067 true); 1068 } else if (drm_dp_sink_supports_fec(intel_dp->fec_capable)) { 1069 dsc_max_output_bpp = 1070 intel_dp_dsc_get_output_bpp(dev_priv, 1071 max_link_clock, 1072 max_lanes, 1073 target_clock, 1074 mode->hdisplay, 1075 bigjoiner, 1076 pipe_bpp, 64) >> 4; 1077 dsc_slice_count = 1078 intel_dp_dsc_get_slice_count(intel_dp, 1079 target_clock, 1080 mode->hdisplay, 1081 bigjoiner); 1082 } 1083 1084 dsc = dsc_max_output_bpp && dsc_slice_count; 1085 } 1086 1087 /* 1088 * Big joiner configuration needs DSC for TGL which is not true for 1089 * XE_LPD where uncompressed joiner is supported. 1090 */ 1091 if (DISPLAY_VER(dev_priv) < 13 && bigjoiner && !dsc) 1092 return MODE_CLOCK_HIGH; 1093 1094 if (mode_rate > max_rate && !dsc) 1095 return MODE_CLOCK_HIGH; 1096 1097 status = intel_dp_mode_valid_downstream(connector, mode, target_clock); 1098 if (status != MODE_OK) 1099 return status; 1100 1101 return intel_mode_valid_max_plane_size(dev_priv, mode, bigjoiner); 1102 } 1103 1104 bool intel_dp_source_supports_tps3(struct drm_i915_private *i915) 1105 { 1106 return DISPLAY_VER(i915) >= 9 || IS_BROADWELL(i915) || IS_HASWELL(i915); 1107 } 1108 1109 bool intel_dp_source_supports_tps4(struct drm_i915_private *i915) 1110 { 1111 return DISPLAY_VER(i915) >= 10; 1112 } 1113 1114 static void snprintf_int_array(char *str, size_t len, 1115 const int *array, int nelem) 1116 { 1117 int i; 1118 1119 str[0] = '\0'; 1120 1121 for (i = 0; i < nelem; i++) { 1122 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]); 1123 if (r >= len) 1124 return; 1125 str += r; 1126 len -= r; 1127 } 1128 } 1129 1130 static void intel_dp_print_rates(struct intel_dp *intel_dp) 1131 { 1132 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 1133 char str[128]; /* FIXME: too big for stack? */ 1134 1135 if (!drm_debug_enabled(DRM_UT_KMS)) 1136 return; 1137 1138 snprintf_int_array(str, sizeof(str), 1139 intel_dp->source_rates, intel_dp->num_source_rates); 1140 drm_dbg_kms(&i915->drm, "source rates: %s\n", str); 1141 1142 snprintf_int_array(str, sizeof(str), 1143 intel_dp->sink_rates, intel_dp->num_sink_rates); 1144 drm_dbg_kms(&i915->drm, "sink rates: %s\n", str); 1145 1146 snprintf_int_array(str, sizeof(str), 1147 intel_dp->common_rates, intel_dp->num_common_rates); 1148 drm_dbg_kms(&i915->drm, "common rates: %s\n", str); 1149 } 1150 1151 int 1152 intel_dp_max_link_rate(struct intel_dp *intel_dp) 1153 { 1154 int len; 1155 1156 len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate); 1157 1158 return intel_dp_common_rate(intel_dp, len - 1); 1159 } 1160 1161 int intel_dp_rate_select(struct intel_dp *intel_dp, int rate) 1162 { 1163 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 1164 int i = intel_dp_rate_index(intel_dp->sink_rates, 1165 intel_dp->num_sink_rates, rate); 1166 1167 if (drm_WARN_ON(&i915->drm, i < 0)) 1168 i = 0; 1169 1170 return i; 1171 } 1172 1173 void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock, 1174 u8 *link_bw, u8 *rate_select) 1175 { 1176 /* eDP 1.4 rate select method. */ 1177 if (intel_dp->use_rate_select) { 1178 *link_bw = 0; 1179 *rate_select = 1180 intel_dp_rate_select(intel_dp, port_clock); 1181 } else { 1182 *link_bw = drm_dp_link_rate_to_bw_code(port_clock); 1183 *rate_select = 0; 1184 } 1185 } 1186 1187 static bool intel_dp_source_supports_fec(struct intel_dp *intel_dp, 1188 const struct intel_crtc_state *pipe_config) 1189 { 1190 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp); 1191 1192 /* On TGL, FEC is supported on all Pipes */ 1193 if (DISPLAY_VER(dev_priv) >= 12) 1194 return true; 1195 1196 if (DISPLAY_VER(dev_priv) == 11 && pipe_config->cpu_transcoder != TRANSCODER_A) 1197 return true; 1198 1199 return false; 1200 } 1201 1202 static bool intel_dp_supports_fec(struct intel_dp *intel_dp, 1203 const struct intel_crtc_state *pipe_config) 1204 { 1205 return intel_dp_source_supports_fec(intel_dp, pipe_config) && 1206 drm_dp_sink_supports_fec(intel_dp->fec_capable); 1207 } 1208 1209 static bool intel_dp_supports_dsc(struct intel_dp *intel_dp, 1210 const struct intel_crtc_state *crtc_state) 1211 { 1212 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP) && !crtc_state->fec_enable) 1213 return false; 1214 1215 return intel_dsc_source_support(crtc_state) && 1216 drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd); 1217 } 1218 1219 static bool intel_dp_is_ycbcr420(struct intel_dp *intel_dp, 1220 const struct intel_crtc_state *crtc_state) 1221 { 1222 return crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 || 1223 (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444 && 1224 intel_dp->dfp.ycbcr_444_to_420); 1225 } 1226 1227 static int intel_dp_hdmi_compute_bpc(struct intel_dp *intel_dp, 1228 const struct intel_crtc_state *crtc_state, 1229 int bpc, bool respect_downstream_limits) 1230 { 1231 bool ycbcr420_output = intel_dp_is_ycbcr420(intel_dp, crtc_state); 1232 int clock = crtc_state->hw.adjusted_mode.crtc_clock; 1233 1234 /* 1235 * Current bpc could already be below 8bpc due to 1236 * FDI bandwidth constraints or other limits. 1237 * HDMI minimum is 8bpc however. 1238 */ 1239 bpc = max(bpc, 8); 1240 1241 /* 1242 * We will never exceed downstream TMDS clock limits while 1243 * attempting deep color. If the user insists on forcing an 1244 * out of spec mode they will have to be satisfied with 8bpc. 1245 */ 1246 if (!respect_downstream_limits) 1247 bpc = 8; 1248 1249 for (; bpc >= 8; bpc -= 2) { 1250 if (intel_hdmi_bpc_possible(crtc_state, bpc, 1251 intel_dp->has_hdmi_sink, ycbcr420_output) && 1252 intel_dp_tmds_clock_valid(intel_dp, clock, bpc, ycbcr420_output, 1253 respect_downstream_limits) == MODE_OK) 1254 return bpc; 1255 } 1256 1257 return -EINVAL; 1258 } 1259 1260 static int intel_dp_max_bpp(struct intel_dp *intel_dp, 1261 const struct intel_crtc_state *crtc_state, 1262 bool respect_downstream_limits) 1263 { 1264 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp); 1265 struct intel_connector *intel_connector = intel_dp->attached_connector; 1266 int bpp, bpc; 1267 1268 bpc = crtc_state->pipe_bpp / 3; 1269 1270 if (intel_dp->dfp.max_bpc) 1271 bpc = min_t(int, bpc, intel_dp->dfp.max_bpc); 1272 1273 if (intel_dp->dfp.min_tmds_clock) { 1274 int max_hdmi_bpc; 1275 1276 max_hdmi_bpc = intel_dp_hdmi_compute_bpc(intel_dp, crtc_state, bpc, 1277 respect_downstream_limits); 1278 if (max_hdmi_bpc < 0) 1279 return 0; 1280 1281 bpc = min(bpc, max_hdmi_bpc); 1282 } 1283 1284 bpp = bpc * 3; 1285 if (intel_dp_is_edp(intel_dp)) { 1286 /* Get bpp from vbt only for panels that dont have bpp in edid */ 1287 if (intel_connector->base.display_info.bpc == 0 && 1288 intel_connector->panel.vbt.edp.bpp && 1289 intel_connector->panel.vbt.edp.bpp < bpp) { 1290 drm_dbg_kms(&dev_priv->drm, 1291 "clamping bpp for eDP panel to BIOS-provided %i\n", 1292 intel_connector->panel.vbt.edp.bpp); 1293 bpp = intel_connector->panel.vbt.edp.bpp; 1294 } 1295 } 1296 1297 return bpp; 1298 } 1299 1300 /* Adjust link config limits based on compliance test requests. */ 1301 void 1302 intel_dp_adjust_compliance_config(struct intel_dp *intel_dp, 1303 struct intel_crtc_state *pipe_config, 1304 struct link_config_limits *limits) 1305 { 1306 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 1307 1308 /* For DP Compliance we override the computed bpp for the pipe */ 1309 if (intel_dp->compliance.test_data.bpc != 0) { 1310 int bpp = 3 * intel_dp->compliance.test_data.bpc; 1311 1312 limits->min_bpp = limits->max_bpp = bpp; 1313 pipe_config->dither_force_disable = bpp == 6 * 3; 1314 1315 drm_dbg_kms(&i915->drm, "Setting pipe_bpp to %d\n", bpp); 1316 } 1317 1318 /* Use values requested by Compliance Test Request */ 1319 if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) { 1320 int index; 1321 1322 /* Validate the compliance test data since max values 1323 * might have changed due to link train fallback. 1324 */ 1325 if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate, 1326 intel_dp->compliance.test_lane_count)) { 1327 index = intel_dp_rate_index(intel_dp->common_rates, 1328 intel_dp->num_common_rates, 1329 intel_dp->compliance.test_link_rate); 1330 if (index >= 0) 1331 limits->min_rate = limits->max_rate = 1332 intel_dp->compliance.test_link_rate; 1333 limits->min_lane_count = limits->max_lane_count = 1334 intel_dp->compliance.test_lane_count; 1335 } 1336 } 1337 } 1338 1339 static bool has_seamless_m_n(struct intel_connector *connector) 1340 { 1341 struct drm_i915_private *i915 = to_i915(connector->base.dev); 1342 1343 /* 1344 * Seamless M/N reprogramming only implemented 1345 * for BDW+ double buffered M/N registers so far. 1346 */ 1347 return HAS_DOUBLE_BUFFERED_M_N(i915) && 1348 intel_panel_drrs_type(connector) == DRRS_TYPE_SEAMLESS; 1349 } 1350 1351 static int intel_dp_mode_clock(const struct intel_crtc_state *crtc_state, 1352 const struct drm_connector_state *conn_state) 1353 { 1354 struct intel_connector *connector = to_intel_connector(conn_state->connector); 1355 const struct drm_display_mode *adjusted_mode = &crtc_state->hw.adjusted_mode; 1356 1357 /* FIXME a bit of a mess wrt clock vs. crtc_clock */ 1358 if (has_seamless_m_n(connector)) 1359 return intel_panel_highest_mode(connector, adjusted_mode)->clock; 1360 else 1361 return adjusted_mode->crtc_clock; 1362 } 1363 1364 /* Optimize link config in order: max bpp, min clock, min lanes */ 1365 static int 1366 intel_dp_compute_link_config_wide(struct intel_dp *intel_dp, 1367 struct intel_crtc_state *pipe_config, 1368 const struct drm_connector_state *conn_state, 1369 const struct link_config_limits *limits) 1370 { 1371 int bpp, i, lane_count, clock = intel_dp_mode_clock(pipe_config, conn_state); 1372 int mode_rate, link_rate, link_avail; 1373 1374 for (bpp = limits->max_bpp; bpp >= limits->min_bpp; bpp -= 2 * 3) { 1375 int output_bpp = intel_dp_output_bpp(pipe_config->output_format, bpp); 1376 1377 mode_rate = intel_dp_link_required(clock, output_bpp); 1378 1379 for (i = 0; i < intel_dp->num_common_rates; i++) { 1380 link_rate = intel_dp_common_rate(intel_dp, i); 1381 if (link_rate < limits->min_rate || 1382 link_rate > limits->max_rate) 1383 continue; 1384 1385 for (lane_count = limits->min_lane_count; 1386 lane_count <= limits->max_lane_count; 1387 lane_count <<= 1) { 1388 link_avail = intel_dp_max_data_rate(link_rate, 1389 lane_count); 1390 1391 if (mode_rate <= link_avail) { 1392 pipe_config->lane_count = lane_count; 1393 pipe_config->pipe_bpp = bpp; 1394 pipe_config->port_clock = link_rate; 1395 1396 return 0; 1397 } 1398 } 1399 } 1400 } 1401 1402 return -EINVAL; 1403 } 1404 1405 int intel_dp_dsc_compute_bpp(struct intel_dp *intel_dp, u8 max_req_bpc) 1406 { 1407 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 1408 int i, num_bpc; 1409 u8 dsc_bpc[3] = {0}; 1410 u8 dsc_max_bpc; 1411 1412 /* Max DSC Input BPC for ICL is 10 and for TGL+ is 12 */ 1413 if (DISPLAY_VER(i915) >= 12) 1414 dsc_max_bpc = min_t(u8, 12, max_req_bpc); 1415 else 1416 dsc_max_bpc = min_t(u8, 10, max_req_bpc); 1417 1418 num_bpc = drm_dp_dsc_sink_supported_input_bpcs(intel_dp->dsc_dpcd, 1419 dsc_bpc); 1420 for (i = 0; i < num_bpc; i++) { 1421 if (dsc_max_bpc >= dsc_bpc[i]) 1422 return dsc_bpc[i] * 3; 1423 } 1424 1425 return 0; 1426 } 1427 1428 static int intel_dp_source_dsc_version_minor(struct intel_dp *intel_dp) 1429 { 1430 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 1431 1432 return DISPLAY_VER(i915) >= 14 ? 2 : 1; 1433 } 1434 1435 static int intel_dp_sink_dsc_version_minor(struct intel_dp *intel_dp) 1436 { 1437 return (intel_dp->dsc_dpcd[DP_DSC_REV - DP_DSC_SUPPORT] & DP_DSC_MINOR_MASK) >> 1438 DP_DSC_MINOR_SHIFT; 1439 } 1440 1441 static int intel_dp_get_slice_height(int vactive) 1442 { 1443 int slice_height; 1444 1445 /* 1446 * VDSC 1.2a spec in Section 3.8 Options for Slices implies that 108 1447 * lines is an optimal slice height, but any size can be used as long as 1448 * vertical active integer multiple and maximum vertical slice count 1449 * requirements are met. 1450 */ 1451 for (slice_height = 108; slice_height <= vactive; slice_height += 2) 1452 if (vactive % slice_height == 0) 1453 return slice_height; 1454 1455 /* 1456 * Highly unlikely we reach here as most of the resolutions will end up 1457 * finding appropriate slice_height in above loop but returning 1458 * slice_height as 2 here as it should work with all resolutions. 1459 */ 1460 return 2; 1461 } 1462 1463 static int intel_dp_dsc_compute_params(struct intel_encoder *encoder, 1464 struct intel_crtc_state *crtc_state) 1465 { 1466 struct drm_i915_private *i915 = to_i915(encoder->base.dev); 1467 struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 1468 struct drm_dsc_config *vdsc_cfg = &crtc_state->dsc.config; 1469 u8 line_buf_depth; 1470 int ret; 1471 1472 /* 1473 * RC_MODEL_SIZE is currently a constant across all configurations. 1474 * 1475 * FIXME: Look into using sink defined DPCD DP_DSC_RC_BUF_BLK_SIZE and 1476 * DP_DSC_RC_BUF_SIZE for this. 1477 */ 1478 vdsc_cfg->rc_model_size = DSC_RC_MODEL_SIZE_CONST; 1479 vdsc_cfg->pic_height = crtc_state->hw.adjusted_mode.crtc_vdisplay; 1480 1481 vdsc_cfg->slice_height = intel_dp_get_slice_height(vdsc_cfg->pic_height); 1482 1483 ret = intel_dsc_compute_params(crtc_state); 1484 if (ret) 1485 return ret; 1486 1487 vdsc_cfg->dsc_version_major = 1488 (intel_dp->dsc_dpcd[DP_DSC_REV - DP_DSC_SUPPORT] & 1489 DP_DSC_MAJOR_MASK) >> DP_DSC_MAJOR_SHIFT; 1490 vdsc_cfg->dsc_version_minor = 1491 min(intel_dp_source_dsc_version_minor(intel_dp), 1492 intel_dp_sink_dsc_version_minor(intel_dp)); 1493 1494 vdsc_cfg->convert_rgb = intel_dp->dsc_dpcd[DP_DSC_DEC_COLOR_FORMAT_CAP - DP_DSC_SUPPORT] & 1495 DP_DSC_RGB; 1496 1497 line_buf_depth = drm_dp_dsc_sink_line_buf_depth(intel_dp->dsc_dpcd); 1498 if (!line_buf_depth) { 1499 drm_dbg_kms(&i915->drm, 1500 "DSC Sink Line Buffer Depth invalid\n"); 1501 return -EINVAL; 1502 } 1503 1504 if (vdsc_cfg->dsc_version_minor == 2) 1505 vdsc_cfg->line_buf_depth = (line_buf_depth == DSC_1_2_MAX_LINEBUF_DEPTH_BITS) ? 1506 DSC_1_2_MAX_LINEBUF_DEPTH_VAL : line_buf_depth; 1507 else 1508 vdsc_cfg->line_buf_depth = (line_buf_depth > DSC_1_1_MAX_LINEBUF_DEPTH_BITS) ? 1509 DSC_1_1_MAX_LINEBUF_DEPTH_BITS : line_buf_depth; 1510 1511 vdsc_cfg->block_pred_enable = 1512 intel_dp->dsc_dpcd[DP_DSC_BLK_PREDICTION_SUPPORT - DP_DSC_SUPPORT] & 1513 DP_DSC_BLK_PREDICTION_IS_SUPPORTED; 1514 1515 return drm_dsc_compute_rc_parameters(vdsc_cfg); 1516 } 1517 1518 int intel_dp_dsc_compute_config(struct intel_dp *intel_dp, 1519 struct intel_crtc_state *pipe_config, 1520 struct drm_connector_state *conn_state, 1521 struct link_config_limits *limits, 1522 int timeslots, 1523 bool compute_pipe_bpp) 1524 { 1525 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 1526 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev); 1527 const struct drm_display_mode *adjusted_mode = 1528 &pipe_config->hw.adjusted_mode; 1529 int pipe_bpp; 1530 int ret; 1531 1532 pipe_config->fec_enable = !intel_dp_is_edp(intel_dp) && 1533 intel_dp_supports_fec(intel_dp, pipe_config); 1534 1535 if (!intel_dp_supports_dsc(intel_dp, pipe_config)) 1536 return -EINVAL; 1537 1538 if (compute_pipe_bpp) 1539 pipe_bpp = intel_dp_dsc_compute_bpp(intel_dp, conn_state->max_requested_bpc); 1540 else 1541 pipe_bpp = pipe_config->pipe_bpp; 1542 1543 if (intel_dp->force_dsc_bpc) { 1544 pipe_bpp = intel_dp->force_dsc_bpc * 3; 1545 drm_dbg_kms(&dev_priv->drm, "Input DSC BPP forced to %d", pipe_bpp); 1546 } 1547 1548 /* Min Input BPC for ICL+ is 8 */ 1549 if (pipe_bpp < 8 * 3) { 1550 drm_dbg_kms(&dev_priv->drm, 1551 "No DSC support for less than 8bpc\n"); 1552 return -EINVAL; 1553 } 1554 1555 /* 1556 * For now enable DSC for max bpp, max link rate, max lane count. 1557 * Optimize this later for the minimum possible link rate/lane count 1558 * with DSC enabled for the requested mode. 1559 */ 1560 pipe_config->pipe_bpp = pipe_bpp; 1561 pipe_config->port_clock = limits->max_rate; 1562 pipe_config->lane_count = limits->max_lane_count; 1563 1564 if (intel_dp_is_edp(intel_dp)) { 1565 pipe_config->dsc.compressed_bpp = 1566 min_t(u16, drm_edp_dsc_sink_output_bpp(intel_dp->dsc_dpcd) >> 4, 1567 pipe_config->pipe_bpp); 1568 pipe_config->dsc.slice_count = 1569 drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd, 1570 true); 1571 } else { 1572 u16 dsc_max_output_bpp = 0; 1573 u8 dsc_dp_slice_count; 1574 1575 if (compute_pipe_bpp) { 1576 dsc_max_output_bpp = 1577 intel_dp_dsc_get_output_bpp(dev_priv, 1578 pipe_config->port_clock, 1579 pipe_config->lane_count, 1580 adjusted_mode->crtc_clock, 1581 adjusted_mode->crtc_hdisplay, 1582 pipe_config->bigjoiner_pipes, 1583 pipe_bpp, 1584 timeslots); 1585 if (!dsc_max_output_bpp) { 1586 drm_dbg_kms(&dev_priv->drm, 1587 "Compressed BPP not supported\n"); 1588 return -EINVAL; 1589 } 1590 } 1591 dsc_dp_slice_count = 1592 intel_dp_dsc_get_slice_count(intel_dp, 1593 adjusted_mode->crtc_clock, 1594 adjusted_mode->crtc_hdisplay, 1595 pipe_config->bigjoiner_pipes); 1596 if (!dsc_dp_slice_count) { 1597 drm_dbg_kms(&dev_priv->drm, 1598 "Compressed Slice Count not supported\n"); 1599 return -EINVAL; 1600 } 1601 1602 /* 1603 * compute pipe bpp is set to false for DP MST DSC case 1604 * and compressed_bpp is calculated same time once 1605 * vpci timeslots are allocated, because overall bpp 1606 * calculation procedure is bit different for MST case. 1607 */ 1608 if (compute_pipe_bpp) { 1609 pipe_config->dsc.compressed_bpp = min_t(u16, 1610 dsc_max_output_bpp >> 4, 1611 pipe_config->pipe_bpp); 1612 } 1613 pipe_config->dsc.slice_count = dsc_dp_slice_count; 1614 drm_dbg_kms(&dev_priv->drm, "DSC: compressed bpp %d slice count %d\n", 1615 pipe_config->dsc.compressed_bpp, 1616 pipe_config->dsc.slice_count); 1617 } 1618 /* 1619 * VDSC engine operates at 1 Pixel per clock, so if peak pixel rate 1620 * is greater than the maximum Cdclock and if slice count is even 1621 * then we need to use 2 VDSC instances. 1622 */ 1623 if (pipe_config->bigjoiner_pipes || pipe_config->dsc.slice_count > 1) 1624 pipe_config->dsc.dsc_split = true; 1625 1626 ret = intel_dp_dsc_compute_params(&dig_port->base, pipe_config); 1627 if (ret < 0) { 1628 drm_dbg_kms(&dev_priv->drm, 1629 "Cannot compute valid DSC parameters for Input Bpp = %d " 1630 "Compressed BPP = %d\n", 1631 pipe_config->pipe_bpp, 1632 pipe_config->dsc.compressed_bpp); 1633 return ret; 1634 } 1635 1636 pipe_config->dsc.compression_enable = true; 1637 drm_dbg_kms(&dev_priv->drm, "DP DSC computed with Input Bpp = %d " 1638 "Compressed Bpp = %d Slice Count = %d\n", 1639 pipe_config->pipe_bpp, 1640 pipe_config->dsc.compressed_bpp, 1641 pipe_config->dsc.slice_count); 1642 1643 return 0; 1644 } 1645 1646 static int 1647 intel_dp_compute_link_config(struct intel_encoder *encoder, 1648 struct intel_crtc_state *pipe_config, 1649 struct drm_connector_state *conn_state, 1650 bool respect_downstream_limits) 1651 { 1652 struct drm_i915_private *i915 = to_i915(encoder->base.dev); 1653 struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc); 1654 const struct drm_display_mode *adjusted_mode = 1655 &pipe_config->hw.adjusted_mode; 1656 struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 1657 struct link_config_limits limits; 1658 bool joiner_needs_dsc = false; 1659 int ret; 1660 1661 limits.min_rate = intel_dp_common_rate(intel_dp, 0); 1662 limits.max_rate = intel_dp_max_link_rate(intel_dp); 1663 1664 limits.min_lane_count = 1; 1665 limits.max_lane_count = intel_dp_max_lane_count(intel_dp); 1666 1667 limits.min_bpp = intel_dp_min_bpp(pipe_config->output_format); 1668 limits.max_bpp = intel_dp_max_bpp(intel_dp, pipe_config, respect_downstream_limits); 1669 1670 if (intel_dp->use_max_params) { 1671 /* 1672 * Use the maximum clock and number of lanes the eDP panel 1673 * advertizes being capable of in case the initial fast 1674 * optimal params failed us. The panels are generally 1675 * designed to support only a single clock and lane 1676 * configuration, and typically on older panels these 1677 * values correspond to the native resolution of the panel. 1678 */ 1679 limits.min_lane_count = limits.max_lane_count; 1680 limits.min_rate = limits.max_rate; 1681 } 1682 1683 intel_dp_adjust_compliance_config(intel_dp, pipe_config, &limits); 1684 1685 drm_dbg_kms(&i915->drm, "DP link computation with max lane count %i " 1686 "max rate %d max bpp %d pixel clock %iKHz\n", 1687 limits.max_lane_count, limits.max_rate, 1688 limits.max_bpp, adjusted_mode->crtc_clock); 1689 1690 if (intel_dp_need_bigjoiner(intel_dp, adjusted_mode->crtc_hdisplay, 1691 adjusted_mode->crtc_clock)) 1692 pipe_config->bigjoiner_pipes = GENMASK(crtc->pipe + 1, crtc->pipe); 1693 1694 /* 1695 * Pipe joiner needs compression up to display 12 due to bandwidth 1696 * limitation. DG2 onwards pipe joiner can be enabled without 1697 * compression. 1698 */ 1699 joiner_needs_dsc = DISPLAY_VER(i915) < 13 && pipe_config->bigjoiner_pipes; 1700 1701 /* 1702 * Optimize for slow and wide for everything, because there are some 1703 * eDP 1.3 and 1.4 panels don't work well with fast and narrow. 1704 */ 1705 ret = intel_dp_compute_link_config_wide(intel_dp, pipe_config, conn_state, &limits); 1706 1707 if (ret || joiner_needs_dsc || intel_dp->force_dsc_en) { 1708 drm_dbg_kms(&i915->drm, "Try DSC (fallback=%s, joiner=%s, force=%s)\n", 1709 str_yes_no(ret), str_yes_no(joiner_needs_dsc), 1710 str_yes_no(intel_dp->force_dsc_en)); 1711 ret = intel_dp_dsc_compute_config(intel_dp, pipe_config, 1712 conn_state, &limits, 64, true); 1713 if (ret < 0) 1714 return ret; 1715 } 1716 1717 if (pipe_config->dsc.compression_enable) { 1718 drm_dbg_kms(&i915->drm, 1719 "DP lane count %d clock %d Input bpp %d Compressed bpp %d\n", 1720 pipe_config->lane_count, pipe_config->port_clock, 1721 pipe_config->pipe_bpp, 1722 pipe_config->dsc.compressed_bpp); 1723 1724 drm_dbg_kms(&i915->drm, 1725 "DP link rate required %i available %i\n", 1726 intel_dp_link_required(adjusted_mode->crtc_clock, 1727 pipe_config->dsc.compressed_bpp), 1728 intel_dp_max_data_rate(pipe_config->port_clock, 1729 pipe_config->lane_count)); 1730 } else { 1731 drm_dbg_kms(&i915->drm, "DP lane count %d clock %d bpp %d\n", 1732 pipe_config->lane_count, pipe_config->port_clock, 1733 pipe_config->pipe_bpp); 1734 1735 drm_dbg_kms(&i915->drm, 1736 "DP link rate required %i available %i\n", 1737 intel_dp_link_required(adjusted_mode->crtc_clock, 1738 pipe_config->pipe_bpp), 1739 intel_dp_max_data_rate(pipe_config->port_clock, 1740 pipe_config->lane_count)); 1741 } 1742 return 0; 1743 } 1744 1745 bool intel_dp_limited_color_range(const struct intel_crtc_state *crtc_state, 1746 const struct drm_connector_state *conn_state) 1747 { 1748 const struct intel_digital_connector_state *intel_conn_state = 1749 to_intel_digital_connector_state(conn_state); 1750 const struct drm_display_mode *adjusted_mode = 1751 &crtc_state->hw.adjusted_mode; 1752 1753 /* 1754 * Our YCbCr output is always limited range. 1755 * crtc_state->limited_color_range only applies to RGB, 1756 * and it must never be set for YCbCr or we risk setting 1757 * some conflicting bits in TRANSCONF which will mess up 1758 * the colors on the monitor. 1759 */ 1760 if (crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB) 1761 return false; 1762 1763 if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) { 1764 /* 1765 * See: 1766 * CEA-861-E - 5.1 Default Encoding Parameters 1767 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry 1768 */ 1769 return crtc_state->pipe_bpp != 18 && 1770 drm_default_rgb_quant_range(adjusted_mode) == 1771 HDMI_QUANTIZATION_RANGE_LIMITED; 1772 } else { 1773 return intel_conn_state->broadcast_rgb == 1774 INTEL_BROADCAST_RGB_LIMITED; 1775 } 1776 } 1777 1778 static bool intel_dp_port_has_audio(struct drm_i915_private *dev_priv, 1779 enum port port) 1780 { 1781 if (IS_G4X(dev_priv)) 1782 return false; 1783 if (DISPLAY_VER(dev_priv) < 12 && port == PORT_A) 1784 return false; 1785 1786 return true; 1787 } 1788 1789 static void intel_dp_compute_vsc_colorimetry(const struct intel_crtc_state *crtc_state, 1790 const struct drm_connector_state *conn_state, 1791 struct drm_dp_vsc_sdp *vsc) 1792 { 1793 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc); 1794 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 1795 1796 /* 1797 * Prepare VSC Header for SU as per DP 1.4 spec, Table 2-118 1798 * VSC SDP supporting 3D stereo, PSR2, and Pixel Encoding/ 1799 * Colorimetry Format indication. 1800 */ 1801 vsc->revision = 0x5; 1802 vsc->length = 0x13; 1803 1804 /* DP 1.4a spec, Table 2-120 */ 1805 switch (crtc_state->output_format) { 1806 case INTEL_OUTPUT_FORMAT_YCBCR444: 1807 vsc->pixelformat = DP_PIXELFORMAT_YUV444; 1808 break; 1809 case INTEL_OUTPUT_FORMAT_YCBCR420: 1810 vsc->pixelformat = DP_PIXELFORMAT_YUV420; 1811 break; 1812 case INTEL_OUTPUT_FORMAT_RGB: 1813 default: 1814 vsc->pixelformat = DP_PIXELFORMAT_RGB; 1815 } 1816 1817 switch (conn_state->colorspace) { 1818 case DRM_MODE_COLORIMETRY_BT709_YCC: 1819 vsc->colorimetry = DP_COLORIMETRY_BT709_YCC; 1820 break; 1821 case DRM_MODE_COLORIMETRY_XVYCC_601: 1822 vsc->colorimetry = DP_COLORIMETRY_XVYCC_601; 1823 break; 1824 case DRM_MODE_COLORIMETRY_XVYCC_709: 1825 vsc->colorimetry = DP_COLORIMETRY_XVYCC_709; 1826 break; 1827 case DRM_MODE_COLORIMETRY_SYCC_601: 1828 vsc->colorimetry = DP_COLORIMETRY_SYCC_601; 1829 break; 1830 case DRM_MODE_COLORIMETRY_OPYCC_601: 1831 vsc->colorimetry = DP_COLORIMETRY_OPYCC_601; 1832 break; 1833 case DRM_MODE_COLORIMETRY_BT2020_CYCC: 1834 vsc->colorimetry = DP_COLORIMETRY_BT2020_CYCC; 1835 break; 1836 case DRM_MODE_COLORIMETRY_BT2020_RGB: 1837 vsc->colorimetry = DP_COLORIMETRY_BT2020_RGB; 1838 break; 1839 case DRM_MODE_COLORIMETRY_BT2020_YCC: 1840 vsc->colorimetry = DP_COLORIMETRY_BT2020_YCC; 1841 break; 1842 case DRM_MODE_COLORIMETRY_DCI_P3_RGB_D65: 1843 case DRM_MODE_COLORIMETRY_DCI_P3_RGB_THEATER: 1844 vsc->colorimetry = DP_COLORIMETRY_DCI_P3_RGB; 1845 break; 1846 default: 1847 /* 1848 * RGB->YCBCR color conversion uses the BT.709 1849 * color space. 1850 */ 1851 if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420) 1852 vsc->colorimetry = DP_COLORIMETRY_BT709_YCC; 1853 else 1854 vsc->colorimetry = DP_COLORIMETRY_DEFAULT; 1855 break; 1856 } 1857 1858 vsc->bpc = crtc_state->pipe_bpp / 3; 1859 1860 /* only RGB pixelformat supports 6 bpc */ 1861 drm_WARN_ON(&dev_priv->drm, 1862 vsc->bpc == 6 && vsc->pixelformat != DP_PIXELFORMAT_RGB); 1863 1864 /* all YCbCr are always limited range */ 1865 vsc->dynamic_range = DP_DYNAMIC_RANGE_CTA; 1866 vsc->content_type = DP_CONTENT_TYPE_NOT_DEFINED; 1867 } 1868 1869 static void intel_dp_compute_vsc_sdp(struct intel_dp *intel_dp, 1870 struct intel_crtc_state *crtc_state, 1871 const struct drm_connector_state *conn_state) 1872 { 1873 struct drm_dp_vsc_sdp *vsc = &crtc_state->infoframes.vsc; 1874 1875 /* When a crtc state has PSR, VSC SDP will be handled by PSR routine */ 1876 if (crtc_state->has_psr) 1877 return; 1878 1879 if (!intel_dp_needs_vsc_sdp(crtc_state, conn_state)) 1880 return; 1881 1882 crtc_state->infoframes.enable |= intel_hdmi_infoframe_enable(DP_SDP_VSC); 1883 vsc->sdp_type = DP_SDP_VSC; 1884 intel_dp_compute_vsc_colorimetry(crtc_state, conn_state, 1885 &crtc_state->infoframes.vsc); 1886 } 1887 1888 void intel_dp_compute_psr_vsc_sdp(struct intel_dp *intel_dp, 1889 const struct intel_crtc_state *crtc_state, 1890 const struct drm_connector_state *conn_state, 1891 struct drm_dp_vsc_sdp *vsc) 1892 { 1893 vsc->sdp_type = DP_SDP_VSC; 1894 1895 if (crtc_state->has_psr2) { 1896 if (intel_dp->psr.colorimetry_support && 1897 intel_dp_needs_vsc_sdp(crtc_state, conn_state)) { 1898 /* [PSR2, +Colorimetry] */ 1899 intel_dp_compute_vsc_colorimetry(crtc_state, conn_state, 1900 vsc); 1901 } else { 1902 /* 1903 * [PSR2, -Colorimetry] 1904 * Prepare VSC Header for SU as per eDP 1.4 spec, Table 6-11 1905 * 3D stereo + PSR/PSR2 + Y-coordinate. 1906 */ 1907 vsc->revision = 0x4; 1908 vsc->length = 0xe; 1909 } 1910 } else { 1911 /* 1912 * [PSR1] 1913 * Prepare VSC Header for SU as per DP 1.4 spec, Table 2-118 1914 * VSC SDP supporting 3D stereo + PSR (applies to eDP v1.3 or 1915 * higher). 1916 */ 1917 vsc->revision = 0x2; 1918 vsc->length = 0x8; 1919 } 1920 } 1921 1922 static void 1923 intel_dp_compute_hdr_metadata_infoframe_sdp(struct intel_dp *intel_dp, 1924 struct intel_crtc_state *crtc_state, 1925 const struct drm_connector_state *conn_state) 1926 { 1927 int ret; 1928 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp); 1929 struct hdmi_drm_infoframe *drm_infoframe = &crtc_state->infoframes.drm.drm; 1930 1931 if (!conn_state->hdr_output_metadata) 1932 return; 1933 1934 ret = drm_hdmi_infoframe_set_hdr_metadata(drm_infoframe, conn_state); 1935 1936 if (ret) { 1937 drm_dbg_kms(&dev_priv->drm, "couldn't set HDR metadata in infoframe\n"); 1938 return; 1939 } 1940 1941 crtc_state->infoframes.enable |= 1942 intel_hdmi_infoframe_enable(HDMI_PACKET_TYPE_GAMUT_METADATA); 1943 } 1944 1945 static bool cpu_transcoder_has_drrs(struct drm_i915_private *i915, 1946 enum transcoder cpu_transcoder) 1947 { 1948 if (HAS_DOUBLE_BUFFERED_M_N(i915)) 1949 return true; 1950 1951 return intel_cpu_transcoder_has_m2_n2(i915, cpu_transcoder); 1952 } 1953 1954 static bool can_enable_drrs(struct intel_connector *connector, 1955 const struct intel_crtc_state *pipe_config, 1956 const struct drm_display_mode *downclock_mode) 1957 { 1958 struct drm_i915_private *i915 = to_i915(connector->base.dev); 1959 1960 if (pipe_config->vrr.enable) 1961 return false; 1962 1963 /* 1964 * DRRS and PSR can't be enable together, so giving preference to PSR 1965 * as it allows more power-savings by complete shutting down display, 1966 * so to guarantee this, intel_drrs_compute_config() must be called 1967 * after intel_psr_compute_config(). 1968 */ 1969 if (pipe_config->has_psr) 1970 return false; 1971 1972 /* FIXME missing FDI M2/N2 etc. */ 1973 if (pipe_config->has_pch_encoder) 1974 return false; 1975 1976 if (!cpu_transcoder_has_drrs(i915, pipe_config->cpu_transcoder)) 1977 return false; 1978 1979 return downclock_mode && 1980 intel_panel_drrs_type(connector) == DRRS_TYPE_SEAMLESS; 1981 } 1982 1983 static void 1984 intel_dp_drrs_compute_config(struct intel_connector *connector, 1985 struct intel_crtc_state *pipe_config, 1986 int output_bpp) 1987 { 1988 struct drm_i915_private *i915 = to_i915(connector->base.dev); 1989 const struct drm_display_mode *downclock_mode = 1990 intel_panel_downclock_mode(connector, &pipe_config->hw.adjusted_mode); 1991 int pixel_clock; 1992 1993 if (has_seamless_m_n(connector)) 1994 pipe_config->seamless_m_n = true; 1995 1996 if (!can_enable_drrs(connector, pipe_config, downclock_mode)) { 1997 if (intel_cpu_transcoder_has_m2_n2(i915, pipe_config->cpu_transcoder)) 1998 intel_zero_m_n(&pipe_config->dp_m2_n2); 1999 return; 2000 } 2001 2002 if (IS_IRONLAKE(i915) || IS_SANDYBRIDGE(i915) || IS_IVYBRIDGE(i915)) 2003 pipe_config->msa_timing_delay = connector->panel.vbt.edp.drrs_msa_timing_delay; 2004 2005 pipe_config->has_drrs = true; 2006 2007 pixel_clock = downclock_mode->clock; 2008 if (pipe_config->splitter.enable) 2009 pixel_clock /= pipe_config->splitter.link_count; 2010 2011 intel_link_compute_m_n(output_bpp, pipe_config->lane_count, pixel_clock, 2012 pipe_config->port_clock, &pipe_config->dp_m2_n2, 2013 pipe_config->fec_enable); 2014 2015 /* FIXME: abstract this better */ 2016 if (pipe_config->splitter.enable) 2017 pipe_config->dp_m2_n2.data_m *= pipe_config->splitter.link_count; 2018 } 2019 2020 static bool intel_dp_has_audio(struct intel_encoder *encoder, 2021 const struct drm_connector_state *conn_state) 2022 { 2023 struct drm_i915_private *i915 = to_i915(encoder->base.dev); 2024 struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 2025 const struct intel_digital_connector_state *intel_conn_state = 2026 to_intel_digital_connector_state(conn_state); 2027 2028 if (!intel_dp_port_has_audio(i915, encoder->port)) 2029 return false; 2030 2031 if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO) 2032 return intel_dp->has_audio; 2033 else 2034 return intel_conn_state->force_audio == HDMI_AUDIO_ON; 2035 } 2036 2037 static int 2038 intel_dp_compute_output_format(struct intel_encoder *encoder, 2039 struct intel_crtc_state *crtc_state, 2040 struct drm_connector_state *conn_state, 2041 bool respect_downstream_limits) 2042 { 2043 struct drm_i915_private *i915 = to_i915(encoder->base.dev); 2044 struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 2045 struct intel_connector *connector = intel_dp->attached_connector; 2046 const struct drm_display_info *info = &connector->base.display_info; 2047 const struct drm_display_mode *adjusted_mode = &crtc_state->hw.adjusted_mode; 2048 bool ycbcr_420_only; 2049 int ret; 2050 2051 ycbcr_420_only = drm_mode_is_420_only(info, adjusted_mode); 2052 2053 crtc_state->output_format = intel_dp_output_format(connector, ycbcr_420_only); 2054 2055 if (ycbcr_420_only && !intel_dp_is_ycbcr420(intel_dp, crtc_state)) { 2056 drm_dbg_kms(&i915->drm, 2057 "YCbCr 4:2:0 mode but YCbCr 4:2:0 output not possible. Falling back to RGB.\n"); 2058 crtc_state->output_format = INTEL_OUTPUT_FORMAT_RGB; 2059 } 2060 2061 ret = intel_dp_compute_link_config(encoder, crtc_state, conn_state, 2062 respect_downstream_limits); 2063 if (ret) { 2064 if (intel_dp_is_ycbcr420(intel_dp, crtc_state) || 2065 !connector->base.ycbcr_420_allowed || 2066 !drm_mode_is_420_also(info, adjusted_mode)) 2067 return ret; 2068 2069 crtc_state->output_format = intel_dp_output_format(connector, true); 2070 ret = intel_dp_compute_link_config(encoder, crtc_state, conn_state, 2071 respect_downstream_limits); 2072 } 2073 2074 return ret; 2075 } 2076 2077 static void 2078 intel_dp_audio_compute_config(struct intel_encoder *encoder, 2079 struct intel_crtc_state *pipe_config, 2080 struct drm_connector_state *conn_state) 2081 { 2082 struct drm_i915_private *i915 = to_i915(encoder->base.dev); 2083 struct drm_connector *connector = conn_state->connector; 2084 2085 pipe_config->sdp_split_enable = 2086 intel_dp_has_audio(encoder, conn_state) && 2087 intel_dp_is_uhbr(pipe_config); 2088 2089 drm_dbg_kms(&i915->drm, "[CONNECTOR:%d:%s] SDP split enable: %s\n", 2090 connector->base.id, connector->name, 2091 str_yes_no(pipe_config->sdp_split_enable)); 2092 } 2093 2094 int 2095 intel_dp_compute_config(struct intel_encoder *encoder, 2096 struct intel_crtc_state *pipe_config, 2097 struct drm_connector_state *conn_state) 2098 { 2099 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 2100 struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode; 2101 struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 2102 const struct drm_display_mode *fixed_mode; 2103 struct intel_connector *connector = intel_dp->attached_connector; 2104 int ret = 0, output_bpp; 2105 2106 if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && encoder->port != PORT_A) 2107 pipe_config->has_pch_encoder = true; 2108 2109 pipe_config->has_audio = 2110 intel_dp_has_audio(encoder, conn_state) && 2111 intel_audio_compute_config(encoder, pipe_config, conn_state); 2112 2113 fixed_mode = intel_panel_fixed_mode(connector, adjusted_mode); 2114 if (intel_dp_is_edp(intel_dp) && fixed_mode) { 2115 ret = intel_panel_compute_config(connector, adjusted_mode); 2116 if (ret) 2117 return ret; 2118 } 2119 2120 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN) 2121 return -EINVAL; 2122 2123 if (!connector->base.interlace_allowed && 2124 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) 2125 return -EINVAL; 2126 2127 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) 2128 return -EINVAL; 2129 2130 if (intel_dp_hdisplay_bad(dev_priv, adjusted_mode->crtc_hdisplay)) 2131 return -EINVAL; 2132 2133 /* 2134 * Try to respect downstream TMDS clock limits first, if 2135 * that fails assume the user might know something we don't. 2136 */ 2137 ret = intel_dp_compute_output_format(encoder, pipe_config, conn_state, true); 2138 if (ret) 2139 ret = intel_dp_compute_output_format(encoder, pipe_config, conn_state, false); 2140 if (ret) 2141 return ret; 2142 2143 if ((intel_dp_is_edp(intel_dp) && fixed_mode) || 2144 pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420) { 2145 ret = intel_panel_fitting(pipe_config, conn_state); 2146 if (ret) 2147 return ret; 2148 } 2149 2150 pipe_config->limited_color_range = 2151 intel_dp_limited_color_range(pipe_config, conn_state); 2152 2153 if (pipe_config->dsc.compression_enable) 2154 output_bpp = pipe_config->dsc.compressed_bpp; 2155 else 2156 output_bpp = intel_dp_output_bpp(pipe_config->output_format, 2157 pipe_config->pipe_bpp); 2158 2159 if (intel_dp->mso_link_count) { 2160 int n = intel_dp->mso_link_count; 2161 int overlap = intel_dp->mso_pixel_overlap; 2162 2163 pipe_config->splitter.enable = true; 2164 pipe_config->splitter.link_count = n; 2165 pipe_config->splitter.pixel_overlap = overlap; 2166 2167 drm_dbg_kms(&dev_priv->drm, "MSO link count %d, pixel overlap %d\n", 2168 n, overlap); 2169 2170 adjusted_mode->crtc_hdisplay = adjusted_mode->crtc_hdisplay / n + overlap; 2171 adjusted_mode->crtc_hblank_start = adjusted_mode->crtc_hblank_start / n + overlap; 2172 adjusted_mode->crtc_hblank_end = adjusted_mode->crtc_hblank_end / n + overlap; 2173 adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hsync_start / n + overlap; 2174 adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_end / n + overlap; 2175 adjusted_mode->crtc_htotal = adjusted_mode->crtc_htotal / n + overlap; 2176 adjusted_mode->crtc_clock /= n; 2177 } 2178 2179 intel_dp_audio_compute_config(encoder, pipe_config, conn_state); 2180 2181 intel_link_compute_m_n(output_bpp, 2182 pipe_config->lane_count, 2183 adjusted_mode->crtc_clock, 2184 pipe_config->port_clock, 2185 &pipe_config->dp_m_n, 2186 pipe_config->fec_enable); 2187 2188 /* FIXME: abstract this better */ 2189 if (pipe_config->splitter.enable) 2190 pipe_config->dp_m_n.data_m *= pipe_config->splitter.link_count; 2191 2192 if (!HAS_DDI(dev_priv)) 2193 g4x_dp_set_clock(encoder, pipe_config); 2194 2195 intel_vrr_compute_config(pipe_config, conn_state); 2196 intel_psr_compute_config(intel_dp, pipe_config, conn_state); 2197 intel_dp_drrs_compute_config(connector, pipe_config, output_bpp); 2198 intel_dp_compute_vsc_sdp(intel_dp, pipe_config, conn_state); 2199 intel_dp_compute_hdr_metadata_infoframe_sdp(intel_dp, pipe_config, conn_state); 2200 2201 return 0; 2202 } 2203 2204 void intel_dp_set_link_params(struct intel_dp *intel_dp, 2205 int link_rate, int lane_count) 2206 { 2207 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set)); 2208 intel_dp->link_trained = false; 2209 intel_dp->link_rate = link_rate; 2210 intel_dp->lane_count = lane_count; 2211 } 2212 2213 static void intel_dp_reset_max_link_params(struct intel_dp *intel_dp) 2214 { 2215 intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp); 2216 intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp); 2217 } 2218 2219 /* Enable backlight PWM and backlight PP control. */ 2220 void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state, 2221 const struct drm_connector_state *conn_state) 2222 { 2223 struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(conn_state->best_encoder)); 2224 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 2225 2226 if (!intel_dp_is_edp(intel_dp)) 2227 return; 2228 2229 drm_dbg_kms(&i915->drm, "\n"); 2230 2231 intel_backlight_enable(crtc_state, conn_state); 2232 intel_pps_backlight_on(intel_dp); 2233 } 2234 2235 /* Disable backlight PP control and backlight PWM. */ 2236 void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state) 2237 { 2238 struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(old_conn_state->best_encoder)); 2239 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 2240 2241 if (!intel_dp_is_edp(intel_dp)) 2242 return; 2243 2244 drm_dbg_kms(&i915->drm, "\n"); 2245 2246 intel_pps_backlight_off(intel_dp); 2247 intel_backlight_disable(old_conn_state); 2248 } 2249 2250 static bool downstream_hpd_needs_d0(struct intel_dp *intel_dp) 2251 { 2252 /* 2253 * DPCD 1.2+ should support BRANCH_DEVICE_CTRL, and thus 2254 * be capable of signalling downstream hpd with a long pulse. 2255 * Whether or not that means D3 is safe to use is not clear, 2256 * but let's assume so until proven otherwise. 2257 * 2258 * FIXME should really check all downstream ports... 2259 */ 2260 return intel_dp->dpcd[DP_DPCD_REV] == 0x11 && 2261 drm_dp_is_branch(intel_dp->dpcd) && 2262 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD; 2263 } 2264 2265 void intel_dp_sink_set_decompression_state(struct intel_dp *intel_dp, 2266 const struct intel_crtc_state *crtc_state, 2267 bool enable) 2268 { 2269 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 2270 int ret; 2271 2272 if (!crtc_state->dsc.compression_enable) 2273 return; 2274 2275 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_DSC_ENABLE, 2276 enable ? DP_DECOMPRESSION_EN : 0); 2277 if (ret < 0) 2278 drm_dbg_kms(&i915->drm, 2279 "Failed to %s sink decompression state\n", 2280 str_enable_disable(enable)); 2281 } 2282 2283 static void 2284 intel_edp_init_source_oui(struct intel_dp *intel_dp, bool careful) 2285 { 2286 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 2287 u8 oui[] = { 0x00, 0xaa, 0x01 }; 2288 u8 buf[3] = { 0 }; 2289 2290 /* 2291 * During driver init, we want to be careful and avoid changing the source OUI if it's 2292 * already set to what we want, so as to avoid clearing any state by accident 2293 */ 2294 if (careful) { 2295 if (drm_dp_dpcd_read(&intel_dp->aux, DP_SOURCE_OUI, buf, sizeof(buf)) < 0) 2296 drm_err(&i915->drm, "Failed to read source OUI\n"); 2297 2298 if (memcmp(oui, buf, sizeof(oui)) == 0) 2299 return; 2300 } 2301 2302 if (drm_dp_dpcd_write(&intel_dp->aux, DP_SOURCE_OUI, oui, sizeof(oui)) < 0) 2303 drm_err(&i915->drm, "Failed to write source OUI\n"); 2304 2305 intel_dp->last_oui_write = jiffies; 2306 } 2307 2308 void intel_dp_wait_source_oui(struct intel_dp *intel_dp) 2309 { 2310 struct intel_connector *connector = intel_dp->attached_connector; 2311 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 2312 2313 drm_dbg_kms(&i915->drm, "[CONNECTOR:%d:%s] Performing OUI wait (%u ms)\n", 2314 connector->base.base.id, connector->base.name, 2315 connector->panel.vbt.backlight.hdr_dpcd_refresh_timeout); 2316 2317 wait_remaining_ms_from_jiffies(intel_dp->last_oui_write, 2318 connector->panel.vbt.backlight.hdr_dpcd_refresh_timeout); 2319 } 2320 2321 /* If the device supports it, try to set the power state appropriately */ 2322 void intel_dp_set_power(struct intel_dp *intel_dp, u8 mode) 2323 { 2324 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base; 2325 struct drm_i915_private *i915 = to_i915(encoder->base.dev); 2326 int ret, i; 2327 2328 /* Should have a valid DPCD by this point */ 2329 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11) 2330 return; 2331 2332 if (mode != DP_SET_POWER_D0) { 2333 if (downstream_hpd_needs_d0(intel_dp)) 2334 return; 2335 2336 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, mode); 2337 } else { 2338 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp); 2339 2340 lspcon_resume(dp_to_dig_port(intel_dp)); 2341 2342 /* Write the source OUI as early as possible */ 2343 if (intel_dp_is_edp(intel_dp)) 2344 intel_edp_init_source_oui(intel_dp, false); 2345 2346 /* 2347 * When turning on, we need to retry for 1ms to give the sink 2348 * time to wake up. 2349 */ 2350 for (i = 0; i < 3; i++) { 2351 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, mode); 2352 if (ret == 1) 2353 break; 2354 msleep(1); 2355 } 2356 2357 if (ret == 1 && lspcon->active) 2358 lspcon_wait_pcon_mode(lspcon); 2359 } 2360 2361 if (ret != 1) 2362 drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] Set power to %s failed\n", 2363 encoder->base.base.id, encoder->base.name, 2364 mode == DP_SET_POWER_D0 ? "D0" : "D3"); 2365 } 2366 2367 static bool 2368 intel_dp_get_dpcd(struct intel_dp *intel_dp); 2369 2370 /** 2371 * intel_dp_sync_state - sync the encoder state during init/resume 2372 * @encoder: intel encoder to sync 2373 * @crtc_state: state for the CRTC connected to the encoder 2374 * 2375 * Sync any state stored in the encoder wrt. HW state during driver init 2376 * and system resume. 2377 */ 2378 void intel_dp_sync_state(struct intel_encoder *encoder, 2379 const struct intel_crtc_state *crtc_state) 2380 { 2381 struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 2382 2383 if (!crtc_state) 2384 return; 2385 2386 /* 2387 * Don't clobber DPCD if it's been already read out during output 2388 * setup (eDP) or detect. 2389 */ 2390 if (intel_dp->dpcd[DP_DPCD_REV] == 0) 2391 intel_dp_get_dpcd(intel_dp); 2392 2393 intel_dp_reset_max_link_params(intel_dp); 2394 } 2395 2396 bool intel_dp_initial_fastset_check(struct intel_encoder *encoder, 2397 struct intel_crtc_state *crtc_state) 2398 { 2399 struct drm_i915_private *i915 = to_i915(encoder->base.dev); 2400 struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 2401 bool fastset = true; 2402 2403 /* 2404 * If BIOS has set an unsupported or non-standard link rate for some 2405 * reason force an encoder recompute and full modeset. 2406 */ 2407 if (intel_dp_rate_index(intel_dp->source_rates, intel_dp->num_source_rates, 2408 crtc_state->port_clock) < 0) { 2409 drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] Forcing full modeset due to unsupported link rate\n", 2410 encoder->base.base.id, encoder->base.name); 2411 crtc_state->uapi.connectors_changed = true; 2412 fastset = false; 2413 } 2414 2415 /* 2416 * FIXME hack to force full modeset when DSC is being used. 2417 * 2418 * As long as we do not have full state readout and config comparison 2419 * of crtc_state->dsc, we have no way to ensure reliable fastset. 2420 * Remove once we have readout for DSC. 2421 */ 2422 if (crtc_state->dsc.compression_enable) { 2423 drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] Forcing full modeset due to DSC being enabled\n", 2424 encoder->base.base.id, encoder->base.name); 2425 crtc_state->uapi.mode_changed = true; 2426 fastset = false; 2427 } 2428 2429 if (CAN_PSR(intel_dp)) { 2430 drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] Forcing full modeset to compute PSR state\n", 2431 encoder->base.base.id, encoder->base.name); 2432 crtc_state->uapi.mode_changed = true; 2433 fastset = false; 2434 } 2435 2436 return fastset; 2437 } 2438 2439 static void intel_dp_get_pcon_dsc_cap(struct intel_dp *intel_dp) 2440 { 2441 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 2442 2443 /* Clear the cached register set to avoid using stale values */ 2444 2445 memset(intel_dp->pcon_dsc_dpcd, 0, sizeof(intel_dp->pcon_dsc_dpcd)); 2446 2447 if (drm_dp_dpcd_read(&intel_dp->aux, DP_PCON_DSC_ENCODER, 2448 intel_dp->pcon_dsc_dpcd, 2449 sizeof(intel_dp->pcon_dsc_dpcd)) < 0) 2450 drm_err(&i915->drm, "Failed to read DPCD register 0x%x\n", 2451 DP_PCON_DSC_ENCODER); 2452 2453 drm_dbg_kms(&i915->drm, "PCON ENCODER DSC DPCD: %*ph\n", 2454 (int)sizeof(intel_dp->pcon_dsc_dpcd), intel_dp->pcon_dsc_dpcd); 2455 } 2456 2457 static int intel_dp_pcon_get_frl_mask(u8 frl_bw_mask) 2458 { 2459 int bw_gbps[] = {9, 18, 24, 32, 40, 48}; 2460 int i; 2461 2462 for (i = ARRAY_SIZE(bw_gbps) - 1; i >= 0; i--) { 2463 if (frl_bw_mask & (1 << i)) 2464 return bw_gbps[i]; 2465 } 2466 return 0; 2467 } 2468 2469 static int intel_dp_pcon_set_frl_mask(int max_frl) 2470 { 2471 switch (max_frl) { 2472 case 48: 2473 return DP_PCON_FRL_BW_MASK_48GBPS; 2474 case 40: 2475 return DP_PCON_FRL_BW_MASK_40GBPS; 2476 case 32: 2477 return DP_PCON_FRL_BW_MASK_32GBPS; 2478 case 24: 2479 return DP_PCON_FRL_BW_MASK_24GBPS; 2480 case 18: 2481 return DP_PCON_FRL_BW_MASK_18GBPS; 2482 case 9: 2483 return DP_PCON_FRL_BW_MASK_9GBPS; 2484 } 2485 2486 return 0; 2487 } 2488 2489 static int intel_dp_hdmi_sink_max_frl(struct intel_dp *intel_dp) 2490 { 2491 struct intel_connector *intel_connector = intel_dp->attached_connector; 2492 struct drm_connector *connector = &intel_connector->base; 2493 int max_frl_rate; 2494 int max_lanes, rate_per_lane; 2495 int max_dsc_lanes, dsc_rate_per_lane; 2496 2497 max_lanes = connector->display_info.hdmi.max_lanes; 2498 rate_per_lane = connector->display_info.hdmi.max_frl_rate_per_lane; 2499 max_frl_rate = max_lanes * rate_per_lane; 2500 2501 if (connector->display_info.hdmi.dsc_cap.v_1p2) { 2502 max_dsc_lanes = connector->display_info.hdmi.dsc_cap.max_lanes; 2503 dsc_rate_per_lane = connector->display_info.hdmi.dsc_cap.max_frl_rate_per_lane; 2504 if (max_dsc_lanes && dsc_rate_per_lane) 2505 max_frl_rate = min(max_frl_rate, max_dsc_lanes * dsc_rate_per_lane); 2506 } 2507 2508 return max_frl_rate; 2509 } 2510 2511 static bool 2512 intel_dp_pcon_is_frl_trained(struct intel_dp *intel_dp, 2513 u8 max_frl_bw_mask, u8 *frl_trained_mask) 2514 { 2515 if (drm_dp_pcon_hdmi_link_active(&intel_dp->aux) && 2516 drm_dp_pcon_hdmi_link_mode(&intel_dp->aux, frl_trained_mask) == DP_PCON_HDMI_MODE_FRL && 2517 *frl_trained_mask >= max_frl_bw_mask) 2518 return true; 2519 2520 return false; 2521 } 2522 2523 static int intel_dp_pcon_start_frl_training(struct intel_dp *intel_dp) 2524 { 2525 #define TIMEOUT_FRL_READY_MS 500 2526 #define TIMEOUT_HDMI_LINK_ACTIVE_MS 1000 2527 2528 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 2529 int max_frl_bw, max_pcon_frl_bw, max_edid_frl_bw, ret; 2530 u8 max_frl_bw_mask = 0, frl_trained_mask; 2531 bool is_active; 2532 2533 max_pcon_frl_bw = intel_dp->dfp.pcon_max_frl_bw; 2534 drm_dbg(&i915->drm, "PCON max rate = %d Gbps\n", max_pcon_frl_bw); 2535 2536 max_edid_frl_bw = intel_dp_hdmi_sink_max_frl(intel_dp); 2537 drm_dbg(&i915->drm, "Sink max rate from EDID = %d Gbps\n", max_edid_frl_bw); 2538 2539 max_frl_bw = min(max_edid_frl_bw, max_pcon_frl_bw); 2540 2541 if (max_frl_bw <= 0) 2542 return -EINVAL; 2543 2544 max_frl_bw_mask = intel_dp_pcon_set_frl_mask(max_frl_bw); 2545 drm_dbg(&i915->drm, "MAX_FRL_BW_MASK = %u\n", max_frl_bw_mask); 2546 2547 if (intel_dp_pcon_is_frl_trained(intel_dp, max_frl_bw_mask, &frl_trained_mask)) 2548 goto frl_trained; 2549 2550 ret = drm_dp_pcon_frl_prepare(&intel_dp->aux, false); 2551 if (ret < 0) 2552 return ret; 2553 /* Wait for PCON to be FRL Ready */ 2554 wait_for(is_active = drm_dp_pcon_is_frl_ready(&intel_dp->aux) == true, TIMEOUT_FRL_READY_MS); 2555 2556 if (!is_active) 2557 return -ETIMEDOUT; 2558 2559 ret = drm_dp_pcon_frl_configure_1(&intel_dp->aux, max_frl_bw, 2560 DP_PCON_ENABLE_SEQUENTIAL_LINK); 2561 if (ret < 0) 2562 return ret; 2563 ret = drm_dp_pcon_frl_configure_2(&intel_dp->aux, max_frl_bw_mask, 2564 DP_PCON_FRL_LINK_TRAIN_NORMAL); 2565 if (ret < 0) 2566 return ret; 2567 ret = drm_dp_pcon_frl_enable(&intel_dp->aux); 2568 if (ret < 0) 2569 return ret; 2570 /* 2571 * Wait for FRL to be completed 2572 * Check if the HDMI Link is up and active. 2573 */ 2574 wait_for(is_active = 2575 intel_dp_pcon_is_frl_trained(intel_dp, max_frl_bw_mask, &frl_trained_mask), 2576 TIMEOUT_HDMI_LINK_ACTIVE_MS); 2577 2578 if (!is_active) 2579 return -ETIMEDOUT; 2580 2581 frl_trained: 2582 drm_dbg(&i915->drm, "FRL_TRAINED_MASK = %u\n", frl_trained_mask); 2583 intel_dp->frl.trained_rate_gbps = intel_dp_pcon_get_frl_mask(frl_trained_mask); 2584 intel_dp->frl.is_trained = true; 2585 drm_dbg(&i915->drm, "FRL trained with : %d Gbps\n", intel_dp->frl.trained_rate_gbps); 2586 2587 return 0; 2588 } 2589 2590 static bool intel_dp_is_hdmi_2_1_sink(struct intel_dp *intel_dp) 2591 { 2592 if (drm_dp_is_branch(intel_dp->dpcd) && 2593 intel_dp->has_hdmi_sink && 2594 intel_dp_hdmi_sink_max_frl(intel_dp) > 0) 2595 return true; 2596 2597 return false; 2598 } 2599 2600 static 2601 int intel_dp_pcon_set_tmds_mode(struct intel_dp *intel_dp) 2602 { 2603 int ret; 2604 u8 buf = 0; 2605 2606 /* Set PCON source control mode */ 2607 buf |= DP_PCON_ENABLE_SOURCE_CTL_MODE; 2608 2609 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_PCON_HDMI_LINK_CONFIG_1, buf); 2610 if (ret < 0) 2611 return ret; 2612 2613 /* Set HDMI LINK ENABLE */ 2614 buf |= DP_PCON_ENABLE_HDMI_LINK; 2615 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_PCON_HDMI_LINK_CONFIG_1, buf); 2616 if (ret < 0) 2617 return ret; 2618 2619 return 0; 2620 } 2621 2622 void intel_dp_check_frl_training(struct intel_dp *intel_dp) 2623 { 2624 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp); 2625 2626 /* 2627 * Always go for FRL training if: 2628 * -PCON supports SRC_CTL_MODE (VESA DP2.0-HDMI2.1 PCON Spec Draft-1 Sec-7) 2629 * -sink is HDMI2.1 2630 */ 2631 if (!(intel_dp->downstream_ports[2] & DP_PCON_SOURCE_CTL_MODE) || 2632 !intel_dp_is_hdmi_2_1_sink(intel_dp) || 2633 intel_dp->frl.is_trained) 2634 return; 2635 2636 if (intel_dp_pcon_start_frl_training(intel_dp) < 0) { 2637 int ret, mode; 2638 2639 drm_dbg(&dev_priv->drm, "Couldn't set FRL mode, continuing with TMDS mode\n"); 2640 ret = intel_dp_pcon_set_tmds_mode(intel_dp); 2641 mode = drm_dp_pcon_hdmi_link_mode(&intel_dp->aux, NULL); 2642 2643 if (ret < 0 || mode != DP_PCON_HDMI_MODE_TMDS) 2644 drm_dbg(&dev_priv->drm, "Issue with PCON, cannot set TMDS mode\n"); 2645 } else { 2646 drm_dbg(&dev_priv->drm, "FRL training Completed\n"); 2647 } 2648 } 2649 2650 static int 2651 intel_dp_pcon_dsc_enc_slice_height(const struct intel_crtc_state *crtc_state) 2652 { 2653 int vactive = crtc_state->hw.adjusted_mode.vdisplay; 2654 2655 return intel_hdmi_dsc_get_slice_height(vactive); 2656 } 2657 2658 static int 2659 intel_dp_pcon_dsc_enc_slices(struct intel_dp *intel_dp, 2660 const struct intel_crtc_state *crtc_state) 2661 { 2662 struct intel_connector *intel_connector = intel_dp->attached_connector; 2663 struct drm_connector *connector = &intel_connector->base; 2664 int hdmi_throughput = connector->display_info.hdmi.dsc_cap.clk_per_slice; 2665 int hdmi_max_slices = connector->display_info.hdmi.dsc_cap.max_slices; 2666 int pcon_max_slices = drm_dp_pcon_dsc_max_slices(intel_dp->pcon_dsc_dpcd); 2667 int pcon_max_slice_width = drm_dp_pcon_dsc_max_slice_width(intel_dp->pcon_dsc_dpcd); 2668 2669 return intel_hdmi_dsc_get_num_slices(crtc_state, pcon_max_slices, 2670 pcon_max_slice_width, 2671 hdmi_max_slices, hdmi_throughput); 2672 } 2673 2674 static int 2675 intel_dp_pcon_dsc_enc_bpp(struct intel_dp *intel_dp, 2676 const struct intel_crtc_state *crtc_state, 2677 int num_slices, int slice_width) 2678 { 2679 struct intel_connector *intel_connector = intel_dp->attached_connector; 2680 struct drm_connector *connector = &intel_connector->base; 2681 int output_format = crtc_state->output_format; 2682 bool hdmi_all_bpp = connector->display_info.hdmi.dsc_cap.all_bpp; 2683 int pcon_fractional_bpp = drm_dp_pcon_dsc_bpp_incr(intel_dp->pcon_dsc_dpcd); 2684 int hdmi_max_chunk_bytes = 2685 connector->display_info.hdmi.dsc_cap.total_chunk_kbytes * 1024; 2686 2687 return intel_hdmi_dsc_get_bpp(pcon_fractional_bpp, slice_width, 2688 num_slices, output_format, hdmi_all_bpp, 2689 hdmi_max_chunk_bytes); 2690 } 2691 2692 void 2693 intel_dp_pcon_dsc_configure(struct intel_dp *intel_dp, 2694 const struct intel_crtc_state *crtc_state) 2695 { 2696 u8 pps_param[6]; 2697 int slice_height; 2698 int slice_width; 2699 int num_slices; 2700 int bits_per_pixel; 2701 int ret; 2702 struct intel_connector *intel_connector = intel_dp->attached_connector; 2703 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 2704 struct drm_connector *connector; 2705 bool hdmi_is_dsc_1_2; 2706 2707 if (!intel_dp_is_hdmi_2_1_sink(intel_dp)) 2708 return; 2709 2710 if (!intel_connector) 2711 return; 2712 connector = &intel_connector->base; 2713 hdmi_is_dsc_1_2 = connector->display_info.hdmi.dsc_cap.v_1p2; 2714 2715 if (!drm_dp_pcon_enc_is_dsc_1_2(intel_dp->pcon_dsc_dpcd) || 2716 !hdmi_is_dsc_1_2) 2717 return; 2718 2719 slice_height = intel_dp_pcon_dsc_enc_slice_height(crtc_state); 2720 if (!slice_height) 2721 return; 2722 2723 num_slices = intel_dp_pcon_dsc_enc_slices(intel_dp, crtc_state); 2724 if (!num_slices) 2725 return; 2726 2727 slice_width = DIV_ROUND_UP(crtc_state->hw.adjusted_mode.hdisplay, 2728 num_slices); 2729 2730 bits_per_pixel = intel_dp_pcon_dsc_enc_bpp(intel_dp, crtc_state, 2731 num_slices, slice_width); 2732 if (!bits_per_pixel) 2733 return; 2734 2735 pps_param[0] = slice_height & 0xFF; 2736 pps_param[1] = slice_height >> 8; 2737 pps_param[2] = slice_width & 0xFF; 2738 pps_param[3] = slice_width >> 8; 2739 pps_param[4] = bits_per_pixel & 0xFF; 2740 pps_param[5] = (bits_per_pixel >> 8) & 0x3; 2741 2742 ret = drm_dp_pcon_pps_override_param(&intel_dp->aux, pps_param); 2743 if (ret < 0) 2744 drm_dbg_kms(&i915->drm, "Failed to set pcon DSC\n"); 2745 } 2746 2747 void intel_dp_configure_protocol_converter(struct intel_dp *intel_dp, 2748 const struct intel_crtc_state *crtc_state) 2749 { 2750 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 2751 u8 tmp; 2752 2753 if (intel_dp->dpcd[DP_DPCD_REV] < 0x13) 2754 return; 2755 2756 if (!drm_dp_is_branch(intel_dp->dpcd)) 2757 return; 2758 2759 tmp = intel_dp->has_hdmi_sink ? 2760 DP_HDMI_DVI_OUTPUT_CONFIG : 0; 2761 2762 if (drm_dp_dpcd_writeb(&intel_dp->aux, 2763 DP_PROTOCOL_CONVERTER_CONTROL_0, tmp) != 1) 2764 drm_dbg_kms(&i915->drm, "Failed to %s protocol converter HDMI mode\n", 2765 str_enable_disable(intel_dp->has_hdmi_sink)); 2766 2767 tmp = crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444 && 2768 intel_dp->dfp.ycbcr_444_to_420 ? DP_CONVERSION_TO_YCBCR420_ENABLE : 0; 2769 2770 if (drm_dp_dpcd_writeb(&intel_dp->aux, 2771 DP_PROTOCOL_CONVERTER_CONTROL_1, tmp) != 1) 2772 drm_dbg_kms(&i915->drm, 2773 "Failed to %s protocol converter YCbCr 4:2:0 conversion mode\n", 2774 str_enable_disable(intel_dp->dfp.ycbcr_444_to_420)); 2775 2776 tmp = intel_dp->dfp.rgb_to_ycbcr ? 2777 DP_CONVERSION_BT709_RGB_YCBCR_ENABLE : 0; 2778 2779 if (drm_dp_pcon_convert_rgb_to_ycbcr(&intel_dp->aux, tmp) < 0) 2780 drm_dbg_kms(&i915->drm, 2781 "Failed to %s protocol converter RGB->YCbCr conversion mode\n", 2782 str_enable_disable(tmp)); 2783 } 2784 2785 bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp) 2786 { 2787 u8 dprx = 0; 2788 2789 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST, 2790 &dprx) != 1) 2791 return false; 2792 return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED; 2793 } 2794 2795 static void intel_dp_get_dsc_sink_cap(struct intel_dp *intel_dp) 2796 { 2797 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 2798 2799 /* 2800 * Clear the cached register set to avoid using stale values 2801 * for the sinks that do not support DSC. 2802 */ 2803 memset(intel_dp->dsc_dpcd, 0, sizeof(intel_dp->dsc_dpcd)); 2804 2805 /* Clear fec_capable to avoid using stale values */ 2806 intel_dp->fec_capable = 0; 2807 2808 /* Cache the DSC DPCD if eDP or DP rev >= 1.4 */ 2809 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x14 || 2810 intel_dp->edp_dpcd[0] >= DP_EDP_14) { 2811 if (drm_dp_dpcd_read(&intel_dp->aux, DP_DSC_SUPPORT, 2812 intel_dp->dsc_dpcd, 2813 sizeof(intel_dp->dsc_dpcd)) < 0) 2814 drm_err(&i915->drm, 2815 "Failed to read DPCD register 0x%x\n", 2816 DP_DSC_SUPPORT); 2817 2818 drm_dbg_kms(&i915->drm, "DSC DPCD: %*ph\n", 2819 (int)sizeof(intel_dp->dsc_dpcd), 2820 intel_dp->dsc_dpcd); 2821 2822 /* FEC is supported only on DP 1.4 */ 2823 if (!intel_dp_is_edp(intel_dp) && 2824 drm_dp_dpcd_readb(&intel_dp->aux, DP_FEC_CAPABILITY, 2825 &intel_dp->fec_capable) < 0) 2826 drm_err(&i915->drm, 2827 "Failed to read FEC DPCD register\n"); 2828 2829 drm_dbg_kms(&i915->drm, "FEC CAPABILITY: %x\n", 2830 intel_dp->fec_capable); 2831 } 2832 } 2833 2834 static void intel_edp_mso_mode_fixup(struct intel_connector *connector, 2835 struct drm_display_mode *mode) 2836 { 2837 struct intel_dp *intel_dp = intel_attached_dp(connector); 2838 struct drm_i915_private *i915 = to_i915(connector->base.dev); 2839 int n = intel_dp->mso_link_count; 2840 int overlap = intel_dp->mso_pixel_overlap; 2841 2842 if (!mode || !n) 2843 return; 2844 2845 mode->hdisplay = (mode->hdisplay - overlap) * n; 2846 mode->hsync_start = (mode->hsync_start - overlap) * n; 2847 mode->hsync_end = (mode->hsync_end - overlap) * n; 2848 mode->htotal = (mode->htotal - overlap) * n; 2849 mode->clock *= n; 2850 2851 drm_mode_set_name(mode); 2852 2853 drm_dbg_kms(&i915->drm, 2854 "[CONNECTOR:%d:%s] using generated MSO mode: " DRM_MODE_FMT "\n", 2855 connector->base.base.id, connector->base.name, 2856 DRM_MODE_ARG(mode)); 2857 } 2858 2859 void intel_edp_fixup_vbt_bpp(struct intel_encoder *encoder, int pipe_bpp) 2860 { 2861 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 2862 struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 2863 struct intel_connector *connector = intel_dp->attached_connector; 2864 2865 if (connector->panel.vbt.edp.bpp && pipe_bpp > connector->panel.vbt.edp.bpp) { 2866 /* 2867 * This is a big fat ugly hack. 2868 * 2869 * Some machines in UEFI boot mode provide us a VBT that has 18 2870 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons 2871 * unknown we fail to light up. Yet the same BIOS boots up with 2872 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as 2873 * max, not what it tells us to use. 2874 * 2875 * Note: This will still be broken if the eDP panel is not lit 2876 * up by the BIOS, and thus we can't get the mode at module 2877 * load. 2878 */ 2879 drm_dbg_kms(&dev_priv->drm, 2880 "pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n", 2881 pipe_bpp, connector->panel.vbt.edp.bpp); 2882 connector->panel.vbt.edp.bpp = pipe_bpp; 2883 } 2884 } 2885 2886 static void intel_edp_mso_init(struct intel_dp *intel_dp) 2887 { 2888 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 2889 struct intel_connector *connector = intel_dp->attached_connector; 2890 struct drm_display_info *info = &connector->base.display_info; 2891 u8 mso; 2892 2893 if (intel_dp->edp_dpcd[0] < DP_EDP_14) 2894 return; 2895 2896 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_EDP_MSO_LINK_CAPABILITIES, &mso) != 1) { 2897 drm_err(&i915->drm, "Failed to read MSO cap\n"); 2898 return; 2899 } 2900 2901 /* Valid configurations are SST or MSO 2x1, 2x2, 4x1 */ 2902 mso &= DP_EDP_MSO_NUMBER_OF_LINKS_MASK; 2903 if (mso % 2 || mso > drm_dp_max_lane_count(intel_dp->dpcd)) { 2904 drm_err(&i915->drm, "Invalid MSO link count cap %u\n", mso); 2905 mso = 0; 2906 } 2907 2908 if (mso) { 2909 drm_dbg_kms(&i915->drm, "Sink MSO %ux%u configuration, pixel overlap %u\n", 2910 mso, drm_dp_max_lane_count(intel_dp->dpcd) / mso, 2911 info->mso_pixel_overlap); 2912 if (!HAS_MSO(i915)) { 2913 drm_err(&i915->drm, "No source MSO support, disabling\n"); 2914 mso = 0; 2915 } 2916 } 2917 2918 intel_dp->mso_link_count = mso; 2919 intel_dp->mso_pixel_overlap = mso ? info->mso_pixel_overlap : 0; 2920 } 2921 2922 static bool 2923 intel_edp_init_dpcd(struct intel_dp *intel_dp) 2924 { 2925 struct drm_i915_private *dev_priv = 2926 to_i915(dp_to_dig_port(intel_dp)->base.base.dev); 2927 2928 /* this function is meant to be called only once */ 2929 drm_WARN_ON(&dev_priv->drm, intel_dp->dpcd[DP_DPCD_REV] != 0); 2930 2931 if (drm_dp_read_dpcd_caps(&intel_dp->aux, intel_dp->dpcd) != 0) 2932 return false; 2933 2934 drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc, 2935 drm_dp_is_branch(intel_dp->dpcd)); 2936 2937 /* 2938 * Read the eDP display control registers. 2939 * 2940 * Do this independent of DP_DPCD_DISPLAY_CONTROL_CAPABLE bit in 2941 * DP_EDP_CONFIGURATION_CAP, because some buggy displays do not have it 2942 * set, but require eDP 1.4+ detection (e.g. for supported link rates 2943 * method). The display control registers should read zero if they're 2944 * not supported anyway. 2945 */ 2946 if (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV, 2947 intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) == 2948 sizeof(intel_dp->edp_dpcd)) { 2949 drm_dbg_kms(&dev_priv->drm, "eDP DPCD: %*ph\n", 2950 (int)sizeof(intel_dp->edp_dpcd), 2951 intel_dp->edp_dpcd); 2952 2953 intel_dp->use_max_params = intel_dp->edp_dpcd[0] < DP_EDP_14; 2954 } 2955 2956 /* 2957 * This has to be called after intel_dp->edp_dpcd is filled, PSR checks 2958 * for SET_POWER_CAPABLE bit in intel_dp->edp_dpcd[1] 2959 */ 2960 intel_psr_init_dpcd(intel_dp); 2961 2962 /* Clear the default sink rates */ 2963 intel_dp->num_sink_rates = 0; 2964 2965 /* Read the eDP 1.4+ supported link rates. */ 2966 if (intel_dp->edp_dpcd[0] >= DP_EDP_14) { 2967 __le16 sink_rates[DP_MAX_SUPPORTED_RATES]; 2968 int i; 2969 2970 drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES, 2971 sink_rates, sizeof(sink_rates)); 2972 2973 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) { 2974 int val = le16_to_cpu(sink_rates[i]); 2975 2976 if (val == 0) 2977 break; 2978 2979 /* Value read multiplied by 200kHz gives the per-lane 2980 * link rate in kHz. The source rates are, however, 2981 * stored in terms of LS_Clk kHz. The full conversion 2982 * back to symbols is 2983 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte) 2984 */ 2985 intel_dp->sink_rates[i] = (val * 200) / 10; 2986 } 2987 intel_dp->num_sink_rates = i; 2988 } 2989 2990 /* 2991 * Use DP_LINK_RATE_SET if DP_SUPPORTED_LINK_RATES are available, 2992 * default to DP_MAX_LINK_RATE and DP_LINK_BW_SET otherwise. 2993 */ 2994 if (intel_dp->num_sink_rates) 2995 intel_dp->use_rate_select = true; 2996 else 2997 intel_dp_set_sink_rates(intel_dp); 2998 intel_dp_set_max_sink_lane_count(intel_dp); 2999 3000 /* Read the eDP DSC DPCD registers */ 3001 if (HAS_DSC(dev_priv)) 3002 intel_dp_get_dsc_sink_cap(intel_dp); 3003 3004 /* 3005 * If needed, program our source OUI so we can make various Intel-specific AUX services 3006 * available (such as HDR backlight controls) 3007 */ 3008 intel_edp_init_source_oui(intel_dp, true); 3009 3010 return true; 3011 } 3012 3013 static bool 3014 intel_dp_has_sink_count(struct intel_dp *intel_dp) 3015 { 3016 if (!intel_dp->attached_connector) 3017 return false; 3018 3019 return drm_dp_read_sink_count_cap(&intel_dp->attached_connector->base, 3020 intel_dp->dpcd, 3021 &intel_dp->desc); 3022 } 3023 3024 static bool 3025 intel_dp_get_dpcd(struct intel_dp *intel_dp) 3026 { 3027 int ret; 3028 3029 if (intel_dp_init_lttpr_and_dprx_caps(intel_dp) < 0) 3030 return false; 3031 3032 /* 3033 * Don't clobber cached eDP rates. Also skip re-reading 3034 * the OUI/ID since we know it won't change. 3035 */ 3036 if (!intel_dp_is_edp(intel_dp)) { 3037 drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc, 3038 drm_dp_is_branch(intel_dp->dpcd)); 3039 3040 intel_dp_set_sink_rates(intel_dp); 3041 intel_dp_set_max_sink_lane_count(intel_dp); 3042 intel_dp_set_common_rates(intel_dp); 3043 } 3044 3045 if (intel_dp_has_sink_count(intel_dp)) { 3046 ret = drm_dp_read_sink_count(&intel_dp->aux); 3047 if (ret < 0) 3048 return false; 3049 3050 /* 3051 * Sink count can change between short pulse hpd hence 3052 * a member variable in intel_dp will track any changes 3053 * between short pulse interrupts. 3054 */ 3055 intel_dp->sink_count = ret; 3056 3057 /* 3058 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that 3059 * a dongle is present but no display. Unless we require to know 3060 * if a dongle is present or not, we don't need to update 3061 * downstream port information. So, an early return here saves 3062 * time from performing other operations which are not required. 3063 */ 3064 if (!intel_dp->sink_count) 3065 return false; 3066 } 3067 3068 return drm_dp_read_downstream_info(&intel_dp->aux, intel_dp->dpcd, 3069 intel_dp->downstream_ports) == 0; 3070 } 3071 3072 static bool 3073 intel_dp_can_mst(struct intel_dp *intel_dp) 3074 { 3075 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 3076 3077 return i915->params.enable_dp_mst && 3078 intel_dp_mst_source_support(intel_dp) && 3079 drm_dp_read_mst_cap(&intel_dp->aux, intel_dp->dpcd); 3080 } 3081 3082 static void 3083 intel_dp_configure_mst(struct intel_dp *intel_dp) 3084 { 3085 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 3086 struct intel_encoder *encoder = 3087 &dp_to_dig_port(intel_dp)->base; 3088 bool sink_can_mst = drm_dp_read_mst_cap(&intel_dp->aux, intel_dp->dpcd); 3089 3090 drm_dbg_kms(&i915->drm, 3091 "[ENCODER:%d:%s] MST support: port: %s, sink: %s, modparam: %s\n", 3092 encoder->base.base.id, encoder->base.name, 3093 str_yes_no(intel_dp_mst_source_support(intel_dp)), 3094 str_yes_no(sink_can_mst), 3095 str_yes_no(i915->params.enable_dp_mst)); 3096 3097 if (!intel_dp_mst_source_support(intel_dp)) 3098 return; 3099 3100 intel_dp->is_mst = sink_can_mst && 3101 i915->params.enable_dp_mst; 3102 3103 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, 3104 intel_dp->is_mst); 3105 } 3106 3107 static bool 3108 intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *esi) 3109 { 3110 return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI, esi, 4) == 4; 3111 } 3112 3113 static bool intel_dp_ack_sink_irq_esi(struct intel_dp *intel_dp, u8 esi[4]) 3114 { 3115 int retry; 3116 3117 for (retry = 0; retry < 3; retry++) { 3118 if (drm_dp_dpcd_write(&intel_dp->aux, DP_SINK_COUNT_ESI + 1, 3119 &esi[1], 3) == 3) 3120 return true; 3121 } 3122 3123 return false; 3124 } 3125 3126 bool 3127 intel_dp_needs_vsc_sdp(const struct intel_crtc_state *crtc_state, 3128 const struct drm_connector_state *conn_state) 3129 { 3130 /* 3131 * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication 3132 * of Color Encoding Format and Content Color Gamut], in order to 3133 * sending YCBCR 420 or HDR BT.2020 signals we should use DP VSC SDP. 3134 */ 3135 if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420) 3136 return true; 3137 3138 switch (conn_state->colorspace) { 3139 case DRM_MODE_COLORIMETRY_SYCC_601: 3140 case DRM_MODE_COLORIMETRY_OPYCC_601: 3141 case DRM_MODE_COLORIMETRY_BT2020_YCC: 3142 case DRM_MODE_COLORIMETRY_BT2020_RGB: 3143 case DRM_MODE_COLORIMETRY_BT2020_CYCC: 3144 return true; 3145 default: 3146 break; 3147 } 3148 3149 return false; 3150 } 3151 3152 static ssize_t intel_dp_vsc_sdp_pack(const struct drm_dp_vsc_sdp *vsc, 3153 struct dp_sdp *sdp, size_t size) 3154 { 3155 size_t length = sizeof(struct dp_sdp); 3156 3157 if (size < length) 3158 return -ENOSPC; 3159 3160 memset(sdp, 0, size); 3161 3162 /* 3163 * Prepare VSC Header for SU as per DP 1.4a spec, Table 2-119 3164 * VSC SDP Header Bytes 3165 */ 3166 sdp->sdp_header.HB0 = 0; /* Secondary-Data Packet ID = 0 */ 3167 sdp->sdp_header.HB1 = vsc->sdp_type; /* Secondary-data Packet Type */ 3168 sdp->sdp_header.HB2 = vsc->revision; /* Revision Number */ 3169 sdp->sdp_header.HB3 = vsc->length; /* Number of Valid Data Bytes */ 3170 3171 /* 3172 * Only revision 0x5 supports Pixel Encoding/Colorimetry Format as 3173 * per DP 1.4a spec. 3174 */ 3175 if (vsc->revision != 0x5) 3176 goto out; 3177 3178 /* VSC SDP Payload for DB16 through DB18 */ 3179 /* Pixel Encoding and Colorimetry Formats */ 3180 sdp->db[16] = (vsc->pixelformat & 0xf) << 4; /* DB16[7:4] */ 3181 sdp->db[16] |= vsc->colorimetry & 0xf; /* DB16[3:0] */ 3182 3183 switch (vsc->bpc) { 3184 case 6: 3185 /* 6bpc: 0x0 */ 3186 break; 3187 case 8: 3188 sdp->db[17] = 0x1; /* DB17[3:0] */ 3189 break; 3190 case 10: 3191 sdp->db[17] = 0x2; 3192 break; 3193 case 12: 3194 sdp->db[17] = 0x3; 3195 break; 3196 case 16: 3197 sdp->db[17] = 0x4; 3198 break; 3199 default: 3200 MISSING_CASE(vsc->bpc); 3201 break; 3202 } 3203 /* Dynamic Range and Component Bit Depth */ 3204 if (vsc->dynamic_range == DP_DYNAMIC_RANGE_CTA) 3205 sdp->db[17] |= 0x80; /* DB17[7] */ 3206 3207 /* Content Type */ 3208 sdp->db[18] = vsc->content_type & 0x7; 3209 3210 out: 3211 return length; 3212 } 3213 3214 static ssize_t 3215 intel_dp_hdr_metadata_infoframe_sdp_pack(struct drm_i915_private *i915, 3216 const struct hdmi_drm_infoframe *drm_infoframe, 3217 struct dp_sdp *sdp, 3218 size_t size) 3219 { 3220 size_t length = sizeof(struct dp_sdp); 3221 const int infoframe_size = HDMI_INFOFRAME_HEADER_SIZE + HDMI_DRM_INFOFRAME_SIZE; 3222 unsigned char buf[HDMI_INFOFRAME_HEADER_SIZE + HDMI_DRM_INFOFRAME_SIZE]; 3223 ssize_t len; 3224 3225 if (size < length) 3226 return -ENOSPC; 3227 3228 memset(sdp, 0, size); 3229 3230 len = hdmi_drm_infoframe_pack_only(drm_infoframe, buf, sizeof(buf)); 3231 if (len < 0) { 3232 drm_dbg_kms(&i915->drm, "buffer size is smaller than hdr metadata infoframe\n"); 3233 return -ENOSPC; 3234 } 3235 3236 if (len != infoframe_size) { 3237 drm_dbg_kms(&i915->drm, "wrong static hdr metadata size\n"); 3238 return -ENOSPC; 3239 } 3240 3241 /* 3242 * Set up the infoframe sdp packet for HDR static metadata. 3243 * Prepare VSC Header for SU as per DP 1.4a spec, 3244 * Table 2-100 and Table 2-101 3245 */ 3246 3247 /* Secondary-Data Packet ID, 00h for non-Audio INFOFRAME */ 3248 sdp->sdp_header.HB0 = 0; 3249 /* 3250 * Packet Type 80h + Non-audio INFOFRAME Type value 3251 * HDMI_INFOFRAME_TYPE_DRM: 0x87 3252 * - 80h + Non-audio INFOFRAME Type value 3253 * - InfoFrame Type: 0x07 3254 * [CTA-861-G Table-42 Dynamic Range and Mastering InfoFrame] 3255 */ 3256 sdp->sdp_header.HB1 = drm_infoframe->type; 3257 /* 3258 * Least Significant Eight Bits of (Data Byte Count – 1) 3259 * infoframe_size - 1 3260 */ 3261 sdp->sdp_header.HB2 = 0x1D; 3262 /* INFOFRAME SDP Version Number */ 3263 sdp->sdp_header.HB3 = (0x13 << 2); 3264 /* CTA Header Byte 2 (INFOFRAME Version Number) */ 3265 sdp->db[0] = drm_infoframe->version; 3266 /* CTA Header Byte 3 (Length of INFOFRAME): HDMI_DRM_INFOFRAME_SIZE */ 3267 sdp->db[1] = drm_infoframe->length; 3268 /* 3269 * Copy HDMI_DRM_INFOFRAME_SIZE size from a buffer after 3270 * HDMI_INFOFRAME_HEADER_SIZE 3271 */ 3272 BUILD_BUG_ON(sizeof(sdp->db) < HDMI_DRM_INFOFRAME_SIZE + 2); 3273 memcpy(&sdp->db[2], &buf[HDMI_INFOFRAME_HEADER_SIZE], 3274 HDMI_DRM_INFOFRAME_SIZE); 3275 3276 /* 3277 * Size of DP infoframe sdp packet for HDR static metadata consists of 3278 * - DP SDP Header(struct dp_sdp_header): 4 bytes 3279 * - Two Data Blocks: 2 bytes 3280 * CTA Header Byte2 (INFOFRAME Version Number) 3281 * CTA Header Byte3 (Length of INFOFRAME) 3282 * - HDMI_DRM_INFOFRAME_SIZE: 26 bytes 3283 * 3284 * Prior to GEN11's GMP register size is identical to DP HDR static metadata 3285 * infoframe size. But GEN11+ has larger than that size, write_infoframe 3286 * will pad rest of the size. 3287 */ 3288 return sizeof(struct dp_sdp_header) + 2 + HDMI_DRM_INFOFRAME_SIZE; 3289 } 3290 3291 static void intel_write_dp_sdp(struct intel_encoder *encoder, 3292 const struct intel_crtc_state *crtc_state, 3293 unsigned int type) 3294 { 3295 struct intel_digital_port *dig_port = enc_to_dig_port(encoder); 3296 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 3297 struct dp_sdp sdp = {}; 3298 ssize_t len; 3299 3300 if ((crtc_state->infoframes.enable & 3301 intel_hdmi_infoframe_enable(type)) == 0) 3302 return; 3303 3304 switch (type) { 3305 case DP_SDP_VSC: 3306 len = intel_dp_vsc_sdp_pack(&crtc_state->infoframes.vsc, &sdp, 3307 sizeof(sdp)); 3308 break; 3309 case HDMI_PACKET_TYPE_GAMUT_METADATA: 3310 len = intel_dp_hdr_metadata_infoframe_sdp_pack(dev_priv, 3311 &crtc_state->infoframes.drm.drm, 3312 &sdp, sizeof(sdp)); 3313 break; 3314 default: 3315 MISSING_CASE(type); 3316 return; 3317 } 3318 3319 if (drm_WARN_ON(&dev_priv->drm, len < 0)) 3320 return; 3321 3322 dig_port->write_infoframe(encoder, crtc_state, type, &sdp, len); 3323 } 3324 3325 void intel_write_dp_vsc_sdp(struct intel_encoder *encoder, 3326 const struct intel_crtc_state *crtc_state, 3327 const struct drm_dp_vsc_sdp *vsc) 3328 { 3329 struct intel_digital_port *dig_port = enc_to_dig_port(encoder); 3330 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 3331 struct dp_sdp sdp = {}; 3332 ssize_t len; 3333 3334 len = intel_dp_vsc_sdp_pack(vsc, &sdp, sizeof(sdp)); 3335 3336 if (drm_WARN_ON(&dev_priv->drm, len < 0)) 3337 return; 3338 3339 dig_port->write_infoframe(encoder, crtc_state, DP_SDP_VSC, 3340 &sdp, len); 3341 } 3342 3343 void intel_dp_set_infoframes(struct intel_encoder *encoder, 3344 bool enable, 3345 const struct intel_crtc_state *crtc_state, 3346 const struct drm_connector_state *conn_state) 3347 { 3348 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 3349 i915_reg_t reg = HSW_TVIDEO_DIP_CTL(crtc_state->cpu_transcoder); 3350 u32 dip_enable = VIDEO_DIP_ENABLE_AVI_HSW | VIDEO_DIP_ENABLE_GCP_HSW | 3351 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW | 3352 VIDEO_DIP_ENABLE_SPD_HSW | VIDEO_DIP_ENABLE_DRM_GLK; 3353 u32 val = intel_de_read(dev_priv, reg) & ~dip_enable; 3354 3355 /* TODO: Add DSC case (DIP_ENABLE_PPS) */ 3356 /* When PSR is enabled, this routine doesn't disable VSC DIP */ 3357 if (!crtc_state->has_psr) 3358 val &= ~VIDEO_DIP_ENABLE_VSC_HSW; 3359 3360 intel_de_write(dev_priv, reg, val); 3361 intel_de_posting_read(dev_priv, reg); 3362 3363 if (!enable) 3364 return; 3365 3366 /* When PSR is enabled, VSC SDP is handled by PSR routine */ 3367 if (!crtc_state->has_psr) 3368 intel_write_dp_sdp(encoder, crtc_state, DP_SDP_VSC); 3369 3370 intel_write_dp_sdp(encoder, crtc_state, HDMI_PACKET_TYPE_GAMUT_METADATA); 3371 } 3372 3373 static int intel_dp_vsc_sdp_unpack(struct drm_dp_vsc_sdp *vsc, 3374 const void *buffer, size_t size) 3375 { 3376 const struct dp_sdp *sdp = buffer; 3377 3378 if (size < sizeof(struct dp_sdp)) 3379 return -EINVAL; 3380 3381 memset(vsc, 0, sizeof(*vsc)); 3382 3383 if (sdp->sdp_header.HB0 != 0) 3384 return -EINVAL; 3385 3386 if (sdp->sdp_header.HB1 != DP_SDP_VSC) 3387 return -EINVAL; 3388 3389 vsc->sdp_type = sdp->sdp_header.HB1; 3390 vsc->revision = sdp->sdp_header.HB2; 3391 vsc->length = sdp->sdp_header.HB3; 3392 3393 if ((sdp->sdp_header.HB2 == 0x2 && sdp->sdp_header.HB3 == 0x8) || 3394 (sdp->sdp_header.HB2 == 0x4 && sdp->sdp_header.HB3 == 0xe)) { 3395 /* 3396 * - HB2 = 0x2, HB3 = 0x8 3397 * VSC SDP supporting 3D stereo + PSR 3398 * - HB2 = 0x4, HB3 = 0xe 3399 * VSC SDP supporting 3D stereo + PSR2 with Y-coordinate of 3400 * first scan line of the SU region (applies to eDP v1.4b 3401 * and higher). 3402 */ 3403 return 0; 3404 } else if (sdp->sdp_header.HB2 == 0x5 && sdp->sdp_header.HB3 == 0x13) { 3405 /* 3406 * - HB2 = 0x5, HB3 = 0x13 3407 * VSC SDP supporting 3D stereo + PSR2 + Pixel Encoding/Colorimetry 3408 * Format. 3409 */ 3410 vsc->pixelformat = (sdp->db[16] >> 4) & 0xf; 3411 vsc->colorimetry = sdp->db[16] & 0xf; 3412 vsc->dynamic_range = (sdp->db[17] >> 7) & 0x1; 3413 3414 switch (sdp->db[17] & 0x7) { 3415 case 0x0: 3416 vsc->bpc = 6; 3417 break; 3418 case 0x1: 3419 vsc->bpc = 8; 3420 break; 3421 case 0x2: 3422 vsc->bpc = 10; 3423 break; 3424 case 0x3: 3425 vsc->bpc = 12; 3426 break; 3427 case 0x4: 3428 vsc->bpc = 16; 3429 break; 3430 default: 3431 MISSING_CASE(sdp->db[17] & 0x7); 3432 return -EINVAL; 3433 } 3434 3435 vsc->content_type = sdp->db[18] & 0x7; 3436 } else { 3437 return -EINVAL; 3438 } 3439 3440 return 0; 3441 } 3442 3443 static int 3444 intel_dp_hdr_metadata_infoframe_sdp_unpack(struct hdmi_drm_infoframe *drm_infoframe, 3445 const void *buffer, size_t size) 3446 { 3447 int ret; 3448 3449 const struct dp_sdp *sdp = buffer; 3450 3451 if (size < sizeof(struct dp_sdp)) 3452 return -EINVAL; 3453 3454 if (sdp->sdp_header.HB0 != 0) 3455 return -EINVAL; 3456 3457 if (sdp->sdp_header.HB1 != HDMI_INFOFRAME_TYPE_DRM) 3458 return -EINVAL; 3459 3460 /* 3461 * Least Significant Eight Bits of (Data Byte Count – 1) 3462 * 1Dh (i.e., Data Byte Count = 30 bytes). 3463 */ 3464 if (sdp->sdp_header.HB2 != 0x1D) 3465 return -EINVAL; 3466 3467 /* Most Significant Two Bits of (Data Byte Count – 1), Clear to 00b. */ 3468 if ((sdp->sdp_header.HB3 & 0x3) != 0) 3469 return -EINVAL; 3470 3471 /* INFOFRAME SDP Version Number */ 3472 if (((sdp->sdp_header.HB3 >> 2) & 0x3f) != 0x13) 3473 return -EINVAL; 3474 3475 /* CTA Header Byte 2 (INFOFRAME Version Number) */ 3476 if (sdp->db[0] != 1) 3477 return -EINVAL; 3478 3479 /* CTA Header Byte 3 (Length of INFOFRAME): HDMI_DRM_INFOFRAME_SIZE */ 3480 if (sdp->db[1] != HDMI_DRM_INFOFRAME_SIZE) 3481 return -EINVAL; 3482 3483 ret = hdmi_drm_infoframe_unpack_only(drm_infoframe, &sdp->db[2], 3484 HDMI_DRM_INFOFRAME_SIZE); 3485 3486 return ret; 3487 } 3488 3489 static void intel_read_dp_vsc_sdp(struct intel_encoder *encoder, 3490 struct intel_crtc_state *crtc_state, 3491 struct drm_dp_vsc_sdp *vsc) 3492 { 3493 struct intel_digital_port *dig_port = enc_to_dig_port(encoder); 3494 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 3495 unsigned int type = DP_SDP_VSC; 3496 struct dp_sdp sdp = {}; 3497 int ret; 3498 3499 /* When PSR is enabled, VSC SDP is handled by PSR routine */ 3500 if (crtc_state->has_psr) 3501 return; 3502 3503 if ((crtc_state->infoframes.enable & 3504 intel_hdmi_infoframe_enable(type)) == 0) 3505 return; 3506 3507 dig_port->read_infoframe(encoder, crtc_state, type, &sdp, sizeof(sdp)); 3508 3509 ret = intel_dp_vsc_sdp_unpack(vsc, &sdp, sizeof(sdp)); 3510 3511 if (ret) 3512 drm_dbg_kms(&dev_priv->drm, "Failed to unpack DP VSC SDP\n"); 3513 } 3514 3515 static void intel_read_dp_hdr_metadata_infoframe_sdp(struct intel_encoder *encoder, 3516 struct intel_crtc_state *crtc_state, 3517 struct hdmi_drm_infoframe *drm_infoframe) 3518 { 3519 struct intel_digital_port *dig_port = enc_to_dig_port(encoder); 3520 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 3521 unsigned int type = HDMI_PACKET_TYPE_GAMUT_METADATA; 3522 struct dp_sdp sdp = {}; 3523 int ret; 3524 3525 if ((crtc_state->infoframes.enable & 3526 intel_hdmi_infoframe_enable(type)) == 0) 3527 return; 3528 3529 dig_port->read_infoframe(encoder, crtc_state, type, &sdp, 3530 sizeof(sdp)); 3531 3532 ret = intel_dp_hdr_metadata_infoframe_sdp_unpack(drm_infoframe, &sdp, 3533 sizeof(sdp)); 3534 3535 if (ret) 3536 drm_dbg_kms(&dev_priv->drm, 3537 "Failed to unpack DP HDR Metadata Infoframe SDP\n"); 3538 } 3539 3540 void intel_read_dp_sdp(struct intel_encoder *encoder, 3541 struct intel_crtc_state *crtc_state, 3542 unsigned int type) 3543 { 3544 switch (type) { 3545 case DP_SDP_VSC: 3546 intel_read_dp_vsc_sdp(encoder, crtc_state, 3547 &crtc_state->infoframes.vsc); 3548 break; 3549 case HDMI_PACKET_TYPE_GAMUT_METADATA: 3550 intel_read_dp_hdr_metadata_infoframe_sdp(encoder, crtc_state, 3551 &crtc_state->infoframes.drm.drm); 3552 break; 3553 default: 3554 MISSING_CASE(type); 3555 break; 3556 } 3557 } 3558 3559 static u8 intel_dp_autotest_link_training(struct intel_dp *intel_dp) 3560 { 3561 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 3562 int status = 0; 3563 int test_link_rate; 3564 u8 test_lane_count, test_link_bw; 3565 /* (DP CTS 1.2) 3566 * 4.3.1.11 3567 */ 3568 /* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */ 3569 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT, 3570 &test_lane_count); 3571 3572 if (status <= 0) { 3573 drm_dbg_kms(&i915->drm, "Lane count read failed\n"); 3574 return DP_TEST_NAK; 3575 } 3576 test_lane_count &= DP_MAX_LANE_COUNT_MASK; 3577 3578 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE, 3579 &test_link_bw); 3580 if (status <= 0) { 3581 drm_dbg_kms(&i915->drm, "Link Rate read failed\n"); 3582 return DP_TEST_NAK; 3583 } 3584 test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw); 3585 3586 /* Validate the requested link rate and lane count */ 3587 if (!intel_dp_link_params_valid(intel_dp, test_link_rate, 3588 test_lane_count)) 3589 return DP_TEST_NAK; 3590 3591 intel_dp->compliance.test_lane_count = test_lane_count; 3592 intel_dp->compliance.test_link_rate = test_link_rate; 3593 3594 return DP_TEST_ACK; 3595 } 3596 3597 static u8 intel_dp_autotest_video_pattern(struct intel_dp *intel_dp) 3598 { 3599 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 3600 u8 test_pattern; 3601 u8 test_misc; 3602 __be16 h_width, v_height; 3603 int status = 0; 3604 3605 /* Read the TEST_PATTERN (DP CTS 3.1.5) */ 3606 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN, 3607 &test_pattern); 3608 if (status <= 0) { 3609 drm_dbg_kms(&i915->drm, "Test pattern read failed\n"); 3610 return DP_TEST_NAK; 3611 } 3612 if (test_pattern != DP_COLOR_RAMP) 3613 return DP_TEST_NAK; 3614 3615 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI, 3616 &h_width, 2); 3617 if (status <= 0) { 3618 drm_dbg_kms(&i915->drm, "H Width read failed\n"); 3619 return DP_TEST_NAK; 3620 } 3621 3622 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI, 3623 &v_height, 2); 3624 if (status <= 0) { 3625 drm_dbg_kms(&i915->drm, "V Height read failed\n"); 3626 return DP_TEST_NAK; 3627 } 3628 3629 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0, 3630 &test_misc); 3631 if (status <= 0) { 3632 drm_dbg_kms(&i915->drm, "TEST MISC read failed\n"); 3633 return DP_TEST_NAK; 3634 } 3635 if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB) 3636 return DP_TEST_NAK; 3637 if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA) 3638 return DP_TEST_NAK; 3639 switch (test_misc & DP_TEST_BIT_DEPTH_MASK) { 3640 case DP_TEST_BIT_DEPTH_6: 3641 intel_dp->compliance.test_data.bpc = 6; 3642 break; 3643 case DP_TEST_BIT_DEPTH_8: 3644 intel_dp->compliance.test_data.bpc = 8; 3645 break; 3646 default: 3647 return DP_TEST_NAK; 3648 } 3649 3650 intel_dp->compliance.test_data.video_pattern = test_pattern; 3651 intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width); 3652 intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height); 3653 /* Set test active flag here so userspace doesn't interrupt things */ 3654 intel_dp->compliance.test_active = true; 3655 3656 return DP_TEST_ACK; 3657 } 3658 3659 static u8 intel_dp_autotest_edid(struct intel_dp *intel_dp) 3660 { 3661 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 3662 u8 test_result = DP_TEST_ACK; 3663 struct intel_connector *intel_connector = intel_dp->attached_connector; 3664 struct drm_connector *connector = &intel_connector->base; 3665 3666 if (intel_connector->detect_edid == NULL || 3667 connector->edid_corrupt || 3668 intel_dp->aux.i2c_defer_count > 6) { 3669 /* Check EDID read for NACKs, DEFERs and corruption 3670 * (DP CTS 1.2 Core r1.1) 3671 * 4.2.2.4 : Failed EDID read, I2C_NAK 3672 * 4.2.2.5 : Failed EDID read, I2C_DEFER 3673 * 4.2.2.6 : EDID corruption detected 3674 * Use failsafe mode for all cases 3675 */ 3676 if (intel_dp->aux.i2c_nack_count > 0 || 3677 intel_dp->aux.i2c_defer_count > 0) 3678 drm_dbg_kms(&i915->drm, 3679 "EDID read had %d NACKs, %d DEFERs\n", 3680 intel_dp->aux.i2c_nack_count, 3681 intel_dp->aux.i2c_defer_count); 3682 intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE; 3683 } else { 3684 /* FIXME: Get rid of drm_edid_raw() */ 3685 const struct edid *block = drm_edid_raw(intel_connector->detect_edid); 3686 3687 /* We have to write the checksum of the last block read */ 3688 block += block->extensions; 3689 3690 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM, 3691 block->checksum) <= 0) 3692 drm_dbg_kms(&i915->drm, 3693 "Failed to write EDID checksum\n"); 3694 3695 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE; 3696 intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED; 3697 } 3698 3699 /* Set test active flag here so userspace doesn't interrupt things */ 3700 intel_dp->compliance.test_active = true; 3701 3702 return test_result; 3703 } 3704 3705 static void intel_dp_phy_pattern_update(struct intel_dp *intel_dp, 3706 const struct intel_crtc_state *crtc_state) 3707 { 3708 struct drm_i915_private *dev_priv = 3709 to_i915(dp_to_dig_port(intel_dp)->base.base.dev); 3710 struct drm_dp_phy_test_params *data = 3711 &intel_dp->compliance.test_data.phytest; 3712 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc); 3713 enum pipe pipe = crtc->pipe; 3714 u32 pattern_val; 3715 3716 switch (data->phy_pattern) { 3717 case DP_PHY_TEST_PATTERN_NONE: 3718 drm_dbg_kms(&dev_priv->drm, "Disable Phy Test Pattern\n"); 3719 intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe), 0x0); 3720 break; 3721 case DP_PHY_TEST_PATTERN_D10_2: 3722 drm_dbg_kms(&dev_priv->drm, "Set D10.2 Phy Test Pattern\n"); 3723 intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe), 3724 DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_D10_2); 3725 break; 3726 case DP_PHY_TEST_PATTERN_ERROR_COUNT: 3727 drm_dbg_kms(&dev_priv->drm, "Set Error Count Phy Test Pattern\n"); 3728 intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe), 3729 DDI_DP_COMP_CTL_ENABLE | 3730 DDI_DP_COMP_CTL_SCRAMBLED_0); 3731 break; 3732 case DP_PHY_TEST_PATTERN_PRBS7: 3733 drm_dbg_kms(&dev_priv->drm, "Set PRBS7 Phy Test Pattern\n"); 3734 intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe), 3735 DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_PRBS7); 3736 break; 3737 case DP_PHY_TEST_PATTERN_80BIT_CUSTOM: 3738 /* 3739 * FIXME: Ideally pattern should come from DPCD 0x250. As 3740 * current firmware of DPR-100 could not set it, so hardcoding 3741 * now for complaince test. 3742 */ 3743 drm_dbg_kms(&dev_priv->drm, 3744 "Set 80Bit Custom Phy Test Pattern 0x3e0f83e0 0x0f83e0f8 0x0000f83e\n"); 3745 pattern_val = 0x3e0f83e0; 3746 intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 0), pattern_val); 3747 pattern_val = 0x0f83e0f8; 3748 intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 1), pattern_val); 3749 pattern_val = 0x0000f83e; 3750 intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 2), pattern_val); 3751 intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe), 3752 DDI_DP_COMP_CTL_ENABLE | 3753 DDI_DP_COMP_CTL_CUSTOM80); 3754 break; 3755 case DP_PHY_TEST_PATTERN_CP2520: 3756 /* 3757 * FIXME: Ideally pattern should come from DPCD 0x24A. As 3758 * current firmware of DPR-100 could not set it, so hardcoding 3759 * now for complaince test. 3760 */ 3761 drm_dbg_kms(&dev_priv->drm, "Set HBR2 compliance Phy Test Pattern\n"); 3762 pattern_val = 0xFB; 3763 intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe), 3764 DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_HBR2 | 3765 pattern_val); 3766 break; 3767 default: 3768 WARN(1, "Invalid Phy Test Pattern\n"); 3769 } 3770 } 3771 3772 static void intel_dp_process_phy_request(struct intel_dp *intel_dp, 3773 const struct intel_crtc_state *crtc_state) 3774 { 3775 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 3776 struct drm_dp_phy_test_params *data = 3777 &intel_dp->compliance.test_data.phytest; 3778 u8 link_status[DP_LINK_STATUS_SIZE]; 3779 3780 if (drm_dp_dpcd_read_phy_link_status(&intel_dp->aux, DP_PHY_DPRX, 3781 link_status) < 0) { 3782 drm_dbg_kms(&i915->drm, "failed to get link status\n"); 3783 return; 3784 } 3785 3786 /* retrieve vswing & pre-emphasis setting */ 3787 intel_dp_get_adjust_train(intel_dp, crtc_state, DP_PHY_DPRX, 3788 link_status); 3789 3790 intel_dp_set_signal_levels(intel_dp, crtc_state, DP_PHY_DPRX); 3791 3792 intel_dp_phy_pattern_update(intel_dp, crtc_state); 3793 3794 drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET, 3795 intel_dp->train_set, crtc_state->lane_count); 3796 3797 drm_dp_set_phy_test_pattern(&intel_dp->aux, data, 3798 link_status[DP_DPCD_REV]); 3799 } 3800 3801 static u8 intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp) 3802 { 3803 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 3804 struct drm_dp_phy_test_params *data = 3805 &intel_dp->compliance.test_data.phytest; 3806 3807 if (drm_dp_get_phy_test_pattern(&intel_dp->aux, data)) { 3808 drm_dbg_kms(&i915->drm, "DP Phy Test pattern AUX read failure\n"); 3809 return DP_TEST_NAK; 3810 } 3811 3812 /* Set test active flag here so userspace doesn't interrupt things */ 3813 intel_dp->compliance.test_active = true; 3814 3815 return DP_TEST_ACK; 3816 } 3817 3818 static void intel_dp_handle_test_request(struct intel_dp *intel_dp) 3819 { 3820 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 3821 u8 response = DP_TEST_NAK; 3822 u8 request = 0; 3823 int status; 3824 3825 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request); 3826 if (status <= 0) { 3827 drm_dbg_kms(&i915->drm, 3828 "Could not read test request from sink\n"); 3829 goto update_status; 3830 } 3831 3832 switch (request) { 3833 case DP_TEST_LINK_TRAINING: 3834 drm_dbg_kms(&i915->drm, "LINK_TRAINING test requested\n"); 3835 response = intel_dp_autotest_link_training(intel_dp); 3836 break; 3837 case DP_TEST_LINK_VIDEO_PATTERN: 3838 drm_dbg_kms(&i915->drm, "TEST_PATTERN test requested\n"); 3839 response = intel_dp_autotest_video_pattern(intel_dp); 3840 break; 3841 case DP_TEST_LINK_EDID_READ: 3842 drm_dbg_kms(&i915->drm, "EDID test requested\n"); 3843 response = intel_dp_autotest_edid(intel_dp); 3844 break; 3845 case DP_TEST_LINK_PHY_TEST_PATTERN: 3846 drm_dbg_kms(&i915->drm, "PHY_PATTERN test requested\n"); 3847 response = intel_dp_autotest_phy_pattern(intel_dp); 3848 break; 3849 default: 3850 drm_dbg_kms(&i915->drm, "Invalid test request '%02x'\n", 3851 request); 3852 break; 3853 } 3854 3855 if (response & DP_TEST_ACK) 3856 intel_dp->compliance.test_type = request; 3857 3858 update_status: 3859 status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response); 3860 if (status <= 0) 3861 drm_dbg_kms(&i915->drm, 3862 "Could not write test response to sink\n"); 3863 } 3864 3865 static bool intel_dp_link_ok(struct intel_dp *intel_dp, 3866 u8 link_status[DP_LINK_STATUS_SIZE]) 3867 { 3868 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base; 3869 struct drm_i915_private *i915 = to_i915(encoder->base.dev); 3870 bool uhbr = intel_dp->link_rate >= 1000000; 3871 bool ok; 3872 3873 if (uhbr) 3874 ok = drm_dp_128b132b_lane_channel_eq_done(link_status, 3875 intel_dp->lane_count); 3876 else 3877 ok = drm_dp_channel_eq_ok(link_status, intel_dp->lane_count); 3878 3879 if (ok) 3880 return true; 3881 3882 intel_dp_dump_link_status(intel_dp, DP_PHY_DPRX, link_status); 3883 drm_dbg_kms(&i915->drm, 3884 "[ENCODER:%d:%s] %s link not ok, retraining\n", 3885 encoder->base.base.id, encoder->base.name, 3886 uhbr ? "128b/132b" : "8b/10b"); 3887 3888 return false; 3889 } 3890 3891 static void 3892 intel_dp_mst_hpd_irq(struct intel_dp *intel_dp, u8 *esi, u8 *ack) 3893 { 3894 bool handled = false; 3895 3896 drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled); 3897 if (handled) 3898 ack[1] |= esi[1] & (DP_DOWN_REP_MSG_RDY | DP_UP_REQ_MSG_RDY); 3899 3900 if (esi[1] & DP_CP_IRQ) { 3901 intel_hdcp_handle_cp_irq(intel_dp->attached_connector); 3902 ack[1] |= DP_CP_IRQ; 3903 } 3904 } 3905 3906 static bool intel_dp_mst_link_status(struct intel_dp *intel_dp) 3907 { 3908 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base; 3909 struct drm_i915_private *i915 = to_i915(encoder->base.dev); 3910 u8 link_status[DP_LINK_STATUS_SIZE] = {}; 3911 const size_t esi_link_status_size = DP_LINK_STATUS_SIZE - 2; 3912 3913 if (drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS_ESI, link_status, 3914 esi_link_status_size) != esi_link_status_size) { 3915 drm_err(&i915->drm, 3916 "[ENCODER:%d:%s] Failed to read link status\n", 3917 encoder->base.base.id, encoder->base.name); 3918 return false; 3919 } 3920 3921 return intel_dp_link_ok(intel_dp, link_status); 3922 } 3923 3924 /** 3925 * intel_dp_check_mst_status - service any pending MST interrupts, check link status 3926 * @intel_dp: Intel DP struct 3927 * 3928 * Read any pending MST interrupts, call MST core to handle these and ack the 3929 * interrupts. Check if the main and AUX link state is ok. 3930 * 3931 * Returns: 3932 * - %true if pending interrupts were serviced (or no interrupts were 3933 * pending) w/o detecting an error condition. 3934 * - %false if an error condition - like AUX failure or a loss of link - is 3935 * detected, which needs servicing from the hotplug work. 3936 */ 3937 static bool 3938 intel_dp_check_mst_status(struct intel_dp *intel_dp) 3939 { 3940 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 3941 bool link_ok = true; 3942 3943 drm_WARN_ON_ONCE(&i915->drm, intel_dp->active_mst_links < 0); 3944 3945 for (;;) { 3946 u8 esi[4] = {}; 3947 u8 ack[4] = {}; 3948 3949 if (!intel_dp_get_sink_irq_esi(intel_dp, esi)) { 3950 drm_dbg_kms(&i915->drm, 3951 "failed to get ESI - device may have failed\n"); 3952 link_ok = false; 3953 3954 break; 3955 } 3956 3957 drm_dbg_kms(&i915->drm, "DPRX ESI: %4ph\n", esi); 3958 3959 if (intel_dp->active_mst_links > 0 && link_ok && 3960 esi[3] & LINK_STATUS_CHANGED) { 3961 if (!intel_dp_mst_link_status(intel_dp)) 3962 link_ok = false; 3963 ack[3] |= LINK_STATUS_CHANGED; 3964 } 3965 3966 intel_dp_mst_hpd_irq(intel_dp, esi, ack); 3967 3968 if (!memchr_inv(ack, 0, sizeof(ack))) 3969 break; 3970 3971 if (!intel_dp_ack_sink_irq_esi(intel_dp, ack)) 3972 drm_dbg_kms(&i915->drm, "Failed to ack ESI\n"); 3973 } 3974 3975 return link_ok; 3976 } 3977 3978 static void 3979 intel_dp_handle_hdmi_link_status_change(struct intel_dp *intel_dp) 3980 { 3981 bool is_active; 3982 u8 buf = 0; 3983 3984 is_active = drm_dp_pcon_hdmi_link_active(&intel_dp->aux); 3985 if (intel_dp->frl.is_trained && !is_active) { 3986 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PCON_HDMI_LINK_CONFIG_1, &buf) < 0) 3987 return; 3988 3989 buf &= ~DP_PCON_ENABLE_HDMI_LINK; 3990 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_PCON_HDMI_LINK_CONFIG_1, buf) < 0) 3991 return; 3992 3993 drm_dp_pcon_hdmi_frl_link_error_count(&intel_dp->aux, &intel_dp->attached_connector->base); 3994 3995 intel_dp->frl.is_trained = false; 3996 3997 /* Restart FRL training or fall back to TMDS mode */ 3998 intel_dp_check_frl_training(intel_dp); 3999 } 4000 } 4001 4002 static bool 4003 intel_dp_needs_link_retrain(struct intel_dp *intel_dp) 4004 { 4005 u8 link_status[DP_LINK_STATUS_SIZE]; 4006 4007 if (!intel_dp->link_trained) 4008 return false; 4009 4010 /* 4011 * While PSR source HW is enabled, it will control main-link sending 4012 * frames, enabling and disabling it so trying to do a retrain will fail 4013 * as the link would or not be on or it could mix training patterns 4014 * and frame data at the same time causing retrain to fail. 4015 * Also when exiting PSR, HW will retrain the link anyways fixing 4016 * any link status error. 4017 */ 4018 if (intel_psr_enabled(intel_dp)) 4019 return false; 4020 4021 if (drm_dp_dpcd_read_phy_link_status(&intel_dp->aux, DP_PHY_DPRX, 4022 link_status) < 0) 4023 return false; 4024 4025 /* 4026 * Validate the cached values of intel_dp->link_rate and 4027 * intel_dp->lane_count before attempting to retrain. 4028 * 4029 * FIXME would be nice to user the crtc state here, but since 4030 * we need to call this from the short HPD handler that seems 4031 * a bit hard. 4032 */ 4033 if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate, 4034 intel_dp->lane_count)) 4035 return false; 4036 4037 /* Retrain if link not ok */ 4038 return !intel_dp_link_ok(intel_dp, link_status); 4039 } 4040 4041 static bool intel_dp_has_connector(struct intel_dp *intel_dp, 4042 const struct drm_connector_state *conn_state) 4043 { 4044 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 4045 struct intel_encoder *encoder; 4046 enum pipe pipe; 4047 4048 if (!conn_state->best_encoder) 4049 return false; 4050 4051 /* SST */ 4052 encoder = &dp_to_dig_port(intel_dp)->base; 4053 if (conn_state->best_encoder == &encoder->base) 4054 return true; 4055 4056 /* MST */ 4057 for_each_pipe(i915, pipe) { 4058 encoder = &intel_dp->mst_encoders[pipe]->base; 4059 if (conn_state->best_encoder == &encoder->base) 4060 return true; 4061 } 4062 4063 return false; 4064 } 4065 4066 static int intel_dp_prep_link_retrain(struct intel_dp *intel_dp, 4067 struct drm_modeset_acquire_ctx *ctx, 4068 u8 *pipe_mask) 4069 { 4070 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 4071 struct drm_connector_list_iter conn_iter; 4072 struct intel_connector *connector; 4073 int ret = 0; 4074 4075 *pipe_mask = 0; 4076 4077 if (!intel_dp_needs_link_retrain(intel_dp)) 4078 return 0; 4079 4080 drm_connector_list_iter_begin(&i915->drm, &conn_iter); 4081 for_each_intel_connector_iter(connector, &conn_iter) { 4082 struct drm_connector_state *conn_state = 4083 connector->base.state; 4084 struct intel_crtc_state *crtc_state; 4085 struct intel_crtc *crtc; 4086 4087 if (!intel_dp_has_connector(intel_dp, conn_state)) 4088 continue; 4089 4090 crtc = to_intel_crtc(conn_state->crtc); 4091 if (!crtc) 4092 continue; 4093 4094 ret = drm_modeset_lock(&crtc->base.mutex, ctx); 4095 if (ret) 4096 break; 4097 4098 crtc_state = to_intel_crtc_state(crtc->base.state); 4099 4100 drm_WARN_ON(&i915->drm, !intel_crtc_has_dp_encoder(crtc_state)); 4101 4102 if (!crtc_state->hw.active) 4103 continue; 4104 4105 if (conn_state->commit && 4106 !try_wait_for_completion(&conn_state->commit->hw_done)) 4107 continue; 4108 4109 *pipe_mask |= BIT(crtc->pipe); 4110 } 4111 drm_connector_list_iter_end(&conn_iter); 4112 4113 if (!intel_dp_needs_link_retrain(intel_dp)) 4114 *pipe_mask = 0; 4115 4116 return ret; 4117 } 4118 4119 static bool intel_dp_is_connected(struct intel_dp *intel_dp) 4120 { 4121 struct intel_connector *connector = intel_dp->attached_connector; 4122 4123 return connector->base.status == connector_status_connected || 4124 intel_dp->is_mst; 4125 } 4126 4127 int intel_dp_retrain_link(struct intel_encoder *encoder, 4128 struct drm_modeset_acquire_ctx *ctx) 4129 { 4130 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 4131 struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 4132 struct intel_crtc *crtc; 4133 u8 pipe_mask; 4134 int ret; 4135 4136 if (!intel_dp_is_connected(intel_dp)) 4137 return 0; 4138 4139 ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex, 4140 ctx); 4141 if (ret) 4142 return ret; 4143 4144 ret = intel_dp_prep_link_retrain(intel_dp, ctx, &pipe_mask); 4145 if (ret) 4146 return ret; 4147 4148 if (pipe_mask == 0) 4149 return 0; 4150 4151 drm_dbg_kms(&dev_priv->drm, "[ENCODER:%d:%s] retraining link\n", 4152 encoder->base.base.id, encoder->base.name); 4153 4154 for_each_intel_crtc_in_pipe_mask(&dev_priv->drm, crtc, pipe_mask) { 4155 const struct intel_crtc_state *crtc_state = 4156 to_intel_crtc_state(crtc->base.state); 4157 4158 /* Suppress underruns caused by re-training */ 4159 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false); 4160 if (crtc_state->has_pch_encoder) 4161 intel_set_pch_fifo_underrun_reporting(dev_priv, 4162 intel_crtc_pch_transcoder(crtc), false); 4163 } 4164 4165 for_each_intel_crtc_in_pipe_mask(&dev_priv->drm, crtc, pipe_mask) { 4166 const struct intel_crtc_state *crtc_state = 4167 to_intel_crtc_state(crtc->base.state); 4168 4169 /* retrain on the MST master transcoder */ 4170 if (DISPLAY_VER(dev_priv) >= 12 && 4171 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST) && 4172 !intel_dp_mst_is_master_trans(crtc_state)) 4173 continue; 4174 4175 intel_dp_check_frl_training(intel_dp); 4176 intel_dp_pcon_dsc_configure(intel_dp, crtc_state); 4177 intel_dp_start_link_train(intel_dp, crtc_state); 4178 intel_dp_stop_link_train(intel_dp, crtc_state); 4179 break; 4180 } 4181 4182 for_each_intel_crtc_in_pipe_mask(&dev_priv->drm, crtc, pipe_mask) { 4183 const struct intel_crtc_state *crtc_state = 4184 to_intel_crtc_state(crtc->base.state); 4185 4186 /* Keep underrun reporting disabled until things are stable */ 4187 intel_crtc_wait_for_next_vblank(crtc); 4188 4189 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true); 4190 if (crtc_state->has_pch_encoder) 4191 intel_set_pch_fifo_underrun_reporting(dev_priv, 4192 intel_crtc_pch_transcoder(crtc), true); 4193 } 4194 4195 return 0; 4196 } 4197 4198 static int intel_dp_prep_phy_test(struct intel_dp *intel_dp, 4199 struct drm_modeset_acquire_ctx *ctx, 4200 u8 *pipe_mask) 4201 { 4202 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 4203 struct drm_connector_list_iter conn_iter; 4204 struct intel_connector *connector; 4205 int ret = 0; 4206 4207 *pipe_mask = 0; 4208 4209 drm_connector_list_iter_begin(&i915->drm, &conn_iter); 4210 for_each_intel_connector_iter(connector, &conn_iter) { 4211 struct drm_connector_state *conn_state = 4212 connector->base.state; 4213 struct intel_crtc_state *crtc_state; 4214 struct intel_crtc *crtc; 4215 4216 if (!intel_dp_has_connector(intel_dp, conn_state)) 4217 continue; 4218 4219 crtc = to_intel_crtc(conn_state->crtc); 4220 if (!crtc) 4221 continue; 4222 4223 ret = drm_modeset_lock(&crtc->base.mutex, ctx); 4224 if (ret) 4225 break; 4226 4227 crtc_state = to_intel_crtc_state(crtc->base.state); 4228 4229 drm_WARN_ON(&i915->drm, !intel_crtc_has_dp_encoder(crtc_state)); 4230 4231 if (!crtc_state->hw.active) 4232 continue; 4233 4234 if (conn_state->commit && 4235 !try_wait_for_completion(&conn_state->commit->hw_done)) 4236 continue; 4237 4238 *pipe_mask |= BIT(crtc->pipe); 4239 } 4240 drm_connector_list_iter_end(&conn_iter); 4241 4242 return ret; 4243 } 4244 4245 static int intel_dp_do_phy_test(struct intel_encoder *encoder, 4246 struct drm_modeset_acquire_ctx *ctx) 4247 { 4248 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 4249 struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 4250 struct intel_crtc *crtc; 4251 u8 pipe_mask; 4252 int ret; 4253 4254 ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex, 4255 ctx); 4256 if (ret) 4257 return ret; 4258 4259 ret = intel_dp_prep_phy_test(intel_dp, ctx, &pipe_mask); 4260 if (ret) 4261 return ret; 4262 4263 if (pipe_mask == 0) 4264 return 0; 4265 4266 drm_dbg_kms(&dev_priv->drm, "[ENCODER:%d:%s] PHY test\n", 4267 encoder->base.base.id, encoder->base.name); 4268 4269 for_each_intel_crtc_in_pipe_mask(&dev_priv->drm, crtc, pipe_mask) { 4270 const struct intel_crtc_state *crtc_state = 4271 to_intel_crtc_state(crtc->base.state); 4272 4273 /* test on the MST master transcoder */ 4274 if (DISPLAY_VER(dev_priv) >= 12 && 4275 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST) && 4276 !intel_dp_mst_is_master_trans(crtc_state)) 4277 continue; 4278 4279 intel_dp_process_phy_request(intel_dp, crtc_state); 4280 break; 4281 } 4282 4283 return 0; 4284 } 4285 4286 void intel_dp_phy_test(struct intel_encoder *encoder) 4287 { 4288 struct drm_modeset_acquire_ctx ctx; 4289 int ret; 4290 4291 drm_modeset_acquire_init(&ctx, 0); 4292 4293 for (;;) { 4294 ret = intel_dp_do_phy_test(encoder, &ctx); 4295 4296 if (ret == -EDEADLK) { 4297 drm_modeset_backoff(&ctx); 4298 continue; 4299 } 4300 4301 break; 4302 } 4303 4304 drm_modeset_drop_locks(&ctx); 4305 drm_modeset_acquire_fini(&ctx); 4306 drm_WARN(encoder->base.dev, ret, 4307 "Acquiring modeset locks failed with %i\n", ret); 4308 } 4309 4310 static void intel_dp_check_device_service_irq(struct intel_dp *intel_dp) 4311 { 4312 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 4313 u8 val; 4314 4315 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11) 4316 return; 4317 4318 if (drm_dp_dpcd_readb(&intel_dp->aux, 4319 DP_DEVICE_SERVICE_IRQ_VECTOR, &val) != 1 || !val) 4320 return; 4321 4322 drm_dp_dpcd_writeb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR, val); 4323 4324 if (val & DP_AUTOMATED_TEST_REQUEST) 4325 intel_dp_handle_test_request(intel_dp); 4326 4327 if (val & DP_CP_IRQ) 4328 intel_hdcp_handle_cp_irq(intel_dp->attached_connector); 4329 4330 if (val & DP_SINK_SPECIFIC_IRQ) 4331 drm_dbg_kms(&i915->drm, "Sink specific irq unhandled\n"); 4332 } 4333 4334 static void intel_dp_check_link_service_irq(struct intel_dp *intel_dp) 4335 { 4336 u8 val; 4337 4338 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11) 4339 return; 4340 4341 if (drm_dp_dpcd_readb(&intel_dp->aux, 4342 DP_LINK_SERVICE_IRQ_VECTOR_ESI0, &val) != 1 || !val) 4343 return; 4344 4345 if (drm_dp_dpcd_writeb(&intel_dp->aux, 4346 DP_LINK_SERVICE_IRQ_VECTOR_ESI0, val) != 1) 4347 return; 4348 4349 if (val & HDMI_LINK_STATUS_CHANGED) 4350 intel_dp_handle_hdmi_link_status_change(intel_dp); 4351 } 4352 4353 /* 4354 * According to DP spec 4355 * 5.1.2: 4356 * 1. Read DPCD 4357 * 2. Configure link according to Receiver Capabilities 4358 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3 4359 * 4. Check link status on receipt of hot-plug interrupt 4360 * 4361 * intel_dp_short_pulse - handles short pulse interrupts 4362 * when full detection is not required. 4363 * Returns %true if short pulse is handled and full detection 4364 * is NOT required and %false otherwise. 4365 */ 4366 static bool 4367 intel_dp_short_pulse(struct intel_dp *intel_dp) 4368 { 4369 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp); 4370 u8 old_sink_count = intel_dp->sink_count; 4371 bool ret; 4372 4373 /* 4374 * Clearing compliance test variables to allow capturing 4375 * of values for next automated test request. 4376 */ 4377 memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance)); 4378 4379 /* 4380 * Now read the DPCD to see if it's actually running 4381 * If the current value of sink count doesn't match with 4382 * the value that was stored earlier or dpcd read failed 4383 * we need to do full detection 4384 */ 4385 ret = intel_dp_get_dpcd(intel_dp); 4386 4387 if ((old_sink_count != intel_dp->sink_count) || !ret) { 4388 /* No need to proceed if we are going to do full detect */ 4389 return false; 4390 } 4391 4392 intel_dp_check_device_service_irq(intel_dp); 4393 intel_dp_check_link_service_irq(intel_dp); 4394 4395 /* Handle CEC interrupts, if any */ 4396 drm_dp_cec_irq(&intel_dp->aux); 4397 4398 /* defer to the hotplug work for link retraining if needed */ 4399 if (intel_dp_needs_link_retrain(intel_dp)) 4400 return false; 4401 4402 intel_psr_short_pulse(intel_dp); 4403 4404 switch (intel_dp->compliance.test_type) { 4405 case DP_TEST_LINK_TRAINING: 4406 drm_dbg_kms(&dev_priv->drm, 4407 "Link Training Compliance Test requested\n"); 4408 /* Send a Hotplug Uevent to userspace to start modeset */ 4409 drm_kms_helper_hotplug_event(&dev_priv->drm); 4410 break; 4411 case DP_TEST_LINK_PHY_TEST_PATTERN: 4412 drm_dbg_kms(&dev_priv->drm, 4413 "PHY test pattern Compliance Test requested\n"); 4414 /* 4415 * Schedule long hpd to do the test 4416 * 4417 * FIXME get rid of the ad-hoc phy test modeset code 4418 * and properly incorporate it into the normal modeset. 4419 */ 4420 return false; 4421 } 4422 4423 return true; 4424 } 4425 4426 /* XXX this is probably wrong for multiple downstream ports */ 4427 static enum drm_connector_status 4428 intel_dp_detect_dpcd(struct intel_dp *intel_dp) 4429 { 4430 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 4431 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 4432 u8 *dpcd = intel_dp->dpcd; 4433 u8 type; 4434 4435 if (drm_WARN_ON(&i915->drm, intel_dp_is_edp(intel_dp))) 4436 return connector_status_connected; 4437 4438 lspcon_resume(dig_port); 4439 4440 if (!intel_dp_get_dpcd(intel_dp)) 4441 return connector_status_disconnected; 4442 4443 /* if there's no downstream port, we're done */ 4444 if (!drm_dp_is_branch(dpcd)) 4445 return connector_status_connected; 4446 4447 /* If we're HPD-aware, SINK_COUNT changes dynamically */ 4448 if (intel_dp_has_sink_count(intel_dp) && 4449 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) { 4450 return intel_dp->sink_count ? 4451 connector_status_connected : connector_status_disconnected; 4452 } 4453 4454 if (intel_dp_can_mst(intel_dp)) 4455 return connector_status_connected; 4456 4457 /* If no HPD, poke DDC gently */ 4458 if (drm_probe_ddc(&intel_dp->aux.ddc)) 4459 return connector_status_connected; 4460 4461 /* Well we tried, say unknown for unreliable port types */ 4462 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) { 4463 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK; 4464 if (type == DP_DS_PORT_TYPE_VGA || 4465 type == DP_DS_PORT_TYPE_NON_EDID) 4466 return connector_status_unknown; 4467 } else { 4468 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] & 4469 DP_DWN_STRM_PORT_TYPE_MASK; 4470 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG || 4471 type == DP_DWN_STRM_PORT_TYPE_OTHER) 4472 return connector_status_unknown; 4473 } 4474 4475 /* Anything else is out of spec, warn and ignore */ 4476 drm_dbg_kms(&i915->drm, "Broken DP branch device, ignoring\n"); 4477 return connector_status_disconnected; 4478 } 4479 4480 static enum drm_connector_status 4481 edp_detect(struct intel_dp *intel_dp) 4482 { 4483 return connector_status_connected; 4484 } 4485 4486 /* 4487 * intel_digital_port_connected - is the specified port connected? 4488 * @encoder: intel_encoder 4489 * 4490 * In cases where there's a connector physically connected but it can't be used 4491 * by our hardware we also return false, since the rest of the driver should 4492 * pretty much treat the port as disconnected. This is relevant for type-C 4493 * (starting on ICL) where there's ownership involved. 4494 * 4495 * Return %true if port is connected, %false otherwise. 4496 */ 4497 bool intel_digital_port_connected(struct intel_encoder *encoder) 4498 { 4499 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 4500 struct intel_digital_port *dig_port = enc_to_dig_port(encoder); 4501 bool is_connected = false; 4502 intel_wakeref_t wakeref; 4503 4504 with_intel_display_power(dev_priv, POWER_DOMAIN_DISPLAY_CORE, wakeref) 4505 is_connected = dig_port->connected(encoder); 4506 4507 return is_connected; 4508 } 4509 4510 static const struct drm_edid * 4511 intel_dp_get_edid(struct intel_dp *intel_dp) 4512 { 4513 struct intel_connector *connector = intel_dp->attached_connector; 4514 const struct drm_edid *fixed_edid = connector->panel.fixed_edid; 4515 4516 /* Use panel fixed edid if we have one */ 4517 if (fixed_edid) { 4518 /* invalid edid */ 4519 if (IS_ERR(fixed_edid)) 4520 return NULL; 4521 4522 return drm_edid_dup(fixed_edid); 4523 } 4524 4525 return drm_edid_read_ddc(&connector->base, &intel_dp->aux.ddc); 4526 } 4527 4528 static void 4529 intel_dp_update_dfp(struct intel_dp *intel_dp, 4530 const struct drm_edid *drm_edid) 4531 { 4532 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 4533 struct intel_connector *connector = intel_dp->attached_connector; 4534 const struct edid *edid; 4535 4536 /* FIXME: Get rid of drm_edid_raw() */ 4537 edid = drm_edid_raw(drm_edid); 4538 4539 intel_dp->dfp.max_bpc = 4540 drm_dp_downstream_max_bpc(intel_dp->dpcd, 4541 intel_dp->downstream_ports, edid); 4542 4543 intel_dp->dfp.max_dotclock = 4544 drm_dp_downstream_max_dotclock(intel_dp->dpcd, 4545 intel_dp->downstream_ports); 4546 4547 intel_dp->dfp.min_tmds_clock = 4548 drm_dp_downstream_min_tmds_clock(intel_dp->dpcd, 4549 intel_dp->downstream_ports, 4550 edid); 4551 intel_dp->dfp.max_tmds_clock = 4552 drm_dp_downstream_max_tmds_clock(intel_dp->dpcd, 4553 intel_dp->downstream_ports, 4554 edid); 4555 4556 intel_dp->dfp.pcon_max_frl_bw = 4557 drm_dp_get_pcon_max_frl_bw(intel_dp->dpcd, 4558 intel_dp->downstream_ports); 4559 4560 drm_dbg_kms(&i915->drm, 4561 "[CONNECTOR:%d:%s] DFP max bpc %d, max dotclock %d, TMDS clock %d-%d, PCON Max FRL BW %dGbps\n", 4562 connector->base.base.id, connector->base.name, 4563 intel_dp->dfp.max_bpc, 4564 intel_dp->dfp.max_dotclock, 4565 intel_dp->dfp.min_tmds_clock, 4566 intel_dp->dfp.max_tmds_clock, 4567 intel_dp->dfp.pcon_max_frl_bw); 4568 4569 intel_dp_get_pcon_dsc_cap(intel_dp); 4570 } 4571 4572 static void 4573 intel_dp_update_420(struct intel_dp *intel_dp) 4574 { 4575 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 4576 struct intel_connector *connector = intel_dp->attached_connector; 4577 bool is_branch, ycbcr_420_passthrough, ycbcr_444_to_420, rgb_to_ycbcr; 4578 4579 /* No YCbCr output support on gmch platforms */ 4580 if (HAS_GMCH(i915)) 4581 return; 4582 4583 /* 4584 * ILK doesn't seem capable of DP YCbCr output. The 4585 * displayed image is severly corrupted. SNB+ is fine. 4586 */ 4587 if (IS_IRONLAKE(i915)) 4588 return; 4589 4590 is_branch = drm_dp_is_branch(intel_dp->dpcd); 4591 ycbcr_420_passthrough = 4592 drm_dp_downstream_420_passthrough(intel_dp->dpcd, 4593 intel_dp->downstream_ports); 4594 /* on-board LSPCON always assumed to support 4:4:4->4:2:0 conversion */ 4595 ycbcr_444_to_420 = 4596 dp_to_dig_port(intel_dp)->lspcon.active || 4597 drm_dp_downstream_444_to_420_conversion(intel_dp->dpcd, 4598 intel_dp->downstream_ports); 4599 rgb_to_ycbcr = drm_dp_downstream_rgb_to_ycbcr_conversion(intel_dp->dpcd, 4600 intel_dp->downstream_ports, 4601 DP_DS_HDMI_BT709_RGB_YCBCR_CONV); 4602 4603 if (DISPLAY_VER(i915) >= 11) { 4604 /* Let PCON convert from RGB->YCbCr if possible */ 4605 if (is_branch && rgb_to_ycbcr && ycbcr_444_to_420) { 4606 intel_dp->dfp.rgb_to_ycbcr = true; 4607 intel_dp->dfp.ycbcr_444_to_420 = true; 4608 connector->base.ycbcr_420_allowed = true; 4609 } else { 4610 /* Prefer 4:2:0 passthrough over 4:4:4->4:2:0 conversion */ 4611 intel_dp->dfp.ycbcr_444_to_420 = 4612 ycbcr_444_to_420 && !ycbcr_420_passthrough; 4613 4614 connector->base.ycbcr_420_allowed = 4615 !is_branch || ycbcr_444_to_420 || ycbcr_420_passthrough; 4616 } 4617 } else { 4618 /* 4:4:4->4:2:0 conversion is the only way */ 4619 intel_dp->dfp.ycbcr_444_to_420 = ycbcr_444_to_420; 4620 4621 connector->base.ycbcr_420_allowed = ycbcr_444_to_420; 4622 } 4623 4624 drm_dbg_kms(&i915->drm, 4625 "[CONNECTOR:%d:%s] RGB->YcbCr conversion? %s, YCbCr 4:2:0 allowed? %s, YCbCr 4:4:4->4:2:0 conversion? %s\n", 4626 connector->base.base.id, connector->base.name, 4627 str_yes_no(intel_dp->dfp.rgb_to_ycbcr), 4628 str_yes_no(connector->base.ycbcr_420_allowed), 4629 str_yes_no(intel_dp->dfp.ycbcr_444_to_420)); 4630 } 4631 4632 static void 4633 intel_dp_set_edid(struct intel_dp *intel_dp) 4634 { 4635 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 4636 struct intel_connector *connector = intel_dp->attached_connector; 4637 const struct drm_edid *drm_edid; 4638 const struct edid *edid; 4639 bool vrr_capable; 4640 4641 intel_dp_unset_edid(intel_dp); 4642 drm_edid = intel_dp_get_edid(intel_dp); 4643 connector->detect_edid = drm_edid; 4644 4645 /* Below we depend on display info having been updated */ 4646 drm_edid_connector_update(&connector->base, drm_edid); 4647 4648 vrr_capable = intel_vrr_is_capable(connector); 4649 drm_dbg_kms(&i915->drm, "[CONNECTOR:%d:%s] VRR capable: %s\n", 4650 connector->base.base.id, connector->base.name, str_yes_no(vrr_capable)); 4651 drm_connector_set_vrr_capable_property(&connector->base, vrr_capable); 4652 4653 intel_dp_update_dfp(intel_dp, drm_edid); 4654 intel_dp_update_420(intel_dp); 4655 4656 /* FIXME: Get rid of drm_edid_raw() */ 4657 edid = drm_edid_raw(drm_edid); 4658 if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) { 4659 intel_dp->has_hdmi_sink = drm_detect_hdmi_monitor(edid); 4660 intel_dp->has_audio = drm_detect_monitor_audio(edid); 4661 } 4662 4663 drm_dp_cec_set_edid(&intel_dp->aux, edid); 4664 } 4665 4666 static void 4667 intel_dp_unset_edid(struct intel_dp *intel_dp) 4668 { 4669 struct intel_connector *connector = intel_dp->attached_connector; 4670 4671 drm_dp_cec_unset_edid(&intel_dp->aux); 4672 drm_edid_free(connector->detect_edid); 4673 connector->detect_edid = NULL; 4674 4675 intel_dp->has_hdmi_sink = false; 4676 intel_dp->has_audio = false; 4677 4678 intel_dp->dfp.max_bpc = 0; 4679 intel_dp->dfp.max_dotclock = 0; 4680 intel_dp->dfp.min_tmds_clock = 0; 4681 intel_dp->dfp.max_tmds_clock = 0; 4682 4683 intel_dp->dfp.pcon_max_frl_bw = 0; 4684 4685 intel_dp->dfp.ycbcr_444_to_420 = false; 4686 connector->base.ycbcr_420_allowed = false; 4687 4688 drm_connector_set_vrr_capable_property(&connector->base, 4689 false); 4690 } 4691 4692 static int 4693 intel_dp_detect(struct drm_connector *connector, 4694 struct drm_modeset_acquire_ctx *ctx, 4695 bool force) 4696 { 4697 struct drm_i915_private *dev_priv = to_i915(connector->dev); 4698 struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector)); 4699 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 4700 struct intel_encoder *encoder = &dig_port->base; 4701 enum drm_connector_status status; 4702 4703 drm_dbg_kms(&dev_priv->drm, "[CONNECTOR:%d:%s]\n", 4704 connector->base.id, connector->name); 4705 drm_WARN_ON(&dev_priv->drm, 4706 !drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex)); 4707 4708 if (!INTEL_DISPLAY_ENABLED(dev_priv)) 4709 return connector_status_disconnected; 4710 4711 /* Can't disconnect eDP */ 4712 if (intel_dp_is_edp(intel_dp)) 4713 status = edp_detect(intel_dp); 4714 else if (intel_digital_port_connected(encoder)) 4715 status = intel_dp_detect_dpcd(intel_dp); 4716 else 4717 status = connector_status_disconnected; 4718 4719 if (status == connector_status_disconnected) { 4720 memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance)); 4721 memset(intel_dp->dsc_dpcd, 0, sizeof(intel_dp->dsc_dpcd)); 4722 4723 if (intel_dp->is_mst) { 4724 drm_dbg_kms(&dev_priv->drm, 4725 "MST device may have disappeared %d vs %d\n", 4726 intel_dp->is_mst, 4727 intel_dp->mst_mgr.mst_state); 4728 intel_dp->is_mst = false; 4729 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, 4730 intel_dp->is_mst); 4731 } 4732 4733 goto out; 4734 } 4735 4736 /* Read DP Sink DSC Cap DPCD regs for DP v1.4 */ 4737 if (HAS_DSC(dev_priv)) 4738 intel_dp_get_dsc_sink_cap(intel_dp); 4739 4740 intel_dp_configure_mst(intel_dp); 4741 4742 /* 4743 * TODO: Reset link params when switching to MST mode, until MST 4744 * supports link training fallback params. 4745 */ 4746 if (intel_dp->reset_link_params || intel_dp->is_mst) { 4747 intel_dp_reset_max_link_params(intel_dp); 4748 intel_dp->reset_link_params = false; 4749 } 4750 4751 intel_dp_print_rates(intel_dp); 4752 4753 if (intel_dp->is_mst) { 4754 /* 4755 * If we are in MST mode then this connector 4756 * won't appear connected or have anything 4757 * with EDID on it 4758 */ 4759 status = connector_status_disconnected; 4760 goto out; 4761 } 4762 4763 /* 4764 * Some external monitors do not signal loss of link synchronization 4765 * with an IRQ_HPD, so force a link status check. 4766 */ 4767 if (!intel_dp_is_edp(intel_dp)) { 4768 int ret; 4769 4770 ret = intel_dp_retrain_link(encoder, ctx); 4771 if (ret) 4772 return ret; 4773 } 4774 4775 /* 4776 * Clearing NACK and defer counts to get their exact values 4777 * while reading EDID which are required by Compliance tests 4778 * 4.2.2.4 and 4.2.2.5 4779 */ 4780 intel_dp->aux.i2c_nack_count = 0; 4781 intel_dp->aux.i2c_defer_count = 0; 4782 4783 intel_dp_set_edid(intel_dp); 4784 if (intel_dp_is_edp(intel_dp) || 4785 to_intel_connector(connector)->detect_edid) 4786 status = connector_status_connected; 4787 4788 intel_dp_check_device_service_irq(intel_dp); 4789 4790 out: 4791 if (status != connector_status_connected && !intel_dp->is_mst) 4792 intel_dp_unset_edid(intel_dp); 4793 4794 /* 4795 * Make sure the refs for power wells enabled during detect are 4796 * dropped to avoid a new detect cycle triggered by HPD polling. 4797 */ 4798 intel_display_power_flush_work(dev_priv); 4799 4800 if (!intel_dp_is_edp(intel_dp)) 4801 drm_dp_set_subconnector_property(connector, 4802 status, 4803 intel_dp->dpcd, 4804 intel_dp->downstream_ports); 4805 return status; 4806 } 4807 4808 static void 4809 intel_dp_force(struct drm_connector *connector) 4810 { 4811 struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector)); 4812 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 4813 struct intel_encoder *intel_encoder = &dig_port->base; 4814 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev); 4815 enum intel_display_power_domain aux_domain = 4816 intel_aux_power_domain(dig_port); 4817 intel_wakeref_t wakeref; 4818 4819 drm_dbg_kms(&dev_priv->drm, "[CONNECTOR:%d:%s]\n", 4820 connector->base.id, connector->name); 4821 intel_dp_unset_edid(intel_dp); 4822 4823 if (connector->status != connector_status_connected) 4824 return; 4825 4826 wakeref = intel_display_power_get(dev_priv, aux_domain); 4827 4828 intel_dp_set_edid(intel_dp); 4829 4830 intel_display_power_put(dev_priv, aux_domain, wakeref); 4831 } 4832 4833 static int intel_dp_get_modes(struct drm_connector *connector) 4834 { 4835 struct intel_connector *intel_connector = to_intel_connector(connector); 4836 int num_modes; 4837 4838 /* drm_edid_connector_update() done in ->detect() or ->force() */ 4839 num_modes = drm_edid_connector_add_modes(connector); 4840 4841 /* Also add fixed mode, which may or may not be present in EDID */ 4842 if (intel_dp_is_edp(intel_attached_dp(intel_connector))) 4843 num_modes += intel_panel_get_modes(intel_connector); 4844 4845 if (num_modes) 4846 return num_modes; 4847 4848 if (!intel_connector->detect_edid) { 4849 struct intel_dp *intel_dp = intel_attached_dp(intel_connector); 4850 struct drm_display_mode *mode; 4851 4852 mode = drm_dp_downstream_mode(connector->dev, 4853 intel_dp->dpcd, 4854 intel_dp->downstream_ports); 4855 if (mode) { 4856 drm_mode_probed_add(connector, mode); 4857 num_modes++; 4858 } 4859 } 4860 4861 return num_modes; 4862 } 4863 4864 static int 4865 intel_dp_connector_register(struct drm_connector *connector) 4866 { 4867 struct drm_i915_private *i915 = to_i915(connector->dev); 4868 struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector)); 4869 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 4870 struct intel_lspcon *lspcon = &dig_port->lspcon; 4871 int ret; 4872 4873 ret = intel_connector_register(connector); 4874 if (ret) 4875 return ret; 4876 4877 drm_dbg_kms(&i915->drm, "registering %s bus for %s\n", 4878 intel_dp->aux.name, connector->kdev->kobj.name); 4879 4880 intel_dp->aux.dev = connector->kdev; 4881 ret = drm_dp_aux_register(&intel_dp->aux); 4882 if (!ret) 4883 drm_dp_cec_register_connector(&intel_dp->aux, connector); 4884 4885 if (!intel_bios_encoder_is_lspcon(dig_port->base.devdata)) 4886 return ret; 4887 4888 /* 4889 * ToDo: Clean this up to handle lspcon init and resume more 4890 * efficiently and streamlined. 4891 */ 4892 if (lspcon_init(dig_port)) { 4893 lspcon_detect_hdr_capability(lspcon); 4894 if (lspcon->hdr_supported) 4895 drm_connector_attach_hdr_output_metadata_property(connector); 4896 } 4897 4898 return ret; 4899 } 4900 4901 static void 4902 intel_dp_connector_unregister(struct drm_connector *connector) 4903 { 4904 struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector)); 4905 4906 drm_dp_cec_unregister_connector(&intel_dp->aux); 4907 drm_dp_aux_unregister(&intel_dp->aux); 4908 intel_connector_unregister(connector); 4909 } 4910 4911 void intel_dp_encoder_flush_work(struct drm_encoder *encoder) 4912 { 4913 struct intel_digital_port *dig_port = enc_to_dig_port(to_intel_encoder(encoder)); 4914 struct intel_dp *intel_dp = &dig_port->dp; 4915 4916 intel_dp_mst_encoder_cleanup(dig_port); 4917 4918 intel_pps_vdd_off_sync(intel_dp); 4919 4920 /* 4921 * Ensure power off delay is respected on module remove, so that we can 4922 * reduce delays at driver probe. See pps_init_timestamps(). 4923 */ 4924 intel_pps_wait_power_cycle(intel_dp); 4925 4926 intel_dp_aux_fini(intel_dp); 4927 } 4928 4929 void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder) 4930 { 4931 struct intel_dp *intel_dp = enc_to_intel_dp(intel_encoder); 4932 4933 intel_pps_vdd_off_sync(intel_dp); 4934 } 4935 4936 void intel_dp_encoder_shutdown(struct intel_encoder *intel_encoder) 4937 { 4938 struct intel_dp *intel_dp = enc_to_intel_dp(intel_encoder); 4939 4940 intel_pps_wait_power_cycle(intel_dp); 4941 } 4942 4943 static int intel_modeset_tile_group(struct intel_atomic_state *state, 4944 int tile_group_id) 4945 { 4946 struct drm_i915_private *dev_priv = to_i915(state->base.dev); 4947 struct drm_connector_list_iter conn_iter; 4948 struct drm_connector *connector; 4949 int ret = 0; 4950 4951 drm_connector_list_iter_begin(&dev_priv->drm, &conn_iter); 4952 drm_for_each_connector_iter(connector, &conn_iter) { 4953 struct drm_connector_state *conn_state; 4954 struct intel_crtc_state *crtc_state; 4955 struct intel_crtc *crtc; 4956 4957 if (!connector->has_tile || 4958 connector->tile_group->id != tile_group_id) 4959 continue; 4960 4961 conn_state = drm_atomic_get_connector_state(&state->base, 4962 connector); 4963 if (IS_ERR(conn_state)) { 4964 ret = PTR_ERR(conn_state); 4965 break; 4966 } 4967 4968 crtc = to_intel_crtc(conn_state->crtc); 4969 4970 if (!crtc) 4971 continue; 4972 4973 crtc_state = intel_atomic_get_new_crtc_state(state, crtc); 4974 crtc_state->uapi.mode_changed = true; 4975 4976 ret = drm_atomic_add_affected_planes(&state->base, &crtc->base); 4977 if (ret) 4978 break; 4979 } 4980 drm_connector_list_iter_end(&conn_iter); 4981 4982 return ret; 4983 } 4984 4985 static int intel_modeset_affected_transcoders(struct intel_atomic_state *state, u8 transcoders) 4986 { 4987 struct drm_i915_private *dev_priv = to_i915(state->base.dev); 4988 struct intel_crtc *crtc; 4989 4990 if (transcoders == 0) 4991 return 0; 4992 4993 for_each_intel_crtc(&dev_priv->drm, crtc) { 4994 struct intel_crtc_state *crtc_state; 4995 int ret; 4996 4997 crtc_state = intel_atomic_get_crtc_state(&state->base, crtc); 4998 if (IS_ERR(crtc_state)) 4999 return PTR_ERR(crtc_state); 5000 5001 if (!crtc_state->hw.enable) 5002 continue; 5003 5004 if (!(transcoders & BIT(crtc_state->cpu_transcoder))) 5005 continue; 5006 5007 crtc_state->uapi.mode_changed = true; 5008 5009 ret = drm_atomic_add_affected_connectors(&state->base, &crtc->base); 5010 if (ret) 5011 return ret; 5012 5013 ret = drm_atomic_add_affected_planes(&state->base, &crtc->base); 5014 if (ret) 5015 return ret; 5016 5017 transcoders &= ~BIT(crtc_state->cpu_transcoder); 5018 } 5019 5020 drm_WARN_ON(&dev_priv->drm, transcoders != 0); 5021 5022 return 0; 5023 } 5024 5025 static int intel_modeset_synced_crtcs(struct intel_atomic_state *state, 5026 struct drm_connector *connector) 5027 { 5028 const struct drm_connector_state *old_conn_state = 5029 drm_atomic_get_old_connector_state(&state->base, connector); 5030 const struct intel_crtc_state *old_crtc_state; 5031 struct intel_crtc *crtc; 5032 u8 transcoders; 5033 5034 crtc = to_intel_crtc(old_conn_state->crtc); 5035 if (!crtc) 5036 return 0; 5037 5038 old_crtc_state = intel_atomic_get_old_crtc_state(state, crtc); 5039 5040 if (!old_crtc_state->hw.active) 5041 return 0; 5042 5043 transcoders = old_crtc_state->sync_mode_slaves_mask; 5044 if (old_crtc_state->master_transcoder != INVALID_TRANSCODER) 5045 transcoders |= BIT(old_crtc_state->master_transcoder); 5046 5047 return intel_modeset_affected_transcoders(state, 5048 transcoders); 5049 } 5050 5051 static int intel_dp_connector_atomic_check(struct drm_connector *conn, 5052 struct drm_atomic_state *_state) 5053 { 5054 struct drm_i915_private *dev_priv = to_i915(conn->dev); 5055 struct intel_atomic_state *state = to_intel_atomic_state(_state); 5056 struct drm_connector_state *conn_state = drm_atomic_get_new_connector_state(_state, conn); 5057 struct intel_connector *intel_conn = to_intel_connector(conn); 5058 struct intel_dp *intel_dp = enc_to_intel_dp(intel_conn->encoder); 5059 int ret; 5060 5061 ret = intel_digital_connector_atomic_check(conn, &state->base); 5062 if (ret) 5063 return ret; 5064 5065 if (intel_dp_mst_source_support(intel_dp)) { 5066 ret = drm_dp_mst_root_conn_atomic_check(conn_state, &intel_dp->mst_mgr); 5067 if (ret) 5068 return ret; 5069 } 5070 5071 /* 5072 * We don't enable port sync on BDW due to missing w/as and 5073 * due to not having adjusted the modeset sequence appropriately. 5074 */ 5075 if (DISPLAY_VER(dev_priv) < 9) 5076 return 0; 5077 5078 if (!intel_connector_needs_modeset(state, conn)) 5079 return 0; 5080 5081 if (conn->has_tile) { 5082 ret = intel_modeset_tile_group(state, conn->tile_group->id); 5083 if (ret) 5084 return ret; 5085 } 5086 5087 return intel_modeset_synced_crtcs(state, conn); 5088 } 5089 5090 static void intel_dp_oob_hotplug_event(struct drm_connector *connector) 5091 { 5092 struct intel_encoder *encoder = intel_attached_encoder(to_intel_connector(connector)); 5093 struct drm_i915_private *i915 = to_i915(connector->dev); 5094 5095 spin_lock_irq(&i915->irq_lock); 5096 i915->display.hotplug.event_bits |= BIT(encoder->hpd_pin); 5097 spin_unlock_irq(&i915->irq_lock); 5098 queue_delayed_work(system_wq, &i915->display.hotplug.hotplug_work, 0); 5099 } 5100 5101 static const struct drm_connector_funcs intel_dp_connector_funcs = { 5102 .force = intel_dp_force, 5103 .fill_modes = drm_helper_probe_single_connector_modes, 5104 .atomic_get_property = intel_digital_connector_atomic_get_property, 5105 .atomic_set_property = intel_digital_connector_atomic_set_property, 5106 .late_register = intel_dp_connector_register, 5107 .early_unregister = intel_dp_connector_unregister, 5108 .destroy = intel_connector_destroy, 5109 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 5110 .atomic_duplicate_state = intel_digital_connector_duplicate_state, 5111 .oob_hotplug_event = intel_dp_oob_hotplug_event, 5112 }; 5113 5114 static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = { 5115 .detect_ctx = intel_dp_detect, 5116 .get_modes = intel_dp_get_modes, 5117 .mode_valid = intel_dp_mode_valid, 5118 .atomic_check = intel_dp_connector_atomic_check, 5119 }; 5120 5121 enum irqreturn 5122 intel_dp_hpd_pulse(struct intel_digital_port *dig_port, bool long_hpd) 5123 { 5124 struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev); 5125 struct intel_dp *intel_dp = &dig_port->dp; 5126 5127 if (dig_port->base.type == INTEL_OUTPUT_EDP && 5128 (long_hpd || !intel_pps_have_panel_power_or_vdd(intel_dp))) { 5129 /* 5130 * vdd off can generate a long/short pulse on eDP which 5131 * would require vdd on to handle it, and thus we 5132 * would end up in an endless cycle of 5133 * "vdd off -> long/short hpd -> vdd on -> detect -> vdd off -> ..." 5134 */ 5135 drm_dbg_kms(&i915->drm, 5136 "ignoring %s hpd on eDP [ENCODER:%d:%s]\n", 5137 long_hpd ? "long" : "short", 5138 dig_port->base.base.base.id, 5139 dig_port->base.base.name); 5140 return IRQ_HANDLED; 5141 } 5142 5143 drm_dbg_kms(&i915->drm, "got hpd irq on [ENCODER:%d:%s] - %s\n", 5144 dig_port->base.base.base.id, 5145 dig_port->base.base.name, 5146 long_hpd ? "long" : "short"); 5147 5148 if (long_hpd) { 5149 intel_dp->reset_link_params = true; 5150 return IRQ_NONE; 5151 } 5152 5153 if (intel_dp->is_mst) { 5154 if (!intel_dp_check_mst_status(intel_dp)) 5155 return IRQ_NONE; 5156 } else if (!intel_dp_short_pulse(intel_dp)) { 5157 return IRQ_NONE; 5158 } 5159 5160 return IRQ_HANDLED; 5161 } 5162 5163 static bool _intel_dp_is_port_edp(struct drm_i915_private *dev_priv, 5164 const struct intel_bios_encoder_data *devdata, 5165 enum port port) 5166 { 5167 /* 5168 * eDP not supported on g4x. so bail out early just 5169 * for a bit extra safety in case the VBT is bonkers. 5170 */ 5171 if (DISPLAY_VER(dev_priv) < 5) 5172 return false; 5173 5174 if (DISPLAY_VER(dev_priv) < 9 && port == PORT_A) 5175 return true; 5176 5177 return devdata && intel_bios_encoder_supports_edp(devdata); 5178 } 5179 5180 bool intel_dp_is_port_edp(struct drm_i915_private *i915, enum port port) 5181 { 5182 const struct intel_bios_encoder_data *devdata = 5183 intel_bios_encoder_data_lookup(i915, port); 5184 5185 return _intel_dp_is_port_edp(i915, devdata, port); 5186 } 5187 5188 static bool 5189 has_gamut_metadata_dip(struct intel_encoder *encoder) 5190 { 5191 struct drm_i915_private *i915 = to_i915(encoder->base.dev); 5192 enum port port = encoder->port; 5193 5194 if (intel_bios_encoder_is_lspcon(encoder->devdata)) 5195 return false; 5196 5197 if (DISPLAY_VER(i915) >= 11) 5198 return true; 5199 5200 if (port == PORT_A) 5201 return false; 5202 5203 if (IS_HASWELL(i915) || IS_BROADWELL(i915) || 5204 DISPLAY_VER(i915) >= 9) 5205 return true; 5206 5207 return false; 5208 } 5209 5210 static void 5211 intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector) 5212 { 5213 struct drm_i915_private *dev_priv = to_i915(connector->dev); 5214 enum port port = dp_to_dig_port(intel_dp)->base.port; 5215 5216 if (!intel_dp_is_edp(intel_dp)) 5217 drm_connector_attach_dp_subconnector_property(connector); 5218 5219 if (!IS_G4X(dev_priv) && port != PORT_A) 5220 intel_attach_force_audio_property(connector); 5221 5222 intel_attach_broadcast_rgb_property(connector); 5223 if (HAS_GMCH(dev_priv)) 5224 drm_connector_attach_max_bpc_property(connector, 6, 10); 5225 else if (DISPLAY_VER(dev_priv) >= 5) 5226 drm_connector_attach_max_bpc_property(connector, 6, 12); 5227 5228 /* Register HDMI colorspace for case of lspcon */ 5229 if (intel_bios_encoder_is_lspcon(dp_to_dig_port(intel_dp)->base.devdata)) { 5230 drm_connector_attach_content_type_property(connector); 5231 intel_attach_hdmi_colorspace_property(connector); 5232 } else { 5233 intel_attach_dp_colorspace_property(connector); 5234 } 5235 5236 if (has_gamut_metadata_dip(&dp_to_dig_port(intel_dp)->base)) 5237 drm_connector_attach_hdr_output_metadata_property(connector); 5238 5239 if (HAS_VRR(dev_priv)) 5240 drm_connector_attach_vrr_capable_property(connector); 5241 } 5242 5243 static void 5244 intel_edp_add_properties(struct intel_dp *intel_dp) 5245 { 5246 struct intel_connector *connector = intel_dp->attached_connector; 5247 struct drm_i915_private *i915 = to_i915(connector->base.dev); 5248 const struct drm_display_mode *fixed_mode = 5249 intel_panel_preferred_fixed_mode(connector); 5250 5251 intel_attach_scaling_mode_property(&connector->base); 5252 5253 drm_connector_set_panel_orientation_with_quirk(&connector->base, 5254 i915->display.vbt.orientation, 5255 fixed_mode->hdisplay, 5256 fixed_mode->vdisplay); 5257 } 5258 5259 static void intel_edp_backlight_setup(struct intel_dp *intel_dp, 5260 struct intel_connector *connector) 5261 { 5262 struct drm_i915_private *i915 = dp_to_i915(intel_dp); 5263 enum pipe pipe = INVALID_PIPE; 5264 5265 if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) { 5266 /* 5267 * Figure out the current pipe for the initial backlight setup. 5268 * If the current pipe isn't valid, try the PPS pipe, and if that 5269 * fails just assume pipe A. 5270 */ 5271 pipe = vlv_active_pipe(intel_dp); 5272 5273 if (pipe != PIPE_A && pipe != PIPE_B) 5274 pipe = intel_dp->pps.pps_pipe; 5275 5276 if (pipe != PIPE_A && pipe != PIPE_B) 5277 pipe = PIPE_A; 5278 } 5279 5280 intel_backlight_setup(connector, pipe); 5281 } 5282 5283 static bool intel_edp_init_connector(struct intel_dp *intel_dp, 5284 struct intel_connector *intel_connector) 5285 { 5286 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp); 5287 struct drm_connector *connector = &intel_connector->base; 5288 struct drm_display_mode *fixed_mode; 5289 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base; 5290 bool has_dpcd; 5291 const struct drm_edid *drm_edid; 5292 5293 if (!intel_dp_is_edp(intel_dp)) 5294 return true; 5295 5296 /* 5297 * On IBX/CPT we may get here with LVDS already registered. Since the 5298 * driver uses the only internal power sequencer available for both 5299 * eDP and LVDS bail out early in this case to prevent interfering 5300 * with an already powered-on LVDS power sequencer. 5301 */ 5302 if (intel_get_lvds_encoder(dev_priv)) { 5303 drm_WARN_ON(&dev_priv->drm, 5304 !(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))); 5305 drm_info(&dev_priv->drm, 5306 "LVDS was detected, not registering eDP\n"); 5307 5308 return false; 5309 } 5310 5311 intel_bios_init_panel_early(dev_priv, &intel_connector->panel, 5312 encoder->devdata); 5313 5314 if (!intel_pps_init(intel_dp)) { 5315 drm_info(&dev_priv->drm, 5316 "[ENCODER:%d:%s] unusable PPS, disabling eDP\n", 5317 encoder->base.base.id, encoder->base.name); 5318 /* 5319 * The BIOS may have still enabled VDD on the PPS even 5320 * though it's unusable. Make sure we turn it back off 5321 * and to release the power domain references/etc. 5322 */ 5323 goto out_vdd_off; 5324 } 5325 5326 /* Cache DPCD and EDID for edp. */ 5327 has_dpcd = intel_edp_init_dpcd(intel_dp); 5328 5329 if (!has_dpcd) { 5330 /* if this fails, presume the device is a ghost */ 5331 drm_info(&dev_priv->drm, 5332 "[ENCODER:%d:%s] failed to retrieve link info, disabling eDP\n", 5333 encoder->base.base.id, encoder->base.name); 5334 goto out_vdd_off; 5335 } 5336 5337 mutex_lock(&dev_priv->drm.mode_config.mutex); 5338 drm_edid = drm_edid_read_ddc(connector, &intel_dp->aux.ddc); 5339 if (!drm_edid) { 5340 /* Fallback to EDID from ACPI OpRegion, if any */ 5341 drm_edid = intel_opregion_get_edid(intel_connector); 5342 if (drm_edid) 5343 drm_dbg_kms(&dev_priv->drm, 5344 "[CONNECTOR:%d:%s] Using OpRegion EDID\n", 5345 connector->base.id, connector->name); 5346 } 5347 if (drm_edid) { 5348 if (drm_edid_connector_update(connector, drm_edid) || 5349 !drm_edid_connector_add_modes(connector)) { 5350 drm_edid_connector_update(connector, NULL); 5351 drm_edid_free(drm_edid); 5352 drm_edid = ERR_PTR(-EINVAL); 5353 } 5354 } else { 5355 drm_edid = ERR_PTR(-ENOENT); 5356 } 5357 5358 intel_bios_init_panel_late(dev_priv, &intel_connector->panel, encoder->devdata, 5359 IS_ERR(drm_edid) ? NULL : drm_edid); 5360 5361 intel_panel_add_edid_fixed_modes(intel_connector, true); 5362 5363 /* MSO requires information from the EDID */ 5364 intel_edp_mso_init(intel_dp); 5365 5366 /* multiply the mode clock and horizontal timings for MSO */ 5367 list_for_each_entry(fixed_mode, &intel_connector->panel.fixed_modes, head) 5368 intel_edp_mso_mode_fixup(intel_connector, fixed_mode); 5369 5370 /* fallback to VBT if available for eDP */ 5371 if (!intel_panel_preferred_fixed_mode(intel_connector)) 5372 intel_panel_add_vbt_lfp_fixed_mode(intel_connector); 5373 5374 mutex_unlock(&dev_priv->drm.mode_config.mutex); 5375 5376 if (!intel_panel_preferred_fixed_mode(intel_connector)) { 5377 drm_info(&dev_priv->drm, 5378 "[ENCODER:%d:%s] failed to find fixed mode for the panel, disabling eDP\n", 5379 encoder->base.base.id, encoder->base.name); 5380 goto out_vdd_off; 5381 } 5382 5383 intel_panel_init(intel_connector, drm_edid); 5384 5385 intel_edp_backlight_setup(intel_dp, intel_connector); 5386 5387 intel_edp_add_properties(intel_dp); 5388 5389 intel_pps_init_late(intel_dp); 5390 5391 return true; 5392 5393 out_vdd_off: 5394 intel_pps_vdd_off_sync(intel_dp); 5395 5396 return false; 5397 } 5398 5399 static void intel_dp_modeset_retry_work_fn(struct work_struct *work) 5400 { 5401 struct intel_connector *intel_connector; 5402 struct drm_connector *connector; 5403 5404 intel_connector = container_of(work, typeof(*intel_connector), 5405 modeset_retry_work); 5406 connector = &intel_connector->base; 5407 drm_dbg_kms(connector->dev, "[CONNECTOR:%d:%s]\n", connector->base.id, 5408 connector->name); 5409 5410 /* Grab the locks before changing connector property*/ 5411 mutex_lock(&connector->dev->mode_config.mutex); 5412 /* Set connector link status to BAD and send a Uevent to notify 5413 * userspace to do a modeset. 5414 */ 5415 drm_connector_set_link_status_property(connector, 5416 DRM_MODE_LINK_STATUS_BAD); 5417 mutex_unlock(&connector->dev->mode_config.mutex); 5418 /* Send Hotplug uevent so userspace can reprobe */ 5419 drm_kms_helper_connector_hotplug_event(connector); 5420 } 5421 5422 bool 5423 intel_dp_init_connector(struct intel_digital_port *dig_port, 5424 struct intel_connector *intel_connector) 5425 { 5426 struct drm_connector *connector = &intel_connector->base; 5427 struct intel_dp *intel_dp = &dig_port->dp; 5428 struct intel_encoder *intel_encoder = &dig_port->base; 5429 struct drm_device *dev = intel_encoder->base.dev; 5430 struct drm_i915_private *dev_priv = to_i915(dev); 5431 enum port port = intel_encoder->port; 5432 enum phy phy = intel_port_to_phy(dev_priv, port); 5433 int type; 5434 5435 /* Initialize the work for modeset in case of link train failure */ 5436 INIT_WORK(&intel_connector->modeset_retry_work, 5437 intel_dp_modeset_retry_work_fn); 5438 5439 if (drm_WARN(dev, dig_port->max_lanes < 1, 5440 "Not enough lanes (%d) for DP on [ENCODER:%d:%s]\n", 5441 dig_port->max_lanes, intel_encoder->base.base.id, 5442 intel_encoder->base.name)) 5443 return false; 5444 5445 intel_dp->reset_link_params = true; 5446 intel_dp->pps.pps_pipe = INVALID_PIPE; 5447 intel_dp->pps.active_pipe = INVALID_PIPE; 5448 5449 /* Preserve the current hw state. */ 5450 intel_dp->DP = intel_de_read(dev_priv, intel_dp->output_reg); 5451 intel_dp->attached_connector = intel_connector; 5452 5453 if (_intel_dp_is_port_edp(dev_priv, intel_encoder->devdata, port)) { 5454 /* 5455 * Currently we don't support eDP on TypeC ports, although in 5456 * theory it could work on TypeC legacy ports. 5457 */ 5458 drm_WARN_ON(dev, intel_phy_is_tc(dev_priv, phy)); 5459 type = DRM_MODE_CONNECTOR_eDP; 5460 intel_encoder->type = INTEL_OUTPUT_EDP; 5461 5462 /* eDP only on port B and/or C on vlv/chv */ 5463 if (drm_WARN_ON(dev, (IS_VALLEYVIEW(dev_priv) || 5464 IS_CHERRYVIEW(dev_priv)) && 5465 port != PORT_B && port != PORT_C)) 5466 return false; 5467 } else { 5468 type = DRM_MODE_CONNECTOR_DisplayPort; 5469 } 5470 5471 intel_dp_set_default_sink_rates(intel_dp); 5472 intel_dp_set_default_max_sink_lane_count(intel_dp); 5473 5474 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 5475 intel_dp->pps.active_pipe = vlv_active_pipe(intel_dp); 5476 5477 drm_dbg_kms(&dev_priv->drm, 5478 "Adding %s connector on [ENCODER:%d:%s]\n", 5479 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP", 5480 intel_encoder->base.base.id, intel_encoder->base.name); 5481 5482 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type); 5483 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs); 5484 5485 if (!HAS_GMCH(dev_priv) && DISPLAY_VER(dev_priv) < 12) 5486 connector->interlace_allowed = true; 5487 5488 intel_connector->polled = DRM_CONNECTOR_POLL_HPD; 5489 5490 intel_dp_aux_init(intel_dp); 5491 5492 intel_connector_attach_encoder(intel_connector, intel_encoder); 5493 5494 if (HAS_DDI(dev_priv)) 5495 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state; 5496 else 5497 intel_connector->get_hw_state = intel_connector_get_hw_state; 5498 5499 if (!intel_edp_init_connector(intel_dp, intel_connector)) { 5500 intel_dp_aux_fini(intel_dp); 5501 goto fail; 5502 } 5503 5504 intel_dp_set_source_rates(intel_dp); 5505 intel_dp_set_common_rates(intel_dp); 5506 intel_dp_reset_max_link_params(intel_dp); 5507 5508 /* init MST on ports that can support it */ 5509 intel_dp_mst_encoder_init(dig_port, 5510 intel_connector->base.base.id); 5511 5512 intel_dp_add_properties(intel_dp, connector); 5513 5514 if (is_hdcp_supported(dev_priv, port) && !intel_dp_is_edp(intel_dp)) { 5515 int ret = intel_dp_hdcp_init(dig_port, intel_connector); 5516 if (ret) 5517 drm_dbg_kms(&dev_priv->drm, 5518 "HDCP init failed, skipping.\n"); 5519 } 5520 5521 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written 5522 * 0xd. Failure to do so will result in spurious interrupts being 5523 * generated on the port when a cable is not attached. 5524 */ 5525 if (IS_G45(dev_priv)) { 5526 u32 temp = intel_de_read(dev_priv, PEG_BAND_GAP_DATA); 5527 intel_de_write(dev_priv, PEG_BAND_GAP_DATA, 5528 (temp & ~0xf) | 0xd); 5529 } 5530 5531 intel_dp->frl.is_trained = false; 5532 intel_dp->frl.trained_rate_gbps = 0; 5533 5534 intel_psr_init(intel_dp); 5535 5536 return true; 5537 5538 fail: 5539 drm_connector_cleanup(connector); 5540 5541 return false; 5542 } 5543 5544 void intel_dp_mst_suspend(struct drm_i915_private *dev_priv) 5545 { 5546 struct intel_encoder *encoder; 5547 5548 if (!HAS_DISPLAY(dev_priv)) 5549 return; 5550 5551 for_each_intel_encoder(&dev_priv->drm, encoder) { 5552 struct intel_dp *intel_dp; 5553 5554 if (encoder->type != INTEL_OUTPUT_DDI) 5555 continue; 5556 5557 intel_dp = enc_to_intel_dp(encoder); 5558 5559 if (!intel_dp_mst_source_support(intel_dp)) 5560 continue; 5561 5562 if (intel_dp->is_mst) 5563 drm_dp_mst_topology_mgr_suspend(&intel_dp->mst_mgr); 5564 } 5565 } 5566 5567 void intel_dp_mst_resume(struct drm_i915_private *dev_priv) 5568 { 5569 struct intel_encoder *encoder; 5570 5571 if (!HAS_DISPLAY(dev_priv)) 5572 return; 5573 5574 for_each_intel_encoder(&dev_priv->drm, encoder) { 5575 struct intel_dp *intel_dp; 5576 int ret; 5577 5578 if (encoder->type != INTEL_OUTPUT_DDI) 5579 continue; 5580 5581 intel_dp = enc_to_intel_dp(encoder); 5582 5583 if (!intel_dp_mst_source_support(intel_dp)) 5584 continue; 5585 5586 ret = drm_dp_mst_topology_mgr_resume(&intel_dp->mst_mgr, 5587 true); 5588 if (ret) { 5589 intel_dp->is_mst = false; 5590 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, 5591 false); 5592 } 5593 } 5594 } 5595