xref: /linux/drivers/gpu/drm/i915/display/intel_dp.c (revision 5c04a5b065e97dd331dba67da9896897fced3bee)
1 /*
2  * Copyright © 2008 Intel Corporation
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice (including the next
12  * paragraph) shall be included in all copies or substantial portions of the
13  * Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21  * IN THE SOFTWARE.
22  *
23  * Authors:
24  *    Keith Packard <keithp@keithp.com>
25  *
26  */
27 
28 #include <linux/export.h>
29 #include <linux/i2c.h>
30 #include <linux/notifier.h>
31 #include <linux/slab.h>
32 #include <linux/string_helpers.h>
33 #include <linux/timekeeping.h>
34 #include <linux/types.h>
35 
36 #include <asm/byteorder.h>
37 
38 #include <drm/display/drm_dp_helper.h>
39 #include <drm/display/drm_dp_tunnel.h>
40 #include <drm/display/drm_dsc_helper.h>
41 #include <drm/display/drm_hdmi_helper.h>
42 #include <drm/drm_atomic_helper.h>
43 #include <drm/drm_crtc.h>
44 #include <drm/drm_edid.h>
45 #include <drm/drm_probe_helper.h>
46 
47 #include "g4x_dp.h"
48 #include "i915_drv.h"
49 #include "i915_irq.h"
50 #include "i915_reg.h"
51 #include "intel_atomic.h"
52 #include "intel_audio.h"
53 #include "intel_backlight.h"
54 #include "intel_combo_phy_regs.h"
55 #include "intel_connector.h"
56 #include "intel_crtc.h"
57 #include "intel_cx0_phy.h"
58 #include "intel_ddi.h"
59 #include "intel_de.h"
60 #include "intel_display_driver.h"
61 #include "intel_display_types.h"
62 #include "intel_dp.h"
63 #include "intel_dp_aux.h"
64 #include "intel_dp_hdcp.h"
65 #include "intel_dp_link_training.h"
66 #include "intel_dp_mst.h"
67 #include "intel_dp_tunnel.h"
68 #include "intel_dpio_phy.h"
69 #include "intel_dpll.h"
70 #include "intel_drrs.h"
71 #include "intel_fifo_underrun.h"
72 #include "intel_hdcp.h"
73 #include "intel_hdmi.h"
74 #include "intel_hotplug.h"
75 #include "intel_hotplug_irq.h"
76 #include "intel_lspcon.h"
77 #include "intel_lvds.h"
78 #include "intel_panel.h"
79 #include "intel_pch_display.h"
80 #include "intel_pps.h"
81 #include "intel_psr.h"
82 #include "intel_tc.h"
83 #include "intel_vdsc.h"
84 #include "intel_vrr.h"
85 #include "intel_crtc_state_dump.h"
86 
87 /* DP DSC throughput values used for slice count calculations KPixels/s */
88 #define DP_DSC_PEAK_PIXEL_RATE			2720000
89 #define DP_DSC_MAX_ENC_THROUGHPUT_0		340000
90 #define DP_DSC_MAX_ENC_THROUGHPUT_1		400000
91 
92 /* DP DSC FEC Overhead factor in ppm = 1/(0.972261) = 1.028530 */
93 #define DP_DSC_FEC_OVERHEAD_FACTOR		1028530
94 
95 /* Compliance test status bits  */
96 #define INTEL_DP_RESOLUTION_SHIFT_MASK	0
97 #define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
98 #define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
99 #define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
100 
101 
102 /* Constants for DP DSC configurations */
103 static const u8 valid_dsc_bpp[] = {6, 8, 10, 12, 15};
104 
105 /* With Single pipe configuration, HW is capable of supporting maximum
106  * of 4 slices per line.
107  */
108 static const u8 valid_dsc_slicecount[] = {1, 2, 4};
109 
110 /**
111  * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH)
112  * @intel_dp: DP struct
113  *
114  * If a CPU or PCH DP output is attached to an eDP panel, this function
115  * will return true, and false otherwise.
116  *
117  * This function is not safe to use prior to encoder type being set.
118  */
119 bool intel_dp_is_edp(struct intel_dp *intel_dp)
120 {
121 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
122 
123 	return dig_port->base.type == INTEL_OUTPUT_EDP;
124 }
125 
126 static void intel_dp_unset_edid(struct intel_dp *intel_dp);
127 
128 /* Is link rate UHBR and thus 128b/132b? */
129 bool intel_dp_is_uhbr(const struct intel_crtc_state *crtc_state)
130 {
131 	return drm_dp_is_uhbr_rate(crtc_state->port_clock);
132 }
133 
134 /**
135  * intel_dp_link_symbol_size - get the link symbol size for a given link rate
136  * @rate: link rate in 10kbit/s units
137  *
138  * Returns the link symbol size in bits/symbol units depending on the link
139  * rate -> channel coding.
140  */
141 int intel_dp_link_symbol_size(int rate)
142 {
143 	return drm_dp_is_uhbr_rate(rate) ? 32 : 10;
144 }
145 
146 /**
147  * intel_dp_link_symbol_clock - convert link rate to link symbol clock
148  * @rate: link rate in 10kbit/s units
149  *
150  * Returns the link symbol clock frequency in kHz units depending on the
151  * link rate and channel coding.
152  */
153 int intel_dp_link_symbol_clock(int rate)
154 {
155 	return DIV_ROUND_CLOSEST(rate * 10, intel_dp_link_symbol_size(rate));
156 }
157 
158 static int max_dprx_rate(struct intel_dp *intel_dp)
159 {
160 	if (intel_dp_tunnel_bw_alloc_is_enabled(intel_dp))
161 		return drm_dp_tunnel_max_dprx_rate(intel_dp->tunnel);
162 
163 	return drm_dp_bw_code_to_link_rate(intel_dp->dpcd[DP_MAX_LINK_RATE]);
164 }
165 
166 static int max_dprx_lane_count(struct intel_dp *intel_dp)
167 {
168 	if (intel_dp_tunnel_bw_alloc_is_enabled(intel_dp))
169 		return drm_dp_tunnel_max_dprx_lane_count(intel_dp->tunnel);
170 
171 	return drm_dp_max_lane_count(intel_dp->dpcd);
172 }
173 
174 static void intel_dp_set_default_sink_rates(struct intel_dp *intel_dp)
175 {
176 	intel_dp->sink_rates[0] = 162000;
177 	intel_dp->num_sink_rates = 1;
178 }
179 
180 /* update sink rates from dpcd */
181 static void intel_dp_set_dpcd_sink_rates(struct intel_dp *intel_dp)
182 {
183 	static const int dp_rates[] = {
184 		162000, 270000, 540000, 810000
185 	};
186 	int i, max_rate;
187 	int max_lttpr_rate;
188 
189 	if (drm_dp_has_quirk(&intel_dp->desc, DP_DPCD_QUIRK_CAN_DO_MAX_LINK_RATE_3_24_GBPS)) {
190 		/* Needed, e.g., for Apple MBP 2017, 15 inch eDP Retina panel */
191 		static const int quirk_rates[] = { 162000, 270000, 324000 };
192 
193 		memcpy(intel_dp->sink_rates, quirk_rates, sizeof(quirk_rates));
194 		intel_dp->num_sink_rates = ARRAY_SIZE(quirk_rates);
195 
196 		return;
197 	}
198 
199 	/*
200 	 * Sink rates for 8b/10b.
201 	 */
202 	max_rate = max_dprx_rate(intel_dp);
203 	max_lttpr_rate = drm_dp_lttpr_max_link_rate(intel_dp->lttpr_common_caps);
204 	if (max_lttpr_rate)
205 		max_rate = min(max_rate, max_lttpr_rate);
206 
207 	for (i = 0; i < ARRAY_SIZE(dp_rates); i++) {
208 		if (dp_rates[i] > max_rate)
209 			break;
210 		intel_dp->sink_rates[i] = dp_rates[i];
211 	}
212 
213 	/*
214 	 * Sink rates for 128b/132b. If set, sink should support all 8b/10b
215 	 * rates and 10 Gbps.
216 	 */
217 	if (intel_dp->dpcd[DP_MAIN_LINK_CHANNEL_CODING] & DP_CAP_ANSI_128B132B) {
218 		u8 uhbr_rates = 0;
219 
220 		BUILD_BUG_ON(ARRAY_SIZE(intel_dp->sink_rates) < ARRAY_SIZE(dp_rates) + 3);
221 
222 		drm_dp_dpcd_readb(&intel_dp->aux,
223 				  DP_128B132B_SUPPORTED_LINK_RATES, &uhbr_rates);
224 
225 		if (drm_dp_lttpr_count(intel_dp->lttpr_common_caps)) {
226 			/* We have a repeater */
227 			if (intel_dp->lttpr_common_caps[0] >= 0x20 &&
228 			    intel_dp->lttpr_common_caps[DP_MAIN_LINK_CHANNEL_CODING_PHY_REPEATER -
229 							DP_LT_TUNABLE_PHY_REPEATER_FIELD_DATA_STRUCTURE_REV] &
230 			    DP_PHY_REPEATER_128B132B_SUPPORTED) {
231 				/* Repeater supports 128b/132b, valid UHBR rates */
232 				uhbr_rates &= intel_dp->lttpr_common_caps[DP_PHY_REPEATER_128B132B_RATES -
233 									  DP_LT_TUNABLE_PHY_REPEATER_FIELD_DATA_STRUCTURE_REV];
234 			} else {
235 				/* Does not support 128b/132b */
236 				uhbr_rates = 0;
237 			}
238 		}
239 
240 		if (uhbr_rates & DP_UHBR10)
241 			intel_dp->sink_rates[i++] = 1000000;
242 		if (uhbr_rates & DP_UHBR13_5)
243 			intel_dp->sink_rates[i++] = 1350000;
244 		if (uhbr_rates & DP_UHBR20)
245 			intel_dp->sink_rates[i++] = 2000000;
246 	}
247 
248 	intel_dp->num_sink_rates = i;
249 }
250 
251 static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
252 {
253 	struct intel_connector *connector = intel_dp->attached_connector;
254 	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
255 	struct intel_encoder *encoder = &intel_dig_port->base;
256 
257 	intel_dp_set_dpcd_sink_rates(intel_dp);
258 
259 	if (intel_dp->num_sink_rates)
260 		return;
261 
262 	drm_err(&dp_to_i915(intel_dp)->drm,
263 		"[CONNECTOR:%d:%s][ENCODER:%d:%s] Invalid DPCD with no link rates, using defaults\n",
264 		connector->base.base.id, connector->base.name,
265 		encoder->base.base.id, encoder->base.name);
266 
267 	intel_dp_set_default_sink_rates(intel_dp);
268 }
269 
270 static void intel_dp_set_default_max_sink_lane_count(struct intel_dp *intel_dp)
271 {
272 	intel_dp->max_sink_lane_count = 1;
273 }
274 
275 static void intel_dp_set_max_sink_lane_count(struct intel_dp *intel_dp)
276 {
277 	struct intel_connector *connector = intel_dp->attached_connector;
278 	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
279 	struct intel_encoder *encoder = &intel_dig_port->base;
280 
281 	intel_dp->max_sink_lane_count = max_dprx_lane_count(intel_dp);
282 
283 	switch (intel_dp->max_sink_lane_count) {
284 	case 1:
285 	case 2:
286 	case 4:
287 		return;
288 	}
289 
290 	drm_err(&dp_to_i915(intel_dp)->drm,
291 		"[CONNECTOR:%d:%s][ENCODER:%d:%s] Invalid DPCD max lane count (%d), using default\n",
292 		connector->base.base.id, connector->base.name,
293 		encoder->base.base.id, encoder->base.name,
294 		intel_dp->max_sink_lane_count);
295 
296 	intel_dp_set_default_max_sink_lane_count(intel_dp);
297 }
298 
299 /* Get length of rates array potentially limited by max_rate. */
300 static int intel_dp_rate_limit_len(const int *rates, int len, int max_rate)
301 {
302 	int i;
303 
304 	/* Limit results by potentially reduced max rate */
305 	for (i = 0; i < len; i++) {
306 		if (rates[len - i - 1] <= max_rate)
307 			return len - i;
308 	}
309 
310 	return 0;
311 }
312 
313 /* Get length of common rates array potentially limited by max_rate. */
314 static int intel_dp_common_len_rate_limit(const struct intel_dp *intel_dp,
315 					  int max_rate)
316 {
317 	return intel_dp_rate_limit_len(intel_dp->common_rates,
318 				       intel_dp->num_common_rates, max_rate);
319 }
320 
321 static int intel_dp_common_rate(struct intel_dp *intel_dp, int index)
322 {
323 	if (drm_WARN_ON(&dp_to_i915(intel_dp)->drm,
324 			index < 0 || index >= intel_dp->num_common_rates))
325 		return 162000;
326 
327 	return intel_dp->common_rates[index];
328 }
329 
330 /* Theoretical max between source and sink */
331 int intel_dp_max_common_rate(struct intel_dp *intel_dp)
332 {
333 	return intel_dp_common_rate(intel_dp, intel_dp->num_common_rates - 1);
334 }
335 
336 static int intel_dp_max_source_lane_count(struct intel_digital_port *dig_port)
337 {
338 	int vbt_max_lanes = intel_bios_dp_max_lane_count(dig_port->base.devdata);
339 	int max_lanes = dig_port->max_lanes;
340 
341 	if (vbt_max_lanes)
342 		max_lanes = min(max_lanes, vbt_max_lanes);
343 
344 	return max_lanes;
345 }
346 
347 /* Theoretical max between source and sink */
348 int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
349 {
350 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
351 	int source_max = intel_dp_max_source_lane_count(dig_port);
352 	int sink_max = intel_dp->max_sink_lane_count;
353 	int lane_max = intel_tc_port_max_lane_count(dig_port);
354 	int lttpr_max = drm_dp_lttpr_max_lane_count(intel_dp->lttpr_common_caps);
355 
356 	if (lttpr_max)
357 		sink_max = min(sink_max, lttpr_max);
358 
359 	return min3(source_max, sink_max, lane_max);
360 }
361 
362 int intel_dp_max_lane_count(struct intel_dp *intel_dp)
363 {
364 	switch (intel_dp->max_link_lane_count) {
365 	case 1:
366 	case 2:
367 	case 4:
368 		return intel_dp->max_link_lane_count;
369 	default:
370 		MISSING_CASE(intel_dp->max_link_lane_count);
371 		return 1;
372 	}
373 }
374 
375 /*
376  * The required data bandwidth for a mode with given pixel clock and bpp. This
377  * is the required net bandwidth independent of the data bandwidth efficiency.
378  *
379  * TODO: check if callers of this functions should use
380  * intel_dp_effective_data_rate() instead.
381  */
382 int
383 intel_dp_link_required(int pixel_clock, int bpp)
384 {
385 	/* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
386 	return DIV_ROUND_UP(pixel_clock * bpp, 8);
387 }
388 
389 /**
390  * intel_dp_effective_data_rate - Return the pixel data rate accounting for BW allocation overhead
391  * @pixel_clock: pixel clock in kHz
392  * @bpp_x16: bits per pixel .4 fixed point format
393  * @bw_overhead: BW allocation overhead in 1ppm units
394  *
395  * Return the effective pixel data rate in kB/sec units taking into account
396  * the provided SSC, FEC, DSC BW allocation overhead.
397  */
398 int intel_dp_effective_data_rate(int pixel_clock, int bpp_x16,
399 				 int bw_overhead)
400 {
401 	return DIV_ROUND_UP_ULL(mul_u32_u32(pixel_clock * bpp_x16, bw_overhead),
402 				1000000 * 16 * 8);
403 }
404 
405 /**
406  * intel_dp_max_link_data_rate: Calculate the maximum rate for the given link params
407  * @intel_dp: Intel DP object
408  * @max_dprx_rate: Maximum data rate of the DPRX
409  * @max_dprx_lanes: Maximum lane count of the DPRX
410  *
411  * Calculate the maximum data rate for the provided link parameters taking into
412  * account any BW limitations by a DP tunnel attached to @intel_dp.
413  *
414  * Returns the maximum data rate in kBps units.
415  */
416 int intel_dp_max_link_data_rate(struct intel_dp *intel_dp,
417 				int max_dprx_rate, int max_dprx_lanes)
418 {
419 	int max_rate = drm_dp_max_dprx_data_rate(max_dprx_rate, max_dprx_lanes);
420 
421 	if (intel_dp_tunnel_bw_alloc_is_enabled(intel_dp))
422 		max_rate = min(max_rate,
423 			       drm_dp_tunnel_available_bw(intel_dp->tunnel));
424 
425 	return max_rate;
426 }
427 
428 bool intel_dp_can_bigjoiner(struct intel_dp *intel_dp)
429 {
430 	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
431 	struct intel_encoder *encoder = &intel_dig_port->base;
432 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
433 
434 	return DISPLAY_VER(dev_priv) >= 12 ||
435 		(DISPLAY_VER(dev_priv) == 11 &&
436 		 encoder->port != PORT_A);
437 }
438 
439 static int dg2_max_source_rate(struct intel_dp *intel_dp)
440 {
441 	return intel_dp_is_edp(intel_dp) ? 810000 : 1350000;
442 }
443 
444 static int icl_max_source_rate(struct intel_dp *intel_dp)
445 {
446 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
447 	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
448 	enum phy phy = intel_port_to_phy(dev_priv, dig_port->base.port);
449 
450 	if (intel_phy_is_combo(dev_priv, phy) && !intel_dp_is_edp(intel_dp))
451 		return 540000;
452 
453 	return 810000;
454 }
455 
456 static int ehl_max_source_rate(struct intel_dp *intel_dp)
457 {
458 	if (intel_dp_is_edp(intel_dp))
459 		return 540000;
460 
461 	return 810000;
462 }
463 
464 static int mtl_max_source_rate(struct intel_dp *intel_dp)
465 {
466 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
467 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
468 	enum phy phy = intel_port_to_phy(i915, dig_port->base.port);
469 
470 	if (intel_is_c10phy(i915, phy))
471 		return 810000;
472 
473 	return 2000000;
474 }
475 
476 static int vbt_max_link_rate(struct intel_dp *intel_dp)
477 {
478 	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
479 	int max_rate;
480 
481 	max_rate = intel_bios_dp_max_link_rate(encoder->devdata);
482 
483 	if (intel_dp_is_edp(intel_dp)) {
484 		struct intel_connector *connector = intel_dp->attached_connector;
485 		int edp_max_rate = connector->panel.vbt.edp.max_link_rate;
486 
487 		if (max_rate && edp_max_rate)
488 			max_rate = min(max_rate, edp_max_rate);
489 		else if (edp_max_rate)
490 			max_rate = edp_max_rate;
491 	}
492 
493 	return max_rate;
494 }
495 
496 static void
497 intel_dp_set_source_rates(struct intel_dp *intel_dp)
498 {
499 	/* The values must be in increasing order */
500 	static const int mtl_rates[] = {
501 		162000, 216000, 243000, 270000, 324000, 432000, 540000, 675000,
502 		810000,	1000000, 2000000,
503 	};
504 	static const int icl_rates[] = {
505 		162000, 216000, 270000, 324000, 432000, 540000, 648000, 810000,
506 		1000000, 1350000,
507 	};
508 	static const int bxt_rates[] = {
509 		162000, 216000, 243000, 270000, 324000, 432000, 540000
510 	};
511 	static const int skl_rates[] = {
512 		162000, 216000, 270000, 324000, 432000, 540000
513 	};
514 	static const int hsw_rates[] = {
515 		162000, 270000, 540000
516 	};
517 	static const int g4x_rates[] = {
518 		162000, 270000
519 	};
520 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
521 	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
522 	const int *source_rates;
523 	int size, max_rate = 0, vbt_max_rate;
524 
525 	/* This should only be done once */
526 	drm_WARN_ON(&dev_priv->drm,
527 		    intel_dp->source_rates || intel_dp->num_source_rates);
528 
529 	if (DISPLAY_VER(dev_priv) >= 14) {
530 		source_rates = mtl_rates;
531 		size = ARRAY_SIZE(mtl_rates);
532 		max_rate = mtl_max_source_rate(intel_dp);
533 	} else if (DISPLAY_VER(dev_priv) >= 11) {
534 		source_rates = icl_rates;
535 		size = ARRAY_SIZE(icl_rates);
536 		if (IS_DG2(dev_priv))
537 			max_rate = dg2_max_source_rate(intel_dp);
538 		else if (IS_ALDERLAKE_P(dev_priv) || IS_ALDERLAKE_S(dev_priv) ||
539 			 IS_DG1(dev_priv) || IS_ROCKETLAKE(dev_priv))
540 			max_rate = 810000;
541 		else if (IS_JASPERLAKE(dev_priv) || IS_ELKHARTLAKE(dev_priv))
542 			max_rate = ehl_max_source_rate(intel_dp);
543 		else
544 			max_rate = icl_max_source_rate(intel_dp);
545 	} else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
546 		source_rates = bxt_rates;
547 		size = ARRAY_SIZE(bxt_rates);
548 	} else if (DISPLAY_VER(dev_priv) == 9) {
549 		source_rates = skl_rates;
550 		size = ARRAY_SIZE(skl_rates);
551 	} else if ((IS_HASWELL(dev_priv) && !IS_HASWELL_ULX(dev_priv)) ||
552 		   IS_BROADWELL(dev_priv)) {
553 		source_rates = hsw_rates;
554 		size = ARRAY_SIZE(hsw_rates);
555 	} else {
556 		source_rates = g4x_rates;
557 		size = ARRAY_SIZE(g4x_rates);
558 	}
559 
560 	vbt_max_rate = vbt_max_link_rate(intel_dp);
561 	if (max_rate && vbt_max_rate)
562 		max_rate = min(max_rate, vbt_max_rate);
563 	else if (vbt_max_rate)
564 		max_rate = vbt_max_rate;
565 
566 	if (max_rate)
567 		size = intel_dp_rate_limit_len(source_rates, size, max_rate);
568 
569 	intel_dp->source_rates = source_rates;
570 	intel_dp->num_source_rates = size;
571 }
572 
573 static int intersect_rates(const int *source_rates, int source_len,
574 			   const int *sink_rates, int sink_len,
575 			   int *common_rates)
576 {
577 	int i = 0, j = 0, k = 0;
578 
579 	while (i < source_len && j < sink_len) {
580 		if (source_rates[i] == sink_rates[j]) {
581 			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
582 				return k;
583 			common_rates[k] = source_rates[i];
584 			++k;
585 			++i;
586 			++j;
587 		} else if (source_rates[i] < sink_rates[j]) {
588 			++i;
589 		} else {
590 			++j;
591 		}
592 	}
593 	return k;
594 }
595 
596 /* return index of rate in rates array, or -1 if not found */
597 static int intel_dp_rate_index(const int *rates, int len, int rate)
598 {
599 	int i;
600 
601 	for (i = 0; i < len; i++)
602 		if (rate == rates[i])
603 			return i;
604 
605 	return -1;
606 }
607 
608 static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
609 {
610 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
611 
612 	drm_WARN_ON(&i915->drm,
613 		    !intel_dp->num_source_rates || !intel_dp->num_sink_rates);
614 
615 	intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
616 						     intel_dp->num_source_rates,
617 						     intel_dp->sink_rates,
618 						     intel_dp->num_sink_rates,
619 						     intel_dp->common_rates);
620 
621 	/* Paranoia, there should always be something in common. */
622 	if (drm_WARN_ON(&i915->drm, intel_dp->num_common_rates == 0)) {
623 		intel_dp->common_rates[0] = 162000;
624 		intel_dp->num_common_rates = 1;
625 	}
626 }
627 
628 static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate,
629 				       u8 lane_count)
630 {
631 	/*
632 	 * FIXME: we need to synchronize the current link parameters with
633 	 * hardware readout. Currently fast link training doesn't work on
634 	 * boot-up.
635 	 */
636 	if (link_rate == 0 ||
637 	    link_rate > intel_dp->max_link_rate)
638 		return false;
639 
640 	if (lane_count == 0 ||
641 	    lane_count > intel_dp_max_lane_count(intel_dp))
642 		return false;
643 
644 	return true;
645 }
646 
647 static bool intel_dp_can_link_train_fallback_for_edp(struct intel_dp *intel_dp,
648 						     int link_rate,
649 						     u8 lane_count)
650 {
651 	/* FIXME figure out what we actually want here */
652 	const struct drm_display_mode *fixed_mode =
653 		intel_panel_preferred_fixed_mode(intel_dp->attached_connector);
654 	int mode_rate, max_rate;
655 
656 	mode_rate = intel_dp_link_required(fixed_mode->clock, 18);
657 	max_rate = intel_dp_max_link_data_rate(intel_dp, link_rate, lane_count);
658 	if (mode_rate > max_rate)
659 		return false;
660 
661 	return true;
662 }
663 
664 int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
665 					    int link_rate, u8 lane_count)
666 {
667 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
668 	int index;
669 
670 	/*
671 	 * TODO: Enable fallback on MST links once MST link compute can handle
672 	 * the fallback params.
673 	 */
674 	if (intel_dp->is_mst) {
675 		drm_err(&i915->drm, "Link Training Unsuccessful\n");
676 		return -1;
677 	}
678 
679 	if (intel_dp_is_edp(intel_dp) && !intel_dp->use_max_params) {
680 		drm_dbg_kms(&i915->drm,
681 			    "Retrying Link training for eDP with max parameters\n");
682 		intel_dp->use_max_params = true;
683 		return 0;
684 	}
685 
686 	index = intel_dp_rate_index(intel_dp->common_rates,
687 				    intel_dp->num_common_rates,
688 				    link_rate);
689 	if (index > 0) {
690 		if (intel_dp_is_edp(intel_dp) &&
691 		    !intel_dp_can_link_train_fallback_for_edp(intel_dp,
692 							      intel_dp_common_rate(intel_dp, index - 1),
693 							      lane_count)) {
694 			drm_dbg_kms(&i915->drm,
695 				    "Retrying Link training for eDP with same parameters\n");
696 			return 0;
697 		}
698 		intel_dp->max_link_rate = intel_dp_common_rate(intel_dp, index - 1);
699 		intel_dp->max_link_lane_count = lane_count;
700 	} else if (lane_count > 1) {
701 		if (intel_dp_is_edp(intel_dp) &&
702 		    !intel_dp_can_link_train_fallback_for_edp(intel_dp,
703 							      intel_dp_max_common_rate(intel_dp),
704 							      lane_count >> 1)) {
705 			drm_dbg_kms(&i915->drm,
706 				    "Retrying Link training for eDP with same parameters\n");
707 			return 0;
708 		}
709 		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
710 		intel_dp->max_link_lane_count = lane_count >> 1;
711 	} else {
712 		drm_err(&i915->drm, "Link Training Unsuccessful\n");
713 		return -1;
714 	}
715 
716 	return 0;
717 }
718 
719 u32 intel_dp_mode_to_fec_clock(u32 mode_clock)
720 {
721 	return div_u64(mul_u32_u32(mode_clock, DP_DSC_FEC_OVERHEAD_FACTOR),
722 		       1000000U);
723 }
724 
725 int intel_dp_bw_fec_overhead(bool fec_enabled)
726 {
727 	/*
728 	 * TODO: Calculate the actual overhead for a given mode.
729 	 * The hard-coded 1/0.972261=2.853% overhead factor
730 	 * corresponds (for instance) to the 8b/10b DP FEC 2.4% +
731 	 * 0.453% DSC overhead. This is enough for a 3840 width mode,
732 	 * which has a DSC overhead of up to ~0.2%, but may not be
733 	 * enough for a 1024 width mode where this is ~0.8% (on a 4
734 	 * lane DP link, with 2 DSC slices and 8 bpp color depth).
735 	 */
736 	return fec_enabled ? DP_DSC_FEC_OVERHEAD_FACTOR : 1000000;
737 }
738 
739 static int
740 small_joiner_ram_size_bits(struct drm_i915_private *i915)
741 {
742 	if (DISPLAY_VER(i915) >= 13)
743 		return 17280 * 8;
744 	else if (DISPLAY_VER(i915) >= 11)
745 		return 7680 * 8;
746 	else
747 		return 6144 * 8;
748 }
749 
750 u32 intel_dp_dsc_nearest_valid_bpp(struct drm_i915_private *i915, u32 bpp, u32 pipe_bpp)
751 {
752 	u32 bits_per_pixel = bpp;
753 	int i;
754 
755 	/* Error out if the max bpp is less than smallest allowed valid bpp */
756 	if (bits_per_pixel < valid_dsc_bpp[0]) {
757 		drm_dbg_kms(&i915->drm, "Unsupported BPP %u, min %u\n",
758 			    bits_per_pixel, valid_dsc_bpp[0]);
759 		return 0;
760 	}
761 
762 	/* From XE_LPD onwards we support from bpc upto uncompressed bpp-1 BPPs */
763 	if (DISPLAY_VER(i915) >= 13) {
764 		bits_per_pixel = min(bits_per_pixel, pipe_bpp - 1);
765 
766 		/*
767 		 * According to BSpec, 27 is the max DSC output bpp,
768 		 * 8 is the min DSC output bpp.
769 		 * While we can still clamp higher bpp values to 27, saving bandwidth,
770 		 * if it is required to oompress up to bpp < 8, means we can't do
771 		 * that and probably means we can't fit the required mode, even with
772 		 * DSC enabled.
773 		 */
774 		if (bits_per_pixel < 8) {
775 			drm_dbg_kms(&i915->drm, "Unsupported BPP %u, min 8\n",
776 				    bits_per_pixel);
777 			return 0;
778 		}
779 		bits_per_pixel = min_t(u32, bits_per_pixel, 27);
780 	} else {
781 		/* Find the nearest match in the array of known BPPs from VESA */
782 		for (i = 0; i < ARRAY_SIZE(valid_dsc_bpp) - 1; i++) {
783 			if (bits_per_pixel < valid_dsc_bpp[i + 1])
784 				break;
785 		}
786 		drm_dbg_kms(&i915->drm, "Set dsc bpp from %d to VESA %d\n",
787 			    bits_per_pixel, valid_dsc_bpp[i]);
788 
789 		bits_per_pixel = valid_dsc_bpp[i];
790 	}
791 
792 	return bits_per_pixel;
793 }
794 
795 static
796 u32 get_max_compressed_bpp_with_joiner(struct drm_i915_private *i915,
797 				       u32 mode_clock, u32 mode_hdisplay,
798 				       bool bigjoiner)
799 {
800 	u32 max_bpp_small_joiner_ram;
801 
802 	/* Small Joiner Check: output bpp <= joiner RAM (bits) / Horiz. width */
803 	max_bpp_small_joiner_ram = small_joiner_ram_size_bits(i915) / mode_hdisplay;
804 
805 	if (bigjoiner) {
806 		int bigjoiner_interface_bits = DISPLAY_VER(i915) >= 14 ? 36 : 24;
807 		/* With bigjoiner multiple dsc engines are used in parallel so PPC is 2 */
808 		int ppc = 2;
809 		u32 max_bpp_bigjoiner =
810 			i915->display.cdclk.max_cdclk_freq * ppc * bigjoiner_interface_bits /
811 			intel_dp_mode_to_fec_clock(mode_clock);
812 
813 		max_bpp_small_joiner_ram *= 2;
814 
815 		return min(max_bpp_small_joiner_ram, max_bpp_bigjoiner);
816 	}
817 
818 	return max_bpp_small_joiner_ram;
819 }
820 
821 u16 intel_dp_dsc_get_max_compressed_bpp(struct drm_i915_private *i915,
822 					u32 link_clock, u32 lane_count,
823 					u32 mode_clock, u32 mode_hdisplay,
824 					bool bigjoiner,
825 					enum intel_output_format output_format,
826 					u32 pipe_bpp,
827 					u32 timeslots)
828 {
829 	u32 bits_per_pixel, joiner_max_bpp;
830 
831 	/*
832 	 * Available Link Bandwidth(Kbits/sec) = (NumberOfLanes)*
833 	 * (LinkSymbolClock)* 8 * (TimeSlots / 64)
834 	 * for SST -> TimeSlots is 64(i.e all TimeSlots that are available)
835 	 * for MST -> TimeSlots has to be calculated, based on mode requirements
836 	 *
837 	 * Due to FEC overhead, the available bw is reduced to 97.2261%.
838 	 * To support the given mode:
839 	 * Bandwidth required should be <= Available link Bandwidth * FEC Overhead
840 	 * =>ModeClock * bits_per_pixel <= Available Link Bandwidth * FEC Overhead
841 	 * =>bits_per_pixel <= Available link Bandwidth * FEC Overhead / ModeClock
842 	 * =>bits_per_pixel <= (NumberOfLanes * LinkSymbolClock) * 8 (TimeSlots / 64) /
843 	 *		       (ModeClock / FEC Overhead)
844 	 * =>bits_per_pixel <= (NumberOfLanes * LinkSymbolClock * TimeSlots) /
845 	 *		       (ModeClock / FEC Overhead * 8)
846 	 */
847 	bits_per_pixel = ((link_clock * lane_count) * timeslots) /
848 			 (intel_dp_mode_to_fec_clock(mode_clock) * 8);
849 
850 	/* Bandwidth required for 420 is half, that of 444 format */
851 	if (output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
852 		bits_per_pixel *= 2;
853 
854 	/*
855 	 * According to DSC 1.2a Section 4.1.1 Table 4.1 the maximum
856 	 * supported PPS value can be 63.9375 and with the further
857 	 * mention that for 420, 422 formats, bpp should be programmed double
858 	 * the target bpp restricting our target bpp to be 31.9375 at max.
859 	 */
860 	if (output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
861 		bits_per_pixel = min_t(u32, bits_per_pixel, 31);
862 
863 	drm_dbg_kms(&i915->drm, "Max link bpp is %u for %u timeslots "
864 				"total bw %u pixel clock %u\n",
865 				bits_per_pixel, timeslots,
866 				(link_clock * lane_count * 8),
867 				intel_dp_mode_to_fec_clock(mode_clock));
868 
869 	joiner_max_bpp = get_max_compressed_bpp_with_joiner(i915, mode_clock,
870 							    mode_hdisplay, bigjoiner);
871 	bits_per_pixel = min(bits_per_pixel, joiner_max_bpp);
872 
873 	bits_per_pixel = intel_dp_dsc_nearest_valid_bpp(i915, bits_per_pixel, pipe_bpp);
874 
875 	return bits_per_pixel;
876 }
877 
878 u8 intel_dp_dsc_get_slice_count(const struct intel_connector *connector,
879 				int mode_clock, int mode_hdisplay,
880 				bool bigjoiner)
881 {
882 	struct drm_i915_private *i915 = to_i915(connector->base.dev);
883 	u8 min_slice_count, i;
884 	int max_slice_width;
885 
886 	if (mode_clock <= DP_DSC_PEAK_PIXEL_RATE)
887 		min_slice_count = DIV_ROUND_UP(mode_clock,
888 					       DP_DSC_MAX_ENC_THROUGHPUT_0);
889 	else
890 		min_slice_count = DIV_ROUND_UP(mode_clock,
891 					       DP_DSC_MAX_ENC_THROUGHPUT_1);
892 
893 	/*
894 	 * Due to some DSC engine BW limitations, we need to enable second
895 	 * slice and VDSC engine, whenever we approach close enough to max CDCLK
896 	 */
897 	if (mode_clock >= ((i915->display.cdclk.max_cdclk_freq * 85) / 100))
898 		min_slice_count = max_t(u8, min_slice_count, 2);
899 
900 	max_slice_width = drm_dp_dsc_sink_max_slice_width(connector->dp.dsc_dpcd);
901 	if (max_slice_width < DP_DSC_MIN_SLICE_WIDTH_VALUE) {
902 		drm_dbg_kms(&i915->drm,
903 			    "Unsupported slice width %d by DP DSC Sink device\n",
904 			    max_slice_width);
905 		return 0;
906 	}
907 	/* Also take into account max slice width */
908 	min_slice_count = max_t(u8, min_slice_count,
909 				DIV_ROUND_UP(mode_hdisplay,
910 					     max_slice_width));
911 
912 	/* Find the closest match to the valid slice count values */
913 	for (i = 0; i < ARRAY_SIZE(valid_dsc_slicecount); i++) {
914 		u8 test_slice_count = valid_dsc_slicecount[i] << bigjoiner;
915 
916 		if (test_slice_count >
917 		    drm_dp_dsc_sink_max_slice_count(connector->dp.dsc_dpcd, false))
918 			break;
919 
920 		/* big joiner needs small joiner to be enabled */
921 		if (bigjoiner && test_slice_count < 4)
922 			continue;
923 
924 		if (min_slice_count <= test_slice_count)
925 			return test_slice_count;
926 	}
927 
928 	drm_dbg_kms(&i915->drm, "Unsupported Slice Count %d\n",
929 		    min_slice_count);
930 	return 0;
931 }
932 
933 static bool source_can_output(struct intel_dp *intel_dp,
934 			      enum intel_output_format format)
935 {
936 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
937 
938 	switch (format) {
939 	case INTEL_OUTPUT_FORMAT_RGB:
940 		return true;
941 
942 	case INTEL_OUTPUT_FORMAT_YCBCR444:
943 		/*
944 		 * No YCbCr output support on gmch platforms.
945 		 * Also, ILK doesn't seem capable of DP YCbCr output.
946 		 * The displayed image is severly corrupted. SNB+ is fine.
947 		 */
948 		return !HAS_GMCH(i915) && !IS_IRONLAKE(i915);
949 
950 	case INTEL_OUTPUT_FORMAT_YCBCR420:
951 		/* Platform < Gen 11 cannot output YCbCr420 format */
952 		return DISPLAY_VER(i915) >= 11;
953 
954 	default:
955 		MISSING_CASE(format);
956 		return false;
957 	}
958 }
959 
960 static bool
961 dfp_can_convert_from_rgb(struct intel_dp *intel_dp,
962 			 enum intel_output_format sink_format)
963 {
964 	if (!drm_dp_is_branch(intel_dp->dpcd))
965 		return false;
966 
967 	if (sink_format == INTEL_OUTPUT_FORMAT_YCBCR444)
968 		return intel_dp->dfp.rgb_to_ycbcr;
969 
970 	if (sink_format == INTEL_OUTPUT_FORMAT_YCBCR420)
971 		return intel_dp->dfp.rgb_to_ycbcr &&
972 			intel_dp->dfp.ycbcr_444_to_420;
973 
974 	return false;
975 }
976 
977 static bool
978 dfp_can_convert_from_ycbcr444(struct intel_dp *intel_dp,
979 			      enum intel_output_format sink_format)
980 {
981 	if (!drm_dp_is_branch(intel_dp->dpcd))
982 		return false;
983 
984 	if (sink_format == INTEL_OUTPUT_FORMAT_YCBCR420)
985 		return intel_dp->dfp.ycbcr_444_to_420;
986 
987 	return false;
988 }
989 
990 static bool
991 dfp_can_convert(struct intel_dp *intel_dp,
992 		enum intel_output_format output_format,
993 		enum intel_output_format sink_format)
994 {
995 	switch (output_format) {
996 	case INTEL_OUTPUT_FORMAT_RGB:
997 		return dfp_can_convert_from_rgb(intel_dp, sink_format);
998 	case INTEL_OUTPUT_FORMAT_YCBCR444:
999 		return dfp_can_convert_from_ycbcr444(intel_dp, sink_format);
1000 	default:
1001 		MISSING_CASE(output_format);
1002 		return false;
1003 	}
1004 
1005 	return false;
1006 }
1007 
1008 static enum intel_output_format
1009 intel_dp_output_format(struct intel_connector *connector,
1010 		       enum intel_output_format sink_format)
1011 {
1012 	struct intel_dp *intel_dp = intel_attached_dp(connector);
1013 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1014 	enum intel_output_format force_dsc_output_format =
1015 		intel_dp->force_dsc_output_format;
1016 	enum intel_output_format output_format;
1017 	if (force_dsc_output_format) {
1018 		if (source_can_output(intel_dp, force_dsc_output_format) &&
1019 		    (!drm_dp_is_branch(intel_dp->dpcd) ||
1020 		     sink_format != force_dsc_output_format ||
1021 		     dfp_can_convert(intel_dp, force_dsc_output_format, sink_format)))
1022 			return force_dsc_output_format;
1023 
1024 		drm_dbg_kms(&i915->drm, "Cannot force DSC output format\n");
1025 	}
1026 
1027 	if (sink_format == INTEL_OUTPUT_FORMAT_RGB ||
1028 	    dfp_can_convert_from_rgb(intel_dp, sink_format))
1029 		output_format = INTEL_OUTPUT_FORMAT_RGB;
1030 
1031 	else if (sink_format == INTEL_OUTPUT_FORMAT_YCBCR444 ||
1032 		 dfp_can_convert_from_ycbcr444(intel_dp, sink_format))
1033 		output_format = INTEL_OUTPUT_FORMAT_YCBCR444;
1034 
1035 	else
1036 		output_format = INTEL_OUTPUT_FORMAT_YCBCR420;
1037 
1038 	drm_WARN_ON(&i915->drm, !source_can_output(intel_dp, output_format));
1039 
1040 	return output_format;
1041 }
1042 
1043 int intel_dp_min_bpp(enum intel_output_format output_format)
1044 {
1045 	if (output_format == INTEL_OUTPUT_FORMAT_RGB)
1046 		return 6 * 3;
1047 	else
1048 		return 8 * 3;
1049 }
1050 
1051 int intel_dp_output_bpp(enum intel_output_format output_format, int bpp)
1052 {
1053 	/*
1054 	 * bpp value was assumed to RGB format. And YCbCr 4:2:0 output
1055 	 * format of the number of bytes per pixel will be half the number
1056 	 * of bytes of RGB pixel.
1057 	 */
1058 	if (output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
1059 		bpp /= 2;
1060 
1061 	return bpp;
1062 }
1063 
1064 static enum intel_output_format
1065 intel_dp_sink_format(struct intel_connector *connector,
1066 		     const struct drm_display_mode *mode)
1067 {
1068 	const struct drm_display_info *info = &connector->base.display_info;
1069 
1070 	if (drm_mode_is_420_only(info, mode))
1071 		return INTEL_OUTPUT_FORMAT_YCBCR420;
1072 
1073 	return INTEL_OUTPUT_FORMAT_RGB;
1074 }
1075 
1076 static int
1077 intel_dp_mode_min_output_bpp(struct intel_connector *connector,
1078 			     const struct drm_display_mode *mode)
1079 {
1080 	enum intel_output_format output_format, sink_format;
1081 
1082 	sink_format = intel_dp_sink_format(connector, mode);
1083 
1084 	output_format = intel_dp_output_format(connector, sink_format);
1085 
1086 	return intel_dp_output_bpp(output_format, intel_dp_min_bpp(output_format));
1087 }
1088 
1089 static bool intel_dp_hdisplay_bad(struct drm_i915_private *dev_priv,
1090 				  int hdisplay)
1091 {
1092 	/*
1093 	 * Older platforms don't like hdisplay==4096 with DP.
1094 	 *
1095 	 * On ILK/SNB/IVB the pipe seems to be somewhat running (scanline
1096 	 * and frame counter increment), but we don't get vblank interrupts,
1097 	 * and the pipe underruns immediately. The link also doesn't seem
1098 	 * to get trained properly.
1099 	 *
1100 	 * On CHV the vblank interrupts don't seem to disappear but
1101 	 * otherwise the symptoms are similar.
1102 	 *
1103 	 * TODO: confirm the behaviour on HSW+
1104 	 */
1105 	return hdisplay == 4096 && !HAS_DDI(dev_priv);
1106 }
1107 
1108 static int intel_dp_max_tmds_clock(struct intel_dp *intel_dp)
1109 {
1110 	struct intel_connector *connector = intel_dp->attached_connector;
1111 	const struct drm_display_info *info = &connector->base.display_info;
1112 	int max_tmds_clock = intel_dp->dfp.max_tmds_clock;
1113 
1114 	/* Only consider the sink's max TMDS clock if we know this is a HDMI DFP */
1115 	if (max_tmds_clock && info->max_tmds_clock)
1116 		max_tmds_clock = min(max_tmds_clock, info->max_tmds_clock);
1117 
1118 	return max_tmds_clock;
1119 }
1120 
1121 static enum drm_mode_status
1122 intel_dp_tmds_clock_valid(struct intel_dp *intel_dp,
1123 			  int clock, int bpc,
1124 			  enum intel_output_format sink_format,
1125 			  bool respect_downstream_limits)
1126 {
1127 	int tmds_clock, min_tmds_clock, max_tmds_clock;
1128 
1129 	if (!respect_downstream_limits)
1130 		return MODE_OK;
1131 
1132 	tmds_clock = intel_hdmi_tmds_clock(clock, bpc, sink_format);
1133 
1134 	min_tmds_clock = intel_dp->dfp.min_tmds_clock;
1135 	max_tmds_clock = intel_dp_max_tmds_clock(intel_dp);
1136 
1137 	if (min_tmds_clock && tmds_clock < min_tmds_clock)
1138 		return MODE_CLOCK_LOW;
1139 
1140 	if (max_tmds_clock && tmds_clock > max_tmds_clock)
1141 		return MODE_CLOCK_HIGH;
1142 
1143 	return MODE_OK;
1144 }
1145 
1146 static enum drm_mode_status
1147 intel_dp_mode_valid_downstream(struct intel_connector *connector,
1148 			       const struct drm_display_mode *mode,
1149 			       int target_clock)
1150 {
1151 	struct intel_dp *intel_dp = intel_attached_dp(connector);
1152 	const struct drm_display_info *info = &connector->base.display_info;
1153 	enum drm_mode_status status;
1154 	enum intel_output_format sink_format;
1155 
1156 	/* If PCON supports FRL MODE, check FRL bandwidth constraints */
1157 	if (intel_dp->dfp.pcon_max_frl_bw) {
1158 		int target_bw;
1159 		int max_frl_bw;
1160 		int bpp = intel_dp_mode_min_output_bpp(connector, mode);
1161 
1162 		target_bw = bpp * target_clock;
1163 
1164 		max_frl_bw = intel_dp->dfp.pcon_max_frl_bw;
1165 
1166 		/* converting bw from Gbps to Kbps*/
1167 		max_frl_bw = max_frl_bw * 1000000;
1168 
1169 		if (target_bw > max_frl_bw)
1170 			return MODE_CLOCK_HIGH;
1171 
1172 		return MODE_OK;
1173 	}
1174 
1175 	if (intel_dp->dfp.max_dotclock &&
1176 	    target_clock > intel_dp->dfp.max_dotclock)
1177 		return MODE_CLOCK_HIGH;
1178 
1179 	sink_format = intel_dp_sink_format(connector, mode);
1180 
1181 	/* Assume 8bpc for the DP++/HDMI/DVI TMDS clock check */
1182 	status = intel_dp_tmds_clock_valid(intel_dp, target_clock,
1183 					   8, sink_format, true);
1184 
1185 	if (status != MODE_OK) {
1186 		if (sink_format == INTEL_OUTPUT_FORMAT_YCBCR420 ||
1187 		    !connector->base.ycbcr_420_allowed ||
1188 		    !drm_mode_is_420_also(info, mode))
1189 			return status;
1190 		sink_format = INTEL_OUTPUT_FORMAT_YCBCR420;
1191 		status = intel_dp_tmds_clock_valid(intel_dp, target_clock,
1192 						   8, sink_format, true);
1193 		if (status != MODE_OK)
1194 			return status;
1195 	}
1196 
1197 	return MODE_OK;
1198 }
1199 
1200 bool intel_dp_need_bigjoiner(struct intel_dp *intel_dp,
1201 			     int hdisplay, int clock)
1202 {
1203 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1204 	struct intel_connector *connector = intel_dp->attached_connector;
1205 
1206 	if (!intel_dp_can_bigjoiner(intel_dp))
1207 		return false;
1208 
1209 	return clock > i915->max_dotclk_freq || hdisplay > 5120 ||
1210 	       connector->force_bigjoiner_enable;
1211 }
1212 
1213 static enum drm_mode_status
1214 intel_dp_mode_valid(struct drm_connector *_connector,
1215 		    struct drm_display_mode *mode)
1216 {
1217 	struct intel_connector *connector = to_intel_connector(_connector);
1218 	struct intel_dp *intel_dp = intel_attached_dp(connector);
1219 	struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
1220 	const struct drm_display_mode *fixed_mode;
1221 	int target_clock = mode->clock;
1222 	int max_rate, mode_rate, max_lanes, max_link_clock;
1223 	int max_dotclk = dev_priv->max_dotclk_freq;
1224 	u16 dsc_max_compressed_bpp = 0;
1225 	u8 dsc_slice_count = 0;
1226 	enum drm_mode_status status;
1227 	bool dsc = false, bigjoiner = false;
1228 
1229 	status = intel_cpu_transcoder_mode_valid(dev_priv, mode);
1230 	if (status != MODE_OK)
1231 		return status;
1232 
1233 	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
1234 		return MODE_H_ILLEGAL;
1235 
1236 	fixed_mode = intel_panel_fixed_mode(connector, mode);
1237 	if (intel_dp_is_edp(intel_dp) && fixed_mode) {
1238 		status = intel_panel_mode_valid(connector, mode);
1239 		if (status != MODE_OK)
1240 			return status;
1241 
1242 		target_clock = fixed_mode->clock;
1243 	}
1244 
1245 	if (mode->clock < 10000)
1246 		return MODE_CLOCK_LOW;
1247 
1248 	if (intel_dp_need_bigjoiner(intel_dp, mode->hdisplay, target_clock)) {
1249 		bigjoiner = true;
1250 		max_dotclk *= 2;
1251 	}
1252 	if (target_clock > max_dotclk)
1253 		return MODE_CLOCK_HIGH;
1254 
1255 	if (intel_dp_hdisplay_bad(dev_priv, mode->hdisplay))
1256 		return MODE_H_ILLEGAL;
1257 
1258 	max_link_clock = intel_dp_max_link_rate(intel_dp);
1259 	max_lanes = intel_dp_max_lane_count(intel_dp);
1260 
1261 	max_rate = intel_dp_max_link_data_rate(intel_dp, max_link_clock, max_lanes);
1262 
1263 	mode_rate = intel_dp_link_required(target_clock,
1264 					   intel_dp_mode_min_output_bpp(connector, mode));
1265 
1266 	if (HAS_DSC(dev_priv) &&
1267 	    drm_dp_sink_supports_dsc(connector->dp.dsc_dpcd)) {
1268 		enum intel_output_format sink_format, output_format;
1269 		int pipe_bpp;
1270 
1271 		sink_format = intel_dp_sink_format(connector, mode);
1272 		output_format = intel_dp_output_format(connector, sink_format);
1273 		/*
1274 		 * TBD pass the connector BPC,
1275 		 * for now U8_MAX so that max BPC on that platform would be picked
1276 		 */
1277 		pipe_bpp = intel_dp_dsc_compute_max_bpp(connector, U8_MAX);
1278 
1279 		/*
1280 		 * Output bpp is stored in 6.4 format so right shift by 4 to get the
1281 		 * integer value since we support only integer values of bpp.
1282 		 */
1283 		if (intel_dp_is_edp(intel_dp)) {
1284 			dsc_max_compressed_bpp =
1285 				drm_edp_dsc_sink_output_bpp(connector->dp.dsc_dpcd) >> 4;
1286 			dsc_slice_count =
1287 				drm_dp_dsc_sink_max_slice_count(connector->dp.dsc_dpcd,
1288 								true);
1289 		} else if (drm_dp_sink_supports_fec(connector->dp.fec_capability)) {
1290 			dsc_max_compressed_bpp =
1291 				intel_dp_dsc_get_max_compressed_bpp(dev_priv,
1292 								    max_link_clock,
1293 								    max_lanes,
1294 								    target_clock,
1295 								    mode->hdisplay,
1296 								    bigjoiner,
1297 								    output_format,
1298 								    pipe_bpp, 64);
1299 			dsc_slice_count =
1300 				intel_dp_dsc_get_slice_count(connector,
1301 							     target_clock,
1302 							     mode->hdisplay,
1303 							     bigjoiner);
1304 		}
1305 
1306 		dsc = dsc_max_compressed_bpp && dsc_slice_count;
1307 	}
1308 
1309 	/*
1310 	 * Big joiner configuration needs DSC for TGL which is not true for
1311 	 * XE_LPD where uncompressed joiner is supported.
1312 	 */
1313 	if (DISPLAY_VER(dev_priv) < 13 && bigjoiner && !dsc)
1314 		return MODE_CLOCK_HIGH;
1315 
1316 	if (mode_rate > max_rate && !dsc)
1317 		return MODE_CLOCK_HIGH;
1318 
1319 	status = intel_dp_mode_valid_downstream(connector, mode, target_clock);
1320 	if (status != MODE_OK)
1321 		return status;
1322 
1323 	return intel_mode_valid_max_plane_size(dev_priv, mode, bigjoiner);
1324 }
1325 
1326 bool intel_dp_source_supports_tps3(struct drm_i915_private *i915)
1327 {
1328 	return DISPLAY_VER(i915) >= 9 || IS_BROADWELL(i915) || IS_HASWELL(i915);
1329 }
1330 
1331 bool intel_dp_source_supports_tps4(struct drm_i915_private *i915)
1332 {
1333 	return DISPLAY_VER(i915) >= 10;
1334 }
1335 
1336 static void snprintf_int_array(char *str, size_t len,
1337 			       const int *array, int nelem)
1338 {
1339 	int i;
1340 
1341 	str[0] = '\0';
1342 
1343 	for (i = 0; i < nelem; i++) {
1344 		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1345 		if (r >= len)
1346 			return;
1347 		str += r;
1348 		len -= r;
1349 	}
1350 }
1351 
1352 static void intel_dp_print_rates(struct intel_dp *intel_dp)
1353 {
1354 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1355 	char str[128]; /* FIXME: too big for stack? */
1356 
1357 	if (!drm_debug_enabled(DRM_UT_KMS))
1358 		return;
1359 
1360 	snprintf_int_array(str, sizeof(str),
1361 			   intel_dp->source_rates, intel_dp->num_source_rates);
1362 	drm_dbg_kms(&i915->drm, "source rates: %s\n", str);
1363 
1364 	snprintf_int_array(str, sizeof(str),
1365 			   intel_dp->sink_rates, intel_dp->num_sink_rates);
1366 	drm_dbg_kms(&i915->drm, "sink rates: %s\n", str);
1367 
1368 	snprintf_int_array(str, sizeof(str),
1369 			   intel_dp->common_rates, intel_dp->num_common_rates);
1370 	drm_dbg_kms(&i915->drm, "common rates: %s\n", str);
1371 }
1372 
1373 int
1374 intel_dp_max_link_rate(struct intel_dp *intel_dp)
1375 {
1376 	int len;
1377 
1378 	len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
1379 
1380 	return intel_dp_common_rate(intel_dp, len - 1);
1381 }
1382 
1383 int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1384 {
1385 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1386 	int i = intel_dp_rate_index(intel_dp->sink_rates,
1387 				    intel_dp->num_sink_rates, rate);
1388 
1389 	if (drm_WARN_ON(&i915->drm, i < 0))
1390 		i = 0;
1391 
1392 	return i;
1393 }
1394 
1395 void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1396 			   u8 *link_bw, u8 *rate_select)
1397 {
1398 	/* eDP 1.4 rate select method. */
1399 	if (intel_dp->use_rate_select) {
1400 		*link_bw = 0;
1401 		*rate_select =
1402 			intel_dp_rate_select(intel_dp, port_clock);
1403 	} else {
1404 		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1405 		*rate_select = 0;
1406 	}
1407 }
1408 
1409 bool intel_dp_has_hdmi_sink(struct intel_dp *intel_dp)
1410 {
1411 	struct intel_connector *connector = intel_dp->attached_connector;
1412 
1413 	return connector->base.display_info.is_hdmi;
1414 }
1415 
1416 static bool intel_dp_source_supports_fec(struct intel_dp *intel_dp,
1417 					 const struct intel_crtc_state *pipe_config)
1418 {
1419 	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1420 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1421 
1422 	if (DISPLAY_VER(dev_priv) >= 12)
1423 		return true;
1424 
1425 	if (DISPLAY_VER(dev_priv) == 11 && encoder->port != PORT_A &&
1426 	    !intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DP_MST))
1427 		return true;
1428 
1429 	return false;
1430 }
1431 
1432 bool intel_dp_supports_fec(struct intel_dp *intel_dp,
1433 			   const struct intel_connector *connector,
1434 			   const struct intel_crtc_state *pipe_config)
1435 {
1436 	return intel_dp_source_supports_fec(intel_dp, pipe_config) &&
1437 		drm_dp_sink_supports_fec(connector->dp.fec_capability);
1438 }
1439 
1440 static bool intel_dp_supports_dsc(const struct intel_connector *connector,
1441 				  const struct intel_crtc_state *crtc_state)
1442 {
1443 	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP) && !crtc_state->fec_enable)
1444 		return false;
1445 
1446 	return intel_dsc_source_support(crtc_state) &&
1447 		connector->dp.dsc_decompression_aux &&
1448 		drm_dp_sink_supports_dsc(connector->dp.dsc_dpcd);
1449 }
1450 
1451 static int intel_dp_hdmi_compute_bpc(struct intel_dp *intel_dp,
1452 				     const struct intel_crtc_state *crtc_state,
1453 				     int bpc, bool respect_downstream_limits)
1454 {
1455 	int clock = crtc_state->hw.adjusted_mode.crtc_clock;
1456 
1457 	/*
1458 	 * Current bpc could already be below 8bpc due to
1459 	 * FDI bandwidth constraints or other limits.
1460 	 * HDMI minimum is 8bpc however.
1461 	 */
1462 	bpc = max(bpc, 8);
1463 
1464 	/*
1465 	 * We will never exceed downstream TMDS clock limits while
1466 	 * attempting deep color. If the user insists on forcing an
1467 	 * out of spec mode they will have to be satisfied with 8bpc.
1468 	 */
1469 	if (!respect_downstream_limits)
1470 		bpc = 8;
1471 
1472 	for (; bpc >= 8; bpc -= 2) {
1473 		if (intel_hdmi_bpc_possible(crtc_state, bpc,
1474 					    intel_dp_has_hdmi_sink(intel_dp)) &&
1475 		    intel_dp_tmds_clock_valid(intel_dp, clock, bpc, crtc_state->sink_format,
1476 					      respect_downstream_limits) == MODE_OK)
1477 			return bpc;
1478 	}
1479 
1480 	return -EINVAL;
1481 }
1482 
1483 static int intel_dp_max_bpp(struct intel_dp *intel_dp,
1484 			    const struct intel_crtc_state *crtc_state,
1485 			    bool respect_downstream_limits)
1486 {
1487 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1488 	struct intel_connector *intel_connector = intel_dp->attached_connector;
1489 	int bpp, bpc;
1490 
1491 	bpc = crtc_state->pipe_bpp / 3;
1492 
1493 	if (intel_dp->dfp.max_bpc)
1494 		bpc = min_t(int, bpc, intel_dp->dfp.max_bpc);
1495 
1496 	if (intel_dp->dfp.min_tmds_clock) {
1497 		int max_hdmi_bpc;
1498 
1499 		max_hdmi_bpc = intel_dp_hdmi_compute_bpc(intel_dp, crtc_state, bpc,
1500 							 respect_downstream_limits);
1501 		if (max_hdmi_bpc < 0)
1502 			return 0;
1503 
1504 		bpc = min(bpc, max_hdmi_bpc);
1505 	}
1506 
1507 	bpp = bpc * 3;
1508 	if (intel_dp_is_edp(intel_dp)) {
1509 		/* Get bpp from vbt only for panels that dont have bpp in edid */
1510 		if (intel_connector->base.display_info.bpc == 0 &&
1511 		    intel_connector->panel.vbt.edp.bpp &&
1512 		    intel_connector->panel.vbt.edp.bpp < bpp) {
1513 			drm_dbg_kms(&dev_priv->drm,
1514 				    "clamping bpp for eDP panel to BIOS-provided %i\n",
1515 				    intel_connector->panel.vbt.edp.bpp);
1516 			bpp = intel_connector->panel.vbt.edp.bpp;
1517 		}
1518 	}
1519 
1520 	return bpp;
1521 }
1522 
1523 /* Adjust link config limits based on compliance test requests. */
1524 void
1525 intel_dp_adjust_compliance_config(struct intel_dp *intel_dp,
1526 				  struct intel_crtc_state *pipe_config,
1527 				  struct link_config_limits *limits)
1528 {
1529 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1530 
1531 	/* For DP Compliance we override the computed bpp for the pipe */
1532 	if (intel_dp->compliance.test_data.bpc != 0) {
1533 		int bpp = 3 * intel_dp->compliance.test_data.bpc;
1534 
1535 		limits->pipe.min_bpp = limits->pipe.max_bpp = bpp;
1536 		pipe_config->dither_force_disable = bpp == 6 * 3;
1537 
1538 		drm_dbg_kms(&i915->drm, "Setting pipe_bpp to %d\n", bpp);
1539 	}
1540 
1541 	/* Use values requested by Compliance Test Request */
1542 	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
1543 		int index;
1544 
1545 		/* Validate the compliance test data since max values
1546 		 * might have changed due to link train fallback.
1547 		 */
1548 		if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate,
1549 					       intel_dp->compliance.test_lane_count)) {
1550 			index = intel_dp_rate_index(intel_dp->common_rates,
1551 						    intel_dp->num_common_rates,
1552 						    intel_dp->compliance.test_link_rate);
1553 			if (index >= 0)
1554 				limits->min_rate = limits->max_rate =
1555 					intel_dp->compliance.test_link_rate;
1556 			limits->min_lane_count = limits->max_lane_count =
1557 				intel_dp->compliance.test_lane_count;
1558 		}
1559 	}
1560 }
1561 
1562 static bool has_seamless_m_n(struct intel_connector *connector)
1563 {
1564 	struct drm_i915_private *i915 = to_i915(connector->base.dev);
1565 
1566 	/*
1567 	 * Seamless M/N reprogramming only implemented
1568 	 * for BDW+ double buffered M/N registers so far.
1569 	 */
1570 	return HAS_DOUBLE_BUFFERED_M_N(i915) &&
1571 		intel_panel_drrs_type(connector) == DRRS_TYPE_SEAMLESS;
1572 }
1573 
1574 static int intel_dp_mode_clock(const struct intel_crtc_state *crtc_state,
1575 			       const struct drm_connector_state *conn_state)
1576 {
1577 	struct intel_connector *connector = to_intel_connector(conn_state->connector);
1578 	const struct drm_display_mode *adjusted_mode = &crtc_state->hw.adjusted_mode;
1579 
1580 	/* FIXME a bit of a mess wrt clock vs. crtc_clock */
1581 	if (has_seamless_m_n(connector))
1582 		return intel_panel_highest_mode(connector, adjusted_mode)->clock;
1583 	else
1584 		return adjusted_mode->crtc_clock;
1585 }
1586 
1587 /* Optimize link config in order: max bpp, min clock, min lanes */
1588 static int
1589 intel_dp_compute_link_config_wide(struct intel_dp *intel_dp,
1590 				  struct intel_crtc_state *pipe_config,
1591 				  const struct drm_connector_state *conn_state,
1592 				  const struct link_config_limits *limits)
1593 {
1594 	int bpp, i, lane_count, clock = intel_dp_mode_clock(pipe_config, conn_state);
1595 	int mode_rate, link_rate, link_avail;
1596 
1597 	for (bpp = to_bpp_int(limits->link.max_bpp_x16);
1598 	     bpp >= to_bpp_int(limits->link.min_bpp_x16);
1599 	     bpp -= 2 * 3) {
1600 		int link_bpp = intel_dp_output_bpp(pipe_config->output_format, bpp);
1601 
1602 		mode_rate = intel_dp_link_required(clock, link_bpp);
1603 
1604 		for (i = 0; i < intel_dp->num_common_rates; i++) {
1605 			link_rate = intel_dp_common_rate(intel_dp, i);
1606 			if (link_rate < limits->min_rate ||
1607 			    link_rate > limits->max_rate)
1608 				continue;
1609 
1610 			for (lane_count = limits->min_lane_count;
1611 			     lane_count <= limits->max_lane_count;
1612 			     lane_count <<= 1) {
1613 				link_avail = intel_dp_max_link_data_rate(intel_dp,
1614 									 link_rate,
1615 									 lane_count);
1616 
1617 
1618 				if (mode_rate <= link_avail) {
1619 					pipe_config->lane_count = lane_count;
1620 					pipe_config->pipe_bpp = bpp;
1621 					pipe_config->port_clock = link_rate;
1622 
1623 					return 0;
1624 				}
1625 			}
1626 		}
1627 	}
1628 
1629 	return -EINVAL;
1630 }
1631 
1632 static
1633 u8 intel_dp_dsc_max_src_input_bpc(struct drm_i915_private *i915)
1634 {
1635 	/* Max DSC Input BPC for ICL is 10 and for TGL+ is 12 */
1636 	if (DISPLAY_VER(i915) >= 12)
1637 		return 12;
1638 	if (DISPLAY_VER(i915) == 11)
1639 		return 10;
1640 
1641 	return 0;
1642 }
1643 
1644 int intel_dp_dsc_compute_max_bpp(const struct intel_connector *connector,
1645 				 u8 max_req_bpc)
1646 {
1647 	struct drm_i915_private *i915 = to_i915(connector->base.dev);
1648 	int i, num_bpc;
1649 	u8 dsc_bpc[3] = {};
1650 	u8 dsc_max_bpc;
1651 
1652 	dsc_max_bpc = intel_dp_dsc_max_src_input_bpc(i915);
1653 
1654 	if (!dsc_max_bpc)
1655 		return dsc_max_bpc;
1656 
1657 	dsc_max_bpc = min_t(u8, dsc_max_bpc, max_req_bpc);
1658 
1659 	num_bpc = drm_dp_dsc_sink_supported_input_bpcs(connector->dp.dsc_dpcd,
1660 						       dsc_bpc);
1661 	for (i = 0; i < num_bpc; i++) {
1662 		if (dsc_max_bpc >= dsc_bpc[i])
1663 			return dsc_bpc[i] * 3;
1664 	}
1665 
1666 	return 0;
1667 }
1668 
1669 static int intel_dp_source_dsc_version_minor(struct drm_i915_private *i915)
1670 {
1671 	return DISPLAY_VER(i915) >= 14 ? 2 : 1;
1672 }
1673 
1674 static int intel_dp_sink_dsc_version_minor(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE])
1675 {
1676 	return (dsc_dpcd[DP_DSC_REV - DP_DSC_SUPPORT] & DP_DSC_MINOR_MASK) >>
1677 		DP_DSC_MINOR_SHIFT;
1678 }
1679 
1680 static int intel_dp_get_slice_height(int vactive)
1681 {
1682 	int slice_height;
1683 
1684 	/*
1685 	 * VDSC 1.2a spec in Section 3.8 Options for Slices implies that 108
1686 	 * lines is an optimal slice height, but any size can be used as long as
1687 	 * vertical active integer multiple and maximum vertical slice count
1688 	 * requirements are met.
1689 	 */
1690 	for (slice_height = 108; slice_height <= vactive; slice_height += 2)
1691 		if (vactive % slice_height == 0)
1692 			return slice_height;
1693 
1694 	/*
1695 	 * Highly unlikely we reach here as most of the resolutions will end up
1696 	 * finding appropriate slice_height in above loop but returning
1697 	 * slice_height as 2 here as it should work with all resolutions.
1698 	 */
1699 	return 2;
1700 }
1701 
1702 static int intel_dp_dsc_compute_params(const struct intel_connector *connector,
1703 				       struct intel_crtc_state *crtc_state)
1704 {
1705 	struct drm_i915_private *i915 = to_i915(connector->base.dev);
1706 	struct drm_dsc_config *vdsc_cfg = &crtc_state->dsc.config;
1707 	u8 line_buf_depth;
1708 	int ret;
1709 
1710 	/*
1711 	 * RC_MODEL_SIZE is currently a constant across all configurations.
1712 	 *
1713 	 * FIXME: Look into using sink defined DPCD DP_DSC_RC_BUF_BLK_SIZE and
1714 	 * DP_DSC_RC_BUF_SIZE for this.
1715 	 */
1716 	vdsc_cfg->rc_model_size = DSC_RC_MODEL_SIZE_CONST;
1717 	vdsc_cfg->pic_height = crtc_state->hw.adjusted_mode.crtc_vdisplay;
1718 
1719 	vdsc_cfg->slice_height = intel_dp_get_slice_height(vdsc_cfg->pic_height);
1720 
1721 	ret = intel_dsc_compute_params(crtc_state);
1722 	if (ret)
1723 		return ret;
1724 
1725 	vdsc_cfg->dsc_version_major =
1726 		(connector->dp.dsc_dpcd[DP_DSC_REV - DP_DSC_SUPPORT] &
1727 		 DP_DSC_MAJOR_MASK) >> DP_DSC_MAJOR_SHIFT;
1728 	vdsc_cfg->dsc_version_minor =
1729 		min(intel_dp_source_dsc_version_minor(i915),
1730 		    intel_dp_sink_dsc_version_minor(connector->dp.dsc_dpcd));
1731 	if (vdsc_cfg->convert_rgb)
1732 		vdsc_cfg->convert_rgb =
1733 			connector->dp.dsc_dpcd[DP_DSC_DEC_COLOR_FORMAT_CAP - DP_DSC_SUPPORT] &
1734 			DP_DSC_RGB;
1735 
1736 	line_buf_depth = drm_dp_dsc_sink_line_buf_depth(connector->dp.dsc_dpcd);
1737 	if (!line_buf_depth) {
1738 		drm_dbg_kms(&i915->drm,
1739 			    "DSC Sink Line Buffer Depth invalid\n");
1740 		return -EINVAL;
1741 	}
1742 
1743 	if (vdsc_cfg->dsc_version_minor == 2)
1744 		vdsc_cfg->line_buf_depth = (line_buf_depth == DSC_1_2_MAX_LINEBUF_DEPTH_BITS) ?
1745 			DSC_1_2_MAX_LINEBUF_DEPTH_VAL : line_buf_depth;
1746 	else
1747 		vdsc_cfg->line_buf_depth = (line_buf_depth > DSC_1_1_MAX_LINEBUF_DEPTH_BITS) ?
1748 			DSC_1_1_MAX_LINEBUF_DEPTH_BITS : line_buf_depth;
1749 
1750 	vdsc_cfg->block_pred_enable =
1751 		connector->dp.dsc_dpcd[DP_DSC_BLK_PREDICTION_SUPPORT - DP_DSC_SUPPORT] &
1752 		DP_DSC_BLK_PREDICTION_IS_SUPPORTED;
1753 
1754 	return drm_dsc_compute_rc_parameters(vdsc_cfg);
1755 }
1756 
1757 static bool intel_dp_dsc_supports_format(const struct intel_connector *connector,
1758 					 enum intel_output_format output_format)
1759 {
1760 	struct drm_i915_private *i915 = to_i915(connector->base.dev);
1761 	u8 sink_dsc_format;
1762 
1763 	switch (output_format) {
1764 	case INTEL_OUTPUT_FORMAT_RGB:
1765 		sink_dsc_format = DP_DSC_RGB;
1766 		break;
1767 	case INTEL_OUTPUT_FORMAT_YCBCR444:
1768 		sink_dsc_format = DP_DSC_YCbCr444;
1769 		break;
1770 	case INTEL_OUTPUT_FORMAT_YCBCR420:
1771 		if (min(intel_dp_source_dsc_version_minor(i915),
1772 			intel_dp_sink_dsc_version_minor(connector->dp.dsc_dpcd)) < 2)
1773 			return false;
1774 		sink_dsc_format = DP_DSC_YCbCr420_Native;
1775 		break;
1776 	default:
1777 		return false;
1778 	}
1779 
1780 	return drm_dp_dsc_sink_supports_format(connector->dp.dsc_dpcd, sink_dsc_format);
1781 }
1782 
1783 static bool is_bw_sufficient_for_dsc_config(u16 compressed_bppx16, u32 link_clock,
1784 					    u32 lane_count, u32 mode_clock,
1785 					    enum intel_output_format output_format,
1786 					    int timeslots)
1787 {
1788 	u32 available_bw, required_bw;
1789 
1790 	available_bw = (link_clock * lane_count * timeslots * 16)  / 8;
1791 	required_bw = compressed_bppx16 * (intel_dp_mode_to_fec_clock(mode_clock));
1792 
1793 	return available_bw > required_bw;
1794 }
1795 
1796 static int dsc_compute_link_config(struct intel_dp *intel_dp,
1797 				   struct intel_crtc_state *pipe_config,
1798 				   struct link_config_limits *limits,
1799 				   u16 compressed_bppx16,
1800 				   int timeslots)
1801 {
1802 	const struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
1803 	int link_rate, lane_count;
1804 	int i;
1805 
1806 	for (i = 0; i < intel_dp->num_common_rates; i++) {
1807 		link_rate = intel_dp_common_rate(intel_dp, i);
1808 		if (link_rate < limits->min_rate || link_rate > limits->max_rate)
1809 			continue;
1810 
1811 		for (lane_count = limits->min_lane_count;
1812 		     lane_count <= limits->max_lane_count;
1813 		     lane_count <<= 1) {
1814 			if (!is_bw_sufficient_for_dsc_config(compressed_bppx16, link_rate,
1815 							     lane_count, adjusted_mode->clock,
1816 							     pipe_config->output_format,
1817 							     timeslots))
1818 				continue;
1819 
1820 			pipe_config->lane_count = lane_count;
1821 			pipe_config->port_clock = link_rate;
1822 
1823 			return 0;
1824 		}
1825 	}
1826 
1827 	return -EINVAL;
1828 }
1829 
1830 static
1831 u16 intel_dp_dsc_max_sink_compressed_bppx16(const struct intel_connector *connector,
1832 					    struct intel_crtc_state *pipe_config,
1833 					    int bpc)
1834 {
1835 	u16 max_bppx16 = drm_edp_dsc_sink_output_bpp(connector->dp.dsc_dpcd);
1836 
1837 	if (max_bppx16)
1838 		return max_bppx16;
1839 	/*
1840 	 * If support not given in DPCD 67h, 68h use the Maximum Allowed bit rate
1841 	 * values as given in spec Table 2-157 DP v2.0
1842 	 */
1843 	switch (pipe_config->output_format) {
1844 	case INTEL_OUTPUT_FORMAT_RGB:
1845 	case INTEL_OUTPUT_FORMAT_YCBCR444:
1846 		return (3 * bpc) << 4;
1847 	case INTEL_OUTPUT_FORMAT_YCBCR420:
1848 		return (3 * (bpc / 2)) << 4;
1849 	default:
1850 		MISSING_CASE(pipe_config->output_format);
1851 		break;
1852 	}
1853 
1854 	return 0;
1855 }
1856 
1857 int intel_dp_dsc_sink_min_compressed_bpp(struct intel_crtc_state *pipe_config)
1858 {
1859 	/* From Mandatory bit rate range Support Table 2-157 (DP v2.0) */
1860 	switch (pipe_config->output_format) {
1861 	case INTEL_OUTPUT_FORMAT_RGB:
1862 	case INTEL_OUTPUT_FORMAT_YCBCR444:
1863 		return 8;
1864 	case INTEL_OUTPUT_FORMAT_YCBCR420:
1865 		return 6;
1866 	default:
1867 		MISSING_CASE(pipe_config->output_format);
1868 		break;
1869 	}
1870 
1871 	return 0;
1872 }
1873 
1874 int intel_dp_dsc_sink_max_compressed_bpp(const struct intel_connector *connector,
1875 					 struct intel_crtc_state *pipe_config,
1876 					 int bpc)
1877 {
1878 	return intel_dp_dsc_max_sink_compressed_bppx16(connector,
1879 						       pipe_config, bpc) >> 4;
1880 }
1881 
1882 static int dsc_src_min_compressed_bpp(void)
1883 {
1884 	/* Min Compressed bpp supported by source is 8 */
1885 	return 8;
1886 }
1887 
1888 static int dsc_src_max_compressed_bpp(struct intel_dp *intel_dp)
1889 {
1890 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1891 
1892 	/*
1893 	 * Max Compressed bpp for Gen 13+ is 27bpp.
1894 	 * For earlier platform is 23bpp. (Bspec:49259).
1895 	 */
1896 	if (DISPLAY_VER(i915) < 13)
1897 		return 23;
1898 	else
1899 		return 27;
1900 }
1901 
1902 /*
1903  * From a list of valid compressed bpps try different compressed bpp and find a
1904  * suitable link configuration that can support it.
1905  */
1906 static int
1907 icl_dsc_compute_link_config(struct intel_dp *intel_dp,
1908 			    struct intel_crtc_state *pipe_config,
1909 			    struct link_config_limits *limits,
1910 			    int dsc_max_bpp,
1911 			    int dsc_min_bpp,
1912 			    int pipe_bpp,
1913 			    int timeslots)
1914 {
1915 	int i, ret;
1916 
1917 	/* Compressed BPP should be less than the Input DSC bpp */
1918 	dsc_max_bpp = min(dsc_max_bpp, pipe_bpp - 1);
1919 
1920 	for (i = 0; i < ARRAY_SIZE(valid_dsc_bpp); i++) {
1921 		if (valid_dsc_bpp[i] < dsc_min_bpp)
1922 			continue;
1923 		if (valid_dsc_bpp[i] > dsc_max_bpp)
1924 			break;
1925 
1926 		ret = dsc_compute_link_config(intel_dp,
1927 					      pipe_config,
1928 					      limits,
1929 					      valid_dsc_bpp[i] << 4,
1930 					      timeslots);
1931 		if (ret == 0) {
1932 			pipe_config->dsc.compressed_bpp_x16 =
1933 				to_bpp_x16(valid_dsc_bpp[i]);
1934 			return 0;
1935 		}
1936 	}
1937 
1938 	return -EINVAL;
1939 }
1940 
1941 /*
1942  * From XE_LPD onwards we supports compression bpps in steps of 1 up to
1943  * uncompressed bpp-1. So we start from max compressed bpp and see if any
1944  * link configuration is able to support that compressed bpp, if not we
1945  * step down and check for lower compressed bpp.
1946  */
1947 static int
1948 xelpd_dsc_compute_link_config(struct intel_dp *intel_dp,
1949 			      const struct intel_connector *connector,
1950 			      struct intel_crtc_state *pipe_config,
1951 			      struct link_config_limits *limits,
1952 			      int dsc_max_bpp,
1953 			      int dsc_min_bpp,
1954 			      int pipe_bpp,
1955 			      int timeslots)
1956 {
1957 	u8 bppx16_incr = drm_dp_dsc_sink_bpp_incr(connector->dp.dsc_dpcd);
1958 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1959 	u16 compressed_bppx16;
1960 	u8 bppx16_step;
1961 	int ret;
1962 
1963 	if (DISPLAY_VER(i915) < 14 || bppx16_incr <= 1)
1964 		bppx16_step = 16;
1965 	else
1966 		bppx16_step = 16 / bppx16_incr;
1967 
1968 	/* Compressed BPP should be less than the Input DSC bpp */
1969 	dsc_max_bpp = min(dsc_max_bpp << 4, (pipe_bpp << 4) - bppx16_step);
1970 	dsc_min_bpp = dsc_min_bpp << 4;
1971 
1972 	for (compressed_bppx16 = dsc_max_bpp;
1973 	     compressed_bppx16 >= dsc_min_bpp;
1974 	     compressed_bppx16 -= bppx16_step) {
1975 		if (intel_dp->force_dsc_fractional_bpp_en &&
1976 		    !to_bpp_frac(compressed_bppx16))
1977 			continue;
1978 		ret = dsc_compute_link_config(intel_dp,
1979 					      pipe_config,
1980 					      limits,
1981 					      compressed_bppx16,
1982 					      timeslots);
1983 		if (ret == 0) {
1984 			pipe_config->dsc.compressed_bpp_x16 = compressed_bppx16;
1985 			if (intel_dp->force_dsc_fractional_bpp_en &&
1986 			    to_bpp_frac(compressed_bppx16))
1987 				drm_dbg_kms(&i915->drm, "Forcing DSC fractional bpp\n");
1988 
1989 			return 0;
1990 		}
1991 	}
1992 	return -EINVAL;
1993 }
1994 
1995 static int dsc_compute_compressed_bpp(struct intel_dp *intel_dp,
1996 				      const struct intel_connector *connector,
1997 				      struct intel_crtc_state *pipe_config,
1998 				      struct link_config_limits *limits,
1999 				      int pipe_bpp,
2000 				      int timeslots)
2001 {
2002 	const struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
2003 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2004 	int dsc_src_min_bpp, dsc_sink_min_bpp, dsc_min_bpp;
2005 	int dsc_src_max_bpp, dsc_sink_max_bpp, dsc_max_bpp;
2006 	int dsc_joiner_max_bpp;
2007 
2008 	dsc_src_min_bpp = dsc_src_min_compressed_bpp();
2009 	dsc_sink_min_bpp = intel_dp_dsc_sink_min_compressed_bpp(pipe_config);
2010 	dsc_min_bpp = max(dsc_src_min_bpp, dsc_sink_min_bpp);
2011 	dsc_min_bpp = max(dsc_min_bpp, to_bpp_int_roundup(limits->link.min_bpp_x16));
2012 
2013 	dsc_src_max_bpp = dsc_src_max_compressed_bpp(intel_dp);
2014 	dsc_sink_max_bpp = intel_dp_dsc_sink_max_compressed_bpp(connector,
2015 								pipe_config,
2016 								pipe_bpp / 3);
2017 	dsc_max_bpp = dsc_sink_max_bpp ? min(dsc_sink_max_bpp, dsc_src_max_bpp) : dsc_src_max_bpp;
2018 
2019 	dsc_joiner_max_bpp = get_max_compressed_bpp_with_joiner(i915, adjusted_mode->clock,
2020 								adjusted_mode->hdisplay,
2021 								pipe_config->bigjoiner_pipes);
2022 	dsc_max_bpp = min(dsc_max_bpp, dsc_joiner_max_bpp);
2023 	dsc_max_bpp = min(dsc_max_bpp, to_bpp_int(limits->link.max_bpp_x16));
2024 
2025 	if (DISPLAY_VER(i915) >= 13)
2026 		return xelpd_dsc_compute_link_config(intel_dp, connector, pipe_config, limits,
2027 						     dsc_max_bpp, dsc_min_bpp, pipe_bpp, timeslots);
2028 	return icl_dsc_compute_link_config(intel_dp, pipe_config, limits,
2029 					   dsc_max_bpp, dsc_min_bpp, pipe_bpp, timeslots);
2030 }
2031 
2032 static
2033 u8 intel_dp_dsc_min_src_input_bpc(struct drm_i915_private *i915)
2034 {
2035 	/* Min DSC Input BPC for ICL+ is 8 */
2036 	return HAS_DSC(i915) ? 8 : 0;
2037 }
2038 
2039 static
2040 bool is_dsc_pipe_bpp_sufficient(struct drm_i915_private *i915,
2041 				struct drm_connector_state *conn_state,
2042 				struct link_config_limits *limits,
2043 				int pipe_bpp)
2044 {
2045 	u8 dsc_max_bpc, dsc_min_bpc, dsc_max_pipe_bpp, dsc_min_pipe_bpp;
2046 
2047 	dsc_max_bpc = min(intel_dp_dsc_max_src_input_bpc(i915), conn_state->max_requested_bpc);
2048 	dsc_min_bpc = intel_dp_dsc_min_src_input_bpc(i915);
2049 
2050 	dsc_max_pipe_bpp = min(dsc_max_bpc * 3, limits->pipe.max_bpp);
2051 	dsc_min_pipe_bpp = max(dsc_min_bpc * 3, limits->pipe.min_bpp);
2052 
2053 	return pipe_bpp >= dsc_min_pipe_bpp &&
2054 	       pipe_bpp <= dsc_max_pipe_bpp;
2055 }
2056 
2057 static
2058 int intel_dp_force_dsc_pipe_bpp(struct intel_dp *intel_dp,
2059 				struct drm_connector_state *conn_state,
2060 				struct link_config_limits *limits)
2061 {
2062 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2063 	int forced_bpp;
2064 
2065 	if (!intel_dp->force_dsc_bpc)
2066 		return 0;
2067 
2068 	forced_bpp = intel_dp->force_dsc_bpc * 3;
2069 
2070 	if (is_dsc_pipe_bpp_sufficient(i915, conn_state, limits, forced_bpp)) {
2071 		drm_dbg_kms(&i915->drm, "Input DSC BPC forced to %d\n", intel_dp->force_dsc_bpc);
2072 		return forced_bpp;
2073 	}
2074 
2075 	drm_dbg_kms(&i915->drm, "Cannot force DSC BPC:%d, due to DSC BPC limits\n",
2076 		    intel_dp->force_dsc_bpc);
2077 
2078 	return 0;
2079 }
2080 
2081 static int intel_dp_dsc_compute_pipe_bpp(struct intel_dp *intel_dp,
2082 					 struct intel_crtc_state *pipe_config,
2083 					 struct drm_connector_state *conn_state,
2084 					 struct link_config_limits *limits,
2085 					 int timeslots)
2086 {
2087 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2088 	const struct intel_connector *connector =
2089 		to_intel_connector(conn_state->connector);
2090 	u8 max_req_bpc = conn_state->max_requested_bpc;
2091 	u8 dsc_max_bpc, dsc_max_bpp;
2092 	u8 dsc_min_bpc, dsc_min_bpp;
2093 	u8 dsc_bpc[3] = {};
2094 	int forced_bpp, pipe_bpp;
2095 	int num_bpc, i, ret;
2096 
2097 	forced_bpp = intel_dp_force_dsc_pipe_bpp(intel_dp, conn_state, limits);
2098 
2099 	if (forced_bpp) {
2100 		ret = dsc_compute_compressed_bpp(intel_dp, connector, pipe_config,
2101 						 limits, forced_bpp, timeslots);
2102 		if (ret == 0) {
2103 			pipe_config->pipe_bpp = forced_bpp;
2104 			return 0;
2105 		}
2106 	}
2107 
2108 	dsc_max_bpc = intel_dp_dsc_max_src_input_bpc(i915);
2109 	if (!dsc_max_bpc)
2110 		return -EINVAL;
2111 
2112 	dsc_max_bpc = min_t(u8, dsc_max_bpc, max_req_bpc);
2113 	dsc_max_bpp = min(dsc_max_bpc * 3, limits->pipe.max_bpp);
2114 
2115 	dsc_min_bpc = intel_dp_dsc_min_src_input_bpc(i915);
2116 	dsc_min_bpp = max(dsc_min_bpc * 3, limits->pipe.min_bpp);
2117 
2118 	/*
2119 	 * Get the maximum DSC bpc that will be supported by any valid
2120 	 * link configuration and compressed bpp.
2121 	 */
2122 	num_bpc = drm_dp_dsc_sink_supported_input_bpcs(connector->dp.dsc_dpcd, dsc_bpc);
2123 	for (i = 0; i < num_bpc; i++) {
2124 		pipe_bpp = dsc_bpc[i] * 3;
2125 		if (pipe_bpp < dsc_min_bpp)
2126 			break;
2127 		if (pipe_bpp > dsc_max_bpp)
2128 			continue;
2129 		ret = dsc_compute_compressed_bpp(intel_dp, connector, pipe_config,
2130 						 limits, pipe_bpp, timeslots);
2131 		if (ret == 0) {
2132 			pipe_config->pipe_bpp = pipe_bpp;
2133 			return 0;
2134 		}
2135 	}
2136 
2137 	return -EINVAL;
2138 }
2139 
2140 static int intel_edp_dsc_compute_pipe_bpp(struct intel_dp *intel_dp,
2141 					  struct intel_crtc_state *pipe_config,
2142 					  struct drm_connector_state *conn_state,
2143 					  struct link_config_limits *limits)
2144 {
2145 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2146 	struct intel_connector *connector =
2147 		to_intel_connector(conn_state->connector);
2148 	int pipe_bpp, forced_bpp;
2149 	int dsc_src_min_bpp, dsc_sink_min_bpp, dsc_min_bpp;
2150 	int dsc_src_max_bpp, dsc_sink_max_bpp, dsc_max_bpp;
2151 
2152 	forced_bpp = intel_dp_force_dsc_pipe_bpp(intel_dp, conn_state, limits);
2153 
2154 	if (forced_bpp) {
2155 		pipe_bpp = forced_bpp;
2156 	} else {
2157 		int max_bpc = min(limits->pipe.max_bpp / 3, (int)conn_state->max_requested_bpc);
2158 
2159 		/* For eDP use max bpp that can be supported with DSC. */
2160 		pipe_bpp = intel_dp_dsc_compute_max_bpp(connector, max_bpc);
2161 		if (!is_dsc_pipe_bpp_sufficient(i915, conn_state, limits, pipe_bpp)) {
2162 			drm_dbg_kms(&i915->drm,
2163 				    "Computed BPC is not in DSC BPC limits\n");
2164 			return -EINVAL;
2165 		}
2166 	}
2167 	pipe_config->port_clock = limits->max_rate;
2168 	pipe_config->lane_count = limits->max_lane_count;
2169 
2170 	dsc_src_min_bpp = dsc_src_min_compressed_bpp();
2171 	dsc_sink_min_bpp = intel_dp_dsc_sink_min_compressed_bpp(pipe_config);
2172 	dsc_min_bpp = max(dsc_src_min_bpp, dsc_sink_min_bpp);
2173 	dsc_min_bpp = max(dsc_min_bpp, to_bpp_int_roundup(limits->link.min_bpp_x16));
2174 
2175 	dsc_src_max_bpp = dsc_src_max_compressed_bpp(intel_dp);
2176 	dsc_sink_max_bpp = intel_dp_dsc_sink_max_compressed_bpp(connector,
2177 								pipe_config,
2178 								pipe_bpp / 3);
2179 	dsc_max_bpp = dsc_sink_max_bpp ? min(dsc_sink_max_bpp, dsc_src_max_bpp) : dsc_src_max_bpp;
2180 	dsc_max_bpp = min(dsc_max_bpp, to_bpp_int(limits->link.max_bpp_x16));
2181 
2182 	/* Compressed BPP should be less than the Input DSC bpp */
2183 	dsc_max_bpp = min(dsc_max_bpp, pipe_bpp - 1);
2184 
2185 	pipe_config->dsc.compressed_bpp_x16 =
2186 		to_bpp_x16(max(dsc_min_bpp, dsc_max_bpp));
2187 
2188 	pipe_config->pipe_bpp = pipe_bpp;
2189 
2190 	return 0;
2191 }
2192 
2193 int intel_dp_dsc_compute_config(struct intel_dp *intel_dp,
2194 				struct intel_crtc_state *pipe_config,
2195 				struct drm_connector_state *conn_state,
2196 				struct link_config_limits *limits,
2197 				int timeslots,
2198 				bool compute_pipe_bpp)
2199 {
2200 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2201 	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2202 	const struct intel_connector *connector =
2203 		to_intel_connector(conn_state->connector);
2204 	const struct drm_display_mode *adjusted_mode =
2205 		&pipe_config->hw.adjusted_mode;
2206 	int ret;
2207 
2208 	pipe_config->fec_enable = pipe_config->fec_enable ||
2209 		(!intel_dp_is_edp(intel_dp) &&
2210 		 intel_dp_supports_fec(intel_dp, connector, pipe_config));
2211 
2212 	if (!intel_dp_supports_dsc(connector, pipe_config))
2213 		return -EINVAL;
2214 
2215 	if (!intel_dp_dsc_supports_format(connector, pipe_config->output_format))
2216 		return -EINVAL;
2217 
2218 	/*
2219 	 * compute pipe bpp is set to false for DP MST DSC case
2220 	 * and compressed_bpp is calculated same time once
2221 	 * vpci timeslots are allocated, because overall bpp
2222 	 * calculation procedure is bit different for MST case.
2223 	 */
2224 	if (compute_pipe_bpp) {
2225 		if (intel_dp_is_edp(intel_dp))
2226 			ret = intel_edp_dsc_compute_pipe_bpp(intel_dp, pipe_config,
2227 							     conn_state, limits);
2228 		else
2229 			ret = intel_dp_dsc_compute_pipe_bpp(intel_dp, pipe_config,
2230 							    conn_state, limits, timeslots);
2231 		if (ret) {
2232 			drm_dbg_kms(&dev_priv->drm,
2233 				    "No Valid pipe bpp for given mode ret = %d\n", ret);
2234 			return ret;
2235 		}
2236 	}
2237 
2238 	/* Calculate Slice count */
2239 	if (intel_dp_is_edp(intel_dp)) {
2240 		pipe_config->dsc.slice_count =
2241 			drm_dp_dsc_sink_max_slice_count(connector->dp.dsc_dpcd,
2242 							true);
2243 		if (!pipe_config->dsc.slice_count) {
2244 			drm_dbg_kms(&dev_priv->drm, "Unsupported Slice Count %d\n",
2245 				    pipe_config->dsc.slice_count);
2246 			return -EINVAL;
2247 		}
2248 	} else {
2249 		u8 dsc_dp_slice_count;
2250 
2251 		dsc_dp_slice_count =
2252 			intel_dp_dsc_get_slice_count(connector,
2253 						     adjusted_mode->crtc_clock,
2254 						     adjusted_mode->crtc_hdisplay,
2255 						     pipe_config->bigjoiner_pipes);
2256 		if (!dsc_dp_slice_count) {
2257 			drm_dbg_kms(&dev_priv->drm,
2258 				    "Compressed Slice Count not supported\n");
2259 			return -EINVAL;
2260 		}
2261 
2262 		pipe_config->dsc.slice_count = dsc_dp_slice_count;
2263 	}
2264 	/*
2265 	 * VDSC engine operates at 1 Pixel per clock, so if peak pixel rate
2266 	 * is greater than the maximum Cdclock and if slice count is even
2267 	 * then we need to use 2 VDSC instances.
2268 	 */
2269 	if (pipe_config->bigjoiner_pipes || pipe_config->dsc.slice_count > 1)
2270 		pipe_config->dsc.dsc_split = true;
2271 
2272 	ret = intel_dp_dsc_compute_params(connector, pipe_config);
2273 	if (ret < 0) {
2274 		drm_dbg_kms(&dev_priv->drm,
2275 			    "Cannot compute valid DSC parameters for Input Bpp = %d"
2276 			    "Compressed BPP = " BPP_X16_FMT "\n",
2277 			    pipe_config->pipe_bpp,
2278 			    BPP_X16_ARGS(pipe_config->dsc.compressed_bpp_x16));
2279 		return ret;
2280 	}
2281 
2282 	pipe_config->dsc.compression_enable = true;
2283 	drm_dbg_kms(&dev_priv->drm, "DP DSC computed with Input Bpp = %d "
2284 		    "Compressed Bpp = " BPP_X16_FMT " Slice Count = %d\n",
2285 		    pipe_config->pipe_bpp,
2286 		    BPP_X16_ARGS(pipe_config->dsc.compressed_bpp_x16),
2287 		    pipe_config->dsc.slice_count);
2288 
2289 	return 0;
2290 }
2291 
2292 /**
2293  * intel_dp_compute_config_link_bpp_limits - compute output link bpp limits
2294  * @intel_dp: intel DP
2295  * @crtc_state: crtc state
2296  * @dsc: DSC compression mode
2297  * @limits: link configuration limits
2298  *
2299  * Calculates the output link min, max bpp values in @limits based on the
2300  * pipe bpp range, @crtc_state and @dsc mode.
2301  *
2302  * Returns %true in case of success.
2303  */
2304 bool
2305 intel_dp_compute_config_link_bpp_limits(struct intel_dp *intel_dp,
2306 					const struct intel_crtc_state *crtc_state,
2307 					bool dsc,
2308 					struct link_config_limits *limits)
2309 {
2310 	struct drm_i915_private *i915 = to_i915(crtc_state->uapi.crtc->dev);
2311 	const struct drm_display_mode *adjusted_mode =
2312 		&crtc_state->hw.adjusted_mode;
2313 	const struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
2314 	const struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
2315 	int max_link_bpp_x16;
2316 
2317 	max_link_bpp_x16 = min(crtc_state->max_link_bpp_x16,
2318 			       to_bpp_x16(limits->pipe.max_bpp));
2319 
2320 	if (!dsc) {
2321 		max_link_bpp_x16 = rounddown(max_link_bpp_x16, to_bpp_x16(2 * 3));
2322 
2323 		if (max_link_bpp_x16 < to_bpp_x16(limits->pipe.min_bpp))
2324 			return false;
2325 
2326 		limits->link.min_bpp_x16 = to_bpp_x16(limits->pipe.min_bpp);
2327 	} else {
2328 		/*
2329 		 * TODO: set the DSC link limits already here, atm these are
2330 		 * initialized only later in intel_edp_dsc_compute_pipe_bpp() /
2331 		 * intel_dp_dsc_compute_pipe_bpp()
2332 		 */
2333 		limits->link.min_bpp_x16 = 0;
2334 	}
2335 
2336 	limits->link.max_bpp_x16 = max_link_bpp_x16;
2337 
2338 	drm_dbg_kms(&i915->drm,
2339 		    "[ENCODER:%d:%s][CRTC:%d:%s] DP link limits: pixel clock %d kHz DSC %s max lanes %d max rate %d max pipe_bpp %d max link_bpp " BPP_X16_FMT "\n",
2340 		    encoder->base.base.id, encoder->base.name,
2341 		    crtc->base.base.id, crtc->base.name,
2342 		    adjusted_mode->crtc_clock,
2343 		    dsc ? "on" : "off",
2344 		    limits->max_lane_count,
2345 		    limits->max_rate,
2346 		    limits->pipe.max_bpp,
2347 		    BPP_X16_ARGS(limits->link.max_bpp_x16));
2348 
2349 	return true;
2350 }
2351 
2352 static bool
2353 intel_dp_compute_config_limits(struct intel_dp *intel_dp,
2354 			       struct intel_crtc_state *crtc_state,
2355 			       bool respect_downstream_limits,
2356 			       bool dsc,
2357 			       struct link_config_limits *limits)
2358 {
2359 	limits->min_rate = intel_dp_common_rate(intel_dp, 0);
2360 	limits->max_rate = intel_dp_max_link_rate(intel_dp);
2361 
2362 	/* FIXME 128b/132b SST support missing */
2363 	limits->max_rate = min(limits->max_rate, 810000);
2364 
2365 	limits->min_lane_count = 1;
2366 	limits->max_lane_count = intel_dp_max_lane_count(intel_dp);
2367 
2368 	limits->pipe.min_bpp = intel_dp_min_bpp(crtc_state->output_format);
2369 	limits->pipe.max_bpp = intel_dp_max_bpp(intel_dp, crtc_state,
2370 						     respect_downstream_limits);
2371 
2372 	if (intel_dp->use_max_params) {
2373 		/*
2374 		 * Use the maximum clock and number of lanes the eDP panel
2375 		 * advertizes being capable of in case the initial fast
2376 		 * optimal params failed us. The panels are generally
2377 		 * designed to support only a single clock and lane
2378 		 * configuration, and typically on older panels these
2379 		 * values correspond to the native resolution of the panel.
2380 		 */
2381 		limits->min_lane_count = limits->max_lane_count;
2382 		limits->min_rate = limits->max_rate;
2383 	}
2384 
2385 	intel_dp_adjust_compliance_config(intel_dp, crtc_state, limits);
2386 
2387 	return intel_dp_compute_config_link_bpp_limits(intel_dp,
2388 						       crtc_state,
2389 						       dsc,
2390 						       limits);
2391 }
2392 
2393 int intel_dp_config_required_rate(const struct intel_crtc_state *crtc_state)
2394 {
2395 	const struct drm_display_mode *adjusted_mode =
2396 		&crtc_state->hw.adjusted_mode;
2397 	int bpp = crtc_state->dsc.compression_enable ?
2398 		to_bpp_int_roundup(crtc_state->dsc.compressed_bpp_x16) :
2399 		crtc_state->pipe_bpp;
2400 
2401 	return intel_dp_link_required(adjusted_mode->crtc_clock, bpp);
2402 }
2403 
2404 static int
2405 intel_dp_compute_link_config(struct intel_encoder *encoder,
2406 			     struct intel_crtc_state *pipe_config,
2407 			     struct drm_connector_state *conn_state,
2408 			     bool respect_downstream_limits)
2409 {
2410 	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2411 	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
2412 	const struct intel_connector *connector =
2413 		to_intel_connector(conn_state->connector);
2414 	const struct drm_display_mode *adjusted_mode =
2415 		&pipe_config->hw.adjusted_mode;
2416 	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2417 	struct link_config_limits limits;
2418 	bool joiner_needs_dsc = false;
2419 	bool dsc_needed;
2420 	int ret = 0;
2421 
2422 	if (pipe_config->fec_enable &&
2423 	    !intel_dp_supports_fec(intel_dp, connector, pipe_config))
2424 		return -EINVAL;
2425 
2426 	if (intel_dp_need_bigjoiner(intel_dp, adjusted_mode->crtc_hdisplay,
2427 				    adjusted_mode->crtc_clock))
2428 		pipe_config->bigjoiner_pipes = GENMASK(crtc->pipe + 1, crtc->pipe);
2429 
2430 	/*
2431 	 * Pipe joiner needs compression up to display 12 due to bandwidth
2432 	 * limitation. DG2 onwards pipe joiner can be enabled without
2433 	 * compression.
2434 	 */
2435 	joiner_needs_dsc = DISPLAY_VER(i915) < 13 && pipe_config->bigjoiner_pipes;
2436 
2437 	dsc_needed = joiner_needs_dsc || intel_dp->force_dsc_en ||
2438 		     !intel_dp_compute_config_limits(intel_dp, pipe_config,
2439 						     respect_downstream_limits,
2440 						     false,
2441 						     &limits);
2442 
2443 	if (!dsc_needed) {
2444 		/*
2445 		 * Optimize for slow and wide for everything, because there are some
2446 		 * eDP 1.3 and 1.4 panels don't work well with fast and narrow.
2447 		 */
2448 		ret = intel_dp_compute_link_config_wide(intel_dp, pipe_config,
2449 							conn_state, &limits);
2450 		if (ret)
2451 			dsc_needed = true;
2452 	}
2453 
2454 	if (dsc_needed) {
2455 		drm_dbg_kms(&i915->drm, "Try DSC (fallback=%s, joiner=%s, force=%s)\n",
2456 			    str_yes_no(ret), str_yes_no(joiner_needs_dsc),
2457 			    str_yes_no(intel_dp->force_dsc_en));
2458 
2459 		if (!intel_dp_compute_config_limits(intel_dp, pipe_config,
2460 						    respect_downstream_limits,
2461 						    true,
2462 						    &limits))
2463 			return -EINVAL;
2464 
2465 		ret = intel_dp_dsc_compute_config(intel_dp, pipe_config,
2466 						  conn_state, &limits, 64, true);
2467 		if (ret < 0)
2468 			return ret;
2469 	}
2470 
2471 	drm_dbg_kms(&i915->drm,
2472 		    "DP lane count %d clock %d bpp input %d compressed " BPP_X16_FMT " link rate required %d available %d\n",
2473 		    pipe_config->lane_count, pipe_config->port_clock,
2474 		    pipe_config->pipe_bpp,
2475 		    BPP_X16_ARGS(pipe_config->dsc.compressed_bpp_x16),
2476 		    intel_dp_config_required_rate(pipe_config),
2477 		    intel_dp_max_link_data_rate(intel_dp,
2478 						pipe_config->port_clock,
2479 						pipe_config->lane_count));
2480 
2481 	return 0;
2482 }
2483 
2484 bool intel_dp_limited_color_range(const struct intel_crtc_state *crtc_state,
2485 				  const struct drm_connector_state *conn_state)
2486 {
2487 	const struct intel_digital_connector_state *intel_conn_state =
2488 		to_intel_digital_connector_state(conn_state);
2489 	const struct drm_display_mode *adjusted_mode =
2490 		&crtc_state->hw.adjusted_mode;
2491 
2492 	/*
2493 	 * Our YCbCr output is always limited range.
2494 	 * crtc_state->limited_color_range only applies to RGB,
2495 	 * and it must never be set for YCbCr or we risk setting
2496 	 * some conflicting bits in TRANSCONF which will mess up
2497 	 * the colors on the monitor.
2498 	 */
2499 	if (crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB)
2500 		return false;
2501 
2502 	if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
2503 		/*
2504 		 * See:
2505 		 * CEA-861-E - 5.1 Default Encoding Parameters
2506 		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
2507 		 */
2508 		return crtc_state->pipe_bpp != 18 &&
2509 			drm_default_rgb_quant_range(adjusted_mode) ==
2510 			HDMI_QUANTIZATION_RANGE_LIMITED;
2511 	} else {
2512 		return intel_conn_state->broadcast_rgb ==
2513 			INTEL_BROADCAST_RGB_LIMITED;
2514 	}
2515 }
2516 
2517 static bool intel_dp_port_has_audio(struct drm_i915_private *dev_priv,
2518 				    enum port port)
2519 {
2520 	if (IS_G4X(dev_priv))
2521 		return false;
2522 	if (DISPLAY_VER(dev_priv) < 12 && port == PORT_A)
2523 		return false;
2524 
2525 	return true;
2526 }
2527 
2528 static void intel_dp_compute_vsc_colorimetry(const struct intel_crtc_state *crtc_state,
2529 					     const struct drm_connector_state *conn_state,
2530 					     struct drm_dp_vsc_sdp *vsc)
2531 {
2532 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
2533 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2534 
2535 	if (crtc_state->has_panel_replay) {
2536 		/*
2537 		 * Prepare VSC Header for SU as per DP 2.0 spec, Table 2-223
2538 		 * VSC SDP supporting 3D stereo, Panel Replay, and Pixel
2539 		 * Encoding/Colorimetry Format indication.
2540 		 */
2541 		vsc->revision = 0x7;
2542 	} else {
2543 		/*
2544 		 * Prepare VSC Header for SU as per DP 1.4 spec, Table 2-118
2545 		 * VSC SDP supporting 3D stereo, PSR2, and Pixel Encoding/
2546 		 * Colorimetry Format indication.
2547 		 */
2548 		vsc->revision = 0x5;
2549 	}
2550 
2551 	vsc->length = 0x13;
2552 
2553 	/* DP 1.4a spec, Table 2-120 */
2554 	switch (crtc_state->output_format) {
2555 	case INTEL_OUTPUT_FORMAT_YCBCR444:
2556 		vsc->pixelformat = DP_PIXELFORMAT_YUV444;
2557 		break;
2558 	case INTEL_OUTPUT_FORMAT_YCBCR420:
2559 		vsc->pixelformat = DP_PIXELFORMAT_YUV420;
2560 		break;
2561 	case INTEL_OUTPUT_FORMAT_RGB:
2562 	default:
2563 		vsc->pixelformat = DP_PIXELFORMAT_RGB;
2564 	}
2565 
2566 	switch (conn_state->colorspace) {
2567 	case DRM_MODE_COLORIMETRY_BT709_YCC:
2568 		vsc->colorimetry = DP_COLORIMETRY_BT709_YCC;
2569 		break;
2570 	case DRM_MODE_COLORIMETRY_XVYCC_601:
2571 		vsc->colorimetry = DP_COLORIMETRY_XVYCC_601;
2572 		break;
2573 	case DRM_MODE_COLORIMETRY_XVYCC_709:
2574 		vsc->colorimetry = DP_COLORIMETRY_XVYCC_709;
2575 		break;
2576 	case DRM_MODE_COLORIMETRY_SYCC_601:
2577 		vsc->colorimetry = DP_COLORIMETRY_SYCC_601;
2578 		break;
2579 	case DRM_MODE_COLORIMETRY_OPYCC_601:
2580 		vsc->colorimetry = DP_COLORIMETRY_OPYCC_601;
2581 		break;
2582 	case DRM_MODE_COLORIMETRY_BT2020_CYCC:
2583 		vsc->colorimetry = DP_COLORIMETRY_BT2020_CYCC;
2584 		break;
2585 	case DRM_MODE_COLORIMETRY_BT2020_RGB:
2586 		vsc->colorimetry = DP_COLORIMETRY_BT2020_RGB;
2587 		break;
2588 	case DRM_MODE_COLORIMETRY_BT2020_YCC:
2589 		vsc->colorimetry = DP_COLORIMETRY_BT2020_YCC;
2590 		break;
2591 	case DRM_MODE_COLORIMETRY_DCI_P3_RGB_D65:
2592 	case DRM_MODE_COLORIMETRY_DCI_P3_RGB_THEATER:
2593 		vsc->colorimetry = DP_COLORIMETRY_DCI_P3_RGB;
2594 		break;
2595 	default:
2596 		/*
2597 		 * RGB->YCBCR color conversion uses the BT.709
2598 		 * color space.
2599 		 */
2600 		if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
2601 			vsc->colorimetry = DP_COLORIMETRY_BT709_YCC;
2602 		else
2603 			vsc->colorimetry = DP_COLORIMETRY_DEFAULT;
2604 		break;
2605 	}
2606 
2607 	vsc->bpc = crtc_state->pipe_bpp / 3;
2608 
2609 	/* only RGB pixelformat supports 6 bpc */
2610 	drm_WARN_ON(&dev_priv->drm,
2611 		    vsc->bpc == 6 && vsc->pixelformat != DP_PIXELFORMAT_RGB);
2612 
2613 	/* all YCbCr are always limited range */
2614 	vsc->dynamic_range = DP_DYNAMIC_RANGE_CTA;
2615 	vsc->content_type = DP_CONTENT_TYPE_NOT_DEFINED;
2616 }
2617 
2618 static void intel_dp_compute_vsc_sdp(struct intel_dp *intel_dp,
2619 				     struct intel_crtc_state *crtc_state,
2620 				     const struct drm_connector_state *conn_state)
2621 {
2622 	struct drm_dp_vsc_sdp *vsc;
2623 
2624 	if ((!intel_dp->colorimetry_support ||
2625 	     !intel_dp_needs_vsc_sdp(crtc_state, conn_state)) &&
2626 	    !crtc_state->has_psr)
2627 		return;
2628 
2629 	vsc = &crtc_state->infoframes.vsc;
2630 
2631 	crtc_state->infoframes.enable |= intel_hdmi_infoframe_enable(DP_SDP_VSC);
2632 	vsc->sdp_type = DP_SDP_VSC;
2633 
2634 	/* Needs colorimetry */
2635 	if (intel_dp_needs_vsc_sdp(crtc_state, conn_state)) {
2636 		intel_dp_compute_vsc_colorimetry(crtc_state, conn_state,
2637 						 vsc);
2638 	} else if (crtc_state->has_psr2) {
2639 		/*
2640 		 * [PSR2 without colorimetry]
2641 		 * Prepare VSC Header for SU as per eDP 1.4 spec, Table 6-11
2642 		 * 3D stereo + PSR/PSR2 + Y-coordinate.
2643 		 */
2644 		vsc->revision = 0x4;
2645 		vsc->length = 0xe;
2646 	} else if (crtc_state->has_panel_replay) {
2647 		/*
2648 		 * [Panel Replay without colorimetry info]
2649 		 * Prepare VSC Header for SU as per DP 2.0 spec, Table 2-223
2650 		 * VSC SDP supporting 3D stereo + Panel Replay.
2651 		 */
2652 		vsc->revision = 0x6;
2653 		vsc->length = 0x10;
2654 	} else {
2655 		/*
2656 		 * [PSR1]
2657 		 * Prepare VSC Header for SU as per DP 1.4 spec, Table 2-118
2658 		 * VSC SDP supporting 3D stereo + PSR (applies to eDP v1.3 or
2659 		 * higher).
2660 		 */
2661 		vsc->revision = 0x2;
2662 		vsc->length = 0x8;
2663 	}
2664 }
2665 
2666 static void
2667 intel_dp_compute_hdr_metadata_infoframe_sdp(struct intel_dp *intel_dp,
2668 					    struct intel_crtc_state *crtc_state,
2669 					    const struct drm_connector_state *conn_state)
2670 {
2671 	int ret;
2672 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2673 	struct hdmi_drm_infoframe *drm_infoframe = &crtc_state->infoframes.drm.drm;
2674 
2675 	if (!conn_state->hdr_output_metadata)
2676 		return;
2677 
2678 	ret = drm_hdmi_infoframe_set_hdr_metadata(drm_infoframe, conn_state);
2679 
2680 	if (ret) {
2681 		drm_dbg_kms(&dev_priv->drm, "couldn't set HDR metadata in infoframe\n");
2682 		return;
2683 	}
2684 
2685 	crtc_state->infoframes.enable |=
2686 		intel_hdmi_infoframe_enable(HDMI_PACKET_TYPE_GAMUT_METADATA);
2687 }
2688 
2689 static bool can_enable_drrs(struct intel_connector *connector,
2690 			    const struct intel_crtc_state *pipe_config,
2691 			    const struct drm_display_mode *downclock_mode)
2692 {
2693 	struct drm_i915_private *i915 = to_i915(connector->base.dev);
2694 
2695 	if (pipe_config->vrr.enable)
2696 		return false;
2697 
2698 	/*
2699 	 * DRRS and PSR can't be enable together, so giving preference to PSR
2700 	 * as it allows more power-savings by complete shutting down display,
2701 	 * so to guarantee this, intel_drrs_compute_config() must be called
2702 	 * after intel_psr_compute_config().
2703 	 */
2704 	if (pipe_config->has_psr)
2705 		return false;
2706 
2707 	/* FIXME missing FDI M2/N2 etc. */
2708 	if (pipe_config->has_pch_encoder)
2709 		return false;
2710 
2711 	if (!intel_cpu_transcoder_has_drrs(i915, pipe_config->cpu_transcoder))
2712 		return false;
2713 
2714 	return downclock_mode &&
2715 		intel_panel_drrs_type(connector) == DRRS_TYPE_SEAMLESS;
2716 }
2717 
2718 static void
2719 intel_dp_drrs_compute_config(struct intel_connector *connector,
2720 			     struct intel_crtc_state *pipe_config,
2721 			     int link_bpp_x16)
2722 {
2723 	struct drm_i915_private *i915 = to_i915(connector->base.dev);
2724 	const struct drm_display_mode *downclock_mode =
2725 		intel_panel_downclock_mode(connector, &pipe_config->hw.adjusted_mode);
2726 	int pixel_clock;
2727 
2728 	if (has_seamless_m_n(connector))
2729 		pipe_config->update_m_n = true;
2730 
2731 	if (!can_enable_drrs(connector, pipe_config, downclock_mode)) {
2732 		if (intel_cpu_transcoder_has_m2_n2(i915, pipe_config->cpu_transcoder))
2733 			intel_zero_m_n(&pipe_config->dp_m2_n2);
2734 		return;
2735 	}
2736 
2737 	if (IS_IRONLAKE(i915) || IS_SANDYBRIDGE(i915) || IS_IVYBRIDGE(i915))
2738 		pipe_config->msa_timing_delay = connector->panel.vbt.edp.drrs_msa_timing_delay;
2739 
2740 	pipe_config->has_drrs = true;
2741 
2742 	pixel_clock = downclock_mode->clock;
2743 	if (pipe_config->splitter.enable)
2744 		pixel_clock /= pipe_config->splitter.link_count;
2745 
2746 	intel_link_compute_m_n(link_bpp_x16, pipe_config->lane_count, pixel_clock,
2747 			       pipe_config->port_clock,
2748 			       intel_dp_bw_fec_overhead(pipe_config->fec_enable),
2749 			       &pipe_config->dp_m2_n2);
2750 
2751 	/* FIXME: abstract this better */
2752 	if (pipe_config->splitter.enable)
2753 		pipe_config->dp_m2_n2.data_m *= pipe_config->splitter.link_count;
2754 }
2755 
2756 static bool intel_dp_has_audio(struct intel_encoder *encoder,
2757 			       struct intel_crtc_state *crtc_state,
2758 			       const struct drm_connector_state *conn_state)
2759 {
2760 	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2761 	const struct intel_digital_connector_state *intel_conn_state =
2762 		to_intel_digital_connector_state(conn_state);
2763 	struct intel_connector *connector =
2764 		to_intel_connector(conn_state->connector);
2765 
2766 	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST) &&
2767 	    !intel_dp_port_has_audio(i915, encoder->port))
2768 		return false;
2769 
2770 	if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
2771 		return connector->base.display_info.has_audio;
2772 	else
2773 		return intel_conn_state->force_audio == HDMI_AUDIO_ON;
2774 }
2775 
2776 static int
2777 intel_dp_compute_output_format(struct intel_encoder *encoder,
2778 			       struct intel_crtc_state *crtc_state,
2779 			       struct drm_connector_state *conn_state,
2780 			       bool respect_downstream_limits)
2781 {
2782 	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2783 	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2784 	struct intel_connector *connector = intel_dp->attached_connector;
2785 	const struct drm_display_info *info = &connector->base.display_info;
2786 	const struct drm_display_mode *adjusted_mode = &crtc_state->hw.adjusted_mode;
2787 	bool ycbcr_420_only;
2788 	int ret;
2789 
2790 	ycbcr_420_only = drm_mode_is_420_only(info, adjusted_mode);
2791 
2792 	if (ycbcr_420_only && !connector->base.ycbcr_420_allowed) {
2793 		drm_dbg_kms(&i915->drm,
2794 			    "YCbCr 4:2:0 mode but YCbCr 4:2:0 output not possible. Falling back to RGB.\n");
2795 		crtc_state->sink_format = INTEL_OUTPUT_FORMAT_RGB;
2796 	} else {
2797 		crtc_state->sink_format = intel_dp_sink_format(connector, adjusted_mode);
2798 	}
2799 
2800 	crtc_state->output_format = intel_dp_output_format(connector, crtc_state->sink_format);
2801 
2802 	ret = intel_dp_compute_link_config(encoder, crtc_state, conn_state,
2803 					   respect_downstream_limits);
2804 	if (ret) {
2805 		if (crtc_state->sink_format == INTEL_OUTPUT_FORMAT_YCBCR420 ||
2806 		    !connector->base.ycbcr_420_allowed ||
2807 		    !drm_mode_is_420_also(info, adjusted_mode))
2808 			return ret;
2809 
2810 		crtc_state->sink_format = INTEL_OUTPUT_FORMAT_YCBCR420;
2811 		crtc_state->output_format = intel_dp_output_format(connector,
2812 								   crtc_state->sink_format);
2813 		ret = intel_dp_compute_link_config(encoder, crtc_state, conn_state,
2814 						   respect_downstream_limits);
2815 	}
2816 
2817 	return ret;
2818 }
2819 
2820 void
2821 intel_dp_audio_compute_config(struct intel_encoder *encoder,
2822 			      struct intel_crtc_state *pipe_config,
2823 			      struct drm_connector_state *conn_state)
2824 {
2825 	pipe_config->has_audio =
2826 		intel_dp_has_audio(encoder, pipe_config, conn_state) &&
2827 		intel_audio_compute_config(encoder, pipe_config, conn_state);
2828 
2829 	pipe_config->sdp_split_enable = pipe_config->has_audio &&
2830 					intel_dp_is_uhbr(pipe_config);
2831 }
2832 
2833 void intel_dp_queue_modeset_retry_work(struct intel_connector *connector)
2834 {
2835 	struct drm_i915_private *i915 = to_i915(connector->base.dev);
2836 
2837 	drm_connector_get(&connector->base);
2838 	if (!queue_work(i915->unordered_wq, &connector->modeset_retry_work))
2839 		drm_connector_put(&connector->base);
2840 }
2841 
2842 void
2843 intel_dp_queue_modeset_retry_for_link(struct intel_atomic_state *state,
2844 				      struct intel_encoder *encoder,
2845 				      const struct intel_crtc_state *crtc_state)
2846 {
2847 	struct intel_connector *connector;
2848 	struct intel_digital_connector_state *conn_state;
2849 	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2850 	int i;
2851 
2852 	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
2853 		intel_dp_queue_modeset_retry_work(intel_dp->attached_connector);
2854 
2855 		return;
2856 	}
2857 
2858 	for_each_new_intel_connector_in_state(state, connector, conn_state, i) {
2859 		if (!conn_state->base.crtc)
2860 			continue;
2861 
2862 		if (connector->mst_port == intel_dp)
2863 			intel_dp_queue_modeset_retry_work(connector);
2864 	}
2865 }
2866 
2867 int
2868 intel_dp_compute_config(struct intel_encoder *encoder,
2869 			struct intel_crtc_state *pipe_config,
2870 			struct drm_connector_state *conn_state)
2871 {
2872 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2873 	struct intel_atomic_state *state = to_intel_atomic_state(conn_state->state);
2874 	struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
2875 	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2876 	const struct drm_display_mode *fixed_mode;
2877 	struct intel_connector *connector = intel_dp->attached_connector;
2878 	int ret = 0, link_bpp_x16;
2879 
2880 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && encoder->port != PORT_A)
2881 		pipe_config->has_pch_encoder = true;
2882 
2883 	fixed_mode = intel_panel_fixed_mode(connector, adjusted_mode);
2884 	if (intel_dp_is_edp(intel_dp) && fixed_mode) {
2885 		ret = intel_panel_compute_config(connector, adjusted_mode);
2886 		if (ret)
2887 			return ret;
2888 	}
2889 
2890 	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
2891 		return -EINVAL;
2892 
2893 	if (!connector->base.interlace_allowed &&
2894 	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
2895 		return -EINVAL;
2896 
2897 	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
2898 		return -EINVAL;
2899 
2900 	if (intel_dp_hdisplay_bad(dev_priv, adjusted_mode->crtc_hdisplay))
2901 		return -EINVAL;
2902 
2903 	/*
2904 	 * Try to respect downstream TMDS clock limits first, if
2905 	 * that fails assume the user might know something we don't.
2906 	 */
2907 	ret = intel_dp_compute_output_format(encoder, pipe_config, conn_state, true);
2908 	if (ret)
2909 		ret = intel_dp_compute_output_format(encoder, pipe_config, conn_state, false);
2910 	if (ret)
2911 		return ret;
2912 
2913 	if ((intel_dp_is_edp(intel_dp) && fixed_mode) ||
2914 	    pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420) {
2915 		ret = intel_panel_fitting(pipe_config, conn_state);
2916 		if (ret)
2917 			return ret;
2918 	}
2919 
2920 	pipe_config->limited_color_range =
2921 		intel_dp_limited_color_range(pipe_config, conn_state);
2922 
2923 	pipe_config->enhanced_framing =
2924 		drm_dp_enhanced_frame_cap(intel_dp->dpcd);
2925 
2926 	if (pipe_config->dsc.compression_enable)
2927 		link_bpp_x16 = pipe_config->dsc.compressed_bpp_x16;
2928 	else
2929 		link_bpp_x16 = to_bpp_x16(intel_dp_output_bpp(pipe_config->output_format,
2930 							      pipe_config->pipe_bpp));
2931 
2932 	if (intel_dp->mso_link_count) {
2933 		int n = intel_dp->mso_link_count;
2934 		int overlap = intel_dp->mso_pixel_overlap;
2935 
2936 		pipe_config->splitter.enable = true;
2937 		pipe_config->splitter.link_count = n;
2938 		pipe_config->splitter.pixel_overlap = overlap;
2939 
2940 		drm_dbg_kms(&dev_priv->drm, "MSO link count %d, pixel overlap %d\n",
2941 			    n, overlap);
2942 
2943 		adjusted_mode->crtc_hdisplay = adjusted_mode->crtc_hdisplay / n + overlap;
2944 		adjusted_mode->crtc_hblank_start = adjusted_mode->crtc_hblank_start / n + overlap;
2945 		adjusted_mode->crtc_hblank_end = adjusted_mode->crtc_hblank_end / n + overlap;
2946 		adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hsync_start / n + overlap;
2947 		adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_end / n + overlap;
2948 		adjusted_mode->crtc_htotal = adjusted_mode->crtc_htotal / n + overlap;
2949 		adjusted_mode->crtc_clock /= n;
2950 	}
2951 
2952 	intel_dp_audio_compute_config(encoder, pipe_config, conn_state);
2953 
2954 	intel_link_compute_m_n(link_bpp_x16,
2955 			       pipe_config->lane_count,
2956 			       adjusted_mode->crtc_clock,
2957 			       pipe_config->port_clock,
2958 			       intel_dp_bw_fec_overhead(pipe_config->fec_enable),
2959 			       &pipe_config->dp_m_n);
2960 
2961 	/* FIXME: abstract this better */
2962 	if (pipe_config->splitter.enable)
2963 		pipe_config->dp_m_n.data_m *= pipe_config->splitter.link_count;
2964 
2965 	if (!HAS_DDI(dev_priv))
2966 		g4x_dp_set_clock(encoder, pipe_config);
2967 
2968 	intel_vrr_compute_config(pipe_config, conn_state);
2969 	intel_psr_compute_config(intel_dp, pipe_config, conn_state);
2970 	intel_dp_drrs_compute_config(connector, pipe_config, link_bpp_x16);
2971 	intel_dp_compute_vsc_sdp(intel_dp, pipe_config, conn_state);
2972 	intel_dp_compute_hdr_metadata_infoframe_sdp(intel_dp, pipe_config, conn_state);
2973 
2974 	return intel_dp_tunnel_atomic_compute_stream_bw(state, intel_dp, connector,
2975 							pipe_config);
2976 }
2977 
2978 void intel_dp_set_link_params(struct intel_dp *intel_dp,
2979 			      int link_rate, int lane_count)
2980 {
2981 	memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
2982 	intel_dp->link_trained = false;
2983 	intel_dp->link_rate = link_rate;
2984 	intel_dp->lane_count = lane_count;
2985 }
2986 
2987 static void intel_dp_reset_max_link_params(struct intel_dp *intel_dp)
2988 {
2989 	intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
2990 	intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
2991 }
2992 
2993 /* Enable backlight PWM and backlight PP control. */
2994 void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
2995 			    const struct drm_connector_state *conn_state)
2996 {
2997 	struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(conn_state->best_encoder));
2998 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2999 
3000 	if (!intel_dp_is_edp(intel_dp))
3001 		return;
3002 
3003 	drm_dbg_kms(&i915->drm, "\n");
3004 
3005 	intel_backlight_enable(crtc_state, conn_state);
3006 	intel_pps_backlight_on(intel_dp);
3007 }
3008 
3009 /* Disable backlight PP control and backlight PWM. */
3010 void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
3011 {
3012 	struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(old_conn_state->best_encoder));
3013 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3014 
3015 	if (!intel_dp_is_edp(intel_dp))
3016 		return;
3017 
3018 	drm_dbg_kms(&i915->drm, "\n");
3019 
3020 	intel_pps_backlight_off(intel_dp);
3021 	intel_backlight_disable(old_conn_state);
3022 }
3023 
3024 static bool downstream_hpd_needs_d0(struct intel_dp *intel_dp)
3025 {
3026 	/*
3027 	 * DPCD 1.2+ should support BRANCH_DEVICE_CTRL, and thus
3028 	 * be capable of signalling downstream hpd with a long pulse.
3029 	 * Whether or not that means D3 is safe to use is not clear,
3030 	 * but let's assume so until proven otherwise.
3031 	 *
3032 	 * FIXME should really check all downstream ports...
3033 	 */
3034 	return intel_dp->dpcd[DP_DPCD_REV] == 0x11 &&
3035 		drm_dp_is_branch(intel_dp->dpcd) &&
3036 		intel_dp->downstream_ports[0] & DP_DS_PORT_HPD;
3037 }
3038 
3039 static int
3040 write_dsc_decompression_flag(struct drm_dp_aux *aux, u8 flag, bool set)
3041 {
3042 	int err;
3043 	u8 val;
3044 
3045 	err = drm_dp_dpcd_readb(aux, DP_DSC_ENABLE, &val);
3046 	if (err < 0)
3047 		return err;
3048 
3049 	if (set)
3050 		val |= flag;
3051 	else
3052 		val &= ~flag;
3053 
3054 	return drm_dp_dpcd_writeb(aux, DP_DSC_ENABLE, val);
3055 }
3056 
3057 static void
3058 intel_dp_sink_set_dsc_decompression(struct intel_connector *connector,
3059 				    bool enable)
3060 {
3061 	struct drm_i915_private *i915 = to_i915(connector->base.dev);
3062 
3063 	if (write_dsc_decompression_flag(connector->dp.dsc_decompression_aux,
3064 					 DP_DECOMPRESSION_EN, enable) < 0)
3065 		drm_dbg_kms(&i915->drm,
3066 			    "Failed to %s sink decompression state\n",
3067 			    str_enable_disable(enable));
3068 }
3069 
3070 static void
3071 intel_dp_sink_set_dsc_passthrough(const struct intel_connector *connector,
3072 				  bool enable)
3073 {
3074 	struct drm_i915_private *i915 = to_i915(connector->base.dev);
3075 	struct drm_dp_aux *aux = connector->port ?
3076 				 connector->port->passthrough_aux : NULL;
3077 
3078 	if (!aux)
3079 		return;
3080 
3081 	if (write_dsc_decompression_flag(aux,
3082 					 DP_DSC_PASSTHROUGH_EN, enable) < 0)
3083 		drm_dbg_kms(&i915->drm,
3084 			    "Failed to %s sink compression passthrough state\n",
3085 			    str_enable_disable(enable));
3086 }
3087 
3088 static int intel_dp_dsc_aux_ref_count(struct intel_atomic_state *state,
3089 				      const struct intel_connector *connector,
3090 				      bool for_get_ref)
3091 {
3092 	struct drm_i915_private *i915 = to_i915(state->base.dev);
3093 	struct drm_connector *_connector_iter;
3094 	struct drm_connector_state *old_conn_state;
3095 	struct drm_connector_state *new_conn_state;
3096 	int ref_count = 0;
3097 	int i;
3098 
3099 	/*
3100 	 * On SST the decompression AUX device won't be shared, each connector
3101 	 * uses for this its own AUX targeting the sink device.
3102 	 */
3103 	if (!connector->mst_port)
3104 		return connector->dp.dsc_decompression_enabled ? 1 : 0;
3105 
3106 	for_each_oldnew_connector_in_state(&state->base, _connector_iter,
3107 					   old_conn_state, new_conn_state, i) {
3108 		const struct intel_connector *
3109 			connector_iter = to_intel_connector(_connector_iter);
3110 
3111 		if (connector_iter->mst_port != connector->mst_port)
3112 			continue;
3113 
3114 		if (!connector_iter->dp.dsc_decompression_enabled)
3115 			continue;
3116 
3117 		drm_WARN_ON(&i915->drm,
3118 			    (for_get_ref && !new_conn_state->crtc) ||
3119 			    (!for_get_ref && !old_conn_state->crtc));
3120 
3121 		if (connector_iter->dp.dsc_decompression_aux ==
3122 		    connector->dp.dsc_decompression_aux)
3123 			ref_count++;
3124 	}
3125 
3126 	return ref_count;
3127 }
3128 
3129 static bool intel_dp_dsc_aux_get_ref(struct intel_atomic_state *state,
3130 				     struct intel_connector *connector)
3131 {
3132 	bool ret = intel_dp_dsc_aux_ref_count(state, connector, true) == 0;
3133 
3134 	connector->dp.dsc_decompression_enabled = true;
3135 
3136 	return ret;
3137 }
3138 
3139 static bool intel_dp_dsc_aux_put_ref(struct intel_atomic_state *state,
3140 				     struct intel_connector *connector)
3141 {
3142 	connector->dp.dsc_decompression_enabled = false;
3143 
3144 	return intel_dp_dsc_aux_ref_count(state, connector, false) == 0;
3145 }
3146 
3147 /**
3148  * intel_dp_sink_enable_decompression - Enable DSC decompression in sink/last branch device
3149  * @state: atomic state
3150  * @connector: connector to enable the decompression for
3151  * @new_crtc_state: new state for the CRTC driving @connector
3152  *
3153  * Enable the DSC decompression if required in the %DP_DSC_ENABLE DPCD
3154  * register of the appropriate sink/branch device. On SST this is always the
3155  * sink device, whereas on MST based on each device's DSC capabilities it's
3156  * either the last branch device (enabling decompression in it) or both the
3157  * last branch device (enabling passthrough in it) and the sink device
3158  * (enabling decompression in it).
3159  */
3160 void intel_dp_sink_enable_decompression(struct intel_atomic_state *state,
3161 					struct intel_connector *connector,
3162 					const struct intel_crtc_state *new_crtc_state)
3163 {
3164 	struct drm_i915_private *i915 = to_i915(state->base.dev);
3165 
3166 	if (!new_crtc_state->dsc.compression_enable)
3167 		return;
3168 
3169 	if (drm_WARN_ON(&i915->drm,
3170 			!connector->dp.dsc_decompression_aux ||
3171 			connector->dp.dsc_decompression_enabled))
3172 		return;
3173 
3174 	if (!intel_dp_dsc_aux_get_ref(state, connector))
3175 		return;
3176 
3177 	intel_dp_sink_set_dsc_passthrough(connector, true);
3178 	intel_dp_sink_set_dsc_decompression(connector, true);
3179 }
3180 
3181 /**
3182  * intel_dp_sink_disable_decompression - Disable DSC decompression in sink/last branch device
3183  * @state: atomic state
3184  * @connector: connector to disable the decompression for
3185  * @old_crtc_state: old state for the CRTC driving @connector
3186  *
3187  * Disable the DSC decompression if required in the %DP_DSC_ENABLE DPCD
3188  * register of the appropriate sink/branch device, corresponding to the
3189  * sequence in intel_dp_sink_enable_decompression().
3190  */
3191 void intel_dp_sink_disable_decompression(struct intel_atomic_state *state,
3192 					 struct intel_connector *connector,
3193 					 const struct intel_crtc_state *old_crtc_state)
3194 {
3195 	struct drm_i915_private *i915 = to_i915(state->base.dev);
3196 
3197 	if (!old_crtc_state->dsc.compression_enable)
3198 		return;
3199 
3200 	if (drm_WARN_ON(&i915->drm,
3201 			!connector->dp.dsc_decompression_aux ||
3202 			!connector->dp.dsc_decompression_enabled))
3203 		return;
3204 
3205 	if (!intel_dp_dsc_aux_put_ref(state, connector))
3206 		return;
3207 
3208 	intel_dp_sink_set_dsc_decompression(connector, false);
3209 	intel_dp_sink_set_dsc_passthrough(connector, false);
3210 }
3211 
3212 static void
3213 intel_edp_init_source_oui(struct intel_dp *intel_dp, bool careful)
3214 {
3215 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3216 	u8 oui[] = { 0x00, 0xaa, 0x01 };
3217 	u8 buf[3] = {};
3218 
3219 	/*
3220 	 * During driver init, we want to be careful and avoid changing the source OUI if it's
3221 	 * already set to what we want, so as to avoid clearing any state by accident
3222 	 */
3223 	if (careful) {
3224 		if (drm_dp_dpcd_read(&intel_dp->aux, DP_SOURCE_OUI, buf, sizeof(buf)) < 0)
3225 			drm_err(&i915->drm, "Failed to read source OUI\n");
3226 
3227 		if (memcmp(oui, buf, sizeof(oui)) == 0)
3228 			return;
3229 	}
3230 
3231 	if (drm_dp_dpcd_write(&intel_dp->aux, DP_SOURCE_OUI, oui, sizeof(oui)) < 0)
3232 		drm_err(&i915->drm, "Failed to write source OUI\n");
3233 
3234 	intel_dp->last_oui_write = jiffies;
3235 }
3236 
3237 void intel_dp_wait_source_oui(struct intel_dp *intel_dp)
3238 {
3239 	struct intel_connector *connector = intel_dp->attached_connector;
3240 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3241 
3242 	drm_dbg_kms(&i915->drm, "[CONNECTOR:%d:%s] Performing OUI wait (%u ms)\n",
3243 		    connector->base.base.id, connector->base.name,
3244 		    connector->panel.vbt.backlight.hdr_dpcd_refresh_timeout);
3245 
3246 	wait_remaining_ms_from_jiffies(intel_dp->last_oui_write,
3247 				       connector->panel.vbt.backlight.hdr_dpcd_refresh_timeout);
3248 }
3249 
3250 /* If the device supports it, try to set the power state appropriately */
3251 void intel_dp_set_power(struct intel_dp *intel_dp, u8 mode)
3252 {
3253 	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3254 	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
3255 	int ret, i;
3256 
3257 	/* Should have a valid DPCD by this point */
3258 	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
3259 		return;
3260 
3261 	if (mode != DP_SET_POWER_D0) {
3262 		if (downstream_hpd_needs_d0(intel_dp))
3263 			return;
3264 
3265 		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, mode);
3266 	} else {
3267 		struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
3268 
3269 		lspcon_resume(dp_to_dig_port(intel_dp));
3270 
3271 		/* Write the source OUI as early as possible */
3272 		if (intel_dp_is_edp(intel_dp))
3273 			intel_edp_init_source_oui(intel_dp, false);
3274 
3275 		/*
3276 		 * When turning on, we need to retry for 1ms to give the sink
3277 		 * time to wake up.
3278 		 */
3279 		for (i = 0; i < 3; i++) {
3280 			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, mode);
3281 			if (ret == 1)
3282 				break;
3283 			msleep(1);
3284 		}
3285 
3286 		if (ret == 1 && lspcon->active)
3287 			lspcon_wait_pcon_mode(lspcon);
3288 	}
3289 
3290 	if (ret != 1)
3291 		drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] Set power to %s failed\n",
3292 			    encoder->base.base.id, encoder->base.name,
3293 			    mode == DP_SET_POWER_D0 ? "D0" : "D3");
3294 }
3295 
3296 static bool
3297 intel_dp_get_dpcd(struct intel_dp *intel_dp);
3298 
3299 /**
3300  * intel_dp_sync_state - sync the encoder state during init/resume
3301  * @encoder: intel encoder to sync
3302  * @crtc_state: state for the CRTC connected to the encoder
3303  *
3304  * Sync any state stored in the encoder wrt. HW state during driver init
3305  * and system resume.
3306  */
3307 void intel_dp_sync_state(struct intel_encoder *encoder,
3308 			 const struct intel_crtc_state *crtc_state)
3309 {
3310 	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3311 	bool dpcd_updated = false;
3312 
3313 	/*
3314 	 * Don't clobber DPCD if it's been already read out during output
3315 	 * setup (eDP) or detect.
3316 	 */
3317 	if (crtc_state && intel_dp->dpcd[DP_DPCD_REV] == 0) {
3318 		intel_dp_get_dpcd(intel_dp);
3319 		dpcd_updated = true;
3320 	}
3321 
3322 	intel_dp_tunnel_resume(intel_dp, crtc_state, dpcd_updated);
3323 
3324 	if (crtc_state)
3325 		intel_dp_reset_max_link_params(intel_dp);
3326 }
3327 
3328 bool intel_dp_initial_fastset_check(struct intel_encoder *encoder,
3329 				    struct intel_crtc_state *crtc_state)
3330 {
3331 	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
3332 	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3333 	bool fastset = true;
3334 
3335 	/*
3336 	 * If BIOS has set an unsupported or non-standard link rate for some
3337 	 * reason force an encoder recompute and full modeset.
3338 	 */
3339 	if (intel_dp_rate_index(intel_dp->source_rates, intel_dp->num_source_rates,
3340 				crtc_state->port_clock) < 0) {
3341 		drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] Forcing full modeset due to unsupported link rate\n",
3342 			    encoder->base.base.id, encoder->base.name);
3343 		crtc_state->uapi.connectors_changed = true;
3344 		fastset = false;
3345 	}
3346 
3347 	/*
3348 	 * FIXME hack to force full modeset when DSC is being used.
3349 	 *
3350 	 * As long as we do not have full state readout and config comparison
3351 	 * of crtc_state->dsc, we have no way to ensure reliable fastset.
3352 	 * Remove once we have readout for DSC.
3353 	 */
3354 	if (crtc_state->dsc.compression_enable) {
3355 		drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] Forcing full modeset due to DSC being enabled\n",
3356 			    encoder->base.base.id, encoder->base.name);
3357 		crtc_state->uapi.mode_changed = true;
3358 		fastset = false;
3359 	}
3360 
3361 	return fastset;
3362 }
3363 
3364 static void intel_dp_get_pcon_dsc_cap(struct intel_dp *intel_dp)
3365 {
3366 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3367 
3368 	/* Clear the cached register set to avoid using stale values */
3369 
3370 	memset(intel_dp->pcon_dsc_dpcd, 0, sizeof(intel_dp->pcon_dsc_dpcd));
3371 
3372 	if (drm_dp_dpcd_read(&intel_dp->aux, DP_PCON_DSC_ENCODER,
3373 			     intel_dp->pcon_dsc_dpcd,
3374 			     sizeof(intel_dp->pcon_dsc_dpcd)) < 0)
3375 		drm_err(&i915->drm, "Failed to read DPCD register 0x%x\n",
3376 			DP_PCON_DSC_ENCODER);
3377 
3378 	drm_dbg_kms(&i915->drm, "PCON ENCODER DSC DPCD: %*ph\n",
3379 		    (int)sizeof(intel_dp->pcon_dsc_dpcd), intel_dp->pcon_dsc_dpcd);
3380 }
3381 
3382 static int intel_dp_pcon_get_frl_mask(u8 frl_bw_mask)
3383 {
3384 	int bw_gbps[] = {9, 18, 24, 32, 40, 48};
3385 	int i;
3386 
3387 	for (i = ARRAY_SIZE(bw_gbps) - 1; i >= 0; i--) {
3388 		if (frl_bw_mask & (1 << i))
3389 			return bw_gbps[i];
3390 	}
3391 	return 0;
3392 }
3393 
3394 static int intel_dp_pcon_set_frl_mask(int max_frl)
3395 {
3396 	switch (max_frl) {
3397 	case 48:
3398 		return DP_PCON_FRL_BW_MASK_48GBPS;
3399 	case 40:
3400 		return DP_PCON_FRL_BW_MASK_40GBPS;
3401 	case 32:
3402 		return DP_PCON_FRL_BW_MASK_32GBPS;
3403 	case 24:
3404 		return DP_PCON_FRL_BW_MASK_24GBPS;
3405 	case 18:
3406 		return DP_PCON_FRL_BW_MASK_18GBPS;
3407 	case 9:
3408 		return DP_PCON_FRL_BW_MASK_9GBPS;
3409 	}
3410 
3411 	return 0;
3412 }
3413 
3414 static int intel_dp_hdmi_sink_max_frl(struct intel_dp *intel_dp)
3415 {
3416 	struct intel_connector *intel_connector = intel_dp->attached_connector;
3417 	struct drm_connector *connector = &intel_connector->base;
3418 	int max_frl_rate;
3419 	int max_lanes, rate_per_lane;
3420 	int max_dsc_lanes, dsc_rate_per_lane;
3421 
3422 	max_lanes = connector->display_info.hdmi.max_lanes;
3423 	rate_per_lane = connector->display_info.hdmi.max_frl_rate_per_lane;
3424 	max_frl_rate = max_lanes * rate_per_lane;
3425 
3426 	if (connector->display_info.hdmi.dsc_cap.v_1p2) {
3427 		max_dsc_lanes = connector->display_info.hdmi.dsc_cap.max_lanes;
3428 		dsc_rate_per_lane = connector->display_info.hdmi.dsc_cap.max_frl_rate_per_lane;
3429 		if (max_dsc_lanes && dsc_rate_per_lane)
3430 			max_frl_rate = min(max_frl_rate, max_dsc_lanes * dsc_rate_per_lane);
3431 	}
3432 
3433 	return max_frl_rate;
3434 }
3435 
3436 static bool
3437 intel_dp_pcon_is_frl_trained(struct intel_dp *intel_dp,
3438 			     u8 max_frl_bw_mask, u8 *frl_trained_mask)
3439 {
3440 	if (drm_dp_pcon_hdmi_link_active(&intel_dp->aux) &&
3441 	    drm_dp_pcon_hdmi_link_mode(&intel_dp->aux, frl_trained_mask) == DP_PCON_HDMI_MODE_FRL &&
3442 	    *frl_trained_mask >= max_frl_bw_mask)
3443 		return true;
3444 
3445 	return false;
3446 }
3447 
3448 static int intel_dp_pcon_start_frl_training(struct intel_dp *intel_dp)
3449 {
3450 #define TIMEOUT_FRL_READY_MS 500
3451 #define TIMEOUT_HDMI_LINK_ACTIVE_MS 1000
3452 
3453 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3454 	int max_frl_bw, max_pcon_frl_bw, max_edid_frl_bw, ret;
3455 	u8 max_frl_bw_mask = 0, frl_trained_mask;
3456 	bool is_active;
3457 
3458 	max_pcon_frl_bw = intel_dp->dfp.pcon_max_frl_bw;
3459 	drm_dbg(&i915->drm, "PCON max rate = %d Gbps\n", max_pcon_frl_bw);
3460 
3461 	max_edid_frl_bw = intel_dp_hdmi_sink_max_frl(intel_dp);
3462 	drm_dbg(&i915->drm, "Sink max rate from EDID = %d Gbps\n", max_edid_frl_bw);
3463 
3464 	max_frl_bw = min(max_edid_frl_bw, max_pcon_frl_bw);
3465 
3466 	if (max_frl_bw <= 0)
3467 		return -EINVAL;
3468 
3469 	max_frl_bw_mask = intel_dp_pcon_set_frl_mask(max_frl_bw);
3470 	drm_dbg(&i915->drm, "MAX_FRL_BW_MASK = %u\n", max_frl_bw_mask);
3471 
3472 	if (intel_dp_pcon_is_frl_trained(intel_dp, max_frl_bw_mask, &frl_trained_mask))
3473 		goto frl_trained;
3474 
3475 	ret = drm_dp_pcon_frl_prepare(&intel_dp->aux, false);
3476 	if (ret < 0)
3477 		return ret;
3478 	/* Wait for PCON to be FRL Ready */
3479 	wait_for(is_active = drm_dp_pcon_is_frl_ready(&intel_dp->aux) == true, TIMEOUT_FRL_READY_MS);
3480 
3481 	if (!is_active)
3482 		return -ETIMEDOUT;
3483 
3484 	ret = drm_dp_pcon_frl_configure_1(&intel_dp->aux, max_frl_bw,
3485 					  DP_PCON_ENABLE_SEQUENTIAL_LINK);
3486 	if (ret < 0)
3487 		return ret;
3488 	ret = drm_dp_pcon_frl_configure_2(&intel_dp->aux, max_frl_bw_mask,
3489 					  DP_PCON_FRL_LINK_TRAIN_NORMAL);
3490 	if (ret < 0)
3491 		return ret;
3492 	ret = drm_dp_pcon_frl_enable(&intel_dp->aux);
3493 	if (ret < 0)
3494 		return ret;
3495 	/*
3496 	 * Wait for FRL to be completed
3497 	 * Check if the HDMI Link is up and active.
3498 	 */
3499 	wait_for(is_active =
3500 		 intel_dp_pcon_is_frl_trained(intel_dp, max_frl_bw_mask, &frl_trained_mask),
3501 		 TIMEOUT_HDMI_LINK_ACTIVE_MS);
3502 
3503 	if (!is_active)
3504 		return -ETIMEDOUT;
3505 
3506 frl_trained:
3507 	drm_dbg(&i915->drm, "FRL_TRAINED_MASK = %u\n", frl_trained_mask);
3508 	intel_dp->frl.trained_rate_gbps = intel_dp_pcon_get_frl_mask(frl_trained_mask);
3509 	intel_dp->frl.is_trained = true;
3510 	drm_dbg(&i915->drm, "FRL trained with : %d Gbps\n", intel_dp->frl.trained_rate_gbps);
3511 
3512 	return 0;
3513 }
3514 
3515 static bool intel_dp_is_hdmi_2_1_sink(struct intel_dp *intel_dp)
3516 {
3517 	if (drm_dp_is_branch(intel_dp->dpcd) &&
3518 	    intel_dp_has_hdmi_sink(intel_dp) &&
3519 	    intel_dp_hdmi_sink_max_frl(intel_dp) > 0)
3520 		return true;
3521 
3522 	return false;
3523 }
3524 
3525 static
3526 int intel_dp_pcon_set_tmds_mode(struct intel_dp *intel_dp)
3527 {
3528 	int ret;
3529 	u8 buf = 0;
3530 
3531 	/* Set PCON source control mode */
3532 	buf |= DP_PCON_ENABLE_SOURCE_CTL_MODE;
3533 
3534 	ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_PCON_HDMI_LINK_CONFIG_1, buf);
3535 	if (ret < 0)
3536 		return ret;
3537 
3538 	/* Set HDMI LINK ENABLE */
3539 	buf |= DP_PCON_ENABLE_HDMI_LINK;
3540 	ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_PCON_HDMI_LINK_CONFIG_1, buf);
3541 	if (ret < 0)
3542 		return ret;
3543 
3544 	return 0;
3545 }
3546 
3547 void intel_dp_check_frl_training(struct intel_dp *intel_dp)
3548 {
3549 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3550 
3551 	/*
3552 	 * Always go for FRL training if:
3553 	 * -PCON supports SRC_CTL_MODE (VESA DP2.0-HDMI2.1 PCON Spec Draft-1 Sec-7)
3554 	 * -sink is HDMI2.1
3555 	 */
3556 	if (!(intel_dp->downstream_ports[2] & DP_PCON_SOURCE_CTL_MODE) ||
3557 	    !intel_dp_is_hdmi_2_1_sink(intel_dp) ||
3558 	    intel_dp->frl.is_trained)
3559 		return;
3560 
3561 	if (intel_dp_pcon_start_frl_training(intel_dp) < 0) {
3562 		int ret, mode;
3563 
3564 		drm_dbg(&dev_priv->drm, "Couldn't set FRL mode, continuing with TMDS mode\n");
3565 		ret = intel_dp_pcon_set_tmds_mode(intel_dp);
3566 		mode = drm_dp_pcon_hdmi_link_mode(&intel_dp->aux, NULL);
3567 
3568 		if (ret < 0 || mode != DP_PCON_HDMI_MODE_TMDS)
3569 			drm_dbg(&dev_priv->drm, "Issue with PCON, cannot set TMDS mode\n");
3570 	} else {
3571 		drm_dbg(&dev_priv->drm, "FRL training Completed\n");
3572 	}
3573 }
3574 
3575 static int
3576 intel_dp_pcon_dsc_enc_slice_height(const struct intel_crtc_state *crtc_state)
3577 {
3578 	int vactive = crtc_state->hw.adjusted_mode.vdisplay;
3579 
3580 	return intel_hdmi_dsc_get_slice_height(vactive);
3581 }
3582 
3583 static int
3584 intel_dp_pcon_dsc_enc_slices(struct intel_dp *intel_dp,
3585 			     const struct intel_crtc_state *crtc_state)
3586 {
3587 	struct intel_connector *intel_connector = intel_dp->attached_connector;
3588 	struct drm_connector *connector = &intel_connector->base;
3589 	int hdmi_throughput = connector->display_info.hdmi.dsc_cap.clk_per_slice;
3590 	int hdmi_max_slices = connector->display_info.hdmi.dsc_cap.max_slices;
3591 	int pcon_max_slices = drm_dp_pcon_dsc_max_slices(intel_dp->pcon_dsc_dpcd);
3592 	int pcon_max_slice_width = drm_dp_pcon_dsc_max_slice_width(intel_dp->pcon_dsc_dpcd);
3593 
3594 	return intel_hdmi_dsc_get_num_slices(crtc_state, pcon_max_slices,
3595 					     pcon_max_slice_width,
3596 					     hdmi_max_slices, hdmi_throughput);
3597 }
3598 
3599 static int
3600 intel_dp_pcon_dsc_enc_bpp(struct intel_dp *intel_dp,
3601 			  const struct intel_crtc_state *crtc_state,
3602 			  int num_slices, int slice_width)
3603 {
3604 	struct intel_connector *intel_connector = intel_dp->attached_connector;
3605 	struct drm_connector *connector = &intel_connector->base;
3606 	int output_format = crtc_state->output_format;
3607 	bool hdmi_all_bpp = connector->display_info.hdmi.dsc_cap.all_bpp;
3608 	int pcon_fractional_bpp = drm_dp_pcon_dsc_bpp_incr(intel_dp->pcon_dsc_dpcd);
3609 	int hdmi_max_chunk_bytes =
3610 		connector->display_info.hdmi.dsc_cap.total_chunk_kbytes * 1024;
3611 
3612 	return intel_hdmi_dsc_get_bpp(pcon_fractional_bpp, slice_width,
3613 				      num_slices, output_format, hdmi_all_bpp,
3614 				      hdmi_max_chunk_bytes);
3615 }
3616 
3617 void
3618 intel_dp_pcon_dsc_configure(struct intel_dp *intel_dp,
3619 			    const struct intel_crtc_state *crtc_state)
3620 {
3621 	u8 pps_param[6];
3622 	int slice_height;
3623 	int slice_width;
3624 	int num_slices;
3625 	int bits_per_pixel;
3626 	int ret;
3627 	struct intel_connector *intel_connector = intel_dp->attached_connector;
3628 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3629 	struct drm_connector *connector;
3630 	bool hdmi_is_dsc_1_2;
3631 
3632 	if (!intel_dp_is_hdmi_2_1_sink(intel_dp))
3633 		return;
3634 
3635 	if (!intel_connector)
3636 		return;
3637 	connector = &intel_connector->base;
3638 	hdmi_is_dsc_1_2 = connector->display_info.hdmi.dsc_cap.v_1p2;
3639 
3640 	if (!drm_dp_pcon_enc_is_dsc_1_2(intel_dp->pcon_dsc_dpcd) ||
3641 	    !hdmi_is_dsc_1_2)
3642 		return;
3643 
3644 	slice_height = intel_dp_pcon_dsc_enc_slice_height(crtc_state);
3645 	if (!slice_height)
3646 		return;
3647 
3648 	num_slices = intel_dp_pcon_dsc_enc_slices(intel_dp, crtc_state);
3649 	if (!num_slices)
3650 		return;
3651 
3652 	slice_width = DIV_ROUND_UP(crtc_state->hw.adjusted_mode.hdisplay,
3653 				   num_slices);
3654 
3655 	bits_per_pixel = intel_dp_pcon_dsc_enc_bpp(intel_dp, crtc_state,
3656 						   num_slices, slice_width);
3657 	if (!bits_per_pixel)
3658 		return;
3659 
3660 	pps_param[0] = slice_height & 0xFF;
3661 	pps_param[1] = slice_height >> 8;
3662 	pps_param[2] = slice_width & 0xFF;
3663 	pps_param[3] = slice_width >> 8;
3664 	pps_param[4] = bits_per_pixel & 0xFF;
3665 	pps_param[5] = (bits_per_pixel >> 8) & 0x3;
3666 
3667 	ret = drm_dp_pcon_pps_override_param(&intel_dp->aux, pps_param);
3668 	if (ret < 0)
3669 		drm_dbg_kms(&i915->drm, "Failed to set pcon DSC\n");
3670 }
3671 
3672 void intel_dp_configure_protocol_converter(struct intel_dp *intel_dp,
3673 					   const struct intel_crtc_state *crtc_state)
3674 {
3675 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3676 	bool ycbcr444_to_420 = false;
3677 	bool rgb_to_ycbcr = false;
3678 	u8 tmp;
3679 
3680 	if (intel_dp->dpcd[DP_DPCD_REV] < 0x13)
3681 		return;
3682 
3683 	if (!drm_dp_is_branch(intel_dp->dpcd))
3684 		return;
3685 
3686 	tmp = intel_dp_has_hdmi_sink(intel_dp) ? DP_HDMI_DVI_OUTPUT_CONFIG : 0;
3687 
3688 	if (drm_dp_dpcd_writeb(&intel_dp->aux,
3689 			       DP_PROTOCOL_CONVERTER_CONTROL_0, tmp) != 1)
3690 		drm_dbg_kms(&i915->drm, "Failed to %s protocol converter HDMI mode\n",
3691 			    str_enable_disable(intel_dp_has_hdmi_sink(intel_dp)));
3692 
3693 	if (crtc_state->sink_format == INTEL_OUTPUT_FORMAT_YCBCR420) {
3694 		switch (crtc_state->output_format) {
3695 		case INTEL_OUTPUT_FORMAT_YCBCR420:
3696 			break;
3697 		case INTEL_OUTPUT_FORMAT_YCBCR444:
3698 			ycbcr444_to_420 = true;
3699 			break;
3700 		case INTEL_OUTPUT_FORMAT_RGB:
3701 			rgb_to_ycbcr = true;
3702 			ycbcr444_to_420 = true;
3703 			break;
3704 		default:
3705 			MISSING_CASE(crtc_state->output_format);
3706 			break;
3707 		}
3708 	} else if (crtc_state->sink_format == INTEL_OUTPUT_FORMAT_YCBCR444) {
3709 		switch (crtc_state->output_format) {
3710 		case INTEL_OUTPUT_FORMAT_YCBCR444:
3711 			break;
3712 		case INTEL_OUTPUT_FORMAT_RGB:
3713 			rgb_to_ycbcr = true;
3714 			break;
3715 		default:
3716 			MISSING_CASE(crtc_state->output_format);
3717 			break;
3718 		}
3719 	}
3720 
3721 	tmp = ycbcr444_to_420 ? DP_CONVERSION_TO_YCBCR420_ENABLE : 0;
3722 
3723 	if (drm_dp_dpcd_writeb(&intel_dp->aux,
3724 			       DP_PROTOCOL_CONVERTER_CONTROL_1, tmp) != 1)
3725 		drm_dbg_kms(&i915->drm,
3726 			    "Failed to %s protocol converter YCbCr 4:2:0 conversion mode\n",
3727 			    str_enable_disable(intel_dp->dfp.ycbcr_444_to_420));
3728 
3729 	tmp = rgb_to_ycbcr ? DP_CONVERSION_BT709_RGB_YCBCR_ENABLE : 0;
3730 
3731 	if (drm_dp_pcon_convert_rgb_to_ycbcr(&intel_dp->aux, tmp) < 0)
3732 		drm_dbg_kms(&i915->drm,
3733 			    "Failed to %s protocol converter RGB->YCbCr conversion mode\n",
3734 			    str_enable_disable(tmp));
3735 }
3736 
3737 bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
3738 {
3739 	u8 dprx = 0;
3740 
3741 	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST,
3742 			      &dprx) != 1)
3743 		return false;
3744 	return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
3745 }
3746 
3747 static void intel_dp_read_dsc_dpcd(struct drm_dp_aux *aux,
3748 				   u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE])
3749 {
3750 	if (drm_dp_dpcd_read(aux, DP_DSC_SUPPORT, dsc_dpcd,
3751 			     DP_DSC_RECEIVER_CAP_SIZE) < 0) {
3752 		drm_err(aux->drm_dev,
3753 			"Failed to read DPCD register 0x%x\n",
3754 			DP_DSC_SUPPORT);
3755 		return;
3756 	}
3757 
3758 	drm_dbg_kms(aux->drm_dev, "DSC DPCD: %*ph\n",
3759 		    DP_DSC_RECEIVER_CAP_SIZE,
3760 		    dsc_dpcd);
3761 }
3762 
3763 void intel_dp_get_dsc_sink_cap(u8 dpcd_rev, struct intel_connector *connector)
3764 {
3765 	struct drm_i915_private *i915 = to_i915(connector->base.dev);
3766 
3767 	/*
3768 	 * Clear the cached register set to avoid using stale values
3769 	 * for the sinks that do not support DSC.
3770 	 */
3771 	memset(connector->dp.dsc_dpcd, 0, sizeof(connector->dp.dsc_dpcd));
3772 
3773 	/* Clear fec_capable to avoid using stale values */
3774 	connector->dp.fec_capability = 0;
3775 
3776 	if (dpcd_rev < DP_DPCD_REV_14)
3777 		return;
3778 
3779 	intel_dp_read_dsc_dpcd(connector->dp.dsc_decompression_aux,
3780 			       connector->dp.dsc_dpcd);
3781 
3782 	if (drm_dp_dpcd_readb(connector->dp.dsc_decompression_aux, DP_FEC_CAPABILITY,
3783 			      &connector->dp.fec_capability) < 0) {
3784 		drm_err(&i915->drm, "Failed to read FEC DPCD register\n");
3785 		return;
3786 	}
3787 
3788 	drm_dbg_kms(&i915->drm, "FEC CAPABILITY: %x\n",
3789 		    connector->dp.fec_capability);
3790 }
3791 
3792 static void intel_edp_get_dsc_sink_cap(u8 edp_dpcd_rev, struct intel_connector *connector)
3793 {
3794 	if (edp_dpcd_rev < DP_EDP_14)
3795 		return;
3796 
3797 	intel_dp_read_dsc_dpcd(connector->dp.dsc_decompression_aux, connector->dp.dsc_dpcd);
3798 }
3799 
3800 static void intel_edp_mso_mode_fixup(struct intel_connector *connector,
3801 				     struct drm_display_mode *mode)
3802 {
3803 	struct intel_dp *intel_dp = intel_attached_dp(connector);
3804 	struct drm_i915_private *i915 = to_i915(connector->base.dev);
3805 	int n = intel_dp->mso_link_count;
3806 	int overlap = intel_dp->mso_pixel_overlap;
3807 
3808 	if (!mode || !n)
3809 		return;
3810 
3811 	mode->hdisplay = (mode->hdisplay - overlap) * n;
3812 	mode->hsync_start = (mode->hsync_start - overlap) * n;
3813 	mode->hsync_end = (mode->hsync_end - overlap) * n;
3814 	mode->htotal = (mode->htotal - overlap) * n;
3815 	mode->clock *= n;
3816 
3817 	drm_mode_set_name(mode);
3818 
3819 	drm_dbg_kms(&i915->drm,
3820 		    "[CONNECTOR:%d:%s] using generated MSO mode: " DRM_MODE_FMT "\n",
3821 		    connector->base.base.id, connector->base.name,
3822 		    DRM_MODE_ARG(mode));
3823 }
3824 
3825 void intel_edp_fixup_vbt_bpp(struct intel_encoder *encoder, int pipe_bpp)
3826 {
3827 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3828 	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3829 	struct intel_connector *connector = intel_dp->attached_connector;
3830 
3831 	if (connector->panel.vbt.edp.bpp && pipe_bpp > connector->panel.vbt.edp.bpp) {
3832 		/*
3833 		 * This is a big fat ugly hack.
3834 		 *
3835 		 * Some machines in UEFI boot mode provide us a VBT that has 18
3836 		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
3837 		 * unknown we fail to light up. Yet the same BIOS boots up with
3838 		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
3839 		 * max, not what it tells us to use.
3840 		 *
3841 		 * Note: This will still be broken if the eDP panel is not lit
3842 		 * up by the BIOS, and thus we can't get the mode at module
3843 		 * load.
3844 		 */
3845 		drm_dbg_kms(&dev_priv->drm,
3846 			    "pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
3847 			    pipe_bpp, connector->panel.vbt.edp.bpp);
3848 		connector->panel.vbt.edp.bpp = pipe_bpp;
3849 	}
3850 }
3851 
3852 static void intel_edp_mso_init(struct intel_dp *intel_dp)
3853 {
3854 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3855 	struct intel_connector *connector = intel_dp->attached_connector;
3856 	struct drm_display_info *info = &connector->base.display_info;
3857 	u8 mso;
3858 
3859 	if (intel_dp->edp_dpcd[0] < DP_EDP_14)
3860 		return;
3861 
3862 	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_EDP_MSO_LINK_CAPABILITIES, &mso) != 1) {
3863 		drm_err(&i915->drm, "Failed to read MSO cap\n");
3864 		return;
3865 	}
3866 
3867 	/* Valid configurations are SST or MSO 2x1, 2x2, 4x1 */
3868 	mso &= DP_EDP_MSO_NUMBER_OF_LINKS_MASK;
3869 	if (mso % 2 || mso > drm_dp_max_lane_count(intel_dp->dpcd)) {
3870 		drm_err(&i915->drm, "Invalid MSO link count cap %u\n", mso);
3871 		mso = 0;
3872 	}
3873 
3874 	if (mso) {
3875 		drm_dbg_kms(&i915->drm, "Sink MSO %ux%u configuration, pixel overlap %u\n",
3876 			    mso, drm_dp_max_lane_count(intel_dp->dpcd) / mso,
3877 			    info->mso_pixel_overlap);
3878 		if (!HAS_MSO(i915)) {
3879 			drm_err(&i915->drm, "No source MSO support, disabling\n");
3880 			mso = 0;
3881 		}
3882 	}
3883 
3884 	intel_dp->mso_link_count = mso;
3885 	intel_dp->mso_pixel_overlap = mso ? info->mso_pixel_overlap : 0;
3886 }
3887 
3888 static bool
3889 intel_edp_init_dpcd(struct intel_dp *intel_dp, struct intel_connector *connector)
3890 {
3891 	struct drm_i915_private *dev_priv =
3892 		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3893 
3894 	/* this function is meant to be called only once */
3895 	drm_WARN_ON(&dev_priv->drm, intel_dp->dpcd[DP_DPCD_REV] != 0);
3896 
3897 	if (drm_dp_read_dpcd_caps(&intel_dp->aux, intel_dp->dpcd) != 0)
3898 		return false;
3899 
3900 	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
3901 			 drm_dp_is_branch(intel_dp->dpcd));
3902 
3903 	/*
3904 	 * Read the eDP display control registers.
3905 	 *
3906 	 * Do this independent of DP_DPCD_DISPLAY_CONTROL_CAPABLE bit in
3907 	 * DP_EDP_CONFIGURATION_CAP, because some buggy displays do not have it
3908 	 * set, but require eDP 1.4+ detection (e.g. for supported link rates
3909 	 * method). The display control registers should read zero if they're
3910 	 * not supported anyway.
3911 	 */
3912 	if (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
3913 			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
3914 			     sizeof(intel_dp->edp_dpcd)) {
3915 		drm_dbg_kms(&dev_priv->drm, "eDP DPCD: %*ph\n",
3916 			    (int)sizeof(intel_dp->edp_dpcd),
3917 			    intel_dp->edp_dpcd);
3918 
3919 		intel_dp->use_max_params = intel_dp->edp_dpcd[0] < DP_EDP_14;
3920 	}
3921 
3922 	/*
3923 	 * This has to be called after intel_dp->edp_dpcd is filled, PSR checks
3924 	 * for SET_POWER_CAPABLE bit in intel_dp->edp_dpcd[1]
3925 	 */
3926 	intel_psr_init_dpcd(intel_dp);
3927 
3928 	/* Clear the default sink rates */
3929 	intel_dp->num_sink_rates = 0;
3930 
3931 	/* Read the eDP 1.4+ supported link rates. */
3932 	if (intel_dp->edp_dpcd[0] >= DP_EDP_14) {
3933 		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3934 		int i;
3935 
3936 		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
3937 				sink_rates, sizeof(sink_rates));
3938 
3939 		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3940 			int val = le16_to_cpu(sink_rates[i]);
3941 
3942 			if (val == 0)
3943 				break;
3944 
3945 			/* Value read multiplied by 200kHz gives the per-lane
3946 			 * link rate in kHz. The source rates are, however,
3947 			 * stored in terms of LS_Clk kHz. The full conversion
3948 			 * back to symbols is
3949 			 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
3950 			 */
3951 			intel_dp->sink_rates[i] = (val * 200) / 10;
3952 		}
3953 		intel_dp->num_sink_rates = i;
3954 	}
3955 
3956 	/*
3957 	 * Use DP_LINK_RATE_SET if DP_SUPPORTED_LINK_RATES are available,
3958 	 * default to DP_MAX_LINK_RATE and DP_LINK_BW_SET otherwise.
3959 	 */
3960 	if (intel_dp->num_sink_rates)
3961 		intel_dp->use_rate_select = true;
3962 	else
3963 		intel_dp_set_sink_rates(intel_dp);
3964 	intel_dp_set_max_sink_lane_count(intel_dp);
3965 
3966 	/* Read the eDP DSC DPCD registers */
3967 	if (HAS_DSC(dev_priv))
3968 		intel_edp_get_dsc_sink_cap(intel_dp->edp_dpcd[0],
3969 					   connector);
3970 
3971 	/*
3972 	 * If needed, program our source OUI so we can make various Intel-specific AUX services
3973 	 * available (such as HDR backlight controls)
3974 	 */
3975 	intel_edp_init_source_oui(intel_dp, true);
3976 
3977 	return true;
3978 }
3979 
3980 static bool
3981 intel_dp_has_sink_count(struct intel_dp *intel_dp)
3982 {
3983 	if (!intel_dp->attached_connector)
3984 		return false;
3985 
3986 	return drm_dp_read_sink_count_cap(&intel_dp->attached_connector->base,
3987 					  intel_dp->dpcd,
3988 					  &intel_dp->desc);
3989 }
3990 
3991 void intel_dp_update_sink_caps(struct intel_dp *intel_dp)
3992 {
3993 	intel_dp_set_sink_rates(intel_dp);
3994 	intel_dp_set_max_sink_lane_count(intel_dp);
3995 	intel_dp_set_common_rates(intel_dp);
3996 }
3997 
3998 static bool
3999 intel_dp_get_dpcd(struct intel_dp *intel_dp)
4000 {
4001 	int ret;
4002 
4003 	if (intel_dp_init_lttpr_and_dprx_caps(intel_dp) < 0)
4004 		return false;
4005 
4006 	/*
4007 	 * Don't clobber cached eDP rates. Also skip re-reading
4008 	 * the OUI/ID since we know it won't change.
4009 	 */
4010 	if (!intel_dp_is_edp(intel_dp)) {
4011 		drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
4012 				 drm_dp_is_branch(intel_dp->dpcd));
4013 
4014 		intel_dp_update_sink_caps(intel_dp);
4015 	}
4016 
4017 	if (intel_dp_has_sink_count(intel_dp)) {
4018 		ret = drm_dp_read_sink_count(&intel_dp->aux);
4019 		if (ret < 0)
4020 			return false;
4021 
4022 		/*
4023 		 * Sink count can change between short pulse hpd hence
4024 		 * a member variable in intel_dp will track any changes
4025 		 * between short pulse interrupts.
4026 		 */
4027 		intel_dp->sink_count = ret;
4028 
4029 		/*
4030 		 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
4031 		 * a dongle is present but no display. Unless we require to know
4032 		 * if a dongle is present or not, we don't need to update
4033 		 * downstream port information. So, an early return here saves
4034 		 * time from performing other operations which are not required.
4035 		 */
4036 		if (!intel_dp->sink_count)
4037 			return false;
4038 	}
4039 
4040 	return drm_dp_read_downstream_info(&intel_dp->aux, intel_dp->dpcd,
4041 					   intel_dp->downstream_ports) == 0;
4042 }
4043 
4044 static bool
4045 intel_dp_can_mst(struct intel_dp *intel_dp)
4046 {
4047 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4048 
4049 	return i915->display.params.enable_dp_mst &&
4050 		intel_dp_mst_source_support(intel_dp) &&
4051 		drm_dp_read_mst_cap(&intel_dp->aux, intel_dp->dpcd);
4052 }
4053 
4054 static void
4055 intel_dp_configure_mst(struct intel_dp *intel_dp)
4056 {
4057 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4058 	struct intel_encoder *encoder =
4059 		&dp_to_dig_port(intel_dp)->base;
4060 	bool sink_can_mst = drm_dp_read_mst_cap(&intel_dp->aux, intel_dp->dpcd);
4061 
4062 	drm_dbg_kms(&i915->drm,
4063 		    "[ENCODER:%d:%s] MST support: port: %s, sink: %s, modparam: %s\n",
4064 		    encoder->base.base.id, encoder->base.name,
4065 		    str_yes_no(intel_dp_mst_source_support(intel_dp)),
4066 		    str_yes_no(sink_can_mst),
4067 		    str_yes_no(i915->display.params.enable_dp_mst));
4068 
4069 	if (!intel_dp_mst_source_support(intel_dp))
4070 		return;
4071 
4072 	intel_dp->is_mst = sink_can_mst &&
4073 		i915->display.params.enable_dp_mst;
4074 
4075 	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4076 					intel_dp->is_mst);
4077 }
4078 
4079 static bool
4080 intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *esi)
4081 {
4082 	return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI, esi, 4) == 4;
4083 }
4084 
4085 static bool intel_dp_ack_sink_irq_esi(struct intel_dp *intel_dp, u8 esi[4])
4086 {
4087 	int retry;
4088 
4089 	for (retry = 0; retry < 3; retry++) {
4090 		if (drm_dp_dpcd_write(&intel_dp->aux, DP_SINK_COUNT_ESI + 1,
4091 				      &esi[1], 3) == 3)
4092 			return true;
4093 	}
4094 
4095 	return false;
4096 }
4097 
4098 bool
4099 intel_dp_needs_vsc_sdp(const struct intel_crtc_state *crtc_state,
4100 		       const struct drm_connector_state *conn_state)
4101 {
4102 	/*
4103 	 * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication
4104 	 * of Color Encoding Format and Content Color Gamut], in order to
4105 	 * sending YCBCR 420 or HDR BT.2020 signals we should use DP VSC SDP.
4106 	 */
4107 	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
4108 		return true;
4109 
4110 	switch (conn_state->colorspace) {
4111 	case DRM_MODE_COLORIMETRY_SYCC_601:
4112 	case DRM_MODE_COLORIMETRY_OPYCC_601:
4113 	case DRM_MODE_COLORIMETRY_BT2020_YCC:
4114 	case DRM_MODE_COLORIMETRY_BT2020_RGB:
4115 	case DRM_MODE_COLORIMETRY_BT2020_CYCC:
4116 		return true;
4117 	default:
4118 		break;
4119 	}
4120 
4121 	return false;
4122 }
4123 
4124 static ssize_t
4125 intel_dp_hdr_metadata_infoframe_sdp_pack(struct drm_i915_private *i915,
4126 					 const struct hdmi_drm_infoframe *drm_infoframe,
4127 					 struct dp_sdp *sdp,
4128 					 size_t size)
4129 {
4130 	size_t length = sizeof(struct dp_sdp);
4131 	const int infoframe_size = HDMI_INFOFRAME_HEADER_SIZE + HDMI_DRM_INFOFRAME_SIZE;
4132 	unsigned char buf[HDMI_INFOFRAME_HEADER_SIZE + HDMI_DRM_INFOFRAME_SIZE];
4133 	ssize_t len;
4134 
4135 	if (size < length)
4136 		return -ENOSPC;
4137 
4138 	memset(sdp, 0, size);
4139 
4140 	len = hdmi_drm_infoframe_pack_only(drm_infoframe, buf, sizeof(buf));
4141 	if (len < 0) {
4142 		drm_dbg_kms(&i915->drm, "buffer size is smaller than hdr metadata infoframe\n");
4143 		return -ENOSPC;
4144 	}
4145 
4146 	if (len != infoframe_size) {
4147 		drm_dbg_kms(&i915->drm, "wrong static hdr metadata size\n");
4148 		return -ENOSPC;
4149 	}
4150 
4151 	/*
4152 	 * Set up the infoframe sdp packet for HDR static metadata.
4153 	 * Prepare VSC Header for SU as per DP 1.4a spec,
4154 	 * Table 2-100 and Table 2-101
4155 	 */
4156 
4157 	/* Secondary-Data Packet ID, 00h for non-Audio INFOFRAME */
4158 	sdp->sdp_header.HB0 = 0;
4159 	/*
4160 	 * Packet Type 80h + Non-audio INFOFRAME Type value
4161 	 * HDMI_INFOFRAME_TYPE_DRM: 0x87
4162 	 * - 80h + Non-audio INFOFRAME Type value
4163 	 * - InfoFrame Type: 0x07
4164 	 *    [CTA-861-G Table-42 Dynamic Range and Mastering InfoFrame]
4165 	 */
4166 	sdp->sdp_header.HB1 = drm_infoframe->type;
4167 	/*
4168 	 * Least Significant Eight Bits of (Data Byte Count – 1)
4169 	 * infoframe_size - 1
4170 	 */
4171 	sdp->sdp_header.HB2 = 0x1D;
4172 	/* INFOFRAME SDP Version Number */
4173 	sdp->sdp_header.HB3 = (0x13 << 2);
4174 	/* CTA Header Byte 2 (INFOFRAME Version Number) */
4175 	sdp->db[0] = drm_infoframe->version;
4176 	/* CTA Header Byte 3 (Length of INFOFRAME): HDMI_DRM_INFOFRAME_SIZE */
4177 	sdp->db[1] = drm_infoframe->length;
4178 	/*
4179 	 * Copy HDMI_DRM_INFOFRAME_SIZE size from a buffer after
4180 	 * HDMI_INFOFRAME_HEADER_SIZE
4181 	 */
4182 	BUILD_BUG_ON(sizeof(sdp->db) < HDMI_DRM_INFOFRAME_SIZE + 2);
4183 	memcpy(&sdp->db[2], &buf[HDMI_INFOFRAME_HEADER_SIZE],
4184 	       HDMI_DRM_INFOFRAME_SIZE);
4185 
4186 	/*
4187 	 * Size of DP infoframe sdp packet for HDR static metadata consists of
4188 	 * - DP SDP Header(struct dp_sdp_header): 4 bytes
4189 	 * - Two Data Blocks: 2 bytes
4190 	 *    CTA Header Byte2 (INFOFRAME Version Number)
4191 	 *    CTA Header Byte3 (Length of INFOFRAME)
4192 	 * - HDMI_DRM_INFOFRAME_SIZE: 26 bytes
4193 	 *
4194 	 * Prior to GEN11's GMP register size is identical to DP HDR static metadata
4195 	 * infoframe size. But GEN11+ has larger than that size, write_infoframe
4196 	 * will pad rest of the size.
4197 	 */
4198 	return sizeof(struct dp_sdp_header) + 2 + HDMI_DRM_INFOFRAME_SIZE;
4199 }
4200 
4201 static void intel_write_dp_sdp(struct intel_encoder *encoder,
4202 			       const struct intel_crtc_state *crtc_state,
4203 			       unsigned int type)
4204 {
4205 	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4206 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4207 	struct dp_sdp sdp = {};
4208 	ssize_t len;
4209 
4210 	if ((crtc_state->infoframes.enable &
4211 	     intel_hdmi_infoframe_enable(type)) == 0)
4212 		return;
4213 
4214 	switch (type) {
4215 	case DP_SDP_VSC:
4216 		len = drm_dp_vsc_sdp_pack(&crtc_state->infoframes.vsc, &sdp);
4217 		break;
4218 	case HDMI_PACKET_TYPE_GAMUT_METADATA:
4219 		len = intel_dp_hdr_metadata_infoframe_sdp_pack(dev_priv,
4220 							       &crtc_state->infoframes.drm.drm,
4221 							       &sdp, sizeof(sdp));
4222 		break;
4223 	default:
4224 		MISSING_CASE(type);
4225 		return;
4226 	}
4227 
4228 	if (drm_WARN_ON(&dev_priv->drm, len < 0))
4229 		return;
4230 
4231 	dig_port->write_infoframe(encoder, crtc_state, type, &sdp, len);
4232 }
4233 
4234 void intel_dp_set_infoframes(struct intel_encoder *encoder,
4235 			     bool enable,
4236 			     const struct intel_crtc_state *crtc_state,
4237 			     const struct drm_connector_state *conn_state)
4238 {
4239 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4240 	i915_reg_t reg = HSW_TVIDEO_DIP_CTL(crtc_state->cpu_transcoder);
4241 	u32 dip_enable = VIDEO_DIP_ENABLE_AVI_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
4242 			 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW |
4243 			 VIDEO_DIP_ENABLE_SPD_HSW | VIDEO_DIP_ENABLE_DRM_GLK;
4244 	u32 val = intel_de_read(dev_priv, reg) & ~dip_enable;
4245 
4246 	/* TODO: Sanitize DSC enabling wrt. intel_dsc_dp_pps_write(). */
4247 	if (!enable && HAS_DSC(dev_priv))
4248 		val &= ~VDIP_ENABLE_PPS;
4249 
4250 	/* When PSR is enabled, this routine doesn't disable VSC DIP */
4251 	if (!crtc_state->has_psr)
4252 		val &= ~VIDEO_DIP_ENABLE_VSC_HSW;
4253 
4254 	intel_de_write(dev_priv, reg, val);
4255 	intel_de_posting_read(dev_priv, reg);
4256 
4257 	if (!enable)
4258 		return;
4259 
4260 	intel_write_dp_sdp(encoder, crtc_state, DP_SDP_VSC);
4261 
4262 	intel_write_dp_sdp(encoder, crtc_state, HDMI_PACKET_TYPE_GAMUT_METADATA);
4263 }
4264 
4265 static int intel_dp_vsc_sdp_unpack(struct drm_dp_vsc_sdp *vsc,
4266 				   const void *buffer, size_t size)
4267 {
4268 	const struct dp_sdp *sdp = buffer;
4269 
4270 	if (size < sizeof(struct dp_sdp))
4271 		return -EINVAL;
4272 
4273 	memset(vsc, 0, sizeof(*vsc));
4274 
4275 	if (sdp->sdp_header.HB0 != 0)
4276 		return -EINVAL;
4277 
4278 	if (sdp->sdp_header.HB1 != DP_SDP_VSC)
4279 		return -EINVAL;
4280 
4281 	vsc->sdp_type = sdp->sdp_header.HB1;
4282 	vsc->revision = sdp->sdp_header.HB2;
4283 	vsc->length = sdp->sdp_header.HB3;
4284 
4285 	if ((sdp->sdp_header.HB2 == 0x2 && sdp->sdp_header.HB3 == 0x8) ||
4286 	    (sdp->sdp_header.HB2 == 0x4 && sdp->sdp_header.HB3 == 0xe)) {
4287 		/*
4288 		 * - HB2 = 0x2, HB3 = 0x8
4289 		 *   VSC SDP supporting 3D stereo + PSR
4290 		 * - HB2 = 0x4, HB3 = 0xe
4291 		 *   VSC SDP supporting 3D stereo + PSR2 with Y-coordinate of
4292 		 *   first scan line of the SU region (applies to eDP v1.4b
4293 		 *   and higher).
4294 		 */
4295 		return 0;
4296 	} else if (sdp->sdp_header.HB2 == 0x5 && sdp->sdp_header.HB3 == 0x13) {
4297 		/*
4298 		 * - HB2 = 0x5, HB3 = 0x13
4299 		 *   VSC SDP supporting 3D stereo + PSR2 + Pixel Encoding/Colorimetry
4300 		 *   Format.
4301 		 */
4302 		vsc->pixelformat = (sdp->db[16] >> 4) & 0xf;
4303 		vsc->colorimetry = sdp->db[16] & 0xf;
4304 		vsc->dynamic_range = (sdp->db[17] >> 7) & 0x1;
4305 
4306 		switch (sdp->db[17] & 0x7) {
4307 		case 0x0:
4308 			vsc->bpc = 6;
4309 			break;
4310 		case 0x1:
4311 			vsc->bpc = 8;
4312 			break;
4313 		case 0x2:
4314 			vsc->bpc = 10;
4315 			break;
4316 		case 0x3:
4317 			vsc->bpc = 12;
4318 			break;
4319 		case 0x4:
4320 			vsc->bpc = 16;
4321 			break;
4322 		default:
4323 			MISSING_CASE(sdp->db[17] & 0x7);
4324 			return -EINVAL;
4325 		}
4326 
4327 		vsc->content_type = sdp->db[18] & 0x7;
4328 	} else {
4329 		return -EINVAL;
4330 	}
4331 
4332 	return 0;
4333 }
4334 
4335 static int
4336 intel_dp_hdr_metadata_infoframe_sdp_unpack(struct hdmi_drm_infoframe *drm_infoframe,
4337 					   const void *buffer, size_t size)
4338 {
4339 	int ret;
4340 
4341 	const struct dp_sdp *sdp = buffer;
4342 
4343 	if (size < sizeof(struct dp_sdp))
4344 		return -EINVAL;
4345 
4346 	if (sdp->sdp_header.HB0 != 0)
4347 		return -EINVAL;
4348 
4349 	if (sdp->sdp_header.HB1 != HDMI_INFOFRAME_TYPE_DRM)
4350 		return -EINVAL;
4351 
4352 	/*
4353 	 * Least Significant Eight Bits of (Data Byte Count – 1)
4354 	 * 1Dh (i.e., Data Byte Count = 30 bytes).
4355 	 */
4356 	if (sdp->sdp_header.HB2 != 0x1D)
4357 		return -EINVAL;
4358 
4359 	/* Most Significant Two Bits of (Data Byte Count – 1), Clear to 00b. */
4360 	if ((sdp->sdp_header.HB3 & 0x3) != 0)
4361 		return -EINVAL;
4362 
4363 	/* INFOFRAME SDP Version Number */
4364 	if (((sdp->sdp_header.HB3 >> 2) & 0x3f) != 0x13)
4365 		return -EINVAL;
4366 
4367 	/* CTA Header Byte 2 (INFOFRAME Version Number) */
4368 	if (sdp->db[0] != 1)
4369 		return -EINVAL;
4370 
4371 	/* CTA Header Byte 3 (Length of INFOFRAME): HDMI_DRM_INFOFRAME_SIZE */
4372 	if (sdp->db[1] != HDMI_DRM_INFOFRAME_SIZE)
4373 		return -EINVAL;
4374 
4375 	ret = hdmi_drm_infoframe_unpack_only(drm_infoframe, &sdp->db[2],
4376 					     HDMI_DRM_INFOFRAME_SIZE);
4377 
4378 	return ret;
4379 }
4380 
4381 static void intel_read_dp_vsc_sdp(struct intel_encoder *encoder,
4382 				  struct intel_crtc_state *crtc_state,
4383 				  struct drm_dp_vsc_sdp *vsc)
4384 {
4385 	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4386 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4387 	unsigned int type = DP_SDP_VSC;
4388 	struct dp_sdp sdp = {};
4389 	int ret;
4390 
4391 	if ((crtc_state->infoframes.enable &
4392 	     intel_hdmi_infoframe_enable(type)) == 0)
4393 		return;
4394 
4395 	dig_port->read_infoframe(encoder, crtc_state, type, &sdp, sizeof(sdp));
4396 
4397 	ret = intel_dp_vsc_sdp_unpack(vsc, &sdp, sizeof(sdp));
4398 
4399 	if (ret)
4400 		drm_dbg_kms(&dev_priv->drm, "Failed to unpack DP VSC SDP\n");
4401 }
4402 
4403 static void intel_read_dp_hdr_metadata_infoframe_sdp(struct intel_encoder *encoder,
4404 						     struct intel_crtc_state *crtc_state,
4405 						     struct hdmi_drm_infoframe *drm_infoframe)
4406 {
4407 	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4408 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4409 	unsigned int type = HDMI_PACKET_TYPE_GAMUT_METADATA;
4410 	struct dp_sdp sdp = {};
4411 	int ret;
4412 
4413 	if ((crtc_state->infoframes.enable &
4414 	    intel_hdmi_infoframe_enable(type)) == 0)
4415 		return;
4416 
4417 	dig_port->read_infoframe(encoder, crtc_state, type, &sdp,
4418 				 sizeof(sdp));
4419 
4420 	ret = intel_dp_hdr_metadata_infoframe_sdp_unpack(drm_infoframe, &sdp,
4421 							 sizeof(sdp));
4422 
4423 	if (ret)
4424 		drm_dbg_kms(&dev_priv->drm,
4425 			    "Failed to unpack DP HDR Metadata Infoframe SDP\n");
4426 }
4427 
4428 void intel_read_dp_sdp(struct intel_encoder *encoder,
4429 		       struct intel_crtc_state *crtc_state,
4430 		       unsigned int type)
4431 {
4432 	switch (type) {
4433 	case DP_SDP_VSC:
4434 		intel_read_dp_vsc_sdp(encoder, crtc_state,
4435 				      &crtc_state->infoframes.vsc);
4436 		break;
4437 	case HDMI_PACKET_TYPE_GAMUT_METADATA:
4438 		intel_read_dp_hdr_metadata_infoframe_sdp(encoder, crtc_state,
4439 							 &crtc_state->infoframes.drm.drm);
4440 		break;
4441 	default:
4442 		MISSING_CASE(type);
4443 		break;
4444 	}
4445 }
4446 
4447 static u8 intel_dp_autotest_link_training(struct intel_dp *intel_dp)
4448 {
4449 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4450 	int status = 0;
4451 	int test_link_rate;
4452 	u8 test_lane_count, test_link_bw;
4453 	/* (DP CTS 1.2)
4454 	 * 4.3.1.11
4455 	 */
4456 	/* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
4457 	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
4458 				   &test_lane_count);
4459 
4460 	if (status <= 0) {
4461 		drm_dbg_kms(&i915->drm, "Lane count read failed\n");
4462 		return DP_TEST_NAK;
4463 	}
4464 	test_lane_count &= DP_MAX_LANE_COUNT_MASK;
4465 
4466 	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
4467 				   &test_link_bw);
4468 	if (status <= 0) {
4469 		drm_dbg_kms(&i915->drm, "Link Rate read failed\n");
4470 		return DP_TEST_NAK;
4471 	}
4472 	test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
4473 
4474 	/* Validate the requested link rate and lane count */
4475 	if (!intel_dp_link_params_valid(intel_dp, test_link_rate,
4476 					test_lane_count))
4477 		return DP_TEST_NAK;
4478 
4479 	intel_dp->compliance.test_lane_count = test_lane_count;
4480 	intel_dp->compliance.test_link_rate = test_link_rate;
4481 
4482 	return DP_TEST_ACK;
4483 }
4484 
4485 static u8 intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4486 {
4487 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4488 	u8 test_pattern;
4489 	u8 test_misc;
4490 	__be16 h_width, v_height;
4491 	int status = 0;
4492 
4493 	/* Read the TEST_PATTERN (DP CTS 3.1.5) */
4494 	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
4495 				   &test_pattern);
4496 	if (status <= 0) {
4497 		drm_dbg_kms(&i915->drm, "Test pattern read failed\n");
4498 		return DP_TEST_NAK;
4499 	}
4500 	if (test_pattern != DP_COLOR_RAMP)
4501 		return DP_TEST_NAK;
4502 
4503 	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
4504 				  &h_width, 2);
4505 	if (status <= 0) {
4506 		drm_dbg_kms(&i915->drm, "H Width read failed\n");
4507 		return DP_TEST_NAK;
4508 	}
4509 
4510 	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
4511 				  &v_height, 2);
4512 	if (status <= 0) {
4513 		drm_dbg_kms(&i915->drm, "V Height read failed\n");
4514 		return DP_TEST_NAK;
4515 	}
4516 
4517 	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
4518 				   &test_misc);
4519 	if (status <= 0) {
4520 		drm_dbg_kms(&i915->drm, "TEST MISC read failed\n");
4521 		return DP_TEST_NAK;
4522 	}
4523 	if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
4524 		return DP_TEST_NAK;
4525 	if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
4526 		return DP_TEST_NAK;
4527 	switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
4528 	case DP_TEST_BIT_DEPTH_6:
4529 		intel_dp->compliance.test_data.bpc = 6;
4530 		break;
4531 	case DP_TEST_BIT_DEPTH_8:
4532 		intel_dp->compliance.test_data.bpc = 8;
4533 		break;
4534 	default:
4535 		return DP_TEST_NAK;
4536 	}
4537 
4538 	intel_dp->compliance.test_data.video_pattern = test_pattern;
4539 	intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
4540 	intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
4541 	/* Set test active flag here so userspace doesn't interrupt things */
4542 	intel_dp->compliance.test_active = true;
4543 
4544 	return DP_TEST_ACK;
4545 }
4546 
4547 static u8 intel_dp_autotest_edid(struct intel_dp *intel_dp)
4548 {
4549 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4550 	u8 test_result = DP_TEST_ACK;
4551 	struct intel_connector *intel_connector = intel_dp->attached_connector;
4552 	struct drm_connector *connector = &intel_connector->base;
4553 
4554 	if (intel_connector->detect_edid == NULL ||
4555 	    connector->edid_corrupt ||
4556 	    intel_dp->aux.i2c_defer_count > 6) {
4557 		/* Check EDID read for NACKs, DEFERs and corruption
4558 		 * (DP CTS 1.2 Core r1.1)
4559 		 *    4.2.2.4 : Failed EDID read, I2C_NAK
4560 		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
4561 		 *    4.2.2.6 : EDID corruption detected
4562 		 * Use failsafe mode for all cases
4563 		 */
4564 		if (intel_dp->aux.i2c_nack_count > 0 ||
4565 			intel_dp->aux.i2c_defer_count > 0)
4566 			drm_dbg_kms(&i915->drm,
4567 				    "EDID read had %d NACKs, %d DEFERs\n",
4568 				    intel_dp->aux.i2c_nack_count,
4569 				    intel_dp->aux.i2c_defer_count);
4570 		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
4571 	} else {
4572 		/* FIXME: Get rid of drm_edid_raw() */
4573 		const struct edid *block = drm_edid_raw(intel_connector->detect_edid);
4574 
4575 		/* We have to write the checksum of the last block read */
4576 		block += block->extensions;
4577 
4578 		if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
4579 				       block->checksum) <= 0)
4580 			drm_dbg_kms(&i915->drm,
4581 				    "Failed to write EDID checksum\n");
4582 
4583 		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4584 		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
4585 	}
4586 
4587 	/* Set test active flag here so userspace doesn't interrupt things */
4588 	intel_dp->compliance.test_active = true;
4589 
4590 	return test_result;
4591 }
4592 
4593 static void intel_dp_phy_pattern_update(struct intel_dp *intel_dp,
4594 					const struct intel_crtc_state *crtc_state)
4595 {
4596 	struct drm_i915_private *dev_priv =
4597 			to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
4598 	struct drm_dp_phy_test_params *data =
4599 			&intel_dp->compliance.test_data.phytest;
4600 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
4601 	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
4602 	enum pipe pipe = crtc->pipe;
4603 	u32 pattern_val;
4604 
4605 	switch (data->phy_pattern) {
4606 	case DP_LINK_QUAL_PATTERN_DISABLE:
4607 		drm_dbg_kms(&dev_priv->drm, "Disable Phy Test Pattern\n");
4608 		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe), 0x0);
4609 		if (DISPLAY_VER(dev_priv) >= 10)
4610 			intel_de_rmw(dev_priv, dp_tp_ctl_reg(encoder, crtc_state),
4611 				     DP_TP_CTL_TRAIN_PAT4_SEL_MASK | DP_TP_CTL_LINK_TRAIN_MASK,
4612 				     DP_TP_CTL_LINK_TRAIN_NORMAL);
4613 		break;
4614 	case DP_LINK_QUAL_PATTERN_D10_2:
4615 		drm_dbg_kms(&dev_priv->drm, "Set D10.2 Phy Test Pattern\n");
4616 		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
4617 			       DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_D10_2);
4618 		break;
4619 	case DP_LINK_QUAL_PATTERN_ERROR_RATE:
4620 		drm_dbg_kms(&dev_priv->drm, "Set Error Count Phy Test Pattern\n");
4621 		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
4622 			       DDI_DP_COMP_CTL_ENABLE |
4623 			       DDI_DP_COMP_CTL_SCRAMBLED_0);
4624 		break;
4625 	case DP_LINK_QUAL_PATTERN_PRBS7:
4626 		drm_dbg_kms(&dev_priv->drm, "Set PRBS7 Phy Test Pattern\n");
4627 		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
4628 			       DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_PRBS7);
4629 		break;
4630 	case DP_LINK_QUAL_PATTERN_80BIT_CUSTOM:
4631 		/*
4632 		 * FIXME: Ideally pattern should come from DPCD 0x250. As
4633 		 * current firmware of DPR-100 could not set it, so hardcoding
4634 		 * now for complaince test.
4635 		 */
4636 		drm_dbg_kms(&dev_priv->drm,
4637 			    "Set 80Bit Custom Phy Test Pattern 0x3e0f83e0 0x0f83e0f8 0x0000f83e\n");
4638 		pattern_val = 0x3e0f83e0;
4639 		intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 0), pattern_val);
4640 		pattern_val = 0x0f83e0f8;
4641 		intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 1), pattern_val);
4642 		pattern_val = 0x0000f83e;
4643 		intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 2), pattern_val);
4644 		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
4645 			       DDI_DP_COMP_CTL_ENABLE |
4646 			       DDI_DP_COMP_CTL_CUSTOM80);
4647 		break;
4648 	case DP_LINK_QUAL_PATTERN_CP2520_PAT_1:
4649 		/*
4650 		 * FIXME: Ideally pattern should come from DPCD 0x24A. As
4651 		 * current firmware of DPR-100 could not set it, so hardcoding
4652 		 * now for complaince test.
4653 		 */
4654 		drm_dbg_kms(&dev_priv->drm, "Set HBR2 compliance Phy Test Pattern\n");
4655 		pattern_val = 0xFB;
4656 		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
4657 			       DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_HBR2 |
4658 			       pattern_val);
4659 		break;
4660 	case DP_LINK_QUAL_PATTERN_CP2520_PAT_3:
4661 		if (DISPLAY_VER(dev_priv) < 10)  {
4662 			drm_warn(&dev_priv->drm, "Platform does not support TPS4\n");
4663 			break;
4664 		}
4665 		drm_dbg_kms(&dev_priv->drm, "Set TPS4 compliance Phy Test Pattern\n");
4666 		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe), 0x0);
4667 		intel_de_rmw(dev_priv, dp_tp_ctl_reg(encoder, crtc_state),
4668 			     DP_TP_CTL_TRAIN_PAT4_SEL_MASK | DP_TP_CTL_LINK_TRAIN_MASK,
4669 			     DP_TP_CTL_TRAIN_PAT4_SEL_TP4A | DP_TP_CTL_LINK_TRAIN_PAT4);
4670 		break;
4671 	default:
4672 		drm_warn(&dev_priv->drm, "Invalid Phy Test Pattern\n");
4673 	}
4674 }
4675 
4676 static void intel_dp_process_phy_request(struct intel_dp *intel_dp,
4677 					 const struct intel_crtc_state *crtc_state)
4678 {
4679 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4680 	struct drm_dp_phy_test_params *data =
4681 		&intel_dp->compliance.test_data.phytest;
4682 	u8 link_status[DP_LINK_STATUS_SIZE];
4683 
4684 	if (drm_dp_dpcd_read_phy_link_status(&intel_dp->aux, DP_PHY_DPRX,
4685 					     link_status) < 0) {
4686 		drm_dbg_kms(&i915->drm, "failed to get link status\n");
4687 		return;
4688 	}
4689 
4690 	/* retrieve vswing & pre-emphasis setting */
4691 	intel_dp_get_adjust_train(intel_dp, crtc_state, DP_PHY_DPRX,
4692 				  link_status);
4693 
4694 	intel_dp_set_signal_levels(intel_dp, crtc_state, DP_PHY_DPRX);
4695 
4696 	intel_dp_phy_pattern_update(intel_dp, crtc_state);
4697 
4698 	drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
4699 			  intel_dp->train_set, crtc_state->lane_count);
4700 
4701 	drm_dp_set_phy_test_pattern(&intel_dp->aux, data,
4702 				    intel_dp->dpcd[DP_DPCD_REV]);
4703 }
4704 
4705 static u8 intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4706 {
4707 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4708 	struct drm_dp_phy_test_params *data =
4709 		&intel_dp->compliance.test_data.phytest;
4710 
4711 	if (drm_dp_get_phy_test_pattern(&intel_dp->aux, data)) {
4712 		drm_dbg_kms(&i915->drm, "DP Phy Test pattern AUX read failure\n");
4713 		return DP_TEST_NAK;
4714 	}
4715 
4716 	/* Set test active flag here so userspace doesn't interrupt things */
4717 	intel_dp->compliance.test_active = true;
4718 
4719 	return DP_TEST_ACK;
4720 }
4721 
4722 static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4723 {
4724 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4725 	u8 response = DP_TEST_NAK;
4726 	u8 request = 0;
4727 	int status;
4728 
4729 	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
4730 	if (status <= 0) {
4731 		drm_dbg_kms(&i915->drm,
4732 			    "Could not read test request from sink\n");
4733 		goto update_status;
4734 	}
4735 
4736 	switch (request) {
4737 	case DP_TEST_LINK_TRAINING:
4738 		drm_dbg_kms(&i915->drm, "LINK_TRAINING test requested\n");
4739 		response = intel_dp_autotest_link_training(intel_dp);
4740 		break;
4741 	case DP_TEST_LINK_VIDEO_PATTERN:
4742 		drm_dbg_kms(&i915->drm, "TEST_PATTERN test requested\n");
4743 		response = intel_dp_autotest_video_pattern(intel_dp);
4744 		break;
4745 	case DP_TEST_LINK_EDID_READ:
4746 		drm_dbg_kms(&i915->drm, "EDID test requested\n");
4747 		response = intel_dp_autotest_edid(intel_dp);
4748 		break;
4749 	case DP_TEST_LINK_PHY_TEST_PATTERN:
4750 		drm_dbg_kms(&i915->drm, "PHY_PATTERN test requested\n");
4751 		response = intel_dp_autotest_phy_pattern(intel_dp);
4752 		break;
4753 	default:
4754 		drm_dbg_kms(&i915->drm, "Invalid test request '%02x'\n",
4755 			    request);
4756 		break;
4757 	}
4758 
4759 	if (response & DP_TEST_ACK)
4760 		intel_dp->compliance.test_type = request;
4761 
4762 update_status:
4763 	status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
4764 	if (status <= 0)
4765 		drm_dbg_kms(&i915->drm,
4766 			    "Could not write test response to sink\n");
4767 }
4768 
4769 static bool intel_dp_link_ok(struct intel_dp *intel_dp,
4770 			     u8 link_status[DP_LINK_STATUS_SIZE])
4771 {
4772 	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
4773 	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4774 	bool uhbr = intel_dp->link_rate >= 1000000;
4775 	bool ok;
4776 
4777 	if (uhbr)
4778 		ok = drm_dp_128b132b_lane_channel_eq_done(link_status,
4779 							  intel_dp->lane_count);
4780 	else
4781 		ok = drm_dp_channel_eq_ok(link_status, intel_dp->lane_count);
4782 
4783 	if (ok)
4784 		return true;
4785 
4786 	intel_dp_dump_link_status(intel_dp, DP_PHY_DPRX, link_status);
4787 	drm_dbg_kms(&i915->drm,
4788 		    "[ENCODER:%d:%s] %s link not ok, retraining\n",
4789 		    encoder->base.base.id, encoder->base.name,
4790 		    uhbr ? "128b/132b" : "8b/10b");
4791 
4792 	return false;
4793 }
4794 
4795 static void
4796 intel_dp_mst_hpd_irq(struct intel_dp *intel_dp, u8 *esi, u8 *ack)
4797 {
4798 	bool handled = false;
4799 
4800 	drm_dp_mst_hpd_irq_handle_event(&intel_dp->mst_mgr, esi, ack, &handled);
4801 
4802 	if (esi[1] & DP_CP_IRQ) {
4803 		intel_hdcp_handle_cp_irq(intel_dp->attached_connector);
4804 		ack[1] |= DP_CP_IRQ;
4805 	}
4806 }
4807 
4808 static bool intel_dp_mst_link_status(struct intel_dp *intel_dp)
4809 {
4810 	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
4811 	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4812 	u8 link_status[DP_LINK_STATUS_SIZE] = {};
4813 	const size_t esi_link_status_size = DP_LINK_STATUS_SIZE - 2;
4814 
4815 	if (drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS_ESI, link_status,
4816 			     esi_link_status_size) != esi_link_status_size) {
4817 		drm_err(&i915->drm,
4818 			"[ENCODER:%d:%s] Failed to read link status\n",
4819 			encoder->base.base.id, encoder->base.name);
4820 		return false;
4821 	}
4822 
4823 	return intel_dp_link_ok(intel_dp, link_status);
4824 }
4825 
4826 /**
4827  * intel_dp_check_mst_status - service any pending MST interrupts, check link status
4828  * @intel_dp: Intel DP struct
4829  *
4830  * Read any pending MST interrupts, call MST core to handle these and ack the
4831  * interrupts. Check if the main and AUX link state is ok.
4832  *
4833  * Returns:
4834  * - %true if pending interrupts were serviced (or no interrupts were
4835  *   pending) w/o detecting an error condition.
4836  * - %false if an error condition - like AUX failure or a loss of link - is
4837  *   detected, or another condition - like a DP tunnel BW state change - needs
4838  *   servicing from the hotplug work.
4839  */
4840 static bool
4841 intel_dp_check_mst_status(struct intel_dp *intel_dp)
4842 {
4843 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4844 	bool link_ok = true;
4845 	bool reprobe_needed = false;
4846 
4847 	drm_WARN_ON_ONCE(&i915->drm, intel_dp->active_mst_links < 0);
4848 
4849 	for (;;) {
4850 		u8 esi[4] = {};
4851 		u8 ack[4] = {};
4852 
4853 		if (!intel_dp_get_sink_irq_esi(intel_dp, esi)) {
4854 			drm_dbg_kms(&i915->drm,
4855 				    "failed to get ESI - device may have failed\n");
4856 			link_ok = false;
4857 
4858 			break;
4859 		}
4860 
4861 		drm_dbg_kms(&i915->drm, "DPRX ESI: %4ph\n", esi);
4862 
4863 		if (intel_dp->active_mst_links > 0 && link_ok &&
4864 		    esi[3] & LINK_STATUS_CHANGED) {
4865 			if (!intel_dp_mst_link_status(intel_dp))
4866 				link_ok = false;
4867 			ack[3] |= LINK_STATUS_CHANGED;
4868 		}
4869 
4870 		intel_dp_mst_hpd_irq(intel_dp, esi, ack);
4871 
4872 		if (esi[3] & DP_TUNNELING_IRQ) {
4873 			if (drm_dp_tunnel_handle_irq(i915->display.dp_tunnel_mgr,
4874 						     &intel_dp->aux))
4875 				reprobe_needed = true;
4876 			ack[3] |= DP_TUNNELING_IRQ;
4877 		}
4878 
4879 		if (!memchr_inv(ack, 0, sizeof(ack)))
4880 			break;
4881 
4882 		if (!intel_dp_ack_sink_irq_esi(intel_dp, ack))
4883 			drm_dbg_kms(&i915->drm, "Failed to ack ESI\n");
4884 
4885 		if (ack[1] & (DP_DOWN_REP_MSG_RDY | DP_UP_REQ_MSG_RDY))
4886 			drm_dp_mst_hpd_irq_send_new_request(&intel_dp->mst_mgr);
4887 	}
4888 
4889 	return link_ok && !reprobe_needed;
4890 }
4891 
4892 static void
4893 intel_dp_handle_hdmi_link_status_change(struct intel_dp *intel_dp)
4894 {
4895 	bool is_active;
4896 	u8 buf = 0;
4897 
4898 	is_active = drm_dp_pcon_hdmi_link_active(&intel_dp->aux);
4899 	if (intel_dp->frl.is_trained && !is_active) {
4900 		if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PCON_HDMI_LINK_CONFIG_1, &buf) < 0)
4901 			return;
4902 
4903 		buf &=  ~DP_PCON_ENABLE_HDMI_LINK;
4904 		if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_PCON_HDMI_LINK_CONFIG_1, buf) < 0)
4905 			return;
4906 
4907 		drm_dp_pcon_hdmi_frl_link_error_count(&intel_dp->aux, &intel_dp->attached_connector->base);
4908 
4909 		intel_dp->frl.is_trained = false;
4910 
4911 		/* Restart FRL training or fall back to TMDS mode */
4912 		intel_dp_check_frl_training(intel_dp);
4913 	}
4914 }
4915 
4916 static bool
4917 intel_dp_needs_link_retrain(struct intel_dp *intel_dp)
4918 {
4919 	u8 link_status[DP_LINK_STATUS_SIZE];
4920 
4921 	if (!intel_dp->link_trained)
4922 		return false;
4923 
4924 	/*
4925 	 * While PSR source HW is enabled, it will control main-link sending
4926 	 * frames, enabling and disabling it so trying to do a retrain will fail
4927 	 * as the link would or not be on or it could mix training patterns
4928 	 * and frame data at the same time causing retrain to fail.
4929 	 * Also when exiting PSR, HW will retrain the link anyways fixing
4930 	 * any link status error.
4931 	 */
4932 	if (intel_psr_enabled(intel_dp))
4933 		return false;
4934 
4935 	if (drm_dp_dpcd_read_phy_link_status(&intel_dp->aux, DP_PHY_DPRX,
4936 					     link_status) < 0)
4937 		return false;
4938 
4939 	/*
4940 	 * Validate the cached values of intel_dp->link_rate and
4941 	 * intel_dp->lane_count before attempting to retrain.
4942 	 *
4943 	 * FIXME would be nice to user the crtc state here, but since
4944 	 * we need to call this from the short HPD handler that seems
4945 	 * a bit hard.
4946 	 */
4947 	if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate,
4948 					intel_dp->lane_count))
4949 		return false;
4950 
4951 	/* Retrain if link not ok */
4952 	return !intel_dp_link_ok(intel_dp, link_status);
4953 }
4954 
4955 static bool intel_dp_has_connector(struct intel_dp *intel_dp,
4956 				   const struct drm_connector_state *conn_state)
4957 {
4958 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4959 	struct intel_encoder *encoder;
4960 	enum pipe pipe;
4961 
4962 	if (!conn_state->best_encoder)
4963 		return false;
4964 
4965 	/* SST */
4966 	encoder = &dp_to_dig_port(intel_dp)->base;
4967 	if (conn_state->best_encoder == &encoder->base)
4968 		return true;
4969 
4970 	/* MST */
4971 	for_each_pipe(i915, pipe) {
4972 		encoder = &intel_dp->mst_encoders[pipe]->base;
4973 		if (conn_state->best_encoder == &encoder->base)
4974 			return true;
4975 	}
4976 
4977 	return false;
4978 }
4979 
4980 int intel_dp_get_active_pipes(struct intel_dp *intel_dp,
4981 			      struct drm_modeset_acquire_ctx *ctx,
4982 			      u8 *pipe_mask)
4983 {
4984 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4985 	struct drm_connector_list_iter conn_iter;
4986 	struct intel_connector *connector;
4987 	int ret = 0;
4988 
4989 	*pipe_mask = 0;
4990 
4991 	drm_connector_list_iter_begin(&i915->drm, &conn_iter);
4992 	for_each_intel_connector_iter(connector, &conn_iter) {
4993 		struct drm_connector_state *conn_state =
4994 			connector->base.state;
4995 		struct intel_crtc_state *crtc_state;
4996 		struct intel_crtc *crtc;
4997 
4998 		if (!intel_dp_has_connector(intel_dp, conn_state))
4999 			continue;
5000 
5001 		crtc = to_intel_crtc(conn_state->crtc);
5002 		if (!crtc)
5003 			continue;
5004 
5005 		ret = drm_modeset_lock(&crtc->base.mutex, ctx);
5006 		if (ret)
5007 			break;
5008 
5009 		crtc_state = to_intel_crtc_state(crtc->base.state);
5010 
5011 		drm_WARN_ON(&i915->drm, !intel_crtc_has_dp_encoder(crtc_state));
5012 
5013 		if (!crtc_state->hw.active)
5014 			continue;
5015 
5016 		if (conn_state->commit)
5017 			drm_WARN_ON(&i915->drm,
5018 				    !wait_for_completion_timeout(&conn_state->commit->hw_done,
5019 								 msecs_to_jiffies(5000)));
5020 
5021 		*pipe_mask |= BIT(crtc->pipe);
5022 	}
5023 	drm_connector_list_iter_end(&conn_iter);
5024 
5025 	return ret;
5026 }
5027 
5028 static bool intel_dp_is_connected(struct intel_dp *intel_dp)
5029 {
5030 	struct intel_connector *connector = intel_dp->attached_connector;
5031 
5032 	return connector->base.status == connector_status_connected ||
5033 		intel_dp->is_mst;
5034 }
5035 
5036 int intel_dp_retrain_link(struct intel_encoder *encoder,
5037 			  struct drm_modeset_acquire_ctx *ctx)
5038 {
5039 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5040 	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
5041 	struct intel_crtc *crtc;
5042 	u8 pipe_mask;
5043 	int ret;
5044 
5045 	if (!intel_dp_is_connected(intel_dp))
5046 		return 0;
5047 
5048 	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
5049 			       ctx);
5050 	if (ret)
5051 		return ret;
5052 
5053 	if (!intel_dp_needs_link_retrain(intel_dp))
5054 		return 0;
5055 
5056 	ret = intel_dp_get_active_pipes(intel_dp, ctx, &pipe_mask);
5057 	if (ret)
5058 		return ret;
5059 
5060 	if (pipe_mask == 0)
5061 		return 0;
5062 
5063 	if (!intel_dp_needs_link_retrain(intel_dp))
5064 		return 0;
5065 
5066 	drm_dbg_kms(&dev_priv->drm, "[ENCODER:%d:%s] retraining link\n",
5067 		    encoder->base.base.id, encoder->base.name);
5068 
5069 	for_each_intel_crtc_in_pipe_mask(&dev_priv->drm, crtc, pipe_mask) {
5070 		const struct intel_crtc_state *crtc_state =
5071 			to_intel_crtc_state(crtc->base.state);
5072 
5073 		/* Suppress underruns caused by re-training */
5074 		intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
5075 		if (crtc_state->has_pch_encoder)
5076 			intel_set_pch_fifo_underrun_reporting(dev_priv,
5077 							      intel_crtc_pch_transcoder(crtc), false);
5078 	}
5079 
5080 	for_each_intel_crtc_in_pipe_mask(&dev_priv->drm, crtc, pipe_mask) {
5081 		const struct intel_crtc_state *crtc_state =
5082 			to_intel_crtc_state(crtc->base.state);
5083 
5084 		/* retrain on the MST master transcoder */
5085 		if (DISPLAY_VER(dev_priv) >= 12 &&
5086 		    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST) &&
5087 		    !intel_dp_mst_is_master_trans(crtc_state))
5088 			continue;
5089 
5090 		intel_dp_check_frl_training(intel_dp);
5091 		intel_dp_pcon_dsc_configure(intel_dp, crtc_state);
5092 		intel_dp_start_link_train(intel_dp, crtc_state);
5093 		intel_dp_stop_link_train(intel_dp, crtc_state);
5094 		break;
5095 	}
5096 
5097 	for_each_intel_crtc_in_pipe_mask(&dev_priv->drm, crtc, pipe_mask) {
5098 		const struct intel_crtc_state *crtc_state =
5099 			to_intel_crtc_state(crtc->base.state);
5100 
5101 		/* Keep underrun reporting disabled until things are stable */
5102 		intel_crtc_wait_for_next_vblank(crtc);
5103 
5104 		intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
5105 		if (crtc_state->has_pch_encoder)
5106 			intel_set_pch_fifo_underrun_reporting(dev_priv,
5107 							      intel_crtc_pch_transcoder(crtc), true);
5108 	}
5109 
5110 	return 0;
5111 }
5112 
5113 static int intel_dp_prep_phy_test(struct intel_dp *intel_dp,
5114 				  struct drm_modeset_acquire_ctx *ctx,
5115 				  u8 *pipe_mask)
5116 {
5117 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5118 	struct drm_connector_list_iter conn_iter;
5119 	struct intel_connector *connector;
5120 	int ret = 0;
5121 
5122 	*pipe_mask = 0;
5123 
5124 	drm_connector_list_iter_begin(&i915->drm, &conn_iter);
5125 	for_each_intel_connector_iter(connector, &conn_iter) {
5126 		struct drm_connector_state *conn_state =
5127 			connector->base.state;
5128 		struct intel_crtc_state *crtc_state;
5129 		struct intel_crtc *crtc;
5130 
5131 		if (!intel_dp_has_connector(intel_dp, conn_state))
5132 			continue;
5133 
5134 		crtc = to_intel_crtc(conn_state->crtc);
5135 		if (!crtc)
5136 			continue;
5137 
5138 		ret = drm_modeset_lock(&crtc->base.mutex, ctx);
5139 		if (ret)
5140 			break;
5141 
5142 		crtc_state = to_intel_crtc_state(crtc->base.state);
5143 
5144 		drm_WARN_ON(&i915->drm, !intel_crtc_has_dp_encoder(crtc_state));
5145 
5146 		if (!crtc_state->hw.active)
5147 			continue;
5148 
5149 		if (conn_state->commit &&
5150 		    !try_wait_for_completion(&conn_state->commit->hw_done))
5151 			continue;
5152 
5153 		*pipe_mask |= BIT(crtc->pipe);
5154 	}
5155 	drm_connector_list_iter_end(&conn_iter);
5156 
5157 	return ret;
5158 }
5159 
5160 static int intel_dp_do_phy_test(struct intel_encoder *encoder,
5161 				struct drm_modeset_acquire_ctx *ctx)
5162 {
5163 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5164 	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
5165 	struct intel_crtc *crtc;
5166 	u8 pipe_mask;
5167 	int ret;
5168 
5169 	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
5170 			       ctx);
5171 	if (ret)
5172 		return ret;
5173 
5174 	ret = intel_dp_prep_phy_test(intel_dp, ctx, &pipe_mask);
5175 	if (ret)
5176 		return ret;
5177 
5178 	if (pipe_mask == 0)
5179 		return 0;
5180 
5181 	drm_dbg_kms(&dev_priv->drm, "[ENCODER:%d:%s] PHY test\n",
5182 		    encoder->base.base.id, encoder->base.name);
5183 
5184 	for_each_intel_crtc_in_pipe_mask(&dev_priv->drm, crtc, pipe_mask) {
5185 		const struct intel_crtc_state *crtc_state =
5186 			to_intel_crtc_state(crtc->base.state);
5187 
5188 		/* test on the MST master transcoder */
5189 		if (DISPLAY_VER(dev_priv) >= 12 &&
5190 		    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST) &&
5191 		    !intel_dp_mst_is_master_trans(crtc_state))
5192 			continue;
5193 
5194 		intel_dp_process_phy_request(intel_dp, crtc_state);
5195 		break;
5196 	}
5197 
5198 	return 0;
5199 }
5200 
5201 void intel_dp_phy_test(struct intel_encoder *encoder)
5202 {
5203 	struct drm_modeset_acquire_ctx ctx;
5204 	int ret;
5205 
5206 	drm_modeset_acquire_init(&ctx, 0);
5207 
5208 	for (;;) {
5209 		ret = intel_dp_do_phy_test(encoder, &ctx);
5210 
5211 		if (ret == -EDEADLK) {
5212 			drm_modeset_backoff(&ctx);
5213 			continue;
5214 		}
5215 
5216 		break;
5217 	}
5218 
5219 	drm_modeset_drop_locks(&ctx);
5220 	drm_modeset_acquire_fini(&ctx);
5221 	drm_WARN(encoder->base.dev, ret,
5222 		 "Acquiring modeset locks failed with %i\n", ret);
5223 }
5224 
5225 static void intel_dp_check_device_service_irq(struct intel_dp *intel_dp)
5226 {
5227 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5228 	u8 val;
5229 
5230 	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
5231 		return;
5232 
5233 	if (drm_dp_dpcd_readb(&intel_dp->aux,
5234 			      DP_DEVICE_SERVICE_IRQ_VECTOR, &val) != 1 || !val)
5235 		return;
5236 
5237 	drm_dp_dpcd_writeb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR, val);
5238 
5239 	if (val & DP_AUTOMATED_TEST_REQUEST)
5240 		intel_dp_handle_test_request(intel_dp);
5241 
5242 	if (val & DP_CP_IRQ)
5243 		intel_hdcp_handle_cp_irq(intel_dp->attached_connector);
5244 
5245 	if (val & DP_SINK_SPECIFIC_IRQ)
5246 		drm_dbg_kms(&i915->drm, "Sink specific irq unhandled\n");
5247 }
5248 
5249 static bool intel_dp_check_link_service_irq(struct intel_dp *intel_dp)
5250 {
5251 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5252 	bool reprobe_needed = false;
5253 	u8 val;
5254 
5255 	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
5256 		return false;
5257 
5258 	if (drm_dp_dpcd_readb(&intel_dp->aux,
5259 			      DP_LINK_SERVICE_IRQ_VECTOR_ESI0, &val) != 1 || !val)
5260 		return false;
5261 
5262 	if ((val & DP_TUNNELING_IRQ) &&
5263 	    drm_dp_tunnel_handle_irq(i915->display.dp_tunnel_mgr,
5264 				     &intel_dp->aux))
5265 		reprobe_needed = true;
5266 
5267 	if (drm_dp_dpcd_writeb(&intel_dp->aux,
5268 			       DP_LINK_SERVICE_IRQ_VECTOR_ESI0, val) != 1)
5269 		return reprobe_needed;
5270 
5271 	if (val & HDMI_LINK_STATUS_CHANGED)
5272 		intel_dp_handle_hdmi_link_status_change(intel_dp);
5273 
5274 	return reprobe_needed;
5275 }
5276 
5277 /*
5278  * According to DP spec
5279  * 5.1.2:
5280  *  1. Read DPCD
5281  *  2. Configure link according to Receiver Capabilities
5282  *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
5283  *  4. Check link status on receipt of hot-plug interrupt
5284  *
5285  * intel_dp_short_pulse -  handles short pulse interrupts
5286  * when full detection is not required.
5287  * Returns %true if short pulse is handled and full detection
5288  * is NOT required and %false otherwise.
5289  */
5290 static bool
5291 intel_dp_short_pulse(struct intel_dp *intel_dp)
5292 {
5293 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
5294 	u8 old_sink_count = intel_dp->sink_count;
5295 	bool reprobe_needed = false;
5296 	bool ret;
5297 
5298 	/*
5299 	 * Clearing compliance test variables to allow capturing
5300 	 * of values for next automated test request.
5301 	 */
5302 	memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
5303 
5304 	/*
5305 	 * Now read the DPCD to see if it's actually running
5306 	 * If the current value of sink count doesn't match with
5307 	 * the value that was stored earlier or dpcd read failed
5308 	 * we need to do full detection
5309 	 */
5310 	ret = intel_dp_get_dpcd(intel_dp);
5311 
5312 	if ((old_sink_count != intel_dp->sink_count) || !ret) {
5313 		/* No need to proceed if we are going to do full detect */
5314 		return false;
5315 	}
5316 
5317 	intel_dp_check_device_service_irq(intel_dp);
5318 	reprobe_needed = intel_dp_check_link_service_irq(intel_dp);
5319 
5320 	/* Handle CEC interrupts, if any */
5321 	drm_dp_cec_irq(&intel_dp->aux);
5322 
5323 	/* defer to the hotplug work for link retraining if needed */
5324 	if (intel_dp_needs_link_retrain(intel_dp))
5325 		return false;
5326 
5327 	intel_psr_short_pulse(intel_dp);
5328 
5329 	switch (intel_dp->compliance.test_type) {
5330 	case DP_TEST_LINK_TRAINING:
5331 		drm_dbg_kms(&dev_priv->drm,
5332 			    "Link Training Compliance Test requested\n");
5333 		/* Send a Hotplug Uevent to userspace to start modeset */
5334 		drm_kms_helper_hotplug_event(&dev_priv->drm);
5335 		break;
5336 	case DP_TEST_LINK_PHY_TEST_PATTERN:
5337 		drm_dbg_kms(&dev_priv->drm,
5338 			    "PHY test pattern Compliance Test requested\n");
5339 		/*
5340 		 * Schedule long hpd to do the test
5341 		 *
5342 		 * FIXME get rid of the ad-hoc phy test modeset code
5343 		 * and properly incorporate it into the normal modeset.
5344 		 */
5345 		reprobe_needed = true;
5346 	}
5347 
5348 	return !reprobe_needed;
5349 }
5350 
5351 /* XXX this is probably wrong for multiple downstream ports */
5352 static enum drm_connector_status
5353 intel_dp_detect_dpcd(struct intel_dp *intel_dp)
5354 {
5355 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5356 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5357 	u8 *dpcd = intel_dp->dpcd;
5358 	u8 type;
5359 
5360 	if (drm_WARN_ON(&i915->drm, intel_dp_is_edp(intel_dp)))
5361 		return connector_status_connected;
5362 
5363 	lspcon_resume(dig_port);
5364 
5365 	if (!intel_dp_get_dpcd(intel_dp))
5366 		return connector_status_disconnected;
5367 
5368 	/* if there's no downstream port, we're done */
5369 	if (!drm_dp_is_branch(dpcd))
5370 		return connector_status_connected;
5371 
5372 	/* If we're HPD-aware, SINK_COUNT changes dynamically */
5373 	if (intel_dp_has_sink_count(intel_dp) &&
5374 	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
5375 		return intel_dp->sink_count ?
5376 		connector_status_connected : connector_status_disconnected;
5377 	}
5378 
5379 	if (intel_dp_can_mst(intel_dp))
5380 		return connector_status_connected;
5381 
5382 	/* If no HPD, poke DDC gently */
5383 	if (drm_probe_ddc(&intel_dp->aux.ddc))
5384 		return connector_status_connected;
5385 
5386 	/* Well we tried, say unknown for unreliable port types */
5387 	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
5388 		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
5389 		if (type == DP_DS_PORT_TYPE_VGA ||
5390 		    type == DP_DS_PORT_TYPE_NON_EDID)
5391 			return connector_status_unknown;
5392 	} else {
5393 		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
5394 			DP_DWN_STRM_PORT_TYPE_MASK;
5395 		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
5396 		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
5397 			return connector_status_unknown;
5398 	}
5399 
5400 	/* Anything else is out of spec, warn and ignore */
5401 	drm_dbg_kms(&i915->drm, "Broken DP branch device, ignoring\n");
5402 	return connector_status_disconnected;
5403 }
5404 
5405 static enum drm_connector_status
5406 edp_detect(struct intel_dp *intel_dp)
5407 {
5408 	return connector_status_connected;
5409 }
5410 
5411 void intel_digital_port_lock(struct intel_encoder *encoder)
5412 {
5413 	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
5414 
5415 	if (dig_port->lock)
5416 		dig_port->lock(dig_port);
5417 }
5418 
5419 void intel_digital_port_unlock(struct intel_encoder *encoder)
5420 {
5421 	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
5422 
5423 	if (dig_port->unlock)
5424 		dig_port->unlock(dig_port);
5425 }
5426 
5427 /*
5428  * intel_digital_port_connected_locked - is the specified port connected?
5429  * @encoder: intel_encoder
5430  *
5431  * In cases where there's a connector physically connected but it can't be used
5432  * by our hardware we also return false, since the rest of the driver should
5433  * pretty much treat the port as disconnected. This is relevant for type-C
5434  * (starting on ICL) where there's ownership involved.
5435  *
5436  * The caller must hold the lock acquired by calling intel_digital_port_lock()
5437  * when calling this function.
5438  *
5439  * Return %true if port is connected, %false otherwise.
5440  */
5441 bool intel_digital_port_connected_locked(struct intel_encoder *encoder)
5442 {
5443 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5444 	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
5445 	bool is_glitch_free = intel_tc_port_handles_hpd_glitches(dig_port);
5446 	bool is_connected = false;
5447 	intel_wakeref_t wakeref;
5448 
5449 	with_intel_display_power(dev_priv, POWER_DOMAIN_DISPLAY_CORE, wakeref) {
5450 		unsigned long wait_expires = jiffies + msecs_to_jiffies_timeout(4);
5451 
5452 		do {
5453 			is_connected = dig_port->connected(encoder);
5454 			if (is_connected || is_glitch_free)
5455 				break;
5456 			usleep_range(10, 30);
5457 		} while (time_before(jiffies, wait_expires));
5458 	}
5459 
5460 	return is_connected;
5461 }
5462 
5463 bool intel_digital_port_connected(struct intel_encoder *encoder)
5464 {
5465 	bool ret;
5466 
5467 	intel_digital_port_lock(encoder);
5468 	ret = intel_digital_port_connected_locked(encoder);
5469 	intel_digital_port_unlock(encoder);
5470 
5471 	return ret;
5472 }
5473 
5474 static const struct drm_edid *
5475 intel_dp_get_edid(struct intel_dp *intel_dp)
5476 {
5477 	struct intel_connector *connector = intel_dp->attached_connector;
5478 	const struct drm_edid *fixed_edid = connector->panel.fixed_edid;
5479 
5480 	/* Use panel fixed edid if we have one */
5481 	if (fixed_edid) {
5482 		/* invalid edid */
5483 		if (IS_ERR(fixed_edid))
5484 			return NULL;
5485 
5486 		return drm_edid_dup(fixed_edid);
5487 	}
5488 
5489 	return drm_edid_read_ddc(&connector->base, &intel_dp->aux.ddc);
5490 }
5491 
5492 static void
5493 intel_dp_update_dfp(struct intel_dp *intel_dp,
5494 		    const struct drm_edid *drm_edid)
5495 {
5496 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5497 	struct intel_connector *connector = intel_dp->attached_connector;
5498 
5499 	intel_dp->dfp.max_bpc =
5500 		drm_dp_downstream_max_bpc(intel_dp->dpcd,
5501 					  intel_dp->downstream_ports, drm_edid);
5502 
5503 	intel_dp->dfp.max_dotclock =
5504 		drm_dp_downstream_max_dotclock(intel_dp->dpcd,
5505 					       intel_dp->downstream_ports);
5506 
5507 	intel_dp->dfp.min_tmds_clock =
5508 		drm_dp_downstream_min_tmds_clock(intel_dp->dpcd,
5509 						 intel_dp->downstream_ports,
5510 						 drm_edid);
5511 	intel_dp->dfp.max_tmds_clock =
5512 		drm_dp_downstream_max_tmds_clock(intel_dp->dpcd,
5513 						 intel_dp->downstream_ports,
5514 						 drm_edid);
5515 
5516 	intel_dp->dfp.pcon_max_frl_bw =
5517 		drm_dp_get_pcon_max_frl_bw(intel_dp->dpcd,
5518 					   intel_dp->downstream_ports);
5519 
5520 	drm_dbg_kms(&i915->drm,
5521 		    "[CONNECTOR:%d:%s] DFP max bpc %d, max dotclock %d, TMDS clock %d-%d, PCON Max FRL BW %dGbps\n",
5522 		    connector->base.base.id, connector->base.name,
5523 		    intel_dp->dfp.max_bpc,
5524 		    intel_dp->dfp.max_dotclock,
5525 		    intel_dp->dfp.min_tmds_clock,
5526 		    intel_dp->dfp.max_tmds_clock,
5527 		    intel_dp->dfp.pcon_max_frl_bw);
5528 
5529 	intel_dp_get_pcon_dsc_cap(intel_dp);
5530 }
5531 
5532 static bool
5533 intel_dp_can_ycbcr420(struct intel_dp *intel_dp)
5534 {
5535 	if (source_can_output(intel_dp, INTEL_OUTPUT_FORMAT_YCBCR420) &&
5536 	    (!drm_dp_is_branch(intel_dp->dpcd) || intel_dp->dfp.ycbcr420_passthrough))
5537 		return true;
5538 
5539 	if (source_can_output(intel_dp, INTEL_OUTPUT_FORMAT_RGB) &&
5540 	    dfp_can_convert_from_rgb(intel_dp, INTEL_OUTPUT_FORMAT_YCBCR420))
5541 		return true;
5542 
5543 	if (source_can_output(intel_dp, INTEL_OUTPUT_FORMAT_YCBCR444) &&
5544 	    dfp_can_convert_from_ycbcr444(intel_dp, INTEL_OUTPUT_FORMAT_YCBCR420))
5545 		return true;
5546 
5547 	return false;
5548 }
5549 
5550 static void
5551 intel_dp_update_420(struct intel_dp *intel_dp)
5552 {
5553 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5554 	struct intel_connector *connector = intel_dp->attached_connector;
5555 
5556 	intel_dp->dfp.ycbcr420_passthrough =
5557 		drm_dp_downstream_420_passthrough(intel_dp->dpcd,
5558 						  intel_dp->downstream_ports);
5559 	/* on-board LSPCON always assumed to support 4:4:4->4:2:0 conversion */
5560 	intel_dp->dfp.ycbcr_444_to_420 =
5561 		dp_to_dig_port(intel_dp)->lspcon.active ||
5562 		drm_dp_downstream_444_to_420_conversion(intel_dp->dpcd,
5563 							intel_dp->downstream_ports);
5564 	intel_dp->dfp.rgb_to_ycbcr =
5565 		drm_dp_downstream_rgb_to_ycbcr_conversion(intel_dp->dpcd,
5566 							  intel_dp->downstream_ports,
5567 							  DP_DS_HDMI_BT709_RGB_YCBCR_CONV);
5568 
5569 	connector->base.ycbcr_420_allowed = intel_dp_can_ycbcr420(intel_dp);
5570 
5571 	drm_dbg_kms(&i915->drm,
5572 		    "[CONNECTOR:%d:%s] RGB->YcbCr conversion? %s, YCbCr 4:2:0 allowed? %s, YCbCr 4:4:4->4:2:0 conversion? %s\n",
5573 		    connector->base.base.id, connector->base.name,
5574 		    str_yes_no(intel_dp->dfp.rgb_to_ycbcr),
5575 		    str_yes_no(connector->base.ycbcr_420_allowed),
5576 		    str_yes_no(intel_dp->dfp.ycbcr_444_to_420));
5577 }
5578 
5579 static void
5580 intel_dp_set_edid(struct intel_dp *intel_dp)
5581 {
5582 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5583 	struct intel_connector *connector = intel_dp->attached_connector;
5584 	const struct drm_edid *drm_edid;
5585 	bool vrr_capable;
5586 
5587 	intel_dp_unset_edid(intel_dp);
5588 	drm_edid = intel_dp_get_edid(intel_dp);
5589 	connector->detect_edid = drm_edid;
5590 
5591 	/* Below we depend on display info having been updated */
5592 	drm_edid_connector_update(&connector->base, drm_edid);
5593 
5594 	vrr_capable = intel_vrr_is_capable(connector);
5595 	drm_dbg_kms(&i915->drm, "[CONNECTOR:%d:%s] VRR capable: %s\n",
5596 		    connector->base.base.id, connector->base.name, str_yes_no(vrr_capable));
5597 	drm_connector_set_vrr_capable_property(&connector->base, vrr_capable);
5598 
5599 	intel_dp_update_dfp(intel_dp, drm_edid);
5600 	intel_dp_update_420(intel_dp);
5601 
5602 	drm_dp_cec_attach(&intel_dp->aux,
5603 			  connector->base.display_info.source_physical_address);
5604 }
5605 
5606 static void
5607 intel_dp_unset_edid(struct intel_dp *intel_dp)
5608 {
5609 	struct intel_connector *connector = intel_dp->attached_connector;
5610 
5611 	drm_dp_cec_unset_edid(&intel_dp->aux);
5612 	drm_edid_free(connector->detect_edid);
5613 	connector->detect_edid = NULL;
5614 
5615 	intel_dp->dfp.max_bpc = 0;
5616 	intel_dp->dfp.max_dotclock = 0;
5617 	intel_dp->dfp.min_tmds_clock = 0;
5618 	intel_dp->dfp.max_tmds_clock = 0;
5619 
5620 	intel_dp->dfp.pcon_max_frl_bw = 0;
5621 
5622 	intel_dp->dfp.ycbcr_444_to_420 = false;
5623 	connector->base.ycbcr_420_allowed = false;
5624 
5625 	drm_connector_set_vrr_capable_property(&connector->base,
5626 					       false);
5627 }
5628 
5629 static void
5630 intel_dp_detect_dsc_caps(struct intel_dp *intel_dp, struct intel_connector *connector)
5631 {
5632 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5633 
5634 	/* Read DP Sink DSC Cap DPCD regs for DP v1.4 */
5635 	if (!HAS_DSC(i915))
5636 		return;
5637 
5638 	if (intel_dp_is_edp(intel_dp))
5639 		intel_edp_get_dsc_sink_cap(intel_dp->edp_dpcd[0],
5640 					   connector);
5641 	else
5642 		intel_dp_get_dsc_sink_cap(intel_dp->dpcd[DP_DPCD_REV],
5643 					  connector);
5644 }
5645 
5646 static int
5647 intel_dp_detect(struct drm_connector *connector,
5648 		struct drm_modeset_acquire_ctx *ctx,
5649 		bool force)
5650 {
5651 	struct drm_i915_private *dev_priv = to_i915(connector->dev);
5652 	struct intel_connector *intel_connector =
5653 		to_intel_connector(connector);
5654 	struct intel_dp *intel_dp = intel_attached_dp(intel_connector);
5655 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5656 	struct intel_encoder *encoder = &dig_port->base;
5657 	enum drm_connector_status status;
5658 	int ret;
5659 
5660 	drm_dbg_kms(&dev_priv->drm, "[CONNECTOR:%d:%s]\n",
5661 		    connector->base.id, connector->name);
5662 	drm_WARN_ON(&dev_priv->drm,
5663 		    !drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
5664 
5665 	if (!intel_display_device_enabled(dev_priv))
5666 		return connector_status_disconnected;
5667 
5668 	if (!intel_display_driver_check_access(dev_priv))
5669 		return connector->status;
5670 
5671 	/* Can't disconnect eDP */
5672 	if (intel_dp_is_edp(intel_dp))
5673 		status = edp_detect(intel_dp);
5674 	else if (intel_digital_port_connected(encoder))
5675 		status = intel_dp_detect_dpcd(intel_dp);
5676 	else
5677 		status = connector_status_disconnected;
5678 
5679 	if (status == connector_status_disconnected) {
5680 		memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
5681 		memset(intel_connector->dp.dsc_dpcd, 0, sizeof(intel_connector->dp.dsc_dpcd));
5682 		intel_dp->psr.sink_panel_replay_support = false;
5683 
5684 		if (intel_dp->is_mst) {
5685 			drm_dbg_kms(&dev_priv->drm,
5686 				    "MST device may have disappeared %d vs %d\n",
5687 				    intel_dp->is_mst,
5688 				    intel_dp->mst_mgr.mst_state);
5689 			intel_dp->is_mst = false;
5690 			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
5691 							intel_dp->is_mst);
5692 		}
5693 
5694 		intel_dp_tunnel_disconnect(intel_dp);
5695 
5696 		goto out;
5697 	}
5698 
5699 	ret = intel_dp_tunnel_detect(intel_dp, ctx);
5700 	if (ret == -EDEADLK)
5701 		return ret;
5702 
5703 	if (ret == 1)
5704 		intel_connector->base.epoch_counter++;
5705 
5706 	if (!intel_dp_is_edp(intel_dp))
5707 		intel_psr_init_dpcd(intel_dp);
5708 
5709 	intel_dp_detect_dsc_caps(intel_dp, intel_connector);
5710 
5711 	intel_dp_configure_mst(intel_dp);
5712 
5713 	/*
5714 	 * TODO: Reset link params when switching to MST mode, until MST
5715 	 * supports link training fallback params.
5716 	 */
5717 	if (intel_dp->reset_link_params || intel_dp->is_mst) {
5718 		intel_dp_reset_max_link_params(intel_dp);
5719 		intel_dp->reset_link_params = false;
5720 	}
5721 
5722 	intel_dp_print_rates(intel_dp);
5723 
5724 	if (intel_dp->is_mst) {
5725 		/*
5726 		 * If we are in MST mode then this connector
5727 		 * won't appear connected or have anything
5728 		 * with EDID on it
5729 		 */
5730 		status = connector_status_disconnected;
5731 		goto out;
5732 	}
5733 
5734 	/*
5735 	 * Some external monitors do not signal loss of link synchronization
5736 	 * with an IRQ_HPD, so force a link status check.
5737 	 */
5738 	if (!intel_dp_is_edp(intel_dp)) {
5739 		ret = intel_dp_retrain_link(encoder, ctx);
5740 		if (ret)
5741 			return ret;
5742 	}
5743 
5744 	/*
5745 	 * Clearing NACK and defer counts to get their exact values
5746 	 * while reading EDID which are required by Compliance tests
5747 	 * 4.2.2.4 and 4.2.2.5
5748 	 */
5749 	intel_dp->aux.i2c_nack_count = 0;
5750 	intel_dp->aux.i2c_defer_count = 0;
5751 
5752 	intel_dp_set_edid(intel_dp);
5753 	if (intel_dp_is_edp(intel_dp) ||
5754 	    to_intel_connector(connector)->detect_edid)
5755 		status = connector_status_connected;
5756 
5757 	intel_dp_check_device_service_irq(intel_dp);
5758 
5759 out:
5760 	if (status != connector_status_connected && !intel_dp->is_mst)
5761 		intel_dp_unset_edid(intel_dp);
5762 
5763 	if (!intel_dp_is_edp(intel_dp))
5764 		drm_dp_set_subconnector_property(connector,
5765 						 status,
5766 						 intel_dp->dpcd,
5767 						 intel_dp->downstream_ports);
5768 	return status;
5769 }
5770 
5771 static void
5772 intel_dp_force(struct drm_connector *connector)
5773 {
5774 	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
5775 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5776 	struct intel_encoder *intel_encoder = &dig_port->base;
5777 	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
5778 
5779 	drm_dbg_kms(&dev_priv->drm, "[CONNECTOR:%d:%s]\n",
5780 		    connector->base.id, connector->name);
5781 
5782 	if (!intel_display_driver_check_access(dev_priv))
5783 		return;
5784 
5785 	intel_dp_unset_edid(intel_dp);
5786 
5787 	if (connector->status != connector_status_connected)
5788 		return;
5789 
5790 	intel_dp_set_edid(intel_dp);
5791 }
5792 
5793 static int intel_dp_get_modes(struct drm_connector *connector)
5794 {
5795 	struct intel_connector *intel_connector = to_intel_connector(connector);
5796 	int num_modes;
5797 
5798 	/* drm_edid_connector_update() done in ->detect() or ->force() */
5799 	num_modes = drm_edid_connector_add_modes(connector);
5800 
5801 	/* Also add fixed mode, which may or may not be present in EDID */
5802 	if (intel_dp_is_edp(intel_attached_dp(intel_connector)))
5803 		num_modes += intel_panel_get_modes(intel_connector);
5804 
5805 	if (num_modes)
5806 		return num_modes;
5807 
5808 	if (!intel_connector->detect_edid) {
5809 		struct intel_dp *intel_dp = intel_attached_dp(intel_connector);
5810 		struct drm_display_mode *mode;
5811 
5812 		mode = drm_dp_downstream_mode(connector->dev,
5813 					      intel_dp->dpcd,
5814 					      intel_dp->downstream_ports);
5815 		if (mode) {
5816 			drm_mode_probed_add(connector, mode);
5817 			num_modes++;
5818 		}
5819 	}
5820 
5821 	return num_modes;
5822 }
5823 
5824 static int
5825 intel_dp_connector_register(struct drm_connector *connector)
5826 {
5827 	struct drm_i915_private *i915 = to_i915(connector->dev);
5828 	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
5829 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5830 	struct intel_lspcon *lspcon = &dig_port->lspcon;
5831 	int ret;
5832 
5833 	ret = intel_connector_register(connector);
5834 	if (ret)
5835 		return ret;
5836 
5837 	drm_dbg_kms(&i915->drm, "registering %s bus for %s\n",
5838 		    intel_dp->aux.name, connector->kdev->kobj.name);
5839 
5840 	intel_dp->aux.dev = connector->kdev;
5841 	ret = drm_dp_aux_register(&intel_dp->aux);
5842 	if (!ret)
5843 		drm_dp_cec_register_connector(&intel_dp->aux, connector);
5844 
5845 	if (!intel_bios_encoder_is_lspcon(dig_port->base.devdata))
5846 		return ret;
5847 
5848 	/*
5849 	 * ToDo: Clean this up to handle lspcon init and resume more
5850 	 * efficiently and streamlined.
5851 	 */
5852 	if (lspcon_init(dig_port)) {
5853 		lspcon_detect_hdr_capability(lspcon);
5854 		if (lspcon->hdr_supported)
5855 			drm_connector_attach_hdr_output_metadata_property(connector);
5856 	}
5857 
5858 	return ret;
5859 }
5860 
5861 static void
5862 intel_dp_connector_unregister(struct drm_connector *connector)
5863 {
5864 	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
5865 
5866 	drm_dp_cec_unregister_connector(&intel_dp->aux);
5867 	drm_dp_aux_unregister(&intel_dp->aux);
5868 	intel_connector_unregister(connector);
5869 }
5870 
5871 void intel_dp_connector_sync_state(struct intel_connector *connector,
5872 				   const struct intel_crtc_state *crtc_state)
5873 {
5874 	struct drm_i915_private *i915 = to_i915(connector->base.dev);
5875 
5876 	if (crtc_state && crtc_state->dsc.compression_enable) {
5877 		drm_WARN_ON(&i915->drm, !connector->dp.dsc_decompression_aux);
5878 		connector->dp.dsc_decompression_enabled = true;
5879 	} else {
5880 		connector->dp.dsc_decompression_enabled = false;
5881 	}
5882 }
5883 
5884 void intel_dp_encoder_flush_work(struct drm_encoder *encoder)
5885 {
5886 	struct intel_digital_port *dig_port = enc_to_dig_port(to_intel_encoder(encoder));
5887 	struct intel_dp *intel_dp = &dig_port->dp;
5888 
5889 	intel_dp_mst_encoder_cleanup(dig_port);
5890 
5891 	intel_dp_tunnel_destroy(intel_dp);
5892 
5893 	intel_pps_vdd_off_sync(intel_dp);
5894 
5895 	/*
5896 	 * Ensure power off delay is respected on module remove, so that we can
5897 	 * reduce delays at driver probe. See pps_init_timestamps().
5898 	 */
5899 	intel_pps_wait_power_cycle(intel_dp);
5900 
5901 	intel_dp_aux_fini(intel_dp);
5902 }
5903 
5904 void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
5905 {
5906 	struct intel_dp *intel_dp = enc_to_intel_dp(intel_encoder);
5907 
5908 	intel_pps_vdd_off_sync(intel_dp);
5909 
5910 	intel_dp_tunnel_suspend(intel_dp);
5911 }
5912 
5913 void intel_dp_encoder_shutdown(struct intel_encoder *intel_encoder)
5914 {
5915 	struct intel_dp *intel_dp = enc_to_intel_dp(intel_encoder);
5916 
5917 	intel_pps_wait_power_cycle(intel_dp);
5918 }
5919 
5920 static int intel_modeset_tile_group(struct intel_atomic_state *state,
5921 				    int tile_group_id)
5922 {
5923 	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5924 	struct drm_connector_list_iter conn_iter;
5925 	struct drm_connector *connector;
5926 	int ret = 0;
5927 
5928 	drm_connector_list_iter_begin(&dev_priv->drm, &conn_iter);
5929 	drm_for_each_connector_iter(connector, &conn_iter) {
5930 		struct drm_connector_state *conn_state;
5931 		struct intel_crtc_state *crtc_state;
5932 		struct intel_crtc *crtc;
5933 
5934 		if (!connector->has_tile ||
5935 		    connector->tile_group->id != tile_group_id)
5936 			continue;
5937 
5938 		conn_state = drm_atomic_get_connector_state(&state->base,
5939 							    connector);
5940 		if (IS_ERR(conn_state)) {
5941 			ret = PTR_ERR(conn_state);
5942 			break;
5943 		}
5944 
5945 		crtc = to_intel_crtc(conn_state->crtc);
5946 
5947 		if (!crtc)
5948 			continue;
5949 
5950 		crtc_state = intel_atomic_get_new_crtc_state(state, crtc);
5951 		crtc_state->uapi.mode_changed = true;
5952 
5953 		ret = drm_atomic_add_affected_planes(&state->base, &crtc->base);
5954 		if (ret)
5955 			break;
5956 	}
5957 	drm_connector_list_iter_end(&conn_iter);
5958 
5959 	return ret;
5960 }
5961 
5962 static int intel_modeset_affected_transcoders(struct intel_atomic_state *state, u8 transcoders)
5963 {
5964 	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5965 	struct intel_crtc *crtc;
5966 
5967 	if (transcoders == 0)
5968 		return 0;
5969 
5970 	for_each_intel_crtc(&dev_priv->drm, crtc) {
5971 		struct intel_crtc_state *crtc_state;
5972 		int ret;
5973 
5974 		crtc_state = intel_atomic_get_crtc_state(&state->base, crtc);
5975 		if (IS_ERR(crtc_state))
5976 			return PTR_ERR(crtc_state);
5977 
5978 		if (!crtc_state->hw.enable)
5979 			continue;
5980 
5981 		if (!(transcoders & BIT(crtc_state->cpu_transcoder)))
5982 			continue;
5983 
5984 		crtc_state->uapi.mode_changed = true;
5985 
5986 		ret = drm_atomic_add_affected_connectors(&state->base, &crtc->base);
5987 		if (ret)
5988 			return ret;
5989 
5990 		ret = drm_atomic_add_affected_planes(&state->base, &crtc->base);
5991 		if (ret)
5992 			return ret;
5993 
5994 		transcoders &= ~BIT(crtc_state->cpu_transcoder);
5995 	}
5996 
5997 	drm_WARN_ON(&dev_priv->drm, transcoders != 0);
5998 
5999 	return 0;
6000 }
6001 
6002 static int intel_modeset_synced_crtcs(struct intel_atomic_state *state,
6003 				      struct drm_connector *connector)
6004 {
6005 	const struct drm_connector_state *old_conn_state =
6006 		drm_atomic_get_old_connector_state(&state->base, connector);
6007 	const struct intel_crtc_state *old_crtc_state;
6008 	struct intel_crtc *crtc;
6009 	u8 transcoders;
6010 
6011 	crtc = to_intel_crtc(old_conn_state->crtc);
6012 	if (!crtc)
6013 		return 0;
6014 
6015 	old_crtc_state = intel_atomic_get_old_crtc_state(state, crtc);
6016 
6017 	if (!old_crtc_state->hw.active)
6018 		return 0;
6019 
6020 	transcoders = old_crtc_state->sync_mode_slaves_mask;
6021 	if (old_crtc_state->master_transcoder != INVALID_TRANSCODER)
6022 		transcoders |= BIT(old_crtc_state->master_transcoder);
6023 
6024 	return intel_modeset_affected_transcoders(state,
6025 						  transcoders);
6026 }
6027 
6028 static int intel_dp_connector_atomic_check(struct drm_connector *conn,
6029 					   struct drm_atomic_state *_state)
6030 {
6031 	struct drm_i915_private *dev_priv = to_i915(conn->dev);
6032 	struct intel_atomic_state *state = to_intel_atomic_state(_state);
6033 	struct drm_connector_state *conn_state = drm_atomic_get_new_connector_state(_state, conn);
6034 	struct intel_connector *intel_conn = to_intel_connector(conn);
6035 	struct intel_dp *intel_dp = enc_to_intel_dp(intel_conn->encoder);
6036 	int ret;
6037 
6038 	ret = intel_digital_connector_atomic_check(conn, &state->base);
6039 	if (ret)
6040 		return ret;
6041 
6042 	if (intel_dp_mst_source_support(intel_dp)) {
6043 		ret = drm_dp_mst_root_conn_atomic_check(conn_state, &intel_dp->mst_mgr);
6044 		if (ret)
6045 			return ret;
6046 	}
6047 
6048 	if (!intel_connector_needs_modeset(state, conn))
6049 		return 0;
6050 
6051 	ret = intel_dp_tunnel_atomic_check_state(state,
6052 						 intel_dp,
6053 						 intel_conn);
6054 	if (ret)
6055 		return ret;
6056 
6057 	/*
6058 	 * We don't enable port sync on BDW due to missing w/as and
6059 	 * due to not having adjusted the modeset sequence appropriately.
6060 	 */
6061 	if (DISPLAY_VER(dev_priv) < 9)
6062 		return 0;
6063 
6064 	if (conn->has_tile) {
6065 		ret = intel_modeset_tile_group(state, conn->tile_group->id);
6066 		if (ret)
6067 			return ret;
6068 	}
6069 
6070 	return intel_modeset_synced_crtcs(state, conn);
6071 }
6072 
6073 static void intel_dp_oob_hotplug_event(struct drm_connector *connector,
6074 				       enum drm_connector_status hpd_state)
6075 {
6076 	struct intel_encoder *encoder = intel_attached_encoder(to_intel_connector(connector));
6077 	struct drm_i915_private *i915 = to_i915(connector->dev);
6078 	bool hpd_high = hpd_state == connector_status_connected;
6079 	unsigned int hpd_pin = encoder->hpd_pin;
6080 	bool need_work = false;
6081 
6082 	spin_lock_irq(&i915->irq_lock);
6083 	if (hpd_high != test_bit(hpd_pin, &i915->display.hotplug.oob_hotplug_last_state)) {
6084 		i915->display.hotplug.event_bits |= BIT(hpd_pin);
6085 
6086 		__assign_bit(hpd_pin, &i915->display.hotplug.oob_hotplug_last_state, hpd_high);
6087 		need_work = true;
6088 	}
6089 	spin_unlock_irq(&i915->irq_lock);
6090 
6091 	if (need_work)
6092 		intel_hpd_schedule_detection(i915);
6093 }
6094 
6095 static const struct drm_connector_funcs intel_dp_connector_funcs = {
6096 	.force = intel_dp_force,
6097 	.fill_modes = drm_helper_probe_single_connector_modes,
6098 	.atomic_get_property = intel_digital_connector_atomic_get_property,
6099 	.atomic_set_property = intel_digital_connector_atomic_set_property,
6100 	.late_register = intel_dp_connector_register,
6101 	.early_unregister = intel_dp_connector_unregister,
6102 	.destroy = intel_connector_destroy,
6103 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
6104 	.atomic_duplicate_state = intel_digital_connector_duplicate_state,
6105 	.oob_hotplug_event = intel_dp_oob_hotplug_event,
6106 };
6107 
6108 static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
6109 	.detect_ctx = intel_dp_detect,
6110 	.get_modes = intel_dp_get_modes,
6111 	.mode_valid = intel_dp_mode_valid,
6112 	.atomic_check = intel_dp_connector_atomic_check,
6113 };
6114 
6115 enum irqreturn
6116 intel_dp_hpd_pulse(struct intel_digital_port *dig_port, bool long_hpd)
6117 {
6118 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
6119 	struct intel_dp *intel_dp = &dig_port->dp;
6120 	u8 dpcd[DP_RECEIVER_CAP_SIZE];
6121 
6122 	if (dig_port->base.type == INTEL_OUTPUT_EDP &&
6123 	    (long_hpd || !intel_pps_have_panel_power_or_vdd(intel_dp))) {
6124 		/*
6125 		 * vdd off can generate a long/short pulse on eDP which
6126 		 * would require vdd on to handle it, and thus we
6127 		 * would end up in an endless cycle of
6128 		 * "vdd off -> long/short hpd -> vdd on -> detect -> vdd off -> ..."
6129 		 */
6130 		drm_dbg_kms(&i915->drm,
6131 			    "ignoring %s hpd on eDP [ENCODER:%d:%s]\n",
6132 			    long_hpd ? "long" : "short",
6133 			    dig_port->base.base.base.id,
6134 			    dig_port->base.base.name);
6135 		return IRQ_HANDLED;
6136 	}
6137 
6138 	drm_dbg_kms(&i915->drm, "got hpd irq on [ENCODER:%d:%s] - %s\n",
6139 		    dig_port->base.base.base.id,
6140 		    dig_port->base.base.name,
6141 		    long_hpd ? "long" : "short");
6142 
6143 	/*
6144 	 * TBT DP tunnels require the GFX driver to read out the DPRX caps in
6145 	 * response to long HPD pulses. The DP hotplug handler does that,
6146 	 * however the hotplug handler may be blocked by another
6147 	 * connector's/encoder's hotplug handler. Since the TBT CM may not
6148 	 * complete the DP tunnel BW request for the latter connector/encoder
6149 	 * waiting for this encoder's DPRX read, perform a dummy read here.
6150 	 */
6151 	if (long_hpd)
6152 		intel_dp_read_dprx_caps(intel_dp, dpcd);
6153 
6154 	if (long_hpd) {
6155 		intel_dp->reset_link_params = true;
6156 		return IRQ_NONE;
6157 	}
6158 
6159 	if (intel_dp->is_mst) {
6160 		if (!intel_dp_check_mst_status(intel_dp))
6161 			return IRQ_NONE;
6162 	} else if (!intel_dp_short_pulse(intel_dp)) {
6163 		return IRQ_NONE;
6164 	}
6165 
6166 	return IRQ_HANDLED;
6167 }
6168 
6169 static bool _intel_dp_is_port_edp(struct drm_i915_private *dev_priv,
6170 				  const struct intel_bios_encoder_data *devdata,
6171 				  enum port port)
6172 {
6173 	/*
6174 	 * eDP not supported on g4x. so bail out early just
6175 	 * for a bit extra safety in case the VBT is bonkers.
6176 	 */
6177 	if (DISPLAY_VER(dev_priv) < 5)
6178 		return false;
6179 
6180 	if (DISPLAY_VER(dev_priv) < 9 && port == PORT_A)
6181 		return true;
6182 
6183 	return devdata && intel_bios_encoder_supports_edp(devdata);
6184 }
6185 
6186 bool intel_dp_is_port_edp(struct drm_i915_private *i915, enum port port)
6187 {
6188 	const struct intel_bios_encoder_data *devdata =
6189 		intel_bios_encoder_data_lookup(i915, port);
6190 
6191 	return _intel_dp_is_port_edp(i915, devdata, port);
6192 }
6193 
6194 static bool
6195 has_gamut_metadata_dip(struct intel_encoder *encoder)
6196 {
6197 	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
6198 	enum port port = encoder->port;
6199 
6200 	if (intel_bios_encoder_is_lspcon(encoder->devdata))
6201 		return false;
6202 
6203 	if (DISPLAY_VER(i915) >= 11)
6204 		return true;
6205 
6206 	if (port == PORT_A)
6207 		return false;
6208 
6209 	if (IS_HASWELL(i915) || IS_BROADWELL(i915) ||
6210 	    DISPLAY_VER(i915) >= 9)
6211 		return true;
6212 
6213 	return false;
6214 }
6215 
6216 static void
6217 intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
6218 {
6219 	struct drm_i915_private *dev_priv = to_i915(connector->dev);
6220 	enum port port = dp_to_dig_port(intel_dp)->base.port;
6221 
6222 	if (!intel_dp_is_edp(intel_dp))
6223 		drm_connector_attach_dp_subconnector_property(connector);
6224 
6225 	if (!IS_G4X(dev_priv) && port != PORT_A)
6226 		intel_attach_force_audio_property(connector);
6227 
6228 	intel_attach_broadcast_rgb_property(connector);
6229 	if (HAS_GMCH(dev_priv))
6230 		drm_connector_attach_max_bpc_property(connector, 6, 10);
6231 	else if (DISPLAY_VER(dev_priv) >= 5)
6232 		drm_connector_attach_max_bpc_property(connector, 6, 12);
6233 
6234 	/* Register HDMI colorspace for case of lspcon */
6235 	if (intel_bios_encoder_is_lspcon(dp_to_dig_port(intel_dp)->base.devdata)) {
6236 		drm_connector_attach_content_type_property(connector);
6237 		intel_attach_hdmi_colorspace_property(connector);
6238 	} else {
6239 		intel_attach_dp_colorspace_property(connector);
6240 	}
6241 
6242 	if (has_gamut_metadata_dip(&dp_to_dig_port(intel_dp)->base))
6243 		drm_connector_attach_hdr_output_metadata_property(connector);
6244 
6245 	if (HAS_VRR(dev_priv))
6246 		drm_connector_attach_vrr_capable_property(connector);
6247 }
6248 
6249 static void
6250 intel_edp_add_properties(struct intel_dp *intel_dp)
6251 {
6252 	struct intel_connector *connector = intel_dp->attached_connector;
6253 	struct drm_i915_private *i915 = to_i915(connector->base.dev);
6254 	const struct drm_display_mode *fixed_mode =
6255 		intel_panel_preferred_fixed_mode(connector);
6256 
6257 	intel_attach_scaling_mode_property(&connector->base);
6258 
6259 	drm_connector_set_panel_orientation_with_quirk(&connector->base,
6260 						       i915->display.vbt.orientation,
6261 						       fixed_mode->hdisplay,
6262 						       fixed_mode->vdisplay);
6263 }
6264 
6265 static void intel_edp_backlight_setup(struct intel_dp *intel_dp,
6266 				      struct intel_connector *connector)
6267 {
6268 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
6269 	enum pipe pipe = INVALID_PIPE;
6270 
6271 	if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) {
6272 		/*
6273 		 * Figure out the current pipe for the initial backlight setup.
6274 		 * If the current pipe isn't valid, try the PPS pipe, and if that
6275 		 * fails just assume pipe A.
6276 		 */
6277 		pipe = vlv_active_pipe(intel_dp);
6278 
6279 		if (pipe != PIPE_A && pipe != PIPE_B)
6280 			pipe = intel_dp->pps.pps_pipe;
6281 
6282 		if (pipe != PIPE_A && pipe != PIPE_B)
6283 			pipe = PIPE_A;
6284 	}
6285 
6286 	intel_backlight_setup(connector, pipe);
6287 }
6288 
6289 static bool intel_edp_init_connector(struct intel_dp *intel_dp,
6290 				     struct intel_connector *intel_connector)
6291 {
6292 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
6293 	struct drm_connector *connector = &intel_connector->base;
6294 	struct drm_display_mode *fixed_mode;
6295 	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
6296 	bool has_dpcd;
6297 	const struct drm_edid *drm_edid;
6298 
6299 	if (!intel_dp_is_edp(intel_dp))
6300 		return true;
6301 
6302 	/*
6303 	 * On IBX/CPT we may get here with LVDS already registered. Since the
6304 	 * driver uses the only internal power sequencer available for both
6305 	 * eDP and LVDS bail out early in this case to prevent interfering
6306 	 * with an already powered-on LVDS power sequencer.
6307 	 */
6308 	if (intel_get_lvds_encoder(dev_priv)) {
6309 		drm_WARN_ON(&dev_priv->drm,
6310 			    !(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
6311 		drm_info(&dev_priv->drm,
6312 			 "LVDS was detected, not registering eDP\n");
6313 
6314 		return false;
6315 	}
6316 
6317 	intel_bios_init_panel_early(dev_priv, &intel_connector->panel,
6318 				    encoder->devdata);
6319 
6320 	if (!intel_pps_init(intel_dp)) {
6321 		drm_info(&dev_priv->drm,
6322 			 "[ENCODER:%d:%s] unusable PPS, disabling eDP\n",
6323 			 encoder->base.base.id, encoder->base.name);
6324 		/*
6325 		 * The BIOS may have still enabled VDD on the PPS even
6326 		 * though it's unusable. Make sure we turn it back off
6327 		 * and to release the power domain references/etc.
6328 		 */
6329 		goto out_vdd_off;
6330 	}
6331 
6332 	/*
6333 	 * Enable HPD sense for live status check.
6334 	 * intel_hpd_irq_setup() will turn it off again
6335 	 * if it's no longer needed later.
6336 	 *
6337 	 * The DPCD probe below will make sure VDD is on.
6338 	 */
6339 	intel_hpd_enable_detection(encoder);
6340 
6341 	/* Cache DPCD and EDID for edp. */
6342 	has_dpcd = intel_edp_init_dpcd(intel_dp, intel_connector);
6343 
6344 	if (!has_dpcd) {
6345 		/* if this fails, presume the device is a ghost */
6346 		drm_info(&dev_priv->drm,
6347 			 "[ENCODER:%d:%s] failed to retrieve link info, disabling eDP\n",
6348 			 encoder->base.base.id, encoder->base.name);
6349 		goto out_vdd_off;
6350 	}
6351 
6352 	/*
6353 	 * VBT and straps are liars. Also check HPD as that seems
6354 	 * to be the most reliable piece of information available.
6355 	 *
6356 	 * ... expect on devices that forgot to hook HPD up for eDP
6357 	 * (eg. Acer Chromebook C710), so we'll check it only if multiple
6358 	 * ports are attempting to use the same AUX CH, according to VBT.
6359 	 */
6360 	if (intel_bios_dp_has_shared_aux_ch(encoder->devdata)) {
6361 		/*
6362 		 * If this fails, presume the DPCD answer came
6363 		 * from some other port using the same AUX CH.
6364 		 *
6365 		 * FIXME maybe cleaner to check this before the
6366 		 * DPCD read? Would need sort out the VDD handling...
6367 		 */
6368 		if (!intel_digital_port_connected(encoder)) {
6369 			drm_info(&dev_priv->drm,
6370 				 "[ENCODER:%d:%s] HPD is down, disabling eDP\n",
6371 				 encoder->base.base.id, encoder->base.name);
6372 			goto out_vdd_off;
6373 		}
6374 
6375 		/*
6376 		 * Unfortunately even the HPD based detection fails on
6377 		 * eg. Asus B360M-A (CFL+CNP), so as a last resort fall
6378 		 * back to checking for a VGA branch device. Only do this
6379 		 * on known affected platforms to minimize false positives.
6380 		 */
6381 		if (DISPLAY_VER(dev_priv) == 9 && drm_dp_is_branch(intel_dp->dpcd) &&
6382 		    (intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_TYPE_MASK) ==
6383 		    DP_DWN_STRM_PORT_TYPE_ANALOG) {
6384 			drm_info(&dev_priv->drm,
6385 				 "[ENCODER:%d:%s] VGA converter detected, disabling eDP\n",
6386 				 encoder->base.base.id, encoder->base.name);
6387 			goto out_vdd_off;
6388 		}
6389 	}
6390 
6391 	mutex_lock(&dev_priv->drm.mode_config.mutex);
6392 	drm_edid = drm_edid_read_ddc(connector, connector->ddc);
6393 	if (!drm_edid) {
6394 		/* Fallback to EDID from ACPI OpRegion, if any */
6395 		drm_edid = intel_opregion_get_edid(intel_connector);
6396 		if (drm_edid)
6397 			drm_dbg_kms(&dev_priv->drm,
6398 				    "[CONNECTOR:%d:%s] Using OpRegion EDID\n",
6399 				    connector->base.id, connector->name);
6400 	}
6401 	if (drm_edid) {
6402 		if (drm_edid_connector_update(connector, drm_edid) ||
6403 		    !drm_edid_connector_add_modes(connector)) {
6404 			drm_edid_connector_update(connector, NULL);
6405 			drm_edid_free(drm_edid);
6406 			drm_edid = ERR_PTR(-EINVAL);
6407 		}
6408 	} else {
6409 		drm_edid = ERR_PTR(-ENOENT);
6410 	}
6411 
6412 	intel_bios_init_panel_late(dev_priv, &intel_connector->panel, encoder->devdata,
6413 				   IS_ERR(drm_edid) ? NULL : drm_edid);
6414 
6415 	intel_panel_add_edid_fixed_modes(intel_connector, true);
6416 
6417 	/* MSO requires information from the EDID */
6418 	intel_edp_mso_init(intel_dp);
6419 
6420 	/* multiply the mode clock and horizontal timings for MSO */
6421 	list_for_each_entry(fixed_mode, &intel_connector->panel.fixed_modes, head)
6422 		intel_edp_mso_mode_fixup(intel_connector, fixed_mode);
6423 
6424 	/* fallback to VBT if available for eDP */
6425 	if (!intel_panel_preferred_fixed_mode(intel_connector))
6426 		intel_panel_add_vbt_lfp_fixed_mode(intel_connector);
6427 
6428 	mutex_unlock(&dev_priv->drm.mode_config.mutex);
6429 
6430 	if (!intel_panel_preferred_fixed_mode(intel_connector)) {
6431 		drm_info(&dev_priv->drm,
6432 			 "[ENCODER:%d:%s] failed to find fixed mode for the panel, disabling eDP\n",
6433 			 encoder->base.base.id, encoder->base.name);
6434 		goto out_vdd_off;
6435 	}
6436 
6437 	intel_panel_init(intel_connector, drm_edid);
6438 
6439 	intel_edp_backlight_setup(intel_dp, intel_connector);
6440 
6441 	intel_edp_add_properties(intel_dp);
6442 
6443 	intel_pps_init_late(intel_dp);
6444 
6445 	return true;
6446 
6447 out_vdd_off:
6448 	intel_pps_vdd_off_sync(intel_dp);
6449 
6450 	return false;
6451 }
6452 
6453 static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
6454 {
6455 	struct intel_connector *intel_connector;
6456 	struct drm_connector *connector;
6457 
6458 	intel_connector = container_of(work, typeof(*intel_connector),
6459 				       modeset_retry_work);
6460 	connector = &intel_connector->base;
6461 	drm_dbg_kms(connector->dev, "[CONNECTOR:%d:%s]\n", connector->base.id,
6462 		    connector->name);
6463 
6464 	/* Grab the locks before changing connector property*/
6465 	mutex_lock(&connector->dev->mode_config.mutex);
6466 	/* Set connector link status to BAD and send a Uevent to notify
6467 	 * userspace to do a modeset.
6468 	 */
6469 	drm_connector_set_link_status_property(connector,
6470 					       DRM_MODE_LINK_STATUS_BAD);
6471 	mutex_unlock(&connector->dev->mode_config.mutex);
6472 	/* Send Hotplug uevent so userspace can reprobe */
6473 	drm_kms_helper_connector_hotplug_event(connector);
6474 
6475 	drm_connector_put(connector);
6476 }
6477 
6478 void intel_dp_init_modeset_retry_work(struct intel_connector *connector)
6479 {
6480 	INIT_WORK(&connector->modeset_retry_work,
6481 		  intel_dp_modeset_retry_work_fn);
6482 }
6483 
6484 bool
6485 intel_dp_init_connector(struct intel_digital_port *dig_port,
6486 			struct intel_connector *intel_connector)
6487 {
6488 	struct drm_connector *connector = &intel_connector->base;
6489 	struct intel_dp *intel_dp = &dig_port->dp;
6490 	struct intel_encoder *intel_encoder = &dig_port->base;
6491 	struct drm_device *dev = intel_encoder->base.dev;
6492 	struct drm_i915_private *dev_priv = to_i915(dev);
6493 	enum port port = intel_encoder->port;
6494 	enum phy phy = intel_port_to_phy(dev_priv, port);
6495 	int type;
6496 
6497 	/* Initialize the work for modeset in case of link train failure */
6498 	intel_dp_init_modeset_retry_work(intel_connector);
6499 
6500 	if (drm_WARN(dev, dig_port->max_lanes < 1,
6501 		     "Not enough lanes (%d) for DP on [ENCODER:%d:%s]\n",
6502 		     dig_port->max_lanes, intel_encoder->base.base.id,
6503 		     intel_encoder->base.name))
6504 		return false;
6505 
6506 	intel_dp->reset_link_params = true;
6507 	intel_dp->pps.pps_pipe = INVALID_PIPE;
6508 	intel_dp->pps.active_pipe = INVALID_PIPE;
6509 
6510 	/* Preserve the current hw state. */
6511 	intel_dp->DP = intel_de_read(dev_priv, intel_dp->output_reg);
6512 	intel_dp->attached_connector = intel_connector;
6513 
6514 	if (_intel_dp_is_port_edp(dev_priv, intel_encoder->devdata, port)) {
6515 		/*
6516 		 * Currently we don't support eDP on TypeC ports, although in
6517 		 * theory it could work on TypeC legacy ports.
6518 		 */
6519 		drm_WARN_ON(dev, intel_phy_is_tc(dev_priv, phy));
6520 		type = DRM_MODE_CONNECTOR_eDP;
6521 		intel_encoder->type = INTEL_OUTPUT_EDP;
6522 
6523 		/* eDP only on port B and/or C on vlv/chv */
6524 		if (drm_WARN_ON(dev, (IS_VALLEYVIEW(dev_priv) ||
6525 				      IS_CHERRYVIEW(dev_priv)) &&
6526 				port != PORT_B && port != PORT_C))
6527 			return false;
6528 	} else {
6529 		type = DRM_MODE_CONNECTOR_DisplayPort;
6530 	}
6531 
6532 	intel_dp_set_default_sink_rates(intel_dp);
6533 	intel_dp_set_default_max_sink_lane_count(intel_dp);
6534 
6535 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
6536 		intel_dp->pps.active_pipe = vlv_active_pipe(intel_dp);
6537 
6538 	intel_dp_aux_init(intel_dp);
6539 	intel_connector->dp.dsc_decompression_aux = &intel_dp->aux;
6540 
6541 	drm_dbg_kms(&dev_priv->drm,
6542 		    "Adding %s connector on [ENCODER:%d:%s]\n",
6543 		    type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
6544 		    intel_encoder->base.base.id, intel_encoder->base.name);
6545 
6546 	drm_connector_init_with_ddc(dev, connector, &intel_dp_connector_funcs,
6547 				    type, &intel_dp->aux.ddc);
6548 	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
6549 
6550 	if (!HAS_GMCH(dev_priv) && DISPLAY_VER(dev_priv) < 12)
6551 		connector->interlace_allowed = true;
6552 
6553 	intel_connector->polled = DRM_CONNECTOR_POLL_HPD;
6554 	intel_connector->base.polled = intel_connector->polled;
6555 
6556 	intel_connector_attach_encoder(intel_connector, intel_encoder);
6557 
6558 	if (HAS_DDI(dev_priv))
6559 		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
6560 	else
6561 		intel_connector->get_hw_state = intel_connector_get_hw_state;
6562 	intel_connector->sync_state = intel_dp_connector_sync_state;
6563 
6564 	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
6565 		intel_dp_aux_fini(intel_dp);
6566 		goto fail;
6567 	}
6568 
6569 	intel_dp_set_source_rates(intel_dp);
6570 	intel_dp_set_common_rates(intel_dp);
6571 	intel_dp_reset_max_link_params(intel_dp);
6572 
6573 	/* init MST on ports that can support it */
6574 	intel_dp_mst_encoder_init(dig_port,
6575 				  intel_connector->base.base.id);
6576 
6577 	intel_dp_add_properties(intel_dp, connector);
6578 
6579 	if (is_hdcp_supported(dev_priv, port) && !intel_dp_is_edp(intel_dp)) {
6580 		int ret = intel_dp_hdcp_init(dig_port, intel_connector);
6581 		if (ret)
6582 			drm_dbg_kms(&dev_priv->drm,
6583 				    "HDCP init failed, skipping.\n");
6584 	}
6585 
6586 	intel_dp->colorimetry_support =
6587 		intel_dp_get_colorimetry_status(intel_dp);
6588 
6589 	intel_dp->frl.is_trained = false;
6590 	intel_dp->frl.trained_rate_gbps = 0;
6591 
6592 	intel_psr_init(intel_dp);
6593 
6594 	return true;
6595 
6596 fail:
6597 	intel_display_power_flush_work(dev_priv);
6598 	drm_connector_cleanup(connector);
6599 
6600 	return false;
6601 }
6602 
6603 void intel_dp_mst_suspend(struct drm_i915_private *dev_priv)
6604 {
6605 	struct intel_encoder *encoder;
6606 
6607 	if (!HAS_DISPLAY(dev_priv))
6608 		return;
6609 
6610 	for_each_intel_encoder(&dev_priv->drm, encoder) {
6611 		struct intel_dp *intel_dp;
6612 
6613 		if (encoder->type != INTEL_OUTPUT_DDI)
6614 			continue;
6615 
6616 		intel_dp = enc_to_intel_dp(encoder);
6617 
6618 		if (!intel_dp_mst_source_support(intel_dp))
6619 			continue;
6620 
6621 		if (intel_dp->is_mst)
6622 			drm_dp_mst_topology_mgr_suspend(&intel_dp->mst_mgr);
6623 	}
6624 }
6625 
6626 void intel_dp_mst_resume(struct drm_i915_private *dev_priv)
6627 {
6628 	struct intel_encoder *encoder;
6629 
6630 	if (!HAS_DISPLAY(dev_priv))
6631 		return;
6632 
6633 	for_each_intel_encoder(&dev_priv->drm, encoder) {
6634 		struct intel_dp *intel_dp;
6635 		int ret;
6636 
6637 		if (encoder->type != INTEL_OUTPUT_DDI)
6638 			continue;
6639 
6640 		intel_dp = enc_to_intel_dp(encoder);
6641 
6642 		if (!intel_dp_mst_source_support(intel_dp))
6643 			continue;
6644 
6645 		ret = drm_dp_mst_topology_mgr_resume(&intel_dp->mst_mgr,
6646 						     true);
6647 		if (ret) {
6648 			intel_dp->is_mst = false;
6649 			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
6650 							false);
6651 		}
6652 	}
6653 }
6654