xref: /linux/drivers/gpu/drm/i915/display/intel_display_regs.h (revision 8d2b0853add1d7534dc0794e3c8e0b9e8c4ec640)
1188bdfb7SJani Nikula /* SPDX-License-Identifier: MIT */
2188bdfb7SJani Nikula /* Copyright © 2025 Intel Corporation */
3188bdfb7SJani Nikula 
4188bdfb7SJani Nikula #ifndef __INTEL_DISPLAY_REGS_H__
5188bdfb7SJani Nikula #define __INTEL_DISPLAY_REGS_H__
6188bdfb7SJani Nikula 
7188bdfb7SJani Nikula #include "intel_display_reg_defs.h"
8188bdfb7SJani Nikula 
9188bdfb7SJani Nikula #define _GEN7_PIPEA_DE_LOAD_SL	0x70068
10188bdfb7SJani Nikula #define _GEN7_PIPEB_DE_LOAD_SL	0x71068
11188bdfb7SJani Nikula #define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
12188bdfb7SJani Nikula 
13188bdfb7SJani Nikula #define DPIO_CTL			_MMIO(VLV_DISPLAY_BASE + 0x2110)
14188bdfb7SJani Nikula #define  DPIO_MODSEL1			(1 << 3) /* if ref clk b == 27 */
15188bdfb7SJani Nikula #define  DPIO_MODSEL0			(1 << 2) /* if ref clk a == 27 */
16188bdfb7SJani Nikula #define  DPIO_SFR_BYPASS		(1 << 1)
17188bdfb7SJani Nikula #define  DPIO_CMNRST			(1 << 0)
18188bdfb7SJani Nikula 
19188bdfb7SJani Nikula #define BXT_P_CR_GT_DISP_PWRON		_MMIO(0x138090)
20188bdfb7SJani Nikula #define  MIPIO_RST_CTRL				(1 << 2)
21188bdfb7SJani Nikula 
22188bdfb7SJani Nikula #define _BXT_PHY_CTL_DDI_A		0x64C00
23188bdfb7SJani Nikula #define _BXT_PHY_CTL_DDI_B		0x64C10
24188bdfb7SJani Nikula #define _BXT_PHY_CTL_DDI_C		0x64C20
25188bdfb7SJani Nikula #define   BXT_PHY_CMNLANE_POWERDOWN_ACK	(1 << 10)
26188bdfb7SJani Nikula #define   BXT_PHY_LANE_POWERDOWN_ACK	(1 << 9)
27188bdfb7SJani Nikula #define   BXT_PHY_LANE_ENABLED		(1 << 8)
28188bdfb7SJani Nikula #define BXT_PHY_CTL(port)		_MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
29188bdfb7SJani Nikula 							 _BXT_PHY_CTL_DDI_B)
30188bdfb7SJani Nikula 
31188bdfb7SJani Nikula #define _PHY_CTL_FAMILY_DDI		0x64C90
32188bdfb7SJani Nikula #define _PHY_CTL_FAMILY_EDP		0x64C80
33188bdfb7SJani Nikula #define _PHY_CTL_FAMILY_DDI_C		0x64CA0
34188bdfb7SJani Nikula #define   COMMON_RESET_DIS		(1 << 31)
35188bdfb7SJani Nikula #define BXT_PHY_CTL_FAMILY(phy)							\
36188bdfb7SJani Nikula 	 _MMIO(_PICK_EVEN_2RANGES(phy, 1,					\
37188bdfb7SJani Nikula 				  _PHY_CTL_FAMILY_DDI, _PHY_CTL_FAMILY_DDI,	\
38188bdfb7SJani Nikula 				  _PHY_CTL_FAMILY_EDP, _PHY_CTL_FAMILY_DDI_C))
39188bdfb7SJani Nikula 
40188bdfb7SJani Nikula /* UAIMI scratch pad register 1 */
41188bdfb7SJani Nikula #define UAIMI_SPR1			_MMIO(0x4F074)
42188bdfb7SJani Nikula /* SKL VccIO mask */
43188bdfb7SJani Nikula #define SKL_VCCIO_MASK			0x1
44188bdfb7SJani Nikula /* SKL balance leg register */
45188bdfb7SJani Nikula #define DISPIO_CR_TX_BMU_CR0		_MMIO(0x6C00C)
46188bdfb7SJani Nikula /* I_boost values */
47188bdfb7SJani Nikula #define BALANCE_LEG_SHIFT(port)		(8 + 3 * (port))
48188bdfb7SJani Nikula #define BALANCE_LEG_MASK(port)		(7 << (8 + 3 * (port)))
49188bdfb7SJani Nikula /* Balance leg disable bits */
50188bdfb7SJani Nikula #define BALANCE_LEG_DISABLE_SHIFT	23
51188bdfb7SJani Nikula #define BALANCE_LEG_DISABLE(port)	(1 << (23 + (port)))
52188bdfb7SJani Nikula 
53188bdfb7SJani Nikula #define ILK_GTT_FAULT	_MMIO(0x44040) /* ilk/snb */
54188bdfb7SJani Nikula #define   GTT_FAULT_INVALID_GTT_PTE	(1 << 7)
55188bdfb7SJani Nikula #define   GTT_FAULT_INVALID_PTE_DATA	(1 << 6)
56188bdfb7SJani Nikula #define   GTT_FAULT_CURSOR_B_FAULT	(1 << 5)
57188bdfb7SJani Nikula #define   GTT_FAULT_CURSOR_A_FAULT	(1 << 4)
58188bdfb7SJani Nikula #define   GTT_FAULT_SPRITE_B_FAULT	(1 << 3)
59188bdfb7SJani Nikula #define   GTT_FAULT_SPRITE_A_FAULT	(1 << 2)
60188bdfb7SJani Nikula #define   GTT_FAULT_PRIMARY_B_FAULT	(1 << 1)
61188bdfb7SJani Nikula #define   GTT_FAULT_PRIMARY_A_FAULT	(1 << 0)
62188bdfb7SJani Nikula 
63188bdfb7SJani Nikula #define DERRMR		_MMIO(0x44050)
64188bdfb7SJani Nikula /* Note that HBLANK events are reserved on bdw+ */
65188bdfb7SJani Nikula #define   DERRMR_PIPEA_SCANLINE		(1 << 0)
66188bdfb7SJani Nikula #define   DERRMR_PIPEA_PRI_FLIP_DONE	(1 << 1)
67188bdfb7SJani Nikula #define   DERRMR_PIPEA_SPR_FLIP_DONE	(1 << 2)
68188bdfb7SJani Nikula #define   DERRMR_PIPEA_VBLANK		(1 << 3)
69188bdfb7SJani Nikula #define   DERRMR_PIPEA_HBLANK		(1 << 5)
70188bdfb7SJani Nikula #define   DERRMR_PIPEB_SCANLINE		(1 << 8)
71188bdfb7SJani Nikula #define   DERRMR_PIPEB_PRI_FLIP_DONE	(1 << 9)
72188bdfb7SJani Nikula #define   DERRMR_PIPEB_SPR_FLIP_DONE	(1 << 10)
73188bdfb7SJani Nikula #define   DERRMR_PIPEB_VBLANK		(1 << 11)
74188bdfb7SJani Nikula #define   DERRMR_PIPEB_HBLANK		(1 << 13)
75188bdfb7SJani Nikula /* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
76188bdfb7SJani Nikula #define   DERRMR_PIPEC_SCANLINE		(1 << 14)
77188bdfb7SJani Nikula #define   DERRMR_PIPEC_PRI_FLIP_DONE	(1 << 15)
78188bdfb7SJani Nikula #define   DERRMR_PIPEC_SPR_FLIP_DONE	(1 << 20)
79188bdfb7SJani Nikula #define   DERRMR_PIPEC_VBLANK		(1 << 21)
80188bdfb7SJani Nikula #define   DERRMR_PIPEC_HBLANK		(1 << 22)
81188bdfb7SJani Nikula 
82188bdfb7SJani Nikula #define VLV_IRQ_REGS		I915_IRQ_REGS(VLV_IMR, \
83188bdfb7SJani Nikula 					      VLV_IER, \
84188bdfb7SJani Nikula 					      VLV_IIR)
85188bdfb7SJani Nikula 
86188bdfb7SJani Nikula #define VLV_EIR		_MMIO(VLV_DISPLAY_BASE + 0x20b0)
87188bdfb7SJani Nikula #define VLV_EMR		_MMIO(VLV_DISPLAY_BASE + 0x20b4)
88188bdfb7SJani Nikula #define VLV_ESR		_MMIO(VLV_DISPLAY_BASE + 0x20b8)
89188bdfb7SJani Nikula #define   VLV_ERROR_GUNIT_TLB_DATA			(1 << 6)
90188bdfb7SJani Nikula #define   VLV_ERROR_GUNIT_TLB_PTE			(1 << 5)
91188bdfb7SJani Nikula #define   VLV_ERROR_PAGE_TABLE				(1 << 4)
92188bdfb7SJani Nikula #define   VLV_ERROR_CLAIM				(1 << 0)
93188bdfb7SJani Nikula 
94188bdfb7SJani Nikula #define VLV_ERROR_REGS		I915_ERROR_REGS(VLV_EMR, VLV_EIR)
95188bdfb7SJani Nikula 
96188bdfb7SJani Nikula #define _MBUS_ABOX0_CTL			0x45038
97188bdfb7SJani Nikula #define _MBUS_ABOX1_CTL			0x45048
98188bdfb7SJani Nikula #define _MBUS_ABOX2_CTL			0x4504C
99188bdfb7SJani Nikula #define MBUS_ABOX_CTL(x)							\
100188bdfb7SJani Nikula 	_MMIO(_PICK_EVEN_2RANGES(x, 2,						\
101188bdfb7SJani Nikula 				 _MBUS_ABOX0_CTL, _MBUS_ABOX1_CTL,		\
102188bdfb7SJani Nikula 				 _MBUS_ABOX2_CTL, _MBUS_ABOX2_CTL))
103188bdfb7SJani Nikula 
104188bdfb7SJani Nikula #define MBUS_ABOX_BW_CREDIT_MASK	(3 << 20)
105188bdfb7SJani Nikula #define MBUS_ABOX_BW_CREDIT(x)		((x) << 20)
106188bdfb7SJani Nikula #define MBUS_ABOX_B_CREDIT_MASK		(0xF << 16)
107188bdfb7SJani Nikula #define MBUS_ABOX_B_CREDIT(x)		((x) << 16)
108188bdfb7SJani Nikula #define MBUS_ABOX_BT_CREDIT_POOL2_MASK	(0x1F << 8)
109188bdfb7SJani Nikula #define MBUS_ABOX_BT_CREDIT_POOL2(x)	((x) << 8)
110188bdfb7SJani Nikula #define MBUS_ABOX_BT_CREDIT_POOL1_MASK	(0x1F << 0)
111188bdfb7SJani Nikula #define MBUS_ABOX_BT_CREDIT_POOL1(x)	((x) << 0)
112188bdfb7SJani Nikula 
113188bdfb7SJani Nikula #define IPS_CTL		_MMIO(0x43408)
114188bdfb7SJani Nikula #define   IPS_ENABLE		REG_BIT(31)
115188bdfb7SJani Nikula #define   IPS_FALSE_COLOR	REG_BIT(4)
116188bdfb7SJani Nikula 
117188bdfb7SJani Nikula /*
118188bdfb7SJani Nikula  * Clock control & power management
119188bdfb7SJani Nikula  */
120188bdfb7SJani Nikula #define _DPLL_A			0x6014
121188bdfb7SJani Nikula #define _DPLL_B			0x6018
122188bdfb7SJani Nikula #define _CHV_DPLL_C		0x6030
123188bdfb7SJani Nikula #define DPLL(dev_priv, pipe)		_MMIO_BASE_PIPE3(DISPLAY_MMIO_BASE(dev_priv), \
124188bdfb7SJani Nikula 						 (pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
125188bdfb7SJani Nikula 
126188bdfb7SJani Nikula #define VGA0	_MMIO(0x6000)
127188bdfb7SJani Nikula #define VGA1	_MMIO(0x6004)
128188bdfb7SJani Nikula #define VGA_PD	_MMIO(0x6010)
129188bdfb7SJani Nikula #define   VGA0_PD_P2_DIV_4	(1 << 7)
130188bdfb7SJani Nikula #define   VGA0_PD_P1_DIV_2	(1 << 5)
131188bdfb7SJani Nikula #define   VGA0_PD_P1_SHIFT	0
132188bdfb7SJani Nikula #define   VGA0_PD_P1_MASK	(0x1f << 0)
133188bdfb7SJani Nikula #define   VGA1_PD_P2_DIV_4	(1 << 15)
134188bdfb7SJani Nikula #define   VGA1_PD_P1_DIV_2	(1 << 13)
135188bdfb7SJani Nikula #define   VGA1_PD_P1_SHIFT	8
136188bdfb7SJani Nikula #define   VGA1_PD_P1_MASK	(0x1f << 8)
137188bdfb7SJani Nikula #define   DPLL_VCO_ENABLE		(1 << 31)
138188bdfb7SJani Nikula #define   DPLL_SDVO_HIGH_SPEED		(1 << 30)
139188bdfb7SJani Nikula #define   DPLL_DVO_2X_MODE		(1 << 30)
140188bdfb7SJani Nikula #define   DPLL_EXT_BUFFER_ENABLE_VLV	(1 << 30)
141188bdfb7SJani Nikula #define   DPLL_SYNCLOCK_ENABLE		(1 << 29)
142188bdfb7SJani Nikula #define   DPLL_REF_CLK_ENABLE_VLV	(1 << 29)
143188bdfb7SJani Nikula #define   DPLL_VGA_MODE_DIS		(1 << 28)
144188bdfb7SJani Nikula #define   DPLLB_MODE_DAC_SERIAL		(1 << 26) /* i915 */
145188bdfb7SJani Nikula #define   DPLLB_MODE_LVDS		(2 << 26) /* i915 */
146188bdfb7SJani Nikula #define   DPLL_MODE_MASK		(3 << 26)
147188bdfb7SJani Nikula #define   DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
148188bdfb7SJani Nikula #define   DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
149188bdfb7SJani Nikula #define   DPLLB_LVDS_P2_CLOCK_DIV_14	(0 << 24) /* i915 */
150188bdfb7SJani Nikula #define   DPLLB_LVDS_P2_CLOCK_DIV_7	(1 << 24) /* i915 */
151188bdfb7SJani Nikula #define   DPLL_P2_CLOCK_DIV_MASK	0x03000000 /* i915 */
152188bdfb7SJani Nikula #define   DPLL_FPA01_P1_POST_DIV_MASK	0x00ff0000 /* i915 */
153188bdfb7SJani Nikula #define   DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW	0x00ff8000 /* Pineview */
154188bdfb7SJani Nikula #define   DPLL_LOCK_VLV			(1 << 15)
155188bdfb7SJani Nikula #define   DPLL_INTEGRATED_CRI_CLK_VLV	(1 << 14)
156188bdfb7SJani Nikula #define   DPLL_INTEGRATED_REF_CLK_VLV	(1 << 13)
157188bdfb7SJani Nikula #define   DPLL_SSC_REF_CLK_CHV		(1 << 13)
158188bdfb7SJani Nikula #define   DPLL_PORTC_READY_MASK		(0xf << 4)
159188bdfb7SJani Nikula #define   DPLL_PORTB_READY_MASK		(0xf)
160188bdfb7SJani Nikula 
161188bdfb7SJani Nikula #define   DPLL_FPA01_P1_POST_DIV_MASK_I830	0x001f0000
162188bdfb7SJani Nikula 
163188bdfb7SJani Nikula /* Additional CHV pll/phy registers */
164188bdfb7SJani Nikula #define DPIO_PHY_STATUS			_MMIO(VLV_DISPLAY_BASE + 0x6240)
165188bdfb7SJani Nikula #define   DPLL_PORTD_READY_MASK		(0xf)
166188bdfb7SJani Nikula #define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
167188bdfb7SJani Nikula #define   PHY_CH_POWER_DOWN_OVRD_EN(phy, ch)	(1 << (2 * (phy) + (ch) + 27))
168188bdfb7SJani Nikula #define   PHY_LDO_DELAY_0NS			0x0
169188bdfb7SJani Nikula #define   PHY_LDO_DELAY_200NS			0x1
170188bdfb7SJani Nikula #define   PHY_LDO_DELAY_600NS			0x2
171188bdfb7SJani Nikula #define   PHY_LDO_SEQ_DELAY(delay, phy)		((delay) << (2 * (phy) + 23))
172188bdfb7SJani Nikula #define   PHY_CH_POWER_DOWN_OVRD(mask, phy, ch)	((mask) << (8 * (phy) + 4 * (ch) + 11))
173188bdfb7SJani Nikula #define   PHY_CH_SU_PSR				0x1
174188bdfb7SJani Nikula #define   PHY_CH_DEEP_PSR			0x7
175188bdfb7SJani Nikula #define   PHY_CH_POWER_MODE(mode, phy, ch)	((mode) << (6 * (phy) + 3 * (ch) + 2))
176188bdfb7SJani Nikula #define   PHY_COM_LANE_RESET_DEASSERT(phy)	(1 << (phy))
177188bdfb7SJani Nikula #define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
178188bdfb7SJani Nikula #define   PHY_POWERGOOD(phy)	(((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
179188bdfb7SJani Nikula #define   PHY_STATUS_CMN_LDO(phy, ch)                   (1 << (6 - (6 * (phy) + 3 * (ch))))
180188bdfb7SJani Nikula #define   PHY_STATUS_SPLINE_LDO(phy, ch, spline)        (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
181188bdfb7SJani Nikula 
182188bdfb7SJani Nikula /*
183188bdfb7SJani Nikula  * The i830 generation, in LVDS mode, defines P1 as the bit number set within
184188bdfb7SJani Nikula  * this field (only one bit may be set).
185188bdfb7SJani Nikula  */
186188bdfb7SJani Nikula #define   DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS	0x003f0000
187188bdfb7SJani Nikula #define   DPLL_FPA01_P1_POST_DIV_SHIFT	16
188188bdfb7SJani Nikula #define   DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
189188bdfb7SJani Nikula /* i830, required in DVO non-gang */
190188bdfb7SJani Nikula #define   PLL_P2_DIVIDE_BY_4		(1 << 23)
191188bdfb7SJani Nikula #define   PLL_P1_DIVIDE_BY_TWO		(1 << 21) /* i830 */
192188bdfb7SJani Nikula #define   PLL_REF_INPUT_DREFCLK		(0 << 13)
193188bdfb7SJani Nikula #define   PLL_REF_INPUT_TVCLKINA	(1 << 13) /* i830 */
194188bdfb7SJani Nikula #define   PLL_REF_INPUT_TVCLKINBC	(2 << 13) /* SDVO TVCLKIN */
195188bdfb7SJani Nikula #define   PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
196188bdfb7SJani Nikula #define   PLL_REF_INPUT_MASK		(3 << 13)
197188bdfb7SJani Nikula #define   PLL_LOAD_PULSE_PHASE_SHIFT		9
198188bdfb7SJani Nikula /* Ironlake */
199188bdfb7SJani Nikula # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT     9
200188bdfb7SJani Nikula # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK      (7 << 9)
201188bdfb7SJani Nikula # define PLL_REF_SDVO_HDMI_MULTIPLIER(x)	(((x) - 1) << 9)
202188bdfb7SJani Nikula # define DPLL_FPA1_P1_POST_DIV_SHIFT            0
203188bdfb7SJani Nikula # define DPLL_FPA1_P1_POST_DIV_MASK             0xff
204188bdfb7SJani Nikula 
205188bdfb7SJani Nikula /*
206188bdfb7SJani Nikula  * Parallel to Serial Load Pulse phase selection.
207188bdfb7SJani Nikula  * Selects the phase for the 10X DPLL clock for the PCIe
208188bdfb7SJani Nikula  * digital display port. The range is 4 to 13; 10 or more
209188bdfb7SJani Nikula  * is just a flip delay. The default is 6
210188bdfb7SJani Nikula  */
211188bdfb7SJani Nikula #define   PLL_LOAD_PULSE_PHASE_MASK		(0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
212188bdfb7SJani Nikula #define   DISPLAY_RATE_SELECT_FPA1		(1 << 8)
213188bdfb7SJani Nikula /*
214188bdfb7SJani Nikula  * SDVO multiplier for 945G/GM. Not used on 965.
215188bdfb7SJani Nikula  */
216188bdfb7SJani Nikula #define   SDVO_MULTIPLIER_MASK			0x000000ff
217188bdfb7SJani Nikula #define   SDVO_MULTIPLIER_SHIFT_HIRES		4
218188bdfb7SJani Nikula #define   SDVO_MULTIPLIER_SHIFT_VGA		0
219188bdfb7SJani Nikula 
220188bdfb7SJani Nikula #define _DPLL_A_MD		0x601c
221188bdfb7SJani Nikula #define _DPLL_B_MD		0x6020
222188bdfb7SJani Nikula #define _CHV_DPLL_C_MD		0x603c
223188bdfb7SJani Nikula #define DPLL_MD(dev_priv, pipe)		_MMIO_BASE_PIPE3(DISPLAY_MMIO_BASE(dev_priv), \
224188bdfb7SJani Nikula 						 (pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
225188bdfb7SJani Nikula 
226188bdfb7SJani Nikula /*
227188bdfb7SJani Nikula  * UDI pixel divider, controlling how many pixels are stuffed into a packet.
228188bdfb7SJani Nikula  *
229188bdfb7SJani Nikula  * Value is pixels minus 1.  Must be set to 1 pixel for SDVO.
230188bdfb7SJani Nikula  */
231188bdfb7SJani Nikula #define   DPLL_MD_UDI_DIVIDER_MASK		0x3f000000
232188bdfb7SJani Nikula #define   DPLL_MD_UDI_DIVIDER_SHIFT		24
233188bdfb7SJani Nikula /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
234188bdfb7SJani Nikula #define   DPLL_MD_VGA_UDI_DIVIDER_MASK		0x003f0000
235188bdfb7SJani Nikula #define   DPLL_MD_VGA_UDI_DIVIDER_SHIFT		16
236188bdfb7SJani Nikula /*
237188bdfb7SJani Nikula  * SDVO/UDI pixel multiplier.
238188bdfb7SJani Nikula  *
239188bdfb7SJani Nikula  * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
240188bdfb7SJani Nikula  * clock rate is 10 times the DPLL clock.  At low resolution/refresh rate
241188bdfb7SJani Nikula  * modes, the bus rate would be below the limits, so SDVO allows for stuffing
242188bdfb7SJani Nikula  * dummy bytes in the datastream at an increased clock rate, with both sides of
243188bdfb7SJani Nikula  * the link knowing how many bytes are fill.
244188bdfb7SJani Nikula  *
245188bdfb7SJani Nikula  * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
246188bdfb7SJani Nikula  * rate to 130Mhz to get a bus rate of 1.30Ghz.  The DPLL clock rate would be
247188bdfb7SJani Nikula  * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
248188bdfb7SJani Nikula  * through an SDVO command.
249188bdfb7SJani Nikula  *
250188bdfb7SJani Nikula  * This register field has values of multiplication factor minus 1, with
251188bdfb7SJani Nikula  * a maximum multiplier of 5 for SDVO.
252188bdfb7SJani Nikula  */
253188bdfb7SJani Nikula #define   DPLL_MD_UDI_MULTIPLIER_MASK		0x00003f00
254188bdfb7SJani Nikula #define   DPLL_MD_UDI_MULTIPLIER_SHIFT		8
255188bdfb7SJani Nikula /*
256188bdfb7SJani Nikula  * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
257188bdfb7SJani Nikula  * This best be set to the default value (3) or the CRT won't work. No,
258188bdfb7SJani Nikula  * I don't entirely understand what this does...
259188bdfb7SJani Nikula  */
260188bdfb7SJani Nikula #define   DPLL_MD_VGA_UDI_MULTIPLIER_MASK	0x0000003f
261188bdfb7SJani Nikula #define   DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT	0
262188bdfb7SJani Nikula 
263188bdfb7SJani Nikula #define RAWCLK_FREQ_VLV		_MMIO(VLV_DISPLAY_BASE + 0x6024)
264188bdfb7SJani Nikula 
265188bdfb7SJani Nikula #define _FPA0	0x6040
266188bdfb7SJani Nikula #define _FPA1	0x6044
267188bdfb7SJani Nikula #define _FPB0	0x6048
268188bdfb7SJani Nikula #define _FPB1	0x604c
269188bdfb7SJani Nikula #define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
270188bdfb7SJani Nikula #define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
271188bdfb7SJani Nikula #define   FP_N_DIV_MASK		0x003f0000
272188bdfb7SJani Nikula #define   FP_N_PINEVIEW_DIV_MASK	0x00ff0000
273188bdfb7SJani Nikula #define   FP_N_DIV_SHIFT		16
274188bdfb7SJani Nikula #define   FP_M1_DIV_MASK	0x00003f00
275188bdfb7SJani Nikula #define   FP_M1_DIV_SHIFT		 8
276188bdfb7SJani Nikula #define   FP_M2_DIV_MASK	0x0000003f
277188bdfb7SJani Nikula #define   FP_M2_PINEVIEW_DIV_MASK	0x000000ff
278188bdfb7SJani Nikula #define   FP_M2_DIV_SHIFT		 0
279188bdfb7SJani Nikula 
280188bdfb7SJani Nikula #define FW_BLC_SELF_VLV		_MMIO(VLV_DISPLAY_BASE + 0x6500)
281188bdfb7SJani Nikula #define  FW_CSPWRDWNEN		(1 << 15)
282188bdfb7SJani Nikula 
283188bdfb7SJani Nikula #define MI_ARB_VLV		_MMIO(VLV_DISPLAY_BASE + 0x6504)
284188bdfb7SJani Nikula 
285188bdfb7SJani Nikula #define CZCLK_CDCLK_FREQ_RATIO	_MMIO(VLV_DISPLAY_BASE + 0x6508)
286188bdfb7SJani Nikula #define   CDCLK_FREQ_SHIFT	4
287188bdfb7SJani Nikula #define   CDCLK_FREQ_MASK	(0x1f << CDCLK_FREQ_SHIFT)
288188bdfb7SJani Nikula #define   CZCLK_FREQ_MASK	0xf
289188bdfb7SJani Nikula 
290188bdfb7SJani Nikula #define GCI_CONTROL		_MMIO(VLV_DISPLAY_BASE + 0x650C)
291188bdfb7SJani Nikula #define   PFI_CREDIT_63		(9 << 28)		/* chv only */
292188bdfb7SJani Nikula #define   PFI_CREDIT_31		(8 << 28)		/* chv only */
293188bdfb7SJani Nikula #define   PFI_CREDIT(x)		(((x) - 8) << 28)	/* 8-15 */
294188bdfb7SJani Nikula #define   PFI_CREDIT_RESEND	(1 << 27)
295188bdfb7SJani Nikula #define   VGA_FAST_MODE_DISABLE	(1 << 14)
296188bdfb7SJani Nikula 
297188bdfb7SJani Nikula #define GMBUSFREQ_VLV		_MMIO(VLV_DISPLAY_BASE + 0x6510)
298188bdfb7SJani Nikula 
299188bdfb7SJani Nikula #define PEG_BAND_GAP_DATA	_MMIO(0x14d68)
300188bdfb7SJani Nikula 
301188bdfb7SJani Nikula /*
302188bdfb7SJani Nikula  * Overlay regs
303188bdfb7SJani Nikula  */
304188bdfb7SJani Nikula #define OVADD			_MMIO(0x30000)
305188bdfb7SJani Nikula #define DOVSTA			_MMIO(0x30008)
306188bdfb7SJani Nikula #define OC_BUF			(0x3 << 20)
307188bdfb7SJani Nikula #define OGAMC5			_MMIO(0x30010)
308188bdfb7SJani Nikula #define OGAMC4			_MMIO(0x30014)
309188bdfb7SJani Nikula #define OGAMC3			_MMIO(0x30018)
310188bdfb7SJani Nikula #define OGAMC2			_MMIO(0x3001c)
311188bdfb7SJani Nikula #define OGAMC1			_MMIO(0x30020)
312188bdfb7SJani Nikula #define OGAMC0			_MMIO(0x30024)
313188bdfb7SJani Nikula 
314188bdfb7SJani Nikula #define GEN9_CLKGATE_DIS_4		_MMIO(0x4653C)
315188bdfb7SJani Nikula #define   BXT_GMBUS_GATING_DIS		(1 << 14)
316188bdfb7SJani Nikula #define   DG2_DPFC_GATING_DIS		REG_BIT(31)
317188bdfb7SJani Nikula 
318188bdfb7SJani Nikula #define GEN9_CLKGATE_DIS_5		_MMIO(0x46540)
319188bdfb7SJani Nikula #define   DPCE_GATING_DIS		REG_BIT(17)
320188bdfb7SJani Nikula 
321188bdfb7SJani Nikula #define _CLKGATE_DIS_PSL_A		0x46520
322188bdfb7SJani Nikula #define _CLKGATE_DIS_PSL_B		0x46524
323188bdfb7SJani Nikula #define _CLKGATE_DIS_PSL_C		0x46528
324188bdfb7SJani Nikula #define   DUPS1_GATING_DIS		(1 << 15)
325188bdfb7SJani Nikula #define   DUPS2_GATING_DIS		(1 << 19)
326188bdfb7SJani Nikula #define   DUPS3_GATING_DIS		(1 << 23)
327188bdfb7SJani Nikula #define   CURSOR_GATING_DIS		REG_BIT(28)
328188bdfb7SJani Nikula #define   DPF_GATING_DIS		(1 << 10)
329188bdfb7SJani Nikula #define   DPF_RAM_GATING_DIS		(1 << 9)
330188bdfb7SJani Nikula #define   DPFR_GATING_DIS		(1 << 8)
331188bdfb7SJani Nikula 
332188bdfb7SJani Nikula #define CLKGATE_DIS_PSL(pipe) \
333188bdfb7SJani Nikula 	_MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
334188bdfb7SJani Nikula 
335188bdfb7SJani Nikula #define _CLKGATE_DIS_PSL_EXT_A		0x4654C
336188bdfb7SJani Nikula #define _CLKGATE_DIS_PSL_EXT_B		0x46550
337188bdfb7SJani Nikula #define   PIPEDMC_GATING_DIS		REG_BIT(12)
338188bdfb7SJani Nikula 
339188bdfb7SJani Nikula #define CLKGATE_DIS_PSL_EXT(pipe) \
340188bdfb7SJani Nikula 	_MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_EXT_A, _CLKGATE_DIS_PSL_EXT_B)
341188bdfb7SJani Nikula 
342188bdfb7SJani Nikula /*
343188bdfb7SJani Nikula  * Display engine regs
344188bdfb7SJani Nikula  */
345188bdfb7SJani Nikula /* Pipe/transcoder A timing regs */
346188bdfb7SJani Nikula #define _TRANS_HTOTAL_A		0x60000
347188bdfb7SJani Nikula #define _TRANS_HTOTAL_B		0x61000
348188bdfb7SJani Nikula #define TRANS_HTOTAL(dev_priv, trans)	_MMIO_TRANS2(dev_priv, (trans), _TRANS_HTOTAL_A)
349188bdfb7SJani Nikula #define   HTOTAL_MASK			REG_GENMASK(31, 16)
350188bdfb7SJani Nikula #define   HTOTAL(htotal)		REG_FIELD_PREP(HTOTAL_MASK, (htotal))
351188bdfb7SJani Nikula #define   HACTIVE_MASK			REG_GENMASK(15, 0)
352188bdfb7SJani Nikula #define   HACTIVE(hdisplay)		REG_FIELD_PREP(HACTIVE_MASK, (hdisplay))
353188bdfb7SJani Nikula 
354188bdfb7SJani Nikula #define _TRANS_HBLANK_A		0x60004
355188bdfb7SJani Nikula #define _TRANS_HBLANK_B		0x61004
356188bdfb7SJani Nikula #define TRANS_HBLANK(dev_priv, trans)	_MMIO_TRANS2(dev_priv, (trans), _TRANS_HBLANK_A)
357188bdfb7SJani Nikula #define   HBLANK_END_MASK		REG_GENMASK(31, 16)
358188bdfb7SJani Nikula #define   HBLANK_END(hblank_end)	REG_FIELD_PREP(HBLANK_END_MASK, (hblank_end))
359188bdfb7SJani Nikula #define   HBLANK_START_MASK		REG_GENMASK(15, 0)
360188bdfb7SJani Nikula #define   HBLANK_START(hblank_start)	REG_FIELD_PREP(HBLANK_START_MASK, (hblank_start))
361188bdfb7SJani Nikula 
362188bdfb7SJani Nikula #define _TRANS_HSYNC_A		0x60008
363188bdfb7SJani Nikula #define _TRANS_HSYNC_B		0x61008
364188bdfb7SJani Nikula #define TRANS_HSYNC(dev_priv, trans)	_MMIO_TRANS2(dev_priv, (trans), _TRANS_HSYNC_A)
365188bdfb7SJani Nikula #define   HSYNC_END_MASK		REG_GENMASK(31, 16)
366188bdfb7SJani Nikula #define   HSYNC_END(hsync_end)		REG_FIELD_PREP(HSYNC_END_MASK, (hsync_end))
367188bdfb7SJani Nikula #define   HSYNC_START_MASK		REG_GENMASK(15, 0)
368188bdfb7SJani Nikula #define   HSYNC_START(hsync_start)	REG_FIELD_PREP(HSYNC_START_MASK, (hsync_start))
369188bdfb7SJani Nikula 
370188bdfb7SJani Nikula #define _TRANS_VTOTAL_A		0x6000c
371188bdfb7SJani Nikula #define _TRANS_VTOTAL_B		0x6100c
372188bdfb7SJani Nikula #define TRANS_VTOTAL(dev_priv, trans)	_MMIO_TRANS2(dev_priv, (trans), _TRANS_VTOTAL_A)
373188bdfb7SJani Nikula #define   VTOTAL_MASK			REG_GENMASK(31, 16)
374188bdfb7SJani Nikula #define   VTOTAL(vtotal)		REG_FIELD_PREP(VTOTAL_MASK, (vtotal))
375188bdfb7SJani Nikula #define   VACTIVE_MASK			REG_GENMASK(15, 0)
376188bdfb7SJani Nikula #define   VACTIVE(vdisplay)		REG_FIELD_PREP(VACTIVE_MASK, (vdisplay))
377188bdfb7SJani Nikula 
378188bdfb7SJani Nikula #define _TRANS_VBLANK_A		0x60010
379188bdfb7SJani Nikula #define _TRANS_VBLANK_B		0x61010
380188bdfb7SJani Nikula #define TRANS_VBLANK(dev_priv, trans)	_MMIO_TRANS2(dev_priv, (trans), _TRANS_VBLANK_A)
381188bdfb7SJani Nikula #define   VBLANK_END_MASK		REG_GENMASK(31, 16)
382188bdfb7SJani Nikula #define   VBLANK_END(vblank_end)	REG_FIELD_PREP(VBLANK_END_MASK, (vblank_end))
383188bdfb7SJani Nikula #define   VBLANK_START_MASK		REG_GENMASK(15, 0)
384188bdfb7SJani Nikula #define   VBLANK_START(vblank_start)	REG_FIELD_PREP(VBLANK_START_MASK, (vblank_start))
385188bdfb7SJani Nikula 
386188bdfb7SJani Nikula #define _TRANS_VSYNC_A		0x60014
387188bdfb7SJani Nikula #define _TRANS_VSYNC_B		0x61014
388188bdfb7SJani Nikula #define TRANS_VSYNC(dev_priv, trans)	_MMIO_TRANS2(dev_priv, (trans), _TRANS_VSYNC_A)
389188bdfb7SJani Nikula #define   VSYNC_END_MASK		REG_GENMASK(31, 16)
390188bdfb7SJani Nikula #define   VSYNC_END(vsync_end)		REG_FIELD_PREP(VSYNC_END_MASK, (vsync_end))
391188bdfb7SJani Nikula #define   VSYNC_START_MASK		REG_GENMASK(15, 0)
392188bdfb7SJani Nikula #define   VSYNC_START(vsync_start)	REG_FIELD_PREP(VSYNC_START_MASK, (vsync_start))
393188bdfb7SJani Nikula 
394188bdfb7SJani Nikula #define _PIPEASRC		0x6001c
395188bdfb7SJani Nikula #define _PIPEBSRC		0x6101c
396188bdfb7SJani Nikula #define PIPESRC(dev_priv, pipe)		_MMIO_TRANS2(dev_priv, (pipe), _PIPEASRC)
397188bdfb7SJani Nikula #define   PIPESRC_WIDTH_MASK	REG_GENMASK(31, 16)
398188bdfb7SJani Nikula #define   PIPESRC_WIDTH(w)	REG_FIELD_PREP(PIPESRC_WIDTH_MASK, (w))
399188bdfb7SJani Nikula #define   PIPESRC_HEIGHT_MASK	REG_GENMASK(15, 0)
400188bdfb7SJani Nikula #define   PIPESRC_HEIGHT(h)	REG_FIELD_PREP(PIPESRC_HEIGHT_MASK, (h))
401188bdfb7SJani Nikula 
402188bdfb7SJani Nikula #define _BCLRPAT_A		0x60020
403188bdfb7SJani Nikula #define _BCLRPAT_B		0x61020
404188bdfb7SJani Nikula #define BCLRPAT(dev_priv, trans)		_MMIO_TRANS2(dev_priv, (trans), _BCLRPAT_A)
405188bdfb7SJani Nikula 
406188bdfb7SJani Nikula #define _TRANS_VSYNCSHIFT_A	0x60028
407188bdfb7SJani Nikula #define _TRANS_VSYNCSHIFT_B	0x61028
408188bdfb7SJani Nikula #define TRANS_VSYNCSHIFT(dev_priv, trans)	_MMIO_TRANS2(dev_priv, (trans), _TRANS_VSYNCSHIFT_A)
409188bdfb7SJani Nikula 
410188bdfb7SJani Nikula #define _TRANS_MULT_A		0x6002c
411188bdfb7SJani Nikula #define _TRANS_MULT_B		0x6102c
412188bdfb7SJani Nikula #define TRANS_MULT(dev_priv, trans)	_MMIO_TRANS2(dev_priv, (trans), _TRANS_MULT_A)
413188bdfb7SJani Nikula 
414188bdfb7SJani Nikula /* Hotplug control (945+ only) */
415188bdfb7SJani Nikula #define PORT_HOTPLUG_EN(dev_priv)		_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61110)
416188bdfb7SJani Nikula #define   PORTB_HOTPLUG_INT_EN			(1 << 29)
417188bdfb7SJani Nikula #define   PORTC_HOTPLUG_INT_EN			(1 << 28)
418188bdfb7SJani Nikula #define   PORTD_HOTPLUG_INT_EN			(1 << 27)
419188bdfb7SJani Nikula #define   SDVOB_HOTPLUG_INT_EN			(1 << 26)
420188bdfb7SJani Nikula #define   SDVOC_HOTPLUG_INT_EN			(1 << 25)
421188bdfb7SJani Nikula #define   TV_HOTPLUG_INT_EN			(1 << 18)
422188bdfb7SJani Nikula #define   CRT_HOTPLUG_INT_EN			(1 << 9)
423188bdfb7SJani Nikula #define HOTPLUG_INT_EN_MASK			(PORTB_HOTPLUG_INT_EN | \
424188bdfb7SJani Nikula 						 PORTC_HOTPLUG_INT_EN | \
425188bdfb7SJani Nikula 						 PORTD_HOTPLUG_INT_EN | \
426188bdfb7SJani Nikula 						 SDVOC_HOTPLUG_INT_EN | \
427188bdfb7SJani Nikula 						 SDVOB_HOTPLUG_INT_EN | \
428188bdfb7SJani Nikula 						 CRT_HOTPLUG_INT_EN)
429188bdfb7SJani Nikula #define   CRT_HOTPLUG_FORCE_DETECT		(1 << 3)
430188bdfb7SJani Nikula #define CRT_HOTPLUG_ACTIVATION_PERIOD_32	(0 << 8)
431188bdfb7SJani Nikula /* must use period 64 on GM45 according to docs */
432188bdfb7SJani Nikula #define CRT_HOTPLUG_ACTIVATION_PERIOD_64	(1 << 8)
433188bdfb7SJani Nikula #define CRT_HOTPLUG_DAC_ON_TIME_2M		(0 << 7)
434188bdfb7SJani Nikula #define CRT_HOTPLUG_DAC_ON_TIME_4M		(1 << 7)
435188bdfb7SJani Nikula #define CRT_HOTPLUG_VOLTAGE_COMPARE_40		(0 << 5)
436188bdfb7SJani Nikula #define CRT_HOTPLUG_VOLTAGE_COMPARE_50		(1 << 5)
437188bdfb7SJani Nikula #define CRT_HOTPLUG_VOLTAGE_COMPARE_60		(2 << 5)
438188bdfb7SJani Nikula #define CRT_HOTPLUG_VOLTAGE_COMPARE_70		(3 << 5)
439188bdfb7SJani Nikula #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK	(3 << 5)
440188bdfb7SJani Nikula #define CRT_HOTPLUG_DETECT_DELAY_1G		(0 << 4)
441188bdfb7SJani Nikula #define CRT_HOTPLUG_DETECT_DELAY_2G		(1 << 4)
442188bdfb7SJani Nikula #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV	(0 << 2)
443188bdfb7SJani Nikula #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV	(1 << 2)
444188bdfb7SJani Nikula 
445188bdfb7SJani Nikula #define PORT_HOTPLUG_STAT(dev_priv)	_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61114)
446188bdfb7SJani Nikula /* HDMI/DP bits are g4x+ */
447188bdfb7SJani Nikula #define   PORTD_HOTPLUG_LIVE_STATUS_G4X		(1 << 27)
448188bdfb7SJani Nikula #define   PORTC_HOTPLUG_LIVE_STATUS_G4X		(1 << 28)
449188bdfb7SJani Nikula #define   PORTB_HOTPLUG_LIVE_STATUS_G4X		(1 << 29)
450188bdfb7SJani Nikula #define   PORTD_HOTPLUG_INT_STATUS		(3 << 21)
451188bdfb7SJani Nikula #define   PORTD_HOTPLUG_INT_LONG_PULSE		(2 << 21)
452188bdfb7SJani Nikula #define   PORTD_HOTPLUG_INT_SHORT_PULSE		(1 << 21)
453188bdfb7SJani Nikula #define   PORTC_HOTPLUG_INT_STATUS		(3 << 19)
454188bdfb7SJani Nikula #define   PORTC_HOTPLUG_INT_LONG_PULSE		(2 << 19)
455188bdfb7SJani Nikula #define   PORTC_HOTPLUG_INT_SHORT_PULSE		(1 << 19)
456188bdfb7SJani Nikula #define   PORTB_HOTPLUG_INT_STATUS		(3 << 17)
457188bdfb7SJani Nikula #define   PORTB_HOTPLUG_INT_LONG_PULSE		(2 << 17)
458188bdfb7SJani Nikula #define   PORTB_HOTPLUG_INT_SHORT_PLUSE		(1 << 17)
459188bdfb7SJani Nikula /* CRT/TV common between gen3+ */
460188bdfb7SJani Nikula #define   CRT_HOTPLUG_INT_STATUS		(1 << 11)
461188bdfb7SJani Nikula #define   TV_HOTPLUG_INT_STATUS			(1 << 10)
462188bdfb7SJani Nikula #define   CRT_HOTPLUG_MONITOR_MASK		(3 << 8)
463188bdfb7SJani Nikula #define   CRT_HOTPLUG_MONITOR_COLOR		(3 << 8)
464188bdfb7SJani Nikula #define   CRT_HOTPLUG_MONITOR_MONO		(2 << 8)
465188bdfb7SJani Nikula #define   CRT_HOTPLUG_MONITOR_NONE		(0 << 8)
466188bdfb7SJani Nikula #define   DP_AUX_CHANNEL_D_INT_STATUS_G4X	(1 << 6)
467188bdfb7SJani Nikula #define   DP_AUX_CHANNEL_C_INT_STATUS_G4X	(1 << 5)
468188bdfb7SJani Nikula #define   DP_AUX_CHANNEL_B_INT_STATUS_G4X	(1 << 4)
469188bdfb7SJani Nikula #define   DP_AUX_CHANNEL_MASK_INT_STATUS_G4X	(7 << 4)
470188bdfb7SJani Nikula 
471188bdfb7SJani Nikula /* SDVO is different across gen3/4 */
472188bdfb7SJani Nikula #define   SDVOC_HOTPLUG_INT_STATUS_G4X		(1 << 3)
473188bdfb7SJani Nikula #define   SDVOB_HOTPLUG_INT_STATUS_G4X		(1 << 2)
474188bdfb7SJani Nikula /*
475188bdfb7SJani Nikula  * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
476188bdfb7SJani Nikula  * since reality corrobates that they're the same as on gen3. But keep these
477188bdfb7SJani Nikula  * bits here (and the comment!) to help any other lost wanderers back onto the
478188bdfb7SJani Nikula  * right tracks.
479188bdfb7SJani Nikula  */
480188bdfb7SJani Nikula #define   SDVOC_HOTPLUG_INT_STATUS_I965		(3 << 4)
481188bdfb7SJani Nikula #define   SDVOB_HOTPLUG_INT_STATUS_I965		(3 << 2)
482188bdfb7SJani Nikula #define   SDVOC_HOTPLUG_INT_STATUS_I915		(1 << 7)
483188bdfb7SJani Nikula #define   SDVOB_HOTPLUG_INT_STATUS_I915		(1 << 6)
484188bdfb7SJani Nikula #define   HOTPLUG_INT_STATUS_G4X		(CRT_HOTPLUG_INT_STATUS | \
485188bdfb7SJani Nikula 						 SDVOB_HOTPLUG_INT_STATUS_G4X | \
486188bdfb7SJani Nikula 						 SDVOC_HOTPLUG_INT_STATUS_G4X | \
487188bdfb7SJani Nikula 						 PORTB_HOTPLUG_INT_STATUS | \
488188bdfb7SJani Nikula 						 PORTC_HOTPLUG_INT_STATUS | \
489188bdfb7SJani Nikula 						 PORTD_HOTPLUG_INT_STATUS)
490188bdfb7SJani Nikula 
491188bdfb7SJani Nikula #define HOTPLUG_INT_STATUS_I915			(CRT_HOTPLUG_INT_STATUS | \
492188bdfb7SJani Nikula 						 SDVOB_HOTPLUG_INT_STATUS_I915 | \
493188bdfb7SJani Nikula 						 SDVOC_HOTPLUG_INT_STATUS_I915 | \
494188bdfb7SJani Nikula 						 PORTB_HOTPLUG_INT_STATUS | \
495188bdfb7SJani Nikula 						 PORTC_HOTPLUG_INT_STATUS | \
496188bdfb7SJani Nikula 						 PORTD_HOTPLUG_INT_STATUS)
497188bdfb7SJani Nikula 
498188bdfb7SJani Nikula /* SDVO and HDMI port control.
499188bdfb7SJani Nikula  * The same register may be used for SDVO or HDMI */
500188bdfb7SJani Nikula #define _GEN3_SDVOB	0x61140
501188bdfb7SJani Nikula #define _GEN3_SDVOC	0x61160
502188bdfb7SJani Nikula #define GEN3_SDVOB	_MMIO(_GEN3_SDVOB)
503188bdfb7SJani Nikula #define GEN3_SDVOC	_MMIO(_GEN3_SDVOC)
504188bdfb7SJani Nikula #define GEN4_HDMIB	GEN3_SDVOB
505188bdfb7SJani Nikula #define GEN4_HDMIC	GEN3_SDVOC
506188bdfb7SJani Nikula #define VLV_HDMIB	_MMIO(VLV_DISPLAY_BASE + 0x61140)
507188bdfb7SJani Nikula #define VLV_HDMIC	_MMIO(VLV_DISPLAY_BASE + 0x61160)
508188bdfb7SJani Nikula #define CHV_HDMID	_MMIO(VLV_DISPLAY_BASE + 0x6116C)
509188bdfb7SJani Nikula #define PCH_SDVOB	_MMIO(0xe1140)
510188bdfb7SJani Nikula #define PCH_HDMIB	PCH_SDVOB
511188bdfb7SJani Nikula #define PCH_HDMIC	_MMIO(0xe1150)
512188bdfb7SJani Nikula #define PCH_HDMID	_MMIO(0xe1160)
513188bdfb7SJani Nikula 
514188bdfb7SJani Nikula #define PORT_DFT_I9XX				_MMIO(0x61150)
515188bdfb7SJani Nikula #define   DC_BALANCE_RESET			(1 << 25)
516188bdfb7SJani Nikula #define PORT_DFT2_G4X(dev_priv)		_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61154)
517188bdfb7SJani Nikula #define   DC_BALANCE_RESET_VLV			(1 << 31)
518188bdfb7SJani Nikula #define   PIPE_SCRAMBLE_RESET_MASK		((1 << 14) | (0x3 << 0))
519188bdfb7SJani Nikula #define   PIPE_C_SCRAMBLE_RESET			REG_BIT(14) /* chv */
520188bdfb7SJani Nikula #define   PIPE_B_SCRAMBLE_RESET			REG_BIT(1)
521188bdfb7SJani Nikula #define   PIPE_A_SCRAMBLE_RESET			REG_BIT(0)
522188bdfb7SJani Nikula 
523188bdfb7SJani Nikula /* Gen 3 SDVO bits: */
524188bdfb7SJani Nikula #define   SDVO_ENABLE				(1 << 31)
525188bdfb7SJani Nikula #define   SDVO_PIPE_SEL_SHIFT			30
526188bdfb7SJani Nikula #define   SDVO_PIPE_SEL_MASK			(1 << 30)
527188bdfb7SJani Nikula #define   SDVO_PIPE_SEL(pipe)			((pipe) << 30)
528188bdfb7SJani Nikula #define   SDVO_STALL_SELECT			(1 << 29)
529188bdfb7SJani Nikula #define   SDVO_INTERRUPT_ENABLE			(1 << 26)
530188bdfb7SJani Nikula /*
531188bdfb7SJani Nikula  * 915G/GM SDVO pixel multiplier.
532188bdfb7SJani Nikula  * Programmed value is multiplier - 1, up to 5x.
533188bdfb7SJani Nikula  * \sa DPLL_MD_UDI_MULTIPLIER_MASK
534188bdfb7SJani Nikula  */
535188bdfb7SJani Nikula #define   SDVO_PORT_MULTIPLY_MASK		(7 << 23)
536188bdfb7SJani Nikula #define   SDVO_PORT_MULTIPLY_SHIFT		23
537188bdfb7SJani Nikula #define   SDVO_PHASE_SELECT_MASK		(15 << 19)
538188bdfb7SJani Nikula #define   SDVO_PHASE_SELECT_DEFAULT		(6 << 19)
539188bdfb7SJani Nikula #define   SDVO_CLOCK_OUTPUT_INVERT		(1 << 18)
540188bdfb7SJani Nikula #define   SDVOC_GANG_MODE			(1 << 16) /* Port C only */
541188bdfb7SJani Nikula #define   SDVO_BORDER_ENABLE			(1 << 7) /* SDVO only */
542188bdfb7SJani Nikula #define   SDVOB_PCIE_CONCURRENCY		(1 << 3) /* Port B only */
543188bdfb7SJani Nikula #define   SDVO_DETECTED				(1 << 2)
544188bdfb7SJani Nikula /* Bits to be preserved when writing */
545188bdfb7SJani Nikula #define   SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
546188bdfb7SJani Nikula 			       SDVO_INTERRUPT_ENABLE)
547188bdfb7SJani Nikula #define   SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
548188bdfb7SJani Nikula 
549188bdfb7SJani Nikula /* Gen 4 SDVO/HDMI bits: */
550188bdfb7SJani Nikula #define   SDVO_COLOR_FORMAT_8bpc		(0 << 26)
551188bdfb7SJani Nikula #define   SDVO_COLOR_FORMAT_MASK		(7 << 26)
552188bdfb7SJani Nikula #define   SDVO_ENCODING_SDVO			(0 << 10)
553188bdfb7SJani Nikula #define   SDVO_ENCODING_HDMI			(2 << 10)
554188bdfb7SJani Nikula #define   HDMI_MODE_SELECT_HDMI			(1 << 9) /* HDMI only */
555188bdfb7SJani Nikula #define   HDMI_MODE_SELECT_DVI			(0 << 9) /* HDMI only */
556188bdfb7SJani Nikula #define   HDMI_COLOR_RANGE_16_235		(1 << 8) /* HDMI only */
557188bdfb7SJani Nikula #define   HDMI_AUDIO_ENABLE			(1 << 6) /* HDMI only */
558188bdfb7SJani Nikula /* VSYNC/HSYNC bits new with 965, default is to be set */
559188bdfb7SJani Nikula #define   SDVO_VSYNC_ACTIVE_HIGH		(1 << 4)
560188bdfb7SJani Nikula #define   SDVO_HSYNC_ACTIVE_HIGH		(1 << 3)
561188bdfb7SJani Nikula 
562188bdfb7SJani Nikula /* Gen 5 (IBX) SDVO/HDMI bits: */
563188bdfb7SJani Nikula #define   HDMI_COLOR_FORMAT_12bpc		(3 << 26) /* HDMI only */
564188bdfb7SJani Nikula #define   SDVOB_HOTPLUG_ENABLE			(1 << 23) /* SDVO only */
565188bdfb7SJani Nikula 
566188bdfb7SJani Nikula /* Gen 6 (CPT) SDVO/HDMI bits: */
567188bdfb7SJani Nikula #define   SDVO_PIPE_SEL_SHIFT_CPT		29
568188bdfb7SJani Nikula #define   SDVO_PIPE_SEL_MASK_CPT		(3 << 29)
569188bdfb7SJani Nikula #define   SDVO_PIPE_SEL_CPT(pipe)		((pipe) << 29)
570188bdfb7SJani Nikula 
571188bdfb7SJani Nikula /* CHV SDVO/HDMI bits: */
572188bdfb7SJani Nikula #define   SDVO_PIPE_SEL_SHIFT_CHV		24
573188bdfb7SJani Nikula #define   SDVO_PIPE_SEL_MASK_CHV		(3 << 24)
574188bdfb7SJani Nikula #define   SDVO_PIPE_SEL_CHV(pipe)		((pipe) << 24)
575188bdfb7SJani Nikula 
576188bdfb7SJani Nikula /* Video Data Island Packet control */
577188bdfb7SJani Nikula #define VIDEO_DIP_DATA		_MMIO(0x61178)
578188bdfb7SJani Nikula /* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
579188bdfb7SJani Nikula  * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
580188bdfb7SJani Nikula  * of the infoframe structure specified by CEA-861. */
581188bdfb7SJani Nikula #define   VIDEO_DIP_DATA_SIZE	32
582188bdfb7SJani Nikula #define   VIDEO_DIP_ASYNC_DATA_SIZE	36
583188bdfb7SJani Nikula #define   VIDEO_DIP_GMP_DATA_SIZE	36
584188bdfb7SJani Nikula #define   VIDEO_DIP_VSC_DATA_SIZE	36
585188bdfb7SJani Nikula #define   VIDEO_DIP_PPS_DATA_SIZE	132
586188bdfb7SJani Nikula #define VIDEO_DIP_CTL		_MMIO(0x61170)
587188bdfb7SJani Nikula /* Pre HSW: */
588188bdfb7SJani Nikula #define   VIDEO_DIP_ENABLE		(1 << 31)
589188bdfb7SJani Nikula #define   VIDEO_DIP_PORT(port)		((port) << 29)
590188bdfb7SJani Nikula #define   VIDEO_DIP_PORT_MASK		(3 << 29)
591188bdfb7SJani Nikula #define   VIDEO_DIP_ENABLE_GCP		(1 << 25) /* ilk+ */
592188bdfb7SJani Nikula #define   VIDEO_DIP_ENABLE_AVI		(1 << 21)
593188bdfb7SJani Nikula #define   VIDEO_DIP_ENABLE_VENDOR	(2 << 21)
594188bdfb7SJani Nikula #define   VIDEO_DIP_ENABLE_GAMUT	(4 << 21) /* ilk+ */
595188bdfb7SJani Nikula #define   VIDEO_DIP_ENABLE_SPD		(8 << 21)
596188bdfb7SJani Nikula #define   VIDEO_DIP_SELECT_AVI		(0 << 19)
597188bdfb7SJani Nikula #define   VIDEO_DIP_SELECT_VENDOR	(1 << 19)
598188bdfb7SJani Nikula #define   VIDEO_DIP_SELECT_GAMUT	(2 << 19)
599188bdfb7SJani Nikula #define   VIDEO_DIP_SELECT_SPD		(3 << 19)
600188bdfb7SJani Nikula #define   VIDEO_DIP_SELECT_MASK		(3 << 19)
601188bdfb7SJani Nikula #define   VIDEO_DIP_FREQ_ONCE		(0 << 16)
602188bdfb7SJani Nikula #define   VIDEO_DIP_FREQ_VSYNC		(1 << 16)
603188bdfb7SJani Nikula #define   VIDEO_DIP_FREQ_2VSYNC		(2 << 16)
604188bdfb7SJani Nikula #define   VIDEO_DIP_FREQ_MASK		(3 << 16)
605188bdfb7SJani Nikula /* HSW and later: */
606188bdfb7SJani Nikula #define   VIDEO_DIP_ENABLE_DRM_GLK	(1 << 28)
607188bdfb7SJani Nikula #define   PSR_VSC_BIT_7_SET		(1 << 27)
608188bdfb7SJani Nikula #define   VSC_SELECT_MASK		(0x3 << 25)
609188bdfb7SJani Nikula #define   VSC_SELECT_SHIFT		25
610188bdfb7SJani Nikula #define   VSC_DIP_HW_HEA_DATA		(0 << 25)
611188bdfb7SJani Nikula #define   VSC_DIP_HW_HEA_SW_DATA	(1 << 25)
612188bdfb7SJani Nikula #define   VSC_DIP_HW_DATA_SW_HEA	(2 << 25)
613188bdfb7SJani Nikula #define   VSC_DIP_SW_HEA_DATA		(3 << 25)
614188bdfb7SJani Nikula #define   VDIP_ENABLE_PPS		(1 << 24)
615188bdfb7SJani Nikula #define   VIDEO_DIP_ENABLE_VSC_HSW	(1 << 20)
616188bdfb7SJani Nikula #define   VIDEO_DIP_ENABLE_GCP_HSW	(1 << 16)
617188bdfb7SJani Nikula #define   VIDEO_DIP_ENABLE_AVI_HSW	(1 << 12)
618188bdfb7SJani Nikula #define   VIDEO_DIP_ENABLE_VS_HSW	(1 << 8)
619188bdfb7SJani Nikula #define   VIDEO_DIP_ENABLE_GMP_HSW	(1 << 4)
620188bdfb7SJani Nikula #define   VIDEO_DIP_ENABLE_SPD_HSW	(1 << 0)
621188bdfb7SJani Nikula /* ADL and later: */
622188bdfb7SJani Nikula #define   VIDEO_DIP_ENABLE_AS_ADL	REG_BIT(23)
623188bdfb7SJani Nikula 
624188bdfb7SJani Nikula #define PCH_GTC_CTL		_MMIO(0xe7000)
625188bdfb7SJani Nikula #define   PCH_GTC_ENABLE	(1 << 31)
626188bdfb7SJani Nikula 
627188bdfb7SJani Nikula /* Display Port */
628188bdfb7SJani Nikula #define DP_A			_MMIO(0x64000) /* eDP */
629188bdfb7SJani Nikula #define DP_B			_MMIO(0x64100)
630188bdfb7SJani Nikula #define DP_C			_MMIO(0x64200)
631188bdfb7SJani Nikula #define DP_D			_MMIO(0x64300)
632188bdfb7SJani Nikula #define VLV_DP_B		_MMIO(VLV_DISPLAY_BASE + 0x64100)
633188bdfb7SJani Nikula #define VLV_DP_C		_MMIO(VLV_DISPLAY_BASE + 0x64200)
634188bdfb7SJani Nikula #define CHV_DP_D		_MMIO(VLV_DISPLAY_BASE + 0x64300)
635188bdfb7SJani Nikula #define   DP_PORT_EN			REG_BIT(31)
636188bdfb7SJani Nikula #define   DP_PIPE_SEL_MASK		REG_GENMASK(30, 30)
637188bdfb7SJani Nikula #define   DP_PIPE_SEL(pipe)		REG_FIELD_PREP(DP_PIPE_SEL_MASK, (pipe))
638188bdfb7SJani Nikula #define   DP_PIPE_SEL_MASK_IVB		REG_GENMASK(30, 29)
639188bdfb7SJani Nikula #define   DP_PIPE_SEL_IVB(pipe)		REG_FIELD_PREP(DP_PIPE_SEL_MASK_IVB, (pipe))
640188bdfb7SJani Nikula #define   DP_PIPE_SEL_SHIFT_CHV		16
641188bdfb7SJani Nikula #define   DP_PIPE_SEL_MASK_CHV		REG_GENMASK(17, 16)
642188bdfb7SJani Nikula #define   DP_PIPE_SEL_CHV(pipe)		REG_FIELD_PREP(DP_PIPE_SEL_MASK_CHV, (pipe))
643188bdfb7SJani Nikula #define   DP_LINK_TRAIN_MASK		REG_GENMASK(29, 28)
644188bdfb7SJani Nikula #define   DP_LINK_TRAIN_PAT_1		REG_FIELD_PREP(DP_LINK_TRAIN_MASK, 0)
645188bdfb7SJani Nikula #define   DP_LINK_TRAIN_PAT_2		REG_FIELD_PREP(DP_LINK_TRAIN_MASK, 1)
646188bdfb7SJani Nikula #define   DP_LINK_TRAIN_PAT_IDLE	REG_FIELD_PREP(DP_LINK_TRAIN_MASK, 2)
647188bdfb7SJani Nikula #define   DP_LINK_TRAIN_OFF		REG_FIELD_PREP(DP_LINK_TRAIN_MASK, 3)
648188bdfb7SJani Nikula #define   DP_LINK_TRAIN_MASK_CPT	REG_GENMASK(10, 8)
649188bdfb7SJani Nikula #define   DP_LINK_TRAIN_PAT_1_CPT	REG_FIELD_PREP(DP_LINK_TRAIN_MASK_CPT, 0)
650188bdfb7SJani Nikula #define   DP_LINK_TRAIN_PAT_2_CPT	REG_FIELD_PREP(DP_LINK_TRAIN_MASK_CPT, 1)
651188bdfb7SJani Nikula #define   DP_LINK_TRAIN_PAT_IDLE_CPT	REG_FIELD_PREP(DP_LINK_TRAIN_MASK_CPT, 2)
652188bdfb7SJani Nikula #define   DP_LINK_TRAIN_OFF_CPT		REG_FIELD_PREP(DP_LINK_TRAIN_MASK_CPT, 3)
653188bdfb7SJani Nikula #define   DP_VOLTAGE_MASK		REG_GENMASK(27, 25)
654188bdfb7SJani Nikula #define   DP_VOLTAGE_0_4		REG_FIELD_PREP(DP_VOLTAGE_MASK, 0)
655188bdfb7SJani Nikula #define   DP_VOLTAGE_0_6		REG_FIELD_PREP(DP_VOLTAGE_MASK, 1)
656188bdfb7SJani Nikula #define   DP_VOLTAGE_0_8		REG_FIELD_PREP(DP_VOLTAGE_MASK, 2)
657188bdfb7SJani Nikula #define   DP_VOLTAGE_1_2		REG_FIELD_PREP(DP_VOLTAGE_MASK, 3)
658188bdfb7SJani Nikula #define   DP_PRE_EMPHASIS_MASK		REG_GENMASK(24, 22)
659188bdfb7SJani Nikula #define   DP_PRE_EMPHASIS_0		REG_FIELD_PREP(DP_PRE_EMPHASIS_MASK, 0)
660188bdfb7SJani Nikula #define   DP_PRE_EMPHASIS_3_5		REG_FIELD_PREP(DP_PRE_EMPHASIS_MASK, 1)
661188bdfb7SJani Nikula #define   DP_PRE_EMPHASIS_6		REG_FIELD_PREP(DP_PRE_EMPHASIS_MASK, 2)
662188bdfb7SJani Nikula #define   DP_PRE_EMPHASIS_9_5		REG_FIELD_PREP(DP_PRE_EMPHASIS_MASK, 3)
663188bdfb7SJani Nikula #define   DP_PORT_WIDTH_MASK		REG_GENMASK(21, 19)
664188bdfb7SJani Nikula #define   DP_PORT_WIDTH(width)		REG_FIELD_PREP(DP_PORT_WIDTH_MASK, (width) - 1)
665188bdfb7SJani Nikula #define   DP_ENHANCED_FRAMING		REG_BIT(18)
666188bdfb7SJani Nikula #define   EDP_PLL_FREQ_MASK		REG_GENMASK(17, 16)
667188bdfb7SJani Nikula #define   EDP_PLL_FREQ_270MHZ		REG_FIELD_PREP(EDP_PLL_FREQ_MASK, 0)
668188bdfb7SJani Nikula #define   EDP_PLL_FREQ_162MHZ		REG_FIELD_PREP(EDP_PLL_FREQ_MASK, 1)
669188bdfb7SJani Nikula #define   DP_PORT_REVERSAL		REG_BIT(15)
670188bdfb7SJani Nikula #define   EDP_PLL_ENABLE		REG_BIT(14)
671188bdfb7SJani Nikula #define   DP_CLOCK_OUTPUT_ENABLE	REG_BIT(13)
672188bdfb7SJani Nikula #define   DP_SCRAMBLING_DISABLE		REG_BIT(12)
673188bdfb7SJani Nikula #define   DP_SCRAMBLING_DISABLE_ILK	REG_BIT(7)
674188bdfb7SJani Nikula #define   DP_COLOR_RANGE_16_235		REG_BIT(8)
675188bdfb7SJani Nikula #define   DP_AUDIO_OUTPUT_ENABLE	REG_BIT(6)
676188bdfb7SJani Nikula #define   DP_SYNC_VS_HIGH		REG_BIT(4)
677188bdfb7SJani Nikula #define   DP_SYNC_HS_HIGH		REG_BIT(3)
678188bdfb7SJani Nikula #define   DP_DETECTED			REG_BIT(2)
679188bdfb7SJani Nikula 
680188bdfb7SJani Nikula /*
681188bdfb7SJani Nikula  * Computing GMCH M and N values for the Display Port link
682188bdfb7SJani Nikula  *
683188bdfb7SJani Nikula  * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
684188bdfb7SJani Nikula  *
685188bdfb7SJani Nikula  * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
686188bdfb7SJani Nikula  *
687188bdfb7SJani Nikula  * The GMCH value is used internally
688188bdfb7SJani Nikula  *
689188bdfb7SJani Nikula  * bytes_per_pixel is the number of bytes coming out of the plane,
690188bdfb7SJani Nikula  * which is after the LUTs, so we want the bytes for our color format.
691188bdfb7SJani Nikula  * For our current usage, this is always 3, one byte for R, G and B.
692188bdfb7SJani Nikula  */
693188bdfb7SJani Nikula #define _PIPEA_DATA_M_G4X	0x70050
694188bdfb7SJani Nikula #define _PIPEB_DATA_M_G4X	0x71050
695188bdfb7SJani Nikula #define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
696188bdfb7SJani Nikula /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
697188bdfb7SJani Nikula #define  TU_SIZE_MASK		REG_GENMASK(30, 25)
698188bdfb7SJani Nikula #define  TU_SIZE(x)		REG_FIELD_PREP(TU_SIZE_MASK, (x) - 1) /* default size 64 */
699188bdfb7SJani Nikula #define  DATA_LINK_M_N_MASK	REG_GENMASK(23, 0)
700188bdfb7SJani Nikula #define  DATA_LINK_N_MAX	(0x800000)
701188bdfb7SJani Nikula 
702188bdfb7SJani Nikula #define _PIPEA_DATA_N_G4X	0x70054
703188bdfb7SJani Nikula #define _PIPEB_DATA_N_G4X	0x71054
704188bdfb7SJani Nikula #define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
705188bdfb7SJani Nikula 
706188bdfb7SJani Nikula /*
707188bdfb7SJani Nikula  * Computing Link M and N values for the Display Port link
708188bdfb7SJani Nikula  *
709188bdfb7SJani Nikula  * Link M / N = pixel_clock / ls_clk
710188bdfb7SJani Nikula  *
711188bdfb7SJani Nikula  * (the DP spec calls pixel_clock the 'strm_clk')
712188bdfb7SJani Nikula  *
713188bdfb7SJani Nikula  * The Link value is transmitted in the Main Stream
714188bdfb7SJani Nikula  * Attributes and VB-ID.
715188bdfb7SJani Nikula  */
716188bdfb7SJani Nikula #define _PIPEA_LINK_M_G4X	0x70060
717188bdfb7SJani Nikula #define _PIPEB_LINK_M_G4X	0x71060
718188bdfb7SJani Nikula #define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
719188bdfb7SJani Nikula 
720188bdfb7SJani Nikula #define _PIPEA_LINK_N_G4X	0x70064
721188bdfb7SJani Nikula #define _PIPEB_LINK_N_G4X	0x71064
722188bdfb7SJani Nikula #define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
723188bdfb7SJani Nikula 
724188bdfb7SJani Nikula /* Pipe A */
725188bdfb7SJani Nikula #define _PIPEADSL		0x70000
726188bdfb7SJani Nikula #define PIPEDSL(dev_priv, pipe)		_MMIO_PIPE2(dev_priv, pipe, _PIPEADSL)
727188bdfb7SJani Nikula #define   PIPEDSL_CURR_FIELD	REG_BIT(31) /* ctg+ */
728188bdfb7SJani Nikula #define   PIPEDSL_LINE_MASK	REG_GENMASK(19, 0)
729188bdfb7SJani Nikula 
730188bdfb7SJani Nikula #define _TRANSACONF		0x70008
731188bdfb7SJani Nikula #define TRANSCONF(dev_priv, trans)	_MMIO_PIPE2(dev_priv, (trans), _TRANSACONF)
732188bdfb7SJani Nikula #define   TRANSCONF_ENABLE			REG_BIT(31)
733188bdfb7SJani Nikula #define   TRANSCONF_DOUBLE_WIDE			REG_BIT(30) /* pre-i965 */
734188bdfb7SJani Nikula #define   TRANSCONF_STATE_ENABLE			REG_BIT(30) /* i965+ */
735188bdfb7SJani Nikula #define   TRANSCONF_DSI_PLL_LOCKED		REG_BIT(29) /* vlv & pipe A only */
736188bdfb7SJani Nikula #define   TRANSCONF_FRAME_START_DELAY_MASK	REG_GENMASK(28, 27) /* pre-hsw */
737188bdfb7SJani Nikula #define   TRANSCONF_FRAME_START_DELAY(x)		REG_FIELD_PREP(TRANSCONF_FRAME_START_DELAY_MASK, (x)) /* pre-hsw: 0-3 */
738188bdfb7SJani Nikula #define   TRANSCONF_PIPE_LOCKED			REG_BIT(25)
739188bdfb7SJani Nikula #define   TRANSCONF_FORCE_BORDER			REG_BIT(25)
740188bdfb7SJani Nikula #define   TRANSCONF_GAMMA_MODE_MASK_I9XX		REG_BIT(24) /* gmch */
741188bdfb7SJani Nikula #define   TRANSCONF_GAMMA_MODE_MASK_ILK		REG_GENMASK(25, 24) /* ilk-ivb */
742188bdfb7SJani Nikula #define   TRANSCONF_GAMMA_MODE_8BIT		REG_FIELD_PREP(TRANSCONF_GAMMA_MODE_MASK, 0)
743188bdfb7SJani Nikula #define   TRANSCONF_GAMMA_MODE_10BIT		REG_FIELD_PREP(TRANSCONF_GAMMA_MODE_MASK, 1)
744188bdfb7SJani Nikula #define   TRANSCONF_GAMMA_MODE_12BIT		REG_FIELD_PREP(TRANSCONF_GAMMA_MODE_MASK_ILK, 2) /* ilk-ivb */
745188bdfb7SJani Nikula #define   TRANSCONF_GAMMA_MODE_SPLIT		REG_FIELD_PREP(TRANSCONF_GAMMA_MODE_MASK_ILK, 3) /* ivb */
746188bdfb7SJani Nikula #define   TRANSCONF_GAMMA_MODE(x)		REG_FIELD_PREP(TRANSCONF_GAMMA_MODE_MASK_ILK, (x)) /* pass in GAMMA_MODE_MODE_* */
747188bdfb7SJani Nikula #define   TRANSCONF_INTERLACE_MASK		REG_GENMASK(23, 21) /* gen3+ */
748188bdfb7SJani Nikula #define   TRANSCONF_INTERLACE_PROGRESSIVE	REG_FIELD_PREP(TRANSCONF_INTERLACE_MASK, 0)
749188bdfb7SJani Nikula #define   TRANSCONF_INTERLACE_W_SYNC_SHIFT_PANEL	REG_FIELD_PREP(TRANSCONF_INTERLACE_MASK, 4) /* gen4 only */
750188bdfb7SJani Nikula #define   TRANSCONF_INTERLACE_W_SYNC_SHIFT	REG_FIELD_PREP(TRANSCONF_INTERLACE_MASK, 5) /* gen4 only */
751188bdfb7SJani Nikula #define   TRANSCONF_INTERLACE_W_FIELD_INDICATION	REG_FIELD_PREP(TRANSCONF_INTERLACE_MASK, 6)
752188bdfb7SJani Nikula #define   TRANSCONF_INTERLACE_FIELD_0_ONLY	REG_FIELD_PREP(TRANSCONF_INTERLACE_MASK, 7) /* gen3 only */
753188bdfb7SJani Nikula /*
754188bdfb7SJani Nikula  * ilk+: PF/D=progressive fetch/display, IF/D=interlaced fetch/display,
755188bdfb7SJani Nikula  * DBL=power saving pixel doubling, PF-ID* requires panel fitter
756188bdfb7SJani Nikula  */
757188bdfb7SJani Nikula #define   TRANSCONF_INTERLACE_MASK_ILK		REG_GENMASK(23, 21) /* ilk+ */
758188bdfb7SJani Nikula #define   TRANSCONF_INTERLACE_MASK_HSW		REG_GENMASK(22, 21) /* hsw+ */
759188bdfb7SJani Nikula #define   TRANSCONF_INTERLACE_PF_PD_ILK		REG_FIELD_PREP(TRANSCONF_INTERLACE_MASK_ILK, 0)
760188bdfb7SJani Nikula #define   TRANSCONF_INTERLACE_PF_ID_ILK		REG_FIELD_PREP(TRANSCONF_INTERLACE_MASK_ILK, 1)
761188bdfb7SJani Nikula #define   TRANSCONF_INTERLACE_IF_ID_ILK		REG_FIELD_PREP(TRANSCONF_INTERLACE_MASK_ILK, 3)
762188bdfb7SJani Nikula #define   TRANSCONF_INTERLACE_IF_ID_DBL_ILK	REG_FIELD_PREP(TRANSCONF_INTERLACE_MASK_ILK, 4) /* ilk/snb only */
763188bdfb7SJani Nikula #define   TRANSCONF_INTERLACE_PF_ID_DBL_ILK	REG_FIELD_PREP(TRANSCONF_INTERLACE_MASK_ILK, 5) /* ilk/snb only */
764188bdfb7SJani Nikula #define   TRANSCONF_REFRESH_RATE_ALT_ILK		REG_BIT(20)
765188bdfb7SJani Nikula #define   TRANSCONF_MSA_TIMING_DELAY_MASK	REG_GENMASK(19, 18) /* ilk/snb/ivb */
766188bdfb7SJani Nikula #define   TRANSCONF_MSA_TIMING_DELAY(x)		REG_FIELD_PREP(TRANSCONF_MSA_TIMING_DELAY_MASK, (x))
767188bdfb7SJani Nikula #define   TRANSCONF_CXSR_DOWNCLOCK		REG_BIT(16)
768188bdfb7SJani Nikula #define   TRANSCONF_WGC_ENABLE			REG_BIT(15) /* vlv/chv only */
769188bdfb7SJani Nikula #define   TRANSCONF_REFRESH_RATE_ALT_VLV		REG_BIT(14)
770188bdfb7SJani Nikula #define   TRANSCONF_COLOR_RANGE_SELECT		REG_BIT(13)
771188bdfb7SJani Nikula #define   TRANSCONF_OUTPUT_COLORSPACE_MASK	REG_GENMASK(12, 11) /* ilk-ivb */
772188bdfb7SJani Nikula #define   TRANSCONF_OUTPUT_COLORSPACE_RGB	REG_FIELD_PREP(TRANSCONF_OUTPUT_COLORSPACE_MASK, 0) /* ilk-ivb */
773188bdfb7SJani Nikula #define   TRANSCONF_OUTPUT_COLORSPACE_YUV601	REG_FIELD_PREP(TRANSCONF_OUTPUT_COLORSPACE_MASK, 1) /* ilk-ivb */
774188bdfb7SJani Nikula #define   TRANSCONF_OUTPUT_COLORSPACE_YUV709	REG_FIELD_PREP(TRANSCONF_OUTPUT_COLORSPACE_MASK, 2) /* ilk-ivb */
775188bdfb7SJani Nikula #define   TRANSCONF_OUTPUT_COLORSPACE_YUV_HSW	REG_BIT(11) /* hsw only */
776188bdfb7SJani Nikula #define   TRANSCONF_BPC_MASK			REG_GENMASK(7, 5) /* ctg-ivb */
777188bdfb7SJani Nikula #define   TRANSCONF_BPC_8			REG_FIELD_PREP(TRANSCONF_BPC_MASK, 0)
778188bdfb7SJani Nikula #define   TRANSCONF_BPC_10			REG_FIELD_PREP(TRANSCONF_BPC_MASK, 1)
779188bdfb7SJani Nikula #define   TRANSCONF_BPC_6			REG_FIELD_PREP(TRANSCONF_BPC_MASK, 2)
780188bdfb7SJani Nikula #define   TRANSCONF_BPC_12			REG_FIELD_PREP(TRANSCONF_BPC_MASK, 3)
781188bdfb7SJani Nikula #define   TRANSCONF_DITHER_EN			REG_BIT(4)
782188bdfb7SJani Nikula #define   TRANSCONF_DITHER_TYPE_MASK		REG_GENMASK(3, 2)
783188bdfb7SJani Nikula #define   TRANSCONF_DITHER_TYPE_SP		REG_FIELD_PREP(TRANSCONF_DITHER_TYPE_MASK, 0)
784188bdfb7SJani Nikula #define   TRANSCONF_DITHER_TYPE_ST1		REG_FIELD_PREP(TRANSCONF_DITHER_TYPE_MASK, 1)
785188bdfb7SJani Nikula #define   TRANSCONF_DITHER_TYPE_ST2		REG_FIELD_PREP(TRANSCONF_DITHER_TYPE_MASK, 2)
786188bdfb7SJani Nikula #define   TRANSCONF_DITHER_TYPE_TEMP		REG_FIELD_PREP(TRANSCONF_DITHER_TYPE_MASK, 3)
787188bdfb7SJani Nikula #define   TRANSCONF_PIXEL_COUNT_SCALING_MASK	REG_GENMASK(1, 0)
788188bdfb7SJani Nikula #define   TRANSCONF_PIXEL_COUNT_SCALING_X4	1
789188bdfb7SJani Nikula 
790188bdfb7SJani Nikula #define _PIPEASTAT		0x70024
791188bdfb7SJani Nikula #define PIPESTAT(dev_priv, pipe)		_MMIO_PIPE2(dev_priv, pipe, _PIPEASTAT)
792188bdfb7SJani Nikula #define   PIPE_FIFO_UNDERRUN_STATUS		(1UL << 31)
793188bdfb7SJani Nikula #define   SPRITE1_FLIP_DONE_INT_EN_VLV		(1UL << 30)
794188bdfb7SJani Nikula #define   PIPE_CRC_ERROR_ENABLE			(1UL << 29)
795188bdfb7SJani Nikula #define   PIPE_CRC_DONE_ENABLE			(1UL << 28)
796188bdfb7SJani Nikula #define   PERF_COUNTER2_INTERRUPT_EN		(1UL << 27)
797188bdfb7SJani Nikula #define   PIPE_GMBUS_EVENT_ENABLE		(1UL << 27)
798188bdfb7SJani Nikula #define   PLANE_FLIP_DONE_INT_EN_VLV		(1UL << 26)
799188bdfb7SJani Nikula #define   PIPE_HOTPLUG_INTERRUPT_ENABLE		(1UL << 26)
800188bdfb7SJani Nikula #define   PIPE_VSYNC_INTERRUPT_ENABLE		(1UL << 25)
801188bdfb7SJani Nikula #define   PIPE_DISPLAY_LINE_COMPARE_ENABLE	(1UL << 24)
802188bdfb7SJani Nikula #define   PIPE_DPST_EVENT_ENABLE		(1UL << 23)
803188bdfb7SJani Nikula #define   SPRITE0_FLIP_DONE_INT_EN_VLV		(1UL << 22)
804188bdfb7SJani Nikula #define   PIPE_LEGACY_BLC_EVENT_ENABLE		(1UL << 22)
805188bdfb7SJani Nikula #define   PIPE_ODD_FIELD_INTERRUPT_ENABLE	(1UL << 21)
806188bdfb7SJani Nikula #define   PIPE_EVEN_FIELD_INTERRUPT_ENABLE	(1UL << 20)
807188bdfb7SJani Nikula #define   PIPE_B_PSR_INTERRUPT_ENABLE_VLV	(1UL << 19)
808188bdfb7SJani Nikula #define   PERF_COUNTER_INTERRUPT_EN		(1UL << 19)
809188bdfb7SJani Nikula #define   PIPE_HOTPLUG_TV_INTERRUPT_ENABLE	(1UL << 18) /* pre-965 */
810188bdfb7SJani Nikula #define   PIPE_START_VBLANK_INTERRUPT_ENABLE	(1UL << 18) /* 965 or later */
811188bdfb7SJani Nikula #define   PIPE_FRAMESTART_INTERRUPT_ENABLE	(1UL << 17)
812188bdfb7SJani Nikula #define   PIPE_VBLANK_INTERRUPT_ENABLE		(1UL << 17)
813188bdfb7SJani Nikula #define   PIPEA_HBLANK_INT_EN_VLV		(1UL << 16)
814188bdfb7SJani Nikula #define   PIPE_OVERLAY_UPDATED_ENABLE		(1UL << 16)
815188bdfb7SJani Nikula #define   SPRITE1_FLIP_DONE_INT_STATUS_VLV	(1UL << 15)
816188bdfb7SJani Nikula #define   SPRITE0_FLIP_DONE_INT_STATUS_VLV	(1UL << 14)
817188bdfb7SJani Nikula #define   PIPE_CRC_ERROR_INTERRUPT_STATUS	(1UL << 13)
818188bdfb7SJani Nikula #define   PIPE_CRC_DONE_INTERRUPT_STATUS	(1UL << 12)
819188bdfb7SJani Nikula #define   PERF_COUNTER2_INTERRUPT_STATUS	(1UL << 11)
820188bdfb7SJani Nikula #define   PIPE_GMBUS_INTERRUPT_STATUS		(1UL << 11)
821188bdfb7SJani Nikula #define   PLANE_FLIP_DONE_INT_STATUS_VLV	(1UL << 10)
822188bdfb7SJani Nikula #define   PIPE_HOTPLUG_INTERRUPT_STATUS		(1UL << 10)
823188bdfb7SJani Nikula #define   PIPE_VSYNC_INTERRUPT_STATUS		(1UL << 9)
824188bdfb7SJani Nikula #define   PIPE_DISPLAY_LINE_COMPARE_STATUS	(1UL << 8)
825188bdfb7SJani Nikula #define   PIPE_DPST_EVENT_STATUS		(1UL << 7)
826188bdfb7SJani Nikula #define   PIPE_A_PSR_STATUS_VLV			(1UL << 6)
827188bdfb7SJani Nikula #define   PIPE_LEGACY_BLC_EVENT_STATUS		(1UL << 6)
828188bdfb7SJani Nikula #define   PIPE_ODD_FIELD_INTERRUPT_STATUS	(1UL << 5)
829188bdfb7SJani Nikula #define   PIPE_EVEN_FIELD_INTERRUPT_STATUS	(1UL << 4)
830188bdfb7SJani Nikula #define   PIPE_B_PSR_STATUS_VLV			(1UL << 3)
831188bdfb7SJani Nikula #define   PERF_COUNTER_INTERRUPT_STATUS		(1UL << 3)
832188bdfb7SJani Nikula #define   PIPE_HOTPLUG_TV_INTERRUPT_STATUS	(1UL << 2) /* pre-965 */
833188bdfb7SJani Nikula #define   PIPE_START_VBLANK_INTERRUPT_STATUS	(1UL << 2) /* 965 or later */
834188bdfb7SJani Nikula #define   PIPE_FRAMESTART_INTERRUPT_STATUS	(1UL << 1)
835188bdfb7SJani Nikula #define   PIPE_VBLANK_INTERRUPT_STATUS		(1UL << 1)
836188bdfb7SJani Nikula #define   PIPE_HBLANK_INT_STATUS		(1UL << 0)
837188bdfb7SJani Nikula #define   PIPE_OVERLAY_UPDATED_STATUS		(1UL << 0)
838188bdfb7SJani Nikula #define   PIPESTAT_INT_ENABLE_MASK		0x7fff0000
839188bdfb7SJani Nikula #define   PIPESTAT_INT_STATUS_MASK		0x0000ffff
840188bdfb7SJani Nikula 
841188bdfb7SJani Nikula #define _PIPE_ARB_CTL_A			0x70028 /* icl+ */
842188bdfb7SJani Nikula #define PIPE_ARB_CTL(dev_priv, pipe)		_MMIO_PIPE2(dev_priv, pipe, _PIPE_ARB_CTL_A)
843188bdfb7SJani Nikula #define   PIPE_ARB_USE_PROG_SLOTS	REG_BIT(13)
844188bdfb7SJani Nikula 
845188bdfb7SJani Nikula #define _PIPE_MISC_A			0x70030
846188bdfb7SJani Nikula #define _PIPE_MISC_B			0x71030
847188bdfb7SJani Nikula #define PIPE_MISC(pipe)			_MMIO_PIPE(pipe, _PIPE_MISC_A, _PIPE_MISC_B)
848188bdfb7SJani Nikula #define   PIPE_MISC_YUV420_ENABLE		REG_BIT(27) /* glk+ */
849188bdfb7SJani Nikula #define   PIPE_MISC_YUV420_MODE_FULL_BLEND	REG_BIT(26) /* glk+ */
850188bdfb7SJani Nikula #define   PIPE_MISC_HDR_MODE_PRECISION		REG_BIT(23) /* icl+ */
851188bdfb7SJani Nikula #define   PIPE_MISC_PSR_MASK_PRIMARY_FLIP	REG_BIT(23) /* bdw */
852188bdfb7SJani Nikula #define   PIPE_MISC_PSR_MASK_SPRITE_ENABLE	REG_BIT(22) /* bdw */
853188bdfb7SJani Nikula #define   PIPE_MISC_PSR_MASK_PIPE_REG_WRITE	REG_BIT(21) /* skl+ */
854188bdfb7SJani Nikula #define   PIPE_MISC_PSR_MASK_CURSOR_MOVE	REG_BIT(21) /* bdw */
855188bdfb7SJani Nikula #define   PIPE_MISC_PSR_MASK_VBLANK_VSYNC_INT	REG_BIT(20)
856188bdfb7SJani Nikula #define   PIPE_MISC_OUTPUT_COLORSPACE_YUV	REG_BIT(11)
857188bdfb7SJani Nikula #define   PIPE_MISC_PIXEL_ROUNDING_TRUNC	REG_BIT(8) /* tgl+ */
858188bdfb7SJani Nikula /*
859188bdfb7SJani Nikula  * For Display < 13, Bits 5-7 of PIPE MISC represent DITHER BPC with
860188bdfb7SJani Nikula  * valid values of: 6, 8, 10 BPC.
861188bdfb7SJani Nikula  * ADLP+, the bits 5-7 represent PORT OUTPUT BPC with valid values of:
862188bdfb7SJani Nikula  * 6, 8, 10, 12 BPC.
863188bdfb7SJani Nikula  */
864188bdfb7SJani Nikula #define   PIPE_MISC_BPC_MASK			REG_GENMASK(7, 5)
865188bdfb7SJani Nikula #define   PIPE_MISC_BPC_8			REG_FIELD_PREP(PIPE_MISC_BPC_MASK, 0)
866188bdfb7SJani Nikula #define   PIPE_MISC_BPC_10			REG_FIELD_PREP(PIPE_MISC_BPC_MASK, 1)
867188bdfb7SJani Nikula #define   PIPE_MISC_BPC_6			REG_FIELD_PREP(PIPE_MISC_BPC_MASK, 2)
868188bdfb7SJani Nikula #define   PIPE_MISC_BPC_12_ADLP			REG_FIELD_PREP(PIPE_MISC_BPC_MASK, 4) /* adlp+ */
869188bdfb7SJani Nikula #define   PIPE_MISC_DITHER_ENABLE		REG_BIT(4)
870188bdfb7SJani Nikula #define   PIPE_MISC_DITHER_TYPE_MASK		REG_GENMASK(3, 2)
871188bdfb7SJani Nikula #define   PIPE_MISC_DITHER_TYPE_SP		REG_FIELD_PREP(PIPE_MISC_DITHER_TYPE_MASK, 0)
872188bdfb7SJani Nikula #define   PIPE_MISC_DITHER_TYPE_ST1		REG_FIELD_PREP(PIPE_MISC_DITHER_TYPE_MASK, 1)
873188bdfb7SJani Nikula #define   PIPE_MISC_DITHER_TYPE_ST2		REG_FIELD_PREP(PIPE_MISC_DITHER_TYPE_MASK, 2)
874188bdfb7SJani Nikula #define   PIPE_MISC_DITHER_TYPE_TEMP		REG_FIELD_PREP(PIPE_MISC_DITHER_TYPE_MASK, 3)
875188bdfb7SJani Nikula 
876188bdfb7SJani Nikula #define _PIPE_MISC2_A					0x7002C
877188bdfb7SJani Nikula #define _PIPE_MISC2_B					0x7102C
878188bdfb7SJani Nikula #define PIPE_MISC2(pipe)		_MMIO_PIPE(pipe, _PIPE_MISC2_A, _PIPE_MISC2_B)
879188bdfb7SJani Nikula #define   PIPE_MISC2_BUBBLE_COUNTER_MASK	REG_GENMASK(31, 24)
880188bdfb7SJani Nikula #define   PIPE_MISC2_BUBBLE_COUNTER_SCALER_EN	REG_FIELD_PREP(PIPE_MISC2_BUBBLE_COUNTER_MASK, 80)
881188bdfb7SJani Nikula #define   PIPE_MISC2_BUBBLE_COUNTER_SCALER_DIS	REG_FIELD_PREP(PIPE_MISC2_BUBBLE_COUNTER_MASK, 20)
882188bdfb7SJani Nikula #define   PIPE_MISC2_FLIP_INFO_PLANE_SEL_MASK		REG_GENMASK(2, 0) /* tgl+ */
883188bdfb7SJani Nikula #define   PIPE_MISC2_FLIP_INFO_PLANE_SEL(plane_id)	REG_FIELD_PREP(PIPE_MISC2_FLIP_INFO_PLANE_SEL_MASK, (plane_id))
884188bdfb7SJani Nikula 
885188bdfb7SJani Nikula #define DPINVGTT				_MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
886188bdfb7SJani Nikula #define   DPINVGTT_EN_MASK_CHV				REG_GENMASK(27, 16)
887188bdfb7SJani Nikula #define   DPINVGTT_EN_MASK_VLV				REG_GENMASK(23, 16)
888188bdfb7SJani Nikula #define   SPRITEF_INVALID_GTT_INT_EN			REG_BIT(27)
889188bdfb7SJani Nikula #define   SPRITEE_INVALID_GTT_INT_EN			REG_BIT(26)
890188bdfb7SJani Nikula #define   PLANEC_INVALID_GTT_INT_EN			REG_BIT(25)
891188bdfb7SJani Nikula #define   CURSORC_INVALID_GTT_INT_EN			REG_BIT(24)
892188bdfb7SJani Nikula #define   CURSORB_INVALID_GTT_INT_EN			REG_BIT(23)
893188bdfb7SJani Nikula #define   CURSORA_INVALID_GTT_INT_EN			REG_BIT(22)
894188bdfb7SJani Nikula #define   SPRITED_INVALID_GTT_INT_EN			REG_BIT(21)
895188bdfb7SJani Nikula #define   SPRITEC_INVALID_GTT_INT_EN			REG_BIT(20)
896188bdfb7SJani Nikula #define   PLANEB_INVALID_GTT_INT_EN			REG_BIT(19)
897188bdfb7SJani Nikula #define   SPRITEB_INVALID_GTT_INT_EN			REG_BIT(18)
898188bdfb7SJani Nikula #define   SPRITEA_INVALID_GTT_INT_EN			REG_BIT(17)
899188bdfb7SJani Nikula #define   PLANEA_INVALID_GTT_INT_EN			REG_BIT(16)
900188bdfb7SJani Nikula #define   DPINVGTT_STATUS_MASK_CHV			REG_GENMASK(11, 0)
901188bdfb7SJani Nikula #define   DPINVGTT_STATUS_MASK_VLV			REG_GENMASK(7, 0)
902188bdfb7SJani Nikula #define   SPRITEF_INVALID_GTT_STATUS			REG_BIT(11)
903188bdfb7SJani Nikula #define   SPRITEE_INVALID_GTT_STATUS			REG_BIT(10)
904188bdfb7SJani Nikula #define   PLANEC_INVALID_GTT_STATUS			REG_BIT(9)
905188bdfb7SJani Nikula #define   CURSORC_INVALID_GTT_STATUS			REG_BIT(8)
906188bdfb7SJani Nikula #define   CURSORB_INVALID_GTT_STATUS			REG_BIT(7)
907188bdfb7SJani Nikula #define   CURSORA_INVALID_GTT_STATUS			REG_BIT(6)
908188bdfb7SJani Nikula #define   SPRITED_INVALID_GTT_STATUS			REG_BIT(5)
909188bdfb7SJani Nikula #define   SPRITEC_INVALID_GTT_STATUS			REG_BIT(4)
910188bdfb7SJani Nikula #define   PLANEB_INVALID_GTT_STATUS			REG_BIT(3)
911188bdfb7SJani Nikula #define   SPRITEB_INVALID_GTT_STATUS			REG_BIT(2)
912188bdfb7SJani Nikula #define   SPRITEA_INVALID_GTT_STATUS			REG_BIT(1)
913188bdfb7SJani Nikula #define   PLANEA_INVALID_GTT_STATUS			REG_BIT(0)
914188bdfb7SJani Nikula 
915188bdfb7SJani Nikula #define CBR1_VLV			_MMIO(VLV_DISPLAY_BASE + 0x70400)
916188bdfb7SJani Nikula #define  CBR_PND_DEADLINE_DISABLE	(1 << 31)
917188bdfb7SJani Nikula #define  CBR_PWM_CLOCK_MUX_SELECT	(1 << 30)
918188bdfb7SJani Nikula 
919188bdfb7SJani Nikula #define CBR4_VLV			_MMIO(VLV_DISPLAY_BASE + 0x70450)
920188bdfb7SJani Nikula #define  CBR_DPLLBMD_PIPE(pipe)		(1 << (7 + (pipe) * 11)) /* pipes B and C */
921188bdfb7SJani Nikula 
922188bdfb7SJani Nikula /*
923188bdfb7SJani Nikula  * The two pipe frame counter registers are not synchronized, so
924188bdfb7SJani Nikula  * reading a stable value is somewhat tricky. The following code
925188bdfb7SJani Nikula  * should work:
926188bdfb7SJani Nikula  *
927188bdfb7SJani Nikula  *  do {
928188bdfb7SJani Nikula  *    high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
929188bdfb7SJani Nikula  *             PIPE_FRAME_HIGH_SHIFT;
930188bdfb7SJani Nikula  *    low1 =  ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
931188bdfb7SJani Nikula  *             PIPE_FRAME_LOW_SHIFT);
932188bdfb7SJani Nikula  *    high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
933188bdfb7SJani Nikula  *             PIPE_FRAME_HIGH_SHIFT);
934188bdfb7SJani Nikula  *  } while (high1 != high2);
935188bdfb7SJani Nikula  *  frame = (high1 << 8) | low1;
936188bdfb7SJani Nikula  */
937188bdfb7SJani Nikula #define _PIPEAFRAMEHIGH          0x70040
938188bdfb7SJani Nikula #define PIPEFRAME(dev_priv, pipe)		_MMIO_PIPE2(dev_priv, pipe, _PIPEAFRAMEHIGH)
939188bdfb7SJani Nikula #define   PIPE_FRAME_HIGH_MASK    0x0000ffff
940188bdfb7SJani Nikula #define   PIPE_FRAME_HIGH_SHIFT   0
941188bdfb7SJani Nikula 
942188bdfb7SJani Nikula #define _PIPEAFRAMEPIXEL         0x70044
943188bdfb7SJani Nikula #define PIPEFRAMEPIXEL(dev_priv, pipe)	_MMIO_PIPE2(dev_priv, pipe, _PIPEAFRAMEPIXEL)
944188bdfb7SJani Nikula #define   PIPE_FRAME_LOW_MASK     0xff000000
945188bdfb7SJani Nikula #define   PIPE_FRAME_LOW_SHIFT    24
946188bdfb7SJani Nikula #define   PIPE_PIXEL_MASK         0x00ffffff
947188bdfb7SJani Nikula #define   PIPE_PIXEL_SHIFT        0
948188bdfb7SJani Nikula 
949188bdfb7SJani Nikula /* GM45+ just has to be different */
950188bdfb7SJani Nikula #define _PIPEA_FRMCOUNT_G4X	0x70040
951188bdfb7SJani Nikula #define PIPE_FRMCOUNT_G4X(dev_priv, pipe) _MMIO_PIPE2(dev_priv, pipe, _PIPEA_FRMCOUNT_G4X)
952188bdfb7SJani Nikula 
953188bdfb7SJani Nikula #define _PIPEA_FLIPCOUNT_G4X	0x70044
954188bdfb7SJani Nikula #define PIPE_FLIPCOUNT_G4X(dev_priv, pipe) _MMIO_PIPE2(dev_priv, pipe, _PIPEA_FLIPCOUNT_G4X)
955188bdfb7SJani Nikula 
956188bdfb7SJani Nikula /* CHV pipe B blender */
957188bdfb7SJani Nikula #define _CHV_BLEND_A		0x60a00
958188bdfb7SJani Nikula #define CHV_BLEND(dev_priv, pipe)		_MMIO_TRANS2(dev_priv, pipe, _CHV_BLEND_A)
959188bdfb7SJani Nikula #define   CHV_BLEND_MASK	REG_GENMASK(31, 30)
960188bdfb7SJani Nikula #define   CHV_BLEND_LEGACY	REG_FIELD_PREP(CHV_BLEND_MASK, 0)
961188bdfb7SJani Nikula #define   CHV_BLEND_ANDROID	REG_FIELD_PREP(CHV_BLEND_MASK, 1)
962188bdfb7SJani Nikula #define   CHV_BLEND_MPO		REG_FIELD_PREP(CHV_BLEND_MASK, 2)
963188bdfb7SJani Nikula 
964188bdfb7SJani Nikula #define _CHV_CANVAS_A		0x60a04
965188bdfb7SJani Nikula #define CHV_CANVAS(dev_priv, pipe)	_MMIO_TRANS2(dev_priv, pipe, _CHV_CANVAS_A)
966188bdfb7SJani Nikula #define   CHV_CANVAS_RED_MASK	REG_GENMASK(29, 20)
967188bdfb7SJani Nikula #define   CHV_CANVAS_GREEN_MASK	REG_GENMASK(19, 10)
968188bdfb7SJani Nikula #define   CHV_CANVAS_BLUE_MASK	REG_GENMASK(9, 0)
969188bdfb7SJani Nikula 
970188bdfb7SJani Nikula /* Display/Sprite base address macros */
971188bdfb7SJani Nikula #define DISP_BASEADDR_MASK	(0xfffff000)
972188bdfb7SJani Nikula #define I915_LO_DISPBASE(val)	((val) & ~DISP_BASEADDR_MASK)
973188bdfb7SJani Nikula #define I915_HI_DISPBASE(val)	((val) & DISP_BASEADDR_MASK)
974188bdfb7SJani Nikula 
975188bdfb7SJani Nikula /*
976188bdfb7SJani Nikula  * VBIOS flags
977188bdfb7SJani Nikula  * gen2:
978188bdfb7SJani Nikula  * [00:06] alm,mgm
979188bdfb7SJani Nikula  * [10:16] all
980188bdfb7SJani Nikula  * [30:32] alm,mgm
981188bdfb7SJani Nikula  * gen3+:
982188bdfb7SJani Nikula  * [00:0f] all
983188bdfb7SJani Nikula  * [10:1f] all
984188bdfb7SJani Nikula  * [30:32] all
985188bdfb7SJani Nikula  */
986188bdfb7SJani Nikula #define SWF0(dev_priv, i)	_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70410 + (i) * 4)
987188bdfb7SJani Nikula #define SWF1(dev_priv, i)	_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x71410 + (i) * 4)
988188bdfb7SJani Nikula #define SWF3(dev_priv, i)	_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x72414 + (i) * 4)
989188bdfb7SJani Nikula #define SWF_ILK(i)	_MMIO(0x4F000 + (i) * 4)
990188bdfb7SJani Nikula 
991188bdfb7SJani Nikula #define DIGITAL_PORT_HOTPLUG_CNTRL	_MMIO(0x44030)
992188bdfb7SJani Nikula #define  DIGITAL_PORTA_HOTPLUG_ENABLE		(1 << 4)
993188bdfb7SJani Nikula #define  DIGITAL_PORTA_PULSE_DURATION_2ms	(0 << 2) /* pre-HSW */
994188bdfb7SJani Nikula #define  DIGITAL_PORTA_PULSE_DURATION_4_5ms	(1 << 2) /* pre-HSW */
995188bdfb7SJani Nikula #define  DIGITAL_PORTA_PULSE_DURATION_6ms	(2 << 2) /* pre-HSW */
996188bdfb7SJani Nikula #define  DIGITAL_PORTA_PULSE_DURATION_100ms	(3 << 2) /* pre-HSW */
997188bdfb7SJani Nikula #define  DIGITAL_PORTA_PULSE_DURATION_MASK	(3 << 2) /* pre-HSW */
998188bdfb7SJani Nikula #define  DIGITAL_PORTA_HOTPLUG_STATUS_MASK	(3 << 0)
999188bdfb7SJani Nikula #define  DIGITAL_PORTA_HOTPLUG_NO_DETECT	(0 << 0)
1000188bdfb7SJani Nikula #define  DIGITAL_PORTA_HOTPLUG_SHORT_DETECT	(1 << 0)
1001188bdfb7SJani Nikula #define  DIGITAL_PORTA_HOTPLUG_LONG_DETECT	(2 << 0)
1002188bdfb7SJani Nikula 
1003188bdfb7SJani Nikula /* refresh rate hardware control */
1004188bdfb7SJani Nikula #define RR_HW_CTL       _MMIO(0x45300)
1005188bdfb7SJani Nikula #define  RR_HW_LOW_POWER_FRAMES_MASK    0xff
1006188bdfb7SJani Nikula #define  RR_HW_HIGH_POWER_FRAMES_MASK   0xff00
1007188bdfb7SJani Nikula 
1008188bdfb7SJani Nikula #define _PIPEA_DATA_M1		0x60030
1009188bdfb7SJani Nikula #define _PIPEB_DATA_M1		0x61030
1010188bdfb7SJani Nikula #define PIPE_DATA_M1(dev_priv, tran) _MMIO_TRANS2(dev_priv, tran, _PIPEA_DATA_M1)
1011188bdfb7SJani Nikula 
1012188bdfb7SJani Nikula #define _PIPEA_DATA_N1		0x60034
1013188bdfb7SJani Nikula #define _PIPEB_DATA_N1		0x61034
1014188bdfb7SJani Nikula #define PIPE_DATA_N1(dev_priv, tran) _MMIO_TRANS2(dev_priv, tran, _PIPEA_DATA_N1)
1015188bdfb7SJani Nikula 
1016188bdfb7SJani Nikula #define _PIPEA_DATA_M2		0x60038
1017188bdfb7SJani Nikula #define _PIPEB_DATA_M2		0x61038
1018188bdfb7SJani Nikula #define PIPE_DATA_M2(dev_priv, tran) _MMIO_TRANS2(dev_priv, tran, _PIPEA_DATA_M2)
1019188bdfb7SJani Nikula 
1020188bdfb7SJani Nikula #define _PIPEA_DATA_N2		0x6003c
1021188bdfb7SJani Nikula #define _PIPEB_DATA_N2		0x6103c
1022188bdfb7SJani Nikula #define PIPE_DATA_N2(dev_priv, tran) _MMIO_TRANS2(dev_priv, tran, _PIPEA_DATA_N2)
1023188bdfb7SJani Nikula 
1024188bdfb7SJani Nikula #define _PIPEA_LINK_M1		0x60040
1025188bdfb7SJani Nikula #define _PIPEB_LINK_M1		0x61040
1026188bdfb7SJani Nikula #define PIPE_LINK_M1(dev_priv, tran) _MMIO_TRANS2(dev_priv, tran, _PIPEA_LINK_M1)
1027188bdfb7SJani Nikula 
1028188bdfb7SJani Nikula #define _PIPEA_LINK_N1		0x60044
1029188bdfb7SJani Nikula #define _PIPEB_LINK_N1		0x61044
1030188bdfb7SJani Nikula #define PIPE_LINK_N1(dev_priv, tran) _MMIO_TRANS2(dev_priv, tran, _PIPEA_LINK_N1)
1031188bdfb7SJani Nikula 
1032188bdfb7SJani Nikula #define _PIPEA_LINK_M2		0x60048
1033188bdfb7SJani Nikula #define _PIPEB_LINK_M2		0x61048
1034188bdfb7SJani Nikula #define PIPE_LINK_M2(dev_priv, tran) _MMIO_TRANS2(dev_priv, tran, _PIPEA_LINK_M2)
1035188bdfb7SJani Nikula 
1036188bdfb7SJani Nikula #define _PIPEA_LINK_N2		0x6004c
1037188bdfb7SJani Nikula #define _PIPEB_LINK_N2		0x6104c
1038188bdfb7SJani Nikula #define PIPE_LINK_N2(dev_priv, tran) _MMIO_TRANS2(dev_priv, tran, _PIPEA_LINK_N2)
1039188bdfb7SJani Nikula 
1040188bdfb7SJani Nikula /*
1041188bdfb7SJani Nikula  * Skylake scalers
1042188bdfb7SJani Nikula  */
1043188bdfb7SJani Nikula #define _ID(id, a, b) _PICK_EVEN(id, a, b)
1044188bdfb7SJani Nikula #define _PS_1A_CTRL      0x68180
1045188bdfb7SJani Nikula #define _PS_2A_CTRL      0x68280
1046188bdfb7SJani Nikula #define _PS_1B_CTRL      0x68980
1047188bdfb7SJani Nikula #define _PS_2B_CTRL      0x68A80
1048188bdfb7SJani Nikula #define _PS_1C_CTRL      0x69180
1049188bdfb7SJani Nikula #define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe,        \
1050188bdfb7SJani Nikula 			_ID(id, _PS_1A_CTRL, _PS_2A_CTRL),       \
1051188bdfb7SJani Nikula 			_ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
1052188bdfb7SJani Nikula #define   PS_SCALER_EN				REG_BIT(31)
1053188bdfb7SJani Nikula #define   PS_SCALER_TYPE_MASK			REG_BIT(30) /* icl+ */
1054188bdfb7SJani Nikula #define   PS_SCALER_TYPE_NON_LINEAR		REG_FIELD_PREP(PS_SCALER_TYPE_MASK, 0)
1055188bdfb7SJani Nikula #define   PS_SCALER_TYPE_LINEAR			REG_FIELD_PREP(PS_SCALER_TYPE_MASK, 1)
1056188bdfb7SJani Nikula #define   SKL_PS_SCALER_MODE_MASK		REG_GENMASK(29, 28) /* skl/bxt */
1057188bdfb7SJani Nikula #define   SKL_PS_SCALER_MODE_DYN		REG_FIELD_PREP(SKL_PS_SCALER_MODE_MASK, 0)
1058188bdfb7SJani Nikula #define   SKL_PS_SCALER_MODE_HQ			REG_FIELD_PREP(SKL_PS_SCALER_MODE_MASK, 1)
1059188bdfb7SJani Nikula #define   SKL_PS_SCALER_MODE_NV12		REG_FIELD_PREP(SKL_PS_SCALER_MODE_MASK, 2)
1060188bdfb7SJani Nikula #define   PS_SCALER_MODE_MASK			REG_BIT(29) /* glk-tgl */
1061188bdfb7SJani Nikula #define   PS_SCALER_MODE_NORMAL			REG_FIELD_PREP(PS_SCALER_MODE_MASK, 0)
1062188bdfb7SJani Nikula #define   PS_SCALER_MODE_PLANAR			REG_FIELD_PREP(PS_SCALER_MODE_MASK, 1)
1063188bdfb7SJani Nikula #define   PS_ADAPTIVE_FILTERING_EN		REG_BIT(28) /* icl+ */
1064188bdfb7SJani Nikula #define   PS_BINDING_MASK			REG_GENMASK(27, 25)
1065188bdfb7SJani Nikula #define   PS_BINDING_PIPE			REG_FIELD_PREP(PS_BINDING_MASK, 0)
1066188bdfb7SJani Nikula #define   PS_BINDING_PLANE(plane_id)		REG_FIELD_PREP(PS_BINDING_MASK, (plane_id) + 1)
1067188bdfb7SJani Nikula #define   PS_FILTER_MASK			REG_GENMASK(24, 23)
1068188bdfb7SJani Nikula #define   PS_FILTER_MEDIUM			REG_FIELD_PREP(PS_FILTER_MASK, 0)
1069188bdfb7SJani Nikula #define   PS_FILTER_PROGRAMMED			REG_FIELD_PREP(PS_FILTER_MASK, 1)
1070188bdfb7SJani Nikula #define   PS_FILTER_EDGE_ENHANCE		REG_FIELD_PREP(PS_FILTER_MASK, 2)
1071188bdfb7SJani Nikula #define   PS_FILTER_BILINEAR			REG_FIELD_PREP(PS_FILTER_MASK, 3)
1072188bdfb7SJani Nikula #define   PS_ADAPTIVE_FILTER_MASK		REG_BIT(22) /* icl+ */
1073188bdfb7SJani Nikula #define   PS_ADAPTIVE_FILTER_MEDIUM		REG_FIELD_PREP(PS_ADAPTIVE_FILTER_MASK, 0)
1074188bdfb7SJani Nikula #define   PS_ADAPTIVE_FILTER_EDGE_ENHANCE	REG_FIELD_PREP(PS_ADAPTIVE_FILTER_MASK, 1)
1075188bdfb7SJani Nikula #define   PS_PIPE_SCALER_LOC_MASK		REG_BIT(21) /* icl+ */
1076188bdfb7SJani Nikula #define   PS_PIPE_SCALER_LOC_AFTER_OUTPUT_CSC	REG_FIELD_PREP(PS_SCALER_LOCATION_MASK, 0) /* non-linear */
1077188bdfb7SJani Nikula #define   PS_PIPE_SCALER_LOC_AFTER_CSC		REG_FIELD_PREP(PS_SCALER_LOCATION_MASK, 1) /* linear */
1078188bdfb7SJani Nikula #define   PS_VERT3TAP				REG_BIT(21) /* skl/bxt */
1079188bdfb7SJani Nikula #define   PS_VERT_INT_INVERT_FIELD		REG_BIT(20)
1080188bdfb7SJani Nikula #define   PS_PROG_SCALE_FACTOR			REG_BIT(19) /* tgl+ */
1081188bdfb7SJani Nikula #define   PS_PWRUP_PROGRESS			REG_BIT(17)
1082188bdfb7SJani Nikula #define   PS_V_FILTER_BYPASS			REG_BIT(8)
1083188bdfb7SJani Nikula #define   PS_VADAPT_EN				REG_BIT(7) /* skl/bxt */
1084188bdfb7SJani Nikula #define   PS_VADAPT_MODE_MASK			REG_GENMASK(6, 5) /* skl/bxt */
1085188bdfb7SJani Nikula #define   PS_VADAPT_MODE_LEAST_ADAPT		REG_FIELD_PREP(PS_VADAPT_MODE_MASK, 0)
1086188bdfb7SJani Nikula #define   PS_VADAPT_MODE_MOD_ADAPT		REG_FIELD_PREP(PS_VADAPT_MODE_MASK, 1)
1087188bdfb7SJani Nikula #define   PS_VADAPT_MODE_MOST_ADAPT		REG_FIELD_PREP(PS_VADAPT_MODE_MASK, 3)
1088188bdfb7SJani Nikula #define   PS_BINDING_Y_MASK			REG_GENMASK(7, 5) /* icl-tgl */
1089188bdfb7SJani Nikula #define   PS_BINDING_Y_PLANE(plane_id)		REG_FIELD_PREP(PS_BINDING_Y_MASK, (plane_id) + 1)
1090188bdfb7SJani Nikula #define   PS_Y_VERT_FILTER_SELECT_MASK		REG_BIT(4) /* glk+ */
1091188bdfb7SJani Nikula #define   PS_Y_VERT_FILTER_SELECT(set)		REG_FIELD_PREP(PS_Y_VERT_FILTER_SELECT_MASK, (set))
1092188bdfb7SJani Nikula #define   PS_Y_HORZ_FILTER_SELECT_MASK		REG_BIT(3) /* glk+ */
1093188bdfb7SJani Nikula #define   PS_Y_HORZ_FILTER_SELECT(set)		REG_FIELD_PREP(PS_Y_HORZ_FILTER_SELECT_MASK, (set))
1094188bdfb7SJani Nikula #define   PS_UV_VERT_FILTER_SELECT_MASK		REG_BIT(2) /* glk+ */
1095188bdfb7SJani Nikula #define   PS_UV_VERT_FILTER_SELECT(set)		REG_FIELD_PREP(PS_UV_VERT_FILTER_SELECT_MASK, (set))
1096188bdfb7SJani Nikula #define   PS_UV_HORZ_FILTER_SELECT_MASK		REG_BIT(1) /* glk+ */
1097188bdfb7SJani Nikula #define   PS_UV_HORZ_FILTER_SELECT(set)		REG_FIELD_PREP(PS_UV_HORZ_FILTER_SELECT_MASK, (set))
1098188bdfb7SJani Nikula 
1099188bdfb7SJani Nikula #define _PS_PWR_GATE_1A     0x68160
1100188bdfb7SJani Nikula #define _PS_PWR_GATE_2A     0x68260
1101188bdfb7SJani Nikula #define _PS_PWR_GATE_1B     0x68960
1102188bdfb7SJani Nikula #define _PS_PWR_GATE_2B     0x68A60
1103188bdfb7SJani Nikula #define _PS_PWR_GATE_1C     0x69160
1104188bdfb7SJani Nikula #define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe,    \
1105188bdfb7SJani Nikula 			_ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
1106188bdfb7SJani Nikula 			_ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
1107188bdfb7SJani Nikula #define   PS_PWR_GATE_DIS_OVERRIDE		REG_BIT(31)
1108188bdfb7SJani Nikula #define   PS_PWR_GATE_SETTLING_TIME_MASK	REG_GENMASK(4, 3)
1109188bdfb7SJani Nikula #define   PS_PWR_GATE_SETTLING_TIME_32		REG_FIELD_PREP(PS_PWR_GATE_SETTLING_TIME_MASK, 0)
1110188bdfb7SJani Nikula #define   PS_PWR_GATE_SETTLING_TIME_64		REG_FIELD_PREP(PS_PWR_GATE_SETTLING_TIME_MASK, 1)
1111188bdfb7SJani Nikula #define   PS_PWR_GATE_SETTLING_TIME_96		REG_FIELD_PREP(PS_PWR_GATE_SETTLING_TIME_MASK, 2)
1112188bdfb7SJani Nikula #define   PS_PWR_GATE_SETTLING_TIME_128		REG_FIELD_PREP(PS_PWR_GATE_SETTLING_TIME_MASK, 3)
1113188bdfb7SJani Nikula #define   PS_PWR_GATE_SLPEN_MASK		REG_GENMASK(1, 0)
1114188bdfb7SJani Nikula #define   PS_PWR_GATE_SLPEN_8			REG_FIELD_PREP(PS_PWR_GATE_SLPEN_MASK, 0)
1115188bdfb7SJani Nikula #define   PS_PWR_GATE_SLPEN_16			REG_FIELD_PREP(PS_PWR_GATE_SLPEN_MASK, 1)
1116188bdfb7SJani Nikula #define   PS_PWR_GATE_SLPEN_24			REG_FIELD_PREP(PS_PWR_GATE_SLPEN_MASK, 2)
1117188bdfb7SJani Nikula #define   PS_PWR_GATE_SLPEN_32			REG_FIELD_PREP(PS_PWR_GATE_SLPEN_MASK, 3)
1118188bdfb7SJani Nikula 
1119188bdfb7SJani Nikula #define _PS_WIN_POS_1A      0x68170
1120188bdfb7SJani Nikula #define _PS_WIN_POS_2A      0x68270
1121188bdfb7SJani Nikula #define _PS_WIN_POS_1B      0x68970
1122188bdfb7SJani Nikula #define _PS_WIN_POS_2B      0x68A70
1123188bdfb7SJani Nikula #define _PS_WIN_POS_1C      0x69170
1124188bdfb7SJani Nikula #define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe,     \
1125188bdfb7SJani Nikula 			_ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
1126188bdfb7SJani Nikula 			_ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
1127188bdfb7SJani Nikula #define   PS_WIN_XPOS_MASK			REG_GENMASK(31, 16)
1128188bdfb7SJani Nikula #define   PS_WIN_XPOS(x)			REG_FIELD_PREP(PS_WIN_XPOS_MASK, (x))
1129188bdfb7SJani Nikula #define   PS_WIN_YPOS_MASK			REG_GENMASK(15, 0)
1130188bdfb7SJani Nikula #define   PS_WIN_YPOS(y)			REG_FIELD_PREP(PS_WIN_YPOS_MASK, (y))
1131188bdfb7SJani Nikula 
1132188bdfb7SJani Nikula #define _PS_WIN_SZ_1A       0x68174
1133188bdfb7SJani Nikula #define _PS_WIN_SZ_2A       0x68274
1134188bdfb7SJani Nikula #define _PS_WIN_SZ_1B       0x68974
1135188bdfb7SJani Nikula #define _PS_WIN_SZ_2B       0x68A74
1136188bdfb7SJani Nikula #define _PS_WIN_SZ_1C       0x69174
1137188bdfb7SJani Nikula #define SKL_PS_WIN_SZ(pipe, id)  _MMIO_PIPE(pipe,     \
1138188bdfb7SJani Nikula 			_ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A),   \
1139188bdfb7SJani Nikula 			_ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
1140188bdfb7SJani Nikula #define   PS_WIN_XSIZE_MASK			REG_GENMASK(31, 16)
1141188bdfb7SJani Nikula #define   PS_WIN_XSIZE(w)			REG_FIELD_PREP(PS_WIN_XSIZE_MASK, (w))
1142188bdfb7SJani Nikula #define   PS_WIN_YSIZE_MASK			REG_GENMASK(15, 0)
1143188bdfb7SJani Nikula #define   PS_WIN_YSIZE(h)			REG_FIELD_PREP(PS_WIN_YSIZE_MASK, (h))
1144188bdfb7SJani Nikula 
1145188bdfb7SJani Nikula #define _PS_VSCALE_1A       0x68184
1146188bdfb7SJani Nikula #define _PS_VSCALE_2A       0x68284
1147188bdfb7SJani Nikula #define _PS_VSCALE_1B       0x68984
1148188bdfb7SJani Nikula #define _PS_VSCALE_2B       0x68A84
1149188bdfb7SJani Nikula #define _PS_VSCALE_1C       0x69184
1150188bdfb7SJani Nikula #define SKL_PS_VSCALE(pipe, id)  _MMIO_PIPE(pipe,     \
1151188bdfb7SJani Nikula 			_ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A),   \
1152188bdfb7SJani Nikula 			_ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
1153188bdfb7SJani Nikula 
1154188bdfb7SJani Nikula #define _PS_HSCALE_1A       0x68190
1155188bdfb7SJani Nikula #define _PS_HSCALE_2A       0x68290
1156188bdfb7SJani Nikula #define _PS_HSCALE_1B       0x68990
1157188bdfb7SJani Nikula #define _PS_HSCALE_2B       0x68A90
1158188bdfb7SJani Nikula #define _PS_HSCALE_1C       0x69190
1159188bdfb7SJani Nikula #define SKL_PS_HSCALE(pipe, id)  _MMIO_PIPE(pipe,     \
1160188bdfb7SJani Nikula 			_ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A),   \
1161188bdfb7SJani Nikula 			_ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
1162188bdfb7SJani Nikula 
1163188bdfb7SJani Nikula #define _PS_VPHASE_1A       0x68188
1164188bdfb7SJani Nikula #define _PS_VPHASE_2A       0x68288
1165188bdfb7SJani Nikula #define _PS_VPHASE_1B       0x68988
1166188bdfb7SJani Nikula #define _PS_VPHASE_2B       0x68A88
1167188bdfb7SJani Nikula #define _PS_VPHASE_1C       0x69188
1168188bdfb7SJani Nikula #define SKL_PS_VPHASE(pipe, id)  _MMIO_PIPE(pipe,     \
1169188bdfb7SJani Nikula 			_ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A),   \
1170188bdfb7SJani Nikula 			_ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
1171188bdfb7SJani Nikula #define   PS_Y_PHASE_MASK			REG_GENMASK(31, 16)
1172188bdfb7SJani Nikula #define   PS_Y_PHASE(x)				REG_FIELD_PREP(PS_Y_PHASE_MASK, (x))
1173188bdfb7SJani Nikula #define   PS_UV_RGB_PHASE_MASK			REG_GENMASK(15, 0)
1174188bdfb7SJani Nikula #define   PS_UV_RGB_PHASE(x)			REG_FIELD_PREP(PS_UV_RGB_PHASE_MASK, (x))
1175188bdfb7SJani Nikula #define   PS_PHASE_MASK				(0x7fff << 1) /* u2.13 */
1176188bdfb7SJani Nikula #define   PS_PHASE_TRIP				(1 << 0)
1177188bdfb7SJani Nikula 
1178188bdfb7SJani Nikula #define _PS_HPHASE_1A       0x68194
1179188bdfb7SJani Nikula #define _PS_HPHASE_2A       0x68294
1180188bdfb7SJani Nikula #define _PS_HPHASE_1B       0x68994
1181188bdfb7SJani Nikula #define _PS_HPHASE_2B       0x68A94
1182188bdfb7SJani Nikula #define _PS_HPHASE_1C       0x69194
1183188bdfb7SJani Nikula #define SKL_PS_HPHASE(pipe, id)  _MMIO_PIPE(pipe,     \
1184188bdfb7SJani Nikula 			_ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A),   \
1185188bdfb7SJani Nikula 			_ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
1186188bdfb7SJani Nikula 
1187188bdfb7SJani Nikula #define _PS_ECC_STAT_1A     0x681D0
1188188bdfb7SJani Nikula #define _PS_ECC_STAT_2A     0x682D0
1189188bdfb7SJani Nikula #define _PS_ECC_STAT_1B     0x689D0
1190188bdfb7SJani Nikula #define _PS_ECC_STAT_2B     0x68AD0
1191188bdfb7SJani Nikula #define _PS_ECC_STAT_1C     0x691D0
1192188bdfb7SJani Nikula #define SKL_PS_ECC_STAT(pipe, id)  _MMIO_PIPE(pipe,     \
1193188bdfb7SJani Nikula 			_ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A),   \
1194188bdfb7SJani Nikula 			_ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
1195188bdfb7SJani Nikula 
1196188bdfb7SJani Nikula #define _PS_COEF_SET0_INDEX_1A	   0x68198
1197188bdfb7SJani Nikula #define _PS_COEF_SET0_INDEX_2A	   0x68298
1198188bdfb7SJani Nikula #define _PS_COEF_SET0_INDEX_1B	   0x68998
1199188bdfb7SJani Nikula #define _PS_COEF_SET0_INDEX_2B	   0x68A98
1200188bdfb7SJani Nikula #define GLK_PS_COEF_INDEX_SET(pipe, id, set)  _MMIO_PIPE(pipe,    \
1201188bdfb7SJani Nikula 			_ID(id, _PS_COEF_SET0_INDEX_1A, _PS_COEF_SET0_INDEX_2A) + (set) * 8, \
1202188bdfb7SJani Nikula 			_ID(id, _PS_COEF_SET0_INDEX_1B, _PS_COEF_SET0_INDEX_2B) + (set) * 8)
1203188bdfb7SJani Nikula #define   PS_COEF_INDEX_AUTO_INC		REG_BIT(10)
1204188bdfb7SJani Nikula 
1205188bdfb7SJani Nikula #define _PS_COEF_SET0_DATA_1A	   0x6819C
1206188bdfb7SJani Nikula #define _PS_COEF_SET0_DATA_2A	   0x6829C
1207188bdfb7SJani Nikula #define _PS_COEF_SET0_DATA_1B	   0x6899C
1208188bdfb7SJani Nikula #define _PS_COEF_SET0_DATA_2B	   0x68A9C
1209188bdfb7SJani Nikula #define GLK_PS_COEF_DATA_SET(pipe, id, set)  _MMIO_PIPE(pipe,     \
1210188bdfb7SJani Nikula 			_ID(id, _PS_COEF_SET0_DATA_1A, _PS_COEF_SET0_DATA_2A) + (set) * 8, \
1211188bdfb7SJani Nikula 			_ID(id, _PS_COEF_SET0_DATA_1B, _PS_COEF_SET0_DATA_2B) + (set) * 8)
1212188bdfb7SJani Nikula 
1213188bdfb7SJani Nikula /* More Ivybridge lolz */
1214188bdfb7SJani Nikula #define DE_ERR_INT_IVB			(1 << 30)
1215188bdfb7SJani Nikula #define DE_GSE_IVB			(1 << 29)
1216188bdfb7SJani Nikula #define DE_PCH_EVENT_IVB		(1 << 28)
1217188bdfb7SJani Nikula #define DE_DP_A_HOTPLUG_IVB		(1 << 27)
1218188bdfb7SJani Nikula #define DE_AUX_CHANNEL_A_IVB		(1 << 26)
1219188bdfb7SJani Nikula #define DE_EDP_PSR_INT_HSW		(1 << 19)
1220188bdfb7SJani Nikula #define DE_SPRITEC_FLIP_DONE_IVB	(1 << 14)
1221188bdfb7SJani Nikula #define DE_PLANEC_FLIP_DONE_IVB		(1 << 13)
1222188bdfb7SJani Nikula #define DE_PIPEC_VBLANK_IVB		(1 << 10)
1223188bdfb7SJani Nikula #define DE_SPRITEB_FLIP_DONE_IVB	(1 << 9)
1224188bdfb7SJani Nikula #define DE_PLANEB_FLIP_DONE_IVB		(1 << 8)
1225188bdfb7SJani Nikula #define DE_PIPEB_VBLANK_IVB		(1 << 5)
1226188bdfb7SJani Nikula #define DE_SPRITEA_FLIP_DONE_IVB	(1 << 4)
1227188bdfb7SJani Nikula #define DE_PLANEA_FLIP_DONE_IVB		(1 << 3)
1228188bdfb7SJani Nikula #define DE_PLANE_FLIP_DONE_IVB(plane)	(1 << (3 + 5 * (plane)))
1229188bdfb7SJani Nikula #define DE_PIPEA_VBLANK_IVB		(1 << 0)
1230188bdfb7SJani Nikula #define DE_PIPE_VBLANK_IVB(pipe)	(1 << ((pipe) * 5))
1231188bdfb7SJani Nikula 
1232188bdfb7SJani Nikula #define XELPD_DISPLAY_ERR_FATAL_MASK	_MMIO(0x4421c)
1233188bdfb7SJani Nikula 
1234188bdfb7SJani Nikula #define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
1235188bdfb7SJani Nikula #define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
1236188bdfb7SJani Nikula #define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
1237188bdfb7SJani Nikula #define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
1238188bdfb7SJani Nikula #define  GEN8_PIPE_FIFO_UNDERRUN	REG_BIT(31)
1239188bdfb7SJani Nikula #define  GEN8_PIPE_CDCLK_CRC_ERROR	REG_BIT(29)
1240188bdfb7SJani Nikula #define  GEN8_PIPE_CDCLK_CRC_DONE	REG_BIT(28)
1241188bdfb7SJani Nikula #define  GEN12_PIPEDMC_INTERRUPT	REG_BIT(26) /* tgl+ */
1242188bdfb7SJani Nikula #define  GEN12_PIPEDMC_FAULT		REG_BIT(25) /* tgl-mtl */
1243188bdfb7SJani Nikula #define  MTL_PIPEDMC_ATS_FAULT		REG_BIT(24) /* mtl */
1244188bdfb7SJani Nikula #define  GEN12_PIPEDMC_FLIPQ_DONE	REG_BIT(24) /* tgl-adl */
1245188bdfb7SJani Nikula #define  GEN11_PIPE_PLANE7_FAULT	REG_BIT(22) /* icl/tgl */
1246188bdfb7SJani Nikula #define  GEN11_PIPE_PLANE6_FAULT	REG_BIT(21) /* icl/tgl */
1247188bdfb7SJani Nikula #define  GEN11_PIPE_PLANE5_FAULT	REG_BIT(20) /* icl+ */
1248188bdfb7SJani Nikula #define  GEN12_PIPE_VBLANK_UNMOD	REG_BIT(19) /* tgl+ */
1249188bdfb7SJani Nikula #define  MTL_PLANE_ATS_FAULT		REG_BIT(18) /* mtl+ */
1250188bdfb7SJani Nikula #define  GEN11_PIPE_PLANE7_FLIP_DONE	REG_BIT(18) /* icl/tgl */
1251188bdfb7SJani Nikula #define  MTL_PIPEDMC_FLIPQ_DONE		REG_BIT(17) /* mtl */
1252188bdfb7SJani Nikula #define  GEN11_PIPE_PLANE6_FLIP_DONE	REG_BIT(17) /* icl/tgl */
1253188bdfb7SJani Nikula #define  GEN11_PIPE_PLANE5_FLIP_DONE	REG_BIT(16) /* icl+ */
1254188bdfb7SJani Nikula #define  GEN12_DSB_2_INT		REG_BIT(15) /* tgl+ */
1255188bdfb7SJani Nikula #define  GEN12_DSB_1_INT		REG_BIT(14) /* tgl+ */
1256188bdfb7SJani Nikula #define  GEN12_DSB_0_INT		REG_BIT(13) /* tgl+ */
1257188bdfb7SJani Nikula #define  GEN12_DSB_INT(dsb_id)		REG_BIT(13 + (dsb_id))
1258188bdfb7SJani Nikula #define  GEN9_PIPE_CURSOR_FAULT		REG_BIT(11) /* skl+ */
1259188bdfb7SJani Nikula #define  GEN9_PIPE_PLANE4_FAULT		REG_BIT(10) /* skl+ */
1260188bdfb7SJani Nikula #define  GEN8_PIPE_CURSOR_FAULT		REG_BIT(10) /* bdw */
1261188bdfb7SJani Nikula #define  GEN9_PIPE_PLANE3_FAULT		REG_BIT(9) /* skl+ */
1262188bdfb7SJani Nikula #define  GEN8_PIPE_SPRITE_FAULT		REG_BIT(9) /* bdw */
1263188bdfb7SJani Nikula #define  GEN9_PIPE_PLANE2_FAULT		REG_BIT(8) /* skl+ */
1264188bdfb7SJani Nikula #define  GEN8_PIPE_PRIMARY_FAULT	REG_BIT(8) /* bdw */
1265188bdfb7SJani Nikula #define  GEN9_PIPE_PLANE1_FAULT		REG_BIT(7) /* skl+ */
1266188bdfb7SJani Nikula #define  GEN9_PIPE_PLANE4_FLIP_DONE	REG_BIT(6) /* skl+ */
1267188bdfb7SJani Nikula #define  GEN9_PIPE_PLANE3_FLIP_DONE	REG_BIT(5) /* skl+ */
1268188bdfb7SJani Nikula #define  GEN8_PIPE_SPRITE_FLIP_DONE	REG_BIT(5) /* bdw */
1269188bdfb7SJani Nikula #define  GEN9_PIPE_PLANE2_FLIP_DONE	REG_BIT(4) /* skl+ */
1270188bdfb7SJani Nikula #define  GEN8_PIPE_PRIMARY_FLIP_DONE	REG_BIT(4) /* bdw */
1271188bdfb7SJani Nikula #define  GEN9_PIPE_PLANE1_FLIP_DONE	REG_BIT(3) /* skl+ */
1272188bdfb7SJani Nikula #define  GEN9_PIPE_PLANE_FLIP_DONE(plane_id) \
1273188bdfb7SJani Nikula 	REG_BIT(((plane_id) >= PLANE_5 ? 16 - PLANE_5 : 3 - PLANE_1) + (plane_id)) /* skl+ */
1274188bdfb7SJani Nikula #define  GEN8_PIPE_SCAN_LINE_EVENT	REG_BIT(2)
1275188bdfb7SJani Nikula #define  GEN8_PIPE_VSYNC		REG_BIT(1)
1276188bdfb7SJani Nikula #define  GEN8_PIPE_VBLANK		REG_BIT(0)
1277188bdfb7SJani Nikula 
1278188bdfb7SJani Nikula #define GEN8_DE_PIPE_IRQ_REGS(pipe)	I915_IRQ_REGS(GEN8_DE_PIPE_IMR(pipe), \
1279188bdfb7SJani Nikula 						      GEN8_DE_PIPE_IER(pipe), \
1280188bdfb7SJani Nikula 						      GEN8_DE_PIPE_IIR(pipe))
1281188bdfb7SJani Nikula 
1282188bdfb7SJani Nikula #define _HPD_PIN_DDI(hpd_pin)	((hpd_pin) - HPD_PORT_A)
1283188bdfb7SJani Nikula #define _HPD_PIN_TC(hpd_pin)	((hpd_pin) - HPD_PORT_TC1)
1284188bdfb7SJani Nikula 
1285188bdfb7SJani Nikula #define GEN8_DE_PORT_ISR _MMIO(0x44440)
1286188bdfb7SJani Nikula #define GEN8_DE_PORT_IMR _MMIO(0x44444)
1287188bdfb7SJani Nikula #define GEN8_DE_PORT_IIR _MMIO(0x44448)
1288188bdfb7SJani Nikula #define GEN8_DE_PORT_IER _MMIO(0x4444c)
1289188bdfb7SJani Nikula #define  DSI1_NON_TE			(1 << 31)
1290188bdfb7SJani Nikula #define  DSI0_NON_TE			(1 << 30)
1291188bdfb7SJani Nikula #define  ICL_AUX_CHANNEL_E		(1 << 29)
1292188bdfb7SJani Nikula #define  ICL_AUX_CHANNEL_F		(1 << 28)
1293188bdfb7SJani Nikula #define  GEN9_AUX_CHANNEL_D		(1 << 27)
1294188bdfb7SJani Nikula #define  GEN9_AUX_CHANNEL_C		(1 << 26)
1295188bdfb7SJani Nikula #define  GEN9_AUX_CHANNEL_B		(1 << 25)
1296188bdfb7SJani Nikula #define  DSI1_TE			(1 << 24)
1297188bdfb7SJani Nikula #define  DSI0_TE			(1 << 23)
1298188bdfb7SJani Nikula #define  GEN8_DE_PORT_HOTPLUG(hpd_pin)	REG_BIT(3 + _HPD_PIN_DDI(hpd_pin))
1299188bdfb7SJani Nikula #define  BXT_DE_PORT_HOTPLUG_MASK	(GEN8_DE_PORT_HOTPLUG(HPD_PORT_A) | \
1300188bdfb7SJani Nikula 					 GEN8_DE_PORT_HOTPLUG(HPD_PORT_B) | \
1301188bdfb7SJani Nikula 					 GEN8_DE_PORT_HOTPLUG(HPD_PORT_C))
1302188bdfb7SJani Nikula #define  BDW_DE_PORT_HOTPLUG_MASK	GEN8_DE_PORT_HOTPLUG(HPD_PORT_A)
1303188bdfb7SJani Nikula #define  BXT_DE_PORT_GMBUS		(1 << 1)
1304188bdfb7SJani Nikula #define  GEN8_AUX_CHANNEL_A		(1 << 0)
1305188bdfb7SJani Nikula #define  TGL_DE_PORT_AUX_USBC6		REG_BIT(13)
1306188bdfb7SJani Nikula #define  XELPD_DE_PORT_AUX_DDIE		REG_BIT(13)
1307188bdfb7SJani Nikula #define  TGL_DE_PORT_AUX_USBC5		REG_BIT(12)
1308188bdfb7SJani Nikula #define  XELPD_DE_PORT_AUX_DDID		REG_BIT(12)
1309188bdfb7SJani Nikula #define  TGL_DE_PORT_AUX_USBC4		REG_BIT(11)
1310188bdfb7SJani Nikula #define  TGL_DE_PORT_AUX_USBC3		REG_BIT(10)
1311188bdfb7SJani Nikula #define  TGL_DE_PORT_AUX_USBC2		REG_BIT(9)
1312188bdfb7SJani Nikula #define  TGL_DE_PORT_AUX_USBC1		REG_BIT(8)
1313188bdfb7SJani Nikula #define  TGL_DE_PORT_AUX_DDIC		REG_BIT(2)
1314188bdfb7SJani Nikula #define  TGL_DE_PORT_AUX_DDIB		REG_BIT(1)
1315188bdfb7SJani Nikula #define  TGL_DE_PORT_AUX_DDIA		REG_BIT(0)
1316188bdfb7SJani Nikula 
1317188bdfb7SJani Nikula #define GEN8_DE_PORT_IRQ_REGS		I915_IRQ_REGS(GEN8_DE_PORT_IMR, \
1318188bdfb7SJani Nikula 						      GEN8_DE_PORT_IER, \
1319188bdfb7SJani Nikula 						      GEN8_DE_PORT_IIR)
1320188bdfb7SJani Nikula 
1321188bdfb7SJani Nikula #define GEN8_DE_MISC_ISR _MMIO(0x44460)
1322188bdfb7SJani Nikula #define GEN8_DE_MISC_IMR _MMIO(0x44464)
1323188bdfb7SJani Nikula #define GEN8_DE_MISC_IIR _MMIO(0x44468)
1324188bdfb7SJani Nikula #define GEN8_DE_MISC_IER _MMIO(0x4446c)
1325188bdfb7SJani Nikula #define  XELPDP_RM_TIMEOUT		REG_BIT(29)
1326188bdfb7SJani Nikula #define  XELPDP_PMDEMAND_RSPTOUT_ERR	REG_BIT(27)
1327188bdfb7SJani Nikula #define  GEN8_DE_MISC_GSE		REG_BIT(27)
1328188bdfb7SJani Nikula #define  GEN8_DE_EDP_PSR		REG_BIT(19)
1329188bdfb7SJani Nikula #define  XELPDP_PMDEMAND_RSP		REG_BIT(3)
1330188bdfb7SJani Nikula #define  XE2LPD_DBUF_OVERLAP_DETECTED	REG_BIT(1)
1331188bdfb7SJani Nikula 
1332188bdfb7SJani Nikula #define GEN8_DE_MISC_IRQ_REGS		I915_IRQ_REGS(GEN8_DE_MISC_IMR, \
1333188bdfb7SJani Nikula 						      GEN8_DE_MISC_IER, \
1334188bdfb7SJani Nikula 						      GEN8_DE_MISC_IIR)
1335188bdfb7SJani Nikula 
1336188bdfb7SJani Nikula #define GEN11_DISPLAY_INT_CTL		_MMIO(0x44200)
1337188bdfb7SJani Nikula #define  GEN11_DISPLAY_IRQ_ENABLE	(1 << 31)
1338188bdfb7SJani Nikula #define  GEN11_AUDIO_CODEC_IRQ		(1 << 24)
1339188bdfb7SJani Nikula #define  GEN11_DE_PCH_IRQ		(1 << 23)
1340188bdfb7SJani Nikula #define  GEN11_DE_MISC_IRQ		(1 << 22)
1341188bdfb7SJani Nikula #define  GEN11_DE_HPD_IRQ		(1 << 21)
1342188bdfb7SJani Nikula #define  GEN11_DE_PORT_IRQ		(1 << 20)
1343188bdfb7SJani Nikula #define  GEN11_DE_PIPE_C		(1 << 18)
1344188bdfb7SJani Nikula #define  GEN11_DE_PIPE_B		(1 << 17)
1345188bdfb7SJani Nikula #define  GEN11_DE_PIPE_A		(1 << 16)
1346188bdfb7SJani Nikula 
1347188bdfb7SJani Nikula #define GEN11_DE_HPD_ISR		_MMIO(0x44470)
1348188bdfb7SJani Nikula #define GEN11_DE_HPD_IMR		_MMIO(0x44474)
1349188bdfb7SJani Nikula #define GEN11_DE_HPD_IIR		_MMIO(0x44478)
1350188bdfb7SJani Nikula #define GEN11_DE_HPD_IER		_MMIO(0x4447c)
1351188bdfb7SJani Nikula #define  GEN11_TC_HOTPLUG(hpd_pin)		REG_BIT(16 + _HPD_PIN_TC(hpd_pin))
1352188bdfb7SJani Nikula #define  GEN11_DE_TC_HOTPLUG_MASK		(GEN11_TC_HOTPLUG(HPD_PORT_TC6) | \
1353188bdfb7SJani Nikula 						 GEN11_TC_HOTPLUG(HPD_PORT_TC5) | \
1354188bdfb7SJani Nikula 						 GEN11_TC_HOTPLUG(HPD_PORT_TC4) | \
1355188bdfb7SJani Nikula 						 GEN11_TC_HOTPLUG(HPD_PORT_TC3) | \
1356188bdfb7SJani Nikula 						 GEN11_TC_HOTPLUG(HPD_PORT_TC2) | \
1357188bdfb7SJani Nikula 						 GEN11_TC_HOTPLUG(HPD_PORT_TC1))
1358188bdfb7SJani Nikula #define  GEN11_TBT_HOTPLUG(hpd_pin)		REG_BIT(_HPD_PIN_TC(hpd_pin))
1359188bdfb7SJani Nikula #define  GEN11_DE_TBT_HOTPLUG_MASK		(GEN11_TBT_HOTPLUG(HPD_PORT_TC6) | \
1360188bdfb7SJani Nikula 						 GEN11_TBT_HOTPLUG(HPD_PORT_TC5) | \
1361188bdfb7SJani Nikula 						 GEN11_TBT_HOTPLUG(HPD_PORT_TC4) | \
1362188bdfb7SJani Nikula 						 GEN11_TBT_HOTPLUG(HPD_PORT_TC3) | \
1363188bdfb7SJani Nikula 						 GEN11_TBT_HOTPLUG(HPD_PORT_TC2) | \
1364188bdfb7SJani Nikula 						 GEN11_TBT_HOTPLUG(HPD_PORT_TC1))
1365188bdfb7SJani Nikula 
1366188bdfb7SJani Nikula #define GEN11_DE_HPD_IRQ_REGS		I915_IRQ_REGS(GEN11_DE_HPD_IMR, \
1367188bdfb7SJani Nikula 						      GEN11_DE_HPD_IER, \
1368188bdfb7SJani Nikula 						      GEN11_DE_HPD_IIR)
1369188bdfb7SJani Nikula 
1370188bdfb7SJani Nikula #define GEN11_TBT_HOTPLUG_CTL				_MMIO(0x44030)
1371188bdfb7SJani Nikula #define GEN11_TC_HOTPLUG_CTL				_MMIO(0x44038)
1372188bdfb7SJani Nikula #define  GEN11_HOTPLUG_CTL_ENABLE(hpd_pin)		(8 << (_HPD_PIN_TC(hpd_pin) * 4))
1373188bdfb7SJani Nikula #define  GEN11_HOTPLUG_CTL_LONG_DETECT(hpd_pin)		(2 << (_HPD_PIN_TC(hpd_pin) * 4))
1374188bdfb7SJani Nikula #define  GEN11_HOTPLUG_CTL_SHORT_DETECT(hpd_pin)	(1 << (_HPD_PIN_TC(hpd_pin) * 4))
1375188bdfb7SJani Nikula #define  GEN11_HOTPLUG_CTL_NO_DETECT(hpd_pin)		(0 << (_HPD_PIN_TC(hpd_pin) * 4))
1376188bdfb7SJani Nikula 
1377188bdfb7SJani Nikula #define PICAINTERRUPT_ISR			_MMIO(0x16FE50)
1378188bdfb7SJani Nikula #define PICAINTERRUPT_IMR			_MMIO(0x16FE54)
1379188bdfb7SJani Nikula #define PICAINTERRUPT_IIR			_MMIO(0x16FE58)
1380188bdfb7SJani Nikula #define PICAINTERRUPT_IER			_MMIO(0x16FE5C)
1381188bdfb7SJani Nikula #define  XELPDP_DP_ALT_HOTPLUG(hpd_pin)		REG_BIT(16 + _HPD_PIN_TC(hpd_pin))
1382188bdfb7SJani Nikula #define  XELPDP_DP_ALT_HOTPLUG_MASK		REG_GENMASK(19, 16)
1383188bdfb7SJani Nikula #define  XELPDP_AUX_TC(hpd_pin)			REG_BIT(8 + _HPD_PIN_TC(hpd_pin))
1384188bdfb7SJani Nikula #define  XELPDP_AUX_TC_MASK			REG_GENMASK(11, 8)
1385188bdfb7SJani Nikula #define  XE2LPD_AUX_DDI(hpd_pin)		REG_BIT(6 + _HPD_PIN_DDI(hpd_pin))
1386188bdfb7SJani Nikula #define  XE2LPD_AUX_DDI_MASK			REG_GENMASK(7, 6)
1387188bdfb7SJani Nikula #define  XELPDP_TBT_HOTPLUG(hpd_pin)		REG_BIT(_HPD_PIN_TC(hpd_pin))
1388188bdfb7SJani Nikula #define  XELPDP_TBT_HOTPLUG_MASK		REG_GENMASK(3, 0)
1389188bdfb7SJani Nikula 
1390188bdfb7SJani Nikula #define PICAINTERRUPT_IRQ_REGS			I915_IRQ_REGS(PICAINTERRUPT_IMR, \
1391188bdfb7SJani Nikula 							      PICAINTERRUPT_IER, \
1392188bdfb7SJani Nikula 							      PICAINTERRUPT_IIR)
1393188bdfb7SJani Nikula 
1394188bdfb7SJani Nikula #define XELPDP_PORT_HOTPLUG_CTL(hpd_pin)	_MMIO(0x16F270 + (_HPD_PIN_TC(hpd_pin) * 0x200))
1395188bdfb7SJani Nikula #define  XELPDP_TBT_HOTPLUG_ENABLE		REG_BIT(6)
1396188bdfb7SJani Nikula #define  XELPDP_TBT_HPD_LONG_DETECT		REG_BIT(5)
1397188bdfb7SJani Nikula #define  XELPDP_TBT_HPD_SHORT_DETECT		REG_BIT(4)
1398188bdfb7SJani Nikula #define  XELPDP_DP_ALT_HOTPLUG_ENABLE		REG_BIT(2)
1399188bdfb7SJani Nikula #define  XELPDP_DP_ALT_HPD_LONG_DETECT		REG_BIT(1)
1400188bdfb7SJani Nikula #define  XELPDP_DP_ALT_HPD_SHORT_DETECT		REG_BIT(0)
1401188bdfb7SJani Nikula 
1402188bdfb7SJani Nikula #define XELPDP_INITIATE_PMDEMAND_REQUEST(dword)		_MMIO(0x45230 + 4 * (dword))
1403188bdfb7SJani Nikula #define  XELPDP_PMDEMAND_QCLK_GV_BW_MASK		REG_GENMASK(31, 16)
1404188bdfb7SJani Nikula #define  XELPDP_PMDEMAND_VOLTAGE_INDEX_MASK		REG_GENMASK(14, 12)
1405188bdfb7SJani Nikula #define  XELPDP_PMDEMAND_QCLK_GV_INDEX_MASK		REG_GENMASK(11, 8)
1406188bdfb7SJani Nikula #define  XE3_PMDEMAND_PIPES_MASK			REG_GENMASK(7, 4)
1407188bdfb7SJani Nikula #define  XELPDP_PMDEMAND_PIPES_MASK			REG_GENMASK(7, 6)
1408188bdfb7SJani Nikula #define  XELPDP_PMDEMAND_DBUFS_MASK			REG_GENMASK(5, 4)
1409188bdfb7SJani Nikula #define  XELPDP_PMDEMAND_PHYS_MASK			REG_GENMASK(2, 0)
1410188bdfb7SJani Nikula 
1411188bdfb7SJani Nikula #define  XELPDP_PMDEMAND_REQ_ENABLE			REG_BIT(31)
1412188bdfb7SJani Nikula #define  XELPDP_PMDEMAND_CDCLK_FREQ_MASK		REG_GENMASK(30, 20)
1413188bdfb7SJani Nikula #define  XELPDP_PMDEMAND_DDICLK_FREQ_MASK		REG_GENMASK(18, 8)
1414188bdfb7SJani Nikula #define  XELPDP_PMDEMAND_SCALERS_MASK			REG_GENMASK(6, 4)
1415188bdfb7SJani Nikula #define  XELPDP_PMDEMAND_PLLS_MASK			REG_GENMASK(2, 0)
1416188bdfb7SJani Nikula 
1417188bdfb7SJani Nikula #define GEN12_DCPR_STATUS_1				_MMIO(0x46440)
1418188bdfb7SJani Nikula #define  XELPDP_PMDEMAND_INFLIGHT_STATUS		REG_BIT(26)
1419188bdfb7SJani Nikula 
1420188bdfb7SJani Nikula #define FUSE_STRAP		_MMIO(0x42014)
1421188bdfb7SJani Nikula #define   ILK_INTERNAL_GRAPHICS_DISABLE	REG_BIT(31)
1422188bdfb7SJani Nikula #define   ILK_INTERNAL_DISPLAY_DISABLE	REG_BIT(30)
1423188bdfb7SJani Nikula #define   ILK_DISPLAY_DEBUG_DISABLE	REG_BIT(29)
1424188bdfb7SJani Nikula #define   IVB_PIPE_C_DISABLE		REG_BIT(28)
1425188bdfb7SJani Nikula #define   ILK_HDCP_DISABLE		REG_BIT(25)
1426188bdfb7SJani Nikula #define   ILK_eDP_A_DISABLE		REG_BIT(24)
1427188bdfb7SJani Nikula #define   HSW_CDCLK_LIMIT		REG_BIT(24)
1428188bdfb7SJani Nikula #define   ILK_DESKTOP			REG_BIT(23)
1429188bdfb7SJani Nikula #define   HSW_CPU_SSC_ENABLE		REG_BIT(21)
1430188bdfb7SJani Nikula 
1431188bdfb7SJani Nikula #define FUSE_STRAP3		_MMIO(0x42020)
1432188bdfb7SJani Nikula #define   HSW_REF_CLK_SELECT		REG_BIT(1)
1433188bdfb7SJani Nikula 
1434188bdfb7SJani Nikula #define CHICKEN_MISC_2		_MMIO(0x42084)
1435188bdfb7SJani Nikula #define   CHICKEN_MISC_DISABLE_DPT	REG_BIT(30) /* adl,dg2 */
1436188bdfb7SJani Nikula #define   BMG_DARB_HALF_BLK_END_BURST	REG_BIT(27)
1437188bdfb7SJani Nikula #define   KBL_ARB_FILL_SPARE_14		REG_BIT(14)
1438188bdfb7SJani Nikula #define   KBL_ARB_FILL_SPARE_13		REG_BIT(13)
1439188bdfb7SJani Nikula #define   GLK_CL2_PWR_DOWN		REG_BIT(12)
1440188bdfb7SJani Nikula #define   GLK_CL1_PWR_DOWN		REG_BIT(11)
1441188bdfb7SJani Nikula #define   GLK_CL0_PWR_DOWN		REG_BIT(10)
1442188bdfb7SJani Nikula 
1443188bdfb7SJani Nikula #define CHICKEN_MISC_3		_MMIO(0x42088)
1444188bdfb7SJani Nikula #define   DP_MST_DPT_DPTP_ALIGN_WA(trans)	REG_BIT(9 + (trans) - TRANSCODER_A)
1445188bdfb7SJani Nikula #define   DP_MST_SHORT_HBLANK_WA(trans)		REG_BIT(5 + (trans) - TRANSCODER_A)
1446188bdfb7SJani Nikula #define   DP_MST_FEC_BS_JITTER_WA(trans)	REG_BIT(0 + (trans) - TRANSCODER_A)
1447188bdfb7SJani Nikula 
1448188bdfb7SJani Nikula #define CHICKEN_MISC_4		_MMIO(0x4208c)
1449188bdfb7SJani Nikula #define   CHICKEN_FBC_STRIDE_OVERRIDE	REG_BIT(13)
1450188bdfb7SJani Nikula #define   CHICKEN_FBC_STRIDE_MASK	REG_GENMASK(12, 0)
1451188bdfb7SJani Nikula #define   CHICKEN_FBC_STRIDE(x)		REG_FIELD_PREP(CHICKEN_FBC_STRIDE_MASK, (x))
1452188bdfb7SJani Nikula 
1453188bdfb7SJani Nikula #define _CHICKEN_TRANS_A	0x420c0
1454188bdfb7SJani Nikula #define _CHICKEN_TRANS_B	0x420c4
1455188bdfb7SJani Nikula #define _CHICKEN_TRANS_C	0x420c8
1456188bdfb7SJani Nikula #define _CHICKEN_TRANS_EDP	0x420cc
1457188bdfb7SJani Nikula #define _CHICKEN_TRANS_D	0x420d8
1458188bdfb7SJani Nikula #define _CHICKEN_TRANS(trans)	_MMIO(_PICK((trans), \
1459188bdfb7SJani Nikula 					    [TRANSCODER_EDP] = _CHICKEN_TRANS_EDP, \
1460188bdfb7SJani Nikula 					    [TRANSCODER_A] = _CHICKEN_TRANS_A, \
1461188bdfb7SJani Nikula 					    [TRANSCODER_B] = _CHICKEN_TRANS_B, \
1462188bdfb7SJani Nikula 					    [TRANSCODER_C] = _CHICKEN_TRANS_C, \
1463188bdfb7SJani Nikula 					    [TRANSCODER_D] = _CHICKEN_TRANS_D))
1464188bdfb7SJani Nikula #define _MTL_CHICKEN_TRANS_A	0x604e0
1465188bdfb7SJani Nikula #define _MTL_CHICKEN_TRANS_B	0x614e0
1466188bdfb7SJani Nikula #define _MTL_CHICKEN_TRANS(trans)	_MMIO_TRANS((trans), \
1467188bdfb7SJani Nikula 						    _MTL_CHICKEN_TRANS_A, \
1468188bdfb7SJani Nikula 						    _MTL_CHICKEN_TRANS_B)
1469188bdfb7SJani Nikula #define CHICKEN_TRANS(display, trans)	(DISPLAY_VER(display) >= 14 ? _MTL_CHICKEN_TRANS(trans) : _CHICKEN_TRANS(trans))
1470188bdfb7SJani Nikula #define   PIPE_VBLANK_WITH_DELAY	REG_BIT(31) /* tgl+ */
1471188bdfb7SJani Nikula #define   SKL_UNMASK_VBL_TO_PIPE_IN_SRD	REG_BIT(30) /* skl+ */
1472188bdfb7SJani Nikula #define   HSW_FRAME_START_DELAY_MASK	REG_GENMASK(28, 27)
1473188bdfb7SJani Nikula #define   HSW_FRAME_START_DELAY(x)	REG_FIELD_PREP(HSW_FRAME_START_DELAY_MASK, x)
1474188bdfb7SJani Nikula #define   VSC_DATA_SEL_SOFTWARE_CONTROL	REG_BIT(25) /* GLK */
1475188bdfb7SJani Nikula #define   FECSTALL_DIS_DPTSTREAM_DPTTG	REG_BIT(23)
1476188bdfb7SJani Nikula #define   DDI_TRAINING_OVERRIDE_ENABLE	REG_BIT(19)
1477188bdfb7SJani Nikula #define   ADLP_1_BASED_X_GRANULARITY	REG_BIT(18)
1478188bdfb7SJani Nikula #define   DDI_TRAINING_OVERRIDE_VALUE	REG_BIT(18)
1479188bdfb7SJani Nikula #define   DDIE_TRAINING_OVERRIDE_ENABLE	REG_BIT(17) /* CHICKEN_TRANS_A only */
1480188bdfb7SJani Nikula #define   DDIE_TRAINING_OVERRIDE_VALUE	REG_BIT(16) /* CHICKEN_TRANS_A only */
1481188bdfb7SJani Nikula #define   PSR2_ADD_VERTICAL_LINE_COUNT	REG_BIT(15)
1482188bdfb7SJani Nikula #define   DP_FEC_BS_JITTER_WA		REG_BIT(15)
1483188bdfb7SJani Nikula #define   PSR2_VSC_ENABLE_PROG_HEADER	REG_BIT(12)
1484188bdfb7SJani Nikula #define   DP_DSC_INSERT_SF_AT_EOL_WA	REG_BIT(4)
1485188bdfb7SJani Nikula #define   HDCP_LINE_REKEY_DISABLE	REG_BIT(0)
1486188bdfb7SJani Nikula 
1487188bdfb7SJani Nikula #define DISP_ARB_CTL2	_MMIO(0x45004)
1488188bdfb7SJani Nikula #define   DISP_DATA_PARTITION_5_6	REG_BIT(6)
1489188bdfb7SJani Nikula #define   DISP_IPC_ENABLE		REG_BIT(3)
1490188bdfb7SJani Nikula 
1491188bdfb7SJani Nikula #define GEN7_MSG_CTL	_MMIO(0x45010)
1492188bdfb7SJani Nikula #define  WAIT_FOR_PCH_RESET_ACK		(1 << 1)
1493188bdfb7SJani Nikula #define  WAIT_FOR_PCH_FLR_ACK		(1 << 0)
1494188bdfb7SJani Nikula 
1495188bdfb7SJani Nikula #define _BW_BUDDY0_CTL			0x45130
1496188bdfb7SJani Nikula #define _BW_BUDDY1_CTL			0x45140
1497188bdfb7SJani Nikula #define BW_BUDDY_CTL(x)			_MMIO(_PICK_EVEN(x, \
1498188bdfb7SJani Nikula 							 _BW_BUDDY0_CTL, \
1499188bdfb7SJani Nikula 							 _BW_BUDDY1_CTL))
1500188bdfb7SJani Nikula #define   BW_BUDDY_DISABLE		REG_BIT(31)
1501188bdfb7SJani Nikula #define   BW_BUDDY_TLB_REQ_TIMER_MASK	REG_GENMASK(21, 16)
1502188bdfb7SJani Nikula #define   BW_BUDDY_TLB_REQ_TIMER(x)	REG_FIELD_PREP(BW_BUDDY_TLB_REQ_TIMER_MASK, x)
1503188bdfb7SJani Nikula 
1504188bdfb7SJani Nikula #define _BW_BUDDY0_PAGE_MASK		0x45134
1505188bdfb7SJani Nikula #define _BW_BUDDY1_PAGE_MASK		0x45144
1506188bdfb7SJani Nikula #define BW_BUDDY_PAGE_MASK(x)		_MMIO(_PICK_EVEN(x, \
1507188bdfb7SJani Nikula 							 _BW_BUDDY0_PAGE_MASK, \
1508188bdfb7SJani Nikula 							 _BW_BUDDY1_PAGE_MASK))
1509188bdfb7SJani Nikula 
1510188bdfb7SJani Nikula #define HSW_NDE_RSTWRN_OPT	_MMIO(0x46408)
1511188bdfb7SJani Nikula #define  MTL_RESET_PICA_HANDSHAKE_EN	REG_BIT(6)
1512188bdfb7SJani Nikula #define  RESET_PCH_HANDSHAKE_ENABLE	REG_BIT(4)
1513188bdfb7SJani Nikula 
1514188bdfb7SJani Nikula #define GEN11_CHICKEN_DCPR_2			_MMIO(0x46434)
1515188bdfb7SJani Nikula #define   DCPR_MASK_MAXLATENCY_MEMUP_CLR	REG_BIT(27)
1516188bdfb7SJani Nikula #define   DCPR_MASK_LPMODE			REG_BIT(26)
1517188bdfb7SJani Nikula #define   DCPR_SEND_RESP_IMM			REG_BIT(25)
1518188bdfb7SJani Nikula #define   DCPR_CLEAR_MEMSTAT_DIS		REG_BIT(24)
1519188bdfb7SJani Nikula 
1520188bdfb7SJani Nikula #define XELPD_CHICKEN_DCPR_3			_MMIO(0x46438)
1521188bdfb7SJani Nikula #define   DMD_RSP_TIMEOUT_DISABLE		REG_BIT(19)
1522188bdfb7SJani Nikula 
1523188bdfb7SJani Nikula #define SKL_DFSM			_MMIO(0x51000)
1524188bdfb7SJani Nikula #define   SKL_DFSM_DISPLAY_PM_DISABLE	(1 << 27)
1525188bdfb7SJani Nikula #define   SKL_DFSM_DISPLAY_HDCP_DISABLE	(1 << 25)
1526188bdfb7SJani Nikula #define   SKL_DFSM_CDCLK_LIMIT_MASK	(3 << 23)
1527188bdfb7SJani Nikula #define   SKL_DFSM_CDCLK_LIMIT_675	(0 << 23)
1528188bdfb7SJani Nikula #define   SKL_DFSM_CDCLK_LIMIT_540	(1 << 23)
1529188bdfb7SJani Nikula #define   SKL_DFSM_CDCLK_LIMIT_450	(2 << 23)
1530188bdfb7SJani Nikula #define   SKL_DFSM_CDCLK_LIMIT_337_5	(3 << 23)
1531188bdfb7SJani Nikula #define   ICL_DFSM_DMC_DISABLE		(1 << 23)
1532188bdfb7SJani Nikula #define   SKL_DFSM_PIPE_A_DISABLE	(1 << 30)
1533188bdfb7SJani Nikula #define   SKL_DFSM_PIPE_B_DISABLE	(1 << 21)
1534188bdfb7SJani Nikula #define   SKL_DFSM_PIPE_C_DISABLE	(1 << 28)
1535188bdfb7SJani Nikula #define   TGL_DFSM_PIPE_D_DISABLE	(1 << 22)
1536188bdfb7SJani Nikula #define   GLK_DFSM_DISPLAY_DSC_DISABLE	(1 << 7)
1537188bdfb7SJani Nikula #define   XE2LPD_DFSM_DBUF_OVERLAP_DISABLE	(1 << 3)
1538188bdfb7SJani Nikula 
1539188bdfb7SJani Nikula #define XE2LPD_DE_CAP			_MMIO(0x41100)
1540188bdfb7SJani Nikula #define   XE2LPD_DE_CAP_3DLUT_MASK	REG_GENMASK(31, 30)
1541188bdfb7SJani Nikula #define   XE2LPD_DE_CAP_DSC_MASK	REG_GENMASK(29, 28)
1542188bdfb7SJani Nikula #define   XE2LPD_DE_CAP_DSC_REMOVED	1
1543188bdfb7SJani Nikula #define   XE2LPD_DE_CAP_SCALER_MASK	REG_GENMASK(27, 26)
1544188bdfb7SJani Nikula #define   XE2LPD_DE_CAP_SCALER_SINGLE	1
1545188bdfb7SJani Nikula 
1546188bdfb7SJani Nikula #define SKL_DSSM				_MMIO(0x51004)
1547188bdfb7SJani Nikula #define ICL_DSSM_CDCLK_PLL_REFCLK_MASK		(7 << 29)
1548188bdfb7SJani Nikula #define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz		(0 << 29)
1549188bdfb7SJani Nikula #define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz	(1 << 29)
1550188bdfb7SJani Nikula #define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz	(2 << 29)
1551188bdfb7SJani Nikula 
1552188bdfb7SJani Nikula /*GEN11 chicken */
1553188bdfb7SJani Nikula #define _PIPEA_CHICKEN				0x70038
1554188bdfb7SJani Nikula #define _PIPEB_CHICKEN				0x71038
1555188bdfb7SJani Nikula #define _PIPEC_CHICKEN				0x72038
1556188bdfb7SJani Nikula #define PIPE_CHICKEN(pipe)			_MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
1557188bdfb7SJani Nikula 							   _PIPEB_CHICKEN)
1558188bdfb7SJani Nikula #define   UNDERRUN_RECOVERY_DISABLE_ADLP	REG_BIT(30)
1559188bdfb7SJani Nikula #define   UNDERRUN_RECOVERY_ENABLE_DG2		REG_BIT(30)
1560188bdfb7SJani Nikula #define   PIXEL_ROUNDING_TRUNC_FB_PASSTHRU	REG_BIT(15)
1561188bdfb7SJani Nikula #define   DG2_RENDER_CCSTAG_4_3_EN		REG_BIT(12)
1562188bdfb7SJani Nikula #define   PER_PIXEL_ALPHA_BYPASS_EN		REG_BIT(7)
1563188bdfb7SJani Nikula 
1564188bdfb7SJani Nikula #define PCH_DISPLAY_BASE	0xc0000u
1565188bdfb7SJani Nikula 
1566188bdfb7SJani Nikula /* south display engine interrupt: IBX */
1567188bdfb7SJani Nikula #define SDE_AUDIO_POWER_D	(1 << 27)
1568188bdfb7SJani Nikula #define SDE_AUDIO_POWER_C	(1 << 26)
1569188bdfb7SJani Nikula #define SDE_AUDIO_POWER_B	(1 << 25)
1570188bdfb7SJani Nikula #define SDE_AUDIO_POWER_SHIFT	(25)
1571188bdfb7SJani Nikula #define SDE_AUDIO_POWER_MASK	(7 << SDE_AUDIO_POWER_SHIFT)
1572188bdfb7SJani Nikula #define SDE_GMBUS		(1 << 24)
1573188bdfb7SJani Nikula #define SDE_AUDIO_HDCP_TRANSB	(1 << 23)
1574188bdfb7SJani Nikula #define SDE_AUDIO_HDCP_TRANSA	(1 << 22)
1575188bdfb7SJani Nikula #define SDE_AUDIO_HDCP_MASK	(3 << 22)
1576188bdfb7SJani Nikula #define SDE_AUDIO_TRANSB	(1 << 21)
1577188bdfb7SJani Nikula #define SDE_AUDIO_TRANSA	(1 << 20)
1578188bdfb7SJani Nikula #define SDE_AUDIO_TRANS_MASK	(3 << 20)
1579188bdfb7SJani Nikula #define SDE_POISON		(1 << 19)
1580188bdfb7SJani Nikula /* 18 reserved */
1581188bdfb7SJani Nikula #define SDE_FDI_RXB		(1 << 17)
1582188bdfb7SJani Nikula #define SDE_FDI_RXA		(1 << 16)
1583188bdfb7SJani Nikula #define SDE_FDI_MASK		(3 << 16)
1584188bdfb7SJani Nikula #define SDE_AUXD		(1 << 15)
1585188bdfb7SJani Nikula #define SDE_AUXC		(1 << 14)
1586188bdfb7SJani Nikula #define SDE_AUXB		(1 << 13)
1587188bdfb7SJani Nikula #define SDE_AUX_MASK		(7 << 13)
1588188bdfb7SJani Nikula /* 12 reserved */
1589188bdfb7SJani Nikula #define SDE_CRT_HOTPLUG         (1 << 11)
1590188bdfb7SJani Nikula #define SDE_PORTD_HOTPLUG       (1 << 10)
1591188bdfb7SJani Nikula #define SDE_PORTC_HOTPLUG       (1 << 9)
1592188bdfb7SJani Nikula #define SDE_PORTB_HOTPLUG       (1 << 8)
1593188bdfb7SJani Nikula #define SDE_SDVOB_HOTPLUG       (1 << 6)
1594188bdfb7SJani Nikula #define SDE_HOTPLUG_MASK        (SDE_CRT_HOTPLUG | \
1595188bdfb7SJani Nikula 				 SDE_SDVOB_HOTPLUG |	\
1596188bdfb7SJani Nikula 				 SDE_PORTB_HOTPLUG |	\
1597188bdfb7SJani Nikula 				 SDE_PORTC_HOTPLUG |	\
1598188bdfb7SJani Nikula 				 SDE_PORTD_HOTPLUG)
1599188bdfb7SJani Nikula #define SDE_TRANSB_CRC_DONE	(1 << 5)
1600188bdfb7SJani Nikula #define SDE_TRANSB_CRC_ERR	(1 << 4)
1601188bdfb7SJani Nikula #define SDE_TRANSB_FIFO_UNDER	(1 << 3)
1602188bdfb7SJani Nikula #define SDE_TRANSA_CRC_DONE	(1 << 2)
1603188bdfb7SJani Nikula #define SDE_TRANSA_CRC_ERR	(1 << 1)
1604188bdfb7SJani Nikula #define SDE_TRANSA_FIFO_UNDER	(1 << 0)
1605188bdfb7SJani Nikula #define SDE_TRANS_MASK		(0x3f)
1606188bdfb7SJani Nikula 
1607188bdfb7SJani Nikula /* south display engine interrupt: CPT - CNP */
1608188bdfb7SJani Nikula #define SDE_AUDIO_POWER_D_CPT	(1 << 31)
1609188bdfb7SJani Nikula #define SDE_AUDIO_POWER_C_CPT	(1 << 30)
1610188bdfb7SJani Nikula #define SDE_AUDIO_POWER_B_CPT	(1 << 29)
1611188bdfb7SJani Nikula #define SDE_AUDIO_POWER_SHIFT_CPT   29
1612188bdfb7SJani Nikula #define SDE_AUDIO_POWER_MASK_CPT    (7 << 29)
1613188bdfb7SJani Nikula #define SDE_AUXD_CPT		(1 << 27)
1614188bdfb7SJani Nikula #define SDE_AUXC_CPT		(1 << 26)
1615188bdfb7SJani Nikula #define SDE_AUXB_CPT		(1 << 25)
1616188bdfb7SJani Nikula #define SDE_AUX_MASK_CPT	(7 << 25)
1617188bdfb7SJani Nikula #define SDE_PORTE_HOTPLUG_SPT	(1 << 25)
1618188bdfb7SJani Nikula #define SDE_PORTA_HOTPLUG_SPT	(1 << 24)
1619188bdfb7SJani Nikula #define SDE_PORTD_HOTPLUG_CPT	(1 << 23)
1620188bdfb7SJani Nikula #define SDE_PORTC_HOTPLUG_CPT	(1 << 22)
1621188bdfb7SJani Nikula #define SDE_PORTB_HOTPLUG_CPT	(1 << 21)
1622188bdfb7SJani Nikula #define SDE_CRT_HOTPLUG_CPT	(1 << 19)
1623188bdfb7SJani Nikula #define SDE_SDVOB_HOTPLUG_CPT	(1 << 18)
1624188bdfb7SJani Nikula #define SDE_HOTPLUG_MASK_CPT	(SDE_CRT_HOTPLUG_CPT |		\
1625188bdfb7SJani Nikula 				 SDE_SDVOB_HOTPLUG_CPT |	\
1626188bdfb7SJani Nikula 				 SDE_PORTD_HOTPLUG_CPT |	\
1627188bdfb7SJani Nikula 				 SDE_PORTC_HOTPLUG_CPT |	\
1628188bdfb7SJani Nikula 				 SDE_PORTB_HOTPLUG_CPT)
1629188bdfb7SJani Nikula #define SDE_HOTPLUG_MASK_SPT	(SDE_PORTE_HOTPLUG_SPT |	\
1630188bdfb7SJani Nikula 				 SDE_PORTD_HOTPLUG_CPT |	\
1631188bdfb7SJani Nikula 				 SDE_PORTC_HOTPLUG_CPT |	\
1632188bdfb7SJani Nikula 				 SDE_PORTB_HOTPLUG_CPT |	\
1633188bdfb7SJani Nikula 				 SDE_PORTA_HOTPLUG_SPT)
1634188bdfb7SJani Nikula #define SDE_GMBUS_CPT		(1 << 17)
1635188bdfb7SJani Nikula #define SDE_ERROR_CPT		(1 << 16)
1636188bdfb7SJani Nikula #define SDE_AUDIO_CP_REQ_C_CPT	(1 << 10)
1637188bdfb7SJani Nikula #define SDE_AUDIO_CP_CHG_C_CPT	(1 << 9)
1638188bdfb7SJani Nikula #define SDE_FDI_RXC_CPT		(1 << 8)
1639188bdfb7SJani Nikula #define SDE_AUDIO_CP_REQ_B_CPT	(1 << 6)
1640188bdfb7SJani Nikula #define SDE_AUDIO_CP_CHG_B_CPT	(1 << 5)
1641188bdfb7SJani Nikula #define SDE_FDI_RXB_CPT		(1 << 4)
1642188bdfb7SJani Nikula #define SDE_AUDIO_CP_REQ_A_CPT	(1 << 2)
1643188bdfb7SJani Nikula #define SDE_AUDIO_CP_CHG_A_CPT	(1 << 1)
1644188bdfb7SJani Nikula #define SDE_FDI_RXA_CPT		(1 << 0)
1645188bdfb7SJani Nikula #define SDE_AUDIO_CP_REQ_CPT	(SDE_AUDIO_CP_REQ_C_CPT | \
1646188bdfb7SJani Nikula 				 SDE_AUDIO_CP_REQ_B_CPT | \
1647188bdfb7SJani Nikula 				 SDE_AUDIO_CP_REQ_A_CPT)
1648188bdfb7SJani Nikula #define SDE_AUDIO_CP_CHG_CPT	(SDE_AUDIO_CP_CHG_C_CPT | \
1649188bdfb7SJani Nikula 				 SDE_AUDIO_CP_CHG_B_CPT | \
1650188bdfb7SJani Nikula 				 SDE_AUDIO_CP_CHG_A_CPT)
1651188bdfb7SJani Nikula #define SDE_FDI_MASK_CPT	(SDE_FDI_RXC_CPT | \
1652188bdfb7SJani Nikula 				 SDE_FDI_RXB_CPT | \
1653188bdfb7SJani Nikula 				 SDE_FDI_RXA_CPT)
1654188bdfb7SJani Nikula 
1655188bdfb7SJani Nikula /* south display engine interrupt: ICP/TGP/MTP */
1656188bdfb7SJani Nikula #define SDE_PICAINTERRUPT		REG_BIT(31)
1657188bdfb7SJani Nikula #define SDE_GMBUS_ICP			(1 << 23)
1658188bdfb7SJani Nikula #define SDE_TC_HOTPLUG_ICP(hpd_pin)	REG_BIT(24 + _HPD_PIN_TC(hpd_pin))
1659188bdfb7SJani Nikula #define SDE_TC_HOTPLUG_DG2(hpd_pin)	REG_BIT(25 + _HPD_PIN_TC(hpd_pin)) /* sigh */
1660188bdfb7SJani Nikula #define SDE_DDI_HOTPLUG_ICP(hpd_pin)	REG_BIT(16 + _HPD_PIN_DDI(hpd_pin))
1661188bdfb7SJani Nikula #define SDE_DDI_HOTPLUG_MASK_ICP	(SDE_DDI_HOTPLUG_ICP(HPD_PORT_D) | \
1662188bdfb7SJani Nikula 					 SDE_DDI_HOTPLUG_ICP(HPD_PORT_C) | \
1663188bdfb7SJani Nikula 					 SDE_DDI_HOTPLUG_ICP(HPD_PORT_B) | \
1664188bdfb7SJani Nikula 					 SDE_DDI_HOTPLUG_ICP(HPD_PORT_A))
1665188bdfb7SJani Nikula #define SDE_TC_HOTPLUG_MASK_ICP		(SDE_TC_HOTPLUG_ICP(HPD_PORT_TC6) | \
1666188bdfb7SJani Nikula 					 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC5) | \
1667188bdfb7SJani Nikula 					 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC4) | \
1668188bdfb7SJani Nikula 					 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC3) | \
1669188bdfb7SJani Nikula 					 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC2) | \
1670188bdfb7SJani Nikula 					 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC1))
1671188bdfb7SJani Nikula 
1672188bdfb7SJani Nikula #define SDE_IRQ_REGS			I915_IRQ_REGS(SDEIMR, \
1673188bdfb7SJani Nikula 						      SDEIER, \
1674188bdfb7SJani Nikula 						      SDEIIR)
1675188bdfb7SJani Nikula 
1676188bdfb7SJani Nikula #define SERR_INT			_MMIO(0xc4040)
1677188bdfb7SJani Nikula #define  SERR_INT_POISON		(1 << 31)
1678188bdfb7SJani Nikula #define  SERR_INT_TRANS_FIFO_UNDERRUN(pipe)	(1 << ((pipe) * 3))
1679188bdfb7SJani Nikula 
1680188bdfb7SJani Nikula /* digital port hotplug */
1681188bdfb7SJani Nikula #define PCH_PORT_HOTPLUG		_MMIO(0xc4030)	/* SHOTPLUG_CTL */
1682188bdfb7SJani Nikula #define  PORTA_HOTPLUG_ENABLE		(1 << 28) /* LPT:LP+ & BXT */
1683188bdfb7SJani Nikula #define  BXT_DDIA_HPD_INVERT            (1 << 27)
1684188bdfb7SJani Nikula #define  PORTA_HOTPLUG_STATUS_MASK	(3 << 24) /* SPT+ & BXT */
1685188bdfb7SJani Nikula #define  PORTA_HOTPLUG_NO_DETECT	(0 << 24) /* SPT+ & BXT */
1686188bdfb7SJani Nikula #define  PORTA_HOTPLUG_SHORT_DETECT	(1 << 24) /* SPT+ & BXT */
1687188bdfb7SJani Nikula #define  PORTA_HOTPLUG_LONG_DETECT	(2 << 24) /* SPT+ & BXT */
1688188bdfb7SJani Nikula #define  PORTD_HOTPLUG_ENABLE		(1 << 20)
1689188bdfb7SJani Nikula #define  PORTD_PULSE_DURATION_2ms	(0 << 18) /* pre-LPT */
1690188bdfb7SJani Nikula #define  PORTD_PULSE_DURATION_4_5ms	(1 << 18) /* pre-LPT */
1691188bdfb7SJani Nikula #define  PORTD_PULSE_DURATION_6ms	(2 << 18) /* pre-LPT */
1692188bdfb7SJani Nikula #define  PORTD_PULSE_DURATION_100ms	(3 << 18) /* pre-LPT */
1693188bdfb7SJani Nikula #define  PORTD_PULSE_DURATION_MASK	(3 << 18) /* pre-LPT */
1694188bdfb7SJani Nikula #define  PORTD_HOTPLUG_STATUS_MASK	(3 << 16)
1695188bdfb7SJani Nikula #define  PORTD_HOTPLUG_NO_DETECT	(0 << 16)
1696188bdfb7SJani Nikula #define  PORTD_HOTPLUG_SHORT_DETECT	(1 << 16)
1697188bdfb7SJani Nikula #define  PORTD_HOTPLUG_LONG_DETECT	(2 << 16)
1698188bdfb7SJani Nikula #define  PORTC_HOTPLUG_ENABLE		(1 << 12)
1699188bdfb7SJani Nikula #define  BXT_DDIC_HPD_INVERT            (1 << 11)
1700188bdfb7SJani Nikula #define  PORTC_PULSE_DURATION_2ms	(0 << 10) /* pre-LPT */
1701188bdfb7SJani Nikula #define  PORTC_PULSE_DURATION_4_5ms	(1 << 10) /* pre-LPT */
1702188bdfb7SJani Nikula #define  PORTC_PULSE_DURATION_6ms	(2 << 10) /* pre-LPT */
1703188bdfb7SJani Nikula #define  PORTC_PULSE_DURATION_100ms	(3 << 10) /* pre-LPT */
1704188bdfb7SJani Nikula #define  PORTC_PULSE_DURATION_MASK	(3 << 10) /* pre-LPT */
1705188bdfb7SJani Nikula #define  PORTC_HOTPLUG_STATUS_MASK	(3 << 8)
1706188bdfb7SJani Nikula #define  PORTC_HOTPLUG_NO_DETECT	(0 << 8)
1707188bdfb7SJani Nikula #define  PORTC_HOTPLUG_SHORT_DETECT	(1 << 8)
1708188bdfb7SJani Nikula #define  PORTC_HOTPLUG_LONG_DETECT	(2 << 8)
1709188bdfb7SJani Nikula #define  PORTB_HOTPLUG_ENABLE		(1 << 4)
1710188bdfb7SJani Nikula #define  BXT_DDIB_HPD_INVERT            (1 << 3)
1711188bdfb7SJani Nikula #define  PORTB_PULSE_DURATION_2ms	(0 << 2) /* pre-LPT */
1712188bdfb7SJani Nikula #define  PORTB_PULSE_DURATION_4_5ms	(1 << 2) /* pre-LPT */
1713188bdfb7SJani Nikula #define  PORTB_PULSE_DURATION_6ms	(2 << 2) /* pre-LPT */
1714188bdfb7SJani Nikula #define  PORTB_PULSE_DURATION_100ms	(3 << 2) /* pre-LPT */
1715188bdfb7SJani Nikula #define  PORTB_PULSE_DURATION_MASK	(3 << 2) /* pre-LPT */
1716188bdfb7SJani Nikula #define  PORTB_HOTPLUG_STATUS_MASK	(3 << 0)
1717188bdfb7SJani Nikula #define  PORTB_HOTPLUG_NO_DETECT	(0 << 0)
1718188bdfb7SJani Nikula #define  PORTB_HOTPLUG_SHORT_DETECT	(1 << 0)
1719188bdfb7SJani Nikula #define  PORTB_HOTPLUG_LONG_DETECT	(2 << 0)
1720188bdfb7SJani Nikula #define  BXT_DDI_HPD_INVERT_MASK	(BXT_DDIA_HPD_INVERT | \
1721188bdfb7SJani Nikula 					BXT_DDIB_HPD_INVERT | \
1722188bdfb7SJani Nikula 					BXT_DDIC_HPD_INVERT)
1723188bdfb7SJani Nikula 
1724188bdfb7SJani Nikula #define PCH_PORT_HOTPLUG2		_MMIO(0xc403C)	/* SHOTPLUG_CTL2 SPT+ */
1725188bdfb7SJani Nikula #define  PORTE_HOTPLUG_ENABLE		(1 << 4)
1726188bdfb7SJani Nikula #define  PORTE_HOTPLUG_STATUS_MASK	(3 << 0)
1727188bdfb7SJani Nikula #define  PORTE_HOTPLUG_NO_DETECT	(0 << 0)
1728188bdfb7SJani Nikula #define  PORTE_HOTPLUG_SHORT_DETECT	(1 << 0)
1729188bdfb7SJani Nikula #define  PORTE_HOTPLUG_LONG_DETECT	(2 << 0)
1730188bdfb7SJani Nikula 
1731188bdfb7SJani Nikula /* This register is a reuse of PCH_PORT_HOTPLUG register. The
1732188bdfb7SJani Nikula  * functionality covered in PCH_PORT_HOTPLUG is split into
1733188bdfb7SJani Nikula  * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
1734188bdfb7SJani Nikula  */
1735188bdfb7SJani Nikula #define SHOTPLUG_CTL_DDI				_MMIO(0xc4030)
1736188bdfb7SJani Nikula #define   SHOTPLUG_CTL_DDI_HPD_ENABLE(hpd_pin)			(0x8 << (_HPD_PIN_DDI(hpd_pin) * 4))
1737188bdfb7SJani Nikula #define   SHOTPLUG_CTL_DDI_HPD_OUTPUT_DATA(hpd_pin)		(0x4 << (_HPD_PIN_DDI(hpd_pin) * 4))
1738188bdfb7SJani Nikula #define   SHOTPLUG_CTL_DDI_HPD_STATUS_MASK(hpd_pin)		(0x3 << (_HPD_PIN_DDI(hpd_pin) * 4))
1739188bdfb7SJani Nikula #define   SHOTPLUG_CTL_DDI_HPD_NO_DETECT(hpd_pin)		(0x0 << (_HPD_PIN_DDI(hpd_pin) * 4))
1740188bdfb7SJani Nikula #define   SHOTPLUG_CTL_DDI_HPD_SHORT_DETECT(hpd_pin)		(0x1 << (_HPD_PIN_DDI(hpd_pin) * 4))
1741188bdfb7SJani Nikula #define   SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(hpd_pin)		(0x2 << (_HPD_PIN_DDI(hpd_pin) * 4))
1742188bdfb7SJani Nikula #define   SHOTPLUG_CTL_DDI_HPD_SHORT_LONG_DETECT(hpd_pin)	(0x3 << (_HPD_PIN_DDI(hpd_pin) * 4))
1743188bdfb7SJani Nikula 
1744188bdfb7SJani Nikula #define SHOTPLUG_CTL_TC				_MMIO(0xc4034)
1745188bdfb7SJani Nikula #define   ICP_TC_HPD_ENABLE(hpd_pin)		(8 << (_HPD_PIN_TC(hpd_pin) * 4))
1746188bdfb7SJani Nikula #define   ICP_TC_HPD_LONG_DETECT(hpd_pin)	(2 << (_HPD_PIN_TC(hpd_pin) * 4))
1747188bdfb7SJani Nikula #define   ICP_TC_HPD_SHORT_DETECT(hpd_pin)	(1 << (_HPD_PIN_TC(hpd_pin) * 4))
1748188bdfb7SJani Nikula 
1749188bdfb7SJani Nikula #define SHPD_FILTER_CNT				_MMIO(0xc4038)
1750188bdfb7SJani Nikula #define   SHPD_FILTER_CNT_500_ADJ		0x001D9
1751188bdfb7SJani Nikula #define   SHPD_FILTER_CNT_250			0x000F8
1752188bdfb7SJani Nikula 
1753188bdfb7SJani Nikula #define _PCH_DPLL_A              0xc6014
1754188bdfb7SJani Nikula #define _PCH_DPLL_B              0xc6018
1755188bdfb7SJani Nikula #define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
1756188bdfb7SJani Nikula 
1757188bdfb7SJani Nikula #define _PCH_FPA0                0xc6040
1758188bdfb7SJani Nikula #define _PCH_FPB0                0xc6048
1759188bdfb7SJani Nikula #define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
1760188bdfb7SJani Nikula #define  FP_CB_TUNE		(0x3 << 22)
1761188bdfb7SJani Nikula 
1762188bdfb7SJani Nikula #define _PCH_FPA1                0xc6044
1763188bdfb7SJani Nikula #define _PCH_FPB1                0xc604c
1764188bdfb7SJani Nikula #define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
1765188bdfb7SJani Nikula 
1766188bdfb7SJani Nikula #define PCH_DPLL_TEST           _MMIO(0xc606c)
1767188bdfb7SJani Nikula 
1768188bdfb7SJani Nikula #define PCH_DREF_CONTROL        _MMIO(0xC6200)
1769188bdfb7SJani Nikula #define  DREF_CONTROL_MASK      0x7fc3
1770188bdfb7SJani Nikula #define  DREF_CPU_SOURCE_OUTPUT_DISABLE         (0 << 13)
1771188bdfb7SJani Nikula #define  DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD      (2 << 13)
1772188bdfb7SJani Nikula #define  DREF_CPU_SOURCE_OUTPUT_NONSPREAD       (3 << 13)
1773188bdfb7SJani Nikula #define  DREF_CPU_SOURCE_OUTPUT_MASK		(3 << 13)
1774188bdfb7SJani Nikula #define  DREF_SSC_SOURCE_DISABLE                (0 << 11)
1775188bdfb7SJani Nikula #define  DREF_SSC_SOURCE_ENABLE                 (2 << 11)
1776188bdfb7SJani Nikula #define  DREF_SSC_SOURCE_MASK			(3 << 11)
1777188bdfb7SJani Nikula #define  DREF_NONSPREAD_SOURCE_DISABLE          (0 << 9)
1778188bdfb7SJani Nikula #define  DREF_NONSPREAD_CK505_ENABLE		(1 << 9)
1779188bdfb7SJani Nikula #define  DREF_NONSPREAD_SOURCE_ENABLE           (2 << 9)
1780188bdfb7SJani Nikula #define  DREF_NONSPREAD_SOURCE_MASK		(3 << 9)
1781188bdfb7SJani Nikula #define  DREF_SUPERSPREAD_SOURCE_DISABLE        (0 << 7)
1782188bdfb7SJani Nikula #define  DREF_SUPERSPREAD_SOURCE_ENABLE         (2 << 7)
1783188bdfb7SJani Nikula #define  DREF_SUPERSPREAD_SOURCE_MASK		(3 << 7)
1784188bdfb7SJani Nikula #define  DREF_SSC4_DOWNSPREAD                   (0 << 6)
1785188bdfb7SJani Nikula #define  DREF_SSC4_CENTERSPREAD                 (1 << 6)
1786188bdfb7SJani Nikula #define  DREF_SSC1_DISABLE                      (0 << 1)
1787188bdfb7SJani Nikula #define  DREF_SSC1_ENABLE                       (1 << 1)
1788188bdfb7SJani Nikula #define  DREF_SSC4_DISABLE                      (0)
1789188bdfb7SJani Nikula #define  DREF_SSC4_ENABLE                       (1)
1790188bdfb7SJani Nikula 
1791188bdfb7SJani Nikula #define PCH_RAWCLK_FREQ         _MMIO(0xc6204)
1792188bdfb7SJani Nikula #define  FDL_TP1_TIMER_SHIFT    12
1793188bdfb7SJani Nikula #define  FDL_TP1_TIMER_MASK     (3 << 12)
1794188bdfb7SJani Nikula #define  FDL_TP2_TIMER_SHIFT    10
1795188bdfb7SJani Nikula #define  FDL_TP2_TIMER_MASK     (3 << 10)
1796188bdfb7SJani Nikula #define  RAWCLK_FREQ_MASK       0x3ff
1797188bdfb7SJani Nikula #define  CNP_RAWCLK_DIV_MASK	(0x3ff << 16)
1798188bdfb7SJani Nikula #define  CNP_RAWCLK_DIV(div)	((div) << 16)
1799188bdfb7SJani Nikula #define  CNP_RAWCLK_FRAC_MASK	(0xf << 26)
1800188bdfb7SJani Nikula #define  CNP_RAWCLK_DEN(den)	((den) << 26)
1801188bdfb7SJani Nikula #define  ICP_RAWCLK_NUM(num)	((num) << 11)
1802188bdfb7SJani Nikula 
1803188bdfb7SJani Nikula #define PCH_DPLL_TMR_CFG        _MMIO(0xc6208)
1804188bdfb7SJani Nikula 
1805188bdfb7SJani Nikula #define PCH_SSC4_PARMS          _MMIO(0xc6210)
1806188bdfb7SJani Nikula #define PCH_SSC4_AUX_PARMS      _MMIO(0xc6214)
1807188bdfb7SJani Nikula 
1808188bdfb7SJani Nikula #define PCH_DPLL_SEL		_MMIO(0xc7000)
1809188bdfb7SJani Nikula #define	 TRANS_DPLLB_SEL(pipe)		(1 << ((pipe) * 4))
1810188bdfb7SJani Nikula #define	 TRANS_DPLLA_SEL(pipe)		0
1811188bdfb7SJani Nikula #define  TRANS_DPLL_ENABLE(pipe)	(1 << ((pipe) * 4 + 3))
1812188bdfb7SJani Nikula 
1813188bdfb7SJani Nikula /* transcoder */
1814188bdfb7SJani Nikula #define _PCH_TRANS_HTOTAL_A		0xe0000
1815188bdfb7SJani Nikula #define _PCH_TRANS_HTOTAL_B		0xe1000
1816188bdfb7SJani Nikula #define PCH_TRANS_HTOTAL(pipe)		_MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
1817188bdfb7SJani Nikula #define  TRANS_HTOTAL_SHIFT		16
1818188bdfb7SJani Nikula #define  TRANS_HACTIVE_SHIFT		0
1819188bdfb7SJani Nikula 
1820188bdfb7SJani Nikula #define _PCH_TRANS_HBLANK_A		0xe0004
1821188bdfb7SJani Nikula #define _PCH_TRANS_HBLANK_B		0xe1004
1822188bdfb7SJani Nikula #define PCH_TRANS_HBLANK(pipe)		_MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
1823188bdfb7SJani Nikula #define  TRANS_HBLANK_END_SHIFT		16
1824188bdfb7SJani Nikula #define  TRANS_HBLANK_START_SHIFT	0
1825188bdfb7SJani Nikula 
1826188bdfb7SJani Nikula #define _PCH_TRANS_HSYNC_A		0xe0008
1827188bdfb7SJani Nikula #define _PCH_TRANS_HSYNC_B		0xe1008
1828188bdfb7SJani Nikula #define PCH_TRANS_HSYNC(pipe)		_MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
1829188bdfb7SJani Nikula #define  TRANS_HSYNC_END_SHIFT		16
1830188bdfb7SJani Nikula #define  TRANS_HSYNC_START_SHIFT	0
1831188bdfb7SJani Nikula 
1832188bdfb7SJani Nikula #define _PCH_TRANS_VTOTAL_A		0xe000c
1833188bdfb7SJani Nikula #define _PCH_TRANS_VTOTAL_B		0xe100c
1834188bdfb7SJani Nikula #define PCH_TRANS_VTOTAL(pipe)		_MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
1835188bdfb7SJani Nikula #define  TRANS_VTOTAL_SHIFT		16
1836188bdfb7SJani Nikula #define  TRANS_VACTIVE_SHIFT		0
1837188bdfb7SJani Nikula 
1838188bdfb7SJani Nikula #define _PCH_TRANS_VBLANK_A		0xe0010
1839188bdfb7SJani Nikula #define _PCH_TRANS_VBLANK_B		0xe1010
1840188bdfb7SJani Nikula #define PCH_TRANS_VBLANK(pipe)		_MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
1841188bdfb7SJani Nikula #define  TRANS_VBLANK_END_SHIFT		16
1842188bdfb7SJani Nikula #define  TRANS_VBLANK_START_SHIFT	0
1843188bdfb7SJani Nikula 
1844188bdfb7SJani Nikula #define _PCH_TRANS_VSYNC_A		0xe0014
1845188bdfb7SJani Nikula #define _PCH_TRANS_VSYNC_B		0xe1014
1846188bdfb7SJani Nikula #define PCH_TRANS_VSYNC(pipe)		_MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
1847188bdfb7SJani Nikula #define  TRANS_VSYNC_END_SHIFT		16
1848188bdfb7SJani Nikula #define  TRANS_VSYNC_START_SHIFT	0
1849188bdfb7SJani Nikula 
1850188bdfb7SJani Nikula #define _PCH_TRANS_VSYNCSHIFT_A		0xe0028
1851188bdfb7SJani Nikula #define _PCH_TRANS_VSYNCSHIFT_B		0xe1028
1852188bdfb7SJani Nikula #define PCH_TRANS_VSYNCSHIFT(pipe)	_MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
1853188bdfb7SJani Nikula 
1854188bdfb7SJani Nikula #define _PCH_TRANSA_DATA_M1	0xe0030
1855188bdfb7SJani Nikula #define _PCH_TRANSB_DATA_M1	0xe1030
1856188bdfb7SJani Nikula #define PCH_TRANS_DATA_M1(pipe)	_MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
1857188bdfb7SJani Nikula 
1858188bdfb7SJani Nikula #define _PCH_TRANSA_DATA_N1	0xe0034
1859188bdfb7SJani Nikula #define _PCH_TRANSB_DATA_N1	0xe1034
1860188bdfb7SJani Nikula #define PCH_TRANS_DATA_N1(pipe)	_MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
1861188bdfb7SJani Nikula 
1862188bdfb7SJani Nikula #define _PCH_TRANSA_DATA_M2	0xe0038
1863188bdfb7SJani Nikula #define _PCH_TRANSB_DATA_M2	0xe1038
1864188bdfb7SJani Nikula #define PCH_TRANS_DATA_M2(pipe)	_MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
1865188bdfb7SJani Nikula 
1866188bdfb7SJani Nikula #define _PCH_TRANSA_DATA_N2	0xe003c
1867188bdfb7SJani Nikula #define _PCH_TRANSB_DATA_N2	0xe103c
1868188bdfb7SJani Nikula #define PCH_TRANS_DATA_N2(pipe)	_MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
1869188bdfb7SJani Nikula 
1870188bdfb7SJani Nikula #define _PCH_TRANSA_LINK_M1	0xe0040
1871188bdfb7SJani Nikula #define _PCH_TRANSB_LINK_M1	0xe1040
1872188bdfb7SJani Nikula #define PCH_TRANS_LINK_M1(pipe)	_MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
1873188bdfb7SJani Nikula 
1874188bdfb7SJani Nikula #define _PCH_TRANSA_LINK_N1	0xe0044
1875188bdfb7SJani Nikula #define _PCH_TRANSB_LINK_N1	0xe1044
1876188bdfb7SJani Nikula #define PCH_TRANS_LINK_N1(pipe)	_MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
1877188bdfb7SJani Nikula 
1878188bdfb7SJani Nikula #define _PCH_TRANSA_LINK_M2	0xe0048
1879188bdfb7SJani Nikula #define _PCH_TRANSB_LINK_M2	0xe1048
1880188bdfb7SJani Nikula #define PCH_TRANS_LINK_M2(pipe)	_MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
1881188bdfb7SJani Nikula 
1882188bdfb7SJani Nikula #define _PCH_TRANSA_LINK_N2	0xe004c
1883188bdfb7SJani Nikula #define _PCH_TRANSB_LINK_N2	0xe104c
1884188bdfb7SJani Nikula #define PCH_TRANS_LINK_N2(pipe)	_MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
1885188bdfb7SJani Nikula 
1886188bdfb7SJani Nikula /* Per-transcoder DIP controls (PCH) */
1887188bdfb7SJani Nikula #define _VIDEO_DIP_CTL_A         0xe0200
1888188bdfb7SJani Nikula #define _VIDEO_DIP_CTL_B         0xe1200
1889188bdfb7SJani Nikula #define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
1890188bdfb7SJani Nikula 
1891188bdfb7SJani Nikula #define _VIDEO_DIP_DATA_A        0xe0208
1892188bdfb7SJani Nikula #define _VIDEO_DIP_DATA_B        0xe1208
1893188bdfb7SJani Nikula #define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
1894188bdfb7SJani Nikula 
1895188bdfb7SJani Nikula #define _VIDEO_DIP_GCP_A         0xe0210
1896188bdfb7SJani Nikula #define _VIDEO_DIP_GCP_B         0xe1210
1897188bdfb7SJani Nikula #define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
1898188bdfb7SJani Nikula #define  GCP_COLOR_INDICATION		(1 << 2)
1899188bdfb7SJani Nikula #define  GCP_DEFAULT_PHASE_ENABLE	(1 << 1)
1900188bdfb7SJani Nikula #define  GCP_AV_MUTE			(1 << 0)
1901188bdfb7SJani Nikula 
1902188bdfb7SJani Nikula /* Per-transcoder DIP controls (VLV) */
1903188bdfb7SJani Nikula #define _VLV_VIDEO_DIP_CTL_A		0x60200
1904188bdfb7SJani Nikula #define _VLV_VIDEO_DIP_CTL_B		0x61170
1905188bdfb7SJani Nikula #define _CHV_VIDEO_DIP_CTL_C		0x611f0
1906188bdfb7SJani Nikula #define VLV_TVIDEO_DIP_CTL(pipe)	_MMIO_BASE_PIPE3(VLV_DISPLAY_BASE, (pipe), \
1907188bdfb7SJani Nikula 							 _VLV_VIDEO_DIP_CTL_A, \
1908188bdfb7SJani Nikula 							 _VLV_VIDEO_DIP_CTL_B, \
1909188bdfb7SJani Nikula 							 _CHV_VIDEO_DIP_CTL_C)
1910188bdfb7SJani Nikula 
1911188bdfb7SJani Nikula #define _VLV_VIDEO_DIP_DATA_A		0x60208
1912188bdfb7SJani Nikula #define _VLV_VIDEO_DIP_DATA_B		0x61174
1913188bdfb7SJani Nikula #define _CHV_VIDEO_DIP_DATA_C		0x611f4
1914188bdfb7SJani Nikula #define VLV_TVIDEO_DIP_DATA(pipe)	_MMIO_BASE_PIPE3(VLV_DISPLAY_BASE, (pipe), \
1915188bdfb7SJani Nikula 							 _VLV_VIDEO_DIP_DATA_A, \
1916188bdfb7SJani Nikula 							 _VLV_VIDEO_DIP_DATA_B, \
1917188bdfb7SJani Nikula 							 _CHV_VIDEO_DIP_DATA_C)
1918188bdfb7SJani Nikula 
1919188bdfb7SJani Nikula #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A	0x60210
1920188bdfb7SJani Nikula #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B	0x61178
1921188bdfb7SJani Nikula #define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C	0x611f8
1922188bdfb7SJani Nikula #define VLV_TVIDEO_DIP_GCP(pipe)	_MMIO_BASE_PIPE3(VLV_DISPLAY_BASE, (pipe), \
1923188bdfb7SJani Nikula 							 _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
1924188bdfb7SJani Nikula 							 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, \
1925188bdfb7SJani Nikula 							 _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
1926188bdfb7SJani Nikula 
1927188bdfb7SJani Nikula /* Haswell DIP controls */
1928188bdfb7SJani Nikula #define _HSW_VIDEO_DIP_CTL_A		0x60200
1929188bdfb7SJani Nikula #define _HSW_VIDEO_DIP_CTL_B		0x61200
1930188bdfb7SJani Nikula #define HSW_TVIDEO_DIP_CTL(dev_priv, trans)		_MMIO_TRANS2(dev_priv, trans, _HSW_VIDEO_DIP_CTL_A)
1931188bdfb7SJani Nikula 
1932188bdfb7SJani Nikula #define _HSW_VIDEO_DIP_AVI_DATA_A	0x60220
1933188bdfb7SJani Nikula #define _HSW_VIDEO_DIP_AVI_DATA_B	0x61220
1934188bdfb7SJani Nikula #define HSW_TVIDEO_DIP_AVI_DATA(dev_priv, trans, i)	_MMIO_TRANS2(dev_priv, trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
1935188bdfb7SJani Nikula 
1936188bdfb7SJani Nikula #define _HSW_VIDEO_DIP_VS_DATA_A	0x60260
1937188bdfb7SJani Nikula #define _HSW_VIDEO_DIP_VS_DATA_B	0x61260
1938188bdfb7SJani Nikula #define HSW_TVIDEO_DIP_VS_DATA(dev_priv, trans, i)	_MMIO_TRANS2(dev_priv, trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
1939188bdfb7SJani Nikula 
1940188bdfb7SJani Nikula #define _HSW_VIDEO_DIP_SPD_DATA_A	0x602A0
1941188bdfb7SJani Nikula #define _HSW_VIDEO_DIP_SPD_DATA_B	0x612A0
1942188bdfb7SJani Nikula #define HSW_TVIDEO_DIP_SPD_DATA(dev_priv, trans, i)	_MMIO_TRANS2(dev_priv, trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
1943188bdfb7SJani Nikula 
1944188bdfb7SJani Nikula #define _HSW_VIDEO_DIP_GMP_DATA_A	0x602E0
1945188bdfb7SJani Nikula #define _HSW_VIDEO_DIP_GMP_DATA_B	0x612E0
1946188bdfb7SJani Nikula #define HSW_TVIDEO_DIP_GMP_DATA(dev_priv, trans, i)	_MMIO_TRANS2(dev_priv, trans, _HSW_VIDEO_DIP_GMP_DATA_A + (i) * 4)
1947188bdfb7SJani Nikula 
1948188bdfb7SJani Nikula #define _HSW_VIDEO_DIP_VSC_DATA_A	0x60320
1949188bdfb7SJani Nikula #define _HSW_VIDEO_DIP_VSC_DATA_B	0x61320
1950188bdfb7SJani Nikula #define HSW_TVIDEO_DIP_VSC_DATA(dev_priv, trans, i)	_MMIO_TRANS2(dev_priv, trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
1951188bdfb7SJani Nikula 
1952188bdfb7SJani Nikula /*ADLP and later: */
1953188bdfb7SJani Nikula #define	_ADL_VIDEO_DIP_AS_DATA_A	0x60484
1954188bdfb7SJani Nikula #define _ADL_VIDEO_DIP_AS_DATA_B	0x61484
1955188bdfb7SJani Nikula #define ADL_TVIDEO_DIP_AS_SDP_DATA(dev_priv, trans, i)	_MMIO_TRANS2(dev_priv, trans,\
1956188bdfb7SJani Nikula 							     _ADL_VIDEO_DIP_AS_DATA_A + (i) * 4)
1957188bdfb7SJani Nikula 
1958188bdfb7SJani Nikula #define _GLK_VIDEO_DIP_DRM_DATA_A	0x60440
1959188bdfb7SJani Nikula #define _GLK_VIDEO_DIP_DRM_DATA_B	0x61440
1960188bdfb7SJani Nikula #define GLK_TVIDEO_DIP_DRM_DATA(dev_priv, trans, i)	_MMIO_TRANS2(dev_priv, trans, _GLK_VIDEO_DIP_DRM_DATA_A + (i) * 4)
1961188bdfb7SJani Nikula 
1962188bdfb7SJani Nikula #define _HSW_VIDEO_DIP_AVI_ECC_A	0x60240
1963188bdfb7SJani Nikula #define _HSW_VIDEO_DIP_BVI_ECC_B	0x61240
1964188bdfb7SJani Nikula #define _HSW_VIDEO_DIP_VS_ECC_A		0x60280
1965188bdfb7SJani Nikula #define _HSW_VIDEO_DIP_VS_ECC_B		0x61280
1966188bdfb7SJani Nikula #define _HSW_VIDEO_DIP_SPD_ECC_A	0x602C0
1967188bdfb7SJani Nikula #define _HSW_VIDEO_DIP_SPD_ECC_B	0x612C0
1968188bdfb7SJani Nikula #define _HSW_VIDEO_DIP_GMP_ECC_A	0x60300
1969188bdfb7SJani Nikula #define _HSW_VIDEO_DIP_GMP_ECC_B	0x61300
1970188bdfb7SJani Nikula #define _HSW_VIDEO_DIP_VSC_ECC_A	0x60344
1971188bdfb7SJani Nikula #define _HSW_VIDEO_DIP_VSC_ECC_B	0x61344
1972188bdfb7SJani Nikula 
1973188bdfb7SJani Nikula #define _HSW_VIDEO_DIP_GCP_A		0x60210
1974188bdfb7SJani Nikula #define _HSW_VIDEO_DIP_GCP_B		0x61210
1975188bdfb7SJani Nikula #define HSW_TVIDEO_DIP_GCP(dev_priv, trans)		_MMIO_TRANS2(dev_priv, trans, _HSW_VIDEO_DIP_GCP_A)
1976188bdfb7SJani Nikula 
1977188bdfb7SJani Nikula #define _ICL_VIDEO_DIP_PPS_DATA_A	0x60350
1978188bdfb7SJani Nikula #define _ICL_VIDEO_DIP_PPS_DATA_B	0x61350
1979188bdfb7SJani Nikula #define ICL_VIDEO_DIP_PPS_DATA(dev_priv, trans, i)	_MMIO_TRANS2(dev_priv, trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
1980188bdfb7SJani Nikula 
1981188bdfb7SJani Nikula #define _ICL_VIDEO_DIP_PPS_ECC_A	0x603D4
1982188bdfb7SJani Nikula #define _ICL_VIDEO_DIP_PPS_ECC_B	0x613D4
1983188bdfb7SJani Nikula #define ICL_VIDEO_DIP_PPS_ECC(dev_priv, trans, i)		_MMIO_TRANS2(dev_priv, trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
1984188bdfb7SJani Nikula 
1985188bdfb7SJani Nikula #define _HSW_STEREO_3D_CTL_A		0x70020
1986188bdfb7SJani Nikula #define _HSW_STEREO_3D_CTL_B		0x71020
1987188bdfb7SJani Nikula #define HSW_STEREO_3D_CTL(dev_priv, trans)	_MMIO_PIPE2(dev_priv, trans, _HSW_STEREO_3D_CTL_A)
1988188bdfb7SJani Nikula #define   S3D_ENABLE			(1 << 31)
1989188bdfb7SJani Nikula 
1990188bdfb7SJani Nikula #define _PCH_TRANSACONF              0xf0008
1991188bdfb7SJani Nikula #define _PCH_TRANSBCONF              0xf1008
1992188bdfb7SJani Nikula #define PCH_TRANSCONF(pipe)	_MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
1993188bdfb7SJani Nikula #define LPT_TRANSCONF		PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
1994188bdfb7SJani Nikula #define  TRANS_ENABLE			REG_BIT(31)
1995188bdfb7SJani Nikula #define  TRANS_STATE_ENABLE		REG_BIT(30)
1996188bdfb7SJani Nikula #define  TRANS_FRAME_START_DELAY_MASK	REG_GENMASK(28, 27) /* ibx */
1997188bdfb7SJani Nikula #define  TRANS_FRAME_START_DELAY(x)	REG_FIELD_PREP(TRANS_FRAME_START_DELAY_MASK, (x)) /* ibx: 0-3 */
1998188bdfb7SJani Nikula #define  TRANS_INTERLACE_MASK		REG_GENMASK(23, 21)
1999188bdfb7SJani Nikula #define  TRANS_INTERLACE_PROGRESSIVE	REG_FIELD_PREP(TRANS_INTERLACE_MASK, 0)
2000188bdfb7SJani Nikula #define  TRANS_INTERLACE_LEGACY_VSYNC_IBX	REG_FIELD_PREP(TRANS_INTERLACE_MASK, 2) /* ibx */
2001188bdfb7SJani Nikula #define  TRANS_INTERLACE_INTERLACED	REG_FIELD_PREP(TRANS_INTERLACE_MASK, 3)
2002188bdfb7SJani Nikula #define  TRANS_BPC_MASK			REG_GENMASK(7, 5) /* ibx */
2003188bdfb7SJani Nikula #define  TRANS_BPC_8			REG_FIELD_PREP(TRANS_BPC_MASK, 0)
2004188bdfb7SJani Nikula #define  TRANS_BPC_10			REG_FIELD_PREP(TRANS_BPC_MASK, 1)
2005188bdfb7SJani Nikula #define  TRANS_BPC_6			REG_FIELD_PREP(TRANS_BPC_MASK, 2)
2006188bdfb7SJani Nikula #define  TRANS_BPC_12			REG_FIELD_PREP(TRANS_BPC_MASK, 3)
2007188bdfb7SJani Nikula 
2008188bdfb7SJani Nikula #define PCH_DP_B		_MMIO(0xe4100)
2009188bdfb7SJani Nikula #define PCH_DP_C		_MMIO(0xe4200)
2010188bdfb7SJani Nikula #define PCH_DP_D		_MMIO(0xe4300)
2011188bdfb7SJani Nikula 
2012188bdfb7SJani Nikula /* CPT */
2013188bdfb7SJani Nikula #define _TRANS_DP_CTL_A		0xe0300
2014188bdfb7SJani Nikula #define _TRANS_DP_CTL_B		0xe1300
2015188bdfb7SJani Nikula #define _TRANS_DP_CTL_C		0xe2300
2016188bdfb7SJani Nikula #define TRANS_DP_CTL(pipe)	_MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
2017188bdfb7SJani Nikula #define  TRANS_DP_OUTPUT_ENABLE		REG_BIT(31)
2018188bdfb7SJani Nikula #define  TRANS_DP_PORT_SEL_MASK		REG_GENMASK(30, 29)
2019188bdfb7SJani Nikula #define  TRANS_DP_PORT_SEL_NONE		REG_FIELD_PREP(TRANS_DP_PORT_SEL_MASK, 3)
2020188bdfb7SJani Nikula #define  TRANS_DP_PORT_SEL(port)	REG_FIELD_PREP(TRANS_DP_PORT_SEL_MASK, (port) - PORT_B)
2021188bdfb7SJani Nikula #define  TRANS_DP_AUDIO_ONLY		REG_BIT(26)
2022188bdfb7SJani Nikula #define  TRANS_DP_ENH_FRAMING		REG_BIT(18)
2023188bdfb7SJani Nikula #define  TRANS_DP_BPC_MASK		REG_GENMASK(10, 9)
2024188bdfb7SJani Nikula #define  TRANS_DP_BPC_8			REG_FIELD_PREP(TRANS_DP_BPC_MASK, 0)
2025188bdfb7SJani Nikula #define  TRANS_DP_BPC_10		REG_FIELD_PREP(TRANS_DP_BPC_MASK, 1)
2026188bdfb7SJani Nikula #define  TRANS_DP_BPC_6			REG_FIELD_PREP(TRANS_DP_BPC_MASK, 2)
2027188bdfb7SJani Nikula #define  TRANS_DP_BPC_12		REG_FIELD_PREP(TRANS_DP_BPC_MASK, 3)
2028188bdfb7SJani Nikula #define  TRANS_DP_VSYNC_ACTIVE_HIGH	REG_BIT(4)
2029188bdfb7SJani Nikula #define  TRANS_DP_HSYNC_ACTIVE_HIGH	REG_BIT(3)
2030188bdfb7SJani Nikula 
2031188bdfb7SJani Nikula #define _TRANS_DP2_CTL_A			0x600a0
2032188bdfb7SJani Nikula #define _TRANS_DP2_CTL_B			0x610a0
2033188bdfb7SJani Nikula #define _TRANS_DP2_CTL_C			0x620a0
2034188bdfb7SJani Nikula #define _TRANS_DP2_CTL_D			0x630a0
2035188bdfb7SJani Nikula #define TRANS_DP2_CTL(trans)			_MMIO_TRANS(trans, _TRANS_DP2_CTL_A, _TRANS_DP2_CTL_B)
2036188bdfb7SJani Nikula #define  TRANS_DP2_128B132B_CHANNEL_CODING	REG_BIT(31)
2037188bdfb7SJani Nikula #define  TRANS_DP2_PANEL_REPLAY_ENABLE		REG_BIT(30)
2038188bdfb7SJani Nikula #define  TRANS_DP2_DEBUG_ENABLE			REG_BIT(23)
2039188bdfb7SJani Nikula 
2040188bdfb7SJani Nikula #define _TRANS_DP2_VFREQHIGH_A			0x600a4
2041188bdfb7SJani Nikula #define _TRANS_DP2_VFREQHIGH_B			0x610a4
2042188bdfb7SJani Nikula #define _TRANS_DP2_VFREQHIGH_C			0x620a4
2043188bdfb7SJani Nikula #define _TRANS_DP2_VFREQHIGH_D			0x630a4
2044188bdfb7SJani Nikula #define TRANS_DP2_VFREQHIGH(trans)		_MMIO_TRANS(trans, _TRANS_DP2_VFREQHIGH_A, _TRANS_DP2_VFREQHIGH_B)
2045188bdfb7SJani Nikula #define  TRANS_DP2_VFREQ_PIXEL_CLOCK_MASK	REG_GENMASK(31, 8)
2046188bdfb7SJani Nikula #define  TRANS_DP2_VFREQ_PIXEL_CLOCK(clk_hz)	REG_FIELD_PREP(TRANS_DP2_VFREQ_PIXEL_CLOCK_MASK, (clk_hz))
2047188bdfb7SJani Nikula 
2048188bdfb7SJani Nikula #define _TRANS_DP2_VFREQLOW_A			0x600a8
2049188bdfb7SJani Nikula #define _TRANS_DP2_VFREQLOW_B			0x610a8
2050188bdfb7SJani Nikula #define _TRANS_DP2_VFREQLOW_C			0x620a8
2051188bdfb7SJani Nikula #define _TRANS_DP2_VFREQLOW_D			0x630a8
2052188bdfb7SJani Nikula #define TRANS_DP2_VFREQLOW(trans)		_MMIO_TRANS(trans, _TRANS_DP2_VFREQLOW_A, _TRANS_DP2_VFREQLOW_B)
2053188bdfb7SJani Nikula 
2054188bdfb7SJani Nikula #define _DP_MIN_HBLANK_CTL_A			0x600ac
2055188bdfb7SJani Nikula #define _DP_MIN_HBLANK_CTL_B			0x610ac
2056188bdfb7SJani Nikula #define DP_MIN_HBLANK_CTL(trans)		_MMIO_TRANS(trans, _DP_MIN_HBLANK_CTL_A, _DP_MIN_HBLANK_CTL_B)
2057188bdfb7SJani Nikula 
2058188bdfb7SJani Nikula /* SNB eDP training params */
2059188bdfb7SJani Nikula /* SNB A-stepping */
2060188bdfb7SJani Nikula #define  EDP_LINK_TRAIN_400MV_0DB_SNB_A		(0x38 << 22)
2061188bdfb7SJani Nikula #define  EDP_LINK_TRAIN_400MV_6DB_SNB_A		(0x02 << 22)
2062188bdfb7SJani Nikula #define  EDP_LINK_TRAIN_600MV_3_5DB_SNB_A	(0x01 << 22)
2063188bdfb7SJani Nikula #define  EDP_LINK_TRAIN_800MV_0DB_SNB_A		(0x0 << 22)
2064188bdfb7SJani Nikula /* SNB B-stepping */
2065188bdfb7SJani Nikula #define  EDP_LINK_TRAIN_400_600MV_0DB_SNB_B	(0x0 << 22)
2066188bdfb7SJani Nikula #define  EDP_LINK_TRAIN_400MV_3_5DB_SNB_B	(0x1 << 22)
2067188bdfb7SJani Nikula #define  EDP_LINK_TRAIN_400_600MV_6DB_SNB_B	(0x3a << 22)
2068188bdfb7SJani Nikula #define  EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B	(0x39 << 22)
2069188bdfb7SJani Nikula #define  EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B	(0x38 << 22)
2070188bdfb7SJani Nikula #define  EDP_LINK_TRAIN_VOL_EMP_MASK_SNB	(0x3f << 22)
2071188bdfb7SJani Nikula 
2072188bdfb7SJani Nikula /* IVB */
2073188bdfb7SJani Nikula #define EDP_LINK_TRAIN_400MV_0DB_IVB		(0x24 << 22)
2074188bdfb7SJani Nikula #define EDP_LINK_TRAIN_400MV_3_5DB_IVB		(0x2a << 22)
2075188bdfb7SJani Nikula #define EDP_LINK_TRAIN_400MV_6DB_IVB		(0x2f << 22)
2076188bdfb7SJani Nikula #define EDP_LINK_TRAIN_600MV_0DB_IVB		(0x30 << 22)
2077188bdfb7SJani Nikula #define EDP_LINK_TRAIN_600MV_3_5DB_IVB		(0x36 << 22)
2078188bdfb7SJani Nikula #define EDP_LINK_TRAIN_800MV_0DB_IVB		(0x38 << 22)
2079188bdfb7SJani Nikula #define EDP_LINK_TRAIN_800MV_3_5DB_IVB		(0x3e << 22)
2080188bdfb7SJani Nikula 
2081188bdfb7SJani Nikula /* legacy values */
2082188bdfb7SJani Nikula #define EDP_LINK_TRAIN_500MV_0DB_IVB		(0x00 << 22)
2083188bdfb7SJani Nikula #define EDP_LINK_TRAIN_1000MV_0DB_IVB		(0x20 << 22)
2084188bdfb7SJani Nikula #define EDP_LINK_TRAIN_500MV_3_5DB_IVB		(0x02 << 22)
2085188bdfb7SJani Nikula #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB		(0x22 << 22)
2086188bdfb7SJani Nikula #define EDP_LINK_TRAIN_1000MV_6DB_IVB		(0x23 << 22)
2087188bdfb7SJani Nikula 
2088188bdfb7SJani Nikula #define  EDP_LINK_TRAIN_VOL_EMP_MASK_IVB	(0x3f << 22)
2089188bdfb7SJani Nikula 
2090188bdfb7SJani Nikula #define VLV_CHICKEN_3				_MMIO(VLV_DISPLAY_BASE + 0x7040C)
2091188bdfb7SJani Nikula #define  PIXEL_OVERLAP_CNT_MASK			(3 << 30)
2092188bdfb7SJani Nikula #define  PIXEL_OVERLAP_CNT_SHIFT		30
2093188bdfb7SJani Nikula 
2094188bdfb7SJani Nikula /*
2095188bdfb7SJani Nikula  * HSW - ICL power wells
2096188bdfb7SJani Nikula  *
2097188bdfb7SJani Nikula  * Platforms have up to 3 power well control register sets, each set
2098188bdfb7SJani Nikula  * controlling up to 16 power wells via a request/status HW flag tuple:
2099188bdfb7SJani Nikula  * - main (HSW_PWR_WELL_CTL[1-4])
2100188bdfb7SJani Nikula  * - AUX  (ICL_PWR_WELL_CTL_AUX[1-4])
2101188bdfb7SJani Nikula  * - DDI  (ICL_PWR_WELL_CTL_DDI[1-4])
2102188bdfb7SJani Nikula  * Each control register set consists of up to 4 registers used by different
2103188bdfb7SJani Nikula  * sources that can request a power well to be enabled:
2104188bdfb7SJani Nikula  * - BIOS   (HSW_PWR_WELL_CTL1/ICL_PWR_WELL_CTL_AUX1/ICL_PWR_WELL_CTL_DDI1)
2105188bdfb7SJani Nikula  * - DRIVER (HSW_PWR_WELL_CTL2/ICL_PWR_WELL_CTL_AUX2/ICL_PWR_WELL_CTL_DDI2)
2106188bdfb7SJani Nikula  * - KVMR   (HSW_PWR_WELL_CTL3)   (only in the main register set)
2107188bdfb7SJani Nikula  * - DEBUG  (HSW_PWR_WELL_CTL4/ICL_PWR_WELL_CTL_AUX4/ICL_PWR_WELL_CTL_DDI4)
2108188bdfb7SJani Nikula  */
2109188bdfb7SJani Nikula #define HSW_PWR_WELL_CTL1			_MMIO(0x45400)
2110188bdfb7SJani Nikula #define HSW_PWR_WELL_CTL2			_MMIO(0x45404)
2111188bdfb7SJani Nikula #define HSW_PWR_WELL_CTL3			_MMIO(0x45408)
2112188bdfb7SJani Nikula #define HSW_PWR_WELL_CTL4			_MMIO(0x4540C)
2113188bdfb7SJani Nikula #define   HSW_PWR_WELL_CTL_REQ(pw_idx)		(0x2 << ((pw_idx) * 2))
2114188bdfb7SJani Nikula #define   HSW_PWR_WELL_CTL_STATE(pw_idx)	(0x1 << ((pw_idx) * 2))
2115188bdfb7SJani Nikula 
2116188bdfb7SJani Nikula /* HSW/BDW power well */
2117188bdfb7SJani Nikula #define   HSW_PW_CTL_IDX_GLOBAL			15
2118188bdfb7SJani Nikula 
2119188bdfb7SJani Nikula /* SKL/BXT/GLK power wells */
2120188bdfb7SJani Nikula #define   SKL_PW_CTL_IDX_PW_2			15
2121188bdfb7SJani Nikula #define   SKL_PW_CTL_IDX_PW_1			14
2122188bdfb7SJani Nikula #define   GLK_PW_CTL_IDX_AUX_C			10
2123188bdfb7SJani Nikula #define   GLK_PW_CTL_IDX_AUX_B			9
2124188bdfb7SJani Nikula #define   GLK_PW_CTL_IDX_AUX_A			8
2125188bdfb7SJani Nikula #define   SKL_PW_CTL_IDX_DDI_D			4
2126188bdfb7SJani Nikula #define   SKL_PW_CTL_IDX_DDI_C			3
2127188bdfb7SJani Nikula #define   SKL_PW_CTL_IDX_DDI_B			2
2128188bdfb7SJani Nikula #define   SKL_PW_CTL_IDX_DDI_A_E		1
2129188bdfb7SJani Nikula #define   GLK_PW_CTL_IDX_DDI_A			1
2130188bdfb7SJani Nikula #define   SKL_PW_CTL_IDX_MISC_IO		0
2131188bdfb7SJani Nikula 
2132188bdfb7SJani Nikula /* ICL/TGL - power wells */
2133188bdfb7SJani Nikula #define   TGL_PW_CTL_IDX_PW_5			4
2134188bdfb7SJani Nikula #define   ICL_PW_CTL_IDX_PW_4			3
2135188bdfb7SJani Nikula #define   ICL_PW_CTL_IDX_PW_3			2
2136188bdfb7SJani Nikula #define   ICL_PW_CTL_IDX_PW_2			1
2137188bdfb7SJani Nikula #define   ICL_PW_CTL_IDX_PW_1			0
2138188bdfb7SJani Nikula 
2139188bdfb7SJani Nikula /* XE_LPD - power wells */
2140188bdfb7SJani Nikula #define   XELPD_PW_CTL_IDX_PW_D			8
2141188bdfb7SJani Nikula #define   XELPD_PW_CTL_IDX_PW_C			7
2142188bdfb7SJani Nikula #define   XELPD_PW_CTL_IDX_PW_B			6
2143188bdfb7SJani Nikula #define   XELPD_PW_CTL_IDX_PW_A			5
2144188bdfb7SJani Nikula 
2145188bdfb7SJani Nikula #define ICL_PWR_WELL_CTL_AUX1			_MMIO(0x45440)
2146188bdfb7SJani Nikula #define ICL_PWR_WELL_CTL_AUX2			_MMIO(0x45444)
2147188bdfb7SJani Nikula #define ICL_PWR_WELL_CTL_AUX4			_MMIO(0x4544C)
2148188bdfb7SJani Nikula #define   TGL_PW_CTL_IDX_AUX_TBT6		14
2149188bdfb7SJani Nikula #define   TGL_PW_CTL_IDX_AUX_TBT5		13
2150188bdfb7SJani Nikula #define   TGL_PW_CTL_IDX_AUX_TBT4		12
2151188bdfb7SJani Nikula #define   ICL_PW_CTL_IDX_AUX_TBT4		11
2152188bdfb7SJani Nikula #define   TGL_PW_CTL_IDX_AUX_TBT3		11
2153188bdfb7SJani Nikula #define   ICL_PW_CTL_IDX_AUX_TBT3		10
2154188bdfb7SJani Nikula #define   TGL_PW_CTL_IDX_AUX_TBT2		10
2155188bdfb7SJani Nikula #define   ICL_PW_CTL_IDX_AUX_TBT2		9
2156188bdfb7SJani Nikula #define   TGL_PW_CTL_IDX_AUX_TBT1		9
2157188bdfb7SJani Nikula #define   ICL_PW_CTL_IDX_AUX_TBT1		8
2158188bdfb7SJani Nikula #define   TGL_PW_CTL_IDX_AUX_TC6		8
2159188bdfb7SJani Nikula #define   XELPD_PW_CTL_IDX_AUX_E			8
2160188bdfb7SJani Nikula #define   TGL_PW_CTL_IDX_AUX_TC5		7
2161188bdfb7SJani Nikula #define   XELPD_PW_CTL_IDX_AUX_D			7
2162188bdfb7SJani Nikula #define   TGL_PW_CTL_IDX_AUX_TC4		6
2163188bdfb7SJani Nikula #define   ICL_PW_CTL_IDX_AUX_F			5
2164188bdfb7SJani Nikula #define   TGL_PW_CTL_IDX_AUX_TC3		5
2165188bdfb7SJani Nikula #define   ICL_PW_CTL_IDX_AUX_E			4
2166188bdfb7SJani Nikula #define   TGL_PW_CTL_IDX_AUX_TC2		4
2167188bdfb7SJani Nikula #define   ICL_PW_CTL_IDX_AUX_D			3
2168188bdfb7SJani Nikula #define   TGL_PW_CTL_IDX_AUX_TC1		3
2169188bdfb7SJani Nikula #define   ICL_PW_CTL_IDX_AUX_C			2
2170188bdfb7SJani Nikula #define   ICL_PW_CTL_IDX_AUX_B			1
2171188bdfb7SJani Nikula #define   ICL_PW_CTL_IDX_AUX_A			0
2172188bdfb7SJani Nikula 
2173188bdfb7SJani Nikula #define ICL_PWR_WELL_CTL_DDI1			_MMIO(0x45450)
2174188bdfb7SJani Nikula #define ICL_PWR_WELL_CTL_DDI2			_MMIO(0x45454)
2175188bdfb7SJani Nikula #define ICL_PWR_WELL_CTL_DDI4			_MMIO(0x4545C)
2176188bdfb7SJani Nikula #define   XELPD_PW_CTL_IDX_DDI_E			8
2177188bdfb7SJani Nikula #define   TGL_PW_CTL_IDX_DDI_TC6		8
2178188bdfb7SJani Nikula #define   XELPD_PW_CTL_IDX_DDI_D			7
2179188bdfb7SJani Nikula #define   TGL_PW_CTL_IDX_DDI_TC5		7
2180188bdfb7SJani Nikula #define   TGL_PW_CTL_IDX_DDI_TC4		6
2181188bdfb7SJani Nikula #define   ICL_PW_CTL_IDX_DDI_F			5
2182188bdfb7SJani Nikula #define   TGL_PW_CTL_IDX_DDI_TC3		5
2183188bdfb7SJani Nikula #define   ICL_PW_CTL_IDX_DDI_E			4
2184188bdfb7SJani Nikula #define   TGL_PW_CTL_IDX_DDI_TC2		4
2185188bdfb7SJani Nikula #define   ICL_PW_CTL_IDX_DDI_D			3
2186188bdfb7SJani Nikula #define   TGL_PW_CTL_IDX_DDI_TC1		3
2187188bdfb7SJani Nikula #define   ICL_PW_CTL_IDX_DDI_C			2
2188188bdfb7SJani Nikula #define   ICL_PW_CTL_IDX_DDI_B			1
2189188bdfb7SJani Nikula #define   ICL_PW_CTL_IDX_DDI_A			0
2190188bdfb7SJani Nikula 
2191188bdfb7SJani Nikula /* HSW - power well misc debug registers */
2192188bdfb7SJani Nikula #define HSW_PWR_WELL_CTL5			_MMIO(0x45410)
2193188bdfb7SJani Nikula #define   HSW_PWR_WELL_ENABLE_SINGLE_STEP	(1 << 31)
2194188bdfb7SJani Nikula #define   HSW_PWR_WELL_PWR_GATE_OVERRIDE	(1 << 20)
2195188bdfb7SJani Nikula #define   HSW_PWR_WELL_FORCE_ON			(1 << 19)
2196188bdfb7SJani Nikula #define HSW_PWR_WELL_CTL6			_MMIO(0x45414)
2197188bdfb7SJani Nikula 
2198*c7cefe47SJani Nikula /* SKL Fuse Status */
2199*c7cefe47SJani Nikula enum skl_power_gate {
2200*c7cefe47SJani Nikula 	SKL_PG0,
2201*c7cefe47SJani Nikula 	SKL_PG1,
2202*c7cefe47SJani Nikula 	SKL_PG2,
2203*c7cefe47SJani Nikula 	ICL_PG3,
2204*c7cefe47SJani Nikula 	ICL_PG4,
2205*c7cefe47SJani Nikula };
2206*c7cefe47SJani Nikula 
2207188bdfb7SJani Nikula #define SKL_FUSE_STATUS				_MMIO(0x42000)
2208188bdfb7SJani Nikula #define  SKL_FUSE_DOWNLOAD_STATUS		(1 << 31)
2209188bdfb7SJani Nikula #define  SKL_FUSE_PG_DIST_STATUS(pg)		(1 << (27 - (pg)))
2210188bdfb7SJani Nikula 
2211188bdfb7SJani Nikula /* Per-pipe DDI Function Control */
2212188bdfb7SJani Nikula #define _TRANS_DDI_FUNC_CTL_A		0x60400
2213188bdfb7SJani Nikula #define _TRANS_DDI_FUNC_CTL_B		0x61400
2214188bdfb7SJani Nikula #define _TRANS_DDI_FUNC_CTL_C		0x62400
2215188bdfb7SJani Nikula #define _TRANS_DDI_FUNC_CTL_D		0x63400
2216188bdfb7SJani Nikula #define _TRANS_DDI_FUNC_CTL_EDP		0x6F400
2217188bdfb7SJani Nikula #define _TRANS_DDI_FUNC_CTL_DSI0	0x6b400
2218188bdfb7SJani Nikula #define _TRANS_DDI_FUNC_CTL_DSI1	0x6bc00
2219188bdfb7SJani Nikula #define TRANS_DDI_FUNC_CTL(dev_priv, tran) _MMIO_TRANS2(dev_priv, tran, _TRANS_DDI_FUNC_CTL_A)
2220188bdfb7SJani Nikula 
2221188bdfb7SJani Nikula #define  TRANS_DDI_FUNC_ENABLE		(1 << 31)
2222188bdfb7SJani Nikula /* Those bits are ignored by pipe EDP since it can only connect to DDI A */
2223188bdfb7SJani Nikula #define  TRANS_DDI_PORT_SHIFT		28
2224188bdfb7SJani Nikula #define  TGL_TRANS_DDI_PORT_SHIFT	27
2225188bdfb7SJani Nikula #define  TRANS_DDI_PORT_MASK		(7 << TRANS_DDI_PORT_SHIFT)
2226188bdfb7SJani Nikula #define  TGL_TRANS_DDI_PORT_MASK	(0xf << TGL_TRANS_DDI_PORT_SHIFT)
2227188bdfb7SJani Nikula #define  TRANS_DDI_SELECT_PORT(x)	((x) << TRANS_DDI_PORT_SHIFT)
2228188bdfb7SJani Nikula #define  TGL_TRANS_DDI_SELECT_PORT(x)	(((x) + 1) << TGL_TRANS_DDI_PORT_SHIFT)
2229188bdfb7SJani Nikula #define  TRANS_DDI_MODE_SELECT_MASK	(7 << 24)
2230188bdfb7SJani Nikula #define  TRANS_DDI_MODE_SELECT_HDMI	(0 << 24)
2231188bdfb7SJani Nikula #define  TRANS_DDI_MODE_SELECT_DVI	(1 << 24)
2232188bdfb7SJani Nikula #define  TRANS_DDI_MODE_SELECT_DP_SST	(2 << 24)
2233188bdfb7SJani Nikula #define  TRANS_DDI_MODE_SELECT_DP_MST	(3 << 24)
2234188bdfb7SJani Nikula #define  TRANS_DDI_MODE_SELECT_FDI_OR_128B132B	(4 << 24)
2235188bdfb7SJani Nikula #define  TRANS_DDI_BPC_MASK		(7 << 20)
2236188bdfb7SJani Nikula #define  TRANS_DDI_BPC_8		(0 << 20)
2237188bdfb7SJani Nikula #define  TRANS_DDI_BPC_10		(1 << 20)
2238188bdfb7SJani Nikula #define  TRANS_DDI_BPC_6		(2 << 20)
2239188bdfb7SJani Nikula #define  TRANS_DDI_BPC_12		(3 << 20)
2240188bdfb7SJani Nikula #define  TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK	REG_GENMASK(19, 18)
2241188bdfb7SJani Nikula #define  TRANS_DDI_PORT_SYNC_MASTER_SELECT(x)	REG_FIELD_PREP(TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK, (x))
2242188bdfb7SJani Nikula #define  TRANS_DDI_PVSYNC		(1 << 17)
2243188bdfb7SJani Nikula #define  TRANS_DDI_PHSYNC		(1 << 16)
2244188bdfb7SJani Nikula #define  TRANS_DDI_PORT_SYNC_ENABLE	REG_BIT(15)
2245188bdfb7SJani Nikula #define  XE3_TRANS_DDI_HDCP_LINE_REKEY_DISABLE	REG_BIT(15)
2246188bdfb7SJani Nikula #define  TRANS_DDI_EDP_INPUT_MASK	(7 << 12)
2247188bdfb7SJani Nikula #define  TRANS_DDI_EDP_INPUT_A_ON	(0 << 12)
2248188bdfb7SJani Nikula #define  TRANS_DDI_EDP_INPUT_A_ONOFF	(4 << 12)
2249188bdfb7SJani Nikula #define  TRANS_DDI_EDP_INPUT_B_ONOFF	(5 << 12)
2250188bdfb7SJani Nikula #define  TRANS_DDI_EDP_INPUT_C_ONOFF	(6 << 12)
2251188bdfb7SJani Nikula #define  TRANS_DDI_EDP_INPUT_D_ONOFF	(7 << 12)
2252188bdfb7SJani Nikula #define  TRANS_DDI_HDCP_LINE_REKEY_DISABLE	REG_BIT(12)
2253188bdfb7SJani Nikula #define  TRANS_DDI_MST_TRANSPORT_SELECT_MASK	REG_GENMASK(11, 10)
2254188bdfb7SJani Nikula #define  TRANS_DDI_MST_TRANSPORT_SELECT(trans)	\
2255188bdfb7SJani Nikula 	REG_FIELD_PREP(TRANS_DDI_MST_TRANSPORT_SELECT_MASK, trans)
2256188bdfb7SJani Nikula #define  TRANS_DDI_HDCP_SIGNALLING	(1 << 9)
2257188bdfb7SJani Nikula #define  TRANS_DDI_DP_VC_PAYLOAD_ALLOC	(1 << 8)
2258188bdfb7SJani Nikula #define  TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
2259188bdfb7SJani Nikula #define  TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
2260188bdfb7SJani Nikula #define  TRANS_DDI_HDCP_SELECT		REG_BIT(5)
2261188bdfb7SJani Nikula #define  TRANS_DDI_BFI_ENABLE		(1 << 4)
2262188bdfb7SJani Nikula #define  TRANS_DDI_HIGH_TMDS_CHAR_RATE	(1 << 4)
2263188bdfb7SJani Nikula #define  TRANS_DDI_PORT_WIDTH_MASK	REG_GENMASK(3, 1)
2264188bdfb7SJani Nikula #define  TRANS_DDI_PORT_WIDTH(width)	REG_FIELD_PREP(TRANS_DDI_PORT_WIDTH_MASK, (width) - 1)
2265188bdfb7SJani Nikula #define  TRANS_DDI_HDMI_SCRAMBLING	(1 << 0)
2266188bdfb7SJani Nikula #define  TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
2267188bdfb7SJani Nikula 					| TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
2268188bdfb7SJani Nikula 					| TRANS_DDI_HDMI_SCRAMBLING)
2269188bdfb7SJani Nikula 
2270188bdfb7SJani Nikula #define _TRANS_DDI_FUNC_CTL2_A		0x60404
2271188bdfb7SJani Nikula #define _TRANS_DDI_FUNC_CTL2_B		0x61404
2272188bdfb7SJani Nikula #define _TRANS_DDI_FUNC_CTL2_C		0x62404
2273188bdfb7SJani Nikula #define _TRANS_DDI_FUNC_CTL2_EDP	0x6f404
2274188bdfb7SJani Nikula #define _TRANS_DDI_FUNC_CTL2_DSI0	0x6b404
2275188bdfb7SJani Nikula #define _TRANS_DDI_FUNC_CTL2_DSI1	0x6bc04
2276188bdfb7SJani Nikula #define TRANS_DDI_FUNC_CTL2(dev_priv, tran)	_MMIO_TRANS2(dev_priv, tran, _TRANS_DDI_FUNC_CTL2_A)
2277188bdfb7SJani Nikula #define  PORT_SYNC_MODE_ENABLE			REG_BIT(4)
2278188bdfb7SJani Nikula #define  CMTG_SECONDARY_MODE			REG_BIT(3)
2279188bdfb7SJani Nikula #define  PORT_SYNC_MODE_MASTER_SELECT_MASK	REG_GENMASK(2, 0)
2280188bdfb7SJani Nikula #define  PORT_SYNC_MODE_MASTER_SELECT(x)	REG_FIELD_PREP(PORT_SYNC_MODE_MASTER_SELECT_MASK, (x))
2281188bdfb7SJani Nikula 
2282188bdfb7SJani Nikula #define TRANS_CMTG_CHICKEN		_MMIO(0x6fa90)
2283188bdfb7SJani Nikula #define  DISABLE_DPT_CLK_GATING		REG_BIT(1)
2284188bdfb7SJani Nikula 
2285188bdfb7SJani Nikula /* DisplayPort Transport Control */
2286188bdfb7SJani Nikula #define _DP_TP_CTL_A			0x64040
2287188bdfb7SJani Nikula #define _DP_TP_CTL_B			0x64140
2288188bdfb7SJani Nikula #define _TGL_DP_TP_CTL_A		0x60540
2289188bdfb7SJani Nikula #define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
2290188bdfb7SJani Nikula #define TGL_DP_TP_CTL(dev_priv, tran) _MMIO_TRANS2(dev_priv, (tran), _TGL_DP_TP_CTL_A)
2291188bdfb7SJani Nikula #define   DP_TP_CTL_ENABLE			REG_BIT(31)
2292188bdfb7SJani Nikula #define   DP_TP_CTL_FEC_ENABLE			REG_BIT(30)
2293188bdfb7SJani Nikula #define   DP_TP_CTL_MODE_MASK			REG_BIT(27)
2294188bdfb7SJani Nikula #define   DP_TP_CTL_MODE_SST			REG_FIELD_PREP(DP_TP_CTL_MODE_MASK, 0)
2295188bdfb7SJani Nikula #define   DP_TP_CTL_MODE_MST			REG_FIELD_PREP(DP_TP_CTL_MODE_MASK, 1)
2296188bdfb7SJani Nikula #define   DP_TP_CTL_FORCE_ACT			REG_BIT(25)
2297188bdfb7SJani Nikula #define   DP_TP_CTL_TRAIN_PAT4_SEL_MASK		REG_GENMASK(20, 19)
2298188bdfb7SJani Nikula #define   DP_TP_CTL_TRAIN_PAT4_SEL_TP4A		REG_FIELD_PREP(DP_TP_CTL_TRAIN_PAT4_SEL_MASK, 0)
2299188bdfb7SJani Nikula #define   DP_TP_CTL_TRAIN_PAT4_SEL_TP4B		REG_FIELD_PREP(DP_TP_CTL_TRAIN_PAT4_SEL_MASK, 1)
2300188bdfb7SJani Nikula #define   DP_TP_CTL_TRAIN_PAT4_SEL_TP4C		REG_FIELD_PREP(DP_TP_CTL_TRAIN_PAT4_SEL_MASK, 2)
2301188bdfb7SJani Nikula #define   DP_TP_CTL_ENHANCED_FRAME_ENABLE	REG_BIT(18)
2302188bdfb7SJani Nikula #define   DP_TP_CTL_FDI_AUTOTRAIN		REG_BIT(15)
2303188bdfb7SJani Nikula #define   DP_TP_CTL_LINK_TRAIN_MASK		REG_GENMASK(10, 8)
2304188bdfb7SJani Nikula #define   DP_TP_CTL_LINK_TRAIN_PAT1		REG_FIELD_PREP(DP_TP_CTL_LINK_TRAIN_MASK, 0)
2305188bdfb7SJani Nikula #define   DP_TP_CTL_LINK_TRAIN_PAT2		REG_FIELD_PREP(DP_TP_CTL_LINK_TRAIN_MASK, 1)
2306188bdfb7SJani Nikula #define   DP_TP_CTL_LINK_TRAIN_PAT3		REG_FIELD_PREP(DP_TP_CTL_LINK_TRAIN_MASK, 4)
2307188bdfb7SJani Nikula #define   DP_TP_CTL_LINK_TRAIN_PAT4		REG_FIELD_PREP(DP_TP_CTL_LINK_TRAIN_MASK, 5)
2308188bdfb7SJani Nikula #define   DP_TP_CTL_LINK_TRAIN_IDLE		REG_FIELD_PREP(DP_TP_CTL_LINK_TRAIN_MASK, 2)
2309188bdfb7SJani Nikula #define   DP_TP_CTL_LINK_TRAIN_NORMAL		REG_FIELD_PREP(DP_TP_CTL_LINK_TRAIN_MASK, 3)
2310188bdfb7SJani Nikula #define   DP_TP_CTL_SCRAMBLE_DISABLE		REG_BIT(7)
2311188bdfb7SJani Nikula 
2312188bdfb7SJani Nikula /* DisplayPort Transport Status */
2313188bdfb7SJani Nikula #define _DP_TP_STATUS_A			0x64044
2314188bdfb7SJani Nikula #define _DP_TP_STATUS_B			0x64144
2315188bdfb7SJani Nikula #define _TGL_DP_TP_STATUS_A		0x60544
2316188bdfb7SJani Nikula #define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
2317188bdfb7SJani Nikula #define TGL_DP_TP_STATUS(dev_priv, tran) _MMIO_TRANS2(dev_priv, (tran), _TGL_DP_TP_STATUS_A)
2318188bdfb7SJani Nikula #define   DP_TP_STATUS_FEC_ENABLE_LIVE		REG_BIT(28)
2319188bdfb7SJani Nikula #define   DP_TP_STATUS_IDLE_DONE		REG_BIT(25)
2320188bdfb7SJani Nikula #define   DP_TP_STATUS_ACT_SENT			REG_BIT(24)
2321188bdfb7SJani Nikula #define   DP_TP_STATUS_MODE_STATUS_MST		REG_BIT(23)
2322188bdfb7SJani Nikula #define   DP_TP_STATUS_STREAMS_ENABLED_MASK	REG_GENMASK(18, 16) /* 17:16 on hsw but bit 18 mbz */
2323188bdfb7SJani Nikula #define   DP_TP_STATUS_AUTOTRAIN_DONE		REG_BIT(12)
2324188bdfb7SJani Nikula #define   DP_TP_STATUS_PAYLOAD_MAPPING_VC2_MASK REG_GENMASK(9, 8)
2325188bdfb7SJani Nikula #define   DP_TP_STATUS_PAYLOAD_MAPPING_VC1_MASK	REG_GENMASK(5, 4)
2326188bdfb7SJani Nikula #define   DP_TP_STATUS_PAYLOAD_MAPPING_VC0_MASK	REG_GENMASK(1, 0)
2327188bdfb7SJani Nikula 
2328188bdfb7SJani Nikula /* DDI Buffer Control */
2329188bdfb7SJani Nikula #define _DDI_BUF_CTL_A				0x64000
2330188bdfb7SJani Nikula #define _DDI_BUF_CTL_B				0x64100
2331188bdfb7SJani Nikula /* Known as DDI_CTL_DE in MTL+ */
2332188bdfb7SJani Nikula #define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
2333188bdfb7SJani Nikula #define  DDI_BUF_CTL_ENABLE			REG_BIT(31)
2334188bdfb7SJani Nikula #define  XE2LPD_DDI_BUF_D2D_LINK_ENABLE		REG_BIT(29)
2335188bdfb7SJani Nikula #define  XE2LPD_DDI_BUF_D2D_LINK_STATE		REG_BIT(28)
2336188bdfb7SJani Nikula #define  DDI_BUF_EMP_MASK			REG_GENMASK(27, 24)
2337188bdfb7SJani Nikula #define  DDI_BUF_TRANS_SELECT(n)		REG_FIELD_PREP(DDI_BUF_EMP_MASK, (n))
2338188bdfb7SJani Nikula #define  DDI_BUF_PHY_LINK_RATE_MASK		REG_GENMASK(23, 20)
2339188bdfb7SJani Nikula #define  DDI_BUF_PHY_LINK_RATE(r)		REG_FIELD_PREP(DDI_BUF_PHY_LINK_RATE_MASK, (r))
2340188bdfb7SJani Nikula #define  DDI_BUF_PORT_DATA_MASK			REG_GENMASK(19, 18)
2341188bdfb7SJani Nikula #define  DDI_BUF_PORT_DATA_10BIT		REG_FIELD_PREP(DDI_BUF_PORT_DATA_MASK, 0)
2342188bdfb7SJani Nikula #define  DDI_BUF_PORT_DATA_20BIT		REG_FIELD_PREP(DDI_BUF_PORT_DATA_MASK, 1)
2343188bdfb7SJani Nikula #define  DDI_BUF_PORT_DATA_40BIT		REG_FIELD_PREP(DDI_BUF_PORT_DATA_MASK, 2)
2344188bdfb7SJani Nikula #define  DDI_BUF_PORT_REVERSAL			REG_BIT(16)
2345188bdfb7SJani Nikula #define  DDI_BUF_LANE_STAGGER_DELAY_MASK	REG_GENMASK(15, 8)
2346188bdfb7SJani Nikula #define  DDI_BUF_LANE_STAGGER_DELAY(symbols)	REG_FIELD_PREP(DDI_BUF_LANE_STAGGER_DELAY_MASK, \
2347188bdfb7SJani Nikula 							       (symbols))
2348188bdfb7SJani Nikula #define  DDI_BUF_IS_IDLE			REG_BIT(7)
2349188bdfb7SJani Nikula #define  DDI_BUF_CTL_TC_PHY_OWNERSHIP		REG_BIT(6)
2350188bdfb7SJani Nikula #define  DDI_A_4_LANES				REG_BIT(4)
2351188bdfb7SJani Nikula #define  DDI_PORT_WIDTH_MASK			REG_GENMASK(3, 1)
2352188bdfb7SJani Nikula #define  DDI_PORT_WIDTH(width)			REG_FIELD_PREP(DDI_PORT_WIDTH_MASK, \
2353188bdfb7SJani Nikula 							       ((width) == 3 ? 4 : (width) - 1))
2354188bdfb7SJani Nikula #define  DDI_PORT_WIDTH_SHIFT			1
2355188bdfb7SJani Nikula #define  DDI_INIT_DISPLAY_DETECTED		REG_BIT(0)
2356188bdfb7SJani Nikula 
2357188bdfb7SJani Nikula /* DDI Buffer Translations */
2358188bdfb7SJani Nikula #define _DDI_BUF_TRANS_A		0x64E00
2359188bdfb7SJani Nikula #define _DDI_BUF_TRANS_B		0x64E60
2360188bdfb7SJani Nikula #define DDI_BUF_TRANS_LO(port, i)	_MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
2361188bdfb7SJani Nikula #define  DDI_BUF_BALANCE_LEG_ENABLE	(1 << 31)
2362188bdfb7SJani Nikula #define DDI_BUF_TRANS_HI(port, i)	_MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
2363188bdfb7SJani Nikula 
2364188bdfb7SJani Nikula /* DDI DP Compliance Control */
2365188bdfb7SJani Nikula #define _DDI_DP_COMP_CTL_A			0x605F0
2366188bdfb7SJani Nikula #define _DDI_DP_COMP_CTL_B			0x615F0
2367188bdfb7SJani Nikula #define DDI_DP_COMP_CTL(pipe)			_MMIO_PIPE(pipe, _DDI_DP_COMP_CTL_A, _DDI_DP_COMP_CTL_B)
2368188bdfb7SJani Nikula #define   DDI_DP_COMP_CTL_ENABLE		(1 << 31)
2369188bdfb7SJani Nikula #define   DDI_DP_COMP_CTL_D10_2			(0 << 28)
2370188bdfb7SJani Nikula #define   DDI_DP_COMP_CTL_SCRAMBLED_0		(1 << 28)
2371188bdfb7SJani Nikula #define   DDI_DP_COMP_CTL_PRBS7			(2 << 28)
2372188bdfb7SJani Nikula #define   DDI_DP_COMP_CTL_CUSTOM80		(3 << 28)
2373188bdfb7SJani Nikula #define   DDI_DP_COMP_CTL_HBR2			(4 << 28)
2374188bdfb7SJani Nikula #define   DDI_DP_COMP_CTL_SCRAMBLED_1		(5 << 28)
2375188bdfb7SJani Nikula #define   DDI_DP_COMP_CTL_HBR2_RESET		(0xFC << 0)
2376188bdfb7SJani Nikula 
2377188bdfb7SJani Nikula /* DDI DP Compliance Pattern */
2378188bdfb7SJani Nikula #define _DDI_DP_COMP_PAT_A			0x605F4
2379188bdfb7SJani Nikula #define _DDI_DP_COMP_PAT_B			0x615F4
2380188bdfb7SJani Nikula #define DDI_DP_COMP_PAT(pipe, i)		_MMIO(_PIPE(pipe, _DDI_DP_COMP_PAT_A, _DDI_DP_COMP_PAT_B) + (i) * 4)
2381188bdfb7SJani Nikula 
2382188bdfb7SJani Nikula /* LPT PIXCLK_GATE */
2383188bdfb7SJani Nikula #define PIXCLK_GATE			_MMIO(0xC6020)
2384188bdfb7SJani Nikula #define  PIXCLK_GATE_UNGATE		(1 << 0)
2385188bdfb7SJani Nikula #define  PIXCLK_GATE_GATE		(0 << 0)
2386188bdfb7SJani Nikula 
2387188bdfb7SJani Nikula /* SPLL */
2388188bdfb7SJani Nikula #define SPLL_CTL			_MMIO(0x46020)
2389188bdfb7SJani Nikula #define  SPLL_PLL_ENABLE		(1 << 31)
2390188bdfb7SJani Nikula #define  SPLL_REF_BCLK			(0 << 28)
2391188bdfb7SJani Nikula #define  SPLL_REF_MUXED_SSC		(1 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
2392188bdfb7SJani Nikula #define  SPLL_REF_NON_SSC_HSW		(2 << 28)
2393188bdfb7SJani Nikula #define  SPLL_REF_PCH_SSC_BDW		(2 << 28)
2394188bdfb7SJani Nikula #define  SPLL_REF_LCPLL			(3 << 28)
2395188bdfb7SJani Nikula #define  SPLL_REF_MASK			(3 << 28)
2396188bdfb7SJani Nikula #define  SPLL_FREQ_810MHz		(0 << 26)
2397188bdfb7SJani Nikula #define  SPLL_FREQ_1350MHz		(1 << 26)
2398188bdfb7SJani Nikula #define  SPLL_FREQ_2700MHz		(2 << 26)
2399188bdfb7SJani Nikula #define  SPLL_FREQ_MASK			(3 << 26)
2400188bdfb7SJani Nikula 
2401188bdfb7SJani Nikula /* WRPLL */
2402188bdfb7SJani Nikula #define _WRPLL_CTL1			0x46040
2403188bdfb7SJani Nikula #define _WRPLL_CTL2			0x46060
2404188bdfb7SJani Nikula #define WRPLL_CTL(pll)			_MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
2405188bdfb7SJani Nikula #define  WRPLL_PLL_ENABLE		(1 << 31)
2406188bdfb7SJani Nikula #define  WRPLL_REF_BCLK			(0 << 28)
2407188bdfb7SJani Nikula #define  WRPLL_REF_PCH_SSC		(1 << 28)
2408188bdfb7SJani Nikula #define  WRPLL_REF_MUXED_SSC_BDW	(2 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
2409188bdfb7SJani Nikula #define  WRPLL_REF_SPECIAL_HSW		(2 << 28) /* muxed SSC (ULT), non-SSC (non-ULT) */
2410188bdfb7SJani Nikula #define  WRPLL_REF_LCPLL		(3 << 28)
2411188bdfb7SJani Nikula #define  WRPLL_REF_MASK			(3 << 28)
2412188bdfb7SJani Nikula /* WRPLL divider programming */
2413188bdfb7SJani Nikula #define  WRPLL_DIVIDER_REFERENCE(x)	((x) << 0)
2414188bdfb7SJani Nikula #define  WRPLL_DIVIDER_REF_MASK		(0xff)
2415188bdfb7SJani Nikula #define  WRPLL_DIVIDER_POST(x)		((x) << 8)
2416188bdfb7SJani Nikula #define  WRPLL_DIVIDER_POST_MASK	(0x3f << 8)
2417188bdfb7SJani Nikula #define  WRPLL_DIVIDER_POST_SHIFT	8
2418188bdfb7SJani Nikula #define  WRPLL_DIVIDER_FEEDBACK(x)	((x) << 16)
2419188bdfb7SJani Nikula #define  WRPLL_DIVIDER_FB_SHIFT		16
2420188bdfb7SJani Nikula #define  WRPLL_DIVIDER_FB_MASK		(0xff << 16)
2421188bdfb7SJani Nikula 
2422188bdfb7SJani Nikula /* Port clock selection */
2423188bdfb7SJani Nikula #define _PORT_CLK_SEL_A			0x46100
2424188bdfb7SJani Nikula #define _PORT_CLK_SEL_B			0x46104
2425188bdfb7SJani Nikula #define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
2426188bdfb7SJani Nikula #define  PORT_CLK_SEL_MASK		REG_GENMASK(31, 29)
2427188bdfb7SJani Nikula #define  PORT_CLK_SEL_LCPLL_2700	REG_FIELD_PREP(PORT_CLK_SEL_MASK, 0)
2428188bdfb7SJani Nikula #define  PORT_CLK_SEL_LCPLL_1350	REG_FIELD_PREP(PORT_CLK_SEL_MASK, 1)
2429188bdfb7SJani Nikula #define  PORT_CLK_SEL_LCPLL_810		REG_FIELD_PREP(PORT_CLK_SEL_MASK, 2)
2430188bdfb7SJani Nikula #define  PORT_CLK_SEL_SPLL		REG_FIELD_PREP(PORT_CLK_SEL_MASK, 3)
2431188bdfb7SJani Nikula #define  PORT_CLK_SEL_WRPLL(pll)	REG_FIELD_PREP(PORT_CLK_SEL_MASK, 4 + (pll))
2432188bdfb7SJani Nikula #define  PORT_CLK_SEL_WRPLL1		REG_FIELD_PREP(PORT_CLK_SEL_MASK, 4)
2433188bdfb7SJani Nikula #define  PORT_CLK_SEL_WRPLL2		REG_FIELD_PREP(PORT_CLK_SEL_MASK, 5)
2434188bdfb7SJani Nikula #define  PORT_CLK_SEL_NONE		REG_FIELD_PREP(PORT_CLK_SEL_MASK, 7)
2435188bdfb7SJani Nikula 
2436188bdfb7SJani Nikula /* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
2437188bdfb7SJani Nikula #define DDI_CLK_SEL(port)		PORT_CLK_SEL(port)
2438188bdfb7SJani Nikula #define  DDI_CLK_SEL_MASK		REG_GENMASK(31, 28)
2439188bdfb7SJani Nikula #define  DDI_CLK_SEL_NONE		REG_FIELD_PREP(DDI_CLK_SEL_MASK, 0x0)
2440188bdfb7SJani Nikula #define  DDI_CLK_SEL_MG			REG_FIELD_PREP(DDI_CLK_SEL_MASK, 0x8)
2441188bdfb7SJani Nikula #define  DDI_CLK_SEL_TBT_162		REG_FIELD_PREP(DDI_CLK_SEL_MASK, 0xC)
2442188bdfb7SJani Nikula #define  DDI_CLK_SEL_TBT_270		REG_FIELD_PREP(DDI_CLK_SEL_MASK, 0xD)
2443188bdfb7SJani Nikula #define  DDI_CLK_SEL_TBT_540		REG_FIELD_PREP(DDI_CLK_SEL_MASK, 0xE)
2444188bdfb7SJani Nikula #define  DDI_CLK_SEL_TBT_810		REG_FIELD_PREP(DDI_CLK_SEL_MASK, 0xF)
2445188bdfb7SJani Nikula 
2446188bdfb7SJani Nikula /* Transcoder clock selection */
2447188bdfb7SJani Nikula #define _TRANS_CLK_SEL_A		0x46140
2448188bdfb7SJani Nikula #define _TRANS_CLK_SEL_B		0x46144
2449188bdfb7SJani Nikula #define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
2450188bdfb7SJani Nikula /* For each transcoder, we need to select the corresponding port clock */
2451188bdfb7SJani Nikula #define  TRANS_CLK_SEL_DISABLED		(0x0 << 29)
2452188bdfb7SJani Nikula #define  TRANS_CLK_SEL_PORT(x)		(((x) + 1) << 29)
2453188bdfb7SJani Nikula #define  TGL_TRANS_CLK_SEL_DISABLED	(0x0 << 28)
2454188bdfb7SJani Nikula #define  TGL_TRANS_CLK_SEL_PORT(x)	(((x) + 1) << 28)
2455188bdfb7SJani Nikula 
2456188bdfb7SJani Nikula #define CDCLK_FREQ			_MMIO(0x46200)
2457188bdfb7SJani Nikula 
2458188bdfb7SJani Nikula #define _TRANSA_MSA_MISC		0x60410
2459188bdfb7SJani Nikula #define _TRANSB_MSA_MISC		0x61410
2460188bdfb7SJani Nikula #define _TRANSC_MSA_MISC		0x62410
2461188bdfb7SJani Nikula #define _TRANS_EDP_MSA_MISC		0x6f410
2462188bdfb7SJani Nikula #define TRANS_MSA_MISC(dev_priv, tran) _MMIO_TRANS2(dev_priv, tran, _TRANSA_MSA_MISC)
2463188bdfb7SJani Nikula /* See DP_MSA_MISC_* for the bit definitions */
2464188bdfb7SJani Nikula 
2465188bdfb7SJani Nikula #define _TRANS_A_SET_CONTEXT_LATENCY		0x6007C
2466188bdfb7SJani Nikula #define _TRANS_B_SET_CONTEXT_LATENCY		0x6107C
2467188bdfb7SJani Nikula #define _TRANS_C_SET_CONTEXT_LATENCY		0x6207C
2468188bdfb7SJani Nikula #define _TRANS_D_SET_CONTEXT_LATENCY		0x6307C
2469188bdfb7SJani Nikula #define TRANS_SET_CONTEXT_LATENCY(dev_priv, tran)		_MMIO_TRANS2(dev_priv, tran, _TRANS_A_SET_CONTEXT_LATENCY)
2470188bdfb7SJani Nikula #define  TRANS_SET_CONTEXT_LATENCY_MASK		REG_GENMASK(15, 0)
2471188bdfb7SJani Nikula #define  TRANS_SET_CONTEXT_LATENCY_VALUE(x)	REG_FIELD_PREP(TRANS_SET_CONTEXT_LATENCY_MASK, (x))
2472188bdfb7SJani Nikula 
2473188bdfb7SJani Nikula /* LCPLL Control */
2474188bdfb7SJani Nikula #define LCPLL_CTL			_MMIO(0x130040)
2475188bdfb7SJani Nikula #define  LCPLL_PLL_DISABLE		(1 << 31)
2476188bdfb7SJani Nikula #define  LCPLL_PLL_LOCK			(1 << 30)
2477188bdfb7SJani Nikula #define  LCPLL_REF_NON_SSC		(0 << 28)
2478188bdfb7SJani Nikula #define  LCPLL_REF_BCLK			(2 << 28)
2479188bdfb7SJani Nikula #define  LCPLL_REF_PCH_SSC		(3 << 28)
2480188bdfb7SJani Nikula #define  LCPLL_REF_MASK			(3 << 28)
2481188bdfb7SJani Nikula #define  LCPLL_CLK_FREQ_MASK		(3 << 26)
2482188bdfb7SJani Nikula #define  LCPLL_CLK_FREQ_450		(0 << 26)
2483188bdfb7SJani Nikula #define  LCPLL_CLK_FREQ_54O_BDW		(1 << 26)
2484188bdfb7SJani Nikula #define  LCPLL_CLK_FREQ_337_5_BDW	(2 << 26)
2485188bdfb7SJani Nikula #define  LCPLL_CLK_FREQ_675_BDW		(3 << 26)
2486188bdfb7SJani Nikula #define  LCPLL_CD_CLOCK_DISABLE		(1 << 25)
2487188bdfb7SJani Nikula #define  LCPLL_ROOT_CD_CLOCK_DISABLE	(1 << 24)
2488188bdfb7SJani Nikula #define  LCPLL_CD2X_CLOCK_DISABLE	(1 << 23)
2489188bdfb7SJani Nikula #define  LCPLL_POWER_DOWN_ALLOW		(1 << 22)
2490188bdfb7SJani Nikula #define  LCPLL_CD_SOURCE_FCLK		(1 << 21)
2491188bdfb7SJani Nikula #define  LCPLL_CD_SOURCE_FCLK_DONE	(1 << 19)
2492188bdfb7SJani Nikula 
2493188bdfb7SJani Nikula /*
2494188bdfb7SJani Nikula  * SKL Clocks
2495188bdfb7SJani Nikula  */
2496188bdfb7SJani Nikula /* CDCLK_CTL */
2497188bdfb7SJani Nikula #define CDCLK_CTL			_MMIO(0x46000)
2498188bdfb7SJani Nikula #define  CDCLK_FREQ_SEL_MASK		REG_GENMASK(27, 26)
2499188bdfb7SJani Nikula #define  CDCLK_FREQ_450_432		REG_FIELD_PREP(CDCLK_FREQ_SEL_MASK, 0)
2500188bdfb7SJani Nikula #define  CDCLK_FREQ_540		REG_FIELD_PREP(CDCLK_FREQ_SEL_MASK, 1)
2501188bdfb7SJani Nikula #define  CDCLK_FREQ_337_308		REG_FIELD_PREP(CDCLK_FREQ_SEL_MASK, 2)
2502188bdfb7SJani Nikula #define  CDCLK_FREQ_675_617		REG_FIELD_PREP(CDCLK_FREQ_SEL_MASK, 3)
2503188bdfb7SJani Nikula #define  MDCLK_SOURCE_SEL_MASK		REG_GENMASK(25, 25)
2504188bdfb7SJani Nikula #define  MDCLK_SOURCE_SEL_CD2XCLK	REG_FIELD_PREP(MDCLK_SOURCE_SEL_MASK, 0)
2505188bdfb7SJani Nikula #define  MDCLK_SOURCE_SEL_CDCLK_PLL	REG_FIELD_PREP(MDCLK_SOURCE_SEL_MASK, 1)
2506188bdfb7SJani Nikula #define  BXT_CDCLK_CD2X_DIV_SEL_MASK	REG_GENMASK(23, 22)
2507188bdfb7SJani Nikula #define  BXT_CDCLK_CD2X_DIV_SEL_1	REG_FIELD_PREP(BXT_CDCLK_CD2X_DIV_SEL_MASK, 0)
2508188bdfb7SJani Nikula #define  BXT_CDCLK_CD2X_DIV_SEL_1_5	REG_FIELD_PREP(BXT_CDCLK_CD2X_DIV_SEL_MASK, 1)
2509188bdfb7SJani Nikula #define  BXT_CDCLK_CD2X_DIV_SEL_2	REG_FIELD_PREP(BXT_CDCLK_CD2X_DIV_SEL_MASK, 2)
2510188bdfb7SJani Nikula #define  BXT_CDCLK_CD2X_DIV_SEL_4	REG_FIELD_PREP(BXT_CDCLK_CD2X_DIV_SEL_MASK, 3)
2511188bdfb7SJani Nikula #define  BXT_CDCLK_CD2X_PIPE(pipe)	((pipe) << 20)
2512188bdfb7SJani Nikula #define  CDCLK_DIVMUX_CD_OVERRIDE	(1 << 19)
2513188bdfb7SJani Nikula #define  BXT_CDCLK_CD2X_PIPE_NONE	BXT_CDCLK_CD2X_PIPE(3)
2514188bdfb7SJani Nikula #define  ICL_CDCLK_CD2X_PIPE(pipe)	(_PICK(pipe, 0, 2, 6) << 19)
2515188bdfb7SJani Nikula #define  ICL_CDCLK_CD2X_PIPE_NONE	(7 << 19)
2516188bdfb7SJani Nikula #define  TGL_CDCLK_CD2X_PIPE(pipe)	BXT_CDCLK_CD2X_PIPE(pipe)
2517188bdfb7SJani Nikula #define  TGL_CDCLK_CD2X_PIPE_NONE	ICL_CDCLK_CD2X_PIPE_NONE
2518188bdfb7SJani Nikula #define  BXT_CDCLK_SSA_PRECHARGE_ENABLE	(1 << 16)
2519188bdfb7SJani Nikula #define  CDCLK_FREQ_DECIMAL_MASK	(0x7ff)
2520188bdfb7SJani Nikula 
2521188bdfb7SJani Nikula /* CDCLK_SQUASH_CTL */
2522188bdfb7SJani Nikula #define CDCLK_SQUASH_CTL		_MMIO(0x46008)
2523188bdfb7SJani Nikula #define  CDCLK_SQUASH_ENABLE		REG_BIT(31)
2524188bdfb7SJani Nikula #define  CDCLK_SQUASH_WINDOW_SIZE_MASK	REG_GENMASK(27, 24)
2525188bdfb7SJani Nikula #define  CDCLK_SQUASH_WINDOW_SIZE(x)	REG_FIELD_PREP(CDCLK_SQUASH_WINDOW_SIZE_MASK, (x))
2526188bdfb7SJani Nikula #define  CDCLK_SQUASH_WAVEFORM_MASK	REG_GENMASK(15, 0)
2527188bdfb7SJani Nikula #define  CDCLK_SQUASH_WAVEFORM(x)	REG_FIELD_PREP(CDCLK_SQUASH_WAVEFORM_MASK, (x))
2528188bdfb7SJani Nikula 
2529188bdfb7SJani Nikula /* LCPLL_CTL */
2530188bdfb7SJani Nikula #define LCPLL1_CTL		_MMIO(0x46010)
2531188bdfb7SJani Nikula #define LCPLL2_CTL		_MMIO(0x46014)
2532188bdfb7SJani Nikula #define  LCPLL_PLL_ENABLE	(1 << 31)
2533188bdfb7SJani Nikula 
2534188bdfb7SJani Nikula /* DPLL control1 */
2535188bdfb7SJani Nikula #define DPLL_CTRL1		_MMIO(0x6C058)
2536188bdfb7SJani Nikula #define  DPLL_CTRL1_HDMI_MODE(id)		(1 << ((id) * 6 + 5))
2537188bdfb7SJani Nikula #define  DPLL_CTRL1_SSC(id)			(1 << ((id) * 6 + 4))
2538188bdfb7SJani Nikula #define  DPLL_CTRL1_LINK_RATE_MASK(id)		(7 << ((id) * 6 + 1))
2539188bdfb7SJani Nikula #define  DPLL_CTRL1_LINK_RATE_SHIFT(id)		((id) * 6 + 1)
2540188bdfb7SJani Nikula #define  DPLL_CTRL1_LINK_RATE(linkrate, id)	((linkrate) << ((id) * 6 + 1))
2541188bdfb7SJani Nikula #define  DPLL_CTRL1_OVERRIDE(id)		(1 << ((id) * 6))
2542188bdfb7SJani Nikula #define  DPLL_CTRL1_LINK_RATE_2700		0
2543188bdfb7SJani Nikula #define  DPLL_CTRL1_LINK_RATE_1350		1
2544188bdfb7SJani Nikula #define  DPLL_CTRL1_LINK_RATE_810		2
2545188bdfb7SJani Nikula #define  DPLL_CTRL1_LINK_RATE_1620		3
2546188bdfb7SJani Nikula #define  DPLL_CTRL1_LINK_RATE_1080		4
2547188bdfb7SJani Nikula #define  DPLL_CTRL1_LINK_RATE_2160		5
2548188bdfb7SJani Nikula 
2549188bdfb7SJani Nikula /* DPLL control2 */
2550188bdfb7SJani Nikula #define DPLL_CTRL2				_MMIO(0x6C05C)
2551188bdfb7SJani Nikula #define  DPLL_CTRL2_DDI_CLK_OFF(port)		(1 << ((port) + 15))
2552188bdfb7SJani Nikula #define  DPLL_CTRL2_DDI_CLK_SEL_MASK(port)	(3 << ((port) * 3 + 1))
2553188bdfb7SJani Nikula #define  DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port)    ((port) * 3 + 1)
2554188bdfb7SJani Nikula #define  DPLL_CTRL2_DDI_CLK_SEL(clk, port)	((clk) << ((port) * 3 + 1))
2555188bdfb7SJani Nikula #define  DPLL_CTRL2_DDI_SEL_OVERRIDE(port)     (1 << ((port) * 3))
2556188bdfb7SJani Nikula 
2557188bdfb7SJani Nikula /* DPLL Status */
2558188bdfb7SJani Nikula #define DPLL_STATUS	_MMIO(0x6C060)
2559188bdfb7SJani Nikula #define  DPLL_LOCK(id) (1 << ((id) * 8))
2560188bdfb7SJani Nikula 
2561188bdfb7SJani Nikula /* DPLL cfg */
2562188bdfb7SJani Nikula #define _DPLL1_CFGCR1	0x6C040
2563188bdfb7SJani Nikula #define _DPLL2_CFGCR1	0x6C048
2564188bdfb7SJani Nikula #define _DPLL3_CFGCR1	0x6C050
2565188bdfb7SJani Nikula #define DPLL_CFGCR1(id)	_MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
2566188bdfb7SJani Nikula #define  DPLL_CFGCR1_FREQ_ENABLE	(1 << 31)
2567188bdfb7SJani Nikula #define  DPLL_CFGCR1_DCO_FRACTION_MASK	(0x7fff << 9)
2568188bdfb7SJani Nikula #define  DPLL_CFGCR1_DCO_FRACTION(x)	((x) << 9)
2569188bdfb7SJani Nikula #define  DPLL_CFGCR1_DCO_INTEGER_MASK	(0x1ff)
2570188bdfb7SJani Nikula 
2571188bdfb7SJani Nikula #define _DPLL1_CFGCR2	0x6C044
2572188bdfb7SJani Nikula #define _DPLL2_CFGCR2	0x6C04C
2573188bdfb7SJani Nikula #define _DPLL3_CFGCR2	0x6C054
2574188bdfb7SJani Nikula #define DPLL_CFGCR2(id)	_MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
2575188bdfb7SJani Nikula #define  DPLL_CFGCR2_QDIV_RATIO_MASK	(0xff << 8)
2576188bdfb7SJani Nikula #define  DPLL_CFGCR2_QDIV_RATIO(x)	((x) << 8)
2577188bdfb7SJani Nikula #define  DPLL_CFGCR2_QDIV_MODE(x)	((x) << 7)
2578188bdfb7SJani Nikula #define  DPLL_CFGCR2_KDIV_MASK		(3 << 5)
2579188bdfb7SJani Nikula #define  DPLL_CFGCR2_KDIV(x)		((x) << 5)
2580188bdfb7SJani Nikula #define  DPLL_CFGCR2_KDIV_5 (0 << 5)
2581188bdfb7SJani Nikula #define  DPLL_CFGCR2_KDIV_2 (1 << 5)
2582188bdfb7SJani Nikula #define  DPLL_CFGCR2_KDIV_3 (2 << 5)
2583188bdfb7SJani Nikula #define  DPLL_CFGCR2_KDIV_1 (3 << 5)
2584188bdfb7SJani Nikula #define  DPLL_CFGCR2_PDIV_MASK		(7 << 2)
2585188bdfb7SJani Nikula #define  DPLL_CFGCR2_PDIV(x)		((x) << 2)
2586188bdfb7SJani Nikula #define  DPLL_CFGCR2_PDIV_1 (0 << 2)
2587188bdfb7SJani Nikula #define  DPLL_CFGCR2_PDIV_2 (1 << 2)
2588188bdfb7SJani Nikula #define  DPLL_CFGCR2_PDIV_3 (2 << 2)
2589188bdfb7SJani Nikula #define  DPLL_CFGCR2_PDIV_7 (4 << 2)
2590188bdfb7SJani Nikula #define  DPLL_CFGCR2_PDIV_7_INVALID	(5 << 2)
2591188bdfb7SJani Nikula #define  DPLL_CFGCR2_CENTRAL_FREQ_MASK	(3)
2592188bdfb7SJani Nikula 
2593188bdfb7SJani Nikula /* ICL Clocks */
2594188bdfb7SJani Nikula #define ICL_DPCLKA_CFGCR0			_MMIO(0x164280)
2595188bdfb7SJani Nikula #define  ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy)	(1 << _PICK(phy, 10, 11, 24, 4, 5))
2596188bdfb7SJani Nikula #define  RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy)	REG_BIT((phy) + 10)
2597188bdfb7SJani Nikula #define  ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port)	(1 << ((tc_port) < TC_PORT_4 ? \
2598188bdfb7SJani Nikula 						       (tc_port) + 12 : \
2599188bdfb7SJani Nikula 						       (tc_port) - TC_PORT_4 + 21))
2600188bdfb7SJani Nikula #define  ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy)	((phy) * 2)
2601188bdfb7SJani Nikula #define  ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy)	(3 << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
2602188bdfb7SJani Nikula #define  ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy)	((pll) << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
2603188bdfb7SJani Nikula #define  RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy)	_PICK(phy, 0, 2, 4, 27)
2604188bdfb7SJani Nikula #define  RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) \
2605188bdfb7SJani Nikula 	(3 << RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
2606188bdfb7SJani Nikula #define  RKL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) \
2607188bdfb7SJani Nikula 	((pll) << RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
2608188bdfb7SJani Nikula 
2609188bdfb7SJani Nikula /*
2610188bdfb7SJani Nikula  * DG1 Clocks
2611188bdfb7SJani Nikula  * First registers controls the first A and B, while the second register
2612188bdfb7SJani Nikula  * controls the phy C and D. The bits on these registers are the
2613188bdfb7SJani Nikula  * same, but refer to different phys
2614188bdfb7SJani Nikula  */
2615188bdfb7SJani Nikula #define _DG1_DPCLKA_CFGCR0				0x164280
2616188bdfb7SJani Nikula #define _DG1_DPCLKA1_CFGCR0				0x16C280
2617188bdfb7SJani Nikula #define _DG1_DPCLKA_PHY_IDX(phy)			((phy) % 2)
2618188bdfb7SJani Nikula #define _DG1_DPCLKA_PLL_IDX(pll)			((pll) % 2)
2619188bdfb7SJani Nikula #define DG1_DPCLKA_CFGCR0(phy)				_MMIO_PHY((phy) / 2, \
2620188bdfb7SJani Nikula 								  _DG1_DPCLKA_CFGCR0, \
2621188bdfb7SJani Nikula 								  _DG1_DPCLKA1_CFGCR0)
2622188bdfb7SJani Nikula #define   DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy)		REG_BIT(_DG1_DPCLKA_PHY_IDX(phy) + 10)
2623188bdfb7SJani Nikula #define   DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy)	(_DG1_DPCLKA_PHY_IDX(phy) * 2)
2624188bdfb7SJani Nikula #define   DG1_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy)	(_DG1_DPCLKA_PLL_IDX(pll) << DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
2625188bdfb7SJani Nikula #define   DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy)	(0x3 << DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
2626188bdfb7SJani Nikula 
2627188bdfb7SJani Nikula /* ADLS Clocks */
2628188bdfb7SJani Nikula #define _ADLS_DPCLKA_CFGCR0			0x164280
2629188bdfb7SJani Nikula #define _ADLS_DPCLKA_CFGCR1			0x1642BC
2630188bdfb7SJani Nikula #define ADLS_DPCLKA_CFGCR(phy)			_MMIO_PHY((phy) / 3, \
2631188bdfb7SJani Nikula 							  _ADLS_DPCLKA_CFGCR0, \
2632188bdfb7SJani Nikula 							  _ADLS_DPCLKA_CFGCR1)
2633188bdfb7SJani Nikula #define  ADLS_DPCLKA_CFGCR_DDI_SHIFT(phy)		(((phy) % 3) * 2)
2634188bdfb7SJani Nikula /* ADLS DPCLKA_CFGCR0 DDI mask */
2635188bdfb7SJani Nikula #define  ADLS_DPCLKA_DDII_SEL_MASK			REG_GENMASK(5, 4)
2636188bdfb7SJani Nikula #define  ADLS_DPCLKA_DDIB_SEL_MASK			REG_GENMASK(3, 2)
2637188bdfb7SJani Nikula #define  ADLS_DPCLKA_DDIA_SEL_MASK			REG_GENMASK(1, 0)
2638188bdfb7SJani Nikula /* ADLS DPCLKA_CFGCR1 DDI mask */
2639188bdfb7SJani Nikula #define  ADLS_DPCLKA_DDIK_SEL_MASK			REG_GENMASK(3, 2)
2640188bdfb7SJani Nikula #define  ADLS_DPCLKA_DDIJ_SEL_MASK			REG_GENMASK(1, 0)
2641188bdfb7SJani Nikula #define  ADLS_DPCLKA_CFGCR_DDI_CLK_SEL_MASK(phy)	_PICK((phy), \
2642188bdfb7SJani Nikula 							ADLS_DPCLKA_DDIA_SEL_MASK, \
2643188bdfb7SJani Nikula 							ADLS_DPCLKA_DDIB_SEL_MASK, \
2644188bdfb7SJani Nikula 							ADLS_DPCLKA_DDII_SEL_MASK, \
2645188bdfb7SJani Nikula 							ADLS_DPCLKA_DDIJ_SEL_MASK, \
2646188bdfb7SJani Nikula 							ADLS_DPCLKA_DDIK_SEL_MASK)
2647188bdfb7SJani Nikula 
2648188bdfb7SJani Nikula /* ICL PLL */
2649188bdfb7SJani Nikula #define _DPLL0_ENABLE		0x46010
2650188bdfb7SJani Nikula #define _DPLL1_ENABLE		0x46014
2651188bdfb7SJani Nikula #define _ADLS_DPLL2_ENABLE	0x46018
2652188bdfb7SJani Nikula #define _ADLS_DPLL3_ENABLE	0x46030
2653188bdfb7SJani Nikula #define   PLL_ENABLE		REG_BIT(31)
2654188bdfb7SJani Nikula #define   PLL_LOCK		REG_BIT(30)
2655188bdfb7SJani Nikula #define   PLL_POWER_ENABLE	REG_BIT(27)
2656188bdfb7SJani Nikula #define   PLL_POWER_STATE	REG_BIT(26)
2657188bdfb7SJani Nikula #define ICL_DPLL_ENABLE(pll)	_MMIO(_PICK_EVEN_2RANGES(pll, 3,			\
2658188bdfb7SJani Nikula 							_DPLL0_ENABLE, _DPLL1_ENABLE,	\
2659188bdfb7SJani Nikula 							_ADLS_DPLL3_ENABLE, _ADLS_DPLL3_ENABLE))
2660188bdfb7SJani Nikula 
2661188bdfb7SJani Nikula #define _DG2_PLL3_ENABLE	0x4601C
2662188bdfb7SJani Nikula 
2663188bdfb7SJani Nikula #define DG2_PLL_ENABLE(pll)	_MMIO(_PICK_EVEN_2RANGES(pll, 3,			\
2664188bdfb7SJani Nikula 							_DPLL0_ENABLE, _DPLL1_ENABLE,	\
2665188bdfb7SJani Nikula 							_DG2_PLL3_ENABLE, _DG2_PLL3_ENABLE))
2666188bdfb7SJani Nikula 
2667188bdfb7SJani Nikula #define TBT_PLL_ENABLE		_MMIO(0x46020)
2668188bdfb7SJani Nikula 
2669188bdfb7SJani Nikula #define _MG_PLL1_ENABLE		0x46030
2670188bdfb7SJani Nikula #define _MG_PLL2_ENABLE		0x46034
2671188bdfb7SJani Nikula #define _MG_PLL3_ENABLE		0x46038
2672188bdfb7SJani Nikula #define _MG_PLL4_ENABLE		0x4603C
2673188bdfb7SJani Nikula /* Bits are the same as _DPLL0_ENABLE */
2674188bdfb7SJani Nikula #define MG_PLL_ENABLE(tc_port)	_MMIO_PORT((tc_port), _MG_PLL1_ENABLE, \
2675188bdfb7SJani Nikula 					   _MG_PLL2_ENABLE)
2676188bdfb7SJani Nikula 
2677188bdfb7SJani Nikula /* DG1 PLL */
2678188bdfb7SJani Nikula #define DG1_DPLL_ENABLE(pll)    _MMIO(_PICK_EVEN_2RANGES(pll, 2,			\
2679188bdfb7SJani Nikula 							_DPLL0_ENABLE, _DPLL1_ENABLE,	\
2680188bdfb7SJani Nikula 							_MG_PLL1_ENABLE, _MG_PLL2_ENABLE))
2681188bdfb7SJani Nikula 
2682188bdfb7SJani Nikula /* ADL-P Type C PLL */
2683188bdfb7SJani Nikula #define PORTTC1_PLL_ENABLE	0x46038
2684188bdfb7SJani Nikula #define PORTTC2_PLL_ENABLE	0x46040
2685188bdfb7SJani Nikula #define ADLP_PORTTC_PLL_ENABLE(tc_port)		_MMIO_PORT((tc_port), \
2686188bdfb7SJani Nikula 							    PORTTC1_PLL_ENABLE, \
2687188bdfb7SJani Nikula 							    PORTTC2_PLL_ENABLE)
2688188bdfb7SJani Nikula 
2689188bdfb7SJani Nikula #define _ICL_DPLL0_CFGCR0		0x164000
2690188bdfb7SJani Nikula #define _ICL_DPLL1_CFGCR0		0x164080
2691188bdfb7SJani Nikula #define ICL_DPLL_CFGCR0(pll)		_MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
2692188bdfb7SJani Nikula 						  _ICL_DPLL1_CFGCR0)
2693188bdfb7SJani Nikula #define   DPLL_CFGCR0_HDMI_MODE		(1 << 30)
2694188bdfb7SJani Nikula #define   DPLL_CFGCR0_SSC_ENABLE	(1 << 29)
2695188bdfb7SJani Nikula #define   DPLL_CFGCR0_SSC_ENABLE_ICL	(1 << 25)
2696188bdfb7SJani Nikula #define   DPLL_CFGCR0_LINK_RATE_MASK	(0xf << 25)
2697188bdfb7SJani Nikula #define   DPLL_CFGCR0_LINK_RATE_2700	(0 << 25)
2698188bdfb7SJani Nikula #define   DPLL_CFGCR0_LINK_RATE_1350	(1 << 25)
2699188bdfb7SJani Nikula #define   DPLL_CFGCR0_LINK_RATE_810	(2 << 25)
2700188bdfb7SJani Nikula #define   DPLL_CFGCR0_LINK_RATE_1620	(3 << 25)
2701188bdfb7SJani Nikula #define   DPLL_CFGCR0_LINK_RATE_1080	(4 << 25)
2702188bdfb7SJani Nikula #define   DPLL_CFGCR0_LINK_RATE_2160	(5 << 25)
2703188bdfb7SJani Nikula #define   DPLL_CFGCR0_LINK_RATE_3240	(6 << 25)
2704188bdfb7SJani Nikula #define   DPLL_CFGCR0_LINK_RATE_4050	(7 << 25)
2705188bdfb7SJani Nikula #define   DPLL_CFGCR0_DCO_FRACTION_MASK	(0x7fff << 10)
2706188bdfb7SJani Nikula #define   DPLL_CFGCR0_DCO_FRACTION_SHIFT	(10)
2707188bdfb7SJani Nikula #define   DPLL_CFGCR0_DCO_FRACTION(x)	((x) << 10)
2708188bdfb7SJani Nikula #define   DPLL_CFGCR0_DCO_INTEGER_MASK	(0x3ff)
2709188bdfb7SJani Nikula 
2710188bdfb7SJani Nikula #define _ICL_DPLL0_CFGCR1		0x164004
2711188bdfb7SJani Nikula #define _ICL_DPLL1_CFGCR1		0x164084
2712188bdfb7SJani Nikula #define ICL_DPLL_CFGCR1(pll)		_MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
2713188bdfb7SJani Nikula 						  _ICL_DPLL1_CFGCR1)
2714188bdfb7SJani Nikula #define   DPLL_CFGCR1_QDIV_RATIO_MASK	(0xff << 10)
2715188bdfb7SJani Nikula #define   DPLL_CFGCR1_QDIV_RATIO_SHIFT	(10)
2716188bdfb7SJani Nikula #define   DPLL_CFGCR1_QDIV_RATIO(x)	((x) << 10)
2717188bdfb7SJani Nikula #define   DPLL_CFGCR1_QDIV_MODE_SHIFT	(9)
2718188bdfb7SJani Nikula #define   DPLL_CFGCR1_QDIV_MODE(x)	((x) << 9)
2719188bdfb7SJani Nikula #define   DPLL_CFGCR1_KDIV_MASK		(7 << 6)
2720188bdfb7SJani Nikula #define   DPLL_CFGCR1_KDIV_SHIFT		(6)
2721188bdfb7SJani Nikula #define   DPLL_CFGCR1_KDIV(x)		((x) << 6)
2722188bdfb7SJani Nikula #define   DPLL_CFGCR1_KDIV_1		(1 << 6)
2723188bdfb7SJani Nikula #define   DPLL_CFGCR1_KDIV_2		(2 << 6)
2724188bdfb7SJani Nikula #define   DPLL_CFGCR1_KDIV_3		(4 << 6)
2725188bdfb7SJani Nikula #define   DPLL_CFGCR1_PDIV_MASK		(0xf << 2)
2726188bdfb7SJani Nikula #define   DPLL_CFGCR1_PDIV_SHIFT		(2)
2727188bdfb7SJani Nikula #define   DPLL_CFGCR1_PDIV(x)		((x) << 2)
2728188bdfb7SJani Nikula #define   DPLL_CFGCR1_PDIV_2		(1 << 2)
2729188bdfb7SJani Nikula #define   DPLL_CFGCR1_PDIV_3		(2 << 2)
2730188bdfb7SJani Nikula #define   DPLL_CFGCR1_PDIV_5		(4 << 2)
2731188bdfb7SJani Nikula #define   DPLL_CFGCR1_PDIV_7		(8 << 2)
2732188bdfb7SJani Nikula #define   DPLL_CFGCR1_CENTRAL_FREQ	(3 << 0)
2733188bdfb7SJani Nikula #define   DPLL_CFGCR1_CENTRAL_FREQ_8400	(3 << 0)
2734188bdfb7SJani Nikula #define   TGL_DPLL_CFGCR1_CFSELOVRD_NORMAL_XTAL	(0 << 0)
2735188bdfb7SJani Nikula 
2736188bdfb7SJani Nikula #define _TGL_DPLL0_CFGCR0		0x164284
2737188bdfb7SJani Nikula #define _TGL_DPLL1_CFGCR0		0x16428C
2738188bdfb7SJani Nikula #define _TGL_TBTPLL_CFGCR0		0x16429C
2739188bdfb7SJani Nikula #define TGL_DPLL_CFGCR0(pll)		_MMIO(_PICK_EVEN_2RANGES(pll, 2,		\
2740188bdfb7SJani Nikula 					      _TGL_DPLL0_CFGCR0, _TGL_DPLL1_CFGCR0,	\
2741188bdfb7SJani Nikula 					      _TGL_TBTPLL_CFGCR0, _TGL_TBTPLL_CFGCR0))
2742188bdfb7SJani Nikula #define RKL_DPLL_CFGCR0(pll)		_MMIO_PLL(pll, _TGL_DPLL0_CFGCR0, \
2743188bdfb7SJani Nikula 						  _TGL_DPLL1_CFGCR0)
2744188bdfb7SJani Nikula 
2745188bdfb7SJani Nikula #define _TGL_DPLL0_DIV0					0x164B00
2746188bdfb7SJani Nikula #define _TGL_DPLL1_DIV0					0x164C00
2747188bdfb7SJani Nikula #define TGL_DPLL0_DIV0(pll)				_MMIO_PLL(pll, _TGL_DPLL0_DIV0, _TGL_DPLL1_DIV0)
2748188bdfb7SJani Nikula #define   TGL_DPLL0_DIV0_AFC_STARTUP_MASK		REG_GENMASK(27, 25)
2749188bdfb7SJani Nikula #define   TGL_DPLL0_DIV0_AFC_STARTUP(val)		REG_FIELD_PREP(TGL_DPLL0_DIV0_AFC_STARTUP_MASK, (val))
2750188bdfb7SJani Nikula 
2751188bdfb7SJani Nikula #define _TGL_DPLL0_CFGCR1		0x164288
2752188bdfb7SJani Nikula #define _TGL_DPLL1_CFGCR1		0x164290
2753188bdfb7SJani Nikula #define _TGL_TBTPLL_CFGCR1		0x1642A0
2754188bdfb7SJani Nikula #define TGL_DPLL_CFGCR1(pll)		_MMIO(_PICK_EVEN_2RANGES(pll, 2,		\
2755188bdfb7SJani Nikula 					      _TGL_DPLL0_CFGCR1, _TGL_DPLL1_CFGCR1,	\
2756188bdfb7SJani Nikula 					      _TGL_TBTPLL_CFGCR1, _TGL_TBTPLL_CFGCR1))
2757188bdfb7SJani Nikula #define RKL_DPLL_CFGCR1(pll)		_MMIO_PLL(pll, _TGL_DPLL0_CFGCR1, \
2758188bdfb7SJani Nikula 						  _TGL_DPLL1_CFGCR1)
2759188bdfb7SJani Nikula 
2760188bdfb7SJani Nikula #define _DG1_DPLL2_CFGCR0		0x16C284
2761188bdfb7SJani Nikula #define _DG1_DPLL3_CFGCR0		0x16C28C
2762188bdfb7SJani Nikula #define DG1_DPLL_CFGCR0(pll)		_MMIO(_PICK_EVEN_2RANGES(pll, 2,		\
2763188bdfb7SJani Nikula 					      _TGL_DPLL0_CFGCR0, _TGL_DPLL1_CFGCR0,	\
2764188bdfb7SJani Nikula 					      _DG1_DPLL2_CFGCR0, _DG1_DPLL3_CFGCR0))
2765188bdfb7SJani Nikula 
2766188bdfb7SJani Nikula #define _DG1_DPLL2_CFGCR1               0x16C288
2767188bdfb7SJani Nikula #define _DG1_DPLL3_CFGCR1               0x16C290
2768188bdfb7SJani Nikula #define DG1_DPLL_CFGCR1(pll)            _MMIO(_PICK_EVEN_2RANGES(pll, 2,		\
2769188bdfb7SJani Nikula 					      _TGL_DPLL0_CFGCR1, _TGL_DPLL1_CFGCR1,	\
2770188bdfb7SJani Nikula 					      _DG1_DPLL2_CFGCR1, _DG1_DPLL3_CFGCR1))
2771188bdfb7SJani Nikula 
2772188bdfb7SJani Nikula /* For ADL-S DPLL4_CFGCR0/1 are used to control DPLL2 */
2773188bdfb7SJani Nikula #define _ADLS_DPLL4_CFGCR0		0x164294
2774188bdfb7SJani Nikula #define _ADLS_DPLL3_CFGCR0		0x1642C0
2775188bdfb7SJani Nikula #define ADLS_DPLL_CFGCR0(pll)		_MMIO(_PICK_EVEN_2RANGES(pll, 2,		\
2776188bdfb7SJani Nikula 					      _TGL_DPLL0_CFGCR0, _TGL_DPLL1_CFGCR0,	\
2777188bdfb7SJani Nikula 					      _ADLS_DPLL4_CFGCR0, _ADLS_DPLL3_CFGCR0))
2778188bdfb7SJani Nikula 
2779188bdfb7SJani Nikula #define _ADLS_DPLL4_CFGCR1		0x164298
2780188bdfb7SJani Nikula #define _ADLS_DPLL3_CFGCR1		0x1642C4
2781188bdfb7SJani Nikula #define ADLS_DPLL_CFGCR1(pll)		_MMIO(_PICK_EVEN_2RANGES(pll, 2,		\
2782188bdfb7SJani Nikula 					      _TGL_DPLL0_CFGCR1, _TGL_DPLL1_CFGCR1,	\
2783188bdfb7SJani Nikula 					      _ADLS_DPLL4_CFGCR1, _ADLS_DPLL3_CFGCR1))
2784188bdfb7SJani Nikula 
2785188bdfb7SJani Nikula /* BXT display engine PLL */
2786188bdfb7SJani Nikula #define BXT_DE_PLL_CTL			_MMIO(0x6d000)
2787188bdfb7SJani Nikula #define   BXT_DE_PLL_RATIO(x)		(x)	/* {60,65,100} * 19.2MHz */
2788188bdfb7SJani Nikula #define   BXT_DE_PLL_RATIO_MASK		0xff
2789188bdfb7SJani Nikula 
2790188bdfb7SJani Nikula #define BXT_DE_PLL_ENABLE		_MMIO(0x46070)
2791188bdfb7SJani Nikula #define   BXT_DE_PLL_PLL_ENABLE		(1 << 31)
2792188bdfb7SJani Nikula #define   BXT_DE_PLL_LOCK		(1 << 30)
2793188bdfb7SJani Nikula #define   BXT_DE_PLL_FREQ_REQ		(1 << 23)
2794188bdfb7SJani Nikula #define   BXT_DE_PLL_FREQ_REQ_ACK	(1 << 22)
2795188bdfb7SJani Nikula #define   ICL_CDCLK_PLL_RATIO(x)	(x)
2796188bdfb7SJani Nikula #define   ICL_CDCLK_PLL_RATIO_MASK	0xff
2797188bdfb7SJani Nikula 
2798188bdfb7SJani Nikula /* GEN9 DC */
2799188bdfb7SJani Nikula #define DC_STATE_EN			_MMIO(0x45504)
2800188bdfb7SJani Nikula #define  DC_STATE_DISABLE		0
2801188bdfb7SJani Nikula #define  DC_STATE_EN_DC3CO		REG_BIT(30)
2802188bdfb7SJani Nikula #define  DC_STATE_DC3CO_STATUS		REG_BIT(29)
2803188bdfb7SJani Nikula #define  HOLD_PHY_CLKREQ_PG1_LATCH	REG_BIT(21)
2804188bdfb7SJani Nikula #define  HOLD_PHY_PG1_LATCH		REG_BIT(20)
2805188bdfb7SJani Nikula #define  DC_STATE_EN_UPTO_DC5		(1 << 0)
2806188bdfb7SJani Nikula #define  DC_STATE_EN_DC9		(1 << 3)
2807188bdfb7SJani Nikula #define  DC_STATE_EN_UPTO_DC6		(2 << 0)
2808188bdfb7SJani Nikula #define  DC_STATE_EN_UPTO_DC5_DC6_MASK   0x3
2809188bdfb7SJani Nikula 
2810188bdfb7SJani Nikula #define  DC_STATE_DEBUG                  _MMIO(0x45520)
2811188bdfb7SJani Nikula #define  DC_STATE_DEBUG_MASK_CORES	(1 << 0)
2812188bdfb7SJani Nikula #define  DC_STATE_DEBUG_MASK_MEMORY_UP	(1 << 1)
2813188bdfb7SJani Nikula 
2814188bdfb7SJani Nikula #define D_COMP_BDW			_MMIO(0x138144)
2815188bdfb7SJani Nikula 
2816188bdfb7SJani Nikula /* Pipe WM_LINETIME - watermark line time */
2817188bdfb7SJani Nikula #define _WM_LINETIME_A		0x45270
2818188bdfb7SJani Nikula #define _WM_LINETIME_B		0x45274
2819188bdfb7SJani Nikula #define WM_LINETIME(pipe) _MMIO_PIPE(pipe, _WM_LINETIME_A, _WM_LINETIME_B)
2820188bdfb7SJani Nikula #define  HSW_LINETIME_MASK	REG_GENMASK(8, 0)
2821188bdfb7SJani Nikula #define  HSW_LINETIME(x)	REG_FIELD_PREP(HSW_LINETIME_MASK, (x))
2822188bdfb7SJani Nikula #define  HSW_IPS_LINETIME_MASK	REG_GENMASK(24, 16)
2823188bdfb7SJani Nikula #define  HSW_IPS_LINETIME(x)	REG_FIELD_PREP(HSW_IPS_LINETIME_MASK, (x))
2824188bdfb7SJani Nikula 
2825188bdfb7SJani Nikula /* SFUSE_STRAP */
2826188bdfb7SJani Nikula #define SFUSE_STRAP			_MMIO(0xc2014)
2827188bdfb7SJani Nikula #define  SFUSE_STRAP_FUSE_LOCK		(1 << 13)
2828188bdfb7SJani Nikula #define  SFUSE_STRAP_RAW_FREQUENCY	(1 << 8)
2829188bdfb7SJani Nikula #define  SFUSE_STRAP_DISPLAY_DISABLED	(1 << 7)
2830188bdfb7SJani Nikula #define  SFUSE_STRAP_CRT_DISABLED	(1 << 6)
2831188bdfb7SJani Nikula #define  SFUSE_STRAP_DDIF_DETECTED	(1 << 3)
2832188bdfb7SJani Nikula #define  SFUSE_STRAP_DDIB_DETECTED	(1 << 2)
2833188bdfb7SJani Nikula #define  SFUSE_STRAP_DDIC_DETECTED	(1 << 1)
2834188bdfb7SJani Nikula #define  SFUSE_STRAP_DDID_DETECTED	(1 << 0)
2835188bdfb7SJani Nikula 
2836188bdfb7SJani Nikula /* Gen4+ Timestamp and Pipe Frame time stamp registers */
2837188bdfb7SJani Nikula #define GEN4_TIMESTAMP		_MMIO(0x2358)
2838188bdfb7SJani Nikula #define ILK_TIMESTAMP_HI	_MMIO(0x70070)
2839188bdfb7SJani Nikula #define IVB_TIMESTAMP_CTR	_MMIO(0x44070)
2840188bdfb7SJani Nikula 
2841188bdfb7SJani Nikula /* g4x+, except vlv/chv! */
2842188bdfb7SJani Nikula #define _PIPE_FRMTMSTMP_A		0x70048
2843188bdfb7SJani Nikula #define _PIPE_FRMTMSTMP_B		0x71048
2844188bdfb7SJani Nikula #define PIPE_FRMTMSTMP(pipe)		\
2845188bdfb7SJani Nikula 	_MMIO_PIPE(pipe, _PIPE_FRMTMSTMP_A, _PIPE_FRMTMSTMP_B)
2846188bdfb7SJani Nikula 
2847188bdfb7SJani Nikula /* g4x+, except vlv/chv! */
2848188bdfb7SJani Nikula #define _PIPE_FLIPTMSTMP_A		0x7004C
2849188bdfb7SJani Nikula #define _PIPE_FLIPTMSTMP_B		0x7104C
2850188bdfb7SJani Nikula #define PIPE_FLIPTMSTMP(pipe)		\
2851188bdfb7SJani Nikula 	_MMIO_PIPE(pipe, _PIPE_FLIPTMSTMP_A, _PIPE_FLIPTMSTMP_B)
2852188bdfb7SJani Nikula 
2853188bdfb7SJani Nikula /* tgl+ */
2854188bdfb7SJani Nikula #define _PIPE_FLIPDONETMSTMP_A		0x70054
2855188bdfb7SJani Nikula #define _PIPE_FLIPDONETMSTMP_B		0x71054
2856188bdfb7SJani Nikula #define PIPE_FLIPDONETIMSTMP(pipe)	\
2857188bdfb7SJani Nikula 	_MMIO_PIPE(pipe, _PIPE_FLIPDONETMSTMP_A, _PIPE_FLIPDONETMSTMP_B)
2858188bdfb7SJani Nikula 
2859188bdfb7SJani Nikula #define _VLV_PIPE_MSA_MISC_A			0x70048
2860188bdfb7SJani Nikula #define VLV_PIPE_MSA_MISC(__display, pipe)			\
2861188bdfb7SJani Nikula 	_MMIO_PIPE2(__display, pipe, _VLV_PIPE_MSA_MISC_A)
2862188bdfb7SJani Nikula #define   VLV_MSA_MISC1_HW_ENABLE			REG_BIT(31)
2863188bdfb7SJani Nikula #define   VLV_MSA_MISC1_SW_S3D_MASK			REG_GENMASK(2, 0) /* MSA MISC1 3:1 */
2864188bdfb7SJani Nikula 
2865188bdfb7SJani Nikula #define _ICL_PHY_MISC_A		0x64C00
2866188bdfb7SJani Nikula #define _ICL_PHY_MISC_B		0x64C04
2867188bdfb7SJani Nikula #define _DG2_PHY_MISC_TC1	0x64C14 /* TC1="PHY E" but offset as if "PHY F" */
2868188bdfb7SJani Nikula #define ICL_PHY_MISC(port)	_MMIO_PORT(port, _ICL_PHY_MISC_A, _ICL_PHY_MISC_B)
2869188bdfb7SJani Nikula #define DG2_PHY_MISC(port)	((port) == PHY_E ? _MMIO(_DG2_PHY_MISC_TC1) : \
2870188bdfb7SJani Nikula 				 ICL_PHY_MISC(port))
2871188bdfb7SJani Nikula #define  ICL_PHY_MISC_MUX_DDID			(1 << 28)
2872188bdfb7SJani Nikula #define  ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN	(1 << 23)
2873188bdfb7SJani Nikula #define  DG2_PHY_DP_TX_ACK_MASK			REG_GENMASK(23, 20)
2874188bdfb7SJani Nikula 
2875188bdfb7SJani Nikula #define PORT_TX_DFLEXDPSP(fia)			_MMIO_FIA((fia), 0x008A0)
2876188bdfb7SJani Nikula #define   MODULAR_FIA_MASK			(1 << 4)
2877188bdfb7SJani Nikula #define   TC_LIVE_STATE_TBT(idx)		(1 << ((idx) * 8 + 6))
2878188bdfb7SJani Nikula #define   TC_LIVE_STATE_TC(idx)			(1 << ((idx) * 8 + 5))
2879188bdfb7SJani Nikula #define   DP_LANE_ASSIGNMENT_SHIFT(idx)		((idx) * 8)
2880188bdfb7SJani Nikula #define   DP_LANE_ASSIGNMENT_MASK(idx)		(0xf << ((idx) * 8))
2881188bdfb7SJani Nikula #define   DP_LANE_ASSIGNMENT(idx, x)		((x) << ((idx) * 8))
2882188bdfb7SJani Nikula 
2883188bdfb7SJani Nikula #define PORT_TX_DFLEXDPPMS(fia)			_MMIO_FIA((fia), 0x00890)
2884188bdfb7SJani Nikula #define   DP_PHY_MODE_STATUS_COMPLETED(idx)	(1 << (idx))
2885188bdfb7SJani Nikula 
2886188bdfb7SJani Nikula #define PORT_TX_DFLEXDPCSSS(fia)		_MMIO_FIA((fia), 0x00894)
2887188bdfb7SJani Nikula #define   DP_PHY_MODE_STATUS_NOT_SAFE(idx)	(1 << (idx))
2888188bdfb7SJani Nikula 
2889188bdfb7SJani Nikula #define PORT_TX_DFLEXPA1(fia)			_MMIO_FIA((fia), 0x00880)
2890188bdfb7SJani Nikula #define   DP_PIN_ASSIGNMENT_SHIFT(idx)		((idx) * 4)
2891188bdfb7SJani Nikula #define   DP_PIN_ASSIGNMENT_MASK(idx)		(0xf << ((idx) * 4))
2892188bdfb7SJani Nikula #define   DP_PIN_ASSIGNMENT(idx, x)		((x) << ((idx) * 4))
2893188bdfb7SJani Nikula 
2894188bdfb7SJani Nikula #define _TCSS_DDI_STATUS_1			0x161500
2895188bdfb7SJani Nikula #define _TCSS_DDI_STATUS_2			0x161504
2896188bdfb7SJani Nikula #define TCSS_DDI_STATUS(tc)			_MMIO(_PICK_EVEN(tc, \
2897188bdfb7SJani Nikula 								 _TCSS_DDI_STATUS_1, \
2898188bdfb7SJani Nikula 								 _TCSS_DDI_STATUS_2))
2899188bdfb7SJani Nikula #define  TCSS_DDI_STATUS_PIN_ASSIGNMENT_MASK	REG_GENMASK(28, 25)
2900188bdfb7SJani Nikula #define  TCSS_DDI_STATUS_READY			REG_BIT(2)
2901188bdfb7SJani Nikula #define  TCSS_DDI_STATUS_HPD_LIVE_STATUS_TBT	REG_BIT(1)
2902188bdfb7SJani Nikula #define  TCSS_DDI_STATUS_HPD_LIVE_STATUS_ALT	REG_BIT(0)
2903188bdfb7SJani Nikula 
2904188bdfb7SJani Nikula #define CLKREQ_POLICY			_MMIO(0x101038)
2905188bdfb7SJani Nikula #define  CLKREQ_POLICY_MEM_UP_OVRD	REG_BIT(1)
2906188bdfb7SJani Nikula 
2907188bdfb7SJani Nikula #define CLKGATE_DIS_MISC			_MMIO(0x46534)
2908188bdfb7SJani Nikula #define  CLKGATE_DIS_MISC_DMASC_GATING_DIS	REG_BIT(21)
2909188bdfb7SJani Nikula 
2910188bdfb7SJani Nikula #define _MTL_CLKGATE_DIS_TRANS_A			0x604E8
2911188bdfb7SJani Nikula #define _MTL_CLKGATE_DIS_TRANS_B			0x614E8
2912188bdfb7SJani Nikula #define MTL_CLKGATE_DIS_TRANS(dev_priv, trans)			_MMIO_TRANS2(dev_priv, trans, _MTL_CLKGATE_DIS_TRANS_A)
2913188bdfb7SJani Nikula #define  MTL_CLKGATE_DIS_TRANS_DMASC_GATING_DIS		REG_BIT(7)
2914188bdfb7SJani Nikula 
2915188bdfb7SJani Nikula #define _MTL_PIPE_CLKGATE_DIS2_A		0x60114
2916188bdfb7SJani Nikula #define _MTL_PIPE_CLKGATE_DIS2_B		0x61114
2917188bdfb7SJani Nikula #define MTL_PIPE_CLKGATE_DIS2(pipe)		_MMIO_PIPE(pipe, _MTL_PIPE_CLKGATE_DIS2_A, _MTL_PIPE_CLKGATE_DIS2_B)
2918188bdfb7SJani Nikula #define   MTL_DPFC_GATING_DIS			REG_BIT(6)
2919188bdfb7SJani Nikula 
2920188bdfb7SJani Nikula #define MTL_MEM_SS_INFO_QGV_POINT_OFFSET	0x45710
2921188bdfb7SJani Nikula #define MTL_MEM_SS_INFO_QGV_POINT_LOW(point)	_MMIO(MTL_MEM_SS_INFO_QGV_POINT_OFFSET + (point) * 8)
2922188bdfb7SJani Nikula #define   MTL_TRCD_MASK			REG_GENMASK(31, 24)
2923188bdfb7SJani Nikula #define   MTL_TRP_MASK			REG_GENMASK(23, 16)
2924188bdfb7SJani Nikula #define   MTL_DCLK_MASK			REG_GENMASK(15, 0)
2925188bdfb7SJani Nikula 
2926188bdfb7SJani Nikula #define MTL_MEM_SS_INFO_QGV_POINT_HIGH(point)	_MMIO(MTL_MEM_SS_INFO_QGV_POINT_OFFSET + (point) * 8 + 4)
2927188bdfb7SJani Nikula #define   MTL_TRAS_MASK			REG_GENMASK(16, 8)
2928188bdfb7SJani Nikula #define   MTL_TRDPRE_MASK		REG_GENMASK(7, 0)
2929188bdfb7SJani Nikula 
2930188bdfb7SJani Nikula 
2931188bdfb7SJani Nikula 
2932188bdfb7SJani Nikula #endif /* __INTEL_DISPLAY_REGS_H__ */
2933