1 /* SPDX-License-Identifier: MIT */ 2 /* 3 * Copyright © 2019 Intel Corporation 4 */ 5 6 #ifndef __INTEL_DISPLAY_POWER_H__ 7 #define __INTEL_DISPLAY_POWER_H__ 8 9 #include <linux/mutex.h> 10 #include <linux/workqueue.h> 11 12 enum aux_ch; 13 enum port; 14 struct i915_power_well; 15 struct intel_display; 16 struct intel_encoder; 17 struct ref_tracker; 18 struct seq_file; 19 20 /* -ENOENT means we got the ref, but there's no tracking */ 21 #define INTEL_WAKEREF_DEF ERR_PTR(-ENOENT) 22 23 /* 24 * Keep the pipe, transcoder, port (DDI_LANES,DDI_IO,AUX) domain instances 25 * consecutive, so that the pipe,transcoder,port -> power domain macros 26 * work correctly. 27 */ 28 enum intel_display_power_domain { 29 POWER_DOMAIN_DISPLAY_CORE, 30 POWER_DOMAIN_PIPE_A, 31 POWER_DOMAIN_PIPE_B, 32 POWER_DOMAIN_PIPE_C, 33 POWER_DOMAIN_PIPE_D, 34 POWER_DOMAIN_PIPE_PANEL_FITTER_A, 35 POWER_DOMAIN_PIPE_PANEL_FITTER_B, 36 POWER_DOMAIN_PIPE_PANEL_FITTER_C, 37 POWER_DOMAIN_PIPE_PANEL_FITTER_D, 38 POWER_DOMAIN_TRANSCODER_A, 39 POWER_DOMAIN_TRANSCODER_B, 40 POWER_DOMAIN_TRANSCODER_C, 41 POWER_DOMAIN_TRANSCODER_D, 42 POWER_DOMAIN_TRANSCODER_EDP, 43 POWER_DOMAIN_TRANSCODER_DSI_A, 44 POWER_DOMAIN_TRANSCODER_DSI_C, 45 46 /* VDSC/joining for eDP/DSI transcoder (ICL) or pipe A (TGL) */ 47 POWER_DOMAIN_TRANSCODER_VDSC_PW2, 48 49 POWER_DOMAIN_PORT_DDI_LANES_A, 50 POWER_DOMAIN_PORT_DDI_LANES_B, 51 POWER_DOMAIN_PORT_DDI_LANES_C, 52 POWER_DOMAIN_PORT_DDI_LANES_D, 53 POWER_DOMAIN_PORT_DDI_LANES_E, 54 POWER_DOMAIN_PORT_DDI_LANES_F, 55 56 POWER_DOMAIN_PORT_DDI_LANES_TC1, 57 POWER_DOMAIN_PORT_DDI_LANES_TC2, 58 POWER_DOMAIN_PORT_DDI_LANES_TC3, 59 POWER_DOMAIN_PORT_DDI_LANES_TC4, 60 POWER_DOMAIN_PORT_DDI_LANES_TC5, 61 POWER_DOMAIN_PORT_DDI_LANES_TC6, 62 63 POWER_DOMAIN_PORT_DDI_IO_A, 64 POWER_DOMAIN_PORT_DDI_IO_B, 65 POWER_DOMAIN_PORT_DDI_IO_C, 66 POWER_DOMAIN_PORT_DDI_IO_D, 67 POWER_DOMAIN_PORT_DDI_IO_E, 68 POWER_DOMAIN_PORT_DDI_IO_F, 69 70 POWER_DOMAIN_PORT_DDI_IO_TC1, 71 POWER_DOMAIN_PORT_DDI_IO_TC2, 72 POWER_DOMAIN_PORT_DDI_IO_TC3, 73 POWER_DOMAIN_PORT_DDI_IO_TC4, 74 POWER_DOMAIN_PORT_DDI_IO_TC5, 75 POWER_DOMAIN_PORT_DDI_IO_TC6, 76 77 POWER_DOMAIN_PORT_DSI, 78 POWER_DOMAIN_PORT_CRT, 79 POWER_DOMAIN_PORT_OTHER, 80 POWER_DOMAIN_VGA, 81 POWER_DOMAIN_AUDIO_MMIO, 82 POWER_DOMAIN_AUDIO_PLAYBACK, 83 84 POWER_DOMAIN_AUX_IO_A, 85 POWER_DOMAIN_AUX_IO_B, 86 POWER_DOMAIN_AUX_IO_C, 87 POWER_DOMAIN_AUX_IO_D, 88 POWER_DOMAIN_AUX_IO_E, 89 POWER_DOMAIN_AUX_IO_F, 90 91 POWER_DOMAIN_AUX_A, 92 POWER_DOMAIN_AUX_B, 93 POWER_DOMAIN_AUX_C, 94 POWER_DOMAIN_AUX_D, 95 POWER_DOMAIN_AUX_E, 96 POWER_DOMAIN_AUX_F, 97 98 POWER_DOMAIN_AUX_USBC1, 99 POWER_DOMAIN_AUX_USBC2, 100 POWER_DOMAIN_AUX_USBC3, 101 POWER_DOMAIN_AUX_USBC4, 102 POWER_DOMAIN_AUX_USBC5, 103 POWER_DOMAIN_AUX_USBC6, 104 105 POWER_DOMAIN_AUX_TBT1, 106 POWER_DOMAIN_AUX_TBT2, 107 POWER_DOMAIN_AUX_TBT3, 108 POWER_DOMAIN_AUX_TBT4, 109 POWER_DOMAIN_AUX_TBT5, 110 POWER_DOMAIN_AUX_TBT6, 111 112 POWER_DOMAIN_GMBUS, 113 POWER_DOMAIN_GT_IRQ, 114 POWER_DOMAIN_DC_OFF, 115 POWER_DOMAIN_TC_COLD_OFF, 116 POWER_DOMAIN_INIT, 117 118 POWER_DOMAIN_NUM, 119 POWER_DOMAIN_INVALID = POWER_DOMAIN_NUM, 120 }; 121 122 #define POWER_DOMAIN_PIPE(pipe) \ 123 ((enum intel_display_power_domain)((pipe) - PIPE_A + POWER_DOMAIN_PIPE_A)) 124 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \ 125 ((enum intel_display_power_domain)((pipe) - PIPE_A + POWER_DOMAIN_PIPE_PANEL_FITTER_A)) 126 #define POWER_DOMAIN_TRANSCODER(tran) \ 127 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \ 128 (enum intel_display_power_domain)((tran) - TRANSCODER_A + POWER_DOMAIN_TRANSCODER_A)) 129 130 struct intel_power_domain_mask { 131 DECLARE_BITMAP(bits, POWER_DOMAIN_NUM); 132 }; 133 134 struct i915_power_domains { 135 /* 136 * Power wells needed for initialization at driver init and suspend 137 * time are on. They are kept on until after the first modeset. 138 */ 139 bool initializing; 140 bool display_core_suspended; 141 int power_well_count; 142 143 u32 dc_state; 144 u32 target_dc_state; 145 u32 allowed_dc_mask; 146 147 struct ref_tracker *init_wakeref; 148 struct ref_tracker *disable_wakeref; 149 150 struct mutex lock; 151 int domain_use_count[POWER_DOMAIN_NUM]; 152 153 struct delayed_work async_put_work; 154 struct ref_tracker *async_put_wakeref; 155 struct intel_power_domain_mask async_put_domains[2]; 156 int async_put_next_delay; 157 158 struct i915_power_well *power_wells; 159 }; 160 161 struct intel_display_power_domain_set { 162 struct intel_power_domain_mask mask; 163 #ifdef CONFIG_DRM_I915_DEBUG_RUNTIME_PM 164 struct ref_tracker *wakerefs[POWER_DOMAIN_NUM]; 165 #endif 166 }; 167 168 #define for_each_power_domain(__domain, __mask) \ 169 for ((__domain) = 0; (__domain) < POWER_DOMAIN_NUM; (__domain)++) \ 170 for_each_if(test_bit((__domain), (__mask)->bits)) 171 172 int intel_power_domains_init(struct intel_display *display); 173 void intel_power_domains_cleanup(struct intel_display *display); 174 void intel_power_domains_init_hw(struct intel_display *display, bool resume); 175 void intel_power_domains_driver_remove(struct intel_display *display); 176 void intel_power_domains_enable(struct intel_display *display); 177 void intel_power_domains_disable(struct intel_display *display); 178 void intel_power_domains_suspend(struct intel_display *display, bool s2idle); 179 void intel_power_domains_resume(struct intel_display *display); 180 void intel_power_domains_sanitize_state(struct intel_display *display); 181 182 void intel_display_power_suspend_late(struct intel_display *display, bool s2idle); 183 void intel_display_power_resume_early(struct intel_display *display); 184 void intel_display_power_suspend(struct intel_display *display); 185 void intel_display_power_resume(struct intel_display *display); 186 void intel_display_power_set_target_dc_state(struct intel_display *display, 187 u32 state); 188 u32 intel_display_power_get_current_dc_state(struct intel_display *display); 189 190 bool intel_display_power_is_enabled(struct intel_display *display, 191 enum intel_display_power_domain domain); 192 struct ref_tracker *intel_display_power_get(struct intel_display *display, 193 enum intel_display_power_domain domain); 194 struct ref_tracker * 195 intel_display_power_get_if_enabled(struct intel_display *display, 196 enum intel_display_power_domain domain); 197 void __intel_display_power_put_async(struct intel_display *display, 198 enum intel_display_power_domain domain, 199 struct ref_tracker *wakeref, 200 int delay_ms); 201 void intel_display_power_flush_work(struct intel_display *display); 202 #if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM) 203 void intel_display_power_put(struct intel_display *display, 204 enum intel_display_power_domain domain, 205 struct ref_tracker *wakeref); 206 static inline void 207 intel_display_power_put_async(struct intel_display *display, 208 enum intel_display_power_domain domain, 209 struct ref_tracker *wakeref) 210 { 211 __intel_display_power_put_async(display, domain, wakeref, -1); 212 } 213 214 static inline void 215 intel_display_power_put_async_delay(struct intel_display *display, 216 enum intel_display_power_domain domain, 217 struct ref_tracker *wakeref, 218 int delay_ms) 219 { 220 __intel_display_power_put_async(display, domain, wakeref, delay_ms); 221 } 222 #else 223 void intel_display_power_put_unchecked(struct intel_display *display, 224 enum intel_display_power_domain domain); 225 226 static inline void 227 intel_display_power_put(struct intel_display *display, 228 enum intel_display_power_domain domain, 229 struct ref_tracker *wakeref) 230 { 231 intel_display_power_put_unchecked(display, domain); 232 } 233 234 static inline void 235 intel_display_power_put_async(struct intel_display *display, 236 enum intel_display_power_domain domain, 237 struct ref_tracker *wakeref) 238 { 239 __intel_display_power_put_async(display, domain, INTEL_WAKEREF_DEF, -1); 240 } 241 242 static inline void 243 intel_display_power_put_async_delay(struct intel_display *display, 244 enum intel_display_power_domain domain, 245 struct ref_tracker *wakeref, 246 int delay_ms) 247 { 248 __intel_display_power_put_async(display, domain, INTEL_WAKEREF_DEF, delay_ms); 249 } 250 #endif 251 252 void 253 intel_display_power_get_in_set(struct intel_display *display, 254 struct intel_display_power_domain_set *power_domain_set, 255 enum intel_display_power_domain domain); 256 257 bool 258 intel_display_power_get_in_set_if_enabled(struct intel_display *display, 259 struct intel_display_power_domain_set *power_domain_set, 260 enum intel_display_power_domain domain); 261 262 void 263 intel_display_power_put_mask_in_set(struct intel_display *display, 264 struct intel_display_power_domain_set *power_domain_set, 265 struct intel_power_domain_mask *mask); 266 267 static inline void 268 intel_display_power_put_all_in_set(struct intel_display *display, 269 struct intel_display_power_domain_set *power_domain_set) 270 { 271 intel_display_power_put_mask_in_set(display, power_domain_set, &power_domain_set->mask); 272 } 273 274 void intel_display_power_debug(struct intel_display *display, struct seq_file *m); 275 276 enum intel_display_power_domain 277 intel_display_power_ddi_lanes_domain(struct intel_display *display, enum port port); 278 enum intel_display_power_domain 279 intel_display_power_ddi_io_domain(struct intel_display *display, enum port port); 280 enum intel_display_power_domain 281 intel_display_power_aux_io_domain(struct intel_display *display, enum aux_ch aux_ch); 282 enum intel_display_power_domain 283 intel_display_power_legacy_aux_domain(struct intel_display *display, enum aux_ch aux_ch); 284 enum intel_display_power_domain 285 intel_display_power_tbt_aux_domain(struct intel_display *display, enum aux_ch aux_ch); 286 287 /* 288 * FIXME: We should probably switch this to a 0-based scheme to be consistent 289 * with how we now name/number DBUF_CTL instances. 290 */ 291 enum dbuf_slice { 292 DBUF_S1, 293 DBUF_S2, 294 DBUF_S3, 295 DBUF_S4, 296 I915_MAX_DBUF_SLICES 297 }; 298 299 void gen9_dbuf_slices_update(struct intel_display *display, 300 u8 req_slices); 301 302 #define __with_intel_display_power(display, domain, wf) \ 303 for (struct ref_tracker *(wf) = intel_display_power_get((display), (domain)); (wf); \ 304 intel_display_power_put_async((display), (domain), (wf)), (wf) = NULL) 305 306 #define with_intel_display_power(display, domain) \ 307 __with_intel_display_power(display, domain, __UNIQUE_ID(wakeref)) 308 309 #define __with_intel_display_power_if_enabled(display, domain, wf) \ 310 for (struct ref_tracker *(wf) = intel_display_power_get_if_enabled((display), (domain)); (wf); \ 311 intel_display_power_put_async((display), (domain), (wf)), (wf) = NULL) 312 313 #define with_intel_display_power_if_enabled(display, domain) \ 314 __with_intel_display_power_if_enabled(display, domain, __UNIQUE_ID(wakeref)) 315 316 #endif /* __INTEL_DISPLAY_POWER_H__ */ 317