1 // SPDX-License-Identifier: MIT 2 /* 3 * Copyright © 2020 Intel Corporation 4 */ 5 6 #include <linux/debugfs.h> 7 #include <linux/string_helpers.h> 8 9 #include <drm/drm_debugfs.h> 10 #include <drm/drm_edid.h> 11 #include <drm/drm_fourcc.h> 12 13 #include "hsw_ips.h" 14 #include "i915_drv.h" 15 #include "i915_irq.h" 16 #include "i915_reg.h" 17 #include "i9xx_wm_regs.h" 18 #include "intel_alpm.h" 19 #include "intel_bo.h" 20 #include "intel_crtc.h" 21 #include "intel_crtc_state_dump.h" 22 #include "intel_de.h" 23 #include "intel_display_debugfs.h" 24 #include "intel_display_debugfs_params.h" 25 #include "intel_display_power.h" 26 #include "intel_display_power_well.h" 27 #include "intel_display_rpm.h" 28 #include "intel_display_types.h" 29 #include "intel_dmc.h" 30 #include "intel_dp.h" 31 #include "intel_dp_link_training.h" 32 #include "intel_dp_mst.h" 33 #include "intel_dp_test.h" 34 #include "intel_drrs.h" 35 #include "intel_fb.h" 36 #include "intel_fbc.h" 37 #include "intel_fbdev.h" 38 #include "intel_hdcp.h" 39 #include "intel_hdmi.h" 40 #include "intel_hotplug.h" 41 #include "intel_panel.h" 42 #include "intel_pps.h" 43 #include "intel_psr.h" 44 #include "intel_psr_regs.h" 45 #include "intel_vdsc.h" 46 #include "intel_wm.h" 47 48 static struct intel_display *node_to_intel_display(struct drm_info_node *node) 49 { 50 return to_intel_display(node->minor->dev); 51 } 52 53 static int intel_display_caps(struct seq_file *m, void *data) 54 { 55 struct intel_display *display = node_to_intel_display(m->private); 56 struct drm_i915_private *i915 = to_i915(display->drm); 57 struct drm_printer p = drm_seq_file_printer(m); 58 59 drm_printf(&p, "PCH type: %d\n", INTEL_PCH_TYPE(i915)); 60 61 intel_display_device_info_print(DISPLAY_INFO(display), 62 DISPLAY_RUNTIME_INFO(display), &p); 63 intel_display_params_dump(&display->params, display->drm->driver->name, &p); 64 65 return 0; 66 } 67 68 static int i915_frontbuffer_tracking(struct seq_file *m, void *unused) 69 { 70 struct intel_display *display = node_to_intel_display(m->private); 71 72 spin_lock(&display->fb_tracking.lock); 73 74 seq_printf(m, "FB tracking busy bits: 0x%08x\n", 75 display->fb_tracking.busy_bits); 76 77 seq_printf(m, "FB tracking flip bits: 0x%08x\n", 78 display->fb_tracking.flip_bits); 79 80 spin_unlock(&display->fb_tracking.lock); 81 82 return 0; 83 } 84 85 static int i915_sr_status(struct seq_file *m, void *unused) 86 { 87 struct intel_display *display = node_to_intel_display(m->private); 88 struct drm_i915_private *dev_priv = to_i915(display->drm); 89 intel_wakeref_t wakeref; 90 bool sr_enabled = false; 91 92 wakeref = intel_display_power_get(display, POWER_DOMAIN_INIT); 93 94 if (DISPLAY_VER(display) >= 9) 95 /* no global SR status; inspect per-plane WM */; 96 else if (HAS_PCH_SPLIT(dev_priv)) 97 sr_enabled = intel_de_read(display, WM1_LP_ILK) & WM_LP_ENABLE; 98 else if (display->platform.i965gm || display->platform.g4x || 99 display->platform.i945g || display->platform.i945gm) 100 sr_enabled = intel_de_read(display, FW_BLC_SELF) & FW_BLC_SELF_EN; 101 else if (display->platform.i915gm) 102 sr_enabled = intel_de_read(display, INSTPM) & INSTPM_SELF_EN; 103 else if (display->platform.pineview) 104 sr_enabled = intel_de_read(display, DSPFW3(display)) & PINEVIEW_SELF_REFRESH_EN; 105 else if (display->platform.valleyview || display->platform.cherryview) 106 sr_enabled = intel_de_read(display, FW_BLC_SELF_VLV) & FW_CSPWRDWNEN; 107 108 intel_display_power_put(display, POWER_DOMAIN_INIT, wakeref); 109 110 seq_printf(m, "self-refresh: %s\n", str_enabled_disabled(sr_enabled)); 111 112 return 0; 113 } 114 115 static int i915_gem_framebuffer_info(struct seq_file *m, void *data) 116 { 117 struct intel_display *display = node_to_intel_display(m->private); 118 struct intel_framebuffer *fbdev_fb = NULL; 119 struct drm_framebuffer *drm_fb; 120 121 fbdev_fb = intel_fbdev_framebuffer(display->fbdev.fbdev); 122 if (fbdev_fb) { 123 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ", 124 fbdev_fb->base.width, 125 fbdev_fb->base.height, 126 fbdev_fb->base.format->depth, 127 fbdev_fb->base.format->cpp[0] * 8, 128 fbdev_fb->base.modifier, 129 drm_framebuffer_read_refcount(&fbdev_fb->base)); 130 intel_bo_describe(m, intel_fb_bo(&fbdev_fb->base)); 131 seq_putc(m, '\n'); 132 } 133 134 mutex_lock(&display->drm->mode_config.fb_lock); 135 drm_for_each_fb(drm_fb, display->drm) { 136 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb); 137 if (fb == fbdev_fb) 138 continue; 139 140 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ", 141 fb->base.width, 142 fb->base.height, 143 fb->base.format->depth, 144 fb->base.format->cpp[0] * 8, 145 fb->base.modifier, 146 drm_framebuffer_read_refcount(&fb->base)); 147 intel_bo_describe(m, intel_fb_bo(&fb->base)); 148 seq_putc(m, '\n'); 149 } 150 mutex_unlock(&display->drm->mode_config.fb_lock); 151 152 return 0; 153 } 154 155 static int i915_power_domain_info(struct seq_file *m, void *unused) 156 { 157 struct intel_display *display = node_to_intel_display(m->private); 158 159 intel_display_power_debug(display, m); 160 161 return 0; 162 } 163 164 static void intel_seq_print_mode(struct seq_file *m, int tabs, 165 const struct drm_display_mode *mode) 166 { 167 int i; 168 169 for (i = 0; i < tabs; i++) 170 seq_putc(m, '\t'); 171 172 seq_printf(m, DRM_MODE_FMT "\n", DRM_MODE_ARG(mode)); 173 } 174 175 static void intel_encoder_info(struct seq_file *m, 176 struct intel_crtc *crtc, 177 struct intel_encoder *encoder) 178 { 179 struct intel_display *display = node_to_intel_display(m->private); 180 struct drm_connector_list_iter conn_iter; 181 struct drm_connector *connector; 182 183 seq_printf(m, "\t[ENCODER:%d:%s]: connectors:\n", 184 encoder->base.base.id, encoder->base.name); 185 186 drm_connector_list_iter_begin(display->drm, &conn_iter); 187 drm_for_each_connector_iter(connector, &conn_iter) { 188 const struct drm_connector_state *conn_state = 189 connector->state; 190 191 if (conn_state->best_encoder != &encoder->base) 192 continue; 193 194 seq_printf(m, "\t\t[CONNECTOR:%d:%s]\n", 195 connector->base.id, connector->name); 196 } 197 drm_connector_list_iter_end(&conn_iter); 198 } 199 200 static void intel_panel_info(struct seq_file *m, 201 struct intel_connector *connector) 202 { 203 const struct drm_display_mode *fixed_mode; 204 205 if (list_empty(&connector->panel.fixed_modes)) 206 return; 207 208 seq_puts(m, "\tfixed modes:\n"); 209 210 list_for_each_entry(fixed_mode, &connector->panel.fixed_modes, head) 211 intel_seq_print_mode(m, 2, fixed_mode); 212 } 213 214 static void intel_dp_info(struct seq_file *m, struct intel_connector *connector) 215 { 216 struct intel_encoder *intel_encoder = intel_attached_encoder(connector); 217 struct intel_dp *intel_dp = enc_to_intel_dp(intel_encoder); 218 219 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]); 220 seq_printf(m, "\taudio support: %s\n", 221 str_yes_no(connector->base.display_info.has_audio)); 222 223 drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports, 224 connector->detect_edid, &intel_dp->aux); 225 } 226 227 static void intel_dp_mst_info(struct seq_file *m, 228 struct intel_connector *connector) 229 { 230 bool has_audio = connector->base.display_info.has_audio; 231 232 seq_printf(m, "\taudio support: %s\n", str_yes_no(has_audio)); 233 } 234 235 static void intel_hdmi_info(struct seq_file *m, 236 struct intel_connector *connector) 237 { 238 bool has_audio = connector->base.display_info.has_audio; 239 240 seq_printf(m, "\taudio support: %s\n", str_yes_no(has_audio)); 241 } 242 243 static void intel_connector_info(struct seq_file *m, 244 struct drm_connector *connector) 245 { 246 struct intel_connector *intel_connector = to_intel_connector(connector); 247 const struct drm_display_mode *mode; 248 249 seq_printf(m, "[CONNECTOR:%d:%s]: status: %s\n", 250 connector->base.id, connector->name, 251 drm_get_connector_status_name(connector->status)); 252 253 if (connector->status == connector_status_disconnected) 254 return; 255 256 seq_printf(m, "\tphysical dimensions: %dx%dmm\n", 257 connector->display_info.width_mm, 258 connector->display_info.height_mm); 259 seq_printf(m, "\tsubpixel order: %s\n", 260 drm_get_subpixel_order_name(connector->display_info.subpixel_order)); 261 seq_printf(m, "\tCEA rev: %d\n", connector->display_info.cea_rev); 262 263 switch (connector->connector_type) { 264 case DRM_MODE_CONNECTOR_DisplayPort: 265 case DRM_MODE_CONNECTOR_eDP: 266 if (intel_connector->mst.dp) 267 intel_dp_mst_info(m, intel_connector); 268 else 269 intel_dp_info(m, intel_connector); 270 break; 271 case DRM_MODE_CONNECTOR_HDMIA: 272 intel_hdmi_info(m, intel_connector); 273 break; 274 default: 275 break; 276 } 277 278 intel_hdcp_info(m, intel_connector); 279 280 seq_printf(m, "\tmax bpc: %u\n", connector->display_info.bpc); 281 282 intel_panel_info(m, intel_connector); 283 284 seq_printf(m, "\tmodes:\n"); 285 list_for_each_entry(mode, &connector->modes, head) 286 intel_seq_print_mode(m, 2, mode); 287 } 288 289 static const char *plane_type(enum drm_plane_type type) 290 { 291 switch (type) { 292 case DRM_PLANE_TYPE_OVERLAY: 293 return "OVL"; 294 case DRM_PLANE_TYPE_PRIMARY: 295 return "PRI"; 296 case DRM_PLANE_TYPE_CURSOR: 297 return "CUR"; 298 /* 299 * Deliberately omitting default: to generate compiler warnings 300 * when a new drm_plane_type gets added. 301 */ 302 } 303 304 return "unknown"; 305 } 306 307 static void plane_rotation(char *buf, size_t bufsize, unsigned int rotation) 308 { 309 /* 310 * According to doc only one DRM_MODE_ROTATE_ is allowed but this 311 * will print them all to visualize if the values are misused 312 */ 313 snprintf(buf, bufsize, 314 "%s%s%s%s%s%s(0x%08x)", 315 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "", 316 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "", 317 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "", 318 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "", 319 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "", 320 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "", 321 rotation); 322 } 323 324 static const char *plane_visibility(const struct intel_plane_state *plane_state) 325 { 326 if (plane_state->uapi.visible) 327 return "visible"; 328 329 if (plane_state->is_y_plane) 330 return "Y plane"; 331 332 return "hidden"; 333 } 334 335 static void intel_plane_uapi_info(struct seq_file *m, struct intel_plane *plane) 336 { 337 const struct intel_plane_state *plane_state = 338 to_intel_plane_state(plane->base.state); 339 const struct drm_framebuffer *fb = plane_state->uapi.fb; 340 struct drm_rect src, dst; 341 char rot_str[48]; 342 343 src = drm_plane_state_src(&plane_state->uapi); 344 dst = drm_plane_state_dest(&plane_state->uapi); 345 346 plane_rotation(rot_str, sizeof(rot_str), 347 plane_state->uapi.rotation); 348 349 seq_puts(m, "\t\tuapi: [FB:"); 350 if (fb) 351 seq_printf(m, "%d] %p4cc,0x%llx,%dx%d", fb->base.id, 352 &fb->format->format, fb->modifier, fb->width, 353 fb->height); 354 else 355 seq_puts(m, "0] n/a,0x0,0x0,"); 356 seq_printf(m, ", visible=%s, src=" DRM_RECT_FP_FMT ", dst=" DRM_RECT_FMT 357 ", rotation=%s\n", plane_visibility(plane_state), 358 DRM_RECT_FP_ARG(&src), DRM_RECT_ARG(&dst), rot_str); 359 360 if (plane_state->planar_linked_plane) 361 seq_printf(m, "\t\tplanar: Linked to [PLANE:%d:%s] as a %s\n", 362 plane_state->planar_linked_plane->base.base.id, plane_state->planar_linked_plane->base.name, 363 plane_state->is_y_plane ? "Y plane" : "UV plane"); 364 } 365 366 static void intel_plane_hw_info(struct seq_file *m, struct intel_plane *plane) 367 { 368 const struct intel_plane_state *plane_state = 369 to_intel_plane_state(plane->base.state); 370 const struct drm_framebuffer *fb = plane_state->hw.fb; 371 char rot_str[48]; 372 373 if (!fb) 374 return; 375 376 plane_rotation(rot_str, sizeof(rot_str), 377 plane_state->hw.rotation); 378 379 seq_printf(m, "\t\thw: [FB:%d] %p4cc,0x%llx,%dx%d, visible=%s, src=" 380 DRM_RECT_FP_FMT ", dst=" DRM_RECT_FMT ", rotation=%s\n", 381 fb->base.id, &fb->format->format, 382 fb->modifier, fb->width, fb->height, 383 str_yes_no(plane_state->uapi.visible), 384 DRM_RECT_FP_ARG(&plane_state->uapi.src), 385 DRM_RECT_ARG(&plane_state->uapi.dst), 386 rot_str); 387 } 388 389 static void intel_plane_info(struct seq_file *m, struct intel_crtc *crtc) 390 { 391 struct intel_display *display = node_to_intel_display(m->private); 392 struct intel_plane *plane; 393 394 for_each_intel_plane_on_crtc(display->drm, crtc, plane) { 395 seq_printf(m, "\t[PLANE:%d:%s]: type=%s\n", 396 plane->base.base.id, plane->base.name, 397 plane_type(plane->base.type)); 398 intel_plane_uapi_info(m, plane); 399 intel_plane_hw_info(m, plane); 400 } 401 } 402 403 static void intel_scaler_info(struct seq_file *m, struct intel_crtc *crtc) 404 { 405 const struct intel_crtc_state *crtc_state = 406 to_intel_crtc_state(crtc->base.state); 407 int num_scalers = crtc->num_scalers; 408 int i; 409 410 /* Not all platforms have a scaler */ 411 if (num_scalers) { 412 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d scaling_filter=%d", 413 num_scalers, 414 crtc_state->scaler_state.scaler_users, 415 crtc_state->scaler_state.scaler_id, 416 crtc_state->hw.scaling_filter); 417 418 for (i = 0; i < num_scalers; i++) { 419 const struct intel_scaler *sc = 420 &crtc_state->scaler_state.scalers[i]; 421 422 seq_printf(m, ", scalers[%d]: use=%s, mode=%x", 423 i, str_yes_no(sc->in_use), sc->mode); 424 } 425 seq_puts(m, "\n"); 426 } else { 427 seq_puts(m, "\tNo scalers available on this platform\n"); 428 } 429 } 430 431 #if IS_ENABLED(CONFIG_DRM_I915_DEBUG_VBLANK_EVADE) 432 static void crtc_updates_info(struct seq_file *m, 433 struct intel_crtc *crtc, 434 const char *hdr) 435 { 436 u64 count; 437 int row; 438 439 count = 0; 440 for (row = 0; row < ARRAY_SIZE(crtc->debug.vbl.times); row++) 441 count += crtc->debug.vbl.times[row]; 442 seq_printf(m, "%sUpdates: %llu\n", hdr, count); 443 if (!count) 444 return; 445 446 for (row = 0; row < ARRAY_SIZE(crtc->debug.vbl.times); row++) { 447 char columns[80] = " |"; 448 unsigned int x; 449 450 if (row & 1) { 451 const char *units; 452 453 if (row > 10) { 454 x = 1000000; 455 units = "ms"; 456 } else { 457 x = 1000; 458 units = "us"; 459 } 460 461 snprintf(columns, sizeof(columns), "%4ld%s |", 462 DIV_ROUND_CLOSEST(BIT(row + 9), x), units); 463 } 464 465 if (crtc->debug.vbl.times[row]) { 466 x = ilog2(crtc->debug.vbl.times[row]); 467 memset(columns + 8, '*', x); 468 columns[8 + x] = '\0'; 469 } 470 471 seq_printf(m, "%s%s\n", hdr, columns); 472 } 473 474 seq_printf(m, "%sMin update: %lluns\n", 475 hdr, crtc->debug.vbl.min); 476 seq_printf(m, "%sMax update: %lluns\n", 477 hdr, crtc->debug.vbl.max); 478 seq_printf(m, "%sAverage update: %lluns\n", 479 hdr, div64_u64(crtc->debug.vbl.sum, count)); 480 seq_printf(m, "%sOverruns > %uus: %u\n", 481 hdr, VBLANK_EVASION_TIME_US, crtc->debug.vbl.over); 482 } 483 484 static int crtc_updates_show(struct seq_file *m, void *data) 485 { 486 crtc_updates_info(m, m->private, ""); 487 return 0; 488 } 489 490 static int crtc_updates_open(struct inode *inode, struct file *file) 491 { 492 return single_open(file, crtc_updates_show, inode->i_private); 493 } 494 495 static ssize_t crtc_updates_write(struct file *file, 496 const char __user *ubuf, 497 size_t len, loff_t *offp) 498 { 499 struct seq_file *m = file->private_data; 500 struct intel_crtc *crtc = m->private; 501 502 /* May race with an update. Meh. */ 503 memset(&crtc->debug.vbl, 0, sizeof(crtc->debug.vbl)); 504 505 return len; 506 } 507 508 static const struct file_operations crtc_updates_fops = { 509 .owner = THIS_MODULE, 510 .open = crtc_updates_open, 511 .read = seq_read, 512 .llseek = seq_lseek, 513 .release = single_release, 514 .write = crtc_updates_write 515 }; 516 517 static void crtc_updates_add(struct intel_crtc *crtc) 518 { 519 debugfs_create_file("i915_update_info", 0644, crtc->base.debugfs_entry, 520 crtc, &crtc_updates_fops); 521 } 522 523 #else 524 static void crtc_updates_info(struct seq_file *m, 525 struct intel_crtc *crtc, 526 const char *hdr) 527 { 528 } 529 530 static void crtc_updates_add(struct intel_crtc *crtc) 531 { 532 } 533 #endif 534 535 static void intel_crtc_info(struct seq_file *m, struct intel_crtc *crtc) 536 { 537 struct intel_display *display = node_to_intel_display(m->private); 538 struct drm_printer p = drm_seq_file_printer(m); 539 const struct intel_crtc_state *crtc_state = 540 to_intel_crtc_state(crtc->base.state); 541 struct intel_encoder *encoder; 542 543 seq_printf(m, "[CRTC:%d:%s]:\n", 544 crtc->base.base.id, crtc->base.name); 545 546 seq_printf(m, "\tuapi: enable=%s, active=%s, mode=" DRM_MODE_FMT "\n", 547 str_yes_no(crtc_state->uapi.enable), 548 str_yes_no(crtc_state->uapi.active), 549 DRM_MODE_ARG(&crtc_state->uapi.mode)); 550 551 seq_printf(m, "\thw: enable=%s, active=%s\n", 552 str_yes_no(crtc_state->hw.enable), str_yes_no(crtc_state->hw.active)); 553 seq_printf(m, "\tadjusted_mode=" DRM_MODE_FMT "\n", 554 DRM_MODE_ARG(&crtc_state->hw.adjusted_mode)); 555 seq_printf(m, "\tpipe__mode=" DRM_MODE_FMT "\n", 556 DRM_MODE_ARG(&crtc_state->hw.pipe_mode)); 557 558 seq_printf(m, "\tpipe src=" DRM_RECT_FMT ", dither=%s, bpp=%d\n", 559 DRM_RECT_ARG(&crtc_state->pipe_src), 560 str_yes_no(crtc_state->dither), crtc_state->pipe_bpp); 561 562 intel_scaler_info(m, crtc); 563 564 if (crtc_state->joiner_pipes) 565 seq_printf(m, "\tLinked to 0x%x pipes as a %s\n", 566 crtc_state->joiner_pipes, 567 intel_crtc_is_joiner_secondary(crtc_state) ? "slave" : "master"); 568 569 intel_vdsc_state_dump(&p, 1, crtc_state); 570 571 for_each_intel_encoder_mask(display->drm, encoder, 572 crtc_state->uapi.encoder_mask) 573 intel_encoder_info(m, crtc, encoder); 574 575 intel_plane_info(m, crtc); 576 577 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s\n", 578 str_yes_no(!crtc->cpu_fifo_underrun_disabled), 579 str_yes_no(!crtc->pch_fifo_underrun_disabled)); 580 581 crtc_updates_info(m, crtc, "\t"); 582 } 583 584 static int i915_display_info(struct seq_file *m, void *unused) 585 { 586 struct intel_display *display = node_to_intel_display(m->private); 587 struct intel_crtc *crtc; 588 struct drm_connector *connector; 589 struct drm_connector_list_iter conn_iter; 590 struct ref_tracker *wakeref; 591 592 wakeref = intel_display_rpm_get(display); 593 594 drm_modeset_lock_all(display->drm); 595 596 seq_printf(m, "CRTC info\n"); 597 seq_printf(m, "---------\n"); 598 for_each_intel_crtc(display->drm, crtc) 599 intel_crtc_info(m, crtc); 600 601 seq_printf(m, "\n"); 602 seq_printf(m, "Connector info\n"); 603 seq_printf(m, "--------------\n"); 604 drm_connector_list_iter_begin(display->drm, &conn_iter); 605 drm_for_each_connector_iter(connector, &conn_iter) 606 intel_connector_info(m, connector); 607 drm_connector_list_iter_end(&conn_iter); 608 609 drm_modeset_unlock_all(display->drm); 610 611 intel_display_rpm_put(display, wakeref); 612 613 return 0; 614 } 615 616 static int i915_shared_dplls_info(struct seq_file *m, void *unused) 617 { 618 struct intel_display *display = node_to_intel_display(m->private); 619 struct drm_printer p = drm_seq_file_printer(m); 620 struct intel_shared_dpll *pll; 621 int i; 622 623 drm_modeset_lock_all(display->drm); 624 625 drm_printf(&p, "PLL refclks: non-SSC: %d kHz, SSC: %d kHz\n", 626 display->dpll.ref_clks.nssc, 627 display->dpll.ref_clks.ssc); 628 629 for_each_shared_dpll(display, pll, i) { 630 drm_printf(&p, "DPLL%i: %s, id: %i\n", pll->index, 631 pll->info->name, pll->info->id); 632 drm_printf(&p, " pipe_mask: 0x%x, active: 0x%x, on: %s\n", 633 pll->state.pipe_mask, pll->active_mask, 634 str_yes_no(pll->on)); 635 drm_printf(&p, " tracked hardware state:\n"); 636 intel_dpll_dump_hw_state(display, &p, &pll->state.hw_state); 637 } 638 drm_modeset_unlock_all(display->drm); 639 640 return 0; 641 } 642 643 static int i915_ddb_info(struct seq_file *m, void *unused) 644 { 645 struct intel_display *display = node_to_intel_display(m->private); 646 struct skl_ddb_entry *entry; 647 struct intel_crtc *crtc; 648 649 if (DISPLAY_VER(display) < 9) 650 return -ENODEV; 651 652 drm_modeset_lock_all(display->drm); 653 654 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size"); 655 656 for_each_intel_crtc(display->drm, crtc) { 657 struct intel_crtc_state *crtc_state = 658 to_intel_crtc_state(crtc->base.state); 659 enum pipe pipe = crtc->pipe; 660 enum plane_id plane_id; 661 662 seq_printf(m, "Pipe %c\n", pipe_name(pipe)); 663 664 for_each_plane_id_on_crtc(crtc, plane_id) { 665 entry = &crtc_state->wm.skl.plane_ddb[plane_id]; 666 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane_id + 1, 667 entry->start, entry->end, 668 skl_ddb_entry_size(entry)); 669 } 670 671 entry = &crtc_state->wm.skl.plane_ddb[PLANE_CURSOR]; 672 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start, 673 entry->end, skl_ddb_entry_size(entry)); 674 } 675 676 drm_modeset_unlock_all(display->drm); 677 678 return 0; 679 } 680 681 static bool 682 intel_lpsp_power_well_enabled(struct intel_display *display, 683 enum i915_power_well_id power_well_id) 684 { 685 bool is_enabled; 686 687 with_intel_display_rpm(display) 688 is_enabled = intel_display_power_well_is_enabled(display, 689 power_well_id); 690 691 return is_enabled; 692 } 693 694 static int i915_lpsp_status(struct seq_file *m, void *unused) 695 { 696 struct intel_display *display = node_to_intel_display(m->private); 697 bool lpsp_enabled = false; 698 699 if (DISPLAY_VER(display) >= 13 || IS_DISPLAY_VER(display, 9, 10)) { 700 lpsp_enabled = !intel_lpsp_power_well_enabled(display, SKL_DISP_PW_2); 701 } else if (IS_DISPLAY_VER(display, 11, 12)) { 702 lpsp_enabled = !intel_lpsp_power_well_enabled(display, ICL_DISP_PW_3); 703 } else if (display->platform.haswell || display->platform.broadwell) { 704 lpsp_enabled = !intel_lpsp_power_well_enabled(display, HSW_DISP_PW_GLOBAL); 705 } else { 706 seq_puts(m, "LPSP: not supported\n"); 707 return 0; 708 } 709 710 seq_printf(m, "LPSP: %s\n", str_enabled_disabled(lpsp_enabled)); 711 712 return 0; 713 } 714 715 static int i915_dp_mst_info(struct seq_file *m, void *unused) 716 { 717 struct intel_display *display = node_to_intel_display(m->private); 718 struct intel_encoder *intel_encoder; 719 struct intel_digital_port *dig_port; 720 struct drm_connector *connector; 721 struct drm_connector_list_iter conn_iter; 722 723 drm_connector_list_iter_begin(display->drm, &conn_iter); 724 drm_for_each_connector_iter(connector, &conn_iter) { 725 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort) 726 continue; 727 728 intel_encoder = intel_attached_encoder(to_intel_connector(connector)); 729 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST) 730 continue; 731 732 dig_port = enc_to_dig_port(intel_encoder); 733 if (!intel_dp_mst_source_support(&dig_port->dp)) 734 continue; 735 736 seq_printf(m, "MST Source Port [ENCODER:%d:%s]\n", 737 dig_port->base.base.base.id, 738 dig_port->base.base.name); 739 drm_dp_mst_dump_topology(m, &dig_port->dp.mst.mgr); 740 } 741 drm_connector_list_iter_end(&conn_iter); 742 743 return 0; 744 } 745 746 static ssize_t 747 i915_fifo_underrun_reset_write(struct file *filp, 748 const char __user *ubuf, 749 size_t cnt, loff_t *ppos) 750 { 751 struct intel_display *display = filp->private_data; 752 struct intel_crtc *crtc; 753 int ret; 754 bool reset; 755 756 ret = kstrtobool_from_user(ubuf, cnt, &reset); 757 if (ret) 758 return ret; 759 760 if (!reset) 761 return cnt; 762 763 for_each_intel_crtc(display->drm, crtc) { 764 struct drm_crtc_commit *commit; 765 struct intel_crtc_state *crtc_state; 766 767 ret = drm_modeset_lock_single_interruptible(&crtc->base.mutex); 768 if (ret) 769 return ret; 770 771 crtc_state = to_intel_crtc_state(crtc->base.state); 772 commit = crtc_state->uapi.commit; 773 if (commit) { 774 ret = wait_for_completion_interruptible(&commit->hw_done); 775 if (!ret) 776 ret = wait_for_completion_interruptible(&commit->flip_done); 777 } 778 779 if (!ret && crtc_state->hw.active) { 780 drm_dbg_kms(display->drm, 781 "Re-arming FIFO underruns on pipe %c\n", 782 pipe_name(crtc->pipe)); 783 784 intel_crtc_arm_fifo_underrun(crtc, crtc_state); 785 } 786 787 drm_modeset_unlock(&crtc->base.mutex); 788 789 if (ret) 790 return ret; 791 } 792 793 intel_fbc_reset_underrun(display); 794 795 return cnt; 796 } 797 798 static const struct file_operations i915_fifo_underrun_reset_ops = { 799 .owner = THIS_MODULE, 800 .open = simple_open, 801 .write = i915_fifo_underrun_reset_write, 802 .llseek = default_llseek, 803 }; 804 805 static const struct drm_info_list intel_display_debugfs_list[] = { 806 {"intel_display_caps", intel_display_caps, 0}, 807 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0}, 808 {"i915_sr_status", i915_sr_status, 0}, 809 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0}, 810 {"i915_power_domain_info", i915_power_domain_info, 0}, 811 {"i915_display_info", i915_display_info, 0}, 812 {"i915_shared_dplls_info", i915_shared_dplls_info, 0}, 813 {"i915_dp_mst_info", i915_dp_mst_info, 0}, 814 {"i915_ddb_info", i915_ddb_info, 0}, 815 {"i915_lpsp_status", i915_lpsp_status, 0}, 816 }; 817 818 void intel_display_debugfs_register(struct intel_display *display) 819 { 820 struct drm_minor *minor = display->drm->primary; 821 822 debugfs_create_file("i915_fifo_underrun_reset", 0644, minor->debugfs_root, 823 display, &i915_fifo_underrun_reset_ops); 824 825 drm_debugfs_create_files(intel_display_debugfs_list, 826 ARRAY_SIZE(intel_display_debugfs_list), 827 minor->debugfs_root, minor); 828 829 intel_bios_debugfs_register(display); 830 intel_cdclk_debugfs_register(display); 831 intel_dmc_debugfs_register(display); 832 intel_dp_test_debugfs_register(display); 833 intel_fbc_debugfs_register(display); 834 intel_hpd_debugfs_register(display); 835 intel_opregion_debugfs_register(display); 836 intel_psr_debugfs_register(display); 837 intel_wm_debugfs_register(display); 838 intel_display_debugfs_params(display); 839 } 840 841 static int i915_lpsp_capability_show(struct seq_file *m, void *data) 842 { 843 struct intel_connector *connector = m->private; 844 struct intel_display *display = to_intel_display(connector); 845 struct intel_encoder *encoder = intel_attached_encoder(connector); 846 int connector_type = connector->base.connector_type; 847 bool lpsp_capable = false; 848 849 if (!encoder) 850 return -ENODEV; 851 852 if (connector->base.status != connector_status_connected) 853 return -ENODEV; 854 855 if (DISPLAY_VER(display) >= 13) 856 lpsp_capable = encoder->port <= PORT_B; 857 else if (DISPLAY_VER(display) >= 12) 858 /* 859 * Actually TGL can drive LPSP on port till DDI_C 860 * but there is no physical connected DDI_C on TGL sku's, 861 * even driver is not initializing DDI_C port for gen12. 862 */ 863 lpsp_capable = encoder->port <= PORT_B; 864 else if (DISPLAY_VER(display) == 11) 865 lpsp_capable = (connector_type == DRM_MODE_CONNECTOR_DSI || 866 connector_type == DRM_MODE_CONNECTOR_eDP); 867 else if (IS_DISPLAY_VER(display, 9, 10)) 868 lpsp_capable = (encoder->port == PORT_A && 869 (connector_type == DRM_MODE_CONNECTOR_DSI || 870 connector_type == DRM_MODE_CONNECTOR_eDP || 871 connector_type == DRM_MODE_CONNECTOR_DisplayPort)); 872 else if (display->platform.haswell || display->platform.broadwell) 873 lpsp_capable = connector_type == DRM_MODE_CONNECTOR_eDP; 874 875 seq_printf(m, "LPSP: %s\n", lpsp_capable ? "capable" : "incapable"); 876 877 return 0; 878 } 879 DEFINE_SHOW_ATTRIBUTE(i915_lpsp_capability); 880 881 static int i915_dsc_fec_support_show(struct seq_file *m, void *data) 882 { 883 struct intel_connector *connector = m->private; 884 struct intel_display *display = to_intel_display(connector); 885 struct drm_crtc *crtc; 886 struct intel_dp *intel_dp; 887 struct drm_modeset_acquire_ctx ctx; 888 struct intel_crtc_state *crtc_state = NULL; 889 int ret = 0; 890 bool try_again = false; 891 892 drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE); 893 894 do { 895 try_again = false; 896 ret = drm_modeset_lock(&display->drm->mode_config.connection_mutex, 897 &ctx); 898 if (ret) { 899 if (ret == -EDEADLK && !drm_modeset_backoff(&ctx)) { 900 try_again = true; 901 continue; 902 } 903 break; 904 } 905 crtc = connector->base.state->crtc; 906 if (connector->base.status != connector_status_connected || !crtc) { 907 ret = -ENODEV; 908 break; 909 } 910 ret = drm_modeset_lock(&crtc->mutex, &ctx); 911 if (ret == -EDEADLK) { 912 ret = drm_modeset_backoff(&ctx); 913 if (!ret) { 914 try_again = true; 915 continue; 916 } 917 break; 918 } else if (ret) { 919 break; 920 } 921 intel_dp = intel_attached_dp(connector); 922 crtc_state = to_intel_crtc_state(crtc->state); 923 seq_printf(m, "DSC_Enabled: %s\n", 924 str_yes_no(crtc_state->dsc.compression_enable)); 925 seq_printf(m, "DSC_Sink_Support: %s\n", 926 str_yes_no(drm_dp_sink_supports_dsc(connector->dp.dsc_dpcd))); 927 seq_printf(m, "DSC_Output_Format_Sink_Support: RGB: %s YCBCR420: %s YCBCR444: %s\n", 928 str_yes_no(drm_dp_dsc_sink_supports_format(connector->dp.dsc_dpcd, 929 DP_DSC_RGB)), 930 str_yes_no(drm_dp_dsc_sink_supports_format(connector->dp.dsc_dpcd, 931 DP_DSC_YCbCr420_Native)), 932 str_yes_no(drm_dp_dsc_sink_supports_format(connector->dp.dsc_dpcd, 933 DP_DSC_YCbCr444))); 934 seq_printf(m, "DSC_Sink_BPP_Precision: %d\n", 935 drm_dp_dsc_sink_bpp_incr(connector->dp.dsc_dpcd)); 936 seq_printf(m, "DSC_Sink_Max_Slice_Count: %d\n", 937 drm_dp_dsc_sink_max_slice_count((connector->dp.dsc_dpcd), intel_dp_is_edp(intel_dp))); 938 seq_printf(m, "Force_DSC_Enable: %s\n", 939 str_yes_no(intel_dp->force_dsc_en)); 940 if (!intel_dp_is_edp(intel_dp)) 941 seq_printf(m, "FEC_Sink_Support: %s\n", 942 str_yes_no(drm_dp_sink_supports_fec(connector->dp.fec_capability))); 943 } while (try_again); 944 945 drm_modeset_drop_locks(&ctx); 946 drm_modeset_acquire_fini(&ctx); 947 948 return ret; 949 } 950 951 static ssize_t i915_dsc_fec_support_write(struct file *file, 952 const char __user *ubuf, 953 size_t len, loff_t *offp) 954 { 955 struct seq_file *m = file->private_data; 956 struct intel_connector *connector = m->private; 957 struct intel_display *display = to_intel_display(connector); 958 struct intel_encoder *encoder = intel_attached_encoder(connector); 959 struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 960 bool dsc_enable = false; 961 int ret; 962 963 if (len == 0) 964 return 0; 965 966 drm_dbg(display->drm, 967 "Copied %zu bytes from user to force DSC\n", len); 968 969 ret = kstrtobool_from_user(ubuf, len, &dsc_enable); 970 if (ret < 0) 971 return ret; 972 973 drm_dbg(display->drm, "Got %s for DSC Enable\n", 974 (dsc_enable) ? "true" : "false"); 975 intel_dp->force_dsc_en = dsc_enable; 976 977 *offp += len; 978 return len; 979 } 980 981 static int i915_dsc_fec_support_open(struct inode *inode, 982 struct file *file) 983 { 984 return single_open(file, i915_dsc_fec_support_show, 985 inode->i_private); 986 } 987 988 static const struct file_operations i915_dsc_fec_support_fops = { 989 .owner = THIS_MODULE, 990 .open = i915_dsc_fec_support_open, 991 .read = seq_read, 992 .llseek = seq_lseek, 993 .release = single_release, 994 .write = i915_dsc_fec_support_write 995 }; 996 997 static int i915_dsc_bpc_show(struct seq_file *m, void *data) 998 { 999 struct intel_connector *connector = m->private; 1000 struct intel_display *display = to_intel_display(connector); 1001 struct intel_encoder *encoder = intel_attached_encoder(connector); 1002 struct drm_crtc *crtc; 1003 struct intel_crtc_state *crtc_state; 1004 int ret; 1005 1006 if (!encoder) 1007 return -ENODEV; 1008 1009 ret = drm_modeset_lock_single_interruptible(&display->drm->mode_config.connection_mutex); 1010 if (ret) 1011 return ret; 1012 1013 crtc = connector->base.state->crtc; 1014 if (connector->base.status != connector_status_connected || !crtc) { 1015 ret = -ENODEV; 1016 goto out; 1017 } 1018 1019 crtc_state = to_intel_crtc_state(crtc->state); 1020 seq_printf(m, "Input_BPC: %d\n", crtc_state->dsc.config.bits_per_component); 1021 1022 out: drm_modeset_unlock(&display->drm->mode_config.connection_mutex); 1023 1024 return ret; 1025 } 1026 1027 static ssize_t i915_dsc_bpc_write(struct file *file, 1028 const char __user *ubuf, 1029 size_t len, loff_t *offp) 1030 { 1031 struct seq_file *m = file->private_data; 1032 struct intel_connector *connector = m->private; 1033 struct intel_encoder *encoder = intel_attached_encoder(connector); 1034 struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 1035 int dsc_bpc = 0; 1036 int ret; 1037 1038 ret = kstrtoint_from_user(ubuf, len, 0, &dsc_bpc); 1039 if (ret < 0) 1040 return ret; 1041 1042 intel_dp->force_dsc_bpc = dsc_bpc; 1043 *offp += len; 1044 1045 return len; 1046 } 1047 1048 static int i915_dsc_bpc_open(struct inode *inode, 1049 struct file *file) 1050 { 1051 return single_open(file, i915_dsc_bpc_show, inode->i_private); 1052 } 1053 1054 static const struct file_operations i915_dsc_bpc_fops = { 1055 .owner = THIS_MODULE, 1056 .open = i915_dsc_bpc_open, 1057 .read = seq_read, 1058 .llseek = seq_lseek, 1059 .release = single_release, 1060 .write = i915_dsc_bpc_write 1061 }; 1062 1063 static int i915_dsc_output_format_show(struct seq_file *m, void *data) 1064 { 1065 struct intel_connector *connector = m->private; 1066 struct intel_display *display = to_intel_display(connector); 1067 struct intel_encoder *encoder = intel_attached_encoder(connector); 1068 struct drm_crtc *crtc; 1069 struct intel_crtc_state *crtc_state; 1070 int ret; 1071 1072 if (!encoder) 1073 return -ENODEV; 1074 1075 ret = drm_modeset_lock_single_interruptible(&display->drm->mode_config.connection_mutex); 1076 if (ret) 1077 return ret; 1078 1079 crtc = connector->base.state->crtc; 1080 if (connector->base.status != connector_status_connected || !crtc) { 1081 ret = -ENODEV; 1082 goto out; 1083 } 1084 1085 crtc_state = to_intel_crtc_state(crtc->state); 1086 seq_printf(m, "DSC_Output_Format: %s\n", 1087 intel_output_format_name(crtc_state->output_format)); 1088 1089 out: drm_modeset_unlock(&display->drm->mode_config.connection_mutex); 1090 1091 return ret; 1092 } 1093 1094 static ssize_t i915_dsc_output_format_write(struct file *file, 1095 const char __user *ubuf, 1096 size_t len, loff_t *offp) 1097 { 1098 struct seq_file *m = file->private_data; 1099 struct intel_connector *connector = m->private; 1100 struct intel_encoder *encoder = intel_attached_encoder(connector); 1101 struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 1102 int dsc_output_format = 0; 1103 int ret; 1104 1105 ret = kstrtoint_from_user(ubuf, len, 0, &dsc_output_format); 1106 if (ret < 0) 1107 return ret; 1108 1109 intel_dp->force_dsc_output_format = dsc_output_format; 1110 *offp += len; 1111 1112 return len; 1113 } 1114 1115 static int i915_dsc_output_format_open(struct inode *inode, 1116 struct file *file) 1117 { 1118 return single_open(file, i915_dsc_output_format_show, inode->i_private); 1119 } 1120 1121 static const struct file_operations i915_dsc_output_format_fops = { 1122 .owner = THIS_MODULE, 1123 .open = i915_dsc_output_format_open, 1124 .read = seq_read, 1125 .llseek = seq_lseek, 1126 .release = single_release, 1127 .write = i915_dsc_output_format_write 1128 }; 1129 1130 static int i915_dsc_fractional_bpp_show(struct seq_file *m, void *data) 1131 { 1132 struct intel_connector *connector = m->private; 1133 struct intel_display *display = to_intel_display(connector); 1134 struct intel_encoder *encoder = intel_attached_encoder(connector); 1135 struct drm_crtc *crtc; 1136 struct intel_dp *intel_dp; 1137 int ret; 1138 1139 if (!encoder) 1140 return -ENODEV; 1141 1142 ret = drm_modeset_lock_single_interruptible(&display->drm->mode_config.connection_mutex); 1143 if (ret) 1144 return ret; 1145 1146 crtc = connector->base.state->crtc; 1147 if (connector->base.status != connector_status_connected || !crtc) { 1148 ret = -ENODEV; 1149 goto out; 1150 } 1151 1152 intel_dp = intel_attached_dp(connector); 1153 seq_printf(m, "Force_DSC_Fractional_BPP_Enable: %s\n", 1154 str_yes_no(intel_dp->force_dsc_fractional_bpp_en)); 1155 1156 out: 1157 drm_modeset_unlock(&display->drm->mode_config.connection_mutex); 1158 1159 return ret; 1160 } 1161 1162 static ssize_t i915_dsc_fractional_bpp_write(struct file *file, 1163 const char __user *ubuf, 1164 size_t len, loff_t *offp) 1165 { 1166 struct seq_file *m = file->private_data; 1167 struct intel_connector *connector = m->private; 1168 struct intel_display *display = to_intel_display(connector); 1169 struct intel_encoder *encoder = intel_attached_encoder(connector); 1170 struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 1171 bool dsc_fractional_bpp_enable = false; 1172 int ret; 1173 1174 if (len == 0) 1175 return 0; 1176 1177 drm_dbg(display->drm, 1178 "Copied %zu bytes from user to force fractional bpp for DSC\n", len); 1179 1180 ret = kstrtobool_from_user(ubuf, len, &dsc_fractional_bpp_enable); 1181 if (ret < 0) 1182 return ret; 1183 1184 drm_dbg(display->drm, "Got %s for DSC Fractional BPP Enable\n", 1185 (dsc_fractional_bpp_enable) ? "true" : "false"); 1186 intel_dp->force_dsc_fractional_bpp_en = dsc_fractional_bpp_enable; 1187 1188 *offp += len; 1189 1190 return len; 1191 } 1192 1193 static int i915_dsc_fractional_bpp_open(struct inode *inode, 1194 struct file *file) 1195 { 1196 return single_open(file, i915_dsc_fractional_bpp_show, inode->i_private); 1197 } 1198 1199 static const struct file_operations i915_dsc_fractional_bpp_fops = { 1200 .owner = THIS_MODULE, 1201 .open = i915_dsc_fractional_bpp_open, 1202 .read = seq_read, 1203 .llseek = seq_lseek, 1204 .release = single_release, 1205 .write = i915_dsc_fractional_bpp_write 1206 }; 1207 1208 /* 1209 * Returns the Current CRTC's bpc. 1210 * Example usage: cat /sys/kernel/debug/dri/0/crtc-0/i915_current_bpc 1211 */ 1212 static int i915_current_bpc_show(struct seq_file *m, void *data) 1213 { 1214 struct intel_crtc *crtc = m->private; 1215 struct intel_crtc_state *crtc_state; 1216 int ret; 1217 1218 ret = drm_modeset_lock_single_interruptible(&crtc->base.mutex); 1219 if (ret) 1220 return ret; 1221 1222 crtc_state = to_intel_crtc_state(crtc->base.state); 1223 seq_printf(m, "Current: %u\n", crtc_state->pipe_bpp / 3); 1224 1225 drm_modeset_unlock(&crtc->base.mutex); 1226 1227 return ret; 1228 } 1229 DEFINE_SHOW_ATTRIBUTE(i915_current_bpc); 1230 1231 /* Pipe may differ from crtc index if pipes are fused off */ 1232 static int intel_crtc_pipe_show(struct seq_file *m, void *unused) 1233 { 1234 struct intel_crtc *crtc = m->private; 1235 1236 seq_printf(m, "%c\n", pipe_name(crtc->pipe)); 1237 1238 return 0; 1239 } 1240 DEFINE_SHOW_ATTRIBUTE(intel_crtc_pipe); 1241 1242 static int i915_joiner_show(struct seq_file *m, void *data) 1243 { 1244 struct intel_connector *connector = m->private; 1245 1246 seq_printf(m, "%d\n", connector->force_joined_pipes); 1247 1248 return 0; 1249 } 1250 1251 static ssize_t i915_joiner_write(struct file *file, 1252 const char __user *ubuf, 1253 size_t len, loff_t *offp) 1254 { 1255 struct seq_file *m = file->private_data; 1256 struct intel_connector *connector = m->private; 1257 struct intel_display *display = to_intel_display(connector); 1258 int force_joined_pipes = 0; 1259 int ret; 1260 1261 if (len == 0) 1262 return 0; 1263 1264 ret = kstrtoint_from_user(ubuf, len, 0, &force_joined_pipes); 1265 if (ret < 0) 1266 return ret; 1267 1268 switch (force_joined_pipes) { 1269 case 0: 1270 case 1: 1271 case 2: 1272 connector->force_joined_pipes = force_joined_pipes; 1273 break; 1274 case 4: 1275 if (HAS_ULTRAJOINER(display)) { 1276 connector->force_joined_pipes = force_joined_pipes; 1277 break; 1278 } 1279 1280 fallthrough; 1281 default: 1282 return -EINVAL; 1283 } 1284 1285 *offp += len; 1286 1287 return len; 1288 } 1289 1290 static int i915_joiner_open(struct inode *inode, struct file *file) 1291 { 1292 return single_open(file, i915_joiner_show, inode->i_private); 1293 } 1294 1295 static const struct file_operations i915_joiner_fops = { 1296 .owner = THIS_MODULE, 1297 .open = i915_joiner_open, 1298 .read = seq_read, 1299 .llseek = seq_lseek, 1300 .release = single_release, 1301 .write = i915_joiner_write 1302 }; 1303 1304 /** 1305 * intel_connector_debugfs_add - add i915 specific connector debugfs files 1306 * @connector: pointer to a registered intel_connector 1307 * 1308 * Cleanup will be done by drm_connector_unregister() through a call to 1309 * drm_debugfs_connector_remove(). 1310 */ 1311 void intel_connector_debugfs_add(struct intel_connector *connector) 1312 { 1313 struct intel_display *display = to_intel_display(connector); 1314 struct dentry *root = connector->base.debugfs_entry; 1315 int connector_type = connector->base.connector_type; 1316 1317 /* The connector must have been registered beforehands. */ 1318 if (!root) 1319 return; 1320 1321 intel_drrs_connector_debugfs_add(connector); 1322 intel_hdcp_connector_debugfs_add(connector); 1323 intel_pps_connector_debugfs_add(connector); 1324 intel_psr_connector_debugfs_add(connector); 1325 intel_alpm_lobf_debugfs_add(connector); 1326 intel_dp_link_training_debugfs_add(connector); 1327 1328 if (DISPLAY_VER(display) >= 11 && 1329 ((connector_type == DRM_MODE_CONNECTOR_DisplayPort && !connector->mst.dp) || 1330 connector_type == DRM_MODE_CONNECTOR_eDP)) { 1331 debugfs_create_file("i915_dsc_fec_support", 0644, root, 1332 connector, &i915_dsc_fec_support_fops); 1333 1334 debugfs_create_file("i915_dsc_bpc", 0644, root, 1335 connector, &i915_dsc_bpc_fops); 1336 1337 debugfs_create_file("i915_dsc_output_format", 0644, root, 1338 connector, &i915_dsc_output_format_fops); 1339 1340 debugfs_create_file("i915_dsc_fractional_bpp", 0644, root, 1341 connector, &i915_dsc_fractional_bpp_fops); 1342 } 1343 1344 if ((connector_type == DRM_MODE_CONNECTOR_DisplayPort || 1345 connector_type == DRM_MODE_CONNECTOR_eDP) && 1346 intel_dp_has_joiner(intel_attached_dp(connector))) { 1347 debugfs_create_file("i915_joiner_force_enable", 0644, root, 1348 connector, &i915_joiner_fops); 1349 } 1350 1351 if (connector_type == DRM_MODE_CONNECTOR_DSI || 1352 connector_type == DRM_MODE_CONNECTOR_eDP || 1353 connector_type == DRM_MODE_CONNECTOR_DisplayPort || 1354 connector_type == DRM_MODE_CONNECTOR_HDMIA || 1355 connector_type == DRM_MODE_CONNECTOR_HDMIB) 1356 debugfs_create_file("i915_lpsp_capability", 0444, root, 1357 connector, &i915_lpsp_capability_fops); 1358 } 1359 1360 /** 1361 * intel_crtc_debugfs_add - add i915 specific crtc debugfs files 1362 * @crtc: pointer to a drm_crtc 1363 * 1364 * Failure to add debugfs entries should generally be ignored. 1365 */ 1366 void intel_crtc_debugfs_add(struct intel_crtc *crtc) 1367 { 1368 struct dentry *root = crtc->base.debugfs_entry; 1369 1370 if (!root) 1371 return; 1372 1373 crtc_updates_add(crtc); 1374 intel_drrs_crtc_debugfs_add(crtc); 1375 intel_fbc_crtc_debugfs_add(crtc); 1376 hsw_ips_crtc_debugfs_add(crtc); 1377 1378 debugfs_create_file("i915_current_bpc", 0444, root, crtc, 1379 &i915_current_bpc_fops); 1380 debugfs_create_file("i915_pipe", 0444, root, crtc, 1381 &intel_crtc_pipe_fops); 1382 } 1383