xref: /linux/drivers/gpu/drm/i915/display/intel_display_debugfs.c (revision 815e260a18a3af4dab59025ee99a7156c0e8b5e0)
1 // SPDX-License-Identifier: MIT
2 /*
3  * Copyright © 2020 Intel Corporation
4  */
5 
6 #include <linux/debugfs.h>
7 #include <linux/string_choices.h>
8 #include <linux/string_helpers.h>
9 
10 #include <drm/drm_debugfs.h>
11 #include <drm/drm_drv.h>
12 #include <drm/drm_edid.h>
13 #include <drm/drm_file.h>
14 #include <drm/drm_fourcc.h>
15 #include <drm/drm_print.h>
16 
17 #include "hsw_ips.h"
18 #include "i915_reg.h"
19 #include "i9xx_wm_regs.h"
20 #include "intel_alpm.h"
21 #include "intel_bo.h"
22 #include "intel_crtc.h"
23 #include "intel_crtc_state_dump.h"
24 #include "intel_de.h"
25 #include "intel_display_debugfs.h"
26 #include "intel_display_debugfs_params.h"
27 #include "intel_display_power.h"
28 #include "intel_display_power_well.h"
29 #include "intel_display_regs.h"
30 #include "intel_display_rpm.h"
31 #include "intel_display_types.h"
32 #include "intel_dmc.h"
33 #include "intel_dp.h"
34 #include "intel_dp_link_training.h"
35 #include "intel_dp_mst.h"
36 #include "intel_dp_test.h"
37 #include "intel_drrs.h"
38 #include "intel_fb.h"
39 #include "intel_fbc.h"
40 #include "intel_fbdev.h"
41 #include "intel_hdcp.h"
42 #include "intel_hdmi.h"
43 #include "intel_hotplug.h"
44 #include "intel_link_bw.h"
45 #include "intel_panel.h"
46 #include "intel_pps.h"
47 #include "intel_psr.h"
48 #include "intel_psr_regs.h"
49 #include "intel_vdsc.h"
50 #include "intel_wm.h"
51 #include "intel_tc.h"
52 
53 static struct intel_display *node_to_intel_display(struct drm_info_node *node)
54 {
55 	return to_intel_display(node->minor->dev);
56 }
57 
58 static int intel_display_caps(struct seq_file *m, void *data)
59 {
60 	struct intel_display *display = node_to_intel_display(m->private);
61 	struct drm_printer p = drm_seq_file_printer(m);
62 
63 	drm_printf(&p, "PCH type: %d\n", INTEL_PCH_TYPE(display));
64 
65 	intel_display_device_info_print(DISPLAY_INFO(display),
66 					DISPLAY_RUNTIME_INFO(display), &p);
67 	intel_display_params_dump(&display->params, display->drm->driver->name, &p);
68 
69 	return 0;
70 }
71 
72 static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
73 {
74 	struct intel_display *display = node_to_intel_display(m->private);
75 
76 	spin_lock(&display->fb_tracking.lock);
77 
78 	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
79 		   display->fb_tracking.busy_bits);
80 
81 	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
82 		   display->fb_tracking.flip_bits);
83 
84 	spin_unlock(&display->fb_tracking.lock);
85 
86 	return 0;
87 }
88 
89 static int i915_sr_status(struct seq_file *m, void *unused)
90 {
91 	struct intel_display *display = node_to_intel_display(m->private);
92 	intel_wakeref_t wakeref;
93 	bool sr_enabled = false;
94 
95 	wakeref = intel_display_power_get(display, POWER_DOMAIN_INIT);
96 
97 	if (DISPLAY_VER(display) >= 9)
98 		/* no global SR status; inspect per-plane WM */;
99 	else if (HAS_PCH_SPLIT(display))
100 		sr_enabled = intel_de_read(display, WM1_LP_ILK) & WM_LP_ENABLE;
101 	else if (display->platform.i965gm || display->platform.g4x ||
102 		 display->platform.i945g || display->platform.i945gm)
103 		sr_enabled = intel_de_read(display, FW_BLC_SELF) & FW_BLC_SELF_EN;
104 	else if (display->platform.i915gm)
105 		sr_enabled = intel_de_read(display, INSTPM) & INSTPM_SELF_EN;
106 	else if (display->platform.pineview)
107 		sr_enabled = intel_de_read(display, DSPFW3(display)) & PINEVIEW_SELF_REFRESH_EN;
108 	else if (display->platform.valleyview || display->platform.cherryview)
109 		sr_enabled = intel_de_read(display, FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
110 
111 	intel_display_power_put(display, POWER_DOMAIN_INIT, wakeref);
112 
113 	seq_printf(m, "self-refresh: %s\n", str_enabled_disabled(sr_enabled));
114 
115 	return 0;
116 }
117 
118 static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
119 {
120 	struct intel_display *display = node_to_intel_display(m->private);
121 	struct intel_framebuffer *fbdev_fb = NULL;
122 	struct drm_framebuffer *drm_fb;
123 
124 	fbdev_fb = intel_fbdev_framebuffer(display->fbdev.fbdev);
125 	if (fbdev_fb) {
126 		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
127 			   fbdev_fb->base.width,
128 			   fbdev_fb->base.height,
129 			   fbdev_fb->base.format->depth,
130 			   fbdev_fb->base.format->cpp[0] * 8,
131 			   fbdev_fb->base.modifier,
132 			   drm_framebuffer_read_refcount(&fbdev_fb->base));
133 		intel_bo_describe(m, intel_fb_bo(&fbdev_fb->base));
134 		seq_putc(m, '\n');
135 	}
136 
137 	mutex_lock(&display->drm->mode_config.fb_lock);
138 	drm_for_each_fb(drm_fb, display->drm) {
139 		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
140 		if (fb == fbdev_fb)
141 			continue;
142 
143 		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
144 			   fb->base.width,
145 			   fb->base.height,
146 			   fb->base.format->depth,
147 			   fb->base.format->cpp[0] * 8,
148 			   fb->base.modifier,
149 			   drm_framebuffer_read_refcount(&fb->base));
150 		intel_bo_describe(m, intel_fb_bo(&fb->base));
151 		seq_putc(m, '\n');
152 	}
153 	mutex_unlock(&display->drm->mode_config.fb_lock);
154 
155 	return 0;
156 }
157 
158 static int i915_power_domain_info(struct seq_file *m, void *unused)
159 {
160 	struct intel_display *display = node_to_intel_display(m->private);
161 
162 	intel_display_power_debug(display, m);
163 
164 	return 0;
165 }
166 
167 static void intel_seq_print_mode(struct seq_file *m, int tabs,
168 				 const struct drm_display_mode *mode)
169 {
170 	int i;
171 
172 	for (i = 0; i < tabs; i++)
173 		seq_putc(m, '\t');
174 
175 	seq_printf(m, DRM_MODE_FMT "\n", DRM_MODE_ARG(mode));
176 }
177 
178 static void intel_encoder_info(struct seq_file *m,
179 			       struct intel_crtc *crtc,
180 			       struct intel_encoder *encoder)
181 {
182 	struct intel_display *display = node_to_intel_display(m->private);
183 	struct drm_connector_list_iter conn_iter;
184 	struct drm_connector *connector;
185 
186 	seq_printf(m, "\t[ENCODER:%d:%s]: connectors:\n",
187 		   encoder->base.base.id, encoder->base.name);
188 
189 	drm_connector_list_iter_begin(display->drm, &conn_iter);
190 	drm_for_each_connector_iter(connector, &conn_iter) {
191 		const struct drm_connector_state *conn_state =
192 			connector->state;
193 
194 		if (conn_state->best_encoder != &encoder->base)
195 			continue;
196 
197 		seq_printf(m, "\t\t[CONNECTOR:%d:%s]\n",
198 			   connector->base.id, connector->name);
199 	}
200 	drm_connector_list_iter_end(&conn_iter);
201 }
202 
203 static void intel_panel_info(struct seq_file *m,
204 			     struct intel_connector *connector)
205 {
206 	const struct drm_display_mode *fixed_mode;
207 
208 	if (list_empty(&connector->panel.fixed_modes))
209 		return;
210 
211 	seq_puts(m, "\tfixed modes:\n");
212 
213 	list_for_each_entry(fixed_mode, &connector->panel.fixed_modes, head)
214 		intel_seq_print_mode(m, 2, fixed_mode);
215 }
216 
217 static void intel_dp_info(struct seq_file *m, struct intel_connector *connector)
218 {
219 	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
220 	struct intel_dp *intel_dp = enc_to_intel_dp(intel_encoder);
221 
222 	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
223 	seq_printf(m, "\taudio support: %s\n",
224 		   str_yes_no(connector->base.display_info.has_audio));
225 
226 	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
227 				connector->detect_edid, &intel_dp->aux);
228 }
229 
230 static void intel_dp_mst_info(struct seq_file *m,
231 			      struct intel_connector *connector)
232 {
233 	bool has_audio = connector->base.display_info.has_audio;
234 
235 	seq_printf(m, "\taudio support: %s\n", str_yes_no(has_audio));
236 }
237 
238 static void intel_hdmi_info(struct seq_file *m,
239 			    struct intel_connector *connector)
240 {
241 	bool has_audio = connector->base.display_info.has_audio;
242 
243 	seq_printf(m, "\taudio support: %s\n", str_yes_no(has_audio));
244 }
245 
246 static void intel_connector_info(struct seq_file *m,
247 				 struct drm_connector *connector)
248 {
249 	struct intel_connector *intel_connector = to_intel_connector(connector);
250 	const struct drm_display_mode *mode;
251 	struct drm_printer p = drm_seq_file_printer(m);
252 	struct intel_digital_port *dig_port = NULL;
253 
254 	seq_printf(m, "[CONNECTOR:%d:%s]: status: %s\n",
255 		   connector->base.id, connector->name,
256 		   drm_get_connector_status_name(connector->status));
257 
258 	if (connector->status == connector_status_disconnected)
259 		return;
260 
261 	seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
262 		   connector->display_info.width_mm,
263 		   connector->display_info.height_mm);
264 	seq_printf(m, "\tsubpixel order: %s\n",
265 		   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
266 	seq_printf(m, "\tCEA rev: %d\n", connector->display_info.cea_rev);
267 
268 	switch (connector->connector_type) {
269 	case DRM_MODE_CONNECTOR_DisplayPort:
270 	case DRM_MODE_CONNECTOR_eDP:
271 		if (intel_connector->mst.dp)
272 			intel_dp_mst_info(m, intel_connector);
273 		else
274 			intel_dp_info(m, intel_connector);
275 		dig_port = dp_to_dig_port(intel_attached_dp(intel_connector));
276 		break;
277 	case DRM_MODE_CONNECTOR_HDMIA:
278 		intel_hdmi_info(m, intel_connector);
279 		dig_port = hdmi_to_dig_port(intel_attached_hdmi(intel_connector));
280 		break;
281 	default:
282 		break;
283 	}
284 
285 	if (dig_port != NULL && intel_encoder_is_tc(&dig_port->base))
286 		intel_tc_info(&p, dig_port);
287 
288 	intel_hdcp_info(m, intel_connector);
289 
290 	seq_printf(m, "\tmax bpc: %u\n", connector->display_info.bpc);
291 
292 	intel_panel_info(m, intel_connector);
293 
294 	seq_printf(m, "\tmodes:\n");
295 	list_for_each_entry(mode, &connector->modes, head)
296 		intel_seq_print_mode(m, 2, mode);
297 }
298 
299 static const char *plane_type(enum drm_plane_type type)
300 {
301 	switch (type) {
302 	case DRM_PLANE_TYPE_OVERLAY:
303 		return "OVL";
304 	case DRM_PLANE_TYPE_PRIMARY:
305 		return "PRI";
306 	case DRM_PLANE_TYPE_CURSOR:
307 		return "CUR";
308 	/*
309 	 * Deliberately omitting default: to generate compiler warnings
310 	 * when a new drm_plane_type gets added.
311 	 */
312 	}
313 
314 	return "unknown";
315 }
316 
317 static void plane_rotation(char *buf, size_t bufsize, unsigned int rotation)
318 {
319 	/*
320 	 * According to doc only one DRM_MODE_ROTATE_ is allowed but this
321 	 * will print them all to visualize if the values are misused
322 	 */
323 	snprintf(buf, bufsize,
324 		 "%s%s%s%s%s%s(0x%08x)",
325 		 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
326 		 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
327 		 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
328 		 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
329 		 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
330 		 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
331 		 rotation);
332 }
333 
334 static const char *plane_visibility(const struct intel_plane_state *plane_state)
335 {
336 	if (plane_state->uapi.visible)
337 		return "visible";
338 
339 	if (plane_state->is_y_plane)
340 		return "Y plane";
341 
342 	return "hidden";
343 }
344 
345 static void intel_plane_uapi_info(struct seq_file *m, struct intel_plane *plane)
346 {
347 	const struct intel_plane_state *plane_state =
348 		to_intel_plane_state(plane->base.state);
349 	const struct drm_framebuffer *fb = plane_state->uapi.fb;
350 	struct drm_rect src, dst;
351 	char rot_str[48];
352 
353 	src = drm_plane_state_src(&plane_state->uapi);
354 	dst = drm_plane_state_dest(&plane_state->uapi);
355 
356 	plane_rotation(rot_str, sizeof(rot_str),
357 		       plane_state->uapi.rotation);
358 
359 	seq_puts(m, "\t\tuapi: [FB:");
360 	if (fb)
361 		seq_printf(m, "%d] %p4cc,0x%llx,%dx%d", fb->base.id,
362 			   &fb->format->format, fb->modifier, fb->width,
363 			   fb->height);
364 	else
365 		seq_puts(m, "0] n/a,0x0,0x0,");
366 	seq_printf(m, ", visible=%s, src=" DRM_RECT_FP_FMT ", dst=" DRM_RECT_FMT
367 		   ", rotation=%s\n", plane_visibility(plane_state),
368 		   DRM_RECT_FP_ARG(&src), DRM_RECT_ARG(&dst), rot_str);
369 
370 	if (plane_state->planar_linked_plane)
371 		seq_printf(m, "\t\tplanar: Linked to [PLANE:%d:%s] as a %s\n",
372 			   plane_state->planar_linked_plane->base.base.id, plane_state->planar_linked_plane->base.name,
373 			   plane_state->is_y_plane ? "Y plane" : "UV plane");
374 }
375 
376 static void intel_plane_hw_info(struct seq_file *m, struct intel_plane *plane)
377 {
378 	const struct intel_plane_state *plane_state =
379 		to_intel_plane_state(plane->base.state);
380 	const struct drm_framebuffer *fb = plane_state->hw.fb;
381 	char rot_str[48];
382 
383 	if (!fb)
384 		return;
385 
386 	plane_rotation(rot_str, sizeof(rot_str),
387 		       plane_state->hw.rotation);
388 
389 	seq_printf(m, "\t\thw: [FB:%d] %p4cc,0x%llx,%dx%d, visible=%s, src="
390 		   DRM_RECT_FP_FMT ", dst=" DRM_RECT_FMT ", rotation=%s\n",
391 		   fb->base.id, &fb->format->format,
392 		   fb->modifier, fb->width, fb->height,
393 		   str_yes_no(plane_state->uapi.visible),
394 		   DRM_RECT_FP_ARG(&plane_state->uapi.src),
395 		   DRM_RECT_ARG(&plane_state->uapi.dst),
396 		   rot_str);
397 }
398 
399 static void intel_plane_info(struct seq_file *m, struct intel_crtc *crtc)
400 {
401 	struct intel_display *display = node_to_intel_display(m->private);
402 	struct intel_plane *plane;
403 
404 	for_each_intel_plane_on_crtc(display->drm, crtc, plane) {
405 		seq_printf(m, "\t[PLANE:%d:%s]: type=%s\n",
406 			   plane->base.base.id, plane->base.name,
407 			   plane_type(plane->base.type));
408 		intel_plane_uapi_info(m, plane);
409 		intel_plane_hw_info(m, plane);
410 	}
411 }
412 
413 static void intel_scaler_info(struct seq_file *m, struct intel_crtc *crtc)
414 {
415 	const struct intel_crtc_state *crtc_state =
416 		to_intel_crtc_state(crtc->base.state);
417 	int num_scalers = crtc->num_scalers;
418 	int i;
419 
420 	/* Not all platforms have a scaler */
421 	if (num_scalers) {
422 		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d scaling_filter=%d",
423 			   num_scalers,
424 			   crtc_state->scaler_state.scaler_users,
425 			   crtc_state->scaler_state.scaler_id,
426 			   crtc_state->hw.scaling_filter);
427 
428 		for (i = 0; i < num_scalers; i++) {
429 			const struct intel_scaler *sc =
430 				&crtc_state->scaler_state.scalers[i];
431 
432 			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
433 				   i, str_yes_no(sc->in_use), sc->mode);
434 		}
435 		seq_puts(m, "\n");
436 	} else {
437 		seq_puts(m, "\tNo scalers available on this platform\n");
438 	}
439 }
440 
441 #if IS_ENABLED(CONFIG_DRM_I915_DEBUG_VBLANK_EVADE)
442 static void crtc_updates_info(struct seq_file *m,
443 			      struct intel_crtc *crtc,
444 			      const char *hdr)
445 {
446 	u64 count;
447 	int row;
448 
449 	count = 0;
450 	for (row = 0; row < ARRAY_SIZE(crtc->debug.vbl.times); row++)
451 		count += crtc->debug.vbl.times[row];
452 	seq_printf(m, "%sUpdates: %llu\n", hdr, count);
453 	if (!count)
454 		return;
455 
456 	for (row = 0; row < ARRAY_SIZE(crtc->debug.vbl.times); row++) {
457 		char columns[80] = "       |";
458 		unsigned int x;
459 
460 		if (row & 1) {
461 			const char *units;
462 
463 			if (row > 10) {
464 				x = 1000000;
465 				units = "ms";
466 			} else {
467 				x = 1000;
468 				units = "us";
469 			}
470 
471 			snprintf(columns, sizeof(columns), "%4ld%s |",
472 				 DIV_ROUND_CLOSEST(BIT(row + 9), x), units);
473 		}
474 
475 		if (crtc->debug.vbl.times[row]) {
476 			x = ilog2(crtc->debug.vbl.times[row]);
477 			memset(columns + 8, '*', x);
478 			columns[8 + x] = '\0';
479 		}
480 
481 		seq_printf(m, "%s%s\n", hdr, columns);
482 	}
483 
484 	seq_printf(m, "%sMin update: %lluns\n",
485 		   hdr, crtc->debug.vbl.min);
486 	seq_printf(m, "%sMax update: %lluns\n",
487 		   hdr, crtc->debug.vbl.max);
488 	seq_printf(m, "%sAverage update: %lluns\n",
489 		   hdr, div64_u64(crtc->debug.vbl.sum, count));
490 	seq_printf(m, "%sOverruns > %uus: %u\n",
491 		   hdr, VBLANK_EVASION_TIME_US, crtc->debug.vbl.over);
492 }
493 
494 static int crtc_updates_show(struct seq_file *m, void *data)
495 {
496 	crtc_updates_info(m, m->private, "");
497 	return 0;
498 }
499 
500 static int crtc_updates_open(struct inode *inode, struct file *file)
501 {
502 	return single_open(file, crtc_updates_show, inode->i_private);
503 }
504 
505 static ssize_t crtc_updates_write(struct file *file,
506 				  const char __user *ubuf,
507 				  size_t len, loff_t *offp)
508 {
509 	struct seq_file *m = file->private_data;
510 	struct intel_crtc *crtc = m->private;
511 
512 	/* May race with an update. Meh. */
513 	memset(&crtc->debug.vbl, 0, sizeof(crtc->debug.vbl));
514 
515 	return len;
516 }
517 
518 static const struct file_operations crtc_updates_fops = {
519 	.owner = THIS_MODULE,
520 	.open = crtc_updates_open,
521 	.read = seq_read,
522 	.llseek = seq_lseek,
523 	.release = single_release,
524 	.write = crtc_updates_write
525 };
526 
527 static void crtc_updates_add(struct intel_crtc *crtc)
528 {
529 	debugfs_create_file("i915_update_info", 0644, crtc->base.debugfs_entry,
530 			    crtc, &crtc_updates_fops);
531 }
532 
533 #else
534 static void crtc_updates_info(struct seq_file *m,
535 			      struct intel_crtc *crtc,
536 			      const char *hdr)
537 {
538 }
539 
540 static void crtc_updates_add(struct intel_crtc *crtc)
541 {
542 }
543 #endif
544 
545 static void intel_crtc_info(struct seq_file *m, struct intel_crtc *crtc)
546 {
547 	struct intel_display *display = node_to_intel_display(m->private);
548 	struct drm_printer p = drm_seq_file_printer(m);
549 	const struct intel_crtc_state *crtc_state =
550 		to_intel_crtc_state(crtc->base.state);
551 	struct intel_encoder *encoder;
552 
553 	seq_printf(m, "[CRTC:%d:%s]:\n",
554 		   crtc->base.base.id, crtc->base.name);
555 
556 	seq_printf(m, "\tuapi: enable=%s, active=%s, mode=" DRM_MODE_FMT "\n",
557 		   str_yes_no(crtc_state->uapi.enable),
558 		   str_yes_no(crtc_state->uapi.active),
559 		   DRM_MODE_ARG(&crtc_state->uapi.mode));
560 
561 	seq_printf(m, "\thw: enable=%s, active=%s\n",
562 		   str_yes_no(crtc_state->hw.enable), str_yes_no(crtc_state->hw.active));
563 	seq_printf(m, "\tadjusted_mode=" DRM_MODE_FMT "\n",
564 		   DRM_MODE_ARG(&crtc_state->hw.adjusted_mode));
565 	seq_printf(m, "\tpipe__mode=" DRM_MODE_FMT "\n",
566 		   DRM_MODE_ARG(&crtc_state->hw.pipe_mode));
567 
568 	seq_printf(m, "\tpipe src=" DRM_RECT_FMT ", dither=%s, bpp=%d\n",
569 		   DRM_RECT_ARG(&crtc_state->pipe_src),
570 		   str_yes_no(crtc_state->dither), crtc_state->pipe_bpp);
571 	seq_printf(m, "\tport_clock=%d, lane_count=%d\n",
572 		   crtc_state->port_clock, crtc_state->lane_count);
573 
574 	intel_scaler_info(m, crtc);
575 
576 	if (crtc_state->joiner_pipes)
577 		seq_printf(m, "\tLinked to 0x%x pipes as a %s\n",
578 			   crtc_state->joiner_pipes,
579 			   intel_crtc_is_joiner_secondary(crtc_state) ? "slave" : "master");
580 
581 	intel_vdsc_state_dump(&p, 1, crtc_state);
582 
583 	for_each_intel_encoder_mask(display->drm, encoder,
584 				    crtc_state->uapi.encoder_mask)
585 		intel_encoder_info(m, crtc, encoder);
586 
587 	intel_plane_info(m, crtc);
588 
589 	seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s\n",
590 		   str_yes_no(!crtc->cpu_fifo_underrun_disabled),
591 		   str_yes_no(!crtc->pch_fifo_underrun_disabled));
592 
593 	crtc_updates_info(m, crtc, "\t");
594 }
595 
596 static int i915_display_info(struct seq_file *m, void *unused)
597 {
598 	struct intel_display *display = node_to_intel_display(m->private);
599 	struct intel_crtc *crtc;
600 	struct drm_connector *connector;
601 	struct drm_connector_list_iter conn_iter;
602 	struct ref_tracker *wakeref;
603 
604 	wakeref = intel_display_rpm_get(display);
605 
606 	drm_modeset_lock_all(display->drm);
607 
608 	seq_printf(m, "CRTC info\n");
609 	seq_printf(m, "---------\n");
610 	for_each_intel_crtc(display->drm, crtc)
611 		intel_crtc_info(m, crtc);
612 
613 	seq_printf(m, "\n");
614 	seq_printf(m, "Connector info\n");
615 	seq_printf(m, "--------------\n");
616 	drm_connector_list_iter_begin(display->drm, &conn_iter);
617 	drm_for_each_connector_iter(connector, &conn_iter)
618 		intel_connector_info(m, connector);
619 	drm_connector_list_iter_end(&conn_iter);
620 
621 	drm_modeset_unlock_all(display->drm);
622 
623 	intel_display_rpm_put(display, wakeref);
624 
625 	return 0;
626 }
627 
628 static int i915_shared_dplls_info(struct seq_file *m, void *unused)
629 {
630 	struct intel_display *display = node_to_intel_display(m->private);
631 	struct drm_printer p = drm_seq_file_printer(m);
632 	struct intel_dpll *pll;
633 	int i;
634 
635 	drm_modeset_lock_all(display->drm);
636 
637 	drm_printf(&p, "PLL refclks: non-SSC: %d kHz, SSC: %d kHz\n",
638 		   display->dpll.ref_clks.nssc,
639 		   display->dpll.ref_clks.ssc);
640 
641 	for_each_dpll(display, pll, i) {
642 		drm_printf(&p, "DPLL%i: %s, id: %i\n", pll->index,
643 			   pll->info->name, pll->info->id);
644 		drm_printf(&p, " pipe_mask: 0x%x, active: 0x%x, on: %s\n",
645 			   pll->state.pipe_mask, pll->active_mask,
646 			   str_yes_no(pll->on));
647 		drm_printf(&p, " tracked hardware state:\n");
648 		intel_dpll_dump_hw_state(display, &p, &pll->state.hw_state);
649 	}
650 	drm_modeset_unlock_all(display->drm);
651 
652 	return 0;
653 }
654 
655 static int i915_ddb_info(struct seq_file *m, void *unused)
656 {
657 	struct intel_display *display = node_to_intel_display(m->private);
658 	struct skl_ddb_entry *entry;
659 	struct intel_crtc *crtc;
660 
661 	if (DISPLAY_VER(display) < 9)
662 		return -ENODEV;
663 
664 	drm_modeset_lock_all(display->drm);
665 
666 	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
667 
668 	for_each_intel_crtc(display->drm, crtc) {
669 		struct intel_crtc_state *crtc_state =
670 			to_intel_crtc_state(crtc->base.state);
671 		enum pipe pipe = crtc->pipe;
672 		enum plane_id plane_id;
673 
674 		seq_printf(m, "Pipe %c\n", pipe_name(pipe));
675 
676 		for_each_plane_id_on_crtc(crtc, plane_id) {
677 			entry = &crtc_state->wm.skl.plane_ddb[plane_id];
678 			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane_id + 1,
679 				   entry->start, entry->end,
680 				   skl_ddb_entry_size(entry));
681 		}
682 
683 		entry = &crtc_state->wm.skl.plane_ddb[PLANE_CURSOR];
684 		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
685 			   entry->end, skl_ddb_entry_size(entry));
686 	}
687 
688 	drm_modeset_unlock_all(display->drm);
689 
690 	return 0;
691 }
692 
693 static bool
694 intel_lpsp_power_well_enabled(struct intel_display *display,
695 			      enum i915_power_well_id power_well_id)
696 {
697 	bool is_enabled;
698 
699 	with_intel_display_rpm(display)
700 		is_enabled = intel_display_power_well_is_enabled(display,
701 								 power_well_id);
702 
703 	return is_enabled;
704 }
705 
706 static int i915_lpsp_status(struct seq_file *m, void *unused)
707 {
708 	struct intel_display *display = node_to_intel_display(m->private);
709 	bool lpsp_enabled = false;
710 
711 	if (DISPLAY_VER(display) >= 13 || IS_DISPLAY_VER(display, 9, 10)) {
712 		lpsp_enabled = !intel_lpsp_power_well_enabled(display, SKL_DISP_PW_2);
713 	} else if (IS_DISPLAY_VER(display, 11, 12)) {
714 		lpsp_enabled = !intel_lpsp_power_well_enabled(display, ICL_DISP_PW_3);
715 	} else if (display->platform.haswell || display->platform.broadwell) {
716 		lpsp_enabled = !intel_lpsp_power_well_enabled(display, HSW_DISP_PW_GLOBAL);
717 	} else {
718 		seq_puts(m, "LPSP: not supported\n");
719 		return 0;
720 	}
721 
722 	seq_printf(m, "LPSP: %s\n", str_enabled_disabled(lpsp_enabled));
723 
724 	return 0;
725 }
726 
727 static int i915_dp_mst_info(struct seq_file *m, void *unused)
728 {
729 	struct intel_display *display = node_to_intel_display(m->private);
730 	struct intel_encoder *intel_encoder;
731 	struct intel_digital_port *dig_port;
732 	struct drm_connector *connector;
733 	struct drm_connector_list_iter conn_iter;
734 
735 	drm_connector_list_iter_begin(display->drm, &conn_iter);
736 	drm_for_each_connector_iter(connector, &conn_iter) {
737 		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
738 			continue;
739 
740 		intel_encoder = intel_attached_encoder(to_intel_connector(connector));
741 		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
742 			continue;
743 
744 		dig_port = enc_to_dig_port(intel_encoder);
745 		if (!intel_dp_mst_source_support(&dig_port->dp))
746 			continue;
747 
748 		seq_printf(m, "MST Source Port [ENCODER:%d:%s]\n",
749 			   dig_port->base.base.base.id,
750 			   dig_port->base.base.name);
751 		drm_dp_mst_dump_topology(m, &dig_port->dp.mst.mgr);
752 	}
753 	drm_connector_list_iter_end(&conn_iter);
754 
755 	return 0;
756 }
757 
758 static ssize_t
759 i915_fifo_underrun_reset_write(struct file *filp,
760 			       const char __user *ubuf,
761 			       size_t cnt, loff_t *ppos)
762 {
763 	struct intel_display *display = filp->private_data;
764 	struct intel_crtc *crtc;
765 	int ret;
766 	bool reset;
767 
768 	ret = kstrtobool_from_user(ubuf, cnt, &reset);
769 	if (ret)
770 		return ret;
771 
772 	if (!reset)
773 		return cnt;
774 
775 	for_each_intel_crtc(display->drm, crtc) {
776 		struct drm_crtc_commit *commit;
777 		struct intel_crtc_state *crtc_state;
778 
779 		ret = drm_modeset_lock_single_interruptible(&crtc->base.mutex);
780 		if (ret)
781 			return ret;
782 
783 		crtc_state = to_intel_crtc_state(crtc->base.state);
784 		commit = crtc_state->uapi.commit;
785 		if (commit) {
786 			ret = wait_for_completion_interruptible(&commit->hw_done);
787 			if (!ret)
788 				ret = wait_for_completion_interruptible(&commit->flip_done);
789 		}
790 
791 		if (!ret && crtc_state->hw.active) {
792 			drm_dbg_kms(display->drm,
793 				    "Re-arming FIFO underruns on pipe %c\n",
794 				    pipe_name(crtc->pipe));
795 
796 			intel_crtc_arm_fifo_underrun(crtc, crtc_state);
797 		}
798 
799 		drm_modeset_unlock(&crtc->base.mutex);
800 
801 		if (ret)
802 			return ret;
803 	}
804 
805 	intel_fbc_reset_underrun(display);
806 
807 	return cnt;
808 }
809 
810 static const struct file_operations i915_fifo_underrun_reset_ops = {
811 	.owner = THIS_MODULE,
812 	.open = simple_open,
813 	.write = i915_fifo_underrun_reset_write,
814 	.llseek = default_llseek,
815 };
816 
817 static const struct drm_info_list intel_display_debugfs_list[] = {
818 	{"intel_display_caps", intel_display_caps, 0},
819 	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
820 	{"i915_sr_status", i915_sr_status, 0},
821 	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
822 	{"i915_power_domain_info", i915_power_domain_info, 0},
823 	{"i915_display_info", i915_display_info, 0},
824 	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
825 	{"i915_dp_mst_info", i915_dp_mst_info, 0},
826 	{"i915_ddb_info", i915_ddb_info, 0},
827 	{"i915_lpsp_status", i915_lpsp_status, 0},
828 };
829 
830 void intel_display_debugfs_register(struct intel_display *display)
831 {
832 	struct dentry *debugfs_root = display->drm->debugfs_root;
833 
834 	debugfs_create_file("i915_fifo_underrun_reset", 0644, debugfs_root,
835 			    display, &i915_fifo_underrun_reset_ops);
836 
837 	drm_debugfs_create_files(intel_display_debugfs_list,
838 				 ARRAY_SIZE(intel_display_debugfs_list),
839 				 debugfs_root, display->drm->primary);
840 
841 	intel_bios_debugfs_register(display);
842 	intel_cdclk_debugfs_register(display);
843 	intel_dmc_debugfs_register(display);
844 	intel_dp_test_debugfs_register(display);
845 	intel_fbc_debugfs_register(display);
846 	intel_hpd_debugfs_register(display);
847 	intel_opregion_debugfs_register(display);
848 	intel_psr_debugfs_register(display);
849 	intel_wm_debugfs_register(display);
850 	intel_display_debugfs_params(display);
851 }
852 
853 static int i915_lpsp_capability_show(struct seq_file *m, void *data)
854 {
855 	struct intel_connector *connector = m->private;
856 	struct intel_display *display = to_intel_display(connector);
857 	struct intel_encoder *encoder = intel_attached_encoder(connector);
858 	int connector_type = connector->base.connector_type;
859 	bool lpsp_capable = false;
860 
861 	if (!encoder)
862 		return -ENODEV;
863 
864 	if (connector->base.status != connector_status_connected)
865 		return -ENODEV;
866 
867 	if (DISPLAY_VER(display) >= 13)
868 		lpsp_capable = encoder->port <= PORT_B;
869 	else if (DISPLAY_VER(display) >= 12)
870 		/*
871 		 * Actually TGL can drive LPSP on port till DDI_C
872 		 * but there is no physical connected DDI_C on TGL sku's,
873 		 * even driver is not initializing DDI_C port for gen12.
874 		 */
875 		lpsp_capable = encoder->port <= PORT_B;
876 	else if (DISPLAY_VER(display) == 11)
877 		lpsp_capable = (connector_type == DRM_MODE_CONNECTOR_DSI ||
878 				connector_type == DRM_MODE_CONNECTOR_eDP);
879 	else if (IS_DISPLAY_VER(display, 9, 10))
880 		lpsp_capable = (encoder->port == PORT_A &&
881 				(connector_type == DRM_MODE_CONNECTOR_DSI ||
882 				 connector_type == DRM_MODE_CONNECTOR_eDP ||
883 				 connector_type == DRM_MODE_CONNECTOR_DisplayPort));
884 	else if (display->platform.haswell || display->platform.broadwell)
885 		lpsp_capable = connector_type == DRM_MODE_CONNECTOR_eDP;
886 
887 	seq_printf(m, "LPSP: %s\n", lpsp_capable ? "capable" : "incapable");
888 
889 	return 0;
890 }
891 DEFINE_SHOW_ATTRIBUTE(i915_lpsp_capability);
892 
893 static int i915_dsc_fec_support_show(struct seq_file *m, void *data)
894 {
895 	struct intel_connector *connector = m->private;
896 	struct intel_display *display = to_intel_display(connector);
897 	struct drm_crtc *crtc;
898 	struct intel_dp *intel_dp;
899 	struct drm_modeset_acquire_ctx ctx;
900 	struct intel_crtc_state *crtc_state = NULL;
901 	int ret = 0;
902 	bool try_again = false;
903 
904 	drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);
905 
906 	do {
907 		try_again = false;
908 		ret = drm_modeset_lock(&display->drm->mode_config.connection_mutex,
909 				       &ctx);
910 		if (ret) {
911 			if (ret == -EDEADLK && !drm_modeset_backoff(&ctx)) {
912 				try_again = true;
913 				continue;
914 			}
915 			break;
916 		}
917 		crtc = connector->base.state->crtc;
918 		if (connector->base.status != connector_status_connected || !crtc) {
919 			ret = -ENODEV;
920 			break;
921 		}
922 		ret = drm_modeset_lock(&crtc->mutex, &ctx);
923 		if (ret == -EDEADLK) {
924 			ret = drm_modeset_backoff(&ctx);
925 			if (!ret) {
926 				try_again = true;
927 				continue;
928 			}
929 			break;
930 		} else if (ret) {
931 			break;
932 		}
933 		intel_dp = intel_attached_dp(connector);
934 		crtc_state = to_intel_crtc_state(crtc->state);
935 		seq_printf(m, "DSC_Enabled: %s\n",
936 			   str_yes_no(crtc_state->dsc.compression_enable));
937 		seq_printf(m, "DSC_Sink_Support: %s\n",
938 			   str_yes_no(drm_dp_sink_supports_dsc(connector->dp.dsc_dpcd)));
939 		seq_printf(m, "DSC_Output_Format_Sink_Support: RGB: %s YCBCR420: %s YCBCR444: %s\n",
940 			   str_yes_no(drm_dp_dsc_sink_supports_format(connector->dp.dsc_dpcd,
941 								      DP_DSC_RGB)),
942 			   str_yes_no(drm_dp_dsc_sink_supports_format(connector->dp.dsc_dpcd,
943 								      DP_DSC_YCbCr420_Native)),
944 			   str_yes_no(drm_dp_dsc_sink_supports_format(connector->dp.dsc_dpcd,
945 								      DP_DSC_YCbCr444)));
946 		seq_printf(m, "DSC_Sink_BPP_Precision: %d\n",
947 			   drm_dp_dsc_sink_bpp_incr(connector->dp.dsc_dpcd));
948 		seq_printf(m, "DSC_Sink_Max_Slice_Count: %d\n",
949 			   drm_dp_dsc_sink_max_slice_count((connector->dp.dsc_dpcd), intel_dp_is_edp(intel_dp)));
950 		seq_printf(m, "Force_DSC_Enable: %s\n",
951 			   str_yes_no(intel_dp->force_dsc_en));
952 		if (!intel_dp_is_edp(intel_dp))
953 			seq_printf(m, "FEC_Sink_Support: %s\n",
954 				   str_yes_no(drm_dp_sink_supports_fec(connector->dp.fec_capability)));
955 	} while (try_again);
956 
957 	drm_modeset_drop_locks(&ctx);
958 	drm_modeset_acquire_fini(&ctx);
959 
960 	return ret;
961 }
962 
963 static ssize_t i915_dsc_fec_support_write(struct file *file,
964 					  const char __user *ubuf,
965 					  size_t len, loff_t *offp)
966 {
967 	struct seq_file *m = file->private_data;
968 	struct intel_connector *connector = m->private;
969 	struct intel_display *display = to_intel_display(connector);
970 	struct intel_encoder *encoder = intel_attached_encoder(connector);
971 	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
972 	bool dsc_enable = false;
973 	int ret;
974 
975 	if (len == 0)
976 		return 0;
977 
978 	drm_dbg(display->drm,
979 		"Copied %zu bytes from user to force DSC\n", len);
980 
981 	ret = kstrtobool_from_user(ubuf, len, &dsc_enable);
982 	if (ret < 0)
983 		return ret;
984 
985 	drm_dbg(display->drm, "Got %s for DSC Enable\n",
986 		str_true_false(dsc_enable));
987 	intel_dp->force_dsc_en = dsc_enable;
988 
989 	*offp += len;
990 	return len;
991 }
992 
993 static int i915_dsc_fec_support_open(struct inode *inode,
994 				     struct file *file)
995 {
996 	return single_open(file, i915_dsc_fec_support_show,
997 			   inode->i_private);
998 }
999 
1000 static const struct file_operations i915_dsc_fec_support_fops = {
1001 	.owner = THIS_MODULE,
1002 	.open = i915_dsc_fec_support_open,
1003 	.read = seq_read,
1004 	.llseek = seq_lseek,
1005 	.release = single_release,
1006 	.write = i915_dsc_fec_support_write
1007 };
1008 
1009 static int i915_dsc_bpc_show(struct seq_file *m, void *data)
1010 {
1011 	struct intel_connector *connector = m->private;
1012 	struct intel_display *display = to_intel_display(connector);
1013 	struct intel_encoder *encoder = intel_attached_encoder(connector);
1014 	struct drm_crtc *crtc;
1015 	struct intel_crtc_state *crtc_state;
1016 	int ret;
1017 
1018 	if (!encoder)
1019 		return -ENODEV;
1020 
1021 	ret = drm_modeset_lock_single_interruptible(&display->drm->mode_config.connection_mutex);
1022 	if (ret)
1023 		return ret;
1024 
1025 	crtc = connector->base.state->crtc;
1026 	if (connector->base.status != connector_status_connected || !crtc) {
1027 		ret = -ENODEV;
1028 		goto out;
1029 	}
1030 
1031 	crtc_state = to_intel_crtc_state(crtc->state);
1032 	seq_printf(m, "Input_BPC: %d\n", crtc_state->dsc.config.bits_per_component);
1033 
1034 out:	drm_modeset_unlock(&display->drm->mode_config.connection_mutex);
1035 
1036 	return ret;
1037 }
1038 
1039 static ssize_t i915_dsc_bpc_write(struct file *file,
1040 				  const char __user *ubuf,
1041 				  size_t len, loff_t *offp)
1042 {
1043 	struct seq_file *m = file->private_data;
1044 	struct intel_connector *connector = m->private;
1045 	struct intel_encoder *encoder = intel_attached_encoder(connector);
1046 	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1047 	int dsc_bpc = 0;
1048 	int ret;
1049 
1050 	ret = kstrtoint_from_user(ubuf, len, 0, &dsc_bpc);
1051 	if (ret < 0)
1052 		return ret;
1053 
1054 	intel_dp->force_dsc_bpc = dsc_bpc;
1055 	*offp += len;
1056 
1057 	return len;
1058 }
1059 
1060 static int i915_dsc_bpc_open(struct inode *inode,
1061 			     struct file *file)
1062 {
1063 	return single_open(file, i915_dsc_bpc_show, inode->i_private);
1064 }
1065 
1066 static const struct file_operations i915_dsc_bpc_fops = {
1067 	.owner = THIS_MODULE,
1068 	.open = i915_dsc_bpc_open,
1069 	.read = seq_read,
1070 	.llseek = seq_lseek,
1071 	.release = single_release,
1072 	.write = i915_dsc_bpc_write
1073 };
1074 
1075 static int i915_dsc_output_format_show(struct seq_file *m, void *data)
1076 {
1077 	struct intel_connector *connector = m->private;
1078 	struct intel_display *display = to_intel_display(connector);
1079 	struct intel_encoder *encoder = intel_attached_encoder(connector);
1080 	struct drm_crtc *crtc;
1081 	struct intel_crtc_state *crtc_state;
1082 	int ret;
1083 
1084 	if (!encoder)
1085 		return -ENODEV;
1086 
1087 	ret = drm_modeset_lock_single_interruptible(&display->drm->mode_config.connection_mutex);
1088 	if (ret)
1089 		return ret;
1090 
1091 	crtc = connector->base.state->crtc;
1092 	if (connector->base.status != connector_status_connected || !crtc) {
1093 		ret = -ENODEV;
1094 		goto out;
1095 	}
1096 
1097 	crtc_state = to_intel_crtc_state(crtc->state);
1098 	seq_printf(m, "DSC_Output_Format: %s\n",
1099 		   intel_output_format_name(crtc_state->output_format));
1100 
1101 out:	drm_modeset_unlock(&display->drm->mode_config.connection_mutex);
1102 
1103 	return ret;
1104 }
1105 
1106 static ssize_t i915_dsc_output_format_write(struct file *file,
1107 					    const char __user *ubuf,
1108 					    size_t len, loff_t *offp)
1109 {
1110 	struct seq_file *m = file->private_data;
1111 	struct intel_connector *connector = m->private;
1112 	struct intel_encoder *encoder = intel_attached_encoder(connector);
1113 	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1114 	int dsc_output_format = 0;
1115 	int ret;
1116 
1117 	ret = kstrtoint_from_user(ubuf, len, 0, &dsc_output_format);
1118 	if (ret < 0)
1119 		return ret;
1120 
1121 	intel_dp->force_dsc_output_format = dsc_output_format;
1122 	*offp += len;
1123 
1124 	return len;
1125 }
1126 
1127 static int i915_dsc_output_format_open(struct inode *inode,
1128 				       struct file *file)
1129 {
1130 	return single_open(file, i915_dsc_output_format_show, inode->i_private);
1131 }
1132 
1133 static const struct file_operations i915_dsc_output_format_fops = {
1134 	.owner = THIS_MODULE,
1135 	.open = i915_dsc_output_format_open,
1136 	.read = seq_read,
1137 	.llseek = seq_lseek,
1138 	.release = single_release,
1139 	.write = i915_dsc_output_format_write
1140 };
1141 
1142 static int i915_dsc_fractional_bpp_show(struct seq_file *m, void *data)
1143 {
1144 	struct intel_connector *connector = m->private;
1145 	struct intel_display *display = to_intel_display(connector);
1146 	struct intel_encoder *encoder = intel_attached_encoder(connector);
1147 	struct drm_crtc *crtc;
1148 	struct intel_dp *intel_dp;
1149 	int ret;
1150 
1151 	if (!encoder)
1152 		return -ENODEV;
1153 
1154 	ret = drm_modeset_lock_single_interruptible(&display->drm->mode_config.connection_mutex);
1155 	if (ret)
1156 		return ret;
1157 
1158 	crtc = connector->base.state->crtc;
1159 	if (connector->base.status != connector_status_connected || !crtc) {
1160 		ret = -ENODEV;
1161 		goto out;
1162 	}
1163 
1164 	intel_dp = intel_attached_dp(connector);
1165 	seq_printf(m, "Force_DSC_Fractional_BPP_Enable: %s\n",
1166 		   str_yes_no(intel_dp->force_dsc_fractional_bpp_en));
1167 
1168 out:
1169 	drm_modeset_unlock(&display->drm->mode_config.connection_mutex);
1170 
1171 	return ret;
1172 }
1173 
1174 static ssize_t i915_dsc_fractional_bpp_write(struct file *file,
1175 					     const char __user *ubuf,
1176 					     size_t len, loff_t *offp)
1177 {
1178 	struct seq_file *m = file->private_data;
1179 	struct intel_connector *connector = m->private;
1180 	struct intel_display *display = to_intel_display(connector);
1181 	struct intel_encoder *encoder = intel_attached_encoder(connector);
1182 	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1183 	bool dsc_fractional_bpp_enable = false;
1184 	int ret;
1185 
1186 	if (len == 0)
1187 		return 0;
1188 
1189 	drm_dbg(display->drm,
1190 		"Copied %zu bytes from user to force fractional bpp for DSC\n", len);
1191 
1192 	ret = kstrtobool_from_user(ubuf, len, &dsc_fractional_bpp_enable);
1193 	if (ret < 0)
1194 		return ret;
1195 
1196 	drm_dbg(display->drm, "Got %s for DSC Fractional BPP Enable\n",
1197 		str_true_false(dsc_fractional_bpp_enable));
1198 	intel_dp->force_dsc_fractional_bpp_en = dsc_fractional_bpp_enable;
1199 
1200 	*offp += len;
1201 
1202 	return len;
1203 }
1204 
1205 static int i915_dsc_fractional_bpp_open(struct inode *inode,
1206 					struct file *file)
1207 {
1208 	return single_open(file, i915_dsc_fractional_bpp_show, inode->i_private);
1209 }
1210 
1211 static const struct file_operations i915_dsc_fractional_bpp_fops = {
1212 	.owner = THIS_MODULE,
1213 	.open = i915_dsc_fractional_bpp_open,
1214 	.read = seq_read,
1215 	.llseek = seq_lseek,
1216 	.release = single_release,
1217 	.write = i915_dsc_fractional_bpp_write
1218 };
1219 
1220 /*
1221  * Returns the Current CRTC's bpc.
1222  * Example usage: cat /sys/kernel/debug/dri/0/crtc-0/i915_current_bpc
1223  */
1224 static int i915_current_bpc_show(struct seq_file *m, void *data)
1225 {
1226 	struct intel_crtc *crtc = m->private;
1227 	struct intel_crtc_state *crtc_state;
1228 	int ret;
1229 
1230 	ret = drm_modeset_lock_single_interruptible(&crtc->base.mutex);
1231 	if (ret)
1232 		return ret;
1233 
1234 	crtc_state = to_intel_crtc_state(crtc->base.state);
1235 	seq_printf(m, "Current: %u\n", crtc_state->pipe_bpp / 3);
1236 
1237 	drm_modeset_unlock(&crtc->base.mutex);
1238 
1239 	return ret;
1240 }
1241 DEFINE_SHOW_ATTRIBUTE(i915_current_bpc);
1242 
1243 /* Pipe may differ from crtc index if pipes are fused off */
1244 static int intel_crtc_pipe_show(struct seq_file *m, void *unused)
1245 {
1246 	struct intel_crtc *crtc = m->private;
1247 
1248 	seq_printf(m, "%c\n", pipe_name(crtc->pipe));
1249 
1250 	return 0;
1251 }
1252 DEFINE_SHOW_ATTRIBUTE(intel_crtc_pipe);
1253 
1254 static int i915_joiner_show(struct seq_file *m, void *data)
1255 {
1256 	struct intel_connector *connector = m->private;
1257 
1258 	seq_printf(m, "%d\n", connector->force_joined_pipes);
1259 
1260 	return 0;
1261 }
1262 
1263 static ssize_t i915_joiner_write(struct file *file,
1264 				 const char __user *ubuf,
1265 				 size_t len, loff_t *offp)
1266 {
1267 	struct seq_file *m = file->private_data;
1268 	struct intel_connector *connector = m->private;
1269 	struct intel_display *display = to_intel_display(connector);
1270 	int force_joined_pipes = 0;
1271 	int ret;
1272 
1273 	if (len == 0)
1274 		return 0;
1275 
1276 	ret = kstrtoint_from_user(ubuf, len, 0, &force_joined_pipes);
1277 	if (ret < 0)
1278 		return ret;
1279 
1280 	switch (force_joined_pipes) {
1281 	case 0:
1282 	case 1:
1283 	case 2:
1284 		connector->force_joined_pipes = force_joined_pipes;
1285 		break;
1286 	case 4:
1287 		if (HAS_ULTRAJOINER(display)) {
1288 			connector->force_joined_pipes = force_joined_pipes;
1289 			break;
1290 		}
1291 
1292 		fallthrough;
1293 	default:
1294 		return -EINVAL;
1295 	}
1296 
1297 	*offp += len;
1298 
1299 	return len;
1300 }
1301 
1302 static int i915_joiner_open(struct inode *inode, struct file *file)
1303 {
1304 	return single_open(file, i915_joiner_show, inode->i_private);
1305 }
1306 
1307 static const struct file_operations i915_joiner_fops = {
1308 	.owner = THIS_MODULE,
1309 	.open = i915_joiner_open,
1310 	.read = seq_read,
1311 	.llseek = seq_lseek,
1312 	.release = single_release,
1313 	.write = i915_joiner_write
1314 };
1315 
1316 /**
1317  * intel_connector_debugfs_add - add i915 specific connector debugfs files
1318  * @connector: pointer to a registered intel_connector
1319  *
1320  * Cleanup will be done by drm_connector_unregister() through a call to
1321  * drm_debugfs_connector_remove().
1322  */
1323 void intel_connector_debugfs_add(struct intel_connector *connector)
1324 {
1325 	struct intel_display *display = to_intel_display(connector);
1326 	struct dentry *root = connector->base.debugfs_entry;
1327 	int connector_type = connector->base.connector_type;
1328 
1329 	/* The connector must have been registered beforehands. */
1330 	if (!root)
1331 		return;
1332 
1333 	intel_drrs_connector_debugfs_add(connector);
1334 	intel_hdcp_connector_debugfs_add(connector);
1335 	intel_pps_connector_debugfs_add(connector);
1336 	intel_psr_connector_debugfs_add(connector);
1337 	intel_alpm_lobf_debugfs_add(connector);
1338 	intel_dp_link_training_debugfs_add(connector);
1339 	intel_link_bw_connector_debugfs_add(connector);
1340 
1341 	if (DISPLAY_VER(display) >= 11 &&
1342 	    ((connector_type == DRM_MODE_CONNECTOR_DisplayPort && !connector->mst.dp) ||
1343 	     connector_type == DRM_MODE_CONNECTOR_eDP)) {
1344 		debugfs_create_file("i915_dsc_fec_support", 0644, root,
1345 				    connector, &i915_dsc_fec_support_fops);
1346 
1347 		debugfs_create_file("i915_dsc_bpc", 0644, root,
1348 				    connector, &i915_dsc_bpc_fops);
1349 
1350 		debugfs_create_file("i915_dsc_output_format", 0644, root,
1351 				    connector, &i915_dsc_output_format_fops);
1352 
1353 		debugfs_create_file("i915_dsc_fractional_bpp", 0644, root,
1354 				    connector, &i915_dsc_fractional_bpp_fops);
1355 	}
1356 
1357 	if ((connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
1358 	     connector_type == DRM_MODE_CONNECTOR_eDP) &&
1359 	    intel_dp_has_joiner(intel_attached_dp(connector))) {
1360 		debugfs_create_file("i915_joiner_force_enable", 0644, root,
1361 				    connector, &i915_joiner_fops);
1362 	}
1363 
1364 	if (connector_type == DRM_MODE_CONNECTOR_DSI ||
1365 	    connector_type == DRM_MODE_CONNECTOR_eDP ||
1366 	    connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
1367 	    connector_type == DRM_MODE_CONNECTOR_HDMIA ||
1368 	    connector_type == DRM_MODE_CONNECTOR_HDMIB)
1369 		debugfs_create_file("i915_lpsp_capability", 0444, root,
1370 				    connector, &i915_lpsp_capability_fops);
1371 }
1372 
1373 /**
1374  * intel_crtc_debugfs_add - add i915 specific crtc debugfs files
1375  * @crtc: pointer to a drm_crtc
1376  *
1377  * Failure to add debugfs entries should generally be ignored.
1378  */
1379 void intel_crtc_debugfs_add(struct intel_crtc *crtc)
1380 {
1381 	struct dentry *root = crtc->base.debugfs_entry;
1382 
1383 	if (!root)
1384 		return;
1385 
1386 	crtc_updates_add(crtc);
1387 	intel_drrs_crtc_debugfs_add(crtc);
1388 	intel_fbc_crtc_debugfs_add(crtc);
1389 	hsw_ips_crtc_debugfs_add(crtc);
1390 
1391 	debugfs_create_file("i915_current_bpc", 0444, root, crtc,
1392 			    &i915_current_bpc_fops);
1393 	debugfs_create_file("i915_pipe", 0444, root, crtc,
1394 			    &intel_crtc_pipe_fops);
1395 }
1396