xref: /linux/drivers/gpu/drm/i915/display/intel_cdclk.c (revision 13c072b8e91a5ccb5855ca1ba6fe3ea467dbf94d)
1 /*
2  * Copyright © 2006-2017 Intel Corporation
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice (including the next
12  * paragraph) shall be included in all copies or substantial portions of the
13  * Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21  * DEALINGS IN THE SOFTWARE.
22  */
23 
24 #include <linux/debugfs.h>
25 #include <linux/iopoll.h>
26 #include <linux/time.h>
27 
28 #include <drm/drm_fixed.h>
29 #include <drm/drm_print.h>
30 #include <drm/intel/intel_pcode_regs.h>
31 
32 #include "hsw_ips.h"
33 #include "intel_atomic.h"
34 #include "intel_audio.h"
35 #include "intel_cdclk.h"
36 #include "intel_crtc.h"
37 #include "intel_dbuf_bw.h"
38 #include "intel_de.h"
39 #include "intel_display_regs.h"
40 #include "intel_display_types.h"
41 #include "intel_display_utils.h"
42 #include "intel_display_wa.h"
43 #include "intel_dram.h"
44 #include "intel_mchbar_regs.h"
45 #include "intel_parent.h"
46 #include "intel_pci_config.h"
47 #include "intel_plane.h"
48 #include "intel_psr.h"
49 #include "intel_step.h"
50 #include "intel_vdsc.h"
51 #include "skl_watermark.h"
52 #include "skl_watermark_regs.h"
53 #include "vlv_clock.h"
54 #include "vlv_dsi.h"
55 #include "vlv_sideband.h"
56 
57 /**
58  * DOC: CDCLK / RAWCLK
59  *
60  * The display engine uses several different clocks to do its work. There
61  * are two main clocks involved that aren't directly related to the actual
62  * pixel clock or any symbol/bit clock of the actual output port. These
63  * are the core display clock (CDCLK) and RAWCLK.
64  *
65  * CDCLK clocks most of the display pipe logic, and thus its frequency
66  * must be high enough to support the rate at which pixels are flowing
67  * through the pipes. Downscaling must also be accounted as that increases
68  * the effective pixel rate.
69  *
70  * On several platforms the CDCLK frequency can be changed dynamically
71  * to minimize power consumption for a given display configuration.
72  * Typically changes to the CDCLK frequency require all the display pipes
73  * to be shut down while the frequency is being changed.
74  *
75  * On SKL+ the DMC will toggle the CDCLK off/on during DC5/6 entry/exit.
76  * DMC will not change the active CDCLK frequency however, so that part
77  * will still be performed by the driver directly.
78  *
79  * There are multiple components involved in the generation of the CDCLK
80  * frequency:
81  *
82  * - We have the CDCLK PLL, which generates an output clock based on a
83  *   reference clock and a ratio parameter.
84  * - The CD2X Divider, which divides the output of the PLL based on a
85  *   divisor selected from a set of pre-defined choices.
86  * - The CD2X Squasher, which further divides the output based on a
87  *   waveform represented as a sequence of bits where each zero
88  *   "squashes out" a clock cycle.
89  * - And, finally, a fixed divider that divides the output frequency by 2.
90  *
91  * As such, the resulting CDCLK frequency can be calculated with the
92  * following formula:
93  *
94  *     cdclk = vco / cd2x_div / (sq_len / sq_div) / 2
95  *
96  * , where vco is the frequency generated by the PLL; cd2x_div
97  * represents the CD2X Divider; sq_len and sq_div are the bit length
98  * and the number of high bits for the CD2X Squasher waveform, respectively;
99  * and 2 represents the fixed divider.
100  *
101  * Note that some older platforms do not contain the CD2X Divider
102  * and/or CD2X Squasher, in which case we can ignore their respective
103  * factors in the formula above.
104  *
105  * Several methods exist to change the CDCLK frequency, which ones are
106  * supported depends on the platform:
107  *
108  * - Full PLL disable + re-enable with new VCO frequency. Pipes must be inactive.
109  * - CD2X divider update. Single pipe can be active as the divider update
110  *   can be synchronized with the pipe's start of vblank.
111  * - Crawl the PLL smoothly to the new VCO frequency. Pipes can be active.
112  * - Squash waveform update. Pipes can be active.
113  * - Crawl and squash can also be done back to back. Pipes can be active.
114  *
115  * RAWCLK is a fixed frequency clock, often used by various auxiliary
116  * blocks such as AUX CH or backlight PWM. Hence the only thing we
117  * really need to know about RAWCLK is its frequency so that various
118  * dividers can be programmed correctly.
119  */
120 
121 struct intel_cdclk_state {
122 	struct intel_global_state base;
123 
124 	/*
125 	 * Logical configuration of cdclk (used for all scaling,
126 	 * watermark, etc. calculations and checks). This is
127 	 * computed as if all enabled crtcs were active.
128 	 */
129 	struct intel_cdclk_config logical;
130 
131 	/*
132 	 * Actual configuration of cdclk, can be different from the
133 	 * logical configuration only when all crtc's are DPMS off.
134 	 */
135 	struct intel_cdclk_config actual;
136 
137 	/* minimum acceptable cdclk to satisfy DBUF bandwidth requirements */
138 	int dbuf_bw_min_cdclk;
139 	/* minimum acceptable cdclk for each pipe */
140 	int min_cdclk[I915_MAX_PIPES];
141 	/* minimum acceptable voltage level for each pipe */
142 	u8 min_voltage_level[I915_MAX_PIPES];
143 
144 	/* pipe to which cd2x update is synchronized */
145 	enum pipe pipe;
146 
147 	/* forced minimum cdclk for glk+ audio w/a */
148 	int force_min_cdclk;
149 
150 	/* bitmask of enabled pipes */
151 	u8 enabled_pipes;
152 
153 	/* bitmask of active pipes */
154 	u8 active_pipes;
155 
156 	/* update cdclk with pipes disabled */
157 	bool disable_pipes;
158 };
159 
160 struct intel_cdclk_funcs {
161 	void (*get_cdclk)(struct intel_display *display,
162 			  struct intel_cdclk_config *cdclk_config);
163 	void (*set_cdclk)(struct intel_display *display,
164 			  const struct intel_cdclk_config *cdclk_config,
165 			  enum pipe pipe);
166 	int (*modeset_calc_cdclk)(struct intel_atomic_state *state);
167 	u8 (*calc_voltage_level)(int cdclk);
168 };
169 
170 void intel_cdclk_get_cdclk(struct intel_display *display,
171 			   struct intel_cdclk_config *cdclk_config)
172 {
173 	display->funcs.cdclk->get_cdclk(display, cdclk_config);
174 }
175 
176 static void intel_cdclk_set_cdclk(struct intel_display *display,
177 				  const struct intel_cdclk_config *cdclk_config,
178 				  enum pipe pipe)
179 {
180 	display->funcs.cdclk->set_cdclk(display, cdclk_config, pipe);
181 }
182 
183 static int intel_cdclk_modeset_calc_cdclk(struct intel_atomic_state *state)
184 {
185 	struct intel_display *display = to_intel_display(state);
186 
187 	return display->funcs.cdclk->modeset_calc_cdclk(state);
188 }
189 
190 static u8 intel_cdclk_calc_voltage_level(struct intel_display *display,
191 					 int cdclk)
192 {
193 	return display->funcs.cdclk->calc_voltage_level(cdclk);
194 }
195 
196 static void fixed_133mhz_get_cdclk(struct intel_display *display,
197 				   struct intel_cdclk_config *cdclk_config)
198 {
199 	cdclk_config->cdclk = 133333;
200 }
201 
202 static void fixed_200mhz_get_cdclk(struct intel_display *display,
203 				   struct intel_cdclk_config *cdclk_config)
204 {
205 	cdclk_config->cdclk = 200000;
206 }
207 
208 static void fixed_266mhz_get_cdclk(struct intel_display *display,
209 				   struct intel_cdclk_config *cdclk_config)
210 {
211 	cdclk_config->cdclk = 266667;
212 }
213 
214 static void fixed_333mhz_get_cdclk(struct intel_display *display,
215 				   struct intel_cdclk_config *cdclk_config)
216 {
217 	cdclk_config->cdclk = 333333;
218 }
219 
220 static void fixed_400mhz_get_cdclk(struct intel_display *display,
221 				   struct intel_cdclk_config *cdclk_config)
222 {
223 	cdclk_config->cdclk = 400000;
224 }
225 
226 static void fixed_450mhz_get_cdclk(struct intel_display *display,
227 				   struct intel_cdclk_config *cdclk_config)
228 {
229 	cdclk_config->cdclk = 450000;
230 }
231 
232 static void i85x_get_cdclk(struct intel_display *display,
233 			   struct intel_cdclk_config *cdclk_config)
234 {
235 	struct pci_dev *pdev = to_pci_dev(display->drm->dev);
236 	u16 hpllcc = 0;
237 
238 	/*
239 	 * 852GM/852GMV only supports 133 MHz and the HPLLCC
240 	 * encoding is different :(
241 	 * FIXME is this the right way to detect 852GM/852GMV?
242 	 */
243 	if (pdev->revision == 0x1) {
244 		cdclk_config->cdclk = 133333;
245 		return;
246 	}
247 
248 	pci_bus_read_config_word(pdev->bus,
249 				 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
250 
251 	/* Assume that the hardware is in the high speed state.  This
252 	 * should be the default.
253 	 */
254 	switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
255 	case GC_CLOCK_133_200:
256 	case GC_CLOCK_133_200_2:
257 	case GC_CLOCK_100_200:
258 		cdclk_config->cdclk = 200000;
259 		break;
260 	case GC_CLOCK_166_250:
261 		cdclk_config->cdclk = 250000;
262 		break;
263 	case GC_CLOCK_100_133:
264 		cdclk_config->cdclk = 133333;
265 		break;
266 	case GC_CLOCK_133_266:
267 	case GC_CLOCK_133_266_2:
268 	case GC_CLOCK_166_266:
269 		cdclk_config->cdclk = 266667;
270 		break;
271 	}
272 }
273 
274 static void i915gm_get_cdclk(struct intel_display *display,
275 			     struct intel_cdclk_config *cdclk_config)
276 {
277 	struct pci_dev *pdev = to_pci_dev(display->drm->dev);
278 	u16 gcfgc = 0;
279 
280 	pci_read_config_word(pdev, GCFGC, &gcfgc);
281 
282 	if (gcfgc & GC_LOW_FREQUENCY_ENABLE) {
283 		cdclk_config->cdclk = 133333;
284 		return;
285 	}
286 
287 	switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
288 	case GC_DISPLAY_CLOCK_333_320_MHZ:
289 		cdclk_config->cdclk = 333333;
290 		break;
291 	default:
292 	case GC_DISPLAY_CLOCK_190_200_MHZ:
293 		cdclk_config->cdclk = 190000;
294 		break;
295 	}
296 }
297 
298 static void i945gm_get_cdclk(struct intel_display *display,
299 			     struct intel_cdclk_config *cdclk_config)
300 {
301 	struct pci_dev *pdev = to_pci_dev(display->drm->dev);
302 	u16 gcfgc = 0;
303 
304 	pci_read_config_word(pdev, GCFGC, &gcfgc);
305 
306 	if (gcfgc & GC_LOW_FREQUENCY_ENABLE) {
307 		cdclk_config->cdclk = 133333;
308 		return;
309 	}
310 
311 	switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
312 	case GC_DISPLAY_CLOCK_333_320_MHZ:
313 		cdclk_config->cdclk = 320000;
314 		break;
315 	default:
316 	case GC_DISPLAY_CLOCK_190_200_MHZ:
317 		cdclk_config->cdclk = 200000;
318 		break;
319 	}
320 }
321 
322 static unsigned int intel_hpll_vco(struct intel_display *display)
323 {
324 	static const unsigned int blb_vco[8] = {
325 		[0] = 3200000,
326 		[1] = 4000000,
327 		[2] = 5333333,
328 		[3] = 4800000,
329 		[4] = 6400000,
330 	};
331 	static const unsigned int pnv_vco[8] = {
332 		[0] = 3200000,
333 		[1] = 4000000,
334 		[2] = 5333333,
335 		[3] = 4800000,
336 		[4] = 2666667,
337 	};
338 	static const unsigned int cl_vco[8] = {
339 		[0] = 3200000,
340 		[1] = 4000000,
341 		[2] = 5333333,
342 		[3] = 6400000,
343 		[4] = 3333333,
344 		[5] = 3566667,
345 		[6] = 4266667,
346 	};
347 	static const unsigned int elk_vco[8] = {
348 		[0] = 3200000,
349 		[1] = 4000000,
350 		[2] = 5333333,
351 		[3] = 4800000,
352 	};
353 	static const unsigned int ctg_vco[8] = {
354 		[0] = 3200000,
355 		[1] = 4000000,
356 		[2] = 5333333,
357 		[3] = 6400000,
358 		[4] = 2666667,
359 		[5] = 4266667,
360 	};
361 	const unsigned int *vco_table;
362 	unsigned int vco;
363 	u8 tmp = 0;
364 
365 	/* FIXME other chipsets? */
366 	if (display->platform.gm45)
367 		vco_table = ctg_vco;
368 	else if (display->platform.g45)
369 		vco_table = elk_vco;
370 	else if (display->platform.i965gm)
371 		vco_table = cl_vco;
372 	else if (display->platform.pineview)
373 		vco_table = pnv_vco;
374 	else if (display->platform.g33)
375 		vco_table = blb_vco;
376 	else
377 		return 0;
378 
379 	tmp = intel_de_read(display, display->platform.pineview ||
380 			    display->platform.mobile ? HPLLVCO_MOBILE : HPLLVCO);
381 
382 	vco = vco_table[tmp & 0x7];
383 	if (vco == 0)
384 		drm_err(display->drm, "Bad HPLL VCO (HPLLVCO=0x%02x)\n",
385 			tmp);
386 	else
387 		drm_dbg_kms(display->drm, "HPLL VCO %u kHz\n", vco);
388 
389 	return vco;
390 }
391 
392 static void g33_get_cdclk(struct intel_display *display,
393 			  struct intel_cdclk_config *cdclk_config)
394 {
395 	struct pci_dev *pdev = to_pci_dev(display->drm->dev);
396 	static const u8 div_3200[] = { 12, 10,  8,  7, 5, 16 };
397 	static const u8 div_4000[] = { 14, 12, 10,  8, 6, 20 };
398 	static const u8 div_4800[] = { 20, 14, 12, 10, 8, 24 };
399 	static const u8 div_5333[] = { 20, 16, 12, 12, 8, 28 };
400 	const u8 *div_table;
401 	unsigned int cdclk_sel;
402 	u16 tmp = 0;
403 
404 	cdclk_config->vco = intel_hpll_vco(display);
405 
406 	pci_read_config_word(pdev, GCFGC, &tmp);
407 
408 	cdclk_sel = (tmp >> 4) & 0x7;
409 
410 	if (cdclk_sel >= ARRAY_SIZE(div_3200))
411 		goto fail;
412 
413 	switch (cdclk_config->vco) {
414 	case 3200000:
415 		div_table = div_3200;
416 		break;
417 	case 4000000:
418 		div_table = div_4000;
419 		break;
420 	case 4800000:
421 		div_table = div_4800;
422 		break;
423 	case 5333333:
424 		div_table = div_5333;
425 		break;
426 	default:
427 		goto fail;
428 	}
429 
430 	cdclk_config->cdclk = DIV_ROUND_CLOSEST(cdclk_config->vco,
431 						div_table[cdclk_sel]);
432 	return;
433 
434 fail:
435 	drm_err(display->drm,
436 		"Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n",
437 		cdclk_config->vco, tmp);
438 	cdclk_config->cdclk = 190476;
439 }
440 
441 static void pnv_get_cdclk(struct intel_display *display,
442 			  struct intel_cdclk_config *cdclk_config)
443 {
444 	struct pci_dev *pdev = to_pci_dev(display->drm->dev);
445 	u16 gcfgc = 0;
446 
447 	pci_read_config_word(pdev, GCFGC, &gcfgc);
448 
449 	switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
450 	case GC_DISPLAY_CLOCK_267_MHZ_PNV:
451 		cdclk_config->cdclk = 266667;
452 		break;
453 	case GC_DISPLAY_CLOCK_333_MHZ_PNV:
454 		cdclk_config->cdclk = 333333;
455 		break;
456 	case GC_DISPLAY_CLOCK_444_MHZ_PNV:
457 		cdclk_config->cdclk = 444444;
458 		break;
459 	case GC_DISPLAY_CLOCK_200_MHZ_PNV:
460 		cdclk_config->cdclk = 200000;
461 		break;
462 	default:
463 		drm_err(display->drm,
464 			"Unknown pnv display core clock 0x%04x\n", gcfgc);
465 		fallthrough;
466 	case GC_DISPLAY_CLOCK_133_MHZ_PNV:
467 		cdclk_config->cdclk = 133333;
468 		break;
469 	case GC_DISPLAY_CLOCK_167_MHZ_PNV:
470 		cdclk_config->cdclk = 166667;
471 		break;
472 	}
473 }
474 
475 static void i965gm_get_cdclk(struct intel_display *display,
476 			     struct intel_cdclk_config *cdclk_config)
477 {
478 	struct pci_dev *pdev = to_pci_dev(display->drm->dev);
479 	static const u8 div_3200[] = { 16, 10,  8 };
480 	static const u8 div_4000[] = { 20, 12, 10 };
481 	static const u8 div_5333[] = { 24, 16, 14 };
482 	const u8 *div_table;
483 	unsigned int cdclk_sel;
484 	u16 tmp = 0;
485 
486 	cdclk_config->vco = intel_hpll_vco(display);
487 
488 	pci_read_config_word(pdev, GCFGC, &tmp);
489 
490 	cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
491 
492 	if (cdclk_sel >= ARRAY_SIZE(div_3200))
493 		goto fail;
494 
495 	switch (cdclk_config->vco) {
496 	case 3200000:
497 		div_table = div_3200;
498 		break;
499 	case 4000000:
500 		div_table = div_4000;
501 		break;
502 	case 5333333:
503 		div_table = div_5333;
504 		break;
505 	default:
506 		goto fail;
507 	}
508 
509 	cdclk_config->cdclk = DIV_ROUND_CLOSEST(cdclk_config->vco,
510 						div_table[cdclk_sel]);
511 	return;
512 
513 fail:
514 	drm_err(display->drm,
515 		"Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n",
516 		cdclk_config->vco, tmp);
517 	cdclk_config->cdclk = 200000;
518 }
519 
520 static void gm45_get_cdclk(struct intel_display *display,
521 			   struct intel_cdclk_config *cdclk_config)
522 {
523 	struct pci_dev *pdev = to_pci_dev(display->drm->dev);
524 	unsigned int cdclk_sel;
525 	u16 tmp = 0;
526 
527 	cdclk_config->vco = intel_hpll_vco(display);
528 
529 	pci_read_config_word(pdev, GCFGC, &tmp);
530 
531 	cdclk_sel = (tmp >> 12) & 0x1;
532 
533 	switch (cdclk_config->vco) {
534 	case 2666667:
535 	case 4000000:
536 	case 5333333:
537 		cdclk_config->cdclk = cdclk_sel ? 333333 : 222222;
538 		break;
539 	case 3200000:
540 		cdclk_config->cdclk = cdclk_sel ? 320000 : 228571;
541 		break;
542 	default:
543 		drm_err(display->drm,
544 			"Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n",
545 			cdclk_config->vco, tmp);
546 		cdclk_config->cdclk = 222222;
547 		break;
548 	}
549 }
550 
551 static void hsw_get_cdclk(struct intel_display *display,
552 			  struct intel_cdclk_config *cdclk_config)
553 {
554 	u32 lcpll = intel_de_read(display, LCPLL_CTL);
555 	u32 freq = lcpll & LCPLL_CLK_FREQ_MASK;
556 
557 	if (lcpll & LCPLL_CD_SOURCE_FCLK)
558 		cdclk_config->cdclk = 800000;
559 	else if (intel_de_read(display, FUSE_STRAP) & HSW_CDCLK_LIMIT)
560 		cdclk_config->cdclk = 450000;
561 	else if (freq == LCPLL_CLK_FREQ_450)
562 		cdclk_config->cdclk = 450000;
563 	else if (display->platform.haswell_ult)
564 		cdclk_config->cdclk = 337500;
565 	else
566 		cdclk_config->cdclk = 540000;
567 }
568 
569 static int vlv_calc_cdclk(struct intel_display *display, int min_cdclk)
570 {
571 	int freq_320 = (vlv_clock_get_hpll_vco(display->drm) <<  1) % 320000 != 0 ?
572 		333333 : 320000;
573 
574 	/*
575 	 * We seem to get an unstable or solid color picture at 200MHz.
576 	 * Not sure what's wrong. For now use 200MHz only when all pipes
577 	 * are off.
578 	 */
579 	if (display->platform.valleyview && min_cdclk > freq_320)
580 		return 400000;
581 	else if (min_cdclk > 266667)
582 		return freq_320;
583 	else if (min_cdclk > 0)
584 		return 266667;
585 	else
586 		return 200000;
587 }
588 
589 static u8 vlv_calc_voltage_level(struct intel_display *display, int cdclk)
590 {
591 	if (display->platform.valleyview) {
592 		if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
593 			return 2;
594 		else if (cdclk >= 266667)
595 			return 1;
596 		else
597 			return 0;
598 	} else {
599 		/*
600 		 * Specs are full of misinformation, but testing on actual
601 		 * hardware has shown that we just need to write the desired
602 		 * CCK divider into the Punit register.
603 		 */
604 		return DIV_ROUND_CLOSEST(vlv_clock_get_hpll_vco(display->drm) << 1, cdclk) - 1;
605 	}
606 }
607 
608 static void vlv_get_cdclk(struct intel_display *display,
609 			  struct intel_cdclk_config *cdclk_config)
610 {
611 	u32 val;
612 
613 	cdclk_config->vco = vlv_clock_get_hpll_vco(display->drm);
614 	cdclk_config->cdclk = vlv_clock_get_cdclk(display->drm);
615 
616 	vlv_punit_get(display->drm);
617 	val = vlv_punit_read(display->drm, PUNIT_REG_DSPSSPM);
618 	vlv_punit_put(display->drm);
619 
620 	if (display->platform.valleyview)
621 		cdclk_config->voltage_level = (val & DSPFREQGUAR_MASK) >>
622 			DSPFREQGUAR_SHIFT;
623 	else
624 		cdclk_config->voltage_level = (val & DSPFREQGUAR_MASK_CHV) >>
625 			DSPFREQGUAR_SHIFT_CHV;
626 }
627 
628 static void vlv_program_pfi_credits(struct intel_display *display)
629 {
630 	unsigned int credits, default_credits;
631 
632 	if (display->platform.cherryview)
633 		default_credits = PFI_CREDIT(12);
634 	else
635 		default_credits = PFI_CREDIT(8);
636 
637 	if (display->cdclk.hw.cdclk >= vlv_clock_get_czclk(display->drm)) {
638 		/* CHV suggested value is 31 or 63 */
639 		if (display->platform.cherryview)
640 			credits = PFI_CREDIT_63;
641 		else
642 			credits = PFI_CREDIT(15);
643 	} else {
644 		credits = default_credits;
645 	}
646 
647 	/*
648 	 * WA - write default credits before re-programming
649 	 * FIXME: should we also set the resend bit here?
650 	 */
651 	intel_de_write(display, GCI_CONTROL,
652 		       VGA_FAST_MODE_DISABLE | default_credits);
653 
654 	intel_de_write(display, GCI_CONTROL,
655 		       VGA_FAST_MODE_DISABLE | credits | PFI_CREDIT_RESEND);
656 
657 	/*
658 	 * FIXME is this guaranteed to clear
659 	 * immediately or should we poll for it?
660 	 */
661 	drm_WARN_ON(display->drm,
662 		    intel_de_read(display, GCI_CONTROL) & PFI_CREDIT_RESEND);
663 }
664 
665 static void vlv_set_cdclk(struct intel_display *display,
666 			  const struct intel_cdclk_config *cdclk_config,
667 			  enum pipe pipe)
668 {
669 	int cdclk = cdclk_config->cdclk;
670 	u32 val, cmd = cdclk_config->voltage_level;
671 	struct ref_tracker *wakeref;
672 	int ret;
673 
674 	switch (cdclk) {
675 	case 400000:
676 	case 333333:
677 	case 320000:
678 	case 266667:
679 	case 200000:
680 		break;
681 	default:
682 		MISSING_CASE(cdclk);
683 		return;
684 	}
685 
686 	/* There are cases where we can end up here with power domains
687 	 * off and a CDCLK frequency other than the minimum, like when
688 	 * issuing a modeset without actually changing any display after
689 	 * a system suspend.  So grab the display core domain, which covers
690 	 * the HW blocks needed for the following programming.
691 	 */
692 	wakeref = intel_display_power_get(display, POWER_DOMAIN_DISPLAY_CORE);
693 
694 	vlv_iosf_sb_get(display->drm,
695 			BIT(VLV_IOSF_SB_CCK) |
696 			BIT(VLV_IOSF_SB_BUNIT) |
697 			BIT(VLV_IOSF_SB_PUNIT));
698 
699 	val = vlv_punit_read(display->drm, PUNIT_REG_DSPSSPM);
700 	val &= ~DSPFREQGUAR_MASK;
701 	val |= (cmd << DSPFREQGUAR_SHIFT);
702 	vlv_punit_write(display->drm, PUNIT_REG_DSPSSPM, val);
703 
704 	ret = poll_timeout_us(val = vlv_punit_read(display->drm, PUNIT_REG_DSPSSPM),
705 			      (val & DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
706 			      500, 50 * 1000, false);
707 	if (ret)
708 		drm_err(display->drm, "timed out waiting for CDCLK change\n");
709 
710 	if (cdclk == 400000) {
711 		u32 divider;
712 
713 		divider = DIV_ROUND_CLOSEST(vlv_clock_get_hpll_vco(display->drm) << 1,
714 					    cdclk) - 1;
715 
716 		/* adjust cdclk divider */
717 		val = vlv_cck_read(display->drm, CCK_DISPLAY_CLOCK_CONTROL);
718 		val &= ~CCK_FREQUENCY_VALUES;
719 		val |= divider;
720 		vlv_cck_write(display->drm, CCK_DISPLAY_CLOCK_CONTROL, val);
721 
722 		ret = poll_timeout_us(val = vlv_cck_read(display->drm, CCK_DISPLAY_CLOCK_CONTROL),
723 				      (val & CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
724 				      500, 50 * 1000, false);
725 		if (ret)
726 			drm_err(display->drm, "timed out waiting for CDCLK change\n");
727 	}
728 
729 	/* adjust self-refresh exit latency value */
730 	val = vlv_bunit_read(display->drm, BUNIT_REG_BISOC);
731 	val &= ~0x7f;
732 
733 	/*
734 	 * For high bandwidth configs, we set a higher latency in the bunit
735 	 * so that the core display fetch happens in time to avoid underruns.
736 	 */
737 	if (cdclk == 400000)
738 		val |= 4500 / 250; /* 4.5 usec */
739 	else
740 		val |= 3000 / 250; /* 3.0 usec */
741 	vlv_bunit_write(display->drm, BUNIT_REG_BISOC, val);
742 
743 	vlv_iosf_sb_put(display->drm,
744 			BIT(VLV_IOSF_SB_CCK) |
745 			BIT(VLV_IOSF_SB_BUNIT) |
746 			BIT(VLV_IOSF_SB_PUNIT));
747 
748 	intel_update_cdclk(display);
749 
750 	vlv_program_pfi_credits(display);
751 
752 	intel_display_power_put(display, POWER_DOMAIN_DISPLAY_CORE, wakeref);
753 }
754 
755 static void chv_set_cdclk(struct intel_display *display,
756 			  const struct intel_cdclk_config *cdclk_config,
757 			  enum pipe pipe)
758 {
759 	int cdclk = cdclk_config->cdclk;
760 	u32 val, cmd = cdclk_config->voltage_level;
761 	struct ref_tracker *wakeref;
762 	int ret;
763 
764 	switch (cdclk) {
765 	case 333333:
766 	case 320000:
767 	case 266667:
768 	case 200000:
769 		break;
770 	default:
771 		MISSING_CASE(cdclk);
772 		return;
773 	}
774 
775 	/* There are cases where we can end up here with power domains
776 	 * off and a CDCLK frequency other than the minimum, like when
777 	 * issuing a modeset without actually changing any display after
778 	 * a system suspend.  So grab the display core domain, which covers
779 	 * the HW blocks needed for the following programming.
780 	 */
781 	wakeref = intel_display_power_get(display, POWER_DOMAIN_DISPLAY_CORE);
782 
783 	vlv_punit_get(display->drm);
784 	val = vlv_punit_read(display->drm, PUNIT_REG_DSPSSPM);
785 	val &= ~DSPFREQGUAR_MASK_CHV;
786 	val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
787 	vlv_punit_write(display->drm, PUNIT_REG_DSPSSPM, val);
788 
789 	ret = poll_timeout_us(val = vlv_punit_read(display->drm, PUNIT_REG_DSPSSPM),
790 			      (val & DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
791 			      500, 50 * 1000, false);
792 	if (ret)
793 		drm_err(display->drm, "timed out waiting for CDCLK change\n");
794 
795 	vlv_punit_put(display->drm);
796 
797 	intel_update_cdclk(display);
798 
799 	vlv_program_pfi_credits(display);
800 
801 	intel_display_power_put(display, POWER_DOMAIN_DISPLAY_CORE, wakeref);
802 }
803 
804 static int bdw_calc_cdclk(int min_cdclk)
805 {
806 	if (min_cdclk > 540000)
807 		return 675000;
808 	else if (min_cdclk > 450000)
809 		return 540000;
810 	else if (min_cdclk > 337500)
811 		return 450000;
812 	else
813 		return 337500;
814 }
815 
816 static u8 bdw_calc_voltage_level(int cdclk)
817 {
818 	switch (cdclk) {
819 	default:
820 	case 337500:
821 		return 2;
822 	case 450000:
823 		return 0;
824 	case 540000:
825 		return 1;
826 	case 675000:
827 		return 3;
828 	}
829 }
830 
831 static void bdw_get_cdclk(struct intel_display *display,
832 			  struct intel_cdclk_config *cdclk_config)
833 {
834 	u32 lcpll = intel_de_read(display, LCPLL_CTL);
835 	u32 freq = lcpll & LCPLL_CLK_FREQ_MASK;
836 
837 	if (lcpll & LCPLL_CD_SOURCE_FCLK)
838 		cdclk_config->cdclk = 800000;
839 	else if (intel_de_read(display, FUSE_STRAP) & HSW_CDCLK_LIMIT)
840 		cdclk_config->cdclk = 450000;
841 	else if (freq == LCPLL_CLK_FREQ_450)
842 		cdclk_config->cdclk = 450000;
843 	else if (freq == LCPLL_CLK_FREQ_54O_BDW)
844 		cdclk_config->cdclk = 540000;
845 	else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
846 		cdclk_config->cdclk = 337500;
847 	else
848 		cdclk_config->cdclk = 675000;
849 
850 	/*
851 	 * Can't read this out :( Let's assume it's
852 	 * at least what the CDCLK frequency requires.
853 	 */
854 	cdclk_config->voltage_level =
855 		bdw_calc_voltage_level(cdclk_config->cdclk);
856 }
857 
858 static u32 bdw_cdclk_freq_sel(int cdclk)
859 {
860 	switch (cdclk) {
861 	default:
862 		MISSING_CASE(cdclk);
863 		fallthrough;
864 	case 337500:
865 		return LCPLL_CLK_FREQ_337_5_BDW;
866 	case 450000:
867 		return LCPLL_CLK_FREQ_450;
868 	case 540000:
869 		return LCPLL_CLK_FREQ_54O_BDW;
870 	case 675000:
871 		return LCPLL_CLK_FREQ_675_BDW;
872 	}
873 }
874 
875 static void bdw_set_cdclk(struct intel_display *display,
876 			  const struct intel_cdclk_config *cdclk_config,
877 			  enum pipe pipe)
878 {
879 	int cdclk = cdclk_config->cdclk;
880 	int ret;
881 
882 	if (drm_WARN(display->drm,
883 		     (intel_de_read(display, LCPLL_CTL) &
884 		      (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
885 		       LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
886 		       LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
887 		       LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
888 		     "trying to change cdclk frequency with cdclk not enabled\n"))
889 		return;
890 
891 	ret = intel_parent_pcode_write(display, BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
892 	if (ret) {
893 		drm_err(display->drm,
894 			"failed to inform pcode about cdclk change\n");
895 		return;
896 	}
897 
898 	intel_de_rmw(display, LCPLL_CTL,
899 		     0, LCPLL_CD_SOURCE_FCLK);
900 
901 	/*
902 	 * According to the spec, it should be enough to poll for this 1 us.
903 	 * However, extensive testing shows that this can take longer.
904 	 */
905 	ret = intel_de_wait_for_set_us(display, LCPLL_CTL,
906 				       LCPLL_CD_SOURCE_FCLK_DONE, 100);
907 	if (ret)
908 		drm_err(display->drm, "Switching to FCLK failed\n");
909 
910 	intel_de_rmw(display, LCPLL_CTL,
911 		     LCPLL_CLK_FREQ_MASK, bdw_cdclk_freq_sel(cdclk));
912 
913 	intel_de_rmw(display, LCPLL_CTL,
914 		     LCPLL_CD_SOURCE_FCLK, 0);
915 
916 	ret = intel_de_wait_for_clear_us(display, LCPLL_CTL,
917 					 LCPLL_CD_SOURCE_FCLK_DONE, 1);
918 	if (ret)
919 		drm_err(display->drm, "Switching back to LCPLL failed\n");
920 
921 	intel_parent_pcode_write(display, HSW_PCODE_DE_WRITE_FREQ_REQ,
922 				 cdclk_config->voltage_level);
923 
924 	intel_de_write(display, CDCLK_FREQ,
925 		       DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
926 
927 	intel_update_cdclk(display);
928 }
929 
930 static int skl_calc_cdclk(int min_cdclk, int vco)
931 {
932 	if (vco == 8640000) {
933 		if (min_cdclk > 540000)
934 			return 617143;
935 		else if (min_cdclk > 432000)
936 			return 540000;
937 		else if (min_cdclk > 308571)
938 			return 432000;
939 		else
940 			return 308571;
941 	} else {
942 		if (min_cdclk > 540000)
943 			return 675000;
944 		else if (min_cdclk > 450000)
945 			return 540000;
946 		else if (min_cdclk > 337500)
947 			return 450000;
948 		else
949 			return 337500;
950 	}
951 }
952 
953 static u8 skl_calc_voltage_level(int cdclk)
954 {
955 	if (cdclk > 540000)
956 		return 3;
957 	else if (cdclk > 450000)
958 		return 2;
959 	else if (cdclk > 337500)
960 		return 1;
961 	else
962 		return 0;
963 }
964 
965 static void skl_dpll0_update(struct intel_display *display,
966 			     struct intel_cdclk_config *cdclk_config)
967 {
968 	u32 val;
969 
970 	cdclk_config->ref = 24000;
971 	cdclk_config->vco = 0;
972 
973 	val = intel_de_read(display, LCPLL1_CTL);
974 	if ((val & LCPLL_PLL_ENABLE) == 0)
975 		return;
976 
977 	if (drm_WARN_ON(display->drm, (val & LCPLL_PLL_LOCK) == 0))
978 		return;
979 
980 	val = intel_de_read(display, DPLL_CTRL1);
981 
982 	if (drm_WARN_ON(display->drm,
983 			(val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
984 				DPLL_CTRL1_SSC(SKL_DPLL0) |
985 				DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
986 			DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
987 		return;
988 
989 	switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
990 	case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
991 	case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
992 	case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
993 	case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
994 		cdclk_config->vco = 8100000;
995 		break;
996 	case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
997 	case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
998 		cdclk_config->vco = 8640000;
999 		break;
1000 	default:
1001 		MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
1002 		break;
1003 	}
1004 }
1005 
1006 static void skl_get_cdclk(struct intel_display *display,
1007 			  struct intel_cdclk_config *cdclk_config)
1008 {
1009 	u32 cdctl;
1010 
1011 	skl_dpll0_update(display, cdclk_config);
1012 
1013 	cdclk_config->cdclk = cdclk_config->bypass = cdclk_config->ref;
1014 
1015 	if (cdclk_config->vco == 0)
1016 		goto out;
1017 
1018 	cdctl = intel_de_read(display, CDCLK_CTL);
1019 
1020 	if (cdclk_config->vco == 8640000) {
1021 		switch (cdctl & CDCLK_FREQ_SEL_MASK) {
1022 		case CDCLK_FREQ_450_432:
1023 			cdclk_config->cdclk = 432000;
1024 			break;
1025 		case CDCLK_FREQ_337_308:
1026 			cdclk_config->cdclk = 308571;
1027 			break;
1028 		case CDCLK_FREQ_540:
1029 			cdclk_config->cdclk = 540000;
1030 			break;
1031 		case CDCLK_FREQ_675_617:
1032 			cdclk_config->cdclk = 617143;
1033 			break;
1034 		default:
1035 			MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
1036 			break;
1037 		}
1038 	} else {
1039 		switch (cdctl & CDCLK_FREQ_SEL_MASK) {
1040 		case CDCLK_FREQ_450_432:
1041 			cdclk_config->cdclk = 450000;
1042 			break;
1043 		case CDCLK_FREQ_337_308:
1044 			cdclk_config->cdclk = 337500;
1045 			break;
1046 		case CDCLK_FREQ_540:
1047 			cdclk_config->cdclk = 540000;
1048 			break;
1049 		case CDCLK_FREQ_675_617:
1050 			cdclk_config->cdclk = 675000;
1051 			break;
1052 		default:
1053 			MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
1054 			break;
1055 		}
1056 	}
1057 
1058  out:
1059 	/*
1060 	 * Can't read this out :( Let's assume it's
1061 	 * at least what the CDCLK frequency requires.
1062 	 */
1063 	cdclk_config->voltage_level =
1064 		skl_calc_voltage_level(cdclk_config->cdclk);
1065 }
1066 
1067 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
1068 static int skl_cdclk_decimal(int cdclk)
1069 {
1070 	return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
1071 }
1072 
1073 static void skl_set_preferred_cdclk_vco(struct intel_display *display, int vco)
1074 {
1075 	bool changed = display->cdclk.skl_preferred_vco_freq != vco;
1076 
1077 	display->cdclk.skl_preferred_vco_freq = vco;
1078 
1079 	if (changed)
1080 		intel_update_max_cdclk(display);
1081 }
1082 
1083 static u32 skl_dpll0_link_rate(struct intel_display *display, int vco)
1084 {
1085 	drm_WARN_ON(display->drm, vco != 8100000 && vco != 8640000);
1086 
1087 	/*
1088 	 * We always enable DPLL0 with the lowest link rate possible, but still
1089 	 * taking into account the VCO required to operate the eDP panel at the
1090 	 * desired frequency. The usual DP link rates operate with a VCO of
1091 	 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
1092 	 * The modeset code is responsible for the selection of the exact link
1093 	 * rate later on, with the constraint of choosing a frequency that
1094 	 * works with vco.
1095 	 */
1096 	if (vco == 8640000)
1097 		return DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0);
1098 	else
1099 		return DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0);
1100 }
1101 
1102 static void skl_dpll0_enable(struct intel_display *display, int vco)
1103 {
1104 	intel_de_rmw(display, DPLL_CTRL1,
1105 		     DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
1106 		     DPLL_CTRL1_SSC(SKL_DPLL0) |
1107 		     DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0),
1108 		     DPLL_CTRL1_OVERRIDE(SKL_DPLL0) |
1109 		     skl_dpll0_link_rate(display, vco));
1110 	intel_de_posting_read(display, DPLL_CTRL1);
1111 
1112 	intel_de_rmw(display, LCPLL1_CTL,
1113 		     0, LCPLL_PLL_ENABLE);
1114 
1115 	if (intel_de_wait_for_set_ms(display, LCPLL1_CTL, LCPLL_PLL_LOCK, 5))
1116 		drm_err(display->drm, "DPLL0 not locked\n");
1117 
1118 	display->cdclk.hw.vco = vco;
1119 
1120 	/* We'll want to keep using the current vco from now on. */
1121 	skl_set_preferred_cdclk_vco(display, vco);
1122 }
1123 
1124 static void skl_dpll0_disable(struct intel_display *display)
1125 {
1126 	intel_de_rmw(display, LCPLL1_CTL,
1127 		     LCPLL_PLL_ENABLE, 0);
1128 
1129 	if (intel_de_wait_for_clear_ms(display, LCPLL1_CTL, LCPLL_PLL_LOCK, 1))
1130 		drm_err(display->drm, "Couldn't disable DPLL0\n");
1131 
1132 	display->cdclk.hw.vco = 0;
1133 }
1134 
1135 static u32 skl_cdclk_freq_sel(struct intel_display *display,
1136 			      int cdclk, int vco)
1137 {
1138 	switch (cdclk) {
1139 	default:
1140 		drm_WARN_ON(display->drm,
1141 			    cdclk != display->cdclk.hw.bypass);
1142 		drm_WARN_ON(display->drm, vco != 0);
1143 		fallthrough;
1144 	case 308571:
1145 	case 337500:
1146 		return CDCLK_FREQ_337_308;
1147 	case 450000:
1148 	case 432000:
1149 		return CDCLK_FREQ_450_432;
1150 	case 540000:
1151 		return CDCLK_FREQ_540;
1152 	case 617143:
1153 	case 675000:
1154 		return CDCLK_FREQ_675_617;
1155 	}
1156 }
1157 
1158 static void skl_set_cdclk(struct intel_display *display,
1159 			  const struct intel_cdclk_config *cdclk_config,
1160 			  enum pipe pipe)
1161 {
1162 	int cdclk = cdclk_config->cdclk;
1163 	int vco = cdclk_config->vco;
1164 	u32 freq_select, cdclk_ctl;
1165 	int ret;
1166 
1167 	/*
1168 	 * Based on WA#1183 CDCLK rates 308 and 617MHz CDCLK rates are
1169 	 * unsupported on SKL. In theory this should never happen since only
1170 	 * the eDP1.4 2.16 and 4.32Gbps rates require it, but eDP1.4 is not
1171 	 * supported on SKL either, see the above WA. WARN whenever trying to
1172 	 * use the corresponding VCO freq as that always leads to using the
1173 	 * minimum 308MHz CDCLK.
1174 	 */
1175 	drm_WARN_ON_ONCE(display->drm,
1176 			 display->platform.skylake && vco == 8640000);
1177 
1178 	ret = intel_parent_pcode_request(display, SKL_PCODE_CDCLK_CONTROL,
1179 					 SKL_CDCLK_PREPARE_FOR_CHANGE,
1180 					 SKL_CDCLK_READY_FOR_CHANGE,
1181 					 SKL_CDCLK_READY_FOR_CHANGE, 3);
1182 	if (ret) {
1183 		drm_err(display->drm,
1184 			"Failed to inform PCU about cdclk change (%d)\n", ret);
1185 		return;
1186 	}
1187 
1188 	freq_select = skl_cdclk_freq_sel(display, cdclk, vco);
1189 
1190 	if (display->cdclk.hw.vco != 0 &&
1191 	    display->cdclk.hw.vco != vco)
1192 		skl_dpll0_disable(display);
1193 
1194 	cdclk_ctl = intel_de_read(display, CDCLK_CTL);
1195 
1196 	if (display->cdclk.hw.vco != vco) {
1197 		/* Wa Display #1183: skl,kbl,cfl */
1198 		cdclk_ctl &= ~(CDCLK_FREQ_SEL_MASK | CDCLK_FREQ_DECIMAL_MASK);
1199 		cdclk_ctl |= freq_select | skl_cdclk_decimal(cdclk);
1200 		intel_de_write(display, CDCLK_CTL, cdclk_ctl);
1201 	}
1202 
1203 	/* Wa Display #1183: skl,kbl,cfl */
1204 	cdclk_ctl |= CDCLK_DIVMUX_CD_OVERRIDE;
1205 	intel_de_write(display, CDCLK_CTL, cdclk_ctl);
1206 	intel_de_posting_read(display, CDCLK_CTL);
1207 
1208 	if (display->cdclk.hw.vco != vco)
1209 		skl_dpll0_enable(display, vco);
1210 
1211 	/* Wa Display #1183: skl,kbl,cfl */
1212 	cdclk_ctl &= ~(CDCLK_FREQ_SEL_MASK | CDCLK_FREQ_DECIMAL_MASK);
1213 	intel_de_write(display, CDCLK_CTL, cdclk_ctl);
1214 
1215 	cdclk_ctl |= freq_select | skl_cdclk_decimal(cdclk);
1216 	intel_de_write(display, CDCLK_CTL, cdclk_ctl);
1217 
1218 	/* Wa Display #1183: skl,kbl,cfl */
1219 	cdclk_ctl &= ~CDCLK_DIVMUX_CD_OVERRIDE;
1220 	intel_de_write(display, CDCLK_CTL, cdclk_ctl);
1221 	intel_de_posting_read(display, CDCLK_CTL);
1222 
1223 	/* inform PCU of the change */
1224 	intel_parent_pcode_write(display, SKL_PCODE_CDCLK_CONTROL,
1225 				 cdclk_config->voltage_level);
1226 
1227 	intel_update_cdclk(display);
1228 }
1229 
1230 static void skl_sanitize_cdclk(struct intel_display *display)
1231 {
1232 	u32 cdctl, expected;
1233 
1234 	/*
1235 	 * check if the pre-os initialized the display
1236 	 * There is SWF18 scratchpad register defined which is set by the
1237 	 * pre-os which can be used by the OS drivers to check the status
1238 	 */
1239 	if ((intel_de_read(display, SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
1240 		goto sanitize;
1241 
1242 	intel_update_cdclk(display);
1243 	intel_cdclk_dump_config(display, &display->cdclk.hw, "Current CDCLK");
1244 
1245 	/* Is PLL enabled and locked ? */
1246 	if (display->cdclk.hw.vco == 0 ||
1247 	    display->cdclk.hw.cdclk == display->cdclk.hw.bypass)
1248 		goto sanitize;
1249 
1250 	/* DPLL okay; verify the cdclock
1251 	 *
1252 	 * Noticed in some instances that the freq selection is correct but
1253 	 * decimal part is programmed wrong from BIOS where pre-os does not
1254 	 * enable display. Verify the same as well.
1255 	 */
1256 	cdctl = intel_de_read(display, CDCLK_CTL);
1257 	expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
1258 		skl_cdclk_decimal(display->cdclk.hw.cdclk);
1259 	if (cdctl == expected)
1260 		/* All well; nothing to sanitize */
1261 		return;
1262 
1263 sanitize:
1264 	drm_dbg_kms(display->drm, "Sanitizing cdclk programmed by pre-os\n");
1265 
1266 	/* force cdclk programming */
1267 	display->cdclk.hw.cdclk = 0;
1268 	/* force full PLL disable + enable */
1269 	display->cdclk.hw.vco = ~0;
1270 }
1271 
1272 static void skl_cdclk_init_hw(struct intel_display *display)
1273 {
1274 	struct intel_cdclk_config cdclk_config;
1275 
1276 	skl_sanitize_cdclk(display);
1277 
1278 	if (display->cdclk.hw.cdclk != 0 &&
1279 	    display->cdclk.hw.vco != 0) {
1280 		/*
1281 		 * Use the current vco as our initial
1282 		 * guess as to what the preferred vco is.
1283 		 */
1284 		if (display->cdclk.skl_preferred_vco_freq == 0)
1285 			skl_set_preferred_cdclk_vco(display,
1286 						    display->cdclk.hw.vco);
1287 		return;
1288 	}
1289 
1290 	cdclk_config = display->cdclk.hw;
1291 
1292 	cdclk_config.vco = display->cdclk.skl_preferred_vco_freq;
1293 	if (cdclk_config.vco == 0)
1294 		cdclk_config.vco = 8100000;
1295 	cdclk_config.cdclk = skl_calc_cdclk(0, cdclk_config.vco);
1296 	cdclk_config.voltage_level = skl_calc_voltage_level(cdclk_config.cdclk);
1297 
1298 	skl_set_cdclk(display, &cdclk_config, INVALID_PIPE);
1299 }
1300 
1301 static void skl_cdclk_uninit_hw(struct intel_display *display)
1302 {
1303 	struct intel_cdclk_config cdclk_config = display->cdclk.hw;
1304 
1305 	cdclk_config.cdclk = cdclk_config.bypass;
1306 	cdclk_config.vco = 0;
1307 	cdclk_config.voltage_level = skl_calc_voltage_level(cdclk_config.cdclk);
1308 
1309 	skl_set_cdclk(display, &cdclk_config, INVALID_PIPE);
1310 }
1311 
1312 struct intel_cdclk_vals {
1313 	u32 cdclk;
1314 	u16 refclk;
1315 	u16 waveform;
1316 	u8 ratio;
1317 };
1318 
1319 static const struct intel_cdclk_vals bxt_cdclk_table[] = {
1320 	{ .refclk = 19200, .cdclk = 144000, .ratio = 60 },
1321 	{ .refclk = 19200, .cdclk = 288000, .ratio = 60 },
1322 	{ .refclk = 19200, .cdclk = 384000, .ratio = 60 },
1323 	{ .refclk = 19200, .cdclk = 576000, .ratio = 60 },
1324 	{ .refclk = 19200, .cdclk = 624000, .ratio = 65 },
1325 	{}
1326 };
1327 
1328 static const struct intel_cdclk_vals glk_cdclk_table[] = {
1329 	{ .refclk = 19200, .cdclk =  79200, .ratio = 33 },
1330 	{ .refclk = 19200, .cdclk = 158400, .ratio = 33 },
1331 	{ .refclk = 19200, .cdclk = 316800, .ratio = 33 },
1332 	{}
1333 };
1334 
1335 static const struct intel_cdclk_vals icl_cdclk_table[] = {
1336 	{ .refclk = 19200, .cdclk = 172800, .ratio = 18 },
1337 	{ .refclk = 19200, .cdclk = 192000, .ratio = 20 },
1338 	{ .refclk = 19200, .cdclk = 307200, .ratio = 32 },
1339 	{ .refclk = 19200, .cdclk = 326400, .ratio = 68 },
1340 	{ .refclk = 19200, .cdclk = 556800, .ratio = 58 },
1341 	{ .refclk = 19200, .cdclk = 652800, .ratio = 68 },
1342 
1343 	{ .refclk = 24000, .cdclk = 180000, .ratio = 15 },
1344 	{ .refclk = 24000, .cdclk = 192000, .ratio = 16 },
1345 	{ .refclk = 24000, .cdclk = 312000, .ratio = 26 },
1346 	{ .refclk = 24000, .cdclk = 324000, .ratio = 54 },
1347 	{ .refclk = 24000, .cdclk = 552000, .ratio = 46 },
1348 	{ .refclk = 24000, .cdclk = 648000, .ratio = 54 },
1349 
1350 	{ .refclk = 38400, .cdclk = 172800, .ratio =  9 },
1351 	{ .refclk = 38400, .cdclk = 192000, .ratio = 10 },
1352 	{ .refclk = 38400, .cdclk = 307200, .ratio = 16 },
1353 	{ .refclk = 38400, .cdclk = 326400, .ratio = 34 },
1354 	{ .refclk = 38400, .cdclk = 556800, .ratio = 29 },
1355 	{ .refclk = 38400, .cdclk = 652800, .ratio = 34 },
1356 	{}
1357 };
1358 
1359 static const struct intel_cdclk_vals rkl_cdclk_table[] = {
1360 	{ .refclk = 19200, .cdclk = 172800, .ratio =  36 },
1361 	{ .refclk = 19200, .cdclk = 192000, .ratio =  40 },
1362 	{ .refclk = 19200, .cdclk = 307200, .ratio =  64 },
1363 	{ .refclk = 19200, .cdclk = 326400, .ratio = 136 },
1364 	{ .refclk = 19200, .cdclk = 556800, .ratio = 116 },
1365 	{ .refclk = 19200, .cdclk = 652800, .ratio = 136 },
1366 
1367 	{ .refclk = 24000, .cdclk = 180000, .ratio =  30 },
1368 	{ .refclk = 24000, .cdclk = 192000, .ratio =  32 },
1369 	{ .refclk = 24000, .cdclk = 312000, .ratio =  52 },
1370 	{ .refclk = 24000, .cdclk = 324000, .ratio = 108 },
1371 	{ .refclk = 24000, .cdclk = 552000, .ratio =  92 },
1372 	{ .refclk = 24000, .cdclk = 648000, .ratio = 108 },
1373 
1374 	{ .refclk = 38400, .cdclk = 172800, .ratio = 18 },
1375 	{ .refclk = 38400, .cdclk = 192000, .ratio = 20 },
1376 	{ .refclk = 38400, .cdclk = 307200, .ratio = 32 },
1377 	{ .refclk = 38400, .cdclk = 326400, .ratio = 68 },
1378 	{ .refclk = 38400, .cdclk = 556800, .ratio = 58 },
1379 	{ .refclk = 38400, .cdclk = 652800, .ratio = 68 },
1380 	{}
1381 };
1382 
1383 static const struct intel_cdclk_vals adlp_a_step_cdclk_table[] = {
1384 	{ .refclk = 19200, .cdclk = 307200, .ratio = 32 },
1385 	{ .refclk = 19200, .cdclk = 556800, .ratio = 58 },
1386 	{ .refclk = 19200, .cdclk = 652800, .ratio = 68 },
1387 
1388 	{ .refclk = 24000, .cdclk = 312000, .ratio = 26 },
1389 	{ .refclk = 24000, .cdclk = 552000, .ratio = 46 },
1390 	{ .refclk = 24400, .cdclk = 648000, .ratio = 54 },
1391 
1392 	{ .refclk = 38400, .cdclk = 307200, .ratio = 16 },
1393 	{ .refclk = 38400, .cdclk = 556800, .ratio = 29 },
1394 	{ .refclk = 38400, .cdclk = 652800, .ratio = 34 },
1395 	{}
1396 };
1397 
1398 static const struct intel_cdclk_vals adlp_cdclk_table[] = {
1399 	{ .refclk = 19200, .cdclk = 172800, .ratio = 27 },
1400 	{ .refclk = 19200, .cdclk = 192000, .ratio = 20 },
1401 	{ .refclk = 19200, .cdclk = 307200, .ratio = 32 },
1402 	{ .refclk = 19200, .cdclk = 556800, .ratio = 58 },
1403 	{ .refclk = 19200, .cdclk = 652800, .ratio = 68 },
1404 
1405 	{ .refclk = 24000, .cdclk = 176000, .ratio = 22 },
1406 	{ .refclk = 24000, .cdclk = 192000, .ratio = 16 },
1407 	{ .refclk = 24000, .cdclk = 312000, .ratio = 26 },
1408 	{ .refclk = 24000, .cdclk = 552000, .ratio = 46 },
1409 	{ .refclk = 24000, .cdclk = 648000, .ratio = 54 },
1410 
1411 	{ .refclk = 38400, .cdclk = 179200, .ratio = 14 },
1412 	{ .refclk = 38400, .cdclk = 192000, .ratio = 10 },
1413 	{ .refclk = 38400, .cdclk = 307200, .ratio = 16 },
1414 	{ .refclk = 38400, .cdclk = 556800, .ratio = 29 },
1415 	{ .refclk = 38400, .cdclk = 652800, .ratio = 34 },
1416 	{}
1417 };
1418 
1419 static const struct intel_cdclk_vals rplu_cdclk_table[] = {
1420 	{ .refclk = 19200, .cdclk = 172800, .ratio = 27 },
1421 	{ .refclk = 19200, .cdclk = 192000, .ratio = 20 },
1422 	{ .refclk = 19200, .cdclk = 307200, .ratio = 32 },
1423 	{ .refclk = 19200, .cdclk = 480000, .ratio = 50 },
1424 	{ .refclk = 19200, .cdclk = 556800, .ratio = 58 },
1425 	{ .refclk = 19200, .cdclk = 652800, .ratio = 68 },
1426 
1427 	{ .refclk = 24000, .cdclk = 176000, .ratio = 22 },
1428 	{ .refclk = 24000, .cdclk = 192000, .ratio = 16 },
1429 	{ .refclk = 24000, .cdclk = 312000, .ratio = 26 },
1430 	{ .refclk = 24000, .cdclk = 480000, .ratio = 40 },
1431 	{ .refclk = 24000, .cdclk = 552000, .ratio = 46 },
1432 	{ .refclk = 24000, .cdclk = 648000, .ratio = 54 },
1433 
1434 	{ .refclk = 38400, .cdclk = 179200, .ratio = 14 },
1435 	{ .refclk = 38400, .cdclk = 192000, .ratio = 10 },
1436 	{ .refclk = 38400, .cdclk = 307200, .ratio = 16 },
1437 	{ .refclk = 38400, .cdclk = 480000, .ratio = 25 },
1438 	{ .refclk = 38400, .cdclk = 556800, .ratio = 29 },
1439 	{ .refclk = 38400, .cdclk = 652800, .ratio = 34 },
1440 	{}
1441 };
1442 
1443 static const struct intel_cdclk_vals dg2_cdclk_table[] = {
1444 	{ .refclk = 38400, .cdclk = 163200, .ratio = 34, .waveform = 0x8888 },
1445 	{ .refclk = 38400, .cdclk = 204000, .ratio = 34, .waveform = 0x9248 },
1446 	{ .refclk = 38400, .cdclk = 244800, .ratio = 34, .waveform = 0xa4a4 },
1447 	{ .refclk = 38400, .cdclk = 285600, .ratio = 34, .waveform = 0xa54a },
1448 	{ .refclk = 38400, .cdclk = 326400, .ratio = 34, .waveform = 0xaaaa },
1449 	{ .refclk = 38400, .cdclk = 367200, .ratio = 34, .waveform = 0xad5a },
1450 	{ .refclk = 38400, .cdclk = 408000, .ratio = 34, .waveform = 0xb6b6 },
1451 	{ .refclk = 38400, .cdclk = 448800, .ratio = 34, .waveform = 0xdbb6 },
1452 	{ .refclk = 38400, .cdclk = 489600, .ratio = 34, .waveform = 0xeeee },
1453 	{ .refclk = 38400, .cdclk = 530400, .ratio = 34, .waveform = 0xf7de },
1454 	{ .refclk = 38400, .cdclk = 571200, .ratio = 34, .waveform = 0xfefe },
1455 	{ .refclk = 38400, .cdclk = 612000, .ratio = 34, .waveform = 0xfffe },
1456 	{ .refclk = 38400, .cdclk = 652800, .ratio = 34, .waveform = 0xffff },
1457 	{}
1458 };
1459 
1460 static const struct intel_cdclk_vals mtl_cdclk_table[] = {
1461 	{ .refclk = 38400, .cdclk = 172800, .ratio = 16, .waveform = 0xad5a },
1462 	{ .refclk = 38400, .cdclk = 192000, .ratio = 16, .waveform = 0xb6b6 },
1463 	{ .refclk = 38400, .cdclk = 307200, .ratio = 16, .waveform = 0x0000 },
1464 	{ .refclk = 38400, .cdclk = 480000, .ratio = 25, .waveform = 0x0000 },
1465 	{ .refclk = 38400, .cdclk = 556800, .ratio = 29, .waveform = 0x0000 },
1466 	{ .refclk = 38400, .cdclk = 652800, .ratio = 34, .waveform = 0x0000 },
1467 	{}
1468 };
1469 
1470 static const struct intel_cdclk_vals xe2lpd_cdclk_table[] = {
1471 	{ .refclk = 38400, .cdclk = 153600, .ratio = 16, .waveform = 0xaaaa },
1472 	{ .refclk = 38400, .cdclk = 172800, .ratio = 16, .waveform = 0xad5a },
1473 	{ .refclk = 38400, .cdclk = 192000, .ratio = 16, .waveform = 0xb6b6 },
1474 	{ .refclk = 38400, .cdclk = 211200, .ratio = 16, .waveform = 0xdbb6 },
1475 	{ .refclk = 38400, .cdclk = 230400, .ratio = 16, .waveform = 0xeeee },
1476 	{ .refclk = 38400, .cdclk = 249600, .ratio = 16, .waveform = 0xf7de },
1477 	{ .refclk = 38400, .cdclk = 268800, .ratio = 16, .waveform = 0xfefe },
1478 	{ .refclk = 38400, .cdclk = 288000, .ratio = 16, .waveform = 0xfffe },
1479 	{ .refclk = 38400, .cdclk = 307200, .ratio = 16, .waveform = 0xffff },
1480 	{ .refclk = 38400, .cdclk = 330000, .ratio = 25, .waveform = 0xdbb6 },
1481 	{ .refclk = 38400, .cdclk = 360000, .ratio = 25, .waveform = 0xeeee },
1482 	{ .refclk = 38400, .cdclk = 390000, .ratio = 25, .waveform = 0xf7de },
1483 	{ .refclk = 38400, .cdclk = 420000, .ratio = 25, .waveform = 0xfefe },
1484 	{ .refclk = 38400, .cdclk = 450000, .ratio = 25, .waveform = 0xfffe },
1485 	{ .refclk = 38400, .cdclk = 480000, .ratio = 25, .waveform = 0xffff },
1486 	{ .refclk = 38400, .cdclk = 487200, .ratio = 29, .waveform = 0xfefe },
1487 	{ .refclk = 38400, .cdclk = 522000, .ratio = 29, .waveform = 0xfffe },
1488 	{ .refclk = 38400, .cdclk = 556800, .ratio = 29, .waveform = 0xffff },
1489 	{ .refclk = 38400, .cdclk = 571200, .ratio = 34, .waveform = 0xfefe },
1490 	{ .refclk = 38400, .cdclk = 612000, .ratio = 34, .waveform = 0xfffe },
1491 	{ .refclk = 38400, .cdclk = 652800, .ratio = 34, .waveform = 0xffff },
1492 	{}
1493 };
1494 
1495 /*
1496  * Xe2_HPD always uses the minimal cdclk table from Wa_15015413771
1497  */
1498 static const struct intel_cdclk_vals xe2hpd_cdclk_table[] = {
1499 	{ .refclk = 38400, .cdclk = 652800, .ratio = 34, .waveform = 0xffff },
1500 	{}
1501 };
1502 
1503 static const struct intel_cdclk_vals xe3lpd_cdclk_table[] = {
1504 	{ .refclk = 38400, .cdclk = 153600, .ratio = 16, .waveform = 0xaaaa },
1505 	{ .refclk = 38400, .cdclk = 172800, .ratio = 16, .waveform = 0xad5a },
1506 	{ .refclk = 38400, .cdclk = 192000, .ratio = 16, .waveform = 0xb6b6 },
1507 	{ .refclk = 38400, .cdclk = 211200, .ratio = 16, .waveform = 0xdbb6 },
1508 	{ .refclk = 38400, .cdclk = 230400, .ratio = 16, .waveform = 0xeeee },
1509 	{ .refclk = 38400, .cdclk = 249600, .ratio = 16, .waveform = 0xf7de },
1510 	{ .refclk = 38400, .cdclk = 268800, .ratio = 16, .waveform = 0xfefe },
1511 	{ .refclk = 38400, .cdclk = 288000, .ratio = 16, .waveform = 0xfffe },
1512 	{ .refclk = 38400, .cdclk = 307200, .ratio = 16, .waveform = 0xffff },
1513 	{ .refclk = 38400, .cdclk = 326400, .ratio = 17, .waveform = 0xffff },
1514 	{ .refclk = 38400, .cdclk = 345600, .ratio = 18, .waveform = 0xffff },
1515 	{ .refclk = 38400, .cdclk = 364800, .ratio = 19, .waveform = 0xffff },
1516 	{ .refclk = 38400, .cdclk = 384000, .ratio = 20, .waveform = 0xffff },
1517 	{ .refclk = 38400, .cdclk = 403200, .ratio = 21, .waveform = 0xffff },
1518 	{ .refclk = 38400, .cdclk = 422400, .ratio = 22, .waveform = 0xffff },
1519 	{ .refclk = 38400, .cdclk = 441600, .ratio = 23, .waveform = 0xffff },
1520 	{ .refclk = 38400, .cdclk = 460800, .ratio = 24, .waveform = 0xffff },
1521 	{ .refclk = 38400, .cdclk = 480000, .ratio = 25, .waveform = 0xffff },
1522 	{ .refclk = 38400, .cdclk = 499200, .ratio = 26, .waveform = 0xffff },
1523 	{ .refclk = 38400, .cdclk = 518400, .ratio = 27, .waveform = 0xffff },
1524 	{ .refclk = 38400, .cdclk = 537600, .ratio = 28, .waveform = 0xffff },
1525 	{ .refclk = 38400, .cdclk = 556800, .ratio = 29, .waveform = 0xffff },
1526 	{ .refclk = 38400, .cdclk = 576000, .ratio = 30, .waveform = 0xffff },
1527 	{ .refclk = 38400, .cdclk = 595200, .ratio = 31, .waveform = 0xffff },
1528 	{ .refclk = 38400, .cdclk = 614400, .ratio = 32, .waveform = 0xffff },
1529 	{ .refclk = 38400, .cdclk = 633600, .ratio = 33, .waveform = 0xffff },
1530 	{ .refclk = 38400, .cdclk = 652800, .ratio = 34, .waveform = 0xffff },
1531 	{ .refclk = 38400, .cdclk = 672000, .ratio = 35, .waveform = 0xffff },
1532 	{ .refclk = 38400, .cdclk = 691200, .ratio = 36, .waveform = 0xffff },
1533 	{}
1534 };
1535 
1536 static const struct intel_cdclk_vals xe3p_lpd_cdclk_table[] = {
1537 	{ .refclk = 38400, .cdclk = 151200, .ratio = 21, .waveform = 0xa4a4 },
1538 	{ .refclk = 38400, .cdclk = 176400, .ratio = 21, .waveform = 0xaa54 },
1539 	{ .refclk = 38400, .cdclk = 201600, .ratio = 21, .waveform = 0xaaaa },
1540 	{ .refclk = 38400, .cdclk = 226800, .ratio = 21, .waveform = 0xad5a },
1541 	{ .refclk = 38400, .cdclk = 252000, .ratio = 21, .waveform = 0xb6b6 },
1542 	{ .refclk = 38400, .cdclk = 277200, .ratio = 21, .waveform = 0xdbb6 },
1543 	{ .refclk = 38400, .cdclk = 302400, .ratio = 21, .waveform = 0xeeee },
1544 	{ .refclk = 38400, .cdclk = 327600, .ratio = 21, .waveform = 0xf7de },
1545 	{ .refclk = 38400, .cdclk = 352800, .ratio = 21, .waveform = 0xfefe },
1546 	{ .refclk = 38400, .cdclk = 378000, .ratio = 21, .waveform = 0xfffe },
1547 	{ .refclk = 38400, .cdclk = 403200, .ratio = 21, .waveform = 0xffff },
1548 	{ .refclk = 38400, .cdclk = 422400, .ratio = 22, .waveform = 0xffff },
1549 	{ .refclk = 38400, .cdclk = 441600, .ratio = 23, .waveform = 0xffff },
1550 	{ .refclk = 38400, .cdclk = 460800, .ratio = 24, .waveform = 0xffff },
1551 	{ .refclk = 38400, .cdclk = 480000, .ratio = 25, .waveform = 0xffff },
1552 	{ .refclk = 38400, .cdclk = 499200, .ratio = 26, .waveform = 0xffff },
1553 	{ .refclk = 38400, .cdclk = 518400, .ratio = 27, .waveform = 0xffff },
1554 	{ .refclk = 38400, .cdclk = 537600, .ratio = 28, .waveform = 0xffff },
1555 	{ .refclk = 38400, .cdclk = 556800, .ratio = 29, .waveform = 0xffff },
1556 	{ .refclk = 38400, .cdclk = 576000, .ratio = 30, .waveform = 0xffff },
1557 	{ .refclk = 38400, .cdclk = 595200, .ratio = 31, .waveform = 0xffff },
1558 	{ .refclk = 38400, .cdclk = 614400, .ratio = 32, .waveform = 0xffff },
1559 	{ .refclk = 38400, .cdclk = 633600, .ratio = 33, .waveform = 0xffff },
1560 	{ .refclk = 38400, .cdclk = 652800, .ratio = 34, .waveform = 0xffff },
1561 	{ .refclk = 38400, .cdclk = 672000, .ratio = 35, .waveform = 0xffff },
1562 	{ .refclk = 38400, .cdclk = 691200, .ratio = 36, .waveform = 0xffff },
1563 	{ .refclk = 38400, .cdclk = 710400, .ratio = 37, .waveform = 0xffff },
1564 	{ .refclk = 38400, .cdclk = 729600, .ratio = 38, .waveform = 0xffff },
1565 	{ .refclk = 38400, .cdclk = 748800, .ratio = 39, .waveform = 0xffff },
1566 	{ .refclk = 38400, .cdclk = 768000, .ratio = 40, .waveform = 0xffff },
1567 	{ .refclk = 38400, .cdclk = 787200, .ratio = 41, .waveform = 0xffff },
1568 	{}
1569 };
1570 
1571 static const int cdclk_squash_len = 16;
1572 
1573 static int cdclk_squash_divider(u16 waveform)
1574 {
1575 	return hweight16(waveform ?: 0xffff);
1576 }
1577 
1578 static int cdclk_divider(int cdclk, int vco, u16 waveform)
1579 {
1580 	/* 2 * cd2x divider */
1581 	return DIV_ROUND_CLOSEST(vco * cdclk_squash_divider(waveform),
1582 				 cdclk * cdclk_squash_len);
1583 }
1584 
1585 static int bxt_calc_cdclk(struct intel_display *display, int min_cdclk)
1586 {
1587 	const struct intel_cdclk_vals *table = display->cdclk.table;
1588 	int i;
1589 
1590 	for (i = 0; table[i].refclk; i++)
1591 		if (table[i].refclk == display->cdclk.hw.ref &&
1592 		    table[i].cdclk >= min_cdclk)
1593 			return table[i].cdclk;
1594 
1595 	drm_WARN(display->drm, 1,
1596 		 "Cannot satisfy minimum cdclk %d with refclk %u\n",
1597 		 min_cdclk, display->cdclk.hw.ref);
1598 	return display->cdclk.max_cdclk_freq;
1599 }
1600 
1601 static int bxt_calc_cdclk_pll_vco(struct intel_display *display, int cdclk)
1602 {
1603 	const struct intel_cdclk_vals *table = display->cdclk.table;
1604 	int i;
1605 
1606 	if (cdclk == display->cdclk.hw.bypass)
1607 		return 0;
1608 
1609 	for (i = 0; table[i].refclk; i++)
1610 		if (table[i].refclk == display->cdclk.hw.ref &&
1611 		    table[i].cdclk == cdclk)
1612 			return display->cdclk.hw.ref * table[i].ratio;
1613 
1614 	drm_WARN(display->drm, 1, "cdclk %d not valid for refclk %u\n",
1615 		 cdclk, display->cdclk.hw.ref);
1616 	return 0;
1617 }
1618 
1619 static u8 bxt_calc_voltage_level(int cdclk)
1620 {
1621 	return DIV_ROUND_UP(cdclk, 25000);
1622 }
1623 
1624 static u8 calc_voltage_level(int cdclk, int num_voltage_levels,
1625 			     const int voltage_level_max_cdclk[])
1626 {
1627 	int voltage_level;
1628 
1629 	for (voltage_level = 0; voltage_level < num_voltage_levels; voltage_level++) {
1630 		if (cdclk <= voltage_level_max_cdclk[voltage_level])
1631 			return voltage_level;
1632 	}
1633 
1634 	MISSING_CASE(cdclk);
1635 	return num_voltage_levels - 1;
1636 }
1637 
1638 static u8 icl_calc_voltage_level(int cdclk)
1639 {
1640 	static const int icl_voltage_level_max_cdclk[] = {
1641 		[0] = 312000,
1642 		[1] = 556800,
1643 		[2] = 652800,
1644 	};
1645 
1646 	return calc_voltage_level(cdclk,
1647 				  ARRAY_SIZE(icl_voltage_level_max_cdclk),
1648 				  icl_voltage_level_max_cdclk);
1649 }
1650 
1651 static u8 ehl_calc_voltage_level(int cdclk)
1652 {
1653 	static const int ehl_voltage_level_max_cdclk[] = {
1654 		[0] = 180000,
1655 		[1] = 312000,
1656 		[2] = 326400,
1657 		/*
1658 		 * Bspec lists the limit as 556.8 MHz, but some JSL
1659 		 * development boards (at least) boot with 652.8 MHz
1660 		 */
1661 		[3] = 652800,
1662 	};
1663 
1664 	return calc_voltage_level(cdclk,
1665 				  ARRAY_SIZE(ehl_voltage_level_max_cdclk),
1666 				  ehl_voltage_level_max_cdclk);
1667 }
1668 
1669 static u8 tgl_calc_voltage_level(int cdclk)
1670 {
1671 	static const int tgl_voltage_level_max_cdclk[] = {
1672 		[0] = 312000,
1673 		[1] = 326400,
1674 		[2] = 556800,
1675 		[3] = 652800,
1676 	};
1677 
1678 	return calc_voltage_level(cdclk,
1679 				  ARRAY_SIZE(tgl_voltage_level_max_cdclk),
1680 				  tgl_voltage_level_max_cdclk);
1681 }
1682 
1683 static u8 rplu_calc_voltage_level(int cdclk)
1684 {
1685 	static const int rplu_voltage_level_max_cdclk[] = {
1686 		[0] = 312000,
1687 		[1] = 480000,
1688 		[2] = 556800,
1689 		[3] = 652800,
1690 	};
1691 
1692 	return calc_voltage_level(cdclk,
1693 				  ARRAY_SIZE(rplu_voltage_level_max_cdclk),
1694 				  rplu_voltage_level_max_cdclk);
1695 }
1696 
1697 static u8 xe3lpd_calc_voltage_level(int cdclk)
1698 {
1699 	/*
1700 	 * Starting with xe3lpd power controller does not need the voltage
1701 	 * index when doing the modeset update. This function is best left
1702 	 * defined but returning 0 to the mask.
1703 	 */
1704 	return 0;
1705 }
1706 
1707 static void icl_readout_refclk(struct intel_display *display,
1708 			       struct intel_cdclk_config *cdclk_config)
1709 {
1710 	u32 dssm = intel_de_read(display, SKL_DSSM) & ICL_DSSM_CDCLK_PLL_REFCLK_MASK;
1711 
1712 	switch (dssm) {
1713 	default:
1714 		MISSING_CASE(dssm);
1715 		fallthrough;
1716 	case ICL_DSSM_CDCLK_PLL_REFCLK_24MHz:
1717 		cdclk_config->ref = 24000;
1718 		break;
1719 	case ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz:
1720 		cdclk_config->ref = 19200;
1721 		break;
1722 	case ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz:
1723 		cdclk_config->ref = 38400;
1724 		break;
1725 	}
1726 }
1727 
1728 static void bxt_de_pll_readout(struct intel_display *display,
1729 			       struct intel_cdclk_config *cdclk_config)
1730 {
1731 	u32 val, ratio;
1732 
1733 	if (display->platform.dg2)
1734 		cdclk_config->ref = 38400;
1735 	else if (DISPLAY_VER(display) >= 11)
1736 		icl_readout_refclk(display, cdclk_config);
1737 	else
1738 		cdclk_config->ref = 19200;
1739 
1740 	val = intel_de_read(display, BXT_DE_PLL_ENABLE);
1741 	if ((val & BXT_DE_PLL_PLL_ENABLE) == 0 ||
1742 	    (val & BXT_DE_PLL_LOCK) == 0) {
1743 		/*
1744 		 * CDCLK PLL is disabled, the VCO/ratio doesn't matter, but
1745 		 * setting it to zero is a way to signal that.
1746 		 */
1747 		cdclk_config->vco = 0;
1748 		return;
1749 	}
1750 
1751 	/*
1752 	 * DISPLAY_VER >= 11 have the ratio directly in the PLL enable register,
1753 	 * gen9lp had it in a separate PLL control register.
1754 	 */
1755 	if (DISPLAY_VER(display) >= 11)
1756 		ratio = val & ICL_CDCLK_PLL_RATIO_MASK;
1757 	else
1758 		ratio = intel_de_read(display, BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
1759 
1760 	cdclk_config->vco = ratio * cdclk_config->ref;
1761 }
1762 
1763 static void bxt_get_cdclk(struct intel_display *display,
1764 			  struct intel_cdclk_config *cdclk_config)
1765 {
1766 	u32 squash_ctl = 0;
1767 	u32 divider;
1768 	int div;
1769 
1770 	bxt_de_pll_readout(display, cdclk_config);
1771 
1772 	if (DISPLAY_VER(display) >= 12)
1773 		cdclk_config->bypass = cdclk_config->ref / 2;
1774 	else if (DISPLAY_VER(display) >= 11)
1775 		cdclk_config->bypass = 50000;
1776 	else
1777 		cdclk_config->bypass = cdclk_config->ref;
1778 
1779 	if (cdclk_config->vco == 0) {
1780 		cdclk_config->cdclk = cdclk_config->bypass;
1781 		goto out;
1782 	}
1783 
1784 	divider = intel_de_read(display, CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
1785 
1786 	switch (divider) {
1787 	case BXT_CDCLK_CD2X_DIV_SEL_1:
1788 		div = 2;
1789 		break;
1790 	case BXT_CDCLK_CD2X_DIV_SEL_1_5:
1791 		div = 3;
1792 		break;
1793 	case BXT_CDCLK_CD2X_DIV_SEL_2:
1794 		div = 4;
1795 		break;
1796 	case BXT_CDCLK_CD2X_DIV_SEL_4:
1797 		div = 8;
1798 		break;
1799 	default:
1800 		MISSING_CASE(divider);
1801 		return;
1802 	}
1803 
1804 	if (HAS_CDCLK_SQUASH(display))
1805 		squash_ctl = intel_de_read(display, CDCLK_SQUASH_CTL);
1806 
1807 	if (squash_ctl & CDCLK_SQUASH_ENABLE) {
1808 		u16 waveform;
1809 		int size;
1810 
1811 		size = REG_FIELD_GET(CDCLK_SQUASH_WINDOW_SIZE_MASK, squash_ctl) + 1;
1812 		waveform = REG_FIELD_GET(CDCLK_SQUASH_WAVEFORM_MASK, squash_ctl) >> (16 - size);
1813 
1814 		cdclk_config->cdclk = DIV_ROUND_CLOSEST(hweight16(waveform) *
1815 							cdclk_config->vco, size * div);
1816 	} else {
1817 		cdclk_config->cdclk = DIV_ROUND_CLOSEST(cdclk_config->vco, div);
1818 	}
1819 
1820  out:
1821 	if (DISPLAY_VER(display) >= 20)
1822 		cdclk_config->joined_mbus = intel_de_read(display, MBUS_CTL) & MBUS_JOIN;
1823 	/*
1824 	 * Can't read this out :( Let's assume it's
1825 	 * at least what the CDCLK frequency requires.
1826 	 */
1827 	cdclk_config->voltage_level =
1828 		intel_cdclk_calc_voltage_level(display, cdclk_config->cdclk);
1829 }
1830 
1831 static void bxt_de_pll_disable(struct intel_display *display)
1832 {
1833 	intel_de_write(display, BXT_DE_PLL_ENABLE, 0);
1834 
1835 	/* Timeout 200us */
1836 	if (intel_de_wait_for_clear_ms(display,
1837 				       BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 1))
1838 		drm_err(display->drm, "timeout waiting for DE PLL unlock\n");
1839 
1840 	display->cdclk.hw.vco = 0;
1841 }
1842 
1843 static void bxt_de_pll_enable(struct intel_display *display, int vco)
1844 {
1845 	int ratio = DIV_ROUND_CLOSEST(vco, display->cdclk.hw.ref);
1846 
1847 	intel_de_rmw(display, BXT_DE_PLL_CTL,
1848 		     BXT_DE_PLL_RATIO_MASK, BXT_DE_PLL_RATIO(ratio));
1849 
1850 	intel_de_write(display, BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
1851 
1852 	/* Timeout 200us */
1853 	if (intel_de_wait_for_set_ms(display,
1854 				     BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 1))
1855 		drm_err(display->drm, "timeout waiting for DE PLL lock\n");
1856 
1857 	display->cdclk.hw.vco = vco;
1858 }
1859 
1860 static void icl_cdclk_pll_disable(struct intel_display *display)
1861 {
1862 	/*
1863 	 * Wa_13012396614:
1864 	 * Fixes: A sporadic race condition between MDCLK selection and PLL
1865 	 *        enabling.
1866 	 * Workaround:
1867 	 *   Change programming of MDCLK source selection in CDCLK_CTL:
1868 	 *    - When disabling the CDCLK PLL, first set MDCLK source to be CD2XCLK.
1869 	 *    - When enabling the CDCLK PLL, update MDCLK source selection only
1870 	 *      after the PLL is enabled (which is already done as part of the
1871 	 *      normal flow of _bxt_set_cdclk()).
1872 	 */
1873 	if (intel_display_wa(display, INTEL_DISPLAY_WA_13012396614))
1874 		intel_de_rmw(display, CDCLK_CTL, MDCLK_SOURCE_SEL_MASK, MDCLK_SOURCE_SEL_CD2XCLK);
1875 
1876 	intel_de_rmw(display, BXT_DE_PLL_ENABLE,
1877 		     BXT_DE_PLL_PLL_ENABLE, 0);
1878 
1879 	/* Timeout 200us */
1880 	if (intel_de_wait_for_clear_ms(display, BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 1))
1881 		drm_err(display->drm, "timeout waiting for CDCLK PLL unlock\n");
1882 
1883 	display->cdclk.hw.vco = 0;
1884 }
1885 
1886 static void icl_cdclk_pll_enable(struct intel_display *display, int vco)
1887 {
1888 	int ratio = DIV_ROUND_CLOSEST(vco, display->cdclk.hw.ref);
1889 	u32 val;
1890 
1891 	val = ICL_CDCLK_PLL_RATIO(ratio);
1892 	intel_de_write(display, BXT_DE_PLL_ENABLE, val);
1893 
1894 	val |= BXT_DE_PLL_PLL_ENABLE;
1895 	intel_de_write(display, BXT_DE_PLL_ENABLE, val);
1896 
1897 	/* Timeout 200us */
1898 	if (intel_de_wait_for_set_ms(display, BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 1))
1899 		drm_err(display->drm, "timeout waiting for CDCLK PLL lock\n");
1900 
1901 	display->cdclk.hw.vco = vco;
1902 }
1903 
1904 static void adlp_cdclk_pll_crawl(struct intel_display *display, int vco)
1905 {
1906 	int ratio = DIV_ROUND_CLOSEST(vco, display->cdclk.hw.ref);
1907 	u32 val;
1908 
1909 	/* Write PLL ratio without disabling */
1910 	val = ICL_CDCLK_PLL_RATIO(ratio) | BXT_DE_PLL_PLL_ENABLE;
1911 	intel_de_write(display, BXT_DE_PLL_ENABLE, val);
1912 
1913 	/* Submit freq change request */
1914 	val |= BXT_DE_PLL_FREQ_REQ;
1915 	intel_de_write(display, BXT_DE_PLL_ENABLE, val);
1916 
1917 	/* Timeout 200us */
1918 	if (intel_de_wait_for_set_ms(display, BXT_DE_PLL_ENABLE,
1919 				     BXT_DE_PLL_LOCK | BXT_DE_PLL_FREQ_REQ_ACK, 1))
1920 		drm_err(display->drm, "timeout waiting for FREQ change request ack\n");
1921 
1922 	val &= ~BXT_DE_PLL_FREQ_REQ;
1923 	intel_de_write(display, BXT_DE_PLL_ENABLE, val);
1924 
1925 	display->cdclk.hw.vco = vco;
1926 }
1927 
1928 static u32 bxt_cdclk_cd2x_pipe(struct intel_display *display, enum pipe pipe)
1929 {
1930 	if (DISPLAY_VER(display) >= 12) {
1931 		if (pipe == INVALID_PIPE)
1932 			return TGL_CDCLK_CD2X_PIPE_NONE;
1933 		else
1934 			return TGL_CDCLK_CD2X_PIPE(pipe);
1935 	} else if (DISPLAY_VER(display) >= 11) {
1936 		if (pipe == INVALID_PIPE)
1937 			return ICL_CDCLK_CD2X_PIPE_NONE;
1938 		else
1939 			return ICL_CDCLK_CD2X_PIPE(pipe);
1940 	} else {
1941 		if (pipe == INVALID_PIPE)
1942 			return BXT_CDCLK_CD2X_PIPE_NONE;
1943 		else
1944 			return BXT_CDCLK_CD2X_PIPE(pipe);
1945 	}
1946 }
1947 
1948 static u32 bxt_cdclk_cd2x_div_sel(struct intel_display *display,
1949 				  int cdclk, int vco, u16 waveform)
1950 {
1951 	u32 ret;
1952 
1953 	/* cdclk = vco / 2 / div{1,1.5,2,4} */
1954 	switch (cdclk_divider(cdclk, vco, waveform)) {
1955 	default:
1956 		drm_WARN_ON(display->drm,
1957 			    cdclk != display->cdclk.hw.bypass);
1958 		drm_WARN_ON(display->drm, vco != 0);
1959 		fallthrough;
1960 	case 2:
1961 		ret = BXT_CDCLK_CD2X_DIV_SEL_1;
1962 		break;
1963 	case 3:
1964 		ret = BXT_CDCLK_CD2X_DIV_SEL_1_5;
1965 		break;
1966 	case 4:
1967 		ret = BXT_CDCLK_CD2X_DIV_SEL_2;
1968 		break;
1969 	case 8:
1970 		ret = BXT_CDCLK_CD2X_DIV_SEL_4;
1971 		break;
1972 	}
1973 
1974 	/*
1975 	 * On Xe3_LPD onward, the expectation is to always have
1976 	 * BXT_CDCLK_CD2X_DIV_SEL_1 as the default.
1977 	 */
1978 	if (DISPLAY_VER(display) >= 30)
1979 		drm_WARN_ON(display->drm, ret != BXT_CDCLK_CD2X_DIV_SEL_1);
1980 
1981 	return ret;
1982 }
1983 
1984 static u16 cdclk_squash_waveform(struct intel_display *display,
1985 				 int cdclk)
1986 {
1987 	const struct intel_cdclk_vals *table = display->cdclk.table;
1988 	int i;
1989 
1990 	if (cdclk == display->cdclk.hw.bypass)
1991 		return 0;
1992 
1993 	for (i = 0; table[i].refclk; i++)
1994 		if (table[i].refclk == display->cdclk.hw.ref &&
1995 		    table[i].cdclk == cdclk)
1996 			return table[i].waveform;
1997 
1998 	drm_WARN(display->drm, 1, "cdclk %d not valid for refclk %u\n",
1999 		 cdclk, display->cdclk.hw.ref);
2000 
2001 	return 0xffff;
2002 }
2003 
2004 static void icl_cdclk_pll_update(struct intel_display *display, int vco)
2005 {
2006 	if (display->cdclk.hw.vco != 0 &&
2007 	    display->cdclk.hw.vco != vco)
2008 		icl_cdclk_pll_disable(display);
2009 
2010 	if (display->cdclk.hw.vco != vco)
2011 		icl_cdclk_pll_enable(display, vco);
2012 }
2013 
2014 static void bxt_cdclk_pll_update(struct intel_display *display, int vco)
2015 {
2016 	if (display->cdclk.hw.vco != 0 &&
2017 	    display->cdclk.hw.vco != vco)
2018 		bxt_de_pll_disable(display);
2019 
2020 	if (display->cdclk.hw.vco != vco)
2021 		bxt_de_pll_enable(display, vco);
2022 }
2023 
2024 static void dg2_cdclk_squash_program(struct intel_display *display,
2025 				     u16 waveform)
2026 {
2027 	u32 squash_ctl = 0;
2028 
2029 	if (waveform)
2030 		squash_ctl = CDCLK_SQUASH_ENABLE |
2031 			     CDCLK_SQUASH_WINDOW_SIZE(0xf) | waveform;
2032 
2033 	intel_de_write(display, CDCLK_SQUASH_CTL, squash_ctl);
2034 }
2035 
2036 static bool cdclk_pll_is_unknown(unsigned int vco)
2037 {
2038 	/*
2039 	 * Ensure driver does not take the crawl path for the
2040 	 * case when the vco is set to ~0 in the
2041 	 * sanitize path.
2042 	 */
2043 	return vco == ~0;
2044 }
2045 
2046 static bool mdclk_source_is_cdclk_pll(struct intel_display *display)
2047 {
2048 	return DISPLAY_VER(display) >= 20;
2049 }
2050 
2051 static u32 xe2lpd_mdclk_source_sel(struct intel_display *display)
2052 {
2053 	if (mdclk_source_is_cdclk_pll(display))
2054 		return MDCLK_SOURCE_SEL_CDCLK_PLL;
2055 
2056 	return MDCLK_SOURCE_SEL_CD2XCLK;
2057 }
2058 
2059 int intel_mdclk_cdclk_ratio(struct intel_display *display,
2060 			    const struct intel_cdclk_config *cdclk_config)
2061 {
2062 	if (mdclk_source_is_cdclk_pll(display))
2063 		return DIV_ROUND_UP(cdclk_config->vco, cdclk_config->cdclk);
2064 
2065 	/* Otherwise, source for MDCLK is CD2XCLK. */
2066 	return 2;
2067 }
2068 
2069 static void xe2lpd_mdclk_cdclk_ratio_program(struct intel_display *display,
2070 					     const struct intel_cdclk_config *cdclk_config)
2071 {
2072 	intel_dbuf_mdclk_cdclk_ratio_update(display,
2073 					    intel_mdclk_cdclk_ratio(display, cdclk_config),
2074 					    cdclk_config->joined_mbus);
2075 }
2076 
2077 static bool cdclk_compute_crawl_and_squash_midpoint(struct intel_display *display,
2078 						    const struct intel_cdclk_config *old_cdclk_config,
2079 						    const struct intel_cdclk_config *new_cdclk_config,
2080 						    struct intel_cdclk_config *mid_cdclk_config)
2081 {
2082 	u16 old_waveform, new_waveform, mid_waveform;
2083 	int old_div, new_div, mid_div;
2084 
2085 	/* Return if PLL is in an unknown state, force a complete disable and re-enable. */
2086 	if (cdclk_pll_is_unknown(old_cdclk_config->vco))
2087 		return false;
2088 
2089 	/* Return if both Squash and Crawl are not present */
2090 	if (!HAS_CDCLK_CRAWL(display) || !HAS_CDCLK_SQUASH(display))
2091 		return false;
2092 
2093 	old_waveform = cdclk_squash_waveform(display, old_cdclk_config->cdclk);
2094 	new_waveform = cdclk_squash_waveform(display, new_cdclk_config->cdclk);
2095 
2096 	/* Return if Squash only or Crawl only is the desired action */
2097 	if (old_cdclk_config->vco == 0 || new_cdclk_config->vco == 0 ||
2098 	    old_cdclk_config->vco == new_cdclk_config->vco ||
2099 	    old_waveform == new_waveform)
2100 		return false;
2101 
2102 	old_div = cdclk_divider(old_cdclk_config->cdclk,
2103 				old_cdclk_config->vco, old_waveform);
2104 	new_div = cdclk_divider(new_cdclk_config->cdclk,
2105 				new_cdclk_config->vco, new_waveform);
2106 
2107 	/*
2108 	 * Should not happen currently. We might need more midpoint
2109 	 * transitions if we need to also change the cd2x divider.
2110 	 */
2111 	if (drm_WARN_ON(display->drm, old_div != new_div))
2112 		return false;
2113 
2114 	*mid_cdclk_config = *new_cdclk_config;
2115 
2116 	/*
2117 	 * Populate the mid_cdclk_config accordingly.
2118 	 * - If moving to a higher cdclk, the desired action is squashing.
2119 	 * The mid cdclk config should have the new (squash) waveform.
2120 	 * - If moving to a lower cdclk, the desired action is crawling.
2121 	 * The mid cdclk config should have the new vco.
2122 	 */
2123 
2124 	if (cdclk_squash_divider(new_waveform) > cdclk_squash_divider(old_waveform)) {
2125 		mid_cdclk_config->vco = old_cdclk_config->vco;
2126 		mid_div = old_div;
2127 		mid_waveform = new_waveform;
2128 	} else {
2129 		mid_cdclk_config->vco = new_cdclk_config->vco;
2130 		mid_div = new_div;
2131 		mid_waveform = old_waveform;
2132 	}
2133 
2134 	mid_cdclk_config->cdclk = DIV_ROUND_CLOSEST(cdclk_squash_divider(mid_waveform) *
2135 						    mid_cdclk_config->vco,
2136 						    cdclk_squash_len * mid_div);
2137 
2138 	/* make sure the mid clock came out sane */
2139 
2140 	drm_WARN_ON(display->drm, mid_cdclk_config->cdclk <
2141 		    min(old_cdclk_config->cdclk, new_cdclk_config->cdclk));
2142 	drm_WARN_ON(display->drm, mid_cdclk_config->cdclk >
2143 		    display->cdclk.max_cdclk_freq);
2144 	drm_WARN_ON(display->drm, cdclk_squash_waveform(display, mid_cdclk_config->cdclk) !=
2145 		    mid_waveform);
2146 
2147 	return true;
2148 }
2149 
2150 static bool pll_enable_wa_needed(struct intel_display *display)
2151 {
2152 	return (DISPLAY_VERx100(display) == 2000 ||
2153 		DISPLAY_VERx100(display) == 1400 ||
2154 		display->platform.dg2) &&
2155 		display->cdclk.hw.vco > 0;
2156 }
2157 
2158 static u32 bxt_cdclk_ctl(struct intel_display *display,
2159 			 const struct intel_cdclk_config *cdclk_config,
2160 			 enum pipe pipe)
2161 {
2162 	int cdclk = cdclk_config->cdclk;
2163 	int vco = cdclk_config->vco;
2164 	u16 waveform;
2165 	u32 val;
2166 
2167 	waveform = cdclk_squash_waveform(display, cdclk);
2168 
2169 	val = bxt_cdclk_cd2x_div_sel(display, cdclk, vco, waveform);
2170 
2171 	if (DISPLAY_VER(display) < 30)
2172 		val |= bxt_cdclk_cd2x_pipe(display, pipe);
2173 
2174 	/*
2175 	 * Disable SSA Precharge when CD clock frequency < 500 MHz,
2176 	 * enable otherwise.
2177 	 */
2178 	if ((display->platform.geminilake || display->platform.broxton) &&
2179 	    cdclk >= 500000)
2180 		val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
2181 
2182 	if (DISPLAY_VER(display) >= 20) {
2183 		/*
2184 		 * Wa_13012396614 requires selecting CD2XCLK as MDCLK source
2185 		 * prior to disabling the PLL, which is already handled by
2186 		 * icl_cdclk_pll_disable().  Here we are just making sure
2187 		 * we keep the expected value.
2188 		 */
2189 		if (intel_display_wa(display, INTEL_DISPLAY_WA_13012396614) &&
2190 		    vco == 0)
2191 			val |= MDCLK_SOURCE_SEL_CD2XCLK;
2192 		else
2193 			val |= xe2lpd_mdclk_source_sel(display);
2194 	} else {
2195 		val |= skl_cdclk_decimal(cdclk);
2196 	}
2197 
2198 	return val;
2199 }
2200 
2201 static void _bxt_set_cdclk(struct intel_display *display,
2202 			   const struct intel_cdclk_config *cdclk_config,
2203 			   enum pipe pipe)
2204 {
2205 	int cdclk = cdclk_config->cdclk;
2206 	int vco = cdclk_config->vco;
2207 
2208 	if (HAS_CDCLK_CRAWL(display) && display->cdclk.hw.vco > 0 && vco > 0 &&
2209 	    !cdclk_pll_is_unknown(display->cdclk.hw.vco)) {
2210 		if (display->cdclk.hw.vco != vco)
2211 			adlp_cdclk_pll_crawl(display, vco);
2212 	} else if (DISPLAY_VER(display) >= 11) {
2213 		/* wa_15010685871: dg2, mtl */
2214 		if (pll_enable_wa_needed(display))
2215 			dg2_cdclk_squash_program(display, 0);
2216 
2217 		icl_cdclk_pll_update(display, vco);
2218 	} else {
2219 		bxt_cdclk_pll_update(display, vco);
2220 	}
2221 
2222 	if (HAS_CDCLK_SQUASH(display)) {
2223 		u16 waveform = cdclk_squash_waveform(display, cdclk);
2224 
2225 		dg2_cdclk_squash_program(display, waveform);
2226 	}
2227 
2228 	intel_de_write(display, CDCLK_CTL, bxt_cdclk_ctl(display, cdclk_config, pipe));
2229 
2230 	if (pipe != INVALID_PIPE)
2231 		intel_crtc_wait_for_next_vblank(intel_crtc_for_pipe(display, pipe));
2232 }
2233 
2234 static void bxt_set_cdclk(struct intel_display *display,
2235 			  const struct intel_cdclk_config *cdclk_config,
2236 			  enum pipe pipe)
2237 {
2238 	struct intel_cdclk_config mid_cdclk_config;
2239 	int cdclk = cdclk_config->cdclk;
2240 	int ret = 0;
2241 
2242 	/*
2243 	 * Inform power controller of upcoming frequency change.
2244 	 * Display versions 14 and beyond do not follow the PUnit
2245 	 * mailbox communication, skip
2246 	 * this step.
2247 	 */
2248 	if (DISPLAY_VER(display) >= 14 || display->platform.dg2)
2249 		; /* NOOP */
2250 	else if (DISPLAY_VER(display) >= 11)
2251 		ret = intel_parent_pcode_request(display, SKL_PCODE_CDCLK_CONTROL,
2252 						 SKL_CDCLK_PREPARE_FOR_CHANGE,
2253 						 SKL_CDCLK_READY_FOR_CHANGE,
2254 						 SKL_CDCLK_READY_FOR_CHANGE, 3);
2255 	else
2256 		/*
2257 		 * BSpec requires us to wait up to 150usec, but that leads to
2258 		 * timeouts; the 2ms used here is based on experiment.
2259 		 */
2260 		ret = intel_parent_pcode_write_timeout(display,
2261 						       HSW_PCODE_DE_WRITE_FREQ_REQ,
2262 						       0x80000000, 2);
2263 
2264 	if (ret) {
2265 		drm_err(display->drm,
2266 			"Failed to inform PCU about cdclk change (err %d, freq %d)\n",
2267 			ret, cdclk);
2268 		return;
2269 	}
2270 
2271 	if (DISPLAY_VER(display) >= 20 && cdclk < display->cdclk.hw.cdclk)
2272 		xe2lpd_mdclk_cdclk_ratio_program(display, cdclk_config);
2273 
2274 	if (cdclk_compute_crawl_and_squash_midpoint(display, &display->cdclk.hw,
2275 						    cdclk_config, &mid_cdclk_config)) {
2276 		_bxt_set_cdclk(display, &mid_cdclk_config, pipe);
2277 		_bxt_set_cdclk(display, cdclk_config, pipe);
2278 	} else {
2279 		_bxt_set_cdclk(display, cdclk_config, pipe);
2280 	}
2281 
2282 	if (DISPLAY_VER(display) >= 20 && cdclk > display->cdclk.hw.cdclk)
2283 		xe2lpd_mdclk_cdclk_ratio_program(display, cdclk_config);
2284 
2285 	if (DISPLAY_VER(display) >= 14)
2286 		/*
2287 		 * NOOP - No Pcode communication needed for
2288 		 * Display versions 14 and beyond
2289 		 */;
2290 	else if (DISPLAY_VER(display) >= 11 && !display->platform.dg2)
2291 		ret = intel_parent_pcode_write(display, SKL_PCODE_CDCLK_CONTROL,
2292 					       cdclk_config->voltage_level);
2293 	if (DISPLAY_VER(display) < 11) {
2294 		/*
2295 		 * The timeout isn't specified, the 2ms used here is based on
2296 		 * experiment.
2297 		 * FIXME: Waiting for the request completion could be delayed
2298 		 * until the next PCODE request based on BSpec.
2299 		 */
2300 		ret = intel_parent_pcode_write_timeout(display,
2301 						       HSW_PCODE_DE_WRITE_FREQ_REQ,
2302 						       cdclk_config->voltage_level, 2);
2303 	}
2304 	if (ret) {
2305 		drm_err(display->drm,
2306 			"PCode CDCLK freq set failed, (err %d, freq %d)\n",
2307 			ret, cdclk);
2308 		return;
2309 	}
2310 
2311 	intel_update_cdclk(display);
2312 
2313 	if (DISPLAY_VER(display) >= 11)
2314 		/*
2315 		 * Can't read out the voltage level :(
2316 		 * Let's just assume everything is as expected.
2317 		 */
2318 		display->cdclk.hw.voltage_level = cdclk_config->voltage_level;
2319 }
2320 
2321 static void bxt_sanitize_cdclk(struct intel_display *display)
2322 {
2323 	u32 cdctl, expected;
2324 	int cdclk, vco;
2325 
2326 	intel_update_cdclk(display);
2327 	intel_cdclk_dump_config(display, &display->cdclk.hw, "Current CDCLK");
2328 
2329 	if (display->cdclk.hw.vco == 0 ||
2330 	    display->cdclk.hw.cdclk == display->cdclk.hw.bypass)
2331 		goto sanitize;
2332 
2333 	/* Make sure this is a legal cdclk value for the platform */
2334 	cdclk = bxt_calc_cdclk(display, display->cdclk.hw.cdclk);
2335 	if (cdclk != display->cdclk.hw.cdclk)
2336 		goto sanitize;
2337 
2338 	/* Make sure the VCO is correct for the cdclk */
2339 	vco = bxt_calc_cdclk_pll_vco(display, cdclk);
2340 	if (vco != display->cdclk.hw.vco)
2341 		goto sanitize;
2342 
2343 	/*
2344 	 * Some BIOS versions leave an incorrect decimal frequency value and
2345 	 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
2346 	 * so sanitize this register.
2347 	 */
2348 	cdctl = intel_de_read(display, CDCLK_CTL);
2349 	expected = bxt_cdclk_ctl(display, &display->cdclk.hw, INVALID_PIPE);
2350 
2351 	/*
2352 	 * Let's ignore the pipe field, since BIOS could have configured the
2353 	 * dividers both syncing to an active pipe, or asynchronously
2354 	 * (PIPE_NONE).
2355 	 */
2356 	cdctl &= ~bxt_cdclk_cd2x_pipe(display, INVALID_PIPE);
2357 	expected &= ~bxt_cdclk_cd2x_pipe(display, INVALID_PIPE);
2358 
2359 	if (cdctl == expected)
2360 		/* All well; nothing to sanitize */
2361 		return;
2362 
2363 sanitize:
2364 	drm_dbg_kms(display->drm, "Sanitizing cdclk programmed by pre-os\n");
2365 
2366 	/* force cdclk programming */
2367 	display->cdclk.hw.cdclk = 0;
2368 
2369 	/* force full PLL disable + enable */
2370 	display->cdclk.hw.vco = ~0;
2371 }
2372 
2373 static void bxt_cdclk_init_hw(struct intel_display *display)
2374 {
2375 	struct intel_cdclk_config cdclk_config;
2376 
2377 	bxt_sanitize_cdclk(display);
2378 
2379 	if (display->cdclk.hw.cdclk != 0 &&
2380 	    display->cdclk.hw.vco != 0)
2381 		return;
2382 
2383 	cdclk_config = display->cdclk.hw;
2384 
2385 	/*
2386 	 * FIXME:
2387 	 * - The initial CDCLK needs to be read from VBT.
2388 	 *   Need to make this change after VBT has changes for BXT.
2389 	 */
2390 	cdclk_config.cdclk = bxt_calc_cdclk(display, 0);
2391 	cdclk_config.vco = bxt_calc_cdclk_pll_vco(display, cdclk_config.cdclk);
2392 	cdclk_config.voltage_level =
2393 		intel_cdclk_calc_voltage_level(display, cdclk_config.cdclk);
2394 
2395 	bxt_set_cdclk(display, &cdclk_config, INVALID_PIPE);
2396 }
2397 
2398 static void bxt_cdclk_uninit_hw(struct intel_display *display)
2399 {
2400 	struct intel_cdclk_config cdclk_config = display->cdclk.hw;
2401 
2402 	cdclk_config.cdclk = cdclk_config.bypass;
2403 	cdclk_config.vco = 0;
2404 	cdclk_config.voltage_level =
2405 		intel_cdclk_calc_voltage_level(display, cdclk_config.cdclk);
2406 
2407 	bxt_set_cdclk(display, &cdclk_config, INVALID_PIPE);
2408 }
2409 
2410 /**
2411  * intel_cdclk_init_hw - Initialize CDCLK hardware
2412  * @display: display instance
2413  *
2414  * Initialize CDCLK. This consists mainly of initializing display->cdclk.hw and
2415  * sanitizing the state of the hardware if needed. This is generally done only
2416  * during the display core initialization sequence, after which the DMC will
2417  * take care of turning CDCLK off/on as needed.
2418  */
2419 void intel_cdclk_init_hw(struct intel_display *display)
2420 {
2421 	if (DISPLAY_VER(display) >= 10 || display->platform.broxton)
2422 		bxt_cdclk_init_hw(display);
2423 	else if (DISPLAY_VER(display) == 9)
2424 		skl_cdclk_init_hw(display);
2425 }
2426 
2427 /**
2428  * intel_cdclk_uninit_hw - Uninitialize CDCLK hardware
2429  * @display: display instance
2430  *
2431  * Uninitialize CDCLK. This is done only during the display core
2432  * uninitialization sequence.
2433  */
2434 void intel_cdclk_uninit_hw(struct intel_display *display)
2435 {
2436 	if (DISPLAY_VER(display) >= 10 || display->platform.broxton)
2437 		bxt_cdclk_uninit_hw(display);
2438 	else if (DISPLAY_VER(display) == 9)
2439 		skl_cdclk_uninit_hw(display);
2440 }
2441 
2442 static bool intel_cdclk_can_crawl_and_squash(struct intel_display *display,
2443 					     const struct intel_cdclk_config *a,
2444 					     const struct intel_cdclk_config *b)
2445 {
2446 	u16 old_waveform;
2447 	u16 new_waveform;
2448 
2449 	drm_WARN_ON(display->drm, cdclk_pll_is_unknown(a->vco));
2450 
2451 	if (a->vco == 0 || b->vco == 0)
2452 		return false;
2453 
2454 	if (!HAS_CDCLK_CRAWL(display) || !HAS_CDCLK_SQUASH(display))
2455 		return false;
2456 
2457 	old_waveform = cdclk_squash_waveform(display, a->cdclk);
2458 	new_waveform = cdclk_squash_waveform(display, b->cdclk);
2459 
2460 	return a->vco != b->vco &&
2461 	       old_waveform != new_waveform;
2462 }
2463 
2464 static bool intel_cdclk_can_crawl(struct intel_display *display,
2465 				  const struct intel_cdclk_config *a,
2466 				  const struct intel_cdclk_config *b)
2467 {
2468 	int a_div, b_div;
2469 
2470 	if (!HAS_CDCLK_CRAWL(display))
2471 		return false;
2472 
2473 	/*
2474 	 * The vco and cd2x divider will change independently
2475 	 * from each, so we disallow cd2x change when crawling.
2476 	 */
2477 	a_div = DIV_ROUND_CLOSEST(a->vco, a->cdclk);
2478 	b_div = DIV_ROUND_CLOSEST(b->vco, b->cdclk);
2479 
2480 	return a->vco != 0 && b->vco != 0 &&
2481 		a->vco != b->vco &&
2482 		a_div == b_div &&
2483 		a->ref == b->ref;
2484 }
2485 
2486 static bool intel_cdclk_can_squash(struct intel_display *display,
2487 				   const struct intel_cdclk_config *a,
2488 				   const struct intel_cdclk_config *b)
2489 {
2490 	/*
2491 	 * FIXME should store a bit more state in intel_cdclk_config
2492 	 * to differentiate squasher vs. cd2x divider properly. For
2493 	 * the moment all platforms with squasher use a fixed cd2x
2494 	 * divider.
2495 	 */
2496 	if (!HAS_CDCLK_SQUASH(display))
2497 		return false;
2498 
2499 	return a->cdclk != b->cdclk &&
2500 		a->vco != 0 &&
2501 		a->vco == b->vco &&
2502 		a->ref == b->ref;
2503 }
2504 
2505 /**
2506  * intel_cdclk_clock_changed - Check whether the clock changed
2507  * @a: first CDCLK configuration
2508  * @b: second CDCLK configuration
2509  *
2510  * Returns:
2511  * True if CDCLK changed in a way that requires re-programming and
2512  * False otherwise.
2513  */
2514 bool intel_cdclk_clock_changed(const struct intel_cdclk_config *a,
2515 			       const struct intel_cdclk_config *b)
2516 {
2517 	return a->cdclk != b->cdclk ||
2518 		a->vco != b->vco ||
2519 		a->ref != b->ref;
2520 }
2521 
2522 /**
2523  * intel_cdclk_can_cd2x_update - Determine if changing between the two CDCLK
2524  *                               configurations requires only a cd2x divider update
2525  * @display: display instance
2526  * @a: first CDCLK configuration
2527  * @b: second CDCLK configuration
2528  *
2529  * Returns:
2530  * True if changing between the two CDCLK configurations
2531  * can be done with just a cd2x divider update, false if not.
2532  */
2533 static bool intel_cdclk_can_cd2x_update(struct intel_display *display,
2534 					const struct intel_cdclk_config *a,
2535 					const struct intel_cdclk_config *b)
2536 {
2537 	/* Older hw doesn't have the capability */
2538 	if (DISPLAY_VER(display) < 10 && !display->platform.broxton)
2539 		return false;
2540 
2541 	/*
2542 	 * FIXME should store a bit more state in intel_cdclk_config
2543 	 * to differentiate squasher vs. cd2x divider properly. For
2544 	 * the moment all platforms with squasher use a fixed cd2x
2545 	 * divider.
2546 	 */
2547 	if (HAS_CDCLK_SQUASH(display))
2548 		return false;
2549 
2550 	return a->cdclk != b->cdclk &&
2551 		a->vco != 0 &&
2552 		a->vco == b->vco &&
2553 		a->ref == b->ref;
2554 }
2555 
2556 /**
2557  * intel_cdclk_changed - Determine if two CDCLK configurations are different
2558  * @a: first CDCLK configuration
2559  * @b: second CDCLK configuration
2560  *
2561  * Returns:
2562  * True if the CDCLK configurations don't match, false if they do.
2563  */
2564 static bool intel_cdclk_changed(const struct intel_cdclk_config *a,
2565 				const struct intel_cdclk_config *b)
2566 {
2567 	return intel_cdclk_clock_changed(a, b) ||
2568 		a->voltage_level != b->voltage_level;
2569 }
2570 
2571 void intel_cdclk_dump_config(struct intel_display *display,
2572 			     const struct intel_cdclk_config *cdclk_config,
2573 			     const char *context)
2574 {
2575 	drm_dbg_kms(display->drm, "%s %d kHz, VCO %d kHz, ref %d kHz, bypass %d kHz, voltage level %d\n",
2576 		    context, cdclk_config->cdclk, cdclk_config->vco,
2577 		    cdclk_config->ref, cdclk_config->bypass,
2578 		    cdclk_config->voltage_level);
2579 }
2580 
2581 static void intel_pcode_notify(struct intel_display *display,
2582 			       u8 voltage_level,
2583 			       u8 active_pipe_count,
2584 			       u16 cdclk,
2585 			       bool cdclk_update_valid,
2586 			       bool pipe_count_update_valid)
2587 {
2588 	int ret;
2589 	u32 update_mask = 0;
2590 
2591 	if (!display->platform.dg2)
2592 		return;
2593 
2594 	update_mask = DISPLAY_TO_PCODE_UPDATE_MASK(cdclk, active_pipe_count, voltage_level);
2595 
2596 	if (cdclk_update_valid)
2597 		update_mask |= DISPLAY_TO_PCODE_CDCLK_VALID;
2598 
2599 	if (pipe_count_update_valid)
2600 		update_mask |= DISPLAY_TO_PCODE_PIPE_COUNT_VALID;
2601 
2602 	ret = intel_parent_pcode_request(display, SKL_PCODE_CDCLK_CONTROL,
2603 					 SKL_CDCLK_PREPARE_FOR_CHANGE |
2604 					 update_mask,
2605 					 SKL_CDCLK_READY_FOR_CHANGE,
2606 					 SKL_CDCLK_READY_FOR_CHANGE, 3);
2607 	if (ret)
2608 		drm_err(display->drm,
2609 			"Failed to inform PCU about display config (err %d)\n",
2610 			ret);
2611 }
2612 
2613 static void intel_set_cdclk(struct intel_display *display,
2614 			    const struct intel_cdclk_config *cdclk_config,
2615 			    enum pipe pipe, const char *context)
2616 {
2617 	struct intel_encoder *encoder;
2618 
2619 	if (!intel_cdclk_changed(&display->cdclk.hw, cdclk_config))
2620 		return;
2621 
2622 	if (drm_WARN_ON_ONCE(display->drm, !display->funcs.cdclk->set_cdclk))
2623 		return;
2624 
2625 	intel_cdclk_dump_config(display, cdclk_config, context);
2626 
2627 	for_each_intel_encoder_with_psr(display->drm, encoder) {
2628 		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2629 
2630 		intel_psr_pause(intel_dp);
2631 	}
2632 
2633 	intel_audio_cdclk_change_pre(display);
2634 
2635 	/*
2636 	 * Lock aux/gmbus while we change cdclk in case those
2637 	 * functions use cdclk. Not all platforms/ports do,
2638 	 * but we'll lock them all for simplicity.
2639 	 */
2640 	mutex_lock(&display->gmbus.mutex);
2641 	for_each_intel_dp(display->drm, encoder) {
2642 		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2643 
2644 		mutex_lock_nest_lock(&intel_dp->aux.hw_mutex,
2645 				     &display->gmbus.mutex);
2646 	}
2647 
2648 	intel_cdclk_set_cdclk(display, cdclk_config, pipe);
2649 
2650 	for_each_intel_dp(display->drm, encoder) {
2651 		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2652 
2653 		mutex_unlock(&intel_dp->aux.hw_mutex);
2654 	}
2655 	mutex_unlock(&display->gmbus.mutex);
2656 
2657 	for_each_intel_encoder_with_psr(display->drm, encoder) {
2658 		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2659 
2660 		intel_psr_resume(intel_dp);
2661 	}
2662 
2663 	intel_audio_cdclk_change_post(display);
2664 
2665 	if (drm_WARN(display->drm,
2666 		     intel_cdclk_changed(&display->cdclk.hw, cdclk_config),
2667 		     "cdclk state doesn't match!\n")) {
2668 		intel_cdclk_dump_config(display, &display->cdclk.hw, "[hw state]");
2669 		intel_cdclk_dump_config(display, cdclk_config, "[sw state]");
2670 	}
2671 }
2672 
2673 static bool dg2_power_well_count(struct intel_display *display,
2674 				 const struct intel_cdclk_state *cdclk_state)
2675 {
2676 	return display->platform.dg2 ? hweight8(cdclk_state->active_pipes) : 0;
2677 }
2678 
2679 static void intel_cdclk_pcode_pre_notify(struct intel_atomic_state *state)
2680 {
2681 	struct intel_display *display = to_intel_display(state);
2682 	const struct intel_cdclk_state *old_cdclk_state =
2683 		intel_atomic_get_old_cdclk_state(state);
2684 	const struct intel_cdclk_state *new_cdclk_state =
2685 		intel_atomic_get_new_cdclk_state(state);
2686 	unsigned int cdclk = 0; u8 voltage_level, num_active_pipes = 0;
2687 	bool change_cdclk, update_pipe_count;
2688 
2689 	if (!intel_cdclk_changed(&old_cdclk_state->actual,
2690 				 &new_cdclk_state->actual) &&
2691 	    dg2_power_well_count(display, old_cdclk_state) ==
2692 	    dg2_power_well_count(display, new_cdclk_state))
2693 		return;
2694 
2695 	/* According to "Sequence Before Frequency Change", voltage level set to 0x3 */
2696 	voltage_level = DISPLAY_TO_PCODE_VOLTAGE_MAX;
2697 
2698 	change_cdclk = new_cdclk_state->actual.cdclk != old_cdclk_state->actual.cdclk;
2699 	update_pipe_count = dg2_power_well_count(display, new_cdclk_state) >
2700 		dg2_power_well_count(display, old_cdclk_state);
2701 
2702 	/*
2703 	 * According to "Sequence Before Frequency Change",
2704 	 * if CDCLK is increasing, set bits 25:16 to upcoming CDCLK,
2705 	 * if CDCLK is decreasing or not changing, set bits 25:16 to current CDCLK,
2706 	 * which basically means we choose the maximum of old and new CDCLK, if we know both
2707 	 */
2708 	if (change_cdclk)
2709 		cdclk = max(new_cdclk_state->actual.cdclk, old_cdclk_state->actual.cdclk);
2710 
2711 	/*
2712 	 * According to "Sequence For Pipe Count Change",
2713 	 * if pipe count is increasing, set bits 25:16 to upcoming pipe count
2714 	 * (power well is enabled)
2715 	 * no action if it is decreasing, before the change
2716 	 */
2717 	if (update_pipe_count)
2718 		num_active_pipes = dg2_power_well_count(display, new_cdclk_state);
2719 
2720 	intel_pcode_notify(display, voltage_level, num_active_pipes, cdclk,
2721 			   change_cdclk, update_pipe_count);
2722 }
2723 
2724 static void intel_cdclk_pcode_post_notify(struct intel_atomic_state *state)
2725 {
2726 	struct intel_display *display = to_intel_display(state);
2727 	const struct intel_cdclk_state *new_cdclk_state =
2728 		intel_atomic_get_new_cdclk_state(state);
2729 	const struct intel_cdclk_state *old_cdclk_state =
2730 		intel_atomic_get_old_cdclk_state(state);
2731 	unsigned int cdclk = 0; u8 voltage_level, num_active_pipes = 0;
2732 	bool update_cdclk, update_pipe_count;
2733 
2734 	/* According to "Sequence After Frequency Change", set voltage to used level */
2735 	voltage_level = new_cdclk_state->actual.voltage_level;
2736 
2737 	update_cdclk = new_cdclk_state->actual.cdclk != old_cdclk_state->actual.cdclk;
2738 	update_pipe_count = dg2_power_well_count(display, new_cdclk_state) <
2739 		dg2_power_well_count(display, old_cdclk_state);
2740 
2741 	/*
2742 	 * According to "Sequence After Frequency Change",
2743 	 * set bits 25:16 to current CDCLK
2744 	 */
2745 	if (update_cdclk)
2746 		cdclk = new_cdclk_state->actual.cdclk;
2747 
2748 	/*
2749 	 * According to "Sequence For Pipe Count Change",
2750 	 * if pipe count is decreasing, set bits 25:16 to current pipe count,
2751 	 * after the change(power well is disabled)
2752 	 * no action if it is increasing, after the change
2753 	 */
2754 	if (update_pipe_count)
2755 		num_active_pipes = dg2_power_well_count(display, new_cdclk_state);
2756 
2757 	intel_pcode_notify(display, voltage_level, num_active_pipes, cdclk,
2758 			   update_cdclk, update_pipe_count);
2759 }
2760 
2761 bool intel_cdclk_is_decreasing_later(struct intel_atomic_state *state)
2762 {
2763 	const struct intel_cdclk_state *old_cdclk_state =
2764 		intel_atomic_get_old_cdclk_state(state);
2765 	const struct intel_cdclk_state *new_cdclk_state =
2766 		intel_atomic_get_new_cdclk_state(state);
2767 
2768 	return new_cdclk_state && !new_cdclk_state->disable_pipes &&
2769 		new_cdclk_state->actual.cdclk < old_cdclk_state->actual.cdclk;
2770 }
2771 
2772 /**
2773  * intel_set_cdclk_pre_plane_update - Push the CDCLK state to the hardware
2774  * @state: intel atomic state
2775  *
2776  * Program the hardware before updating the HW plane state based on the
2777  * new CDCLK state, if necessary.
2778  */
2779 void
2780 intel_set_cdclk_pre_plane_update(struct intel_atomic_state *state)
2781 {
2782 	struct intel_display *display = to_intel_display(state);
2783 	const struct intel_cdclk_state *old_cdclk_state =
2784 		intel_atomic_get_old_cdclk_state(state);
2785 	const struct intel_cdclk_state *new_cdclk_state =
2786 		intel_atomic_get_new_cdclk_state(state);
2787 	struct intel_cdclk_config cdclk_config;
2788 	enum pipe pipe;
2789 
2790 	if (!new_cdclk_state)
2791 		return;
2792 
2793 	if (!intel_cdclk_changed(&old_cdclk_state->actual,
2794 				 &new_cdclk_state->actual))
2795 		return;
2796 
2797 	if (display->platform.dg2)
2798 		intel_cdclk_pcode_pre_notify(state);
2799 
2800 	if (new_cdclk_state->disable_pipes) {
2801 		cdclk_config = new_cdclk_state->actual;
2802 		pipe = INVALID_PIPE;
2803 	} else {
2804 		if (new_cdclk_state->actual.cdclk >= old_cdclk_state->actual.cdclk) {
2805 			cdclk_config = new_cdclk_state->actual;
2806 			pipe = new_cdclk_state->pipe;
2807 		} else {
2808 			cdclk_config = old_cdclk_state->actual;
2809 			pipe = INVALID_PIPE;
2810 		}
2811 
2812 		cdclk_config.voltage_level = max(new_cdclk_state->actual.voltage_level,
2813 						 old_cdclk_state->actual.voltage_level);
2814 	}
2815 
2816 	/*
2817 	 * mbus joining will be changed later by
2818 	 * intel_dbuf_mbus_{pre,post}_ddb_update()
2819 	 */
2820 	cdclk_config.joined_mbus = old_cdclk_state->actual.joined_mbus;
2821 
2822 	drm_WARN_ON(display->drm, !new_cdclk_state->base.changed);
2823 
2824 	intel_set_cdclk(display, &cdclk_config, pipe,
2825 			"Pre changing CDCLK to");
2826 }
2827 
2828 /**
2829  * intel_set_cdclk_post_plane_update - Push the CDCLK state to the hardware
2830  * @state: intel atomic state
2831  *
2832  * Program the hardware after updating the HW plane state based on the
2833  * new CDCLK state, if necessary.
2834  */
2835 void
2836 intel_set_cdclk_post_plane_update(struct intel_atomic_state *state)
2837 {
2838 	struct intel_display *display = to_intel_display(state);
2839 	const struct intel_cdclk_state *old_cdclk_state =
2840 		intel_atomic_get_old_cdclk_state(state);
2841 	const struct intel_cdclk_state *new_cdclk_state =
2842 		intel_atomic_get_new_cdclk_state(state);
2843 	enum pipe pipe;
2844 
2845 	if (!new_cdclk_state)
2846 		return;
2847 
2848 	if (!intel_cdclk_changed(&old_cdclk_state->actual,
2849 				 &new_cdclk_state->actual))
2850 		return;
2851 
2852 	if (display->platform.dg2)
2853 		intel_cdclk_pcode_post_notify(state);
2854 
2855 	if (!new_cdclk_state->disable_pipes &&
2856 	    new_cdclk_state->actual.cdclk < old_cdclk_state->actual.cdclk)
2857 		pipe = new_cdclk_state->pipe;
2858 	else
2859 		pipe = INVALID_PIPE;
2860 
2861 	drm_WARN_ON(display->drm, !new_cdclk_state->base.changed);
2862 
2863 	intel_set_cdclk(display, &new_cdclk_state->actual, pipe,
2864 			"Post changing CDCLK to");
2865 }
2866 
2867 /* pixels per CDCLK */
2868 static int intel_cdclk_ppc(struct intel_display *display, bool double_wide)
2869 {
2870 	return DISPLAY_VER(display) >= 10 || double_wide ? 2 : 1;
2871 }
2872 
2873 /* max pixel rate as % of CDCLK (not accounting for PPC) */
2874 static int intel_cdclk_guardband(struct intel_display *display)
2875 {
2876 	if (DISPLAY_VER(display) >= 9 ||
2877 	    display->platform.broadwell || display->platform.haswell)
2878 		return 100;
2879 	else if (display->platform.cherryview)
2880 		return 95;
2881 	else
2882 		return 90;
2883 }
2884 
2885 static int _intel_pixel_rate_to_cdclk(const struct intel_crtc_state *crtc_state, int pixel_rate)
2886 {
2887 	struct intel_display *display = to_intel_display(crtc_state);
2888 	int ppc = intel_cdclk_ppc(display, crtc_state->double_wide);
2889 	int guardband = intel_cdclk_guardband(display);
2890 
2891 	return DIV_ROUND_UP(pixel_rate * 100, guardband * ppc);
2892 }
2893 
2894 static int intel_pixel_rate_to_cdclk(const struct intel_crtc_state *crtc_state)
2895 {
2896 	return _intel_pixel_rate_to_cdclk(crtc_state, crtc_state->pixel_rate);
2897 }
2898 
2899 static int intel_planes_min_cdclk(const struct intel_crtc_state *crtc_state)
2900 {
2901 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
2902 	struct intel_display *display = to_intel_display(crtc);
2903 	struct intel_plane *plane;
2904 	int min_cdclk = 0;
2905 
2906 	for_each_intel_plane_on_crtc(display->drm, crtc, plane)
2907 		min_cdclk = max(min_cdclk, crtc_state->plane_min_cdclk[plane->id]);
2908 
2909 	return min_cdclk;
2910 }
2911 
2912 int intel_crtc_min_cdclk(const struct intel_crtc_state *crtc_state)
2913 {
2914 	int min_cdclk;
2915 
2916 	if (!crtc_state->hw.enable)
2917 		return 0;
2918 
2919 	min_cdclk = intel_pixel_rate_to_cdclk(crtc_state);
2920 	min_cdclk = max(min_cdclk, intel_crtc_bw_min_cdclk(crtc_state));
2921 	min_cdclk = max(min_cdclk, intel_fbc_min_cdclk(crtc_state));
2922 	min_cdclk = max(min_cdclk, hsw_ips_min_cdclk(crtc_state));
2923 	min_cdclk = max(min_cdclk, intel_audio_min_cdclk(crtc_state));
2924 	min_cdclk = max(min_cdclk, vlv_dsi_min_cdclk(crtc_state));
2925 	min_cdclk = max(min_cdclk, intel_planes_min_cdclk(crtc_state));
2926 	min_cdclk = max(min_cdclk, intel_vdsc_min_cdclk(crtc_state));
2927 
2928 	return min_cdclk;
2929 }
2930 
2931 static int intel_cdclk_update_crtc_min_cdclk(struct intel_atomic_state *state,
2932 					     struct intel_crtc *crtc,
2933 					     int old_min_cdclk, int new_min_cdclk,
2934 					     bool *need_cdclk_calc)
2935 {
2936 	struct intel_display *display = to_intel_display(state);
2937 	struct intel_cdclk_state *cdclk_state;
2938 	bool allow_cdclk_decrease = intel_any_crtc_needs_modeset(state);
2939 	int ret;
2940 
2941 	if (new_min_cdclk == old_min_cdclk)
2942 		return 0;
2943 
2944 	if (!allow_cdclk_decrease && new_min_cdclk < old_min_cdclk)
2945 		return 0;
2946 
2947 	cdclk_state = intel_atomic_get_cdclk_state(state);
2948 	if (IS_ERR(cdclk_state))
2949 		return PTR_ERR(cdclk_state);
2950 
2951 	old_min_cdclk = cdclk_state->min_cdclk[crtc->pipe];
2952 
2953 	if (new_min_cdclk == old_min_cdclk)
2954 		return 0;
2955 
2956 	if (!allow_cdclk_decrease && new_min_cdclk < old_min_cdclk)
2957 		return 0;
2958 
2959 	cdclk_state->min_cdclk[crtc->pipe] = new_min_cdclk;
2960 
2961 	ret = intel_atomic_lock_global_state(&cdclk_state->base);
2962 	if (ret)
2963 		return ret;
2964 
2965 	*need_cdclk_calc = true;
2966 
2967 	drm_dbg_kms(display->drm,
2968 		    "[CRTC:%d:%s] min cdclk: %d kHz -> %d kHz\n",
2969 		    crtc->base.base.id, crtc->base.name,
2970 		    old_min_cdclk, new_min_cdclk);
2971 
2972 	return 0;
2973 }
2974 
2975 int intel_cdclk_update_dbuf_bw_min_cdclk(struct intel_atomic_state *state,
2976 					 int old_min_cdclk, int new_min_cdclk,
2977 					 bool *need_cdclk_calc)
2978 {
2979 	struct intel_display *display = to_intel_display(state);
2980 	struct intel_cdclk_state *cdclk_state;
2981 	bool allow_cdclk_decrease = intel_any_crtc_needs_modeset(state);
2982 	int ret;
2983 
2984 	if (new_min_cdclk == old_min_cdclk)
2985 		return 0;
2986 
2987 	if (!allow_cdclk_decrease && new_min_cdclk < old_min_cdclk)
2988 		return 0;
2989 
2990 	cdclk_state = intel_atomic_get_cdclk_state(state);
2991 	if (IS_ERR(cdclk_state))
2992 		return PTR_ERR(cdclk_state);
2993 
2994 	old_min_cdclk = cdclk_state->dbuf_bw_min_cdclk;
2995 
2996 	if (new_min_cdclk == old_min_cdclk)
2997 		return 0;
2998 
2999 	if (!allow_cdclk_decrease && new_min_cdclk < old_min_cdclk)
3000 		return 0;
3001 
3002 	cdclk_state->dbuf_bw_min_cdclk = new_min_cdclk;
3003 
3004 	ret = intel_atomic_lock_global_state(&cdclk_state->base);
3005 	if (ret)
3006 		return ret;
3007 
3008 	*need_cdclk_calc = true;
3009 
3010 	drm_dbg_kms(display->drm,
3011 		    "dbuf bandwidth min cdclk: %d kHz -> %d kHz\n",
3012 		    old_min_cdclk, new_min_cdclk);
3013 
3014 	return 0;
3015 }
3016 
3017 static bool glk_cdclk_audio_wa_needed(struct intel_display *display,
3018 				      const struct intel_cdclk_state *cdclk_state)
3019 {
3020 	return display->platform.geminilake &&
3021 		cdclk_state->enabled_pipes &&
3022 		!is_power_of_2(cdclk_state->enabled_pipes);
3023 }
3024 
3025 static int intel_compute_min_cdclk(struct intel_atomic_state *state)
3026 {
3027 	struct intel_display *display = to_intel_display(state);
3028 	struct intel_cdclk_state *cdclk_state =
3029 		intel_atomic_get_new_cdclk_state(state);
3030 	enum pipe pipe;
3031 	int min_cdclk;
3032 
3033 	min_cdclk = cdclk_state->force_min_cdclk;
3034 	min_cdclk = max(min_cdclk, cdclk_state->dbuf_bw_min_cdclk);
3035 	for_each_pipe(display, pipe)
3036 		min_cdclk = max(min_cdclk, cdclk_state->min_cdclk[pipe]);
3037 
3038 	/*
3039 	 * Avoid glk_force_audio_cdclk() causing excessive screen
3040 	 * blinking when multiple pipes are active by making sure
3041 	 * CDCLK frequency is always high enough for audio. With a
3042 	 * single active pipe we can always change CDCLK frequency
3043 	 * by changing the cd2x divider (see glk_cdclk_table[]) and
3044 	 * thus a full modeset won't be needed then.
3045 	 */
3046 	if (glk_cdclk_audio_wa_needed(display, cdclk_state))
3047 		min_cdclk = max(min_cdclk, 2 * 96000);
3048 
3049 	if (min_cdclk > display->cdclk.max_cdclk_freq) {
3050 		drm_dbg_kms(display->drm,
3051 			    "required cdclk (%d kHz) exceeds max (%d kHz)\n",
3052 			    min_cdclk, display->cdclk.max_cdclk_freq);
3053 		return -EINVAL;
3054 	}
3055 
3056 	return min_cdclk;
3057 }
3058 
3059 /*
3060  * Account for port clock min voltage level requirements.
3061  * This only really does something on DISPLA_VER >= 11 but can be
3062  * called on earlier platforms as well.
3063  *
3064  * Note that this functions assumes that 0 is
3065  * the lowest voltage value, and higher values
3066  * correspond to increasingly higher voltages.
3067  *
3068  * Should that relationship no longer hold on
3069  * future platforms this code will need to be
3070  * adjusted.
3071  */
3072 static int bxt_compute_min_voltage_level(struct intel_atomic_state *state)
3073 {
3074 	struct intel_display *display = to_intel_display(state);
3075 	struct intel_cdclk_state *cdclk_state =
3076 		intel_atomic_get_new_cdclk_state(state);
3077 	struct intel_crtc *crtc;
3078 	struct intel_crtc_state *crtc_state;
3079 	u8 min_voltage_level;
3080 	int i;
3081 	enum pipe pipe;
3082 
3083 	for_each_new_intel_crtc_in_state(state, crtc, crtc_state, i) {
3084 		int ret;
3085 
3086 		if (crtc_state->hw.enable)
3087 			min_voltage_level = crtc_state->min_voltage_level;
3088 		else
3089 			min_voltage_level = 0;
3090 
3091 		if (cdclk_state->min_voltage_level[crtc->pipe] == min_voltage_level)
3092 			continue;
3093 
3094 		cdclk_state->min_voltage_level[crtc->pipe] = min_voltage_level;
3095 
3096 		ret = intel_atomic_lock_global_state(&cdclk_state->base);
3097 		if (ret)
3098 			return ret;
3099 	}
3100 
3101 	min_voltage_level = 0;
3102 	for_each_pipe(display, pipe)
3103 		min_voltage_level = max(min_voltage_level,
3104 					cdclk_state->min_voltage_level[pipe]);
3105 
3106 	return min_voltage_level;
3107 }
3108 
3109 static int vlv_modeset_calc_cdclk(struct intel_atomic_state *state)
3110 {
3111 	struct intel_display *display = to_intel_display(state);
3112 	struct intel_cdclk_state *cdclk_state =
3113 		intel_atomic_get_new_cdclk_state(state);
3114 	int min_cdclk, cdclk;
3115 
3116 	min_cdclk = intel_compute_min_cdclk(state);
3117 	if (min_cdclk < 0)
3118 		return min_cdclk;
3119 
3120 	cdclk = vlv_calc_cdclk(display, min_cdclk);
3121 
3122 	cdclk_state->logical.cdclk = cdclk;
3123 	cdclk_state->logical.voltage_level =
3124 		vlv_calc_voltage_level(display, cdclk);
3125 
3126 	if (!cdclk_state->active_pipes) {
3127 		cdclk = vlv_calc_cdclk(display, cdclk_state->force_min_cdclk);
3128 
3129 		cdclk_state->actual.cdclk = cdclk;
3130 		cdclk_state->actual.voltage_level =
3131 			vlv_calc_voltage_level(display, cdclk);
3132 	} else {
3133 		cdclk_state->actual = cdclk_state->logical;
3134 	}
3135 
3136 	return 0;
3137 }
3138 
3139 static int bdw_modeset_calc_cdclk(struct intel_atomic_state *state)
3140 {
3141 	struct intel_cdclk_state *cdclk_state =
3142 		intel_atomic_get_new_cdclk_state(state);
3143 	int min_cdclk, cdclk;
3144 
3145 	min_cdclk = intel_compute_min_cdclk(state);
3146 	if (min_cdclk < 0)
3147 		return min_cdclk;
3148 
3149 	cdclk = bdw_calc_cdclk(min_cdclk);
3150 
3151 	cdclk_state->logical.cdclk = cdclk;
3152 	cdclk_state->logical.voltage_level =
3153 		bdw_calc_voltage_level(cdclk);
3154 
3155 	if (!cdclk_state->active_pipes) {
3156 		cdclk = bdw_calc_cdclk(cdclk_state->force_min_cdclk);
3157 
3158 		cdclk_state->actual.cdclk = cdclk;
3159 		cdclk_state->actual.voltage_level =
3160 			bdw_calc_voltage_level(cdclk);
3161 	} else {
3162 		cdclk_state->actual = cdclk_state->logical;
3163 	}
3164 
3165 	return 0;
3166 }
3167 
3168 static int skl_dpll0_vco(struct intel_atomic_state *state)
3169 {
3170 	struct intel_display *display = to_intel_display(state);
3171 	struct intel_cdclk_state *cdclk_state =
3172 		intel_atomic_get_new_cdclk_state(state);
3173 	struct intel_crtc *crtc;
3174 	struct intel_crtc_state *crtc_state;
3175 	int vco, i;
3176 
3177 	vco = cdclk_state->logical.vco;
3178 	if (!vco)
3179 		vco = display->cdclk.skl_preferred_vco_freq;
3180 
3181 	for_each_new_intel_crtc_in_state(state, crtc, crtc_state, i) {
3182 		if (!crtc_state->hw.enable)
3183 			continue;
3184 
3185 		if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
3186 			continue;
3187 
3188 		/*
3189 		 * DPLL0 VCO may need to be adjusted to get the correct
3190 		 * clock for eDP. This will affect cdclk as well.
3191 		 */
3192 		switch (crtc_state->port_clock / 2) {
3193 		case 108000:
3194 		case 216000:
3195 			vco = 8640000;
3196 			break;
3197 		default:
3198 			vco = 8100000;
3199 			break;
3200 		}
3201 	}
3202 
3203 	return vco;
3204 }
3205 
3206 static int skl_modeset_calc_cdclk(struct intel_atomic_state *state)
3207 {
3208 	struct intel_cdclk_state *cdclk_state =
3209 		intel_atomic_get_new_cdclk_state(state);
3210 	int min_cdclk, cdclk, vco;
3211 
3212 	min_cdclk = intel_compute_min_cdclk(state);
3213 	if (min_cdclk < 0)
3214 		return min_cdclk;
3215 
3216 	vco = skl_dpll0_vco(state);
3217 
3218 	cdclk = skl_calc_cdclk(min_cdclk, vco);
3219 
3220 	cdclk_state->logical.vco = vco;
3221 	cdclk_state->logical.cdclk = cdclk;
3222 	cdclk_state->logical.voltage_level =
3223 		skl_calc_voltage_level(cdclk);
3224 
3225 	if (!cdclk_state->active_pipes) {
3226 		cdclk = skl_calc_cdclk(cdclk_state->force_min_cdclk, vco);
3227 
3228 		cdclk_state->actual.vco = vco;
3229 		cdclk_state->actual.cdclk = cdclk;
3230 		cdclk_state->actual.voltage_level =
3231 			skl_calc_voltage_level(cdclk);
3232 	} else {
3233 		cdclk_state->actual = cdclk_state->logical;
3234 	}
3235 
3236 	return 0;
3237 }
3238 
3239 static int bxt_modeset_calc_cdclk(struct intel_atomic_state *state)
3240 {
3241 	struct intel_display *display = to_intel_display(state);
3242 	struct intel_cdclk_state *cdclk_state =
3243 		intel_atomic_get_new_cdclk_state(state);
3244 	int min_cdclk, min_voltage_level, cdclk, vco;
3245 
3246 	min_cdclk = intel_compute_min_cdclk(state);
3247 	if (min_cdclk < 0)
3248 		return min_cdclk;
3249 
3250 	min_voltage_level = bxt_compute_min_voltage_level(state);
3251 	if (min_voltage_level < 0)
3252 		return min_voltage_level;
3253 
3254 	cdclk = bxt_calc_cdclk(display, min_cdclk);
3255 	vco = bxt_calc_cdclk_pll_vco(display, cdclk);
3256 
3257 	cdclk_state->logical.vco = vco;
3258 	cdclk_state->logical.cdclk = cdclk;
3259 	cdclk_state->logical.voltage_level =
3260 		max_t(int, min_voltage_level,
3261 		      intel_cdclk_calc_voltage_level(display, cdclk));
3262 
3263 	if (!cdclk_state->active_pipes) {
3264 		cdclk = bxt_calc_cdclk(display, cdclk_state->force_min_cdclk);
3265 		vco = bxt_calc_cdclk_pll_vco(display, cdclk);
3266 
3267 		cdclk_state->actual.vco = vco;
3268 		cdclk_state->actual.cdclk = cdclk;
3269 		cdclk_state->actual.voltage_level =
3270 			intel_cdclk_calc_voltage_level(display, cdclk);
3271 	} else {
3272 		cdclk_state->actual = cdclk_state->logical;
3273 	}
3274 
3275 	return 0;
3276 }
3277 
3278 static int fixed_modeset_calc_cdclk(struct intel_atomic_state *state)
3279 {
3280 	int min_cdclk;
3281 
3282 	/*
3283 	 * We can't change the cdclk frequency, but we still want to
3284 	 * check that the required minimum frequency doesn't exceed
3285 	 * the actual cdclk frequency.
3286 	 */
3287 	min_cdclk = intel_compute_min_cdclk(state);
3288 	if (min_cdclk < 0)
3289 		return min_cdclk;
3290 
3291 	return 0;
3292 }
3293 
3294 static struct intel_global_state *intel_cdclk_duplicate_state(struct intel_global_obj *obj)
3295 {
3296 	struct intel_cdclk_state *cdclk_state;
3297 
3298 	cdclk_state = kmemdup(obj->state, sizeof(*cdclk_state), GFP_KERNEL);
3299 	if (!cdclk_state)
3300 		return NULL;
3301 
3302 	cdclk_state->pipe = INVALID_PIPE;
3303 	cdclk_state->disable_pipes = false;
3304 
3305 	return &cdclk_state->base;
3306 }
3307 
3308 static void intel_cdclk_destroy_state(struct intel_global_obj *obj,
3309 				      struct intel_global_state *state)
3310 {
3311 	kfree(state);
3312 }
3313 
3314 static const struct intel_global_state_funcs intel_cdclk_funcs = {
3315 	.atomic_duplicate_state = intel_cdclk_duplicate_state,
3316 	.atomic_destroy_state = intel_cdclk_destroy_state,
3317 };
3318 
3319 struct intel_cdclk_state *
3320 intel_atomic_get_cdclk_state(struct intel_atomic_state *state)
3321 {
3322 	struct intel_display *display = to_intel_display(state);
3323 	struct intel_global_state *cdclk_state;
3324 
3325 	cdclk_state = intel_atomic_get_global_obj_state(state, &display->cdclk.obj);
3326 	if (IS_ERR(cdclk_state))
3327 		return ERR_CAST(cdclk_state);
3328 
3329 	return to_intel_cdclk_state(cdclk_state);
3330 }
3331 
3332 static int intel_cdclk_modeset_checks(struct intel_atomic_state *state,
3333 				      bool *need_cdclk_calc)
3334 {
3335 	struct intel_display *display = to_intel_display(state);
3336 	const struct intel_cdclk_state *old_cdclk_state;
3337 	struct intel_cdclk_state *new_cdclk_state;
3338 	int ret;
3339 
3340 	if (!intel_any_crtc_enable_changed(state) &&
3341 	    !intel_any_crtc_active_changed(state))
3342 		return 0;
3343 
3344 	new_cdclk_state = intel_atomic_get_cdclk_state(state);
3345 	if (IS_ERR(new_cdclk_state))
3346 		return PTR_ERR(new_cdclk_state);
3347 
3348 	old_cdclk_state = intel_atomic_get_old_cdclk_state(state);
3349 
3350 	new_cdclk_state->enabled_pipes =
3351 		intel_calc_enabled_pipes(state, old_cdclk_state->enabled_pipes);
3352 
3353 	new_cdclk_state->active_pipes =
3354 		intel_calc_active_pipes(state, old_cdclk_state->active_pipes);
3355 
3356 	ret = intel_atomic_lock_global_state(&new_cdclk_state->base);
3357 	if (ret)
3358 		return ret;
3359 
3360 	if (!old_cdclk_state->active_pipes != !new_cdclk_state->active_pipes)
3361 		*need_cdclk_calc = true;
3362 
3363 	if (glk_cdclk_audio_wa_needed(display, old_cdclk_state) !=
3364 	    glk_cdclk_audio_wa_needed(display, new_cdclk_state))
3365 		*need_cdclk_calc = true;
3366 
3367 	if (dg2_power_well_count(display, old_cdclk_state) !=
3368 	    dg2_power_well_count(display, new_cdclk_state))
3369 		*need_cdclk_calc = true;
3370 
3371 	return 0;
3372 }
3373 
3374 static int intel_crtcs_calc_min_cdclk(struct intel_atomic_state *state,
3375 				      bool *need_cdclk_calc)
3376 {
3377 	const struct intel_crtc_state *old_crtc_state;
3378 	const struct intel_crtc_state *new_crtc_state;
3379 	struct intel_crtc *crtc;
3380 	int i, ret;
3381 
3382 	for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
3383 					    new_crtc_state, i) {
3384 		ret = intel_cdclk_update_crtc_min_cdclk(state, crtc,
3385 							old_crtc_state->min_cdclk,
3386 							new_crtc_state->min_cdclk,
3387 							need_cdclk_calc);
3388 		if (ret)
3389 			return ret;
3390 	}
3391 
3392 	return 0;
3393 }
3394 
3395 int intel_cdclk_state_set_joined_mbus(struct intel_atomic_state *state, bool joined_mbus)
3396 {
3397 	struct intel_cdclk_state *cdclk_state;
3398 
3399 	cdclk_state = intel_atomic_get_cdclk_state(state);
3400 	if (IS_ERR(cdclk_state))
3401 		return PTR_ERR(cdclk_state);
3402 
3403 	cdclk_state->actual.joined_mbus = joined_mbus;
3404 	cdclk_state->logical.joined_mbus = joined_mbus;
3405 
3406 	return intel_atomic_lock_global_state(&cdclk_state->base);
3407 }
3408 
3409 int intel_cdclk_init(struct intel_display *display)
3410 {
3411 	struct intel_cdclk_state *cdclk_state;
3412 
3413 	cdclk_state = kzalloc_obj(*cdclk_state);
3414 	if (!cdclk_state)
3415 		return -ENOMEM;
3416 
3417 	intel_atomic_global_obj_init(display, &display->cdclk.obj,
3418 				     &cdclk_state->base, &intel_cdclk_funcs);
3419 
3420 	return 0;
3421 }
3422 
3423 static bool intel_cdclk_need_serialize(struct intel_display *display,
3424 				       const struct intel_cdclk_state *old_cdclk_state,
3425 				       const struct intel_cdclk_state *new_cdclk_state)
3426 {
3427 	/*
3428 	 * We need to poke hw for DG2, because we notify PCode if
3429 	 * pipe power well count changes.
3430 	 */
3431 	return intel_cdclk_changed(&old_cdclk_state->actual,
3432 				   &new_cdclk_state->actual) ||
3433 		dg2_power_well_count(display, old_cdclk_state) !=
3434 		dg2_power_well_count(display, new_cdclk_state);
3435 }
3436 
3437 static int intel_modeset_calc_cdclk(struct intel_atomic_state *state)
3438 {
3439 	struct intel_display *display = to_intel_display(state);
3440 	const struct intel_cdclk_state *old_cdclk_state;
3441 	struct intel_cdclk_state *new_cdclk_state;
3442 	enum pipe pipe = INVALID_PIPE;
3443 	int ret;
3444 
3445 	new_cdclk_state = intel_atomic_get_cdclk_state(state);
3446 	if (IS_ERR(new_cdclk_state))
3447 		return PTR_ERR(new_cdclk_state);
3448 
3449 	old_cdclk_state = intel_atomic_get_old_cdclk_state(state);
3450 
3451 	ret = intel_cdclk_modeset_calc_cdclk(state);
3452 	if (ret)
3453 		return ret;
3454 
3455 	if (intel_cdclk_need_serialize(display, old_cdclk_state, new_cdclk_state)) {
3456 		/*
3457 		 * Also serialize commits across all crtcs
3458 		 * if the actual hw needs to be poked.
3459 		 */
3460 		ret = intel_atomic_serialize_global_state(&new_cdclk_state->base);
3461 		if (ret)
3462 			return ret;
3463 	} else if (intel_cdclk_changed(&old_cdclk_state->logical,
3464 				       &new_cdclk_state->logical)) {
3465 		ret = intel_atomic_lock_global_state(&new_cdclk_state->base);
3466 		if (ret)
3467 			return ret;
3468 	} else {
3469 		return 0;
3470 	}
3471 
3472 	if (is_power_of_2(new_cdclk_state->active_pipes) &&
3473 	    intel_cdclk_can_cd2x_update(display,
3474 					&old_cdclk_state->actual,
3475 					&new_cdclk_state->actual)) {
3476 		struct intel_crtc *crtc;
3477 		struct intel_crtc_state *crtc_state;
3478 
3479 		pipe = ilog2(new_cdclk_state->active_pipes);
3480 		crtc = intel_crtc_for_pipe(display, pipe);
3481 
3482 		crtc_state = intel_atomic_get_crtc_state(&state->base, crtc);
3483 		if (IS_ERR(crtc_state))
3484 			return PTR_ERR(crtc_state);
3485 
3486 		if (intel_crtc_needs_modeset(crtc_state))
3487 			pipe = INVALID_PIPE;
3488 	}
3489 
3490 	if (intel_cdclk_can_crawl_and_squash(display,
3491 					     &old_cdclk_state->actual,
3492 					     &new_cdclk_state->actual)) {
3493 		drm_dbg_kms(display->drm,
3494 			    "Can change cdclk via crawling and squashing\n");
3495 	} else if (intel_cdclk_can_squash(display,
3496 					&old_cdclk_state->actual,
3497 					&new_cdclk_state->actual)) {
3498 		drm_dbg_kms(display->drm,
3499 			    "Can change cdclk via squashing\n");
3500 	} else if (intel_cdclk_can_crawl(display,
3501 					 &old_cdclk_state->actual,
3502 					 &new_cdclk_state->actual)) {
3503 		drm_dbg_kms(display->drm,
3504 			    "Can change cdclk via crawling\n");
3505 	} else if (pipe != INVALID_PIPE) {
3506 		new_cdclk_state->pipe = pipe;
3507 
3508 		drm_dbg_kms(display->drm,
3509 			    "Can change cdclk cd2x divider with pipe %c active\n",
3510 			    pipe_name(pipe));
3511 	} else if (intel_cdclk_clock_changed(&old_cdclk_state->actual,
3512 					     &new_cdclk_state->actual)) {
3513 		/* All pipes must be switched off while we change the cdclk. */
3514 		ret = intel_modeset_all_pipes_late(state, "CDCLK change");
3515 		if (ret)
3516 			return ret;
3517 
3518 		new_cdclk_state->disable_pipes = true;
3519 
3520 		drm_dbg_kms(display->drm,
3521 			    "Modeset required for cdclk change\n");
3522 	}
3523 
3524 	if (intel_mdclk_cdclk_ratio(display, &old_cdclk_state->actual) !=
3525 	    intel_mdclk_cdclk_ratio(display, &new_cdclk_state->actual)) {
3526 		int ratio = intel_mdclk_cdclk_ratio(display, &new_cdclk_state->actual);
3527 
3528 		ret = intel_dbuf_state_set_mdclk_cdclk_ratio(state, ratio);
3529 		if (ret)
3530 			return ret;
3531 	}
3532 
3533 	drm_dbg_kms(display->drm,
3534 		    "New cdclk calculated to be logical %u kHz, actual %u kHz\n",
3535 		    new_cdclk_state->logical.cdclk,
3536 		    new_cdclk_state->actual.cdclk);
3537 	drm_dbg_kms(display->drm,
3538 		    "New voltage level calculated to be logical %u, actual %u\n",
3539 		    new_cdclk_state->logical.voltage_level,
3540 		    new_cdclk_state->actual.voltage_level);
3541 
3542 	return 0;
3543 }
3544 
3545 int intel_cdclk_atomic_check(struct intel_atomic_state *state)
3546 {
3547 	const struct intel_cdclk_state *old_cdclk_state;
3548 	struct intel_cdclk_state *new_cdclk_state;
3549 	bool need_cdclk_calc = false;
3550 	int ret;
3551 
3552 	ret = intel_cdclk_modeset_checks(state, &need_cdclk_calc);
3553 	if (ret)
3554 		return ret;
3555 
3556 	ret = intel_crtcs_calc_min_cdclk(state, &need_cdclk_calc);
3557 	if (ret)
3558 		return ret;
3559 
3560 	ret = intel_dbuf_bw_calc_min_cdclk(state, &need_cdclk_calc);
3561 	if (ret)
3562 		return ret;
3563 
3564 	old_cdclk_state = intel_atomic_get_old_cdclk_state(state);
3565 	new_cdclk_state = intel_atomic_get_new_cdclk_state(state);
3566 
3567 	if (new_cdclk_state &&
3568 	    old_cdclk_state->force_min_cdclk != new_cdclk_state->force_min_cdclk) {
3569 		ret = intel_atomic_lock_global_state(&new_cdclk_state->base);
3570 		if (ret)
3571 			return ret;
3572 
3573 		need_cdclk_calc = true;
3574 	}
3575 
3576 	if (need_cdclk_calc) {
3577 		ret = intel_modeset_calc_cdclk(state);
3578 		if (ret)
3579 			return ret;
3580 	}
3581 
3582 	return 0;
3583 }
3584 
3585 void intel_cdclk_update_hw_state(struct intel_display *display)
3586 {
3587 	const struct intel_dbuf_bw_state *dbuf_bw_state =
3588 		to_intel_dbuf_bw_state(display->dbuf_bw.obj.state);
3589 	struct intel_cdclk_state *cdclk_state =
3590 		to_intel_cdclk_state(display->cdclk.obj.state);
3591 	struct intel_crtc *crtc;
3592 
3593 	cdclk_state->enabled_pipes = 0;
3594 	cdclk_state->active_pipes = 0;
3595 
3596 	for_each_intel_crtc(display->drm, crtc) {
3597 		const struct intel_crtc_state *crtc_state =
3598 			to_intel_crtc_state(crtc->base.state);
3599 		enum pipe pipe = crtc->pipe;
3600 
3601 		if (crtc_state->hw.enable)
3602 			cdclk_state->enabled_pipes |= BIT(pipe);
3603 		if (crtc_state->hw.active)
3604 			cdclk_state->active_pipes |= BIT(pipe);
3605 
3606 		cdclk_state->min_cdclk[pipe] = crtc_state->min_cdclk;
3607 		cdclk_state->min_voltage_level[pipe] = crtc_state->min_voltage_level;
3608 	}
3609 
3610 	cdclk_state->dbuf_bw_min_cdclk = intel_dbuf_bw_min_cdclk(display, dbuf_bw_state);
3611 }
3612 
3613 void intel_cdclk_crtc_disable_noatomic(struct intel_crtc *crtc)
3614 {
3615 	struct intel_display *display = to_intel_display(crtc);
3616 
3617 	intel_cdclk_update_hw_state(display);
3618 }
3619 
3620 static int intel_compute_max_dotclk(struct intel_display *display)
3621 {
3622 	int ppc = intel_cdclk_ppc(display, HAS_DOUBLE_WIDE(display));
3623 	int guardband = intel_cdclk_guardband(display);
3624 	int max_cdclk_freq = display->cdclk.max_cdclk_freq;
3625 
3626 	return ppc * max_cdclk_freq * guardband / 100;
3627 }
3628 
3629 /**
3630  * intel_update_max_cdclk - Determine the maximum support CDCLK frequency
3631  * @display: display instance
3632  *
3633  * Determine the maximum CDCLK frequency the platform supports, and also
3634  * derive the maximum dot clock frequency the maximum CDCLK frequency
3635  * allows.
3636  */
3637 void intel_update_max_cdclk(struct intel_display *display)
3638 {
3639 	if (DISPLAY_VER(display) >= 35) {
3640 		display->cdclk.max_cdclk_freq = 787200;
3641 	} else if (DISPLAY_VERx100(display) >= 3002) {
3642 		display->cdclk.max_cdclk_freq = 480000;
3643 	} else if (DISPLAY_VER(display) >= 30) {
3644 		display->cdclk.max_cdclk_freq = 691200;
3645 	} else if (display->platform.jasperlake || display->platform.elkhartlake) {
3646 		if (display->cdclk.hw.ref == 24000)
3647 			display->cdclk.max_cdclk_freq = 552000;
3648 		else
3649 			display->cdclk.max_cdclk_freq = 556800;
3650 	} else if (DISPLAY_VER(display) >= 11) {
3651 		if (display->cdclk.hw.ref == 24000)
3652 			display->cdclk.max_cdclk_freq = 648000;
3653 		else
3654 			display->cdclk.max_cdclk_freq = 652800;
3655 	} else if (display->platform.geminilake) {
3656 		display->cdclk.max_cdclk_freq = 316800;
3657 	} else if (display->platform.broxton) {
3658 		display->cdclk.max_cdclk_freq = 624000;
3659 	} else if (DISPLAY_VER(display) == 9) {
3660 		u32 limit = intel_de_read(display, SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
3661 		int max_cdclk, vco;
3662 
3663 		vco = display->cdclk.skl_preferred_vco_freq;
3664 		drm_WARN_ON(display->drm, vco != 8100000 && vco != 8640000);
3665 
3666 		/*
3667 		 * Use the lower (vco 8640) cdclk values as a
3668 		 * first guess. skl_calc_cdclk() will correct it
3669 		 * if the preferred vco is 8100 instead.
3670 		 */
3671 		if (limit == SKL_DFSM_CDCLK_LIMIT_675)
3672 			max_cdclk = 617143;
3673 		else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
3674 			max_cdclk = 540000;
3675 		else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
3676 			max_cdclk = 432000;
3677 		else
3678 			max_cdclk = 308571;
3679 
3680 		display->cdclk.max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
3681 	} else if (display->platform.broadwell)  {
3682 		/*
3683 		 * FIXME with extra cooling we can allow
3684 		 * 540 MHz for ULX and 675 Mhz for ULT.
3685 		 * How can we know if extra cooling is
3686 		 * available? PCI ID, VTB, something else?
3687 		 */
3688 		if (intel_de_read(display, FUSE_STRAP) & HSW_CDCLK_LIMIT)
3689 			display->cdclk.max_cdclk_freq = 450000;
3690 		else if (display->platform.broadwell_ulx)
3691 			display->cdclk.max_cdclk_freq = 450000;
3692 		else if (display->platform.broadwell_ult)
3693 			display->cdclk.max_cdclk_freq = 540000;
3694 		else
3695 			display->cdclk.max_cdclk_freq = 675000;
3696 	} else if (display->platform.cherryview) {
3697 		display->cdclk.max_cdclk_freq = 320000;
3698 	} else if (display->platform.valleyview) {
3699 		display->cdclk.max_cdclk_freq = 400000;
3700 	} else {
3701 		/* otherwise assume cdclk is fixed */
3702 		display->cdclk.max_cdclk_freq = display->cdclk.hw.cdclk;
3703 	}
3704 
3705 	display->cdclk.max_dotclk_freq = intel_compute_max_dotclk(display);
3706 
3707 	drm_dbg(display->drm, "Max CD clock rate: %d kHz\n",
3708 		display->cdclk.max_cdclk_freq);
3709 
3710 	drm_dbg(display->drm, "Max dotclock rate: %d kHz\n",
3711 		display->cdclk.max_dotclk_freq);
3712 }
3713 
3714 /**
3715  * intel_update_cdclk - Determine the current CDCLK frequency
3716  * @display: display instance
3717  *
3718  * Determine the current CDCLK frequency.
3719  */
3720 void intel_update_cdclk(struct intel_display *display)
3721 {
3722 	intel_cdclk_get_cdclk(display, &display->cdclk.hw);
3723 
3724 	/*
3725 	 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
3726 	 * Programmng [sic] note: bit[9:2] should be programmed to the number
3727 	 * of cdclk that generates 4MHz reference clock freq which is used to
3728 	 * generate GMBus clock. This will vary with the cdclk freq.
3729 	 */
3730 	if (display->platform.valleyview || display->platform.cherryview)
3731 		intel_de_write(display, GMBUSFREQ_VLV,
3732 			       DIV_ROUND_UP(display->cdclk.hw.cdclk, 1000));
3733 }
3734 
3735 static int dg1_rawclk(struct intel_display *display)
3736 {
3737 	/*
3738 	 * DG1 always uses a 38.4 MHz rawclk.  The bspec tells us
3739 	 * "Program Numerator=2, Denominator=4, Divider=37 decimal."
3740 	 */
3741 	intel_de_write(display, PCH_RAWCLK_FREQ,
3742 		       CNP_RAWCLK_DEN(4) | CNP_RAWCLK_DIV(37) | ICP_RAWCLK_NUM(2));
3743 
3744 	return 38400;
3745 }
3746 
3747 static int cnp_rawclk(struct intel_display *display)
3748 {
3749 	int divider, fraction;
3750 	u32 rawclk;
3751 
3752 	if (intel_de_read(display, SFUSE_STRAP) & SFUSE_STRAP_RAW_FREQUENCY) {
3753 		/* 24 MHz */
3754 		divider = 24000;
3755 		fraction = 0;
3756 	} else {
3757 		/* 19.2 MHz */
3758 		divider = 19000;
3759 		fraction = 200;
3760 	}
3761 
3762 	rawclk = CNP_RAWCLK_DIV(divider / 1000);
3763 	if (fraction) {
3764 		int numerator = 1;
3765 
3766 		rawclk |= CNP_RAWCLK_DEN(DIV_ROUND_CLOSEST(numerator * 1000,
3767 							   fraction) - 1);
3768 		if (INTEL_PCH_TYPE(display) >= PCH_ICP)
3769 			rawclk |= ICP_RAWCLK_NUM(numerator);
3770 	}
3771 
3772 	intel_de_write(display, PCH_RAWCLK_FREQ, rawclk);
3773 	return divider + fraction;
3774 }
3775 
3776 static int pch_rawclk(struct intel_display *display)
3777 {
3778 	return (intel_de_read(display, PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
3779 }
3780 
3781 static int i9xx_hrawclk(struct intel_display *display)
3782 {
3783 	/* hrawclock is 1/4 the FSB frequency */
3784 	return DIV_ROUND_CLOSEST(intel_fsb_freq(display), 4);
3785 }
3786 
3787 /**
3788  * intel_read_rawclk - Determine the current RAWCLK frequency
3789  * @display: display instance
3790  *
3791  * Determine the current RAWCLK frequency. RAWCLK is a fixed
3792  * frequency clock so this needs to done only once.
3793  */
3794 u32 intel_read_rawclk(struct intel_display *display)
3795 {
3796 	u32 freq;
3797 
3798 	if (INTEL_PCH_TYPE(display) >= PCH_MTL)
3799 		/*
3800 		 * MTL always uses a 38.4 MHz rawclk.  The bspec tells us
3801 		 * "RAWCLK_FREQ defaults to the values for 38.4 and does
3802 		 * not need to be programmed."
3803 		 */
3804 		freq = 38400;
3805 	else if (INTEL_PCH_TYPE(display) >= PCH_DG1)
3806 		freq = dg1_rawclk(display);
3807 	else if (INTEL_PCH_TYPE(display) >= PCH_CNP)
3808 		freq = cnp_rawclk(display);
3809 	else if (HAS_PCH_SPLIT(display))
3810 		freq = pch_rawclk(display);
3811 	else if (display->platform.valleyview || display->platform.cherryview)
3812 		freq = vlv_clock_get_hrawclk(display->drm);
3813 	else if (DISPLAY_VER(display) >= 3)
3814 		freq = i9xx_hrawclk(display);
3815 	else
3816 		/* no rawclk on other platforms, or no need to know it */
3817 		return 0;
3818 
3819 	return freq;
3820 }
3821 
3822 static int i915_cdclk_info_show(struct seq_file *m, void *unused)
3823 {
3824 	struct intel_display *display = m->private;
3825 
3826 	seq_printf(m, "Current CD clock frequency: %d kHz\n", display->cdclk.hw.cdclk);
3827 	seq_printf(m, "Max CD clock frequency: %d kHz\n", display->cdclk.max_cdclk_freq);
3828 	seq_printf(m, "Max pixel clock frequency: %d kHz\n", display->cdclk.max_dotclk_freq);
3829 
3830 	return 0;
3831 }
3832 
3833 DEFINE_SHOW_ATTRIBUTE(i915_cdclk_info);
3834 
3835 void intel_cdclk_debugfs_register(struct intel_display *display)
3836 {
3837 	debugfs_create_file("i915_cdclk_info", 0444, display->drm->debugfs_root,
3838 			    display, &i915_cdclk_info_fops);
3839 }
3840 
3841 static const struct intel_cdclk_funcs xe3lpd_cdclk_funcs = {
3842 	.get_cdclk = bxt_get_cdclk,
3843 	.set_cdclk = bxt_set_cdclk,
3844 	.modeset_calc_cdclk = bxt_modeset_calc_cdclk,
3845 	.calc_voltage_level = xe3lpd_calc_voltage_level,
3846 };
3847 
3848 static const struct intel_cdclk_funcs rplu_cdclk_funcs = {
3849 	.get_cdclk = bxt_get_cdclk,
3850 	.set_cdclk = bxt_set_cdclk,
3851 	.modeset_calc_cdclk = bxt_modeset_calc_cdclk,
3852 	.calc_voltage_level = rplu_calc_voltage_level,
3853 };
3854 
3855 static const struct intel_cdclk_funcs tgl_cdclk_funcs = {
3856 	.get_cdclk = bxt_get_cdclk,
3857 	.set_cdclk = bxt_set_cdclk,
3858 	.modeset_calc_cdclk = bxt_modeset_calc_cdclk,
3859 	.calc_voltage_level = tgl_calc_voltage_level,
3860 };
3861 
3862 static const struct intel_cdclk_funcs ehl_cdclk_funcs = {
3863 	.get_cdclk = bxt_get_cdclk,
3864 	.set_cdclk = bxt_set_cdclk,
3865 	.modeset_calc_cdclk = bxt_modeset_calc_cdclk,
3866 	.calc_voltage_level = ehl_calc_voltage_level,
3867 };
3868 
3869 static const struct intel_cdclk_funcs icl_cdclk_funcs = {
3870 	.get_cdclk = bxt_get_cdclk,
3871 	.set_cdclk = bxt_set_cdclk,
3872 	.modeset_calc_cdclk = bxt_modeset_calc_cdclk,
3873 	.calc_voltage_level = icl_calc_voltage_level,
3874 };
3875 
3876 static const struct intel_cdclk_funcs bxt_cdclk_funcs = {
3877 	.get_cdclk = bxt_get_cdclk,
3878 	.set_cdclk = bxt_set_cdclk,
3879 	.modeset_calc_cdclk = bxt_modeset_calc_cdclk,
3880 	.calc_voltage_level = bxt_calc_voltage_level,
3881 };
3882 
3883 static const struct intel_cdclk_funcs skl_cdclk_funcs = {
3884 	.get_cdclk = skl_get_cdclk,
3885 	.set_cdclk = skl_set_cdclk,
3886 	.modeset_calc_cdclk = skl_modeset_calc_cdclk,
3887 };
3888 
3889 static const struct intel_cdclk_funcs bdw_cdclk_funcs = {
3890 	.get_cdclk = bdw_get_cdclk,
3891 	.set_cdclk = bdw_set_cdclk,
3892 	.modeset_calc_cdclk = bdw_modeset_calc_cdclk,
3893 };
3894 
3895 static const struct intel_cdclk_funcs chv_cdclk_funcs = {
3896 	.get_cdclk = vlv_get_cdclk,
3897 	.set_cdclk = chv_set_cdclk,
3898 	.modeset_calc_cdclk = vlv_modeset_calc_cdclk,
3899 };
3900 
3901 static const struct intel_cdclk_funcs vlv_cdclk_funcs = {
3902 	.get_cdclk = vlv_get_cdclk,
3903 	.set_cdclk = vlv_set_cdclk,
3904 	.modeset_calc_cdclk = vlv_modeset_calc_cdclk,
3905 };
3906 
3907 static const struct intel_cdclk_funcs hsw_cdclk_funcs = {
3908 	.get_cdclk = hsw_get_cdclk,
3909 	.modeset_calc_cdclk = fixed_modeset_calc_cdclk,
3910 };
3911 
3912 /* SNB, IVB, 965G, 945G */
3913 static const struct intel_cdclk_funcs fixed_400mhz_cdclk_funcs = {
3914 	.get_cdclk = fixed_400mhz_get_cdclk,
3915 	.modeset_calc_cdclk = fixed_modeset_calc_cdclk,
3916 };
3917 
3918 static const struct intel_cdclk_funcs ilk_cdclk_funcs = {
3919 	.get_cdclk = fixed_450mhz_get_cdclk,
3920 	.modeset_calc_cdclk = fixed_modeset_calc_cdclk,
3921 };
3922 
3923 static const struct intel_cdclk_funcs gm45_cdclk_funcs = {
3924 	.get_cdclk = gm45_get_cdclk,
3925 	.modeset_calc_cdclk = fixed_modeset_calc_cdclk,
3926 };
3927 
3928 /* G45 uses G33 */
3929 
3930 static const struct intel_cdclk_funcs i965gm_cdclk_funcs = {
3931 	.get_cdclk = i965gm_get_cdclk,
3932 	.modeset_calc_cdclk = fixed_modeset_calc_cdclk,
3933 };
3934 
3935 /* i965G uses fixed 400 */
3936 
3937 static const struct intel_cdclk_funcs pnv_cdclk_funcs = {
3938 	.get_cdclk = pnv_get_cdclk,
3939 	.modeset_calc_cdclk = fixed_modeset_calc_cdclk,
3940 };
3941 
3942 static const struct intel_cdclk_funcs g33_cdclk_funcs = {
3943 	.get_cdclk = g33_get_cdclk,
3944 	.modeset_calc_cdclk = fixed_modeset_calc_cdclk,
3945 };
3946 
3947 static const struct intel_cdclk_funcs i945gm_cdclk_funcs = {
3948 	.get_cdclk = i945gm_get_cdclk,
3949 	.modeset_calc_cdclk = fixed_modeset_calc_cdclk,
3950 };
3951 
3952 /* i945G uses fixed 400 */
3953 
3954 static const struct intel_cdclk_funcs i915gm_cdclk_funcs = {
3955 	.get_cdclk = i915gm_get_cdclk,
3956 	.modeset_calc_cdclk = fixed_modeset_calc_cdclk,
3957 };
3958 
3959 static const struct intel_cdclk_funcs i915g_cdclk_funcs = {
3960 	.get_cdclk = fixed_333mhz_get_cdclk,
3961 	.modeset_calc_cdclk = fixed_modeset_calc_cdclk,
3962 };
3963 
3964 static const struct intel_cdclk_funcs i865g_cdclk_funcs = {
3965 	.get_cdclk = fixed_266mhz_get_cdclk,
3966 	.modeset_calc_cdclk = fixed_modeset_calc_cdclk,
3967 };
3968 
3969 static const struct intel_cdclk_funcs i85x_cdclk_funcs = {
3970 	.get_cdclk = i85x_get_cdclk,
3971 	.modeset_calc_cdclk = fixed_modeset_calc_cdclk,
3972 };
3973 
3974 static const struct intel_cdclk_funcs i845g_cdclk_funcs = {
3975 	.get_cdclk = fixed_200mhz_get_cdclk,
3976 	.modeset_calc_cdclk = fixed_modeset_calc_cdclk,
3977 };
3978 
3979 static const struct intel_cdclk_funcs i830_cdclk_funcs = {
3980 	.get_cdclk = fixed_133mhz_get_cdclk,
3981 	.modeset_calc_cdclk = fixed_modeset_calc_cdclk,
3982 };
3983 
3984 /**
3985  * intel_init_cdclk_hooks - Initialize CDCLK related modesetting hooks
3986  * @display: display instance
3987  */
3988 void intel_init_cdclk_hooks(struct intel_display *display)
3989 {
3990 	if (DISPLAY_VER(display) >= 35) {
3991 		display->funcs.cdclk = &xe3lpd_cdclk_funcs;
3992 		display->cdclk.table = xe3p_lpd_cdclk_table;
3993 	} else if (DISPLAY_VER(display) >= 30) {
3994 		display->funcs.cdclk = &xe3lpd_cdclk_funcs;
3995 		display->cdclk.table = xe3lpd_cdclk_table;
3996 	} else if (DISPLAY_VER(display) >= 20) {
3997 		display->funcs.cdclk = &rplu_cdclk_funcs;
3998 		display->cdclk.table = xe2lpd_cdclk_table;
3999 	} else if (DISPLAY_VERx100(display) >= 1401) {
4000 		display->funcs.cdclk = &rplu_cdclk_funcs;
4001 		display->cdclk.table = xe2hpd_cdclk_table;
4002 	} else if (DISPLAY_VER(display) >= 14) {
4003 		display->funcs.cdclk = &rplu_cdclk_funcs;
4004 		display->cdclk.table = mtl_cdclk_table;
4005 	} else if (display->platform.dg2) {
4006 		display->funcs.cdclk = &tgl_cdclk_funcs;
4007 		display->cdclk.table = dg2_cdclk_table;
4008 	} else if (display->platform.alderlake_p) {
4009 		/* Wa_22011320316:adl-p[a0] */
4010 		if (intel_display_wa(display, INTEL_DISPLAY_WA_22011320316)) {
4011 			display->cdclk.table = adlp_a_step_cdclk_table;
4012 			display->funcs.cdclk = &tgl_cdclk_funcs;
4013 		} else if (display->platform.alderlake_p_raptorlake_u) {
4014 			display->cdclk.table = rplu_cdclk_table;
4015 			display->funcs.cdclk = &rplu_cdclk_funcs;
4016 		} else {
4017 			display->cdclk.table = adlp_cdclk_table;
4018 			display->funcs.cdclk = &tgl_cdclk_funcs;
4019 		}
4020 	} else if (display->platform.rocketlake) {
4021 		display->funcs.cdclk = &tgl_cdclk_funcs;
4022 		display->cdclk.table = rkl_cdclk_table;
4023 	} else if (DISPLAY_VER(display) >= 12) {
4024 		display->funcs.cdclk = &tgl_cdclk_funcs;
4025 		display->cdclk.table = icl_cdclk_table;
4026 	} else if (display->platform.jasperlake || display->platform.elkhartlake) {
4027 		display->funcs.cdclk = &ehl_cdclk_funcs;
4028 		display->cdclk.table = icl_cdclk_table;
4029 	} else if (DISPLAY_VER(display) >= 11) {
4030 		display->funcs.cdclk = &icl_cdclk_funcs;
4031 		display->cdclk.table = icl_cdclk_table;
4032 	} else if (display->platform.geminilake || display->platform.broxton) {
4033 		display->funcs.cdclk = &bxt_cdclk_funcs;
4034 		if (display->platform.geminilake)
4035 			display->cdclk.table = glk_cdclk_table;
4036 		else
4037 			display->cdclk.table = bxt_cdclk_table;
4038 	} else if (DISPLAY_VER(display) == 9) {
4039 		display->funcs.cdclk = &skl_cdclk_funcs;
4040 	} else if (display->platform.broadwell) {
4041 		display->funcs.cdclk = &bdw_cdclk_funcs;
4042 	} else if (display->platform.haswell) {
4043 		display->funcs.cdclk = &hsw_cdclk_funcs;
4044 	} else if (display->platform.cherryview) {
4045 		display->funcs.cdclk = &chv_cdclk_funcs;
4046 	} else if (display->platform.valleyview) {
4047 		display->funcs.cdclk = &vlv_cdclk_funcs;
4048 	} else if (display->platform.sandybridge || display->platform.ivybridge) {
4049 		display->funcs.cdclk = &fixed_400mhz_cdclk_funcs;
4050 	} else if (display->platform.ironlake) {
4051 		display->funcs.cdclk = &ilk_cdclk_funcs;
4052 	} else if (display->platform.gm45) {
4053 		display->funcs.cdclk = &gm45_cdclk_funcs;
4054 	} else if (display->platform.g45) {
4055 		display->funcs.cdclk = &g33_cdclk_funcs;
4056 	} else if (display->platform.i965gm) {
4057 		display->funcs.cdclk = &i965gm_cdclk_funcs;
4058 	} else if (display->platform.i965g) {
4059 		display->funcs.cdclk = &fixed_400mhz_cdclk_funcs;
4060 	} else if (display->platform.pineview) {
4061 		display->funcs.cdclk = &pnv_cdclk_funcs;
4062 	} else if (display->platform.g33) {
4063 		display->funcs.cdclk = &g33_cdclk_funcs;
4064 	} else if (display->platform.i945gm) {
4065 		display->funcs.cdclk = &i945gm_cdclk_funcs;
4066 	} else if (display->platform.i945g) {
4067 		display->funcs.cdclk = &fixed_400mhz_cdclk_funcs;
4068 	} else if (display->platform.i915gm) {
4069 		display->funcs.cdclk = &i915gm_cdclk_funcs;
4070 	} else if (display->platform.i915g) {
4071 		display->funcs.cdclk = &i915g_cdclk_funcs;
4072 	} else if (display->platform.i865g) {
4073 		display->funcs.cdclk = &i865g_cdclk_funcs;
4074 	} else if (display->platform.i85x) {
4075 		display->funcs.cdclk = &i85x_cdclk_funcs;
4076 	} else if (display->platform.i845g) {
4077 		display->funcs.cdclk = &i845g_cdclk_funcs;
4078 	} else if (display->platform.i830) {
4079 		display->funcs.cdclk = &i830_cdclk_funcs;
4080 	}
4081 
4082 	if (drm_WARN(display->drm, !display->funcs.cdclk,
4083 		     "Unknown platform. Assuming i830\n"))
4084 		display->funcs.cdclk = &i830_cdclk_funcs;
4085 }
4086 
4087 int intel_cdclk_logical(const struct intel_cdclk_state *cdclk_state)
4088 {
4089 	return cdclk_state->logical.cdclk;
4090 }
4091 
4092 int intel_cdclk_actual(const struct intel_cdclk_state *cdclk_state)
4093 {
4094 	return cdclk_state->actual.cdclk;
4095 }
4096 
4097 int intel_cdclk_actual_voltage_level(const struct intel_cdclk_state *cdclk_state)
4098 {
4099 	return cdclk_state->actual.voltage_level;
4100 }
4101 
4102 int intel_cdclk_min_cdclk(const struct intel_cdclk_state *cdclk_state, enum pipe pipe)
4103 {
4104 	return cdclk_state->min_cdclk[pipe];
4105 }
4106 
4107 bool intel_cdclk_pmdemand_needs_update(struct intel_atomic_state *state)
4108 {
4109 	const struct intel_cdclk_state *new_cdclk_state, *old_cdclk_state;
4110 
4111 	new_cdclk_state = intel_atomic_get_new_cdclk_state(state);
4112 	old_cdclk_state = intel_atomic_get_old_cdclk_state(state);
4113 
4114 	if (new_cdclk_state &&
4115 	    (new_cdclk_state->actual.cdclk != old_cdclk_state->actual.cdclk ||
4116 	     new_cdclk_state->actual.voltage_level != old_cdclk_state->actual.voltage_level))
4117 		return true;
4118 
4119 	return false;
4120 }
4121 
4122 void intel_cdclk_force_min_cdclk(struct intel_cdclk_state *cdclk_state, int force_min_cdclk)
4123 {
4124 	cdclk_state->force_min_cdclk = force_min_cdclk;
4125 }
4126 
4127 void intel_cdclk_read_hw(struct intel_display *display)
4128 {
4129 	struct intel_cdclk_state *cdclk_state;
4130 
4131 	cdclk_state = to_intel_cdclk_state(display->cdclk.obj.state);
4132 
4133 	intel_update_cdclk(display);
4134 	intel_cdclk_dump_config(display, &display->cdclk.hw, "Current CDCLK");
4135 	cdclk_state->actual = display->cdclk.hw;
4136 	cdclk_state->logical = display->cdclk.hw;
4137 }
4138 
4139 static int calc_cdclk(const struct intel_crtc_state *crtc_state, int min_cdclk)
4140 {
4141 	struct intel_display *display = to_intel_display(crtc_state);
4142 
4143 	if (DISPLAY_VER(display) >= 10 || display->platform.broxton) {
4144 		return bxt_calc_cdclk(display, min_cdclk);
4145 	} else if (DISPLAY_VER(display) == 9) {
4146 		int vco;
4147 
4148 		vco = display->cdclk.skl_preferred_vco_freq;
4149 		if (vco == 0)
4150 			vco = 8100000;
4151 
4152 		return skl_calc_cdclk(min_cdclk, vco);
4153 	} else if (display->platform.broadwell) {
4154 		return bdw_calc_cdclk(min_cdclk);
4155 	} else if (display->platform.cherryview || display->platform.valleyview) {
4156 		return vlv_calc_cdclk(display, min_cdclk);
4157 	} else {
4158 		return display->cdclk.max_cdclk_freq;
4159 	}
4160 }
4161 
4162 static unsigned int _intel_cdclk_prefill_adj(const struct intel_crtc_state *crtc_state,
4163 					     int clock, int min_cdclk)
4164 {
4165 	struct intel_display *display = to_intel_display(crtc_state);
4166 	int ppc = intel_cdclk_ppc(display, crtc_state->double_wide);
4167 	int cdclk = calc_cdclk(crtc_state, min_cdclk);
4168 
4169 	return min(0x10000, DIV_ROUND_UP_ULL((u64)clock << 16, ppc * cdclk));
4170 }
4171 
4172 unsigned int intel_cdclk_prefill_adjustment(const struct intel_crtc_state *crtc_state)
4173 {
4174 	/* FIXME use the actual min_cdclk for the pipe here */
4175 	return intel_cdclk_prefill_adjustment_worst(crtc_state);
4176 }
4177 
4178 unsigned int intel_cdclk_prefill_adjustment_worst(const struct intel_crtc_state *crtc_state)
4179 {
4180 	int clock = crtc_state->hw.pipe_mode.crtc_clock;
4181 	int min_cdclk;
4182 
4183 	/*
4184 	 * FIXME could perhaps consider a few more of the factors
4185 	 * that go the per-crtc min_cdclk. Namely anything that
4186 	 * only changes during full modesets.
4187 	 *
4188 	 * FIXME this assumes 1:1 scaling, but the other _worst() stuff
4189 	 * assumes max downscaling, so the final result will be
4190 	 * unrealistically bad. Figure out where the actual maximum value
4191 	 * lies and use that to compute a more realistic worst case
4192 	 * estimate...
4193 	 */
4194 	min_cdclk = _intel_pixel_rate_to_cdclk(crtc_state, clock);
4195 
4196 	return _intel_cdclk_prefill_adj(crtc_state, clock, min_cdclk);
4197 }
4198 
4199 int intel_cdclk_min_cdclk_for_prefill(const struct intel_crtc_state *crtc_state,
4200 				      unsigned int prefill_lines_unadjusted,
4201 				      unsigned int prefill_lines_available)
4202 {
4203 	struct intel_display *display = to_intel_display(crtc_state);
4204 	const struct drm_display_mode *pipe_mode = &crtc_state->hw.pipe_mode;
4205 	int ppc = intel_cdclk_ppc(display, crtc_state->double_wide);
4206 
4207 	return DIV_ROUND_UP_ULL(mul_u32_u32(pipe_mode->crtc_clock, prefill_lines_unadjusted),
4208 				ppc * prefill_lines_available);
4209 }
4210