1df0566a6SJani Nikula /* 2df0566a6SJani Nikula * Copyright © 2006 Intel Corporation 3df0566a6SJani Nikula * 4df0566a6SJani Nikula * Permission is hereby granted, free of charge, to any person obtaining a 5df0566a6SJani Nikula * copy of this software and associated documentation files (the "Software"), 6df0566a6SJani Nikula * to deal in the Software without restriction, including without limitation 7df0566a6SJani Nikula * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8df0566a6SJani Nikula * and/or sell copies of the Software, and to permit persons to whom the 9df0566a6SJani Nikula * Software is furnished to do so, subject to the following conditions: 10df0566a6SJani Nikula * 11df0566a6SJani Nikula * The above copyright notice and this permission notice (including the next 12df0566a6SJani Nikula * paragraph) shall be included in all copies or substantial portions of the 13df0566a6SJani Nikula * Software. 14df0566a6SJani Nikula * 15df0566a6SJani Nikula * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 16df0566a6SJani Nikula * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 17df0566a6SJani Nikula * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 18df0566a6SJani Nikula * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 19df0566a6SJani Nikula * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 20df0566a6SJani Nikula * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 21df0566a6SJani Nikula * SOFTWARE. 22df0566a6SJani Nikula * 23df0566a6SJani Nikula * Authors: 24df0566a6SJani Nikula * Eric Anholt <eric@anholt.net> 25df0566a6SJani Nikula * 26df0566a6SJani Nikula */ 27df0566a6SJani Nikula 28df0566a6SJani Nikula #include <drm/drm_dp_helper.h> 29df0566a6SJani Nikula 30d8fe2ab6SMatt Roper #include "display/intel_display.h" 311bf2f3bfSJani Nikula #include "display/intel_display_types.h" 32df0566a6SJani Nikula #include "display/intel_gmbus.h" 33df0566a6SJani Nikula 34df0566a6SJani Nikula #include "i915_drv.h" 35df0566a6SJani Nikula 36df0566a6SJani Nikula #define _INTEL_BIOS_PRIVATE 37df0566a6SJani Nikula #include "intel_vbt_defs.h" 38df0566a6SJani Nikula 39df0566a6SJani Nikula /** 40df0566a6SJani Nikula * DOC: Video BIOS Table (VBT) 41df0566a6SJani Nikula * 42df0566a6SJani Nikula * The Video BIOS Table, or VBT, provides platform and board specific 43df0566a6SJani Nikula * configuration information to the driver that is not discoverable or available 44df0566a6SJani Nikula * through other means. The configuration is mostly related to display 45df0566a6SJani Nikula * hardware. The VBT is available via the ACPI OpRegion or, on older systems, in 46df0566a6SJani Nikula * the PCI ROM. 47df0566a6SJani Nikula * 48df0566a6SJani Nikula * The VBT consists of a VBT Header (defined as &struct vbt_header), a BDB 49df0566a6SJani Nikula * Header (&struct bdb_header), and a number of BIOS Data Blocks (BDB) that 50df0566a6SJani Nikula * contain the actual configuration information. The VBT Header, and thus the 51df0566a6SJani Nikula * VBT, begins with "$VBT" signature. The VBT Header contains the offset of the 52df0566a6SJani Nikula * BDB Header. The data blocks are concatenated after the BDB Header. The data 53df0566a6SJani Nikula * blocks have a 1-byte Block ID, 2-byte Block Size, and Block Size bytes of 54df0566a6SJani Nikula * data. (Block 53, the MIPI Sequence Block is an exception.) 55df0566a6SJani Nikula * 56df0566a6SJani Nikula * The driver parses the VBT during load. The relevant information is stored in 57df0566a6SJani Nikula * driver private data for ease of use, and the actual VBT is not read after 58df0566a6SJani Nikula * that. 59df0566a6SJani Nikula */ 60df0566a6SJani Nikula 610d9ef19bSJani Nikula /* Wrapper for VBT child device config */ 623162d057SJani Nikula struct intel_bios_encoder_data { 637371fa34SJani Nikula struct drm_i915_private *i915; 647371fa34SJani Nikula 650d9ef19bSJani Nikula struct child_device_config child; 666e0d46e9SJani Nikula struct dsc_compression_parameters_entry *dsc; 670d9ef19bSJani Nikula struct list_head node; 680d9ef19bSJani Nikula }; 690d9ef19bSJani Nikula 70df0566a6SJani Nikula #define SLAVE_ADDR1 0x70 71df0566a6SJani Nikula #define SLAVE_ADDR2 0x72 72df0566a6SJani Nikula 73df0566a6SJani Nikula /* Get BDB block size given a pointer to Block ID. */ 74df0566a6SJani Nikula static u32 _get_blocksize(const u8 *block_base) 75df0566a6SJani Nikula { 76df0566a6SJani Nikula /* The MIPI Sequence Block v3+ has a separate size field. */ 77df0566a6SJani Nikula if (*block_base == BDB_MIPI_SEQUENCE && *(block_base + 3) >= 3) 78df0566a6SJani Nikula return *((const u32 *)(block_base + 4)); 79df0566a6SJani Nikula else 80df0566a6SJani Nikula return *((const u16 *)(block_base + 1)); 81df0566a6SJani Nikula } 82df0566a6SJani Nikula 83df0566a6SJani Nikula /* Get BDB block size give a pointer to data after Block ID and Block Size. */ 84df0566a6SJani Nikula static u32 get_blocksize(const void *block_data) 85df0566a6SJani Nikula { 86df0566a6SJani Nikula return _get_blocksize(block_data - 3); 87df0566a6SJani Nikula } 88df0566a6SJani Nikula 89df0566a6SJani Nikula static const void * 90df0566a6SJani Nikula find_section(const void *_bdb, enum bdb_block_id section_id) 91df0566a6SJani Nikula { 92df0566a6SJani Nikula const struct bdb_header *bdb = _bdb; 93df0566a6SJani Nikula const u8 *base = _bdb; 94df0566a6SJani Nikula int index = 0; 95df0566a6SJani Nikula u32 total, current_size; 96df0566a6SJani Nikula enum bdb_block_id current_id; 97df0566a6SJani Nikula 98df0566a6SJani Nikula /* skip to first section */ 99df0566a6SJani Nikula index += bdb->header_size; 100df0566a6SJani Nikula total = bdb->bdb_size; 101df0566a6SJani Nikula 102df0566a6SJani Nikula /* walk the sections looking for section_id */ 103df0566a6SJani Nikula while (index + 3 < total) { 104df0566a6SJani Nikula current_id = *(base + index); 105df0566a6SJani Nikula current_size = _get_blocksize(base + index); 106df0566a6SJani Nikula index += 3; 107df0566a6SJani Nikula 108df0566a6SJani Nikula if (index + current_size > total) 109df0566a6SJani Nikula return NULL; 110df0566a6SJani Nikula 111df0566a6SJani Nikula if (current_id == section_id) 112df0566a6SJani Nikula return base + index; 113df0566a6SJani Nikula 114df0566a6SJani Nikula index += current_size; 115df0566a6SJani Nikula } 116df0566a6SJani Nikula 117df0566a6SJani Nikula return NULL; 118df0566a6SJani Nikula } 119df0566a6SJani Nikula 120df0566a6SJani Nikula static void 121df0566a6SJani Nikula fill_detail_timing_data(struct drm_display_mode *panel_fixed_mode, 122df0566a6SJani Nikula const struct lvds_dvo_timing *dvo_timing) 123df0566a6SJani Nikula { 124df0566a6SJani Nikula panel_fixed_mode->hdisplay = (dvo_timing->hactive_hi << 8) | 125df0566a6SJani Nikula dvo_timing->hactive_lo; 126df0566a6SJani Nikula panel_fixed_mode->hsync_start = panel_fixed_mode->hdisplay + 127df0566a6SJani Nikula ((dvo_timing->hsync_off_hi << 8) | dvo_timing->hsync_off_lo); 128df0566a6SJani Nikula panel_fixed_mode->hsync_end = panel_fixed_mode->hsync_start + 129df0566a6SJani Nikula ((dvo_timing->hsync_pulse_width_hi << 8) | 130df0566a6SJani Nikula dvo_timing->hsync_pulse_width_lo); 131df0566a6SJani Nikula panel_fixed_mode->htotal = panel_fixed_mode->hdisplay + 132df0566a6SJani Nikula ((dvo_timing->hblank_hi << 8) | dvo_timing->hblank_lo); 133df0566a6SJani Nikula 134df0566a6SJani Nikula panel_fixed_mode->vdisplay = (dvo_timing->vactive_hi << 8) | 135df0566a6SJani Nikula dvo_timing->vactive_lo; 136df0566a6SJani Nikula panel_fixed_mode->vsync_start = panel_fixed_mode->vdisplay + 137df0566a6SJani Nikula ((dvo_timing->vsync_off_hi << 4) | dvo_timing->vsync_off_lo); 138df0566a6SJani Nikula panel_fixed_mode->vsync_end = panel_fixed_mode->vsync_start + 139df0566a6SJani Nikula ((dvo_timing->vsync_pulse_width_hi << 4) | 140df0566a6SJani Nikula dvo_timing->vsync_pulse_width_lo); 141df0566a6SJani Nikula panel_fixed_mode->vtotal = panel_fixed_mode->vdisplay + 142df0566a6SJani Nikula ((dvo_timing->vblank_hi << 8) | dvo_timing->vblank_lo); 143df0566a6SJani Nikula panel_fixed_mode->clock = dvo_timing->clock * 10; 144df0566a6SJani Nikula panel_fixed_mode->type = DRM_MODE_TYPE_PREFERRED; 145df0566a6SJani Nikula 146df0566a6SJani Nikula if (dvo_timing->hsync_positive) 147df0566a6SJani Nikula panel_fixed_mode->flags |= DRM_MODE_FLAG_PHSYNC; 148df0566a6SJani Nikula else 149df0566a6SJani Nikula panel_fixed_mode->flags |= DRM_MODE_FLAG_NHSYNC; 150df0566a6SJani Nikula 151df0566a6SJani Nikula if (dvo_timing->vsync_positive) 152df0566a6SJani Nikula panel_fixed_mode->flags |= DRM_MODE_FLAG_PVSYNC; 153df0566a6SJani Nikula else 154df0566a6SJani Nikula panel_fixed_mode->flags |= DRM_MODE_FLAG_NVSYNC; 155df0566a6SJani Nikula 156df0566a6SJani Nikula panel_fixed_mode->width_mm = (dvo_timing->himage_hi << 8) | 157df0566a6SJani Nikula dvo_timing->himage_lo; 158df0566a6SJani Nikula panel_fixed_mode->height_mm = (dvo_timing->vimage_hi << 8) | 159df0566a6SJani Nikula dvo_timing->vimage_lo; 160df0566a6SJani Nikula 161df0566a6SJani Nikula /* Some VBTs have bogus h/vtotal values */ 162df0566a6SJani Nikula if (panel_fixed_mode->hsync_end > panel_fixed_mode->htotal) 163df0566a6SJani Nikula panel_fixed_mode->htotal = panel_fixed_mode->hsync_end + 1; 164df0566a6SJani Nikula if (panel_fixed_mode->vsync_end > panel_fixed_mode->vtotal) 165df0566a6SJani Nikula panel_fixed_mode->vtotal = panel_fixed_mode->vsync_end + 1; 166df0566a6SJani Nikula 167df0566a6SJani Nikula drm_mode_set_name(panel_fixed_mode); 168df0566a6SJani Nikula } 169df0566a6SJani Nikula 170df0566a6SJani Nikula static const struct lvds_dvo_timing * 171df0566a6SJani Nikula get_lvds_dvo_timing(const struct bdb_lvds_lfp_data *lvds_lfp_data, 172df0566a6SJani Nikula const struct bdb_lvds_lfp_data_ptrs *lvds_lfp_data_ptrs, 173df0566a6SJani Nikula int index) 174df0566a6SJani Nikula { 175df0566a6SJani Nikula /* 176df0566a6SJani Nikula * the size of fp_timing varies on the different platform. 177df0566a6SJani Nikula * So calculate the DVO timing relative offset in LVDS data 178df0566a6SJani Nikula * entry to get the DVO timing entry 179df0566a6SJani Nikula */ 180df0566a6SJani Nikula 181df0566a6SJani Nikula int lfp_data_size = 182df0566a6SJani Nikula lvds_lfp_data_ptrs->ptr[1].dvo_timing_offset - 183df0566a6SJani Nikula lvds_lfp_data_ptrs->ptr[0].dvo_timing_offset; 184df0566a6SJani Nikula int dvo_timing_offset = 185df0566a6SJani Nikula lvds_lfp_data_ptrs->ptr[0].dvo_timing_offset - 186df0566a6SJani Nikula lvds_lfp_data_ptrs->ptr[0].fp_timing_offset; 187df0566a6SJani Nikula char *entry = (char *)lvds_lfp_data->data + lfp_data_size * index; 188df0566a6SJani Nikula 189df0566a6SJani Nikula return (struct lvds_dvo_timing *)(entry + dvo_timing_offset); 190df0566a6SJani Nikula } 191df0566a6SJani Nikula 192df0566a6SJani Nikula /* get lvds_fp_timing entry 193df0566a6SJani Nikula * this function may return NULL if the corresponding entry is invalid 194df0566a6SJani Nikula */ 195df0566a6SJani Nikula static const struct lvds_fp_timing * 196df0566a6SJani Nikula get_lvds_fp_timing(const struct bdb_header *bdb, 197df0566a6SJani Nikula const struct bdb_lvds_lfp_data *data, 198df0566a6SJani Nikula const struct bdb_lvds_lfp_data_ptrs *ptrs, 199df0566a6SJani Nikula int index) 200df0566a6SJani Nikula { 201df0566a6SJani Nikula size_t data_ofs = (const u8 *)data - (const u8 *)bdb; 202df0566a6SJani Nikula u16 data_size = ((const u16 *)data)[-1]; /* stored in header */ 203df0566a6SJani Nikula size_t ofs; 204df0566a6SJani Nikula 205df0566a6SJani Nikula if (index >= ARRAY_SIZE(ptrs->ptr)) 206df0566a6SJani Nikula return NULL; 207df0566a6SJani Nikula ofs = ptrs->ptr[index].fp_timing_offset; 208df0566a6SJani Nikula if (ofs < data_ofs || 209df0566a6SJani Nikula ofs + sizeof(struct lvds_fp_timing) > data_ofs + data_size) 210df0566a6SJani Nikula return NULL; 211df0566a6SJani Nikula return (const struct lvds_fp_timing *)((const u8 *)bdb + ofs); 212df0566a6SJani Nikula } 213df0566a6SJani Nikula 2149e7ecedfSMatt Roper /* Parse general panel options */ 215df0566a6SJani Nikula static void 216dbd440d8SJani Nikula parse_panel_options(struct drm_i915_private *i915, 217df0566a6SJani Nikula const struct bdb_header *bdb) 218df0566a6SJani Nikula { 219df0566a6SJani Nikula const struct bdb_lvds_options *lvds_options; 220df0566a6SJani Nikula int panel_type; 221df0566a6SJani Nikula int drrs_mode; 222df0566a6SJani Nikula int ret; 223df0566a6SJani Nikula 224df0566a6SJani Nikula lvds_options = find_section(bdb, BDB_LVDS_OPTIONS); 225df0566a6SJani Nikula if (!lvds_options) 226df0566a6SJani Nikula return; 227df0566a6SJani Nikula 228dbd440d8SJani Nikula i915->vbt.lvds_dither = lvds_options->pixel_dither; 229df0566a6SJani Nikula 230dbd440d8SJani Nikula ret = intel_opregion_get_panel_type(i915); 231df0566a6SJani Nikula if (ret >= 0) { 232dbd440d8SJani Nikula drm_WARN_ON(&i915->drm, ret > 0xf); 233df0566a6SJani Nikula panel_type = ret; 234dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, "Panel type: %d (OpRegion)\n", 235e92cbf38SWambui Karuga panel_type); 236df0566a6SJani Nikula } else { 237df0566a6SJani Nikula if (lvds_options->panel_type > 0xf) { 238dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 239e92cbf38SWambui Karuga "Invalid VBT panel type 0x%x\n", 240df0566a6SJani Nikula lvds_options->panel_type); 241df0566a6SJani Nikula return; 242df0566a6SJani Nikula } 243df0566a6SJani Nikula panel_type = lvds_options->panel_type; 244dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, "Panel type: %d (VBT)\n", 245e92cbf38SWambui Karuga panel_type); 246df0566a6SJani Nikula } 247df0566a6SJani Nikula 248dbd440d8SJani Nikula i915->vbt.panel_type = panel_type; 249df0566a6SJani Nikula 250df0566a6SJani Nikula drrs_mode = (lvds_options->dps_panel_type_bits 251df0566a6SJani Nikula >> (panel_type * 2)) & MODE_MASK; 252df0566a6SJani Nikula /* 253df0566a6SJani Nikula * VBT has static DRRS = 0 and seamless DRRS = 2. 254df0566a6SJani Nikula * The below piece of code is required to adjust vbt.drrs_type 255df0566a6SJani Nikula * to match the enum drrs_support_type. 256df0566a6SJani Nikula */ 257df0566a6SJani Nikula switch (drrs_mode) { 258df0566a6SJani Nikula case 0: 259dbd440d8SJani Nikula i915->vbt.drrs_type = STATIC_DRRS_SUPPORT; 260dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, "DRRS supported mode is static\n"); 261df0566a6SJani Nikula break; 262df0566a6SJani Nikula case 2: 263dbd440d8SJani Nikula i915->vbt.drrs_type = SEAMLESS_DRRS_SUPPORT; 264dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 265e92cbf38SWambui Karuga "DRRS supported mode is seamless\n"); 266df0566a6SJani Nikula break; 267df0566a6SJani Nikula default: 268dbd440d8SJani Nikula i915->vbt.drrs_type = DRRS_NOT_SUPPORTED; 269dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 270e92cbf38SWambui Karuga "DRRS not supported (VBT input)\n"); 271df0566a6SJani Nikula break; 272df0566a6SJani Nikula } 2739e7ecedfSMatt Roper } 2749e7ecedfSMatt Roper 2759e7ecedfSMatt Roper /* Try to find integrated panel timing data */ 2769e7ecedfSMatt Roper static void 277dbd440d8SJani Nikula parse_lfp_panel_dtd(struct drm_i915_private *i915, 2789e7ecedfSMatt Roper const struct bdb_header *bdb) 2799e7ecedfSMatt Roper { 2809e7ecedfSMatt Roper const struct bdb_lvds_lfp_data *lvds_lfp_data; 2819e7ecedfSMatt Roper const struct bdb_lvds_lfp_data_ptrs *lvds_lfp_data_ptrs; 2829e7ecedfSMatt Roper const struct lvds_dvo_timing *panel_dvo_timing; 2839e7ecedfSMatt Roper const struct lvds_fp_timing *fp_timing; 2849e7ecedfSMatt Roper struct drm_display_mode *panel_fixed_mode; 285dbd440d8SJani Nikula int panel_type = i915->vbt.panel_type; 286df0566a6SJani Nikula 287df0566a6SJani Nikula lvds_lfp_data = find_section(bdb, BDB_LVDS_LFP_DATA); 288df0566a6SJani Nikula if (!lvds_lfp_data) 289df0566a6SJani Nikula return; 290df0566a6SJani Nikula 291df0566a6SJani Nikula lvds_lfp_data_ptrs = find_section(bdb, BDB_LVDS_LFP_DATA_PTRS); 292df0566a6SJani Nikula if (!lvds_lfp_data_ptrs) 293df0566a6SJani Nikula return; 294df0566a6SJani Nikula 295df0566a6SJani Nikula panel_dvo_timing = get_lvds_dvo_timing(lvds_lfp_data, 296df0566a6SJani Nikula lvds_lfp_data_ptrs, 297df0566a6SJani Nikula panel_type); 298df0566a6SJani Nikula 299df0566a6SJani Nikula panel_fixed_mode = kzalloc(sizeof(*panel_fixed_mode), GFP_KERNEL); 300df0566a6SJani Nikula if (!panel_fixed_mode) 301df0566a6SJani Nikula return; 302df0566a6SJani Nikula 303df0566a6SJani Nikula fill_detail_timing_data(panel_fixed_mode, panel_dvo_timing); 304df0566a6SJani Nikula 305dbd440d8SJani Nikula i915->vbt.lfp_lvds_vbt_mode = panel_fixed_mode; 306df0566a6SJani Nikula 307dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 308e92cbf38SWambui Karuga "Found panel mode in BIOS VBT legacy lfp table:\n"); 309df0566a6SJani Nikula drm_mode_debug_printmodeline(panel_fixed_mode); 310df0566a6SJani Nikula 311df0566a6SJani Nikula fp_timing = get_lvds_fp_timing(bdb, lvds_lfp_data, 312df0566a6SJani Nikula lvds_lfp_data_ptrs, 313df0566a6SJani Nikula panel_type); 314df0566a6SJani Nikula if (fp_timing) { 315df0566a6SJani Nikula /* check the resolution, just to be sure */ 316df0566a6SJani Nikula if (fp_timing->x_res == panel_fixed_mode->hdisplay && 317df0566a6SJani Nikula fp_timing->y_res == panel_fixed_mode->vdisplay) { 318dbd440d8SJani Nikula i915->vbt.bios_lvds_val = fp_timing->lvds_reg_val; 319dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 320e92cbf38SWambui Karuga "VBT initial LVDS value %x\n", 321dbd440d8SJani Nikula i915->vbt.bios_lvds_val); 322df0566a6SJani Nikula } 323df0566a6SJani Nikula } 324df0566a6SJani Nikula } 325df0566a6SJani Nikula 326df0566a6SJani Nikula static void 327dbd440d8SJani Nikula parse_generic_dtd(struct drm_i915_private *i915, 32833ef6d4fSMatt Roper const struct bdb_header *bdb) 32933ef6d4fSMatt Roper { 33033ef6d4fSMatt Roper const struct bdb_generic_dtd *generic_dtd; 33133ef6d4fSMatt Roper const struct generic_dtd_entry *dtd; 33233ef6d4fSMatt Roper struct drm_display_mode *panel_fixed_mode; 33333ef6d4fSMatt Roper int num_dtd; 33433ef6d4fSMatt Roper 33533ef6d4fSMatt Roper generic_dtd = find_section(bdb, BDB_GENERIC_DTD); 33633ef6d4fSMatt Roper if (!generic_dtd) 33733ef6d4fSMatt Roper return; 33833ef6d4fSMatt Roper 33933ef6d4fSMatt Roper if (generic_dtd->gdtd_size < sizeof(struct generic_dtd_entry)) { 340dbd440d8SJani Nikula drm_err(&i915->drm, "GDTD size %u is too small.\n", 34133ef6d4fSMatt Roper generic_dtd->gdtd_size); 34233ef6d4fSMatt Roper return; 34333ef6d4fSMatt Roper } else if (generic_dtd->gdtd_size != 34433ef6d4fSMatt Roper sizeof(struct generic_dtd_entry)) { 345dbd440d8SJani Nikula drm_err(&i915->drm, "Unexpected GDTD size %u\n", 346e92cbf38SWambui Karuga generic_dtd->gdtd_size); 34733ef6d4fSMatt Roper /* DTD has unknown fields, but keep going */ 34833ef6d4fSMatt Roper } 34933ef6d4fSMatt Roper 35033ef6d4fSMatt Roper num_dtd = (get_blocksize(generic_dtd) - 35133ef6d4fSMatt Roper sizeof(struct bdb_generic_dtd)) / generic_dtd->gdtd_size; 352dbd440d8SJani Nikula if (i915->vbt.panel_type >= num_dtd) { 353dbd440d8SJani Nikula drm_err(&i915->drm, 354e92cbf38SWambui Karuga "Panel type %d not found in table of %d DTD's\n", 355dbd440d8SJani Nikula i915->vbt.panel_type, num_dtd); 35633ef6d4fSMatt Roper return; 35733ef6d4fSMatt Roper } 35833ef6d4fSMatt Roper 359dbd440d8SJani Nikula dtd = &generic_dtd->dtd[i915->vbt.panel_type]; 36033ef6d4fSMatt Roper 36133ef6d4fSMatt Roper panel_fixed_mode = kzalloc(sizeof(*panel_fixed_mode), GFP_KERNEL); 36233ef6d4fSMatt Roper if (!panel_fixed_mode) 36333ef6d4fSMatt Roper return; 36433ef6d4fSMatt Roper 36533ef6d4fSMatt Roper panel_fixed_mode->hdisplay = dtd->hactive; 36633ef6d4fSMatt Roper panel_fixed_mode->hsync_start = 36733ef6d4fSMatt Roper panel_fixed_mode->hdisplay + dtd->hfront_porch; 36833ef6d4fSMatt Roper panel_fixed_mode->hsync_end = 36933ef6d4fSMatt Roper panel_fixed_mode->hsync_start + dtd->hsync; 370ad278f35SVandita Kulkarni panel_fixed_mode->htotal = 371ad278f35SVandita Kulkarni panel_fixed_mode->hdisplay + dtd->hblank; 37233ef6d4fSMatt Roper 37333ef6d4fSMatt Roper panel_fixed_mode->vdisplay = dtd->vactive; 37433ef6d4fSMatt Roper panel_fixed_mode->vsync_start = 37533ef6d4fSMatt Roper panel_fixed_mode->vdisplay + dtd->vfront_porch; 37633ef6d4fSMatt Roper panel_fixed_mode->vsync_end = 37733ef6d4fSMatt Roper panel_fixed_mode->vsync_start + dtd->vsync; 378ad278f35SVandita Kulkarni panel_fixed_mode->vtotal = 379ad278f35SVandita Kulkarni panel_fixed_mode->vdisplay + dtd->vblank; 38033ef6d4fSMatt Roper 38133ef6d4fSMatt Roper panel_fixed_mode->clock = dtd->pixel_clock; 38233ef6d4fSMatt Roper panel_fixed_mode->width_mm = dtd->width_mm; 38333ef6d4fSMatt Roper panel_fixed_mode->height_mm = dtd->height_mm; 38433ef6d4fSMatt Roper 38533ef6d4fSMatt Roper panel_fixed_mode->type = DRM_MODE_TYPE_PREFERRED; 38633ef6d4fSMatt Roper drm_mode_set_name(panel_fixed_mode); 38733ef6d4fSMatt Roper 38833ef6d4fSMatt Roper if (dtd->hsync_positive_polarity) 38933ef6d4fSMatt Roper panel_fixed_mode->flags |= DRM_MODE_FLAG_PHSYNC; 39033ef6d4fSMatt Roper else 39133ef6d4fSMatt Roper panel_fixed_mode->flags |= DRM_MODE_FLAG_NHSYNC; 39233ef6d4fSMatt Roper 39333ef6d4fSMatt Roper if (dtd->vsync_positive_polarity) 39433ef6d4fSMatt Roper panel_fixed_mode->flags |= DRM_MODE_FLAG_PVSYNC; 39533ef6d4fSMatt Roper else 39633ef6d4fSMatt Roper panel_fixed_mode->flags |= DRM_MODE_FLAG_NVSYNC; 39733ef6d4fSMatt Roper 398dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 399e92cbf38SWambui Karuga "Found panel mode in BIOS VBT generic dtd table:\n"); 40033ef6d4fSMatt Roper drm_mode_debug_printmodeline(panel_fixed_mode); 40133ef6d4fSMatt Roper 402dbd440d8SJani Nikula i915->vbt.lfp_lvds_vbt_mode = panel_fixed_mode; 40333ef6d4fSMatt Roper } 40433ef6d4fSMatt Roper 40533ef6d4fSMatt Roper static void 406dbd440d8SJani Nikula parse_panel_dtd(struct drm_i915_private *i915, 40733ef6d4fSMatt Roper const struct bdb_header *bdb) 40833ef6d4fSMatt Roper { 40933ef6d4fSMatt Roper /* 41033ef6d4fSMatt Roper * Older VBTs provided provided DTD information for internal displays 41133ef6d4fSMatt Roper * through the "LFP panel DTD" block (42). As of VBT revision 229, 41233ef6d4fSMatt Roper * that block is now deprecated and DTD information should be provided 41333ef6d4fSMatt Roper * via a newer "generic DTD" block (58). Just to be safe, we'll 41433ef6d4fSMatt Roper * try the new generic DTD block first on VBT >= 229, but still fall 41533ef6d4fSMatt Roper * back to trying the old LFP block if that fails. 41633ef6d4fSMatt Roper */ 41733ef6d4fSMatt Roper if (bdb->version >= 229) 418dbd440d8SJani Nikula parse_generic_dtd(i915, bdb); 419dbd440d8SJani Nikula if (!i915->vbt.lfp_lvds_vbt_mode) 420dbd440d8SJani Nikula parse_lfp_panel_dtd(i915, bdb); 42133ef6d4fSMatt Roper } 42233ef6d4fSMatt Roper 42333ef6d4fSMatt Roper static void 424dbd440d8SJani Nikula parse_lfp_backlight(struct drm_i915_private *i915, 425df0566a6SJani Nikula const struct bdb_header *bdb) 426df0566a6SJani Nikula { 427df0566a6SJani Nikula const struct bdb_lfp_backlight_data *backlight_data; 428df0566a6SJani Nikula const struct lfp_backlight_data_entry *entry; 429dbd440d8SJani Nikula int panel_type = i915->vbt.panel_type; 430d381baadSJosé Roberto de Souza u16 level; 431df0566a6SJani Nikula 432df0566a6SJani Nikula backlight_data = find_section(bdb, BDB_LVDS_BACKLIGHT); 433df0566a6SJani Nikula if (!backlight_data) 434df0566a6SJani Nikula return; 435df0566a6SJani Nikula 436df0566a6SJani Nikula if (backlight_data->entry_size != sizeof(backlight_data->data[0])) { 437dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 438e92cbf38SWambui Karuga "Unsupported backlight data entry size %u\n", 439df0566a6SJani Nikula backlight_data->entry_size); 440df0566a6SJani Nikula return; 441df0566a6SJani Nikula } 442df0566a6SJani Nikula 443df0566a6SJani Nikula entry = &backlight_data->data[panel_type]; 444df0566a6SJani Nikula 445dbd440d8SJani Nikula i915->vbt.backlight.present = entry->type == BDB_BACKLIGHT_TYPE_PWM; 446dbd440d8SJani Nikula if (!i915->vbt.backlight.present) { 447dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 448e92cbf38SWambui Karuga "PWM backlight not present in VBT (type %u)\n", 449df0566a6SJani Nikula entry->type); 450df0566a6SJani Nikula return; 451df0566a6SJani Nikula } 452df0566a6SJani Nikula 453dbd440d8SJani Nikula i915->vbt.backlight.type = INTEL_BACKLIGHT_DISPLAY_DDI; 454df0566a6SJani Nikula if (bdb->version >= 191 && 455df0566a6SJani Nikula get_blocksize(backlight_data) >= sizeof(*backlight_data)) { 456df0566a6SJani Nikula const struct lfp_backlight_control_method *method; 457df0566a6SJani Nikula 458df0566a6SJani Nikula method = &backlight_data->backlight_control[panel_type]; 459dbd440d8SJani Nikula i915->vbt.backlight.type = method->type; 460dbd440d8SJani Nikula i915->vbt.backlight.controller = method->controller; 461df0566a6SJani Nikula } 462df0566a6SJani Nikula 463dbd440d8SJani Nikula i915->vbt.backlight.pwm_freq_hz = entry->pwm_freq_hz; 464dbd440d8SJani Nikula i915->vbt.backlight.active_low_pwm = entry->active_low_pwm; 465d381baadSJosé Roberto de Souza 466d381baadSJosé Roberto de Souza if (bdb->version >= 234) { 467d381baadSJosé Roberto de Souza u16 min_level; 468d381baadSJosé Roberto de Souza bool scale; 469d381baadSJosé Roberto de Souza 470d381baadSJosé Roberto de Souza level = backlight_data->brightness_level[panel_type].level; 471d381baadSJosé Roberto de Souza min_level = backlight_data->brightness_min_level[panel_type].level; 472d381baadSJosé Roberto de Souza 473d381baadSJosé Roberto de Souza if (bdb->version >= 236) 474d381baadSJosé Roberto de Souza scale = backlight_data->brightness_precision_bits[panel_type] == 16; 475d381baadSJosé Roberto de Souza else 476d381baadSJosé Roberto de Souza scale = level > 255; 477d381baadSJosé Roberto de Souza 478d381baadSJosé Roberto de Souza if (scale) 479d381baadSJosé Roberto de Souza min_level = min_level / 255; 480d381baadSJosé Roberto de Souza 481d381baadSJosé Roberto de Souza if (min_level > 255) { 482dbd440d8SJani Nikula drm_warn(&i915->drm, "Brightness min level > 255\n"); 483d381baadSJosé Roberto de Souza level = 255; 484d381baadSJosé Roberto de Souza } 485dbd440d8SJani Nikula i915->vbt.backlight.min_brightness = min_level; 486d381baadSJosé Roberto de Souza } else { 487d381baadSJosé Roberto de Souza level = backlight_data->level[panel_type]; 488dbd440d8SJani Nikula i915->vbt.backlight.min_brightness = entry->min_brightness; 489d381baadSJosé Roberto de Souza } 490d381baadSJosé Roberto de Souza 491dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 492e92cbf38SWambui Karuga "VBT backlight PWM modulation frequency %u Hz, " 493df0566a6SJani Nikula "active %s, min brightness %u, level %u, controller %u\n", 494dbd440d8SJani Nikula i915->vbt.backlight.pwm_freq_hz, 495dbd440d8SJani Nikula i915->vbt.backlight.active_low_pwm ? "low" : "high", 496dbd440d8SJani Nikula i915->vbt.backlight.min_brightness, 497d381baadSJosé Roberto de Souza level, 498dbd440d8SJani Nikula i915->vbt.backlight.controller); 499df0566a6SJani Nikula } 500df0566a6SJani Nikula 501df0566a6SJani Nikula /* Try to find sdvo panel data */ 502df0566a6SJani Nikula static void 503dbd440d8SJani Nikula parse_sdvo_panel_data(struct drm_i915_private *i915, 504df0566a6SJani Nikula const struct bdb_header *bdb) 505df0566a6SJani Nikula { 506df0566a6SJani Nikula const struct bdb_sdvo_panel_dtds *dtds; 507df0566a6SJani Nikula struct drm_display_mode *panel_fixed_mode; 508df0566a6SJani Nikula int index; 509df0566a6SJani Nikula 510dbd440d8SJani Nikula index = i915->params.vbt_sdvo_panel_type; 511df0566a6SJani Nikula if (index == -2) { 512dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 513e92cbf38SWambui Karuga "Ignore SDVO panel mode from BIOS VBT tables.\n"); 514df0566a6SJani Nikula return; 515df0566a6SJani Nikula } 516df0566a6SJani Nikula 517df0566a6SJani Nikula if (index == -1) { 518df0566a6SJani Nikula const struct bdb_sdvo_lvds_options *sdvo_lvds_options; 519df0566a6SJani Nikula 520df0566a6SJani Nikula sdvo_lvds_options = find_section(bdb, BDB_SDVO_LVDS_OPTIONS); 521df0566a6SJani Nikula if (!sdvo_lvds_options) 522df0566a6SJani Nikula return; 523df0566a6SJani Nikula 524df0566a6SJani Nikula index = sdvo_lvds_options->panel_type; 525df0566a6SJani Nikula } 526df0566a6SJani Nikula 527df0566a6SJani Nikula dtds = find_section(bdb, BDB_SDVO_PANEL_DTDS); 528df0566a6SJani Nikula if (!dtds) 529df0566a6SJani Nikula return; 530df0566a6SJani Nikula 531df0566a6SJani Nikula panel_fixed_mode = kzalloc(sizeof(*panel_fixed_mode), GFP_KERNEL); 532df0566a6SJani Nikula if (!panel_fixed_mode) 533df0566a6SJani Nikula return; 534df0566a6SJani Nikula 535df0566a6SJani Nikula fill_detail_timing_data(panel_fixed_mode, &dtds->dtds[index]); 536df0566a6SJani Nikula 537dbd440d8SJani Nikula i915->vbt.sdvo_lvds_vbt_mode = panel_fixed_mode; 538df0566a6SJani Nikula 539dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 540e92cbf38SWambui Karuga "Found SDVO panel mode in BIOS VBT tables:\n"); 541df0566a6SJani Nikula drm_mode_debug_printmodeline(panel_fixed_mode); 542df0566a6SJani Nikula } 543df0566a6SJani Nikula 544dbd440d8SJani Nikula static int intel_bios_ssc_frequency(struct drm_i915_private *i915, 545df0566a6SJani Nikula bool alternate) 546df0566a6SJani Nikula { 547005e9537SMatt Roper switch (DISPLAY_VER(i915)) { 548df0566a6SJani Nikula case 2: 549df0566a6SJani Nikula return alternate ? 66667 : 48000; 550df0566a6SJani Nikula case 3: 551df0566a6SJani Nikula case 4: 552df0566a6SJani Nikula return alternate ? 100000 : 96000; 553df0566a6SJani Nikula default: 554df0566a6SJani Nikula return alternate ? 100000 : 120000; 555df0566a6SJani Nikula } 556df0566a6SJani Nikula } 557df0566a6SJani Nikula 558df0566a6SJani Nikula static void 559dbd440d8SJani Nikula parse_general_features(struct drm_i915_private *i915, 560df0566a6SJani Nikula const struct bdb_header *bdb) 561df0566a6SJani Nikula { 562df0566a6SJani Nikula const struct bdb_general_features *general; 563df0566a6SJani Nikula 564df0566a6SJani Nikula general = find_section(bdb, BDB_GENERAL_FEATURES); 565df0566a6SJani Nikula if (!general) 566df0566a6SJani Nikula return; 567df0566a6SJani Nikula 568dbd440d8SJani Nikula i915->vbt.int_tv_support = general->int_tv_support; 569df0566a6SJani Nikula /* int_crt_support can't be trusted on earlier platforms */ 570df0566a6SJani Nikula if (bdb->version >= 155 && 571dbd440d8SJani Nikula (HAS_DDI(i915) || IS_VALLEYVIEW(i915))) 572dbd440d8SJani Nikula i915->vbt.int_crt_support = general->int_crt_support; 573dbd440d8SJani Nikula i915->vbt.lvds_use_ssc = general->enable_ssc; 574dbd440d8SJani Nikula i915->vbt.lvds_ssc_freq = 575dbd440d8SJani Nikula intel_bios_ssc_frequency(i915, general->ssc_freq); 576dbd440d8SJani Nikula i915->vbt.display_clock_mode = general->display_clock_mode; 577dbd440d8SJani Nikula i915->vbt.fdi_rx_polarity_inverted = general->fdi_rx_polarity_inverted; 578df0566a6SJani Nikula if (bdb->version >= 181) { 579dbd440d8SJani Nikula i915->vbt.orientation = general->rotate_180 ? 580df0566a6SJani Nikula DRM_MODE_PANEL_ORIENTATION_BOTTOM_UP : 581df0566a6SJani Nikula DRM_MODE_PANEL_ORIENTATION_NORMAL; 582df0566a6SJani Nikula } else { 583dbd440d8SJani Nikula i915->vbt.orientation = DRM_MODE_PANEL_ORIENTATION_UNKNOWN; 584df0566a6SJani Nikula } 585dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 586e92cbf38SWambui Karuga "BDB_GENERAL_FEATURES int_tv_support %d int_crt_support %d lvds_use_ssc %d lvds_ssc_freq %d display_clock_mode %d fdi_rx_polarity_inverted %d\n", 587dbd440d8SJani Nikula i915->vbt.int_tv_support, 588dbd440d8SJani Nikula i915->vbt.int_crt_support, 589dbd440d8SJani Nikula i915->vbt.lvds_use_ssc, 590dbd440d8SJani Nikula i915->vbt.lvds_ssc_freq, 591dbd440d8SJani Nikula i915->vbt.display_clock_mode, 592dbd440d8SJani Nikula i915->vbt.fdi_rx_polarity_inverted); 593df0566a6SJani Nikula } 594df0566a6SJani Nikula 595df0566a6SJani Nikula static const struct child_device_config * 596df0566a6SJani Nikula child_device_ptr(const struct bdb_general_definitions *defs, int i) 597df0566a6SJani Nikula { 598df0566a6SJani Nikula return (const void *) &defs->devices[i * defs->child_dev_size]; 599df0566a6SJani Nikula } 600df0566a6SJani Nikula 601df0566a6SJani Nikula static void 602ef0096e4SJani Nikula parse_sdvo_device_mapping(struct drm_i915_private *i915) 603df0566a6SJani Nikula { 604df0566a6SJani Nikula struct sdvo_device_mapping *mapping; 6053162d057SJani Nikula const struct intel_bios_encoder_data *devdata; 606df0566a6SJani Nikula const struct child_device_config *child; 6070d9ef19bSJani Nikula int count = 0; 608df0566a6SJani Nikula 609df0566a6SJani Nikula /* 610df0566a6SJani Nikula * Only parse SDVO mappings on gens that could have SDVO. This isn't 611df0566a6SJani Nikula * accurate and doesn't have to be, as long as it's not too strict. 612df0566a6SJani Nikula */ 61393e7e61eSLucas De Marchi if (!IS_DISPLAY_VER(i915, 3, 7)) { 614dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, "Skipping SDVO device mapping\n"); 615df0566a6SJani Nikula return; 616df0566a6SJani Nikula } 617df0566a6SJani Nikula 618dbd440d8SJani Nikula list_for_each_entry(devdata, &i915->vbt.display_devices, node) { 6190d9ef19bSJani Nikula child = &devdata->child; 620df0566a6SJani Nikula 621df0566a6SJani Nikula if (child->slave_addr != SLAVE_ADDR1 && 622df0566a6SJani Nikula child->slave_addr != SLAVE_ADDR2) { 623df0566a6SJani Nikula /* 624df0566a6SJani Nikula * If the slave address is neither 0x70 nor 0x72, 625df0566a6SJani Nikula * it is not a SDVO device. Skip it. 626df0566a6SJani Nikula */ 627df0566a6SJani Nikula continue; 628df0566a6SJani Nikula } 629df0566a6SJani Nikula if (child->dvo_port != DEVICE_PORT_DVOB && 630df0566a6SJani Nikula child->dvo_port != DEVICE_PORT_DVOC) { 631df0566a6SJani Nikula /* skip the incorrect SDVO port */ 632dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 633e92cbf38SWambui Karuga "Incorrect SDVO port. Skip it\n"); 634df0566a6SJani Nikula continue; 635df0566a6SJani Nikula } 636dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 637e92cbf38SWambui Karuga "the SDVO device with slave addr %2x is found on" 638df0566a6SJani Nikula " %s port\n", 639df0566a6SJani Nikula child->slave_addr, 640df0566a6SJani Nikula (child->dvo_port == DEVICE_PORT_DVOB) ? 641df0566a6SJani Nikula "SDVOB" : "SDVOC"); 642dbd440d8SJani Nikula mapping = &i915->vbt.sdvo_mappings[child->dvo_port - 1]; 643df0566a6SJani Nikula if (!mapping->initialized) { 644df0566a6SJani Nikula mapping->dvo_port = child->dvo_port; 645df0566a6SJani Nikula mapping->slave_addr = child->slave_addr; 646df0566a6SJani Nikula mapping->dvo_wiring = child->dvo_wiring; 647df0566a6SJani Nikula mapping->ddc_pin = child->ddc_pin; 648df0566a6SJani Nikula mapping->i2c_pin = child->i2c_pin; 649df0566a6SJani Nikula mapping->initialized = 1; 650dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 651e92cbf38SWambui Karuga "SDVO device: dvo=%x, addr=%x, wiring=%d, ddc_pin=%d, i2c_pin=%d\n", 652e92cbf38SWambui Karuga mapping->dvo_port, mapping->slave_addr, 653e92cbf38SWambui Karuga mapping->dvo_wiring, mapping->ddc_pin, 654df0566a6SJani Nikula mapping->i2c_pin); 655df0566a6SJani Nikula } else { 656dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 657e92cbf38SWambui Karuga "Maybe one SDVO port is shared by " 658df0566a6SJani Nikula "two SDVO device.\n"); 659df0566a6SJani Nikula } 660df0566a6SJani Nikula if (child->slave2_addr) { 661df0566a6SJani Nikula /* Maybe this is a SDVO device with multiple inputs */ 662df0566a6SJani Nikula /* And the mapping info is not added */ 663dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 664e92cbf38SWambui Karuga "there exists the slave2_addr. Maybe this" 665df0566a6SJani Nikula " is a SDVO device with multiple inputs.\n"); 666df0566a6SJani Nikula } 667df0566a6SJani Nikula count++; 668df0566a6SJani Nikula } 669df0566a6SJani Nikula 670df0566a6SJani Nikula if (!count) { 671df0566a6SJani Nikula /* No SDVO device info is found */ 672dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 673e92cbf38SWambui Karuga "No SDVO device info is found in VBT\n"); 674df0566a6SJani Nikula } 675df0566a6SJani Nikula } 676df0566a6SJani Nikula 677df0566a6SJani Nikula static void 678dbd440d8SJani Nikula parse_driver_features(struct drm_i915_private *i915, 679df0566a6SJani Nikula const struct bdb_header *bdb) 680df0566a6SJani Nikula { 681df0566a6SJani Nikula const struct bdb_driver_features *driver; 682df0566a6SJani Nikula 683df0566a6SJani Nikula driver = find_section(bdb, BDB_DRIVER_FEATURES); 684df0566a6SJani Nikula if (!driver) 685df0566a6SJani Nikula return; 686df0566a6SJani Nikula 687005e9537SMatt Roper if (DISPLAY_VER(i915) >= 5) { 688df0566a6SJani Nikula /* 689df0566a6SJani Nikula * Note that we consider BDB_DRIVER_FEATURE_INT_SDVO_LVDS 690df0566a6SJani Nikula * to mean "eDP". The VBT spec doesn't agree with that 691df0566a6SJani Nikula * interpretation, but real world VBTs seem to. 692df0566a6SJani Nikula */ 693df0566a6SJani Nikula if (driver->lvds_config != BDB_DRIVER_FEATURE_INT_LVDS) 694dbd440d8SJani Nikula i915->vbt.int_lvds_support = 0; 695df0566a6SJani Nikula } else { 696df0566a6SJani Nikula /* 697df0566a6SJani Nikula * FIXME it's not clear which BDB version has the LVDS config 698df0566a6SJani Nikula * bits defined. Revision history in the VBT spec says: 699df0566a6SJani Nikula * "0.92 | Add two definitions for VBT value of LVDS Active 700df0566a6SJani Nikula * Config (00b and 11b values defined) | 06/13/2005" 701df0566a6SJani Nikula * but does not the specify the BDB version. 702df0566a6SJani Nikula * 703df0566a6SJani Nikula * So far version 134 (on i945gm) is the oldest VBT observed 704df0566a6SJani Nikula * in the wild with the bits correctly populated. Version 705df0566a6SJani Nikula * 108 (on i85x) does not have the bits correctly populated. 706df0566a6SJani Nikula */ 707df0566a6SJani Nikula if (bdb->version >= 134 && 708df0566a6SJani Nikula driver->lvds_config != BDB_DRIVER_FEATURE_INT_LVDS && 709df0566a6SJani Nikula driver->lvds_config != BDB_DRIVER_FEATURE_INT_SDVO_LVDS) 710dbd440d8SJani Nikula i915->vbt.int_lvds_support = 0; 711df0566a6SJani Nikula } 712df0566a6SJani Nikula 713551fb93dSJosé Roberto de Souza if (bdb->version < 228) { 714dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, "DRRS State Enabled:%d\n", 715e92cbf38SWambui Karuga driver->drrs_enabled); 716df0566a6SJani Nikula /* 717df0566a6SJani Nikula * If DRRS is not supported, drrs_type has to be set to 0. 718df0566a6SJani Nikula * This is because, VBT is configured in such a way that 719df0566a6SJani Nikula * static DRRS is 0 and DRRS not supported is represented by 720df0566a6SJani Nikula * driver->drrs_enabled=false 721df0566a6SJani Nikula */ 722df0566a6SJani Nikula if (!driver->drrs_enabled) 723dbd440d8SJani Nikula i915->vbt.drrs_type = DRRS_NOT_SUPPORTED; 724551fb93dSJosé Roberto de Souza 725dbd440d8SJani Nikula i915->vbt.psr.enable = driver->psr_enabled; 726df0566a6SJani Nikula } 727551fb93dSJosé Roberto de Souza } 728551fb93dSJosé Roberto de Souza 729551fb93dSJosé Roberto de Souza static void 730dbd440d8SJani Nikula parse_power_conservation_features(struct drm_i915_private *i915, 731551fb93dSJosé Roberto de Souza const struct bdb_header *bdb) 732551fb93dSJosé Roberto de Souza { 733551fb93dSJosé Roberto de Souza const struct bdb_lfp_power *power; 734dbd440d8SJani Nikula u8 panel_type = i915->vbt.panel_type; 735551fb93dSJosé Roberto de Souza 736551fb93dSJosé Roberto de Souza if (bdb->version < 228) 737551fb93dSJosé Roberto de Souza return; 738551fb93dSJosé Roberto de Souza 7394ec5abe9SJosé Roberto de Souza power = find_section(bdb, BDB_LFP_POWER); 740551fb93dSJosé Roberto de Souza if (!power) 741551fb93dSJosé Roberto de Souza return; 742551fb93dSJosé Roberto de Souza 743dbd440d8SJani Nikula i915->vbt.psr.enable = power->psr & BIT(panel_type); 744551fb93dSJosé Roberto de Souza 745551fb93dSJosé Roberto de Souza /* 746551fb93dSJosé Roberto de Souza * If DRRS is not supported, drrs_type has to be set to 0. 747551fb93dSJosé Roberto de Souza * This is because, VBT is configured in such a way that 748551fb93dSJosé Roberto de Souza * static DRRS is 0 and DRRS not supported is represented by 749551fb93dSJosé Roberto de Souza * power->drrs & BIT(panel_type)=false 750551fb93dSJosé Roberto de Souza */ 751551fb93dSJosé Roberto de Souza if (!(power->drrs & BIT(panel_type))) 752dbd440d8SJani Nikula i915->vbt.drrs_type = DRRS_NOT_SUPPORTED; 753f615cb6aSJosé Roberto de Souza 754f615cb6aSJosé Roberto de Souza if (bdb->version >= 232) 755dbd440d8SJani Nikula i915->vbt.edp.hobl = power->hobl & BIT(panel_type); 756551fb93dSJosé Roberto de Souza } 757df0566a6SJani Nikula 758df0566a6SJani Nikula static void 759dbd440d8SJani Nikula parse_edp(struct drm_i915_private *i915, const struct bdb_header *bdb) 760df0566a6SJani Nikula { 761df0566a6SJani Nikula const struct bdb_edp *edp; 762df0566a6SJani Nikula const struct edp_power_seq *edp_pps; 763df0566a6SJani Nikula const struct edp_fast_link_params *edp_link_params; 764dbd440d8SJani Nikula int panel_type = i915->vbt.panel_type; 765df0566a6SJani Nikula 766df0566a6SJani Nikula edp = find_section(bdb, BDB_EDP); 767df0566a6SJani Nikula if (!edp) 768df0566a6SJani Nikula return; 769df0566a6SJani Nikula 770df0566a6SJani Nikula switch ((edp->color_depth >> (panel_type * 2)) & 3) { 771df0566a6SJani Nikula case EDP_18BPP: 772dbd440d8SJani Nikula i915->vbt.edp.bpp = 18; 773df0566a6SJani Nikula break; 774df0566a6SJani Nikula case EDP_24BPP: 775dbd440d8SJani Nikula i915->vbt.edp.bpp = 24; 776df0566a6SJani Nikula break; 777df0566a6SJani Nikula case EDP_30BPP: 778dbd440d8SJani Nikula i915->vbt.edp.bpp = 30; 779df0566a6SJani Nikula break; 780df0566a6SJani Nikula } 781df0566a6SJani Nikula 782df0566a6SJani Nikula /* Get the eDP sequencing and link info */ 783df0566a6SJani Nikula edp_pps = &edp->power_seqs[panel_type]; 784df0566a6SJani Nikula edp_link_params = &edp->fast_link_params[panel_type]; 785df0566a6SJani Nikula 786dbd440d8SJani Nikula i915->vbt.edp.pps = *edp_pps; 787df0566a6SJani Nikula 788df0566a6SJani Nikula switch (edp_link_params->rate) { 789df0566a6SJani Nikula case EDP_RATE_1_62: 790dbd440d8SJani Nikula i915->vbt.edp.rate = DP_LINK_BW_1_62; 791df0566a6SJani Nikula break; 792df0566a6SJani Nikula case EDP_RATE_2_7: 793dbd440d8SJani Nikula i915->vbt.edp.rate = DP_LINK_BW_2_7; 794df0566a6SJani Nikula break; 795df0566a6SJani Nikula default: 796dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 797e92cbf38SWambui Karuga "VBT has unknown eDP link rate value %u\n", 798df0566a6SJani Nikula edp_link_params->rate); 799df0566a6SJani Nikula break; 800df0566a6SJani Nikula } 801df0566a6SJani Nikula 802df0566a6SJani Nikula switch (edp_link_params->lanes) { 803df0566a6SJani Nikula case EDP_LANE_1: 804dbd440d8SJani Nikula i915->vbt.edp.lanes = 1; 805df0566a6SJani Nikula break; 806df0566a6SJani Nikula case EDP_LANE_2: 807dbd440d8SJani Nikula i915->vbt.edp.lanes = 2; 808df0566a6SJani Nikula break; 809df0566a6SJani Nikula case EDP_LANE_4: 810dbd440d8SJani Nikula i915->vbt.edp.lanes = 4; 811df0566a6SJani Nikula break; 812df0566a6SJani Nikula default: 813dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 814e92cbf38SWambui Karuga "VBT has unknown eDP lane count value %u\n", 815df0566a6SJani Nikula edp_link_params->lanes); 816df0566a6SJani Nikula break; 817df0566a6SJani Nikula } 818df0566a6SJani Nikula 819df0566a6SJani Nikula switch (edp_link_params->preemphasis) { 820df0566a6SJani Nikula case EDP_PREEMPHASIS_NONE: 821dbd440d8SJani Nikula i915->vbt.edp.preemphasis = DP_TRAIN_PRE_EMPH_LEVEL_0; 822df0566a6SJani Nikula break; 823df0566a6SJani Nikula case EDP_PREEMPHASIS_3_5dB: 824dbd440d8SJani Nikula i915->vbt.edp.preemphasis = DP_TRAIN_PRE_EMPH_LEVEL_1; 825df0566a6SJani Nikula break; 826df0566a6SJani Nikula case EDP_PREEMPHASIS_6dB: 827dbd440d8SJani Nikula i915->vbt.edp.preemphasis = DP_TRAIN_PRE_EMPH_LEVEL_2; 828df0566a6SJani Nikula break; 829df0566a6SJani Nikula case EDP_PREEMPHASIS_9_5dB: 830dbd440d8SJani Nikula i915->vbt.edp.preemphasis = DP_TRAIN_PRE_EMPH_LEVEL_3; 831df0566a6SJani Nikula break; 832df0566a6SJani Nikula default: 833dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 834e92cbf38SWambui Karuga "VBT has unknown eDP pre-emphasis value %u\n", 835df0566a6SJani Nikula edp_link_params->preemphasis); 836df0566a6SJani Nikula break; 837df0566a6SJani Nikula } 838df0566a6SJani Nikula 839df0566a6SJani Nikula switch (edp_link_params->vswing) { 840df0566a6SJani Nikula case EDP_VSWING_0_4V: 841dbd440d8SJani Nikula i915->vbt.edp.vswing = DP_TRAIN_VOLTAGE_SWING_LEVEL_0; 842df0566a6SJani Nikula break; 843df0566a6SJani Nikula case EDP_VSWING_0_6V: 844dbd440d8SJani Nikula i915->vbt.edp.vswing = DP_TRAIN_VOLTAGE_SWING_LEVEL_1; 845df0566a6SJani Nikula break; 846df0566a6SJani Nikula case EDP_VSWING_0_8V: 847dbd440d8SJani Nikula i915->vbt.edp.vswing = DP_TRAIN_VOLTAGE_SWING_LEVEL_2; 848df0566a6SJani Nikula break; 849df0566a6SJani Nikula case EDP_VSWING_1_2V: 850dbd440d8SJani Nikula i915->vbt.edp.vswing = DP_TRAIN_VOLTAGE_SWING_LEVEL_3; 851df0566a6SJani Nikula break; 852df0566a6SJani Nikula default: 853dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 854e92cbf38SWambui Karuga "VBT has unknown eDP voltage swing value %u\n", 855df0566a6SJani Nikula edp_link_params->vswing); 856df0566a6SJani Nikula break; 857df0566a6SJani Nikula } 858df0566a6SJani Nikula 859df0566a6SJani Nikula if (bdb->version >= 173) { 860df0566a6SJani Nikula u8 vswing; 861df0566a6SJani Nikula 862df0566a6SJani Nikula /* Don't read from VBT if module parameter has valid value*/ 863dbd440d8SJani Nikula if (i915->params.edp_vswing) { 864dbd440d8SJani Nikula i915->vbt.edp.low_vswing = 865dbd440d8SJani Nikula i915->params.edp_vswing == 1; 866df0566a6SJani Nikula } else { 867df0566a6SJani Nikula vswing = (edp->edp_vswing_preemph >> (panel_type * 4)) & 0xF; 868dbd440d8SJani Nikula i915->vbt.edp.low_vswing = vswing == 0; 869df0566a6SJani Nikula } 870df0566a6SJani Nikula } 871df0566a6SJani Nikula } 872df0566a6SJani Nikula 873df0566a6SJani Nikula static void 874dbd440d8SJani Nikula parse_psr(struct drm_i915_private *i915, const struct bdb_header *bdb) 875df0566a6SJani Nikula { 876df0566a6SJani Nikula const struct bdb_psr *psr; 877df0566a6SJani Nikula const struct psr_table *psr_table; 878dbd440d8SJani Nikula int panel_type = i915->vbt.panel_type; 879df0566a6SJani Nikula 880df0566a6SJani Nikula psr = find_section(bdb, BDB_PSR); 881df0566a6SJani Nikula if (!psr) { 882dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, "No PSR BDB found.\n"); 883df0566a6SJani Nikula return; 884df0566a6SJani Nikula } 885df0566a6SJani Nikula 886df0566a6SJani Nikula psr_table = &psr->psr_table[panel_type]; 887df0566a6SJani Nikula 888dbd440d8SJani Nikula i915->vbt.psr.full_link = psr_table->full_link; 889dbd440d8SJani Nikula i915->vbt.psr.require_aux_wakeup = psr_table->require_aux_to_wakeup; 890df0566a6SJani Nikula 891df0566a6SJani Nikula /* Allowed VBT values goes from 0 to 15 */ 892dbd440d8SJani Nikula i915->vbt.psr.idle_frames = psr_table->idle_frames < 0 ? 0 : 893df0566a6SJani Nikula psr_table->idle_frames > 15 ? 15 : psr_table->idle_frames; 894df0566a6SJani Nikula 895df0566a6SJani Nikula switch (psr_table->lines_to_wait) { 896df0566a6SJani Nikula case 0: 897dbd440d8SJani Nikula i915->vbt.psr.lines_to_wait = PSR_0_LINES_TO_WAIT; 898df0566a6SJani Nikula break; 899df0566a6SJani Nikula case 1: 900dbd440d8SJani Nikula i915->vbt.psr.lines_to_wait = PSR_1_LINE_TO_WAIT; 901df0566a6SJani Nikula break; 902df0566a6SJani Nikula case 2: 903dbd440d8SJani Nikula i915->vbt.psr.lines_to_wait = PSR_4_LINES_TO_WAIT; 904df0566a6SJani Nikula break; 905df0566a6SJani Nikula case 3: 906dbd440d8SJani Nikula i915->vbt.psr.lines_to_wait = PSR_8_LINES_TO_WAIT; 907df0566a6SJani Nikula break; 908df0566a6SJani Nikula default: 909dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 910e92cbf38SWambui Karuga "VBT has unknown PSR lines to wait %u\n", 911df0566a6SJani Nikula psr_table->lines_to_wait); 912df0566a6SJani Nikula break; 913df0566a6SJani Nikula } 914df0566a6SJani Nikula 915df0566a6SJani Nikula /* 916df0566a6SJani Nikula * New psr options 0=500us, 1=100us, 2=2500us, 3=0us 917df0566a6SJani Nikula * Old decimal value is wake up time in multiples of 100 us. 918df0566a6SJani Nikula */ 919df0566a6SJani Nikula if (bdb->version >= 205 && 9202446e1d6SMatt Roper (DISPLAY_VER(i915) >= 9 && !IS_BROXTON(i915))) { 921df0566a6SJani Nikula switch (psr_table->tp1_wakeup_time) { 922df0566a6SJani Nikula case 0: 923dbd440d8SJani Nikula i915->vbt.psr.tp1_wakeup_time_us = 500; 924df0566a6SJani Nikula break; 925df0566a6SJani Nikula case 1: 926dbd440d8SJani Nikula i915->vbt.psr.tp1_wakeup_time_us = 100; 927df0566a6SJani Nikula break; 928df0566a6SJani Nikula case 3: 929dbd440d8SJani Nikula i915->vbt.psr.tp1_wakeup_time_us = 0; 930df0566a6SJani Nikula break; 931df0566a6SJani Nikula default: 932dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 933e92cbf38SWambui Karuga "VBT tp1 wakeup time value %d is outside range[0-3], defaulting to max value 2500us\n", 934df0566a6SJani Nikula psr_table->tp1_wakeup_time); 935df561f66SGustavo A. R. Silva fallthrough; 936df0566a6SJani Nikula case 2: 937dbd440d8SJani Nikula i915->vbt.psr.tp1_wakeup_time_us = 2500; 938df0566a6SJani Nikula break; 939df0566a6SJani Nikula } 940df0566a6SJani Nikula 941df0566a6SJani Nikula switch (psr_table->tp2_tp3_wakeup_time) { 942df0566a6SJani Nikula case 0: 943dbd440d8SJani Nikula i915->vbt.psr.tp2_tp3_wakeup_time_us = 500; 944df0566a6SJani Nikula break; 945df0566a6SJani Nikula case 1: 946dbd440d8SJani Nikula i915->vbt.psr.tp2_tp3_wakeup_time_us = 100; 947df0566a6SJani Nikula break; 948df0566a6SJani Nikula case 3: 949dbd440d8SJani Nikula i915->vbt.psr.tp2_tp3_wakeup_time_us = 0; 950df0566a6SJani Nikula break; 951df0566a6SJani Nikula default: 952dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 953e92cbf38SWambui Karuga "VBT tp2_tp3 wakeup time value %d is outside range[0-3], defaulting to max value 2500us\n", 954df0566a6SJani Nikula psr_table->tp2_tp3_wakeup_time); 955df561f66SGustavo A. R. Silva fallthrough; 956df0566a6SJani Nikula case 2: 957dbd440d8SJani Nikula i915->vbt.psr.tp2_tp3_wakeup_time_us = 2500; 958df0566a6SJani Nikula break; 959df0566a6SJani Nikula } 960df0566a6SJani Nikula } else { 961dbd440d8SJani Nikula i915->vbt.psr.tp1_wakeup_time_us = psr_table->tp1_wakeup_time * 100; 962dbd440d8SJani Nikula i915->vbt.psr.tp2_tp3_wakeup_time_us = psr_table->tp2_tp3_wakeup_time * 100; 963df0566a6SJani Nikula } 964df0566a6SJani Nikula 965df0566a6SJani Nikula if (bdb->version >= 226) { 966b5ea9c93SDhinakaran Pandiyan u32 wakeup_time = psr->psr2_tp2_tp3_wakeup_time; 967df0566a6SJani Nikula 968df0566a6SJani Nikula wakeup_time = (wakeup_time >> (2 * panel_type)) & 0x3; 969df0566a6SJani Nikula switch (wakeup_time) { 970df0566a6SJani Nikula case 0: 971df0566a6SJani Nikula wakeup_time = 500; 972df0566a6SJani Nikula break; 973df0566a6SJani Nikula case 1: 974df0566a6SJani Nikula wakeup_time = 100; 975df0566a6SJani Nikula break; 976df0566a6SJani Nikula case 3: 977df0566a6SJani Nikula wakeup_time = 50; 978df0566a6SJani Nikula break; 979df0566a6SJani Nikula default: 980df0566a6SJani Nikula case 2: 981df0566a6SJani Nikula wakeup_time = 2500; 982df0566a6SJani Nikula break; 983df0566a6SJani Nikula } 984dbd440d8SJani Nikula i915->vbt.psr.psr2_tp2_tp3_wakeup_time_us = wakeup_time; 985df0566a6SJani Nikula } else { 986df0566a6SJani Nikula /* Reusing PSR1 wakeup time for PSR2 in older VBTs */ 987dbd440d8SJani Nikula i915->vbt.psr.psr2_tp2_tp3_wakeup_time_us = i915->vbt.psr.tp2_tp3_wakeup_time_us; 988df0566a6SJani Nikula } 989df0566a6SJani Nikula } 990df0566a6SJani Nikula 991dbd440d8SJani Nikula static void parse_dsi_backlight_ports(struct drm_i915_private *i915, 992df0566a6SJani Nikula u16 version, enum port port) 993df0566a6SJani Nikula { 994dbd440d8SJani Nikula if (!i915->vbt.dsi.config->dual_link || version < 197) { 995dbd440d8SJani Nikula i915->vbt.dsi.bl_ports = BIT(port); 996dbd440d8SJani Nikula if (i915->vbt.dsi.config->cabc_supported) 997dbd440d8SJani Nikula i915->vbt.dsi.cabc_ports = BIT(port); 998df0566a6SJani Nikula 999df0566a6SJani Nikula return; 1000df0566a6SJani Nikula } 1001df0566a6SJani Nikula 1002dbd440d8SJani Nikula switch (i915->vbt.dsi.config->dl_dcs_backlight_ports) { 1003df0566a6SJani Nikula case DL_DCS_PORT_A: 1004dbd440d8SJani Nikula i915->vbt.dsi.bl_ports = BIT(PORT_A); 1005df0566a6SJani Nikula break; 1006df0566a6SJani Nikula case DL_DCS_PORT_C: 1007dbd440d8SJani Nikula i915->vbt.dsi.bl_ports = BIT(PORT_C); 1008df0566a6SJani Nikula break; 1009df0566a6SJani Nikula default: 1010df0566a6SJani Nikula case DL_DCS_PORT_A_AND_C: 1011dbd440d8SJani Nikula i915->vbt.dsi.bl_ports = BIT(PORT_A) | BIT(PORT_C); 1012df0566a6SJani Nikula break; 1013df0566a6SJani Nikula } 1014df0566a6SJani Nikula 1015dbd440d8SJani Nikula if (!i915->vbt.dsi.config->cabc_supported) 1016df0566a6SJani Nikula return; 1017df0566a6SJani Nikula 1018dbd440d8SJani Nikula switch (i915->vbt.dsi.config->dl_dcs_cabc_ports) { 1019df0566a6SJani Nikula case DL_DCS_PORT_A: 1020dbd440d8SJani Nikula i915->vbt.dsi.cabc_ports = BIT(PORT_A); 1021df0566a6SJani Nikula break; 1022df0566a6SJani Nikula case DL_DCS_PORT_C: 1023dbd440d8SJani Nikula i915->vbt.dsi.cabc_ports = BIT(PORT_C); 1024df0566a6SJani Nikula break; 1025df0566a6SJani Nikula default: 1026df0566a6SJani Nikula case DL_DCS_PORT_A_AND_C: 1027dbd440d8SJani Nikula i915->vbt.dsi.cabc_ports = 1028df0566a6SJani Nikula BIT(PORT_A) | BIT(PORT_C); 1029df0566a6SJani Nikula break; 1030df0566a6SJani Nikula } 1031df0566a6SJani Nikula } 1032df0566a6SJani Nikula 1033df0566a6SJani Nikula static void 1034dbd440d8SJani Nikula parse_mipi_config(struct drm_i915_private *i915, 1035df0566a6SJani Nikula const struct bdb_header *bdb) 1036df0566a6SJani Nikula { 1037df0566a6SJani Nikula const struct bdb_mipi_config *start; 1038df0566a6SJani Nikula const struct mipi_config *config; 1039df0566a6SJani Nikula const struct mipi_pps_data *pps; 1040dbd440d8SJani Nikula int panel_type = i915->vbt.panel_type; 1041df0566a6SJani Nikula enum port port; 1042df0566a6SJani Nikula 1043df0566a6SJani Nikula /* parse MIPI blocks only if LFP type is MIPI */ 1044dbd440d8SJani Nikula if (!intel_bios_is_dsi_present(i915, &port)) 1045df0566a6SJani Nikula return; 1046df0566a6SJani Nikula 1047df0566a6SJani Nikula /* Initialize this to undefined indicating no generic MIPI support */ 1048dbd440d8SJani Nikula i915->vbt.dsi.panel_id = MIPI_DSI_UNDEFINED_PANEL_ID; 1049df0566a6SJani Nikula 1050df0566a6SJani Nikula /* Block #40 is already parsed and panel_fixed_mode is 1051dbd440d8SJani Nikula * stored in i915->lfp_lvds_vbt_mode 1052df0566a6SJani Nikula * resuse this when needed 1053df0566a6SJani Nikula */ 1054df0566a6SJani Nikula 1055df0566a6SJani Nikula /* Parse #52 for panel index used from panel_type already 1056df0566a6SJani Nikula * parsed 1057df0566a6SJani Nikula */ 1058df0566a6SJani Nikula start = find_section(bdb, BDB_MIPI_CONFIG); 1059df0566a6SJani Nikula if (!start) { 1060dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, "No MIPI config BDB found"); 1061df0566a6SJani Nikula return; 1062df0566a6SJani Nikula } 1063df0566a6SJani Nikula 1064dbd440d8SJani Nikula drm_dbg(&i915->drm, "Found MIPI Config block, panel index = %d\n", 1065df0566a6SJani Nikula panel_type); 1066df0566a6SJani Nikula 1067df0566a6SJani Nikula /* 1068df0566a6SJani Nikula * get hold of the correct configuration block and pps data as per 1069df0566a6SJani Nikula * the panel_type as index 1070df0566a6SJani Nikula */ 1071df0566a6SJani Nikula config = &start->config[panel_type]; 1072df0566a6SJani Nikula pps = &start->pps[panel_type]; 1073df0566a6SJani Nikula 1074df0566a6SJani Nikula /* store as of now full data. Trim when we realise all is not needed */ 1075dbd440d8SJani Nikula i915->vbt.dsi.config = kmemdup(config, sizeof(struct mipi_config), GFP_KERNEL); 1076dbd440d8SJani Nikula if (!i915->vbt.dsi.config) 1077df0566a6SJani Nikula return; 1078df0566a6SJani Nikula 1079dbd440d8SJani Nikula i915->vbt.dsi.pps = kmemdup(pps, sizeof(struct mipi_pps_data), GFP_KERNEL); 1080dbd440d8SJani Nikula if (!i915->vbt.dsi.pps) { 1081dbd440d8SJani Nikula kfree(i915->vbt.dsi.config); 1082df0566a6SJani Nikula return; 1083df0566a6SJani Nikula } 1084df0566a6SJani Nikula 1085dbd440d8SJani Nikula parse_dsi_backlight_ports(i915, bdb->version, port); 1086df0566a6SJani Nikula 1087df0566a6SJani Nikula /* FIXME is the 90 vs. 270 correct? */ 1088df0566a6SJani Nikula switch (config->rotation) { 1089df0566a6SJani Nikula case ENABLE_ROTATION_0: 1090df0566a6SJani Nikula /* 1091df0566a6SJani Nikula * Most (all?) VBTs claim 0 degrees despite having 1092df0566a6SJani Nikula * an upside down panel, thus we do not trust this. 1093df0566a6SJani Nikula */ 1094dbd440d8SJani Nikula i915->vbt.dsi.orientation = 1095df0566a6SJani Nikula DRM_MODE_PANEL_ORIENTATION_UNKNOWN; 1096df0566a6SJani Nikula break; 1097df0566a6SJani Nikula case ENABLE_ROTATION_90: 1098dbd440d8SJani Nikula i915->vbt.dsi.orientation = 1099df0566a6SJani Nikula DRM_MODE_PANEL_ORIENTATION_RIGHT_UP; 1100df0566a6SJani Nikula break; 1101df0566a6SJani Nikula case ENABLE_ROTATION_180: 1102dbd440d8SJani Nikula i915->vbt.dsi.orientation = 1103df0566a6SJani Nikula DRM_MODE_PANEL_ORIENTATION_BOTTOM_UP; 1104df0566a6SJani Nikula break; 1105df0566a6SJani Nikula case ENABLE_ROTATION_270: 1106dbd440d8SJani Nikula i915->vbt.dsi.orientation = 1107df0566a6SJani Nikula DRM_MODE_PANEL_ORIENTATION_LEFT_UP; 1108df0566a6SJani Nikula break; 1109df0566a6SJani Nikula } 1110df0566a6SJani Nikula 1111df0566a6SJani Nikula /* We have mandatory mipi config blocks. Initialize as generic panel */ 1112dbd440d8SJani Nikula i915->vbt.dsi.panel_id = MIPI_DSI_GENERIC_PANEL_ID; 1113df0566a6SJani Nikula } 1114df0566a6SJani Nikula 1115df0566a6SJani Nikula /* Find the sequence block and size for the given panel. */ 1116df0566a6SJani Nikula static const u8 * 1117df0566a6SJani Nikula find_panel_sequence_block(const struct bdb_mipi_sequence *sequence, 1118df0566a6SJani Nikula u16 panel_id, u32 *seq_size) 1119df0566a6SJani Nikula { 1120df0566a6SJani Nikula u32 total = get_blocksize(sequence); 1121df0566a6SJani Nikula const u8 *data = &sequence->data[0]; 1122df0566a6SJani Nikula u8 current_id; 1123df0566a6SJani Nikula u32 current_size; 1124df0566a6SJani Nikula int header_size = sequence->version >= 3 ? 5 : 3; 1125df0566a6SJani Nikula int index = 0; 1126df0566a6SJani Nikula int i; 1127df0566a6SJani Nikula 1128df0566a6SJani Nikula /* skip new block size */ 1129df0566a6SJani Nikula if (sequence->version >= 3) 1130df0566a6SJani Nikula data += 4; 1131df0566a6SJani Nikula 1132df0566a6SJani Nikula for (i = 0; i < MAX_MIPI_CONFIGURATIONS && index < total; i++) { 1133df0566a6SJani Nikula if (index + header_size > total) { 1134df0566a6SJani Nikula DRM_ERROR("Invalid sequence block (header)\n"); 1135df0566a6SJani Nikula return NULL; 1136df0566a6SJani Nikula } 1137df0566a6SJani Nikula 1138df0566a6SJani Nikula current_id = *(data + index); 1139df0566a6SJani Nikula if (sequence->version >= 3) 1140df0566a6SJani Nikula current_size = *((const u32 *)(data + index + 1)); 1141df0566a6SJani Nikula else 1142df0566a6SJani Nikula current_size = *((const u16 *)(data + index + 1)); 1143df0566a6SJani Nikula 1144df0566a6SJani Nikula index += header_size; 1145df0566a6SJani Nikula 1146df0566a6SJani Nikula if (index + current_size > total) { 1147df0566a6SJani Nikula DRM_ERROR("Invalid sequence block\n"); 1148df0566a6SJani Nikula return NULL; 1149df0566a6SJani Nikula } 1150df0566a6SJani Nikula 1151df0566a6SJani Nikula if (current_id == panel_id) { 1152df0566a6SJani Nikula *seq_size = current_size; 1153df0566a6SJani Nikula return data + index; 1154df0566a6SJani Nikula } 1155df0566a6SJani Nikula 1156df0566a6SJani Nikula index += current_size; 1157df0566a6SJani Nikula } 1158df0566a6SJani Nikula 1159df0566a6SJani Nikula DRM_ERROR("Sequence block detected but no valid configuration\n"); 1160df0566a6SJani Nikula 1161df0566a6SJani Nikula return NULL; 1162df0566a6SJani Nikula } 1163df0566a6SJani Nikula 1164df0566a6SJani Nikula static int goto_next_sequence(const u8 *data, int index, int total) 1165df0566a6SJani Nikula { 1166df0566a6SJani Nikula u16 len; 1167df0566a6SJani Nikula 1168df0566a6SJani Nikula /* Skip Sequence Byte. */ 1169df0566a6SJani Nikula for (index = index + 1; index < total; index += len) { 1170df0566a6SJani Nikula u8 operation_byte = *(data + index); 1171df0566a6SJani Nikula index++; 1172df0566a6SJani Nikula 1173df0566a6SJani Nikula switch (operation_byte) { 1174df0566a6SJani Nikula case MIPI_SEQ_ELEM_END: 1175df0566a6SJani Nikula return index; 1176df0566a6SJani Nikula case MIPI_SEQ_ELEM_SEND_PKT: 1177df0566a6SJani Nikula if (index + 4 > total) 1178df0566a6SJani Nikula return 0; 1179df0566a6SJani Nikula 1180df0566a6SJani Nikula len = *((const u16 *)(data + index + 2)) + 4; 1181df0566a6SJani Nikula break; 1182df0566a6SJani Nikula case MIPI_SEQ_ELEM_DELAY: 1183df0566a6SJani Nikula len = 4; 1184df0566a6SJani Nikula break; 1185df0566a6SJani Nikula case MIPI_SEQ_ELEM_GPIO: 1186df0566a6SJani Nikula len = 2; 1187df0566a6SJani Nikula break; 1188df0566a6SJani Nikula case MIPI_SEQ_ELEM_I2C: 1189df0566a6SJani Nikula if (index + 7 > total) 1190df0566a6SJani Nikula return 0; 1191df0566a6SJani Nikula len = *(data + index + 6) + 7; 1192df0566a6SJani Nikula break; 1193df0566a6SJani Nikula default: 1194df0566a6SJani Nikula DRM_ERROR("Unknown operation byte\n"); 1195df0566a6SJani Nikula return 0; 1196df0566a6SJani Nikula } 1197df0566a6SJani Nikula } 1198df0566a6SJani Nikula 1199df0566a6SJani Nikula return 0; 1200df0566a6SJani Nikula } 1201df0566a6SJani Nikula 1202df0566a6SJani Nikula static int goto_next_sequence_v3(const u8 *data, int index, int total) 1203df0566a6SJani Nikula { 1204df0566a6SJani Nikula int seq_end; 1205df0566a6SJani Nikula u16 len; 1206df0566a6SJani Nikula u32 size_of_sequence; 1207df0566a6SJani Nikula 1208df0566a6SJani Nikula /* 1209df0566a6SJani Nikula * Could skip sequence based on Size of Sequence alone, but also do some 1210df0566a6SJani Nikula * checking on the structure. 1211df0566a6SJani Nikula */ 1212df0566a6SJani Nikula if (total < 5) { 1213df0566a6SJani Nikula DRM_ERROR("Too small sequence size\n"); 1214df0566a6SJani Nikula return 0; 1215df0566a6SJani Nikula } 1216df0566a6SJani Nikula 1217df0566a6SJani Nikula /* Skip Sequence Byte. */ 1218df0566a6SJani Nikula index++; 1219df0566a6SJani Nikula 1220df0566a6SJani Nikula /* 1221df0566a6SJani Nikula * Size of Sequence. Excludes the Sequence Byte and the size itself, 1222df0566a6SJani Nikula * includes MIPI_SEQ_ELEM_END byte, excludes the final MIPI_SEQ_END 1223df0566a6SJani Nikula * byte. 1224df0566a6SJani Nikula */ 1225df0566a6SJani Nikula size_of_sequence = *((const u32 *)(data + index)); 1226df0566a6SJani Nikula index += 4; 1227df0566a6SJani Nikula 1228df0566a6SJani Nikula seq_end = index + size_of_sequence; 1229df0566a6SJani Nikula if (seq_end > total) { 1230df0566a6SJani Nikula DRM_ERROR("Invalid sequence size\n"); 1231df0566a6SJani Nikula return 0; 1232df0566a6SJani Nikula } 1233df0566a6SJani Nikula 1234df0566a6SJani Nikula for (; index < total; index += len) { 1235df0566a6SJani Nikula u8 operation_byte = *(data + index); 1236df0566a6SJani Nikula index++; 1237df0566a6SJani Nikula 1238df0566a6SJani Nikula if (operation_byte == MIPI_SEQ_ELEM_END) { 1239df0566a6SJani Nikula if (index != seq_end) { 1240df0566a6SJani Nikula DRM_ERROR("Invalid element structure\n"); 1241df0566a6SJani Nikula return 0; 1242df0566a6SJani Nikula } 1243df0566a6SJani Nikula return index; 1244df0566a6SJani Nikula } 1245df0566a6SJani Nikula 1246df0566a6SJani Nikula len = *(data + index); 1247df0566a6SJani Nikula index++; 1248df0566a6SJani Nikula 1249df0566a6SJani Nikula /* 1250df0566a6SJani Nikula * FIXME: Would be nice to check elements like for v1/v2 in 1251df0566a6SJani Nikula * goto_next_sequence() above. 1252df0566a6SJani Nikula */ 1253df0566a6SJani Nikula switch (operation_byte) { 1254df0566a6SJani Nikula case MIPI_SEQ_ELEM_SEND_PKT: 1255df0566a6SJani Nikula case MIPI_SEQ_ELEM_DELAY: 1256df0566a6SJani Nikula case MIPI_SEQ_ELEM_GPIO: 1257df0566a6SJani Nikula case MIPI_SEQ_ELEM_I2C: 1258df0566a6SJani Nikula case MIPI_SEQ_ELEM_SPI: 1259df0566a6SJani Nikula case MIPI_SEQ_ELEM_PMIC: 1260df0566a6SJani Nikula break; 1261df0566a6SJani Nikula default: 1262df0566a6SJani Nikula DRM_ERROR("Unknown operation byte %u\n", 1263df0566a6SJani Nikula operation_byte); 1264df0566a6SJani Nikula break; 1265df0566a6SJani Nikula } 1266df0566a6SJani Nikula } 1267df0566a6SJani Nikula 1268df0566a6SJani Nikula return 0; 1269df0566a6SJani Nikula } 1270df0566a6SJani Nikula 1271df0566a6SJani Nikula /* 1272df0566a6SJani Nikula * Get len of pre-fixed deassert fragment from a v1 init OTP sequence, 1273df0566a6SJani Nikula * skip all delay + gpio operands and stop at the first DSI packet op. 1274df0566a6SJani Nikula */ 1275dbd440d8SJani Nikula static int get_init_otp_deassert_fragment_len(struct drm_i915_private *i915) 1276df0566a6SJani Nikula { 1277dbd440d8SJani Nikula const u8 *data = i915->vbt.dsi.sequence[MIPI_SEQ_INIT_OTP]; 1278df0566a6SJani Nikula int index, len; 1279df0566a6SJani Nikula 1280dbd440d8SJani Nikula if (drm_WARN_ON(&i915->drm, 1281dbd440d8SJani Nikula !data || i915->vbt.dsi.seq_version != 1)) 1282df0566a6SJani Nikula return 0; 1283df0566a6SJani Nikula 1284df0566a6SJani Nikula /* index = 1 to skip sequence byte */ 1285df0566a6SJani Nikula for (index = 1; data[index] != MIPI_SEQ_ELEM_END; index += len) { 1286df0566a6SJani Nikula switch (data[index]) { 1287df0566a6SJani Nikula case MIPI_SEQ_ELEM_SEND_PKT: 1288df0566a6SJani Nikula return index == 1 ? 0 : index; 1289df0566a6SJani Nikula case MIPI_SEQ_ELEM_DELAY: 1290df0566a6SJani Nikula len = 5; /* 1 byte for operand + uint32 */ 1291df0566a6SJani Nikula break; 1292df0566a6SJani Nikula case MIPI_SEQ_ELEM_GPIO: 1293df0566a6SJani Nikula len = 3; /* 1 byte for op, 1 for gpio_nr, 1 for value */ 1294df0566a6SJani Nikula break; 1295df0566a6SJani Nikula default: 1296df0566a6SJani Nikula return 0; 1297df0566a6SJani Nikula } 1298df0566a6SJani Nikula } 1299df0566a6SJani Nikula 1300df0566a6SJani Nikula return 0; 1301df0566a6SJani Nikula } 1302df0566a6SJani Nikula 1303df0566a6SJani Nikula /* 1304df0566a6SJani Nikula * Some v1 VBT MIPI sequences do the deassert in the init OTP sequence. 1305df0566a6SJani Nikula * The deassert must be done before calling intel_dsi_device_ready, so for 1306df0566a6SJani Nikula * these devices we split the init OTP sequence into a deassert sequence and 1307df0566a6SJani Nikula * the actual init OTP part. 1308df0566a6SJani Nikula */ 1309dbd440d8SJani Nikula static void fixup_mipi_sequences(struct drm_i915_private *i915) 1310df0566a6SJani Nikula { 1311df0566a6SJani Nikula u8 *init_otp; 1312df0566a6SJani Nikula int len; 1313df0566a6SJani Nikula 1314df0566a6SJani Nikula /* Limit this to VLV for now. */ 1315dbd440d8SJani Nikula if (!IS_VALLEYVIEW(i915)) 1316df0566a6SJani Nikula return; 1317df0566a6SJani Nikula 1318df0566a6SJani Nikula /* Limit this to v1 vid-mode sequences */ 1319dbd440d8SJani Nikula if (i915->vbt.dsi.config->is_cmd_mode || 1320dbd440d8SJani Nikula i915->vbt.dsi.seq_version != 1) 1321df0566a6SJani Nikula return; 1322df0566a6SJani Nikula 1323df0566a6SJani Nikula /* Only do this if there are otp and assert seqs and no deassert seq */ 1324dbd440d8SJani Nikula if (!i915->vbt.dsi.sequence[MIPI_SEQ_INIT_OTP] || 1325dbd440d8SJani Nikula !i915->vbt.dsi.sequence[MIPI_SEQ_ASSERT_RESET] || 1326dbd440d8SJani Nikula i915->vbt.dsi.sequence[MIPI_SEQ_DEASSERT_RESET]) 1327df0566a6SJani Nikula return; 1328df0566a6SJani Nikula 1329df0566a6SJani Nikula /* The deassert-sequence ends at the first DSI packet */ 1330dbd440d8SJani Nikula len = get_init_otp_deassert_fragment_len(i915); 1331df0566a6SJani Nikula if (!len) 1332df0566a6SJani Nikula return; 1333df0566a6SJani Nikula 1334dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 1335e92cbf38SWambui Karuga "Using init OTP fragment to deassert reset\n"); 1336df0566a6SJani Nikula 1337df0566a6SJani Nikula /* Copy the fragment, update seq byte and terminate it */ 1338dbd440d8SJani Nikula init_otp = (u8 *)i915->vbt.dsi.sequence[MIPI_SEQ_INIT_OTP]; 1339dbd440d8SJani Nikula i915->vbt.dsi.deassert_seq = kmemdup(init_otp, len + 1, GFP_KERNEL); 1340dbd440d8SJani Nikula if (!i915->vbt.dsi.deassert_seq) 1341df0566a6SJani Nikula return; 1342dbd440d8SJani Nikula i915->vbt.dsi.deassert_seq[0] = MIPI_SEQ_DEASSERT_RESET; 1343dbd440d8SJani Nikula i915->vbt.dsi.deassert_seq[len] = MIPI_SEQ_ELEM_END; 1344df0566a6SJani Nikula /* Use the copy for deassert */ 1345dbd440d8SJani Nikula i915->vbt.dsi.sequence[MIPI_SEQ_DEASSERT_RESET] = 1346dbd440d8SJani Nikula i915->vbt.dsi.deassert_seq; 1347df0566a6SJani Nikula /* Replace the last byte of the fragment with init OTP seq byte */ 1348df0566a6SJani Nikula init_otp[len - 1] = MIPI_SEQ_INIT_OTP; 1349df0566a6SJani Nikula /* And make MIPI_MIPI_SEQ_INIT_OTP point to it */ 1350dbd440d8SJani Nikula i915->vbt.dsi.sequence[MIPI_SEQ_INIT_OTP] = init_otp + len - 1; 1351df0566a6SJani Nikula } 1352df0566a6SJani Nikula 1353df0566a6SJani Nikula static void 1354dbd440d8SJani Nikula parse_mipi_sequence(struct drm_i915_private *i915, 1355df0566a6SJani Nikula const struct bdb_header *bdb) 1356df0566a6SJani Nikula { 1357dbd440d8SJani Nikula int panel_type = i915->vbt.panel_type; 1358df0566a6SJani Nikula const struct bdb_mipi_sequence *sequence; 1359df0566a6SJani Nikula const u8 *seq_data; 1360df0566a6SJani Nikula u32 seq_size; 1361df0566a6SJani Nikula u8 *data; 1362df0566a6SJani Nikula int index = 0; 1363df0566a6SJani Nikula 1364df0566a6SJani Nikula /* Only our generic panel driver uses the sequence block. */ 1365dbd440d8SJani Nikula if (i915->vbt.dsi.panel_id != MIPI_DSI_GENERIC_PANEL_ID) 1366df0566a6SJani Nikula return; 1367df0566a6SJani Nikula 1368df0566a6SJani Nikula sequence = find_section(bdb, BDB_MIPI_SEQUENCE); 1369df0566a6SJani Nikula if (!sequence) { 1370dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 1371e92cbf38SWambui Karuga "No MIPI Sequence found, parsing complete\n"); 1372df0566a6SJani Nikula return; 1373df0566a6SJani Nikula } 1374df0566a6SJani Nikula 1375df0566a6SJani Nikula /* Fail gracefully for forward incompatible sequence block. */ 1376df0566a6SJani Nikula if (sequence->version >= 4) { 1377dbd440d8SJani Nikula drm_err(&i915->drm, 1378e92cbf38SWambui Karuga "Unable to parse MIPI Sequence Block v%u\n", 1379df0566a6SJani Nikula sequence->version); 1380df0566a6SJani Nikula return; 1381df0566a6SJani Nikula } 1382df0566a6SJani Nikula 1383dbd440d8SJani Nikula drm_dbg(&i915->drm, "Found MIPI sequence block v%u\n", 1384e92cbf38SWambui Karuga sequence->version); 1385df0566a6SJani Nikula 1386df0566a6SJani Nikula seq_data = find_panel_sequence_block(sequence, panel_type, &seq_size); 1387df0566a6SJani Nikula if (!seq_data) 1388df0566a6SJani Nikula return; 1389df0566a6SJani Nikula 1390df0566a6SJani Nikula data = kmemdup(seq_data, seq_size, GFP_KERNEL); 1391df0566a6SJani Nikula if (!data) 1392df0566a6SJani Nikula return; 1393df0566a6SJani Nikula 1394df0566a6SJani Nikula /* Parse the sequences, store pointers to each sequence. */ 1395df0566a6SJani Nikula for (;;) { 1396df0566a6SJani Nikula u8 seq_id = *(data + index); 1397df0566a6SJani Nikula if (seq_id == MIPI_SEQ_END) 1398df0566a6SJani Nikula break; 1399df0566a6SJani Nikula 1400df0566a6SJani Nikula if (seq_id >= MIPI_SEQ_MAX) { 1401dbd440d8SJani Nikula drm_err(&i915->drm, "Unknown sequence %u\n", 1402e92cbf38SWambui Karuga seq_id); 1403df0566a6SJani Nikula goto err; 1404df0566a6SJani Nikula } 1405df0566a6SJani Nikula 1406df0566a6SJani Nikula /* Log about presence of sequences we won't run. */ 1407df0566a6SJani Nikula if (seq_id == MIPI_SEQ_TEAR_ON || seq_id == MIPI_SEQ_TEAR_OFF) 1408dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 1409e92cbf38SWambui Karuga "Unsupported sequence %u\n", seq_id); 1410df0566a6SJani Nikula 1411dbd440d8SJani Nikula i915->vbt.dsi.sequence[seq_id] = data + index; 1412df0566a6SJani Nikula 1413df0566a6SJani Nikula if (sequence->version >= 3) 1414df0566a6SJani Nikula index = goto_next_sequence_v3(data, index, seq_size); 1415df0566a6SJani Nikula else 1416df0566a6SJani Nikula index = goto_next_sequence(data, index, seq_size); 1417df0566a6SJani Nikula if (!index) { 1418dbd440d8SJani Nikula drm_err(&i915->drm, "Invalid sequence %u\n", 1419e92cbf38SWambui Karuga seq_id); 1420df0566a6SJani Nikula goto err; 1421df0566a6SJani Nikula } 1422df0566a6SJani Nikula } 1423df0566a6SJani Nikula 1424dbd440d8SJani Nikula i915->vbt.dsi.data = data; 1425dbd440d8SJani Nikula i915->vbt.dsi.size = seq_size; 1426dbd440d8SJani Nikula i915->vbt.dsi.seq_version = sequence->version; 1427df0566a6SJani Nikula 1428dbd440d8SJani Nikula fixup_mipi_sequences(i915); 1429df0566a6SJani Nikula 1430dbd440d8SJani Nikula drm_dbg(&i915->drm, "MIPI related VBT parsing complete\n"); 1431df0566a6SJani Nikula return; 1432df0566a6SJani Nikula 1433df0566a6SJani Nikula err: 1434df0566a6SJani Nikula kfree(data); 1435dbd440d8SJani Nikula memset(i915->vbt.dsi.sequence, 0, sizeof(i915->vbt.dsi.sequence)); 1436df0566a6SJani Nikula } 1437df0566a6SJani Nikula 14386e0d46e9SJani Nikula static void 14396e0d46e9SJani Nikula parse_compression_parameters(struct drm_i915_private *i915, 14406e0d46e9SJani Nikula const struct bdb_header *bdb) 14416e0d46e9SJani Nikula { 14426e0d46e9SJani Nikula const struct bdb_compression_parameters *params; 14433162d057SJani Nikula struct intel_bios_encoder_data *devdata; 14446e0d46e9SJani Nikula const struct child_device_config *child; 14456e0d46e9SJani Nikula u16 block_size; 14466e0d46e9SJani Nikula int index; 14476e0d46e9SJani Nikula 14486e0d46e9SJani Nikula if (bdb->version < 198) 14496e0d46e9SJani Nikula return; 14506e0d46e9SJani Nikula 14516e0d46e9SJani Nikula params = find_section(bdb, BDB_COMPRESSION_PARAMETERS); 14526e0d46e9SJani Nikula if (params) { 14536e0d46e9SJani Nikula /* Sanity checks */ 14546e0d46e9SJani Nikula if (params->entry_size != sizeof(params->data[0])) { 1455e92cbf38SWambui Karuga drm_dbg_kms(&i915->drm, 1456e92cbf38SWambui Karuga "VBT: unsupported compression param entry size\n"); 14576e0d46e9SJani Nikula return; 14586e0d46e9SJani Nikula } 14596e0d46e9SJani Nikula 14606e0d46e9SJani Nikula block_size = get_blocksize(params); 14616e0d46e9SJani Nikula if (block_size < sizeof(*params)) { 1462e92cbf38SWambui Karuga drm_dbg_kms(&i915->drm, 1463e92cbf38SWambui Karuga "VBT: expected 16 compression param entries\n"); 14646e0d46e9SJani Nikula return; 14656e0d46e9SJani Nikula } 14666e0d46e9SJani Nikula } 14676e0d46e9SJani Nikula 14686e0d46e9SJani Nikula list_for_each_entry(devdata, &i915->vbt.display_devices, node) { 14696e0d46e9SJani Nikula child = &devdata->child; 14706e0d46e9SJani Nikula 14716e0d46e9SJani Nikula if (!child->compression_enable) 14726e0d46e9SJani Nikula continue; 14736e0d46e9SJani Nikula 14746e0d46e9SJani Nikula if (!params) { 1475e92cbf38SWambui Karuga drm_dbg_kms(&i915->drm, 1476e92cbf38SWambui Karuga "VBT: compression params not available\n"); 14776e0d46e9SJani Nikula continue; 14786e0d46e9SJani Nikula } 14796e0d46e9SJani Nikula 14806e0d46e9SJani Nikula if (child->compression_method_cps) { 1481e92cbf38SWambui Karuga drm_dbg_kms(&i915->drm, 1482e92cbf38SWambui Karuga "VBT: CPS compression not supported\n"); 14836e0d46e9SJani Nikula continue; 14846e0d46e9SJani Nikula } 14856e0d46e9SJani Nikula 14866e0d46e9SJani Nikula index = child->compression_structure_index; 14876e0d46e9SJani Nikula 14886e0d46e9SJani Nikula devdata->dsc = kmemdup(¶ms->data[index], 14896e0d46e9SJani Nikula sizeof(*devdata->dsc), GFP_KERNEL); 14906e0d46e9SJani Nikula } 14916e0d46e9SJani Nikula } 14926e0d46e9SJani Nikula 1493df0566a6SJani Nikula static u8 translate_iboost(u8 val) 1494df0566a6SJani Nikula { 1495df0566a6SJani Nikula static const u8 mapping[] = { 1, 3, 7 }; /* See VBT spec */ 1496df0566a6SJani Nikula 1497df0566a6SJani Nikula if (val >= ARRAY_SIZE(mapping)) { 1498df0566a6SJani Nikula DRM_DEBUG_KMS("Unsupported I_boost value found in VBT (%d), display may not work properly\n", val); 1499df0566a6SJani Nikula return 0; 1500df0566a6SJani Nikula } 1501df0566a6SJani Nikula return mapping[val]; 1502df0566a6SJani Nikula } 1503df0566a6SJani Nikula 15049e1dbc1aSJani Nikula static const u8 cnp_ddc_pin_map[] = { 15059e1dbc1aSJani Nikula [0] = 0, /* N/A */ 15069e1dbc1aSJani Nikula [DDC_BUS_DDI_B] = GMBUS_PIN_1_BXT, 15079e1dbc1aSJani Nikula [DDC_BUS_DDI_C] = GMBUS_PIN_2_BXT, 15089e1dbc1aSJani Nikula [DDC_BUS_DDI_D] = GMBUS_PIN_4_CNP, /* sic */ 15099e1dbc1aSJani Nikula [DDC_BUS_DDI_F] = GMBUS_PIN_3_BXT, /* sic */ 15109e1dbc1aSJani Nikula }; 15119e1dbc1aSJani Nikula 15129e1dbc1aSJani Nikula static const u8 icp_ddc_pin_map[] = { 15139e1dbc1aSJani Nikula [ICL_DDC_BUS_DDI_A] = GMBUS_PIN_1_BXT, 15149e1dbc1aSJani Nikula [ICL_DDC_BUS_DDI_B] = GMBUS_PIN_2_BXT, 15159e1dbc1aSJani Nikula [TGL_DDC_BUS_DDI_C] = GMBUS_PIN_3_BXT, 15169e1dbc1aSJani Nikula [ICL_DDC_BUS_PORT_1] = GMBUS_PIN_9_TC1_ICP, 15179e1dbc1aSJani Nikula [ICL_DDC_BUS_PORT_2] = GMBUS_PIN_10_TC2_ICP, 15189e1dbc1aSJani Nikula [ICL_DDC_BUS_PORT_3] = GMBUS_PIN_11_TC3_ICP, 15199e1dbc1aSJani Nikula [ICL_DDC_BUS_PORT_4] = GMBUS_PIN_12_TC4_ICP, 15209e1dbc1aSJani Nikula [TGL_DDC_BUS_PORT_5] = GMBUS_PIN_13_TC5_TGP, 15219e1dbc1aSJani Nikula [TGL_DDC_BUS_PORT_6] = GMBUS_PIN_14_TC6_TGP, 15229e1dbc1aSJani Nikula }; 15239e1dbc1aSJani Nikula 15249e1dbc1aSJani Nikula static const u8 rkl_pch_tgp_ddc_pin_map[] = { 15259e1dbc1aSJani Nikula [ICL_DDC_BUS_DDI_A] = GMBUS_PIN_1_BXT, 15269e1dbc1aSJani Nikula [ICL_DDC_BUS_DDI_B] = GMBUS_PIN_2_BXT, 15279e1dbc1aSJani Nikula [RKL_DDC_BUS_DDI_D] = GMBUS_PIN_9_TC1_ICP, 15289e1dbc1aSJani Nikula [RKL_DDC_BUS_DDI_E] = GMBUS_PIN_10_TC2_ICP, 15299e1dbc1aSJani Nikula }; 15309e1dbc1aSJani Nikula 15319e1dbc1aSJani Nikula static const u8 adls_ddc_pin_map[] = { 15329e1dbc1aSJani Nikula [ICL_DDC_BUS_DDI_A] = GMBUS_PIN_1_BXT, 15339e1dbc1aSJani Nikula [ADLS_DDC_BUS_PORT_TC1] = GMBUS_PIN_9_TC1_ICP, 15349e1dbc1aSJani Nikula [ADLS_DDC_BUS_PORT_TC2] = GMBUS_PIN_10_TC2_ICP, 15359e1dbc1aSJani Nikula [ADLS_DDC_BUS_PORT_TC3] = GMBUS_PIN_11_TC3_ICP, 15369e1dbc1aSJani Nikula [ADLS_DDC_BUS_PORT_TC4] = GMBUS_PIN_12_TC4_ICP, 15379e1dbc1aSJani Nikula }; 15389e1dbc1aSJani Nikula 15399e1dbc1aSJani Nikula static const u8 gen9bc_tgp_ddc_pin_map[] = { 15409e1dbc1aSJani Nikula [DDC_BUS_DDI_B] = GMBUS_PIN_2_BXT, 15419e1dbc1aSJani Nikula [DDC_BUS_DDI_C] = GMBUS_PIN_9_TC1_ICP, 15429e1dbc1aSJani Nikula [DDC_BUS_DDI_D] = GMBUS_PIN_10_TC2_ICP, 15439e1dbc1aSJani Nikula }; 15449e1dbc1aSJani Nikula 15459e1dbc1aSJani Nikula static u8 map_ddc_pin(struct drm_i915_private *i915, u8 vbt_pin) 15469e1dbc1aSJani Nikula { 15479e1dbc1aSJani Nikula const u8 *ddc_pin_map; 15489e1dbc1aSJani Nikula int n_entries; 15499e1dbc1aSJani Nikula 15509e1dbc1aSJani Nikula if (IS_ALDERLAKE_S(i915)) { 15519e1dbc1aSJani Nikula ddc_pin_map = adls_ddc_pin_map; 15529e1dbc1aSJani Nikula n_entries = ARRAY_SIZE(adls_ddc_pin_map); 15539e1dbc1aSJani Nikula } else if (INTEL_PCH_TYPE(i915) >= PCH_DG1) { 15549e1dbc1aSJani Nikula return vbt_pin; 15559e1dbc1aSJani Nikula } else if (IS_ROCKETLAKE(i915) && INTEL_PCH_TYPE(i915) == PCH_TGP) { 15569e1dbc1aSJani Nikula ddc_pin_map = rkl_pch_tgp_ddc_pin_map; 15579e1dbc1aSJani Nikula n_entries = ARRAY_SIZE(rkl_pch_tgp_ddc_pin_map); 15589e1dbc1aSJani Nikula } else if (HAS_PCH_TGP(i915) && DISPLAY_VER(i915) == 9) { 15599e1dbc1aSJani Nikula ddc_pin_map = gen9bc_tgp_ddc_pin_map; 15609e1dbc1aSJani Nikula n_entries = ARRAY_SIZE(gen9bc_tgp_ddc_pin_map); 15619e1dbc1aSJani Nikula } else if (INTEL_PCH_TYPE(i915) >= PCH_ICP) { 15629e1dbc1aSJani Nikula ddc_pin_map = icp_ddc_pin_map; 15639e1dbc1aSJani Nikula n_entries = ARRAY_SIZE(icp_ddc_pin_map); 15649e1dbc1aSJani Nikula } else if (HAS_PCH_CNP(i915)) { 15659e1dbc1aSJani Nikula ddc_pin_map = cnp_ddc_pin_map; 15669e1dbc1aSJani Nikula n_entries = ARRAY_SIZE(cnp_ddc_pin_map); 15679e1dbc1aSJani Nikula } else { 15689e1dbc1aSJani Nikula /* Assuming direct map */ 15699e1dbc1aSJani Nikula return vbt_pin; 15709e1dbc1aSJani Nikula } 15719e1dbc1aSJani Nikula 15729e1dbc1aSJani Nikula if (vbt_pin < n_entries && ddc_pin_map[vbt_pin] != 0) 15739e1dbc1aSJani Nikula return ddc_pin_map[vbt_pin]; 15749e1dbc1aSJani Nikula 15759e1dbc1aSJani Nikula drm_dbg_kms(&i915->drm, 15769e1dbc1aSJani Nikula "Ignoring alternate pin: VBT claims DDC pin %d, which is not valid for this platform\n", 15779e1dbc1aSJani Nikula vbt_pin); 15789e1dbc1aSJani Nikula return 0; 15799e1dbc1aSJani Nikula } 15809e1dbc1aSJani Nikula 1581df0566a6SJani Nikula static enum port get_port_by_ddc_pin(struct drm_i915_private *i915, u8 ddc_pin) 1582df0566a6SJani Nikula { 1583*5a449e58SJani Nikula const struct intel_bios_encoder_data *devdata; 1584df0566a6SJani Nikula enum port port; 1585df0566a6SJani Nikula 158695bbede5SJani Nikula if (!ddc_pin) 158795bbede5SJani Nikula return PORT_NONE; 158895bbede5SJani Nikula 1589c4a774c4SJani Nikula for_each_port(port) { 1590*5a449e58SJani Nikula devdata = i915->vbt.ports[port]; 1591df0566a6SJani Nikula 1592*5a449e58SJani Nikula if (devdata && ddc_pin == devdata->child.ddc_pin) 1593df0566a6SJani Nikula return port; 1594df0566a6SJani Nikula } 1595df0566a6SJani Nikula 1596df0566a6SJani Nikula return PORT_NONE; 1597df0566a6SJani Nikula } 1598df0566a6SJani Nikula 1599dab8477bSJani Nikula static void sanitize_ddc_pin(struct intel_bios_encoder_data *devdata, 1600df0566a6SJani Nikula enum port port) 1601df0566a6SJani Nikula { 1602dab8477bSJani Nikula struct drm_i915_private *i915 = devdata->i915; 160345c0673aSJani Nikula struct child_device_config *child; 1604dab8477bSJani Nikula u8 mapped_ddc_pin; 1605df0566a6SJani Nikula enum port p; 1606df0566a6SJani Nikula 1607dab8477bSJani Nikula if (!devdata->child.ddc_pin) 1608dab8477bSJani Nikula return; 1609dab8477bSJani Nikula 1610dab8477bSJani Nikula mapped_ddc_pin = map_ddc_pin(i915, devdata->child.ddc_pin); 1611dab8477bSJani Nikula if (!intel_gmbus_is_valid_pin(i915, mapped_ddc_pin)) { 1612dab8477bSJani Nikula drm_dbg_kms(&i915->drm, 1613dab8477bSJani Nikula "Port %c has invalid DDC pin %d, " 1614dab8477bSJani Nikula "sticking to defaults\n", 1615dab8477bSJani Nikula port_name(port), mapped_ddc_pin); 1616dab8477bSJani Nikula devdata->child.ddc_pin = 0; 1617dab8477bSJani Nikula return; 1618dab8477bSJani Nikula } 1619dab8477bSJani Nikula 1620dab8477bSJani Nikula p = get_port_by_ddc_pin(i915, devdata->child.ddc_pin); 1621894d1739SJani Nikula if (p == PORT_NONE) 1622894d1739SJani Nikula return; 1623894d1739SJani Nikula 1624dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 1625e92cbf38SWambui Karuga "port %c trying to use the same DDC pin (0x%x) as port %c, " 1626df0566a6SJani Nikula "disabling port %c DVI/HDMI support\n", 1627dab8477bSJani Nikula port_name(port), mapped_ddc_pin, 162841e35ffbSVille Syrjälä port_name(p), port_name(p)); 1629df0566a6SJani Nikula 1630df0566a6SJani Nikula /* 1631894d1739SJani Nikula * If we have multiple ports supposedly sharing the pin, then dvi/hdmi 1632894d1739SJani Nikula * couldn't exist on the shared port. Otherwise they share the same ddc 1633894d1739SJani Nikula * pin and system couldn't communicate with them separately. 1634df0566a6SJani Nikula * 1635894d1739SJani Nikula * Give inverse child device order the priority, last one wins. Yes, 1636894d1739SJani Nikula * there are real machines (eg. Asrock B250M-HDV) where VBT has both 1637894d1739SJani Nikula * port A and port E with the same AUX ch and we must pick port E :( 1638df0566a6SJani Nikula */ 1639*5a449e58SJani Nikula child = &i915->vbt.ports[p]->child; 164041e35ffbSVille Syrjälä 164145c0673aSJani Nikula child->device_type &= ~DEVICE_TYPE_TMDS_DVI_SIGNALING; 164245c0673aSJani Nikula child->device_type |= DEVICE_TYPE_NOT_HDMI_OUTPUT; 164345c0673aSJani Nikula 1644dab8477bSJani Nikula child->ddc_pin = 0; 1645df0566a6SJani Nikula } 1646df0566a6SJani Nikula 1647df0566a6SJani Nikula static enum port get_port_by_aux_ch(struct drm_i915_private *i915, u8 aux_ch) 1648df0566a6SJani Nikula { 1649*5a449e58SJani Nikula const struct intel_bios_encoder_data *devdata; 1650df0566a6SJani Nikula enum port port; 1651df0566a6SJani Nikula 165295bbede5SJani Nikula if (!aux_ch) 165395bbede5SJani Nikula return PORT_NONE; 165495bbede5SJani Nikula 1655c4a774c4SJani Nikula for_each_port(port) { 1656*5a449e58SJani Nikula devdata = i915->vbt.ports[port]; 1657df0566a6SJani Nikula 1658*5a449e58SJani Nikula if (devdata && aux_ch == devdata->child.aux_channel) 1659df0566a6SJani Nikula return port; 1660df0566a6SJani Nikula } 1661df0566a6SJani Nikula 1662df0566a6SJani Nikula return PORT_NONE; 1663df0566a6SJani Nikula } 1664df0566a6SJani Nikula 166511182986SJani Nikula static void sanitize_aux_ch(struct intel_bios_encoder_data *devdata, 1666df0566a6SJani Nikula enum port port) 1667df0566a6SJani Nikula { 166811182986SJani Nikula struct drm_i915_private *i915 = devdata->i915; 166945c0673aSJani Nikula struct child_device_config *child; 1670df0566a6SJani Nikula enum port p; 1671df0566a6SJani Nikula 167211182986SJani Nikula p = get_port_by_aux_ch(i915, devdata->child.aux_channel); 1673894d1739SJani Nikula if (p == PORT_NONE) 1674894d1739SJani Nikula return; 1675894d1739SJani Nikula 1676dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 1677e92cbf38SWambui Karuga "port %c trying to use the same AUX CH (0x%x) as port %c, " 1678df0566a6SJani Nikula "disabling port %c DP support\n", 167911182986SJani Nikula port_name(port), devdata->child.aux_channel, 168041e35ffbSVille Syrjälä port_name(p), port_name(p)); 1681df0566a6SJani Nikula 1682df0566a6SJani Nikula /* 1683894d1739SJani Nikula * If we have multiple ports supposedly sharing the aux channel, then DP 1684894d1739SJani Nikula * couldn't exist on the shared port. Otherwise they share the same aux 1685894d1739SJani Nikula * channel and system couldn't communicate with them separately. 1686df0566a6SJani Nikula * 1687894d1739SJani Nikula * Give inverse child device order the priority, last one wins. Yes, 1688894d1739SJani Nikula * there are real machines (eg. Asrock B250M-HDV) where VBT has both 1689894d1739SJani Nikula * port A and port E with the same AUX ch and we must pick port E :( 1690df0566a6SJani Nikula */ 1691*5a449e58SJani Nikula child = &i915->vbt.ports[p]->child; 169241e35ffbSVille Syrjälä 169345c0673aSJani Nikula child->device_type &= ~DEVICE_TYPE_DISPLAYPORT_OUTPUT; 169411182986SJani Nikula child->aux_channel = 0; 1695df0566a6SJani Nikula } 1696df0566a6SJani Nikula 16974628142aSLucas De Marchi static enum port __dvo_port_to_port(int n_ports, int n_dvo, 16984628142aSLucas De Marchi const int port_mapping[][3], u8 dvo_port) 1699df0566a6SJani Nikula { 1700df0566a6SJani Nikula enum port port; 1701df0566a6SJani Nikula int i; 1702df0566a6SJani Nikula 17034628142aSLucas De Marchi for (port = PORT_A; port < n_ports; port++) { 17044628142aSLucas De Marchi for (i = 0; i < n_dvo; i++) { 17054628142aSLucas De Marchi if (port_mapping[port][i] == -1) 1706df0566a6SJani Nikula break; 1707df0566a6SJani Nikula 17084628142aSLucas De Marchi if (dvo_port == port_mapping[port][i]) 1709df0566a6SJani Nikula return port; 1710df0566a6SJani Nikula } 1711df0566a6SJani Nikula } 1712df0566a6SJani Nikula 1713df0566a6SJani Nikula return PORT_NONE; 1714df0566a6SJani Nikula } 1715df0566a6SJani Nikula 1716dbd440d8SJani Nikula static enum port dvo_port_to_port(struct drm_i915_private *i915, 17174628142aSLucas De Marchi u8 dvo_port) 17184628142aSLucas De Marchi { 17194628142aSLucas De Marchi /* 17204628142aSLucas De Marchi * Each DDI port can have more than one value on the "DVO Port" field, 17214628142aSLucas De Marchi * so look for all the possible values for each port. 17224628142aSLucas De Marchi */ 17234628142aSLucas De Marchi static const int port_mapping[][3] = { 17244628142aSLucas De Marchi [PORT_A] = { DVO_PORT_HDMIA, DVO_PORT_DPA, -1 }, 17254628142aSLucas De Marchi [PORT_B] = { DVO_PORT_HDMIB, DVO_PORT_DPB, -1 }, 17264628142aSLucas De Marchi [PORT_C] = { DVO_PORT_HDMIC, DVO_PORT_DPC, -1 }, 17274628142aSLucas De Marchi [PORT_D] = { DVO_PORT_HDMID, DVO_PORT_DPD, -1 }, 17288c1a8f12SMatt Roper [PORT_E] = { DVO_PORT_HDMIE, DVO_PORT_DPE, DVO_PORT_CRT }, 17294628142aSLucas De Marchi [PORT_F] = { DVO_PORT_HDMIF, DVO_PORT_DPF, -1 }, 17304628142aSLucas De Marchi [PORT_G] = { DVO_PORT_HDMIG, DVO_PORT_DPG, -1 }, 1731176430ccSVille Syrjälä [PORT_H] = { DVO_PORT_HDMIH, DVO_PORT_DPH, -1 }, 1732176430ccSVille Syrjälä [PORT_I] = { DVO_PORT_HDMII, DVO_PORT_DPI, -1 }, 17334628142aSLucas De Marchi }; 17344628142aSLucas De Marchi /* 17351d8ca002SVille Syrjälä * RKL VBT uses PHY based mapping. Combo PHYs A,B,C,D 17361d8ca002SVille Syrjälä * map to DDI A,B,TC1,TC2 respectively. 17374628142aSLucas De Marchi */ 17384628142aSLucas De Marchi static const int rkl_port_mapping[][3] = { 17394628142aSLucas De Marchi [PORT_A] = { DVO_PORT_HDMIA, DVO_PORT_DPA, -1 }, 17404628142aSLucas De Marchi [PORT_B] = { DVO_PORT_HDMIB, DVO_PORT_DPB, -1 }, 17414628142aSLucas De Marchi [PORT_C] = { -1 }, 17421d8ca002SVille Syrjälä [PORT_TC1] = { DVO_PORT_HDMIC, DVO_PORT_DPC, -1 }, 17431d8ca002SVille Syrjälä [PORT_TC2] = { DVO_PORT_HDMID, DVO_PORT_DPD, -1 }, 17444628142aSLucas De Marchi }; 174518c283dfSAditya Swarup /* 174618c283dfSAditya Swarup * Alderlake S ports used in the driver are PORT_A, PORT_D, PORT_E, 174718c283dfSAditya Swarup * PORT_F and PORT_G, we need to map that to correct VBT sections. 174818c283dfSAditya Swarup */ 174918c283dfSAditya Swarup static const int adls_port_mapping[][3] = { 175018c283dfSAditya Swarup [PORT_A] = { DVO_PORT_HDMIA, DVO_PORT_DPA, -1 }, 175118c283dfSAditya Swarup [PORT_B] = { -1 }, 175218c283dfSAditya Swarup [PORT_C] = { -1 }, 175318c283dfSAditya Swarup [PORT_TC1] = { DVO_PORT_HDMIB, DVO_PORT_DPB, -1 }, 175418c283dfSAditya Swarup [PORT_TC2] = { DVO_PORT_HDMIC, DVO_PORT_DPC, -1 }, 175518c283dfSAditya Swarup [PORT_TC3] = { DVO_PORT_HDMID, DVO_PORT_DPD, -1 }, 175618c283dfSAditya Swarup [PORT_TC4] = { DVO_PORT_HDMIE, DVO_PORT_DPE, -1 }, 175718c283dfSAditya Swarup }; 1758eeb63c54SJosé Roberto de Souza static const int xelpd_port_mapping[][3] = { 1759eeb63c54SJosé Roberto de Souza [PORT_A] = { DVO_PORT_HDMIA, DVO_PORT_DPA, -1 }, 1760eeb63c54SJosé Roberto de Souza [PORT_B] = { DVO_PORT_HDMIB, DVO_PORT_DPB, -1 }, 1761eeb63c54SJosé Roberto de Souza [PORT_C] = { DVO_PORT_HDMIC, DVO_PORT_DPC, -1 }, 1762eeb63c54SJosé Roberto de Souza [PORT_D_XELPD] = { DVO_PORT_HDMID, DVO_PORT_DPD, -1 }, 1763eeb63c54SJosé Roberto de Souza [PORT_E_XELPD] = { DVO_PORT_HDMIE, DVO_PORT_DPE, -1 }, 1764eeb63c54SJosé Roberto de Souza [PORT_TC1] = { DVO_PORT_HDMIF, DVO_PORT_DPF, -1 }, 1765eeb63c54SJosé Roberto de Souza [PORT_TC2] = { DVO_PORT_HDMIG, DVO_PORT_DPG, -1 }, 1766eeb63c54SJosé Roberto de Souza [PORT_TC3] = { DVO_PORT_HDMIH, DVO_PORT_DPH, -1 }, 1767eeb63c54SJosé Roberto de Souza [PORT_TC4] = { DVO_PORT_HDMII, DVO_PORT_DPI, -1 }, 1768eeb63c54SJosé Roberto de Souza }; 17694628142aSLucas De Marchi 1770eeb63c54SJosé Roberto de Souza if (DISPLAY_VER(i915) == 13) 1771eeb63c54SJosé Roberto de Souza return __dvo_port_to_port(ARRAY_SIZE(xelpd_port_mapping), 1772eeb63c54SJosé Roberto de Souza ARRAY_SIZE(xelpd_port_mapping[0]), 1773eeb63c54SJosé Roberto de Souza xelpd_port_mapping, 1774eeb63c54SJosé Roberto de Souza dvo_port); 1775eeb63c54SJosé Roberto de Souza else if (IS_ALDERLAKE_S(i915)) 177618c283dfSAditya Swarup return __dvo_port_to_port(ARRAY_SIZE(adls_port_mapping), 177718c283dfSAditya Swarup ARRAY_SIZE(adls_port_mapping[0]), 177818c283dfSAditya Swarup adls_port_mapping, 177918c283dfSAditya Swarup dvo_port); 1780dbd440d8SJani Nikula else if (IS_DG1(i915) || IS_ROCKETLAKE(i915)) 17814628142aSLucas De Marchi return __dvo_port_to_port(ARRAY_SIZE(rkl_port_mapping), 17824628142aSLucas De Marchi ARRAY_SIZE(rkl_port_mapping[0]), 17834628142aSLucas De Marchi rkl_port_mapping, 17844628142aSLucas De Marchi dvo_port); 17854628142aSLucas De Marchi else 17864628142aSLucas De Marchi return __dvo_port_to_port(ARRAY_SIZE(port_mapping), 17874628142aSLucas De Marchi ARRAY_SIZE(port_mapping[0]), 17884628142aSLucas De Marchi port_mapping, 17894628142aSLucas De Marchi dvo_port); 17904628142aSLucas De Marchi } 17914628142aSLucas De Marchi 1792b60e320bSLee Shawn C static int parse_bdb_230_dp_max_link_rate(const int vbt_max_link_rate) 1793b60e320bSLee Shawn C { 1794b60e320bSLee Shawn C switch (vbt_max_link_rate) { 1795b60e320bSLee Shawn C default: 1796b60e320bSLee Shawn C case BDB_230_VBT_DP_MAX_LINK_RATE_DEF: 1797b60e320bSLee Shawn C return 0; 1798b60e320bSLee Shawn C case BDB_230_VBT_DP_MAX_LINK_RATE_UHBR20: 1799b60e320bSLee Shawn C return 2000000; 1800b60e320bSLee Shawn C case BDB_230_VBT_DP_MAX_LINK_RATE_UHBR13P5: 1801b60e320bSLee Shawn C return 1350000; 1802b60e320bSLee Shawn C case BDB_230_VBT_DP_MAX_LINK_RATE_UHBR10: 1803b60e320bSLee Shawn C return 1000000; 1804b60e320bSLee Shawn C case BDB_230_VBT_DP_MAX_LINK_RATE_HBR3: 1805b60e320bSLee Shawn C return 810000; 1806b60e320bSLee Shawn C case BDB_230_VBT_DP_MAX_LINK_RATE_HBR2: 1807b60e320bSLee Shawn C return 540000; 1808b60e320bSLee Shawn C case BDB_230_VBT_DP_MAX_LINK_RATE_HBR: 1809b60e320bSLee Shawn C return 270000; 1810b60e320bSLee Shawn C case BDB_230_VBT_DP_MAX_LINK_RATE_LBR: 1811b60e320bSLee Shawn C return 162000; 1812b60e320bSLee Shawn C } 1813b60e320bSLee Shawn C } 1814b60e320bSLee Shawn C 1815b60e320bSLee Shawn C static int parse_bdb_216_dp_max_link_rate(const int vbt_max_link_rate) 1816b60e320bSLee Shawn C { 1817b60e320bSLee Shawn C switch (vbt_max_link_rate) { 1818b60e320bSLee Shawn C default: 1819b60e320bSLee Shawn C case BDB_216_VBT_DP_MAX_LINK_RATE_HBR3: 1820b60e320bSLee Shawn C return 810000; 1821b60e320bSLee Shawn C case BDB_216_VBT_DP_MAX_LINK_RATE_HBR2: 1822b60e320bSLee Shawn C return 540000; 1823b60e320bSLee Shawn C case BDB_216_VBT_DP_MAX_LINK_RATE_HBR: 1824b60e320bSLee Shawn C return 270000; 1825b60e320bSLee Shawn C case BDB_216_VBT_DP_MAX_LINK_RATE_LBR: 1826b60e320bSLee Shawn C return 162000; 1827b60e320bSLee Shawn C } 1828b60e320bSLee Shawn C } 1829b60e320bSLee Shawn C 183072337aacSJani Nikula static int _intel_bios_dp_max_link_rate(const struct intel_bios_encoder_data *devdata) 183172337aacSJani Nikula { 183272337aacSJani Nikula if (!devdata || devdata->i915->vbt.version < 216) 183372337aacSJani Nikula return 0; 183472337aacSJani Nikula 183572337aacSJani Nikula if (devdata->i915->vbt.version >= 230) 183672337aacSJani Nikula return parse_bdb_230_dp_max_link_rate(devdata->child.dp_max_link_rate); 183772337aacSJani Nikula else 183872337aacSJani Nikula return parse_bdb_216_dp_max_link_rate(devdata->child.dp_max_link_rate); 183972337aacSJani Nikula } 184072337aacSJani Nikula 1841d0ab409dSJani Nikula static void sanitize_device_type(struct intel_bios_encoder_data *devdata, 1842d0ab409dSJani Nikula enum port port) 1843d0ab409dSJani Nikula { 1844d0ab409dSJani Nikula struct drm_i915_private *i915 = devdata->i915; 1845d0ab409dSJani Nikula bool is_hdmi; 1846d0ab409dSJani Nikula 1847005e9537SMatt Roper if (port != PORT_A || DISPLAY_VER(i915) >= 12) 1848d0ab409dSJani Nikula return; 1849d0ab409dSJani Nikula 1850d0ab409dSJani Nikula if (!(devdata->child.device_type & DEVICE_TYPE_TMDS_DVI_SIGNALING)) 1851d0ab409dSJani Nikula return; 1852d0ab409dSJani Nikula 1853d0ab409dSJani Nikula is_hdmi = !(devdata->child.device_type & DEVICE_TYPE_NOT_HDMI_OUTPUT); 1854d0ab409dSJani Nikula 1855d0ab409dSJani Nikula drm_dbg_kms(&i915->drm, "VBT claims port A supports DVI%s, ignoring\n", 1856d0ab409dSJani Nikula is_hdmi ? "/HDMI" : ""); 1857d0ab409dSJani Nikula 1858d0ab409dSJani Nikula devdata->child.device_type &= ~DEVICE_TYPE_TMDS_DVI_SIGNALING; 1859d0ab409dSJani Nikula devdata->child.device_type |= DEVICE_TYPE_NOT_HDMI_OUTPUT; 1860d0ab409dSJani Nikula } 1861d0ab409dSJani Nikula 1862d0ab409dSJani Nikula static bool 1863d0ab409dSJani Nikula intel_bios_encoder_supports_crt(const struct intel_bios_encoder_data *devdata) 1864d0ab409dSJani Nikula { 1865d0ab409dSJani Nikula return devdata->child.device_type & DEVICE_TYPE_ANALOG_OUTPUT; 1866d0ab409dSJani Nikula } 1867d0ab409dSJani Nikula 186845c0673aSJani Nikula bool 1869d0ab409dSJani Nikula intel_bios_encoder_supports_dvi(const struct intel_bios_encoder_data *devdata) 1870d0ab409dSJani Nikula { 1871d0ab409dSJani Nikula return devdata->child.device_type & DEVICE_TYPE_TMDS_DVI_SIGNALING; 1872d0ab409dSJani Nikula } 1873d0ab409dSJani Nikula 187445c0673aSJani Nikula bool 1875d0ab409dSJani Nikula intel_bios_encoder_supports_hdmi(const struct intel_bios_encoder_data *devdata) 1876d0ab409dSJani Nikula { 1877d0ab409dSJani Nikula return intel_bios_encoder_supports_dvi(devdata) && 1878d0ab409dSJani Nikula (devdata->child.device_type & DEVICE_TYPE_NOT_HDMI_OUTPUT) == 0; 1879d0ab409dSJani Nikula } 1880d0ab409dSJani Nikula 188145c0673aSJani Nikula bool 1882d0ab409dSJani Nikula intel_bios_encoder_supports_dp(const struct intel_bios_encoder_data *devdata) 1883d0ab409dSJani Nikula { 1884d0ab409dSJani Nikula return devdata->child.device_type & DEVICE_TYPE_DISPLAYPORT_OUTPUT; 1885d0ab409dSJani Nikula } 1886d0ab409dSJani Nikula 1887d0ab409dSJani Nikula static bool 1888d0ab409dSJani Nikula intel_bios_encoder_supports_edp(const struct intel_bios_encoder_data *devdata) 1889d0ab409dSJani Nikula { 1890d0ab409dSJani Nikula return intel_bios_encoder_supports_dp(devdata) && 1891d0ab409dSJani Nikula devdata->child.device_type & DEVICE_TYPE_INTERNAL_CONNECTOR; 1892d0ab409dSJani Nikula } 1893d0ab409dSJani Nikula 1894a9a56e76SJani Nikula static int _intel_bios_hdmi_level_shift(const struct intel_bios_encoder_data *devdata) 1895a9a56e76SJani Nikula { 1896a9a56e76SJani Nikula if (!devdata || devdata->i915->vbt.version < 158) 1897a9a56e76SJani Nikula return -1; 1898a9a56e76SJani Nikula 1899a9a56e76SJani Nikula return devdata->child.hdmi_level_shifter_value; 1900a9a56e76SJani Nikula } 1901a9a56e76SJani Nikula 19026ba69981SJani Nikula static int _intel_bios_max_tmds_clock(const struct intel_bios_encoder_data *devdata) 19036ba69981SJani Nikula { 19046ba69981SJani Nikula if (!devdata || devdata->i915->vbt.version < 204) 19056ba69981SJani Nikula return 0; 19066ba69981SJani Nikula 19076ba69981SJani Nikula switch (devdata->child.hdmi_max_data_rate) { 19086ba69981SJani Nikula default: 19096ba69981SJani Nikula MISSING_CASE(devdata->child.hdmi_max_data_rate); 19106ba69981SJani Nikula fallthrough; 19116ba69981SJani Nikula case HDMI_MAX_DATA_RATE_PLATFORM: 19126ba69981SJani Nikula return 0; 19136ba69981SJani Nikula case HDMI_MAX_DATA_RATE_297: 19146ba69981SJani Nikula return 297000; 19156ba69981SJani Nikula case HDMI_MAX_DATA_RATE_165: 19166ba69981SJani Nikula return 165000; 19176ba69981SJani Nikula } 19186ba69981SJani Nikula } 19196ba69981SJani Nikula 19205a9d38b2SLucas De Marchi static bool is_port_valid(struct drm_i915_private *i915, enum port port) 19215a9d38b2SLucas De Marchi { 19225a9d38b2SLucas De Marchi /* 1923cad83b40SLucas De Marchi * On some ICL SKUs port F is not present, but broken VBTs mark 19245a9d38b2SLucas De Marchi * the port as present. Only try to initialize port F for the 19255a9d38b2SLucas De Marchi * SKUs that may actually have it. 19265a9d38b2SLucas De Marchi */ 1927cad83b40SLucas De Marchi if (port == PORT_F && IS_ICELAKE(i915)) 1928cad83b40SLucas De Marchi return IS_ICL_WITH_PORT_F(i915); 19295a9d38b2SLucas De Marchi 19305a9d38b2SLucas De Marchi return true; 19315a9d38b2SLucas De Marchi } 19325a9d38b2SLucas De Marchi 1933dbd440d8SJani Nikula static void parse_ddi_port(struct drm_i915_private *i915, 19343162d057SJani Nikula struct intel_bios_encoder_data *devdata) 1935df0566a6SJani Nikula { 1936d1dad6f4SJani Nikula const struct child_device_config *child = &devdata->child; 1937f08fbe6aSJani Nikula bool is_dvi, is_hdmi, is_dp, is_edp, is_crt, supports_typec_usb, supports_tbt; 193872337aacSJani Nikula int dp_boost_level, dp_max_link_rate, hdmi_boost_level, hdmi_level_shift, max_tmds_clock; 1939df0566a6SJani Nikula enum port port; 1940df0566a6SJani Nikula 1941dbd440d8SJani Nikula port = dvo_port_to_port(i915, child->dvo_port); 1942df0566a6SJani Nikula if (port == PORT_NONE) 1943df0566a6SJani Nikula return; 1944df0566a6SJani Nikula 19455a9d38b2SLucas De Marchi if (!is_port_valid(i915, port)) { 19465a9d38b2SLucas De Marchi drm_dbg_kms(&i915->drm, 19475a9d38b2SLucas De Marchi "VBT reports port %c as supported, but that can't be true: skipping\n", 19485a9d38b2SLucas De Marchi port_name(port)); 19495a9d38b2SLucas De Marchi return; 19505a9d38b2SLucas De Marchi } 19515a9d38b2SLucas De Marchi 1952*5a449e58SJani Nikula if (i915->vbt.ports[port]) { 1953dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 1954e92cbf38SWambui Karuga "More than one child device for port %c in VBT, using the first.\n", 1955df0566a6SJani Nikula port_name(port)); 1956df0566a6SJani Nikula return; 1957df0566a6SJani Nikula } 1958df0566a6SJani Nikula 1959d0ab409dSJani Nikula sanitize_device_type(devdata, port); 1960df0566a6SJani Nikula 1961d0ab409dSJani Nikula is_dvi = intel_bios_encoder_supports_dvi(devdata); 1962d0ab409dSJani Nikula is_dp = intel_bios_encoder_supports_dp(devdata); 1963d0ab409dSJani Nikula is_crt = intel_bios_encoder_supports_crt(devdata); 1964d0ab409dSJani Nikula is_hdmi = intel_bios_encoder_supports_hdmi(devdata); 1965d0ab409dSJani Nikula is_edp = intel_bios_encoder_supports_edp(devdata); 1966df0566a6SJani Nikula 1967f08fbe6aSJani Nikula supports_typec_usb = intel_bios_encoder_supports_typec_usb(devdata); 1968f08fbe6aSJani Nikula supports_tbt = intel_bios_encoder_supports_tbt(devdata); 1969df0566a6SJani Nikula 1970dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 1971e92cbf38SWambui Karuga "Port %c VBT info: CRT:%d DVI:%d HDMI:%d DP:%d eDP:%d LSPCON:%d USB-Type-C:%d TBT:%d DSC:%d\n", 1972df0566a6SJani Nikula port_name(port), is_crt, is_dvi, is_hdmi, is_dp, is_edp, 1973dbd440d8SJani Nikula HAS_LSPCON(i915) && child->lspcon, 1974f08fbe6aSJani Nikula supports_typec_usb, supports_tbt, 19756e0d46e9SJani Nikula devdata->dsc != NULL); 1976df0566a6SJani Nikula 1977dab8477bSJani Nikula if (is_dvi) 1978dab8477bSJani Nikula sanitize_ddc_pin(devdata, port); 1979df0566a6SJani Nikula 198011182986SJani Nikula if (is_dp) 198111182986SJani Nikula sanitize_aux_ch(devdata, port); 1982df0566a6SJani Nikula 1983a9a56e76SJani Nikula hdmi_level_shift = _intel_bios_hdmi_level_shift(devdata); 1984a9a56e76SJani Nikula if (hdmi_level_shift >= 0) { 1985dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 19866ee8d381SJani Nikula "Port %c VBT HDMI level shift: %d\n", 1987a9a56e76SJani Nikula port_name(port), hdmi_level_shift); 1988df0566a6SJani Nikula } 1989df0566a6SJani Nikula 19906ba69981SJani Nikula max_tmds_clock = _intel_bios_max_tmds_clock(devdata); 1991df0566a6SJani Nikula if (max_tmds_clock) 1992dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 19936ee8d381SJani Nikula "Port %c VBT HDMI max TMDS clock: %d kHz\n", 1994df0566a6SJani Nikula port_name(port), max_tmds_clock); 1995df0566a6SJani Nikula 1996c0a950d1SJani Nikula /* I_boost config for SKL and above */ 1997c0a950d1SJani Nikula dp_boost_level = intel_bios_encoder_dp_boost_level(devdata); 1998c0a950d1SJani Nikula if (dp_boost_level) 1999dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 20006ee8d381SJani Nikula "Port %c VBT (e)DP boost level: %d\n", 2001c0a950d1SJani Nikula port_name(port), dp_boost_level); 2002c0a950d1SJani Nikula 2003c0a950d1SJani Nikula hdmi_boost_level = intel_bios_encoder_hdmi_boost_level(devdata); 2004c0a950d1SJani Nikula if (hdmi_boost_level) 2005dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 20066ee8d381SJani Nikula "Port %c VBT HDMI boost level: %d\n", 2007c0a950d1SJani Nikula port_name(port), hdmi_boost_level); 2008df0566a6SJani Nikula 200972337aacSJani Nikula dp_max_link_rate = _intel_bios_dp_max_link_rate(devdata); 201072337aacSJani Nikula if (dp_max_link_rate) 2011dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 20126ee8d381SJani Nikula "Port %c VBT DP max link rate: %d\n", 201372337aacSJani Nikula port_name(port), dp_max_link_rate); 2014df0566a6SJani Nikula 2015*5a449e58SJani Nikula i915->vbt.ports[port] = devdata; 2016df0566a6SJani Nikula } 2017df0566a6SJani Nikula 2018ef0096e4SJani Nikula static void parse_ddi_ports(struct drm_i915_private *i915) 2019df0566a6SJani Nikula { 20203162d057SJani Nikula struct intel_bios_encoder_data *devdata; 2021df0566a6SJani Nikula 2022dbd440d8SJani Nikula if (!HAS_DDI(i915) && !IS_CHERRYVIEW(i915)) 2023df0566a6SJani Nikula return; 2024df0566a6SJani Nikula 2025ef0096e4SJani Nikula if (i915->vbt.version < 155) 2026df0566a6SJani Nikula return; 2027df0566a6SJani Nikula 2028dbd440d8SJani Nikula list_for_each_entry(devdata, &i915->vbt.display_devices, node) 2029ef0096e4SJani Nikula parse_ddi_port(i915, devdata); 2030df0566a6SJani Nikula } 2031df0566a6SJani Nikula 2032df0566a6SJani Nikula static void 2033dbd440d8SJani Nikula parse_general_definitions(struct drm_i915_private *i915, 2034df0566a6SJani Nikula const struct bdb_header *bdb) 2035df0566a6SJani Nikula { 2036df0566a6SJani Nikula const struct bdb_general_definitions *defs; 20373162d057SJani Nikula struct intel_bios_encoder_data *devdata; 2038df0566a6SJani Nikula const struct child_device_config *child; 20390d9ef19bSJani Nikula int i, child_device_num; 2040df0566a6SJani Nikula u8 expected_size; 2041df0566a6SJani Nikula u16 block_size; 2042df0566a6SJani Nikula int bus_pin; 2043df0566a6SJani Nikula 2044df0566a6SJani Nikula defs = find_section(bdb, BDB_GENERAL_DEFINITIONS); 2045df0566a6SJani Nikula if (!defs) { 2046dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 2047e92cbf38SWambui Karuga "No general definition block is found, no devices defined.\n"); 2048df0566a6SJani Nikula return; 2049df0566a6SJani Nikula } 2050df0566a6SJani Nikula 2051df0566a6SJani Nikula block_size = get_blocksize(defs); 2052df0566a6SJani Nikula if (block_size < sizeof(*defs)) { 2053dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 2054e92cbf38SWambui Karuga "General definitions block too small (%u)\n", 2055df0566a6SJani Nikula block_size); 2056df0566a6SJani Nikula return; 2057df0566a6SJani Nikula } 2058df0566a6SJani Nikula 2059df0566a6SJani Nikula bus_pin = defs->crt_ddc_gmbus_pin; 2060dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, "crt_ddc_bus_pin: %d\n", bus_pin); 2061dbd440d8SJani Nikula if (intel_gmbus_is_valid_pin(i915, bus_pin)) 2062dbd440d8SJani Nikula i915->vbt.crt_ddc_pin = bus_pin; 2063df0566a6SJani Nikula 2064df0566a6SJani Nikula if (bdb->version < 106) { 2065df0566a6SJani Nikula expected_size = 22; 2066df0566a6SJani Nikula } else if (bdb->version < 111) { 2067df0566a6SJani Nikula expected_size = 27; 2068df0566a6SJani Nikula } else if (bdb->version < 195) { 2069df0566a6SJani Nikula expected_size = LEGACY_CHILD_DEVICE_CONFIG_SIZE; 2070df0566a6SJani Nikula } else if (bdb->version == 195) { 2071df0566a6SJani Nikula expected_size = 37; 2072df0566a6SJani Nikula } else if (bdb->version <= 215) { 2073df0566a6SJani Nikula expected_size = 38; 2074e4b3c3b3SJosé Roberto de Souza } else if (bdb->version <= 237) { 2075df0566a6SJani Nikula expected_size = 39; 2076df0566a6SJani Nikula } else { 2077df0566a6SJani Nikula expected_size = sizeof(*child); 2078df0566a6SJani Nikula BUILD_BUG_ON(sizeof(*child) < 39); 2079dbd440d8SJani Nikula drm_dbg(&i915->drm, 2080e92cbf38SWambui Karuga "Expected child device config size for VBT version %u not known; assuming %u\n", 2081df0566a6SJani Nikula bdb->version, expected_size); 2082df0566a6SJani Nikula } 2083df0566a6SJani Nikula 2084df0566a6SJani Nikula /* Flag an error for unexpected size, but continue anyway. */ 2085df0566a6SJani Nikula if (defs->child_dev_size != expected_size) 2086dbd440d8SJani Nikula drm_err(&i915->drm, 2087e92cbf38SWambui Karuga "Unexpected child device config size %u (expected %u for VBT version %u)\n", 2088df0566a6SJani Nikula defs->child_dev_size, expected_size, bdb->version); 2089df0566a6SJani Nikula 2090df0566a6SJani Nikula /* The legacy sized child device config is the minimum we need. */ 2091df0566a6SJani Nikula if (defs->child_dev_size < LEGACY_CHILD_DEVICE_CONFIG_SIZE) { 2092dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 2093e92cbf38SWambui Karuga "Child device config size %u is too small.\n", 2094df0566a6SJani Nikula defs->child_dev_size); 2095df0566a6SJani Nikula return; 2096df0566a6SJani Nikula } 2097df0566a6SJani Nikula 2098df0566a6SJani Nikula /* get the number of child device */ 2099df0566a6SJani Nikula child_device_num = (block_size - sizeof(*defs)) / defs->child_dev_size; 2100df0566a6SJani Nikula 2101df0566a6SJani Nikula for (i = 0; i < child_device_num; i++) { 2102df0566a6SJani Nikula child = child_device_ptr(defs, i); 2103df0566a6SJani Nikula if (!child->device_type) 2104df0566a6SJani Nikula continue; 2105df0566a6SJani Nikula 2106dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 2107e92cbf38SWambui Karuga "Found VBT child device with type 0x%x\n", 2108bdeb18dbSMatt Roper child->device_type); 2109bdeb18dbSMatt Roper 21100d9ef19bSJani Nikula devdata = kzalloc(sizeof(*devdata), GFP_KERNEL); 21110d9ef19bSJani Nikula if (!devdata) 21120d9ef19bSJani Nikula break; 21130d9ef19bSJani Nikula 21147371fa34SJani Nikula devdata->i915 = i915; 21157371fa34SJani Nikula 2116df0566a6SJani Nikula /* 2117df0566a6SJani Nikula * Copy as much as we know (sizeof) and is available 21180d9ef19bSJani Nikula * (child_dev_size) of the child device config. Accessing the 21190d9ef19bSJani Nikula * data must depend on VBT version. 2120df0566a6SJani Nikula */ 21210d9ef19bSJani Nikula memcpy(&devdata->child, child, 2122df0566a6SJani Nikula min_t(size_t, defs->child_dev_size, sizeof(*child))); 21230d9ef19bSJani Nikula 2124dbd440d8SJani Nikula list_add_tail(&devdata->node, &i915->vbt.display_devices); 2125df0566a6SJani Nikula } 21260d9ef19bSJani Nikula 2127dbd440d8SJani Nikula if (list_empty(&i915->vbt.display_devices)) 2128dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 2129e92cbf38SWambui Karuga "no child dev is parsed from VBT\n"); 2130df0566a6SJani Nikula } 2131df0566a6SJani Nikula 2132df0566a6SJani Nikula /* Common defaults which may be overridden by VBT. */ 2133df0566a6SJani Nikula static void 2134dbd440d8SJani Nikula init_vbt_defaults(struct drm_i915_private *i915) 2135df0566a6SJani Nikula { 2136dbd440d8SJani Nikula i915->vbt.crt_ddc_pin = GMBUS_PIN_VGADDC; 2137df0566a6SJani Nikula 2138df0566a6SJani Nikula /* Default to having backlight */ 2139dbd440d8SJani Nikula i915->vbt.backlight.present = true; 2140df0566a6SJani Nikula 2141df0566a6SJani Nikula /* LFP panel data */ 2142dbd440d8SJani Nikula i915->vbt.lvds_dither = 1; 2143df0566a6SJani Nikula 2144df0566a6SJani Nikula /* SDVO panel data */ 2145dbd440d8SJani Nikula i915->vbt.sdvo_lvds_vbt_mode = NULL; 2146df0566a6SJani Nikula 2147df0566a6SJani Nikula /* general features */ 2148dbd440d8SJani Nikula i915->vbt.int_tv_support = 1; 2149dbd440d8SJani Nikula i915->vbt.int_crt_support = 1; 2150df0566a6SJani Nikula 2151df0566a6SJani Nikula /* driver features */ 2152dbd440d8SJani Nikula i915->vbt.int_lvds_support = 1; 2153df0566a6SJani Nikula 2154df0566a6SJani Nikula /* Default to using SSC */ 2155dbd440d8SJani Nikula i915->vbt.lvds_use_ssc = 1; 2156df0566a6SJani Nikula /* 2157df0566a6SJani Nikula * Core/SandyBridge/IvyBridge use alternative (120MHz) reference 2158df0566a6SJani Nikula * clock for LVDS. 2159df0566a6SJani Nikula */ 2160dbd440d8SJani Nikula i915->vbt.lvds_ssc_freq = intel_bios_ssc_frequency(i915, 2161dbd440d8SJani Nikula !HAS_PCH_SPLIT(i915)); 2162dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, "Set default to SSC at %d kHz\n", 2163dbd440d8SJani Nikula i915->vbt.lvds_ssc_freq); 2164df0566a6SJani Nikula } 2165df0566a6SJani Nikula 2166df0566a6SJani Nikula /* Defaults to initialize only if there is no VBT. */ 2167df0566a6SJani Nikula static void 2168dbd440d8SJani Nikula init_vbt_missing_defaults(struct drm_i915_private *i915) 2169df0566a6SJani Nikula { 2170df0566a6SJani Nikula enum port port; 21719b52aa72SRodrigo Vivi int ports = BIT(PORT_A) | BIT(PORT_B) | BIT(PORT_C) | 21729b52aa72SRodrigo Vivi BIT(PORT_D) | BIT(PORT_E) | BIT(PORT_F); 2173df0566a6SJani Nikula 2174e20e4037SJani Nikula if (!HAS_DDI(i915) && !IS_CHERRYVIEW(i915)) 2175e20e4037SJani Nikula return; 2176e20e4037SJani Nikula 21773ae04c0cSJani Nikula for_each_port_masked(port, ports) { 21783162d057SJani Nikula struct intel_bios_encoder_data *devdata; 217951f57481SJani Nikula struct child_device_config *child; 2180dbd440d8SJani Nikula enum phy phy = intel_port_to_phy(i915, port); 2181df0566a6SJani Nikula 2182df0566a6SJani Nikula /* 2183df0566a6SJani Nikula * VBT has the TypeC mode (native,TBT/USB) and we don't want 2184df0566a6SJani Nikula * to detect it. 2185df0566a6SJani Nikula */ 2186dbd440d8SJani Nikula if (intel_phy_is_tc(i915, phy)) 2187df0566a6SJani Nikula continue; 2188df0566a6SJani Nikula 218951f57481SJani Nikula /* Create fake child device config */ 219051f57481SJani Nikula devdata = kzalloc(sizeof(*devdata), GFP_KERNEL); 219151f57481SJani Nikula if (!devdata) 219251f57481SJani Nikula break; 219351f57481SJani Nikula 21947371fa34SJani Nikula devdata->i915 = i915; 219551f57481SJani Nikula child = &devdata->child; 219651f57481SJani Nikula 219751f57481SJani Nikula if (port == PORT_F) 219851f57481SJani Nikula child->dvo_port = DVO_PORT_HDMIF; 219951f57481SJani Nikula else if (port == PORT_E) 220051f57481SJani Nikula child->dvo_port = DVO_PORT_HDMIE; 220151f57481SJani Nikula else 220251f57481SJani Nikula child->dvo_port = DVO_PORT_HDMIA + port; 220351f57481SJani Nikula 220451f57481SJani Nikula if (port != PORT_A && port != PORT_E) 220551f57481SJani Nikula child->device_type |= DEVICE_TYPE_TMDS_DVI_SIGNALING; 220651f57481SJani Nikula 220751f57481SJani Nikula if (port != PORT_E) 220851f57481SJani Nikula child->device_type |= DEVICE_TYPE_DISPLAYPORT_OUTPUT; 220951f57481SJani Nikula 221051f57481SJani Nikula if (port == PORT_A) 221151f57481SJani Nikula child->device_type |= DEVICE_TYPE_INTERNAL_CONNECTOR; 221251f57481SJani Nikula 221351f57481SJani Nikula list_add_tail(&devdata->node, &i915->vbt.display_devices); 221451f57481SJani Nikula 221551f57481SJani Nikula drm_dbg_kms(&i915->drm, 221651f57481SJani Nikula "Generating default VBT child device with type 0x04%x on port %c\n", 221751f57481SJani Nikula child->device_type, port_name(port)); 2218df0566a6SJani Nikula } 221951f57481SJani Nikula 222051f57481SJani Nikula /* Bypass some minimum baseline VBT version checks */ 222151f57481SJani Nikula i915->vbt.version = 155; 2222df0566a6SJani Nikula } 2223df0566a6SJani Nikula 2224df0566a6SJani Nikula static const struct bdb_header *get_bdb_header(const struct vbt_header *vbt) 2225df0566a6SJani Nikula { 2226df0566a6SJani Nikula const void *_vbt = vbt; 2227df0566a6SJani Nikula 2228df0566a6SJani Nikula return _vbt + vbt->bdb_offset; 2229df0566a6SJani Nikula } 2230df0566a6SJani Nikula 2231df0566a6SJani Nikula /** 2232df0566a6SJani Nikula * intel_bios_is_valid_vbt - does the given buffer contain a valid VBT 2233df0566a6SJani Nikula * @buf: pointer to a buffer to validate 2234df0566a6SJani Nikula * @size: size of the buffer 2235df0566a6SJani Nikula * 2236df0566a6SJani Nikula * Returns true on valid VBT. 2237df0566a6SJani Nikula */ 2238df0566a6SJani Nikula bool intel_bios_is_valid_vbt(const void *buf, size_t size) 2239df0566a6SJani Nikula { 2240df0566a6SJani Nikula const struct vbt_header *vbt = buf; 2241df0566a6SJani Nikula const struct bdb_header *bdb; 2242df0566a6SJani Nikula 2243df0566a6SJani Nikula if (!vbt) 2244df0566a6SJani Nikula return false; 2245df0566a6SJani Nikula 2246df0566a6SJani Nikula if (sizeof(struct vbt_header) > size) { 2247df0566a6SJani Nikula DRM_DEBUG_DRIVER("VBT header incomplete\n"); 2248df0566a6SJani Nikula return false; 2249df0566a6SJani Nikula } 2250df0566a6SJani Nikula 2251df0566a6SJani Nikula if (memcmp(vbt->signature, "$VBT", 4)) { 2252df0566a6SJani Nikula DRM_DEBUG_DRIVER("VBT invalid signature\n"); 2253df0566a6SJani Nikula return false; 2254df0566a6SJani Nikula } 2255df0566a6SJani Nikula 2256ff00ff96SLucas De Marchi if (vbt->vbt_size > size) { 2257ff00ff96SLucas De Marchi DRM_DEBUG_DRIVER("VBT incomplete (vbt_size overflows)\n"); 2258ff00ff96SLucas De Marchi return false; 2259ff00ff96SLucas De Marchi } 2260ff00ff96SLucas De Marchi 2261ff00ff96SLucas De Marchi size = vbt->vbt_size; 2262ff00ff96SLucas De Marchi 2263df0566a6SJani Nikula if (range_overflows_t(size_t, 2264df0566a6SJani Nikula vbt->bdb_offset, 2265df0566a6SJani Nikula sizeof(struct bdb_header), 2266df0566a6SJani Nikula size)) { 2267df0566a6SJani Nikula DRM_DEBUG_DRIVER("BDB header incomplete\n"); 2268df0566a6SJani Nikula return false; 2269df0566a6SJani Nikula } 2270df0566a6SJani Nikula 2271df0566a6SJani Nikula bdb = get_bdb_header(vbt); 2272df0566a6SJani Nikula if (range_overflows_t(size_t, vbt->bdb_offset, bdb->bdb_size, size)) { 2273df0566a6SJani Nikula DRM_DEBUG_DRIVER("BDB incomplete\n"); 2274df0566a6SJani Nikula return false; 2275df0566a6SJani Nikula } 2276df0566a6SJani Nikula 2277df0566a6SJani Nikula return vbt; 2278df0566a6SJani Nikula } 2279df0566a6SJani Nikula 2280dbd440d8SJani Nikula static struct vbt_header *oprom_get_vbt(struct drm_i915_private *i915) 2281df0566a6SJani Nikula { 2282dbd440d8SJani Nikula struct pci_dev *pdev = to_pci_dev(i915->drm.dev); 22832cded152SLucas De Marchi void __iomem *p = NULL, *oprom; 2284fd0186ceSLucas De Marchi struct vbt_header *vbt; 2285fd0186ceSLucas De Marchi u16 vbt_size; 22862cded152SLucas De Marchi size_t i, size; 22872cded152SLucas De Marchi 22882cded152SLucas De Marchi oprom = pci_map_rom(pdev, &size); 22892cded152SLucas De Marchi if (!oprom) 22902cded152SLucas De Marchi return NULL; 2291df0566a6SJani Nikula 2292df0566a6SJani Nikula /* Scour memory looking for the VBT signature. */ 229398cf5c9aSLucas De Marchi for (i = 0; i + 4 < size; i += 4) { 2294496f50a6SLucas De Marchi if (ioread32(oprom + i) != *((const u32 *)"$VBT")) 2295df0566a6SJani Nikula continue; 2296df0566a6SJani Nikula 2297fd0186ceSLucas De Marchi p = oprom + i; 2298fd0186ceSLucas De Marchi size -= i; 2299df0566a6SJani Nikula break; 2300df0566a6SJani Nikula } 2301df0566a6SJani Nikula 2302fd0186ceSLucas De Marchi if (!p) 23032cded152SLucas De Marchi goto err_unmap_oprom; 2304fd0186ceSLucas De Marchi 2305fd0186ceSLucas De Marchi if (sizeof(struct vbt_header) > size) { 2306dbd440d8SJani Nikula drm_dbg(&i915->drm, "VBT header incomplete\n"); 23072cded152SLucas De Marchi goto err_unmap_oprom; 2308fd0186ceSLucas De Marchi } 2309fd0186ceSLucas De Marchi 2310fd0186ceSLucas De Marchi vbt_size = ioread16(p + offsetof(struct vbt_header, vbt_size)); 2311fd0186ceSLucas De Marchi if (vbt_size > size) { 2312dbd440d8SJani Nikula drm_dbg(&i915->drm, 2313e92cbf38SWambui Karuga "VBT incomplete (vbt_size overflows)\n"); 23142cded152SLucas De Marchi goto err_unmap_oprom; 2315fd0186ceSLucas De Marchi } 2316fd0186ceSLucas De Marchi 2317fd0186ceSLucas De Marchi /* The rest will be validated by intel_bios_is_valid_vbt() */ 2318fd0186ceSLucas De Marchi vbt = kmalloc(vbt_size, GFP_KERNEL); 2319fd0186ceSLucas De Marchi if (!vbt) 23202cded152SLucas De Marchi goto err_unmap_oprom; 2321fd0186ceSLucas De Marchi 2322fd0186ceSLucas De Marchi memcpy_fromio(vbt, p, vbt_size); 2323fd0186ceSLucas De Marchi 2324fd0186ceSLucas De Marchi if (!intel_bios_is_valid_vbt(vbt, vbt_size)) 2325fd0186ceSLucas De Marchi goto err_free_vbt; 2326fd0186ceSLucas De Marchi 23272cded152SLucas De Marchi pci_unmap_rom(pdev, oprom); 23282cded152SLucas De Marchi 2329fd0186ceSLucas De Marchi return vbt; 2330fd0186ceSLucas De Marchi 2331fd0186ceSLucas De Marchi err_free_vbt: 2332fd0186ceSLucas De Marchi kfree(vbt); 23332cded152SLucas De Marchi err_unmap_oprom: 23342cded152SLucas De Marchi pci_unmap_rom(pdev, oprom); 2335fd0186ceSLucas De Marchi 2336df0566a6SJani Nikula return NULL; 2337df0566a6SJani Nikula } 2338df0566a6SJani Nikula 2339df0566a6SJani Nikula /** 2340df0566a6SJani Nikula * intel_bios_init - find VBT and initialize settings from the BIOS 2341dbd440d8SJani Nikula * @i915: i915 device instance 2342df0566a6SJani Nikula * 2343df0566a6SJani Nikula * Parse and initialize settings from the Video BIOS Tables (VBT). If the VBT 2344df0566a6SJani Nikula * was not found in ACPI OpRegion, try to find it in PCI ROM first. Also 2345df0566a6SJani Nikula * initialize some defaults if the VBT is not present at all. 2346df0566a6SJani Nikula */ 2347dbd440d8SJani Nikula void intel_bios_init(struct drm_i915_private *i915) 2348df0566a6SJani Nikula { 2349dbd440d8SJani Nikula const struct vbt_header *vbt = i915->opregion.vbt; 23502cded152SLucas De Marchi struct vbt_header *oprom_vbt = NULL; 2351df0566a6SJani Nikula const struct bdb_header *bdb; 2352df0566a6SJani Nikula 2353dbd440d8SJani Nikula INIT_LIST_HEAD(&i915->vbt.display_devices); 23540d9ef19bSJani Nikula 2355dbd440d8SJani Nikula if (!HAS_DISPLAY(i915)) { 2356dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 2357e92cbf38SWambui Karuga "Skipping VBT init due to disabled display.\n"); 2358df0566a6SJani Nikula return; 2359df0566a6SJani Nikula } 2360df0566a6SJani Nikula 2361dbd440d8SJani Nikula init_vbt_defaults(i915); 2362df0566a6SJani Nikula 2363df0566a6SJani Nikula /* If the OpRegion does not have VBT, look in PCI ROM. */ 2364df0566a6SJani Nikula if (!vbt) { 2365dbd440d8SJani Nikula oprom_vbt = oprom_get_vbt(i915); 23662cded152SLucas De Marchi if (!oprom_vbt) 2367df0566a6SJani Nikula goto out; 2368df0566a6SJani Nikula 23692cded152SLucas De Marchi vbt = oprom_vbt; 2370df0566a6SJani Nikula 2371dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, "Found valid VBT in PCI ROM\n"); 2372df0566a6SJani Nikula } 2373df0566a6SJani Nikula 2374df0566a6SJani Nikula bdb = get_bdb_header(vbt); 2375ef0096e4SJani Nikula i915->vbt.version = bdb->version; 2376df0566a6SJani Nikula 2377dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 2378e92cbf38SWambui Karuga "VBT signature \"%.*s\", BDB version %d\n", 2379df0566a6SJani Nikula (int)sizeof(vbt->signature), vbt->signature, bdb->version); 2380df0566a6SJani Nikula 2381df0566a6SJani Nikula /* Grab useful general definitions */ 2382dbd440d8SJani Nikula parse_general_features(i915, bdb); 2383dbd440d8SJani Nikula parse_general_definitions(i915, bdb); 2384dbd440d8SJani Nikula parse_panel_options(i915, bdb); 2385dbd440d8SJani Nikula parse_panel_dtd(i915, bdb); 2386dbd440d8SJani Nikula parse_lfp_backlight(i915, bdb); 2387dbd440d8SJani Nikula parse_sdvo_panel_data(i915, bdb); 2388dbd440d8SJani Nikula parse_driver_features(i915, bdb); 2389dbd440d8SJani Nikula parse_power_conservation_features(i915, bdb); 2390dbd440d8SJani Nikula parse_edp(i915, bdb); 2391dbd440d8SJani Nikula parse_psr(i915, bdb); 2392dbd440d8SJani Nikula parse_mipi_config(i915, bdb); 2393dbd440d8SJani Nikula parse_mipi_sequence(i915, bdb); 2394df0566a6SJani Nikula 23956e0d46e9SJani Nikula /* Depends on child device list */ 2396dbd440d8SJani Nikula parse_compression_parameters(i915, bdb); 23976e0d46e9SJani Nikula 2398df0566a6SJani Nikula out: 2399df0566a6SJani Nikula if (!vbt) { 2400dbd440d8SJani Nikula drm_info(&i915->drm, 2401e92cbf38SWambui Karuga "Failed to find VBIOS tables (VBT)\n"); 2402dbd440d8SJani Nikula init_vbt_missing_defaults(i915); 2403df0566a6SJani Nikula } 2404df0566a6SJani Nikula 240551f57481SJani Nikula /* Further processing on pre-parsed or generated child device data */ 240651f57481SJani Nikula parse_sdvo_device_mapping(i915); 240751f57481SJani Nikula parse_ddi_ports(i915); 240851f57481SJani Nikula 24092cded152SLucas De Marchi kfree(oprom_vbt); 2410df0566a6SJani Nikula } 2411df0566a6SJani Nikula 2412df0566a6SJani Nikula /** 241378dae1acSJanusz Krzysztofik * intel_bios_driver_remove - Free any resources allocated by intel_bios_init() 2414dbd440d8SJani Nikula * @i915: i915 device instance 2415df0566a6SJani Nikula */ 2416dbd440d8SJani Nikula void intel_bios_driver_remove(struct drm_i915_private *i915) 2417df0566a6SJani Nikula { 24183162d057SJani Nikula struct intel_bios_encoder_data *devdata, *n; 24190d9ef19bSJani Nikula 2420dbd440d8SJani Nikula list_for_each_entry_safe(devdata, n, &i915->vbt.display_devices, node) { 24210d9ef19bSJani Nikula list_del(&devdata->node); 24226e0d46e9SJani Nikula kfree(devdata->dsc); 24230d9ef19bSJani Nikula kfree(devdata); 24240d9ef19bSJani Nikula } 24250d9ef19bSJani Nikula 2426dbd440d8SJani Nikula kfree(i915->vbt.sdvo_lvds_vbt_mode); 2427dbd440d8SJani Nikula i915->vbt.sdvo_lvds_vbt_mode = NULL; 2428dbd440d8SJani Nikula kfree(i915->vbt.lfp_lvds_vbt_mode); 2429dbd440d8SJani Nikula i915->vbt.lfp_lvds_vbt_mode = NULL; 2430dbd440d8SJani Nikula kfree(i915->vbt.dsi.data); 2431dbd440d8SJani Nikula i915->vbt.dsi.data = NULL; 2432dbd440d8SJani Nikula kfree(i915->vbt.dsi.pps); 2433dbd440d8SJani Nikula i915->vbt.dsi.pps = NULL; 2434dbd440d8SJani Nikula kfree(i915->vbt.dsi.config); 2435dbd440d8SJani Nikula i915->vbt.dsi.config = NULL; 2436dbd440d8SJani Nikula kfree(i915->vbt.dsi.deassert_seq); 2437dbd440d8SJani Nikula i915->vbt.dsi.deassert_seq = NULL; 2438df0566a6SJani Nikula } 2439df0566a6SJani Nikula 2440df0566a6SJani Nikula /** 2441df0566a6SJani Nikula * intel_bios_is_tv_present - is integrated TV present in VBT 2442dbd440d8SJani Nikula * @i915: i915 device instance 2443df0566a6SJani Nikula * 2444df0566a6SJani Nikula * Return true if TV is present. If no child devices were parsed from VBT, 2445df0566a6SJani Nikula * assume TV is present. 2446df0566a6SJani Nikula */ 2447dbd440d8SJani Nikula bool intel_bios_is_tv_present(struct drm_i915_private *i915) 2448df0566a6SJani Nikula { 24493162d057SJani Nikula const struct intel_bios_encoder_data *devdata; 2450df0566a6SJani Nikula const struct child_device_config *child; 2451df0566a6SJani Nikula 2452dbd440d8SJani Nikula if (!i915->vbt.int_tv_support) 2453df0566a6SJani Nikula return false; 2454df0566a6SJani Nikula 2455dbd440d8SJani Nikula if (list_empty(&i915->vbt.display_devices)) 2456df0566a6SJani Nikula return true; 2457df0566a6SJani Nikula 2458dbd440d8SJani Nikula list_for_each_entry(devdata, &i915->vbt.display_devices, node) { 24590d9ef19bSJani Nikula child = &devdata->child; 24600d9ef19bSJani Nikula 2461df0566a6SJani Nikula /* 2462df0566a6SJani Nikula * If the device type is not TV, continue. 2463df0566a6SJani Nikula */ 2464df0566a6SJani Nikula switch (child->device_type) { 2465df0566a6SJani Nikula case DEVICE_TYPE_INT_TV: 2466df0566a6SJani Nikula case DEVICE_TYPE_TV: 2467df0566a6SJani Nikula case DEVICE_TYPE_TV_SVIDEO_COMPOSITE: 2468df0566a6SJani Nikula break; 2469df0566a6SJani Nikula default: 2470df0566a6SJani Nikula continue; 2471df0566a6SJani Nikula } 2472df0566a6SJani Nikula /* Only when the addin_offset is non-zero, it is regarded 2473df0566a6SJani Nikula * as present. 2474df0566a6SJani Nikula */ 2475df0566a6SJani Nikula if (child->addin_offset) 2476df0566a6SJani Nikula return true; 2477df0566a6SJani Nikula } 2478df0566a6SJani Nikula 2479df0566a6SJani Nikula return false; 2480df0566a6SJani Nikula } 2481df0566a6SJani Nikula 2482df0566a6SJani Nikula /** 2483df0566a6SJani Nikula * intel_bios_is_lvds_present - is LVDS present in VBT 2484dbd440d8SJani Nikula * @i915: i915 device instance 2485df0566a6SJani Nikula * @i2c_pin: i2c pin for LVDS if present 2486df0566a6SJani Nikula * 2487df0566a6SJani Nikula * Return true if LVDS is present. If no child devices were parsed from VBT, 2488df0566a6SJani Nikula * assume LVDS is present. 2489df0566a6SJani Nikula */ 2490dbd440d8SJani Nikula bool intel_bios_is_lvds_present(struct drm_i915_private *i915, u8 *i2c_pin) 2491df0566a6SJani Nikula { 24923162d057SJani Nikula const struct intel_bios_encoder_data *devdata; 2493df0566a6SJani Nikula const struct child_device_config *child; 2494df0566a6SJani Nikula 2495dbd440d8SJani Nikula if (list_empty(&i915->vbt.display_devices)) 2496df0566a6SJani Nikula return true; 2497df0566a6SJani Nikula 2498dbd440d8SJani Nikula list_for_each_entry(devdata, &i915->vbt.display_devices, node) { 24990d9ef19bSJani Nikula child = &devdata->child; 2500df0566a6SJani Nikula 2501df0566a6SJani Nikula /* If the device type is not LFP, continue. 2502df0566a6SJani Nikula * We have to check both the new identifiers as well as the 2503df0566a6SJani Nikula * old for compatibility with some BIOSes. 2504df0566a6SJani Nikula */ 2505df0566a6SJani Nikula if (child->device_type != DEVICE_TYPE_INT_LFP && 2506df0566a6SJani Nikula child->device_type != DEVICE_TYPE_LFP) 2507df0566a6SJani Nikula continue; 2508df0566a6SJani Nikula 2509dbd440d8SJani Nikula if (intel_gmbus_is_valid_pin(i915, child->i2c_pin)) 2510df0566a6SJani Nikula *i2c_pin = child->i2c_pin; 2511df0566a6SJani Nikula 2512df0566a6SJani Nikula /* However, we cannot trust the BIOS writers to populate 2513df0566a6SJani Nikula * the VBT correctly. Since LVDS requires additional 2514df0566a6SJani Nikula * information from AIM blocks, a non-zero addin offset is 2515df0566a6SJani Nikula * a good indicator that the LVDS is actually present. 2516df0566a6SJani Nikula */ 2517df0566a6SJani Nikula if (child->addin_offset) 2518df0566a6SJani Nikula return true; 2519df0566a6SJani Nikula 2520df0566a6SJani Nikula /* But even then some BIOS writers perform some black magic 2521df0566a6SJani Nikula * and instantiate the device without reference to any 2522df0566a6SJani Nikula * additional data. Trust that if the VBT was written into 2523df0566a6SJani Nikula * the OpRegion then they have validated the LVDS's existence. 2524df0566a6SJani Nikula */ 2525dbd440d8SJani Nikula if (i915->opregion.vbt) 2526df0566a6SJani Nikula return true; 2527df0566a6SJani Nikula } 2528df0566a6SJani Nikula 2529df0566a6SJani Nikula return false; 2530df0566a6SJani Nikula } 2531df0566a6SJani Nikula 2532df0566a6SJani Nikula /** 2533df0566a6SJani Nikula * intel_bios_is_port_present - is the specified digital port present 2534dbd440d8SJani Nikula * @i915: i915 device instance 2535df0566a6SJani Nikula * @port: port to check 2536df0566a6SJani Nikula * 2537df0566a6SJani Nikula * Return true if the device in %port is present. 2538df0566a6SJani Nikula */ 2539dbd440d8SJani Nikula bool intel_bios_is_port_present(struct drm_i915_private *i915, enum port port) 2540df0566a6SJani Nikula { 25413162d057SJani Nikula const struct intel_bios_encoder_data *devdata; 2542df0566a6SJani Nikula const struct child_device_config *child; 2543df0566a6SJani Nikula static const struct { 2544df0566a6SJani Nikula u16 dp, hdmi; 2545df0566a6SJani Nikula } port_mapping[] = { 2546df0566a6SJani Nikula [PORT_B] = { DVO_PORT_DPB, DVO_PORT_HDMIB, }, 2547df0566a6SJani Nikula [PORT_C] = { DVO_PORT_DPC, DVO_PORT_HDMIC, }, 2548df0566a6SJani Nikula [PORT_D] = { DVO_PORT_DPD, DVO_PORT_HDMID, }, 2549df0566a6SJani Nikula [PORT_E] = { DVO_PORT_DPE, DVO_PORT_HDMIE, }, 2550df0566a6SJani Nikula [PORT_F] = { DVO_PORT_DPF, DVO_PORT_HDMIF, }, 2551df0566a6SJani Nikula }; 2552df0566a6SJani Nikula 2553*5a449e58SJani Nikula if (HAS_DDI(i915)) 2554*5a449e58SJani Nikula return i915->vbt.ports[port]; 2555df0566a6SJani Nikula 2556df0566a6SJani Nikula /* FIXME maybe deal with port A as well? */ 2557dbd440d8SJani Nikula if (drm_WARN_ON(&i915->drm, 2558f4224a4cSPankaj Bharadiya port == PORT_A) || port >= ARRAY_SIZE(port_mapping)) 2559df0566a6SJani Nikula return false; 2560df0566a6SJani Nikula 2561dbd440d8SJani Nikula list_for_each_entry(devdata, &i915->vbt.display_devices, node) { 25620d9ef19bSJani Nikula child = &devdata->child; 2563df0566a6SJani Nikula 2564df0566a6SJani Nikula if ((child->dvo_port == port_mapping[port].dp || 2565df0566a6SJani Nikula child->dvo_port == port_mapping[port].hdmi) && 2566df0566a6SJani Nikula (child->device_type & (DEVICE_TYPE_TMDS_DVI_SIGNALING | 2567df0566a6SJani Nikula DEVICE_TYPE_DISPLAYPORT_OUTPUT))) 2568df0566a6SJani Nikula return true; 2569df0566a6SJani Nikula } 2570df0566a6SJani Nikula 2571df0566a6SJani Nikula return false; 2572df0566a6SJani Nikula } 2573df0566a6SJani Nikula 2574df0566a6SJani Nikula /** 2575df0566a6SJani Nikula * intel_bios_is_port_edp - is the device in given port eDP 2576dbd440d8SJani Nikula * @i915: i915 device instance 2577df0566a6SJani Nikula * @port: port to check 2578df0566a6SJani Nikula * 2579df0566a6SJani Nikula * Return true if the device in %port is eDP. 2580df0566a6SJani Nikula */ 2581dbd440d8SJani Nikula bool intel_bios_is_port_edp(struct drm_i915_private *i915, enum port port) 2582df0566a6SJani Nikula { 25833162d057SJani Nikula const struct intel_bios_encoder_data *devdata; 2584df0566a6SJani Nikula const struct child_device_config *child; 2585df0566a6SJani Nikula static const short port_mapping[] = { 2586df0566a6SJani Nikula [PORT_B] = DVO_PORT_DPB, 2587df0566a6SJani Nikula [PORT_C] = DVO_PORT_DPC, 2588df0566a6SJani Nikula [PORT_D] = DVO_PORT_DPD, 2589df0566a6SJani Nikula [PORT_E] = DVO_PORT_DPE, 2590df0566a6SJani Nikula [PORT_F] = DVO_PORT_DPF, 2591df0566a6SJani Nikula }; 2592df0566a6SJani Nikula 259345c0673aSJani Nikula if (HAS_DDI(i915)) { 259445c0673aSJani Nikula const struct intel_bios_encoder_data *devdata; 259545c0673aSJani Nikula 259645c0673aSJani Nikula devdata = intel_bios_encoder_data_lookup(i915, port); 259745c0673aSJani Nikula 259845c0673aSJani Nikula return devdata && intel_bios_encoder_supports_edp(devdata); 259945c0673aSJani Nikula } 2600df0566a6SJani Nikula 2601dbd440d8SJani Nikula list_for_each_entry(devdata, &i915->vbt.display_devices, node) { 26020d9ef19bSJani Nikula child = &devdata->child; 2603df0566a6SJani Nikula 2604df0566a6SJani Nikula if (child->dvo_port == port_mapping[port] && 2605df0566a6SJani Nikula (child->device_type & DEVICE_TYPE_eDP_BITS) == 2606df0566a6SJani Nikula (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS)) 2607df0566a6SJani Nikula return true; 2608df0566a6SJani Nikula } 2609df0566a6SJani Nikula 2610df0566a6SJani Nikula return false; 2611df0566a6SJani Nikula } 2612df0566a6SJani Nikula 2613df0566a6SJani Nikula static bool child_dev_is_dp_dual_mode(const struct child_device_config *child, 2614df0566a6SJani Nikula enum port port) 2615df0566a6SJani Nikula { 2616df0566a6SJani Nikula static const struct { 2617df0566a6SJani Nikula u16 dp, hdmi; 2618df0566a6SJani Nikula } port_mapping[] = { 2619df0566a6SJani Nikula /* 2620df0566a6SJani Nikula * Buggy VBTs may declare DP ports as having 2621df0566a6SJani Nikula * HDMI type dvo_port :( So let's check both. 2622df0566a6SJani Nikula */ 2623df0566a6SJani Nikula [PORT_B] = { DVO_PORT_DPB, DVO_PORT_HDMIB, }, 2624df0566a6SJani Nikula [PORT_C] = { DVO_PORT_DPC, DVO_PORT_HDMIC, }, 2625df0566a6SJani Nikula [PORT_D] = { DVO_PORT_DPD, DVO_PORT_HDMID, }, 2626df0566a6SJani Nikula [PORT_E] = { DVO_PORT_DPE, DVO_PORT_HDMIE, }, 2627df0566a6SJani Nikula [PORT_F] = { DVO_PORT_DPF, DVO_PORT_HDMIF, }, 2628df0566a6SJani Nikula }; 2629df0566a6SJani Nikula 2630df0566a6SJani Nikula if (port == PORT_A || port >= ARRAY_SIZE(port_mapping)) 2631df0566a6SJani Nikula return false; 2632df0566a6SJani Nikula 2633df0566a6SJani Nikula if ((child->device_type & DEVICE_TYPE_DP_DUAL_MODE_BITS) != 2634df0566a6SJani Nikula (DEVICE_TYPE_DP_DUAL_MODE & DEVICE_TYPE_DP_DUAL_MODE_BITS)) 2635df0566a6SJani Nikula return false; 2636df0566a6SJani Nikula 2637df0566a6SJani Nikula if (child->dvo_port == port_mapping[port].dp) 2638df0566a6SJani Nikula return true; 2639df0566a6SJani Nikula 2640df0566a6SJani Nikula /* Only accept a HDMI dvo_port as DP++ if it has an AUX channel */ 2641df0566a6SJani Nikula if (child->dvo_port == port_mapping[port].hdmi && 2642df0566a6SJani Nikula child->aux_channel != 0) 2643df0566a6SJani Nikula return true; 2644df0566a6SJani Nikula 2645df0566a6SJani Nikula return false; 2646df0566a6SJani Nikula } 2647df0566a6SJani Nikula 2648dbd440d8SJani Nikula bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *i915, 2649df0566a6SJani Nikula enum port port) 2650df0566a6SJani Nikula { 26513162d057SJani Nikula const struct intel_bios_encoder_data *devdata; 2652df0566a6SJani Nikula 2653dbd440d8SJani Nikula list_for_each_entry(devdata, &i915->vbt.display_devices, node) { 26540d9ef19bSJani Nikula if (child_dev_is_dp_dual_mode(&devdata->child, port)) 2655df0566a6SJani Nikula return true; 2656df0566a6SJani Nikula } 2657df0566a6SJani Nikula 2658df0566a6SJani Nikula return false; 2659df0566a6SJani Nikula } 2660df0566a6SJani Nikula 2661df0566a6SJani Nikula /** 2662df0566a6SJani Nikula * intel_bios_is_dsi_present - is DSI present in VBT 2663dbd440d8SJani Nikula * @i915: i915 device instance 2664df0566a6SJani Nikula * @port: port for DSI if present 2665df0566a6SJani Nikula * 2666df0566a6SJani Nikula * Return true if DSI is present, and return the port in %port. 2667df0566a6SJani Nikula */ 2668dbd440d8SJani Nikula bool intel_bios_is_dsi_present(struct drm_i915_private *i915, 2669df0566a6SJani Nikula enum port *port) 2670df0566a6SJani Nikula { 26713162d057SJani Nikula const struct intel_bios_encoder_data *devdata; 2672df0566a6SJani Nikula const struct child_device_config *child; 2673df0566a6SJani Nikula u8 dvo_port; 2674df0566a6SJani Nikula 2675dbd440d8SJani Nikula list_for_each_entry(devdata, &i915->vbt.display_devices, node) { 26760d9ef19bSJani Nikula child = &devdata->child; 2677df0566a6SJani Nikula 2678df0566a6SJani Nikula if (!(child->device_type & DEVICE_TYPE_MIPI_OUTPUT)) 2679df0566a6SJani Nikula continue; 2680df0566a6SJani Nikula 2681df0566a6SJani Nikula dvo_port = child->dvo_port; 2682df0566a6SJani Nikula 2683df0566a6SJani Nikula if (dvo_port == DVO_PORT_MIPIA || 2684005e9537SMatt Roper (dvo_port == DVO_PORT_MIPIB && DISPLAY_VER(i915) >= 11) || 2685005e9537SMatt Roper (dvo_port == DVO_PORT_MIPIC && DISPLAY_VER(i915) < 11)) { 2686df0566a6SJani Nikula if (port) 2687df0566a6SJani Nikula *port = dvo_port - DVO_PORT_MIPIA; 2688df0566a6SJani Nikula return true; 2689df0566a6SJani Nikula } else if (dvo_port == DVO_PORT_MIPIB || 2690df0566a6SJani Nikula dvo_port == DVO_PORT_MIPIC || 2691df0566a6SJani Nikula dvo_port == DVO_PORT_MIPID) { 2692dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 2693e92cbf38SWambui Karuga "VBT has unsupported DSI port %c\n", 2694df0566a6SJani Nikula port_name(dvo_port - DVO_PORT_MIPIA)); 2695df0566a6SJani Nikula } 2696df0566a6SJani Nikula } 2697df0566a6SJani Nikula 2698df0566a6SJani Nikula return false; 2699df0566a6SJani Nikula } 2700df0566a6SJani Nikula 27011bf2f3bfSJani Nikula static void fill_dsc(struct intel_crtc_state *crtc_state, 27021bf2f3bfSJani Nikula struct dsc_compression_parameters_entry *dsc, 27031bf2f3bfSJani Nikula int dsc_max_bpc) 27041bf2f3bfSJani Nikula { 27051bf2f3bfSJani Nikula struct drm_dsc_config *vdsc_cfg = &crtc_state->dsc.config; 27061bf2f3bfSJani Nikula int bpc = 8; 27071bf2f3bfSJani Nikula 27081bf2f3bfSJani Nikula vdsc_cfg->dsc_version_major = dsc->version_major; 27091bf2f3bfSJani Nikula vdsc_cfg->dsc_version_minor = dsc->version_minor; 27101bf2f3bfSJani Nikula 27111bf2f3bfSJani Nikula if (dsc->support_12bpc && dsc_max_bpc >= 12) 27121bf2f3bfSJani Nikula bpc = 12; 27131bf2f3bfSJani Nikula else if (dsc->support_10bpc && dsc_max_bpc >= 10) 27141bf2f3bfSJani Nikula bpc = 10; 27151bf2f3bfSJani Nikula else if (dsc->support_8bpc && dsc_max_bpc >= 8) 27161bf2f3bfSJani Nikula bpc = 8; 27171bf2f3bfSJani Nikula else 27181bf2f3bfSJani Nikula DRM_DEBUG_KMS("VBT: Unsupported BPC %d for DCS\n", 27191bf2f3bfSJani Nikula dsc_max_bpc); 27201bf2f3bfSJani Nikula 27211bf2f3bfSJani Nikula crtc_state->pipe_bpp = bpc * 3; 27221bf2f3bfSJani Nikula 27231bf2f3bfSJani Nikula crtc_state->dsc.compressed_bpp = min(crtc_state->pipe_bpp, 27241bf2f3bfSJani Nikula VBT_DSC_MAX_BPP(dsc->max_bpp)); 27251bf2f3bfSJani Nikula 27261bf2f3bfSJani Nikula /* 27271bf2f3bfSJani Nikula * FIXME: This is ugly, and slice count should take DSC engine 27281bf2f3bfSJani Nikula * throughput etc. into account. 27291bf2f3bfSJani Nikula * 27301bf2f3bfSJani Nikula * Also, per spec DSI supports 1, 2, 3 or 4 horizontal slices. 27311bf2f3bfSJani Nikula */ 27321bf2f3bfSJani Nikula if (dsc->slices_per_line & BIT(2)) { 27331bf2f3bfSJani Nikula crtc_state->dsc.slice_count = 4; 27341bf2f3bfSJani Nikula } else if (dsc->slices_per_line & BIT(1)) { 27351bf2f3bfSJani Nikula crtc_state->dsc.slice_count = 2; 27361bf2f3bfSJani Nikula } else { 27371bf2f3bfSJani Nikula /* FIXME */ 27381bf2f3bfSJani Nikula if (!(dsc->slices_per_line & BIT(0))) 27391bf2f3bfSJani Nikula DRM_DEBUG_KMS("VBT: Unsupported DSC slice count for DSI\n"); 27401bf2f3bfSJani Nikula 27411bf2f3bfSJani Nikula crtc_state->dsc.slice_count = 1; 27421bf2f3bfSJani Nikula } 27431bf2f3bfSJani Nikula 27441bf2f3bfSJani Nikula if (crtc_state->hw.adjusted_mode.crtc_hdisplay % 27451bf2f3bfSJani Nikula crtc_state->dsc.slice_count != 0) 27461bf2f3bfSJani Nikula DRM_DEBUG_KMS("VBT: DSC hdisplay %d not divisible by slice count %d\n", 27471bf2f3bfSJani Nikula crtc_state->hw.adjusted_mode.crtc_hdisplay, 27481bf2f3bfSJani Nikula crtc_state->dsc.slice_count); 27491bf2f3bfSJani Nikula 27501bf2f3bfSJani Nikula /* 27511bf2f3bfSJani Nikula * The VBT rc_buffer_block_size and rc_buffer_size definitions 2752fd8a5b27SJani Nikula * correspond to DP 1.4 DPCD offsets 0x62 and 0x63. 27531bf2f3bfSJani Nikula */ 2754fd8a5b27SJani Nikula vdsc_cfg->rc_model_size = drm_dsc_dp_rc_buffer_size(dsc->rc_buffer_block_size, 2755fd8a5b27SJani Nikula dsc->rc_buffer_size); 27561bf2f3bfSJani Nikula 27571bf2f3bfSJani Nikula /* FIXME: DSI spec says bpc + 1 for this one */ 27581bf2f3bfSJani Nikula vdsc_cfg->line_buf_depth = VBT_DSC_LINE_BUFFER_DEPTH(dsc->line_buffer_depth); 27591bf2f3bfSJani Nikula 27601bf2f3bfSJani Nikula vdsc_cfg->block_pred_enable = dsc->block_prediction_enable; 27611bf2f3bfSJani Nikula 27621bf2f3bfSJani Nikula vdsc_cfg->slice_height = dsc->slice_height; 27631bf2f3bfSJani Nikula } 27641bf2f3bfSJani Nikula 27651bf2f3bfSJani Nikula /* FIXME: initially DSI specific */ 27661bf2f3bfSJani Nikula bool intel_bios_get_dsc_params(struct intel_encoder *encoder, 27671bf2f3bfSJani Nikula struct intel_crtc_state *crtc_state, 27681bf2f3bfSJani Nikula int dsc_max_bpc) 27691bf2f3bfSJani Nikula { 27701bf2f3bfSJani Nikula struct drm_i915_private *i915 = to_i915(encoder->base.dev); 27713162d057SJani Nikula const struct intel_bios_encoder_data *devdata; 27721bf2f3bfSJani Nikula const struct child_device_config *child; 27731bf2f3bfSJani Nikula 27741bf2f3bfSJani Nikula list_for_each_entry(devdata, &i915->vbt.display_devices, node) { 27751bf2f3bfSJani Nikula child = &devdata->child; 27761bf2f3bfSJani Nikula 27771bf2f3bfSJani Nikula if (!(child->device_type & DEVICE_TYPE_MIPI_OUTPUT)) 27781bf2f3bfSJani Nikula continue; 27791bf2f3bfSJani Nikula 27801bf2f3bfSJani Nikula if (child->dvo_port - DVO_PORT_MIPIA == encoder->port) { 27811bf2f3bfSJani Nikula if (!devdata->dsc) 27821bf2f3bfSJani Nikula return false; 27831bf2f3bfSJani Nikula 27841bf2f3bfSJani Nikula if (crtc_state) 27851bf2f3bfSJani Nikula fill_dsc(crtc_state, devdata->dsc, dsc_max_bpc); 27861bf2f3bfSJani Nikula 27871bf2f3bfSJani Nikula return true; 27881bf2f3bfSJani Nikula } 27891bf2f3bfSJani Nikula } 27901bf2f3bfSJani Nikula 27911bf2f3bfSJani Nikula return false; 27921bf2f3bfSJani Nikula } 27931bf2f3bfSJani Nikula 2794df0566a6SJani Nikula /** 2795df0566a6SJani Nikula * intel_bios_is_port_hpd_inverted - is HPD inverted for %port 2796df0566a6SJani Nikula * @i915: i915 device instance 2797df0566a6SJani Nikula * @port: port to check 2798df0566a6SJani Nikula * 2799df0566a6SJani Nikula * Return true if HPD should be inverted for %port. 2800df0566a6SJani Nikula */ 2801df0566a6SJani Nikula bool 2802df0566a6SJani Nikula intel_bios_is_port_hpd_inverted(const struct drm_i915_private *i915, 2803df0566a6SJani Nikula enum port port) 2804df0566a6SJani Nikula { 2805*5a449e58SJani Nikula const struct intel_bios_encoder_data *devdata = i915->vbt.ports[port]; 2806df0566a6SJani Nikula 28072446e1d6SMatt Roper if (drm_WARN_ON_ONCE(&i915->drm, 28082446e1d6SMatt Roper !IS_GEMINILAKE(i915) && !IS_BROXTON(i915))) 2809df0566a6SJani Nikula return false; 2810df0566a6SJani Nikula 2811dbc13742SJani Nikula return devdata && devdata->child.hpd_invert; 2812df0566a6SJani Nikula } 2813df0566a6SJani Nikula 2814df0566a6SJani Nikula /** 2815df0566a6SJani Nikula * intel_bios_is_lspcon_present - if LSPCON is attached on %port 2816df0566a6SJani Nikula * @i915: i915 device instance 2817df0566a6SJani Nikula * @port: port to check 2818df0566a6SJani Nikula * 2819df0566a6SJani Nikula * Return true if LSPCON is present on this port 2820df0566a6SJani Nikula */ 2821df0566a6SJani Nikula bool 2822df0566a6SJani Nikula intel_bios_is_lspcon_present(const struct drm_i915_private *i915, 2823df0566a6SJani Nikula enum port port) 2824df0566a6SJani Nikula { 2825*5a449e58SJani Nikula const struct intel_bios_encoder_data *devdata = i915->vbt.ports[port]; 2826df0566a6SJani Nikula 2827dbc13742SJani Nikula return HAS_LSPCON(i915) && devdata && devdata->child.lspcon; 2828df0566a6SJani Nikula } 2829df0566a6SJani Nikula 2830aaab24bbSUma Shankar /** 2831aaab24bbSUma Shankar * intel_bios_is_lane_reversal_needed - if lane reversal needed on port 2832aaab24bbSUma Shankar * @i915: i915 device instance 2833aaab24bbSUma Shankar * @port: port to check 2834aaab24bbSUma Shankar * 2835aaab24bbSUma Shankar * Return true if port requires lane reversal 2836aaab24bbSUma Shankar */ 2837aaab24bbSUma Shankar bool 2838aaab24bbSUma Shankar intel_bios_is_lane_reversal_needed(const struct drm_i915_private *i915, 2839aaab24bbSUma Shankar enum port port) 2840aaab24bbSUma Shankar { 2841*5a449e58SJani Nikula const struct intel_bios_encoder_data *devdata = i915->vbt.ports[port]; 2842aaab24bbSUma Shankar 2843dbc13742SJani Nikula return devdata && devdata->child.lane_reversal; 2844aaab24bbSUma Shankar } 2845aaab24bbSUma Shankar 2846dbd440d8SJani Nikula enum aux_ch intel_bios_port_aux_ch(struct drm_i915_private *i915, 2847df0566a6SJani Nikula enum port port) 2848df0566a6SJani Nikula { 2849*5a449e58SJani Nikula const struct intel_bios_encoder_data *devdata = i915->vbt.ports[port]; 2850df0566a6SJani Nikula enum aux_ch aux_ch; 2851df0566a6SJani Nikula 2852*5a449e58SJani Nikula if (!devdata || !devdata->child.aux_channel) { 2853df0566a6SJani Nikula aux_ch = (enum aux_ch)port; 2854df0566a6SJani Nikula 2855dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, 2856e92cbf38SWambui Karuga "using AUX %c for port %c (platform default)\n", 2857df0566a6SJani Nikula aux_ch_name(aux_ch), port_name(port)); 2858df0566a6SJani Nikula return aux_ch; 2859df0566a6SJani Nikula } 2860df0566a6SJani Nikula 286118c283dfSAditya Swarup /* 286218c283dfSAditya Swarup * RKL/DG1 VBT uses PHY based mapping. Combo PHYs A,B,C,D 286318c283dfSAditya Swarup * map to DDI A,B,TC1,TC2 respectively. 286418c283dfSAditya Swarup * 286518c283dfSAditya Swarup * ADL-S VBT uses PHY based mapping. Combo PHYs A,B,C,D,E 286618c283dfSAditya Swarup * map to DDI A,TC1,TC2,TC3,TC4 respectively. 286718c283dfSAditya Swarup */ 2868*5a449e58SJani Nikula switch (devdata->child.aux_channel) { 2869df0566a6SJani Nikula case DP_AUX_A: 2870df0566a6SJani Nikula aux_ch = AUX_CH_A; 2871df0566a6SJani Nikula break; 2872df0566a6SJani Nikula case DP_AUX_B: 2873dbd440d8SJani Nikula if (IS_ALDERLAKE_S(i915)) 287418c283dfSAditya Swarup aux_ch = AUX_CH_USBC1; 287518c283dfSAditya Swarup else 2876df0566a6SJani Nikula aux_ch = AUX_CH_B; 2877df0566a6SJani Nikula break; 2878df0566a6SJani Nikula case DP_AUX_C: 2879dbd440d8SJani Nikula if (IS_ALDERLAKE_S(i915)) 288018c283dfSAditya Swarup aux_ch = AUX_CH_USBC2; 2881dbd440d8SJani Nikula else if (IS_DG1(i915) || IS_ROCKETLAKE(i915)) 288218c283dfSAditya Swarup aux_ch = AUX_CH_USBC1; 288318c283dfSAditya Swarup else 288418c283dfSAditya Swarup aux_ch = AUX_CH_C; 2885df0566a6SJani Nikula break; 2886df0566a6SJani Nikula case DP_AUX_D: 2887ed2615a8SMatt Roper if (DISPLAY_VER(i915) == 13) 2888ed2615a8SMatt Roper aux_ch = AUX_CH_D_XELPD; 2889ed2615a8SMatt Roper else if (IS_ALDERLAKE_S(i915)) 289018c283dfSAditya Swarup aux_ch = AUX_CH_USBC3; 2891dbd440d8SJani Nikula else if (IS_DG1(i915) || IS_ROCKETLAKE(i915)) 289218c283dfSAditya Swarup aux_ch = AUX_CH_USBC2; 289318c283dfSAditya Swarup else 289418c283dfSAditya Swarup aux_ch = AUX_CH_D; 2895df0566a6SJani Nikula break; 2896df0566a6SJani Nikula case DP_AUX_E: 2897ed2615a8SMatt Roper if (DISPLAY_VER(i915) == 13) 2898ed2615a8SMatt Roper aux_ch = AUX_CH_E_XELPD; 2899ed2615a8SMatt Roper else if (IS_ALDERLAKE_S(i915)) 290018c283dfSAditya Swarup aux_ch = AUX_CH_USBC4; 290118c283dfSAditya Swarup else 2902df0566a6SJani Nikula aux_ch = AUX_CH_E; 2903df0566a6SJani Nikula break; 2904df0566a6SJani Nikula case DP_AUX_F: 2905ed2615a8SMatt Roper if (DISPLAY_VER(i915) == 13) 2906ed2615a8SMatt Roper aux_ch = AUX_CH_USBC1; 2907ed2615a8SMatt Roper else 2908df0566a6SJani Nikula aux_ch = AUX_CH_F; 2909df0566a6SJani Nikula break; 2910eb8de23cSKhaled Almahallawy case DP_AUX_G: 2911ed2615a8SMatt Roper if (DISPLAY_VER(i915) == 13) 2912ed2615a8SMatt Roper aux_ch = AUX_CH_USBC2; 2913ed2615a8SMatt Roper else 2914eb8de23cSKhaled Almahallawy aux_ch = AUX_CH_G; 2915eb8de23cSKhaled Almahallawy break; 29165bf22ee4SVille Syrjälä case DP_AUX_H: 2917ed2615a8SMatt Roper if (DISPLAY_VER(i915) == 13) 2918ed2615a8SMatt Roper aux_ch = AUX_CH_USBC3; 2919ed2615a8SMatt Roper else 29205bf22ee4SVille Syrjälä aux_ch = AUX_CH_H; 29215bf22ee4SVille Syrjälä break; 29225bf22ee4SVille Syrjälä case DP_AUX_I: 2923ed2615a8SMatt Roper if (DISPLAY_VER(i915) == 13) 2924ed2615a8SMatt Roper aux_ch = AUX_CH_USBC4; 2925ed2615a8SMatt Roper else 29265bf22ee4SVille Syrjälä aux_ch = AUX_CH_I; 29275bf22ee4SVille Syrjälä break; 2928df0566a6SJani Nikula default: 2929*5a449e58SJani Nikula MISSING_CASE(devdata->child.aux_channel); 2930df0566a6SJani Nikula aux_ch = AUX_CH_A; 2931df0566a6SJani Nikula break; 2932df0566a6SJani Nikula } 2933df0566a6SJani Nikula 2934dbd440d8SJani Nikula drm_dbg_kms(&i915->drm, "using AUX %c for port %c (VBT)\n", 2935df0566a6SJani Nikula aux_ch_name(aux_ch), port_name(port)); 2936df0566a6SJani Nikula 2937df0566a6SJani Nikula return aux_ch; 2938df0566a6SJani Nikula } 2939d9ee2111SJani Nikula 2940d9ee2111SJani Nikula int intel_bios_max_tmds_clock(struct intel_encoder *encoder) 2941d9ee2111SJani Nikula { 2942d9ee2111SJani Nikula struct drm_i915_private *i915 = to_i915(encoder->base.dev); 2943*5a449e58SJani Nikula const struct intel_bios_encoder_data *devdata = i915->vbt.ports[encoder->port]; 2944d9ee2111SJani Nikula 29456ba69981SJani Nikula return _intel_bios_max_tmds_clock(devdata); 2946d9ee2111SJani Nikula } 29470aed3bdeSJani Nikula 2948a9a56e76SJani Nikula /* This is an index in the HDMI/DVI DDI buffer translation table, or -1 */ 29490aed3bdeSJani Nikula int intel_bios_hdmi_level_shift(struct intel_encoder *encoder) 29500aed3bdeSJani Nikula { 29510aed3bdeSJani Nikula struct drm_i915_private *i915 = to_i915(encoder->base.dev); 2952*5a449e58SJani Nikula const struct intel_bios_encoder_data *devdata = i915->vbt.ports[encoder->port]; 29530aed3bdeSJani Nikula 2954a9a56e76SJani Nikula return _intel_bios_hdmi_level_shift(devdata); 29550aed3bdeSJani Nikula } 2956605a1872SJani Nikula 2957c0a950d1SJani Nikula int intel_bios_encoder_dp_boost_level(const struct intel_bios_encoder_data *devdata) 2958605a1872SJani Nikula { 2959c0a950d1SJani Nikula if (!devdata || devdata->i915->vbt.version < 196 || !devdata->child.iboost) 2960c0a950d1SJani Nikula return 0; 2961605a1872SJani Nikula 2962c0a950d1SJani Nikula return translate_iboost(devdata->child.dp_iboost_level); 2963605a1872SJani Nikula } 296401a60883SJani Nikula 2965c0a950d1SJani Nikula int intel_bios_encoder_hdmi_boost_level(const struct intel_bios_encoder_data *devdata) 296601a60883SJani Nikula { 2967c0a950d1SJani Nikula if (!devdata || devdata->i915->vbt.version < 196 || !devdata->child.iboost) 2968c0a950d1SJani Nikula return 0; 296901a60883SJani Nikula 2970c0a950d1SJani Nikula return translate_iboost(devdata->child.hdmi_iboost_level); 297101a60883SJani Nikula } 2972f83acdabSJani Nikula 2973f83acdabSJani Nikula int intel_bios_dp_max_link_rate(struct intel_encoder *encoder) 2974f83acdabSJani Nikula { 2975f83acdabSJani Nikula struct drm_i915_private *i915 = to_i915(encoder->base.dev); 2976*5a449e58SJani Nikula const struct intel_bios_encoder_data *devdata = i915->vbt.ports[encoder->port]; 2977f83acdabSJani Nikula 297872337aacSJani Nikula return _intel_bios_dp_max_link_rate(devdata); 2979f83acdabSJani Nikula } 298017004bfbSJani Nikula 298117004bfbSJani Nikula int intel_bios_alternate_ddc_pin(struct intel_encoder *encoder) 298217004bfbSJani Nikula { 298317004bfbSJani Nikula struct drm_i915_private *i915 = to_i915(encoder->base.dev); 2984*5a449e58SJani Nikula const struct intel_bios_encoder_data *devdata = i915->vbt.ports[encoder->port]; 298517004bfbSJani Nikula 2986dab8477bSJani Nikula if (!devdata || !devdata->child.ddc_pin) 2987dab8477bSJani Nikula return 0; 2988dab8477bSJani Nikula 2989dab8477bSJani Nikula return map_ddc_pin(i915, devdata->child.ddc_pin); 299017004bfbSJani Nikula } 2991c5faae5aSJani Nikula 2992f08fbe6aSJani Nikula bool intel_bios_encoder_supports_typec_usb(const struct intel_bios_encoder_data *devdata) 2993c5faae5aSJani Nikula { 2994f08fbe6aSJani Nikula return devdata->i915->vbt.version >= 195 && devdata->child.dp_usb_type_c; 2995c5faae5aSJani Nikula } 2996c5faae5aSJani Nikula 2997f08fbe6aSJani Nikula bool intel_bios_encoder_supports_tbt(const struct intel_bios_encoder_data *devdata) 2998c5faae5aSJani Nikula { 2999f08fbe6aSJani Nikula return devdata->i915->vbt.version >= 209 && devdata->child.tbt; 3000c5faae5aSJani Nikula } 300145c0673aSJani Nikula 300245c0673aSJani Nikula const struct intel_bios_encoder_data * 300345c0673aSJani Nikula intel_bios_encoder_data_lookup(struct drm_i915_private *i915, enum port port) 300445c0673aSJani Nikula { 3005*5a449e58SJani Nikula return i915->vbt.ports[port]; 300645c0673aSJani Nikula } 3007