xref: /linux/drivers/gpu/drm/i915/display/intel_bios.c (revision 4378daf5d04eed59724e6d0e74755e17dce2e105)
1df0566a6SJani Nikula /*
2df0566a6SJani Nikula  * Copyright © 2006 Intel Corporation
3df0566a6SJani Nikula  *
4df0566a6SJani Nikula  * Permission is hereby granted, free of charge, to any person obtaining a
5df0566a6SJani Nikula  * copy of this software and associated documentation files (the "Software"),
6df0566a6SJani Nikula  * to deal in the Software without restriction, including without limitation
7df0566a6SJani Nikula  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8df0566a6SJani Nikula  * and/or sell copies of the Software, and to permit persons to whom the
9df0566a6SJani Nikula  * Software is furnished to do so, subject to the following conditions:
10df0566a6SJani Nikula  *
11df0566a6SJani Nikula  * The above copyright notice and this permission notice (including the next
12df0566a6SJani Nikula  * paragraph) shall be included in all copies or substantial portions of the
13df0566a6SJani Nikula  * Software.
14df0566a6SJani Nikula  *
15df0566a6SJani Nikula  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16df0566a6SJani Nikula  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17df0566a6SJani Nikula  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18df0566a6SJani Nikula  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19df0566a6SJani Nikula  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20df0566a6SJani Nikula  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21df0566a6SJani Nikula  * SOFTWARE.
22df0566a6SJani Nikula  *
23df0566a6SJani Nikula  * Authors:
24df0566a6SJani Nikula  *    Eric Anholt <eric@anholt.net>
25df0566a6SJani Nikula  *
26df0566a6SJani Nikula  */
27df0566a6SJani Nikula 
28df0566a6SJani Nikula #include <drm/drm_dp_helper.h>
29df0566a6SJani Nikula 
30d8fe2ab6SMatt Roper #include "display/intel_display.h"
311bf2f3bfSJani Nikula #include "display/intel_display_types.h"
32df0566a6SJani Nikula #include "display/intel_gmbus.h"
33df0566a6SJani Nikula 
34df0566a6SJani Nikula #include "i915_drv.h"
35df0566a6SJani Nikula 
36df0566a6SJani Nikula #define _INTEL_BIOS_PRIVATE
37df0566a6SJani Nikula #include "intel_vbt_defs.h"
38df0566a6SJani Nikula 
39df0566a6SJani Nikula /**
40df0566a6SJani Nikula  * DOC: Video BIOS Table (VBT)
41df0566a6SJani Nikula  *
42df0566a6SJani Nikula  * The Video BIOS Table, or VBT, provides platform and board specific
43df0566a6SJani Nikula  * configuration information to the driver that is not discoverable or available
44df0566a6SJani Nikula  * through other means. The configuration is mostly related to display
45df0566a6SJani Nikula  * hardware. The VBT is available via the ACPI OpRegion or, on older systems, in
46df0566a6SJani Nikula  * the PCI ROM.
47df0566a6SJani Nikula  *
48df0566a6SJani Nikula  * The VBT consists of a VBT Header (defined as &struct vbt_header), a BDB
49df0566a6SJani Nikula  * Header (&struct bdb_header), and a number of BIOS Data Blocks (BDB) that
50df0566a6SJani Nikula  * contain the actual configuration information. The VBT Header, and thus the
51df0566a6SJani Nikula  * VBT, begins with "$VBT" signature. The VBT Header contains the offset of the
52df0566a6SJani Nikula  * BDB Header. The data blocks are concatenated after the BDB Header. The data
53df0566a6SJani Nikula  * blocks have a 1-byte Block ID, 2-byte Block Size, and Block Size bytes of
54df0566a6SJani Nikula  * data. (Block 53, the MIPI Sequence Block is an exception.)
55df0566a6SJani Nikula  *
56df0566a6SJani Nikula  * The driver parses the VBT during load. The relevant information is stored in
57df0566a6SJani Nikula  * driver private data for ease of use, and the actual VBT is not read after
58df0566a6SJani Nikula  * that.
59df0566a6SJani Nikula  */
60df0566a6SJani Nikula 
610d9ef19bSJani Nikula /* Wrapper for VBT child device config */
623162d057SJani Nikula struct intel_bios_encoder_data {
637371fa34SJani Nikula 	struct drm_i915_private *i915;
647371fa34SJani Nikula 
650d9ef19bSJani Nikula 	struct child_device_config child;
666e0d46e9SJani Nikula 	struct dsc_compression_parameters_entry *dsc;
670d9ef19bSJani Nikula 	struct list_head node;
680d9ef19bSJani Nikula };
690d9ef19bSJani Nikula 
70df0566a6SJani Nikula #define	SLAVE_ADDR1	0x70
71df0566a6SJani Nikula #define	SLAVE_ADDR2	0x72
72df0566a6SJani Nikula 
73df0566a6SJani Nikula /* Get BDB block size given a pointer to Block ID. */
74df0566a6SJani Nikula static u32 _get_blocksize(const u8 *block_base)
75df0566a6SJani Nikula {
76df0566a6SJani Nikula 	/* The MIPI Sequence Block v3+ has a separate size field. */
77df0566a6SJani Nikula 	if (*block_base == BDB_MIPI_SEQUENCE && *(block_base + 3) >= 3)
78df0566a6SJani Nikula 		return *((const u32 *)(block_base + 4));
79df0566a6SJani Nikula 	else
80df0566a6SJani Nikula 		return *((const u16 *)(block_base + 1));
81df0566a6SJani Nikula }
82df0566a6SJani Nikula 
83df0566a6SJani Nikula /* Get BDB block size give a pointer to data after Block ID and Block Size. */
84df0566a6SJani Nikula static u32 get_blocksize(const void *block_data)
85df0566a6SJani Nikula {
86df0566a6SJani Nikula 	return _get_blocksize(block_data - 3);
87df0566a6SJani Nikula }
88df0566a6SJani Nikula 
89df0566a6SJani Nikula static const void *
90df0566a6SJani Nikula find_section(const void *_bdb, enum bdb_block_id section_id)
91df0566a6SJani Nikula {
92df0566a6SJani Nikula 	const struct bdb_header *bdb = _bdb;
93df0566a6SJani Nikula 	const u8 *base = _bdb;
94df0566a6SJani Nikula 	int index = 0;
95df0566a6SJani Nikula 	u32 total, current_size;
96df0566a6SJani Nikula 	enum bdb_block_id current_id;
97df0566a6SJani Nikula 
98df0566a6SJani Nikula 	/* skip to first section */
99df0566a6SJani Nikula 	index += bdb->header_size;
100df0566a6SJani Nikula 	total = bdb->bdb_size;
101df0566a6SJani Nikula 
102df0566a6SJani Nikula 	/* walk the sections looking for section_id */
103df0566a6SJani Nikula 	while (index + 3 < total) {
104df0566a6SJani Nikula 		current_id = *(base + index);
105df0566a6SJani Nikula 		current_size = _get_blocksize(base + index);
106df0566a6SJani Nikula 		index += 3;
107df0566a6SJani Nikula 
108df0566a6SJani Nikula 		if (index + current_size > total)
109df0566a6SJani Nikula 			return NULL;
110df0566a6SJani Nikula 
111df0566a6SJani Nikula 		if (current_id == section_id)
112df0566a6SJani Nikula 			return base + index;
113df0566a6SJani Nikula 
114df0566a6SJani Nikula 		index += current_size;
115df0566a6SJani Nikula 	}
116df0566a6SJani Nikula 
117df0566a6SJani Nikula 	return NULL;
118df0566a6SJani Nikula }
119df0566a6SJani Nikula 
120df0566a6SJani Nikula static void
121df0566a6SJani Nikula fill_detail_timing_data(struct drm_display_mode *panel_fixed_mode,
122df0566a6SJani Nikula 			const struct lvds_dvo_timing *dvo_timing)
123df0566a6SJani Nikula {
124df0566a6SJani Nikula 	panel_fixed_mode->hdisplay = (dvo_timing->hactive_hi << 8) |
125df0566a6SJani Nikula 		dvo_timing->hactive_lo;
126df0566a6SJani Nikula 	panel_fixed_mode->hsync_start = panel_fixed_mode->hdisplay +
127df0566a6SJani Nikula 		((dvo_timing->hsync_off_hi << 8) | dvo_timing->hsync_off_lo);
128df0566a6SJani Nikula 	panel_fixed_mode->hsync_end = panel_fixed_mode->hsync_start +
129df0566a6SJani Nikula 		((dvo_timing->hsync_pulse_width_hi << 8) |
130df0566a6SJani Nikula 			dvo_timing->hsync_pulse_width_lo);
131df0566a6SJani Nikula 	panel_fixed_mode->htotal = panel_fixed_mode->hdisplay +
132df0566a6SJani Nikula 		((dvo_timing->hblank_hi << 8) | dvo_timing->hblank_lo);
133df0566a6SJani Nikula 
134df0566a6SJani Nikula 	panel_fixed_mode->vdisplay = (dvo_timing->vactive_hi << 8) |
135df0566a6SJani Nikula 		dvo_timing->vactive_lo;
136df0566a6SJani Nikula 	panel_fixed_mode->vsync_start = panel_fixed_mode->vdisplay +
137df0566a6SJani Nikula 		((dvo_timing->vsync_off_hi << 4) | dvo_timing->vsync_off_lo);
138df0566a6SJani Nikula 	panel_fixed_mode->vsync_end = panel_fixed_mode->vsync_start +
139df0566a6SJani Nikula 		((dvo_timing->vsync_pulse_width_hi << 4) |
140df0566a6SJani Nikula 			dvo_timing->vsync_pulse_width_lo);
141df0566a6SJani Nikula 	panel_fixed_mode->vtotal = panel_fixed_mode->vdisplay +
142df0566a6SJani Nikula 		((dvo_timing->vblank_hi << 8) | dvo_timing->vblank_lo);
143df0566a6SJani Nikula 	panel_fixed_mode->clock = dvo_timing->clock * 10;
144df0566a6SJani Nikula 	panel_fixed_mode->type = DRM_MODE_TYPE_PREFERRED;
145df0566a6SJani Nikula 
146df0566a6SJani Nikula 	if (dvo_timing->hsync_positive)
147df0566a6SJani Nikula 		panel_fixed_mode->flags |= DRM_MODE_FLAG_PHSYNC;
148df0566a6SJani Nikula 	else
149df0566a6SJani Nikula 		panel_fixed_mode->flags |= DRM_MODE_FLAG_NHSYNC;
150df0566a6SJani Nikula 
151df0566a6SJani Nikula 	if (dvo_timing->vsync_positive)
152df0566a6SJani Nikula 		panel_fixed_mode->flags |= DRM_MODE_FLAG_PVSYNC;
153df0566a6SJani Nikula 	else
154df0566a6SJani Nikula 		panel_fixed_mode->flags |= DRM_MODE_FLAG_NVSYNC;
155df0566a6SJani Nikula 
156df0566a6SJani Nikula 	panel_fixed_mode->width_mm = (dvo_timing->himage_hi << 8) |
157df0566a6SJani Nikula 		dvo_timing->himage_lo;
158df0566a6SJani Nikula 	panel_fixed_mode->height_mm = (dvo_timing->vimage_hi << 8) |
159df0566a6SJani Nikula 		dvo_timing->vimage_lo;
160df0566a6SJani Nikula 
161df0566a6SJani Nikula 	/* Some VBTs have bogus h/vtotal values */
162df0566a6SJani Nikula 	if (panel_fixed_mode->hsync_end > panel_fixed_mode->htotal)
163df0566a6SJani Nikula 		panel_fixed_mode->htotal = panel_fixed_mode->hsync_end + 1;
164df0566a6SJani Nikula 	if (panel_fixed_mode->vsync_end > panel_fixed_mode->vtotal)
165df0566a6SJani Nikula 		panel_fixed_mode->vtotal = panel_fixed_mode->vsync_end + 1;
166df0566a6SJani Nikula 
167df0566a6SJani Nikula 	drm_mode_set_name(panel_fixed_mode);
168df0566a6SJani Nikula }
169df0566a6SJani Nikula 
170df0566a6SJani Nikula static const struct lvds_dvo_timing *
171df0566a6SJani Nikula get_lvds_dvo_timing(const struct bdb_lvds_lfp_data *lvds_lfp_data,
172df0566a6SJani Nikula 		    const struct bdb_lvds_lfp_data_ptrs *lvds_lfp_data_ptrs,
173df0566a6SJani Nikula 		    int index)
174df0566a6SJani Nikula {
175df0566a6SJani Nikula 	/*
176df0566a6SJani Nikula 	 * the size of fp_timing varies on the different platform.
177df0566a6SJani Nikula 	 * So calculate the DVO timing relative offset in LVDS data
178df0566a6SJani Nikula 	 * entry to get the DVO timing entry
179df0566a6SJani Nikula 	 */
180df0566a6SJani Nikula 
181df0566a6SJani Nikula 	int lfp_data_size =
182df0566a6SJani Nikula 		lvds_lfp_data_ptrs->ptr[1].dvo_timing_offset -
183df0566a6SJani Nikula 		lvds_lfp_data_ptrs->ptr[0].dvo_timing_offset;
184df0566a6SJani Nikula 	int dvo_timing_offset =
185df0566a6SJani Nikula 		lvds_lfp_data_ptrs->ptr[0].dvo_timing_offset -
186df0566a6SJani Nikula 		lvds_lfp_data_ptrs->ptr[0].fp_timing_offset;
187df0566a6SJani Nikula 	char *entry = (char *)lvds_lfp_data->data + lfp_data_size * index;
188df0566a6SJani Nikula 
189df0566a6SJani Nikula 	return (struct lvds_dvo_timing *)(entry + dvo_timing_offset);
190df0566a6SJani Nikula }
191df0566a6SJani Nikula 
192df0566a6SJani Nikula /* get lvds_fp_timing entry
193df0566a6SJani Nikula  * this function may return NULL if the corresponding entry is invalid
194df0566a6SJani Nikula  */
195df0566a6SJani Nikula static const struct lvds_fp_timing *
196df0566a6SJani Nikula get_lvds_fp_timing(const struct bdb_header *bdb,
197df0566a6SJani Nikula 		   const struct bdb_lvds_lfp_data *data,
198df0566a6SJani Nikula 		   const struct bdb_lvds_lfp_data_ptrs *ptrs,
199df0566a6SJani Nikula 		   int index)
200df0566a6SJani Nikula {
201df0566a6SJani Nikula 	size_t data_ofs = (const u8 *)data - (const u8 *)bdb;
202df0566a6SJani Nikula 	u16 data_size = ((const u16 *)data)[-1]; /* stored in header */
203df0566a6SJani Nikula 	size_t ofs;
204df0566a6SJani Nikula 
205df0566a6SJani Nikula 	if (index >= ARRAY_SIZE(ptrs->ptr))
206df0566a6SJani Nikula 		return NULL;
207df0566a6SJani Nikula 	ofs = ptrs->ptr[index].fp_timing_offset;
208df0566a6SJani Nikula 	if (ofs < data_ofs ||
209df0566a6SJani Nikula 	    ofs + sizeof(struct lvds_fp_timing) > data_ofs + data_size)
210df0566a6SJani Nikula 		return NULL;
211df0566a6SJani Nikula 	return (const struct lvds_fp_timing *)((const u8 *)bdb + ofs);
212df0566a6SJani Nikula }
213df0566a6SJani Nikula 
2149e7ecedfSMatt Roper /* Parse general panel options */
215df0566a6SJani Nikula static void
216dbd440d8SJani Nikula parse_panel_options(struct drm_i915_private *i915,
217df0566a6SJani Nikula 		    const struct bdb_header *bdb)
218df0566a6SJani Nikula {
219df0566a6SJani Nikula 	const struct bdb_lvds_options *lvds_options;
220df0566a6SJani Nikula 	int panel_type;
221df0566a6SJani Nikula 	int drrs_mode;
222df0566a6SJani Nikula 	int ret;
223df0566a6SJani Nikula 
224df0566a6SJani Nikula 	lvds_options = find_section(bdb, BDB_LVDS_OPTIONS);
225df0566a6SJani Nikula 	if (!lvds_options)
226df0566a6SJani Nikula 		return;
227df0566a6SJani Nikula 
228dbd440d8SJani Nikula 	i915->vbt.lvds_dither = lvds_options->pixel_dither;
229df0566a6SJani Nikula 
230dbd440d8SJani Nikula 	ret = intel_opregion_get_panel_type(i915);
231df0566a6SJani Nikula 	if (ret >= 0) {
232dbd440d8SJani Nikula 		drm_WARN_ON(&i915->drm, ret > 0xf);
233df0566a6SJani Nikula 		panel_type = ret;
234dbd440d8SJani Nikula 		drm_dbg_kms(&i915->drm, "Panel type: %d (OpRegion)\n",
235e92cbf38SWambui Karuga 			    panel_type);
236df0566a6SJani Nikula 	} else {
237df0566a6SJani Nikula 		if (lvds_options->panel_type > 0xf) {
238dbd440d8SJani Nikula 			drm_dbg_kms(&i915->drm,
239e92cbf38SWambui Karuga 				    "Invalid VBT panel type 0x%x\n",
240df0566a6SJani Nikula 				    lvds_options->panel_type);
241df0566a6SJani Nikula 			return;
242df0566a6SJani Nikula 		}
243df0566a6SJani Nikula 		panel_type = lvds_options->panel_type;
244dbd440d8SJani Nikula 		drm_dbg_kms(&i915->drm, "Panel type: %d (VBT)\n",
245e92cbf38SWambui Karuga 			    panel_type);
246df0566a6SJani Nikula 	}
247df0566a6SJani Nikula 
248dbd440d8SJani Nikula 	i915->vbt.panel_type = panel_type;
249df0566a6SJani Nikula 
250df0566a6SJani Nikula 	drrs_mode = (lvds_options->dps_panel_type_bits
251df0566a6SJani Nikula 				>> (panel_type * 2)) & MODE_MASK;
252df0566a6SJani Nikula 	/*
253df0566a6SJani Nikula 	 * VBT has static DRRS = 0 and seamless DRRS = 2.
254df0566a6SJani Nikula 	 * The below piece of code is required to adjust vbt.drrs_type
255df0566a6SJani Nikula 	 * to match the enum drrs_support_type.
256df0566a6SJani Nikula 	 */
257df0566a6SJani Nikula 	switch (drrs_mode) {
258df0566a6SJani Nikula 	case 0:
259dbd440d8SJani Nikula 		i915->vbt.drrs_type = STATIC_DRRS_SUPPORT;
260dbd440d8SJani Nikula 		drm_dbg_kms(&i915->drm, "DRRS supported mode is static\n");
261df0566a6SJani Nikula 		break;
262df0566a6SJani Nikula 	case 2:
263dbd440d8SJani Nikula 		i915->vbt.drrs_type = SEAMLESS_DRRS_SUPPORT;
264dbd440d8SJani Nikula 		drm_dbg_kms(&i915->drm,
265e92cbf38SWambui Karuga 			    "DRRS supported mode is seamless\n");
266df0566a6SJani Nikula 		break;
267df0566a6SJani Nikula 	default:
268dbd440d8SJani Nikula 		i915->vbt.drrs_type = DRRS_NOT_SUPPORTED;
269dbd440d8SJani Nikula 		drm_dbg_kms(&i915->drm,
270e92cbf38SWambui Karuga 			    "DRRS not supported (VBT input)\n");
271df0566a6SJani Nikula 		break;
272df0566a6SJani Nikula 	}
2739e7ecedfSMatt Roper }
2749e7ecedfSMatt Roper 
2759e7ecedfSMatt Roper /* Try to find integrated panel timing data */
2769e7ecedfSMatt Roper static void
277dbd440d8SJani Nikula parse_lfp_panel_dtd(struct drm_i915_private *i915,
2789e7ecedfSMatt Roper 		    const struct bdb_header *bdb)
2799e7ecedfSMatt Roper {
2809e7ecedfSMatt Roper 	const struct bdb_lvds_lfp_data *lvds_lfp_data;
2819e7ecedfSMatt Roper 	const struct bdb_lvds_lfp_data_ptrs *lvds_lfp_data_ptrs;
2829e7ecedfSMatt Roper 	const struct lvds_dvo_timing *panel_dvo_timing;
2839e7ecedfSMatt Roper 	const struct lvds_fp_timing *fp_timing;
2849e7ecedfSMatt Roper 	struct drm_display_mode *panel_fixed_mode;
285dbd440d8SJani Nikula 	int panel_type = i915->vbt.panel_type;
286df0566a6SJani Nikula 
287df0566a6SJani Nikula 	lvds_lfp_data = find_section(bdb, BDB_LVDS_LFP_DATA);
288df0566a6SJani Nikula 	if (!lvds_lfp_data)
289df0566a6SJani Nikula 		return;
290df0566a6SJani Nikula 
291df0566a6SJani Nikula 	lvds_lfp_data_ptrs = find_section(bdb, BDB_LVDS_LFP_DATA_PTRS);
292df0566a6SJani Nikula 	if (!lvds_lfp_data_ptrs)
293df0566a6SJani Nikula 		return;
294df0566a6SJani Nikula 
295df0566a6SJani Nikula 	panel_dvo_timing = get_lvds_dvo_timing(lvds_lfp_data,
296df0566a6SJani Nikula 					       lvds_lfp_data_ptrs,
297df0566a6SJani Nikula 					       panel_type);
298df0566a6SJani Nikula 
299df0566a6SJani Nikula 	panel_fixed_mode = kzalloc(sizeof(*panel_fixed_mode), GFP_KERNEL);
300df0566a6SJani Nikula 	if (!panel_fixed_mode)
301df0566a6SJani Nikula 		return;
302df0566a6SJani Nikula 
303df0566a6SJani Nikula 	fill_detail_timing_data(panel_fixed_mode, panel_dvo_timing);
304df0566a6SJani Nikula 
305dbd440d8SJani Nikula 	i915->vbt.lfp_lvds_vbt_mode = panel_fixed_mode;
306df0566a6SJani Nikula 
307dbd440d8SJani Nikula 	drm_dbg_kms(&i915->drm,
308e92cbf38SWambui Karuga 		    "Found panel mode in BIOS VBT legacy lfp table:\n");
309df0566a6SJani Nikula 	drm_mode_debug_printmodeline(panel_fixed_mode);
310df0566a6SJani Nikula 
311df0566a6SJani Nikula 	fp_timing = get_lvds_fp_timing(bdb, lvds_lfp_data,
312df0566a6SJani Nikula 				       lvds_lfp_data_ptrs,
313df0566a6SJani Nikula 				       panel_type);
314df0566a6SJani Nikula 	if (fp_timing) {
315df0566a6SJani Nikula 		/* check the resolution, just to be sure */
316df0566a6SJani Nikula 		if (fp_timing->x_res == panel_fixed_mode->hdisplay &&
317df0566a6SJani Nikula 		    fp_timing->y_res == panel_fixed_mode->vdisplay) {
318dbd440d8SJani Nikula 			i915->vbt.bios_lvds_val = fp_timing->lvds_reg_val;
319dbd440d8SJani Nikula 			drm_dbg_kms(&i915->drm,
320e92cbf38SWambui Karuga 				    "VBT initial LVDS value %x\n",
321dbd440d8SJani Nikula 				    i915->vbt.bios_lvds_val);
322df0566a6SJani Nikula 		}
323df0566a6SJani Nikula 	}
324df0566a6SJani Nikula }
325df0566a6SJani Nikula 
326df0566a6SJani Nikula static void
327dbd440d8SJani Nikula parse_generic_dtd(struct drm_i915_private *i915,
32833ef6d4fSMatt Roper 		  const struct bdb_header *bdb)
32933ef6d4fSMatt Roper {
33033ef6d4fSMatt Roper 	const struct bdb_generic_dtd *generic_dtd;
33133ef6d4fSMatt Roper 	const struct generic_dtd_entry *dtd;
33233ef6d4fSMatt Roper 	struct drm_display_mode *panel_fixed_mode;
33333ef6d4fSMatt Roper 	int num_dtd;
33433ef6d4fSMatt Roper 
33533ef6d4fSMatt Roper 	generic_dtd = find_section(bdb, BDB_GENERIC_DTD);
33633ef6d4fSMatt Roper 	if (!generic_dtd)
33733ef6d4fSMatt Roper 		return;
33833ef6d4fSMatt Roper 
33933ef6d4fSMatt Roper 	if (generic_dtd->gdtd_size < sizeof(struct generic_dtd_entry)) {
340dbd440d8SJani Nikula 		drm_err(&i915->drm, "GDTD size %u is too small.\n",
34133ef6d4fSMatt Roper 			generic_dtd->gdtd_size);
34233ef6d4fSMatt Roper 		return;
34333ef6d4fSMatt Roper 	} else if (generic_dtd->gdtd_size !=
34433ef6d4fSMatt Roper 		   sizeof(struct generic_dtd_entry)) {
345dbd440d8SJani Nikula 		drm_err(&i915->drm, "Unexpected GDTD size %u\n",
346e92cbf38SWambui Karuga 			generic_dtd->gdtd_size);
34733ef6d4fSMatt Roper 		/* DTD has unknown fields, but keep going */
34833ef6d4fSMatt Roper 	}
34933ef6d4fSMatt Roper 
35033ef6d4fSMatt Roper 	num_dtd = (get_blocksize(generic_dtd) -
35133ef6d4fSMatt Roper 		   sizeof(struct bdb_generic_dtd)) / generic_dtd->gdtd_size;
352dbd440d8SJani Nikula 	if (i915->vbt.panel_type >= num_dtd) {
353dbd440d8SJani Nikula 		drm_err(&i915->drm,
354e92cbf38SWambui Karuga 			"Panel type %d not found in table of %d DTD's\n",
355dbd440d8SJani Nikula 			i915->vbt.panel_type, num_dtd);
35633ef6d4fSMatt Roper 		return;
35733ef6d4fSMatt Roper 	}
35833ef6d4fSMatt Roper 
359dbd440d8SJani Nikula 	dtd = &generic_dtd->dtd[i915->vbt.panel_type];
36033ef6d4fSMatt Roper 
36133ef6d4fSMatt Roper 	panel_fixed_mode = kzalloc(sizeof(*panel_fixed_mode), GFP_KERNEL);
36233ef6d4fSMatt Roper 	if (!panel_fixed_mode)
36333ef6d4fSMatt Roper 		return;
36433ef6d4fSMatt Roper 
36533ef6d4fSMatt Roper 	panel_fixed_mode->hdisplay = dtd->hactive;
36633ef6d4fSMatt Roper 	panel_fixed_mode->hsync_start =
36733ef6d4fSMatt Roper 		panel_fixed_mode->hdisplay + dtd->hfront_porch;
36833ef6d4fSMatt Roper 	panel_fixed_mode->hsync_end =
36933ef6d4fSMatt Roper 		panel_fixed_mode->hsync_start + dtd->hsync;
370ad278f35SVandita Kulkarni 	panel_fixed_mode->htotal =
371ad278f35SVandita Kulkarni 		panel_fixed_mode->hdisplay + dtd->hblank;
37233ef6d4fSMatt Roper 
37333ef6d4fSMatt Roper 	panel_fixed_mode->vdisplay = dtd->vactive;
37433ef6d4fSMatt Roper 	panel_fixed_mode->vsync_start =
37533ef6d4fSMatt Roper 		panel_fixed_mode->vdisplay + dtd->vfront_porch;
37633ef6d4fSMatt Roper 	panel_fixed_mode->vsync_end =
37733ef6d4fSMatt Roper 		panel_fixed_mode->vsync_start + dtd->vsync;
378ad278f35SVandita Kulkarni 	panel_fixed_mode->vtotal =
379ad278f35SVandita Kulkarni 		panel_fixed_mode->vdisplay + dtd->vblank;
38033ef6d4fSMatt Roper 
38133ef6d4fSMatt Roper 	panel_fixed_mode->clock = dtd->pixel_clock;
38233ef6d4fSMatt Roper 	panel_fixed_mode->width_mm = dtd->width_mm;
38333ef6d4fSMatt Roper 	panel_fixed_mode->height_mm = dtd->height_mm;
38433ef6d4fSMatt Roper 
38533ef6d4fSMatt Roper 	panel_fixed_mode->type = DRM_MODE_TYPE_PREFERRED;
38633ef6d4fSMatt Roper 	drm_mode_set_name(panel_fixed_mode);
38733ef6d4fSMatt Roper 
38833ef6d4fSMatt Roper 	if (dtd->hsync_positive_polarity)
38933ef6d4fSMatt Roper 		panel_fixed_mode->flags |= DRM_MODE_FLAG_PHSYNC;
39033ef6d4fSMatt Roper 	else
39133ef6d4fSMatt Roper 		panel_fixed_mode->flags |= DRM_MODE_FLAG_NHSYNC;
39233ef6d4fSMatt Roper 
39333ef6d4fSMatt Roper 	if (dtd->vsync_positive_polarity)
39433ef6d4fSMatt Roper 		panel_fixed_mode->flags |= DRM_MODE_FLAG_PVSYNC;
39533ef6d4fSMatt Roper 	else
39633ef6d4fSMatt Roper 		panel_fixed_mode->flags |= DRM_MODE_FLAG_NVSYNC;
39733ef6d4fSMatt Roper 
398dbd440d8SJani Nikula 	drm_dbg_kms(&i915->drm,
399e92cbf38SWambui Karuga 		    "Found panel mode in BIOS VBT generic dtd table:\n");
40033ef6d4fSMatt Roper 	drm_mode_debug_printmodeline(panel_fixed_mode);
40133ef6d4fSMatt Roper 
402dbd440d8SJani Nikula 	i915->vbt.lfp_lvds_vbt_mode = panel_fixed_mode;
40333ef6d4fSMatt Roper }
40433ef6d4fSMatt Roper 
40533ef6d4fSMatt Roper static void
406dbd440d8SJani Nikula parse_panel_dtd(struct drm_i915_private *i915,
40733ef6d4fSMatt Roper 		const struct bdb_header *bdb)
40833ef6d4fSMatt Roper {
40933ef6d4fSMatt Roper 	/*
41033ef6d4fSMatt Roper 	 * Older VBTs provided provided DTD information for internal displays
41133ef6d4fSMatt Roper 	 * through the "LFP panel DTD" block (42).  As of VBT revision 229,
41233ef6d4fSMatt Roper 	 * that block is now deprecated and DTD information should be provided
41333ef6d4fSMatt Roper 	 * via a newer "generic DTD" block (58).  Just to be safe, we'll
41433ef6d4fSMatt Roper 	 * try the new generic DTD block first on VBT >= 229, but still fall
41533ef6d4fSMatt Roper 	 * back to trying the old LFP block if that fails.
41633ef6d4fSMatt Roper 	 */
41733ef6d4fSMatt Roper 	if (bdb->version >= 229)
418dbd440d8SJani Nikula 		parse_generic_dtd(i915, bdb);
419dbd440d8SJani Nikula 	if (!i915->vbt.lfp_lvds_vbt_mode)
420dbd440d8SJani Nikula 		parse_lfp_panel_dtd(i915, bdb);
42133ef6d4fSMatt Roper }
42233ef6d4fSMatt Roper 
42333ef6d4fSMatt Roper static void
424dbd440d8SJani Nikula parse_lfp_backlight(struct drm_i915_private *i915,
425df0566a6SJani Nikula 		    const struct bdb_header *bdb)
426df0566a6SJani Nikula {
427df0566a6SJani Nikula 	const struct bdb_lfp_backlight_data *backlight_data;
428df0566a6SJani Nikula 	const struct lfp_backlight_data_entry *entry;
429dbd440d8SJani Nikula 	int panel_type = i915->vbt.panel_type;
430d381baadSJosé Roberto de Souza 	u16 level;
431df0566a6SJani Nikula 
432df0566a6SJani Nikula 	backlight_data = find_section(bdb, BDB_LVDS_BACKLIGHT);
433df0566a6SJani Nikula 	if (!backlight_data)
434df0566a6SJani Nikula 		return;
435df0566a6SJani Nikula 
436df0566a6SJani Nikula 	if (backlight_data->entry_size != sizeof(backlight_data->data[0])) {
437dbd440d8SJani Nikula 		drm_dbg_kms(&i915->drm,
438e92cbf38SWambui Karuga 			    "Unsupported backlight data entry size %u\n",
439df0566a6SJani Nikula 			    backlight_data->entry_size);
440df0566a6SJani Nikula 		return;
441df0566a6SJani Nikula 	}
442df0566a6SJani Nikula 
443df0566a6SJani Nikula 	entry = &backlight_data->data[panel_type];
444df0566a6SJani Nikula 
445dbd440d8SJani Nikula 	i915->vbt.backlight.present = entry->type == BDB_BACKLIGHT_TYPE_PWM;
446dbd440d8SJani Nikula 	if (!i915->vbt.backlight.present) {
447dbd440d8SJani Nikula 		drm_dbg_kms(&i915->drm,
448e92cbf38SWambui Karuga 			    "PWM backlight not present in VBT (type %u)\n",
449df0566a6SJani Nikula 			    entry->type);
450df0566a6SJani Nikula 		return;
451df0566a6SJani Nikula 	}
452df0566a6SJani Nikula 
453dbd440d8SJani Nikula 	i915->vbt.backlight.type = INTEL_BACKLIGHT_DISPLAY_DDI;
454*4378daf5SLukasz Majczak 	if (bdb->version >= 191) {
455*4378daf5SLukasz Majczak 		size_t exp_size;
456*4378daf5SLukasz Majczak 
457*4378daf5SLukasz Majczak 		if (bdb->version >= 236)
458*4378daf5SLukasz Majczak 			exp_size = sizeof(struct bdb_lfp_backlight_data);
459*4378daf5SLukasz Majczak 		else if (bdb->version >= 234)
460*4378daf5SLukasz Majczak 			exp_size = EXP_BDB_LFP_BL_DATA_SIZE_REV_234;
461*4378daf5SLukasz Majczak 		else
462*4378daf5SLukasz Majczak 			exp_size = EXP_BDB_LFP_BL_DATA_SIZE_REV_191;
463*4378daf5SLukasz Majczak 
464*4378daf5SLukasz Majczak 		if (get_blocksize(backlight_data) >= exp_size) {
465df0566a6SJani Nikula 			const struct lfp_backlight_control_method *method;
466df0566a6SJani Nikula 
467df0566a6SJani Nikula 			method = &backlight_data->backlight_control[panel_type];
468dbd440d8SJani Nikula 			i915->vbt.backlight.type = method->type;
469dbd440d8SJani Nikula 			i915->vbt.backlight.controller = method->controller;
470df0566a6SJani Nikula 		}
471*4378daf5SLukasz Majczak 	}
472df0566a6SJani Nikula 
473dbd440d8SJani Nikula 	i915->vbt.backlight.pwm_freq_hz = entry->pwm_freq_hz;
474dbd440d8SJani Nikula 	i915->vbt.backlight.active_low_pwm = entry->active_low_pwm;
475d381baadSJosé Roberto de Souza 
476d381baadSJosé Roberto de Souza 	if (bdb->version >= 234) {
477d381baadSJosé Roberto de Souza 		u16 min_level;
478d381baadSJosé Roberto de Souza 		bool scale;
479d381baadSJosé Roberto de Souza 
480d381baadSJosé Roberto de Souza 		level = backlight_data->brightness_level[panel_type].level;
481d381baadSJosé Roberto de Souza 		min_level = backlight_data->brightness_min_level[panel_type].level;
482d381baadSJosé Roberto de Souza 
483d381baadSJosé Roberto de Souza 		if (bdb->version >= 236)
484d381baadSJosé Roberto de Souza 			scale = backlight_data->brightness_precision_bits[panel_type] == 16;
485d381baadSJosé Roberto de Souza 		else
486d381baadSJosé Roberto de Souza 			scale = level > 255;
487d381baadSJosé Roberto de Souza 
488d381baadSJosé Roberto de Souza 		if (scale)
489d381baadSJosé Roberto de Souza 			min_level = min_level / 255;
490d381baadSJosé Roberto de Souza 
491d381baadSJosé Roberto de Souza 		if (min_level > 255) {
492dbd440d8SJani Nikula 			drm_warn(&i915->drm, "Brightness min level > 255\n");
493d381baadSJosé Roberto de Souza 			level = 255;
494d381baadSJosé Roberto de Souza 		}
495dbd440d8SJani Nikula 		i915->vbt.backlight.min_brightness = min_level;
49684d3d71fSLee Shawn C 
49784d3d71fSLee Shawn C 		i915->vbt.backlight.brightness_precision_bits =
49884d3d71fSLee Shawn C 			backlight_data->brightness_precision_bits[panel_type];
499d381baadSJosé Roberto de Souza 	} else {
500d381baadSJosé Roberto de Souza 		level = backlight_data->level[panel_type];
501dbd440d8SJani Nikula 		i915->vbt.backlight.min_brightness = entry->min_brightness;
502d381baadSJosé Roberto de Souza 	}
503d381baadSJosé Roberto de Souza 
504dbd440d8SJani Nikula 	drm_dbg_kms(&i915->drm,
505e92cbf38SWambui Karuga 		    "VBT backlight PWM modulation frequency %u Hz, "
506df0566a6SJani Nikula 		    "active %s, min brightness %u, level %u, controller %u\n",
507dbd440d8SJani Nikula 		    i915->vbt.backlight.pwm_freq_hz,
508dbd440d8SJani Nikula 		    i915->vbt.backlight.active_low_pwm ? "low" : "high",
509dbd440d8SJani Nikula 		    i915->vbt.backlight.min_brightness,
510d381baadSJosé Roberto de Souza 		    level,
511dbd440d8SJani Nikula 		    i915->vbt.backlight.controller);
512df0566a6SJani Nikula }
513df0566a6SJani Nikula 
514df0566a6SJani Nikula /* Try to find sdvo panel data */
515df0566a6SJani Nikula static void
516dbd440d8SJani Nikula parse_sdvo_panel_data(struct drm_i915_private *i915,
517df0566a6SJani Nikula 		      const struct bdb_header *bdb)
518df0566a6SJani Nikula {
519df0566a6SJani Nikula 	const struct bdb_sdvo_panel_dtds *dtds;
520df0566a6SJani Nikula 	struct drm_display_mode *panel_fixed_mode;
521df0566a6SJani Nikula 	int index;
522df0566a6SJani Nikula 
523dbd440d8SJani Nikula 	index = i915->params.vbt_sdvo_panel_type;
524df0566a6SJani Nikula 	if (index == -2) {
525dbd440d8SJani Nikula 		drm_dbg_kms(&i915->drm,
526e92cbf38SWambui Karuga 			    "Ignore SDVO panel mode from BIOS VBT tables.\n");
527df0566a6SJani Nikula 		return;
528df0566a6SJani Nikula 	}
529df0566a6SJani Nikula 
530df0566a6SJani Nikula 	if (index == -1) {
531df0566a6SJani Nikula 		const struct bdb_sdvo_lvds_options *sdvo_lvds_options;
532df0566a6SJani Nikula 
533df0566a6SJani Nikula 		sdvo_lvds_options = find_section(bdb, BDB_SDVO_LVDS_OPTIONS);
534df0566a6SJani Nikula 		if (!sdvo_lvds_options)
535df0566a6SJani Nikula 			return;
536df0566a6SJani Nikula 
537df0566a6SJani Nikula 		index = sdvo_lvds_options->panel_type;
538df0566a6SJani Nikula 	}
539df0566a6SJani Nikula 
540df0566a6SJani Nikula 	dtds = find_section(bdb, BDB_SDVO_PANEL_DTDS);
541df0566a6SJani Nikula 	if (!dtds)
542df0566a6SJani Nikula 		return;
543df0566a6SJani Nikula 
544df0566a6SJani Nikula 	panel_fixed_mode = kzalloc(sizeof(*panel_fixed_mode), GFP_KERNEL);
545df0566a6SJani Nikula 	if (!panel_fixed_mode)
546df0566a6SJani Nikula 		return;
547df0566a6SJani Nikula 
548df0566a6SJani Nikula 	fill_detail_timing_data(panel_fixed_mode, &dtds->dtds[index]);
549df0566a6SJani Nikula 
550dbd440d8SJani Nikula 	i915->vbt.sdvo_lvds_vbt_mode = panel_fixed_mode;
551df0566a6SJani Nikula 
552dbd440d8SJani Nikula 	drm_dbg_kms(&i915->drm,
553e92cbf38SWambui Karuga 		    "Found SDVO panel mode in BIOS VBT tables:\n");
554df0566a6SJani Nikula 	drm_mode_debug_printmodeline(panel_fixed_mode);
555df0566a6SJani Nikula }
556df0566a6SJani Nikula 
557dbd440d8SJani Nikula static int intel_bios_ssc_frequency(struct drm_i915_private *i915,
558df0566a6SJani Nikula 				    bool alternate)
559df0566a6SJani Nikula {
560005e9537SMatt Roper 	switch (DISPLAY_VER(i915)) {
561df0566a6SJani Nikula 	case 2:
562df0566a6SJani Nikula 		return alternate ? 66667 : 48000;
563df0566a6SJani Nikula 	case 3:
564df0566a6SJani Nikula 	case 4:
565df0566a6SJani Nikula 		return alternate ? 100000 : 96000;
566df0566a6SJani Nikula 	default:
567df0566a6SJani Nikula 		return alternate ? 100000 : 120000;
568df0566a6SJani Nikula 	}
569df0566a6SJani Nikula }
570df0566a6SJani Nikula 
571df0566a6SJani Nikula static void
572dbd440d8SJani Nikula parse_general_features(struct drm_i915_private *i915,
573df0566a6SJani Nikula 		       const struct bdb_header *bdb)
574df0566a6SJani Nikula {
575df0566a6SJani Nikula 	const struct bdb_general_features *general;
576df0566a6SJani Nikula 
577df0566a6SJani Nikula 	general = find_section(bdb, BDB_GENERAL_FEATURES);
578df0566a6SJani Nikula 	if (!general)
579df0566a6SJani Nikula 		return;
580df0566a6SJani Nikula 
581dbd440d8SJani Nikula 	i915->vbt.int_tv_support = general->int_tv_support;
582df0566a6SJani Nikula 	/* int_crt_support can't be trusted on earlier platforms */
583df0566a6SJani Nikula 	if (bdb->version >= 155 &&
584dbd440d8SJani Nikula 	    (HAS_DDI(i915) || IS_VALLEYVIEW(i915)))
585dbd440d8SJani Nikula 		i915->vbt.int_crt_support = general->int_crt_support;
586dbd440d8SJani Nikula 	i915->vbt.lvds_use_ssc = general->enable_ssc;
587dbd440d8SJani Nikula 	i915->vbt.lvds_ssc_freq =
588dbd440d8SJani Nikula 		intel_bios_ssc_frequency(i915, general->ssc_freq);
589dbd440d8SJani Nikula 	i915->vbt.display_clock_mode = general->display_clock_mode;
590dbd440d8SJani Nikula 	i915->vbt.fdi_rx_polarity_inverted = general->fdi_rx_polarity_inverted;
591df0566a6SJani Nikula 	if (bdb->version >= 181) {
592dbd440d8SJani Nikula 		i915->vbt.orientation = general->rotate_180 ?
593df0566a6SJani Nikula 			DRM_MODE_PANEL_ORIENTATION_BOTTOM_UP :
594df0566a6SJani Nikula 			DRM_MODE_PANEL_ORIENTATION_NORMAL;
595df0566a6SJani Nikula 	} else {
596dbd440d8SJani Nikula 		i915->vbt.orientation = DRM_MODE_PANEL_ORIENTATION_UNKNOWN;
597df0566a6SJani Nikula 	}
598dbd440d8SJani Nikula 	drm_dbg_kms(&i915->drm,
599e92cbf38SWambui Karuga 		    "BDB_GENERAL_FEATURES int_tv_support %d int_crt_support %d lvds_use_ssc %d lvds_ssc_freq %d display_clock_mode %d fdi_rx_polarity_inverted %d\n",
600dbd440d8SJani Nikula 		    i915->vbt.int_tv_support,
601dbd440d8SJani Nikula 		    i915->vbt.int_crt_support,
602dbd440d8SJani Nikula 		    i915->vbt.lvds_use_ssc,
603dbd440d8SJani Nikula 		    i915->vbt.lvds_ssc_freq,
604dbd440d8SJani Nikula 		    i915->vbt.display_clock_mode,
605dbd440d8SJani Nikula 		    i915->vbt.fdi_rx_polarity_inverted);
606df0566a6SJani Nikula }
607df0566a6SJani Nikula 
608df0566a6SJani Nikula static const struct child_device_config *
609df0566a6SJani Nikula child_device_ptr(const struct bdb_general_definitions *defs, int i)
610df0566a6SJani Nikula {
611df0566a6SJani Nikula 	return (const void *) &defs->devices[i * defs->child_dev_size];
612df0566a6SJani Nikula }
613df0566a6SJani Nikula 
614df0566a6SJani Nikula static void
615ef0096e4SJani Nikula parse_sdvo_device_mapping(struct drm_i915_private *i915)
616df0566a6SJani Nikula {
617df0566a6SJani Nikula 	struct sdvo_device_mapping *mapping;
6183162d057SJani Nikula 	const struct intel_bios_encoder_data *devdata;
619df0566a6SJani Nikula 	const struct child_device_config *child;
6200d9ef19bSJani Nikula 	int count = 0;
621df0566a6SJani Nikula 
622df0566a6SJani Nikula 	/*
623df0566a6SJani Nikula 	 * Only parse SDVO mappings on gens that could have SDVO. This isn't
624df0566a6SJani Nikula 	 * accurate and doesn't have to be, as long as it's not too strict.
625df0566a6SJani Nikula 	 */
62693e7e61eSLucas De Marchi 	if (!IS_DISPLAY_VER(i915, 3, 7)) {
627dbd440d8SJani Nikula 		drm_dbg_kms(&i915->drm, "Skipping SDVO device mapping\n");
628df0566a6SJani Nikula 		return;
629df0566a6SJani Nikula 	}
630df0566a6SJani Nikula 
631dbd440d8SJani Nikula 	list_for_each_entry(devdata, &i915->vbt.display_devices, node) {
6320d9ef19bSJani Nikula 		child = &devdata->child;
633df0566a6SJani Nikula 
634df0566a6SJani Nikula 		if (child->slave_addr != SLAVE_ADDR1 &&
635df0566a6SJani Nikula 		    child->slave_addr != SLAVE_ADDR2) {
636df0566a6SJani Nikula 			/*
637df0566a6SJani Nikula 			 * If the slave address is neither 0x70 nor 0x72,
638df0566a6SJani Nikula 			 * it is not a SDVO device. Skip it.
639df0566a6SJani Nikula 			 */
640df0566a6SJani Nikula 			continue;
641df0566a6SJani Nikula 		}
642df0566a6SJani Nikula 		if (child->dvo_port != DEVICE_PORT_DVOB &&
643df0566a6SJani Nikula 		    child->dvo_port != DEVICE_PORT_DVOC) {
644df0566a6SJani Nikula 			/* skip the incorrect SDVO port */
645dbd440d8SJani Nikula 			drm_dbg_kms(&i915->drm,
646e92cbf38SWambui Karuga 				    "Incorrect SDVO port. Skip it\n");
647df0566a6SJani Nikula 			continue;
648df0566a6SJani Nikula 		}
649dbd440d8SJani Nikula 		drm_dbg_kms(&i915->drm,
650e92cbf38SWambui Karuga 			    "the SDVO device with slave addr %2x is found on"
651df0566a6SJani Nikula 			    " %s port\n",
652df0566a6SJani Nikula 			    child->slave_addr,
653df0566a6SJani Nikula 			    (child->dvo_port == DEVICE_PORT_DVOB) ?
654df0566a6SJani Nikula 			    "SDVOB" : "SDVOC");
655dbd440d8SJani Nikula 		mapping = &i915->vbt.sdvo_mappings[child->dvo_port - 1];
656df0566a6SJani Nikula 		if (!mapping->initialized) {
657df0566a6SJani Nikula 			mapping->dvo_port = child->dvo_port;
658df0566a6SJani Nikula 			mapping->slave_addr = child->slave_addr;
659df0566a6SJani Nikula 			mapping->dvo_wiring = child->dvo_wiring;
660df0566a6SJani Nikula 			mapping->ddc_pin = child->ddc_pin;
661df0566a6SJani Nikula 			mapping->i2c_pin = child->i2c_pin;
662df0566a6SJani Nikula 			mapping->initialized = 1;
663dbd440d8SJani Nikula 			drm_dbg_kms(&i915->drm,
664e92cbf38SWambui Karuga 				    "SDVO device: dvo=%x, addr=%x, wiring=%d, ddc_pin=%d, i2c_pin=%d\n",
665e92cbf38SWambui Karuga 				    mapping->dvo_port, mapping->slave_addr,
666e92cbf38SWambui Karuga 				    mapping->dvo_wiring, mapping->ddc_pin,
667df0566a6SJani Nikula 				    mapping->i2c_pin);
668df0566a6SJani Nikula 		} else {
669dbd440d8SJani Nikula 			drm_dbg_kms(&i915->drm,
670e92cbf38SWambui Karuga 				    "Maybe one SDVO port is shared by "
671df0566a6SJani Nikula 				    "two SDVO device.\n");
672df0566a6SJani Nikula 		}
673df0566a6SJani Nikula 		if (child->slave2_addr) {
674df0566a6SJani Nikula 			/* Maybe this is a SDVO device with multiple inputs */
675df0566a6SJani Nikula 			/* And the mapping info is not added */
676dbd440d8SJani Nikula 			drm_dbg_kms(&i915->drm,
677e92cbf38SWambui Karuga 				    "there exists the slave2_addr. Maybe this"
678df0566a6SJani Nikula 				    " is a SDVO device with multiple inputs.\n");
679df0566a6SJani Nikula 		}
680df0566a6SJani Nikula 		count++;
681df0566a6SJani Nikula 	}
682df0566a6SJani Nikula 
683df0566a6SJani Nikula 	if (!count) {
684df0566a6SJani Nikula 		/* No SDVO device info is found */
685dbd440d8SJani Nikula 		drm_dbg_kms(&i915->drm,
686e92cbf38SWambui Karuga 			    "No SDVO device info is found in VBT\n");
687df0566a6SJani Nikula 	}
688df0566a6SJani Nikula }
689df0566a6SJani Nikula 
690df0566a6SJani Nikula static void
691dbd440d8SJani Nikula parse_driver_features(struct drm_i915_private *i915,
692df0566a6SJani Nikula 		      const struct bdb_header *bdb)
693df0566a6SJani Nikula {
694df0566a6SJani Nikula 	const struct bdb_driver_features *driver;
695df0566a6SJani Nikula 
696df0566a6SJani Nikula 	driver = find_section(bdb, BDB_DRIVER_FEATURES);
697df0566a6SJani Nikula 	if (!driver)
698df0566a6SJani Nikula 		return;
699df0566a6SJani Nikula 
700005e9537SMatt Roper 	if (DISPLAY_VER(i915) >= 5) {
701df0566a6SJani Nikula 		/*
702df0566a6SJani Nikula 		 * Note that we consider BDB_DRIVER_FEATURE_INT_SDVO_LVDS
703df0566a6SJani Nikula 		 * to mean "eDP". The VBT spec doesn't agree with that
704df0566a6SJani Nikula 		 * interpretation, but real world VBTs seem to.
705df0566a6SJani Nikula 		 */
706df0566a6SJani Nikula 		if (driver->lvds_config != BDB_DRIVER_FEATURE_INT_LVDS)
707dbd440d8SJani Nikula 			i915->vbt.int_lvds_support = 0;
708df0566a6SJani Nikula 	} else {
709df0566a6SJani Nikula 		/*
710df0566a6SJani Nikula 		 * FIXME it's not clear which BDB version has the LVDS config
711df0566a6SJani Nikula 		 * bits defined. Revision history in the VBT spec says:
712df0566a6SJani Nikula 		 * "0.92 | Add two definitions for VBT value of LVDS Active
713df0566a6SJani Nikula 		 *  Config (00b and 11b values defined) | 06/13/2005"
714df0566a6SJani Nikula 		 * but does not the specify the BDB version.
715df0566a6SJani Nikula 		 *
716df0566a6SJani Nikula 		 * So far version 134 (on i945gm) is the oldest VBT observed
717df0566a6SJani Nikula 		 * in the wild with the bits correctly populated. Version
718df0566a6SJani Nikula 		 * 108 (on i85x) does not have the bits correctly populated.
719df0566a6SJani Nikula 		 */
720df0566a6SJani Nikula 		if (bdb->version >= 134 &&
721df0566a6SJani Nikula 		    driver->lvds_config != BDB_DRIVER_FEATURE_INT_LVDS &&
722df0566a6SJani Nikula 		    driver->lvds_config != BDB_DRIVER_FEATURE_INT_SDVO_LVDS)
723dbd440d8SJani Nikula 			i915->vbt.int_lvds_support = 0;
724df0566a6SJani Nikula 	}
725df0566a6SJani Nikula 
726551fb93dSJosé Roberto de Souza 	if (bdb->version < 228) {
727dbd440d8SJani Nikula 		drm_dbg_kms(&i915->drm, "DRRS State Enabled:%d\n",
728e92cbf38SWambui Karuga 			    driver->drrs_enabled);
729df0566a6SJani Nikula 		/*
730df0566a6SJani Nikula 		 * If DRRS is not supported, drrs_type has to be set to 0.
731df0566a6SJani Nikula 		 * This is because, VBT is configured in such a way that
732df0566a6SJani Nikula 		 * static DRRS is 0 and DRRS not supported is represented by
733df0566a6SJani Nikula 		 * driver->drrs_enabled=false
734df0566a6SJani Nikula 		 */
735df0566a6SJani Nikula 		if (!driver->drrs_enabled)
736dbd440d8SJani Nikula 			i915->vbt.drrs_type = DRRS_NOT_SUPPORTED;
737551fb93dSJosé Roberto de Souza 
738dbd440d8SJani Nikula 		i915->vbt.psr.enable = driver->psr_enabled;
739df0566a6SJani Nikula 	}
740551fb93dSJosé Roberto de Souza }
741551fb93dSJosé Roberto de Souza 
742551fb93dSJosé Roberto de Souza static void
743dbd440d8SJani Nikula parse_power_conservation_features(struct drm_i915_private *i915,
744551fb93dSJosé Roberto de Souza 				  const struct bdb_header *bdb)
745551fb93dSJosé Roberto de Souza {
746551fb93dSJosé Roberto de Souza 	const struct bdb_lfp_power *power;
747dbd440d8SJani Nikula 	u8 panel_type = i915->vbt.panel_type;
748551fb93dSJosé Roberto de Souza 
749551fb93dSJosé Roberto de Souza 	if (bdb->version < 228)
750551fb93dSJosé Roberto de Souza 		return;
751551fb93dSJosé Roberto de Souza 
7524ec5abe9SJosé Roberto de Souza 	power = find_section(bdb, BDB_LFP_POWER);
753551fb93dSJosé Roberto de Souza 	if (!power)
754551fb93dSJosé Roberto de Souza 		return;
755551fb93dSJosé Roberto de Souza 
756dbd440d8SJani Nikula 	i915->vbt.psr.enable = power->psr & BIT(panel_type);
757551fb93dSJosé Roberto de Souza 
758551fb93dSJosé Roberto de Souza 	/*
759551fb93dSJosé Roberto de Souza 	 * If DRRS is not supported, drrs_type has to be set to 0.
760551fb93dSJosé Roberto de Souza 	 * This is because, VBT is configured in such a way that
761551fb93dSJosé Roberto de Souza 	 * static DRRS is 0 and DRRS not supported is represented by
762551fb93dSJosé Roberto de Souza 	 * power->drrs & BIT(panel_type)=false
763551fb93dSJosé Roberto de Souza 	 */
764551fb93dSJosé Roberto de Souza 	if (!(power->drrs & BIT(panel_type)))
765dbd440d8SJani Nikula 		i915->vbt.drrs_type = DRRS_NOT_SUPPORTED;
766f615cb6aSJosé Roberto de Souza 
767f615cb6aSJosé Roberto de Souza 	if (bdb->version >= 232)
768dbd440d8SJani Nikula 		i915->vbt.edp.hobl = power->hobl & BIT(panel_type);
769551fb93dSJosé Roberto de Souza }
770df0566a6SJani Nikula 
771df0566a6SJani Nikula static void
772dbd440d8SJani Nikula parse_edp(struct drm_i915_private *i915, const struct bdb_header *bdb)
773df0566a6SJani Nikula {
774df0566a6SJani Nikula 	const struct bdb_edp *edp;
775df0566a6SJani Nikula 	const struct edp_power_seq *edp_pps;
776df0566a6SJani Nikula 	const struct edp_fast_link_params *edp_link_params;
777dbd440d8SJani Nikula 	int panel_type = i915->vbt.panel_type;
778df0566a6SJani Nikula 
779df0566a6SJani Nikula 	edp = find_section(bdb, BDB_EDP);
780df0566a6SJani Nikula 	if (!edp)
781df0566a6SJani Nikula 		return;
782df0566a6SJani Nikula 
783df0566a6SJani Nikula 	switch ((edp->color_depth >> (panel_type * 2)) & 3) {
784df0566a6SJani Nikula 	case EDP_18BPP:
785dbd440d8SJani Nikula 		i915->vbt.edp.bpp = 18;
786df0566a6SJani Nikula 		break;
787df0566a6SJani Nikula 	case EDP_24BPP:
788dbd440d8SJani Nikula 		i915->vbt.edp.bpp = 24;
789df0566a6SJani Nikula 		break;
790df0566a6SJani Nikula 	case EDP_30BPP:
791dbd440d8SJani Nikula 		i915->vbt.edp.bpp = 30;
792df0566a6SJani Nikula 		break;
793df0566a6SJani Nikula 	}
794df0566a6SJani Nikula 
795df0566a6SJani Nikula 	/* Get the eDP sequencing and link info */
796df0566a6SJani Nikula 	edp_pps = &edp->power_seqs[panel_type];
797df0566a6SJani Nikula 	edp_link_params = &edp->fast_link_params[panel_type];
798df0566a6SJani Nikula 
799dbd440d8SJani Nikula 	i915->vbt.edp.pps = *edp_pps;
800df0566a6SJani Nikula 
801df0566a6SJani Nikula 	switch (edp_link_params->rate) {
802df0566a6SJani Nikula 	case EDP_RATE_1_62:
803dbd440d8SJani Nikula 		i915->vbt.edp.rate = DP_LINK_BW_1_62;
804df0566a6SJani Nikula 		break;
805df0566a6SJani Nikula 	case EDP_RATE_2_7:
806dbd440d8SJani Nikula 		i915->vbt.edp.rate = DP_LINK_BW_2_7;
807df0566a6SJani Nikula 		break;
808df0566a6SJani Nikula 	default:
809dbd440d8SJani Nikula 		drm_dbg_kms(&i915->drm,
810e92cbf38SWambui Karuga 			    "VBT has unknown eDP link rate value %u\n",
811df0566a6SJani Nikula 			     edp_link_params->rate);
812df0566a6SJani Nikula 		break;
813df0566a6SJani Nikula 	}
814df0566a6SJani Nikula 
815df0566a6SJani Nikula 	switch (edp_link_params->lanes) {
816df0566a6SJani Nikula 	case EDP_LANE_1:
817dbd440d8SJani Nikula 		i915->vbt.edp.lanes = 1;
818df0566a6SJani Nikula 		break;
819df0566a6SJani Nikula 	case EDP_LANE_2:
820dbd440d8SJani Nikula 		i915->vbt.edp.lanes = 2;
821df0566a6SJani Nikula 		break;
822df0566a6SJani Nikula 	case EDP_LANE_4:
823dbd440d8SJani Nikula 		i915->vbt.edp.lanes = 4;
824df0566a6SJani Nikula 		break;
825df0566a6SJani Nikula 	default:
826dbd440d8SJani Nikula 		drm_dbg_kms(&i915->drm,
827e92cbf38SWambui Karuga 			    "VBT has unknown eDP lane count value %u\n",
828df0566a6SJani Nikula 			    edp_link_params->lanes);
829df0566a6SJani Nikula 		break;
830df0566a6SJani Nikula 	}
831df0566a6SJani Nikula 
832df0566a6SJani Nikula 	switch (edp_link_params->preemphasis) {
833df0566a6SJani Nikula 	case EDP_PREEMPHASIS_NONE:
834dbd440d8SJani Nikula 		i915->vbt.edp.preemphasis = DP_TRAIN_PRE_EMPH_LEVEL_0;
835df0566a6SJani Nikula 		break;
836df0566a6SJani Nikula 	case EDP_PREEMPHASIS_3_5dB:
837dbd440d8SJani Nikula 		i915->vbt.edp.preemphasis = DP_TRAIN_PRE_EMPH_LEVEL_1;
838df0566a6SJani Nikula 		break;
839df0566a6SJani Nikula 	case EDP_PREEMPHASIS_6dB:
840dbd440d8SJani Nikula 		i915->vbt.edp.preemphasis = DP_TRAIN_PRE_EMPH_LEVEL_2;
841df0566a6SJani Nikula 		break;
842df0566a6SJani Nikula 	case EDP_PREEMPHASIS_9_5dB:
843dbd440d8SJani Nikula 		i915->vbt.edp.preemphasis = DP_TRAIN_PRE_EMPH_LEVEL_3;
844df0566a6SJani Nikula 		break;
845df0566a6SJani Nikula 	default:
846dbd440d8SJani Nikula 		drm_dbg_kms(&i915->drm,
847e92cbf38SWambui Karuga 			    "VBT has unknown eDP pre-emphasis value %u\n",
848df0566a6SJani Nikula 			    edp_link_params->preemphasis);
849df0566a6SJani Nikula 		break;
850df0566a6SJani Nikula 	}
851df0566a6SJani Nikula 
852df0566a6SJani Nikula 	switch (edp_link_params->vswing) {
853df0566a6SJani Nikula 	case EDP_VSWING_0_4V:
854dbd440d8SJani Nikula 		i915->vbt.edp.vswing = DP_TRAIN_VOLTAGE_SWING_LEVEL_0;
855df0566a6SJani Nikula 		break;
856df0566a6SJani Nikula 	case EDP_VSWING_0_6V:
857dbd440d8SJani Nikula 		i915->vbt.edp.vswing = DP_TRAIN_VOLTAGE_SWING_LEVEL_1;
858df0566a6SJani Nikula 		break;
859df0566a6SJani Nikula 	case EDP_VSWING_0_8V:
860dbd440d8SJani Nikula 		i915->vbt.edp.vswing = DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
861df0566a6SJani Nikula 		break;
862df0566a6SJani Nikula 	case EDP_VSWING_1_2V:
863dbd440d8SJani Nikula 		i915->vbt.edp.vswing = DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
864df0566a6SJani Nikula 		break;
865df0566a6SJani Nikula 	default:
866dbd440d8SJani Nikula 		drm_dbg_kms(&i915->drm,
867e92cbf38SWambui Karuga 			    "VBT has unknown eDP voltage swing value %u\n",
868df0566a6SJani Nikula 			    edp_link_params->vswing);
869df0566a6SJani Nikula 		break;
870df0566a6SJani Nikula 	}
871df0566a6SJani Nikula 
872df0566a6SJani Nikula 	if (bdb->version >= 173) {
873df0566a6SJani Nikula 		u8 vswing;
874df0566a6SJani Nikula 
875df0566a6SJani Nikula 		/* Don't read from VBT if module parameter has valid value*/
876dbd440d8SJani Nikula 		if (i915->params.edp_vswing) {
877dbd440d8SJani Nikula 			i915->vbt.edp.low_vswing =
878dbd440d8SJani Nikula 				i915->params.edp_vswing == 1;
879df0566a6SJani Nikula 		} else {
880df0566a6SJani Nikula 			vswing = (edp->edp_vswing_preemph >> (panel_type * 4)) & 0xF;
881dbd440d8SJani Nikula 			i915->vbt.edp.low_vswing = vswing == 0;
882df0566a6SJani Nikula 		}
883df0566a6SJani Nikula 	}
884df0566a6SJani Nikula }
885df0566a6SJani Nikula 
886df0566a6SJani Nikula static void
887dbd440d8SJani Nikula parse_psr(struct drm_i915_private *i915, const struct bdb_header *bdb)
888df0566a6SJani Nikula {
889df0566a6SJani Nikula 	const struct bdb_psr *psr;
890df0566a6SJani Nikula 	const struct psr_table *psr_table;
891dbd440d8SJani Nikula 	int panel_type = i915->vbt.panel_type;
892df0566a6SJani Nikula 
893df0566a6SJani Nikula 	psr = find_section(bdb, BDB_PSR);
894df0566a6SJani Nikula 	if (!psr) {
895dbd440d8SJani Nikula 		drm_dbg_kms(&i915->drm, "No PSR BDB found.\n");
896df0566a6SJani Nikula 		return;
897df0566a6SJani Nikula 	}
898df0566a6SJani Nikula 
899df0566a6SJani Nikula 	psr_table = &psr->psr_table[panel_type];
900df0566a6SJani Nikula 
901dbd440d8SJani Nikula 	i915->vbt.psr.full_link = psr_table->full_link;
902dbd440d8SJani Nikula 	i915->vbt.psr.require_aux_wakeup = psr_table->require_aux_to_wakeup;
903df0566a6SJani Nikula 
904df0566a6SJani Nikula 	/* Allowed VBT values goes from 0 to 15 */
905dbd440d8SJani Nikula 	i915->vbt.psr.idle_frames = psr_table->idle_frames < 0 ? 0 :
906df0566a6SJani Nikula 		psr_table->idle_frames > 15 ? 15 : psr_table->idle_frames;
907df0566a6SJani Nikula 
908df0566a6SJani Nikula 	switch (psr_table->lines_to_wait) {
909df0566a6SJani Nikula 	case 0:
910dbd440d8SJani Nikula 		i915->vbt.psr.lines_to_wait = PSR_0_LINES_TO_WAIT;
911df0566a6SJani Nikula 		break;
912df0566a6SJani Nikula 	case 1:
913dbd440d8SJani Nikula 		i915->vbt.psr.lines_to_wait = PSR_1_LINE_TO_WAIT;
914df0566a6SJani Nikula 		break;
915df0566a6SJani Nikula 	case 2:
916dbd440d8SJani Nikula 		i915->vbt.psr.lines_to_wait = PSR_4_LINES_TO_WAIT;
917df0566a6SJani Nikula 		break;
918df0566a6SJani Nikula 	case 3:
919dbd440d8SJani Nikula 		i915->vbt.psr.lines_to_wait = PSR_8_LINES_TO_WAIT;
920df0566a6SJani Nikula 		break;
921df0566a6SJani Nikula 	default:
922dbd440d8SJani Nikula 		drm_dbg_kms(&i915->drm,
923e92cbf38SWambui Karuga 			    "VBT has unknown PSR lines to wait %u\n",
924df0566a6SJani Nikula 			    psr_table->lines_to_wait);
925df0566a6SJani Nikula 		break;
926df0566a6SJani Nikula 	}
927df0566a6SJani Nikula 
928df0566a6SJani Nikula 	/*
929df0566a6SJani Nikula 	 * New psr options 0=500us, 1=100us, 2=2500us, 3=0us
930df0566a6SJani Nikula 	 * Old decimal value is wake up time in multiples of 100 us.
931df0566a6SJani Nikula 	 */
932df0566a6SJani Nikula 	if (bdb->version >= 205 &&
9332446e1d6SMatt Roper 	    (DISPLAY_VER(i915) >= 9 && !IS_BROXTON(i915))) {
934df0566a6SJani Nikula 		switch (psr_table->tp1_wakeup_time) {
935df0566a6SJani Nikula 		case 0:
936dbd440d8SJani Nikula 			i915->vbt.psr.tp1_wakeup_time_us = 500;
937df0566a6SJani Nikula 			break;
938df0566a6SJani Nikula 		case 1:
939dbd440d8SJani Nikula 			i915->vbt.psr.tp1_wakeup_time_us = 100;
940df0566a6SJani Nikula 			break;
941df0566a6SJani Nikula 		case 3:
942dbd440d8SJani Nikula 			i915->vbt.psr.tp1_wakeup_time_us = 0;
943df0566a6SJani Nikula 			break;
944df0566a6SJani Nikula 		default:
945dbd440d8SJani Nikula 			drm_dbg_kms(&i915->drm,
946e92cbf38SWambui Karuga 				    "VBT tp1 wakeup time value %d is outside range[0-3], defaulting to max value 2500us\n",
947df0566a6SJani Nikula 				    psr_table->tp1_wakeup_time);
948df561f66SGustavo A. R. Silva 			fallthrough;
949df0566a6SJani Nikula 		case 2:
950dbd440d8SJani Nikula 			i915->vbt.psr.tp1_wakeup_time_us = 2500;
951df0566a6SJani Nikula 			break;
952df0566a6SJani Nikula 		}
953df0566a6SJani Nikula 
954df0566a6SJani Nikula 		switch (psr_table->tp2_tp3_wakeup_time) {
955df0566a6SJani Nikula 		case 0:
956dbd440d8SJani Nikula 			i915->vbt.psr.tp2_tp3_wakeup_time_us = 500;
957df0566a6SJani Nikula 			break;
958df0566a6SJani Nikula 		case 1:
959dbd440d8SJani Nikula 			i915->vbt.psr.tp2_tp3_wakeup_time_us = 100;
960df0566a6SJani Nikula 			break;
961df0566a6SJani Nikula 		case 3:
962dbd440d8SJani Nikula 			i915->vbt.psr.tp2_tp3_wakeup_time_us = 0;
963df0566a6SJani Nikula 			break;
964df0566a6SJani Nikula 		default:
965dbd440d8SJani Nikula 			drm_dbg_kms(&i915->drm,
966e92cbf38SWambui Karuga 				    "VBT tp2_tp3 wakeup time value %d is outside range[0-3], defaulting to max value 2500us\n",
967df0566a6SJani Nikula 				    psr_table->tp2_tp3_wakeup_time);
968df561f66SGustavo A. R. Silva 			fallthrough;
969df0566a6SJani Nikula 		case 2:
970dbd440d8SJani Nikula 			i915->vbt.psr.tp2_tp3_wakeup_time_us = 2500;
971df0566a6SJani Nikula 		break;
972df0566a6SJani Nikula 		}
973df0566a6SJani Nikula 	} else {
974dbd440d8SJani Nikula 		i915->vbt.psr.tp1_wakeup_time_us = psr_table->tp1_wakeup_time * 100;
975dbd440d8SJani Nikula 		i915->vbt.psr.tp2_tp3_wakeup_time_us = psr_table->tp2_tp3_wakeup_time * 100;
976df0566a6SJani Nikula 	}
977df0566a6SJani Nikula 
978df0566a6SJani Nikula 	if (bdb->version >= 226) {
979b5ea9c93SDhinakaran Pandiyan 		u32 wakeup_time = psr->psr2_tp2_tp3_wakeup_time;
980df0566a6SJani Nikula 
981df0566a6SJani Nikula 		wakeup_time = (wakeup_time >> (2 * panel_type)) & 0x3;
982df0566a6SJani Nikula 		switch (wakeup_time) {
983df0566a6SJani Nikula 		case 0:
984df0566a6SJani Nikula 			wakeup_time = 500;
985df0566a6SJani Nikula 			break;
986df0566a6SJani Nikula 		case 1:
987df0566a6SJani Nikula 			wakeup_time = 100;
988df0566a6SJani Nikula 			break;
989df0566a6SJani Nikula 		case 3:
990df0566a6SJani Nikula 			wakeup_time = 50;
991df0566a6SJani Nikula 			break;
992df0566a6SJani Nikula 		default:
993df0566a6SJani Nikula 		case 2:
994df0566a6SJani Nikula 			wakeup_time = 2500;
995df0566a6SJani Nikula 			break;
996df0566a6SJani Nikula 		}
997dbd440d8SJani Nikula 		i915->vbt.psr.psr2_tp2_tp3_wakeup_time_us = wakeup_time;
998df0566a6SJani Nikula 	} else {
999df0566a6SJani Nikula 		/* Reusing PSR1 wakeup time for PSR2 in older VBTs */
1000dbd440d8SJani Nikula 		i915->vbt.psr.psr2_tp2_tp3_wakeup_time_us = i915->vbt.psr.tp2_tp3_wakeup_time_us;
1001df0566a6SJani Nikula 	}
1002df0566a6SJani Nikula }
1003df0566a6SJani Nikula 
1004dbd440d8SJani Nikula static void parse_dsi_backlight_ports(struct drm_i915_private *i915,
1005df0566a6SJani Nikula 				      u16 version, enum port port)
1006df0566a6SJani Nikula {
1007dbd440d8SJani Nikula 	if (!i915->vbt.dsi.config->dual_link || version < 197) {
1008dbd440d8SJani Nikula 		i915->vbt.dsi.bl_ports = BIT(port);
1009dbd440d8SJani Nikula 		if (i915->vbt.dsi.config->cabc_supported)
1010dbd440d8SJani Nikula 			i915->vbt.dsi.cabc_ports = BIT(port);
1011df0566a6SJani Nikula 
1012df0566a6SJani Nikula 		return;
1013df0566a6SJani Nikula 	}
1014df0566a6SJani Nikula 
1015dbd440d8SJani Nikula 	switch (i915->vbt.dsi.config->dl_dcs_backlight_ports) {
1016df0566a6SJani Nikula 	case DL_DCS_PORT_A:
1017dbd440d8SJani Nikula 		i915->vbt.dsi.bl_ports = BIT(PORT_A);
1018df0566a6SJani Nikula 		break;
1019df0566a6SJani Nikula 	case DL_DCS_PORT_C:
1020dbd440d8SJani Nikula 		i915->vbt.dsi.bl_ports = BIT(PORT_C);
1021df0566a6SJani Nikula 		break;
1022df0566a6SJani Nikula 	default:
1023df0566a6SJani Nikula 	case DL_DCS_PORT_A_AND_C:
1024dbd440d8SJani Nikula 		i915->vbt.dsi.bl_ports = BIT(PORT_A) | BIT(PORT_C);
1025df0566a6SJani Nikula 		break;
1026df0566a6SJani Nikula 	}
1027df0566a6SJani Nikula 
1028dbd440d8SJani Nikula 	if (!i915->vbt.dsi.config->cabc_supported)
1029df0566a6SJani Nikula 		return;
1030df0566a6SJani Nikula 
1031dbd440d8SJani Nikula 	switch (i915->vbt.dsi.config->dl_dcs_cabc_ports) {
1032df0566a6SJani Nikula 	case DL_DCS_PORT_A:
1033dbd440d8SJani Nikula 		i915->vbt.dsi.cabc_ports = BIT(PORT_A);
1034df0566a6SJani Nikula 		break;
1035df0566a6SJani Nikula 	case DL_DCS_PORT_C:
1036dbd440d8SJani Nikula 		i915->vbt.dsi.cabc_ports = BIT(PORT_C);
1037df0566a6SJani Nikula 		break;
1038df0566a6SJani Nikula 	default:
1039df0566a6SJani Nikula 	case DL_DCS_PORT_A_AND_C:
1040dbd440d8SJani Nikula 		i915->vbt.dsi.cabc_ports =
1041df0566a6SJani Nikula 					BIT(PORT_A) | BIT(PORT_C);
1042df0566a6SJani Nikula 		break;
1043df0566a6SJani Nikula 	}
1044df0566a6SJani Nikula }
1045df0566a6SJani Nikula 
1046df0566a6SJani Nikula static void
1047dbd440d8SJani Nikula parse_mipi_config(struct drm_i915_private *i915,
1048df0566a6SJani Nikula 		  const struct bdb_header *bdb)
1049df0566a6SJani Nikula {
1050df0566a6SJani Nikula 	const struct bdb_mipi_config *start;
1051df0566a6SJani Nikula 	const struct mipi_config *config;
1052df0566a6SJani Nikula 	const struct mipi_pps_data *pps;
1053dbd440d8SJani Nikula 	int panel_type = i915->vbt.panel_type;
1054df0566a6SJani Nikula 	enum port port;
1055df0566a6SJani Nikula 
1056df0566a6SJani Nikula 	/* parse MIPI blocks only if LFP type is MIPI */
1057dbd440d8SJani Nikula 	if (!intel_bios_is_dsi_present(i915, &port))
1058df0566a6SJani Nikula 		return;
1059df0566a6SJani Nikula 
1060df0566a6SJani Nikula 	/* Initialize this to undefined indicating no generic MIPI support */
1061dbd440d8SJani Nikula 	i915->vbt.dsi.panel_id = MIPI_DSI_UNDEFINED_PANEL_ID;
1062df0566a6SJani Nikula 
1063df0566a6SJani Nikula 	/* Block #40 is already parsed and panel_fixed_mode is
1064dbd440d8SJani Nikula 	 * stored in i915->lfp_lvds_vbt_mode
1065df0566a6SJani Nikula 	 * resuse this when needed
1066df0566a6SJani Nikula 	 */
1067df0566a6SJani Nikula 
1068df0566a6SJani Nikula 	/* Parse #52 for panel index used from panel_type already
1069df0566a6SJani Nikula 	 * parsed
1070df0566a6SJani Nikula 	 */
1071df0566a6SJani Nikula 	start = find_section(bdb, BDB_MIPI_CONFIG);
1072df0566a6SJani Nikula 	if (!start) {
1073dbd440d8SJani Nikula 		drm_dbg_kms(&i915->drm, "No MIPI config BDB found");
1074df0566a6SJani Nikula 		return;
1075df0566a6SJani Nikula 	}
1076df0566a6SJani Nikula 
1077dbd440d8SJani Nikula 	drm_dbg(&i915->drm, "Found MIPI Config block, panel index = %d\n",
1078df0566a6SJani Nikula 		panel_type);
1079df0566a6SJani Nikula 
1080df0566a6SJani Nikula 	/*
1081df0566a6SJani Nikula 	 * get hold of the correct configuration block and pps data as per
1082df0566a6SJani Nikula 	 * the panel_type as index
1083df0566a6SJani Nikula 	 */
1084df0566a6SJani Nikula 	config = &start->config[panel_type];
1085df0566a6SJani Nikula 	pps = &start->pps[panel_type];
1086df0566a6SJani Nikula 
1087df0566a6SJani Nikula 	/* store as of now full data. Trim when we realise all is not needed */
1088dbd440d8SJani Nikula 	i915->vbt.dsi.config = kmemdup(config, sizeof(struct mipi_config), GFP_KERNEL);
1089dbd440d8SJani Nikula 	if (!i915->vbt.dsi.config)
1090df0566a6SJani Nikula 		return;
1091df0566a6SJani Nikula 
1092dbd440d8SJani Nikula 	i915->vbt.dsi.pps = kmemdup(pps, sizeof(struct mipi_pps_data), GFP_KERNEL);
1093dbd440d8SJani Nikula 	if (!i915->vbt.dsi.pps) {
1094dbd440d8SJani Nikula 		kfree(i915->vbt.dsi.config);
1095df0566a6SJani Nikula 		return;
1096df0566a6SJani Nikula 	}
1097df0566a6SJani Nikula 
1098dbd440d8SJani Nikula 	parse_dsi_backlight_ports(i915, bdb->version, port);
1099df0566a6SJani Nikula 
1100df0566a6SJani Nikula 	/* FIXME is the 90 vs. 270 correct? */
1101df0566a6SJani Nikula 	switch (config->rotation) {
1102df0566a6SJani Nikula 	case ENABLE_ROTATION_0:
1103df0566a6SJani Nikula 		/*
1104df0566a6SJani Nikula 		 * Most (all?) VBTs claim 0 degrees despite having
1105df0566a6SJani Nikula 		 * an upside down panel, thus we do not trust this.
1106df0566a6SJani Nikula 		 */
1107dbd440d8SJani Nikula 		i915->vbt.dsi.orientation =
1108df0566a6SJani Nikula 			DRM_MODE_PANEL_ORIENTATION_UNKNOWN;
1109df0566a6SJani Nikula 		break;
1110df0566a6SJani Nikula 	case ENABLE_ROTATION_90:
1111dbd440d8SJani Nikula 		i915->vbt.dsi.orientation =
1112df0566a6SJani Nikula 			DRM_MODE_PANEL_ORIENTATION_RIGHT_UP;
1113df0566a6SJani Nikula 		break;
1114df0566a6SJani Nikula 	case ENABLE_ROTATION_180:
1115dbd440d8SJani Nikula 		i915->vbt.dsi.orientation =
1116df0566a6SJani Nikula 			DRM_MODE_PANEL_ORIENTATION_BOTTOM_UP;
1117df0566a6SJani Nikula 		break;
1118df0566a6SJani Nikula 	case ENABLE_ROTATION_270:
1119dbd440d8SJani Nikula 		i915->vbt.dsi.orientation =
1120df0566a6SJani Nikula 			DRM_MODE_PANEL_ORIENTATION_LEFT_UP;
1121df0566a6SJani Nikula 		break;
1122df0566a6SJani Nikula 	}
1123df0566a6SJani Nikula 
1124df0566a6SJani Nikula 	/* We have mandatory mipi config blocks. Initialize as generic panel */
1125dbd440d8SJani Nikula 	i915->vbt.dsi.panel_id = MIPI_DSI_GENERIC_PANEL_ID;
1126df0566a6SJani Nikula }
1127df0566a6SJani Nikula 
1128df0566a6SJani Nikula /* Find the sequence block and size for the given panel. */
1129df0566a6SJani Nikula static const u8 *
1130df0566a6SJani Nikula find_panel_sequence_block(const struct bdb_mipi_sequence *sequence,
1131df0566a6SJani Nikula 			  u16 panel_id, u32 *seq_size)
1132df0566a6SJani Nikula {
1133df0566a6SJani Nikula 	u32 total = get_blocksize(sequence);
1134df0566a6SJani Nikula 	const u8 *data = &sequence->data[0];
1135df0566a6SJani Nikula 	u8 current_id;
1136df0566a6SJani Nikula 	u32 current_size;
1137df0566a6SJani Nikula 	int header_size = sequence->version >= 3 ? 5 : 3;
1138df0566a6SJani Nikula 	int index = 0;
1139df0566a6SJani Nikula 	int i;
1140df0566a6SJani Nikula 
1141df0566a6SJani Nikula 	/* skip new block size */
1142df0566a6SJani Nikula 	if (sequence->version >= 3)
1143df0566a6SJani Nikula 		data += 4;
1144df0566a6SJani Nikula 
1145df0566a6SJani Nikula 	for (i = 0; i < MAX_MIPI_CONFIGURATIONS && index < total; i++) {
1146df0566a6SJani Nikula 		if (index + header_size > total) {
1147df0566a6SJani Nikula 			DRM_ERROR("Invalid sequence block (header)\n");
1148df0566a6SJani Nikula 			return NULL;
1149df0566a6SJani Nikula 		}
1150df0566a6SJani Nikula 
1151df0566a6SJani Nikula 		current_id = *(data + index);
1152df0566a6SJani Nikula 		if (sequence->version >= 3)
1153df0566a6SJani Nikula 			current_size = *((const u32 *)(data + index + 1));
1154df0566a6SJani Nikula 		else
1155df0566a6SJani Nikula 			current_size = *((const u16 *)(data + index + 1));
1156df0566a6SJani Nikula 
1157df0566a6SJani Nikula 		index += header_size;
1158df0566a6SJani Nikula 
1159df0566a6SJani Nikula 		if (index + current_size > total) {
1160df0566a6SJani Nikula 			DRM_ERROR("Invalid sequence block\n");
1161df0566a6SJani Nikula 			return NULL;
1162df0566a6SJani Nikula 		}
1163df0566a6SJani Nikula 
1164df0566a6SJani Nikula 		if (current_id == panel_id) {
1165df0566a6SJani Nikula 			*seq_size = current_size;
1166df0566a6SJani Nikula 			return data + index;
1167df0566a6SJani Nikula 		}
1168df0566a6SJani Nikula 
1169df0566a6SJani Nikula 		index += current_size;
1170df0566a6SJani Nikula 	}
1171df0566a6SJani Nikula 
1172df0566a6SJani Nikula 	DRM_ERROR("Sequence block detected but no valid configuration\n");
1173df0566a6SJani Nikula 
1174df0566a6SJani Nikula 	return NULL;
1175df0566a6SJani Nikula }
1176df0566a6SJani Nikula 
1177df0566a6SJani Nikula static int goto_next_sequence(const u8 *data, int index, int total)
1178df0566a6SJani Nikula {
1179df0566a6SJani Nikula 	u16 len;
1180df0566a6SJani Nikula 
1181df0566a6SJani Nikula 	/* Skip Sequence Byte. */
1182df0566a6SJani Nikula 	for (index = index + 1; index < total; index += len) {
1183df0566a6SJani Nikula 		u8 operation_byte = *(data + index);
1184df0566a6SJani Nikula 		index++;
1185df0566a6SJani Nikula 
1186df0566a6SJani Nikula 		switch (operation_byte) {
1187df0566a6SJani Nikula 		case MIPI_SEQ_ELEM_END:
1188df0566a6SJani Nikula 			return index;
1189df0566a6SJani Nikula 		case MIPI_SEQ_ELEM_SEND_PKT:
1190df0566a6SJani Nikula 			if (index + 4 > total)
1191df0566a6SJani Nikula 				return 0;
1192df0566a6SJani Nikula 
1193df0566a6SJani Nikula 			len = *((const u16 *)(data + index + 2)) + 4;
1194df0566a6SJani Nikula 			break;
1195df0566a6SJani Nikula 		case MIPI_SEQ_ELEM_DELAY:
1196df0566a6SJani Nikula 			len = 4;
1197df0566a6SJani Nikula 			break;
1198df0566a6SJani Nikula 		case MIPI_SEQ_ELEM_GPIO:
1199df0566a6SJani Nikula 			len = 2;
1200df0566a6SJani Nikula 			break;
1201df0566a6SJani Nikula 		case MIPI_SEQ_ELEM_I2C:
1202df0566a6SJani Nikula 			if (index + 7 > total)
1203df0566a6SJani Nikula 				return 0;
1204df0566a6SJani Nikula 			len = *(data + index + 6) + 7;
1205df0566a6SJani Nikula 			break;
1206df0566a6SJani Nikula 		default:
1207df0566a6SJani Nikula 			DRM_ERROR("Unknown operation byte\n");
1208df0566a6SJani Nikula 			return 0;
1209df0566a6SJani Nikula 		}
1210df0566a6SJani Nikula 	}
1211df0566a6SJani Nikula 
1212df0566a6SJani Nikula 	return 0;
1213df0566a6SJani Nikula }
1214df0566a6SJani Nikula 
1215df0566a6SJani Nikula static int goto_next_sequence_v3(const u8 *data, int index, int total)
1216df0566a6SJani Nikula {
1217df0566a6SJani Nikula 	int seq_end;
1218df0566a6SJani Nikula 	u16 len;
1219df0566a6SJani Nikula 	u32 size_of_sequence;
1220df0566a6SJani Nikula 
1221df0566a6SJani Nikula 	/*
1222df0566a6SJani Nikula 	 * Could skip sequence based on Size of Sequence alone, but also do some
1223df0566a6SJani Nikula 	 * checking on the structure.
1224df0566a6SJani Nikula 	 */
1225df0566a6SJani Nikula 	if (total < 5) {
1226df0566a6SJani Nikula 		DRM_ERROR("Too small sequence size\n");
1227df0566a6SJani Nikula 		return 0;
1228df0566a6SJani Nikula 	}
1229df0566a6SJani Nikula 
1230df0566a6SJani Nikula 	/* Skip Sequence Byte. */
1231df0566a6SJani Nikula 	index++;
1232df0566a6SJani Nikula 
1233df0566a6SJani Nikula 	/*
1234df0566a6SJani Nikula 	 * Size of Sequence. Excludes the Sequence Byte and the size itself,
1235df0566a6SJani Nikula 	 * includes MIPI_SEQ_ELEM_END byte, excludes the final MIPI_SEQ_END
1236df0566a6SJani Nikula 	 * byte.
1237df0566a6SJani Nikula 	 */
1238df0566a6SJani Nikula 	size_of_sequence = *((const u32 *)(data + index));
1239df0566a6SJani Nikula 	index += 4;
1240df0566a6SJani Nikula 
1241df0566a6SJani Nikula 	seq_end = index + size_of_sequence;
1242df0566a6SJani Nikula 	if (seq_end > total) {
1243df0566a6SJani Nikula 		DRM_ERROR("Invalid sequence size\n");
1244df0566a6SJani Nikula 		return 0;
1245df0566a6SJani Nikula 	}
1246df0566a6SJani Nikula 
1247df0566a6SJani Nikula 	for (; index < total; index += len) {
1248df0566a6SJani Nikula 		u8 operation_byte = *(data + index);
1249df0566a6SJani Nikula 		index++;
1250df0566a6SJani Nikula 
1251df0566a6SJani Nikula 		if (operation_byte == MIPI_SEQ_ELEM_END) {
1252df0566a6SJani Nikula 			if (index != seq_end) {
1253df0566a6SJani Nikula 				DRM_ERROR("Invalid element structure\n");
1254df0566a6SJani Nikula 				return 0;
1255df0566a6SJani Nikula 			}
1256df0566a6SJani Nikula 			return index;
1257df0566a6SJani Nikula 		}
1258df0566a6SJani Nikula 
1259df0566a6SJani Nikula 		len = *(data + index);
1260df0566a6SJani Nikula 		index++;
1261df0566a6SJani Nikula 
1262df0566a6SJani Nikula 		/*
1263df0566a6SJani Nikula 		 * FIXME: Would be nice to check elements like for v1/v2 in
1264df0566a6SJani Nikula 		 * goto_next_sequence() above.
1265df0566a6SJani Nikula 		 */
1266df0566a6SJani Nikula 		switch (operation_byte) {
1267df0566a6SJani Nikula 		case MIPI_SEQ_ELEM_SEND_PKT:
1268df0566a6SJani Nikula 		case MIPI_SEQ_ELEM_DELAY:
1269df0566a6SJani Nikula 		case MIPI_SEQ_ELEM_GPIO:
1270df0566a6SJani Nikula 		case MIPI_SEQ_ELEM_I2C:
1271df0566a6SJani Nikula 		case MIPI_SEQ_ELEM_SPI:
1272df0566a6SJani Nikula 		case MIPI_SEQ_ELEM_PMIC:
1273df0566a6SJani Nikula 			break;
1274df0566a6SJani Nikula 		default:
1275df0566a6SJani Nikula 			DRM_ERROR("Unknown operation byte %u\n",
1276df0566a6SJani Nikula 				  operation_byte);
1277df0566a6SJani Nikula 			break;
1278df0566a6SJani Nikula 		}
1279df0566a6SJani Nikula 	}
1280df0566a6SJani Nikula 
1281df0566a6SJani Nikula 	return 0;
1282df0566a6SJani Nikula }
1283df0566a6SJani Nikula 
1284df0566a6SJani Nikula /*
1285df0566a6SJani Nikula  * Get len of pre-fixed deassert fragment from a v1 init OTP sequence,
1286df0566a6SJani Nikula  * skip all delay + gpio operands and stop at the first DSI packet op.
1287df0566a6SJani Nikula  */
1288dbd440d8SJani Nikula static int get_init_otp_deassert_fragment_len(struct drm_i915_private *i915)
1289df0566a6SJani Nikula {
1290dbd440d8SJani Nikula 	const u8 *data = i915->vbt.dsi.sequence[MIPI_SEQ_INIT_OTP];
1291df0566a6SJani Nikula 	int index, len;
1292df0566a6SJani Nikula 
1293dbd440d8SJani Nikula 	if (drm_WARN_ON(&i915->drm,
1294dbd440d8SJani Nikula 			!data || i915->vbt.dsi.seq_version != 1))
1295df0566a6SJani Nikula 		return 0;
1296df0566a6SJani Nikula 
1297df0566a6SJani Nikula 	/* index = 1 to skip sequence byte */
1298df0566a6SJani Nikula 	for (index = 1; data[index] != MIPI_SEQ_ELEM_END; index += len) {
1299df0566a6SJani Nikula 		switch (data[index]) {
1300df0566a6SJani Nikula 		case MIPI_SEQ_ELEM_SEND_PKT:
1301df0566a6SJani Nikula 			return index == 1 ? 0 : index;
1302df0566a6SJani Nikula 		case MIPI_SEQ_ELEM_DELAY:
1303df0566a6SJani Nikula 			len = 5; /* 1 byte for operand + uint32 */
1304df0566a6SJani Nikula 			break;
1305df0566a6SJani Nikula 		case MIPI_SEQ_ELEM_GPIO:
1306df0566a6SJani Nikula 			len = 3; /* 1 byte for op, 1 for gpio_nr, 1 for value */
1307df0566a6SJani Nikula 			break;
1308df0566a6SJani Nikula 		default:
1309df0566a6SJani Nikula 			return 0;
1310df0566a6SJani Nikula 		}
1311df0566a6SJani Nikula 	}
1312df0566a6SJani Nikula 
1313df0566a6SJani Nikula 	return 0;
1314df0566a6SJani Nikula }
1315df0566a6SJani Nikula 
1316df0566a6SJani Nikula /*
1317df0566a6SJani Nikula  * Some v1 VBT MIPI sequences do the deassert in the init OTP sequence.
1318df0566a6SJani Nikula  * The deassert must be done before calling intel_dsi_device_ready, so for
1319df0566a6SJani Nikula  * these devices we split the init OTP sequence into a deassert sequence and
1320df0566a6SJani Nikula  * the actual init OTP part.
1321df0566a6SJani Nikula  */
1322dbd440d8SJani Nikula static void fixup_mipi_sequences(struct drm_i915_private *i915)
1323df0566a6SJani Nikula {
1324df0566a6SJani Nikula 	u8 *init_otp;
1325df0566a6SJani Nikula 	int len;
1326df0566a6SJani Nikula 
1327df0566a6SJani Nikula 	/* Limit this to VLV for now. */
1328dbd440d8SJani Nikula 	if (!IS_VALLEYVIEW(i915))
1329df0566a6SJani Nikula 		return;
1330df0566a6SJani Nikula 
1331df0566a6SJani Nikula 	/* Limit this to v1 vid-mode sequences */
1332dbd440d8SJani Nikula 	if (i915->vbt.dsi.config->is_cmd_mode ||
1333dbd440d8SJani Nikula 	    i915->vbt.dsi.seq_version != 1)
1334df0566a6SJani Nikula 		return;
1335df0566a6SJani Nikula 
1336df0566a6SJani Nikula 	/* Only do this if there are otp and assert seqs and no deassert seq */
1337dbd440d8SJani Nikula 	if (!i915->vbt.dsi.sequence[MIPI_SEQ_INIT_OTP] ||
1338dbd440d8SJani Nikula 	    !i915->vbt.dsi.sequence[MIPI_SEQ_ASSERT_RESET] ||
1339dbd440d8SJani Nikula 	    i915->vbt.dsi.sequence[MIPI_SEQ_DEASSERT_RESET])
1340df0566a6SJani Nikula 		return;
1341df0566a6SJani Nikula 
1342df0566a6SJani Nikula 	/* The deassert-sequence ends at the first DSI packet */
1343dbd440d8SJani Nikula 	len = get_init_otp_deassert_fragment_len(i915);
1344df0566a6SJani Nikula 	if (!len)
1345df0566a6SJani Nikula 		return;
1346df0566a6SJani Nikula 
1347dbd440d8SJani Nikula 	drm_dbg_kms(&i915->drm,
1348e92cbf38SWambui Karuga 		    "Using init OTP fragment to deassert reset\n");
1349df0566a6SJani Nikula 
1350df0566a6SJani Nikula 	/* Copy the fragment, update seq byte and terminate it */
1351dbd440d8SJani Nikula 	init_otp = (u8 *)i915->vbt.dsi.sequence[MIPI_SEQ_INIT_OTP];
1352dbd440d8SJani Nikula 	i915->vbt.dsi.deassert_seq = kmemdup(init_otp, len + 1, GFP_KERNEL);
1353dbd440d8SJani Nikula 	if (!i915->vbt.dsi.deassert_seq)
1354df0566a6SJani Nikula 		return;
1355dbd440d8SJani Nikula 	i915->vbt.dsi.deassert_seq[0] = MIPI_SEQ_DEASSERT_RESET;
1356dbd440d8SJani Nikula 	i915->vbt.dsi.deassert_seq[len] = MIPI_SEQ_ELEM_END;
1357df0566a6SJani Nikula 	/* Use the copy for deassert */
1358dbd440d8SJani Nikula 	i915->vbt.dsi.sequence[MIPI_SEQ_DEASSERT_RESET] =
1359dbd440d8SJani Nikula 		i915->vbt.dsi.deassert_seq;
1360df0566a6SJani Nikula 	/* Replace the last byte of the fragment with init OTP seq byte */
1361df0566a6SJani Nikula 	init_otp[len - 1] = MIPI_SEQ_INIT_OTP;
1362df0566a6SJani Nikula 	/* And make MIPI_MIPI_SEQ_INIT_OTP point to it */
1363dbd440d8SJani Nikula 	i915->vbt.dsi.sequence[MIPI_SEQ_INIT_OTP] = init_otp + len - 1;
1364df0566a6SJani Nikula }
1365df0566a6SJani Nikula 
1366df0566a6SJani Nikula static void
1367dbd440d8SJani Nikula parse_mipi_sequence(struct drm_i915_private *i915,
1368df0566a6SJani Nikula 		    const struct bdb_header *bdb)
1369df0566a6SJani Nikula {
1370dbd440d8SJani Nikula 	int panel_type = i915->vbt.panel_type;
1371df0566a6SJani Nikula 	const struct bdb_mipi_sequence *sequence;
1372df0566a6SJani Nikula 	const u8 *seq_data;
1373df0566a6SJani Nikula 	u32 seq_size;
1374df0566a6SJani Nikula 	u8 *data;
1375df0566a6SJani Nikula 	int index = 0;
1376df0566a6SJani Nikula 
1377df0566a6SJani Nikula 	/* Only our generic panel driver uses the sequence block. */
1378dbd440d8SJani Nikula 	if (i915->vbt.dsi.panel_id != MIPI_DSI_GENERIC_PANEL_ID)
1379df0566a6SJani Nikula 		return;
1380df0566a6SJani Nikula 
1381df0566a6SJani Nikula 	sequence = find_section(bdb, BDB_MIPI_SEQUENCE);
1382df0566a6SJani Nikula 	if (!sequence) {
1383dbd440d8SJani Nikula 		drm_dbg_kms(&i915->drm,
1384e92cbf38SWambui Karuga 			    "No MIPI Sequence found, parsing complete\n");
1385df0566a6SJani Nikula 		return;
1386df0566a6SJani Nikula 	}
1387df0566a6SJani Nikula 
1388df0566a6SJani Nikula 	/* Fail gracefully for forward incompatible sequence block. */
1389df0566a6SJani Nikula 	if (sequence->version >= 4) {
1390dbd440d8SJani Nikula 		drm_err(&i915->drm,
1391e92cbf38SWambui Karuga 			"Unable to parse MIPI Sequence Block v%u\n",
1392df0566a6SJani Nikula 			sequence->version);
1393df0566a6SJani Nikula 		return;
1394df0566a6SJani Nikula 	}
1395df0566a6SJani Nikula 
1396dbd440d8SJani Nikula 	drm_dbg(&i915->drm, "Found MIPI sequence block v%u\n",
1397e92cbf38SWambui Karuga 		sequence->version);
1398df0566a6SJani Nikula 
1399df0566a6SJani Nikula 	seq_data = find_panel_sequence_block(sequence, panel_type, &seq_size);
1400df0566a6SJani Nikula 	if (!seq_data)
1401df0566a6SJani Nikula 		return;
1402df0566a6SJani Nikula 
1403df0566a6SJani Nikula 	data = kmemdup(seq_data, seq_size, GFP_KERNEL);
1404df0566a6SJani Nikula 	if (!data)
1405df0566a6SJani Nikula 		return;
1406df0566a6SJani Nikula 
1407df0566a6SJani Nikula 	/* Parse the sequences, store pointers to each sequence. */
1408df0566a6SJani Nikula 	for (;;) {
1409df0566a6SJani Nikula 		u8 seq_id = *(data + index);
1410df0566a6SJani Nikula 		if (seq_id == MIPI_SEQ_END)
1411df0566a6SJani Nikula 			break;
1412df0566a6SJani Nikula 
1413df0566a6SJani Nikula 		if (seq_id >= MIPI_SEQ_MAX) {
1414dbd440d8SJani Nikula 			drm_err(&i915->drm, "Unknown sequence %u\n",
1415e92cbf38SWambui Karuga 				seq_id);
1416df0566a6SJani Nikula 			goto err;
1417df0566a6SJani Nikula 		}
1418df0566a6SJani Nikula 
1419df0566a6SJani Nikula 		/* Log about presence of sequences we won't run. */
1420df0566a6SJani Nikula 		if (seq_id == MIPI_SEQ_TEAR_ON || seq_id == MIPI_SEQ_TEAR_OFF)
1421dbd440d8SJani Nikula 			drm_dbg_kms(&i915->drm,
1422e92cbf38SWambui Karuga 				    "Unsupported sequence %u\n", seq_id);
1423df0566a6SJani Nikula 
1424dbd440d8SJani Nikula 		i915->vbt.dsi.sequence[seq_id] = data + index;
1425df0566a6SJani Nikula 
1426df0566a6SJani Nikula 		if (sequence->version >= 3)
1427df0566a6SJani Nikula 			index = goto_next_sequence_v3(data, index, seq_size);
1428df0566a6SJani Nikula 		else
1429df0566a6SJani Nikula 			index = goto_next_sequence(data, index, seq_size);
1430df0566a6SJani Nikula 		if (!index) {
1431dbd440d8SJani Nikula 			drm_err(&i915->drm, "Invalid sequence %u\n",
1432e92cbf38SWambui Karuga 				seq_id);
1433df0566a6SJani Nikula 			goto err;
1434df0566a6SJani Nikula 		}
1435df0566a6SJani Nikula 	}
1436df0566a6SJani Nikula 
1437dbd440d8SJani Nikula 	i915->vbt.dsi.data = data;
1438dbd440d8SJani Nikula 	i915->vbt.dsi.size = seq_size;
1439dbd440d8SJani Nikula 	i915->vbt.dsi.seq_version = sequence->version;
1440df0566a6SJani Nikula 
1441dbd440d8SJani Nikula 	fixup_mipi_sequences(i915);
1442df0566a6SJani Nikula 
1443dbd440d8SJani Nikula 	drm_dbg(&i915->drm, "MIPI related VBT parsing complete\n");
1444df0566a6SJani Nikula 	return;
1445df0566a6SJani Nikula 
1446df0566a6SJani Nikula err:
1447df0566a6SJani Nikula 	kfree(data);
1448dbd440d8SJani Nikula 	memset(i915->vbt.dsi.sequence, 0, sizeof(i915->vbt.dsi.sequence));
1449df0566a6SJani Nikula }
1450df0566a6SJani Nikula 
14516e0d46e9SJani Nikula static void
14526e0d46e9SJani Nikula parse_compression_parameters(struct drm_i915_private *i915,
14536e0d46e9SJani Nikula 			     const struct bdb_header *bdb)
14546e0d46e9SJani Nikula {
14556e0d46e9SJani Nikula 	const struct bdb_compression_parameters *params;
14563162d057SJani Nikula 	struct intel_bios_encoder_data *devdata;
14576e0d46e9SJani Nikula 	const struct child_device_config *child;
14586e0d46e9SJani Nikula 	u16 block_size;
14596e0d46e9SJani Nikula 	int index;
14606e0d46e9SJani Nikula 
14616e0d46e9SJani Nikula 	if (bdb->version < 198)
14626e0d46e9SJani Nikula 		return;
14636e0d46e9SJani Nikula 
14646e0d46e9SJani Nikula 	params = find_section(bdb, BDB_COMPRESSION_PARAMETERS);
14656e0d46e9SJani Nikula 	if (params) {
14666e0d46e9SJani Nikula 		/* Sanity checks */
14676e0d46e9SJani Nikula 		if (params->entry_size != sizeof(params->data[0])) {
1468e92cbf38SWambui Karuga 			drm_dbg_kms(&i915->drm,
1469e92cbf38SWambui Karuga 				    "VBT: unsupported compression param entry size\n");
14706e0d46e9SJani Nikula 			return;
14716e0d46e9SJani Nikula 		}
14726e0d46e9SJani Nikula 
14736e0d46e9SJani Nikula 		block_size = get_blocksize(params);
14746e0d46e9SJani Nikula 		if (block_size < sizeof(*params)) {
1475e92cbf38SWambui Karuga 			drm_dbg_kms(&i915->drm,
1476e92cbf38SWambui Karuga 				    "VBT: expected 16 compression param entries\n");
14776e0d46e9SJani Nikula 			return;
14786e0d46e9SJani Nikula 		}
14796e0d46e9SJani Nikula 	}
14806e0d46e9SJani Nikula 
14816e0d46e9SJani Nikula 	list_for_each_entry(devdata, &i915->vbt.display_devices, node) {
14826e0d46e9SJani Nikula 		child = &devdata->child;
14836e0d46e9SJani Nikula 
14846e0d46e9SJani Nikula 		if (!child->compression_enable)
14856e0d46e9SJani Nikula 			continue;
14866e0d46e9SJani Nikula 
14876e0d46e9SJani Nikula 		if (!params) {
1488e92cbf38SWambui Karuga 			drm_dbg_kms(&i915->drm,
1489e92cbf38SWambui Karuga 				    "VBT: compression params not available\n");
14906e0d46e9SJani Nikula 			continue;
14916e0d46e9SJani Nikula 		}
14926e0d46e9SJani Nikula 
14936e0d46e9SJani Nikula 		if (child->compression_method_cps) {
1494e92cbf38SWambui Karuga 			drm_dbg_kms(&i915->drm,
1495e92cbf38SWambui Karuga 				    "VBT: CPS compression not supported\n");
14966e0d46e9SJani Nikula 			continue;
14976e0d46e9SJani Nikula 		}
14986e0d46e9SJani Nikula 
14996e0d46e9SJani Nikula 		index = child->compression_structure_index;
15006e0d46e9SJani Nikula 
15016e0d46e9SJani Nikula 		devdata->dsc = kmemdup(&params->data[index],
15026e0d46e9SJani Nikula 				       sizeof(*devdata->dsc), GFP_KERNEL);
15036e0d46e9SJani Nikula 	}
15046e0d46e9SJani Nikula }
15056e0d46e9SJani Nikula 
1506df0566a6SJani Nikula static u8 translate_iboost(u8 val)
1507df0566a6SJani Nikula {
1508df0566a6SJani Nikula 	static const u8 mapping[] = { 1, 3, 7 }; /* See VBT spec */
1509df0566a6SJani Nikula 
1510df0566a6SJani Nikula 	if (val >= ARRAY_SIZE(mapping)) {
1511df0566a6SJani Nikula 		DRM_DEBUG_KMS("Unsupported I_boost value found in VBT (%d), display may not work properly\n", val);
1512df0566a6SJani Nikula 		return 0;
1513df0566a6SJani Nikula 	}
1514df0566a6SJani Nikula 	return mapping[val];
1515df0566a6SJani Nikula }
1516df0566a6SJani Nikula 
15179e1dbc1aSJani Nikula static const u8 cnp_ddc_pin_map[] = {
15189e1dbc1aSJani Nikula 	[0] = 0, /* N/A */
15199e1dbc1aSJani Nikula 	[DDC_BUS_DDI_B] = GMBUS_PIN_1_BXT,
15209e1dbc1aSJani Nikula 	[DDC_BUS_DDI_C] = GMBUS_PIN_2_BXT,
15219e1dbc1aSJani Nikula 	[DDC_BUS_DDI_D] = GMBUS_PIN_4_CNP, /* sic */
15229e1dbc1aSJani Nikula 	[DDC_BUS_DDI_F] = GMBUS_PIN_3_BXT, /* sic */
15239e1dbc1aSJani Nikula };
15249e1dbc1aSJani Nikula 
15259e1dbc1aSJani Nikula static const u8 icp_ddc_pin_map[] = {
15269e1dbc1aSJani Nikula 	[ICL_DDC_BUS_DDI_A] = GMBUS_PIN_1_BXT,
15279e1dbc1aSJani Nikula 	[ICL_DDC_BUS_DDI_B] = GMBUS_PIN_2_BXT,
15289e1dbc1aSJani Nikula 	[TGL_DDC_BUS_DDI_C] = GMBUS_PIN_3_BXT,
15299e1dbc1aSJani Nikula 	[ICL_DDC_BUS_PORT_1] = GMBUS_PIN_9_TC1_ICP,
15309e1dbc1aSJani Nikula 	[ICL_DDC_BUS_PORT_2] = GMBUS_PIN_10_TC2_ICP,
15319e1dbc1aSJani Nikula 	[ICL_DDC_BUS_PORT_3] = GMBUS_PIN_11_TC3_ICP,
15329e1dbc1aSJani Nikula 	[ICL_DDC_BUS_PORT_4] = GMBUS_PIN_12_TC4_ICP,
15339e1dbc1aSJani Nikula 	[TGL_DDC_BUS_PORT_5] = GMBUS_PIN_13_TC5_TGP,
15349e1dbc1aSJani Nikula 	[TGL_DDC_BUS_PORT_6] = GMBUS_PIN_14_TC6_TGP,
15359e1dbc1aSJani Nikula };
15369e1dbc1aSJani Nikula 
15379e1dbc1aSJani Nikula static const u8 rkl_pch_tgp_ddc_pin_map[] = {
15389e1dbc1aSJani Nikula 	[ICL_DDC_BUS_DDI_A] = GMBUS_PIN_1_BXT,
15399e1dbc1aSJani Nikula 	[ICL_DDC_BUS_DDI_B] = GMBUS_PIN_2_BXT,
15409e1dbc1aSJani Nikula 	[RKL_DDC_BUS_DDI_D] = GMBUS_PIN_9_TC1_ICP,
15419e1dbc1aSJani Nikula 	[RKL_DDC_BUS_DDI_E] = GMBUS_PIN_10_TC2_ICP,
15429e1dbc1aSJani Nikula };
15439e1dbc1aSJani Nikula 
15449e1dbc1aSJani Nikula static const u8 adls_ddc_pin_map[] = {
15459e1dbc1aSJani Nikula 	[ICL_DDC_BUS_DDI_A] = GMBUS_PIN_1_BXT,
15469e1dbc1aSJani Nikula 	[ADLS_DDC_BUS_PORT_TC1] = GMBUS_PIN_9_TC1_ICP,
15479e1dbc1aSJani Nikula 	[ADLS_DDC_BUS_PORT_TC2] = GMBUS_PIN_10_TC2_ICP,
15489e1dbc1aSJani Nikula 	[ADLS_DDC_BUS_PORT_TC3] = GMBUS_PIN_11_TC3_ICP,
15499e1dbc1aSJani Nikula 	[ADLS_DDC_BUS_PORT_TC4] = GMBUS_PIN_12_TC4_ICP,
15509e1dbc1aSJani Nikula };
15519e1dbc1aSJani Nikula 
15529e1dbc1aSJani Nikula static const u8 gen9bc_tgp_ddc_pin_map[] = {
15539e1dbc1aSJani Nikula 	[DDC_BUS_DDI_B] = GMBUS_PIN_2_BXT,
15549e1dbc1aSJani Nikula 	[DDC_BUS_DDI_C] = GMBUS_PIN_9_TC1_ICP,
15559e1dbc1aSJani Nikula 	[DDC_BUS_DDI_D] = GMBUS_PIN_10_TC2_ICP,
15569e1dbc1aSJani Nikula };
15579e1dbc1aSJani Nikula 
15589e1dbc1aSJani Nikula static u8 map_ddc_pin(struct drm_i915_private *i915, u8 vbt_pin)
15599e1dbc1aSJani Nikula {
15609e1dbc1aSJani Nikula 	const u8 *ddc_pin_map;
15619e1dbc1aSJani Nikula 	int n_entries;
15629e1dbc1aSJani Nikula 
15639e1dbc1aSJani Nikula 	if (IS_ALDERLAKE_S(i915)) {
15649e1dbc1aSJani Nikula 		ddc_pin_map = adls_ddc_pin_map;
15659e1dbc1aSJani Nikula 		n_entries = ARRAY_SIZE(adls_ddc_pin_map);
15669e1dbc1aSJani Nikula 	} else if (INTEL_PCH_TYPE(i915) >= PCH_DG1) {
15679e1dbc1aSJani Nikula 		return vbt_pin;
15689e1dbc1aSJani Nikula 	} else if (IS_ROCKETLAKE(i915) && INTEL_PCH_TYPE(i915) == PCH_TGP) {
15699e1dbc1aSJani Nikula 		ddc_pin_map = rkl_pch_tgp_ddc_pin_map;
15709e1dbc1aSJani Nikula 		n_entries = ARRAY_SIZE(rkl_pch_tgp_ddc_pin_map);
15719e1dbc1aSJani Nikula 	} else if (HAS_PCH_TGP(i915) && DISPLAY_VER(i915) == 9) {
15729e1dbc1aSJani Nikula 		ddc_pin_map = gen9bc_tgp_ddc_pin_map;
15739e1dbc1aSJani Nikula 		n_entries = ARRAY_SIZE(gen9bc_tgp_ddc_pin_map);
15749e1dbc1aSJani Nikula 	} else if (INTEL_PCH_TYPE(i915) >= PCH_ICP) {
15759e1dbc1aSJani Nikula 		ddc_pin_map = icp_ddc_pin_map;
15769e1dbc1aSJani Nikula 		n_entries = ARRAY_SIZE(icp_ddc_pin_map);
15779e1dbc1aSJani Nikula 	} else if (HAS_PCH_CNP(i915)) {
15789e1dbc1aSJani Nikula 		ddc_pin_map = cnp_ddc_pin_map;
15799e1dbc1aSJani Nikula 		n_entries = ARRAY_SIZE(cnp_ddc_pin_map);
15809e1dbc1aSJani Nikula 	} else {
15819e1dbc1aSJani Nikula 		/* Assuming direct map */
15829e1dbc1aSJani Nikula 		return vbt_pin;
15839e1dbc1aSJani Nikula 	}
15849e1dbc1aSJani Nikula 
15859e1dbc1aSJani Nikula 	if (vbt_pin < n_entries && ddc_pin_map[vbt_pin] != 0)
15869e1dbc1aSJani Nikula 		return ddc_pin_map[vbt_pin];
15879e1dbc1aSJani Nikula 
15889e1dbc1aSJani Nikula 	drm_dbg_kms(&i915->drm,
15899e1dbc1aSJani Nikula 		    "Ignoring alternate pin: VBT claims DDC pin %d, which is not valid for this platform\n",
15909e1dbc1aSJani Nikula 		    vbt_pin);
15919e1dbc1aSJani Nikula 	return 0;
15929e1dbc1aSJani Nikula }
15939e1dbc1aSJani Nikula 
1594df0566a6SJani Nikula static enum port get_port_by_ddc_pin(struct drm_i915_private *i915, u8 ddc_pin)
1595df0566a6SJani Nikula {
15965a449e58SJani Nikula 	const struct intel_bios_encoder_data *devdata;
1597df0566a6SJani Nikula 	enum port port;
1598df0566a6SJani Nikula 
159995bbede5SJani Nikula 	if (!ddc_pin)
160095bbede5SJani Nikula 		return PORT_NONE;
160195bbede5SJani Nikula 
1602c4a774c4SJani Nikula 	for_each_port(port) {
16035a449e58SJani Nikula 		devdata = i915->vbt.ports[port];
1604df0566a6SJani Nikula 
16055a449e58SJani Nikula 		if (devdata && ddc_pin == devdata->child.ddc_pin)
1606df0566a6SJani Nikula 			return port;
1607df0566a6SJani Nikula 	}
1608df0566a6SJani Nikula 
1609df0566a6SJani Nikula 	return PORT_NONE;
1610df0566a6SJani Nikula }
1611df0566a6SJani Nikula 
1612dab8477bSJani Nikula static void sanitize_ddc_pin(struct intel_bios_encoder_data *devdata,
1613df0566a6SJani Nikula 			     enum port port)
1614df0566a6SJani Nikula {
1615dab8477bSJani Nikula 	struct drm_i915_private *i915 = devdata->i915;
161645c0673aSJani Nikula 	struct child_device_config *child;
1617dab8477bSJani Nikula 	u8 mapped_ddc_pin;
1618df0566a6SJani Nikula 	enum port p;
1619df0566a6SJani Nikula 
1620dab8477bSJani Nikula 	if (!devdata->child.ddc_pin)
1621dab8477bSJani Nikula 		return;
1622dab8477bSJani Nikula 
1623dab8477bSJani Nikula 	mapped_ddc_pin = map_ddc_pin(i915, devdata->child.ddc_pin);
1624dab8477bSJani Nikula 	if (!intel_gmbus_is_valid_pin(i915, mapped_ddc_pin)) {
1625dab8477bSJani Nikula 		drm_dbg_kms(&i915->drm,
1626dab8477bSJani Nikula 			    "Port %c has invalid DDC pin %d, "
1627dab8477bSJani Nikula 			    "sticking to defaults\n",
1628dab8477bSJani Nikula 			    port_name(port), mapped_ddc_pin);
1629dab8477bSJani Nikula 		devdata->child.ddc_pin = 0;
1630dab8477bSJani Nikula 		return;
1631dab8477bSJani Nikula 	}
1632dab8477bSJani Nikula 
1633dab8477bSJani Nikula 	p = get_port_by_ddc_pin(i915, devdata->child.ddc_pin);
1634894d1739SJani Nikula 	if (p == PORT_NONE)
1635894d1739SJani Nikula 		return;
1636894d1739SJani Nikula 
1637dbd440d8SJani Nikula 	drm_dbg_kms(&i915->drm,
1638e92cbf38SWambui Karuga 		    "port %c trying to use the same DDC pin (0x%x) as port %c, "
1639df0566a6SJani Nikula 		    "disabling port %c DVI/HDMI support\n",
1640dab8477bSJani Nikula 		    port_name(port), mapped_ddc_pin,
164141e35ffbSVille Syrjälä 		    port_name(p), port_name(p));
1642df0566a6SJani Nikula 
1643df0566a6SJani Nikula 	/*
1644894d1739SJani Nikula 	 * If we have multiple ports supposedly sharing the pin, then dvi/hdmi
1645894d1739SJani Nikula 	 * couldn't exist on the shared port. Otherwise they share the same ddc
1646894d1739SJani Nikula 	 * pin and system couldn't communicate with them separately.
1647df0566a6SJani Nikula 	 *
1648894d1739SJani Nikula 	 * Give inverse child device order the priority, last one wins. Yes,
1649894d1739SJani Nikula 	 * there are real machines (eg. Asrock B250M-HDV) where VBT has both
1650894d1739SJani Nikula 	 * port A and port E with the same AUX ch and we must pick port E :(
1651df0566a6SJani Nikula 	 */
16525a449e58SJani Nikula 	child = &i915->vbt.ports[p]->child;
165341e35ffbSVille Syrjälä 
165445c0673aSJani Nikula 	child->device_type &= ~DEVICE_TYPE_TMDS_DVI_SIGNALING;
165545c0673aSJani Nikula 	child->device_type |= DEVICE_TYPE_NOT_HDMI_OUTPUT;
165645c0673aSJani Nikula 
1657dab8477bSJani Nikula 	child->ddc_pin = 0;
1658df0566a6SJani Nikula }
1659df0566a6SJani Nikula 
1660df0566a6SJani Nikula static enum port get_port_by_aux_ch(struct drm_i915_private *i915, u8 aux_ch)
1661df0566a6SJani Nikula {
16625a449e58SJani Nikula 	const struct intel_bios_encoder_data *devdata;
1663df0566a6SJani Nikula 	enum port port;
1664df0566a6SJani Nikula 
166595bbede5SJani Nikula 	if (!aux_ch)
166695bbede5SJani Nikula 		return PORT_NONE;
166795bbede5SJani Nikula 
1668c4a774c4SJani Nikula 	for_each_port(port) {
16695a449e58SJani Nikula 		devdata = i915->vbt.ports[port];
1670df0566a6SJani Nikula 
16715a449e58SJani Nikula 		if (devdata && aux_ch == devdata->child.aux_channel)
1672df0566a6SJani Nikula 			return port;
1673df0566a6SJani Nikula 	}
1674df0566a6SJani Nikula 
1675df0566a6SJani Nikula 	return PORT_NONE;
1676df0566a6SJani Nikula }
1677df0566a6SJani Nikula 
167811182986SJani Nikula static void sanitize_aux_ch(struct intel_bios_encoder_data *devdata,
1679df0566a6SJani Nikula 			    enum port port)
1680df0566a6SJani Nikula {
168111182986SJani Nikula 	struct drm_i915_private *i915 = devdata->i915;
168245c0673aSJani Nikula 	struct child_device_config *child;
1683df0566a6SJani Nikula 	enum port p;
1684df0566a6SJani Nikula 
168511182986SJani Nikula 	p = get_port_by_aux_ch(i915, devdata->child.aux_channel);
1686894d1739SJani Nikula 	if (p == PORT_NONE)
1687894d1739SJani Nikula 		return;
1688894d1739SJani Nikula 
1689dbd440d8SJani Nikula 	drm_dbg_kms(&i915->drm,
1690e92cbf38SWambui Karuga 		    "port %c trying to use the same AUX CH (0x%x) as port %c, "
1691df0566a6SJani Nikula 		    "disabling port %c DP support\n",
169211182986SJani Nikula 		    port_name(port), devdata->child.aux_channel,
169341e35ffbSVille Syrjälä 		    port_name(p), port_name(p));
1694df0566a6SJani Nikula 
1695df0566a6SJani Nikula 	/*
1696894d1739SJani Nikula 	 * If we have multiple ports supposedly sharing the aux channel, then DP
1697894d1739SJani Nikula 	 * couldn't exist on the shared port. Otherwise they share the same aux
1698894d1739SJani Nikula 	 * channel and system couldn't communicate with them separately.
1699df0566a6SJani Nikula 	 *
1700894d1739SJani Nikula 	 * Give inverse child device order the priority, last one wins. Yes,
1701894d1739SJani Nikula 	 * there are real machines (eg. Asrock B250M-HDV) where VBT has both
1702894d1739SJani Nikula 	 * port A and port E with the same AUX ch and we must pick port E :(
1703df0566a6SJani Nikula 	 */
17045a449e58SJani Nikula 	child = &i915->vbt.ports[p]->child;
170541e35ffbSVille Syrjälä 
170645c0673aSJani Nikula 	child->device_type &= ~DEVICE_TYPE_DISPLAYPORT_OUTPUT;
170711182986SJani Nikula 	child->aux_channel = 0;
1708df0566a6SJani Nikula }
1709df0566a6SJani Nikula 
17104628142aSLucas De Marchi static enum port __dvo_port_to_port(int n_ports, int n_dvo,
17114628142aSLucas De Marchi 				    const int port_mapping[][3], u8 dvo_port)
1712df0566a6SJani Nikula {
1713df0566a6SJani Nikula 	enum port port;
1714df0566a6SJani Nikula 	int i;
1715df0566a6SJani Nikula 
17164628142aSLucas De Marchi 	for (port = PORT_A; port < n_ports; port++) {
17174628142aSLucas De Marchi 		for (i = 0; i < n_dvo; i++) {
17184628142aSLucas De Marchi 			if (port_mapping[port][i] == -1)
1719df0566a6SJani Nikula 				break;
1720df0566a6SJani Nikula 
17214628142aSLucas De Marchi 			if (dvo_port == port_mapping[port][i])
1722df0566a6SJani Nikula 				return port;
1723df0566a6SJani Nikula 		}
1724df0566a6SJani Nikula 	}
1725df0566a6SJani Nikula 
1726df0566a6SJani Nikula 	return PORT_NONE;
1727df0566a6SJani Nikula }
1728df0566a6SJani Nikula 
1729dbd440d8SJani Nikula static enum port dvo_port_to_port(struct drm_i915_private *i915,
17304628142aSLucas De Marchi 				  u8 dvo_port)
17314628142aSLucas De Marchi {
17324628142aSLucas De Marchi 	/*
17334628142aSLucas De Marchi 	 * Each DDI port can have more than one value on the "DVO Port" field,
17344628142aSLucas De Marchi 	 * so look for all the possible values for each port.
17354628142aSLucas De Marchi 	 */
17364628142aSLucas De Marchi 	static const int port_mapping[][3] = {
17374628142aSLucas De Marchi 		[PORT_A] = { DVO_PORT_HDMIA, DVO_PORT_DPA, -1 },
17384628142aSLucas De Marchi 		[PORT_B] = { DVO_PORT_HDMIB, DVO_PORT_DPB, -1 },
17394628142aSLucas De Marchi 		[PORT_C] = { DVO_PORT_HDMIC, DVO_PORT_DPC, -1 },
17404628142aSLucas De Marchi 		[PORT_D] = { DVO_PORT_HDMID, DVO_PORT_DPD, -1 },
17418c1a8f12SMatt Roper 		[PORT_E] = { DVO_PORT_HDMIE, DVO_PORT_DPE, DVO_PORT_CRT },
17424628142aSLucas De Marchi 		[PORT_F] = { DVO_PORT_HDMIF, DVO_PORT_DPF, -1 },
17434628142aSLucas De Marchi 		[PORT_G] = { DVO_PORT_HDMIG, DVO_PORT_DPG, -1 },
1744176430ccSVille Syrjälä 		[PORT_H] = { DVO_PORT_HDMIH, DVO_PORT_DPH, -1 },
1745176430ccSVille Syrjälä 		[PORT_I] = { DVO_PORT_HDMII, DVO_PORT_DPI, -1 },
17464628142aSLucas De Marchi 	};
17474628142aSLucas De Marchi 	/*
17481d8ca002SVille Syrjälä 	 * RKL VBT uses PHY based mapping. Combo PHYs A,B,C,D
17491d8ca002SVille Syrjälä 	 * map to DDI A,B,TC1,TC2 respectively.
17504628142aSLucas De Marchi 	 */
17514628142aSLucas De Marchi 	static const int rkl_port_mapping[][3] = {
17524628142aSLucas De Marchi 		[PORT_A] = { DVO_PORT_HDMIA, DVO_PORT_DPA, -1 },
17534628142aSLucas De Marchi 		[PORT_B] = { DVO_PORT_HDMIB, DVO_PORT_DPB, -1 },
17544628142aSLucas De Marchi 		[PORT_C] = { -1 },
17551d8ca002SVille Syrjälä 		[PORT_TC1] = { DVO_PORT_HDMIC, DVO_PORT_DPC, -1 },
17561d8ca002SVille Syrjälä 		[PORT_TC2] = { DVO_PORT_HDMID, DVO_PORT_DPD, -1 },
17574628142aSLucas De Marchi 	};
175818c283dfSAditya Swarup 	/*
175918c283dfSAditya Swarup 	 * Alderlake S ports used in the driver are PORT_A, PORT_D, PORT_E,
176018c283dfSAditya Swarup 	 * PORT_F and PORT_G, we need to map that to correct VBT sections.
176118c283dfSAditya Swarup 	 */
176218c283dfSAditya Swarup 	static const int adls_port_mapping[][3] = {
176318c283dfSAditya Swarup 		[PORT_A] = { DVO_PORT_HDMIA, DVO_PORT_DPA, -1 },
176418c283dfSAditya Swarup 		[PORT_B] = { -1 },
176518c283dfSAditya Swarup 		[PORT_C] = { -1 },
176618c283dfSAditya Swarup 		[PORT_TC1] = { DVO_PORT_HDMIB, DVO_PORT_DPB, -1 },
176718c283dfSAditya Swarup 		[PORT_TC2] = { DVO_PORT_HDMIC, DVO_PORT_DPC, -1 },
176818c283dfSAditya Swarup 		[PORT_TC3] = { DVO_PORT_HDMID, DVO_PORT_DPD, -1 },
176918c283dfSAditya Swarup 		[PORT_TC4] = { DVO_PORT_HDMIE, DVO_PORT_DPE, -1 },
177018c283dfSAditya Swarup 	};
1771eeb63c54SJosé Roberto de Souza 	static const int xelpd_port_mapping[][3] = {
1772eeb63c54SJosé Roberto de Souza 		[PORT_A] = { DVO_PORT_HDMIA, DVO_PORT_DPA, -1 },
1773eeb63c54SJosé Roberto de Souza 		[PORT_B] = { DVO_PORT_HDMIB, DVO_PORT_DPB, -1 },
1774eeb63c54SJosé Roberto de Souza 		[PORT_C] = { DVO_PORT_HDMIC, DVO_PORT_DPC, -1 },
1775eeb63c54SJosé Roberto de Souza 		[PORT_D_XELPD] = { DVO_PORT_HDMID, DVO_PORT_DPD, -1 },
1776eeb63c54SJosé Roberto de Souza 		[PORT_E_XELPD] = { DVO_PORT_HDMIE, DVO_PORT_DPE, -1 },
1777eeb63c54SJosé Roberto de Souza 		[PORT_TC1] = { DVO_PORT_HDMIF, DVO_PORT_DPF, -1 },
1778eeb63c54SJosé Roberto de Souza 		[PORT_TC2] = { DVO_PORT_HDMIG, DVO_PORT_DPG, -1 },
1779eeb63c54SJosé Roberto de Souza 		[PORT_TC3] = { DVO_PORT_HDMIH, DVO_PORT_DPH, -1 },
1780eeb63c54SJosé Roberto de Souza 		[PORT_TC4] = { DVO_PORT_HDMII, DVO_PORT_DPI, -1 },
1781eeb63c54SJosé Roberto de Souza 	};
17824628142aSLucas De Marchi 
1783eeb63c54SJosé Roberto de Souza 	if (DISPLAY_VER(i915) == 13)
1784eeb63c54SJosé Roberto de Souza 		return __dvo_port_to_port(ARRAY_SIZE(xelpd_port_mapping),
1785eeb63c54SJosé Roberto de Souza 					  ARRAY_SIZE(xelpd_port_mapping[0]),
1786eeb63c54SJosé Roberto de Souza 					  xelpd_port_mapping,
1787eeb63c54SJosé Roberto de Souza 					  dvo_port);
1788eeb63c54SJosé Roberto de Souza 	else if (IS_ALDERLAKE_S(i915))
178918c283dfSAditya Swarup 		return __dvo_port_to_port(ARRAY_SIZE(adls_port_mapping),
179018c283dfSAditya Swarup 					  ARRAY_SIZE(adls_port_mapping[0]),
179118c283dfSAditya Swarup 					  adls_port_mapping,
179218c283dfSAditya Swarup 					  dvo_port);
1793dbd440d8SJani Nikula 	else if (IS_DG1(i915) || IS_ROCKETLAKE(i915))
17944628142aSLucas De Marchi 		return __dvo_port_to_port(ARRAY_SIZE(rkl_port_mapping),
17954628142aSLucas De Marchi 					  ARRAY_SIZE(rkl_port_mapping[0]),
17964628142aSLucas De Marchi 					  rkl_port_mapping,
17974628142aSLucas De Marchi 					  dvo_port);
17984628142aSLucas De Marchi 	else
17994628142aSLucas De Marchi 		return __dvo_port_to_port(ARRAY_SIZE(port_mapping),
18004628142aSLucas De Marchi 					  ARRAY_SIZE(port_mapping[0]),
18014628142aSLucas De Marchi 					  port_mapping,
18024628142aSLucas De Marchi 					  dvo_port);
18034628142aSLucas De Marchi }
18044628142aSLucas De Marchi 
1805b60e320bSLee Shawn C static int parse_bdb_230_dp_max_link_rate(const int vbt_max_link_rate)
1806b60e320bSLee Shawn C {
1807b60e320bSLee Shawn C 	switch (vbt_max_link_rate) {
1808b60e320bSLee Shawn C 	default:
1809b60e320bSLee Shawn C 	case BDB_230_VBT_DP_MAX_LINK_RATE_DEF:
1810b60e320bSLee Shawn C 		return 0;
1811b60e320bSLee Shawn C 	case BDB_230_VBT_DP_MAX_LINK_RATE_UHBR20:
1812b60e320bSLee Shawn C 		return 2000000;
1813b60e320bSLee Shawn C 	case BDB_230_VBT_DP_MAX_LINK_RATE_UHBR13P5:
1814b60e320bSLee Shawn C 		return 1350000;
1815b60e320bSLee Shawn C 	case BDB_230_VBT_DP_MAX_LINK_RATE_UHBR10:
1816b60e320bSLee Shawn C 		return 1000000;
1817b60e320bSLee Shawn C 	case BDB_230_VBT_DP_MAX_LINK_RATE_HBR3:
1818b60e320bSLee Shawn C 		return 810000;
1819b60e320bSLee Shawn C 	case BDB_230_VBT_DP_MAX_LINK_RATE_HBR2:
1820b60e320bSLee Shawn C 		return 540000;
1821b60e320bSLee Shawn C 	case BDB_230_VBT_DP_MAX_LINK_RATE_HBR:
1822b60e320bSLee Shawn C 		return 270000;
1823b60e320bSLee Shawn C 	case BDB_230_VBT_DP_MAX_LINK_RATE_LBR:
1824b60e320bSLee Shawn C 		return 162000;
1825b60e320bSLee Shawn C 	}
1826b60e320bSLee Shawn C }
1827b60e320bSLee Shawn C 
1828b60e320bSLee Shawn C static int parse_bdb_216_dp_max_link_rate(const int vbt_max_link_rate)
1829b60e320bSLee Shawn C {
1830b60e320bSLee Shawn C 	switch (vbt_max_link_rate) {
1831b60e320bSLee Shawn C 	default:
1832b60e320bSLee Shawn C 	case BDB_216_VBT_DP_MAX_LINK_RATE_HBR3:
1833b60e320bSLee Shawn C 		return 810000;
1834b60e320bSLee Shawn C 	case BDB_216_VBT_DP_MAX_LINK_RATE_HBR2:
1835b60e320bSLee Shawn C 		return 540000;
1836b60e320bSLee Shawn C 	case BDB_216_VBT_DP_MAX_LINK_RATE_HBR:
1837b60e320bSLee Shawn C 		return 270000;
1838b60e320bSLee Shawn C 	case BDB_216_VBT_DP_MAX_LINK_RATE_LBR:
1839b60e320bSLee Shawn C 		return 162000;
1840b60e320bSLee Shawn C 	}
1841b60e320bSLee Shawn C }
1842b60e320bSLee Shawn C 
184372337aacSJani Nikula static int _intel_bios_dp_max_link_rate(const struct intel_bios_encoder_data *devdata)
184472337aacSJani Nikula {
184572337aacSJani Nikula 	if (!devdata || devdata->i915->vbt.version < 216)
184672337aacSJani Nikula 		return 0;
184772337aacSJani Nikula 
184872337aacSJani Nikula 	if (devdata->i915->vbt.version >= 230)
184972337aacSJani Nikula 		return parse_bdb_230_dp_max_link_rate(devdata->child.dp_max_link_rate);
185072337aacSJani Nikula 	else
185172337aacSJani Nikula 		return parse_bdb_216_dp_max_link_rate(devdata->child.dp_max_link_rate);
185272337aacSJani Nikula }
185372337aacSJani Nikula 
1854d0ab409dSJani Nikula static void sanitize_device_type(struct intel_bios_encoder_data *devdata,
1855d0ab409dSJani Nikula 				 enum port port)
1856d0ab409dSJani Nikula {
1857d0ab409dSJani Nikula 	struct drm_i915_private *i915 = devdata->i915;
1858d0ab409dSJani Nikula 	bool is_hdmi;
1859d0ab409dSJani Nikula 
1860005e9537SMatt Roper 	if (port != PORT_A || DISPLAY_VER(i915) >= 12)
1861d0ab409dSJani Nikula 		return;
1862d0ab409dSJani Nikula 
1863d0ab409dSJani Nikula 	if (!(devdata->child.device_type & DEVICE_TYPE_TMDS_DVI_SIGNALING))
1864d0ab409dSJani Nikula 		return;
1865d0ab409dSJani Nikula 
1866d0ab409dSJani Nikula 	is_hdmi = !(devdata->child.device_type & DEVICE_TYPE_NOT_HDMI_OUTPUT);
1867d0ab409dSJani Nikula 
1868d0ab409dSJani Nikula 	drm_dbg_kms(&i915->drm, "VBT claims port A supports DVI%s, ignoring\n",
1869d0ab409dSJani Nikula 		    is_hdmi ? "/HDMI" : "");
1870d0ab409dSJani Nikula 
1871d0ab409dSJani Nikula 	devdata->child.device_type &= ~DEVICE_TYPE_TMDS_DVI_SIGNALING;
1872d0ab409dSJani Nikula 	devdata->child.device_type |= DEVICE_TYPE_NOT_HDMI_OUTPUT;
1873d0ab409dSJani Nikula }
1874d0ab409dSJani Nikula 
1875d0ab409dSJani Nikula static bool
1876d0ab409dSJani Nikula intel_bios_encoder_supports_crt(const struct intel_bios_encoder_data *devdata)
1877d0ab409dSJani Nikula {
1878d0ab409dSJani Nikula 	return devdata->child.device_type & DEVICE_TYPE_ANALOG_OUTPUT;
1879d0ab409dSJani Nikula }
1880d0ab409dSJani Nikula 
188145c0673aSJani Nikula bool
1882d0ab409dSJani Nikula intel_bios_encoder_supports_dvi(const struct intel_bios_encoder_data *devdata)
1883d0ab409dSJani Nikula {
1884d0ab409dSJani Nikula 	return devdata->child.device_type & DEVICE_TYPE_TMDS_DVI_SIGNALING;
1885d0ab409dSJani Nikula }
1886d0ab409dSJani Nikula 
188745c0673aSJani Nikula bool
1888d0ab409dSJani Nikula intel_bios_encoder_supports_hdmi(const struct intel_bios_encoder_data *devdata)
1889d0ab409dSJani Nikula {
1890d0ab409dSJani Nikula 	return intel_bios_encoder_supports_dvi(devdata) &&
1891d0ab409dSJani Nikula 		(devdata->child.device_type & DEVICE_TYPE_NOT_HDMI_OUTPUT) == 0;
1892d0ab409dSJani Nikula }
1893d0ab409dSJani Nikula 
189445c0673aSJani Nikula bool
1895d0ab409dSJani Nikula intel_bios_encoder_supports_dp(const struct intel_bios_encoder_data *devdata)
1896d0ab409dSJani Nikula {
1897d0ab409dSJani Nikula 	return devdata->child.device_type & DEVICE_TYPE_DISPLAYPORT_OUTPUT;
1898d0ab409dSJani Nikula }
1899d0ab409dSJani Nikula 
1900d0ab409dSJani Nikula static bool
1901d0ab409dSJani Nikula intel_bios_encoder_supports_edp(const struct intel_bios_encoder_data *devdata)
1902d0ab409dSJani Nikula {
1903d0ab409dSJani Nikula 	return intel_bios_encoder_supports_dp(devdata) &&
1904d0ab409dSJani Nikula 		devdata->child.device_type & DEVICE_TYPE_INTERNAL_CONNECTOR;
1905d0ab409dSJani Nikula }
1906d0ab409dSJani Nikula 
1907a9a56e76SJani Nikula static int _intel_bios_hdmi_level_shift(const struct intel_bios_encoder_data *devdata)
1908a9a56e76SJani Nikula {
1909a9a56e76SJani Nikula 	if (!devdata || devdata->i915->vbt.version < 158)
1910a9a56e76SJani Nikula 		return -1;
1911a9a56e76SJani Nikula 
1912a9a56e76SJani Nikula 	return devdata->child.hdmi_level_shifter_value;
1913a9a56e76SJani Nikula }
1914a9a56e76SJani Nikula 
19156ba69981SJani Nikula static int _intel_bios_max_tmds_clock(const struct intel_bios_encoder_data *devdata)
19166ba69981SJani Nikula {
19176ba69981SJani Nikula 	if (!devdata || devdata->i915->vbt.version < 204)
19186ba69981SJani Nikula 		return 0;
19196ba69981SJani Nikula 
19206ba69981SJani Nikula 	switch (devdata->child.hdmi_max_data_rate) {
19216ba69981SJani Nikula 	default:
19226ba69981SJani Nikula 		MISSING_CASE(devdata->child.hdmi_max_data_rate);
19236ba69981SJani Nikula 		fallthrough;
19246ba69981SJani Nikula 	case HDMI_MAX_DATA_RATE_PLATFORM:
19256ba69981SJani Nikula 		return 0;
19266ba69981SJani Nikula 	case HDMI_MAX_DATA_RATE_297:
19276ba69981SJani Nikula 		return 297000;
19286ba69981SJani Nikula 	case HDMI_MAX_DATA_RATE_165:
19296ba69981SJani Nikula 		return 165000;
19306ba69981SJani Nikula 	}
19316ba69981SJani Nikula }
19326ba69981SJani Nikula 
19335a9d38b2SLucas De Marchi static bool is_port_valid(struct drm_i915_private *i915, enum port port)
19345a9d38b2SLucas De Marchi {
19355a9d38b2SLucas De Marchi 	/*
1936cad83b40SLucas De Marchi 	 * On some ICL SKUs port F is not present, but broken VBTs mark
19375a9d38b2SLucas De Marchi 	 * the port as present. Only try to initialize port F for the
19385a9d38b2SLucas De Marchi 	 * SKUs that may actually have it.
19395a9d38b2SLucas De Marchi 	 */
1940cad83b40SLucas De Marchi 	if (port == PORT_F && IS_ICELAKE(i915))
1941cad83b40SLucas De Marchi 		return IS_ICL_WITH_PORT_F(i915);
19425a9d38b2SLucas De Marchi 
19435a9d38b2SLucas De Marchi 	return true;
19445a9d38b2SLucas De Marchi }
19455a9d38b2SLucas De Marchi 
1946dbd440d8SJani Nikula static void parse_ddi_port(struct drm_i915_private *i915,
19473162d057SJani Nikula 			   struct intel_bios_encoder_data *devdata)
1948df0566a6SJani Nikula {
1949d1dad6f4SJani Nikula 	const struct child_device_config *child = &devdata->child;
1950f08fbe6aSJani Nikula 	bool is_dvi, is_hdmi, is_dp, is_edp, is_crt, supports_typec_usb, supports_tbt;
195172337aacSJani Nikula 	int dp_boost_level, dp_max_link_rate, hdmi_boost_level, hdmi_level_shift, max_tmds_clock;
1952df0566a6SJani Nikula 	enum port port;
1953df0566a6SJani Nikula 
1954dbd440d8SJani Nikula 	port = dvo_port_to_port(i915, child->dvo_port);
1955df0566a6SJani Nikula 	if (port == PORT_NONE)
1956df0566a6SJani Nikula 		return;
1957df0566a6SJani Nikula 
19585a9d38b2SLucas De Marchi 	if (!is_port_valid(i915, port)) {
19595a9d38b2SLucas De Marchi 		drm_dbg_kms(&i915->drm,
19605a9d38b2SLucas De Marchi 			    "VBT reports port %c as supported, but that can't be true: skipping\n",
19615a9d38b2SLucas De Marchi 			    port_name(port));
19625a9d38b2SLucas De Marchi 		return;
19635a9d38b2SLucas De Marchi 	}
19645a9d38b2SLucas De Marchi 
19655a449e58SJani Nikula 	if (i915->vbt.ports[port]) {
1966dbd440d8SJani Nikula 		drm_dbg_kms(&i915->drm,
1967e92cbf38SWambui Karuga 			    "More than one child device for port %c in VBT, using the first.\n",
1968df0566a6SJani Nikula 			    port_name(port));
1969df0566a6SJani Nikula 		return;
1970df0566a6SJani Nikula 	}
1971df0566a6SJani Nikula 
1972d0ab409dSJani Nikula 	sanitize_device_type(devdata, port);
1973df0566a6SJani Nikula 
1974d0ab409dSJani Nikula 	is_dvi = intel_bios_encoder_supports_dvi(devdata);
1975d0ab409dSJani Nikula 	is_dp = intel_bios_encoder_supports_dp(devdata);
1976d0ab409dSJani Nikula 	is_crt = intel_bios_encoder_supports_crt(devdata);
1977d0ab409dSJani Nikula 	is_hdmi = intel_bios_encoder_supports_hdmi(devdata);
1978d0ab409dSJani Nikula 	is_edp = intel_bios_encoder_supports_edp(devdata);
1979df0566a6SJani Nikula 
1980f08fbe6aSJani Nikula 	supports_typec_usb = intel_bios_encoder_supports_typec_usb(devdata);
1981f08fbe6aSJani Nikula 	supports_tbt = intel_bios_encoder_supports_tbt(devdata);
1982df0566a6SJani Nikula 
1983dbd440d8SJani Nikula 	drm_dbg_kms(&i915->drm,
1984e92cbf38SWambui Karuga 		    "Port %c VBT info: CRT:%d DVI:%d HDMI:%d DP:%d eDP:%d LSPCON:%d USB-Type-C:%d TBT:%d DSC:%d\n",
1985df0566a6SJani Nikula 		    port_name(port), is_crt, is_dvi, is_hdmi, is_dp, is_edp,
1986dbd440d8SJani Nikula 		    HAS_LSPCON(i915) && child->lspcon,
1987f08fbe6aSJani Nikula 		    supports_typec_usb, supports_tbt,
19886e0d46e9SJani Nikula 		    devdata->dsc != NULL);
1989df0566a6SJani Nikula 
1990dab8477bSJani Nikula 	if (is_dvi)
1991dab8477bSJani Nikula 		sanitize_ddc_pin(devdata, port);
1992df0566a6SJani Nikula 
199311182986SJani Nikula 	if (is_dp)
199411182986SJani Nikula 		sanitize_aux_ch(devdata, port);
1995df0566a6SJani Nikula 
1996a9a56e76SJani Nikula 	hdmi_level_shift = _intel_bios_hdmi_level_shift(devdata);
1997a9a56e76SJani Nikula 	if (hdmi_level_shift >= 0) {
1998dbd440d8SJani Nikula 		drm_dbg_kms(&i915->drm,
19996ee8d381SJani Nikula 			    "Port %c VBT HDMI level shift: %d\n",
2000a9a56e76SJani Nikula 			    port_name(port), hdmi_level_shift);
2001df0566a6SJani Nikula 	}
2002df0566a6SJani Nikula 
20036ba69981SJani Nikula 	max_tmds_clock = _intel_bios_max_tmds_clock(devdata);
2004df0566a6SJani Nikula 	if (max_tmds_clock)
2005dbd440d8SJani Nikula 		drm_dbg_kms(&i915->drm,
20066ee8d381SJani Nikula 			    "Port %c VBT HDMI max TMDS clock: %d kHz\n",
2007df0566a6SJani Nikula 			    port_name(port), max_tmds_clock);
2008df0566a6SJani Nikula 
2009c0a950d1SJani Nikula 	/* I_boost config for SKL and above */
2010c0a950d1SJani Nikula 	dp_boost_level = intel_bios_encoder_dp_boost_level(devdata);
2011c0a950d1SJani Nikula 	if (dp_boost_level)
2012dbd440d8SJani Nikula 		drm_dbg_kms(&i915->drm,
20136ee8d381SJani Nikula 			    "Port %c VBT (e)DP boost level: %d\n",
2014c0a950d1SJani Nikula 			    port_name(port), dp_boost_level);
2015c0a950d1SJani Nikula 
2016c0a950d1SJani Nikula 	hdmi_boost_level = intel_bios_encoder_hdmi_boost_level(devdata);
2017c0a950d1SJani Nikula 	if (hdmi_boost_level)
2018dbd440d8SJani Nikula 		drm_dbg_kms(&i915->drm,
20196ee8d381SJani Nikula 			    "Port %c VBT HDMI boost level: %d\n",
2020c0a950d1SJani Nikula 			    port_name(port), hdmi_boost_level);
2021df0566a6SJani Nikula 
202272337aacSJani Nikula 	dp_max_link_rate = _intel_bios_dp_max_link_rate(devdata);
202372337aacSJani Nikula 	if (dp_max_link_rate)
2024dbd440d8SJani Nikula 		drm_dbg_kms(&i915->drm,
20256ee8d381SJani Nikula 			    "Port %c VBT DP max link rate: %d\n",
202672337aacSJani Nikula 			    port_name(port), dp_max_link_rate);
2027df0566a6SJani Nikula 
20285a449e58SJani Nikula 	i915->vbt.ports[port] = devdata;
2029df0566a6SJani Nikula }
2030df0566a6SJani Nikula 
2031ef0096e4SJani Nikula static void parse_ddi_ports(struct drm_i915_private *i915)
2032df0566a6SJani Nikula {
20333162d057SJani Nikula 	struct intel_bios_encoder_data *devdata;
2034df0566a6SJani Nikula 
2035dbd440d8SJani Nikula 	if (!HAS_DDI(i915) && !IS_CHERRYVIEW(i915))
2036df0566a6SJani Nikula 		return;
2037df0566a6SJani Nikula 
2038ef0096e4SJani Nikula 	if (i915->vbt.version < 155)
2039df0566a6SJani Nikula 		return;
2040df0566a6SJani Nikula 
2041dbd440d8SJani Nikula 	list_for_each_entry(devdata, &i915->vbt.display_devices, node)
2042ef0096e4SJani Nikula 		parse_ddi_port(i915, devdata);
2043df0566a6SJani Nikula }
2044df0566a6SJani Nikula 
2045df0566a6SJani Nikula static void
2046dbd440d8SJani Nikula parse_general_definitions(struct drm_i915_private *i915,
2047df0566a6SJani Nikula 			  const struct bdb_header *bdb)
2048df0566a6SJani Nikula {
2049df0566a6SJani Nikula 	const struct bdb_general_definitions *defs;
20503162d057SJani Nikula 	struct intel_bios_encoder_data *devdata;
2051df0566a6SJani Nikula 	const struct child_device_config *child;
20520d9ef19bSJani Nikula 	int i, child_device_num;
2053df0566a6SJani Nikula 	u8 expected_size;
2054df0566a6SJani Nikula 	u16 block_size;
2055df0566a6SJani Nikula 	int bus_pin;
2056df0566a6SJani Nikula 
2057df0566a6SJani Nikula 	defs = find_section(bdb, BDB_GENERAL_DEFINITIONS);
2058df0566a6SJani Nikula 	if (!defs) {
2059dbd440d8SJani Nikula 		drm_dbg_kms(&i915->drm,
2060e92cbf38SWambui Karuga 			    "No general definition block is found, no devices defined.\n");
2061df0566a6SJani Nikula 		return;
2062df0566a6SJani Nikula 	}
2063df0566a6SJani Nikula 
2064df0566a6SJani Nikula 	block_size = get_blocksize(defs);
2065df0566a6SJani Nikula 	if (block_size < sizeof(*defs)) {
2066dbd440d8SJani Nikula 		drm_dbg_kms(&i915->drm,
2067e92cbf38SWambui Karuga 			    "General definitions block too small (%u)\n",
2068df0566a6SJani Nikula 			    block_size);
2069df0566a6SJani Nikula 		return;
2070df0566a6SJani Nikula 	}
2071df0566a6SJani Nikula 
2072df0566a6SJani Nikula 	bus_pin = defs->crt_ddc_gmbus_pin;
2073dbd440d8SJani Nikula 	drm_dbg_kms(&i915->drm, "crt_ddc_bus_pin: %d\n", bus_pin);
2074dbd440d8SJani Nikula 	if (intel_gmbus_is_valid_pin(i915, bus_pin))
2075dbd440d8SJani Nikula 		i915->vbt.crt_ddc_pin = bus_pin;
2076df0566a6SJani Nikula 
2077df0566a6SJani Nikula 	if (bdb->version < 106) {
2078df0566a6SJani Nikula 		expected_size = 22;
2079df0566a6SJani Nikula 	} else if (bdb->version < 111) {
2080df0566a6SJani Nikula 		expected_size = 27;
2081df0566a6SJani Nikula 	} else if (bdb->version < 195) {
2082df0566a6SJani Nikula 		expected_size = LEGACY_CHILD_DEVICE_CONFIG_SIZE;
2083df0566a6SJani Nikula 	} else if (bdb->version == 195) {
2084df0566a6SJani Nikula 		expected_size = 37;
2085df0566a6SJani Nikula 	} else if (bdb->version <= 215) {
2086df0566a6SJani Nikula 		expected_size = 38;
2087e4b3c3b3SJosé Roberto de Souza 	} else if (bdb->version <= 237) {
2088df0566a6SJani Nikula 		expected_size = 39;
2089df0566a6SJani Nikula 	} else {
2090df0566a6SJani Nikula 		expected_size = sizeof(*child);
2091df0566a6SJani Nikula 		BUILD_BUG_ON(sizeof(*child) < 39);
2092dbd440d8SJani Nikula 		drm_dbg(&i915->drm,
2093e92cbf38SWambui Karuga 			"Expected child device config size for VBT version %u not known; assuming %u\n",
2094df0566a6SJani Nikula 			bdb->version, expected_size);
2095df0566a6SJani Nikula 	}
2096df0566a6SJani Nikula 
2097df0566a6SJani Nikula 	/* Flag an error for unexpected size, but continue anyway. */
2098df0566a6SJani Nikula 	if (defs->child_dev_size != expected_size)
2099dbd440d8SJani Nikula 		drm_err(&i915->drm,
2100e92cbf38SWambui Karuga 			"Unexpected child device config size %u (expected %u for VBT version %u)\n",
2101df0566a6SJani Nikula 			defs->child_dev_size, expected_size, bdb->version);
2102df0566a6SJani Nikula 
2103df0566a6SJani Nikula 	/* The legacy sized child device config is the minimum we need. */
2104df0566a6SJani Nikula 	if (defs->child_dev_size < LEGACY_CHILD_DEVICE_CONFIG_SIZE) {
2105dbd440d8SJani Nikula 		drm_dbg_kms(&i915->drm,
2106e92cbf38SWambui Karuga 			    "Child device config size %u is too small.\n",
2107df0566a6SJani Nikula 			    defs->child_dev_size);
2108df0566a6SJani Nikula 		return;
2109df0566a6SJani Nikula 	}
2110df0566a6SJani Nikula 
2111df0566a6SJani Nikula 	/* get the number of child device */
2112df0566a6SJani Nikula 	child_device_num = (block_size - sizeof(*defs)) / defs->child_dev_size;
2113df0566a6SJani Nikula 
2114df0566a6SJani Nikula 	for (i = 0; i < child_device_num; i++) {
2115df0566a6SJani Nikula 		child = child_device_ptr(defs, i);
2116df0566a6SJani Nikula 		if (!child->device_type)
2117df0566a6SJani Nikula 			continue;
2118df0566a6SJani Nikula 
2119dbd440d8SJani Nikula 		drm_dbg_kms(&i915->drm,
2120e92cbf38SWambui Karuga 			    "Found VBT child device with type 0x%x\n",
2121bdeb18dbSMatt Roper 			    child->device_type);
2122bdeb18dbSMatt Roper 
21230d9ef19bSJani Nikula 		devdata = kzalloc(sizeof(*devdata), GFP_KERNEL);
21240d9ef19bSJani Nikula 		if (!devdata)
21250d9ef19bSJani Nikula 			break;
21260d9ef19bSJani Nikula 
21277371fa34SJani Nikula 		devdata->i915 = i915;
21287371fa34SJani Nikula 
2129df0566a6SJani Nikula 		/*
2130df0566a6SJani Nikula 		 * Copy as much as we know (sizeof) and is available
21310d9ef19bSJani Nikula 		 * (child_dev_size) of the child device config. Accessing the
21320d9ef19bSJani Nikula 		 * data must depend on VBT version.
2133df0566a6SJani Nikula 		 */
21340d9ef19bSJani Nikula 		memcpy(&devdata->child, child,
2135df0566a6SJani Nikula 		       min_t(size_t, defs->child_dev_size, sizeof(*child)));
21360d9ef19bSJani Nikula 
2137dbd440d8SJani Nikula 		list_add_tail(&devdata->node, &i915->vbt.display_devices);
2138df0566a6SJani Nikula 	}
21390d9ef19bSJani Nikula 
2140dbd440d8SJani Nikula 	if (list_empty(&i915->vbt.display_devices))
2141dbd440d8SJani Nikula 		drm_dbg_kms(&i915->drm,
2142e92cbf38SWambui Karuga 			    "no child dev is parsed from VBT\n");
2143df0566a6SJani Nikula }
2144df0566a6SJani Nikula 
2145df0566a6SJani Nikula /* Common defaults which may be overridden by VBT. */
2146df0566a6SJani Nikula static void
2147dbd440d8SJani Nikula init_vbt_defaults(struct drm_i915_private *i915)
2148df0566a6SJani Nikula {
2149dbd440d8SJani Nikula 	i915->vbt.crt_ddc_pin = GMBUS_PIN_VGADDC;
2150df0566a6SJani Nikula 
2151df0566a6SJani Nikula 	/* Default to having backlight */
2152dbd440d8SJani Nikula 	i915->vbt.backlight.present = true;
2153df0566a6SJani Nikula 
2154df0566a6SJani Nikula 	/* LFP panel data */
2155dbd440d8SJani Nikula 	i915->vbt.lvds_dither = 1;
2156df0566a6SJani Nikula 
2157df0566a6SJani Nikula 	/* SDVO panel data */
2158dbd440d8SJani Nikula 	i915->vbt.sdvo_lvds_vbt_mode = NULL;
2159df0566a6SJani Nikula 
2160df0566a6SJani Nikula 	/* general features */
2161dbd440d8SJani Nikula 	i915->vbt.int_tv_support = 1;
2162dbd440d8SJani Nikula 	i915->vbt.int_crt_support = 1;
2163df0566a6SJani Nikula 
2164df0566a6SJani Nikula 	/* driver features */
2165dbd440d8SJani Nikula 	i915->vbt.int_lvds_support = 1;
2166df0566a6SJani Nikula 
2167df0566a6SJani Nikula 	/* Default to using SSC */
2168dbd440d8SJani Nikula 	i915->vbt.lvds_use_ssc = 1;
2169df0566a6SJani Nikula 	/*
2170df0566a6SJani Nikula 	 * Core/SandyBridge/IvyBridge use alternative (120MHz) reference
2171df0566a6SJani Nikula 	 * clock for LVDS.
2172df0566a6SJani Nikula 	 */
2173dbd440d8SJani Nikula 	i915->vbt.lvds_ssc_freq = intel_bios_ssc_frequency(i915,
2174dbd440d8SJani Nikula 							   !HAS_PCH_SPLIT(i915));
2175dbd440d8SJani Nikula 	drm_dbg_kms(&i915->drm, "Set default to SSC at %d kHz\n",
2176dbd440d8SJani Nikula 		    i915->vbt.lvds_ssc_freq);
2177df0566a6SJani Nikula }
2178df0566a6SJani Nikula 
2179df0566a6SJani Nikula /* Defaults to initialize only if there is no VBT. */
2180df0566a6SJani Nikula static void
2181dbd440d8SJani Nikula init_vbt_missing_defaults(struct drm_i915_private *i915)
2182df0566a6SJani Nikula {
2183df0566a6SJani Nikula 	enum port port;
21849b52aa72SRodrigo Vivi 	int ports = BIT(PORT_A) | BIT(PORT_B) | BIT(PORT_C) |
21859b52aa72SRodrigo Vivi 		    BIT(PORT_D) | BIT(PORT_E) | BIT(PORT_F);
2186df0566a6SJani Nikula 
2187e20e4037SJani Nikula 	if (!HAS_DDI(i915) && !IS_CHERRYVIEW(i915))
2188e20e4037SJani Nikula 		return;
2189e20e4037SJani Nikula 
21903ae04c0cSJani Nikula 	for_each_port_masked(port, ports) {
21913162d057SJani Nikula 		struct intel_bios_encoder_data *devdata;
219251f57481SJani Nikula 		struct child_device_config *child;
2193dbd440d8SJani Nikula 		enum phy phy = intel_port_to_phy(i915, port);
2194df0566a6SJani Nikula 
2195df0566a6SJani Nikula 		/*
2196df0566a6SJani Nikula 		 * VBT has the TypeC mode (native,TBT/USB) and we don't want
2197df0566a6SJani Nikula 		 * to detect it.
2198df0566a6SJani Nikula 		 */
2199dbd440d8SJani Nikula 		if (intel_phy_is_tc(i915, phy))
2200df0566a6SJani Nikula 			continue;
2201df0566a6SJani Nikula 
220251f57481SJani Nikula 		/* Create fake child device config */
220351f57481SJani Nikula 		devdata = kzalloc(sizeof(*devdata), GFP_KERNEL);
220451f57481SJani Nikula 		if (!devdata)
220551f57481SJani Nikula 			break;
220651f57481SJani Nikula 
22077371fa34SJani Nikula 		devdata->i915 = i915;
220851f57481SJani Nikula 		child = &devdata->child;
220951f57481SJani Nikula 
221051f57481SJani Nikula 		if (port == PORT_F)
221151f57481SJani Nikula 			child->dvo_port = DVO_PORT_HDMIF;
221251f57481SJani Nikula 		else if (port == PORT_E)
221351f57481SJani Nikula 			child->dvo_port = DVO_PORT_HDMIE;
221451f57481SJani Nikula 		else
221551f57481SJani Nikula 			child->dvo_port = DVO_PORT_HDMIA + port;
221651f57481SJani Nikula 
221751f57481SJani Nikula 		if (port != PORT_A && port != PORT_E)
221851f57481SJani Nikula 			child->device_type |= DEVICE_TYPE_TMDS_DVI_SIGNALING;
221951f57481SJani Nikula 
222051f57481SJani Nikula 		if (port != PORT_E)
222151f57481SJani Nikula 			child->device_type |= DEVICE_TYPE_DISPLAYPORT_OUTPUT;
222251f57481SJani Nikula 
222351f57481SJani Nikula 		if (port == PORT_A)
222451f57481SJani Nikula 			child->device_type |= DEVICE_TYPE_INTERNAL_CONNECTOR;
222551f57481SJani Nikula 
222651f57481SJani Nikula 		list_add_tail(&devdata->node, &i915->vbt.display_devices);
222751f57481SJani Nikula 
222851f57481SJani Nikula 		drm_dbg_kms(&i915->drm,
222951f57481SJani Nikula 			    "Generating default VBT child device with type 0x04%x on port %c\n",
223051f57481SJani Nikula 			    child->device_type, port_name(port));
2231df0566a6SJani Nikula 	}
223251f57481SJani Nikula 
223351f57481SJani Nikula 	/* Bypass some minimum baseline VBT version checks */
223451f57481SJani Nikula 	i915->vbt.version = 155;
2235df0566a6SJani Nikula }
2236df0566a6SJani Nikula 
2237df0566a6SJani Nikula static const struct bdb_header *get_bdb_header(const struct vbt_header *vbt)
2238df0566a6SJani Nikula {
2239df0566a6SJani Nikula 	const void *_vbt = vbt;
2240df0566a6SJani Nikula 
2241df0566a6SJani Nikula 	return _vbt + vbt->bdb_offset;
2242df0566a6SJani Nikula }
2243df0566a6SJani Nikula 
2244df0566a6SJani Nikula /**
2245df0566a6SJani Nikula  * intel_bios_is_valid_vbt - does the given buffer contain a valid VBT
2246df0566a6SJani Nikula  * @buf:	pointer to a buffer to validate
2247df0566a6SJani Nikula  * @size:	size of the buffer
2248df0566a6SJani Nikula  *
2249df0566a6SJani Nikula  * Returns true on valid VBT.
2250df0566a6SJani Nikula  */
2251df0566a6SJani Nikula bool intel_bios_is_valid_vbt(const void *buf, size_t size)
2252df0566a6SJani Nikula {
2253df0566a6SJani Nikula 	const struct vbt_header *vbt = buf;
2254df0566a6SJani Nikula 	const struct bdb_header *bdb;
2255df0566a6SJani Nikula 
2256df0566a6SJani Nikula 	if (!vbt)
2257df0566a6SJani Nikula 		return false;
2258df0566a6SJani Nikula 
2259df0566a6SJani Nikula 	if (sizeof(struct vbt_header) > size) {
2260df0566a6SJani Nikula 		DRM_DEBUG_DRIVER("VBT header incomplete\n");
2261df0566a6SJani Nikula 		return false;
2262df0566a6SJani Nikula 	}
2263df0566a6SJani Nikula 
2264df0566a6SJani Nikula 	if (memcmp(vbt->signature, "$VBT", 4)) {
2265df0566a6SJani Nikula 		DRM_DEBUG_DRIVER("VBT invalid signature\n");
2266df0566a6SJani Nikula 		return false;
2267df0566a6SJani Nikula 	}
2268df0566a6SJani Nikula 
2269ff00ff96SLucas De Marchi 	if (vbt->vbt_size > size) {
2270ff00ff96SLucas De Marchi 		DRM_DEBUG_DRIVER("VBT incomplete (vbt_size overflows)\n");
2271ff00ff96SLucas De Marchi 		return false;
2272ff00ff96SLucas De Marchi 	}
2273ff00ff96SLucas De Marchi 
2274ff00ff96SLucas De Marchi 	size = vbt->vbt_size;
2275ff00ff96SLucas De Marchi 
2276df0566a6SJani Nikula 	if (range_overflows_t(size_t,
2277df0566a6SJani Nikula 			      vbt->bdb_offset,
2278df0566a6SJani Nikula 			      sizeof(struct bdb_header),
2279df0566a6SJani Nikula 			      size)) {
2280df0566a6SJani Nikula 		DRM_DEBUG_DRIVER("BDB header incomplete\n");
2281df0566a6SJani Nikula 		return false;
2282df0566a6SJani Nikula 	}
2283df0566a6SJani Nikula 
2284df0566a6SJani Nikula 	bdb = get_bdb_header(vbt);
2285df0566a6SJani Nikula 	if (range_overflows_t(size_t, vbt->bdb_offset, bdb->bdb_size, size)) {
2286df0566a6SJani Nikula 		DRM_DEBUG_DRIVER("BDB incomplete\n");
2287df0566a6SJani Nikula 		return false;
2288df0566a6SJani Nikula 	}
2289df0566a6SJani Nikula 
2290df0566a6SJani Nikula 	return vbt;
2291df0566a6SJani Nikula }
2292df0566a6SJani Nikula 
2293dbd440d8SJani Nikula static struct vbt_header *oprom_get_vbt(struct drm_i915_private *i915)
2294df0566a6SJani Nikula {
2295dbd440d8SJani Nikula 	struct pci_dev *pdev = to_pci_dev(i915->drm.dev);
22962cded152SLucas De Marchi 	void __iomem *p = NULL, *oprom;
2297fd0186ceSLucas De Marchi 	struct vbt_header *vbt;
2298fd0186ceSLucas De Marchi 	u16 vbt_size;
22992cded152SLucas De Marchi 	size_t i, size;
23002cded152SLucas De Marchi 
23012cded152SLucas De Marchi 	oprom = pci_map_rom(pdev, &size);
23022cded152SLucas De Marchi 	if (!oprom)
23032cded152SLucas De Marchi 		return NULL;
2304df0566a6SJani Nikula 
2305df0566a6SJani Nikula 	/* Scour memory looking for the VBT signature. */
230698cf5c9aSLucas De Marchi 	for (i = 0; i + 4 < size; i += 4) {
2307496f50a6SLucas De Marchi 		if (ioread32(oprom + i) != *((const u32 *)"$VBT"))
2308df0566a6SJani Nikula 			continue;
2309df0566a6SJani Nikula 
2310fd0186ceSLucas De Marchi 		p = oprom + i;
2311fd0186ceSLucas De Marchi 		size -= i;
2312df0566a6SJani Nikula 		break;
2313df0566a6SJani Nikula 	}
2314df0566a6SJani Nikula 
2315fd0186ceSLucas De Marchi 	if (!p)
23162cded152SLucas De Marchi 		goto err_unmap_oprom;
2317fd0186ceSLucas De Marchi 
2318fd0186ceSLucas De Marchi 	if (sizeof(struct vbt_header) > size) {
2319dbd440d8SJani Nikula 		drm_dbg(&i915->drm, "VBT header incomplete\n");
23202cded152SLucas De Marchi 		goto err_unmap_oprom;
2321fd0186ceSLucas De Marchi 	}
2322fd0186ceSLucas De Marchi 
2323fd0186ceSLucas De Marchi 	vbt_size = ioread16(p + offsetof(struct vbt_header, vbt_size));
2324fd0186ceSLucas De Marchi 	if (vbt_size > size) {
2325dbd440d8SJani Nikula 		drm_dbg(&i915->drm,
2326e92cbf38SWambui Karuga 			"VBT incomplete (vbt_size overflows)\n");
23272cded152SLucas De Marchi 		goto err_unmap_oprom;
2328fd0186ceSLucas De Marchi 	}
2329fd0186ceSLucas De Marchi 
2330fd0186ceSLucas De Marchi 	/* The rest will be validated by intel_bios_is_valid_vbt() */
2331fd0186ceSLucas De Marchi 	vbt = kmalloc(vbt_size, GFP_KERNEL);
2332fd0186ceSLucas De Marchi 	if (!vbt)
23332cded152SLucas De Marchi 		goto err_unmap_oprom;
2334fd0186ceSLucas De Marchi 
2335fd0186ceSLucas De Marchi 	memcpy_fromio(vbt, p, vbt_size);
2336fd0186ceSLucas De Marchi 
2337fd0186ceSLucas De Marchi 	if (!intel_bios_is_valid_vbt(vbt, vbt_size))
2338fd0186ceSLucas De Marchi 		goto err_free_vbt;
2339fd0186ceSLucas De Marchi 
23402cded152SLucas De Marchi 	pci_unmap_rom(pdev, oprom);
23412cded152SLucas De Marchi 
2342fd0186ceSLucas De Marchi 	return vbt;
2343fd0186ceSLucas De Marchi 
2344fd0186ceSLucas De Marchi err_free_vbt:
2345fd0186ceSLucas De Marchi 	kfree(vbt);
23462cded152SLucas De Marchi err_unmap_oprom:
23472cded152SLucas De Marchi 	pci_unmap_rom(pdev, oprom);
2348fd0186ceSLucas De Marchi 
2349df0566a6SJani Nikula 	return NULL;
2350df0566a6SJani Nikula }
2351df0566a6SJani Nikula 
2352df0566a6SJani Nikula /**
2353df0566a6SJani Nikula  * intel_bios_init - find VBT and initialize settings from the BIOS
2354dbd440d8SJani Nikula  * @i915: i915 device instance
2355df0566a6SJani Nikula  *
2356df0566a6SJani Nikula  * Parse and initialize settings from the Video BIOS Tables (VBT). If the VBT
2357df0566a6SJani Nikula  * was not found in ACPI OpRegion, try to find it in PCI ROM first. Also
2358df0566a6SJani Nikula  * initialize some defaults if the VBT is not present at all.
2359df0566a6SJani Nikula  */
2360dbd440d8SJani Nikula void intel_bios_init(struct drm_i915_private *i915)
2361df0566a6SJani Nikula {
2362dbd440d8SJani Nikula 	const struct vbt_header *vbt = i915->opregion.vbt;
23632cded152SLucas De Marchi 	struct vbt_header *oprom_vbt = NULL;
2364df0566a6SJani Nikula 	const struct bdb_header *bdb;
2365df0566a6SJani Nikula 
2366dbd440d8SJani Nikula 	INIT_LIST_HEAD(&i915->vbt.display_devices);
23670d9ef19bSJani Nikula 
2368dbd440d8SJani Nikula 	if (!HAS_DISPLAY(i915)) {
2369dbd440d8SJani Nikula 		drm_dbg_kms(&i915->drm,
2370e92cbf38SWambui Karuga 			    "Skipping VBT init due to disabled display.\n");
2371df0566a6SJani Nikula 		return;
2372df0566a6SJani Nikula 	}
2373df0566a6SJani Nikula 
2374dbd440d8SJani Nikula 	init_vbt_defaults(i915);
2375df0566a6SJani Nikula 
2376df0566a6SJani Nikula 	/* If the OpRegion does not have VBT, look in PCI ROM. */
2377df0566a6SJani Nikula 	if (!vbt) {
2378dbd440d8SJani Nikula 		oprom_vbt = oprom_get_vbt(i915);
23792cded152SLucas De Marchi 		if (!oprom_vbt)
2380df0566a6SJani Nikula 			goto out;
2381df0566a6SJani Nikula 
23822cded152SLucas De Marchi 		vbt = oprom_vbt;
2383df0566a6SJani Nikula 
2384dbd440d8SJani Nikula 		drm_dbg_kms(&i915->drm, "Found valid VBT in PCI ROM\n");
2385df0566a6SJani Nikula 	}
2386df0566a6SJani Nikula 
2387df0566a6SJani Nikula 	bdb = get_bdb_header(vbt);
2388ef0096e4SJani Nikula 	i915->vbt.version = bdb->version;
2389df0566a6SJani Nikula 
2390dbd440d8SJani Nikula 	drm_dbg_kms(&i915->drm,
2391e92cbf38SWambui Karuga 		    "VBT signature \"%.*s\", BDB version %d\n",
2392df0566a6SJani Nikula 		    (int)sizeof(vbt->signature), vbt->signature, bdb->version);
2393df0566a6SJani Nikula 
2394df0566a6SJani Nikula 	/* Grab useful general definitions */
2395dbd440d8SJani Nikula 	parse_general_features(i915, bdb);
2396dbd440d8SJani Nikula 	parse_general_definitions(i915, bdb);
2397dbd440d8SJani Nikula 	parse_panel_options(i915, bdb);
2398dbd440d8SJani Nikula 	parse_panel_dtd(i915, bdb);
2399dbd440d8SJani Nikula 	parse_lfp_backlight(i915, bdb);
2400dbd440d8SJani Nikula 	parse_sdvo_panel_data(i915, bdb);
2401dbd440d8SJani Nikula 	parse_driver_features(i915, bdb);
2402dbd440d8SJani Nikula 	parse_power_conservation_features(i915, bdb);
2403dbd440d8SJani Nikula 	parse_edp(i915, bdb);
2404dbd440d8SJani Nikula 	parse_psr(i915, bdb);
2405dbd440d8SJani Nikula 	parse_mipi_config(i915, bdb);
2406dbd440d8SJani Nikula 	parse_mipi_sequence(i915, bdb);
2407df0566a6SJani Nikula 
24086e0d46e9SJani Nikula 	/* Depends on child device list */
2409dbd440d8SJani Nikula 	parse_compression_parameters(i915, bdb);
24106e0d46e9SJani Nikula 
2411df0566a6SJani Nikula out:
2412df0566a6SJani Nikula 	if (!vbt) {
2413dbd440d8SJani Nikula 		drm_info(&i915->drm,
2414e92cbf38SWambui Karuga 			 "Failed to find VBIOS tables (VBT)\n");
2415dbd440d8SJani Nikula 		init_vbt_missing_defaults(i915);
2416df0566a6SJani Nikula 	}
2417df0566a6SJani Nikula 
241851f57481SJani Nikula 	/* Further processing on pre-parsed or generated child device data */
241951f57481SJani Nikula 	parse_sdvo_device_mapping(i915);
242051f57481SJani Nikula 	parse_ddi_ports(i915);
242151f57481SJani Nikula 
24222cded152SLucas De Marchi 	kfree(oprom_vbt);
2423df0566a6SJani Nikula }
2424df0566a6SJani Nikula 
2425df0566a6SJani Nikula /**
242678dae1acSJanusz Krzysztofik  * intel_bios_driver_remove - Free any resources allocated by intel_bios_init()
2427dbd440d8SJani Nikula  * @i915: i915 device instance
2428df0566a6SJani Nikula  */
2429dbd440d8SJani Nikula void intel_bios_driver_remove(struct drm_i915_private *i915)
2430df0566a6SJani Nikula {
24313162d057SJani Nikula 	struct intel_bios_encoder_data *devdata, *n;
24320d9ef19bSJani Nikula 
2433dbd440d8SJani Nikula 	list_for_each_entry_safe(devdata, n, &i915->vbt.display_devices, node) {
24340d9ef19bSJani Nikula 		list_del(&devdata->node);
24356e0d46e9SJani Nikula 		kfree(devdata->dsc);
24360d9ef19bSJani Nikula 		kfree(devdata);
24370d9ef19bSJani Nikula 	}
24380d9ef19bSJani Nikula 
2439dbd440d8SJani Nikula 	kfree(i915->vbt.sdvo_lvds_vbt_mode);
2440dbd440d8SJani Nikula 	i915->vbt.sdvo_lvds_vbt_mode = NULL;
2441dbd440d8SJani Nikula 	kfree(i915->vbt.lfp_lvds_vbt_mode);
2442dbd440d8SJani Nikula 	i915->vbt.lfp_lvds_vbt_mode = NULL;
2443dbd440d8SJani Nikula 	kfree(i915->vbt.dsi.data);
2444dbd440d8SJani Nikula 	i915->vbt.dsi.data = NULL;
2445dbd440d8SJani Nikula 	kfree(i915->vbt.dsi.pps);
2446dbd440d8SJani Nikula 	i915->vbt.dsi.pps = NULL;
2447dbd440d8SJani Nikula 	kfree(i915->vbt.dsi.config);
2448dbd440d8SJani Nikula 	i915->vbt.dsi.config = NULL;
2449dbd440d8SJani Nikula 	kfree(i915->vbt.dsi.deassert_seq);
2450dbd440d8SJani Nikula 	i915->vbt.dsi.deassert_seq = NULL;
2451df0566a6SJani Nikula }
2452df0566a6SJani Nikula 
2453df0566a6SJani Nikula /**
2454df0566a6SJani Nikula  * intel_bios_is_tv_present - is integrated TV present in VBT
2455dbd440d8SJani Nikula  * @i915: i915 device instance
2456df0566a6SJani Nikula  *
2457df0566a6SJani Nikula  * Return true if TV is present. If no child devices were parsed from VBT,
2458df0566a6SJani Nikula  * assume TV is present.
2459df0566a6SJani Nikula  */
2460dbd440d8SJani Nikula bool intel_bios_is_tv_present(struct drm_i915_private *i915)
2461df0566a6SJani Nikula {
24623162d057SJani Nikula 	const struct intel_bios_encoder_data *devdata;
2463df0566a6SJani Nikula 	const struct child_device_config *child;
2464df0566a6SJani Nikula 
2465dbd440d8SJani Nikula 	if (!i915->vbt.int_tv_support)
2466df0566a6SJani Nikula 		return false;
2467df0566a6SJani Nikula 
2468dbd440d8SJani Nikula 	if (list_empty(&i915->vbt.display_devices))
2469df0566a6SJani Nikula 		return true;
2470df0566a6SJani Nikula 
2471dbd440d8SJani Nikula 	list_for_each_entry(devdata, &i915->vbt.display_devices, node) {
24720d9ef19bSJani Nikula 		child = &devdata->child;
24730d9ef19bSJani Nikula 
2474df0566a6SJani Nikula 		/*
2475df0566a6SJani Nikula 		 * If the device type is not TV, continue.
2476df0566a6SJani Nikula 		 */
2477df0566a6SJani Nikula 		switch (child->device_type) {
2478df0566a6SJani Nikula 		case DEVICE_TYPE_INT_TV:
2479df0566a6SJani Nikula 		case DEVICE_TYPE_TV:
2480df0566a6SJani Nikula 		case DEVICE_TYPE_TV_SVIDEO_COMPOSITE:
2481df0566a6SJani Nikula 			break;
2482df0566a6SJani Nikula 		default:
2483df0566a6SJani Nikula 			continue;
2484df0566a6SJani Nikula 		}
2485df0566a6SJani Nikula 		/* Only when the addin_offset is non-zero, it is regarded
2486df0566a6SJani Nikula 		 * as present.
2487df0566a6SJani Nikula 		 */
2488df0566a6SJani Nikula 		if (child->addin_offset)
2489df0566a6SJani Nikula 			return true;
2490df0566a6SJani Nikula 	}
2491df0566a6SJani Nikula 
2492df0566a6SJani Nikula 	return false;
2493df0566a6SJani Nikula }
2494df0566a6SJani Nikula 
2495df0566a6SJani Nikula /**
2496df0566a6SJani Nikula  * intel_bios_is_lvds_present - is LVDS present in VBT
2497dbd440d8SJani Nikula  * @i915:	i915 device instance
2498df0566a6SJani Nikula  * @i2c_pin:	i2c pin for LVDS if present
2499df0566a6SJani Nikula  *
2500df0566a6SJani Nikula  * Return true if LVDS is present. If no child devices were parsed from VBT,
2501df0566a6SJani Nikula  * assume LVDS is present.
2502df0566a6SJani Nikula  */
2503dbd440d8SJani Nikula bool intel_bios_is_lvds_present(struct drm_i915_private *i915, u8 *i2c_pin)
2504df0566a6SJani Nikula {
25053162d057SJani Nikula 	const struct intel_bios_encoder_data *devdata;
2506df0566a6SJani Nikula 	const struct child_device_config *child;
2507df0566a6SJani Nikula 
2508dbd440d8SJani Nikula 	if (list_empty(&i915->vbt.display_devices))
2509df0566a6SJani Nikula 		return true;
2510df0566a6SJani Nikula 
2511dbd440d8SJani Nikula 	list_for_each_entry(devdata, &i915->vbt.display_devices, node) {
25120d9ef19bSJani Nikula 		child = &devdata->child;
2513df0566a6SJani Nikula 
2514df0566a6SJani Nikula 		/* If the device type is not LFP, continue.
2515df0566a6SJani Nikula 		 * We have to check both the new identifiers as well as the
2516df0566a6SJani Nikula 		 * old for compatibility with some BIOSes.
2517df0566a6SJani Nikula 		 */
2518df0566a6SJani Nikula 		if (child->device_type != DEVICE_TYPE_INT_LFP &&
2519df0566a6SJani Nikula 		    child->device_type != DEVICE_TYPE_LFP)
2520df0566a6SJani Nikula 			continue;
2521df0566a6SJani Nikula 
2522dbd440d8SJani Nikula 		if (intel_gmbus_is_valid_pin(i915, child->i2c_pin))
2523df0566a6SJani Nikula 			*i2c_pin = child->i2c_pin;
2524df0566a6SJani Nikula 
2525df0566a6SJani Nikula 		/* However, we cannot trust the BIOS writers to populate
2526df0566a6SJani Nikula 		 * the VBT correctly.  Since LVDS requires additional
2527df0566a6SJani Nikula 		 * information from AIM blocks, a non-zero addin offset is
2528df0566a6SJani Nikula 		 * a good indicator that the LVDS is actually present.
2529df0566a6SJani Nikula 		 */
2530df0566a6SJani Nikula 		if (child->addin_offset)
2531df0566a6SJani Nikula 			return true;
2532df0566a6SJani Nikula 
2533df0566a6SJani Nikula 		/* But even then some BIOS writers perform some black magic
2534df0566a6SJani Nikula 		 * and instantiate the device without reference to any
2535df0566a6SJani Nikula 		 * additional data.  Trust that if the VBT was written into
2536df0566a6SJani Nikula 		 * the OpRegion then they have validated the LVDS's existence.
2537df0566a6SJani Nikula 		 */
2538dbd440d8SJani Nikula 		if (i915->opregion.vbt)
2539df0566a6SJani Nikula 			return true;
2540df0566a6SJani Nikula 	}
2541df0566a6SJani Nikula 
2542df0566a6SJani Nikula 	return false;
2543df0566a6SJani Nikula }
2544df0566a6SJani Nikula 
2545df0566a6SJani Nikula /**
2546df0566a6SJani Nikula  * intel_bios_is_port_present - is the specified digital port present
2547dbd440d8SJani Nikula  * @i915:	i915 device instance
2548df0566a6SJani Nikula  * @port:	port to check
2549df0566a6SJani Nikula  *
2550df0566a6SJani Nikula  * Return true if the device in %port is present.
2551df0566a6SJani Nikula  */
2552dbd440d8SJani Nikula bool intel_bios_is_port_present(struct drm_i915_private *i915, enum port port)
2553df0566a6SJani Nikula {
25543162d057SJani Nikula 	const struct intel_bios_encoder_data *devdata;
2555df0566a6SJani Nikula 	const struct child_device_config *child;
2556df0566a6SJani Nikula 	static const struct {
2557df0566a6SJani Nikula 		u16 dp, hdmi;
2558df0566a6SJani Nikula 	} port_mapping[] = {
2559df0566a6SJani Nikula 		[PORT_B] = { DVO_PORT_DPB, DVO_PORT_HDMIB, },
2560df0566a6SJani Nikula 		[PORT_C] = { DVO_PORT_DPC, DVO_PORT_HDMIC, },
2561df0566a6SJani Nikula 		[PORT_D] = { DVO_PORT_DPD, DVO_PORT_HDMID, },
2562df0566a6SJani Nikula 		[PORT_E] = { DVO_PORT_DPE, DVO_PORT_HDMIE, },
2563df0566a6SJani Nikula 		[PORT_F] = { DVO_PORT_DPF, DVO_PORT_HDMIF, },
2564df0566a6SJani Nikula 	};
2565df0566a6SJani Nikula 
25665a449e58SJani Nikula 	if (HAS_DDI(i915))
25675a449e58SJani Nikula 		return i915->vbt.ports[port];
2568df0566a6SJani Nikula 
2569df0566a6SJani Nikula 	/* FIXME maybe deal with port A as well? */
2570dbd440d8SJani Nikula 	if (drm_WARN_ON(&i915->drm,
2571f4224a4cSPankaj Bharadiya 			port == PORT_A) || port >= ARRAY_SIZE(port_mapping))
2572df0566a6SJani Nikula 		return false;
2573df0566a6SJani Nikula 
2574dbd440d8SJani Nikula 	list_for_each_entry(devdata, &i915->vbt.display_devices, node) {
25750d9ef19bSJani Nikula 		child = &devdata->child;
2576df0566a6SJani Nikula 
2577df0566a6SJani Nikula 		if ((child->dvo_port == port_mapping[port].dp ||
2578df0566a6SJani Nikula 		     child->dvo_port == port_mapping[port].hdmi) &&
2579df0566a6SJani Nikula 		    (child->device_type & (DEVICE_TYPE_TMDS_DVI_SIGNALING |
2580df0566a6SJani Nikula 					   DEVICE_TYPE_DISPLAYPORT_OUTPUT)))
2581df0566a6SJani Nikula 			return true;
2582df0566a6SJani Nikula 	}
2583df0566a6SJani Nikula 
2584df0566a6SJani Nikula 	return false;
2585df0566a6SJani Nikula }
2586df0566a6SJani Nikula 
2587df0566a6SJani Nikula /**
2588df0566a6SJani Nikula  * intel_bios_is_port_edp - is the device in given port eDP
2589dbd440d8SJani Nikula  * @i915:	i915 device instance
2590df0566a6SJani Nikula  * @port:	port to check
2591df0566a6SJani Nikula  *
2592df0566a6SJani Nikula  * Return true if the device in %port is eDP.
2593df0566a6SJani Nikula  */
2594dbd440d8SJani Nikula bool intel_bios_is_port_edp(struct drm_i915_private *i915, enum port port)
2595df0566a6SJani Nikula {
25963162d057SJani Nikula 	const struct intel_bios_encoder_data *devdata;
2597df0566a6SJani Nikula 	const struct child_device_config *child;
2598df0566a6SJani Nikula 	static const short port_mapping[] = {
2599df0566a6SJani Nikula 		[PORT_B] = DVO_PORT_DPB,
2600df0566a6SJani Nikula 		[PORT_C] = DVO_PORT_DPC,
2601df0566a6SJani Nikula 		[PORT_D] = DVO_PORT_DPD,
2602df0566a6SJani Nikula 		[PORT_E] = DVO_PORT_DPE,
2603df0566a6SJani Nikula 		[PORT_F] = DVO_PORT_DPF,
2604df0566a6SJani Nikula 	};
2605df0566a6SJani Nikula 
260645c0673aSJani Nikula 	if (HAS_DDI(i915)) {
260745c0673aSJani Nikula 		const struct intel_bios_encoder_data *devdata;
260845c0673aSJani Nikula 
260945c0673aSJani Nikula 		devdata = intel_bios_encoder_data_lookup(i915, port);
261045c0673aSJani Nikula 
261145c0673aSJani Nikula 		return devdata && intel_bios_encoder_supports_edp(devdata);
261245c0673aSJani Nikula 	}
2613df0566a6SJani Nikula 
2614dbd440d8SJani Nikula 	list_for_each_entry(devdata, &i915->vbt.display_devices, node) {
26150d9ef19bSJani Nikula 		child = &devdata->child;
2616df0566a6SJani Nikula 
2617df0566a6SJani Nikula 		if (child->dvo_port == port_mapping[port] &&
2618df0566a6SJani Nikula 		    (child->device_type & DEVICE_TYPE_eDP_BITS) ==
2619df0566a6SJani Nikula 		    (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
2620df0566a6SJani Nikula 			return true;
2621df0566a6SJani Nikula 	}
2622df0566a6SJani Nikula 
2623df0566a6SJani Nikula 	return false;
2624df0566a6SJani Nikula }
2625df0566a6SJani Nikula 
2626df0566a6SJani Nikula static bool child_dev_is_dp_dual_mode(const struct child_device_config *child,
2627df0566a6SJani Nikula 				      enum port port)
2628df0566a6SJani Nikula {
2629df0566a6SJani Nikula 	static const struct {
2630df0566a6SJani Nikula 		u16 dp, hdmi;
2631df0566a6SJani Nikula 	} port_mapping[] = {
2632df0566a6SJani Nikula 		/*
2633df0566a6SJani Nikula 		 * Buggy VBTs may declare DP ports as having
2634df0566a6SJani Nikula 		 * HDMI type dvo_port :( So let's check both.
2635df0566a6SJani Nikula 		 */
2636df0566a6SJani Nikula 		[PORT_B] = { DVO_PORT_DPB, DVO_PORT_HDMIB, },
2637df0566a6SJani Nikula 		[PORT_C] = { DVO_PORT_DPC, DVO_PORT_HDMIC, },
2638df0566a6SJani Nikula 		[PORT_D] = { DVO_PORT_DPD, DVO_PORT_HDMID, },
2639df0566a6SJani Nikula 		[PORT_E] = { DVO_PORT_DPE, DVO_PORT_HDMIE, },
2640df0566a6SJani Nikula 		[PORT_F] = { DVO_PORT_DPF, DVO_PORT_HDMIF, },
2641df0566a6SJani Nikula 	};
2642df0566a6SJani Nikula 
2643df0566a6SJani Nikula 	if (port == PORT_A || port >= ARRAY_SIZE(port_mapping))
2644df0566a6SJani Nikula 		return false;
2645df0566a6SJani Nikula 
2646df0566a6SJani Nikula 	if ((child->device_type & DEVICE_TYPE_DP_DUAL_MODE_BITS) !=
2647df0566a6SJani Nikula 	    (DEVICE_TYPE_DP_DUAL_MODE & DEVICE_TYPE_DP_DUAL_MODE_BITS))
2648df0566a6SJani Nikula 		return false;
2649df0566a6SJani Nikula 
2650df0566a6SJani Nikula 	if (child->dvo_port == port_mapping[port].dp)
2651df0566a6SJani Nikula 		return true;
2652df0566a6SJani Nikula 
2653df0566a6SJani Nikula 	/* Only accept a HDMI dvo_port as DP++ if it has an AUX channel */
2654df0566a6SJani Nikula 	if (child->dvo_port == port_mapping[port].hdmi &&
2655df0566a6SJani Nikula 	    child->aux_channel != 0)
2656df0566a6SJani Nikula 		return true;
2657df0566a6SJani Nikula 
2658df0566a6SJani Nikula 	return false;
2659df0566a6SJani Nikula }
2660df0566a6SJani Nikula 
2661dbd440d8SJani Nikula bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *i915,
2662df0566a6SJani Nikula 				     enum port port)
2663df0566a6SJani Nikula {
26643162d057SJani Nikula 	const struct intel_bios_encoder_data *devdata;
2665df0566a6SJani Nikula 
2666dbd440d8SJani Nikula 	list_for_each_entry(devdata, &i915->vbt.display_devices, node) {
26670d9ef19bSJani Nikula 		if (child_dev_is_dp_dual_mode(&devdata->child, port))
2668df0566a6SJani Nikula 			return true;
2669df0566a6SJani Nikula 	}
2670df0566a6SJani Nikula 
2671df0566a6SJani Nikula 	return false;
2672df0566a6SJani Nikula }
2673df0566a6SJani Nikula 
2674df0566a6SJani Nikula /**
2675df0566a6SJani Nikula  * intel_bios_is_dsi_present - is DSI present in VBT
2676dbd440d8SJani Nikula  * @i915:	i915 device instance
2677df0566a6SJani Nikula  * @port:	port for DSI if present
2678df0566a6SJani Nikula  *
2679df0566a6SJani Nikula  * Return true if DSI is present, and return the port in %port.
2680df0566a6SJani Nikula  */
2681dbd440d8SJani Nikula bool intel_bios_is_dsi_present(struct drm_i915_private *i915,
2682df0566a6SJani Nikula 			       enum port *port)
2683df0566a6SJani Nikula {
26843162d057SJani Nikula 	const struct intel_bios_encoder_data *devdata;
2685df0566a6SJani Nikula 	const struct child_device_config *child;
2686df0566a6SJani Nikula 	u8 dvo_port;
2687df0566a6SJani Nikula 
2688dbd440d8SJani Nikula 	list_for_each_entry(devdata, &i915->vbt.display_devices, node) {
26890d9ef19bSJani Nikula 		child = &devdata->child;
2690df0566a6SJani Nikula 
2691df0566a6SJani Nikula 		if (!(child->device_type & DEVICE_TYPE_MIPI_OUTPUT))
2692df0566a6SJani Nikula 			continue;
2693df0566a6SJani Nikula 
2694df0566a6SJani Nikula 		dvo_port = child->dvo_port;
2695df0566a6SJani Nikula 
2696df0566a6SJani Nikula 		if (dvo_port == DVO_PORT_MIPIA ||
2697005e9537SMatt Roper 		    (dvo_port == DVO_PORT_MIPIB && DISPLAY_VER(i915) >= 11) ||
2698005e9537SMatt Roper 		    (dvo_port == DVO_PORT_MIPIC && DISPLAY_VER(i915) < 11)) {
2699df0566a6SJani Nikula 			if (port)
2700df0566a6SJani Nikula 				*port = dvo_port - DVO_PORT_MIPIA;
2701df0566a6SJani Nikula 			return true;
2702df0566a6SJani Nikula 		} else if (dvo_port == DVO_PORT_MIPIB ||
2703df0566a6SJani Nikula 			   dvo_port == DVO_PORT_MIPIC ||
2704df0566a6SJani Nikula 			   dvo_port == DVO_PORT_MIPID) {
2705dbd440d8SJani Nikula 			drm_dbg_kms(&i915->drm,
2706e92cbf38SWambui Karuga 				    "VBT has unsupported DSI port %c\n",
2707df0566a6SJani Nikula 				    port_name(dvo_port - DVO_PORT_MIPIA));
2708df0566a6SJani Nikula 		}
2709df0566a6SJani Nikula 	}
2710df0566a6SJani Nikula 
2711df0566a6SJani Nikula 	return false;
2712df0566a6SJani Nikula }
2713df0566a6SJani Nikula 
27141bf2f3bfSJani Nikula static void fill_dsc(struct intel_crtc_state *crtc_state,
27151bf2f3bfSJani Nikula 		     struct dsc_compression_parameters_entry *dsc,
27161bf2f3bfSJani Nikula 		     int dsc_max_bpc)
27171bf2f3bfSJani Nikula {
27181bf2f3bfSJani Nikula 	struct drm_dsc_config *vdsc_cfg = &crtc_state->dsc.config;
27191bf2f3bfSJani Nikula 	int bpc = 8;
27201bf2f3bfSJani Nikula 
27211bf2f3bfSJani Nikula 	vdsc_cfg->dsc_version_major = dsc->version_major;
27221bf2f3bfSJani Nikula 	vdsc_cfg->dsc_version_minor = dsc->version_minor;
27231bf2f3bfSJani Nikula 
27241bf2f3bfSJani Nikula 	if (dsc->support_12bpc && dsc_max_bpc >= 12)
27251bf2f3bfSJani Nikula 		bpc = 12;
27261bf2f3bfSJani Nikula 	else if (dsc->support_10bpc && dsc_max_bpc >= 10)
27271bf2f3bfSJani Nikula 		bpc = 10;
27281bf2f3bfSJani Nikula 	else if (dsc->support_8bpc && dsc_max_bpc >= 8)
27291bf2f3bfSJani Nikula 		bpc = 8;
27301bf2f3bfSJani Nikula 	else
27311bf2f3bfSJani Nikula 		DRM_DEBUG_KMS("VBT: Unsupported BPC %d for DCS\n",
27321bf2f3bfSJani Nikula 			      dsc_max_bpc);
27331bf2f3bfSJani Nikula 
27341bf2f3bfSJani Nikula 	crtc_state->pipe_bpp = bpc * 3;
27351bf2f3bfSJani Nikula 
27361bf2f3bfSJani Nikula 	crtc_state->dsc.compressed_bpp = min(crtc_state->pipe_bpp,
27371bf2f3bfSJani Nikula 					     VBT_DSC_MAX_BPP(dsc->max_bpp));
27381bf2f3bfSJani Nikula 
27391bf2f3bfSJani Nikula 	/*
27401bf2f3bfSJani Nikula 	 * FIXME: This is ugly, and slice count should take DSC engine
27411bf2f3bfSJani Nikula 	 * throughput etc. into account.
27421bf2f3bfSJani Nikula 	 *
27431bf2f3bfSJani Nikula 	 * Also, per spec DSI supports 1, 2, 3 or 4 horizontal slices.
27441bf2f3bfSJani Nikula 	 */
27451bf2f3bfSJani Nikula 	if (dsc->slices_per_line & BIT(2)) {
27461bf2f3bfSJani Nikula 		crtc_state->dsc.slice_count = 4;
27471bf2f3bfSJani Nikula 	} else if (dsc->slices_per_line & BIT(1)) {
27481bf2f3bfSJani Nikula 		crtc_state->dsc.slice_count = 2;
27491bf2f3bfSJani Nikula 	} else {
27501bf2f3bfSJani Nikula 		/* FIXME */
27511bf2f3bfSJani Nikula 		if (!(dsc->slices_per_line & BIT(0)))
27521bf2f3bfSJani Nikula 			DRM_DEBUG_KMS("VBT: Unsupported DSC slice count for DSI\n");
27531bf2f3bfSJani Nikula 
27541bf2f3bfSJani Nikula 		crtc_state->dsc.slice_count = 1;
27551bf2f3bfSJani Nikula 	}
27561bf2f3bfSJani Nikula 
27571bf2f3bfSJani Nikula 	if (crtc_state->hw.adjusted_mode.crtc_hdisplay %
27581bf2f3bfSJani Nikula 	    crtc_state->dsc.slice_count != 0)
27591bf2f3bfSJani Nikula 		DRM_DEBUG_KMS("VBT: DSC hdisplay %d not divisible by slice count %d\n",
27601bf2f3bfSJani Nikula 			      crtc_state->hw.adjusted_mode.crtc_hdisplay,
27611bf2f3bfSJani Nikula 			      crtc_state->dsc.slice_count);
27621bf2f3bfSJani Nikula 
27631bf2f3bfSJani Nikula 	/*
27641bf2f3bfSJani Nikula 	 * The VBT rc_buffer_block_size and rc_buffer_size definitions
2765fd8a5b27SJani Nikula 	 * correspond to DP 1.4 DPCD offsets 0x62 and 0x63.
27661bf2f3bfSJani Nikula 	 */
2767fd8a5b27SJani Nikula 	vdsc_cfg->rc_model_size = drm_dsc_dp_rc_buffer_size(dsc->rc_buffer_block_size,
2768fd8a5b27SJani Nikula 							    dsc->rc_buffer_size);
27691bf2f3bfSJani Nikula 
27701bf2f3bfSJani Nikula 	/* FIXME: DSI spec says bpc + 1 for this one */
27711bf2f3bfSJani Nikula 	vdsc_cfg->line_buf_depth = VBT_DSC_LINE_BUFFER_DEPTH(dsc->line_buffer_depth);
27721bf2f3bfSJani Nikula 
27731bf2f3bfSJani Nikula 	vdsc_cfg->block_pred_enable = dsc->block_prediction_enable;
27741bf2f3bfSJani Nikula 
27751bf2f3bfSJani Nikula 	vdsc_cfg->slice_height = dsc->slice_height;
27761bf2f3bfSJani Nikula }
27771bf2f3bfSJani Nikula 
27781bf2f3bfSJani Nikula /* FIXME: initially DSI specific */
27791bf2f3bfSJani Nikula bool intel_bios_get_dsc_params(struct intel_encoder *encoder,
27801bf2f3bfSJani Nikula 			       struct intel_crtc_state *crtc_state,
27811bf2f3bfSJani Nikula 			       int dsc_max_bpc)
27821bf2f3bfSJani Nikula {
27831bf2f3bfSJani Nikula 	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
27843162d057SJani Nikula 	const struct intel_bios_encoder_data *devdata;
27851bf2f3bfSJani Nikula 	const struct child_device_config *child;
27861bf2f3bfSJani Nikula 
27871bf2f3bfSJani Nikula 	list_for_each_entry(devdata, &i915->vbt.display_devices, node) {
27881bf2f3bfSJani Nikula 		child = &devdata->child;
27891bf2f3bfSJani Nikula 
27901bf2f3bfSJani Nikula 		if (!(child->device_type & DEVICE_TYPE_MIPI_OUTPUT))
27911bf2f3bfSJani Nikula 			continue;
27921bf2f3bfSJani Nikula 
27931bf2f3bfSJani Nikula 		if (child->dvo_port - DVO_PORT_MIPIA == encoder->port) {
27941bf2f3bfSJani Nikula 			if (!devdata->dsc)
27951bf2f3bfSJani Nikula 				return false;
27961bf2f3bfSJani Nikula 
27971bf2f3bfSJani Nikula 			if (crtc_state)
27981bf2f3bfSJani Nikula 				fill_dsc(crtc_state, devdata->dsc, dsc_max_bpc);
27991bf2f3bfSJani Nikula 
28001bf2f3bfSJani Nikula 			return true;
28011bf2f3bfSJani Nikula 		}
28021bf2f3bfSJani Nikula 	}
28031bf2f3bfSJani Nikula 
28041bf2f3bfSJani Nikula 	return false;
28051bf2f3bfSJani Nikula }
28061bf2f3bfSJani Nikula 
2807df0566a6SJani Nikula /**
2808df0566a6SJani Nikula  * intel_bios_is_port_hpd_inverted - is HPD inverted for %port
2809df0566a6SJani Nikula  * @i915:	i915 device instance
2810df0566a6SJani Nikula  * @port:	port to check
2811df0566a6SJani Nikula  *
2812df0566a6SJani Nikula  * Return true if HPD should be inverted for %port.
2813df0566a6SJani Nikula  */
2814df0566a6SJani Nikula bool
2815df0566a6SJani Nikula intel_bios_is_port_hpd_inverted(const struct drm_i915_private *i915,
2816df0566a6SJani Nikula 				enum port port)
2817df0566a6SJani Nikula {
28185a449e58SJani Nikula 	const struct intel_bios_encoder_data *devdata = i915->vbt.ports[port];
2819df0566a6SJani Nikula 
28202446e1d6SMatt Roper 	if (drm_WARN_ON_ONCE(&i915->drm,
28212446e1d6SMatt Roper 			     !IS_GEMINILAKE(i915) && !IS_BROXTON(i915)))
2822df0566a6SJani Nikula 		return false;
2823df0566a6SJani Nikula 
2824dbc13742SJani Nikula 	return devdata && devdata->child.hpd_invert;
2825df0566a6SJani Nikula }
2826df0566a6SJani Nikula 
2827df0566a6SJani Nikula /**
2828df0566a6SJani Nikula  * intel_bios_is_lspcon_present - if LSPCON is attached on %port
2829df0566a6SJani Nikula  * @i915:	i915 device instance
2830df0566a6SJani Nikula  * @port:	port to check
2831df0566a6SJani Nikula  *
2832df0566a6SJani Nikula  * Return true if LSPCON is present on this port
2833df0566a6SJani Nikula  */
2834df0566a6SJani Nikula bool
2835df0566a6SJani Nikula intel_bios_is_lspcon_present(const struct drm_i915_private *i915,
2836df0566a6SJani Nikula 			     enum port port)
2837df0566a6SJani Nikula {
28385a449e58SJani Nikula 	const struct intel_bios_encoder_data *devdata = i915->vbt.ports[port];
2839df0566a6SJani Nikula 
2840dbc13742SJani Nikula 	return HAS_LSPCON(i915) && devdata && devdata->child.lspcon;
2841df0566a6SJani Nikula }
2842df0566a6SJani Nikula 
2843aaab24bbSUma Shankar /**
2844aaab24bbSUma Shankar  * intel_bios_is_lane_reversal_needed - if lane reversal needed on port
2845aaab24bbSUma Shankar  * @i915:       i915 device instance
2846aaab24bbSUma Shankar  * @port:       port to check
2847aaab24bbSUma Shankar  *
2848aaab24bbSUma Shankar  * Return true if port requires lane reversal
2849aaab24bbSUma Shankar  */
2850aaab24bbSUma Shankar bool
2851aaab24bbSUma Shankar intel_bios_is_lane_reversal_needed(const struct drm_i915_private *i915,
2852aaab24bbSUma Shankar 				   enum port port)
2853aaab24bbSUma Shankar {
28545a449e58SJani Nikula 	const struct intel_bios_encoder_data *devdata = i915->vbt.ports[port];
2855aaab24bbSUma Shankar 
2856dbc13742SJani Nikula 	return devdata && devdata->child.lane_reversal;
2857aaab24bbSUma Shankar }
2858aaab24bbSUma Shankar 
2859dbd440d8SJani Nikula enum aux_ch intel_bios_port_aux_ch(struct drm_i915_private *i915,
2860df0566a6SJani Nikula 				   enum port port)
2861df0566a6SJani Nikula {
28625a449e58SJani Nikula 	const struct intel_bios_encoder_data *devdata = i915->vbt.ports[port];
2863df0566a6SJani Nikula 	enum aux_ch aux_ch;
2864df0566a6SJani Nikula 
28655a449e58SJani Nikula 	if (!devdata || !devdata->child.aux_channel) {
2866df0566a6SJani Nikula 		aux_ch = (enum aux_ch)port;
2867df0566a6SJani Nikula 
2868dbd440d8SJani Nikula 		drm_dbg_kms(&i915->drm,
2869e92cbf38SWambui Karuga 			    "using AUX %c for port %c (platform default)\n",
2870df0566a6SJani Nikula 			    aux_ch_name(aux_ch), port_name(port));
2871df0566a6SJani Nikula 		return aux_ch;
2872df0566a6SJani Nikula 	}
2873df0566a6SJani Nikula 
287418c283dfSAditya Swarup 	/*
287518c283dfSAditya Swarup 	 * RKL/DG1 VBT uses PHY based mapping. Combo PHYs A,B,C,D
287618c283dfSAditya Swarup 	 * map to DDI A,B,TC1,TC2 respectively.
287718c283dfSAditya Swarup 	 *
287818c283dfSAditya Swarup 	 * ADL-S VBT uses PHY based mapping. Combo PHYs A,B,C,D,E
287918c283dfSAditya Swarup 	 * map to DDI A,TC1,TC2,TC3,TC4 respectively.
288018c283dfSAditya Swarup 	 */
28815a449e58SJani Nikula 	switch (devdata->child.aux_channel) {
2882df0566a6SJani Nikula 	case DP_AUX_A:
2883df0566a6SJani Nikula 		aux_ch = AUX_CH_A;
2884df0566a6SJani Nikula 		break;
2885df0566a6SJani Nikula 	case DP_AUX_B:
2886dbd440d8SJani Nikula 		if (IS_ALDERLAKE_S(i915))
288718c283dfSAditya Swarup 			aux_ch = AUX_CH_USBC1;
288818c283dfSAditya Swarup 		else
2889df0566a6SJani Nikula 			aux_ch = AUX_CH_B;
2890df0566a6SJani Nikula 		break;
2891df0566a6SJani Nikula 	case DP_AUX_C:
2892dbd440d8SJani Nikula 		if (IS_ALDERLAKE_S(i915))
289318c283dfSAditya Swarup 			aux_ch = AUX_CH_USBC2;
2894dbd440d8SJani Nikula 		else if (IS_DG1(i915) || IS_ROCKETLAKE(i915))
289518c283dfSAditya Swarup 			aux_ch = AUX_CH_USBC1;
289618c283dfSAditya Swarup 		else
289718c283dfSAditya Swarup 			aux_ch = AUX_CH_C;
2898df0566a6SJani Nikula 		break;
2899df0566a6SJani Nikula 	case DP_AUX_D:
2900ed2615a8SMatt Roper 		if (DISPLAY_VER(i915) == 13)
2901ed2615a8SMatt Roper 			aux_ch = AUX_CH_D_XELPD;
2902ed2615a8SMatt Roper 		else if (IS_ALDERLAKE_S(i915))
290318c283dfSAditya Swarup 			aux_ch = AUX_CH_USBC3;
2904dbd440d8SJani Nikula 		else if (IS_DG1(i915) || IS_ROCKETLAKE(i915))
290518c283dfSAditya Swarup 			aux_ch = AUX_CH_USBC2;
290618c283dfSAditya Swarup 		else
290718c283dfSAditya Swarup 			aux_ch = AUX_CH_D;
2908df0566a6SJani Nikula 		break;
2909df0566a6SJani Nikula 	case DP_AUX_E:
2910ed2615a8SMatt Roper 		if (DISPLAY_VER(i915) == 13)
2911ed2615a8SMatt Roper 			aux_ch = AUX_CH_E_XELPD;
2912ed2615a8SMatt Roper 		else if (IS_ALDERLAKE_S(i915))
291318c283dfSAditya Swarup 			aux_ch = AUX_CH_USBC4;
291418c283dfSAditya Swarup 		else
2915df0566a6SJani Nikula 			aux_ch = AUX_CH_E;
2916df0566a6SJani Nikula 		break;
2917df0566a6SJani Nikula 	case DP_AUX_F:
2918ed2615a8SMatt Roper 		if (DISPLAY_VER(i915) == 13)
2919ed2615a8SMatt Roper 			aux_ch = AUX_CH_USBC1;
2920ed2615a8SMatt Roper 		else
2921df0566a6SJani Nikula 			aux_ch = AUX_CH_F;
2922df0566a6SJani Nikula 		break;
2923eb8de23cSKhaled Almahallawy 	case DP_AUX_G:
2924ed2615a8SMatt Roper 		if (DISPLAY_VER(i915) == 13)
2925ed2615a8SMatt Roper 			aux_ch = AUX_CH_USBC2;
2926ed2615a8SMatt Roper 		else
2927eb8de23cSKhaled Almahallawy 			aux_ch = AUX_CH_G;
2928eb8de23cSKhaled Almahallawy 		break;
29295bf22ee4SVille Syrjälä 	case DP_AUX_H:
2930ed2615a8SMatt Roper 		if (DISPLAY_VER(i915) == 13)
2931ed2615a8SMatt Roper 			aux_ch = AUX_CH_USBC3;
2932ed2615a8SMatt Roper 		else
29335bf22ee4SVille Syrjälä 			aux_ch = AUX_CH_H;
29345bf22ee4SVille Syrjälä 		break;
29355bf22ee4SVille Syrjälä 	case DP_AUX_I:
2936ed2615a8SMatt Roper 		if (DISPLAY_VER(i915) == 13)
2937ed2615a8SMatt Roper 			aux_ch = AUX_CH_USBC4;
2938ed2615a8SMatt Roper 		else
29395bf22ee4SVille Syrjälä 			aux_ch = AUX_CH_I;
29405bf22ee4SVille Syrjälä 		break;
2941df0566a6SJani Nikula 	default:
29425a449e58SJani Nikula 		MISSING_CASE(devdata->child.aux_channel);
2943df0566a6SJani Nikula 		aux_ch = AUX_CH_A;
2944df0566a6SJani Nikula 		break;
2945df0566a6SJani Nikula 	}
2946df0566a6SJani Nikula 
2947dbd440d8SJani Nikula 	drm_dbg_kms(&i915->drm, "using AUX %c for port %c (VBT)\n",
2948df0566a6SJani Nikula 		    aux_ch_name(aux_ch), port_name(port));
2949df0566a6SJani Nikula 
2950df0566a6SJani Nikula 	return aux_ch;
2951df0566a6SJani Nikula }
2952d9ee2111SJani Nikula 
2953d9ee2111SJani Nikula int intel_bios_max_tmds_clock(struct intel_encoder *encoder)
2954d9ee2111SJani Nikula {
2955d9ee2111SJani Nikula 	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
29565a449e58SJani Nikula 	const struct intel_bios_encoder_data *devdata = i915->vbt.ports[encoder->port];
2957d9ee2111SJani Nikula 
29586ba69981SJani Nikula 	return _intel_bios_max_tmds_clock(devdata);
2959d9ee2111SJani Nikula }
29600aed3bdeSJani Nikula 
2961a9a56e76SJani Nikula /* This is an index in the HDMI/DVI DDI buffer translation table, or -1 */
29620aed3bdeSJani Nikula int intel_bios_hdmi_level_shift(struct intel_encoder *encoder)
29630aed3bdeSJani Nikula {
29640aed3bdeSJani Nikula 	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
29655a449e58SJani Nikula 	const struct intel_bios_encoder_data *devdata = i915->vbt.ports[encoder->port];
29660aed3bdeSJani Nikula 
2967a9a56e76SJani Nikula 	return _intel_bios_hdmi_level_shift(devdata);
29680aed3bdeSJani Nikula }
2969605a1872SJani Nikula 
2970c0a950d1SJani Nikula int intel_bios_encoder_dp_boost_level(const struct intel_bios_encoder_data *devdata)
2971605a1872SJani Nikula {
2972c0a950d1SJani Nikula 	if (!devdata || devdata->i915->vbt.version < 196 || !devdata->child.iboost)
2973c0a950d1SJani Nikula 		return 0;
2974605a1872SJani Nikula 
2975c0a950d1SJani Nikula 	return translate_iboost(devdata->child.dp_iboost_level);
2976605a1872SJani Nikula }
297701a60883SJani Nikula 
2978c0a950d1SJani Nikula int intel_bios_encoder_hdmi_boost_level(const struct intel_bios_encoder_data *devdata)
297901a60883SJani Nikula {
2980c0a950d1SJani Nikula 	if (!devdata || devdata->i915->vbt.version < 196 || !devdata->child.iboost)
2981c0a950d1SJani Nikula 		return 0;
298201a60883SJani Nikula 
2983c0a950d1SJani Nikula 	return translate_iboost(devdata->child.hdmi_iboost_level);
298401a60883SJani Nikula }
2985f83acdabSJani Nikula 
2986f83acdabSJani Nikula int intel_bios_dp_max_link_rate(struct intel_encoder *encoder)
2987f83acdabSJani Nikula {
2988f83acdabSJani Nikula 	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
29895a449e58SJani Nikula 	const struct intel_bios_encoder_data *devdata = i915->vbt.ports[encoder->port];
2990f83acdabSJani Nikula 
299172337aacSJani Nikula 	return _intel_bios_dp_max_link_rate(devdata);
2992f83acdabSJani Nikula }
299317004bfbSJani Nikula 
299417004bfbSJani Nikula int intel_bios_alternate_ddc_pin(struct intel_encoder *encoder)
299517004bfbSJani Nikula {
299617004bfbSJani Nikula 	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
29975a449e58SJani Nikula 	const struct intel_bios_encoder_data *devdata = i915->vbt.ports[encoder->port];
299817004bfbSJani Nikula 
2999dab8477bSJani Nikula 	if (!devdata || !devdata->child.ddc_pin)
3000dab8477bSJani Nikula 		return 0;
3001dab8477bSJani Nikula 
3002dab8477bSJani Nikula 	return map_ddc_pin(i915, devdata->child.ddc_pin);
300317004bfbSJani Nikula }
3004c5faae5aSJani Nikula 
3005f08fbe6aSJani Nikula bool intel_bios_encoder_supports_typec_usb(const struct intel_bios_encoder_data *devdata)
3006c5faae5aSJani Nikula {
3007f08fbe6aSJani Nikula 	return devdata->i915->vbt.version >= 195 && devdata->child.dp_usb_type_c;
3008c5faae5aSJani Nikula }
3009c5faae5aSJani Nikula 
3010f08fbe6aSJani Nikula bool intel_bios_encoder_supports_tbt(const struct intel_bios_encoder_data *devdata)
3011c5faae5aSJani Nikula {
3012f08fbe6aSJani Nikula 	return devdata->i915->vbt.version >= 209 && devdata->child.tbt;
3013c5faae5aSJani Nikula }
301445c0673aSJani Nikula 
301545c0673aSJani Nikula const struct intel_bios_encoder_data *
301645c0673aSJani Nikula intel_bios_encoder_data_lookup(struct drm_i915_private *i915, enum port port)
301745c0673aSJani Nikula {
30185a449e58SJani Nikula 	return i915->vbt.ports[port];
301945c0673aSJani Nikula }
3020