xref: /linux/drivers/gpu/drm/i915/display/intel_audio.c (revision c156ef573efe4230ef3dc1ff2ec0038fe0eb217f)
1 /*
2  * Copyright © 2014 Intel Corporation
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice (including the next
12  * paragraph) shall be included in all copies or substantial portions of the
13  * Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21  * DEALINGS IN THE SOFTWARE.
22  */
23 
24 #include <linux/component.h>
25 #include <linux/kernel.h>
26 
27 #include <drm/drm_edid.h>
28 #include <drm/drm_eld.h>
29 #include <drm/drm_fixed.h>
30 #include <drm/intel/i915_component.h>
31 
32 #include "i915_drv.h"
33 #include "intel_atomic.h"
34 #include "intel_audio.h"
35 #include "intel_audio_regs.h"
36 #include "intel_cdclk.h"
37 #include "intel_crtc.h"
38 #include "intel_de.h"
39 #include "intel_display_types.h"
40 #include "intel_lpe_audio.h"
41 
42 /**
43  * DOC: High Definition Audio over HDMI and Display Port
44  *
45  * The graphics and audio drivers together support High Definition Audio over
46  * HDMI and Display Port. The audio programming sequences are divided into audio
47  * codec and controller enable and disable sequences. The graphics driver
48  * handles the audio codec sequences, while the audio driver handles the audio
49  * controller sequences.
50  *
51  * The disable sequences must be performed before disabling the transcoder or
52  * port. The enable sequences may only be performed after enabling the
53  * transcoder and port, and after completed link training. Therefore the audio
54  * enable/disable sequences are part of the modeset sequence.
55  *
56  * The codec and controller sequences could be done either parallel or serial,
57  * but generally the ELDV/PD change in the codec sequence indicates to the audio
58  * driver that the controller sequence should start. Indeed, most of the
59  * co-operation between the graphics and audio drivers is handled via audio
60  * related registers. (The notable exception is the power management, not
61  * covered here.)
62  *
63  * The struct &i915_audio_component is used to interact between the graphics
64  * and audio drivers. The struct &i915_audio_component_ops @ops in it is
65  * defined in graphics driver and called in audio driver. The
66  * struct &i915_audio_component_audio_ops @audio_ops is called from i915 driver.
67  */
68 
69 struct intel_audio_funcs {
70 	void (*audio_codec_enable)(struct intel_encoder *encoder,
71 				   const struct intel_crtc_state *crtc_state,
72 				   const struct drm_connector_state *conn_state);
73 	void (*audio_codec_disable)(struct intel_encoder *encoder,
74 				    const struct intel_crtc_state *old_crtc_state,
75 				    const struct drm_connector_state *old_conn_state);
76 	void (*audio_codec_get_config)(struct intel_encoder *encoder,
77 				       struct intel_crtc_state *crtc_state);
78 };
79 
80 struct hdmi_aud_ncts {
81 	int sample_rate;
82 	int clock;
83 	int n;
84 	int cts;
85 };
86 
87 static const struct {
88 	int clock;
89 	u32 config;
90 } hdmi_audio_clock[] = {
91 	{ 25175, AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
92 	{ 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
93 	{ 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
94 	{ 27027, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
95 	{ 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
96 	{ 54054, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
97 	{ 74176, AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
98 	{ 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
99 	{ 148352, AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
100 	{ 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
101 	{ 296703, AUD_CONFIG_PIXEL_CLOCK_HDMI_296703 },
102 	{ 297000, AUD_CONFIG_PIXEL_CLOCK_HDMI_297000 },
103 	{ 593407, AUD_CONFIG_PIXEL_CLOCK_HDMI_593407 },
104 	{ 594000, AUD_CONFIG_PIXEL_CLOCK_HDMI_594000 },
105 };
106 
107 /* HDMI N/CTS table */
108 #define TMDS_297M 297000
109 #define TMDS_296M 296703
110 #define TMDS_594M 594000
111 #define TMDS_593M 593407
112 
113 static const struct hdmi_aud_ncts hdmi_aud_ncts_24bpp[] = {
114 	{ 32000, TMDS_296M, 5824, 421875 },
115 	{ 32000, TMDS_297M, 3072, 222750 },
116 	{ 32000, TMDS_593M, 5824, 843750 },
117 	{ 32000, TMDS_594M, 3072, 445500 },
118 	{ 44100, TMDS_296M, 4459, 234375 },
119 	{ 44100, TMDS_297M, 4704, 247500 },
120 	{ 44100, TMDS_593M, 8918, 937500 },
121 	{ 44100, TMDS_594M, 9408, 990000 },
122 	{ 88200, TMDS_296M, 8918, 234375 },
123 	{ 88200, TMDS_297M, 9408, 247500 },
124 	{ 88200, TMDS_593M, 17836, 937500 },
125 	{ 88200, TMDS_594M, 18816, 990000 },
126 	{ 176400, TMDS_296M, 17836, 234375 },
127 	{ 176400, TMDS_297M, 18816, 247500 },
128 	{ 176400, TMDS_593M, 35672, 937500 },
129 	{ 176400, TMDS_594M, 37632, 990000 },
130 	{ 48000, TMDS_296M, 5824, 281250 },
131 	{ 48000, TMDS_297M, 5120, 247500 },
132 	{ 48000, TMDS_593M, 5824, 562500 },
133 	{ 48000, TMDS_594M, 6144, 594000 },
134 	{ 96000, TMDS_296M, 11648, 281250 },
135 	{ 96000, TMDS_297M, 10240, 247500 },
136 	{ 96000, TMDS_593M, 11648, 562500 },
137 	{ 96000, TMDS_594M, 12288, 594000 },
138 	{ 192000, TMDS_296M, 23296, 281250 },
139 	{ 192000, TMDS_297M, 20480, 247500 },
140 	{ 192000, TMDS_593M, 23296, 562500 },
141 	{ 192000, TMDS_594M, 24576, 594000 },
142 };
143 
144 /* Appendix C - N & CTS values for deep color from HDMI 2.0 spec*/
145 /* HDMI N/CTS table for 10 bit deep color(30 bpp)*/
146 #define TMDS_371M 371250
147 #define TMDS_370M 370878
148 
149 static const struct hdmi_aud_ncts hdmi_aud_ncts_30bpp[] = {
150 	{ 32000, TMDS_370M, 5824, 527344 },
151 	{ 32000, TMDS_371M, 6144, 556875 },
152 	{ 44100, TMDS_370M, 8918, 585938 },
153 	{ 44100, TMDS_371M, 4704, 309375 },
154 	{ 88200, TMDS_370M, 17836, 585938 },
155 	{ 88200, TMDS_371M, 9408, 309375 },
156 	{ 176400, TMDS_370M, 35672, 585938 },
157 	{ 176400, TMDS_371M, 18816, 309375 },
158 	{ 48000, TMDS_370M, 11648, 703125 },
159 	{ 48000, TMDS_371M, 5120, 309375 },
160 	{ 96000, TMDS_370M, 23296, 703125 },
161 	{ 96000, TMDS_371M, 10240, 309375 },
162 	{ 192000, TMDS_370M, 46592, 703125 },
163 	{ 192000, TMDS_371M, 20480, 309375 },
164 };
165 
166 /* HDMI N/CTS table for 12 bit deep color(36 bpp)*/
167 #define TMDS_445_5M 445500
168 #define TMDS_445M 445054
169 
170 static const struct hdmi_aud_ncts hdmi_aud_ncts_36bpp[] = {
171 	{ 32000, TMDS_445M, 5824, 632813 },
172 	{ 32000, TMDS_445_5M, 4096, 445500 },
173 	{ 44100, TMDS_445M, 8918, 703125 },
174 	{ 44100, TMDS_445_5M, 4704, 371250 },
175 	{ 88200, TMDS_445M, 17836, 703125 },
176 	{ 88200, TMDS_445_5M, 9408, 371250 },
177 	{ 176400, TMDS_445M, 35672, 703125 },
178 	{ 176400, TMDS_445_5M, 18816, 371250 },
179 	{ 48000, TMDS_445M, 5824, 421875 },
180 	{ 48000, TMDS_445_5M, 5120, 371250 },
181 	{ 96000, TMDS_445M, 11648, 421875 },
182 	{ 96000, TMDS_445_5M, 10240, 371250 },
183 	{ 192000, TMDS_445M, 23296, 421875 },
184 	{ 192000, TMDS_445_5M, 20480, 371250 },
185 };
186 
187 /*
188  * WA_14020863754: Implement Audio Workaround
189  * Corner case with Min Hblank Fix can cause audio hang
190  */
191 static bool needs_wa_14020863754(struct intel_display *display)
192 {
193 	return DISPLAY_VER(display) == 20 || display->platform.battlemage;
194 }
195 
196 /* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
197 static u32 audio_config_hdmi_pixel_clock(const struct intel_crtc_state *crtc_state)
198 {
199 	struct intel_display *display = to_intel_display(crtc_state);
200 	const struct drm_display_mode *adjusted_mode =
201 		&crtc_state->hw.adjusted_mode;
202 	int i;
203 
204 	for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
205 		if (adjusted_mode->crtc_clock == hdmi_audio_clock[i].clock)
206 			break;
207 	}
208 
209 	if (DISPLAY_VER(display) < 12 && adjusted_mode->crtc_clock > 148500)
210 		i = ARRAY_SIZE(hdmi_audio_clock);
211 
212 	if (i == ARRAY_SIZE(hdmi_audio_clock)) {
213 		drm_dbg_kms(display->drm,
214 			    "HDMI audio pixel clock setting for %d not found, falling back to defaults\n",
215 			    adjusted_mode->crtc_clock);
216 		i = 1;
217 	}
218 
219 	drm_dbg_kms(display->drm,
220 		    "Configuring HDMI audio for pixel clock %d (0x%08x)\n",
221 		    hdmi_audio_clock[i].clock,
222 		    hdmi_audio_clock[i].config);
223 
224 	return hdmi_audio_clock[i].config;
225 }
226 
227 static int audio_config_hdmi_get_n(const struct intel_crtc_state *crtc_state,
228 				   int rate)
229 {
230 	const struct hdmi_aud_ncts *hdmi_ncts_table;
231 	int i, size;
232 
233 	if (crtc_state->pipe_bpp == 36) {
234 		hdmi_ncts_table = hdmi_aud_ncts_36bpp;
235 		size = ARRAY_SIZE(hdmi_aud_ncts_36bpp);
236 	} else if (crtc_state->pipe_bpp == 30) {
237 		hdmi_ncts_table = hdmi_aud_ncts_30bpp;
238 		size = ARRAY_SIZE(hdmi_aud_ncts_30bpp);
239 	} else {
240 		hdmi_ncts_table = hdmi_aud_ncts_24bpp;
241 		size = ARRAY_SIZE(hdmi_aud_ncts_24bpp);
242 	}
243 
244 	for (i = 0; i < size; i++) {
245 		if (rate == hdmi_ncts_table[i].sample_rate &&
246 		    crtc_state->port_clock == hdmi_ncts_table[i].clock) {
247 			return hdmi_ncts_table[i].n;
248 		}
249 	}
250 	return 0;
251 }
252 
253 /* ELD buffer size in dwords */
254 static int g4x_eld_buffer_size(struct intel_display *display)
255 {
256 	u32 tmp;
257 
258 	tmp = intel_de_read(display, G4X_AUD_CNTL_ST);
259 
260 	return REG_FIELD_GET(G4X_ELD_BUFFER_SIZE_MASK, tmp);
261 }
262 
263 static void g4x_audio_codec_get_config(struct intel_encoder *encoder,
264 				       struct intel_crtc_state *crtc_state)
265 {
266 	struct intel_display *display = to_intel_display(encoder);
267 	u32 *eld = (u32 *)crtc_state->eld;
268 	int eld_buffer_size, len, i;
269 	u32 tmp;
270 
271 	tmp = intel_de_read(display, G4X_AUD_CNTL_ST);
272 	if ((tmp & G4X_ELD_VALID) == 0)
273 		return;
274 
275 	intel_de_rmw(display, G4X_AUD_CNTL_ST, G4X_ELD_ADDRESS_MASK, 0);
276 
277 	eld_buffer_size = g4x_eld_buffer_size(display);
278 	len = min_t(int, sizeof(crtc_state->eld) / 4, eld_buffer_size);
279 
280 	for (i = 0; i < len; i++)
281 		eld[i] = intel_de_read(display, G4X_HDMIW_HDMIEDID);
282 }
283 
284 static void g4x_audio_codec_disable(struct intel_encoder *encoder,
285 				    const struct intel_crtc_state *old_crtc_state,
286 				    const struct drm_connector_state *old_conn_state)
287 {
288 	struct intel_display *display = to_intel_display(encoder);
289 	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->uapi.crtc);
290 
291 	/* Invalidate ELD */
292 	intel_de_rmw(display, G4X_AUD_CNTL_ST,
293 		     G4X_ELD_VALID, 0);
294 
295 	intel_crtc_wait_for_next_vblank(crtc);
296 	intel_crtc_wait_for_next_vblank(crtc);
297 }
298 
299 static void g4x_audio_codec_enable(struct intel_encoder *encoder,
300 				   const struct intel_crtc_state *crtc_state,
301 				   const struct drm_connector_state *conn_state)
302 {
303 	struct intel_display *display = to_intel_display(encoder);
304 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
305 	const u32 *eld = (const u32 *)crtc_state->eld;
306 	int eld_buffer_size, len, i;
307 
308 	intel_crtc_wait_for_next_vblank(crtc);
309 
310 	intel_de_rmw(display, G4X_AUD_CNTL_ST,
311 		     G4X_ELD_VALID | G4X_ELD_ADDRESS_MASK, 0);
312 
313 	eld_buffer_size = g4x_eld_buffer_size(display);
314 	len = min(drm_eld_size(crtc_state->eld) / 4, eld_buffer_size);
315 
316 	for (i = 0; i < len; i++)
317 		intel_de_write(display, G4X_HDMIW_HDMIEDID, eld[i]);
318 	for (; i < eld_buffer_size; i++)
319 		intel_de_write(display, G4X_HDMIW_HDMIEDID, 0);
320 
321 	drm_WARN_ON(display->drm,
322 		    (intel_de_read(display, G4X_AUD_CNTL_ST) & G4X_ELD_ADDRESS_MASK) != 0);
323 
324 	intel_de_rmw(display, G4X_AUD_CNTL_ST,
325 		     0, G4X_ELD_VALID);
326 }
327 
328 static void
329 hsw_dp_audio_config_update(struct intel_encoder *encoder,
330 			   const struct intel_crtc_state *crtc_state)
331 {
332 	struct intel_display *display = to_intel_display(encoder);
333 	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
334 
335 	/* Enable time stamps. Let HW calculate Maud/Naud values */
336 	intel_de_rmw(display, HSW_AUD_CFG(cpu_transcoder),
337 		     AUD_CONFIG_N_VALUE_INDEX |
338 		     AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK |
339 		     AUD_CONFIG_UPPER_N_MASK |
340 		     AUD_CONFIG_LOWER_N_MASK |
341 		     AUD_CONFIG_N_PROG_ENABLE,
342 		     AUD_CONFIG_N_VALUE_INDEX);
343 
344 }
345 
346 static void
347 hsw_hdmi_audio_config_update(struct intel_encoder *encoder,
348 			     const struct intel_crtc_state *crtc_state)
349 {
350 	struct intel_display *display = to_intel_display(encoder);
351 	struct i915_audio_component *acomp = display->audio.component;
352 	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
353 	enum port port = encoder->port;
354 	int n, rate;
355 	u32 tmp;
356 
357 	rate = acomp ? acomp->aud_sample_rate[port] : 0;
358 
359 	tmp = intel_de_read(display, HSW_AUD_CFG(cpu_transcoder));
360 	tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
361 	tmp &= ~AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK;
362 	tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
363 	tmp |= audio_config_hdmi_pixel_clock(crtc_state);
364 
365 	n = audio_config_hdmi_get_n(crtc_state, rate);
366 	if (n != 0) {
367 		drm_dbg_kms(display->drm, "using N %d\n", n);
368 
369 		tmp &= ~AUD_CONFIG_N_MASK;
370 		tmp |= AUD_CONFIG_N(n);
371 		tmp |= AUD_CONFIG_N_PROG_ENABLE;
372 	} else {
373 		drm_dbg_kms(display->drm, "using automatic N\n");
374 	}
375 
376 	intel_de_write(display, HSW_AUD_CFG(cpu_transcoder), tmp);
377 
378 	/*
379 	 * Let's disable "Enable CTS or M Prog bit"
380 	 * and let HW calculate the value
381 	 */
382 	tmp = intel_de_read(display, HSW_AUD_M_CTS_ENABLE(cpu_transcoder));
383 	tmp &= ~AUD_M_CTS_M_PROG_ENABLE;
384 	tmp &= ~AUD_M_CTS_M_VALUE_INDEX;
385 	intel_de_write(display, HSW_AUD_M_CTS_ENABLE(cpu_transcoder), tmp);
386 }
387 
388 static void
389 hsw_audio_config_update(struct intel_encoder *encoder,
390 			const struct intel_crtc_state *crtc_state)
391 {
392 	if (intel_crtc_has_dp_encoder(crtc_state))
393 		hsw_dp_audio_config_update(encoder, crtc_state);
394 	else
395 		hsw_hdmi_audio_config_update(encoder, crtc_state);
396 }
397 
398 static void hsw_audio_codec_disable(struct intel_encoder *encoder,
399 				    const struct intel_crtc_state *old_crtc_state,
400 				    const struct drm_connector_state *old_conn_state)
401 {
402 	struct intel_display *display = to_intel_display(encoder);
403 	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->uapi.crtc);
404 	enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
405 
406 	mutex_lock(&display->audio.mutex);
407 
408 	/* Disable timestamps */
409 	intel_de_rmw(display, HSW_AUD_CFG(cpu_transcoder),
410 		     AUD_CONFIG_N_VALUE_INDEX |
411 		     AUD_CONFIG_UPPER_N_MASK |
412 		     AUD_CONFIG_LOWER_N_MASK,
413 		     AUD_CONFIG_N_PROG_ENABLE |
414 		     (intel_crtc_has_dp_encoder(old_crtc_state) ?
415 		      AUD_CONFIG_N_VALUE_INDEX : 0));
416 
417 	/* Invalidate ELD */
418 	intel_de_rmw(display, HSW_AUD_PIN_ELD_CP_VLD,
419 		     AUDIO_ELD_VALID(cpu_transcoder), 0);
420 
421 	intel_crtc_wait_for_next_vblank(crtc);
422 	intel_crtc_wait_for_next_vblank(crtc);
423 
424 	/* Disable audio presence detect */
425 	intel_de_rmw(display, HSW_AUD_PIN_ELD_CP_VLD,
426 		     AUDIO_OUTPUT_ENABLE(cpu_transcoder), 0);
427 
428 	if (needs_wa_14020863754(display))
429 		intel_de_rmw(display, AUD_CHICKENBIT_REG3, DACBE_DISABLE_MIN_HBLANK_FIX, 0);
430 
431 	mutex_unlock(&display->audio.mutex);
432 }
433 
434 static unsigned int calc_hblank_early_prog(struct intel_encoder *encoder,
435 					   const struct intel_crtc_state *crtc_state)
436 {
437 	struct intel_display *display = to_intel_display(encoder);
438 	unsigned int link_clks_available, link_clks_required;
439 	unsigned int tu_data, tu_line, link_clks_active;
440 	unsigned int h_active, h_total, hblank_delta, pixel_clk;
441 	unsigned int fec_coeff, cdclk, vdsc_bppx16;
442 	unsigned int link_clk, lanes;
443 	unsigned int hblank_rise;
444 
445 	h_active = crtc_state->hw.adjusted_mode.crtc_hdisplay;
446 	h_total = crtc_state->hw.adjusted_mode.crtc_htotal;
447 	pixel_clk = crtc_state->hw.adjusted_mode.crtc_clock;
448 	vdsc_bppx16 = crtc_state->dsc.compressed_bpp_x16;
449 	cdclk = display->cdclk.hw.cdclk;
450 	/* fec= 0.972261, using rounding multiplier of 1000000 */
451 	fec_coeff = 972261;
452 	link_clk = crtc_state->port_clock;
453 	lanes = crtc_state->lane_count;
454 
455 	drm_dbg_kms(display->drm,
456 		    "h_active = %u link_clk = %u : lanes = %u vdsc_bpp = " FXP_Q4_FMT " cdclk = %u\n",
457 		    h_active, link_clk, lanes, FXP_Q4_ARGS(vdsc_bppx16), cdclk);
458 
459 	if (WARN_ON(!link_clk || !pixel_clk || !lanes || !vdsc_bppx16 || !cdclk))
460 		return 0;
461 
462 	link_clks_available = (h_total - h_active) * link_clk / pixel_clk - 28;
463 	link_clks_required = DIV_ROUND_UP(192000 * h_total, 1000 * pixel_clk) * (48 / lanes + 2);
464 
465 	if (link_clks_available > link_clks_required)
466 		hblank_delta = 32;
467 	else
468 		hblank_delta = DIV64_U64_ROUND_UP(mul_u32_u32(5 * (link_clk + cdclk), pixel_clk),
469 						  mul_u32_u32(link_clk, cdclk));
470 
471 	tu_data = div64_u64(mul_u32_u32(pixel_clk * vdsc_bppx16 * 8, 1000000),
472 			    mul_u32_u32(link_clk * lanes * 16, fec_coeff));
473 	tu_line = div64_u64(h_active * mul_u32_u32(link_clk, fec_coeff),
474 			    mul_u32_u32(64 * pixel_clk, 1000000));
475 	link_clks_active  = (tu_line - 1) * 64 + tu_data;
476 
477 	hblank_rise = (link_clks_active + 6 * DIV_ROUND_UP(link_clks_active, 250) + 4) * pixel_clk / link_clk;
478 
479 	return h_active - hblank_rise + hblank_delta;
480 }
481 
482 static unsigned int calc_samples_room(const struct intel_crtc_state *crtc_state)
483 {
484 	unsigned int h_active, h_total, pixel_clk;
485 	unsigned int link_clk, lanes;
486 
487 	h_active = crtc_state->hw.adjusted_mode.hdisplay;
488 	h_total = crtc_state->hw.adjusted_mode.htotal;
489 	pixel_clk = crtc_state->hw.adjusted_mode.clock;
490 	link_clk = crtc_state->port_clock;
491 	lanes = crtc_state->lane_count;
492 
493 	return ((h_total - h_active) * link_clk - 12 * pixel_clk) /
494 		(pixel_clk * (48 / lanes + 2));
495 }
496 
497 static void enable_audio_dsc_wa(struct intel_encoder *encoder,
498 				const struct intel_crtc_state *crtc_state)
499 {
500 	struct intel_display *display = to_intel_display(encoder);
501 	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
502 	unsigned int hblank_early_prog, samples_room;
503 	unsigned int val;
504 
505 	if (DISPLAY_VER(display) < 11)
506 		return;
507 
508 	val = intel_de_read(display, AUD_CONFIG_BE);
509 
510 	if (DISPLAY_VER(display) == 11)
511 		val |= HBLANK_EARLY_ENABLE_ICL(cpu_transcoder);
512 	else if (DISPLAY_VER(display) >= 12)
513 		val |= HBLANK_EARLY_ENABLE_TGL(cpu_transcoder);
514 
515 	if (crtc_state->dsc.compression_enable &&
516 	    crtc_state->hw.adjusted_mode.hdisplay >= 3840 &&
517 	    crtc_state->hw.adjusted_mode.vdisplay >= 2160) {
518 		/* Get hblank early enable value required */
519 		val &= ~HBLANK_START_COUNT_MASK(cpu_transcoder);
520 		hblank_early_prog = calc_hblank_early_prog(encoder, crtc_state);
521 		if (hblank_early_prog < 32)
522 			val |= HBLANK_START_COUNT(cpu_transcoder, HBLANK_START_COUNT_32);
523 		else if (hblank_early_prog < 64)
524 			val |= HBLANK_START_COUNT(cpu_transcoder, HBLANK_START_COUNT_64);
525 		else if (hblank_early_prog < 96)
526 			val |= HBLANK_START_COUNT(cpu_transcoder, HBLANK_START_COUNT_96);
527 		else
528 			val |= HBLANK_START_COUNT(cpu_transcoder, HBLANK_START_COUNT_128);
529 
530 		/* Get samples room value required */
531 		val &= ~NUMBER_SAMPLES_PER_LINE_MASK(cpu_transcoder);
532 		samples_room = calc_samples_room(crtc_state);
533 		if (samples_room < 3)
534 			val |= NUMBER_SAMPLES_PER_LINE(cpu_transcoder, samples_room);
535 		else /* Program 0 i.e "All Samples available in buffer" */
536 			val |= NUMBER_SAMPLES_PER_LINE(cpu_transcoder, 0x0);
537 	}
538 
539 	intel_de_write(display, AUD_CONFIG_BE, val);
540 }
541 
542 static void hsw_audio_codec_enable(struct intel_encoder *encoder,
543 				   const struct intel_crtc_state *crtc_state,
544 				   const struct drm_connector_state *conn_state)
545 {
546 	struct intel_display *display = to_intel_display(encoder);
547 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
548 	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
549 
550 	mutex_lock(&display->audio.mutex);
551 
552 	/* Enable Audio WA for 4k DSC usecases */
553 	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP))
554 		enable_audio_dsc_wa(encoder, crtc_state);
555 
556 	if (needs_wa_14020863754(display))
557 		intel_de_rmw(display, AUD_CHICKENBIT_REG3, 0, DACBE_DISABLE_MIN_HBLANK_FIX);
558 
559 	/* Enable audio presence detect */
560 	intel_de_rmw(display, HSW_AUD_PIN_ELD_CP_VLD,
561 		     0, AUDIO_OUTPUT_ENABLE(cpu_transcoder));
562 
563 	intel_crtc_wait_for_next_vblank(crtc);
564 
565 	/* Invalidate ELD */
566 	intel_de_rmw(display, HSW_AUD_PIN_ELD_CP_VLD,
567 		     AUDIO_ELD_VALID(cpu_transcoder), 0);
568 
569 	/*
570 	 * The audio componenent is used to convey the ELD
571 	 * instead using of the hardware ELD buffer.
572 	 */
573 
574 	/* Enable timestamps */
575 	hsw_audio_config_update(encoder, crtc_state);
576 
577 	mutex_unlock(&display->audio.mutex);
578 }
579 
580 struct ibx_audio_regs {
581 	i915_reg_t hdmiw_hdmiedid, aud_config, aud_cntl_st, aud_cntrl_st2;
582 };
583 
584 static void ibx_audio_regs_init(struct intel_display *display,
585 				enum pipe pipe,
586 				struct ibx_audio_regs *regs)
587 {
588 	struct drm_i915_private *i915 = to_i915(display->drm);
589 
590 	if (display->platform.valleyview || display->platform.cherryview) {
591 		regs->hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
592 		regs->aud_config = VLV_AUD_CFG(pipe);
593 		regs->aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
594 		regs->aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
595 	} else if (HAS_PCH_CPT(i915)) {
596 		regs->hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
597 		regs->aud_config = CPT_AUD_CFG(pipe);
598 		regs->aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
599 		regs->aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
600 	} else if (HAS_PCH_IBX(i915)) {
601 		regs->hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
602 		regs->aud_config = IBX_AUD_CFG(pipe);
603 		regs->aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
604 		regs->aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
605 	}
606 }
607 
608 static void ibx_audio_codec_disable(struct intel_encoder *encoder,
609 				    const struct intel_crtc_state *old_crtc_state,
610 				    const struct drm_connector_state *old_conn_state)
611 {
612 	struct intel_display *display = to_intel_display(encoder);
613 	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->uapi.crtc);
614 	enum port port = encoder->port;
615 	enum pipe pipe = crtc->pipe;
616 	struct ibx_audio_regs regs;
617 
618 	if (drm_WARN_ON(display->drm, port == PORT_A))
619 		return;
620 
621 	ibx_audio_regs_init(display, pipe, &regs);
622 
623 	mutex_lock(&display->audio.mutex);
624 
625 	/* Disable timestamps */
626 	intel_de_rmw(display, regs.aud_config,
627 		     AUD_CONFIG_N_VALUE_INDEX |
628 		     AUD_CONFIG_UPPER_N_MASK |
629 		     AUD_CONFIG_LOWER_N_MASK,
630 		     AUD_CONFIG_N_PROG_ENABLE |
631 		     (intel_crtc_has_dp_encoder(old_crtc_state) ?
632 		      AUD_CONFIG_N_VALUE_INDEX : 0));
633 
634 	/* Invalidate ELD */
635 	intel_de_rmw(display, regs.aud_cntrl_st2,
636 		     IBX_ELD_VALID(port), 0);
637 
638 	mutex_unlock(&display->audio.mutex);
639 
640 	intel_crtc_wait_for_next_vblank(crtc);
641 	intel_crtc_wait_for_next_vblank(crtc);
642 }
643 
644 static void ibx_audio_codec_enable(struct intel_encoder *encoder,
645 				   const struct intel_crtc_state *crtc_state,
646 				   const struct drm_connector_state *conn_state)
647 {
648 	struct intel_display *display = to_intel_display(encoder);
649 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
650 	enum port port = encoder->port;
651 	enum pipe pipe = crtc->pipe;
652 	struct ibx_audio_regs regs;
653 
654 	if (drm_WARN_ON(display->drm, port == PORT_A))
655 		return;
656 
657 	intel_crtc_wait_for_next_vblank(crtc);
658 
659 	ibx_audio_regs_init(display, pipe, &regs);
660 
661 	mutex_lock(&display->audio.mutex);
662 
663 	/* Invalidate ELD */
664 	intel_de_rmw(display, regs.aud_cntrl_st2,
665 		     IBX_ELD_VALID(port), 0);
666 
667 	/*
668 	 * The audio componenent is used to convey the ELD
669 	 * instead using of the hardware ELD buffer.
670 	 */
671 
672 	/* Enable timestamps */
673 	intel_de_rmw(display, regs.aud_config,
674 		     AUD_CONFIG_N_VALUE_INDEX |
675 		     AUD_CONFIG_N_PROG_ENABLE |
676 		     AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK,
677 		     (intel_crtc_has_dp_encoder(crtc_state) ?
678 		      AUD_CONFIG_N_VALUE_INDEX :
679 		      audio_config_hdmi_pixel_clock(crtc_state)));
680 
681 	mutex_unlock(&display->audio.mutex);
682 }
683 
684 void intel_audio_sdp_split_update(const struct intel_crtc_state *crtc_state)
685 {
686 	struct intel_display *display = to_intel_display(crtc_state);
687 	enum transcoder trans = crtc_state->cpu_transcoder;
688 
689 	if (HAS_DP20(display))
690 		intel_de_rmw(display, AUD_DP_2DOT0_CTRL(trans), AUD_ENABLE_SDP_SPLIT,
691 			     crtc_state->sdp_split_enable ? AUD_ENABLE_SDP_SPLIT : 0);
692 }
693 
694 bool intel_audio_compute_config(struct intel_encoder *encoder,
695 				struct intel_crtc_state *crtc_state,
696 				struct drm_connector_state *conn_state)
697 {
698 	struct intel_display *display = to_intel_display(encoder);
699 	struct drm_connector *connector = conn_state->connector;
700 	const struct drm_display_mode *adjusted_mode =
701 		&crtc_state->hw.adjusted_mode;
702 
703 	mutex_lock(&connector->eld_mutex);
704 	if (!connector->eld[0]) {
705 		drm_dbg_kms(display->drm,
706 			    "Bogus ELD on [CONNECTOR:%d:%s]\n",
707 			    connector->base.id, connector->name);
708 		mutex_unlock(&connector->eld_mutex);
709 		return false;
710 	}
711 
712 	BUILD_BUG_ON(sizeof(crtc_state->eld) != sizeof(connector->eld));
713 	memcpy(crtc_state->eld, connector->eld, sizeof(crtc_state->eld));
714 
715 	crtc_state->eld[6] = drm_av_sync_delay(connector, adjusted_mode) / 2;
716 	mutex_unlock(&connector->eld_mutex);
717 
718 	return true;
719 }
720 
721 /**
722  * intel_audio_codec_enable - Enable the audio codec for HD audio
723  * @encoder: encoder on which to enable audio
724  * @crtc_state: pointer to the current crtc state.
725  * @conn_state: pointer to the current connector state.
726  *
727  * The enable sequences may only be performed after enabling the transcoder and
728  * port, and after completed link training.
729  */
730 void intel_audio_codec_enable(struct intel_encoder *encoder,
731 			      const struct intel_crtc_state *crtc_state,
732 			      const struct drm_connector_state *conn_state)
733 {
734 	struct intel_display *display = to_intel_display(encoder);
735 	struct i915_audio_component *acomp = display->audio.component;
736 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
737 	struct intel_connector *connector = to_intel_connector(conn_state->connector);
738 	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
739 	struct intel_audio_state *audio_state;
740 	enum port port = encoder->port;
741 
742 	if (!crtc_state->has_audio)
743 		return;
744 
745 	drm_dbg_kms(display->drm,
746 		    "[CONNECTOR:%d:%s][ENCODER:%d:%s] Enable audio codec on [CRTC:%d:%s], %u bytes ELD\n",
747 		    connector->base.base.id, connector->base.name,
748 		    encoder->base.base.id, encoder->base.name,
749 		    crtc->base.base.id, crtc->base.name,
750 		    drm_eld_size(crtc_state->eld));
751 
752 	if (display->funcs.audio)
753 		display->funcs.audio->audio_codec_enable(encoder,
754 							      crtc_state,
755 							      conn_state);
756 
757 	mutex_lock(&display->audio.mutex);
758 
759 	audio_state = &display->audio.state[cpu_transcoder];
760 
761 	audio_state->encoder = encoder;
762 	BUILD_BUG_ON(sizeof(audio_state->eld) != sizeof(crtc_state->eld));
763 	memcpy(audio_state->eld, crtc_state->eld, sizeof(audio_state->eld));
764 
765 	mutex_unlock(&display->audio.mutex);
766 
767 	if (acomp && acomp->base.audio_ops &&
768 	    acomp->base.audio_ops->pin_eld_notify) {
769 		/* audio drivers expect cpu_transcoder = -1 to indicate Non-MST cases */
770 		if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST))
771 			cpu_transcoder = -1;
772 		acomp->base.audio_ops->pin_eld_notify(acomp->base.audio_ops->audio_ptr,
773 						      (int)port, (int)cpu_transcoder);
774 	}
775 
776 	intel_lpe_audio_notify(display, cpu_transcoder, port, crtc_state->eld,
777 			       crtc_state->port_clock,
778 			       intel_crtc_has_dp_encoder(crtc_state));
779 }
780 
781 /**
782  * intel_audio_codec_disable - Disable the audio codec for HD audio
783  * @encoder: encoder on which to disable audio
784  * @old_crtc_state: pointer to the old crtc state.
785  * @old_conn_state: pointer to the old connector state.
786  *
787  * The disable sequences must be performed before disabling the transcoder or
788  * port.
789  */
790 void intel_audio_codec_disable(struct intel_encoder *encoder,
791 			       const struct intel_crtc_state *old_crtc_state,
792 			       const struct drm_connector_state *old_conn_state)
793 {
794 	struct intel_display *display = to_intel_display(encoder);
795 	struct i915_audio_component *acomp = display->audio.component;
796 	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->uapi.crtc);
797 	struct intel_connector *connector = to_intel_connector(old_conn_state->connector);
798 	enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
799 	struct intel_audio_state *audio_state;
800 	enum port port = encoder->port;
801 
802 	if (!old_crtc_state->has_audio)
803 		return;
804 
805 	drm_dbg_kms(display->drm,
806 		    "[CONNECTOR:%d:%s][ENCODER:%d:%s] Disable audio codec on [CRTC:%d:%s]\n",
807 		    connector->base.base.id, connector->base.name,
808 		    encoder->base.base.id, encoder->base.name,
809 		    crtc->base.base.id, crtc->base.name);
810 
811 	if (display->funcs.audio)
812 		display->funcs.audio->audio_codec_disable(encoder,
813 							       old_crtc_state,
814 							       old_conn_state);
815 
816 	mutex_lock(&display->audio.mutex);
817 
818 	audio_state = &display->audio.state[cpu_transcoder];
819 
820 	audio_state->encoder = NULL;
821 	memset(audio_state->eld, 0, sizeof(audio_state->eld));
822 
823 	mutex_unlock(&display->audio.mutex);
824 
825 	if (acomp && acomp->base.audio_ops &&
826 	    acomp->base.audio_ops->pin_eld_notify) {
827 		/* audio drivers expect cpu_transcoder = -1 to indicate Non-MST cases */
828 		if (!intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DP_MST))
829 			cpu_transcoder = -1;
830 		acomp->base.audio_ops->pin_eld_notify(acomp->base.audio_ops->audio_ptr,
831 						      (int)port, (int)cpu_transcoder);
832 	}
833 
834 	intel_lpe_audio_notify(display, cpu_transcoder, port, NULL, 0, false);
835 }
836 
837 static void intel_acomp_get_config(struct intel_encoder *encoder,
838 				   struct intel_crtc_state *crtc_state)
839 {
840 	struct intel_display *display = to_intel_display(encoder);
841 	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
842 	struct intel_audio_state *audio_state;
843 
844 	mutex_lock(&display->audio.mutex);
845 
846 	audio_state = &display->audio.state[cpu_transcoder];
847 
848 	if (audio_state->encoder)
849 		memcpy(crtc_state->eld, audio_state->eld, sizeof(audio_state->eld));
850 
851 	mutex_unlock(&display->audio.mutex);
852 }
853 
854 void intel_audio_codec_get_config(struct intel_encoder *encoder,
855 				  struct intel_crtc_state *crtc_state)
856 {
857 	struct intel_display *display = to_intel_display(encoder);
858 
859 	if (!crtc_state->has_audio)
860 		return;
861 
862 	if (display->funcs.audio)
863 		display->funcs.audio->audio_codec_get_config(encoder, crtc_state);
864 }
865 
866 static const struct intel_audio_funcs g4x_audio_funcs = {
867 	.audio_codec_enable = g4x_audio_codec_enable,
868 	.audio_codec_disable = g4x_audio_codec_disable,
869 	.audio_codec_get_config = g4x_audio_codec_get_config,
870 };
871 
872 static const struct intel_audio_funcs ibx_audio_funcs = {
873 	.audio_codec_enable = ibx_audio_codec_enable,
874 	.audio_codec_disable = ibx_audio_codec_disable,
875 	.audio_codec_get_config = intel_acomp_get_config,
876 };
877 
878 static const struct intel_audio_funcs hsw_audio_funcs = {
879 	.audio_codec_enable = hsw_audio_codec_enable,
880 	.audio_codec_disable = hsw_audio_codec_disable,
881 	.audio_codec_get_config = intel_acomp_get_config,
882 };
883 
884 /**
885  * intel_audio_hooks_init - Set up chip specific audio hooks
886  * @display: display device
887  */
888 void intel_audio_hooks_init(struct intel_display *display)
889 {
890 	struct drm_i915_private *i915 = to_i915(display->drm);
891 
892 	if (display->platform.g4x)
893 		display->funcs.audio = &g4x_audio_funcs;
894 	else if (display->platform.valleyview || display->platform.cherryview ||
895 		 HAS_PCH_CPT(i915) || HAS_PCH_IBX(i915))
896 		display->funcs.audio = &ibx_audio_funcs;
897 	else if (display->platform.haswell || DISPLAY_VER(display) >= 8)
898 		display->funcs.audio = &hsw_audio_funcs;
899 }
900 
901 struct aud_ts_cdclk_m_n {
902 	u8 m;
903 	u16 n;
904 };
905 
906 void intel_audio_cdclk_change_pre(struct intel_display *display)
907 {
908 	if (DISPLAY_VER(display) >= 13)
909 		intel_de_rmw(display, AUD_TS_CDCLK_M, AUD_TS_CDCLK_M_EN, 0);
910 }
911 
912 static void get_aud_ts_cdclk_m_n(int refclk, int cdclk, struct aud_ts_cdclk_m_n *aud_ts)
913 {
914 	aud_ts->m = 60;
915 	aud_ts->n = cdclk * aud_ts->m / 24000;
916 }
917 
918 void intel_audio_cdclk_change_post(struct intel_display *display)
919 {
920 	struct aud_ts_cdclk_m_n aud_ts;
921 
922 	if (DISPLAY_VER(display) >= 13) {
923 		get_aud_ts_cdclk_m_n(display->cdclk.hw.ref,
924 				     display->cdclk.hw.cdclk, &aud_ts);
925 
926 		intel_de_write(display, AUD_TS_CDCLK_N, aud_ts.n);
927 		intel_de_write(display, AUD_TS_CDCLK_M, aud_ts.m | AUD_TS_CDCLK_M_EN);
928 		drm_dbg_kms(display->drm, "aud_ts_cdclk set to M=%u, N=%u\n",
929 			    aud_ts.m, aud_ts.n);
930 	}
931 }
932 
933 static int glk_force_audio_cdclk_commit(struct intel_atomic_state *state,
934 					struct intel_crtc *crtc,
935 					bool enable)
936 {
937 	struct intel_cdclk_state *cdclk_state;
938 	int ret;
939 
940 	/* need to hold at least one crtc lock for the global state */
941 	ret = drm_modeset_lock(&crtc->base.mutex, state->base.acquire_ctx);
942 	if (ret)
943 		return ret;
944 
945 	cdclk_state = intel_atomic_get_cdclk_state(state);
946 	if (IS_ERR(cdclk_state))
947 		return PTR_ERR(cdclk_state);
948 
949 	cdclk_state->force_min_cdclk = enable ? 2 * 96000 : 0;
950 
951 	return drm_atomic_commit(&state->base);
952 }
953 
954 static void glk_force_audio_cdclk(struct intel_display *display,
955 				  bool enable)
956 {
957 	struct drm_i915_private *i915 = to_i915(display->drm);
958 	struct drm_modeset_acquire_ctx ctx;
959 	struct drm_atomic_state *state;
960 	struct intel_crtc *crtc;
961 	int ret;
962 
963 	crtc = intel_first_crtc(i915);
964 	if (!crtc)
965 		return;
966 
967 	drm_modeset_acquire_init(&ctx, 0);
968 	state = drm_atomic_state_alloc(display->drm);
969 	if (drm_WARN_ON(display->drm, !state))
970 		return;
971 
972 	state->acquire_ctx = &ctx;
973 	to_intel_atomic_state(state)->internal = true;
974 
975 retry:
976 	ret = glk_force_audio_cdclk_commit(to_intel_atomic_state(state), crtc,
977 					   enable);
978 	if (ret == -EDEADLK) {
979 		drm_atomic_state_clear(state);
980 		drm_modeset_backoff(&ctx);
981 		goto retry;
982 	}
983 
984 	drm_WARN_ON(display->drm, ret);
985 
986 	drm_atomic_state_put(state);
987 
988 	drm_modeset_drop_locks(&ctx);
989 	drm_modeset_acquire_fini(&ctx);
990 }
991 
992 int intel_audio_min_cdclk(const struct intel_crtc_state *crtc_state)
993 {
994 	struct intel_display *display = to_intel_display(crtc_state);
995 	int min_cdclk = 0;
996 
997 	if (!crtc_state->has_audio)
998 		return 0;
999 
1000 	/* BSpec says "Do not use DisplayPort with CDCLK less than 432 MHz,
1001 	 * audio enabled, port width x4, and link rate HBR2 (5.4 GHz), or else
1002 	 * there may be audio corruption or screen corruption." This cdclk
1003 	 * restriction for GLK is 316.8 MHz.
1004 	 */
1005 	if (intel_crtc_has_dp_encoder(crtc_state) &&
1006 	    crtc_state->port_clock >= 540000 &&
1007 	    crtc_state->lane_count == 4) {
1008 		if (DISPLAY_VER(display) == 10) {
1009 			/* Display WA #1145: glk */
1010 			min_cdclk = max(min_cdclk, 316800);
1011 		} else if (DISPLAY_VER(display) == 9 || display->platform.broadwell) {
1012 			/* Display WA #1144: skl,bxt */
1013 			min_cdclk = max(min_cdclk, 432000);
1014 		}
1015 	}
1016 
1017 	/*
1018 	 * According to BSpec, "The CD clock frequency must be at least twice
1019 	 * the frequency of the Azalia BCLK." and BCLK is 96 MHz by default.
1020 	 */
1021 	if (DISPLAY_VER(display) >= 9)
1022 		min_cdclk = max(min_cdclk, 2 * 96000);
1023 
1024 	/*
1025 	 * "For DP audio configuration, cdclk frequency shall be set to
1026 	 *  meet the following requirements:
1027 	 *  DP Link Frequency(MHz) | Cdclk frequency(MHz)
1028 	 *  270                    | 320 or higher
1029 	 *  162                    | 200 or higher"
1030 	 */
1031 	if ((display->platform.valleyview || display->platform.cherryview) &&
1032 	    intel_crtc_has_dp_encoder(crtc_state))
1033 		min_cdclk = max(min_cdclk, crtc_state->port_clock);
1034 
1035 	return min_cdclk;
1036 }
1037 
1038 static unsigned long intel_audio_component_get_power(struct device *kdev)
1039 {
1040 	struct intel_display *display = to_intel_display(kdev);
1041 	struct drm_i915_private *i915 = to_i915(display->drm);
1042 	intel_wakeref_t wakeref;
1043 
1044 	/* Catch potential impedance mismatches before they occur! */
1045 	BUILD_BUG_ON(sizeof(intel_wakeref_t) > sizeof(unsigned long));
1046 
1047 	wakeref = intel_display_power_get(i915, POWER_DOMAIN_AUDIO_PLAYBACK);
1048 
1049 	if (display->audio.power_refcount++ == 0) {
1050 		if (DISPLAY_VER(display) >= 9) {
1051 			intel_de_write(display, AUD_FREQ_CNTRL,
1052 				       display->audio.freq_cntrl);
1053 			drm_dbg_kms(display->drm,
1054 				    "restored AUD_FREQ_CNTRL to 0x%x\n",
1055 				    display->audio.freq_cntrl);
1056 		}
1057 
1058 		/* Force CDCLK to 2*BCLK as long as we need audio powered. */
1059 		if (display->platform.geminilake)
1060 			glk_force_audio_cdclk(display, true);
1061 
1062 		if (DISPLAY_VER(display) >= 10)
1063 			intel_de_rmw(display, AUD_PIN_BUF_CTL,
1064 				     0, AUD_PIN_BUF_ENABLE);
1065 	}
1066 
1067 	return (unsigned long)wakeref;
1068 }
1069 
1070 static void intel_audio_component_put_power(struct device *kdev,
1071 					    unsigned long cookie)
1072 {
1073 	struct intel_display *display = to_intel_display(kdev);
1074 	struct drm_i915_private *i915 = to_i915(display->drm);
1075 	intel_wakeref_t wakeref = (intel_wakeref_t)cookie;
1076 
1077 	/* Stop forcing CDCLK to 2*BCLK if no need for audio to be powered. */
1078 	if (--display->audio.power_refcount == 0)
1079 		if (display->platform.geminilake)
1080 			glk_force_audio_cdclk(display, false);
1081 
1082 	intel_display_power_put(i915, POWER_DOMAIN_AUDIO_PLAYBACK, wakeref);
1083 }
1084 
1085 static void intel_audio_component_codec_wake_override(struct device *kdev,
1086 						      bool enable)
1087 {
1088 	struct intel_display *display = to_intel_display(kdev);
1089 	unsigned long cookie;
1090 
1091 	if (DISPLAY_VER(display) < 9)
1092 		return;
1093 
1094 	cookie = intel_audio_component_get_power(kdev);
1095 
1096 	/*
1097 	 * Enable/disable generating the codec wake signal, overriding the
1098 	 * internal logic to generate the codec wake to controller.
1099 	 */
1100 	intel_de_rmw(display, HSW_AUD_CHICKENBIT,
1101 		     SKL_AUD_CODEC_WAKE_SIGNAL, 0);
1102 	usleep_range(1000, 1500);
1103 
1104 	if (enable) {
1105 		intel_de_rmw(display, HSW_AUD_CHICKENBIT,
1106 			     0, SKL_AUD_CODEC_WAKE_SIGNAL);
1107 		usleep_range(1000, 1500);
1108 	}
1109 
1110 	intel_audio_component_put_power(kdev, cookie);
1111 }
1112 
1113 /* Get CDCLK in kHz  */
1114 static int intel_audio_component_get_cdclk_freq(struct device *kdev)
1115 {
1116 	struct intel_display *display = to_intel_display(kdev);
1117 
1118 	if (drm_WARN_ON_ONCE(display->drm, !HAS_DDI(display)))
1119 		return -ENODEV;
1120 
1121 	return display->cdclk.hw.cdclk;
1122 }
1123 
1124 /*
1125  * get the intel audio state according to the parameter port and cpu_transcoder
1126  * MST & (cpu_transcoder >= 0): return the audio.state[cpu_transcoder].encoder],
1127  *   when port is matched
1128  * MST & (cpu_transcoder < 0): this is invalid
1129  * Non-MST & (cpu_transcoder >= 0): only cpu_transcoder = 0 (the first device entry)
1130  *   will get the right intel_encoder with port matched
1131  * Non-MST & (cpu_transcoder < 0): get the right intel_encoder with port matched
1132  */
1133 static struct intel_audio_state *find_audio_state(struct intel_display *display,
1134 						  int port, int cpu_transcoder)
1135 {
1136 	/* MST */
1137 	if (cpu_transcoder >= 0) {
1138 		struct intel_audio_state *audio_state;
1139 		struct intel_encoder *encoder;
1140 
1141 		if (drm_WARN_ON(display->drm,
1142 				cpu_transcoder >= ARRAY_SIZE(display->audio.state)))
1143 			return NULL;
1144 
1145 		audio_state = &display->audio.state[cpu_transcoder];
1146 		encoder = audio_state->encoder;
1147 
1148 		if (encoder && encoder->port == port &&
1149 		    encoder->type == INTEL_OUTPUT_DP_MST)
1150 			return audio_state;
1151 	}
1152 
1153 	/* Non-MST */
1154 	if (cpu_transcoder > 0)
1155 		return NULL;
1156 
1157 	for_each_cpu_transcoder(display, cpu_transcoder) {
1158 		struct intel_audio_state *audio_state;
1159 		struct intel_encoder *encoder;
1160 
1161 		audio_state = &display->audio.state[cpu_transcoder];
1162 		encoder = audio_state->encoder;
1163 
1164 		if (encoder && encoder->port == port &&
1165 		    encoder->type != INTEL_OUTPUT_DP_MST)
1166 			return audio_state;
1167 	}
1168 
1169 	return NULL;
1170 }
1171 
1172 static int intel_audio_component_sync_audio_rate(struct device *kdev, int port,
1173 						 int cpu_transcoder, int rate)
1174 {
1175 	struct intel_display *display = to_intel_display(kdev);
1176 	struct i915_audio_component *acomp = display->audio.component;
1177 	const struct intel_audio_state *audio_state;
1178 	struct intel_encoder *encoder;
1179 	struct intel_crtc *crtc;
1180 	unsigned long cookie;
1181 	int err = 0;
1182 
1183 	if (!HAS_DDI(display))
1184 		return 0;
1185 
1186 	cookie = intel_audio_component_get_power(kdev);
1187 	mutex_lock(&display->audio.mutex);
1188 
1189 	audio_state = find_audio_state(display, port, cpu_transcoder);
1190 	if (!audio_state) {
1191 		drm_dbg_kms(display->drm, "Not valid for port %c\n",
1192 			    port_name(port));
1193 		err = -ENODEV;
1194 		goto unlock;
1195 	}
1196 
1197 	encoder = audio_state->encoder;
1198 
1199 	/* FIXME stop using the legacy crtc pointer */
1200 	crtc = to_intel_crtc(encoder->base.crtc);
1201 
1202 	/* port must be valid now, otherwise the cpu_transcoder will be invalid */
1203 	acomp->aud_sample_rate[port] = rate;
1204 
1205 	/* FIXME get rid of the crtc->config stuff */
1206 	hsw_audio_config_update(encoder, crtc->config);
1207 
1208  unlock:
1209 	mutex_unlock(&display->audio.mutex);
1210 	intel_audio_component_put_power(kdev, cookie);
1211 	return err;
1212 }
1213 
1214 static int intel_audio_component_get_eld(struct device *kdev, int port,
1215 					 int cpu_transcoder, bool *enabled,
1216 					 unsigned char *buf, int max_bytes)
1217 {
1218 	struct intel_display *display = to_intel_display(kdev);
1219 	const struct intel_audio_state *audio_state;
1220 	int ret = 0;
1221 
1222 	mutex_lock(&display->audio.mutex);
1223 
1224 	audio_state = find_audio_state(display, port, cpu_transcoder);
1225 	if (!audio_state) {
1226 		drm_dbg_kms(display->drm, "Not valid for port %c\n",
1227 			    port_name(port));
1228 		mutex_unlock(&display->audio.mutex);
1229 		return -EINVAL;
1230 	}
1231 
1232 	*enabled = audio_state->encoder != NULL;
1233 	if (*enabled) {
1234 		const u8 *eld = audio_state->eld;
1235 
1236 		ret = drm_eld_size(eld);
1237 		memcpy(buf, eld, min(max_bytes, ret));
1238 	}
1239 
1240 	mutex_unlock(&display->audio.mutex);
1241 	return ret;
1242 }
1243 
1244 static const struct drm_audio_component_ops intel_audio_component_ops = {
1245 	.owner = THIS_MODULE,
1246 	.get_power = intel_audio_component_get_power,
1247 	.put_power = intel_audio_component_put_power,
1248 	.codec_wake_override = intel_audio_component_codec_wake_override,
1249 	.get_cdclk_freq = intel_audio_component_get_cdclk_freq,
1250 	.sync_audio_rate = intel_audio_component_sync_audio_rate,
1251 	.get_eld = intel_audio_component_get_eld,
1252 };
1253 
1254 static int intel_audio_component_bind(struct device *drv_kdev,
1255 				      struct device *hda_kdev, void *data)
1256 {
1257 	struct intel_display *display = to_intel_display(drv_kdev);
1258 	struct i915_audio_component *acomp = data;
1259 	int i;
1260 
1261 	if (drm_WARN_ON(display->drm, acomp->base.ops || acomp->base.dev))
1262 		return -EEXIST;
1263 
1264 	if (drm_WARN_ON(display->drm,
1265 			!device_link_add(hda_kdev, drv_kdev,
1266 					 DL_FLAG_STATELESS)))
1267 		return -ENOMEM;
1268 
1269 	drm_modeset_lock_all(display->drm);
1270 	acomp->base.ops = &intel_audio_component_ops;
1271 	acomp->base.dev = drv_kdev;
1272 	BUILD_BUG_ON(MAX_PORTS != I915_MAX_PORTS);
1273 	for (i = 0; i < ARRAY_SIZE(acomp->aud_sample_rate); i++)
1274 		acomp->aud_sample_rate[i] = 0;
1275 	display->audio.component = acomp;
1276 	drm_modeset_unlock_all(display->drm);
1277 
1278 	return 0;
1279 }
1280 
1281 static void intel_audio_component_unbind(struct device *drv_kdev,
1282 					 struct device *hda_kdev, void *data)
1283 {
1284 	struct intel_display *display = to_intel_display(drv_kdev);
1285 	struct i915_audio_component *acomp = data;
1286 
1287 	drm_modeset_lock_all(display->drm);
1288 	acomp->base.ops = NULL;
1289 	acomp->base.dev = NULL;
1290 	display->audio.component = NULL;
1291 	drm_modeset_unlock_all(display->drm);
1292 
1293 	device_link_remove(hda_kdev, drv_kdev);
1294 
1295 	if (display->audio.power_refcount)
1296 		drm_err(display->drm,
1297 			"audio power refcount %d after unbind\n",
1298 			display->audio.power_refcount);
1299 }
1300 
1301 static const struct component_ops intel_audio_component_bind_ops = {
1302 	.bind = intel_audio_component_bind,
1303 	.unbind = intel_audio_component_unbind,
1304 };
1305 
1306 #define AUD_FREQ_TMODE_SHIFT	14
1307 #define AUD_FREQ_4T		0
1308 #define AUD_FREQ_8T		(2 << AUD_FREQ_TMODE_SHIFT)
1309 #define AUD_FREQ_PULLCLKS(x)	(((x) & 0x3) << 11)
1310 #define AUD_FREQ_BCLK_96M	BIT(4)
1311 
1312 #define AUD_FREQ_GEN12          (AUD_FREQ_8T | AUD_FREQ_PULLCLKS(0) | AUD_FREQ_BCLK_96M)
1313 #define AUD_FREQ_TGL_BROKEN     (AUD_FREQ_8T | AUD_FREQ_PULLCLKS(2) | AUD_FREQ_BCLK_96M)
1314 
1315 /**
1316  * intel_audio_component_init - initialize and register the audio component
1317  * @display: display device
1318  *
1319  * This will register with the component framework a child component which
1320  * will bind dynamically to the snd_hda_intel driver's corresponding master
1321  * component when the latter is registered. During binding the child
1322  * initializes an instance of struct i915_audio_component which it receives
1323  * from the master. The master can then start to use the interface defined by
1324  * this struct. Each side can break the binding at any point by deregistering
1325  * its own component after which each side's component unbind callback is
1326  * called.
1327  *
1328  * We ignore any error during registration and continue with reduced
1329  * functionality (i.e. without HDMI audio).
1330  */
1331 static void intel_audio_component_init(struct intel_display *display)
1332 {
1333 	u32 aud_freq, aud_freq_init;
1334 
1335 	if (DISPLAY_VER(display) >= 9) {
1336 		aud_freq_init = intel_de_read(display, AUD_FREQ_CNTRL);
1337 
1338 		if (DISPLAY_VER(display) >= 12)
1339 			aud_freq = AUD_FREQ_GEN12;
1340 		else
1341 			aud_freq = aud_freq_init;
1342 
1343 		/* use BIOS provided value for TGL and RKL unless it is a known bad value */
1344 		if ((display->platform.tigerlake || display->platform.rocketlake) &&
1345 		    aud_freq_init != AUD_FREQ_TGL_BROKEN)
1346 			aud_freq = aud_freq_init;
1347 
1348 		drm_dbg_kms(display->drm,
1349 			    "use AUD_FREQ_CNTRL of 0x%x (init value 0x%x)\n",
1350 			    aud_freq, aud_freq_init);
1351 
1352 		display->audio.freq_cntrl = aud_freq;
1353 	}
1354 
1355 	/* init with current cdclk */
1356 	intel_audio_cdclk_change_post(display);
1357 }
1358 
1359 static void intel_audio_component_register(struct intel_display *display)
1360 {
1361 	int ret;
1362 
1363 	ret = component_add_typed(display->drm->dev,
1364 				  &intel_audio_component_bind_ops,
1365 				  I915_COMPONENT_AUDIO);
1366 	if (ret < 0) {
1367 		drm_err(display->drm,
1368 			"failed to add audio component (%d)\n", ret);
1369 		/* continue with reduced functionality */
1370 		return;
1371 	}
1372 
1373 	display->audio.component_registered = true;
1374 }
1375 
1376 /**
1377  * intel_audio_component_cleanup - deregister the audio component
1378  * @display: display device
1379  *
1380  * Deregisters the audio component, breaking any existing binding to the
1381  * corresponding snd_hda_intel driver's master component.
1382  */
1383 static void intel_audio_component_cleanup(struct intel_display *display)
1384 {
1385 	if (!display->audio.component_registered)
1386 		return;
1387 
1388 	component_del(display->drm->dev, &intel_audio_component_bind_ops);
1389 	display->audio.component_registered = false;
1390 }
1391 
1392 /**
1393  * intel_audio_init() - Initialize the audio driver either using
1394  * component framework or using lpe audio bridge
1395  * @display: display device
1396  *
1397  */
1398 void intel_audio_init(struct intel_display *display)
1399 {
1400 	if (intel_lpe_audio_init(display) < 0)
1401 		intel_audio_component_init(display);
1402 }
1403 
1404 void intel_audio_register(struct intel_display *display)
1405 {
1406 	if (!display->audio.lpe.platdev)
1407 		intel_audio_component_register(display);
1408 }
1409 
1410 /**
1411  * intel_audio_deinit() - deinitialize the audio driver
1412  * @display: display device
1413  */
1414 void intel_audio_deinit(struct intel_display *display)
1415 {
1416 	if (display->audio.lpe.platdev)
1417 		intel_lpe_audio_teardown(display);
1418 	else
1419 		intel_audio_component_cleanup(display);
1420 }
1421