1379bc100SJani Nikula /* 2379bc100SJani Nikula * Copyright © 2018 Intel Corporation 3379bc100SJani Nikula * 4379bc100SJani Nikula * Permission is hereby granted, free of charge, to any person obtaining a 5379bc100SJani Nikula * copy of this software and associated documentation files (the "Software"), 6379bc100SJani Nikula * to deal in the Software without restriction, including without limitation 7379bc100SJani Nikula * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8379bc100SJani Nikula * and/or sell copies of the Software, and to permit persons to whom the 9379bc100SJani Nikula * Software is furnished to do so, subject to the following conditions: 10379bc100SJani Nikula * 11379bc100SJani Nikula * The above copyright notice and this permission notice (including the next 12379bc100SJani Nikula * paragraph) shall be included in all copies or substantial portions of the 13379bc100SJani Nikula * Software. 14379bc100SJani Nikula * 15379bc100SJani Nikula * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 16379bc100SJani Nikula * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 17379bc100SJani Nikula * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 18379bc100SJani Nikula * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 19379bc100SJani Nikula * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 20379bc100SJani Nikula * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER 21379bc100SJani Nikula * DEALINGS IN THE SOFTWARE. 22379bc100SJani Nikula * 23379bc100SJani Nikula * Authors: 24379bc100SJani Nikula * Madhav Chauhan <madhav.chauhan@intel.com> 25379bc100SJani Nikula * Jani Nikula <jani.nikula@intel.com> 26379bc100SJani Nikula */ 27379bc100SJani Nikula 28379bc100SJani Nikula #include <drm/drm_atomic_helper.h> 29379bc100SJani Nikula #include <drm/drm_mipi_dsi.h> 30379bc100SJani Nikula 31379bc100SJani Nikula #include "intel_atomic.h" 32379bc100SJani Nikula #include "intel_combo_phy.h" 33379bc100SJani Nikula #include "intel_connector.h" 34379bc100SJani Nikula #include "intel_ddi.h" 35379bc100SJani Nikula #include "intel_dsi.h" 36379bc100SJani Nikula #include "intel_panel.h" 372b68392eSJani Nikula #include "intel_vdsc.h" 38379bc100SJani Nikula 39379bc100SJani Nikula static inline int header_credits_available(struct drm_i915_private *dev_priv, 40379bc100SJani Nikula enum transcoder dsi_trans) 41379bc100SJani Nikula { 42379bc100SJani Nikula return (I915_READ(DSI_CMD_TXCTL(dsi_trans)) & FREE_HEADER_CREDIT_MASK) 43379bc100SJani Nikula >> FREE_HEADER_CREDIT_SHIFT; 44379bc100SJani Nikula } 45379bc100SJani Nikula 46379bc100SJani Nikula static inline int payload_credits_available(struct drm_i915_private *dev_priv, 47379bc100SJani Nikula enum transcoder dsi_trans) 48379bc100SJani Nikula { 49379bc100SJani Nikula return (I915_READ(DSI_CMD_TXCTL(dsi_trans)) & FREE_PLOAD_CREDIT_MASK) 50379bc100SJani Nikula >> FREE_PLOAD_CREDIT_SHIFT; 51379bc100SJani Nikula } 52379bc100SJani Nikula 53379bc100SJani Nikula static void wait_for_header_credits(struct drm_i915_private *dev_priv, 54379bc100SJani Nikula enum transcoder dsi_trans) 55379bc100SJani Nikula { 56379bc100SJani Nikula if (wait_for_us(header_credits_available(dev_priv, dsi_trans) >= 57379bc100SJani Nikula MAX_HEADER_CREDIT, 100)) 58379bc100SJani Nikula DRM_ERROR("DSI header credits not released\n"); 59379bc100SJani Nikula } 60379bc100SJani Nikula 61379bc100SJani Nikula static void wait_for_payload_credits(struct drm_i915_private *dev_priv, 62379bc100SJani Nikula enum transcoder dsi_trans) 63379bc100SJani Nikula { 64379bc100SJani Nikula if (wait_for_us(payload_credits_available(dev_priv, dsi_trans) >= 65379bc100SJani Nikula MAX_PLOAD_CREDIT, 100)) 66379bc100SJani Nikula DRM_ERROR("DSI payload credits not released\n"); 67379bc100SJani Nikula } 68379bc100SJani Nikula 69379bc100SJani Nikula static enum transcoder dsi_port_to_transcoder(enum port port) 70379bc100SJani Nikula { 71379bc100SJani Nikula if (port == PORT_A) 72379bc100SJani Nikula return TRANSCODER_DSI_0; 73379bc100SJani Nikula else 74379bc100SJani Nikula return TRANSCODER_DSI_1; 75379bc100SJani Nikula } 76379bc100SJani Nikula 77379bc100SJani Nikula static void wait_for_cmds_dispatched_to_panel(struct intel_encoder *encoder) 78379bc100SJani Nikula { 79379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 80379bc100SJani Nikula struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); 81379bc100SJani Nikula struct mipi_dsi_device *dsi; 82379bc100SJani Nikula enum port port; 83379bc100SJani Nikula enum transcoder dsi_trans; 84379bc100SJani Nikula int ret; 85379bc100SJani Nikula 86379bc100SJani Nikula /* wait for header/payload credits to be released */ 87379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 88379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 89379bc100SJani Nikula wait_for_header_credits(dev_priv, dsi_trans); 90379bc100SJani Nikula wait_for_payload_credits(dev_priv, dsi_trans); 91379bc100SJani Nikula } 92379bc100SJani Nikula 93379bc100SJani Nikula /* send nop DCS command */ 94379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 95379bc100SJani Nikula dsi = intel_dsi->dsi_hosts[port]->device; 96379bc100SJani Nikula dsi->mode_flags |= MIPI_DSI_MODE_LPM; 97379bc100SJani Nikula dsi->channel = 0; 98379bc100SJani Nikula ret = mipi_dsi_dcs_nop(dsi); 99379bc100SJani Nikula if (ret < 0) 100379bc100SJani Nikula DRM_ERROR("error sending DCS NOP command\n"); 101379bc100SJani Nikula } 102379bc100SJani Nikula 103379bc100SJani Nikula /* wait for header credits to be released */ 104379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 105379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 106379bc100SJani Nikula wait_for_header_credits(dev_priv, dsi_trans); 107379bc100SJani Nikula } 108379bc100SJani Nikula 109379bc100SJani Nikula /* wait for LP TX in progress bit to be cleared */ 110379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 111379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 112379bc100SJani Nikula if (wait_for_us(!(I915_READ(DSI_LP_MSG(dsi_trans)) & 113379bc100SJani Nikula LPTX_IN_PROGRESS), 20)) 114379bc100SJani Nikula DRM_ERROR("LPTX bit not cleared\n"); 115379bc100SJani Nikula } 116379bc100SJani Nikula } 117379bc100SJani Nikula 118379bc100SJani Nikula static bool add_payld_to_queue(struct intel_dsi_host *host, const u8 *data, 119379bc100SJani Nikula u32 len) 120379bc100SJani Nikula { 121379bc100SJani Nikula struct intel_dsi *intel_dsi = host->intel_dsi; 122379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(intel_dsi->base.base.dev); 123379bc100SJani Nikula enum transcoder dsi_trans = dsi_port_to_transcoder(host->port); 124379bc100SJani Nikula int free_credits; 125379bc100SJani Nikula int i, j; 126379bc100SJani Nikula 127379bc100SJani Nikula for (i = 0; i < len; i += 4) { 128379bc100SJani Nikula u32 tmp = 0; 129379bc100SJani Nikula 130379bc100SJani Nikula free_credits = payload_credits_available(dev_priv, dsi_trans); 131379bc100SJani Nikula if (free_credits < 1) { 132379bc100SJani Nikula DRM_ERROR("Payload credit not available\n"); 133379bc100SJani Nikula return false; 134379bc100SJani Nikula } 135379bc100SJani Nikula 136379bc100SJani Nikula for (j = 0; j < min_t(u32, len - i, 4); j++) 137379bc100SJani Nikula tmp |= *data++ << 8 * j; 138379bc100SJani Nikula 139379bc100SJani Nikula I915_WRITE(DSI_CMD_TXPYLD(dsi_trans), tmp); 140379bc100SJani Nikula } 141379bc100SJani Nikula 142379bc100SJani Nikula return true; 143379bc100SJani Nikula } 144379bc100SJani Nikula 145379bc100SJani Nikula static int dsi_send_pkt_hdr(struct intel_dsi_host *host, 146379bc100SJani Nikula struct mipi_dsi_packet pkt, bool enable_lpdt) 147379bc100SJani Nikula { 148379bc100SJani Nikula struct intel_dsi *intel_dsi = host->intel_dsi; 149379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(intel_dsi->base.base.dev); 150379bc100SJani Nikula enum transcoder dsi_trans = dsi_port_to_transcoder(host->port); 151379bc100SJani Nikula u32 tmp; 152379bc100SJani Nikula int free_credits; 153379bc100SJani Nikula 154379bc100SJani Nikula /* check if header credit available */ 155379bc100SJani Nikula free_credits = header_credits_available(dev_priv, dsi_trans); 156379bc100SJani Nikula if (free_credits < 1) { 157379bc100SJani Nikula DRM_ERROR("send pkt header failed, not enough hdr credits\n"); 158379bc100SJani Nikula return -1; 159379bc100SJani Nikula } 160379bc100SJani Nikula 161379bc100SJani Nikula tmp = I915_READ(DSI_CMD_TXHDR(dsi_trans)); 162379bc100SJani Nikula 163379bc100SJani Nikula if (pkt.payload) 164379bc100SJani Nikula tmp |= PAYLOAD_PRESENT; 165379bc100SJani Nikula else 166379bc100SJani Nikula tmp &= ~PAYLOAD_PRESENT; 167379bc100SJani Nikula 168379bc100SJani Nikula tmp &= ~VBLANK_FENCE; 169379bc100SJani Nikula 170379bc100SJani Nikula if (enable_lpdt) 171379bc100SJani Nikula tmp |= LP_DATA_TRANSFER; 172379bc100SJani Nikula 173379bc100SJani Nikula tmp &= ~(PARAM_WC_MASK | VC_MASK | DT_MASK); 174379bc100SJani Nikula tmp |= ((pkt.header[0] & VC_MASK) << VC_SHIFT); 175379bc100SJani Nikula tmp |= ((pkt.header[0] & DT_MASK) << DT_SHIFT); 176379bc100SJani Nikula tmp |= (pkt.header[1] << PARAM_WC_LOWER_SHIFT); 177379bc100SJani Nikula tmp |= (pkt.header[2] << PARAM_WC_UPPER_SHIFT); 178379bc100SJani Nikula I915_WRITE(DSI_CMD_TXHDR(dsi_trans), tmp); 179379bc100SJani Nikula 180379bc100SJani Nikula return 0; 181379bc100SJani Nikula } 182379bc100SJani Nikula 183379bc100SJani Nikula static int dsi_send_pkt_payld(struct intel_dsi_host *host, 184379bc100SJani Nikula struct mipi_dsi_packet pkt) 185379bc100SJani Nikula { 186379bc100SJani Nikula /* payload queue can accept *256 bytes*, check limit */ 187379bc100SJani Nikula if (pkt.payload_length > MAX_PLOAD_CREDIT * 4) { 188379bc100SJani Nikula DRM_ERROR("payload size exceeds max queue limit\n"); 189379bc100SJani Nikula return -1; 190379bc100SJani Nikula } 191379bc100SJani Nikula 192379bc100SJani Nikula /* load data into command payload queue */ 193379bc100SJani Nikula if (!add_payld_to_queue(host, pkt.payload, 194379bc100SJani Nikula pkt.payload_length)) { 195379bc100SJani Nikula DRM_ERROR("adding payload to queue failed\n"); 196379bc100SJani Nikula return -1; 197379bc100SJani Nikula } 198379bc100SJani Nikula 199379bc100SJani Nikula return 0; 200379bc100SJani Nikula } 201379bc100SJani Nikula 202379bc100SJani Nikula static void dsi_program_swing_and_deemphasis(struct intel_encoder *encoder) 203379bc100SJani Nikula { 204379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 205379bc100SJani Nikula struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); 206dc867bc7SMatt Roper enum phy phy; 207379bc100SJani Nikula u32 tmp; 208379bc100SJani Nikula int lane; 209379bc100SJani Nikula 210dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) { 211379bc100SJani Nikula /* 212379bc100SJani Nikula * Program voltage swing and pre-emphasis level values as per 213379bc100SJani Nikula * table in BSPEC under DDI buffer programing 214379bc100SJani Nikula */ 215dc867bc7SMatt Roper tmp = I915_READ(ICL_PORT_TX_DW5_LN0(phy)); 216379bc100SJani Nikula tmp &= ~(SCALING_MODE_SEL_MASK | RTERM_SELECT_MASK); 217379bc100SJani Nikula tmp |= SCALING_MODE_SEL(0x2); 218379bc100SJani Nikula tmp |= TAP2_DISABLE | TAP3_DISABLE; 219379bc100SJani Nikula tmp |= RTERM_SELECT(0x6); 220dc867bc7SMatt Roper I915_WRITE(ICL_PORT_TX_DW5_GRP(phy), tmp); 221379bc100SJani Nikula 222dc867bc7SMatt Roper tmp = I915_READ(ICL_PORT_TX_DW5_AUX(phy)); 223379bc100SJani Nikula tmp &= ~(SCALING_MODE_SEL_MASK | RTERM_SELECT_MASK); 224379bc100SJani Nikula tmp |= SCALING_MODE_SEL(0x2); 225379bc100SJani Nikula tmp |= TAP2_DISABLE | TAP3_DISABLE; 226379bc100SJani Nikula tmp |= RTERM_SELECT(0x6); 227dc867bc7SMatt Roper I915_WRITE(ICL_PORT_TX_DW5_AUX(phy), tmp); 228379bc100SJani Nikula 229dc867bc7SMatt Roper tmp = I915_READ(ICL_PORT_TX_DW2_LN0(phy)); 230379bc100SJani Nikula tmp &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK | 231379bc100SJani Nikula RCOMP_SCALAR_MASK); 232379bc100SJani Nikula tmp |= SWING_SEL_UPPER(0x2); 233379bc100SJani Nikula tmp |= SWING_SEL_LOWER(0x2); 234379bc100SJani Nikula tmp |= RCOMP_SCALAR(0x98); 235dc867bc7SMatt Roper I915_WRITE(ICL_PORT_TX_DW2_GRP(phy), tmp); 236379bc100SJani Nikula 237dc867bc7SMatt Roper tmp = I915_READ(ICL_PORT_TX_DW2_AUX(phy)); 238379bc100SJani Nikula tmp &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK | 239379bc100SJani Nikula RCOMP_SCALAR_MASK); 240379bc100SJani Nikula tmp |= SWING_SEL_UPPER(0x2); 241379bc100SJani Nikula tmp |= SWING_SEL_LOWER(0x2); 242379bc100SJani Nikula tmp |= RCOMP_SCALAR(0x98); 243dc867bc7SMatt Roper I915_WRITE(ICL_PORT_TX_DW2_AUX(phy), tmp); 244379bc100SJani Nikula 245dc867bc7SMatt Roper tmp = I915_READ(ICL_PORT_TX_DW4_AUX(phy)); 246379bc100SJani Nikula tmp &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK | 247379bc100SJani Nikula CURSOR_COEFF_MASK); 248379bc100SJani Nikula tmp |= POST_CURSOR_1(0x0); 249379bc100SJani Nikula tmp |= POST_CURSOR_2(0x0); 250379bc100SJani Nikula tmp |= CURSOR_COEFF(0x3f); 251dc867bc7SMatt Roper I915_WRITE(ICL_PORT_TX_DW4_AUX(phy), tmp); 252379bc100SJani Nikula 253379bc100SJani Nikula for (lane = 0; lane <= 3; lane++) { 254379bc100SJani Nikula /* Bspec: must not use GRP register for write */ 255dc867bc7SMatt Roper tmp = I915_READ(ICL_PORT_TX_DW4_LN(lane, phy)); 256379bc100SJani Nikula tmp &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK | 257379bc100SJani Nikula CURSOR_COEFF_MASK); 258379bc100SJani Nikula tmp |= POST_CURSOR_1(0x0); 259379bc100SJani Nikula tmp |= POST_CURSOR_2(0x0); 260379bc100SJani Nikula tmp |= CURSOR_COEFF(0x3f); 261dc867bc7SMatt Roper I915_WRITE(ICL_PORT_TX_DW4_LN(lane, phy), tmp); 262379bc100SJani Nikula } 263379bc100SJani Nikula } 264379bc100SJani Nikula } 265379bc100SJani Nikula 266379bc100SJani Nikula static void configure_dual_link_mode(struct intel_encoder *encoder, 267379bc100SJani Nikula const struct intel_crtc_state *pipe_config) 268379bc100SJani Nikula { 269379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 270379bc100SJani Nikula struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); 271379bc100SJani Nikula u32 dss_ctl1; 272379bc100SJani Nikula 273379bc100SJani Nikula dss_ctl1 = I915_READ(DSS_CTL1); 274379bc100SJani Nikula dss_ctl1 |= SPLITTER_ENABLE; 275379bc100SJani Nikula dss_ctl1 &= ~OVERLAP_PIXELS_MASK; 276379bc100SJani Nikula dss_ctl1 |= OVERLAP_PIXELS(intel_dsi->pixel_overlap); 277379bc100SJani Nikula 278379bc100SJani Nikula if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) { 279379bc100SJani Nikula const struct drm_display_mode *adjusted_mode = 2801326a92cSMaarten Lankhorst &pipe_config->hw.adjusted_mode; 281379bc100SJani Nikula u32 dss_ctl2; 282379bc100SJani Nikula u16 hactive = adjusted_mode->crtc_hdisplay; 283379bc100SJani Nikula u16 dl_buffer_depth; 284379bc100SJani Nikula 285379bc100SJani Nikula dss_ctl1 &= ~DUAL_LINK_MODE_INTERLEAVE; 286379bc100SJani Nikula dl_buffer_depth = hactive / 2 + intel_dsi->pixel_overlap; 287379bc100SJani Nikula 288379bc100SJani Nikula if (dl_buffer_depth > MAX_DL_BUFFER_TARGET_DEPTH) 289379bc100SJani Nikula DRM_ERROR("DL buffer depth exceed max value\n"); 290379bc100SJani Nikula 291379bc100SJani Nikula dss_ctl1 &= ~LEFT_DL_BUF_TARGET_DEPTH_MASK; 292379bc100SJani Nikula dss_ctl1 |= LEFT_DL_BUF_TARGET_DEPTH(dl_buffer_depth); 293379bc100SJani Nikula dss_ctl2 = I915_READ(DSS_CTL2); 294379bc100SJani Nikula dss_ctl2 &= ~RIGHT_DL_BUF_TARGET_DEPTH_MASK; 295379bc100SJani Nikula dss_ctl2 |= RIGHT_DL_BUF_TARGET_DEPTH(dl_buffer_depth); 296379bc100SJani Nikula I915_WRITE(DSS_CTL2, dss_ctl2); 297379bc100SJani Nikula } else { 298379bc100SJani Nikula /* Interleave */ 299379bc100SJani Nikula dss_ctl1 |= DUAL_LINK_MODE_INTERLEAVE; 300379bc100SJani Nikula } 301379bc100SJani Nikula 302379bc100SJani Nikula I915_WRITE(DSS_CTL1, dss_ctl1); 303379bc100SJani Nikula } 304379bc100SJani Nikula 30554ed6902SJani Nikula /* aka DSI 8X clock */ 30604865139SJani Nikula static int afe_clk(struct intel_encoder *encoder, 30704865139SJani Nikula const struct intel_crtc_state *crtc_state) 30854ed6902SJani Nikula { 30954ed6902SJani Nikula struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); 31054ed6902SJani Nikula int bpp; 31154ed6902SJani Nikula 31204865139SJani Nikula if (crtc_state->dsc.compression_enable) 31304865139SJani Nikula bpp = crtc_state->dsc.compressed_bpp; 31404865139SJani Nikula else 31554ed6902SJani Nikula bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format); 31654ed6902SJani Nikula 31754ed6902SJani Nikula return DIV_ROUND_CLOSEST(intel_dsi->pclk * bpp, intel_dsi->lane_count); 31854ed6902SJani Nikula } 31954ed6902SJani Nikula 32004865139SJani Nikula static void gen11_dsi_program_esc_clk_div(struct intel_encoder *encoder, 32104865139SJani Nikula const struct intel_crtc_state *crtc_state) 322379bc100SJani Nikula { 323379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 324379bc100SJani Nikula struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); 325379bc100SJani Nikula enum port port; 32654ed6902SJani Nikula int afe_clk_khz; 327379bc100SJani Nikula u32 esc_clk_div_m; 328379bc100SJani Nikula 32904865139SJani Nikula afe_clk_khz = afe_clk(encoder, crtc_state); 330379bc100SJani Nikula esc_clk_div_m = DIV_ROUND_UP(afe_clk_khz, DSI_MAX_ESC_CLK); 331379bc100SJani Nikula 332379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 333379bc100SJani Nikula I915_WRITE(ICL_DSI_ESC_CLK_DIV(port), 334379bc100SJani Nikula esc_clk_div_m & ICL_ESC_CLK_DIV_MASK); 335379bc100SJani Nikula POSTING_READ(ICL_DSI_ESC_CLK_DIV(port)); 336379bc100SJani Nikula } 337379bc100SJani Nikula 338379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 339379bc100SJani Nikula I915_WRITE(ICL_DPHY_ESC_CLK_DIV(port), 340379bc100SJani Nikula esc_clk_div_m & ICL_ESC_CLK_DIV_MASK); 341379bc100SJani Nikula POSTING_READ(ICL_DPHY_ESC_CLK_DIV(port)); 342379bc100SJani Nikula } 343379bc100SJani Nikula } 344379bc100SJani Nikula 345379bc100SJani Nikula static void get_dsi_io_power_domains(struct drm_i915_private *dev_priv, 346379bc100SJani Nikula struct intel_dsi *intel_dsi) 347379bc100SJani Nikula { 348379bc100SJani Nikula enum port port; 349379bc100SJani Nikula 350379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 351379bc100SJani Nikula WARN_ON(intel_dsi->io_wakeref[port]); 352379bc100SJani Nikula intel_dsi->io_wakeref[port] = 353379bc100SJani Nikula intel_display_power_get(dev_priv, 354379bc100SJani Nikula port == PORT_A ? 355379bc100SJani Nikula POWER_DOMAIN_PORT_DDI_A_IO : 356379bc100SJani Nikula POWER_DOMAIN_PORT_DDI_B_IO); 357379bc100SJani Nikula } 358379bc100SJani Nikula } 359379bc100SJani Nikula 360379bc100SJani Nikula static void gen11_dsi_enable_io_power(struct intel_encoder *encoder) 361379bc100SJani Nikula { 362379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 363379bc100SJani Nikula struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); 364379bc100SJani Nikula enum port port; 365379bc100SJani Nikula u32 tmp; 366379bc100SJani Nikula 367379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 368379bc100SJani Nikula tmp = I915_READ(ICL_DSI_IO_MODECTL(port)); 369379bc100SJani Nikula tmp |= COMBO_PHY_MODE_DSI; 370379bc100SJani Nikula I915_WRITE(ICL_DSI_IO_MODECTL(port), tmp); 371379bc100SJani Nikula } 372379bc100SJani Nikula 373379bc100SJani Nikula get_dsi_io_power_domains(dev_priv, intel_dsi); 374379bc100SJani Nikula } 375379bc100SJani Nikula 376379bc100SJani Nikula static void gen11_dsi_power_up_lanes(struct intel_encoder *encoder) 377379bc100SJani Nikula { 378379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 379379bc100SJani Nikula struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); 380dc867bc7SMatt Roper enum phy phy; 381379bc100SJani Nikula 382dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) 383dc867bc7SMatt Roper intel_combo_phy_power_up_lanes(dev_priv, phy, true, 384379bc100SJani Nikula intel_dsi->lane_count, false); 385379bc100SJani Nikula } 386379bc100SJani Nikula 387379bc100SJani Nikula static void gen11_dsi_config_phy_lanes_sequence(struct intel_encoder *encoder) 388379bc100SJani Nikula { 389379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 390379bc100SJani Nikula struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); 391dc867bc7SMatt Roper enum phy phy; 392379bc100SJani Nikula u32 tmp; 393379bc100SJani Nikula int lane; 394379bc100SJani Nikula 395379bc100SJani Nikula /* Step 4b(i) set loadgen select for transmit and aux lanes */ 396dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) { 397dc867bc7SMatt Roper tmp = I915_READ(ICL_PORT_TX_DW4_AUX(phy)); 398379bc100SJani Nikula tmp &= ~LOADGEN_SELECT; 399dc867bc7SMatt Roper I915_WRITE(ICL_PORT_TX_DW4_AUX(phy), tmp); 400379bc100SJani Nikula for (lane = 0; lane <= 3; lane++) { 401dc867bc7SMatt Roper tmp = I915_READ(ICL_PORT_TX_DW4_LN(lane, phy)); 402379bc100SJani Nikula tmp &= ~LOADGEN_SELECT; 403379bc100SJani Nikula if (lane != 2) 404379bc100SJani Nikula tmp |= LOADGEN_SELECT; 405dc867bc7SMatt Roper I915_WRITE(ICL_PORT_TX_DW4_LN(lane, phy), tmp); 406379bc100SJani Nikula } 407379bc100SJani Nikula } 408379bc100SJani Nikula 409379bc100SJani Nikula /* Step 4b(ii) set latency optimization for transmit and aux lanes */ 410dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) { 411dc867bc7SMatt Roper tmp = I915_READ(ICL_PORT_TX_DW2_AUX(phy)); 412379bc100SJani Nikula tmp &= ~FRC_LATENCY_OPTIM_MASK; 413379bc100SJani Nikula tmp |= FRC_LATENCY_OPTIM_VAL(0x5); 414dc867bc7SMatt Roper I915_WRITE(ICL_PORT_TX_DW2_AUX(phy), tmp); 415dc867bc7SMatt Roper tmp = I915_READ(ICL_PORT_TX_DW2_LN0(phy)); 416379bc100SJani Nikula tmp &= ~FRC_LATENCY_OPTIM_MASK; 417379bc100SJani Nikula tmp |= FRC_LATENCY_OPTIM_VAL(0x5); 418dc867bc7SMatt Roper I915_WRITE(ICL_PORT_TX_DW2_GRP(phy), tmp); 4196a7bafe8SVandita Kulkarni 420960e9836SVandita Kulkarni /* For EHL, TGL, set latency optimization for PCS_DW1 lanes */ 421960e9836SVandita Kulkarni if (IS_ELKHARTLAKE(dev_priv) || (INTEL_GEN(dev_priv) >= 12)) { 422dc867bc7SMatt Roper tmp = I915_READ(ICL_PORT_PCS_DW1_AUX(phy)); 4236a7bafe8SVandita Kulkarni tmp &= ~LATENCY_OPTIM_MASK; 4246a7bafe8SVandita Kulkarni tmp |= LATENCY_OPTIM_VAL(0); 425dc867bc7SMatt Roper I915_WRITE(ICL_PORT_PCS_DW1_AUX(phy), tmp); 4266a7bafe8SVandita Kulkarni 427dc867bc7SMatt Roper tmp = I915_READ(ICL_PORT_PCS_DW1_LN0(phy)); 4286a7bafe8SVandita Kulkarni tmp &= ~LATENCY_OPTIM_MASK; 4296a7bafe8SVandita Kulkarni tmp |= LATENCY_OPTIM_VAL(0x1); 430dc867bc7SMatt Roper I915_WRITE(ICL_PORT_PCS_DW1_GRP(phy), tmp); 4316a7bafe8SVandita Kulkarni } 432379bc100SJani Nikula } 433379bc100SJani Nikula 434379bc100SJani Nikula } 435379bc100SJani Nikula 436379bc100SJani Nikula static void gen11_dsi_voltage_swing_program_seq(struct intel_encoder *encoder) 437379bc100SJani Nikula { 438379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 439379bc100SJani Nikula struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); 440379bc100SJani Nikula u32 tmp; 441dc867bc7SMatt Roper enum phy phy; 442379bc100SJani Nikula 443379bc100SJani Nikula /* clear common keeper enable bit */ 444dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) { 445dc867bc7SMatt Roper tmp = I915_READ(ICL_PORT_PCS_DW1_LN0(phy)); 446379bc100SJani Nikula tmp &= ~COMMON_KEEPER_EN; 447dc867bc7SMatt Roper I915_WRITE(ICL_PORT_PCS_DW1_GRP(phy), tmp); 448dc867bc7SMatt Roper tmp = I915_READ(ICL_PORT_PCS_DW1_AUX(phy)); 449379bc100SJani Nikula tmp &= ~COMMON_KEEPER_EN; 450dc867bc7SMatt Roper I915_WRITE(ICL_PORT_PCS_DW1_AUX(phy), tmp); 451379bc100SJani Nikula } 452379bc100SJani Nikula 453379bc100SJani Nikula /* 454379bc100SJani Nikula * Set SUS Clock Config bitfield to 11b 455379bc100SJani Nikula * Note: loadgen select program is done 456379bc100SJani Nikula * as part of lane phy sequence configuration 457379bc100SJani Nikula */ 458dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) { 459dc867bc7SMatt Roper tmp = I915_READ(ICL_PORT_CL_DW5(phy)); 460379bc100SJani Nikula tmp |= SUS_CLOCK_CONFIG; 461dc867bc7SMatt Roper I915_WRITE(ICL_PORT_CL_DW5(phy), tmp); 462379bc100SJani Nikula } 463379bc100SJani Nikula 464379bc100SJani Nikula /* Clear training enable to change swing values */ 465dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) { 466dc867bc7SMatt Roper tmp = I915_READ(ICL_PORT_TX_DW5_LN0(phy)); 467379bc100SJani Nikula tmp &= ~TX_TRAINING_EN; 468dc867bc7SMatt Roper I915_WRITE(ICL_PORT_TX_DW5_GRP(phy), tmp); 469dc867bc7SMatt Roper tmp = I915_READ(ICL_PORT_TX_DW5_AUX(phy)); 470379bc100SJani Nikula tmp &= ~TX_TRAINING_EN; 471dc867bc7SMatt Roper I915_WRITE(ICL_PORT_TX_DW5_AUX(phy), tmp); 472379bc100SJani Nikula } 473379bc100SJani Nikula 474379bc100SJani Nikula /* Program swing and de-emphasis */ 475379bc100SJani Nikula dsi_program_swing_and_deemphasis(encoder); 476379bc100SJani Nikula 477379bc100SJani Nikula /* Set training enable to trigger update */ 478dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) { 479dc867bc7SMatt Roper tmp = I915_READ(ICL_PORT_TX_DW5_LN0(phy)); 480379bc100SJani Nikula tmp |= TX_TRAINING_EN; 481dc867bc7SMatt Roper I915_WRITE(ICL_PORT_TX_DW5_GRP(phy), tmp); 482dc867bc7SMatt Roper tmp = I915_READ(ICL_PORT_TX_DW5_AUX(phy)); 483379bc100SJani Nikula tmp |= TX_TRAINING_EN; 484dc867bc7SMatt Roper I915_WRITE(ICL_PORT_TX_DW5_AUX(phy), tmp); 485379bc100SJani Nikula } 486379bc100SJani Nikula } 487379bc100SJani Nikula 488379bc100SJani Nikula static void gen11_dsi_enable_ddi_buffer(struct intel_encoder *encoder) 489379bc100SJani Nikula { 490379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 491379bc100SJani Nikula struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); 492379bc100SJani Nikula u32 tmp; 493379bc100SJani Nikula enum port port; 494379bc100SJani Nikula 495379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 496379bc100SJani Nikula tmp = I915_READ(DDI_BUF_CTL(port)); 497379bc100SJani Nikula tmp |= DDI_BUF_CTL_ENABLE; 498379bc100SJani Nikula I915_WRITE(DDI_BUF_CTL(port), tmp); 499379bc100SJani Nikula 500379bc100SJani Nikula if (wait_for_us(!(I915_READ(DDI_BUF_CTL(port)) & 501379bc100SJani Nikula DDI_BUF_IS_IDLE), 502379bc100SJani Nikula 500)) 503379bc100SJani Nikula DRM_ERROR("DDI port:%c buffer idle\n", port_name(port)); 504379bc100SJani Nikula } 505379bc100SJani Nikula } 506379bc100SJani Nikula 50704865139SJani Nikula static void 50804865139SJani Nikula gen11_dsi_setup_dphy_timings(struct intel_encoder *encoder, 50904865139SJani Nikula const struct intel_crtc_state *crtc_state) 510379bc100SJani Nikula { 511379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 512379bc100SJani Nikula struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); 513379bc100SJani Nikula u32 tmp; 514379bc100SJani Nikula enum port port; 515dc867bc7SMatt Roper enum phy phy; 516379bc100SJani Nikula 517379bc100SJani Nikula /* Program T-INIT master registers */ 518379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 519379bc100SJani Nikula tmp = I915_READ(ICL_DSI_T_INIT_MASTER(port)); 520379bc100SJani Nikula tmp &= ~MASTER_INIT_TIMER_MASK; 521379bc100SJani Nikula tmp |= intel_dsi->init_count; 522379bc100SJani Nikula I915_WRITE(ICL_DSI_T_INIT_MASTER(port), tmp); 523379bc100SJani Nikula } 524379bc100SJani Nikula 525379bc100SJani Nikula /* Program DPHY clock lanes timings */ 526379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 527379bc100SJani Nikula I915_WRITE(DPHY_CLK_TIMING_PARAM(port), intel_dsi->dphy_reg); 528379bc100SJani Nikula 529379bc100SJani Nikula /* shadow register inside display core */ 530379bc100SJani Nikula I915_WRITE(DSI_CLK_TIMING_PARAM(port), intel_dsi->dphy_reg); 531379bc100SJani Nikula } 532379bc100SJani Nikula 533379bc100SJani Nikula /* Program DPHY data lanes timings */ 534379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 535379bc100SJani Nikula I915_WRITE(DPHY_DATA_TIMING_PARAM(port), 536379bc100SJani Nikula intel_dsi->dphy_data_lane_reg); 537379bc100SJani Nikula 538379bc100SJani Nikula /* shadow register inside display core */ 539379bc100SJani Nikula I915_WRITE(DSI_DATA_TIMING_PARAM(port), 540379bc100SJani Nikula intel_dsi->dphy_data_lane_reg); 541379bc100SJani Nikula } 542379bc100SJani Nikula 543379bc100SJani Nikula /* 544379bc100SJani Nikula * If DSI link operating at or below an 800 MHz, 545379bc100SJani Nikula * TA_SURE should be override and programmed to 546379bc100SJani Nikula * a value '0' inside TA_PARAM_REGISTERS otherwise 547379bc100SJani Nikula * leave all fields at HW default values. 548379bc100SJani Nikula */ 5497b864f95SVandita Kulkarni if (IS_GEN(dev_priv, 11)) { 55004865139SJani Nikula if (afe_clk(encoder, crtc_state) <= 800000) { 551379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 552379bc100SJani Nikula tmp = I915_READ(DPHY_TA_TIMING_PARAM(port)); 553379bc100SJani Nikula tmp &= ~TA_SURE_MASK; 554379bc100SJani Nikula tmp |= TA_SURE_OVERRIDE | TA_SURE(0); 555379bc100SJani Nikula I915_WRITE(DPHY_TA_TIMING_PARAM(port), tmp); 556379bc100SJani Nikula 557379bc100SJani Nikula /* shadow register inside display core */ 558379bc100SJani Nikula tmp = I915_READ(DSI_TA_TIMING_PARAM(port)); 559379bc100SJani Nikula tmp &= ~TA_SURE_MASK; 560379bc100SJani Nikula tmp |= TA_SURE_OVERRIDE | TA_SURE(0); 561379bc100SJani Nikula I915_WRITE(DSI_TA_TIMING_PARAM(port), tmp); 562379bc100SJani Nikula } 563379bc100SJani Nikula } 5647b864f95SVandita Kulkarni } 565683d672cSJosé Roberto de Souza 566683d672cSJosé Roberto de Souza if (IS_ELKHARTLAKE(dev_priv)) { 567dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) { 568dc867bc7SMatt Roper tmp = I915_READ(ICL_DPHY_CHKN(phy)); 569683d672cSJosé Roberto de Souza tmp |= ICL_DPHY_CHKN_AFE_OVER_PPI_STRAP; 570dc867bc7SMatt Roper I915_WRITE(ICL_DPHY_CHKN(phy), tmp); 571683d672cSJosé Roberto de Souza } 572683d672cSJosé Roberto de Souza } 573379bc100SJani Nikula } 574379bc100SJani Nikula 575379bc100SJani Nikula static void gen11_dsi_gate_clocks(struct intel_encoder *encoder) 576379bc100SJani Nikula { 577379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 578379bc100SJani Nikula struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); 579379bc100SJani Nikula u32 tmp; 580befa372bSMatt Roper enum phy phy; 581379bc100SJani Nikula 582379bc100SJani Nikula mutex_lock(&dev_priv->dpll_lock); 583befa372bSMatt Roper tmp = I915_READ(ICL_DPCLKA_CFGCR0); 584dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) 585befa372bSMatt Roper tmp |= ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy); 586379bc100SJani Nikula 587befa372bSMatt Roper I915_WRITE(ICL_DPCLKA_CFGCR0, tmp); 588379bc100SJani Nikula mutex_unlock(&dev_priv->dpll_lock); 589379bc100SJani Nikula } 590379bc100SJani Nikula 591379bc100SJani Nikula static void gen11_dsi_ungate_clocks(struct intel_encoder *encoder) 592379bc100SJani Nikula { 593379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 594379bc100SJani Nikula struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); 595379bc100SJani Nikula u32 tmp; 596befa372bSMatt Roper enum phy phy; 597379bc100SJani Nikula 598379bc100SJani Nikula mutex_lock(&dev_priv->dpll_lock); 599befa372bSMatt Roper tmp = I915_READ(ICL_DPCLKA_CFGCR0); 600dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) 601befa372bSMatt Roper tmp &= ~ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy); 602379bc100SJani Nikula 603befa372bSMatt Roper I915_WRITE(ICL_DPCLKA_CFGCR0, tmp); 604379bc100SJani Nikula mutex_unlock(&dev_priv->dpll_lock); 605379bc100SJani Nikula } 606379bc100SJani Nikula 607379bc100SJani Nikula static void gen11_dsi_map_pll(struct intel_encoder *encoder, 608379bc100SJani Nikula const struct intel_crtc_state *crtc_state) 609379bc100SJani Nikula { 610379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 611379bc100SJani Nikula struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); 612379bc100SJani Nikula struct intel_shared_dpll *pll = crtc_state->shared_dpll; 613befa372bSMatt Roper enum phy phy; 614379bc100SJani Nikula u32 val; 615379bc100SJani Nikula 616379bc100SJani Nikula mutex_lock(&dev_priv->dpll_lock); 617379bc100SJani Nikula 618befa372bSMatt Roper val = I915_READ(ICL_DPCLKA_CFGCR0); 619dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) { 620befa372bSMatt Roper val &= ~ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy); 621befa372bSMatt Roper val |= ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy); 622379bc100SJani Nikula } 623befa372bSMatt Roper I915_WRITE(ICL_DPCLKA_CFGCR0, val); 624379bc100SJani Nikula 625dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) { 626991d9557SVandita Kulkarni if (INTEL_GEN(dev_priv) >= 12) 627991d9557SVandita Kulkarni val |= ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy); 628991d9557SVandita Kulkarni else 629befa372bSMatt Roper val &= ~ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy); 630379bc100SJani Nikula } 631befa372bSMatt Roper I915_WRITE(ICL_DPCLKA_CFGCR0, val); 632379bc100SJani Nikula 633befa372bSMatt Roper POSTING_READ(ICL_DPCLKA_CFGCR0); 634379bc100SJani Nikula 635379bc100SJani Nikula mutex_unlock(&dev_priv->dpll_lock); 636379bc100SJani Nikula } 637379bc100SJani Nikula 638379bc100SJani Nikula static void 639379bc100SJani Nikula gen11_dsi_configure_transcoder(struct intel_encoder *encoder, 640379bc100SJani Nikula const struct intel_crtc_state *pipe_config) 641379bc100SJani Nikula { 642379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 643379bc100SJani Nikula struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); 6442225f3c6SMaarten Lankhorst struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->uapi.crtc); 645379bc100SJani Nikula enum pipe pipe = intel_crtc->pipe; 646379bc100SJani Nikula u32 tmp; 647379bc100SJani Nikula enum port port; 648379bc100SJani Nikula enum transcoder dsi_trans; 649379bc100SJani Nikula 650379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 651379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 652379bc100SJani Nikula tmp = I915_READ(DSI_TRANS_FUNC_CONF(dsi_trans)); 653379bc100SJani Nikula 654379bc100SJani Nikula if (intel_dsi->eotp_pkt) 655379bc100SJani Nikula tmp &= ~EOTP_DISABLED; 656379bc100SJani Nikula else 657379bc100SJani Nikula tmp |= EOTP_DISABLED; 658379bc100SJani Nikula 659379bc100SJani Nikula /* enable link calibration if freq > 1.5Gbps */ 66004865139SJani Nikula if (afe_clk(encoder, pipe_config) >= 1500 * 1000) { 661379bc100SJani Nikula tmp &= ~LINK_CALIBRATION_MASK; 662379bc100SJani Nikula tmp |= CALIBRATION_ENABLED_INITIAL_ONLY; 663379bc100SJani Nikula } 664379bc100SJani Nikula 665379bc100SJani Nikula /* configure continuous clock */ 666379bc100SJani Nikula tmp &= ~CONTINUOUS_CLK_MASK; 667379bc100SJani Nikula if (intel_dsi->clock_stop) 668379bc100SJani Nikula tmp |= CLK_ENTER_LP_AFTER_DATA; 669379bc100SJani Nikula else 670379bc100SJani Nikula tmp |= CLK_HS_CONTINUOUS; 671379bc100SJani Nikula 672379bc100SJani Nikula /* configure buffer threshold limit to minimum */ 673379bc100SJani Nikula tmp &= ~PIX_BUF_THRESHOLD_MASK; 674379bc100SJani Nikula tmp |= PIX_BUF_THRESHOLD_1_4; 675379bc100SJani Nikula 676379bc100SJani Nikula /* set virtual channel to '0' */ 677379bc100SJani Nikula tmp &= ~PIX_VIRT_CHAN_MASK; 678379bc100SJani Nikula tmp |= PIX_VIRT_CHAN(0); 679379bc100SJani Nikula 680379bc100SJani Nikula /* program BGR transmission */ 681379bc100SJani Nikula if (intel_dsi->bgr_enabled) 682379bc100SJani Nikula tmp |= BGR_TRANSMISSION; 683379bc100SJani Nikula 684379bc100SJani Nikula /* select pixel format */ 685379bc100SJani Nikula tmp &= ~PIX_FMT_MASK; 68638b89881SJani Nikula if (pipe_config->dsc.compression_enable) { 68738b89881SJani Nikula tmp |= PIX_FMT_COMPRESSED; 68838b89881SJani Nikula } else { 689379bc100SJani Nikula switch (intel_dsi->pixel_format) { 690379bc100SJani Nikula default: 691379bc100SJani Nikula MISSING_CASE(intel_dsi->pixel_format); 692379bc100SJani Nikula /* fallthrough */ 693379bc100SJani Nikula case MIPI_DSI_FMT_RGB565: 694379bc100SJani Nikula tmp |= PIX_FMT_RGB565; 695379bc100SJani Nikula break; 696379bc100SJani Nikula case MIPI_DSI_FMT_RGB666_PACKED: 697379bc100SJani Nikula tmp |= PIX_FMT_RGB666_PACKED; 698379bc100SJani Nikula break; 699379bc100SJani Nikula case MIPI_DSI_FMT_RGB666: 700379bc100SJani Nikula tmp |= PIX_FMT_RGB666_LOOSE; 701379bc100SJani Nikula break; 702379bc100SJani Nikula case MIPI_DSI_FMT_RGB888: 703379bc100SJani Nikula tmp |= PIX_FMT_RGB888; 704379bc100SJani Nikula break; 705379bc100SJani Nikula } 70638b89881SJani Nikula } 707379bc100SJani Nikula 70832d38e6cSVandita Kulkarni if (INTEL_GEN(dev_priv) >= 12) { 70932d38e6cSVandita Kulkarni if (is_vid_mode(intel_dsi)) 71032d38e6cSVandita Kulkarni tmp |= BLANKING_PACKET_ENABLE; 71132d38e6cSVandita Kulkarni } 71232d38e6cSVandita Kulkarni 713379bc100SJani Nikula /* program DSI operation mode */ 714379bc100SJani Nikula if (is_vid_mode(intel_dsi)) { 715379bc100SJani Nikula tmp &= ~OP_MODE_MASK; 716379bc100SJani Nikula switch (intel_dsi->video_mode_format) { 717379bc100SJani Nikula default: 718379bc100SJani Nikula MISSING_CASE(intel_dsi->video_mode_format); 719379bc100SJani Nikula /* fallthrough */ 720379bc100SJani Nikula case VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS: 721379bc100SJani Nikula tmp |= VIDEO_MODE_SYNC_EVENT; 722379bc100SJani Nikula break; 723379bc100SJani Nikula case VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE: 724379bc100SJani Nikula tmp |= VIDEO_MODE_SYNC_PULSE; 725379bc100SJani Nikula break; 726379bc100SJani Nikula } 727379bc100SJani Nikula } 728379bc100SJani Nikula 729379bc100SJani Nikula I915_WRITE(DSI_TRANS_FUNC_CONF(dsi_trans), tmp); 730379bc100SJani Nikula } 731379bc100SJani Nikula 732379bc100SJani Nikula /* enable port sync mode if dual link */ 733379bc100SJani Nikula if (intel_dsi->dual_link) { 734379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 735379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 736379bc100SJani Nikula tmp = I915_READ(TRANS_DDI_FUNC_CTL2(dsi_trans)); 737379bc100SJani Nikula tmp |= PORT_SYNC_MODE_ENABLE; 738379bc100SJani Nikula I915_WRITE(TRANS_DDI_FUNC_CTL2(dsi_trans), tmp); 739379bc100SJani Nikula } 740379bc100SJani Nikula 741379bc100SJani Nikula /* configure stream splitting */ 742379bc100SJani Nikula configure_dual_link_mode(encoder, pipe_config); 743379bc100SJani Nikula } 744379bc100SJani Nikula 745379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 746379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 747379bc100SJani Nikula 748379bc100SJani Nikula /* select data lane width */ 749379bc100SJani Nikula tmp = I915_READ(TRANS_DDI_FUNC_CTL(dsi_trans)); 750379bc100SJani Nikula tmp &= ~DDI_PORT_WIDTH_MASK; 751379bc100SJani Nikula tmp |= DDI_PORT_WIDTH(intel_dsi->lane_count); 752379bc100SJani Nikula 753379bc100SJani Nikula /* select input pipe */ 754379bc100SJani Nikula tmp &= ~TRANS_DDI_EDP_INPUT_MASK; 755379bc100SJani Nikula switch (pipe) { 756379bc100SJani Nikula default: 757379bc100SJani Nikula MISSING_CASE(pipe); 758379bc100SJani Nikula /* fallthrough */ 759379bc100SJani Nikula case PIPE_A: 760379bc100SJani Nikula tmp |= TRANS_DDI_EDP_INPUT_A_ON; 761379bc100SJani Nikula break; 762379bc100SJani Nikula case PIPE_B: 763379bc100SJani Nikula tmp |= TRANS_DDI_EDP_INPUT_B_ONOFF; 764379bc100SJani Nikula break; 765379bc100SJani Nikula case PIPE_C: 766379bc100SJani Nikula tmp |= TRANS_DDI_EDP_INPUT_C_ONOFF; 767379bc100SJani Nikula break; 7684d89adc7SJosé Roberto de Souza case PIPE_D: 7694d89adc7SJosé Roberto de Souza tmp |= TRANS_DDI_EDP_INPUT_D_ONOFF; 7704d89adc7SJosé Roberto de Souza break; 771379bc100SJani Nikula } 772379bc100SJani Nikula 773379bc100SJani Nikula /* enable DDI buffer */ 774379bc100SJani Nikula tmp |= TRANS_DDI_FUNC_ENABLE; 775379bc100SJani Nikula I915_WRITE(TRANS_DDI_FUNC_CTL(dsi_trans), tmp); 776379bc100SJani Nikula } 777379bc100SJani Nikula 778379bc100SJani Nikula /* wait for link ready */ 779379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 780379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 781379bc100SJani Nikula if (wait_for_us((I915_READ(DSI_TRANS_FUNC_CONF(dsi_trans)) & 782379bc100SJani Nikula LINK_READY), 2500)) 783379bc100SJani Nikula DRM_ERROR("DSI link not ready\n"); 784379bc100SJani Nikula } 785379bc100SJani Nikula } 786379bc100SJani Nikula 787379bc100SJani Nikula static void 788379bc100SJani Nikula gen11_dsi_set_transcoder_timings(struct intel_encoder *encoder, 78953693f02SJani Nikula const struct intel_crtc_state *crtc_state) 790379bc100SJani Nikula { 791379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 792379bc100SJani Nikula struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); 793379bc100SJani Nikula const struct drm_display_mode *adjusted_mode = 79453693f02SJani Nikula &crtc_state->hw.adjusted_mode; 795379bc100SJani Nikula enum port port; 796379bc100SJani Nikula enum transcoder dsi_trans; 797379bc100SJani Nikula /* horizontal timings */ 798379bc100SJani Nikula u16 htotal, hactive, hsync_start, hsync_end, hsync_size; 7990cc35a9cSYueHaibing u16 hback_porch; 800379bc100SJani Nikula /* vertical timings */ 801379bc100SJani Nikula u16 vtotal, vactive, vsync_start, vsync_end, vsync_shift; 80253693f02SJani Nikula int mul = 1, div = 1; 80353693f02SJani Nikula 80453693f02SJani Nikula /* 80553693f02SJani Nikula * Adjust horizontal timings (htotal, hsync_start, hsync_end) to account 80653693f02SJani Nikula * for slower link speed if DSC is enabled. 80753693f02SJani Nikula * 80853693f02SJani Nikula * The compression frequency ratio is the ratio between compressed and 80953693f02SJani Nikula * non-compressed link speeds, and simplifies down to the ratio between 81053693f02SJani Nikula * compressed and non-compressed bpp. 81153693f02SJani Nikula */ 81253693f02SJani Nikula if (crtc_state->dsc.compression_enable) { 81353693f02SJani Nikula mul = crtc_state->dsc.compressed_bpp; 81453693f02SJani Nikula div = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format); 81553693f02SJani Nikula } 816379bc100SJani Nikula 817379bc100SJani Nikula hactive = adjusted_mode->crtc_hdisplay; 81853693f02SJani Nikula htotal = DIV_ROUND_UP(adjusted_mode->crtc_htotal * mul, div); 81953693f02SJani Nikula hsync_start = DIV_ROUND_UP(adjusted_mode->crtc_hsync_start * mul, div); 82053693f02SJani Nikula hsync_end = DIV_ROUND_UP(adjusted_mode->crtc_hsync_end * mul, div); 821379bc100SJani Nikula hsync_size = hsync_end - hsync_start; 822379bc100SJani Nikula hback_porch = (adjusted_mode->crtc_htotal - 823379bc100SJani Nikula adjusted_mode->crtc_hsync_end); 824379bc100SJani Nikula vactive = adjusted_mode->crtc_vdisplay; 825379bc100SJani Nikula vtotal = adjusted_mode->crtc_vtotal; 826379bc100SJani Nikula vsync_start = adjusted_mode->crtc_vsync_start; 827379bc100SJani Nikula vsync_end = adjusted_mode->crtc_vsync_end; 828379bc100SJani Nikula vsync_shift = hsync_start - htotal / 2; 829379bc100SJani Nikula 830379bc100SJani Nikula if (intel_dsi->dual_link) { 831379bc100SJani Nikula hactive /= 2; 832379bc100SJani Nikula if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) 833379bc100SJani Nikula hactive += intel_dsi->pixel_overlap; 834379bc100SJani Nikula htotal /= 2; 835379bc100SJani Nikula } 836379bc100SJani Nikula 837379bc100SJani Nikula /* minimum hactive as per bspec: 256 pixels */ 838379bc100SJani Nikula if (adjusted_mode->crtc_hdisplay < 256) 839379bc100SJani Nikula DRM_ERROR("hactive is less then 256 pixels\n"); 840379bc100SJani Nikula 841379bc100SJani Nikula /* if RGB666 format, then hactive must be multiple of 4 pixels */ 842379bc100SJani Nikula if (intel_dsi->pixel_format == MIPI_DSI_FMT_RGB666 && hactive % 4 != 0) 843379bc100SJani Nikula DRM_ERROR("hactive pixels are not multiple of 4\n"); 844379bc100SJani Nikula 845379bc100SJani Nikula /* program TRANS_HTOTAL register */ 846379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 847379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 848379bc100SJani Nikula I915_WRITE(HTOTAL(dsi_trans), 849379bc100SJani Nikula (hactive - 1) | ((htotal - 1) << 16)); 850379bc100SJani Nikula } 851379bc100SJani Nikula 852379bc100SJani Nikula /* TRANS_HSYNC register to be programmed only for video mode */ 853379bc100SJani Nikula if (intel_dsi->operation_mode == INTEL_DSI_VIDEO_MODE) { 854379bc100SJani Nikula if (intel_dsi->video_mode_format == 855379bc100SJani Nikula VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE) { 856379bc100SJani Nikula /* BSPEC: hsync size should be atleast 16 pixels */ 857379bc100SJani Nikula if (hsync_size < 16) 858379bc100SJani Nikula DRM_ERROR("hsync size < 16 pixels\n"); 859379bc100SJani Nikula } 860379bc100SJani Nikula 861379bc100SJani Nikula if (hback_porch < 16) 862379bc100SJani Nikula DRM_ERROR("hback porch < 16 pixels\n"); 863379bc100SJani Nikula 864379bc100SJani Nikula if (intel_dsi->dual_link) { 865379bc100SJani Nikula hsync_start /= 2; 866379bc100SJani Nikula hsync_end /= 2; 867379bc100SJani Nikula } 868379bc100SJani Nikula 869379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 870379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 871379bc100SJani Nikula I915_WRITE(HSYNC(dsi_trans), 872379bc100SJani Nikula (hsync_start - 1) | ((hsync_end - 1) << 16)); 873379bc100SJani Nikula } 874379bc100SJani Nikula } 875379bc100SJani Nikula 876379bc100SJani Nikula /* program TRANS_VTOTAL register */ 877379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 878379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 879379bc100SJani Nikula /* 880379bc100SJani Nikula * FIXME: Programing this by assuming progressive mode, since 881379bc100SJani Nikula * non-interlaced info from VBT is not saved inside 882379bc100SJani Nikula * struct drm_display_mode. 883379bc100SJani Nikula * For interlace mode: program required pixel minus 2 884379bc100SJani Nikula */ 885379bc100SJani Nikula I915_WRITE(VTOTAL(dsi_trans), 886379bc100SJani Nikula (vactive - 1) | ((vtotal - 1) << 16)); 887379bc100SJani Nikula } 888379bc100SJani Nikula 889379bc100SJani Nikula if (vsync_end < vsync_start || vsync_end > vtotal) 890379bc100SJani Nikula DRM_ERROR("Invalid vsync_end value\n"); 891379bc100SJani Nikula 892379bc100SJani Nikula if (vsync_start < vactive) 893379bc100SJani Nikula DRM_ERROR("vsync_start less than vactive\n"); 894379bc100SJani Nikula 895379bc100SJani Nikula /* program TRANS_VSYNC register */ 896379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 897379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 898379bc100SJani Nikula I915_WRITE(VSYNC(dsi_trans), 899379bc100SJani Nikula (vsync_start - 1) | ((vsync_end - 1) << 16)); 900379bc100SJani Nikula } 901379bc100SJani Nikula 902379bc100SJani Nikula /* 903379bc100SJani Nikula * FIXME: It has to be programmed only for interlaced 904379bc100SJani Nikula * modes. Put the check condition here once interlaced 905379bc100SJani Nikula * info available as described above. 906379bc100SJani Nikula * program TRANS_VSYNCSHIFT register 907379bc100SJani Nikula */ 908379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 909379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 910379bc100SJani Nikula I915_WRITE(VSYNCSHIFT(dsi_trans), vsync_shift); 911379bc100SJani Nikula } 9123522a33aSVandita Kulkarni 9133522a33aSVandita Kulkarni /* program TRANS_VBLANK register, should be same as vtotal programmed */ 9143522a33aSVandita Kulkarni if (INTEL_GEN(dev_priv) >= 12) { 9153522a33aSVandita Kulkarni for_each_dsi_port(port, intel_dsi->ports) { 9163522a33aSVandita Kulkarni dsi_trans = dsi_port_to_transcoder(port); 9173522a33aSVandita Kulkarni I915_WRITE(VBLANK(dsi_trans), 9183522a33aSVandita Kulkarni (vactive - 1) | ((vtotal - 1) << 16)); 9193522a33aSVandita Kulkarni } 9203522a33aSVandita Kulkarni } 921379bc100SJani Nikula } 922379bc100SJani Nikula 923379bc100SJani Nikula static void gen11_dsi_enable_transcoder(struct intel_encoder *encoder) 924379bc100SJani Nikula { 925379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 926379bc100SJani Nikula struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); 927379bc100SJani Nikula enum port port; 928379bc100SJani Nikula enum transcoder dsi_trans; 929379bc100SJani Nikula u32 tmp; 930379bc100SJani Nikula 931379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 932379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 933379bc100SJani Nikula tmp = I915_READ(PIPECONF(dsi_trans)); 934379bc100SJani Nikula tmp |= PIPECONF_ENABLE; 935379bc100SJani Nikula I915_WRITE(PIPECONF(dsi_trans), tmp); 936379bc100SJani Nikula 937379bc100SJani Nikula /* wait for transcoder to be enabled */ 9384cb3b44dSDaniele Ceraolo Spurio if (intel_de_wait_for_set(dev_priv, PIPECONF(dsi_trans), 939379bc100SJani Nikula I965_PIPECONF_ACTIVE, 10)) 940379bc100SJani Nikula DRM_ERROR("DSI transcoder not enabled\n"); 941379bc100SJani Nikula } 942379bc100SJani Nikula } 943379bc100SJani Nikula 94404865139SJani Nikula static void gen11_dsi_setup_timeouts(struct intel_encoder *encoder, 94504865139SJani Nikula const struct intel_crtc_state *crtc_state) 946379bc100SJani Nikula { 947379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 948379bc100SJani Nikula struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); 949379bc100SJani Nikula enum port port; 950379bc100SJani Nikula enum transcoder dsi_trans; 951379bc100SJani Nikula u32 tmp, hs_tx_timeout, lp_rx_timeout, ta_timeout, divisor, mul; 952379bc100SJani Nikula 953379bc100SJani Nikula /* 954379bc100SJani Nikula * escape clock count calculation: 955379bc100SJani Nikula * BYTE_CLK_COUNT = TIME_NS/(8 * UI) 956379bc100SJani Nikula * UI (nsec) = (10^6)/Bitrate 957379bc100SJani Nikula * TIME_NS = (BYTE_CLK_COUNT * 8 * 10^6)/ Bitrate 958379bc100SJani Nikula * ESCAPE_CLK_COUNT = TIME_NS/ESC_CLK_NS 959379bc100SJani Nikula */ 96004865139SJani Nikula divisor = intel_dsi_tlpx_ns(intel_dsi) * afe_clk(encoder, crtc_state) * 1000; 961379bc100SJani Nikula mul = 8 * 1000000; 962379bc100SJani Nikula hs_tx_timeout = DIV_ROUND_UP(intel_dsi->hs_tx_timeout * mul, 963379bc100SJani Nikula divisor); 964379bc100SJani Nikula lp_rx_timeout = DIV_ROUND_UP(intel_dsi->lp_rx_timeout * mul, divisor); 965379bc100SJani Nikula ta_timeout = DIV_ROUND_UP(intel_dsi->turn_arnd_val * mul, divisor); 966379bc100SJani Nikula 967379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 968379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 969379bc100SJani Nikula 970379bc100SJani Nikula /* program hst_tx_timeout */ 971379bc100SJani Nikula tmp = I915_READ(DSI_HSTX_TO(dsi_trans)); 972379bc100SJani Nikula tmp &= ~HSTX_TIMEOUT_VALUE_MASK; 973379bc100SJani Nikula tmp |= HSTX_TIMEOUT_VALUE(hs_tx_timeout); 974379bc100SJani Nikula I915_WRITE(DSI_HSTX_TO(dsi_trans), tmp); 975379bc100SJani Nikula 976379bc100SJani Nikula /* FIXME: DSI_CALIB_TO */ 977379bc100SJani Nikula 978379bc100SJani Nikula /* program lp_rx_host timeout */ 979379bc100SJani Nikula tmp = I915_READ(DSI_LPRX_HOST_TO(dsi_trans)); 980379bc100SJani Nikula tmp &= ~LPRX_TIMEOUT_VALUE_MASK; 981379bc100SJani Nikula tmp |= LPRX_TIMEOUT_VALUE(lp_rx_timeout); 982379bc100SJani Nikula I915_WRITE(DSI_LPRX_HOST_TO(dsi_trans), tmp); 983379bc100SJani Nikula 984379bc100SJani Nikula /* FIXME: DSI_PWAIT_TO */ 985379bc100SJani Nikula 986379bc100SJani Nikula /* program turn around timeout */ 987379bc100SJani Nikula tmp = I915_READ(DSI_TA_TO(dsi_trans)); 988379bc100SJani Nikula tmp &= ~TA_TIMEOUT_VALUE_MASK; 989379bc100SJani Nikula tmp |= TA_TIMEOUT_VALUE(ta_timeout); 990379bc100SJani Nikula I915_WRITE(DSI_TA_TO(dsi_trans), tmp); 991379bc100SJani Nikula } 992379bc100SJani Nikula } 993379bc100SJani Nikula 994379bc100SJani Nikula static void 995379bc100SJani Nikula gen11_dsi_enable_port_and_phy(struct intel_encoder *encoder, 99604865139SJani Nikula const struct intel_crtc_state *crtc_state) 997379bc100SJani Nikula { 998991d9557SVandita Kulkarni struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 999991d9557SVandita Kulkarni 1000379bc100SJani Nikula /* step 4a: power up all lanes of the DDI used by DSI */ 1001379bc100SJani Nikula gen11_dsi_power_up_lanes(encoder); 1002379bc100SJani Nikula 1003379bc100SJani Nikula /* step 4b: configure lane sequencing of the Combo-PHY transmitters */ 1004379bc100SJani Nikula gen11_dsi_config_phy_lanes_sequence(encoder); 1005379bc100SJani Nikula 1006379bc100SJani Nikula /* step 4c: configure voltage swing and skew */ 1007379bc100SJani Nikula gen11_dsi_voltage_swing_program_seq(encoder); 1008379bc100SJani Nikula 1009379bc100SJani Nikula /* enable DDI buffer */ 1010379bc100SJani Nikula gen11_dsi_enable_ddi_buffer(encoder); 1011379bc100SJani Nikula 1012379bc100SJani Nikula /* setup D-PHY timings */ 101304865139SJani Nikula gen11_dsi_setup_dphy_timings(encoder, crtc_state); 1014379bc100SJani Nikula 1015379bc100SJani Nikula /* step 4h: setup DSI protocol timeouts */ 101604865139SJani Nikula gen11_dsi_setup_timeouts(encoder, crtc_state); 1017379bc100SJani Nikula 1018379bc100SJani Nikula /* Step (4h, 4i, 4j, 4k): Configure transcoder */ 101904865139SJani Nikula gen11_dsi_configure_transcoder(encoder, crtc_state); 1020379bc100SJani Nikula 1021379bc100SJani Nikula /* Step 4l: Gate DDI clocks */ 1022991d9557SVandita Kulkarni if (IS_GEN(dev_priv, 11)) 1023379bc100SJani Nikula gen11_dsi_gate_clocks(encoder); 1024379bc100SJani Nikula } 1025379bc100SJani Nikula 1026379bc100SJani Nikula static void gen11_dsi_powerup_panel(struct intel_encoder *encoder) 1027379bc100SJani Nikula { 1028379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 1029379bc100SJani Nikula struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); 1030379bc100SJani Nikula struct mipi_dsi_device *dsi; 1031379bc100SJani Nikula enum port port; 1032379bc100SJani Nikula enum transcoder dsi_trans; 1033379bc100SJani Nikula u32 tmp; 1034379bc100SJani Nikula int ret; 1035379bc100SJani Nikula 1036379bc100SJani Nikula /* set maximum return packet size */ 1037379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 1038379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 1039379bc100SJani Nikula 1040379bc100SJani Nikula /* 1041379bc100SJani Nikula * FIXME: This uses the number of DW's currently in the payload 1042379bc100SJani Nikula * receive queue. This is probably not what we want here. 1043379bc100SJani Nikula */ 1044379bc100SJani Nikula tmp = I915_READ(DSI_CMD_RXCTL(dsi_trans)); 1045379bc100SJani Nikula tmp &= NUMBER_RX_PLOAD_DW_MASK; 1046379bc100SJani Nikula /* multiply "Number Rx Payload DW" by 4 to get max value */ 1047379bc100SJani Nikula tmp = tmp * 4; 1048379bc100SJani Nikula dsi = intel_dsi->dsi_hosts[port]->device; 1049379bc100SJani Nikula ret = mipi_dsi_set_maximum_return_packet_size(dsi, tmp); 1050379bc100SJani Nikula if (ret < 0) 1051379bc100SJani Nikula DRM_ERROR("error setting max return pkt size%d\n", tmp); 1052379bc100SJani Nikula } 1053379bc100SJani Nikula 1054379bc100SJani Nikula /* panel power on related mipi dsi vbt sequences */ 1055379bc100SJani Nikula intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_POWER_ON); 1056379bc100SJani Nikula intel_dsi_msleep(intel_dsi, intel_dsi->panel_on_delay); 1057379bc100SJani Nikula intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_DEASSERT_RESET); 1058379bc100SJani Nikula intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_INIT_OTP); 1059379bc100SJani Nikula intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_DISPLAY_ON); 1060379bc100SJani Nikula 1061379bc100SJani Nikula /* ensure all panel commands dispatched before enabling transcoder */ 1062379bc100SJani Nikula wait_for_cmds_dispatched_to_panel(encoder); 1063379bc100SJani Nikula } 1064379bc100SJani Nikula 1065379bc100SJani Nikula static void gen11_dsi_pre_pll_enable(struct intel_encoder *encoder, 106604865139SJani Nikula const struct intel_crtc_state *crtc_state, 1067379bc100SJani Nikula const struct drm_connector_state *conn_state) 1068379bc100SJani Nikula { 1069379bc100SJani Nikula /* step2: enable IO power */ 1070379bc100SJani Nikula gen11_dsi_enable_io_power(encoder); 1071379bc100SJani Nikula 1072379bc100SJani Nikula /* step3: enable DSI PLL */ 107304865139SJani Nikula gen11_dsi_program_esc_clk_div(encoder, crtc_state); 1074379bc100SJani Nikula } 1075379bc100SJani Nikula 1076379bc100SJani Nikula static void gen11_dsi_pre_enable(struct intel_encoder *encoder, 1077379bc100SJani Nikula const struct intel_crtc_state *pipe_config, 1078379bc100SJani Nikula const struct drm_connector_state *conn_state) 1079379bc100SJani Nikula { 1080379bc100SJani Nikula struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); 1081379bc100SJani Nikula 1082379bc100SJani Nikula /* step3b */ 1083379bc100SJani Nikula gen11_dsi_map_pll(encoder, pipe_config); 1084379bc100SJani Nikula 1085379bc100SJani Nikula /* step4: enable DSI port and DPHY */ 1086379bc100SJani Nikula gen11_dsi_enable_port_and_phy(encoder, pipe_config); 1087379bc100SJani Nikula 1088379bc100SJani Nikula /* step5: program and powerup panel */ 1089379bc100SJani Nikula gen11_dsi_powerup_panel(encoder); 1090379bc100SJani Nikula 10912b68392eSJani Nikula intel_dsc_enable(encoder, pipe_config); 10922b68392eSJani Nikula 1093379bc100SJani Nikula /* step6c: configure transcoder timings */ 1094379bc100SJani Nikula gen11_dsi_set_transcoder_timings(encoder, pipe_config); 1095379bc100SJani Nikula 1096379bc100SJani Nikula /* step6d: enable dsi transcoder */ 1097379bc100SJani Nikula gen11_dsi_enable_transcoder(encoder); 1098379bc100SJani Nikula 1099379bc100SJani Nikula /* step7: enable backlight */ 1100379bc100SJani Nikula intel_panel_enable_backlight(pipe_config, conn_state); 1101379bc100SJani Nikula intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_BACKLIGHT_ON); 1102379bc100SJani Nikula } 1103379bc100SJani Nikula 1104379bc100SJani Nikula static void gen11_dsi_disable_transcoder(struct intel_encoder *encoder) 1105379bc100SJani Nikula { 1106379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 1107379bc100SJani Nikula struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); 1108379bc100SJani Nikula enum port port; 1109379bc100SJani Nikula enum transcoder dsi_trans; 1110379bc100SJani Nikula u32 tmp; 1111379bc100SJani Nikula 1112379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 1113379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 1114379bc100SJani Nikula 1115379bc100SJani Nikula /* disable transcoder */ 1116379bc100SJani Nikula tmp = I915_READ(PIPECONF(dsi_trans)); 1117379bc100SJani Nikula tmp &= ~PIPECONF_ENABLE; 1118379bc100SJani Nikula I915_WRITE(PIPECONF(dsi_trans), tmp); 1119379bc100SJani Nikula 1120379bc100SJani Nikula /* wait for transcoder to be disabled */ 11214cb3b44dSDaniele Ceraolo Spurio if (intel_de_wait_for_clear(dev_priv, PIPECONF(dsi_trans), 11224cb3b44dSDaniele Ceraolo Spurio I965_PIPECONF_ACTIVE, 50)) 1123379bc100SJani Nikula DRM_ERROR("DSI trancoder not disabled\n"); 1124379bc100SJani Nikula } 1125379bc100SJani Nikula } 1126379bc100SJani Nikula 1127379bc100SJani Nikula static void gen11_dsi_powerdown_panel(struct intel_encoder *encoder) 1128379bc100SJani Nikula { 1129379bc100SJani Nikula struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); 1130379bc100SJani Nikula 1131379bc100SJani Nikula intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_DISPLAY_OFF); 1132379bc100SJani Nikula intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_ASSERT_RESET); 1133379bc100SJani Nikula intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_POWER_OFF); 1134379bc100SJani Nikula 1135379bc100SJani Nikula /* ensure cmds dispatched to panel */ 1136379bc100SJani Nikula wait_for_cmds_dispatched_to_panel(encoder); 1137379bc100SJani Nikula } 1138379bc100SJani Nikula 1139379bc100SJani Nikula static void gen11_dsi_deconfigure_trancoder(struct intel_encoder *encoder) 1140379bc100SJani Nikula { 1141379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 1142379bc100SJani Nikula struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); 1143379bc100SJani Nikula enum port port; 1144379bc100SJani Nikula enum transcoder dsi_trans; 1145379bc100SJani Nikula u32 tmp; 1146379bc100SJani Nikula 1147379bc100SJani Nikula /* put dsi link in ULPS */ 1148379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 1149379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 1150379bc100SJani Nikula tmp = I915_READ(DSI_LP_MSG(dsi_trans)); 1151379bc100SJani Nikula tmp |= LINK_ENTER_ULPS; 1152379bc100SJani Nikula tmp &= ~LINK_ULPS_TYPE_LP11; 1153379bc100SJani Nikula I915_WRITE(DSI_LP_MSG(dsi_trans), tmp); 1154379bc100SJani Nikula 1155379bc100SJani Nikula if (wait_for_us((I915_READ(DSI_LP_MSG(dsi_trans)) & 1156379bc100SJani Nikula LINK_IN_ULPS), 1157379bc100SJani Nikula 10)) 1158379bc100SJani Nikula DRM_ERROR("DSI link not in ULPS\n"); 1159379bc100SJani Nikula } 1160379bc100SJani Nikula 1161379bc100SJani Nikula /* disable ddi function */ 1162379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 1163379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 1164379bc100SJani Nikula tmp = I915_READ(TRANS_DDI_FUNC_CTL(dsi_trans)); 1165379bc100SJani Nikula tmp &= ~TRANS_DDI_FUNC_ENABLE; 1166379bc100SJani Nikula I915_WRITE(TRANS_DDI_FUNC_CTL(dsi_trans), tmp); 1167379bc100SJani Nikula } 1168379bc100SJani Nikula 1169379bc100SJani Nikula /* disable port sync mode if dual link */ 1170379bc100SJani Nikula if (intel_dsi->dual_link) { 1171379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 1172379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 1173379bc100SJani Nikula tmp = I915_READ(TRANS_DDI_FUNC_CTL2(dsi_trans)); 1174379bc100SJani Nikula tmp &= ~PORT_SYNC_MODE_ENABLE; 1175379bc100SJani Nikula I915_WRITE(TRANS_DDI_FUNC_CTL2(dsi_trans), tmp); 1176379bc100SJani Nikula } 1177379bc100SJani Nikula } 1178379bc100SJani Nikula } 1179379bc100SJani Nikula 1180379bc100SJani Nikula static void gen11_dsi_disable_port(struct intel_encoder *encoder) 1181379bc100SJani Nikula { 1182379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 1183379bc100SJani Nikula struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); 1184379bc100SJani Nikula u32 tmp; 1185379bc100SJani Nikula enum port port; 1186379bc100SJani Nikula 1187379bc100SJani Nikula gen11_dsi_ungate_clocks(encoder); 1188379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 1189379bc100SJani Nikula tmp = I915_READ(DDI_BUF_CTL(port)); 1190379bc100SJani Nikula tmp &= ~DDI_BUF_CTL_ENABLE; 1191379bc100SJani Nikula I915_WRITE(DDI_BUF_CTL(port), tmp); 1192379bc100SJani Nikula 1193379bc100SJani Nikula if (wait_for_us((I915_READ(DDI_BUF_CTL(port)) & 1194379bc100SJani Nikula DDI_BUF_IS_IDLE), 1195379bc100SJani Nikula 8)) 1196379bc100SJani Nikula DRM_ERROR("DDI port:%c buffer not idle\n", 1197379bc100SJani Nikula port_name(port)); 1198379bc100SJani Nikula } 1199379bc100SJani Nikula gen11_dsi_gate_clocks(encoder); 1200379bc100SJani Nikula } 1201379bc100SJani Nikula 1202379bc100SJani Nikula static void gen11_dsi_disable_io_power(struct intel_encoder *encoder) 1203379bc100SJani Nikula { 1204379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 1205379bc100SJani Nikula struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); 1206379bc100SJani Nikula enum port port; 1207379bc100SJani Nikula u32 tmp; 1208379bc100SJani Nikula 1209379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 1210379bc100SJani Nikula intel_wakeref_t wakeref; 1211379bc100SJani Nikula 1212379bc100SJani Nikula wakeref = fetch_and_zero(&intel_dsi->io_wakeref[port]); 1213379bc100SJani Nikula intel_display_power_put(dev_priv, 1214379bc100SJani Nikula port == PORT_A ? 1215379bc100SJani Nikula POWER_DOMAIN_PORT_DDI_A_IO : 1216379bc100SJani Nikula POWER_DOMAIN_PORT_DDI_B_IO, 1217379bc100SJani Nikula wakeref); 1218379bc100SJani Nikula } 1219379bc100SJani Nikula 1220379bc100SJani Nikula /* set mode to DDI */ 1221379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 1222379bc100SJani Nikula tmp = I915_READ(ICL_DSI_IO_MODECTL(port)); 1223379bc100SJani Nikula tmp &= ~COMBO_PHY_MODE_DSI; 1224379bc100SJani Nikula I915_WRITE(ICL_DSI_IO_MODECTL(port), tmp); 1225379bc100SJani Nikula } 1226379bc100SJani Nikula } 1227379bc100SJani Nikula 1228379bc100SJani Nikula static void gen11_dsi_disable(struct intel_encoder *encoder, 1229379bc100SJani Nikula const struct intel_crtc_state *old_crtc_state, 1230379bc100SJani Nikula const struct drm_connector_state *old_conn_state) 1231379bc100SJani Nikula { 1232379bc100SJani Nikula struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); 1233379bc100SJani Nikula 1234379bc100SJani Nikula /* step1: turn off backlight */ 1235379bc100SJani Nikula intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_BACKLIGHT_OFF); 1236379bc100SJani Nikula intel_panel_disable_backlight(old_conn_state); 1237379bc100SJani Nikula 1238379bc100SJani Nikula /* step2d,e: disable transcoder and wait */ 1239379bc100SJani Nikula gen11_dsi_disable_transcoder(encoder); 1240379bc100SJani Nikula 1241379bc100SJani Nikula /* step2f,g: powerdown panel */ 1242379bc100SJani Nikula gen11_dsi_powerdown_panel(encoder); 1243379bc100SJani Nikula 1244379bc100SJani Nikula /* step2h,i,j: deconfig trancoder */ 1245379bc100SJani Nikula gen11_dsi_deconfigure_trancoder(encoder); 1246379bc100SJani Nikula 1247379bc100SJani Nikula /* step3: disable port */ 1248379bc100SJani Nikula gen11_dsi_disable_port(encoder); 1249379bc100SJani Nikula 1250379bc100SJani Nikula /* step4: disable IO power */ 1251379bc100SJani Nikula gen11_dsi_disable_io_power(encoder); 1252379bc100SJani Nikula } 1253379bc100SJani Nikula 1254773b4b54SVille Syrjälä static void gen11_dsi_post_disable(struct intel_encoder *encoder, 1255773b4b54SVille Syrjälä const struct intel_crtc_state *old_crtc_state, 1256773b4b54SVille Syrjälä const struct drm_connector_state *old_conn_state) 1257773b4b54SVille Syrjälä { 1258773b4b54SVille Syrjälä intel_crtc_vblank_off(old_crtc_state); 1259773b4b54SVille Syrjälä 1260773b4b54SVille Syrjälä intel_dsc_disable(old_crtc_state); 1261773b4b54SVille Syrjälä 1262*f6df4d46SLucas De Marchi skl_scaler_disable(old_crtc_state); 1263773b4b54SVille Syrjälä } 1264773b4b54SVille Syrjälä 12652b68392eSJani Nikula static enum drm_mode_status gen11_dsi_mode_valid(struct drm_connector *connector, 12662b68392eSJani Nikula struct drm_display_mode *mode) 12672b68392eSJani Nikula { 12682b68392eSJani Nikula /* FIXME: DSC? */ 12692b68392eSJani Nikula return intel_dsi_mode_valid(connector, mode); 12702b68392eSJani Nikula } 12712b68392eSJani Nikula 1272379bc100SJani Nikula static void gen11_dsi_get_timings(struct intel_encoder *encoder, 1273379bc100SJani Nikula struct intel_crtc_state *pipe_config) 1274379bc100SJani Nikula { 1275379bc100SJani Nikula struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); 1276379bc100SJani Nikula struct drm_display_mode *adjusted_mode = 12771326a92cSMaarten Lankhorst &pipe_config->hw.adjusted_mode; 1278379bc100SJani Nikula 1279c2bb35e9SVandita Kulkarni if (pipe_config->dsc.compressed_bpp) { 1280c2bb35e9SVandita Kulkarni int div = pipe_config->dsc.compressed_bpp; 1281c2bb35e9SVandita Kulkarni int mul = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format); 1282c2bb35e9SVandita Kulkarni 1283c2bb35e9SVandita Kulkarni adjusted_mode->crtc_htotal = 1284c2bb35e9SVandita Kulkarni DIV_ROUND_UP(adjusted_mode->crtc_htotal * mul, div); 1285c2bb35e9SVandita Kulkarni adjusted_mode->crtc_hsync_start = 1286c2bb35e9SVandita Kulkarni DIV_ROUND_UP(adjusted_mode->crtc_hsync_start * mul, div); 1287c2bb35e9SVandita Kulkarni adjusted_mode->crtc_hsync_end = 1288c2bb35e9SVandita Kulkarni DIV_ROUND_UP(adjusted_mode->crtc_hsync_end * mul, div); 1289c2bb35e9SVandita Kulkarni } 1290c2bb35e9SVandita Kulkarni 1291379bc100SJani Nikula if (intel_dsi->dual_link) { 1292379bc100SJani Nikula adjusted_mode->crtc_hdisplay *= 2; 1293379bc100SJani Nikula if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) 1294379bc100SJani Nikula adjusted_mode->crtc_hdisplay -= 1295379bc100SJani Nikula intel_dsi->pixel_overlap; 1296379bc100SJani Nikula adjusted_mode->crtc_htotal *= 2; 1297379bc100SJani Nikula } 1298379bc100SJani Nikula adjusted_mode->crtc_hblank_start = adjusted_mode->crtc_hdisplay; 1299379bc100SJani Nikula adjusted_mode->crtc_hblank_end = adjusted_mode->crtc_htotal; 1300379bc100SJani Nikula 1301379bc100SJani Nikula if (intel_dsi->operation_mode == INTEL_DSI_VIDEO_MODE) { 1302379bc100SJani Nikula if (intel_dsi->dual_link) { 1303379bc100SJani Nikula adjusted_mode->crtc_hsync_start *= 2; 1304379bc100SJani Nikula adjusted_mode->crtc_hsync_end *= 2; 1305379bc100SJani Nikula } 1306379bc100SJani Nikula } 1307379bc100SJani Nikula adjusted_mode->crtc_vblank_start = adjusted_mode->crtc_vdisplay; 1308379bc100SJani Nikula adjusted_mode->crtc_vblank_end = adjusted_mode->crtc_vtotal; 1309379bc100SJani Nikula } 1310379bc100SJani Nikula 1311379bc100SJani Nikula static void gen11_dsi_get_config(struct intel_encoder *encoder, 1312379bc100SJani Nikula struct intel_crtc_state *pipe_config) 1313379bc100SJani Nikula { 1314379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 13152225f3c6SMaarten Lankhorst struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc); 1316379bc100SJani Nikula struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); 1317379bc100SJani Nikula 13182b68392eSJani Nikula intel_dsc_get_config(encoder, pipe_config); 13192b68392eSJani Nikula 1320379bc100SJani Nikula /* FIXME: adapt icl_ddi_clock_get() for DSI and use that? */ 1321379bc100SJani Nikula pipe_config->port_clock = 1322379bc100SJani Nikula cnl_calc_wrpll_link(dev_priv, &pipe_config->dpll_hw_state); 1323379bc100SJani Nikula 13241326a92cSMaarten Lankhorst pipe_config->hw.adjusted_mode.crtc_clock = intel_dsi->pclk; 1325379bc100SJani Nikula if (intel_dsi->dual_link) 13261326a92cSMaarten Lankhorst pipe_config->hw.adjusted_mode.crtc_clock *= 2; 1327379bc100SJani Nikula 1328379bc100SJani Nikula gen11_dsi_get_timings(encoder, pipe_config); 1329379bc100SJani Nikula pipe_config->output_types |= BIT(INTEL_OUTPUT_DSI); 1330379bc100SJani Nikula pipe_config->pipe_bpp = bdw_get_pipemisc_bpp(crtc); 1331379bc100SJani Nikula } 1332379bc100SJani Nikula 13332b68392eSJani Nikula static int gen11_dsi_dsc_compute_config(struct intel_encoder *encoder, 13342b68392eSJani Nikula struct intel_crtc_state *crtc_state) 13352b68392eSJani Nikula { 13362b68392eSJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 13372b68392eSJani Nikula struct drm_dsc_config *vdsc_cfg = &crtc_state->dsc.config; 13382b68392eSJani Nikula int dsc_max_bpc = INTEL_GEN(dev_priv) >= 12 ? 12 : 10; 13392b68392eSJani Nikula bool use_dsc; 13402b68392eSJani Nikula int ret; 13412b68392eSJani Nikula 13422b68392eSJani Nikula use_dsc = intel_bios_get_dsc_params(encoder, crtc_state, dsc_max_bpc); 13432b68392eSJani Nikula if (!use_dsc) 13442b68392eSJani Nikula return 0; 13452b68392eSJani Nikula 13462b68392eSJani Nikula if (crtc_state->pipe_bpp < 8 * 3) 13472b68392eSJani Nikula return -EINVAL; 13482b68392eSJani Nikula 13492b68392eSJani Nikula /* FIXME: split only when necessary */ 13502b68392eSJani Nikula if (crtc_state->dsc.slice_count > 1) 13512b68392eSJani Nikula crtc_state->dsc.dsc_split = true; 13522b68392eSJani Nikula 13532b68392eSJani Nikula vdsc_cfg->convert_rgb = true; 13542b68392eSJani Nikula 13552b68392eSJani Nikula ret = intel_dsc_compute_params(encoder, crtc_state); 13562b68392eSJani Nikula if (ret) 13572b68392eSJani Nikula return ret; 13582b68392eSJani Nikula 13592b68392eSJani Nikula /* DSI specific sanity checks on the common code */ 13602b68392eSJani Nikula WARN_ON(vdsc_cfg->vbr_enable); 13612b68392eSJani Nikula WARN_ON(vdsc_cfg->simple_422); 13622b68392eSJani Nikula WARN_ON(vdsc_cfg->pic_width % vdsc_cfg->slice_width); 13632b68392eSJani Nikula WARN_ON(vdsc_cfg->slice_height < 8); 13642b68392eSJani Nikula WARN_ON(vdsc_cfg->pic_height % vdsc_cfg->slice_height); 13652b68392eSJani Nikula 13662b68392eSJani Nikula ret = drm_dsc_compute_rc_parameters(vdsc_cfg); 13672b68392eSJani Nikula if (ret) 13682b68392eSJani Nikula return ret; 13692b68392eSJani Nikula 13702b68392eSJani Nikula crtc_state->dsc.compression_enable = true; 13712b68392eSJani Nikula 13722b68392eSJani Nikula return 0; 13732b68392eSJani Nikula } 13742b68392eSJani Nikula 1375379bc100SJani Nikula static int gen11_dsi_compute_config(struct intel_encoder *encoder, 1376379bc100SJani Nikula struct intel_crtc_state *pipe_config, 1377379bc100SJani Nikula struct drm_connector_state *conn_state) 1378379bc100SJani Nikula { 1379379bc100SJani Nikula struct intel_dsi *intel_dsi = container_of(encoder, struct intel_dsi, 1380379bc100SJani Nikula base); 1381379bc100SJani Nikula struct intel_connector *intel_connector = intel_dsi->attached_connector; 13822225f3c6SMaarten Lankhorst struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc); 1383379bc100SJani Nikula const struct drm_display_mode *fixed_mode = 1384379bc100SJani Nikula intel_connector->panel.fixed_mode; 1385379bc100SJani Nikula struct drm_display_mode *adjusted_mode = 13861326a92cSMaarten Lankhorst &pipe_config->hw.adjusted_mode; 1387379bc100SJani Nikula 1388379bc100SJani Nikula pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB; 1389379bc100SJani Nikula intel_fixed_panel_mode(fixed_mode, adjusted_mode); 1390379bc100SJani Nikula intel_pch_panel_fitting(crtc, pipe_config, conn_state->scaling_mode); 1391379bc100SJani Nikula 1392379bc100SJani Nikula adjusted_mode->flags = 0; 1393379bc100SJani Nikula 1394379bc100SJani Nikula /* Dual link goes to trancoder DSI'0' */ 1395379bc100SJani Nikula if (intel_dsi->ports == BIT(PORT_B)) 1396379bc100SJani Nikula pipe_config->cpu_transcoder = TRANSCODER_DSI_1; 1397379bc100SJani Nikula else 1398379bc100SJani Nikula pipe_config->cpu_transcoder = TRANSCODER_DSI_0; 1399379bc100SJani Nikula 140050003bf5SJani Nikula if (intel_dsi->pixel_format == MIPI_DSI_FMT_RGB888) 140150003bf5SJani Nikula pipe_config->pipe_bpp = 24; 140250003bf5SJani Nikula else 140350003bf5SJani Nikula pipe_config->pipe_bpp = 18; 140450003bf5SJani Nikula 1405379bc100SJani Nikula pipe_config->clock_set = true; 14062b68392eSJani Nikula 14072b68392eSJani Nikula if (gen11_dsi_dsc_compute_config(encoder, pipe_config)) 14082b68392eSJani Nikula DRM_DEBUG_KMS("Attempting to use DSC failed\n"); 14092b68392eSJani Nikula 141004865139SJani Nikula pipe_config->port_clock = afe_clk(encoder, pipe_config) / 5; 1411379bc100SJani Nikula 1412379bc100SJani Nikula return 0; 1413379bc100SJani Nikula } 1414379bc100SJani Nikula 1415379bc100SJani Nikula static void gen11_dsi_get_power_domains(struct intel_encoder *encoder, 1416379bc100SJani Nikula struct intel_crtc_state *crtc_state) 1417379bc100SJani Nikula { 14182b68392eSJani Nikula struct drm_i915_private *i915 = to_i915(encoder->base.dev); 14192b68392eSJani Nikula 14202b68392eSJani Nikula get_dsi_io_power_domains(i915, enc_to_intel_dsi(&encoder->base)); 14212b68392eSJani Nikula 14222b68392eSJani Nikula if (crtc_state->dsc.compression_enable) 14232b68392eSJani Nikula intel_display_power_get(i915, 14242b68392eSJani Nikula intel_dsc_power_domain(crtc_state)); 1425379bc100SJani Nikula } 1426379bc100SJani Nikula 1427379bc100SJani Nikula static bool gen11_dsi_get_hw_state(struct intel_encoder *encoder, 1428379bc100SJani Nikula enum pipe *pipe) 1429379bc100SJani Nikula { 1430379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 1431379bc100SJani Nikula struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); 1432379bc100SJani Nikula enum transcoder dsi_trans; 1433379bc100SJani Nikula intel_wakeref_t wakeref; 1434379bc100SJani Nikula enum port port; 1435379bc100SJani Nikula bool ret = false; 1436379bc100SJani Nikula u32 tmp; 1437379bc100SJani Nikula 1438379bc100SJani Nikula wakeref = intel_display_power_get_if_enabled(dev_priv, 1439379bc100SJani Nikula encoder->power_domain); 1440379bc100SJani Nikula if (!wakeref) 1441379bc100SJani Nikula return false; 1442379bc100SJani Nikula 1443379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 1444379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 1445379bc100SJani Nikula tmp = I915_READ(TRANS_DDI_FUNC_CTL(dsi_trans)); 1446379bc100SJani Nikula switch (tmp & TRANS_DDI_EDP_INPUT_MASK) { 1447379bc100SJani Nikula case TRANS_DDI_EDP_INPUT_A_ON: 1448379bc100SJani Nikula *pipe = PIPE_A; 1449379bc100SJani Nikula break; 1450379bc100SJani Nikula case TRANS_DDI_EDP_INPUT_B_ONOFF: 1451379bc100SJani Nikula *pipe = PIPE_B; 1452379bc100SJani Nikula break; 1453379bc100SJani Nikula case TRANS_DDI_EDP_INPUT_C_ONOFF: 1454379bc100SJani Nikula *pipe = PIPE_C; 1455379bc100SJani Nikula break; 14564d89adc7SJosé Roberto de Souza case TRANS_DDI_EDP_INPUT_D_ONOFF: 14574d89adc7SJosé Roberto de Souza *pipe = PIPE_D; 14584d89adc7SJosé Roberto de Souza break; 1459379bc100SJani Nikula default: 1460379bc100SJani Nikula DRM_ERROR("Invalid PIPE input\n"); 1461379bc100SJani Nikula goto out; 1462379bc100SJani Nikula } 1463379bc100SJani Nikula 1464379bc100SJani Nikula tmp = I915_READ(PIPECONF(dsi_trans)); 1465379bc100SJani Nikula ret = tmp & PIPECONF_ENABLE; 1466379bc100SJani Nikula } 1467379bc100SJani Nikula out: 1468379bc100SJani Nikula intel_display_power_put(dev_priv, encoder->power_domain, wakeref); 1469379bc100SJani Nikula return ret; 1470379bc100SJani Nikula } 1471379bc100SJani Nikula 1472379bc100SJani Nikula static void gen11_dsi_encoder_destroy(struct drm_encoder *encoder) 1473379bc100SJani Nikula { 1474379bc100SJani Nikula intel_encoder_destroy(encoder); 1475379bc100SJani Nikula } 1476379bc100SJani Nikula 1477379bc100SJani Nikula static const struct drm_encoder_funcs gen11_dsi_encoder_funcs = { 1478379bc100SJani Nikula .destroy = gen11_dsi_encoder_destroy, 1479379bc100SJani Nikula }; 1480379bc100SJani Nikula 1481379bc100SJani Nikula static const struct drm_connector_funcs gen11_dsi_connector_funcs = { 1482379bc100SJani Nikula .late_register = intel_connector_register, 1483379bc100SJani Nikula .early_unregister = intel_connector_unregister, 1484379bc100SJani Nikula .destroy = intel_connector_destroy, 1485379bc100SJani Nikula .fill_modes = drm_helper_probe_single_connector_modes, 1486379bc100SJani Nikula .atomic_get_property = intel_digital_connector_atomic_get_property, 1487379bc100SJani Nikula .atomic_set_property = intel_digital_connector_atomic_set_property, 1488379bc100SJani Nikula .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 1489379bc100SJani Nikula .atomic_duplicate_state = intel_digital_connector_duplicate_state, 1490379bc100SJani Nikula }; 1491379bc100SJani Nikula 1492379bc100SJani Nikula static const struct drm_connector_helper_funcs gen11_dsi_connector_helper_funcs = { 1493379bc100SJani Nikula .get_modes = intel_dsi_get_modes, 14942b68392eSJani Nikula .mode_valid = gen11_dsi_mode_valid, 1495379bc100SJani Nikula .atomic_check = intel_digital_connector_atomic_check, 1496379bc100SJani Nikula }; 1497379bc100SJani Nikula 1498379bc100SJani Nikula static int gen11_dsi_host_attach(struct mipi_dsi_host *host, 1499379bc100SJani Nikula struct mipi_dsi_device *dsi) 1500379bc100SJani Nikula { 1501379bc100SJani Nikula return 0; 1502379bc100SJani Nikula } 1503379bc100SJani Nikula 1504379bc100SJani Nikula static int gen11_dsi_host_detach(struct mipi_dsi_host *host, 1505379bc100SJani Nikula struct mipi_dsi_device *dsi) 1506379bc100SJani Nikula { 1507379bc100SJani Nikula return 0; 1508379bc100SJani Nikula } 1509379bc100SJani Nikula 1510379bc100SJani Nikula static ssize_t gen11_dsi_host_transfer(struct mipi_dsi_host *host, 1511379bc100SJani Nikula const struct mipi_dsi_msg *msg) 1512379bc100SJani Nikula { 1513379bc100SJani Nikula struct intel_dsi_host *intel_dsi_host = to_intel_dsi_host(host); 1514379bc100SJani Nikula struct mipi_dsi_packet dsi_pkt; 1515379bc100SJani Nikula ssize_t ret; 1516379bc100SJani Nikula bool enable_lpdt = false; 1517379bc100SJani Nikula 1518379bc100SJani Nikula ret = mipi_dsi_create_packet(&dsi_pkt, msg); 1519379bc100SJani Nikula if (ret < 0) 1520379bc100SJani Nikula return ret; 1521379bc100SJani Nikula 1522379bc100SJani Nikula if (msg->flags & MIPI_DSI_MSG_USE_LPM) 1523379bc100SJani Nikula enable_lpdt = true; 1524379bc100SJani Nikula 1525379bc100SJani Nikula /* send packet header */ 1526379bc100SJani Nikula ret = dsi_send_pkt_hdr(intel_dsi_host, dsi_pkt, enable_lpdt); 1527379bc100SJani Nikula if (ret < 0) 1528379bc100SJani Nikula return ret; 1529379bc100SJani Nikula 1530379bc100SJani Nikula /* only long packet contains payload */ 1531379bc100SJani Nikula if (mipi_dsi_packet_format_is_long(msg->type)) { 1532379bc100SJani Nikula ret = dsi_send_pkt_payld(intel_dsi_host, dsi_pkt); 1533379bc100SJani Nikula if (ret < 0) 1534379bc100SJani Nikula return ret; 1535379bc100SJani Nikula } 1536379bc100SJani Nikula 1537379bc100SJani Nikula //TODO: add payload receive code if needed 1538379bc100SJani Nikula 1539379bc100SJani Nikula ret = sizeof(dsi_pkt.header) + dsi_pkt.payload_length; 1540379bc100SJani Nikula 1541379bc100SJani Nikula return ret; 1542379bc100SJani Nikula } 1543379bc100SJani Nikula 1544379bc100SJani Nikula static const struct mipi_dsi_host_ops gen11_dsi_host_ops = { 1545379bc100SJani Nikula .attach = gen11_dsi_host_attach, 1546379bc100SJani Nikula .detach = gen11_dsi_host_detach, 1547379bc100SJani Nikula .transfer = gen11_dsi_host_transfer, 1548379bc100SJani Nikula }; 1549379bc100SJani Nikula 1550379bc100SJani Nikula #define ICL_PREPARE_CNT_MAX 0x7 1551379bc100SJani Nikula #define ICL_CLK_ZERO_CNT_MAX 0xf 1552379bc100SJani Nikula #define ICL_TRAIL_CNT_MAX 0x7 1553379bc100SJani Nikula #define ICL_TCLK_PRE_CNT_MAX 0x3 1554379bc100SJani Nikula #define ICL_TCLK_POST_CNT_MAX 0x7 1555379bc100SJani Nikula #define ICL_HS_ZERO_CNT_MAX 0xf 1556379bc100SJani Nikula #define ICL_EXIT_ZERO_CNT_MAX 0x7 1557379bc100SJani Nikula 1558379bc100SJani Nikula static void icl_dphy_param_init(struct intel_dsi *intel_dsi) 1559379bc100SJani Nikula { 1560379bc100SJani Nikula struct drm_device *dev = intel_dsi->base.base.dev; 1561379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(dev); 1562379bc100SJani Nikula struct mipi_config *mipi_config = dev_priv->vbt.dsi.config; 1563379bc100SJani Nikula u32 tlpx_ns; 1564379bc100SJani Nikula u32 prepare_cnt, exit_zero_cnt, clk_zero_cnt, trail_cnt; 1565379bc100SJani Nikula u32 ths_prepare_ns, tclk_trail_ns; 1566379bc100SJani Nikula u32 hs_zero_cnt; 1567379bc100SJani Nikula u32 tclk_pre_cnt, tclk_post_cnt; 1568379bc100SJani Nikula 1569379bc100SJani Nikula tlpx_ns = intel_dsi_tlpx_ns(intel_dsi); 1570379bc100SJani Nikula 1571379bc100SJani Nikula tclk_trail_ns = max(mipi_config->tclk_trail, mipi_config->ths_trail); 1572379bc100SJani Nikula ths_prepare_ns = max(mipi_config->ths_prepare, 1573379bc100SJani Nikula mipi_config->tclk_prepare); 1574379bc100SJani Nikula 1575379bc100SJani Nikula /* 1576379bc100SJani Nikula * prepare cnt in escape clocks 1577379bc100SJani Nikula * this field represents a hexadecimal value with a precision 1578379bc100SJani Nikula * of 1.2 – i.e. the most significant bit is the integer 1579379bc100SJani Nikula * and the least significant 2 bits are fraction bits. 1580379bc100SJani Nikula * so, the field can represent a range of 0.25 to 1.75 1581379bc100SJani Nikula */ 1582379bc100SJani Nikula prepare_cnt = DIV_ROUND_UP(ths_prepare_ns * 4, tlpx_ns); 1583379bc100SJani Nikula if (prepare_cnt > ICL_PREPARE_CNT_MAX) { 1584379bc100SJani Nikula DRM_DEBUG_KMS("prepare_cnt out of range (%d)\n", prepare_cnt); 1585379bc100SJani Nikula prepare_cnt = ICL_PREPARE_CNT_MAX; 1586379bc100SJani Nikula } 1587379bc100SJani Nikula 1588379bc100SJani Nikula /* clk zero count in escape clocks */ 1589379bc100SJani Nikula clk_zero_cnt = DIV_ROUND_UP(mipi_config->tclk_prepare_clkzero - 1590379bc100SJani Nikula ths_prepare_ns, tlpx_ns); 1591379bc100SJani Nikula if (clk_zero_cnt > ICL_CLK_ZERO_CNT_MAX) { 1592379bc100SJani Nikula DRM_DEBUG_KMS("clk_zero_cnt out of range (%d)\n", clk_zero_cnt); 1593379bc100SJani Nikula clk_zero_cnt = ICL_CLK_ZERO_CNT_MAX; 1594379bc100SJani Nikula } 1595379bc100SJani Nikula 1596379bc100SJani Nikula /* trail cnt in escape clocks*/ 1597379bc100SJani Nikula trail_cnt = DIV_ROUND_UP(tclk_trail_ns, tlpx_ns); 1598379bc100SJani Nikula if (trail_cnt > ICL_TRAIL_CNT_MAX) { 1599379bc100SJani Nikula DRM_DEBUG_KMS("trail_cnt out of range (%d)\n", trail_cnt); 1600379bc100SJani Nikula trail_cnt = ICL_TRAIL_CNT_MAX; 1601379bc100SJani Nikula } 1602379bc100SJani Nikula 1603379bc100SJani Nikula /* tclk pre count in escape clocks */ 1604379bc100SJani Nikula tclk_pre_cnt = DIV_ROUND_UP(mipi_config->tclk_pre, tlpx_ns); 1605379bc100SJani Nikula if (tclk_pre_cnt > ICL_TCLK_PRE_CNT_MAX) { 1606379bc100SJani Nikula DRM_DEBUG_KMS("tclk_pre_cnt out of range (%d)\n", tclk_pre_cnt); 1607379bc100SJani Nikula tclk_pre_cnt = ICL_TCLK_PRE_CNT_MAX; 1608379bc100SJani Nikula } 1609379bc100SJani Nikula 1610379bc100SJani Nikula /* tclk post count in escape clocks */ 1611379bc100SJani Nikula tclk_post_cnt = DIV_ROUND_UP(mipi_config->tclk_post, tlpx_ns); 1612379bc100SJani Nikula if (tclk_post_cnt > ICL_TCLK_POST_CNT_MAX) { 1613379bc100SJani Nikula DRM_DEBUG_KMS("tclk_post_cnt out of range (%d)\n", tclk_post_cnt); 1614379bc100SJani Nikula tclk_post_cnt = ICL_TCLK_POST_CNT_MAX; 1615379bc100SJani Nikula } 1616379bc100SJani Nikula 1617379bc100SJani Nikula /* hs zero cnt in escape clocks */ 1618379bc100SJani Nikula hs_zero_cnt = DIV_ROUND_UP(mipi_config->ths_prepare_hszero - 1619379bc100SJani Nikula ths_prepare_ns, tlpx_ns); 1620379bc100SJani Nikula if (hs_zero_cnt > ICL_HS_ZERO_CNT_MAX) { 1621379bc100SJani Nikula DRM_DEBUG_KMS("hs_zero_cnt out of range (%d)\n", hs_zero_cnt); 1622379bc100SJani Nikula hs_zero_cnt = ICL_HS_ZERO_CNT_MAX; 1623379bc100SJani Nikula } 1624379bc100SJani Nikula 1625379bc100SJani Nikula /* hs exit zero cnt in escape clocks */ 1626379bc100SJani Nikula exit_zero_cnt = DIV_ROUND_UP(mipi_config->ths_exit, tlpx_ns); 1627379bc100SJani Nikula if (exit_zero_cnt > ICL_EXIT_ZERO_CNT_MAX) { 1628379bc100SJani Nikula DRM_DEBUG_KMS("exit_zero_cnt out of range (%d)\n", exit_zero_cnt); 1629379bc100SJani Nikula exit_zero_cnt = ICL_EXIT_ZERO_CNT_MAX; 1630379bc100SJani Nikula } 1631379bc100SJani Nikula 1632379bc100SJani Nikula /* clock lane dphy timings */ 1633379bc100SJani Nikula intel_dsi->dphy_reg = (CLK_PREPARE_OVERRIDE | 1634379bc100SJani Nikula CLK_PREPARE(prepare_cnt) | 1635379bc100SJani Nikula CLK_ZERO_OVERRIDE | 1636379bc100SJani Nikula CLK_ZERO(clk_zero_cnt) | 1637379bc100SJani Nikula CLK_PRE_OVERRIDE | 1638379bc100SJani Nikula CLK_PRE(tclk_pre_cnt) | 1639379bc100SJani Nikula CLK_POST_OVERRIDE | 1640379bc100SJani Nikula CLK_POST(tclk_post_cnt) | 1641379bc100SJani Nikula CLK_TRAIL_OVERRIDE | 1642379bc100SJani Nikula CLK_TRAIL(trail_cnt)); 1643379bc100SJani Nikula 1644379bc100SJani Nikula /* data lanes dphy timings */ 1645379bc100SJani Nikula intel_dsi->dphy_data_lane_reg = (HS_PREPARE_OVERRIDE | 1646379bc100SJani Nikula HS_PREPARE(prepare_cnt) | 1647379bc100SJani Nikula HS_ZERO_OVERRIDE | 1648379bc100SJani Nikula HS_ZERO(hs_zero_cnt) | 1649379bc100SJani Nikula HS_TRAIL_OVERRIDE | 1650379bc100SJani Nikula HS_TRAIL(trail_cnt) | 1651379bc100SJani Nikula HS_EXIT_OVERRIDE | 1652379bc100SJani Nikula HS_EXIT(exit_zero_cnt)); 1653379bc100SJani Nikula 1654379bc100SJani Nikula intel_dsi_log_params(intel_dsi); 1655379bc100SJani Nikula } 1656379bc100SJani Nikula 1657f384e48dSVandita Kulkarni static void icl_dsi_add_properties(struct intel_connector *connector) 1658f384e48dSVandita Kulkarni { 1659f384e48dSVandita Kulkarni u32 allowed_scalers; 1660f384e48dSVandita Kulkarni 1661f384e48dSVandita Kulkarni allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | 1662f384e48dSVandita Kulkarni BIT(DRM_MODE_SCALE_FULLSCREEN) | 1663f384e48dSVandita Kulkarni BIT(DRM_MODE_SCALE_CENTER); 1664f384e48dSVandita Kulkarni 1665f384e48dSVandita Kulkarni drm_connector_attach_scaling_mode_property(&connector->base, 1666f384e48dSVandita Kulkarni allowed_scalers); 1667f384e48dSVandita Kulkarni 1668f384e48dSVandita Kulkarni connector->base.state->scaling_mode = DRM_MODE_SCALE_ASPECT; 1669f384e48dSVandita Kulkarni 1670f384e48dSVandita Kulkarni connector->base.display_info.panel_orientation = 1671f384e48dSVandita Kulkarni intel_dsi_get_panel_orientation(connector); 1672f384e48dSVandita Kulkarni drm_connector_init_panel_orientation_property(&connector->base, 1673f384e48dSVandita Kulkarni connector->panel.fixed_mode->hdisplay, 1674f384e48dSVandita Kulkarni connector->panel.fixed_mode->vdisplay); 1675f384e48dSVandita Kulkarni } 1676f384e48dSVandita Kulkarni 1677379bc100SJani Nikula void icl_dsi_init(struct drm_i915_private *dev_priv) 1678379bc100SJani Nikula { 1679379bc100SJani Nikula struct drm_device *dev = &dev_priv->drm; 1680379bc100SJani Nikula struct intel_dsi *intel_dsi; 1681379bc100SJani Nikula struct intel_encoder *encoder; 1682379bc100SJani Nikula struct intel_connector *intel_connector; 1683379bc100SJani Nikula struct drm_connector *connector; 1684379bc100SJani Nikula struct drm_display_mode *fixed_mode; 1685379bc100SJani Nikula enum port port; 1686379bc100SJani Nikula 1687379bc100SJani Nikula if (!intel_bios_is_dsi_present(dev_priv, &port)) 1688379bc100SJani Nikula return; 1689379bc100SJani Nikula 1690379bc100SJani Nikula intel_dsi = kzalloc(sizeof(*intel_dsi), GFP_KERNEL); 1691379bc100SJani Nikula if (!intel_dsi) 1692379bc100SJani Nikula return; 1693379bc100SJani Nikula 1694379bc100SJani Nikula intel_connector = intel_connector_alloc(); 1695379bc100SJani Nikula if (!intel_connector) { 1696379bc100SJani Nikula kfree(intel_dsi); 1697379bc100SJani Nikula return; 1698379bc100SJani Nikula } 1699379bc100SJani Nikula 1700379bc100SJani Nikula encoder = &intel_dsi->base; 1701379bc100SJani Nikula intel_dsi->attached_connector = intel_connector; 1702379bc100SJani Nikula connector = &intel_connector->base; 1703379bc100SJani Nikula 1704379bc100SJani Nikula /* register DSI encoder with DRM subsystem */ 1705379bc100SJani Nikula drm_encoder_init(dev, &encoder->base, &gen11_dsi_encoder_funcs, 1706379bc100SJani Nikula DRM_MODE_ENCODER_DSI, "DSI %c", port_name(port)); 1707379bc100SJani Nikula 1708379bc100SJani Nikula encoder->pre_pll_enable = gen11_dsi_pre_pll_enable; 1709379bc100SJani Nikula encoder->pre_enable = gen11_dsi_pre_enable; 1710379bc100SJani Nikula encoder->disable = gen11_dsi_disable; 1711773b4b54SVille Syrjälä encoder->post_disable = gen11_dsi_post_disable; 1712379bc100SJani Nikula encoder->port = port; 1713379bc100SJani Nikula encoder->get_config = gen11_dsi_get_config; 1714379bc100SJani Nikula encoder->update_pipe = intel_panel_update_backlight; 1715379bc100SJani Nikula encoder->compute_config = gen11_dsi_compute_config; 1716379bc100SJani Nikula encoder->get_hw_state = gen11_dsi_get_hw_state; 1717379bc100SJani Nikula encoder->type = INTEL_OUTPUT_DSI; 1718379bc100SJani Nikula encoder->cloneable = 0; 171934053ee1SVille Syrjälä encoder->pipe_mask = ~0; 1720379bc100SJani Nikula encoder->power_domain = POWER_DOMAIN_PORT_DSI; 1721379bc100SJani Nikula encoder->get_power_domains = gen11_dsi_get_power_domains; 1722379bc100SJani Nikula 1723379bc100SJani Nikula /* register DSI connector with DRM subsystem */ 1724379bc100SJani Nikula drm_connector_init(dev, connector, &gen11_dsi_connector_funcs, 1725379bc100SJani Nikula DRM_MODE_CONNECTOR_DSI); 1726379bc100SJani Nikula drm_connector_helper_add(connector, &gen11_dsi_connector_helper_funcs); 1727379bc100SJani Nikula connector->display_info.subpixel_order = SubPixelHorizontalRGB; 1728379bc100SJani Nikula connector->interlace_allowed = false; 1729379bc100SJani Nikula connector->doublescan_allowed = false; 1730379bc100SJani Nikula intel_connector->get_hw_state = intel_connector_get_hw_state; 1731379bc100SJani Nikula 1732379bc100SJani Nikula /* attach connector to encoder */ 1733379bc100SJani Nikula intel_connector_attach_encoder(intel_connector, encoder); 1734379bc100SJani Nikula 1735379bc100SJani Nikula mutex_lock(&dev->mode_config.mutex); 1736379bc100SJani Nikula fixed_mode = intel_panel_vbt_fixed_mode(intel_connector); 1737379bc100SJani Nikula mutex_unlock(&dev->mode_config.mutex); 1738379bc100SJani Nikula 1739379bc100SJani Nikula if (!fixed_mode) { 1740379bc100SJani Nikula DRM_ERROR("DSI fixed mode info missing\n"); 1741379bc100SJani Nikula goto err; 1742379bc100SJani Nikula } 1743379bc100SJani Nikula 1744379bc100SJani Nikula intel_panel_init(&intel_connector->panel, fixed_mode, NULL); 1745379bc100SJani Nikula intel_panel_setup_backlight(connector, INVALID_PIPE); 1746379bc100SJani Nikula 1747379bc100SJani Nikula if (dev_priv->vbt.dsi.config->dual_link) 1748379bc100SJani Nikula intel_dsi->ports = BIT(PORT_A) | BIT(PORT_B); 1749379bc100SJani Nikula else 1750379bc100SJani Nikula intel_dsi->ports = BIT(port); 1751379bc100SJani Nikula 1752379bc100SJani Nikula intel_dsi->dcs_backlight_ports = dev_priv->vbt.dsi.bl_ports; 1753379bc100SJani Nikula intel_dsi->dcs_cabc_ports = dev_priv->vbt.dsi.cabc_ports; 1754379bc100SJani Nikula 1755379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 1756379bc100SJani Nikula struct intel_dsi_host *host; 1757379bc100SJani Nikula 1758379bc100SJani Nikula host = intel_dsi_host_init(intel_dsi, &gen11_dsi_host_ops, port); 1759379bc100SJani Nikula if (!host) 1760379bc100SJani Nikula goto err; 1761379bc100SJani Nikula 1762379bc100SJani Nikula intel_dsi->dsi_hosts[port] = host; 1763379bc100SJani Nikula } 1764379bc100SJani Nikula 1765379bc100SJani Nikula if (!intel_dsi_vbt_init(intel_dsi, MIPI_DSI_GENERIC_PANEL_ID)) { 1766379bc100SJani Nikula DRM_DEBUG_KMS("no device found\n"); 1767379bc100SJani Nikula goto err; 1768379bc100SJani Nikula } 1769379bc100SJani Nikula 1770379bc100SJani Nikula icl_dphy_param_init(intel_dsi); 1771f384e48dSVandita Kulkarni 1772f384e48dSVandita Kulkarni icl_dsi_add_properties(intel_connector); 1773379bc100SJani Nikula return; 1774379bc100SJani Nikula 1775379bc100SJani Nikula err: 1776379bc100SJani Nikula drm_encoder_cleanup(&encoder->base); 1777379bc100SJani Nikula kfree(intel_dsi); 1778379bc100SJani Nikula kfree(intel_connector); 1779379bc100SJani Nikula } 1780