1379bc100SJani Nikula /* 2379bc100SJani Nikula * Copyright © 2018 Intel Corporation 3379bc100SJani Nikula * 4379bc100SJani Nikula * Permission is hereby granted, free of charge, to any person obtaining a 5379bc100SJani Nikula * copy of this software and associated documentation files (the "Software"), 6379bc100SJani Nikula * to deal in the Software without restriction, including without limitation 7379bc100SJani Nikula * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8379bc100SJani Nikula * and/or sell copies of the Software, and to permit persons to whom the 9379bc100SJani Nikula * Software is furnished to do so, subject to the following conditions: 10379bc100SJani Nikula * 11379bc100SJani Nikula * The above copyright notice and this permission notice (including the next 12379bc100SJani Nikula * paragraph) shall be included in all copies or substantial portions of the 13379bc100SJani Nikula * Software. 14379bc100SJani Nikula * 15379bc100SJani Nikula * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 16379bc100SJani Nikula * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 17379bc100SJani Nikula * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 18379bc100SJani Nikula * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 19379bc100SJani Nikula * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 20379bc100SJani Nikula * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER 21379bc100SJani Nikula * DEALINGS IN THE SOFTWARE. 22379bc100SJani Nikula * 23379bc100SJani Nikula * Authors: 24379bc100SJani Nikula * Madhav Chauhan <madhav.chauhan@intel.com> 25379bc100SJani Nikula * Jani Nikula <jani.nikula@intel.com> 26379bc100SJani Nikula */ 27379bc100SJani Nikula 282a64b147SThomas Zimmermann #include <drm/display/drm_dsc_helper.h> 29379bc100SJani Nikula #include <drm/drm_atomic_helper.h> 30379bc100SJani Nikula #include <drm/drm_mipi_dsi.h> 31379bc100SJani Nikula 32801543b2SJani Nikula #include "i915_reg.h" 33617ed6c2SJani Nikula #include "icl_dsi.h" 343c0deb14SJani Nikula #include "icl_dsi_regs.h" 35379bc100SJani Nikula #include "intel_atomic.h" 366cc42fbeSJani Nikula #include "intel_backlight.h" 37a9b4c16dSJani Nikula #include "intel_backlight_regs.h" 38379bc100SJani Nikula #include "intel_combo_phy.h" 39d0864ee4SMatt Roper #include "intel_combo_phy_regs.h" 40379bc100SJani Nikula #include "intel_connector.h" 417c53e628SJani Nikula #include "intel_crtc.h" 42379bc100SJani Nikula #include "intel_ddi.h" 437785ae0bSVille Syrjälä #include "intel_de.h" 44379bc100SJani Nikula #include "intel_dsi.h" 45aebdd742SJani Nikula #include "intel_dsi_vbt.h" 46379bc100SJani Nikula #include "intel_panel.h" 472b68392eSJani Nikula #include "intel_vdsc.h" 48c3f05948SJani Nikula #include "intel_vdsc_regs.h" 49714b1cdbSDave Airlie #include "skl_scaler.h" 5046d12f91SDave Airlie #include "skl_universal_plane.h" 51379bc100SJani Nikula 5281b55ef1SJani Nikula static int header_credits_available(struct drm_i915_private *dev_priv, 53379bc100SJani Nikula enum transcoder dsi_trans) 54379bc100SJani Nikula { 551c63f6dfSJani Nikula return (intel_de_read(dev_priv, DSI_CMD_TXCTL(dsi_trans)) & FREE_HEADER_CREDIT_MASK) 56379bc100SJani Nikula >> FREE_HEADER_CREDIT_SHIFT; 57379bc100SJani Nikula } 58379bc100SJani Nikula 5981b55ef1SJani Nikula static int payload_credits_available(struct drm_i915_private *dev_priv, 60379bc100SJani Nikula enum transcoder dsi_trans) 61379bc100SJani Nikula { 621c63f6dfSJani Nikula return (intel_de_read(dev_priv, DSI_CMD_TXCTL(dsi_trans)) & FREE_PLOAD_CREDIT_MASK) 63379bc100SJani Nikula >> FREE_PLOAD_CREDIT_SHIFT; 64379bc100SJani Nikula } 65379bc100SJani Nikula 6643315f86SLee Shawn C static bool wait_for_header_credits(struct drm_i915_private *dev_priv, 6743315f86SLee Shawn C enum transcoder dsi_trans, int hdr_credit) 68379bc100SJani Nikula { 69379bc100SJani Nikula if (wait_for_us(header_credits_available(dev_priv, dsi_trans) >= 7043315f86SLee Shawn C hdr_credit, 100)) { 71b5280cd0SWambui Karuga drm_err(&dev_priv->drm, "DSI header credits not released\n"); 7243315f86SLee Shawn C return false; 73379bc100SJani Nikula } 74379bc100SJani Nikula 7543315f86SLee Shawn C return true; 7643315f86SLee Shawn C } 7743315f86SLee Shawn C 7843315f86SLee Shawn C static bool wait_for_payload_credits(struct drm_i915_private *dev_priv, 7943315f86SLee Shawn C enum transcoder dsi_trans, int payld_credit) 80379bc100SJani Nikula { 81379bc100SJani Nikula if (wait_for_us(payload_credits_available(dev_priv, dsi_trans) >= 8243315f86SLee Shawn C payld_credit, 100)) { 83b5280cd0SWambui Karuga drm_err(&dev_priv->drm, "DSI payload credits not released\n"); 8443315f86SLee Shawn C return false; 8543315f86SLee Shawn C } 8643315f86SLee Shawn C 8743315f86SLee Shawn C return true; 88379bc100SJani Nikula } 89379bc100SJani Nikula 90379bc100SJani Nikula static enum transcoder dsi_port_to_transcoder(enum port port) 91379bc100SJani Nikula { 92379bc100SJani Nikula if (port == PORT_A) 93379bc100SJani Nikula return TRANSCODER_DSI_0; 94379bc100SJani Nikula else 95379bc100SJani Nikula return TRANSCODER_DSI_1; 96379bc100SJani Nikula } 97379bc100SJani Nikula 98379bc100SJani Nikula static void wait_for_cmds_dispatched_to_panel(struct intel_encoder *encoder) 99379bc100SJani Nikula { 100379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 101b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 102379bc100SJani Nikula struct mipi_dsi_device *dsi; 103379bc100SJani Nikula enum port port; 104379bc100SJani Nikula enum transcoder dsi_trans; 105379bc100SJani Nikula int ret; 106379bc100SJani Nikula 107379bc100SJani Nikula /* wait for header/payload credits to be released */ 108379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 109379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 11043315f86SLee Shawn C wait_for_header_credits(dev_priv, dsi_trans, MAX_HEADER_CREDIT); 11143315f86SLee Shawn C wait_for_payload_credits(dev_priv, dsi_trans, MAX_PLOAD_CREDIT); 112379bc100SJani Nikula } 113379bc100SJani Nikula 114379bc100SJani Nikula /* send nop DCS command */ 115379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 116379bc100SJani Nikula dsi = intel_dsi->dsi_hosts[port]->device; 117379bc100SJani Nikula dsi->mode_flags |= MIPI_DSI_MODE_LPM; 118379bc100SJani Nikula dsi->channel = 0; 119379bc100SJani Nikula ret = mipi_dsi_dcs_nop(dsi); 120379bc100SJani Nikula if (ret < 0) 121b5280cd0SWambui Karuga drm_err(&dev_priv->drm, 122b5280cd0SWambui Karuga "error sending DCS NOP command\n"); 123379bc100SJani Nikula } 124379bc100SJani Nikula 125379bc100SJani Nikula /* wait for header credits to be released */ 126379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 127379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 12843315f86SLee Shawn C wait_for_header_credits(dev_priv, dsi_trans, MAX_HEADER_CREDIT); 129379bc100SJani Nikula } 130379bc100SJani Nikula 131379bc100SJani Nikula /* wait for LP TX in progress bit to be cleared */ 132379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 133379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 1341c63f6dfSJani Nikula if (wait_for_us(!(intel_de_read(dev_priv, DSI_LP_MSG(dsi_trans)) & 135379bc100SJani Nikula LPTX_IN_PROGRESS), 20)) 136b5280cd0SWambui Karuga drm_err(&dev_priv->drm, "LPTX bit not cleared\n"); 137379bc100SJani Nikula } 138379bc100SJani Nikula } 139379bc100SJani Nikula 140207ea507SJani Nikula static int dsi_send_pkt_payld(struct intel_dsi_host *host, 141207ea507SJani Nikula const struct mipi_dsi_packet *packet) 142379bc100SJani Nikula { 143379bc100SJani Nikula struct intel_dsi *intel_dsi = host->intel_dsi; 144207ea507SJani Nikula struct drm_i915_private *i915 = to_i915(intel_dsi->base.base.dev); 145379bc100SJani Nikula enum transcoder dsi_trans = dsi_port_to_transcoder(host->port); 146207ea507SJani Nikula const u8 *data = packet->payload; 147207ea507SJani Nikula u32 len = packet->payload_length; 148379bc100SJani Nikula int i, j; 149379bc100SJani Nikula 150207ea507SJani Nikula /* payload queue can accept *256 bytes*, check limit */ 151207ea507SJani Nikula if (len > MAX_PLOAD_CREDIT * 4) { 152207ea507SJani Nikula drm_err(&i915->drm, "payload size exceeds max queue limit\n"); 153207ea507SJani Nikula return -EINVAL; 154207ea507SJani Nikula } 155207ea507SJani Nikula 156379bc100SJani Nikula for (i = 0; i < len; i += 4) { 157379bc100SJani Nikula u32 tmp = 0; 158379bc100SJani Nikula 159207ea507SJani Nikula if (!wait_for_payload_credits(i915, dsi_trans, 1)) 160207ea507SJani Nikula return -EBUSY; 161379bc100SJani Nikula 162379bc100SJani Nikula for (j = 0; j < min_t(u32, len - i, 4); j++) 163379bc100SJani Nikula tmp |= *data++ << 8 * j; 164379bc100SJani Nikula 165207ea507SJani Nikula intel_de_write(i915, DSI_CMD_TXPYLD(dsi_trans), tmp); 166379bc100SJani Nikula } 167379bc100SJani Nikula 168207ea507SJani Nikula return 0; 169379bc100SJani Nikula } 170379bc100SJani Nikula 171379bc100SJani Nikula static int dsi_send_pkt_hdr(struct intel_dsi_host *host, 1723e2947cdSJani Nikula const struct mipi_dsi_packet *packet, 1733e2947cdSJani Nikula bool enable_lpdt) 174379bc100SJani Nikula { 175379bc100SJani Nikula struct intel_dsi *intel_dsi = host->intel_dsi; 176379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(intel_dsi->base.base.dev); 177379bc100SJani Nikula enum transcoder dsi_trans = dsi_port_to_transcoder(host->port); 178379bc100SJani Nikula u32 tmp; 179379bc100SJani Nikula 18043315f86SLee Shawn C if (!wait_for_header_credits(dev_priv, dsi_trans, 1)) 181b90acd09SJani Nikula return -EBUSY; 182379bc100SJani Nikula 1831c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, DSI_CMD_TXHDR(dsi_trans)); 184379bc100SJani Nikula 1853e2947cdSJani Nikula if (packet->payload) 186379bc100SJani Nikula tmp |= PAYLOAD_PRESENT; 187379bc100SJani Nikula else 188379bc100SJani Nikula tmp &= ~PAYLOAD_PRESENT; 189379bc100SJani Nikula 190379bc100SJani Nikula tmp &= ~VBLANK_FENCE; 191379bc100SJani Nikula 192379bc100SJani Nikula if (enable_lpdt) 193379bc100SJani Nikula tmp |= LP_DATA_TRANSFER; 19438a1b50cSWilliam Tseng else 19538a1b50cSWilliam Tseng tmp &= ~LP_DATA_TRANSFER; 196379bc100SJani Nikula 197379bc100SJani Nikula tmp &= ~(PARAM_WC_MASK | VC_MASK | DT_MASK); 1983e2947cdSJani Nikula tmp |= ((packet->header[0] & VC_MASK) << VC_SHIFT); 1993e2947cdSJani Nikula tmp |= ((packet->header[0] & DT_MASK) << DT_SHIFT); 2003e2947cdSJani Nikula tmp |= (packet->header[1] << PARAM_WC_LOWER_SHIFT); 2013e2947cdSJani Nikula tmp |= (packet->header[2] << PARAM_WC_UPPER_SHIFT); 2021c63f6dfSJani Nikula intel_de_write(dev_priv, DSI_CMD_TXHDR(dsi_trans), tmp); 203379bc100SJani Nikula 204379bc100SJani Nikula return 0; 205379bc100SJani Nikula } 206379bc100SJani Nikula 20726fb0d55SVandita Kulkarni void icl_dsi_frame_update(struct intel_crtc_state *crtc_state) 20826fb0d55SVandita Kulkarni { 20926fb0d55SVandita Kulkarni struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc); 21026fb0d55SVandita Kulkarni struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 2111a45d681SAndrzej Hajda u32 mode_flags; 21226fb0d55SVandita Kulkarni enum port port; 21326fb0d55SVandita Kulkarni 21426fb0d55SVandita Kulkarni mode_flags = crtc_state->mode_flags; 21526fb0d55SVandita Kulkarni 21626fb0d55SVandita Kulkarni /* 21726fb0d55SVandita Kulkarni * case 1 also covers dual link 21826fb0d55SVandita Kulkarni * In case of dual link, frame update should be set on 21926fb0d55SVandita Kulkarni * DSI_0 22026fb0d55SVandita Kulkarni */ 22126fb0d55SVandita Kulkarni if (mode_flags & I915_MODE_FLAG_DSI_USE_TE0) 22226fb0d55SVandita Kulkarni port = PORT_A; 22326fb0d55SVandita Kulkarni else if (mode_flags & I915_MODE_FLAG_DSI_USE_TE1) 22426fb0d55SVandita Kulkarni port = PORT_B; 22526fb0d55SVandita Kulkarni else 22626fb0d55SVandita Kulkarni return; 22726fb0d55SVandita Kulkarni 2281a45d681SAndrzej Hajda intel_de_rmw(dev_priv, DSI_CMD_FRMCTL(port), 0, DSI_FRAME_UPDATE_REQUEST); 22926fb0d55SVandita Kulkarni } 23026fb0d55SVandita Kulkarni 231379bc100SJani Nikula static void dsi_program_swing_and_deemphasis(struct intel_encoder *encoder) 232379bc100SJani Nikula { 233379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 234b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 235dc867bc7SMatt Roper enum phy phy; 2361a45d681SAndrzej Hajda u32 tmp, mask, val; 237379bc100SJani Nikula int lane; 238379bc100SJani Nikula 239dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) { 240379bc100SJani Nikula /* 241379bc100SJani Nikula * Program voltage swing and pre-emphasis level values as per 242379bc100SJani Nikula * table in BSPEC under DDI buffer programing 243379bc100SJani Nikula */ 2441a45d681SAndrzej Hajda mask = SCALING_MODE_SEL_MASK | RTERM_SELECT_MASK; 2451a45d681SAndrzej Hajda val = SCALING_MODE_SEL(0x2) | TAP2_DISABLE | TAP3_DISABLE | 2461a45d681SAndrzej Hajda RTERM_SELECT(0x6); 247e6908588SVille Syrjälä tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN(0, phy)); 2481a45d681SAndrzej Hajda tmp &= ~mask; 2491a45d681SAndrzej Hajda tmp |= val; 2501c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), tmp); 2511a45d681SAndrzej Hajda intel_de_rmw(dev_priv, ICL_PORT_TX_DW5_AUX(phy), mask, val); 252379bc100SJani Nikula 2531a45d681SAndrzej Hajda mask = SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK | 2541a45d681SAndrzej Hajda RCOMP_SCALAR_MASK; 2551a45d681SAndrzej Hajda val = SWING_SEL_UPPER(0x2) | SWING_SEL_LOWER(0x2) | 2561a45d681SAndrzej Hajda RCOMP_SCALAR(0x98); 257e6908588SVille Syrjälä tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW2_LN(0, phy)); 2581a45d681SAndrzej Hajda tmp &= ~mask; 2591a45d681SAndrzej Hajda tmp |= val; 2601c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_PORT_TX_DW2_GRP(phy), tmp); 2611a45d681SAndrzej Hajda intel_de_rmw(dev_priv, ICL_PORT_TX_DW2_AUX(phy), mask, val); 262379bc100SJani Nikula 2631a45d681SAndrzej Hajda mask = POST_CURSOR_1_MASK | POST_CURSOR_2_MASK | 2641a45d681SAndrzej Hajda CURSOR_COEFF_MASK; 2651a45d681SAndrzej Hajda val = POST_CURSOR_1(0x0) | POST_CURSOR_2(0x0) | 2661a45d681SAndrzej Hajda CURSOR_COEFF(0x3f); 2671a45d681SAndrzej Hajda intel_de_rmw(dev_priv, ICL_PORT_TX_DW4_AUX(phy), mask, val); 268379bc100SJani Nikula 269379bc100SJani Nikula /* Bspec: must not use GRP register for write */ 2701a45d681SAndrzej Hajda for (lane = 0; lane <= 3; lane++) 2711a45d681SAndrzej Hajda intel_de_rmw(dev_priv, ICL_PORT_TX_DW4_LN(lane, phy), 2721a45d681SAndrzej Hajda mask, val); 273379bc100SJani Nikula } 274379bc100SJani Nikula } 275379bc100SJani Nikula 276379bc100SJani Nikula static void configure_dual_link_mode(struct intel_encoder *encoder, 277379bc100SJani Nikula const struct intel_crtc_state *pipe_config) 278379bc100SJani Nikula { 279379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 280b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 2811a62dd98SJani Nikula i915_reg_t dss_ctl1_reg, dss_ctl2_reg; 282379bc100SJani Nikula u32 dss_ctl1; 283379bc100SJani Nikula 2841a62dd98SJani Nikula /* FIXME: Move all DSS handling to intel_vdsc.c */ 2851a62dd98SJani Nikula if (DISPLAY_VER(dev_priv) >= 12) { 2861a62dd98SJani Nikula struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc); 2871a62dd98SJani Nikula 2881a62dd98SJani Nikula dss_ctl1_reg = ICL_PIPE_DSS_CTL1(crtc->pipe); 2891a62dd98SJani Nikula dss_ctl2_reg = ICL_PIPE_DSS_CTL2(crtc->pipe); 2901a62dd98SJani Nikula } else { 2911a62dd98SJani Nikula dss_ctl1_reg = DSS_CTL1; 2921a62dd98SJani Nikula dss_ctl2_reg = DSS_CTL2; 2931a62dd98SJani Nikula } 2941a62dd98SJani Nikula 2951a62dd98SJani Nikula dss_ctl1 = intel_de_read(dev_priv, dss_ctl1_reg); 296379bc100SJani Nikula dss_ctl1 |= SPLITTER_ENABLE; 297379bc100SJani Nikula dss_ctl1 &= ~OVERLAP_PIXELS_MASK; 298379bc100SJani Nikula dss_ctl1 |= OVERLAP_PIXELS(intel_dsi->pixel_overlap); 299379bc100SJani Nikula 300379bc100SJani Nikula if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) { 301379bc100SJani Nikula const struct drm_display_mode *adjusted_mode = 3021326a92cSMaarten Lankhorst &pipe_config->hw.adjusted_mode; 303379bc100SJani Nikula u16 hactive = adjusted_mode->crtc_hdisplay; 304379bc100SJani Nikula u16 dl_buffer_depth; 305379bc100SJani Nikula 306379bc100SJani Nikula dss_ctl1 &= ~DUAL_LINK_MODE_INTERLEAVE; 307379bc100SJani Nikula dl_buffer_depth = hactive / 2 + intel_dsi->pixel_overlap; 308379bc100SJani Nikula 309379bc100SJani Nikula if (dl_buffer_depth > MAX_DL_BUFFER_TARGET_DEPTH) 310b5280cd0SWambui Karuga drm_err(&dev_priv->drm, 311b5280cd0SWambui Karuga "DL buffer depth exceed max value\n"); 312379bc100SJani Nikula 313379bc100SJani Nikula dss_ctl1 &= ~LEFT_DL_BUF_TARGET_DEPTH_MASK; 314379bc100SJani Nikula dss_ctl1 |= LEFT_DL_BUF_TARGET_DEPTH(dl_buffer_depth); 3151a62dd98SJani Nikula intel_de_rmw(dev_priv, dss_ctl2_reg, RIGHT_DL_BUF_TARGET_DEPTH_MASK, 3161a45d681SAndrzej Hajda RIGHT_DL_BUF_TARGET_DEPTH(dl_buffer_depth)); 317379bc100SJani Nikula } else { 318379bc100SJani Nikula /* Interleave */ 319379bc100SJani Nikula dss_ctl1 |= DUAL_LINK_MODE_INTERLEAVE; 320379bc100SJani Nikula } 321379bc100SJani Nikula 3221a62dd98SJani Nikula intel_de_write(dev_priv, dss_ctl1_reg, dss_ctl1); 323379bc100SJani Nikula } 324379bc100SJani Nikula 32554ed6902SJani Nikula /* aka DSI 8X clock */ 32604865139SJani Nikula static int afe_clk(struct intel_encoder *encoder, 32704865139SJani Nikula const struct intel_crtc_state *crtc_state) 32854ed6902SJani Nikula { 329b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 33054ed6902SJani Nikula int bpp; 33154ed6902SJani Nikula 33204865139SJani Nikula if (crtc_state->dsc.compression_enable) 33304865139SJani Nikula bpp = crtc_state->dsc.compressed_bpp; 33404865139SJani Nikula else 33554ed6902SJani Nikula bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format); 33654ed6902SJani Nikula 33754ed6902SJani Nikula return DIV_ROUND_CLOSEST(intel_dsi->pclk * bpp, intel_dsi->lane_count); 33854ed6902SJani Nikula } 33954ed6902SJani Nikula 34004865139SJani Nikula static void gen11_dsi_program_esc_clk_div(struct intel_encoder *encoder, 34104865139SJani Nikula const struct intel_crtc_state *crtc_state) 342379bc100SJani Nikula { 343379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 344b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 345379bc100SJani Nikula enum port port; 34654ed6902SJani Nikula int afe_clk_khz; 347510b2814SMika Kahola int theo_word_clk, act_word_clk; 348510b2814SMika Kahola u32 esc_clk_div_m, esc_clk_div_m_phy; 349379bc100SJani Nikula 35004865139SJani Nikula afe_clk_khz = afe_clk(encoder, crtc_state); 351510b2814SMika Kahola 352510b2814SMika Kahola if (IS_ALDERLAKE_S(dev_priv) || IS_ALDERLAKE_P(dev_priv)) { 353510b2814SMika Kahola theo_word_clk = DIV_ROUND_UP(afe_clk_khz, 8 * DSI_MAX_ESC_CLK); 354510b2814SMika Kahola act_word_clk = max(3, theo_word_clk + (theo_word_clk + 1) % 2); 355510b2814SMika Kahola esc_clk_div_m = act_word_clk * 8; 356510b2814SMika Kahola esc_clk_div_m_phy = (act_word_clk - 1) / 2; 357510b2814SMika Kahola } else { 358379bc100SJani Nikula esc_clk_div_m = DIV_ROUND_UP(afe_clk_khz, DSI_MAX_ESC_CLK); 359510b2814SMika Kahola } 360379bc100SJani Nikula 361379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 3621c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_DSI_ESC_CLK_DIV(port), 363379bc100SJani Nikula esc_clk_div_m & ICL_ESC_CLK_DIV_MASK); 3641c63f6dfSJani Nikula intel_de_posting_read(dev_priv, ICL_DSI_ESC_CLK_DIV(port)); 365379bc100SJani Nikula } 366379bc100SJani Nikula 367379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 3681c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_DPHY_ESC_CLK_DIV(port), 369379bc100SJani Nikula esc_clk_div_m & ICL_ESC_CLK_DIV_MASK); 3701c63f6dfSJani Nikula intel_de_posting_read(dev_priv, ICL_DPHY_ESC_CLK_DIV(port)); 371379bc100SJani Nikula } 372510b2814SMika Kahola 373510b2814SMika Kahola if (IS_ALDERLAKE_S(dev_priv) || IS_ALDERLAKE_P(dev_priv)) { 374510b2814SMika Kahola for_each_dsi_port(port, intel_dsi->ports) { 375510b2814SMika Kahola intel_de_write(dev_priv, ADL_MIPIO_DW(port, 8), 376510b2814SMika Kahola esc_clk_div_m_phy & TX_ESC_CLK_DIV_PHY); 377510b2814SMika Kahola intel_de_posting_read(dev_priv, ADL_MIPIO_DW(port, 8)); 378510b2814SMika Kahola } 379510b2814SMika Kahola } 380379bc100SJani Nikula } 381379bc100SJani Nikula 382379bc100SJani Nikula static void get_dsi_io_power_domains(struct drm_i915_private *dev_priv, 383379bc100SJani Nikula struct intel_dsi *intel_dsi) 384379bc100SJani Nikula { 385379bc100SJani Nikula enum port port; 386379bc100SJani Nikula 387379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 3883dbe5e11SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, intel_dsi->io_wakeref[port]); 389379bc100SJani Nikula intel_dsi->io_wakeref[port] = 390379bc100SJani Nikula intel_display_power_get(dev_priv, 391379bc100SJani Nikula port == PORT_A ? 3920ba2661dSImre Deak POWER_DOMAIN_PORT_DDI_IO_A : 3930ba2661dSImre Deak POWER_DOMAIN_PORT_DDI_IO_B); 394379bc100SJani Nikula } 395379bc100SJani Nikula } 396379bc100SJani Nikula 397379bc100SJani Nikula static void gen11_dsi_enable_io_power(struct intel_encoder *encoder) 398379bc100SJani Nikula { 399379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 400b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 401379bc100SJani Nikula enum port port; 402379bc100SJani Nikula 4031a45d681SAndrzej Hajda for_each_dsi_port(port, intel_dsi->ports) 4041a45d681SAndrzej Hajda intel_de_rmw(dev_priv, ICL_DSI_IO_MODECTL(port), 4051a45d681SAndrzej Hajda 0, COMBO_PHY_MODE_DSI); 406379bc100SJani Nikula 407379bc100SJani Nikula get_dsi_io_power_domains(dev_priv, intel_dsi); 408379bc100SJani Nikula } 409379bc100SJani Nikula 410379bc100SJani Nikula static void gen11_dsi_power_up_lanes(struct intel_encoder *encoder) 411379bc100SJani Nikula { 412379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 413b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 414dc867bc7SMatt Roper enum phy phy; 415379bc100SJani Nikula 416dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) 417dc867bc7SMatt Roper intel_combo_phy_power_up_lanes(dev_priv, phy, true, 418379bc100SJani Nikula intel_dsi->lane_count, false); 419379bc100SJani Nikula } 420379bc100SJani Nikula 421379bc100SJani Nikula static void gen11_dsi_config_phy_lanes_sequence(struct intel_encoder *encoder) 422379bc100SJani Nikula { 423379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 424b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 425dc867bc7SMatt Roper enum phy phy; 426379bc100SJani Nikula u32 tmp; 427379bc100SJani Nikula int lane; 428379bc100SJani Nikula 429379bc100SJani Nikula /* Step 4b(i) set loadgen select for transmit and aux lanes */ 430dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) { 4311a45d681SAndrzej Hajda intel_de_rmw(dev_priv, ICL_PORT_TX_DW4_AUX(phy), LOADGEN_SELECT, 0); 4321a45d681SAndrzej Hajda for (lane = 0; lane <= 3; lane++) 4331a45d681SAndrzej Hajda intel_de_rmw(dev_priv, ICL_PORT_TX_DW4_LN(lane, phy), 4341a45d681SAndrzej Hajda LOADGEN_SELECT, lane != 2 ? LOADGEN_SELECT : 0); 435379bc100SJani Nikula } 436379bc100SJani Nikula 437379bc100SJani Nikula /* Step 4b(ii) set latency optimization for transmit and aux lanes */ 438dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) { 4391a45d681SAndrzej Hajda intel_de_rmw(dev_priv, ICL_PORT_TX_DW2_AUX(phy), 4401a45d681SAndrzej Hajda FRC_LATENCY_OPTIM_MASK, FRC_LATENCY_OPTIM_VAL(0x5)); 441e6908588SVille Syrjälä tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW2_LN(0, phy)); 442379bc100SJani Nikula tmp &= ~FRC_LATENCY_OPTIM_MASK; 443379bc100SJani Nikula tmp |= FRC_LATENCY_OPTIM_VAL(0x5); 4441c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_PORT_TX_DW2_GRP(phy), tmp); 4456a7bafe8SVandita Kulkarni 446960e9836SVandita Kulkarni /* For EHL, TGL, set latency optimization for PCS_DW1 lanes */ 447005e9537SMatt Roper if (IS_JSL_EHL(dev_priv) || (DISPLAY_VER(dev_priv) >= 12)) { 4481a45d681SAndrzej Hajda intel_de_rmw(dev_priv, ICL_PORT_PCS_DW1_AUX(phy), 4491a45d681SAndrzej Hajda LATENCY_OPTIM_MASK, LATENCY_OPTIM_VAL(0)); 4506a7bafe8SVandita Kulkarni 4511c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, 452e6908588SVille Syrjälä ICL_PORT_PCS_DW1_LN(0, phy)); 4536a7bafe8SVandita Kulkarni tmp &= ~LATENCY_OPTIM_MASK; 4546a7bafe8SVandita Kulkarni tmp |= LATENCY_OPTIM_VAL(0x1); 4551c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_PORT_PCS_DW1_GRP(phy), 4561c63f6dfSJani Nikula tmp); 4576a7bafe8SVandita Kulkarni } 458379bc100SJani Nikula } 459379bc100SJani Nikula 460379bc100SJani Nikula } 461379bc100SJani Nikula 462379bc100SJani Nikula static void gen11_dsi_voltage_swing_program_seq(struct intel_encoder *encoder) 463379bc100SJani Nikula { 464379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 465b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 466379bc100SJani Nikula u32 tmp; 467dc867bc7SMatt Roper enum phy phy; 468379bc100SJani Nikula 469379bc100SJani Nikula /* clear common keeper enable bit */ 470dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) { 471e6908588SVille Syrjälä tmp = intel_de_read(dev_priv, ICL_PORT_PCS_DW1_LN(0, phy)); 472379bc100SJani Nikula tmp &= ~COMMON_KEEPER_EN; 4731c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_PORT_PCS_DW1_GRP(phy), tmp); 4741a45d681SAndrzej Hajda intel_de_rmw(dev_priv, ICL_PORT_PCS_DW1_AUX(phy), COMMON_KEEPER_EN, 0); 475379bc100SJani Nikula } 476379bc100SJani Nikula 477379bc100SJani Nikula /* 478379bc100SJani Nikula * Set SUS Clock Config bitfield to 11b 479379bc100SJani Nikula * Note: loadgen select program is done 480379bc100SJani Nikula * as part of lane phy sequence configuration 481379bc100SJani Nikula */ 4821a45d681SAndrzej Hajda for_each_dsi_phy(phy, intel_dsi->phys) 4831a45d681SAndrzej Hajda intel_de_rmw(dev_priv, ICL_PORT_CL_DW5(phy), 0, SUS_CLOCK_CONFIG); 484379bc100SJani Nikula 485379bc100SJani Nikula /* Clear training enable to change swing values */ 486dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) { 487e6908588SVille Syrjälä tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN(0, phy)); 488379bc100SJani Nikula tmp &= ~TX_TRAINING_EN; 4891c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), tmp); 4901a45d681SAndrzej Hajda intel_de_rmw(dev_priv, ICL_PORT_TX_DW5_AUX(phy), TX_TRAINING_EN, 0); 491379bc100SJani Nikula } 492379bc100SJani Nikula 493379bc100SJani Nikula /* Program swing and de-emphasis */ 494379bc100SJani Nikula dsi_program_swing_and_deemphasis(encoder); 495379bc100SJani Nikula 496379bc100SJani Nikula /* Set training enable to trigger update */ 497dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) { 498e6908588SVille Syrjälä tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN(0, phy)); 499379bc100SJani Nikula tmp |= TX_TRAINING_EN; 5001c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), tmp); 5011a45d681SAndrzej Hajda intel_de_rmw(dev_priv, ICL_PORT_TX_DW5_AUX(phy), 0, TX_TRAINING_EN); 502379bc100SJani Nikula } 503379bc100SJani Nikula } 504379bc100SJani Nikula 505379bc100SJani Nikula static void gen11_dsi_enable_ddi_buffer(struct intel_encoder *encoder) 506379bc100SJani Nikula { 507379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 508b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 509379bc100SJani Nikula enum port port; 510379bc100SJani Nikula 511379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 5121a45d681SAndrzej Hajda intel_de_rmw(dev_priv, DDI_BUF_CTL(port), 0, DDI_BUF_CTL_ENABLE); 513379bc100SJani Nikula 5141c63f6dfSJani Nikula if (wait_for_us(!(intel_de_read(dev_priv, DDI_BUF_CTL(port)) & 515379bc100SJani Nikula DDI_BUF_IS_IDLE), 516379bc100SJani Nikula 500)) 517b5280cd0SWambui Karuga drm_err(&dev_priv->drm, "DDI port:%c buffer idle\n", 518b5280cd0SWambui Karuga port_name(port)); 519379bc100SJani Nikula } 520379bc100SJani Nikula } 521379bc100SJani Nikula 52204865139SJani Nikula static void 52304865139SJani Nikula gen11_dsi_setup_dphy_timings(struct intel_encoder *encoder, 52404865139SJani Nikula const struct intel_crtc_state *crtc_state) 525379bc100SJani Nikula { 526379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 527b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 528379bc100SJani Nikula enum port port; 529dc867bc7SMatt Roper enum phy phy; 530379bc100SJani Nikula 531379bc100SJani Nikula /* Program T-INIT master registers */ 5321a45d681SAndrzej Hajda for_each_dsi_port(port, intel_dsi->ports) 5331a45d681SAndrzej Hajda intel_de_rmw(dev_priv, ICL_DSI_T_INIT_MASTER(port), 5341a45d681SAndrzej Hajda DSI_T_INIT_MASTER_MASK, intel_dsi->init_count); 535379bc100SJani Nikula 536379bc100SJani Nikula /* Program DPHY clock lanes timings */ 537379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 5381c63f6dfSJani Nikula intel_de_write(dev_priv, DPHY_CLK_TIMING_PARAM(port), 5391c63f6dfSJani Nikula intel_dsi->dphy_reg); 540379bc100SJani Nikula 541379bc100SJani Nikula /* shadow register inside display core */ 5421c63f6dfSJani Nikula intel_de_write(dev_priv, DSI_CLK_TIMING_PARAM(port), 5431c63f6dfSJani Nikula intel_dsi->dphy_reg); 544379bc100SJani Nikula } 545379bc100SJani Nikula 546379bc100SJani Nikula /* Program DPHY data lanes timings */ 547379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 5481c63f6dfSJani Nikula intel_de_write(dev_priv, DPHY_DATA_TIMING_PARAM(port), 549379bc100SJani Nikula intel_dsi->dphy_data_lane_reg); 550379bc100SJani Nikula 551379bc100SJani Nikula /* shadow register inside display core */ 5521c63f6dfSJani Nikula intel_de_write(dev_priv, DSI_DATA_TIMING_PARAM(port), 553379bc100SJani Nikula intel_dsi->dphy_data_lane_reg); 554379bc100SJani Nikula } 555379bc100SJani Nikula 556379bc100SJani Nikula /* 557379bc100SJani Nikula * If DSI link operating at or below an 800 MHz, 558379bc100SJani Nikula * TA_SURE should be override and programmed to 559379bc100SJani Nikula * a value '0' inside TA_PARAM_REGISTERS otherwise 560379bc100SJani Nikula * leave all fields at HW default values. 561379bc100SJani Nikula */ 56293e7e61eSLucas De Marchi if (DISPLAY_VER(dev_priv) == 11) { 56304865139SJani Nikula if (afe_clk(encoder, crtc_state) <= 800000) { 564379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 5651a45d681SAndrzej Hajda intel_de_rmw(dev_priv, DPHY_TA_TIMING_PARAM(port), 5661a45d681SAndrzej Hajda TA_SURE_MASK, 5671a45d681SAndrzej Hajda TA_SURE_OVERRIDE | TA_SURE(0)); 568379bc100SJani Nikula 569379bc100SJani Nikula /* shadow register inside display core */ 5701a45d681SAndrzej Hajda intel_de_rmw(dev_priv, DSI_TA_TIMING_PARAM(port), 5711a45d681SAndrzej Hajda TA_SURE_MASK, 5721a45d681SAndrzej Hajda TA_SURE_OVERRIDE | TA_SURE(0)); 573379bc100SJani Nikula } 574379bc100SJani Nikula } 5757b864f95SVandita Kulkarni } 576683d672cSJosé Roberto de Souza 57724ea098bSTejas Upadhyay if (IS_JSL_EHL(dev_priv)) { 5781a45d681SAndrzej Hajda for_each_dsi_phy(phy, intel_dsi->phys) 5791a45d681SAndrzej Hajda intel_de_rmw(dev_priv, ICL_DPHY_CHKN(phy), 5801a45d681SAndrzej Hajda 0, ICL_DPHY_CHKN_AFE_OVER_PPI_STRAP); 581683d672cSJosé Roberto de Souza } 582379bc100SJani Nikula } 583379bc100SJani Nikula 584379bc100SJani Nikula static void gen11_dsi_gate_clocks(struct intel_encoder *encoder) 585379bc100SJani Nikula { 586379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 587b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 588379bc100SJani Nikula u32 tmp; 589befa372bSMatt Roper enum phy phy; 590379bc100SJani Nikula 59136d225f3SJani Nikula mutex_lock(&dev_priv->display.dpll.lock); 5921c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0); 593dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) 594befa372bSMatt Roper tmp |= ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy); 595379bc100SJani Nikula 5961c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, tmp); 59736d225f3SJani Nikula mutex_unlock(&dev_priv->display.dpll.lock); 598379bc100SJani Nikula } 599379bc100SJani Nikula 600379bc100SJani Nikula static void gen11_dsi_ungate_clocks(struct intel_encoder *encoder) 601379bc100SJani Nikula { 602379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 603b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 604379bc100SJani Nikula u32 tmp; 605befa372bSMatt Roper enum phy phy; 606379bc100SJani Nikula 60736d225f3SJani Nikula mutex_lock(&dev_priv->display.dpll.lock); 6081c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0); 609dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) 610befa372bSMatt Roper tmp &= ~ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy); 611379bc100SJani Nikula 6121c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, tmp); 61336d225f3SJani Nikula mutex_unlock(&dev_priv->display.dpll.lock); 614379bc100SJani Nikula } 615379bc100SJani Nikula 6160fbd8694SVille Syrjälä static bool gen11_dsi_is_clock_enabled(struct intel_encoder *encoder) 6170fbd8694SVille Syrjälä { 6180fbd8694SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 6190fbd8694SVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 6200fbd8694SVille Syrjälä bool clock_enabled = false; 6210fbd8694SVille Syrjälä enum phy phy; 6220fbd8694SVille Syrjälä u32 tmp; 6230fbd8694SVille Syrjälä 6240fbd8694SVille Syrjälä tmp = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0); 6250fbd8694SVille Syrjälä 6260fbd8694SVille Syrjälä for_each_dsi_phy(phy, intel_dsi->phys) { 6270fbd8694SVille Syrjälä if (!(tmp & ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy))) 6280fbd8694SVille Syrjälä clock_enabled = true; 6290fbd8694SVille Syrjälä } 6300fbd8694SVille Syrjälä 6310fbd8694SVille Syrjälä return clock_enabled; 6320fbd8694SVille Syrjälä } 6330fbd8694SVille Syrjälä 634379bc100SJani Nikula static void gen11_dsi_map_pll(struct intel_encoder *encoder, 635379bc100SJani Nikula const struct intel_crtc_state *crtc_state) 636379bc100SJani Nikula { 637379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 638b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 639379bc100SJani Nikula struct intel_shared_dpll *pll = crtc_state->shared_dpll; 640befa372bSMatt Roper enum phy phy; 641379bc100SJani Nikula u32 val; 642379bc100SJani Nikula 64336d225f3SJani Nikula mutex_lock(&dev_priv->display.dpll.lock); 644379bc100SJani Nikula 6451c63f6dfSJani Nikula val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0); 646dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) { 647befa372bSMatt Roper val &= ~ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy); 648befa372bSMatt Roper val |= ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy); 649379bc100SJani Nikula } 6501c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val); 651379bc100SJani Nikula 652dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) { 653befa372bSMatt Roper val &= ~ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy); 654379bc100SJani Nikula } 6551c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val); 656379bc100SJani Nikula 6571c63f6dfSJani Nikula intel_de_posting_read(dev_priv, ICL_DPCLKA_CFGCR0); 658379bc100SJani Nikula 65936d225f3SJani Nikula mutex_unlock(&dev_priv->display.dpll.lock); 660379bc100SJani Nikula } 661379bc100SJani Nikula 662379bc100SJani Nikula static void 663379bc100SJani Nikula gen11_dsi_configure_transcoder(struct intel_encoder *encoder, 664379bc100SJani Nikula const struct intel_crtc_state *pipe_config) 665379bc100SJani Nikula { 666379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 667b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 668f15f01a7SVille Syrjälä struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc); 669f15f01a7SVille Syrjälä enum pipe pipe = crtc->pipe; 670379bc100SJani Nikula u32 tmp; 671379bc100SJani Nikula enum port port; 672379bc100SJani Nikula enum transcoder dsi_trans; 673379bc100SJani Nikula 674379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 675379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 6761c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, DSI_TRANS_FUNC_CONF(dsi_trans)); 677379bc100SJani Nikula 678379bc100SJani Nikula if (intel_dsi->eotp_pkt) 679379bc100SJani Nikula tmp &= ~EOTP_DISABLED; 680379bc100SJani Nikula else 681379bc100SJani Nikula tmp |= EOTP_DISABLED; 682379bc100SJani Nikula 683379bc100SJani Nikula /* enable link calibration if freq > 1.5Gbps */ 68404865139SJani Nikula if (afe_clk(encoder, pipe_config) >= 1500 * 1000) { 685379bc100SJani Nikula tmp &= ~LINK_CALIBRATION_MASK; 686379bc100SJani Nikula tmp |= CALIBRATION_ENABLED_INITIAL_ONLY; 687379bc100SJani Nikula } 688379bc100SJani Nikula 689379bc100SJani Nikula /* configure continuous clock */ 690379bc100SJani Nikula tmp &= ~CONTINUOUS_CLK_MASK; 691379bc100SJani Nikula if (intel_dsi->clock_stop) 692379bc100SJani Nikula tmp |= CLK_ENTER_LP_AFTER_DATA; 693379bc100SJani Nikula else 694379bc100SJani Nikula tmp |= CLK_HS_CONTINUOUS; 695379bc100SJani Nikula 696379bc100SJani Nikula /* configure buffer threshold limit to minimum */ 697379bc100SJani Nikula tmp &= ~PIX_BUF_THRESHOLD_MASK; 698379bc100SJani Nikula tmp |= PIX_BUF_THRESHOLD_1_4; 699379bc100SJani Nikula 700379bc100SJani Nikula /* set virtual channel to '0' */ 701379bc100SJani Nikula tmp &= ~PIX_VIRT_CHAN_MASK; 702379bc100SJani Nikula tmp |= PIX_VIRT_CHAN(0); 703379bc100SJani Nikula 704379bc100SJani Nikula /* program BGR transmission */ 705379bc100SJani Nikula if (intel_dsi->bgr_enabled) 706379bc100SJani Nikula tmp |= BGR_TRANSMISSION; 707379bc100SJani Nikula 708379bc100SJani Nikula /* select pixel format */ 709379bc100SJani Nikula tmp &= ~PIX_FMT_MASK; 71038b89881SJani Nikula if (pipe_config->dsc.compression_enable) { 71138b89881SJani Nikula tmp |= PIX_FMT_COMPRESSED; 71238b89881SJani Nikula } else { 713379bc100SJani Nikula switch (intel_dsi->pixel_format) { 714379bc100SJani Nikula default: 715379bc100SJani Nikula MISSING_CASE(intel_dsi->pixel_format); 716df561f66SGustavo A. R. Silva fallthrough; 717379bc100SJani Nikula case MIPI_DSI_FMT_RGB565: 718379bc100SJani Nikula tmp |= PIX_FMT_RGB565; 719379bc100SJani Nikula break; 720379bc100SJani Nikula case MIPI_DSI_FMT_RGB666_PACKED: 721379bc100SJani Nikula tmp |= PIX_FMT_RGB666_PACKED; 722379bc100SJani Nikula break; 723379bc100SJani Nikula case MIPI_DSI_FMT_RGB666: 724379bc100SJani Nikula tmp |= PIX_FMT_RGB666_LOOSE; 725379bc100SJani Nikula break; 726379bc100SJani Nikula case MIPI_DSI_FMT_RGB888: 727379bc100SJani Nikula tmp |= PIX_FMT_RGB888; 728379bc100SJani Nikula break; 729379bc100SJani Nikula } 73038b89881SJani Nikula } 731379bc100SJani Nikula 732005e9537SMatt Roper if (DISPLAY_VER(dev_priv) >= 12) { 73332d38e6cSVandita Kulkarni if (is_vid_mode(intel_dsi)) 73432d38e6cSVandita Kulkarni tmp |= BLANKING_PACKET_ENABLE; 73532d38e6cSVandita Kulkarni } 73632d38e6cSVandita Kulkarni 737379bc100SJani Nikula /* program DSI operation mode */ 738379bc100SJani Nikula if (is_vid_mode(intel_dsi)) { 739379bc100SJani Nikula tmp &= ~OP_MODE_MASK; 7408f0991ccSJani Nikula switch (intel_dsi->video_mode) { 741379bc100SJani Nikula default: 7428f0991ccSJani Nikula MISSING_CASE(intel_dsi->video_mode); 743df561f66SGustavo A. R. Silva fallthrough; 7448f0991ccSJani Nikula case NON_BURST_SYNC_EVENTS: 745379bc100SJani Nikula tmp |= VIDEO_MODE_SYNC_EVENT; 746379bc100SJani Nikula break; 7478f0991ccSJani Nikula case NON_BURST_SYNC_PULSE: 748379bc100SJani Nikula tmp |= VIDEO_MODE_SYNC_PULSE; 749379bc100SJani Nikula break; 750379bc100SJani Nikula } 751b4b95b05SVandita Kulkarni } else { 752b4b95b05SVandita Kulkarni /* 753b4b95b05SVandita Kulkarni * FIXME: Retrieve this info from VBT. 754b4b95b05SVandita Kulkarni * As per the spec when dsi transcoder is operating 755b4b95b05SVandita Kulkarni * in TE GATE mode, TE comes from GPIO 756b4b95b05SVandita Kulkarni * which is UTIL PIN for DSI 0. 757b4b95b05SVandita Kulkarni * Also this GPIO would not be used for other 758b4b95b05SVandita Kulkarni * purposes is an assumption. 759b4b95b05SVandita Kulkarni */ 760b4b95b05SVandita Kulkarni tmp &= ~OP_MODE_MASK; 761b4b95b05SVandita Kulkarni tmp |= CMD_MODE_TE_GATE; 762b4b95b05SVandita Kulkarni tmp |= TE_SOURCE_GPIO; 763379bc100SJani Nikula } 764379bc100SJani Nikula 7651c63f6dfSJani Nikula intel_de_write(dev_priv, DSI_TRANS_FUNC_CONF(dsi_trans), tmp); 766379bc100SJani Nikula } 767379bc100SJani Nikula 768379bc100SJani Nikula /* enable port sync mode if dual link */ 769379bc100SJani Nikula if (intel_dsi->dual_link) { 770379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 771379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 7721a45d681SAndrzej Hajda intel_de_rmw(dev_priv, TRANS_DDI_FUNC_CTL2(dsi_trans), 7731a45d681SAndrzej Hajda 0, PORT_SYNC_MODE_ENABLE); 774379bc100SJani Nikula } 775379bc100SJani Nikula 776379bc100SJani Nikula /* configure stream splitting */ 777379bc100SJani Nikula configure_dual_link_mode(encoder, pipe_config); 778379bc100SJani Nikula } 779379bc100SJani Nikula 780379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 781379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 782379bc100SJani Nikula 783379bc100SJani Nikula /* select data lane width */ 7841c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(dsi_trans)); 785379bc100SJani Nikula tmp &= ~DDI_PORT_WIDTH_MASK; 786379bc100SJani Nikula tmp |= DDI_PORT_WIDTH(intel_dsi->lane_count); 787379bc100SJani Nikula 788379bc100SJani Nikula /* select input pipe */ 789379bc100SJani Nikula tmp &= ~TRANS_DDI_EDP_INPUT_MASK; 790379bc100SJani Nikula switch (pipe) { 791379bc100SJani Nikula default: 792379bc100SJani Nikula MISSING_CASE(pipe); 793df561f66SGustavo A. R. Silva fallthrough; 794379bc100SJani Nikula case PIPE_A: 795379bc100SJani Nikula tmp |= TRANS_DDI_EDP_INPUT_A_ON; 796379bc100SJani Nikula break; 797379bc100SJani Nikula case PIPE_B: 798379bc100SJani Nikula tmp |= TRANS_DDI_EDP_INPUT_B_ONOFF; 799379bc100SJani Nikula break; 800379bc100SJani Nikula case PIPE_C: 801379bc100SJani Nikula tmp |= TRANS_DDI_EDP_INPUT_C_ONOFF; 802379bc100SJani Nikula break; 8034d89adc7SJosé Roberto de Souza case PIPE_D: 8044d89adc7SJosé Roberto de Souza tmp |= TRANS_DDI_EDP_INPUT_D_ONOFF; 8054d89adc7SJosé Roberto de Souza break; 806379bc100SJani Nikula } 807379bc100SJani Nikula 808379bc100SJani Nikula /* enable DDI buffer */ 809379bc100SJani Nikula tmp |= TRANS_DDI_FUNC_ENABLE; 8101c63f6dfSJani Nikula intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(dsi_trans), tmp); 811379bc100SJani Nikula } 812379bc100SJani Nikula 813379bc100SJani Nikula /* wait for link ready */ 814379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 815379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 8161c63f6dfSJani Nikula if (wait_for_us((intel_de_read(dev_priv, DSI_TRANS_FUNC_CONF(dsi_trans)) & 817379bc100SJani Nikula LINK_READY), 2500)) 818b5280cd0SWambui Karuga drm_err(&dev_priv->drm, "DSI link not ready\n"); 819379bc100SJani Nikula } 820379bc100SJani Nikula } 821379bc100SJani Nikula 822379bc100SJani Nikula static void 823379bc100SJani Nikula gen11_dsi_set_transcoder_timings(struct intel_encoder *encoder, 82453693f02SJani Nikula const struct intel_crtc_state *crtc_state) 825379bc100SJani Nikula { 826379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 827b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 828379bc100SJani Nikula const struct drm_display_mode *adjusted_mode = 82953693f02SJani Nikula &crtc_state->hw.adjusted_mode; 830379bc100SJani Nikula enum port port; 831379bc100SJani Nikula enum transcoder dsi_trans; 832379bc100SJani Nikula /* horizontal timings */ 833379bc100SJani Nikula u16 htotal, hactive, hsync_start, hsync_end, hsync_size; 8340cc35a9cSYueHaibing u16 hback_porch; 835379bc100SJani Nikula /* vertical timings */ 836379bc100SJani Nikula u16 vtotal, vactive, vsync_start, vsync_end, vsync_shift; 83753693f02SJani Nikula int mul = 1, div = 1; 83853693f02SJani Nikula 83953693f02SJani Nikula /* 84053693f02SJani Nikula * Adjust horizontal timings (htotal, hsync_start, hsync_end) to account 84153693f02SJani Nikula * for slower link speed if DSC is enabled. 84253693f02SJani Nikula * 84353693f02SJani Nikula * The compression frequency ratio is the ratio between compressed and 84453693f02SJani Nikula * non-compressed link speeds, and simplifies down to the ratio between 84553693f02SJani Nikula * compressed and non-compressed bpp. 84653693f02SJani Nikula */ 84753693f02SJani Nikula if (crtc_state->dsc.compression_enable) { 84853693f02SJani Nikula mul = crtc_state->dsc.compressed_bpp; 84953693f02SJani Nikula div = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format); 85053693f02SJani Nikula } 851379bc100SJani Nikula 852379bc100SJani Nikula hactive = adjusted_mode->crtc_hdisplay; 853b9277832SVandita Kulkarni 854b9277832SVandita Kulkarni if (is_vid_mode(intel_dsi)) 85553693f02SJani Nikula htotal = DIV_ROUND_UP(adjusted_mode->crtc_htotal * mul, div); 856b9277832SVandita Kulkarni else 857b9277832SVandita Kulkarni htotal = DIV_ROUND_UP((hactive + 160) * mul, div); 858b9277832SVandita Kulkarni 85953693f02SJani Nikula hsync_start = DIV_ROUND_UP(adjusted_mode->crtc_hsync_start * mul, div); 86053693f02SJani Nikula hsync_end = DIV_ROUND_UP(adjusted_mode->crtc_hsync_end * mul, div); 861379bc100SJani Nikula hsync_size = hsync_end - hsync_start; 862379bc100SJani Nikula hback_porch = (adjusted_mode->crtc_htotal - 863379bc100SJani Nikula adjusted_mode->crtc_hsync_end); 864379bc100SJani Nikula vactive = adjusted_mode->crtc_vdisplay; 865b9277832SVandita Kulkarni 866b9277832SVandita Kulkarni if (is_vid_mode(intel_dsi)) { 867379bc100SJani Nikula vtotal = adjusted_mode->crtc_vtotal; 868b9277832SVandita Kulkarni } else { 869b9277832SVandita Kulkarni int bpp, line_time_us, byte_clk_period_ns; 870b9277832SVandita Kulkarni 871b9277832SVandita Kulkarni if (crtc_state->dsc.compression_enable) 872b9277832SVandita Kulkarni bpp = crtc_state->dsc.compressed_bpp; 873b9277832SVandita Kulkarni else 874b9277832SVandita Kulkarni bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format); 875b9277832SVandita Kulkarni 876b9277832SVandita Kulkarni byte_clk_period_ns = 1000000 / afe_clk(encoder, crtc_state); 877b9277832SVandita Kulkarni line_time_us = (htotal * (bpp / 8) * byte_clk_period_ns) / (1000 * intel_dsi->lane_count); 878b9277832SVandita Kulkarni vtotal = vactive + DIV_ROUND_UP(400, line_time_us); 879b9277832SVandita Kulkarni } 880379bc100SJani Nikula vsync_start = adjusted_mode->crtc_vsync_start; 881379bc100SJani Nikula vsync_end = adjusted_mode->crtc_vsync_end; 882379bc100SJani Nikula vsync_shift = hsync_start - htotal / 2; 883379bc100SJani Nikula 884379bc100SJani Nikula if (intel_dsi->dual_link) { 885379bc100SJani Nikula hactive /= 2; 886379bc100SJani Nikula if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) 887379bc100SJani Nikula hactive += intel_dsi->pixel_overlap; 888379bc100SJani Nikula htotal /= 2; 889379bc100SJani Nikula } 890379bc100SJani Nikula 891379bc100SJani Nikula /* minimum hactive as per bspec: 256 pixels */ 892379bc100SJani Nikula if (adjusted_mode->crtc_hdisplay < 256) 893b5280cd0SWambui Karuga drm_err(&dev_priv->drm, "hactive is less then 256 pixels\n"); 894379bc100SJani Nikula 895379bc100SJani Nikula /* if RGB666 format, then hactive must be multiple of 4 pixels */ 896379bc100SJani Nikula if (intel_dsi->pixel_format == MIPI_DSI_FMT_RGB666 && hactive % 4 != 0) 897b5280cd0SWambui Karuga drm_err(&dev_priv->drm, 898b5280cd0SWambui Karuga "hactive pixels are not multiple of 4\n"); 899379bc100SJani Nikula 900379bc100SJani Nikula /* program TRANS_HTOTAL register */ 901379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 902379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 9035ac421a9SVille Syrjälä intel_de_write(dev_priv, TRANS_HTOTAL(dsi_trans), 904050db7d7SVille Syrjälä HACTIVE(hactive - 1) | HTOTAL(htotal - 1)); 905379bc100SJani Nikula } 906379bc100SJani Nikula 907379bc100SJani Nikula /* TRANS_HSYNC register to be programmed only for video mode */ 908b9277832SVandita Kulkarni if (is_vid_mode(intel_dsi)) { 9098f0991ccSJani Nikula if (intel_dsi->video_mode == NON_BURST_SYNC_PULSE) { 910379bc100SJani Nikula /* BSPEC: hsync size should be atleast 16 pixels */ 911379bc100SJani Nikula if (hsync_size < 16) 912b5280cd0SWambui Karuga drm_err(&dev_priv->drm, 913b5280cd0SWambui Karuga "hsync size < 16 pixels\n"); 914379bc100SJani Nikula } 915379bc100SJani Nikula 916379bc100SJani Nikula if (hback_porch < 16) 917b5280cd0SWambui Karuga drm_err(&dev_priv->drm, "hback porch < 16 pixels\n"); 918379bc100SJani Nikula 919379bc100SJani Nikula if (intel_dsi->dual_link) { 920379bc100SJani Nikula hsync_start /= 2; 921379bc100SJani Nikula hsync_end /= 2; 922379bc100SJani Nikula } 923379bc100SJani Nikula 924379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 925379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 9265ac421a9SVille Syrjälä intel_de_write(dev_priv, TRANS_HSYNC(dsi_trans), 927050db7d7SVille Syrjälä HSYNC_START(hsync_start - 1) | HSYNC_END(hsync_end - 1)); 928379bc100SJani Nikula } 929379bc100SJani Nikula } 930379bc100SJani Nikula 931379bc100SJani Nikula /* program TRANS_VTOTAL register */ 932379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 933379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 934379bc100SJani Nikula /* 935379bc100SJani Nikula * FIXME: Programing this by assuming progressive mode, since 936379bc100SJani Nikula * non-interlaced info from VBT is not saved inside 937379bc100SJani Nikula * struct drm_display_mode. 938379bc100SJani Nikula * For interlace mode: program required pixel minus 2 939379bc100SJani Nikula */ 9405ac421a9SVille Syrjälä intel_de_write(dev_priv, TRANS_VTOTAL(dsi_trans), 941050db7d7SVille Syrjälä VACTIVE(vactive - 1) | VTOTAL(vtotal - 1)); 942379bc100SJani Nikula } 943379bc100SJani Nikula 944379bc100SJani Nikula if (vsync_end < vsync_start || vsync_end > vtotal) 945b5280cd0SWambui Karuga drm_err(&dev_priv->drm, "Invalid vsync_end value\n"); 946379bc100SJani Nikula 947379bc100SJani Nikula if (vsync_start < vactive) 948b5280cd0SWambui Karuga drm_err(&dev_priv->drm, "vsync_start less than vactive\n"); 949379bc100SJani Nikula 950b9277832SVandita Kulkarni /* program TRANS_VSYNC register for video mode only */ 951b9277832SVandita Kulkarni if (is_vid_mode(intel_dsi)) { 952379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 953379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 9545ac421a9SVille Syrjälä intel_de_write(dev_priv, TRANS_VSYNC(dsi_trans), 955050db7d7SVille Syrjälä VSYNC_START(vsync_start - 1) | VSYNC_END(vsync_end - 1)); 956379bc100SJani Nikula } 957b9277832SVandita Kulkarni } 958379bc100SJani Nikula 959379bc100SJani Nikula /* 960b9277832SVandita Kulkarni * FIXME: It has to be programmed only for video modes and interlaced 961379bc100SJani Nikula * modes. Put the check condition here once interlaced 962379bc100SJani Nikula * info available as described above. 963379bc100SJani Nikula * program TRANS_VSYNCSHIFT register 964379bc100SJani Nikula */ 965b9277832SVandita Kulkarni if (is_vid_mode(intel_dsi)) { 966379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 967379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 9685ac421a9SVille Syrjälä intel_de_write(dev_priv, TRANS_VSYNCSHIFT(dsi_trans), 969b9277832SVandita Kulkarni vsync_shift); 970b9277832SVandita Kulkarni } 971379bc100SJani Nikula } 9723522a33aSVandita Kulkarni 9731552dd6eSVille Syrjälä /* 9741552dd6eSVille Syrjälä * program TRANS_VBLANK register, should be same as vtotal programmed 9751552dd6eSVille Syrjälä * 9761552dd6eSVille Syrjälä * FIXME get rid of these local hacks and do it right, 9771552dd6eSVille Syrjälä * this will not handle eg. delayed vblank correctly. 9781552dd6eSVille Syrjälä */ 979005e9537SMatt Roper if (DISPLAY_VER(dev_priv) >= 12) { 9803522a33aSVandita Kulkarni for_each_dsi_port(port, intel_dsi->ports) { 9813522a33aSVandita Kulkarni dsi_trans = dsi_port_to_transcoder(port); 9825ac421a9SVille Syrjälä intel_de_write(dev_priv, TRANS_VBLANK(dsi_trans), 983050db7d7SVille Syrjälä VBLANK_START(vactive - 1) | VBLANK_END(vtotal - 1)); 9843522a33aSVandita Kulkarni } 9853522a33aSVandita Kulkarni } 986379bc100SJani Nikula } 987379bc100SJani Nikula 988379bc100SJani Nikula static void gen11_dsi_enable_transcoder(struct intel_encoder *encoder) 989379bc100SJani Nikula { 990379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 991b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 992379bc100SJani Nikula enum port port; 993379bc100SJani Nikula enum transcoder dsi_trans; 994379bc100SJani Nikula 995379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 996379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 9973eb08ea5SVille Syrjälä intel_de_rmw(dev_priv, TRANSCONF(dsi_trans), 0, TRANSCONF_ENABLE); 998379bc100SJani Nikula 999379bc100SJani Nikula /* wait for transcoder to be enabled */ 10003eb08ea5SVille Syrjälä if (intel_de_wait_for_set(dev_priv, TRANSCONF(dsi_trans), 10013eb08ea5SVille Syrjälä TRANSCONF_STATE_ENABLE, 10)) 1002b5280cd0SWambui Karuga drm_err(&dev_priv->drm, 1003b5280cd0SWambui Karuga "DSI transcoder not enabled\n"); 1004379bc100SJani Nikula } 1005379bc100SJani Nikula } 1006379bc100SJani Nikula 100704865139SJani Nikula static void gen11_dsi_setup_timeouts(struct intel_encoder *encoder, 100804865139SJani Nikula const struct intel_crtc_state *crtc_state) 1009379bc100SJani Nikula { 1010379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 1011b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 1012379bc100SJani Nikula enum port port; 1013379bc100SJani Nikula enum transcoder dsi_trans; 10141a45d681SAndrzej Hajda u32 hs_tx_timeout, lp_rx_timeout, ta_timeout, divisor, mul; 1015379bc100SJani Nikula 1016379bc100SJani Nikula /* 1017379bc100SJani Nikula * escape clock count calculation: 1018379bc100SJani Nikula * BYTE_CLK_COUNT = TIME_NS/(8 * UI) 1019379bc100SJani Nikula * UI (nsec) = (10^6)/Bitrate 1020379bc100SJani Nikula * TIME_NS = (BYTE_CLK_COUNT * 8 * 10^6)/ Bitrate 1021379bc100SJani Nikula * ESCAPE_CLK_COUNT = TIME_NS/ESC_CLK_NS 1022379bc100SJani Nikula */ 102304865139SJani Nikula divisor = intel_dsi_tlpx_ns(intel_dsi) * afe_clk(encoder, crtc_state) * 1000; 1024379bc100SJani Nikula mul = 8 * 1000000; 1025379bc100SJani Nikula hs_tx_timeout = DIV_ROUND_UP(intel_dsi->hs_tx_timeout * mul, 1026379bc100SJani Nikula divisor); 1027379bc100SJani Nikula lp_rx_timeout = DIV_ROUND_UP(intel_dsi->lp_rx_timeout * mul, divisor); 1028379bc100SJani Nikula ta_timeout = DIV_ROUND_UP(intel_dsi->turn_arnd_val * mul, divisor); 1029379bc100SJani Nikula 1030379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 1031379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 1032379bc100SJani Nikula 1033379bc100SJani Nikula /* program hst_tx_timeout */ 10341a45d681SAndrzej Hajda intel_de_rmw(dev_priv, DSI_HSTX_TO(dsi_trans), 10351a45d681SAndrzej Hajda HSTX_TIMEOUT_VALUE_MASK, 10361a45d681SAndrzej Hajda HSTX_TIMEOUT_VALUE(hs_tx_timeout)); 1037379bc100SJani Nikula 1038379bc100SJani Nikula /* FIXME: DSI_CALIB_TO */ 1039379bc100SJani Nikula 1040379bc100SJani Nikula /* program lp_rx_host timeout */ 10411a45d681SAndrzej Hajda intel_de_rmw(dev_priv, DSI_LPRX_HOST_TO(dsi_trans), 10421a45d681SAndrzej Hajda LPRX_TIMEOUT_VALUE_MASK, 10431a45d681SAndrzej Hajda LPRX_TIMEOUT_VALUE(lp_rx_timeout)); 1044379bc100SJani Nikula 1045379bc100SJani Nikula /* FIXME: DSI_PWAIT_TO */ 1046379bc100SJani Nikula 1047379bc100SJani Nikula /* program turn around timeout */ 10481a45d681SAndrzej Hajda intel_de_rmw(dev_priv, DSI_TA_TO(dsi_trans), 10491a45d681SAndrzej Hajda TA_TIMEOUT_VALUE_MASK, 10501a45d681SAndrzej Hajda TA_TIMEOUT_VALUE(ta_timeout)); 1051379bc100SJani Nikula } 1052379bc100SJani Nikula } 1053379bc100SJani Nikula 1054b4b95b05SVandita Kulkarni static void gen11_dsi_config_util_pin(struct intel_encoder *encoder, 1055b4b95b05SVandita Kulkarni bool enable) 1056b4b95b05SVandita Kulkarni { 1057b4b95b05SVandita Kulkarni struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 1058b4b95b05SVandita Kulkarni struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 1059b4b95b05SVandita Kulkarni u32 tmp; 1060b4b95b05SVandita Kulkarni 1061b4b95b05SVandita Kulkarni /* 1062b4b95b05SVandita Kulkarni * used as TE i/p for DSI0, 1063b4b95b05SVandita Kulkarni * for dual link/DSI1 TE is from slave DSI1 1064b4b95b05SVandita Kulkarni * through GPIO. 1065b4b95b05SVandita Kulkarni */ 1066b4b95b05SVandita Kulkarni if (is_vid_mode(intel_dsi) || (intel_dsi->ports & BIT(PORT_B))) 1067b4b95b05SVandita Kulkarni return; 1068b4b95b05SVandita Kulkarni 1069b4b95b05SVandita Kulkarni tmp = intel_de_read(dev_priv, UTIL_PIN_CTL); 1070b4b95b05SVandita Kulkarni 1071b4b95b05SVandita Kulkarni if (enable) { 1072b4b95b05SVandita Kulkarni tmp |= UTIL_PIN_DIRECTION_INPUT; 1073b4b95b05SVandita Kulkarni tmp |= UTIL_PIN_ENABLE; 1074b4b95b05SVandita Kulkarni } else { 1075b4b95b05SVandita Kulkarni tmp &= ~UTIL_PIN_ENABLE; 1076b4b95b05SVandita Kulkarni } 1077b4b95b05SVandita Kulkarni intel_de_write(dev_priv, UTIL_PIN_CTL, tmp); 1078b4b95b05SVandita Kulkarni } 1079b4b95b05SVandita Kulkarni 1080379bc100SJani Nikula static void 1081379bc100SJani Nikula gen11_dsi_enable_port_and_phy(struct intel_encoder *encoder, 108204865139SJani Nikula const struct intel_crtc_state *crtc_state) 1083379bc100SJani Nikula { 1084379bc100SJani Nikula /* step 4a: power up all lanes of the DDI used by DSI */ 1085379bc100SJani Nikula gen11_dsi_power_up_lanes(encoder); 1086379bc100SJani Nikula 1087379bc100SJani Nikula /* step 4b: configure lane sequencing of the Combo-PHY transmitters */ 1088379bc100SJani Nikula gen11_dsi_config_phy_lanes_sequence(encoder); 1089379bc100SJani Nikula 1090379bc100SJani Nikula /* step 4c: configure voltage swing and skew */ 1091379bc100SJani Nikula gen11_dsi_voltage_swing_program_seq(encoder); 1092379bc100SJani Nikula 1093379bc100SJani Nikula /* enable DDI buffer */ 1094379bc100SJani Nikula gen11_dsi_enable_ddi_buffer(encoder); 1095379bc100SJani Nikula 1096379bc100SJani Nikula /* setup D-PHY timings */ 109704865139SJani Nikula gen11_dsi_setup_dphy_timings(encoder, crtc_state); 1098379bc100SJani Nikula 1099b4b95b05SVandita Kulkarni /* Since transcoder is configured to take events from GPIO */ 1100b4b95b05SVandita Kulkarni gen11_dsi_config_util_pin(encoder, true); 1101b4b95b05SVandita Kulkarni 1102379bc100SJani Nikula /* step 4h: setup DSI protocol timeouts */ 110304865139SJani Nikula gen11_dsi_setup_timeouts(encoder, crtc_state); 1104379bc100SJani Nikula 1105379bc100SJani Nikula /* Step (4h, 4i, 4j, 4k): Configure transcoder */ 110604865139SJani Nikula gen11_dsi_configure_transcoder(encoder, crtc_state); 1107379bc100SJani Nikula 1108379bc100SJani Nikula /* Step 4l: Gate DDI clocks */ 1109379bc100SJani Nikula gen11_dsi_gate_clocks(encoder); 1110379bc100SJani Nikula } 1111379bc100SJani Nikula 1112379bc100SJani Nikula static void gen11_dsi_powerup_panel(struct intel_encoder *encoder) 1113379bc100SJani Nikula { 1114379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 1115b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 1116379bc100SJani Nikula struct mipi_dsi_device *dsi; 1117379bc100SJani Nikula enum port port; 1118379bc100SJani Nikula enum transcoder dsi_trans; 1119379bc100SJani Nikula u32 tmp; 1120379bc100SJani Nikula int ret; 1121379bc100SJani Nikula 1122379bc100SJani Nikula /* set maximum return packet size */ 1123379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 1124379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 1125379bc100SJani Nikula 1126379bc100SJani Nikula /* 1127379bc100SJani Nikula * FIXME: This uses the number of DW's currently in the payload 1128379bc100SJani Nikula * receive queue. This is probably not what we want here. 1129379bc100SJani Nikula */ 11301c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, DSI_CMD_RXCTL(dsi_trans)); 1131379bc100SJani Nikula tmp &= NUMBER_RX_PLOAD_DW_MASK; 1132379bc100SJani Nikula /* multiply "Number Rx Payload DW" by 4 to get max value */ 1133379bc100SJani Nikula tmp = tmp * 4; 1134379bc100SJani Nikula dsi = intel_dsi->dsi_hosts[port]->device; 1135379bc100SJani Nikula ret = mipi_dsi_set_maximum_return_packet_size(dsi, tmp); 1136379bc100SJani Nikula if (ret < 0) 1137b5280cd0SWambui Karuga drm_err(&dev_priv->drm, 1138b5280cd0SWambui Karuga "error setting max return pkt size%d\n", tmp); 1139379bc100SJani Nikula } 1140379bc100SJani Nikula 1141379bc100SJani Nikula intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_INIT_OTP); 1142379bc100SJani Nikula 1143379bc100SJani Nikula /* ensure all panel commands dispatched before enabling transcoder */ 1144379bc100SJani Nikula wait_for_cmds_dispatched_to_panel(encoder); 1145379bc100SJani Nikula } 1146379bc100SJani Nikula 1147ede9771dSVille Syrjälä static void gen11_dsi_pre_pll_enable(struct intel_atomic_state *state, 1148ede9771dSVille Syrjälä struct intel_encoder *encoder, 114904865139SJani Nikula const struct intel_crtc_state *crtc_state, 1150379bc100SJani Nikula const struct drm_connector_state *conn_state) 1151379bc100SJani Nikula { 115286ecd3b3SVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 115386ecd3b3SVille Syrjälä 115486ecd3b3SVille Syrjälä intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_POWER_ON); 115586ecd3b3SVille Syrjälä msleep(intel_dsi->panel_on_delay); 115686ecd3b3SVille Syrjälä intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_DEASSERT_RESET); 115786ecd3b3SVille Syrjälä 1158379bc100SJani Nikula /* step2: enable IO power */ 1159379bc100SJani Nikula gen11_dsi_enable_io_power(encoder); 1160379bc100SJani Nikula 1161379bc100SJani Nikula /* step3: enable DSI PLL */ 116204865139SJani Nikula gen11_dsi_program_esc_clk_div(encoder, crtc_state); 1163379bc100SJani Nikula } 1164379bc100SJani Nikula 1165ede9771dSVille Syrjälä static void gen11_dsi_pre_enable(struct intel_atomic_state *state, 1166ede9771dSVille Syrjälä struct intel_encoder *encoder, 1167379bc100SJani Nikula const struct intel_crtc_state *pipe_config, 1168379bc100SJani Nikula const struct drm_connector_state *conn_state) 1169379bc100SJani Nikula { 1170379bc100SJani Nikula /* step3b */ 1171379bc100SJani Nikula gen11_dsi_map_pll(encoder, pipe_config); 1172379bc100SJani Nikula 1173379bc100SJani Nikula /* step4: enable DSI port and DPHY */ 1174379bc100SJani Nikula gen11_dsi_enable_port_and_phy(encoder, pipe_config); 1175379bc100SJani Nikula 1176379bc100SJani Nikula /* step5: program and powerup panel */ 1177379bc100SJani Nikula gen11_dsi_powerup_panel(encoder); 1178379bc100SJani Nikula 11793126977dSVille Syrjälä intel_dsc_dsi_pps_write(encoder, pipe_config); 11803126977dSVille Syrjälä 1181379bc100SJani Nikula /* step6c: configure transcoder timings */ 1182379bc100SJani Nikula gen11_dsi_set_transcoder_timings(encoder, pipe_config); 1183379bc100SJani Nikula } 1184379bc100SJani Nikula 1185544021e3STejas Upadhyay /* 1186544021e3STejas Upadhyay * Wa_1409054076:icl,jsl,ehl 1187544021e3STejas Upadhyay * When pipe A is disabled and MIPI DSI is enabled on pipe B, 1188544021e3STejas Upadhyay * the AMT KVMR feature will incorrectly see pipe A as enabled. 1189544021e3STejas Upadhyay * Set 0x42080 bit 23=1 before enabling DSI on pipe B and leave 1190544021e3STejas Upadhyay * it set while DSI is enabled on pipe B 1191544021e3STejas Upadhyay */ 1192544021e3STejas Upadhyay static void icl_apply_kvmr_pipe_a_wa(struct intel_encoder *encoder, 1193544021e3STejas Upadhyay enum pipe pipe, bool enable) 1194544021e3STejas Upadhyay { 1195544021e3STejas Upadhyay struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 1196544021e3STejas Upadhyay 1197544021e3STejas Upadhyay if (DISPLAY_VER(dev_priv) == 11 && pipe == PIPE_B) 1198544021e3STejas Upadhyay intel_de_rmw(dev_priv, CHICKEN_PAR1_1, 1199544021e3STejas Upadhyay IGNORE_KVMR_PIPE_A, 1200544021e3STejas Upadhyay enable ? IGNORE_KVMR_PIPE_A : 0); 1201544021e3STejas Upadhyay } 1202f87c46c4SVandita Kulkarni 1203f87c46c4SVandita Kulkarni /* 1204f87c46c4SVandita Kulkarni * Wa_16012360555:adl-p 1205f87c46c4SVandita Kulkarni * SW will have to program the "LP to HS Wakeup Guardband" 1206f87c46c4SVandita Kulkarni * to account for the repeaters on the HS Request/Ready 1207f87c46c4SVandita Kulkarni * PPI signaling between the Display engine and the DPHY. 1208f87c46c4SVandita Kulkarni */ 1209f87c46c4SVandita Kulkarni static void adlp_set_lp_hs_wakeup_gb(struct intel_encoder *encoder) 1210f87c46c4SVandita Kulkarni { 1211f87c46c4SVandita Kulkarni struct drm_i915_private *i915 = to_i915(encoder->base.dev); 1212f87c46c4SVandita Kulkarni struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 1213f87c46c4SVandita Kulkarni enum port port; 1214f87c46c4SVandita Kulkarni 1215f87c46c4SVandita Kulkarni if (DISPLAY_VER(i915) == 13) { 1216f87c46c4SVandita Kulkarni for_each_dsi_port(port, intel_dsi->ports) 1217f87c46c4SVandita Kulkarni intel_de_rmw(i915, TGL_DSI_CHKN_REG(port), 12186f07707fSVandita Kulkarni TGL_DSI_CHKN_LSHS_GB_MASK, 12196f07707fSVandita Kulkarni TGL_DSI_CHKN_LSHS_GB(4)); 1220f87c46c4SVandita Kulkarni } 1221f87c46c4SVandita Kulkarni } 1222f87c46c4SVandita Kulkarni 1223ede9771dSVille Syrjälä static void gen11_dsi_enable(struct intel_atomic_state *state, 1224ede9771dSVille Syrjälä struct intel_encoder *encoder, 122521fd23acSJani Nikula const struct intel_crtc_state *crtc_state, 122621fd23acSJani Nikula const struct drm_connector_state *conn_state) 122721fd23acSJani Nikula { 122887e9bb49SVandita Kulkarni struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 1229544021e3STejas Upadhyay struct intel_crtc *crtc = to_intel_crtc(conn_state->crtc); 123087e9bb49SVandita Kulkarni 123161198fe1SPankaj Bharadiya drm_WARN_ON(state->base.dev, crtc_state->has_pch_encoder); 123221fd23acSJani Nikula 1233544021e3STejas Upadhyay /* Wa_1409054076:icl,jsl,ehl */ 1234544021e3STejas Upadhyay icl_apply_kvmr_pipe_a_wa(encoder, crtc->pipe, true); 1235544021e3STejas Upadhyay 1236f87c46c4SVandita Kulkarni /* Wa_16012360555:adl-p */ 1237f87c46c4SVandita Kulkarni adlp_set_lp_hs_wakeup_gb(encoder); 1238f87c46c4SVandita Kulkarni 123987e9bb49SVandita Kulkarni /* step6d: enable dsi transcoder */ 124087e9bb49SVandita Kulkarni gen11_dsi_enable_transcoder(encoder); 124187e9bb49SVandita Kulkarni 1242*88b06594SVille Syrjälä intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_DISPLAY_ON); 1243*88b06594SVille Syrjälä 124487e9bb49SVandita Kulkarni /* step7: enable backlight */ 1245c0a52f8bSJani Nikula intel_backlight_enable(crtc_state, conn_state); 124687e9bb49SVandita Kulkarni intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_BACKLIGHT_ON); 124787e9bb49SVandita Kulkarni 124821fd23acSJani Nikula intel_crtc_vblank_on(crtc_state); 124921fd23acSJani Nikula } 125021fd23acSJani Nikula 1251379bc100SJani Nikula static void gen11_dsi_disable_transcoder(struct intel_encoder *encoder) 1252379bc100SJani Nikula { 1253379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 1254b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 1255379bc100SJani Nikula enum port port; 1256379bc100SJani Nikula enum transcoder dsi_trans; 1257379bc100SJani Nikula 1258379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 1259379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 1260379bc100SJani Nikula 1261379bc100SJani Nikula /* disable transcoder */ 12623eb08ea5SVille Syrjälä intel_de_rmw(dev_priv, TRANSCONF(dsi_trans), TRANSCONF_ENABLE, 0); 1263379bc100SJani Nikula 1264379bc100SJani Nikula /* wait for transcoder to be disabled */ 12653eb08ea5SVille Syrjälä if (intel_de_wait_for_clear(dev_priv, TRANSCONF(dsi_trans), 12663eb08ea5SVille Syrjälä TRANSCONF_STATE_ENABLE, 50)) 1267b5280cd0SWambui Karuga drm_err(&dev_priv->drm, 1268b5280cd0SWambui Karuga "DSI trancoder not disabled\n"); 1269379bc100SJani Nikula } 1270379bc100SJani Nikula } 1271379bc100SJani Nikula 1272379bc100SJani Nikula static void gen11_dsi_powerdown_panel(struct intel_encoder *encoder) 1273379bc100SJani Nikula { 1274b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 1275379bc100SJani Nikula 1276379bc100SJani Nikula intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_DISPLAY_OFF); 1277379bc100SJani Nikula intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_ASSERT_RESET); 1278379bc100SJani Nikula intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_POWER_OFF); 1279379bc100SJani Nikula 1280379bc100SJani Nikula /* ensure cmds dispatched to panel */ 1281379bc100SJani Nikula wait_for_cmds_dispatched_to_panel(encoder); 1282379bc100SJani Nikula } 1283379bc100SJani Nikula 1284379bc100SJani Nikula static void gen11_dsi_deconfigure_trancoder(struct intel_encoder *encoder) 1285379bc100SJani Nikula { 1286379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 1287b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 1288379bc100SJani Nikula enum port port; 1289379bc100SJani Nikula enum transcoder dsi_trans; 1290379bc100SJani Nikula u32 tmp; 1291379bc100SJani Nikula 1292b4b95b05SVandita Kulkarni /* disable periodic update mode */ 1293b4b95b05SVandita Kulkarni if (is_cmd_mode(intel_dsi)) { 12941a45d681SAndrzej Hajda for_each_dsi_port(port, intel_dsi->ports) 12951a45d681SAndrzej Hajda intel_de_rmw(dev_priv, DSI_CMD_FRMCTL(port), 12961a45d681SAndrzej Hajda DSI_PERIODIC_FRAME_UPDATE_ENABLE, 0); 1297b4b95b05SVandita Kulkarni } 1298b4b95b05SVandita Kulkarni 1299379bc100SJani Nikula /* put dsi link in ULPS */ 1300379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 1301379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 13021c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, DSI_LP_MSG(dsi_trans)); 1303379bc100SJani Nikula tmp |= LINK_ENTER_ULPS; 1304379bc100SJani Nikula tmp &= ~LINK_ULPS_TYPE_LP11; 13051c63f6dfSJani Nikula intel_de_write(dev_priv, DSI_LP_MSG(dsi_trans), tmp); 1306379bc100SJani Nikula 13071c63f6dfSJani Nikula if (wait_for_us((intel_de_read(dev_priv, DSI_LP_MSG(dsi_trans)) & 1308379bc100SJani Nikula LINK_IN_ULPS), 1309379bc100SJani Nikula 10)) 1310b5280cd0SWambui Karuga drm_err(&dev_priv->drm, "DSI link not in ULPS\n"); 1311379bc100SJani Nikula } 1312379bc100SJani Nikula 1313379bc100SJani Nikula /* disable ddi function */ 1314379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 1315379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 13161a45d681SAndrzej Hajda intel_de_rmw(dev_priv, TRANS_DDI_FUNC_CTL(dsi_trans), 13171a45d681SAndrzej Hajda TRANS_DDI_FUNC_ENABLE, 0); 1318379bc100SJani Nikula } 1319379bc100SJani Nikula 1320379bc100SJani Nikula /* disable port sync mode if dual link */ 1321379bc100SJani Nikula if (intel_dsi->dual_link) { 1322379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 1323379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 13241a45d681SAndrzej Hajda intel_de_rmw(dev_priv, TRANS_DDI_FUNC_CTL2(dsi_trans), 13251a45d681SAndrzej Hajda PORT_SYNC_MODE_ENABLE, 0); 1326379bc100SJani Nikula } 1327379bc100SJani Nikula } 1328379bc100SJani Nikula } 1329379bc100SJani Nikula 1330379bc100SJani Nikula static void gen11_dsi_disable_port(struct intel_encoder *encoder) 1331379bc100SJani Nikula { 1332379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 1333b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 1334379bc100SJani Nikula enum port port; 1335379bc100SJani Nikula 1336379bc100SJani Nikula gen11_dsi_ungate_clocks(encoder); 1337379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 13381a45d681SAndrzej Hajda intel_de_rmw(dev_priv, DDI_BUF_CTL(port), DDI_BUF_CTL_ENABLE, 0); 1339379bc100SJani Nikula 13401c63f6dfSJani Nikula if (wait_for_us((intel_de_read(dev_priv, DDI_BUF_CTL(port)) & 1341379bc100SJani Nikula DDI_BUF_IS_IDLE), 1342379bc100SJani Nikula 8)) 1343b5280cd0SWambui Karuga drm_err(&dev_priv->drm, 1344b5280cd0SWambui Karuga "DDI port:%c buffer not idle\n", 1345379bc100SJani Nikula port_name(port)); 1346379bc100SJani Nikula } 1347379bc100SJani Nikula gen11_dsi_gate_clocks(encoder); 1348379bc100SJani Nikula } 1349379bc100SJani Nikula 1350379bc100SJani Nikula static void gen11_dsi_disable_io_power(struct intel_encoder *encoder) 1351379bc100SJani Nikula { 1352379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 1353b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 1354379bc100SJani Nikula enum port port; 1355379bc100SJani Nikula 1356379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 1357379bc100SJani Nikula intel_wakeref_t wakeref; 1358379bc100SJani Nikula 1359379bc100SJani Nikula wakeref = fetch_and_zero(&intel_dsi->io_wakeref[port]); 1360379bc100SJani Nikula intel_display_power_put(dev_priv, 1361379bc100SJani Nikula port == PORT_A ? 13620ba2661dSImre Deak POWER_DOMAIN_PORT_DDI_IO_A : 13630ba2661dSImre Deak POWER_DOMAIN_PORT_DDI_IO_B, 1364379bc100SJani Nikula wakeref); 1365379bc100SJani Nikula } 1366379bc100SJani Nikula 1367379bc100SJani Nikula /* set mode to DDI */ 13681a45d681SAndrzej Hajda for_each_dsi_port(port, intel_dsi->ports) 13691a45d681SAndrzej Hajda intel_de_rmw(dev_priv, ICL_DSI_IO_MODECTL(port), 13701a45d681SAndrzej Hajda COMBO_PHY_MODE_DSI, 0); 1371379bc100SJani Nikula } 1372379bc100SJani Nikula 1373ede9771dSVille Syrjälä static void gen11_dsi_disable(struct intel_atomic_state *state, 1374ede9771dSVille Syrjälä struct intel_encoder *encoder, 1375379bc100SJani Nikula const struct intel_crtc_state *old_crtc_state, 1376379bc100SJani Nikula const struct drm_connector_state *old_conn_state) 1377379bc100SJani Nikula { 1378b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 1379544021e3STejas Upadhyay struct intel_crtc *crtc = to_intel_crtc(old_conn_state->crtc); 1380379bc100SJani Nikula 1381379bc100SJani Nikula /* step1: turn off backlight */ 1382379bc100SJani Nikula intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_BACKLIGHT_OFF); 1383c0a52f8bSJani Nikula intel_backlight_disable(old_conn_state); 1384379bc100SJani Nikula 1385379bc100SJani Nikula /* step2d,e: disable transcoder and wait */ 1386379bc100SJani Nikula gen11_dsi_disable_transcoder(encoder); 1387379bc100SJani Nikula 1388544021e3STejas Upadhyay /* Wa_1409054076:icl,jsl,ehl */ 1389544021e3STejas Upadhyay icl_apply_kvmr_pipe_a_wa(encoder, crtc->pipe, false); 1390544021e3STejas Upadhyay 1391379bc100SJani Nikula /* step2f,g: powerdown panel */ 1392379bc100SJani Nikula gen11_dsi_powerdown_panel(encoder); 1393379bc100SJani Nikula 1394379bc100SJani Nikula /* step2h,i,j: deconfig trancoder */ 1395379bc100SJani Nikula gen11_dsi_deconfigure_trancoder(encoder); 1396379bc100SJani Nikula 1397379bc100SJani Nikula /* step3: disable port */ 1398379bc100SJani Nikula gen11_dsi_disable_port(encoder); 1399379bc100SJani Nikula 1400b4b95b05SVandita Kulkarni gen11_dsi_config_util_pin(encoder, false); 1401b4b95b05SVandita Kulkarni 1402379bc100SJani Nikula /* step4: disable IO power */ 1403379bc100SJani Nikula gen11_dsi_disable_io_power(encoder); 1404379bc100SJani Nikula } 1405379bc100SJani Nikula 1406ede9771dSVille Syrjälä static void gen11_dsi_post_disable(struct intel_atomic_state *state, 1407ede9771dSVille Syrjälä struct intel_encoder *encoder, 1408773b4b54SVille Syrjälä const struct intel_crtc_state *old_crtc_state, 1409773b4b54SVille Syrjälä const struct drm_connector_state *old_conn_state) 1410773b4b54SVille Syrjälä { 1411773b4b54SVille Syrjälä intel_crtc_vblank_off(old_crtc_state); 1412773b4b54SVille Syrjälä 1413773b4b54SVille Syrjälä intel_dsc_disable(old_crtc_state); 1414773b4b54SVille Syrjälä 1415f6df4d46SLucas De Marchi skl_scaler_disable(old_crtc_state); 1416773b4b54SVille Syrjälä } 1417773b4b54SVille Syrjälä 14182b68392eSJani Nikula static enum drm_mode_status gen11_dsi_mode_valid(struct drm_connector *connector, 14192b68392eSJani Nikula struct drm_display_mode *mode) 14202b68392eSJani Nikula { 14212b68392eSJani Nikula /* FIXME: DSC? */ 14222b68392eSJani Nikula return intel_dsi_mode_valid(connector, mode); 14232b68392eSJani Nikula } 14242b68392eSJani Nikula 1425379bc100SJani Nikula static void gen11_dsi_get_timings(struct intel_encoder *encoder, 1426379bc100SJani Nikula struct intel_crtc_state *pipe_config) 1427379bc100SJani Nikula { 1428b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 1429379bc100SJani Nikula struct drm_display_mode *adjusted_mode = 14301326a92cSMaarten Lankhorst &pipe_config->hw.adjusted_mode; 1431379bc100SJani Nikula 1432c2bb35e9SVandita Kulkarni if (pipe_config->dsc.compressed_bpp) { 1433c2bb35e9SVandita Kulkarni int div = pipe_config->dsc.compressed_bpp; 1434c2bb35e9SVandita Kulkarni int mul = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format); 1435c2bb35e9SVandita Kulkarni 1436c2bb35e9SVandita Kulkarni adjusted_mode->crtc_htotal = 1437c2bb35e9SVandita Kulkarni DIV_ROUND_UP(adjusted_mode->crtc_htotal * mul, div); 1438c2bb35e9SVandita Kulkarni adjusted_mode->crtc_hsync_start = 1439c2bb35e9SVandita Kulkarni DIV_ROUND_UP(adjusted_mode->crtc_hsync_start * mul, div); 1440c2bb35e9SVandita Kulkarni adjusted_mode->crtc_hsync_end = 1441c2bb35e9SVandita Kulkarni DIV_ROUND_UP(adjusted_mode->crtc_hsync_end * mul, div); 1442c2bb35e9SVandita Kulkarni } 1443c2bb35e9SVandita Kulkarni 1444379bc100SJani Nikula if (intel_dsi->dual_link) { 1445379bc100SJani Nikula adjusted_mode->crtc_hdisplay *= 2; 1446379bc100SJani Nikula if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) 1447379bc100SJani Nikula adjusted_mode->crtc_hdisplay -= 1448379bc100SJani Nikula intel_dsi->pixel_overlap; 1449379bc100SJani Nikula adjusted_mode->crtc_htotal *= 2; 1450379bc100SJani Nikula } 1451379bc100SJani Nikula adjusted_mode->crtc_hblank_start = adjusted_mode->crtc_hdisplay; 1452379bc100SJani Nikula adjusted_mode->crtc_hblank_end = adjusted_mode->crtc_htotal; 1453379bc100SJani Nikula 1454379bc100SJani Nikula if (intel_dsi->operation_mode == INTEL_DSI_VIDEO_MODE) { 1455379bc100SJani Nikula if (intel_dsi->dual_link) { 1456379bc100SJani Nikula adjusted_mode->crtc_hsync_start *= 2; 1457379bc100SJani Nikula adjusted_mode->crtc_hsync_end *= 2; 1458379bc100SJani Nikula } 1459379bc100SJani Nikula } 1460379bc100SJani Nikula adjusted_mode->crtc_vblank_start = adjusted_mode->crtc_vdisplay; 1461379bc100SJani Nikula adjusted_mode->crtc_vblank_end = adjusted_mode->crtc_vtotal; 1462379bc100SJani Nikula } 1463379bc100SJani Nikula 1464cebb28acSVandita Kulkarni static bool gen11_dsi_is_periodic_cmd_mode(struct intel_dsi *intel_dsi) 1465cebb28acSVandita Kulkarni { 1466cebb28acSVandita Kulkarni struct drm_device *dev = intel_dsi->base.base.dev; 1467cebb28acSVandita Kulkarni struct drm_i915_private *dev_priv = to_i915(dev); 1468cebb28acSVandita Kulkarni enum transcoder dsi_trans; 1469cebb28acSVandita Kulkarni u32 val; 1470cebb28acSVandita Kulkarni 1471cebb28acSVandita Kulkarni if (intel_dsi->ports == BIT(PORT_B)) 1472cebb28acSVandita Kulkarni dsi_trans = TRANSCODER_DSI_1; 1473cebb28acSVandita Kulkarni else 1474cebb28acSVandita Kulkarni dsi_trans = TRANSCODER_DSI_0; 1475cebb28acSVandita Kulkarni 1476cebb28acSVandita Kulkarni val = intel_de_read(dev_priv, DSI_TRANS_FUNC_CONF(dsi_trans)); 1477cebb28acSVandita Kulkarni return (val & DSI_PERIODIC_FRAME_UPDATE_ENABLE); 1478cebb28acSVandita Kulkarni } 1479cebb28acSVandita Kulkarni 14805682a41fSVandita Kulkarni static void gen11_dsi_get_cmd_mode_config(struct intel_dsi *intel_dsi, 14815682a41fSVandita Kulkarni struct intel_crtc_state *pipe_config) 14825682a41fSVandita Kulkarni { 14835682a41fSVandita Kulkarni if (intel_dsi->ports == (BIT(PORT_B) | BIT(PORT_A))) 14845682a41fSVandita Kulkarni pipe_config->mode_flags |= I915_MODE_FLAG_DSI_USE_TE1 | 14855682a41fSVandita Kulkarni I915_MODE_FLAG_DSI_USE_TE0; 14865682a41fSVandita Kulkarni else if (intel_dsi->ports == BIT(PORT_B)) 14875682a41fSVandita Kulkarni pipe_config->mode_flags |= I915_MODE_FLAG_DSI_USE_TE1; 14885682a41fSVandita Kulkarni else 14895682a41fSVandita Kulkarni pipe_config->mode_flags |= I915_MODE_FLAG_DSI_USE_TE0; 14905682a41fSVandita Kulkarni } 14915682a41fSVandita Kulkarni 1492379bc100SJani Nikula static void gen11_dsi_get_config(struct intel_encoder *encoder, 1493379bc100SJani Nikula struct intel_crtc_state *pipe_config) 1494379bc100SJani Nikula { 14952225f3c6SMaarten Lankhorst struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc); 1496b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 1497379bc100SJani Nikula 1498351221ffSVille Syrjälä intel_ddi_get_clock(encoder, pipe_config, icl_ddi_combo_get_pll(encoder)); 1499379bc100SJani Nikula 15001326a92cSMaarten Lankhorst pipe_config->hw.adjusted_mode.crtc_clock = intel_dsi->pclk; 1501379bc100SJani Nikula if (intel_dsi->dual_link) 15021326a92cSMaarten Lankhorst pipe_config->hw.adjusted_mode.crtc_clock *= 2; 1503379bc100SJani Nikula 1504379bc100SJani Nikula gen11_dsi_get_timings(encoder, pipe_config); 1505379bc100SJani Nikula pipe_config->output_types |= BIT(INTEL_OUTPUT_DSI); 1506c640f6c5SVille Syrjälä pipe_config->pipe_bpp = bdw_get_pipe_misc_bpp(crtc); 1507cebb28acSVandita Kulkarni 15085682a41fSVandita Kulkarni /* Get the details on which TE should be enabled */ 15095682a41fSVandita Kulkarni if (is_cmd_mode(intel_dsi)) 15105682a41fSVandita Kulkarni gen11_dsi_get_cmd_mode_config(intel_dsi, pipe_config); 15115682a41fSVandita Kulkarni 1512cebb28acSVandita Kulkarni if (gen11_dsi_is_periodic_cmd_mode(intel_dsi)) 1513af157b76SVille Syrjälä pipe_config->mode_flags |= I915_MODE_FLAG_DSI_PERIODIC_CMD_MODE; 1514379bc100SJani Nikula } 1515379bc100SJani Nikula 1516544021e3STejas Upadhyay static void gen11_dsi_sync_state(struct intel_encoder *encoder, 1517544021e3STejas Upadhyay const struct intel_crtc_state *crtc_state) 1518544021e3STejas Upadhyay { 1519544021e3STejas Upadhyay struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 15207194dc99SImre Deak struct intel_crtc *intel_crtc; 15217194dc99SImre Deak enum pipe pipe; 15227194dc99SImre Deak 15237194dc99SImre Deak if (!crtc_state) 15247194dc99SImre Deak return; 15257194dc99SImre Deak 15267194dc99SImre Deak intel_crtc = to_intel_crtc(crtc_state->uapi.crtc); 15277194dc99SImre Deak pipe = intel_crtc->pipe; 1528544021e3STejas Upadhyay 1529544021e3STejas Upadhyay /* wa verify 1409054076:icl,jsl,ehl */ 1530544021e3STejas Upadhyay if (DISPLAY_VER(dev_priv) == 11 && pipe == PIPE_B && 1531544021e3STejas Upadhyay !(intel_de_read(dev_priv, CHICKEN_PAR1_1) & IGNORE_KVMR_PIPE_A)) 1532544021e3STejas Upadhyay drm_dbg_kms(&dev_priv->drm, 1533544021e3STejas Upadhyay "[ENCODER:%d:%s] BIOS left IGNORE_KVMR_PIPE_A cleared with pipe B enabled\n", 1534544021e3STejas Upadhyay encoder->base.base.id, 1535544021e3STejas Upadhyay encoder->base.name); 1536544021e3STejas Upadhyay } 1537544021e3STejas Upadhyay 15382b68392eSJani Nikula static int gen11_dsi_dsc_compute_config(struct intel_encoder *encoder, 15392b68392eSJani Nikula struct intel_crtc_state *crtc_state) 15402b68392eSJani Nikula { 15412b68392eSJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 15422b68392eSJani Nikula struct drm_dsc_config *vdsc_cfg = &crtc_state->dsc.config; 1543005e9537SMatt Roper int dsc_max_bpc = DISPLAY_VER(dev_priv) >= 12 ? 12 : 10; 15442b68392eSJani Nikula bool use_dsc; 15452b68392eSJani Nikula int ret; 15462b68392eSJani Nikula 15472b68392eSJani Nikula use_dsc = intel_bios_get_dsc_params(encoder, crtc_state, dsc_max_bpc); 15482b68392eSJani Nikula if (!use_dsc) 15492b68392eSJani Nikula return 0; 15502b68392eSJani Nikula 15512b68392eSJani Nikula if (crtc_state->pipe_bpp < 8 * 3) 15522b68392eSJani Nikula return -EINVAL; 15532b68392eSJani Nikula 15542b68392eSJani Nikula /* FIXME: split only when necessary */ 15552b68392eSJani Nikula if (crtc_state->dsc.slice_count > 1) 15562b68392eSJani Nikula crtc_state->dsc.dsc_split = true; 15572b68392eSJani Nikula 1558420798a0SJani Nikula /* FIXME: initialize from VBT */ 1559420798a0SJani Nikula vdsc_cfg->rc_model_size = DSC_RC_MODEL_SIZE_CONST; 1560420798a0SJani Nikula 1561e72df53dSAnkit Nautiyal vdsc_cfg->pic_height = crtc_state->hw.adjusted_mode.crtc_vdisplay; 1562e72df53dSAnkit Nautiyal 15633126977dSVille Syrjälä ret = intel_dsc_compute_params(crtc_state); 15642b68392eSJani Nikula if (ret) 15652b68392eSJani Nikula return ret; 15662b68392eSJani Nikula 15672b68392eSJani Nikula /* DSI specific sanity checks on the common code */ 15683dbe5e11SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, vdsc_cfg->vbr_enable); 15693dbe5e11SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, vdsc_cfg->simple_422); 15703dbe5e11SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, 15713dbe5e11SPankaj Bharadiya vdsc_cfg->pic_width % vdsc_cfg->slice_width); 15723dbe5e11SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, vdsc_cfg->slice_height < 8); 15733dbe5e11SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, 15743dbe5e11SPankaj Bharadiya vdsc_cfg->pic_height % vdsc_cfg->slice_height); 15752b68392eSJani Nikula 15762b68392eSJani Nikula ret = drm_dsc_compute_rc_parameters(vdsc_cfg); 15772b68392eSJani Nikula if (ret) 15782b68392eSJani Nikula return ret; 15792b68392eSJani Nikula 15802b68392eSJani Nikula crtc_state->dsc.compression_enable = true; 15812b68392eSJani Nikula 15822b68392eSJani Nikula return 0; 15832b68392eSJani Nikula } 15842b68392eSJani Nikula 1585379bc100SJani Nikula static int gen11_dsi_compute_config(struct intel_encoder *encoder, 1586379bc100SJani Nikula struct intel_crtc_state *pipe_config, 1587379bc100SJani Nikula struct drm_connector_state *conn_state) 1588379bc100SJani Nikula { 1589dd10a80fSJani Nikula struct drm_i915_private *i915 = to_i915(encoder->base.dev); 1590379bc100SJani Nikula struct intel_dsi *intel_dsi = container_of(encoder, struct intel_dsi, 1591379bc100SJani Nikula base); 1592379bc100SJani Nikula struct intel_connector *intel_connector = intel_dsi->attached_connector; 1593379bc100SJani Nikula struct drm_display_mode *adjusted_mode = 15941326a92cSMaarten Lankhorst &pipe_config->hw.adjusted_mode; 1595d7ff281cSVille Syrjälä int ret; 1596379bc100SJani Nikula 1597a04d27cdSAnkit Nautiyal pipe_config->sink_format = INTEL_OUTPUT_FORMAT_RGB; 1598379bc100SJani Nikula pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB; 1599cff4c2c6SVille Syrjälä 1600cff4c2c6SVille Syrjälä ret = intel_panel_compute_config(intel_connector, adjusted_mode); 1601cff4c2c6SVille Syrjälä if (ret) 1602cff4c2c6SVille Syrjälä return ret; 1603d7ff281cSVille Syrjälä 16044b93f49dSJani Nikula ret = intel_panel_fitting(pipe_config, conn_state); 1605d7ff281cSVille Syrjälä if (ret) 1606d7ff281cSVille Syrjälä return ret; 1607379bc100SJani Nikula 1608379bc100SJani Nikula adjusted_mode->flags = 0; 1609379bc100SJani Nikula 1610379bc100SJani Nikula /* Dual link goes to trancoder DSI'0' */ 1611379bc100SJani Nikula if (intel_dsi->ports == BIT(PORT_B)) 1612379bc100SJani Nikula pipe_config->cpu_transcoder = TRANSCODER_DSI_1; 1613379bc100SJani Nikula else 1614379bc100SJani Nikula pipe_config->cpu_transcoder = TRANSCODER_DSI_0; 1615379bc100SJani Nikula 161650003bf5SJani Nikula if (intel_dsi->pixel_format == MIPI_DSI_FMT_RGB888) 161750003bf5SJani Nikula pipe_config->pipe_bpp = 24; 161850003bf5SJani Nikula else 161950003bf5SJani Nikula pipe_config->pipe_bpp = 18; 162050003bf5SJani Nikula 1621379bc100SJani Nikula pipe_config->clock_set = true; 16222b68392eSJani Nikula 16232b68392eSJani Nikula if (gen11_dsi_dsc_compute_config(encoder, pipe_config)) 1624dd10a80fSJani Nikula drm_dbg_kms(&i915->drm, "Attempting to use DSC failed\n"); 16252b68392eSJani Nikula 162604865139SJani Nikula pipe_config->port_clock = afe_clk(encoder, pipe_config) / 5; 1627379bc100SJani Nikula 1628f78a862dSVandita Kulkarni /* 1629f78a862dSVandita Kulkarni * In case of TE GATE cmd mode, we 1630f78a862dSVandita Kulkarni * receive TE from the slave if 1631f78a862dSVandita Kulkarni * dual link is enabled 1632f78a862dSVandita Kulkarni */ 16335682a41fSVandita Kulkarni if (is_cmd_mode(intel_dsi)) 16345682a41fSVandita Kulkarni gen11_dsi_get_cmd_mode_config(intel_dsi, pipe_config); 1635f78a862dSVandita Kulkarni 1636379bc100SJani Nikula return 0; 1637379bc100SJani Nikula } 1638379bc100SJani Nikula 1639379bc100SJani Nikula static void gen11_dsi_get_power_domains(struct intel_encoder *encoder, 1640379bc100SJani Nikula struct intel_crtc_state *crtc_state) 1641379bc100SJani Nikula { 16422b68392eSJani Nikula struct drm_i915_private *i915 = to_i915(encoder->base.dev); 16432b68392eSJani Nikula 1644b7d02c3aSVille Syrjälä get_dsi_io_power_domains(i915, 1645b7d02c3aSVille Syrjälä enc_to_intel_dsi(encoder)); 1646379bc100SJani Nikula } 1647379bc100SJani Nikula 1648379bc100SJani Nikula static bool gen11_dsi_get_hw_state(struct intel_encoder *encoder, 1649379bc100SJani Nikula enum pipe *pipe) 1650379bc100SJani Nikula { 1651379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 1652b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 1653379bc100SJani Nikula enum transcoder dsi_trans; 1654379bc100SJani Nikula intel_wakeref_t wakeref; 1655379bc100SJani Nikula enum port port; 1656379bc100SJani Nikula bool ret = false; 1657379bc100SJani Nikula u32 tmp; 1658379bc100SJani Nikula 1659379bc100SJani Nikula wakeref = intel_display_power_get_if_enabled(dev_priv, 1660379bc100SJani Nikula encoder->power_domain); 1661379bc100SJani Nikula if (!wakeref) 1662379bc100SJani Nikula return false; 1663379bc100SJani Nikula 1664379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 1665379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 16661c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(dsi_trans)); 1667379bc100SJani Nikula switch (tmp & TRANS_DDI_EDP_INPUT_MASK) { 1668379bc100SJani Nikula case TRANS_DDI_EDP_INPUT_A_ON: 1669379bc100SJani Nikula *pipe = PIPE_A; 1670379bc100SJani Nikula break; 1671379bc100SJani Nikula case TRANS_DDI_EDP_INPUT_B_ONOFF: 1672379bc100SJani Nikula *pipe = PIPE_B; 1673379bc100SJani Nikula break; 1674379bc100SJani Nikula case TRANS_DDI_EDP_INPUT_C_ONOFF: 1675379bc100SJani Nikula *pipe = PIPE_C; 1676379bc100SJani Nikula break; 16774d89adc7SJosé Roberto de Souza case TRANS_DDI_EDP_INPUT_D_ONOFF: 16784d89adc7SJosé Roberto de Souza *pipe = PIPE_D; 16794d89adc7SJosé Roberto de Souza break; 1680379bc100SJani Nikula default: 1681b5280cd0SWambui Karuga drm_err(&dev_priv->drm, "Invalid PIPE input\n"); 1682379bc100SJani Nikula goto out; 1683379bc100SJani Nikula } 1684379bc100SJani Nikula 16853eb08ea5SVille Syrjälä tmp = intel_de_read(dev_priv, TRANSCONF(dsi_trans)); 16863eb08ea5SVille Syrjälä ret = tmp & TRANSCONF_ENABLE; 1687379bc100SJani Nikula } 1688379bc100SJani Nikula out: 1689379bc100SJani Nikula intel_display_power_put(dev_priv, encoder->power_domain, wakeref); 1690379bc100SJani Nikula return ret; 1691379bc100SJani Nikula } 1692379bc100SJani Nikula 1693b671d6efSImre Deak static bool gen11_dsi_initial_fastset_check(struct intel_encoder *encoder, 1694b671d6efSImre Deak struct intel_crtc_state *crtc_state) 1695b671d6efSImre Deak { 1696b671d6efSImre Deak if (crtc_state->dsc.compression_enable) { 1697b671d6efSImre Deak drm_dbg_kms(encoder->base.dev, "Forcing full modeset due to DSC being enabled\n"); 1698b671d6efSImre Deak crtc_state->uapi.mode_changed = true; 1699b671d6efSImre Deak 1700b671d6efSImre Deak return false; 1701b671d6efSImre Deak } 1702b671d6efSImre Deak 1703b671d6efSImre Deak return true; 1704b671d6efSImre Deak } 1705b671d6efSImre Deak 1706379bc100SJani Nikula static void gen11_dsi_encoder_destroy(struct drm_encoder *encoder) 1707379bc100SJani Nikula { 1708379bc100SJani Nikula intel_encoder_destroy(encoder); 1709379bc100SJani Nikula } 1710379bc100SJani Nikula 1711379bc100SJani Nikula static const struct drm_encoder_funcs gen11_dsi_encoder_funcs = { 1712379bc100SJani Nikula .destroy = gen11_dsi_encoder_destroy, 1713379bc100SJani Nikula }; 1714379bc100SJani Nikula 1715379bc100SJani Nikula static const struct drm_connector_funcs gen11_dsi_connector_funcs = { 1716b81dddb9SVille Syrjälä .detect = intel_panel_detect, 1717379bc100SJani Nikula .late_register = intel_connector_register, 1718379bc100SJani Nikula .early_unregister = intel_connector_unregister, 1719379bc100SJani Nikula .destroy = intel_connector_destroy, 1720379bc100SJani Nikula .fill_modes = drm_helper_probe_single_connector_modes, 1721379bc100SJani Nikula .atomic_get_property = intel_digital_connector_atomic_get_property, 1722379bc100SJani Nikula .atomic_set_property = intel_digital_connector_atomic_set_property, 1723379bc100SJani Nikula .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 1724379bc100SJani Nikula .atomic_duplicate_state = intel_digital_connector_duplicate_state, 1725379bc100SJani Nikula }; 1726379bc100SJani Nikula 1727379bc100SJani Nikula static const struct drm_connector_helper_funcs gen11_dsi_connector_helper_funcs = { 1728379bc100SJani Nikula .get_modes = intel_dsi_get_modes, 17292b68392eSJani Nikula .mode_valid = gen11_dsi_mode_valid, 1730379bc100SJani Nikula .atomic_check = intel_digital_connector_atomic_check, 1731379bc100SJani Nikula }; 1732379bc100SJani Nikula 1733379bc100SJani Nikula static int gen11_dsi_host_attach(struct mipi_dsi_host *host, 1734379bc100SJani Nikula struct mipi_dsi_device *dsi) 1735379bc100SJani Nikula { 1736379bc100SJani Nikula return 0; 1737379bc100SJani Nikula } 1738379bc100SJani Nikula 1739379bc100SJani Nikula static int gen11_dsi_host_detach(struct mipi_dsi_host *host, 1740379bc100SJani Nikula struct mipi_dsi_device *dsi) 1741379bc100SJani Nikula { 1742379bc100SJani Nikula return 0; 1743379bc100SJani Nikula } 1744379bc100SJani Nikula 1745379bc100SJani Nikula static ssize_t gen11_dsi_host_transfer(struct mipi_dsi_host *host, 1746379bc100SJani Nikula const struct mipi_dsi_msg *msg) 1747379bc100SJani Nikula { 1748379bc100SJani Nikula struct intel_dsi_host *intel_dsi_host = to_intel_dsi_host(host); 1749379bc100SJani Nikula struct mipi_dsi_packet dsi_pkt; 1750379bc100SJani Nikula ssize_t ret; 1751379bc100SJani Nikula bool enable_lpdt = false; 1752379bc100SJani Nikula 1753379bc100SJani Nikula ret = mipi_dsi_create_packet(&dsi_pkt, msg); 1754379bc100SJani Nikula if (ret < 0) 1755379bc100SJani Nikula return ret; 1756379bc100SJani Nikula 1757379bc100SJani Nikula if (msg->flags & MIPI_DSI_MSG_USE_LPM) 1758379bc100SJani Nikula enable_lpdt = true; 1759379bc100SJani Nikula 1760379bc100SJani Nikula /* only long packet contains payload */ 1761379bc100SJani Nikula if (mipi_dsi_packet_format_is_long(msg->type)) { 17623e2947cdSJani Nikula ret = dsi_send_pkt_payld(intel_dsi_host, &dsi_pkt); 1763379bc100SJani Nikula if (ret < 0) 1764379bc100SJani Nikula return ret; 1765379bc100SJani Nikula } 1766379bc100SJani Nikula 17675ebd50d3SLee Shawn C /* send packet header */ 17683e2947cdSJani Nikula ret = dsi_send_pkt_hdr(intel_dsi_host, &dsi_pkt, enable_lpdt); 17695ebd50d3SLee Shawn C if (ret < 0) 17705ebd50d3SLee Shawn C return ret; 17715ebd50d3SLee Shawn C 1772379bc100SJani Nikula //TODO: add payload receive code if needed 1773379bc100SJani Nikula 1774379bc100SJani Nikula ret = sizeof(dsi_pkt.header) + dsi_pkt.payload_length; 1775379bc100SJani Nikula 1776379bc100SJani Nikula return ret; 1777379bc100SJani Nikula } 1778379bc100SJani Nikula 1779379bc100SJani Nikula static const struct mipi_dsi_host_ops gen11_dsi_host_ops = { 1780379bc100SJani Nikula .attach = gen11_dsi_host_attach, 1781379bc100SJani Nikula .detach = gen11_dsi_host_detach, 1782379bc100SJani Nikula .transfer = gen11_dsi_host_transfer, 1783379bc100SJani Nikula }; 1784379bc100SJani Nikula 1785379bc100SJani Nikula #define ICL_PREPARE_CNT_MAX 0x7 1786379bc100SJani Nikula #define ICL_CLK_ZERO_CNT_MAX 0xf 1787379bc100SJani Nikula #define ICL_TRAIL_CNT_MAX 0x7 1788379bc100SJani Nikula #define ICL_TCLK_PRE_CNT_MAX 0x3 1789379bc100SJani Nikula #define ICL_TCLK_POST_CNT_MAX 0x7 1790379bc100SJani Nikula #define ICL_HS_ZERO_CNT_MAX 0xf 1791379bc100SJani Nikula #define ICL_EXIT_ZERO_CNT_MAX 0x7 1792379bc100SJani Nikula 1793379bc100SJani Nikula static void icl_dphy_param_init(struct intel_dsi *intel_dsi) 1794379bc100SJani Nikula { 1795379bc100SJani Nikula struct drm_device *dev = intel_dsi->base.base.dev; 1796379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(dev); 17973cf05076SVille Syrjälä struct intel_connector *connector = intel_dsi->attached_connector; 17983cf05076SVille Syrjälä struct mipi_config *mipi_config = connector->panel.vbt.dsi.config; 1799379bc100SJani Nikula u32 tlpx_ns; 1800379bc100SJani Nikula u32 prepare_cnt, exit_zero_cnt, clk_zero_cnt, trail_cnt; 1801379bc100SJani Nikula u32 ths_prepare_ns, tclk_trail_ns; 1802379bc100SJani Nikula u32 hs_zero_cnt; 1803379bc100SJani Nikula u32 tclk_pre_cnt, tclk_post_cnt; 1804379bc100SJani Nikula 1805379bc100SJani Nikula tlpx_ns = intel_dsi_tlpx_ns(intel_dsi); 1806379bc100SJani Nikula 1807379bc100SJani Nikula tclk_trail_ns = max(mipi_config->tclk_trail, mipi_config->ths_trail); 1808379bc100SJani Nikula ths_prepare_ns = max(mipi_config->ths_prepare, 1809379bc100SJani Nikula mipi_config->tclk_prepare); 1810379bc100SJani Nikula 1811379bc100SJani Nikula /* 1812379bc100SJani Nikula * prepare cnt in escape clocks 1813379bc100SJani Nikula * this field represents a hexadecimal value with a precision 1814379bc100SJani Nikula * of 1.2 – i.e. the most significant bit is the integer 1815379bc100SJani Nikula * and the least significant 2 bits are fraction bits. 1816379bc100SJani Nikula * so, the field can represent a range of 0.25 to 1.75 1817379bc100SJani Nikula */ 1818379bc100SJani Nikula prepare_cnt = DIV_ROUND_UP(ths_prepare_ns * 4, tlpx_ns); 1819379bc100SJani Nikula if (prepare_cnt > ICL_PREPARE_CNT_MAX) { 1820b5280cd0SWambui Karuga drm_dbg_kms(&dev_priv->drm, "prepare_cnt out of range (%d)\n", 1821b5280cd0SWambui Karuga prepare_cnt); 1822379bc100SJani Nikula prepare_cnt = ICL_PREPARE_CNT_MAX; 1823379bc100SJani Nikula } 1824379bc100SJani Nikula 1825379bc100SJani Nikula /* clk zero count in escape clocks */ 1826379bc100SJani Nikula clk_zero_cnt = DIV_ROUND_UP(mipi_config->tclk_prepare_clkzero - 1827379bc100SJani Nikula ths_prepare_ns, tlpx_ns); 1828379bc100SJani Nikula if (clk_zero_cnt > ICL_CLK_ZERO_CNT_MAX) { 1829b5280cd0SWambui Karuga drm_dbg_kms(&dev_priv->drm, 1830b5280cd0SWambui Karuga "clk_zero_cnt out of range (%d)\n", clk_zero_cnt); 1831379bc100SJani Nikula clk_zero_cnt = ICL_CLK_ZERO_CNT_MAX; 1832379bc100SJani Nikula } 1833379bc100SJani Nikula 1834379bc100SJani Nikula /* trail cnt in escape clocks*/ 1835379bc100SJani Nikula trail_cnt = DIV_ROUND_UP(tclk_trail_ns, tlpx_ns); 1836379bc100SJani Nikula if (trail_cnt > ICL_TRAIL_CNT_MAX) { 1837b5280cd0SWambui Karuga drm_dbg_kms(&dev_priv->drm, "trail_cnt out of range (%d)\n", 1838b5280cd0SWambui Karuga trail_cnt); 1839379bc100SJani Nikula trail_cnt = ICL_TRAIL_CNT_MAX; 1840379bc100SJani Nikula } 1841379bc100SJani Nikula 1842379bc100SJani Nikula /* tclk pre count in escape clocks */ 1843379bc100SJani Nikula tclk_pre_cnt = DIV_ROUND_UP(mipi_config->tclk_pre, tlpx_ns); 1844379bc100SJani Nikula if (tclk_pre_cnt > ICL_TCLK_PRE_CNT_MAX) { 1845b5280cd0SWambui Karuga drm_dbg_kms(&dev_priv->drm, 1846b5280cd0SWambui Karuga "tclk_pre_cnt out of range (%d)\n", tclk_pre_cnt); 1847379bc100SJani Nikula tclk_pre_cnt = ICL_TCLK_PRE_CNT_MAX; 1848379bc100SJani Nikula } 1849379bc100SJani Nikula 1850379bc100SJani Nikula /* tclk post count in escape clocks */ 1851379bc100SJani Nikula tclk_post_cnt = DIV_ROUND_UP(mipi_config->tclk_post, tlpx_ns); 1852379bc100SJani Nikula if (tclk_post_cnt > ICL_TCLK_POST_CNT_MAX) { 1853b5280cd0SWambui Karuga drm_dbg_kms(&dev_priv->drm, 1854b5280cd0SWambui Karuga "tclk_post_cnt out of range (%d)\n", 1855b5280cd0SWambui Karuga tclk_post_cnt); 1856379bc100SJani Nikula tclk_post_cnt = ICL_TCLK_POST_CNT_MAX; 1857379bc100SJani Nikula } 1858379bc100SJani Nikula 1859379bc100SJani Nikula /* hs zero cnt in escape clocks */ 1860379bc100SJani Nikula hs_zero_cnt = DIV_ROUND_UP(mipi_config->ths_prepare_hszero - 1861379bc100SJani Nikula ths_prepare_ns, tlpx_ns); 1862379bc100SJani Nikula if (hs_zero_cnt > ICL_HS_ZERO_CNT_MAX) { 1863b5280cd0SWambui Karuga drm_dbg_kms(&dev_priv->drm, "hs_zero_cnt out of range (%d)\n", 1864b5280cd0SWambui Karuga hs_zero_cnt); 1865379bc100SJani Nikula hs_zero_cnt = ICL_HS_ZERO_CNT_MAX; 1866379bc100SJani Nikula } 1867379bc100SJani Nikula 1868379bc100SJani Nikula /* hs exit zero cnt in escape clocks */ 1869379bc100SJani Nikula exit_zero_cnt = DIV_ROUND_UP(mipi_config->ths_exit, tlpx_ns); 1870379bc100SJani Nikula if (exit_zero_cnt > ICL_EXIT_ZERO_CNT_MAX) { 1871b5280cd0SWambui Karuga drm_dbg_kms(&dev_priv->drm, 1872b5280cd0SWambui Karuga "exit_zero_cnt out of range (%d)\n", 1873b5280cd0SWambui Karuga exit_zero_cnt); 1874379bc100SJani Nikula exit_zero_cnt = ICL_EXIT_ZERO_CNT_MAX; 1875379bc100SJani Nikula } 1876379bc100SJani Nikula 1877379bc100SJani Nikula /* clock lane dphy timings */ 1878379bc100SJani Nikula intel_dsi->dphy_reg = (CLK_PREPARE_OVERRIDE | 1879379bc100SJani Nikula CLK_PREPARE(prepare_cnt) | 1880379bc100SJani Nikula CLK_ZERO_OVERRIDE | 1881379bc100SJani Nikula CLK_ZERO(clk_zero_cnt) | 1882379bc100SJani Nikula CLK_PRE_OVERRIDE | 1883379bc100SJani Nikula CLK_PRE(tclk_pre_cnt) | 1884379bc100SJani Nikula CLK_POST_OVERRIDE | 1885379bc100SJani Nikula CLK_POST(tclk_post_cnt) | 1886379bc100SJani Nikula CLK_TRAIL_OVERRIDE | 1887379bc100SJani Nikula CLK_TRAIL(trail_cnt)); 1888379bc100SJani Nikula 1889379bc100SJani Nikula /* data lanes dphy timings */ 1890379bc100SJani Nikula intel_dsi->dphy_data_lane_reg = (HS_PREPARE_OVERRIDE | 1891379bc100SJani Nikula HS_PREPARE(prepare_cnt) | 1892379bc100SJani Nikula HS_ZERO_OVERRIDE | 1893379bc100SJani Nikula HS_ZERO(hs_zero_cnt) | 1894379bc100SJani Nikula HS_TRAIL_OVERRIDE | 1895379bc100SJani Nikula HS_TRAIL(trail_cnt) | 1896379bc100SJani Nikula HS_EXIT_OVERRIDE | 1897379bc100SJani Nikula HS_EXIT(exit_zero_cnt)); 1898379bc100SJani Nikula 1899379bc100SJani Nikula intel_dsi_log_params(intel_dsi); 1900379bc100SJani Nikula } 1901379bc100SJani Nikula 1902f6d39f56SVille Syrjälä static void icl_dsi_add_properties(struct intel_connector *connector) 1903f384e48dSVandita Kulkarni { 1904f6d39f56SVille Syrjälä const struct drm_display_mode *fixed_mode = 1905f6d39f56SVille Syrjälä intel_panel_preferred_fixed_mode(connector); 1906f384e48dSVandita Kulkarni 19076ac2f04bSVille Syrjälä intel_attach_scaling_mode_property(&connector->base); 1908f384e48dSVandita Kulkarni 190969654c63SDerek Basehore drm_connector_set_panel_orientation_with_quirk(&connector->base, 191069654c63SDerek Basehore intel_dsi_get_panel_orientation(connector), 1911dee54887SVille Syrjälä fixed_mode->hdisplay, 1912dee54887SVille Syrjälä fixed_mode->vdisplay); 1913f384e48dSVandita Kulkarni } 1914f384e48dSVandita Kulkarni 1915379bc100SJani Nikula void icl_dsi_init(struct drm_i915_private *dev_priv) 1916379bc100SJani Nikula { 1917379bc100SJani Nikula struct intel_dsi *intel_dsi; 1918379bc100SJani Nikula struct intel_encoder *encoder; 1919379bc100SJani Nikula struct intel_connector *intel_connector; 1920379bc100SJani Nikula struct drm_connector *connector; 1921379bc100SJani Nikula enum port port; 1922379bc100SJani Nikula 1923379bc100SJani Nikula if (!intel_bios_is_dsi_present(dev_priv, &port)) 1924379bc100SJani Nikula return; 1925379bc100SJani Nikula 1926379bc100SJani Nikula intel_dsi = kzalloc(sizeof(*intel_dsi), GFP_KERNEL); 1927379bc100SJani Nikula if (!intel_dsi) 1928379bc100SJani Nikula return; 1929379bc100SJani Nikula 1930379bc100SJani Nikula intel_connector = intel_connector_alloc(); 1931379bc100SJani Nikula if (!intel_connector) { 1932379bc100SJani Nikula kfree(intel_dsi); 1933379bc100SJani Nikula return; 1934379bc100SJani Nikula } 1935379bc100SJani Nikula 1936379bc100SJani Nikula encoder = &intel_dsi->base; 1937379bc100SJani Nikula intel_dsi->attached_connector = intel_connector; 1938379bc100SJani Nikula connector = &intel_connector->base; 1939379bc100SJani Nikula 1940379bc100SJani Nikula /* register DSI encoder with DRM subsystem */ 19413703060dSAndrzej Hajda drm_encoder_init(&dev_priv->drm, &encoder->base, &gen11_dsi_encoder_funcs, 1942379bc100SJani Nikula DRM_MODE_ENCODER_DSI, "DSI %c", port_name(port)); 1943379bc100SJani Nikula 1944379bc100SJani Nikula encoder->pre_pll_enable = gen11_dsi_pre_pll_enable; 1945379bc100SJani Nikula encoder->pre_enable = gen11_dsi_pre_enable; 194621fd23acSJani Nikula encoder->enable = gen11_dsi_enable; 1947379bc100SJani Nikula encoder->disable = gen11_dsi_disable; 1948773b4b54SVille Syrjälä encoder->post_disable = gen11_dsi_post_disable; 1949379bc100SJani Nikula encoder->port = port; 1950379bc100SJani Nikula encoder->get_config = gen11_dsi_get_config; 1951544021e3STejas Upadhyay encoder->sync_state = gen11_dsi_sync_state; 1952c0a52f8bSJani Nikula encoder->update_pipe = intel_backlight_update; 1953379bc100SJani Nikula encoder->compute_config = gen11_dsi_compute_config; 1954379bc100SJani Nikula encoder->get_hw_state = gen11_dsi_get_hw_state; 1955b671d6efSImre Deak encoder->initial_fastset_check = gen11_dsi_initial_fastset_check; 1956379bc100SJani Nikula encoder->type = INTEL_OUTPUT_DSI; 1957379bc100SJani Nikula encoder->cloneable = 0; 195834053ee1SVille Syrjälä encoder->pipe_mask = ~0; 1959379bc100SJani Nikula encoder->power_domain = POWER_DOMAIN_PORT_DSI; 1960379bc100SJani Nikula encoder->get_power_domains = gen11_dsi_get_power_domains; 196187bd8498SVille Syrjälä encoder->disable_clock = gen11_dsi_gate_clocks; 19620fbd8694SVille Syrjälä encoder->is_clock_enabled = gen11_dsi_is_clock_enabled; 1963379bc100SJani Nikula 1964379bc100SJani Nikula /* register DSI connector with DRM subsystem */ 19653703060dSAndrzej Hajda drm_connector_init(&dev_priv->drm, connector, &gen11_dsi_connector_funcs, 1966379bc100SJani Nikula DRM_MODE_CONNECTOR_DSI); 1967379bc100SJani Nikula drm_connector_helper_add(connector, &gen11_dsi_connector_helper_funcs); 1968379bc100SJani Nikula connector->display_info.subpixel_order = SubPixelHorizontalRGB; 1969379bc100SJani Nikula intel_connector->get_hw_state = intel_connector_get_hw_state; 1970379bc100SJani Nikula 1971379bc100SJani Nikula /* attach connector to encoder */ 1972379bc100SJani Nikula intel_connector_attach_encoder(intel_connector, encoder); 1973379bc100SJani Nikula 1974ba00eb6aSVille Syrjälä encoder->devdata = intel_bios_encoder_data_lookup(dev_priv, port); 1975ba00eb6aSVille Syrjälä intel_bios_init_panel_late(dev_priv, &intel_connector->panel, encoder->devdata, NULL); 19763cf05076SVille Syrjälä 19773703060dSAndrzej Hajda mutex_lock(&dev_priv->drm.mode_config.mutex); 1978db10c14aSVille Syrjälä intel_panel_add_vbt_lfp_fixed_mode(intel_connector); 19793703060dSAndrzej Hajda mutex_unlock(&dev_priv->drm.mode_config.mutex); 1980379bc100SJani Nikula 1981db10c14aSVille Syrjälä if (!intel_panel_preferred_fixed_mode(intel_connector)) { 1982b5280cd0SWambui Karuga drm_err(&dev_priv->drm, "DSI fixed mode info missing\n"); 1983379bc100SJani Nikula goto err; 1984379bc100SJani Nikula } 1985379bc100SJani Nikula 198615d045fdSJani Nikula intel_panel_init(intel_connector, NULL); 1987db10c14aSVille Syrjälä 1988c0a52f8bSJani Nikula intel_backlight_setup(intel_connector, INVALID_PIPE); 1989379bc100SJani Nikula 19903cf05076SVille Syrjälä if (intel_connector->panel.vbt.dsi.config->dual_link) 1991379bc100SJani Nikula intel_dsi->ports = BIT(PORT_A) | BIT(PORT_B); 1992379bc100SJani Nikula else 1993379bc100SJani Nikula intel_dsi->ports = BIT(port); 1994379bc100SJani Nikula 1995f4a6c7a4SJani Nikula if (drm_WARN_ON(&dev_priv->drm, intel_connector->panel.vbt.dsi.bl_ports & ~intel_dsi->ports)) 1996f4a6c7a4SJani Nikula intel_connector->panel.vbt.dsi.bl_ports &= intel_dsi->ports; 1997f4a6c7a4SJani Nikula 1998f4a6c7a4SJani Nikula if (drm_WARN_ON(&dev_priv->drm, intel_connector->panel.vbt.dsi.cabc_ports & ~intel_dsi->ports)) 1999f4a6c7a4SJani Nikula intel_connector->panel.vbt.dsi.cabc_ports &= intel_dsi->ports; 2000f4a6c7a4SJani Nikula 2001379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 2002379bc100SJani Nikula struct intel_dsi_host *host; 2003379bc100SJani Nikula 2004379bc100SJani Nikula host = intel_dsi_host_init(intel_dsi, &gen11_dsi_host_ops, port); 2005379bc100SJani Nikula if (!host) 2006379bc100SJani Nikula goto err; 2007379bc100SJani Nikula 2008379bc100SJani Nikula intel_dsi->dsi_hosts[port] = host; 2009379bc100SJani Nikula } 2010379bc100SJani Nikula 2011379bc100SJani Nikula if (!intel_dsi_vbt_init(intel_dsi, MIPI_DSI_GENERIC_PANEL_ID)) { 2012b5280cd0SWambui Karuga drm_dbg_kms(&dev_priv->drm, "no device found\n"); 2013379bc100SJani Nikula goto err; 2014379bc100SJani Nikula } 2015379bc100SJani Nikula 2016379bc100SJani Nikula icl_dphy_param_init(intel_dsi); 2017f384e48dSVandita Kulkarni 2018f6d39f56SVille Syrjälä icl_dsi_add_properties(intel_connector); 2019379bc100SJani Nikula return; 2020379bc100SJani Nikula 2021379bc100SJani Nikula err: 2022d1613061SVivek Kasireddy drm_connector_cleanup(connector); 2023379bc100SJani Nikula drm_encoder_cleanup(&encoder->base); 2024379bc100SJani Nikula kfree(intel_dsi); 2025379bc100SJani Nikula kfree(intel_connector); 2026379bc100SJani Nikula } 2027