1379bc100SJani Nikula /* 2379bc100SJani Nikula * Copyright © 2018 Intel Corporation 3379bc100SJani Nikula * 4379bc100SJani Nikula * Permission is hereby granted, free of charge, to any person obtaining a 5379bc100SJani Nikula * copy of this software and associated documentation files (the "Software"), 6379bc100SJani Nikula * to deal in the Software without restriction, including without limitation 7379bc100SJani Nikula * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8379bc100SJani Nikula * and/or sell copies of the Software, and to permit persons to whom the 9379bc100SJani Nikula * Software is furnished to do so, subject to the following conditions: 10379bc100SJani Nikula * 11379bc100SJani Nikula * The above copyright notice and this permission notice (including the next 12379bc100SJani Nikula * paragraph) shall be included in all copies or substantial portions of the 13379bc100SJani Nikula * Software. 14379bc100SJani Nikula * 15379bc100SJani Nikula * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 16379bc100SJani Nikula * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 17379bc100SJani Nikula * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 18379bc100SJani Nikula * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 19379bc100SJani Nikula * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 20379bc100SJani Nikula * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER 21379bc100SJani Nikula * DEALINGS IN THE SOFTWARE. 22379bc100SJani Nikula * 23379bc100SJani Nikula * Authors: 24379bc100SJani Nikula * Madhav Chauhan <madhav.chauhan@intel.com> 25379bc100SJani Nikula * Jani Nikula <jani.nikula@intel.com> 26379bc100SJani Nikula */ 27379bc100SJani Nikula 28379bc100SJani Nikula #include <drm/drm_atomic_helper.h> 29379bc100SJani Nikula #include <drm/drm_mipi_dsi.h> 30379bc100SJani Nikula 31379bc100SJani Nikula #include "intel_atomic.h" 32379bc100SJani Nikula #include "intel_combo_phy.h" 33379bc100SJani Nikula #include "intel_connector.h" 34379bc100SJani Nikula #include "intel_ddi.h" 35379bc100SJani Nikula #include "intel_dsi.h" 36379bc100SJani Nikula #include "intel_panel.h" 372b68392eSJani Nikula #include "intel_vdsc.h" 38379bc100SJani Nikula 3981b55ef1SJani Nikula static int header_credits_available(struct drm_i915_private *dev_priv, 40379bc100SJani Nikula enum transcoder dsi_trans) 41379bc100SJani Nikula { 421c63f6dfSJani Nikula return (intel_de_read(dev_priv, DSI_CMD_TXCTL(dsi_trans)) & FREE_HEADER_CREDIT_MASK) 43379bc100SJani Nikula >> FREE_HEADER_CREDIT_SHIFT; 44379bc100SJani Nikula } 45379bc100SJani Nikula 4681b55ef1SJani Nikula static int payload_credits_available(struct drm_i915_private *dev_priv, 47379bc100SJani Nikula enum transcoder dsi_trans) 48379bc100SJani Nikula { 491c63f6dfSJani Nikula return (intel_de_read(dev_priv, DSI_CMD_TXCTL(dsi_trans)) & FREE_PLOAD_CREDIT_MASK) 50379bc100SJani Nikula >> FREE_PLOAD_CREDIT_SHIFT; 51379bc100SJani Nikula } 52379bc100SJani Nikula 53379bc100SJani Nikula static void wait_for_header_credits(struct drm_i915_private *dev_priv, 54379bc100SJani Nikula enum transcoder dsi_trans) 55379bc100SJani Nikula { 56379bc100SJani Nikula if (wait_for_us(header_credits_available(dev_priv, dsi_trans) >= 57379bc100SJani Nikula MAX_HEADER_CREDIT, 100)) 58b5280cd0SWambui Karuga drm_err(&dev_priv->drm, "DSI header credits not released\n"); 59379bc100SJani Nikula } 60379bc100SJani Nikula 61379bc100SJani Nikula static void wait_for_payload_credits(struct drm_i915_private *dev_priv, 62379bc100SJani Nikula enum transcoder dsi_trans) 63379bc100SJani Nikula { 64379bc100SJani Nikula if (wait_for_us(payload_credits_available(dev_priv, dsi_trans) >= 65379bc100SJani Nikula MAX_PLOAD_CREDIT, 100)) 66b5280cd0SWambui Karuga drm_err(&dev_priv->drm, "DSI payload credits not released\n"); 67379bc100SJani Nikula } 68379bc100SJani Nikula 69379bc100SJani Nikula static enum transcoder dsi_port_to_transcoder(enum port port) 70379bc100SJani Nikula { 71379bc100SJani Nikula if (port == PORT_A) 72379bc100SJani Nikula return TRANSCODER_DSI_0; 73379bc100SJani Nikula else 74379bc100SJani Nikula return TRANSCODER_DSI_1; 75379bc100SJani Nikula } 76379bc100SJani Nikula 77379bc100SJani Nikula static void wait_for_cmds_dispatched_to_panel(struct intel_encoder *encoder) 78379bc100SJani Nikula { 79379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 80b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 81379bc100SJani Nikula struct mipi_dsi_device *dsi; 82379bc100SJani Nikula enum port port; 83379bc100SJani Nikula enum transcoder dsi_trans; 84379bc100SJani Nikula int ret; 85379bc100SJani Nikula 86379bc100SJani Nikula /* wait for header/payload credits to be released */ 87379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 88379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 89379bc100SJani Nikula wait_for_header_credits(dev_priv, dsi_trans); 90379bc100SJani Nikula wait_for_payload_credits(dev_priv, dsi_trans); 91379bc100SJani Nikula } 92379bc100SJani Nikula 93379bc100SJani Nikula /* send nop DCS command */ 94379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 95379bc100SJani Nikula dsi = intel_dsi->dsi_hosts[port]->device; 96379bc100SJani Nikula dsi->mode_flags |= MIPI_DSI_MODE_LPM; 97379bc100SJani Nikula dsi->channel = 0; 98379bc100SJani Nikula ret = mipi_dsi_dcs_nop(dsi); 99379bc100SJani Nikula if (ret < 0) 100b5280cd0SWambui Karuga drm_err(&dev_priv->drm, 101b5280cd0SWambui Karuga "error sending DCS NOP command\n"); 102379bc100SJani Nikula } 103379bc100SJani Nikula 104379bc100SJani Nikula /* wait for header credits to be released */ 105379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 106379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 107379bc100SJani Nikula wait_for_header_credits(dev_priv, dsi_trans); 108379bc100SJani Nikula } 109379bc100SJani Nikula 110379bc100SJani Nikula /* wait for LP TX in progress bit to be cleared */ 111379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 112379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 1131c63f6dfSJani Nikula if (wait_for_us(!(intel_de_read(dev_priv, DSI_LP_MSG(dsi_trans)) & 114379bc100SJani Nikula LPTX_IN_PROGRESS), 20)) 115b5280cd0SWambui Karuga drm_err(&dev_priv->drm, "LPTX bit not cleared\n"); 116379bc100SJani Nikula } 117379bc100SJani Nikula } 118379bc100SJani Nikula 119379bc100SJani Nikula static bool add_payld_to_queue(struct intel_dsi_host *host, const u8 *data, 120379bc100SJani Nikula u32 len) 121379bc100SJani Nikula { 122379bc100SJani Nikula struct intel_dsi *intel_dsi = host->intel_dsi; 123379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(intel_dsi->base.base.dev); 124379bc100SJani Nikula enum transcoder dsi_trans = dsi_port_to_transcoder(host->port); 125379bc100SJani Nikula int free_credits; 126379bc100SJani Nikula int i, j; 127379bc100SJani Nikula 128379bc100SJani Nikula for (i = 0; i < len; i += 4) { 129379bc100SJani Nikula u32 tmp = 0; 130379bc100SJani Nikula 131379bc100SJani Nikula free_credits = payload_credits_available(dev_priv, dsi_trans); 132379bc100SJani Nikula if (free_credits < 1) { 133b5280cd0SWambui Karuga drm_err(&dev_priv->drm, 134b5280cd0SWambui Karuga "Payload credit not available\n"); 135379bc100SJani Nikula return false; 136379bc100SJani Nikula } 137379bc100SJani Nikula 138379bc100SJani Nikula for (j = 0; j < min_t(u32, len - i, 4); j++) 139379bc100SJani Nikula tmp |= *data++ << 8 * j; 140379bc100SJani Nikula 1411c63f6dfSJani Nikula intel_de_write(dev_priv, DSI_CMD_TXPYLD(dsi_trans), tmp); 142379bc100SJani Nikula } 143379bc100SJani Nikula 144379bc100SJani Nikula return true; 145379bc100SJani Nikula } 146379bc100SJani Nikula 147379bc100SJani Nikula static int dsi_send_pkt_hdr(struct intel_dsi_host *host, 148379bc100SJani Nikula struct mipi_dsi_packet pkt, bool enable_lpdt) 149379bc100SJani Nikula { 150379bc100SJani Nikula struct intel_dsi *intel_dsi = host->intel_dsi; 151379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(intel_dsi->base.base.dev); 152379bc100SJani Nikula enum transcoder dsi_trans = dsi_port_to_transcoder(host->port); 153379bc100SJani Nikula u32 tmp; 154379bc100SJani Nikula int free_credits; 155379bc100SJani Nikula 156379bc100SJani Nikula /* check if header credit available */ 157379bc100SJani Nikula free_credits = header_credits_available(dev_priv, dsi_trans); 158379bc100SJani Nikula if (free_credits < 1) { 159b5280cd0SWambui Karuga drm_err(&dev_priv->drm, 160b5280cd0SWambui Karuga "send pkt header failed, not enough hdr credits\n"); 161379bc100SJani Nikula return -1; 162379bc100SJani Nikula } 163379bc100SJani Nikula 1641c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, DSI_CMD_TXHDR(dsi_trans)); 165379bc100SJani Nikula 166379bc100SJani Nikula if (pkt.payload) 167379bc100SJani Nikula tmp |= PAYLOAD_PRESENT; 168379bc100SJani Nikula else 169379bc100SJani Nikula tmp &= ~PAYLOAD_PRESENT; 170379bc100SJani Nikula 171379bc100SJani Nikula tmp &= ~VBLANK_FENCE; 172379bc100SJani Nikula 173379bc100SJani Nikula if (enable_lpdt) 174379bc100SJani Nikula tmp |= LP_DATA_TRANSFER; 175379bc100SJani Nikula 176379bc100SJani Nikula tmp &= ~(PARAM_WC_MASK | VC_MASK | DT_MASK); 177379bc100SJani Nikula tmp |= ((pkt.header[0] & VC_MASK) << VC_SHIFT); 178379bc100SJani Nikula tmp |= ((pkt.header[0] & DT_MASK) << DT_SHIFT); 179379bc100SJani Nikula tmp |= (pkt.header[1] << PARAM_WC_LOWER_SHIFT); 180379bc100SJani Nikula tmp |= (pkt.header[2] << PARAM_WC_UPPER_SHIFT); 1811c63f6dfSJani Nikula intel_de_write(dev_priv, DSI_CMD_TXHDR(dsi_trans), tmp); 182379bc100SJani Nikula 183379bc100SJani Nikula return 0; 184379bc100SJani Nikula } 185379bc100SJani Nikula 186379bc100SJani Nikula static int dsi_send_pkt_payld(struct intel_dsi_host *host, 187379bc100SJani Nikula struct mipi_dsi_packet pkt) 188379bc100SJani Nikula { 189dd10a80fSJani Nikula struct intel_dsi *intel_dsi = host->intel_dsi; 190dd10a80fSJani Nikula struct drm_i915_private *i915 = to_i915(intel_dsi->base.base.dev); 191dd10a80fSJani Nikula 192379bc100SJani Nikula /* payload queue can accept *256 bytes*, check limit */ 193379bc100SJani Nikula if (pkt.payload_length > MAX_PLOAD_CREDIT * 4) { 194dd10a80fSJani Nikula drm_err(&i915->drm, "payload size exceeds max queue limit\n"); 195379bc100SJani Nikula return -1; 196379bc100SJani Nikula } 197379bc100SJani Nikula 198379bc100SJani Nikula /* load data into command payload queue */ 199379bc100SJani Nikula if (!add_payld_to_queue(host, pkt.payload, 200379bc100SJani Nikula pkt.payload_length)) { 201dd10a80fSJani Nikula drm_err(&i915->drm, "adding payload to queue failed\n"); 202379bc100SJani Nikula return -1; 203379bc100SJani Nikula } 204379bc100SJani Nikula 205379bc100SJani Nikula return 0; 206379bc100SJani Nikula } 207379bc100SJani Nikula 20826fb0d55SVandita Kulkarni void icl_dsi_frame_update(struct intel_crtc_state *crtc_state) 20926fb0d55SVandita Kulkarni { 21026fb0d55SVandita Kulkarni struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc); 21126fb0d55SVandita Kulkarni struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 21226fb0d55SVandita Kulkarni u32 tmp, mode_flags; 21326fb0d55SVandita Kulkarni enum port port; 21426fb0d55SVandita Kulkarni 21526fb0d55SVandita Kulkarni mode_flags = crtc_state->mode_flags; 21626fb0d55SVandita Kulkarni 21726fb0d55SVandita Kulkarni /* 21826fb0d55SVandita Kulkarni * case 1 also covers dual link 21926fb0d55SVandita Kulkarni * In case of dual link, frame update should be set on 22026fb0d55SVandita Kulkarni * DSI_0 22126fb0d55SVandita Kulkarni */ 22226fb0d55SVandita Kulkarni if (mode_flags & I915_MODE_FLAG_DSI_USE_TE0) 22326fb0d55SVandita Kulkarni port = PORT_A; 22426fb0d55SVandita Kulkarni else if (mode_flags & I915_MODE_FLAG_DSI_USE_TE1) 22526fb0d55SVandita Kulkarni port = PORT_B; 22626fb0d55SVandita Kulkarni else 22726fb0d55SVandita Kulkarni return; 22826fb0d55SVandita Kulkarni 22926fb0d55SVandita Kulkarni tmp = intel_de_read(dev_priv, DSI_CMD_FRMCTL(port)); 23026fb0d55SVandita Kulkarni tmp |= DSI_FRAME_UPDATE_REQUEST; 23126fb0d55SVandita Kulkarni intel_de_write(dev_priv, DSI_CMD_FRMCTL(port), tmp); 23226fb0d55SVandita Kulkarni } 23326fb0d55SVandita Kulkarni 234379bc100SJani Nikula static void dsi_program_swing_and_deemphasis(struct intel_encoder *encoder) 235379bc100SJani Nikula { 236379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 237b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 238dc867bc7SMatt Roper enum phy phy; 239379bc100SJani Nikula u32 tmp; 240379bc100SJani Nikula int lane; 241379bc100SJani Nikula 242dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) { 243379bc100SJani Nikula /* 244379bc100SJani Nikula * Program voltage swing and pre-emphasis level values as per 245379bc100SJani Nikula * table in BSPEC under DDI buffer programing 246379bc100SJani Nikula */ 2471c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy)); 248379bc100SJani Nikula tmp &= ~(SCALING_MODE_SEL_MASK | RTERM_SELECT_MASK); 249379bc100SJani Nikula tmp |= SCALING_MODE_SEL(0x2); 250379bc100SJani Nikula tmp |= TAP2_DISABLE | TAP3_DISABLE; 251379bc100SJani Nikula tmp |= RTERM_SELECT(0x6); 2521c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), tmp); 253379bc100SJani Nikula 2541c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW5_AUX(phy)); 255379bc100SJani Nikula tmp &= ~(SCALING_MODE_SEL_MASK | RTERM_SELECT_MASK); 256379bc100SJani Nikula tmp |= SCALING_MODE_SEL(0x2); 257379bc100SJani Nikula tmp |= TAP2_DISABLE | TAP3_DISABLE; 258379bc100SJani Nikula tmp |= RTERM_SELECT(0x6); 2591c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_PORT_TX_DW5_AUX(phy), tmp); 260379bc100SJani Nikula 2611c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW2_LN0(phy)); 262379bc100SJani Nikula tmp &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK | 263379bc100SJani Nikula RCOMP_SCALAR_MASK); 264379bc100SJani Nikula tmp |= SWING_SEL_UPPER(0x2); 265379bc100SJani Nikula tmp |= SWING_SEL_LOWER(0x2); 266379bc100SJani Nikula tmp |= RCOMP_SCALAR(0x98); 2671c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_PORT_TX_DW2_GRP(phy), tmp); 268379bc100SJani Nikula 2691c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW2_AUX(phy)); 270379bc100SJani Nikula tmp &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK | 271379bc100SJani Nikula RCOMP_SCALAR_MASK); 272379bc100SJani Nikula tmp |= SWING_SEL_UPPER(0x2); 273379bc100SJani Nikula tmp |= SWING_SEL_LOWER(0x2); 274379bc100SJani Nikula tmp |= RCOMP_SCALAR(0x98); 2751c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_PORT_TX_DW2_AUX(phy), tmp); 276379bc100SJani Nikula 2771c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW4_AUX(phy)); 278379bc100SJani Nikula tmp &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK | 279379bc100SJani Nikula CURSOR_COEFF_MASK); 280379bc100SJani Nikula tmp |= POST_CURSOR_1(0x0); 281379bc100SJani Nikula tmp |= POST_CURSOR_2(0x0); 282379bc100SJani Nikula tmp |= CURSOR_COEFF(0x3f); 2831c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_PORT_TX_DW4_AUX(phy), tmp); 284379bc100SJani Nikula 285379bc100SJani Nikula for (lane = 0; lane <= 3; lane++) { 286379bc100SJani Nikula /* Bspec: must not use GRP register for write */ 2871c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, 2881c63f6dfSJani Nikula ICL_PORT_TX_DW4_LN(lane, phy)); 289379bc100SJani Nikula tmp &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK | 290379bc100SJani Nikula CURSOR_COEFF_MASK); 291379bc100SJani Nikula tmp |= POST_CURSOR_1(0x0); 292379bc100SJani Nikula tmp |= POST_CURSOR_2(0x0); 293379bc100SJani Nikula tmp |= CURSOR_COEFF(0x3f); 2941c63f6dfSJani Nikula intel_de_write(dev_priv, 2951c63f6dfSJani Nikula ICL_PORT_TX_DW4_LN(lane, phy), tmp); 296379bc100SJani Nikula } 297379bc100SJani Nikula } 298379bc100SJani Nikula } 299379bc100SJani Nikula 300379bc100SJani Nikula static void configure_dual_link_mode(struct intel_encoder *encoder, 301379bc100SJani Nikula const struct intel_crtc_state *pipe_config) 302379bc100SJani Nikula { 303379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 304b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 305379bc100SJani Nikula u32 dss_ctl1; 306379bc100SJani Nikula 3071c63f6dfSJani Nikula dss_ctl1 = intel_de_read(dev_priv, DSS_CTL1); 308379bc100SJani Nikula dss_ctl1 |= SPLITTER_ENABLE; 309379bc100SJani Nikula dss_ctl1 &= ~OVERLAP_PIXELS_MASK; 310379bc100SJani Nikula dss_ctl1 |= OVERLAP_PIXELS(intel_dsi->pixel_overlap); 311379bc100SJani Nikula 312379bc100SJani Nikula if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) { 313379bc100SJani Nikula const struct drm_display_mode *adjusted_mode = 3141326a92cSMaarten Lankhorst &pipe_config->hw.adjusted_mode; 315379bc100SJani Nikula u32 dss_ctl2; 316379bc100SJani Nikula u16 hactive = adjusted_mode->crtc_hdisplay; 317379bc100SJani Nikula u16 dl_buffer_depth; 318379bc100SJani Nikula 319379bc100SJani Nikula dss_ctl1 &= ~DUAL_LINK_MODE_INTERLEAVE; 320379bc100SJani Nikula dl_buffer_depth = hactive / 2 + intel_dsi->pixel_overlap; 321379bc100SJani Nikula 322379bc100SJani Nikula if (dl_buffer_depth > MAX_DL_BUFFER_TARGET_DEPTH) 323b5280cd0SWambui Karuga drm_err(&dev_priv->drm, 324b5280cd0SWambui Karuga "DL buffer depth exceed max value\n"); 325379bc100SJani Nikula 326379bc100SJani Nikula dss_ctl1 &= ~LEFT_DL_BUF_TARGET_DEPTH_MASK; 327379bc100SJani Nikula dss_ctl1 |= LEFT_DL_BUF_TARGET_DEPTH(dl_buffer_depth); 3281c63f6dfSJani Nikula dss_ctl2 = intel_de_read(dev_priv, DSS_CTL2); 329379bc100SJani Nikula dss_ctl2 &= ~RIGHT_DL_BUF_TARGET_DEPTH_MASK; 330379bc100SJani Nikula dss_ctl2 |= RIGHT_DL_BUF_TARGET_DEPTH(dl_buffer_depth); 3311c63f6dfSJani Nikula intel_de_write(dev_priv, DSS_CTL2, dss_ctl2); 332379bc100SJani Nikula } else { 333379bc100SJani Nikula /* Interleave */ 334379bc100SJani Nikula dss_ctl1 |= DUAL_LINK_MODE_INTERLEAVE; 335379bc100SJani Nikula } 336379bc100SJani Nikula 3371c63f6dfSJani Nikula intel_de_write(dev_priv, DSS_CTL1, dss_ctl1); 338379bc100SJani Nikula } 339379bc100SJani Nikula 34054ed6902SJani Nikula /* aka DSI 8X clock */ 34104865139SJani Nikula static int afe_clk(struct intel_encoder *encoder, 34204865139SJani Nikula const struct intel_crtc_state *crtc_state) 34354ed6902SJani Nikula { 344b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 34554ed6902SJani Nikula int bpp; 34654ed6902SJani Nikula 34704865139SJani Nikula if (crtc_state->dsc.compression_enable) 34804865139SJani Nikula bpp = crtc_state->dsc.compressed_bpp; 34904865139SJani Nikula else 35054ed6902SJani Nikula bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format); 35154ed6902SJani Nikula 35254ed6902SJani Nikula return DIV_ROUND_CLOSEST(intel_dsi->pclk * bpp, intel_dsi->lane_count); 35354ed6902SJani Nikula } 35454ed6902SJani Nikula 35504865139SJani Nikula static void gen11_dsi_program_esc_clk_div(struct intel_encoder *encoder, 35604865139SJani Nikula const struct intel_crtc_state *crtc_state) 357379bc100SJani Nikula { 358379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 359b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 360379bc100SJani Nikula enum port port; 36154ed6902SJani Nikula int afe_clk_khz; 362379bc100SJani Nikula u32 esc_clk_div_m; 363379bc100SJani Nikula 36404865139SJani Nikula afe_clk_khz = afe_clk(encoder, crtc_state); 365379bc100SJani Nikula esc_clk_div_m = DIV_ROUND_UP(afe_clk_khz, DSI_MAX_ESC_CLK); 366379bc100SJani Nikula 367379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 3681c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_DSI_ESC_CLK_DIV(port), 369379bc100SJani Nikula esc_clk_div_m & ICL_ESC_CLK_DIV_MASK); 3701c63f6dfSJani Nikula intel_de_posting_read(dev_priv, ICL_DSI_ESC_CLK_DIV(port)); 371379bc100SJani Nikula } 372379bc100SJani Nikula 373379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 3741c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_DPHY_ESC_CLK_DIV(port), 375379bc100SJani Nikula esc_clk_div_m & ICL_ESC_CLK_DIV_MASK); 3761c63f6dfSJani Nikula intel_de_posting_read(dev_priv, ICL_DPHY_ESC_CLK_DIV(port)); 377379bc100SJani Nikula } 378379bc100SJani Nikula } 379379bc100SJani Nikula 380379bc100SJani Nikula static void get_dsi_io_power_domains(struct drm_i915_private *dev_priv, 381379bc100SJani Nikula struct intel_dsi *intel_dsi) 382379bc100SJani Nikula { 383379bc100SJani Nikula enum port port; 384379bc100SJani Nikula 385379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 3863dbe5e11SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, intel_dsi->io_wakeref[port]); 387379bc100SJani Nikula intel_dsi->io_wakeref[port] = 388379bc100SJani Nikula intel_display_power_get(dev_priv, 389379bc100SJani Nikula port == PORT_A ? 390379bc100SJani Nikula POWER_DOMAIN_PORT_DDI_A_IO : 391379bc100SJani Nikula POWER_DOMAIN_PORT_DDI_B_IO); 392379bc100SJani Nikula } 393379bc100SJani Nikula } 394379bc100SJani Nikula 395379bc100SJani Nikula static void gen11_dsi_enable_io_power(struct intel_encoder *encoder) 396379bc100SJani Nikula { 397379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 398b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 399379bc100SJani Nikula enum port port; 400379bc100SJani Nikula u32 tmp; 401379bc100SJani Nikula 402379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 4031c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, ICL_DSI_IO_MODECTL(port)); 404379bc100SJani Nikula tmp |= COMBO_PHY_MODE_DSI; 4051c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_DSI_IO_MODECTL(port), tmp); 406379bc100SJani Nikula } 407379bc100SJani Nikula 408379bc100SJani Nikula get_dsi_io_power_domains(dev_priv, intel_dsi); 409379bc100SJani Nikula } 410379bc100SJani Nikula 411379bc100SJani Nikula static void gen11_dsi_power_up_lanes(struct intel_encoder *encoder) 412379bc100SJani Nikula { 413379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 414b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 415dc867bc7SMatt Roper enum phy phy; 416379bc100SJani Nikula 417dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) 418dc867bc7SMatt Roper intel_combo_phy_power_up_lanes(dev_priv, phy, true, 419379bc100SJani Nikula intel_dsi->lane_count, false); 420379bc100SJani Nikula } 421379bc100SJani Nikula 422379bc100SJani Nikula static void gen11_dsi_config_phy_lanes_sequence(struct intel_encoder *encoder) 423379bc100SJani Nikula { 424379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 425b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 426dc867bc7SMatt Roper enum phy phy; 427379bc100SJani Nikula u32 tmp; 428379bc100SJani Nikula int lane; 429379bc100SJani Nikula 430379bc100SJani Nikula /* Step 4b(i) set loadgen select for transmit and aux lanes */ 431dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) { 4321c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW4_AUX(phy)); 433379bc100SJani Nikula tmp &= ~LOADGEN_SELECT; 4341c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_PORT_TX_DW4_AUX(phy), tmp); 435379bc100SJani Nikula for (lane = 0; lane <= 3; lane++) { 4361c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, 4371c63f6dfSJani Nikula ICL_PORT_TX_DW4_LN(lane, phy)); 438379bc100SJani Nikula tmp &= ~LOADGEN_SELECT; 439379bc100SJani Nikula if (lane != 2) 440379bc100SJani Nikula tmp |= LOADGEN_SELECT; 4411c63f6dfSJani Nikula intel_de_write(dev_priv, 4421c63f6dfSJani Nikula ICL_PORT_TX_DW4_LN(lane, phy), tmp); 443379bc100SJani Nikula } 444379bc100SJani Nikula } 445379bc100SJani Nikula 446379bc100SJani Nikula /* Step 4b(ii) set latency optimization for transmit and aux lanes */ 447dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) { 4481c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW2_AUX(phy)); 449379bc100SJani Nikula tmp &= ~FRC_LATENCY_OPTIM_MASK; 450379bc100SJani Nikula tmp |= FRC_LATENCY_OPTIM_VAL(0x5); 4511c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_PORT_TX_DW2_AUX(phy), tmp); 4521c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW2_LN0(phy)); 453379bc100SJani Nikula tmp &= ~FRC_LATENCY_OPTIM_MASK; 454379bc100SJani Nikula tmp |= FRC_LATENCY_OPTIM_VAL(0x5); 4551c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_PORT_TX_DW2_GRP(phy), tmp); 4566a7bafe8SVandita Kulkarni 457960e9836SVandita Kulkarni /* For EHL, TGL, set latency optimization for PCS_DW1 lanes */ 45824ea098bSTejas Upadhyay if (IS_JSL_EHL(dev_priv) || (INTEL_GEN(dev_priv) >= 12)) { 4591c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, 4601c63f6dfSJani Nikula ICL_PORT_PCS_DW1_AUX(phy)); 4616a7bafe8SVandita Kulkarni tmp &= ~LATENCY_OPTIM_MASK; 4626a7bafe8SVandita Kulkarni tmp |= LATENCY_OPTIM_VAL(0); 4631c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_PORT_PCS_DW1_AUX(phy), 4641c63f6dfSJani Nikula tmp); 4656a7bafe8SVandita Kulkarni 4661c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, 4671c63f6dfSJani Nikula ICL_PORT_PCS_DW1_LN0(phy)); 4686a7bafe8SVandita Kulkarni tmp &= ~LATENCY_OPTIM_MASK; 4696a7bafe8SVandita Kulkarni tmp |= LATENCY_OPTIM_VAL(0x1); 4701c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_PORT_PCS_DW1_GRP(phy), 4711c63f6dfSJani Nikula tmp); 4726a7bafe8SVandita Kulkarni } 473379bc100SJani Nikula } 474379bc100SJani Nikula 475379bc100SJani Nikula } 476379bc100SJani Nikula 477379bc100SJani Nikula static void gen11_dsi_voltage_swing_program_seq(struct intel_encoder *encoder) 478379bc100SJani Nikula { 479379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 480b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 481379bc100SJani Nikula u32 tmp; 482dc867bc7SMatt Roper enum phy phy; 483379bc100SJani Nikula 484379bc100SJani Nikula /* clear common keeper enable bit */ 485dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) { 4861c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, ICL_PORT_PCS_DW1_LN0(phy)); 487379bc100SJani Nikula tmp &= ~COMMON_KEEPER_EN; 4881c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_PORT_PCS_DW1_GRP(phy), tmp); 4891c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, ICL_PORT_PCS_DW1_AUX(phy)); 490379bc100SJani Nikula tmp &= ~COMMON_KEEPER_EN; 4911c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_PORT_PCS_DW1_AUX(phy), tmp); 492379bc100SJani Nikula } 493379bc100SJani Nikula 494379bc100SJani Nikula /* 495379bc100SJani Nikula * Set SUS Clock Config bitfield to 11b 496379bc100SJani Nikula * Note: loadgen select program is done 497379bc100SJani Nikula * as part of lane phy sequence configuration 498379bc100SJani Nikula */ 499dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) { 5001c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, ICL_PORT_CL_DW5(phy)); 501379bc100SJani Nikula tmp |= SUS_CLOCK_CONFIG; 5021c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_PORT_CL_DW5(phy), tmp); 503379bc100SJani Nikula } 504379bc100SJani Nikula 505379bc100SJani Nikula /* Clear training enable to change swing values */ 506dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) { 5071c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy)); 508379bc100SJani Nikula tmp &= ~TX_TRAINING_EN; 5091c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), tmp); 5101c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW5_AUX(phy)); 511379bc100SJani Nikula tmp &= ~TX_TRAINING_EN; 5121c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_PORT_TX_DW5_AUX(phy), tmp); 513379bc100SJani Nikula } 514379bc100SJani Nikula 515379bc100SJani Nikula /* Program swing and de-emphasis */ 516379bc100SJani Nikula dsi_program_swing_and_deemphasis(encoder); 517379bc100SJani Nikula 518379bc100SJani Nikula /* Set training enable to trigger update */ 519dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) { 5201c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy)); 521379bc100SJani Nikula tmp |= TX_TRAINING_EN; 5221c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), tmp); 5231c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW5_AUX(phy)); 524379bc100SJani Nikula tmp |= TX_TRAINING_EN; 5251c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_PORT_TX_DW5_AUX(phy), tmp); 526379bc100SJani Nikula } 527379bc100SJani Nikula } 528379bc100SJani Nikula 529379bc100SJani Nikula static void gen11_dsi_enable_ddi_buffer(struct intel_encoder *encoder) 530379bc100SJani Nikula { 531379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 532b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 533379bc100SJani Nikula u32 tmp; 534379bc100SJani Nikula enum port port; 535379bc100SJani Nikula 536379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 5371c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, DDI_BUF_CTL(port)); 538379bc100SJani Nikula tmp |= DDI_BUF_CTL_ENABLE; 5391c63f6dfSJani Nikula intel_de_write(dev_priv, DDI_BUF_CTL(port), tmp); 540379bc100SJani Nikula 5411c63f6dfSJani Nikula if (wait_for_us(!(intel_de_read(dev_priv, DDI_BUF_CTL(port)) & 542379bc100SJani Nikula DDI_BUF_IS_IDLE), 543379bc100SJani Nikula 500)) 544b5280cd0SWambui Karuga drm_err(&dev_priv->drm, "DDI port:%c buffer idle\n", 545b5280cd0SWambui Karuga port_name(port)); 546379bc100SJani Nikula } 547379bc100SJani Nikula } 548379bc100SJani Nikula 54904865139SJani Nikula static void 55004865139SJani Nikula gen11_dsi_setup_dphy_timings(struct intel_encoder *encoder, 55104865139SJani Nikula const struct intel_crtc_state *crtc_state) 552379bc100SJani Nikula { 553379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 554b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 555379bc100SJani Nikula u32 tmp; 556379bc100SJani Nikula enum port port; 557dc867bc7SMatt Roper enum phy phy; 558379bc100SJani Nikula 559379bc100SJani Nikula /* Program T-INIT master registers */ 560379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 5611c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, ICL_DSI_T_INIT_MASTER(port)); 562379bc100SJani Nikula tmp &= ~MASTER_INIT_TIMER_MASK; 563379bc100SJani Nikula tmp |= intel_dsi->init_count; 5641c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_DSI_T_INIT_MASTER(port), tmp); 565379bc100SJani Nikula } 566379bc100SJani Nikula 567379bc100SJani Nikula /* Program DPHY clock lanes timings */ 568379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 5691c63f6dfSJani Nikula intel_de_write(dev_priv, DPHY_CLK_TIMING_PARAM(port), 5701c63f6dfSJani Nikula intel_dsi->dphy_reg); 571379bc100SJani Nikula 572379bc100SJani Nikula /* shadow register inside display core */ 5731c63f6dfSJani Nikula intel_de_write(dev_priv, DSI_CLK_TIMING_PARAM(port), 5741c63f6dfSJani Nikula intel_dsi->dphy_reg); 575379bc100SJani Nikula } 576379bc100SJani Nikula 577379bc100SJani Nikula /* Program DPHY data lanes timings */ 578379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 5791c63f6dfSJani Nikula intel_de_write(dev_priv, DPHY_DATA_TIMING_PARAM(port), 580379bc100SJani Nikula intel_dsi->dphy_data_lane_reg); 581379bc100SJani Nikula 582379bc100SJani Nikula /* shadow register inside display core */ 5831c63f6dfSJani Nikula intel_de_write(dev_priv, DSI_DATA_TIMING_PARAM(port), 584379bc100SJani Nikula intel_dsi->dphy_data_lane_reg); 585379bc100SJani Nikula } 586379bc100SJani Nikula 587379bc100SJani Nikula /* 588379bc100SJani Nikula * If DSI link operating at or below an 800 MHz, 589379bc100SJani Nikula * TA_SURE should be override and programmed to 590379bc100SJani Nikula * a value '0' inside TA_PARAM_REGISTERS otherwise 591379bc100SJani Nikula * leave all fields at HW default values. 592379bc100SJani Nikula */ 5937b864f95SVandita Kulkarni if (IS_GEN(dev_priv, 11)) { 59404865139SJani Nikula if (afe_clk(encoder, crtc_state) <= 800000) { 595379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 5961c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, 5971c63f6dfSJani Nikula DPHY_TA_TIMING_PARAM(port)); 598379bc100SJani Nikula tmp &= ~TA_SURE_MASK; 599379bc100SJani Nikula tmp |= TA_SURE_OVERRIDE | TA_SURE(0); 6001c63f6dfSJani Nikula intel_de_write(dev_priv, 6011c63f6dfSJani Nikula DPHY_TA_TIMING_PARAM(port), 6021c63f6dfSJani Nikula tmp); 603379bc100SJani Nikula 604379bc100SJani Nikula /* shadow register inside display core */ 6051c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, 6061c63f6dfSJani Nikula DSI_TA_TIMING_PARAM(port)); 607379bc100SJani Nikula tmp &= ~TA_SURE_MASK; 608379bc100SJani Nikula tmp |= TA_SURE_OVERRIDE | TA_SURE(0); 6091c63f6dfSJani Nikula intel_de_write(dev_priv, 6101c63f6dfSJani Nikula DSI_TA_TIMING_PARAM(port), tmp); 611379bc100SJani Nikula } 612379bc100SJani Nikula } 6137b864f95SVandita Kulkarni } 614683d672cSJosé Roberto de Souza 61524ea098bSTejas Upadhyay if (IS_JSL_EHL(dev_priv)) { 616dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) { 6171c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, ICL_DPHY_CHKN(phy)); 618683d672cSJosé Roberto de Souza tmp |= ICL_DPHY_CHKN_AFE_OVER_PPI_STRAP; 6191c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_DPHY_CHKN(phy), tmp); 620683d672cSJosé Roberto de Souza } 621683d672cSJosé Roberto de Souza } 622379bc100SJani Nikula } 623379bc100SJani Nikula 624379bc100SJani Nikula static void gen11_dsi_gate_clocks(struct intel_encoder *encoder) 625379bc100SJani Nikula { 626379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 627b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 628379bc100SJani Nikula u32 tmp; 629befa372bSMatt Roper enum phy phy; 630379bc100SJani Nikula 631353ad959SImre Deak mutex_lock(&dev_priv->dpll.lock); 6321c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0); 633dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) 634befa372bSMatt Roper tmp |= ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy); 635379bc100SJani Nikula 6361c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, tmp); 637353ad959SImre Deak mutex_unlock(&dev_priv->dpll.lock); 638379bc100SJani Nikula } 639379bc100SJani Nikula 640379bc100SJani Nikula static void gen11_dsi_ungate_clocks(struct intel_encoder *encoder) 641379bc100SJani Nikula { 642379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 643b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 644379bc100SJani Nikula u32 tmp; 645befa372bSMatt Roper enum phy phy; 646379bc100SJani Nikula 647353ad959SImre Deak mutex_lock(&dev_priv->dpll.lock); 6481c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0); 649dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) 650befa372bSMatt Roper tmp &= ~ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy); 651379bc100SJani Nikula 6521c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, tmp); 653353ad959SImre Deak mutex_unlock(&dev_priv->dpll.lock); 654379bc100SJani Nikula } 655379bc100SJani Nikula 656379bc100SJani Nikula static void gen11_dsi_map_pll(struct intel_encoder *encoder, 657379bc100SJani Nikula const struct intel_crtc_state *crtc_state) 658379bc100SJani Nikula { 659379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 660b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 661379bc100SJani Nikula struct intel_shared_dpll *pll = crtc_state->shared_dpll; 662befa372bSMatt Roper enum phy phy; 663379bc100SJani Nikula u32 val; 664379bc100SJani Nikula 665353ad959SImre Deak mutex_lock(&dev_priv->dpll.lock); 666379bc100SJani Nikula 6671c63f6dfSJani Nikula val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0); 668dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) { 669befa372bSMatt Roper val &= ~ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy); 670befa372bSMatt Roper val |= ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy); 671379bc100SJani Nikula } 6721c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val); 673379bc100SJani Nikula 674dc867bc7SMatt Roper for_each_dsi_phy(phy, intel_dsi->phys) { 675991d9557SVandita Kulkarni if (INTEL_GEN(dev_priv) >= 12) 676991d9557SVandita Kulkarni val |= ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy); 677991d9557SVandita Kulkarni else 678befa372bSMatt Roper val &= ~ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy); 679379bc100SJani Nikula } 6801c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val); 681379bc100SJani Nikula 6821c63f6dfSJani Nikula intel_de_posting_read(dev_priv, ICL_DPCLKA_CFGCR0); 683379bc100SJani Nikula 684353ad959SImre Deak mutex_unlock(&dev_priv->dpll.lock); 685379bc100SJani Nikula } 686379bc100SJani Nikula 687379bc100SJani Nikula static void 688379bc100SJani Nikula gen11_dsi_configure_transcoder(struct intel_encoder *encoder, 689379bc100SJani Nikula const struct intel_crtc_state *pipe_config) 690379bc100SJani Nikula { 691379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 692b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 6932225f3c6SMaarten Lankhorst struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->uapi.crtc); 694379bc100SJani Nikula enum pipe pipe = intel_crtc->pipe; 695379bc100SJani Nikula u32 tmp; 696379bc100SJani Nikula enum port port; 697379bc100SJani Nikula enum transcoder dsi_trans; 698379bc100SJani Nikula 699379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 700379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 7011c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, DSI_TRANS_FUNC_CONF(dsi_trans)); 702379bc100SJani Nikula 703379bc100SJani Nikula if (intel_dsi->eotp_pkt) 704379bc100SJani Nikula tmp &= ~EOTP_DISABLED; 705379bc100SJani Nikula else 706379bc100SJani Nikula tmp |= EOTP_DISABLED; 707379bc100SJani Nikula 708379bc100SJani Nikula /* enable link calibration if freq > 1.5Gbps */ 70904865139SJani Nikula if (afe_clk(encoder, pipe_config) >= 1500 * 1000) { 710379bc100SJani Nikula tmp &= ~LINK_CALIBRATION_MASK; 711379bc100SJani Nikula tmp |= CALIBRATION_ENABLED_INITIAL_ONLY; 712379bc100SJani Nikula } 713379bc100SJani Nikula 714379bc100SJani Nikula /* configure continuous clock */ 715379bc100SJani Nikula tmp &= ~CONTINUOUS_CLK_MASK; 716379bc100SJani Nikula if (intel_dsi->clock_stop) 717379bc100SJani Nikula tmp |= CLK_ENTER_LP_AFTER_DATA; 718379bc100SJani Nikula else 719379bc100SJani Nikula tmp |= CLK_HS_CONTINUOUS; 720379bc100SJani Nikula 721379bc100SJani Nikula /* configure buffer threshold limit to minimum */ 722379bc100SJani Nikula tmp &= ~PIX_BUF_THRESHOLD_MASK; 723379bc100SJani Nikula tmp |= PIX_BUF_THRESHOLD_1_4; 724379bc100SJani Nikula 725379bc100SJani Nikula /* set virtual channel to '0' */ 726379bc100SJani Nikula tmp &= ~PIX_VIRT_CHAN_MASK; 727379bc100SJani Nikula tmp |= PIX_VIRT_CHAN(0); 728379bc100SJani Nikula 729379bc100SJani Nikula /* program BGR transmission */ 730379bc100SJani Nikula if (intel_dsi->bgr_enabled) 731379bc100SJani Nikula tmp |= BGR_TRANSMISSION; 732379bc100SJani Nikula 733379bc100SJani Nikula /* select pixel format */ 734379bc100SJani Nikula tmp &= ~PIX_FMT_MASK; 73538b89881SJani Nikula if (pipe_config->dsc.compression_enable) { 73638b89881SJani Nikula tmp |= PIX_FMT_COMPRESSED; 73738b89881SJani Nikula } else { 738379bc100SJani Nikula switch (intel_dsi->pixel_format) { 739379bc100SJani Nikula default: 740379bc100SJani Nikula MISSING_CASE(intel_dsi->pixel_format); 741df561f66SGustavo A. R. Silva fallthrough; 742379bc100SJani Nikula case MIPI_DSI_FMT_RGB565: 743379bc100SJani Nikula tmp |= PIX_FMT_RGB565; 744379bc100SJani Nikula break; 745379bc100SJani Nikula case MIPI_DSI_FMT_RGB666_PACKED: 746379bc100SJani Nikula tmp |= PIX_FMT_RGB666_PACKED; 747379bc100SJani Nikula break; 748379bc100SJani Nikula case MIPI_DSI_FMT_RGB666: 749379bc100SJani Nikula tmp |= PIX_FMT_RGB666_LOOSE; 750379bc100SJani Nikula break; 751379bc100SJani Nikula case MIPI_DSI_FMT_RGB888: 752379bc100SJani Nikula tmp |= PIX_FMT_RGB888; 753379bc100SJani Nikula break; 754379bc100SJani Nikula } 75538b89881SJani Nikula } 756379bc100SJani Nikula 75732d38e6cSVandita Kulkarni if (INTEL_GEN(dev_priv) >= 12) { 75832d38e6cSVandita Kulkarni if (is_vid_mode(intel_dsi)) 75932d38e6cSVandita Kulkarni tmp |= BLANKING_PACKET_ENABLE; 76032d38e6cSVandita Kulkarni } 76132d38e6cSVandita Kulkarni 762379bc100SJani Nikula /* program DSI operation mode */ 763379bc100SJani Nikula if (is_vid_mode(intel_dsi)) { 764379bc100SJani Nikula tmp &= ~OP_MODE_MASK; 765379bc100SJani Nikula switch (intel_dsi->video_mode_format) { 766379bc100SJani Nikula default: 767379bc100SJani Nikula MISSING_CASE(intel_dsi->video_mode_format); 768df561f66SGustavo A. R. Silva fallthrough; 769379bc100SJani Nikula case VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS: 770379bc100SJani Nikula tmp |= VIDEO_MODE_SYNC_EVENT; 771379bc100SJani Nikula break; 772379bc100SJani Nikula case VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE: 773379bc100SJani Nikula tmp |= VIDEO_MODE_SYNC_PULSE; 774379bc100SJani Nikula break; 775379bc100SJani Nikula } 776b4b95b05SVandita Kulkarni } else { 777b4b95b05SVandita Kulkarni /* 778b4b95b05SVandita Kulkarni * FIXME: Retrieve this info from VBT. 779b4b95b05SVandita Kulkarni * As per the spec when dsi transcoder is operating 780b4b95b05SVandita Kulkarni * in TE GATE mode, TE comes from GPIO 781b4b95b05SVandita Kulkarni * which is UTIL PIN for DSI 0. 782b4b95b05SVandita Kulkarni * Also this GPIO would not be used for other 783b4b95b05SVandita Kulkarni * purposes is an assumption. 784b4b95b05SVandita Kulkarni */ 785b4b95b05SVandita Kulkarni tmp &= ~OP_MODE_MASK; 786b4b95b05SVandita Kulkarni tmp |= CMD_MODE_TE_GATE; 787b4b95b05SVandita Kulkarni tmp |= TE_SOURCE_GPIO; 788379bc100SJani Nikula } 789379bc100SJani Nikula 7901c63f6dfSJani Nikula intel_de_write(dev_priv, DSI_TRANS_FUNC_CONF(dsi_trans), tmp); 791379bc100SJani Nikula } 792379bc100SJani Nikula 793379bc100SJani Nikula /* enable port sync mode if dual link */ 794379bc100SJani Nikula if (intel_dsi->dual_link) { 795379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 796379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 7971c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, 7981c63f6dfSJani Nikula TRANS_DDI_FUNC_CTL2(dsi_trans)); 799379bc100SJani Nikula tmp |= PORT_SYNC_MODE_ENABLE; 8001c63f6dfSJani Nikula intel_de_write(dev_priv, 8011c63f6dfSJani Nikula TRANS_DDI_FUNC_CTL2(dsi_trans), tmp); 802379bc100SJani Nikula } 803379bc100SJani Nikula 804379bc100SJani Nikula /* configure stream splitting */ 805379bc100SJani Nikula configure_dual_link_mode(encoder, pipe_config); 806379bc100SJani Nikula } 807379bc100SJani Nikula 808379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 809379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 810379bc100SJani Nikula 811379bc100SJani Nikula /* select data lane width */ 8121c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(dsi_trans)); 813379bc100SJani Nikula tmp &= ~DDI_PORT_WIDTH_MASK; 814379bc100SJani Nikula tmp |= DDI_PORT_WIDTH(intel_dsi->lane_count); 815379bc100SJani Nikula 816379bc100SJani Nikula /* select input pipe */ 817379bc100SJani Nikula tmp &= ~TRANS_DDI_EDP_INPUT_MASK; 818379bc100SJani Nikula switch (pipe) { 819379bc100SJani Nikula default: 820379bc100SJani Nikula MISSING_CASE(pipe); 821df561f66SGustavo A. R. Silva fallthrough; 822379bc100SJani Nikula case PIPE_A: 823379bc100SJani Nikula tmp |= TRANS_DDI_EDP_INPUT_A_ON; 824379bc100SJani Nikula break; 825379bc100SJani Nikula case PIPE_B: 826379bc100SJani Nikula tmp |= TRANS_DDI_EDP_INPUT_B_ONOFF; 827379bc100SJani Nikula break; 828379bc100SJani Nikula case PIPE_C: 829379bc100SJani Nikula tmp |= TRANS_DDI_EDP_INPUT_C_ONOFF; 830379bc100SJani Nikula break; 8314d89adc7SJosé Roberto de Souza case PIPE_D: 8324d89adc7SJosé Roberto de Souza tmp |= TRANS_DDI_EDP_INPUT_D_ONOFF; 8334d89adc7SJosé Roberto de Souza break; 834379bc100SJani Nikula } 835379bc100SJani Nikula 836379bc100SJani Nikula /* enable DDI buffer */ 837379bc100SJani Nikula tmp |= TRANS_DDI_FUNC_ENABLE; 8381c63f6dfSJani Nikula intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(dsi_trans), tmp); 839379bc100SJani Nikula } 840379bc100SJani Nikula 841379bc100SJani Nikula /* wait for link ready */ 842379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 843379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 8441c63f6dfSJani Nikula if (wait_for_us((intel_de_read(dev_priv, DSI_TRANS_FUNC_CONF(dsi_trans)) & 845379bc100SJani Nikula LINK_READY), 2500)) 846b5280cd0SWambui Karuga drm_err(&dev_priv->drm, "DSI link not ready\n"); 847379bc100SJani Nikula } 848379bc100SJani Nikula } 849379bc100SJani Nikula 850379bc100SJani Nikula static void 851379bc100SJani Nikula gen11_dsi_set_transcoder_timings(struct intel_encoder *encoder, 85253693f02SJani Nikula const struct intel_crtc_state *crtc_state) 853379bc100SJani Nikula { 854379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 855b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 856379bc100SJani Nikula const struct drm_display_mode *adjusted_mode = 85753693f02SJani Nikula &crtc_state->hw.adjusted_mode; 858379bc100SJani Nikula enum port port; 859379bc100SJani Nikula enum transcoder dsi_trans; 860379bc100SJani Nikula /* horizontal timings */ 861379bc100SJani Nikula u16 htotal, hactive, hsync_start, hsync_end, hsync_size; 8620cc35a9cSYueHaibing u16 hback_porch; 863379bc100SJani Nikula /* vertical timings */ 864379bc100SJani Nikula u16 vtotal, vactive, vsync_start, vsync_end, vsync_shift; 86553693f02SJani Nikula int mul = 1, div = 1; 86653693f02SJani Nikula 86753693f02SJani Nikula /* 86853693f02SJani Nikula * Adjust horizontal timings (htotal, hsync_start, hsync_end) to account 86953693f02SJani Nikula * for slower link speed if DSC is enabled. 87053693f02SJani Nikula * 87153693f02SJani Nikula * The compression frequency ratio is the ratio between compressed and 87253693f02SJani Nikula * non-compressed link speeds, and simplifies down to the ratio between 87353693f02SJani Nikula * compressed and non-compressed bpp. 87453693f02SJani Nikula */ 87553693f02SJani Nikula if (crtc_state->dsc.compression_enable) { 87653693f02SJani Nikula mul = crtc_state->dsc.compressed_bpp; 87753693f02SJani Nikula div = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format); 87853693f02SJani Nikula } 879379bc100SJani Nikula 880379bc100SJani Nikula hactive = adjusted_mode->crtc_hdisplay; 881b9277832SVandita Kulkarni 882b9277832SVandita Kulkarni if (is_vid_mode(intel_dsi)) 88353693f02SJani Nikula htotal = DIV_ROUND_UP(adjusted_mode->crtc_htotal * mul, div); 884b9277832SVandita Kulkarni else 885b9277832SVandita Kulkarni htotal = DIV_ROUND_UP((hactive + 160) * mul, div); 886b9277832SVandita Kulkarni 88753693f02SJani Nikula hsync_start = DIV_ROUND_UP(adjusted_mode->crtc_hsync_start * mul, div); 88853693f02SJani Nikula hsync_end = DIV_ROUND_UP(adjusted_mode->crtc_hsync_end * mul, div); 889379bc100SJani Nikula hsync_size = hsync_end - hsync_start; 890379bc100SJani Nikula hback_porch = (adjusted_mode->crtc_htotal - 891379bc100SJani Nikula adjusted_mode->crtc_hsync_end); 892379bc100SJani Nikula vactive = adjusted_mode->crtc_vdisplay; 893b9277832SVandita Kulkarni 894b9277832SVandita Kulkarni if (is_vid_mode(intel_dsi)) { 895379bc100SJani Nikula vtotal = adjusted_mode->crtc_vtotal; 896b9277832SVandita Kulkarni } else { 897b9277832SVandita Kulkarni int bpp, line_time_us, byte_clk_period_ns; 898b9277832SVandita Kulkarni 899b9277832SVandita Kulkarni if (crtc_state->dsc.compression_enable) 900b9277832SVandita Kulkarni bpp = crtc_state->dsc.compressed_bpp; 901b9277832SVandita Kulkarni else 902b9277832SVandita Kulkarni bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format); 903b9277832SVandita Kulkarni 904b9277832SVandita Kulkarni byte_clk_period_ns = 1000000 / afe_clk(encoder, crtc_state); 905b9277832SVandita Kulkarni line_time_us = (htotal * (bpp / 8) * byte_clk_period_ns) / (1000 * intel_dsi->lane_count); 906b9277832SVandita Kulkarni vtotal = vactive + DIV_ROUND_UP(400, line_time_us); 907b9277832SVandita Kulkarni } 908379bc100SJani Nikula vsync_start = adjusted_mode->crtc_vsync_start; 909379bc100SJani Nikula vsync_end = adjusted_mode->crtc_vsync_end; 910379bc100SJani Nikula vsync_shift = hsync_start - htotal / 2; 911379bc100SJani Nikula 912379bc100SJani Nikula if (intel_dsi->dual_link) { 913379bc100SJani Nikula hactive /= 2; 914379bc100SJani Nikula if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) 915379bc100SJani Nikula hactive += intel_dsi->pixel_overlap; 916379bc100SJani Nikula htotal /= 2; 917379bc100SJani Nikula } 918379bc100SJani Nikula 919379bc100SJani Nikula /* minimum hactive as per bspec: 256 pixels */ 920379bc100SJani Nikula if (adjusted_mode->crtc_hdisplay < 256) 921b5280cd0SWambui Karuga drm_err(&dev_priv->drm, "hactive is less then 256 pixels\n"); 922379bc100SJani Nikula 923379bc100SJani Nikula /* if RGB666 format, then hactive must be multiple of 4 pixels */ 924379bc100SJani Nikula if (intel_dsi->pixel_format == MIPI_DSI_FMT_RGB666 && hactive % 4 != 0) 925b5280cd0SWambui Karuga drm_err(&dev_priv->drm, 926b5280cd0SWambui Karuga "hactive pixels are not multiple of 4\n"); 927379bc100SJani Nikula 928379bc100SJani Nikula /* program TRANS_HTOTAL register */ 929379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 930379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 9311c63f6dfSJani Nikula intel_de_write(dev_priv, HTOTAL(dsi_trans), 932379bc100SJani Nikula (hactive - 1) | ((htotal - 1) << 16)); 933379bc100SJani Nikula } 934379bc100SJani Nikula 935379bc100SJani Nikula /* TRANS_HSYNC register to be programmed only for video mode */ 936b9277832SVandita Kulkarni if (is_vid_mode(intel_dsi)) { 937379bc100SJani Nikula if (intel_dsi->video_mode_format == 938379bc100SJani Nikula VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE) { 939379bc100SJani Nikula /* BSPEC: hsync size should be atleast 16 pixels */ 940379bc100SJani Nikula if (hsync_size < 16) 941b5280cd0SWambui Karuga drm_err(&dev_priv->drm, 942b5280cd0SWambui Karuga "hsync size < 16 pixels\n"); 943379bc100SJani Nikula } 944379bc100SJani Nikula 945379bc100SJani Nikula if (hback_porch < 16) 946b5280cd0SWambui Karuga drm_err(&dev_priv->drm, "hback porch < 16 pixels\n"); 947379bc100SJani Nikula 948379bc100SJani Nikula if (intel_dsi->dual_link) { 949379bc100SJani Nikula hsync_start /= 2; 950379bc100SJani Nikula hsync_end /= 2; 951379bc100SJani Nikula } 952379bc100SJani Nikula 953379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 954379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 9551c63f6dfSJani Nikula intel_de_write(dev_priv, HSYNC(dsi_trans), 956379bc100SJani Nikula (hsync_start - 1) | ((hsync_end - 1) << 16)); 957379bc100SJani Nikula } 958379bc100SJani Nikula } 959379bc100SJani Nikula 960379bc100SJani Nikula /* program TRANS_VTOTAL register */ 961379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 962379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 963379bc100SJani Nikula /* 964379bc100SJani Nikula * FIXME: Programing this by assuming progressive mode, since 965379bc100SJani Nikula * non-interlaced info from VBT is not saved inside 966379bc100SJani Nikula * struct drm_display_mode. 967379bc100SJani Nikula * For interlace mode: program required pixel minus 2 968379bc100SJani Nikula */ 9691c63f6dfSJani Nikula intel_de_write(dev_priv, VTOTAL(dsi_trans), 970379bc100SJani Nikula (vactive - 1) | ((vtotal - 1) << 16)); 971379bc100SJani Nikula } 972379bc100SJani Nikula 973379bc100SJani Nikula if (vsync_end < vsync_start || vsync_end > vtotal) 974b5280cd0SWambui Karuga drm_err(&dev_priv->drm, "Invalid vsync_end value\n"); 975379bc100SJani Nikula 976379bc100SJani Nikula if (vsync_start < vactive) 977b5280cd0SWambui Karuga drm_err(&dev_priv->drm, "vsync_start less than vactive\n"); 978379bc100SJani Nikula 979b9277832SVandita Kulkarni /* program TRANS_VSYNC register for video mode only */ 980b9277832SVandita Kulkarni if (is_vid_mode(intel_dsi)) { 981379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 982379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 9831c63f6dfSJani Nikula intel_de_write(dev_priv, VSYNC(dsi_trans), 984379bc100SJani Nikula (vsync_start - 1) | ((vsync_end - 1) << 16)); 985379bc100SJani Nikula } 986b9277832SVandita Kulkarni } 987379bc100SJani Nikula 988379bc100SJani Nikula /* 989b9277832SVandita Kulkarni * FIXME: It has to be programmed only for video modes and interlaced 990379bc100SJani Nikula * modes. Put the check condition here once interlaced 991379bc100SJani Nikula * info available as described above. 992379bc100SJani Nikula * program TRANS_VSYNCSHIFT register 993379bc100SJani Nikula */ 994b9277832SVandita Kulkarni if (is_vid_mode(intel_dsi)) { 995379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 996379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 997b9277832SVandita Kulkarni intel_de_write(dev_priv, VSYNCSHIFT(dsi_trans), 998b9277832SVandita Kulkarni vsync_shift); 999b9277832SVandita Kulkarni } 1000379bc100SJani Nikula } 10013522a33aSVandita Kulkarni 10023522a33aSVandita Kulkarni /* program TRANS_VBLANK register, should be same as vtotal programmed */ 10033522a33aSVandita Kulkarni if (INTEL_GEN(dev_priv) >= 12) { 10043522a33aSVandita Kulkarni for_each_dsi_port(port, intel_dsi->ports) { 10053522a33aSVandita Kulkarni dsi_trans = dsi_port_to_transcoder(port); 10061c63f6dfSJani Nikula intel_de_write(dev_priv, VBLANK(dsi_trans), 10073522a33aSVandita Kulkarni (vactive - 1) | ((vtotal - 1) << 16)); 10083522a33aSVandita Kulkarni } 10093522a33aSVandita Kulkarni } 1010379bc100SJani Nikula } 1011379bc100SJani Nikula 1012379bc100SJani Nikula static void gen11_dsi_enable_transcoder(struct intel_encoder *encoder) 1013379bc100SJani Nikula { 1014379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 1015b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 1016379bc100SJani Nikula enum port port; 1017379bc100SJani Nikula enum transcoder dsi_trans; 1018379bc100SJani Nikula u32 tmp; 1019379bc100SJani Nikula 1020379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 1021379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 10221c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, PIPECONF(dsi_trans)); 1023379bc100SJani Nikula tmp |= PIPECONF_ENABLE; 10241c63f6dfSJani Nikula intel_de_write(dev_priv, PIPECONF(dsi_trans), tmp); 1025379bc100SJani Nikula 1026379bc100SJani Nikula /* wait for transcoder to be enabled */ 10274cb3b44dSDaniele Ceraolo Spurio if (intel_de_wait_for_set(dev_priv, PIPECONF(dsi_trans), 1028379bc100SJani Nikula I965_PIPECONF_ACTIVE, 10)) 1029b5280cd0SWambui Karuga drm_err(&dev_priv->drm, 1030b5280cd0SWambui Karuga "DSI transcoder not enabled\n"); 1031379bc100SJani Nikula } 1032379bc100SJani Nikula } 1033379bc100SJani Nikula 103404865139SJani Nikula static void gen11_dsi_setup_timeouts(struct intel_encoder *encoder, 103504865139SJani Nikula const struct intel_crtc_state *crtc_state) 1036379bc100SJani Nikula { 1037379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 1038b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 1039379bc100SJani Nikula enum port port; 1040379bc100SJani Nikula enum transcoder dsi_trans; 1041379bc100SJani Nikula u32 tmp, hs_tx_timeout, lp_rx_timeout, ta_timeout, divisor, mul; 1042379bc100SJani Nikula 1043379bc100SJani Nikula /* 1044379bc100SJani Nikula * escape clock count calculation: 1045379bc100SJani Nikula * BYTE_CLK_COUNT = TIME_NS/(8 * UI) 1046379bc100SJani Nikula * UI (nsec) = (10^6)/Bitrate 1047379bc100SJani Nikula * TIME_NS = (BYTE_CLK_COUNT * 8 * 10^6)/ Bitrate 1048379bc100SJani Nikula * ESCAPE_CLK_COUNT = TIME_NS/ESC_CLK_NS 1049379bc100SJani Nikula */ 105004865139SJani Nikula divisor = intel_dsi_tlpx_ns(intel_dsi) * afe_clk(encoder, crtc_state) * 1000; 1051379bc100SJani Nikula mul = 8 * 1000000; 1052379bc100SJani Nikula hs_tx_timeout = DIV_ROUND_UP(intel_dsi->hs_tx_timeout * mul, 1053379bc100SJani Nikula divisor); 1054379bc100SJani Nikula lp_rx_timeout = DIV_ROUND_UP(intel_dsi->lp_rx_timeout * mul, divisor); 1055379bc100SJani Nikula ta_timeout = DIV_ROUND_UP(intel_dsi->turn_arnd_val * mul, divisor); 1056379bc100SJani Nikula 1057379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 1058379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 1059379bc100SJani Nikula 1060379bc100SJani Nikula /* program hst_tx_timeout */ 10611c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, DSI_HSTX_TO(dsi_trans)); 1062379bc100SJani Nikula tmp &= ~HSTX_TIMEOUT_VALUE_MASK; 1063379bc100SJani Nikula tmp |= HSTX_TIMEOUT_VALUE(hs_tx_timeout); 10641c63f6dfSJani Nikula intel_de_write(dev_priv, DSI_HSTX_TO(dsi_trans), tmp); 1065379bc100SJani Nikula 1066379bc100SJani Nikula /* FIXME: DSI_CALIB_TO */ 1067379bc100SJani Nikula 1068379bc100SJani Nikula /* program lp_rx_host timeout */ 10691c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, DSI_LPRX_HOST_TO(dsi_trans)); 1070379bc100SJani Nikula tmp &= ~LPRX_TIMEOUT_VALUE_MASK; 1071379bc100SJani Nikula tmp |= LPRX_TIMEOUT_VALUE(lp_rx_timeout); 10721c63f6dfSJani Nikula intel_de_write(dev_priv, DSI_LPRX_HOST_TO(dsi_trans), tmp); 1073379bc100SJani Nikula 1074379bc100SJani Nikula /* FIXME: DSI_PWAIT_TO */ 1075379bc100SJani Nikula 1076379bc100SJani Nikula /* program turn around timeout */ 10771c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, DSI_TA_TO(dsi_trans)); 1078379bc100SJani Nikula tmp &= ~TA_TIMEOUT_VALUE_MASK; 1079379bc100SJani Nikula tmp |= TA_TIMEOUT_VALUE(ta_timeout); 10801c63f6dfSJani Nikula intel_de_write(dev_priv, DSI_TA_TO(dsi_trans), tmp); 1081379bc100SJani Nikula } 1082379bc100SJani Nikula } 1083379bc100SJani Nikula 1084b4b95b05SVandita Kulkarni static void gen11_dsi_config_util_pin(struct intel_encoder *encoder, 1085b4b95b05SVandita Kulkarni bool enable) 1086b4b95b05SVandita Kulkarni { 1087b4b95b05SVandita Kulkarni struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 1088b4b95b05SVandita Kulkarni struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 1089b4b95b05SVandita Kulkarni u32 tmp; 1090b4b95b05SVandita Kulkarni 1091b4b95b05SVandita Kulkarni /* 1092b4b95b05SVandita Kulkarni * used as TE i/p for DSI0, 1093b4b95b05SVandita Kulkarni * for dual link/DSI1 TE is from slave DSI1 1094b4b95b05SVandita Kulkarni * through GPIO. 1095b4b95b05SVandita Kulkarni */ 1096b4b95b05SVandita Kulkarni if (is_vid_mode(intel_dsi) || (intel_dsi->ports & BIT(PORT_B))) 1097b4b95b05SVandita Kulkarni return; 1098b4b95b05SVandita Kulkarni 1099b4b95b05SVandita Kulkarni tmp = intel_de_read(dev_priv, UTIL_PIN_CTL); 1100b4b95b05SVandita Kulkarni 1101b4b95b05SVandita Kulkarni if (enable) { 1102b4b95b05SVandita Kulkarni tmp |= UTIL_PIN_DIRECTION_INPUT; 1103b4b95b05SVandita Kulkarni tmp |= UTIL_PIN_ENABLE; 1104b4b95b05SVandita Kulkarni } else { 1105b4b95b05SVandita Kulkarni tmp &= ~UTIL_PIN_ENABLE; 1106b4b95b05SVandita Kulkarni } 1107b4b95b05SVandita Kulkarni intel_de_write(dev_priv, UTIL_PIN_CTL, tmp); 1108b4b95b05SVandita Kulkarni } 1109b4b95b05SVandita Kulkarni 1110379bc100SJani Nikula static void 1111379bc100SJani Nikula gen11_dsi_enable_port_and_phy(struct intel_encoder *encoder, 111204865139SJani Nikula const struct intel_crtc_state *crtc_state) 1113379bc100SJani Nikula { 1114991d9557SVandita Kulkarni struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 1115991d9557SVandita Kulkarni 1116379bc100SJani Nikula /* step 4a: power up all lanes of the DDI used by DSI */ 1117379bc100SJani Nikula gen11_dsi_power_up_lanes(encoder); 1118379bc100SJani Nikula 1119379bc100SJani Nikula /* step 4b: configure lane sequencing of the Combo-PHY transmitters */ 1120379bc100SJani Nikula gen11_dsi_config_phy_lanes_sequence(encoder); 1121379bc100SJani Nikula 1122379bc100SJani Nikula /* step 4c: configure voltage swing and skew */ 1123379bc100SJani Nikula gen11_dsi_voltage_swing_program_seq(encoder); 1124379bc100SJani Nikula 1125379bc100SJani Nikula /* enable DDI buffer */ 1126379bc100SJani Nikula gen11_dsi_enable_ddi_buffer(encoder); 1127379bc100SJani Nikula 1128379bc100SJani Nikula /* setup D-PHY timings */ 112904865139SJani Nikula gen11_dsi_setup_dphy_timings(encoder, crtc_state); 1130379bc100SJani Nikula 1131b4b95b05SVandita Kulkarni /* Since transcoder is configured to take events from GPIO */ 1132b4b95b05SVandita Kulkarni gen11_dsi_config_util_pin(encoder, true); 1133b4b95b05SVandita Kulkarni 1134379bc100SJani Nikula /* step 4h: setup DSI protocol timeouts */ 113504865139SJani Nikula gen11_dsi_setup_timeouts(encoder, crtc_state); 1136379bc100SJani Nikula 1137379bc100SJani Nikula /* Step (4h, 4i, 4j, 4k): Configure transcoder */ 113804865139SJani Nikula gen11_dsi_configure_transcoder(encoder, crtc_state); 1139379bc100SJani Nikula 1140379bc100SJani Nikula /* Step 4l: Gate DDI clocks */ 1141991d9557SVandita Kulkarni if (IS_GEN(dev_priv, 11)) 1142379bc100SJani Nikula gen11_dsi_gate_clocks(encoder); 1143379bc100SJani Nikula } 1144379bc100SJani Nikula 1145379bc100SJani Nikula static void gen11_dsi_powerup_panel(struct intel_encoder *encoder) 1146379bc100SJani Nikula { 1147379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 1148b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 1149379bc100SJani Nikula struct mipi_dsi_device *dsi; 1150379bc100SJani Nikula enum port port; 1151379bc100SJani Nikula enum transcoder dsi_trans; 1152379bc100SJani Nikula u32 tmp; 1153379bc100SJani Nikula int ret; 1154379bc100SJani Nikula 1155379bc100SJani Nikula /* set maximum return packet size */ 1156379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 1157379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 1158379bc100SJani Nikula 1159379bc100SJani Nikula /* 1160379bc100SJani Nikula * FIXME: This uses the number of DW's currently in the payload 1161379bc100SJani Nikula * receive queue. This is probably not what we want here. 1162379bc100SJani Nikula */ 11631c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, DSI_CMD_RXCTL(dsi_trans)); 1164379bc100SJani Nikula tmp &= NUMBER_RX_PLOAD_DW_MASK; 1165379bc100SJani Nikula /* multiply "Number Rx Payload DW" by 4 to get max value */ 1166379bc100SJani Nikula tmp = tmp * 4; 1167379bc100SJani Nikula dsi = intel_dsi->dsi_hosts[port]->device; 1168379bc100SJani Nikula ret = mipi_dsi_set_maximum_return_packet_size(dsi, tmp); 1169379bc100SJani Nikula if (ret < 0) 1170b5280cd0SWambui Karuga drm_err(&dev_priv->drm, 1171b5280cd0SWambui Karuga "error setting max return pkt size%d\n", tmp); 1172379bc100SJani Nikula } 1173379bc100SJani Nikula 1174379bc100SJani Nikula /* panel power on related mipi dsi vbt sequences */ 1175379bc100SJani Nikula intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_POWER_ON); 1176379bc100SJani Nikula intel_dsi_msleep(intel_dsi, intel_dsi->panel_on_delay); 1177379bc100SJani Nikula intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_DEASSERT_RESET); 1178379bc100SJani Nikula intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_INIT_OTP); 1179379bc100SJani Nikula intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_DISPLAY_ON); 1180379bc100SJani Nikula 1181379bc100SJani Nikula /* ensure all panel commands dispatched before enabling transcoder */ 1182379bc100SJani Nikula wait_for_cmds_dispatched_to_panel(encoder); 1183379bc100SJani Nikula } 1184379bc100SJani Nikula 1185ede9771dSVille Syrjälä static void gen11_dsi_pre_pll_enable(struct intel_atomic_state *state, 1186ede9771dSVille Syrjälä struct intel_encoder *encoder, 118704865139SJani Nikula const struct intel_crtc_state *crtc_state, 1188379bc100SJani Nikula const struct drm_connector_state *conn_state) 1189379bc100SJani Nikula { 1190379bc100SJani Nikula /* step2: enable IO power */ 1191379bc100SJani Nikula gen11_dsi_enable_io_power(encoder); 1192379bc100SJani Nikula 1193379bc100SJani Nikula /* step3: enable DSI PLL */ 119404865139SJani Nikula gen11_dsi_program_esc_clk_div(encoder, crtc_state); 1195379bc100SJani Nikula } 1196379bc100SJani Nikula 1197ede9771dSVille Syrjälä static void gen11_dsi_pre_enable(struct intel_atomic_state *state, 1198ede9771dSVille Syrjälä struct intel_encoder *encoder, 1199379bc100SJani Nikula const struct intel_crtc_state *pipe_config, 1200379bc100SJani Nikula const struct drm_connector_state *conn_state) 1201379bc100SJani Nikula { 1202379bc100SJani Nikula /* step3b */ 1203379bc100SJani Nikula gen11_dsi_map_pll(encoder, pipe_config); 1204379bc100SJani Nikula 1205379bc100SJani Nikula /* step4: enable DSI port and DPHY */ 1206379bc100SJani Nikula gen11_dsi_enable_port_and_phy(encoder, pipe_config); 1207379bc100SJani Nikula 1208379bc100SJani Nikula /* step5: program and powerup panel */ 1209379bc100SJani Nikula gen11_dsi_powerup_panel(encoder); 1210379bc100SJani Nikula 12112b68392eSJani Nikula intel_dsc_enable(encoder, pipe_config); 12122b68392eSJani Nikula 1213379bc100SJani Nikula /* step6c: configure transcoder timings */ 1214379bc100SJani Nikula gen11_dsi_set_transcoder_timings(encoder, pipe_config); 1215379bc100SJani Nikula } 1216379bc100SJani Nikula 1217ede9771dSVille Syrjälä static void gen11_dsi_enable(struct intel_atomic_state *state, 1218ede9771dSVille Syrjälä struct intel_encoder *encoder, 121921fd23acSJani Nikula const struct intel_crtc_state *crtc_state, 122021fd23acSJani Nikula const struct drm_connector_state *conn_state) 122121fd23acSJani Nikula { 122287e9bb49SVandita Kulkarni struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 122387e9bb49SVandita Kulkarni 122461198fe1SPankaj Bharadiya drm_WARN_ON(state->base.dev, crtc_state->has_pch_encoder); 122521fd23acSJani Nikula 122687e9bb49SVandita Kulkarni /* step6d: enable dsi transcoder */ 122787e9bb49SVandita Kulkarni gen11_dsi_enable_transcoder(encoder); 122887e9bb49SVandita Kulkarni 122987e9bb49SVandita Kulkarni /* step7: enable backlight */ 123087e9bb49SVandita Kulkarni intel_panel_enable_backlight(crtc_state, conn_state); 123187e9bb49SVandita Kulkarni intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_BACKLIGHT_ON); 123287e9bb49SVandita Kulkarni 123321fd23acSJani Nikula intel_crtc_vblank_on(crtc_state); 123421fd23acSJani Nikula } 123521fd23acSJani Nikula 1236379bc100SJani Nikula static void gen11_dsi_disable_transcoder(struct intel_encoder *encoder) 1237379bc100SJani Nikula { 1238379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 1239b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 1240379bc100SJani Nikula enum port port; 1241379bc100SJani Nikula enum transcoder dsi_trans; 1242379bc100SJani Nikula u32 tmp; 1243379bc100SJani Nikula 1244379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 1245379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 1246379bc100SJani Nikula 1247379bc100SJani Nikula /* disable transcoder */ 12481c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, PIPECONF(dsi_trans)); 1249379bc100SJani Nikula tmp &= ~PIPECONF_ENABLE; 12501c63f6dfSJani Nikula intel_de_write(dev_priv, PIPECONF(dsi_trans), tmp); 1251379bc100SJani Nikula 1252379bc100SJani Nikula /* wait for transcoder to be disabled */ 12534cb3b44dSDaniele Ceraolo Spurio if (intel_de_wait_for_clear(dev_priv, PIPECONF(dsi_trans), 12544cb3b44dSDaniele Ceraolo Spurio I965_PIPECONF_ACTIVE, 50)) 1255b5280cd0SWambui Karuga drm_err(&dev_priv->drm, 1256b5280cd0SWambui Karuga "DSI trancoder not disabled\n"); 1257379bc100SJani Nikula } 1258379bc100SJani Nikula } 1259379bc100SJani Nikula 1260379bc100SJani Nikula static void gen11_dsi_powerdown_panel(struct intel_encoder *encoder) 1261379bc100SJani Nikula { 1262b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 1263379bc100SJani Nikula 1264379bc100SJani Nikula intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_DISPLAY_OFF); 1265379bc100SJani Nikula intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_ASSERT_RESET); 1266379bc100SJani Nikula intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_POWER_OFF); 1267379bc100SJani Nikula 1268379bc100SJani Nikula /* ensure cmds dispatched to panel */ 1269379bc100SJani Nikula wait_for_cmds_dispatched_to_panel(encoder); 1270379bc100SJani Nikula } 1271379bc100SJani Nikula 1272379bc100SJani Nikula static void gen11_dsi_deconfigure_trancoder(struct intel_encoder *encoder) 1273379bc100SJani Nikula { 1274379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 1275b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 1276379bc100SJani Nikula enum port port; 1277379bc100SJani Nikula enum transcoder dsi_trans; 1278379bc100SJani Nikula u32 tmp; 1279379bc100SJani Nikula 1280b4b95b05SVandita Kulkarni /* disable periodic update mode */ 1281b4b95b05SVandita Kulkarni if (is_cmd_mode(intel_dsi)) { 1282b4b95b05SVandita Kulkarni for_each_dsi_port(port, intel_dsi->ports) { 1283b4b95b05SVandita Kulkarni tmp = intel_de_read(dev_priv, DSI_CMD_FRMCTL(port)); 1284b4b95b05SVandita Kulkarni tmp &= ~DSI_PERIODIC_FRAME_UPDATE_ENABLE; 1285b4b95b05SVandita Kulkarni intel_de_write(dev_priv, DSI_CMD_FRMCTL(port), tmp); 1286b4b95b05SVandita Kulkarni } 1287b4b95b05SVandita Kulkarni } 1288b4b95b05SVandita Kulkarni 1289379bc100SJani Nikula /* put dsi link in ULPS */ 1290379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 1291379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 12921c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, DSI_LP_MSG(dsi_trans)); 1293379bc100SJani Nikula tmp |= LINK_ENTER_ULPS; 1294379bc100SJani Nikula tmp &= ~LINK_ULPS_TYPE_LP11; 12951c63f6dfSJani Nikula intel_de_write(dev_priv, DSI_LP_MSG(dsi_trans), tmp); 1296379bc100SJani Nikula 12971c63f6dfSJani Nikula if (wait_for_us((intel_de_read(dev_priv, DSI_LP_MSG(dsi_trans)) & 1298379bc100SJani Nikula LINK_IN_ULPS), 1299379bc100SJani Nikula 10)) 1300b5280cd0SWambui Karuga drm_err(&dev_priv->drm, "DSI link not in ULPS\n"); 1301379bc100SJani Nikula } 1302379bc100SJani Nikula 1303379bc100SJani Nikula /* disable ddi function */ 1304379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 1305379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 13061c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(dsi_trans)); 1307379bc100SJani Nikula tmp &= ~TRANS_DDI_FUNC_ENABLE; 13081c63f6dfSJani Nikula intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(dsi_trans), tmp); 1309379bc100SJani Nikula } 1310379bc100SJani Nikula 1311379bc100SJani Nikula /* disable port sync mode if dual link */ 1312379bc100SJani Nikula if (intel_dsi->dual_link) { 1313379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 1314379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 13151c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, 13161c63f6dfSJani Nikula TRANS_DDI_FUNC_CTL2(dsi_trans)); 1317379bc100SJani Nikula tmp &= ~PORT_SYNC_MODE_ENABLE; 13181c63f6dfSJani Nikula intel_de_write(dev_priv, 13191c63f6dfSJani Nikula TRANS_DDI_FUNC_CTL2(dsi_trans), tmp); 1320379bc100SJani Nikula } 1321379bc100SJani Nikula } 1322379bc100SJani Nikula } 1323379bc100SJani Nikula 1324379bc100SJani Nikula static void gen11_dsi_disable_port(struct intel_encoder *encoder) 1325379bc100SJani Nikula { 1326379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 1327b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 1328379bc100SJani Nikula u32 tmp; 1329379bc100SJani Nikula enum port port; 1330379bc100SJani Nikula 1331379bc100SJani Nikula gen11_dsi_ungate_clocks(encoder); 1332379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 13331c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, DDI_BUF_CTL(port)); 1334379bc100SJani Nikula tmp &= ~DDI_BUF_CTL_ENABLE; 13351c63f6dfSJani Nikula intel_de_write(dev_priv, DDI_BUF_CTL(port), tmp); 1336379bc100SJani Nikula 13371c63f6dfSJani Nikula if (wait_for_us((intel_de_read(dev_priv, DDI_BUF_CTL(port)) & 1338379bc100SJani Nikula DDI_BUF_IS_IDLE), 1339379bc100SJani Nikula 8)) 1340b5280cd0SWambui Karuga drm_err(&dev_priv->drm, 1341b5280cd0SWambui Karuga "DDI port:%c buffer not idle\n", 1342379bc100SJani Nikula port_name(port)); 1343379bc100SJani Nikula } 1344379bc100SJani Nikula gen11_dsi_gate_clocks(encoder); 1345379bc100SJani Nikula } 1346379bc100SJani Nikula 1347379bc100SJani Nikula static void gen11_dsi_disable_io_power(struct intel_encoder *encoder) 1348379bc100SJani Nikula { 1349379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 1350b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 1351379bc100SJani Nikula enum port port; 1352379bc100SJani Nikula u32 tmp; 1353379bc100SJani Nikula 1354379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 1355379bc100SJani Nikula intel_wakeref_t wakeref; 1356379bc100SJani Nikula 1357379bc100SJani Nikula wakeref = fetch_and_zero(&intel_dsi->io_wakeref[port]); 1358379bc100SJani Nikula intel_display_power_put(dev_priv, 1359379bc100SJani Nikula port == PORT_A ? 1360379bc100SJani Nikula POWER_DOMAIN_PORT_DDI_A_IO : 1361379bc100SJani Nikula POWER_DOMAIN_PORT_DDI_B_IO, 1362379bc100SJani Nikula wakeref); 1363379bc100SJani Nikula } 1364379bc100SJani Nikula 1365379bc100SJani Nikula /* set mode to DDI */ 1366379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 13671c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, ICL_DSI_IO_MODECTL(port)); 1368379bc100SJani Nikula tmp &= ~COMBO_PHY_MODE_DSI; 13691c63f6dfSJani Nikula intel_de_write(dev_priv, ICL_DSI_IO_MODECTL(port), tmp); 1370379bc100SJani Nikula } 1371379bc100SJani Nikula } 1372379bc100SJani Nikula 1373ede9771dSVille Syrjälä static void gen11_dsi_disable(struct intel_atomic_state *state, 1374ede9771dSVille Syrjälä struct intel_encoder *encoder, 1375379bc100SJani Nikula const struct intel_crtc_state *old_crtc_state, 1376379bc100SJani Nikula const struct drm_connector_state *old_conn_state) 1377379bc100SJani Nikula { 1378b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 1379379bc100SJani Nikula 1380379bc100SJani Nikula /* step1: turn off backlight */ 1381379bc100SJani Nikula intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_BACKLIGHT_OFF); 1382379bc100SJani Nikula intel_panel_disable_backlight(old_conn_state); 1383379bc100SJani Nikula 1384379bc100SJani Nikula /* step2d,e: disable transcoder and wait */ 1385379bc100SJani Nikula gen11_dsi_disable_transcoder(encoder); 1386379bc100SJani Nikula 1387379bc100SJani Nikula /* step2f,g: powerdown panel */ 1388379bc100SJani Nikula gen11_dsi_powerdown_panel(encoder); 1389379bc100SJani Nikula 1390379bc100SJani Nikula /* step2h,i,j: deconfig trancoder */ 1391379bc100SJani Nikula gen11_dsi_deconfigure_trancoder(encoder); 1392379bc100SJani Nikula 1393379bc100SJani Nikula /* step3: disable port */ 1394379bc100SJani Nikula gen11_dsi_disable_port(encoder); 1395379bc100SJani Nikula 1396b4b95b05SVandita Kulkarni gen11_dsi_config_util_pin(encoder, false); 1397b4b95b05SVandita Kulkarni 1398379bc100SJani Nikula /* step4: disable IO power */ 1399379bc100SJani Nikula gen11_dsi_disable_io_power(encoder); 1400379bc100SJani Nikula } 1401379bc100SJani Nikula 1402ede9771dSVille Syrjälä static void gen11_dsi_post_disable(struct intel_atomic_state *state, 1403ede9771dSVille Syrjälä struct intel_encoder *encoder, 1404773b4b54SVille Syrjälä const struct intel_crtc_state *old_crtc_state, 1405773b4b54SVille Syrjälä const struct drm_connector_state *old_conn_state) 1406773b4b54SVille Syrjälä { 1407773b4b54SVille Syrjälä intel_crtc_vblank_off(old_crtc_state); 1408773b4b54SVille Syrjälä 1409773b4b54SVille Syrjälä intel_dsc_disable(old_crtc_state); 1410773b4b54SVille Syrjälä 1411f6df4d46SLucas De Marchi skl_scaler_disable(old_crtc_state); 1412773b4b54SVille Syrjälä } 1413773b4b54SVille Syrjälä 14142b68392eSJani Nikula static enum drm_mode_status gen11_dsi_mode_valid(struct drm_connector *connector, 14152b68392eSJani Nikula struct drm_display_mode *mode) 14162b68392eSJani Nikula { 14172b68392eSJani Nikula /* FIXME: DSC? */ 14182b68392eSJani Nikula return intel_dsi_mode_valid(connector, mode); 14192b68392eSJani Nikula } 14202b68392eSJani Nikula 1421379bc100SJani Nikula static void gen11_dsi_get_timings(struct intel_encoder *encoder, 1422379bc100SJani Nikula struct intel_crtc_state *pipe_config) 1423379bc100SJani Nikula { 1424b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 1425379bc100SJani Nikula struct drm_display_mode *adjusted_mode = 14261326a92cSMaarten Lankhorst &pipe_config->hw.adjusted_mode; 1427379bc100SJani Nikula 1428c2bb35e9SVandita Kulkarni if (pipe_config->dsc.compressed_bpp) { 1429c2bb35e9SVandita Kulkarni int div = pipe_config->dsc.compressed_bpp; 1430c2bb35e9SVandita Kulkarni int mul = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format); 1431c2bb35e9SVandita Kulkarni 1432c2bb35e9SVandita Kulkarni adjusted_mode->crtc_htotal = 1433c2bb35e9SVandita Kulkarni DIV_ROUND_UP(adjusted_mode->crtc_htotal * mul, div); 1434c2bb35e9SVandita Kulkarni adjusted_mode->crtc_hsync_start = 1435c2bb35e9SVandita Kulkarni DIV_ROUND_UP(adjusted_mode->crtc_hsync_start * mul, div); 1436c2bb35e9SVandita Kulkarni adjusted_mode->crtc_hsync_end = 1437c2bb35e9SVandita Kulkarni DIV_ROUND_UP(adjusted_mode->crtc_hsync_end * mul, div); 1438c2bb35e9SVandita Kulkarni } 1439c2bb35e9SVandita Kulkarni 1440379bc100SJani Nikula if (intel_dsi->dual_link) { 1441379bc100SJani Nikula adjusted_mode->crtc_hdisplay *= 2; 1442379bc100SJani Nikula if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) 1443379bc100SJani Nikula adjusted_mode->crtc_hdisplay -= 1444379bc100SJani Nikula intel_dsi->pixel_overlap; 1445379bc100SJani Nikula adjusted_mode->crtc_htotal *= 2; 1446379bc100SJani Nikula } 1447379bc100SJani Nikula adjusted_mode->crtc_hblank_start = adjusted_mode->crtc_hdisplay; 1448379bc100SJani Nikula adjusted_mode->crtc_hblank_end = adjusted_mode->crtc_htotal; 1449379bc100SJani Nikula 1450379bc100SJani Nikula if (intel_dsi->operation_mode == INTEL_DSI_VIDEO_MODE) { 1451379bc100SJani Nikula if (intel_dsi->dual_link) { 1452379bc100SJani Nikula adjusted_mode->crtc_hsync_start *= 2; 1453379bc100SJani Nikula adjusted_mode->crtc_hsync_end *= 2; 1454379bc100SJani Nikula } 1455379bc100SJani Nikula } 1456379bc100SJani Nikula adjusted_mode->crtc_vblank_start = adjusted_mode->crtc_vdisplay; 1457379bc100SJani Nikula adjusted_mode->crtc_vblank_end = adjusted_mode->crtc_vtotal; 1458379bc100SJani Nikula } 1459379bc100SJani Nikula 1460cebb28acSVandita Kulkarni static bool gen11_dsi_is_periodic_cmd_mode(struct intel_dsi *intel_dsi) 1461cebb28acSVandita Kulkarni { 1462cebb28acSVandita Kulkarni struct drm_device *dev = intel_dsi->base.base.dev; 1463cebb28acSVandita Kulkarni struct drm_i915_private *dev_priv = to_i915(dev); 1464cebb28acSVandita Kulkarni enum transcoder dsi_trans; 1465cebb28acSVandita Kulkarni u32 val; 1466cebb28acSVandita Kulkarni 1467cebb28acSVandita Kulkarni if (intel_dsi->ports == BIT(PORT_B)) 1468cebb28acSVandita Kulkarni dsi_trans = TRANSCODER_DSI_1; 1469cebb28acSVandita Kulkarni else 1470cebb28acSVandita Kulkarni dsi_trans = TRANSCODER_DSI_0; 1471cebb28acSVandita Kulkarni 1472cebb28acSVandita Kulkarni val = intel_de_read(dev_priv, DSI_TRANS_FUNC_CONF(dsi_trans)); 1473cebb28acSVandita Kulkarni return (val & DSI_PERIODIC_FRAME_UPDATE_ENABLE); 1474cebb28acSVandita Kulkarni } 1475cebb28acSVandita Kulkarni 14765682a41fSVandita Kulkarni static void gen11_dsi_get_cmd_mode_config(struct intel_dsi *intel_dsi, 14775682a41fSVandita Kulkarni struct intel_crtc_state *pipe_config) 14785682a41fSVandita Kulkarni { 14795682a41fSVandita Kulkarni if (intel_dsi->ports == (BIT(PORT_B) | BIT(PORT_A))) 14805682a41fSVandita Kulkarni pipe_config->mode_flags |= I915_MODE_FLAG_DSI_USE_TE1 | 14815682a41fSVandita Kulkarni I915_MODE_FLAG_DSI_USE_TE0; 14825682a41fSVandita Kulkarni else if (intel_dsi->ports == BIT(PORT_B)) 14835682a41fSVandita Kulkarni pipe_config->mode_flags |= I915_MODE_FLAG_DSI_USE_TE1; 14845682a41fSVandita Kulkarni else 14855682a41fSVandita Kulkarni pipe_config->mode_flags |= I915_MODE_FLAG_DSI_USE_TE0; 14865682a41fSVandita Kulkarni } 14875682a41fSVandita Kulkarni 1488379bc100SJani Nikula static void gen11_dsi_get_config(struct intel_encoder *encoder, 1489379bc100SJani Nikula struct intel_crtc_state *pipe_config) 1490379bc100SJani Nikula { 1491b953eb21SImre Deak struct drm_i915_private *i915 = to_i915(encoder->base.dev); 14922225f3c6SMaarten Lankhorst struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc); 1493b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 1494379bc100SJani Nikula 14952b68392eSJani Nikula intel_dsc_get_config(encoder, pipe_config); 14962b68392eSJani Nikula 1497379bc100SJani Nikula /* FIXME: adapt icl_ddi_clock_get() for DSI and use that? */ 1498b953eb21SImre Deak pipe_config->port_clock = intel_dpll_get_freq(i915, 1499*3749de07SVille Syrjälä pipe_config->shared_dpll, 1500*3749de07SVille Syrjälä &pipe_config->dpll_hw_state); 1501379bc100SJani Nikula 15021326a92cSMaarten Lankhorst pipe_config->hw.adjusted_mode.crtc_clock = intel_dsi->pclk; 1503379bc100SJani Nikula if (intel_dsi->dual_link) 15041326a92cSMaarten Lankhorst pipe_config->hw.adjusted_mode.crtc_clock *= 2; 1505379bc100SJani Nikula 1506379bc100SJani Nikula gen11_dsi_get_timings(encoder, pipe_config); 1507379bc100SJani Nikula pipe_config->output_types |= BIT(INTEL_OUTPUT_DSI); 1508379bc100SJani Nikula pipe_config->pipe_bpp = bdw_get_pipemisc_bpp(crtc); 1509cebb28acSVandita Kulkarni 15105682a41fSVandita Kulkarni /* Get the details on which TE should be enabled */ 15115682a41fSVandita Kulkarni if (is_cmd_mode(intel_dsi)) 15125682a41fSVandita Kulkarni gen11_dsi_get_cmd_mode_config(intel_dsi, pipe_config); 15135682a41fSVandita Kulkarni 1514cebb28acSVandita Kulkarni if (gen11_dsi_is_periodic_cmd_mode(intel_dsi)) 1515af157b76SVille Syrjälä pipe_config->mode_flags |= I915_MODE_FLAG_DSI_PERIODIC_CMD_MODE; 1516379bc100SJani Nikula } 1517379bc100SJani Nikula 15182b68392eSJani Nikula static int gen11_dsi_dsc_compute_config(struct intel_encoder *encoder, 15192b68392eSJani Nikula struct intel_crtc_state *crtc_state) 15202b68392eSJani Nikula { 15212b68392eSJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 15222b68392eSJani Nikula struct drm_dsc_config *vdsc_cfg = &crtc_state->dsc.config; 15232b68392eSJani Nikula int dsc_max_bpc = INTEL_GEN(dev_priv) >= 12 ? 12 : 10; 15242b68392eSJani Nikula bool use_dsc; 15252b68392eSJani Nikula int ret; 15262b68392eSJani Nikula 15272b68392eSJani Nikula use_dsc = intel_bios_get_dsc_params(encoder, crtc_state, dsc_max_bpc); 15282b68392eSJani Nikula if (!use_dsc) 15292b68392eSJani Nikula return 0; 15302b68392eSJani Nikula 15312b68392eSJani Nikula if (crtc_state->pipe_bpp < 8 * 3) 15322b68392eSJani Nikula return -EINVAL; 15332b68392eSJani Nikula 15342b68392eSJani Nikula /* FIXME: split only when necessary */ 15352b68392eSJani Nikula if (crtc_state->dsc.slice_count > 1) 15362b68392eSJani Nikula crtc_state->dsc.dsc_split = true; 15372b68392eSJani Nikula 15382b68392eSJani Nikula vdsc_cfg->convert_rgb = true; 15392b68392eSJani Nikula 15402b68392eSJani Nikula ret = intel_dsc_compute_params(encoder, crtc_state); 15412b68392eSJani Nikula if (ret) 15422b68392eSJani Nikula return ret; 15432b68392eSJani Nikula 15442b68392eSJani Nikula /* DSI specific sanity checks on the common code */ 15453dbe5e11SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, vdsc_cfg->vbr_enable); 15463dbe5e11SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, vdsc_cfg->simple_422); 15473dbe5e11SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, 15483dbe5e11SPankaj Bharadiya vdsc_cfg->pic_width % vdsc_cfg->slice_width); 15493dbe5e11SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, vdsc_cfg->slice_height < 8); 15503dbe5e11SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, 15513dbe5e11SPankaj Bharadiya vdsc_cfg->pic_height % vdsc_cfg->slice_height); 15522b68392eSJani Nikula 15532b68392eSJani Nikula ret = drm_dsc_compute_rc_parameters(vdsc_cfg); 15542b68392eSJani Nikula if (ret) 15552b68392eSJani Nikula return ret; 15562b68392eSJani Nikula 15572b68392eSJani Nikula crtc_state->dsc.compression_enable = true; 15582b68392eSJani Nikula 15592b68392eSJani Nikula return 0; 15602b68392eSJani Nikula } 15612b68392eSJani Nikula 1562379bc100SJani Nikula static int gen11_dsi_compute_config(struct intel_encoder *encoder, 1563379bc100SJani Nikula struct intel_crtc_state *pipe_config, 1564379bc100SJani Nikula struct drm_connector_state *conn_state) 1565379bc100SJani Nikula { 1566dd10a80fSJani Nikula struct drm_i915_private *i915 = to_i915(encoder->base.dev); 1567379bc100SJani Nikula struct intel_dsi *intel_dsi = container_of(encoder, struct intel_dsi, 1568379bc100SJani Nikula base); 1569379bc100SJani Nikula struct intel_connector *intel_connector = intel_dsi->attached_connector; 1570379bc100SJani Nikula const struct drm_display_mode *fixed_mode = 1571379bc100SJani Nikula intel_connector->panel.fixed_mode; 1572379bc100SJani Nikula struct drm_display_mode *adjusted_mode = 15731326a92cSMaarten Lankhorst &pipe_config->hw.adjusted_mode; 1574d7ff281cSVille Syrjälä int ret; 1575379bc100SJani Nikula 1576379bc100SJani Nikula pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB; 1577379bc100SJani Nikula intel_fixed_panel_mode(fixed_mode, adjusted_mode); 1578d7ff281cSVille Syrjälä 1579d7ff281cSVille Syrjälä ret = intel_pch_panel_fitting(pipe_config, conn_state); 1580d7ff281cSVille Syrjälä if (ret) 1581d7ff281cSVille Syrjälä return ret; 1582379bc100SJani Nikula 1583379bc100SJani Nikula adjusted_mode->flags = 0; 1584379bc100SJani Nikula 1585379bc100SJani Nikula /* Dual link goes to trancoder DSI'0' */ 1586379bc100SJani Nikula if (intel_dsi->ports == BIT(PORT_B)) 1587379bc100SJani Nikula pipe_config->cpu_transcoder = TRANSCODER_DSI_1; 1588379bc100SJani Nikula else 1589379bc100SJani Nikula pipe_config->cpu_transcoder = TRANSCODER_DSI_0; 1590379bc100SJani Nikula 159150003bf5SJani Nikula if (intel_dsi->pixel_format == MIPI_DSI_FMT_RGB888) 159250003bf5SJani Nikula pipe_config->pipe_bpp = 24; 159350003bf5SJani Nikula else 159450003bf5SJani Nikula pipe_config->pipe_bpp = 18; 159550003bf5SJani Nikula 1596379bc100SJani Nikula pipe_config->clock_set = true; 15972b68392eSJani Nikula 15982b68392eSJani Nikula if (gen11_dsi_dsc_compute_config(encoder, pipe_config)) 1599dd10a80fSJani Nikula drm_dbg_kms(&i915->drm, "Attempting to use DSC failed\n"); 16002b68392eSJani Nikula 160104865139SJani Nikula pipe_config->port_clock = afe_clk(encoder, pipe_config) / 5; 1602379bc100SJani Nikula 1603f78a862dSVandita Kulkarni /* 1604f78a862dSVandita Kulkarni * In case of TE GATE cmd mode, we 1605f78a862dSVandita Kulkarni * receive TE from the slave if 1606f78a862dSVandita Kulkarni * dual link is enabled 1607f78a862dSVandita Kulkarni */ 16085682a41fSVandita Kulkarni if (is_cmd_mode(intel_dsi)) 16095682a41fSVandita Kulkarni gen11_dsi_get_cmd_mode_config(intel_dsi, pipe_config); 1610f78a862dSVandita Kulkarni 1611379bc100SJani Nikula return 0; 1612379bc100SJani Nikula } 1613379bc100SJani Nikula 1614379bc100SJani Nikula static void gen11_dsi_get_power_domains(struct intel_encoder *encoder, 1615379bc100SJani Nikula struct intel_crtc_state *crtc_state) 1616379bc100SJani Nikula { 16172b68392eSJani Nikula struct drm_i915_private *i915 = to_i915(encoder->base.dev); 16182b68392eSJani Nikula 1619b7d02c3aSVille Syrjälä get_dsi_io_power_domains(i915, 1620b7d02c3aSVille Syrjälä enc_to_intel_dsi(encoder)); 16212b68392eSJani Nikula 16222b68392eSJani Nikula if (crtc_state->dsc.compression_enable) 16232b68392eSJani Nikula intel_display_power_get(i915, 16242b68392eSJani Nikula intel_dsc_power_domain(crtc_state)); 1625379bc100SJani Nikula } 1626379bc100SJani Nikula 1627379bc100SJani Nikula static bool gen11_dsi_get_hw_state(struct intel_encoder *encoder, 1628379bc100SJani Nikula enum pipe *pipe) 1629379bc100SJani Nikula { 1630379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 1631b7d02c3aSVille Syrjälä struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 1632379bc100SJani Nikula enum transcoder dsi_trans; 1633379bc100SJani Nikula intel_wakeref_t wakeref; 1634379bc100SJani Nikula enum port port; 1635379bc100SJani Nikula bool ret = false; 1636379bc100SJani Nikula u32 tmp; 1637379bc100SJani Nikula 1638379bc100SJani Nikula wakeref = intel_display_power_get_if_enabled(dev_priv, 1639379bc100SJani Nikula encoder->power_domain); 1640379bc100SJani Nikula if (!wakeref) 1641379bc100SJani Nikula return false; 1642379bc100SJani Nikula 1643379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 1644379bc100SJani Nikula dsi_trans = dsi_port_to_transcoder(port); 16451c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(dsi_trans)); 1646379bc100SJani Nikula switch (tmp & TRANS_DDI_EDP_INPUT_MASK) { 1647379bc100SJani Nikula case TRANS_DDI_EDP_INPUT_A_ON: 1648379bc100SJani Nikula *pipe = PIPE_A; 1649379bc100SJani Nikula break; 1650379bc100SJani Nikula case TRANS_DDI_EDP_INPUT_B_ONOFF: 1651379bc100SJani Nikula *pipe = PIPE_B; 1652379bc100SJani Nikula break; 1653379bc100SJani Nikula case TRANS_DDI_EDP_INPUT_C_ONOFF: 1654379bc100SJani Nikula *pipe = PIPE_C; 1655379bc100SJani Nikula break; 16564d89adc7SJosé Roberto de Souza case TRANS_DDI_EDP_INPUT_D_ONOFF: 16574d89adc7SJosé Roberto de Souza *pipe = PIPE_D; 16584d89adc7SJosé Roberto de Souza break; 1659379bc100SJani Nikula default: 1660b5280cd0SWambui Karuga drm_err(&dev_priv->drm, "Invalid PIPE input\n"); 1661379bc100SJani Nikula goto out; 1662379bc100SJani Nikula } 1663379bc100SJani Nikula 16641c63f6dfSJani Nikula tmp = intel_de_read(dev_priv, PIPECONF(dsi_trans)); 1665379bc100SJani Nikula ret = tmp & PIPECONF_ENABLE; 1666379bc100SJani Nikula } 1667379bc100SJani Nikula out: 1668379bc100SJani Nikula intel_display_power_put(dev_priv, encoder->power_domain, wakeref); 1669379bc100SJani Nikula return ret; 1670379bc100SJani Nikula } 1671379bc100SJani Nikula 1672b671d6efSImre Deak static bool gen11_dsi_initial_fastset_check(struct intel_encoder *encoder, 1673b671d6efSImre Deak struct intel_crtc_state *crtc_state) 1674b671d6efSImre Deak { 1675b671d6efSImre Deak if (crtc_state->dsc.compression_enable) { 1676b671d6efSImre Deak drm_dbg_kms(encoder->base.dev, "Forcing full modeset due to DSC being enabled\n"); 1677b671d6efSImre Deak crtc_state->uapi.mode_changed = true; 1678b671d6efSImre Deak 1679b671d6efSImre Deak return false; 1680b671d6efSImre Deak } 1681b671d6efSImre Deak 1682b671d6efSImre Deak return true; 1683b671d6efSImre Deak } 1684b671d6efSImre Deak 1685379bc100SJani Nikula static void gen11_dsi_encoder_destroy(struct drm_encoder *encoder) 1686379bc100SJani Nikula { 1687379bc100SJani Nikula intel_encoder_destroy(encoder); 1688379bc100SJani Nikula } 1689379bc100SJani Nikula 1690379bc100SJani Nikula static const struct drm_encoder_funcs gen11_dsi_encoder_funcs = { 1691379bc100SJani Nikula .destroy = gen11_dsi_encoder_destroy, 1692379bc100SJani Nikula }; 1693379bc100SJani Nikula 1694379bc100SJani Nikula static const struct drm_connector_funcs gen11_dsi_connector_funcs = { 1695b81dddb9SVille Syrjälä .detect = intel_panel_detect, 1696379bc100SJani Nikula .late_register = intel_connector_register, 1697379bc100SJani Nikula .early_unregister = intel_connector_unregister, 1698379bc100SJani Nikula .destroy = intel_connector_destroy, 1699379bc100SJani Nikula .fill_modes = drm_helper_probe_single_connector_modes, 1700379bc100SJani Nikula .atomic_get_property = intel_digital_connector_atomic_get_property, 1701379bc100SJani Nikula .atomic_set_property = intel_digital_connector_atomic_set_property, 1702379bc100SJani Nikula .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 1703379bc100SJani Nikula .atomic_duplicate_state = intel_digital_connector_duplicate_state, 1704379bc100SJani Nikula }; 1705379bc100SJani Nikula 1706379bc100SJani Nikula static const struct drm_connector_helper_funcs gen11_dsi_connector_helper_funcs = { 1707379bc100SJani Nikula .get_modes = intel_dsi_get_modes, 17082b68392eSJani Nikula .mode_valid = gen11_dsi_mode_valid, 1709379bc100SJani Nikula .atomic_check = intel_digital_connector_atomic_check, 1710379bc100SJani Nikula }; 1711379bc100SJani Nikula 1712379bc100SJani Nikula static int gen11_dsi_host_attach(struct mipi_dsi_host *host, 1713379bc100SJani Nikula struct mipi_dsi_device *dsi) 1714379bc100SJani Nikula { 1715379bc100SJani Nikula return 0; 1716379bc100SJani Nikula } 1717379bc100SJani Nikula 1718379bc100SJani Nikula static int gen11_dsi_host_detach(struct mipi_dsi_host *host, 1719379bc100SJani Nikula struct mipi_dsi_device *dsi) 1720379bc100SJani Nikula { 1721379bc100SJani Nikula return 0; 1722379bc100SJani Nikula } 1723379bc100SJani Nikula 1724379bc100SJani Nikula static ssize_t gen11_dsi_host_transfer(struct mipi_dsi_host *host, 1725379bc100SJani Nikula const struct mipi_dsi_msg *msg) 1726379bc100SJani Nikula { 1727379bc100SJani Nikula struct intel_dsi_host *intel_dsi_host = to_intel_dsi_host(host); 1728379bc100SJani Nikula struct mipi_dsi_packet dsi_pkt; 1729379bc100SJani Nikula ssize_t ret; 1730379bc100SJani Nikula bool enable_lpdt = false; 1731379bc100SJani Nikula 1732379bc100SJani Nikula ret = mipi_dsi_create_packet(&dsi_pkt, msg); 1733379bc100SJani Nikula if (ret < 0) 1734379bc100SJani Nikula return ret; 1735379bc100SJani Nikula 1736379bc100SJani Nikula if (msg->flags & MIPI_DSI_MSG_USE_LPM) 1737379bc100SJani Nikula enable_lpdt = true; 1738379bc100SJani Nikula 1739379bc100SJani Nikula /* send packet header */ 1740379bc100SJani Nikula ret = dsi_send_pkt_hdr(intel_dsi_host, dsi_pkt, enable_lpdt); 1741379bc100SJani Nikula if (ret < 0) 1742379bc100SJani Nikula return ret; 1743379bc100SJani Nikula 1744379bc100SJani Nikula /* only long packet contains payload */ 1745379bc100SJani Nikula if (mipi_dsi_packet_format_is_long(msg->type)) { 1746379bc100SJani Nikula ret = dsi_send_pkt_payld(intel_dsi_host, dsi_pkt); 1747379bc100SJani Nikula if (ret < 0) 1748379bc100SJani Nikula return ret; 1749379bc100SJani Nikula } 1750379bc100SJani Nikula 1751379bc100SJani Nikula //TODO: add payload receive code if needed 1752379bc100SJani Nikula 1753379bc100SJani Nikula ret = sizeof(dsi_pkt.header) + dsi_pkt.payload_length; 1754379bc100SJani Nikula 1755379bc100SJani Nikula return ret; 1756379bc100SJani Nikula } 1757379bc100SJani Nikula 1758379bc100SJani Nikula static const struct mipi_dsi_host_ops gen11_dsi_host_ops = { 1759379bc100SJani Nikula .attach = gen11_dsi_host_attach, 1760379bc100SJani Nikula .detach = gen11_dsi_host_detach, 1761379bc100SJani Nikula .transfer = gen11_dsi_host_transfer, 1762379bc100SJani Nikula }; 1763379bc100SJani Nikula 1764379bc100SJani Nikula #define ICL_PREPARE_CNT_MAX 0x7 1765379bc100SJani Nikula #define ICL_CLK_ZERO_CNT_MAX 0xf 1766379bc100SJani Nikula #define ICL_TRAIL_CNT_MAX 0x7 1767379bc100SJani Nikula #define ICL_TCLK_PRE_CNT_MAX 0x3 1768379bc100SJani Nikula #define ICL_TCLK_POST_CNT_MAX 0x7 1769379bc100SJani Nikula #define ICL_HS_ZERO_CNT_MAX 0xf 1770379bc100SJani Nikula #define ICL_EXIT_ZERO_CNT_MAX 0x7 1771379bc100SJani Nikula 1772379bc100SJani Nikula static void icl_dphy_param_init(struct intel_dsi *intel_dsi) 1773379bc100SJani Nikula { 1774379bc100SJani Nikula struct drm_device *dev = intel_dsi->base.base.dev; 1775379bc100SJani Nikula struct drm_i915_private *dev_priv = to_i915(dev); 1776379bc100SJani Nikula struct mipi_config *mipi_config = dev_priv->vbt.dsi.config; 1777379bc100SJani Nikula u32 tlpx_ns; 1778379bc100SJani Nikula u32 prepare_cnt, exit_zero_cnt, clk_zero_cnt, trail_cnt; 1779379bc100SJani Nikula u32 ths_prepare_ns, tclk_trail_ns; 1780379bc100SJani Nikula u32 hs_zero_cnt; 1781379bc100SJani Nikula u32 tclk_pre_cnt, tclk_post_cnt; 1782379bc100SJani Nikula 1783379bc100SJani Nikula tlpx_ns = intel_dsi_tlpx_ns(intel_dsi); 1784379bc100SJani Nikula 1785379bc100SJani Nikula tclk_trail_ns = max(mipi_config->tclk_trail, mipi_config->ths_trail); 1786379bc100SJani Nikula ths_prepare_ns = max(mipi_config->ths_prepare, 1787379bc100SJani Nikula mipi_config->tclk_prepare); 1788379bc100SJani Nikula 1789379bc100SJani Nikula /* 1790379bc100SJani Nikula * prepare cnt in escape clocks 1791379bc100SJani Nikula * this field represents a hexadecimal value with a precision 1792379bc100SJani Nikula * of 1.2 – i.e. the most significant bit is the integer 1793379bc100SJani Nikula * and the least significant 2 bits are fraction bits. 1794379bc100SJani Nikula * so, the field can represent a range of 0.25 to 1.75 1795379bc100SJani Nikula */ 1796379bc100SJani Nikula prepare_cnt = DIV_ROUND_UP(ths_prepare_ns * 4, tlpx_ns); 1797379bc100SJani Nikula if (prepare_cnt > ICL_PREPARE_CNT_MAX) { 1798b5280cd0SWambui Karuga drm_dbg_kms(&dev_priv->drm, "prepare_cnt out of range (%d)\n", 1799b5280cd0SWambui Karuga prepare_cnt); 1800379bc100SJani Nikula prepare_cnt = ICL_PREPARE_CNT_MAX; 1801379bc100SJani Nikula } 1802379bc100SJani Nikula 1803379bc100SJani Nikula /* clk zero count in escape clocks */ 1804379bc100SJani Nikula clk_zero_cnt = DIV_ROUND_UP(mipi_config->tclk_prepare_clkzero - 1805379bc100SJani Nikula ths_prepare_ns, tlpx_ns); 1806379bc100SJani Nikula if (clk_zero_cnt > ICL_CLK_ZERO_CNT_MAX) { 1807b5280cd0SWambui Karuga drm_dbg_kms(&dev_priv->drm, 1808b5280cd0SWambui Karuga "clk_zero_cnt out of range (%d)\n", clk_zero_cnt); 1809379bc100SJani Nikula clk_zero_cnt = ICL_CLK_ZERO_CNT_MAX; 1810379bc100SJani Nikula } 1811379bc100SJani Nikula 1812379bc100SJani Nikula /* trail cnt in escape clocks*/ 1813379bc100SJani Nikula trail_cnt = DIV_ROUND_UP(tclk_trail_ns, tlpx_ns); 1814379bc100SJani Nikula if (trail_cnt > ICL_TRAIL_CNT_MAX) { 1815b5280cd0SWambui Karuga drm_dbg_kms(&dev_priv->drm, "trail_cnt out of range (%d)\n", 1816b5280cd0SWambui Karuga trail_cnt); 1817379bc100SJani Nikula trail_cnt = ICL_TRAIL_CNT_MAX; 1818379bc100SJani Nikula } 1819379bc100SJani Nikula 1820379bc100SJani Nikula /* tclk pre count in escape clocks */ 1821379bc100SJani Nikula tclk_pre_cnt = DIV_ROUND_UP(mipi_config->tclk_pre, tlpx_ns); 1822379bc100SJani Nikula if (tclk_pre_cnt > ICL_TCLK_PRE_CNT_MAX) { 1823b5280cd0SWambui Karuga drm_dbg_kms(&dev_priv->drm, 1824b5280cd0SWambui Karuga "tclk_pre_cnt out of range (%d)\n", tclk_pre_cnt); 1825379bc100SJani Nikula tclk_pre_cnt = ICL_TCLK_PRE_CNT_MAX; 1826379bc100SJani Nikula } 1827379bc100SJani Nikula 1828379bc100SJani Nikula /* tclk post count in escape clocks */ 1829379bc100SJani Nikula tclk_post_cnt = DIV_ROUND_UP(mipi_config->tclk_post, tlpx_ns); 1830379bc100SJani Nikula if (tclk_post_cnt > ICL_TCLK_POST_CNT_MAX) { 1831b5280cd0SWambui Karuga drm_dbg_kms(&dev_priv->drm, 1832b5280cd0SWambui Karuga "tclk_post_cnt out of range (%d)\n", 1833b5280cd0SWambui Karuga tclk_post_cnt); 1834379bc100SJani Nikula tclk_post_cnt = ICL_TCLK_POST_CNT_MAX; 1835379bc100SJani Nikula } 1836379bc100SJani Nikula 1837379bc100SJani Nikula /* hs zero cnt in escape clocks */ 1838379bc100SJani Nikula hs_zero_cnt = DIV_ROUND_UP(mipi_config->ths_prepare_hszero - 1839379bc100SJani Nikula ths_prepare_ns, tlpx_ns); 1840379bc100SJani Nikula if (hs_zero_cnt > ICL_HS_ZERO_CNT_MAX) { 1841b5280cd0SWambui Karuga drm_dbg_kms(&dev_priv->drm, "hs_zero_cnt out of range (%d)\n", 1842b5280cd0SWambui Karuga hs_zero_cnt); 1843379bc100SJani Nikula hs_zero_cnt = ICL_HS_ZERO_CNT_MAX; 1844379bc100SJani Nikula } 1845379bc100SJani Nikula 1846379bc100SJani Nikula /* hs exit zero cnt in escape clocks */ 1847379bc100SJani Nikula exit_zero_cnt = DIV_ROUND_UP(mipi_config->ths_exit, tlpx_ns); 1848379bc100SJani Nikula if (exit_zero_cnt > ICL_EXIT_ZERO_CNT_MAX) { 1849b5280cd0SWambui Karuga drm_dbg_kms(&dev_priv->drm, 1850b5280cd0SWambui Karuga "exit_zero_cnt out of range (%d)\n", 1851b5280cd0SWambui Karuga exit_zero_cnt); 1852379bc100SJani Nikula exit_zero_cnt = ICL_EXIT_ZERO_CNT_MAX; 1853379bc100SJani Nikula } 1854379bc100SJani Nikula 1855379bc100SJani Nikula /* clock lane dphy timings */ 1856379bc100SJani Nikula intel_dsi->dphy_reg = (CLK_PREPARE_OVERRIDE | 1857379bc100SJani Nikula CLK_PREPARE(prepare_cnt) | 1858379bc100SJani Nikula CLK_ZERO_OVERRIDE | 1859379bc100SJani Nikula CLK_ZERO(clk_zero_cnt) | 1860379bc100SJani Nikula CLK_PRE_OVERRIDE | 1861379bc100SJani Nikula CLK_PRE(tclk_pre_cnt) | 1862379bc100SJani Nikula CLK_POST_OVERRIDE | 1863379bc100SJani Nikula CLK_POST(tclk_post_cnt) | 1864379bc100SJani Nikula CLK_TRAIL_OVERRIDE | 1865379bc100SJani Nikula CLK_TRAIL(trail_cnt)); 1866379bc100SJani Nikula 1867379bc100SJani Nikula /* data lanes dphy timings */ 1868379bc100SJani Nikula intel_dsi->dphy_data_lane_reg = (HS_PREPARE_OVERRIDE | 1869379bc100SJani Nikula HS_PREPARE(prepare_cnt) | 1870379bc100SJani Nikula HS_ZERO_OVERRIDE | 1871379bc100SJani Nikula HS_ZERO(hs_zero_cnt) | 1872379bc100SJani Nikula HS_TRAIL_OVERRIDE | 1873379bc100SJani Nikula HS_TRAIL(trail_cnt) | 1874379bc100SJani Nikula HS_EXIT_OVERRIDE | 1875379bc100SJani Nikula HS_EXIT(exit_zero_cnt)); 1876379bc100SJani Nikula 1877379bc100SJani Nikula intel_dsi_log_params(intel_dsi); 1878379bc100SJani Nikula } 1879379bc100SJani Nikula 1880f384e48dSVandita Kulkarni static void icl_dsi_add_properties(struct intel_connector *connector) 1881f384e48dSVandita Kulkarni { 1882f384e48dSVandita Kulkarni u32 allowed_scalers; 1883f384e48dSVandita Kulkarni 1884f384e48dSVandita Kulkarni allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | 1885f384e48dSVandita Kulkarni BIT(DRM_MODE_SCALE_FULLSCREEN) | 1886f384e48dSVandita Kulkarni BIT(DRM_MODE_SCALE_CENTER); 1887f384e48dSVandita Kulkarni 1888f384e48dSVandita Kulkarni drm_connector_attach_scaling_mode_property(&connector->base, 1889f384e48dSVandita Kulkarni allowed_scalers); 1890f384e48dSVandita Kulkarni 1891f384e48dSVandita Kulkarni connector->base.state->scaling_mode = DRM_MODE_SCALE_ASPECT; 1892f384e48dSVandita Kulkarni 189369654c63SDerek Basehore drm_connector_set_panel_orientation_with_quirk(&connector->base, 189469654c63SDerek Basehore intel_dsi_get_panel_orientation(connector), 1895f384e48dSVandita Kulkarni connector->panel.fixed_mode->hdisplay, 1896f384e48dSVandita Kulkarni connector->panel.fixed_mode->vdisplay); 1897f384e48dSVandita Kulkarni } 1898f384e48dSVandita Kulkarni 1899379bc100SJani Nikula void icl_dsi_init(struct drm_i915_private *dev_priv) 1900379bc100SJani Nikula { 1901379bc100SJani Nikula struct drm_device *dev = &dev_priv->drm; 1902379bc100SJani Nikula struct intel_dsi *intel_dsi; 1903379bc100SJani Nikula struct intel_encoder *encoder; 1904379bc100SJani Nikula struct intel_connector *intel_connector; 1905379bc100SJani Nikula struct drm_connector *connector; 1906379bc100SJani Nikula struct drm_display_mode *fixed_mode; 1907379bc100SJani Nikula enum port port; 1908379bc100SJani Nikula 1909379bc100SJani Nikula if (!intel_bios_is_dsi_present(dev_priv, &port)) 1910379bc100SJani Nikula return; 1911379bc100SJani Nikula 1912379bc100SJani Nikula intel_dsi = kzalloc(sizeof(*intel_dsi), GFP_KERNEL); 1913379bc100SJani Nikula if (!intel_dsi) 1914379bc100SJani Nikula return; 1915379bc100SJani Nikula 1916379bc100SJani Nikula intel_connector = intel_connector_alloc(); 1917379bc100SJani Nikula if (!intel_connector) { 1918379bc100SJani Nikula kfree(intel_dsi); 1919379bc100SJani Nikula return; 1920379bc100SJani Nikula } 1921379bc100SJani Nikula 1922379bc100SJani Nikula encoder = &intel_dsi->base; 1923379bc100SJani Nikula intel_dsi->attached_connector = intel_connector; 1924379bc100SJani Nikula connector = &intel_connector->base; 1925379bc100SJani Nikula 1926379bc100SJani Nikula /* register DSI encoder with DRM subsystem */ 1927379bc100SJani Nikula drm_encoder_init(dev, &encoder->base, &gen11_dsi_encoder_funcs, 1928379bc100SJani Nikula DRM_MODE_ENCODER_DSI, "DSI %c", port_name(port)); 1929379bc100SJani Nikula 1930379bc100SJani Nikula encoder->pre_pll_enable = gen11_dsi_pre_pll_enable; 1931379bc100SJani Nikula encoder->pre_enable = gen11_dsi_pre_enable; 193221fd23acSJani Nikula encoder->enable = gen11_dsi_enable; 1933379bc100SJani Nikula encoder->disable = gen11_dsi_disable; 1934773b4b54SVille Syrjälä encoder->post_disable = gen11_dsi_post_disable; 1935379bc100SJani Nikula encoder->port = port; 1936379bc100SJani Nikula encoder->get_config = gen11_dsi_get_config; 1937379bc100SJani Nikula encoder->update_pipe = intel_panel_update_backlight; 1938379bc100SJani Nikula encoder->compute_config = gen11_dsi_compute_config; 1939379bc100SJani Nikula encoder->get_hw_state = gen11_dsi_get_hw_state; 1940b671d6efSImre Deak encoder->initial_fastset_check = gen11_dsi_initial_fastset_check; 1941379bc100SJani Nikula encoder->type = INTEL_OUTPUT_DSI; 1942379bc100SJani Nikula encoder->cloneable = 0; 194334053ee1SVille Syrjälä encoder->pipe_mask = ~0; 1944379bc100SJani Nikula encoder->power_domain = POWER_DOMAIN_PORT_DSI; 1945379bc100SJani Nikula encoder->get_power_domains = gen11_dsi_get_power_domains; 1946379bc100SJani Nikula 1947379bc100SJani Nikula /* register DSI connector with DRM subsystem */ 1948379bc100SJani Nikula drm_connector_init(dev, connector, &gen11_dsi_connector_funcs, 1949379bc100SJani Nikula DRM_MODE_CONNECTOR_DSI); 1950379bc100SJani Nikula drm_connector_helper_add(connector, &gen11_dsi_connector_helper_funcs); 1951379bc100SJani Nikula connector->display_info.subpixel_order = SubPixelHorizontalRGB; 1952379bc100SJani Nikula connector->interlace_allowed = false; 1953379bc100SJani Nikula connector->doublescan_allowed = false; 1954379bc100SJani Nikula intel_connector->get_hw_state = intel_connector_get_hw_state; 1955379bc100SJani Nikula 1956379bc100SJani Nikula /* attach connector to encoder */ 1957379bc100SJani Nikula intel_connector_attach_encoder(intel_connector, encoder); 1958379bc100SJani Nikula 1959379bc100SJani Nikula mutex_lock(&dev->mode_config.mutex); 1960379bc100SJani Nikula fixed_mode = intel_panel_vbt_fixed_mode(intel_connector); 1961379bc100SJani Nikula mutex_unlock(&dev->mode_config.mutex); 1962379bc100SJani Nikula 1963379bc100SJani Nikula if (!fixed_mode) { 1964b5280cd0SWambui Karuga drm_err(&dev_priv->drm, "DSI fixed mode info missing\n"); 1965379bc100SJani Nikula goto err; 1966379bc100SJani Nikula } 1967379bc100SJani Nikula 1968379bc100SJani Nikula intel_panel_init(&intel_connector->panel, fixed_mode, NULL); 1969379bc100SJani Nikula intel_panel_setup_backlight(connector, INVALID_PIPE); 1970379bc100SJani Nikula 1971379bc100SJani Nikula if (dev_priv->vbt.dsi.config->dual_link) 1972379bc100SJani Nikula intel_dsi->ports = BIT(PORT_A) | BIT(PORT_B); 1973379bc100SJani Nikula else 1974379bc100SJani Nikula intel_dsi->ports = BIT(port); 1975379bc100SJani Nikula 1976379bc100SJani Nikula intel_dsi->dcs_backlight_ports = dev_priv->vbt.dsi.bl_ports; 1977379bc100SJani Nikula intel_dsi->dcs_cabc_ports = dev_priv->vbt.dsi.cabc_ports; 1978379bc100SJani Nikula 1979379bc100SJani Nikula for_each_dsi_port(port, intel_dsi->ports) { 1980379bc100SJani Nikula struct intel_dsi_host *host; 1981379bc100SJani Nikula 1982379bc100SJani Nikula host = intel_dsi_host_init(intel_dsi, &gen11_dsi_host_ops, port); 1983379bc100SJani Nikula if (!host) 1984379bc100SJani Nikula goto err; 1985379bc100SJani Nikula 1986379bc100SJani Nikula intel_dsi->dsi_hosts[port] = host; 1987379bc100SJani Nikula } 1988379bc100SJani Nikula 1989379bc100SJani Nikula if (!intel_dsi_vbt_init(intel_dsi, MIPI_DSI_GENERIC_PANEL_ID)) { 1990b5280cd0SWambui Karuga drm_dbg_kms(&dev_priv->drm, "no device found\n"); 1991379bc100SJani Nikula goto err; 1992379bc100SJani Nikula } 1993379bc100SJani Nikula 1994379bc100SJani Nikula icl_dphy_param_init(intel_dsi); 1995f384e48dSVandita Kulkarni 1996f384e48dSVandita Kulkarni icl_dsi_add_properties(intel_connector); 1997379bc100SJani Nikula return; 1998379bc100SJani Nikula 1999379bc100SJani Nikula err: 2000d1613061SVivek Kasireddy drm_connector_cleanup(connector); 2001379bc100SJani Nikula drm_encoder_cleanup(&encoder->base); 2002379bc100SJani Nikula kfree(intel_dsi); 2003379bc100SJani Nikula kfree(intel_connector); 2004379bc100SJani Nikula } 2005