xref: /linux/drivers/gpu/drm/i915/display/icl_dsi.c (revision 1c63f6dfc01df22ca657bd2edae6c6c4de416dcf)
1379bc100SJani Nikula /*
2379bc100SJani Nikula  * Copyright © 2018 Intel Corporation
3379bc100SJani Nikula  *
4379bc100SJani Nikula  * Permission is hereby granted, free of charge, to any person obtaining a
5379bc100SJani Nikula  * copy of this software and associated documentation files (the "Software"),
6379bc100SJani Nikula  * to deal in the Software without restriction, including without limitation
7379bc100SJani Nikula  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8379bc100SJani Nikula  * and/or sell copies of the Software, and to permit persons to whom the
9379bc100SJani Nikula  * Software is furnished to do so, subject to the following conditions:
10379bc100SJani Nikula  *
11379bc100SJani Nikula  * The above copyright notice and this permission notice (including the next
12379bc100SJani Nikula  * paragraph) shall be included in all copies or substantial portions of the
13379bc100SJani Nikula  * Software.
14379bc100SJani Nikula  *
15379bc100SJani Nikula  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16379bc100SJani Nikula  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17379bc100SJani Nikula  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18379bc100SJani Nikula  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19379bc100SJani Nikula  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20379bc100SJani Nikula  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21379bc100SJani Nikula  * DEALINGS IN THE SOFTWARE.
22379bc100SJani Nikula  *
23379bc100SJani Nikula  * Authors:
24379bc100SJani Nikula  *   Madhav Chauhan <madhav.chauhan@intel.com>
25379bc100SJani Nikula  *   Jani Nikula <jani.nikula@intel.com>
26379bc100SJani Nikula  */
27379bc100SJani Nikula 
28379bc100SJani Nikula #include <drm/drm_atomic_helper.h>
29379bc100SJani Nikula #include <drm/drm_mipi_dsi.h>
30379bc100SJani Nikula 
31379bc100SJani Nikula #include "intel_atomic.h"
32379bc100SJani Nikula #include "intel_combo_phy.h"
33379bc100SJani Nikula #include "intel_connector.h"
34379bc100SJani Nikula #include "intel_ddi.h"
35379bc100SJani Nikula #include "intel_dsi.h"
36379bc100SJani Nikula #include "intel_panel.h"
372b68392eSJani Nikula #include "intel_vdsc.h"
38379bc100SJani Nikula 
39379bc100SJani Nikula static inline int header_credits_available(struct drm_i915_private *dev_priv,
40379bc100SJani Nikula 					   enum transcoder dsi_trans)
41379bc100SJani Nikula {
42*1c63f6dfSJani Nikula 	return (intel_de_read(dev_priv, DSI_CMD_TXCTL(dsi_trans)) & FREE_HEADER_CREDIT_MASK)
43379bc100SJani Nikula 		>> FREE_HEADER_CREDIT_SHIFT;
44379bc100SJani Nikula }
45379bc100SJani Nikula 
46379bc100SJani Nikula static inline int payload_credits_available(struct drm_i915_private *dev_priv,
47379bc100SJani Nikula 					    enum transcoder dsi_trans)
48379bc100SJani Nikula {
49*1c63f6dfSJani Nikula 	return (intel_de_read(dev_priv, DSI_CMD_TXCTL(dsi_trans)) & FREE_PLOAD_CREDIT_MASK)
50379bc100SJani Nikula 		>> FREE_PLOAD_CREDIT_SHIFT;
51379bc100SJani Nikula }
52379bc100SJani Nikula 
53379bc100SJani Nikula static void wait_for_header_credits(struct drm_i915_private *dev_priv,
54379bc100SJani Nikula 				    enum transcoder dsi_trans)
55379bc100SJani Nikula {
56379bc100SJani Nikula 	if (wait_for_us(header_credits_available(dev_priv, dsi_trans) >=
57379bc100SJani Nikula 			MAX_HEADER_CREDIT, 100))
58b5280cd0SWambui Karuga 		drm_err(&dev_priv->drm, "DSI header credits not released\n");
59379bc100SJani Nikula }
60379bc100SJani Nikula 
61379bc100SJani Nikula static void wait_for_payload_credits(struct drm_i915_private *dev_priv,
62379bc100SJani Nikula 				     enum transcoder dsi_trans)
63379bc100SJani Nikula {
64379bc100SJani Nikula 	if (wait_for_us(payload_credits_available(dev_priv, dsi_trans) >=
65379bc100SJani Nikula 			MAX_PLOAD_CREDIT, 100))
66b5280cd0SWambui Karuga 		drm_err(&dev_priv->drm, "DSI payload credits not released\n");
67379bc100SJani Nikula }
68379bc100SJani Nikula 
69379bc100SJani Nikula static enum transcoder dsi_port_to_transcoder(enum port port)
70379bc100SJani Nikula {
71379bc100SJani Nikula 	if (port == PORT_A)
72379bc100SJani Nikula 		return TRANSCODER_DSI_0;
73379bc100SJani Nikula 	else
74379bc100SJani Nikula 		return TRANSCODER_DSI_1;
75379bc100SJani Nikula }
76379bc100SJani Nikula 
77379bc100SJani Nikula static void wait_for_cmds_dispatched_to_panel(struct intel_encoder *encoder)
78379bc100SJani Nikula {
79379bc100SJani Nikula 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
80b7d02c3aSVille Syrjälä 	struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
81379bc100SJani Nikula 	struct mipi_dsi_device *dsi;
82379bc100SJani Nikula 	enum port port;
83379bc100SJani Nikula 	enum transcoder dsi_trans;
84379bc100SJani Nikula 	int ret;
85379bc100SJani Nikula 
86379bc100SJani Nikula 	/* wait for header/payload credits to be released */
87379bc100SJani Nikula 	for_each_dsi_port(port, intel_dsi->ports) {
88379bc100SJani Nikula 		dsi_trans = dsi_port_to_transcoder(port);
89379bc100SJani Nikula 		wait_for_header_credits(dev_priv, dsi_trans);
90379bc100SJani Nikula 		wait_for_payload_credits(dev_priv, dsi_trans);
91379bc100SJani Nikula 	}
92379bc100SJani Nikula 
93379bc100SJani Nikula 	/* send nop DCS command */
94379bc100SJani Nikula 	for_each_dsi_port(port, intel_dsi->ports) {
95379bc100SJani Nikula 		dsi = intel_dsi->dsi_hosts[port]->device;
96379bc100SJani Nikula 		dsi->mode_flags |= MIPI_DSI_MODE_LPM;
97379bc100SJani Nikula 		dsi->channel = 0;
98379bc100SJani Nikula 		ret = mipi_dsi_dcs_nop(dsi);
99379bc100SJani Nikula 		if (ret < 0)
100b5280cd0SWambui Karuga 			drm_err(&dev_priv->drm,
101b5280cd0SWambui Karuga 				"error sending DCS NOP command\n");
102379bc100SJani Nikula 	}
103379bc100SJani Nikula 
104379bc100SJani Nikula 	/* wait for header credits to be released */
105379bc100SJani Nikula 	for_each_dsi_port(port, intel_dsi->ports) {
106379bc100SJani Nikula 		dsi_trans = dsi_port_to_transcoder(port);
107379bc100SJani Nikula 		wait_for_header_credits(dev_priv, dsi_trans);
108379bc100SJani Nikula 	}
109379bc100SJani Nikula 
110379bc100SJani Nikula 	/* wait for LP TX in progress bit to be cleared */
111379bc100SJani Nikula 	for_each_dsi_port(port, intel_dsi->ports) {
112379bc100SJani Nikula 		dsi_trans = dsi_port_to_transcoder(port);
113*1c63f6dfSJani Nikula 		if (wait_for_us(!(intel_de_read(dev_priv, DSI_LP_MSG(dsi_trans)) &
114379bc100SJani Nikula 				  LPTX_IN_PROGRESS), 20))
115b5280cd0SWambui Karuga 			drm_err(&dev_priv->drm, "LPTX bit not cleared\n");
116379bc100SJani Nikula 	}
117379bc100SJani Nikula }
118379bc100SJani Nikula 
119379bc100SJani Nikula static bool add_payld_to_queue(struct intel_dsi_host *host, const u8 *data,
120379bc100SJani Nikula 			       u32 len)
121379bc100SJani Nikula {
122379bc100SJani Nikula 	struct intel_dsi *intel_dsi = host->intel_dsi;
123379bc100SJani Nikula 	struct drm_i915_private *dev_priv = to_i915(intel_dsi->base.base.dev);
124379bc100SJani Nikula 	enum transcoder dsi_trans = dsi_port_to_transcoder(host->port);
125379bc100SJani Nikula 	int free_credits;
126379bc100SJani Nikula 	int i, j;
127379bc100SJani Nikula 
128379bc100SJani Nikula 	for (i = 0; i < len; i += 4) {
129379bc100SJani Nikula 		u32 tmp = 0;
130379bc100SJani Nikula 
131379bc100SJani Nikula 		free_credits = payload_credits_available(dev_priv, dsi_trans);
132379bc100SJani Nikula 		if (free_credits < 1) {
133b5280cd0SWambui Karuga 			drm_err(&dev_priv->drm,
134b5280cd0SWambui Karuga 				"Payload credit not available\n");
135379bc100SJani Nikula 			return false;
136379bc100SJani Nikula 		}
137379bc100SJani Nikula 
138379bc100SJani Nikula 		for (j = 0; j < min_t(u32, len - i, 4); j++)
139379bc100SJani Nikula 			tmp |= *data++ << 8 * j;
140379bc100SJani Nikula 
141*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, DSI_CMD_TXPYLD(dsi_trans), tmp);
142379bc100SJani Nikula 	}
143379bc100SJani Nikula 
144379bc100SJani Nikula 	return true;
145379bc100SJani Nikula }
146379bc100SJani Nikula 
147379bc100SJani Nikula static int dsi_send_pkt_hdr(struct intel_dsi_host *host,
148379bc100SJani Nikula 			    struct mipi_dsi_packet pkt, bool enable_lpdt)
149379bc100SJani Nikula {
150379bc100SJani Nikula 	struct intel_dsi *intel_dsi = host->intel_dsi;
151379bc100SJani Nikula 	struct drm_i915_private *dev_priv = to_i915(intel_dsi->base.base.dev);
152379bc100SJani Nikula 	enum transcoder dsi_trans = dsi_port_to_transcoder(host->port);
153379bc100SJani Nikula 	u32 tmp;
154379bc100SJani Nikula 	int free_credits;
155379bc100SJani Nikula 
156379bc100SJani Nikula 	/* check if header credit available */
157379bc100SJani Nikula 	free_credits = header_credits_available(dev_priv, dsi_trans);
158379bc100SJani Nikula 	if (free_credits < 1) {
159b5280cd0SWambui Karuga 		drm_err(&dev_priv->drm,
160b5280cd0SWambui Karuga 			"send pkt header failed, not enough hdr credits\n");
161379bc100SJani Nikula 		return -1;
162379bc100SJani Nikula 	}
163379bc100SJani Nikula 
164*1c63f6dfSJani Nikula 	tmp = intel_de_read(dev_priv, DSI_CMD_TXHDR(dsi_trans));
165379bc100SJani Nikula 
166379bc100SJani Nikula 	if (pkt.payload)
167379bc100SJani Nikula 		tmp |= PAYLOAD_PRESENT;
168379bc100SJani Nikula 	else
169379bc100SJani Nikula 		tmp &= ~PAYLOAD_PRESENT;
170379bc100SJani Nikula 
171379bc100SJani Nikula 	tmp &= ~VBLANK_FENCE;
172379bc100SJani Nikula 
173379bc100SJani Nikula 	if (enable_lpdt)
174379bc100SJani Nikula 		tmp |= LP_DATA_TRANSFER;
175379bc100SJani Nikula 
176379bc100SJani Nikula 	tmp &= ~(PARAM_WC_MASK | VC_MASK | DT_MASK);
177379bc100SJani Nikula 	tmp |= ((pkt.header[0] & VC_MASK) << VC_SHIFT);
178379bc100SJani Nikula 	tmp |= ((pkt.header[0] & DT_MASK) << DT_SHIFT);
179379bc100SJani Nikula 	tmp |= (pkt.header[1] << PARAM_WC_LOWER_SHIFT);
180379bc100SJani Nikula 	tmp |= (pkt.header[2] << PARAM_WC_UPPER_SHIFT);
181*1c63f6dfSJani Nikula 	intel_de_write(dev_priv, DSI_CMD_TXHDR(dsi_trans), tmp);
182379bc100SJani Nikula 
183379bc100SJani Nikula 	return 0;
184379bc100SJani Nikula }
185379bc100SJani Nikula 
186379bc100SJani Nikula static int dsi_send_pkt_payld(struct intel_dsi_host *host,
187379bc100SJani Nikula 			      struct mipi_dsi_packet pkt)
188379bc100SJani Nikula {
189379bc100SJani Nikula 	/* payload queue can accept *256 bytes*, check limit */
190379bc100SJani Nikula 	if (pkt.payload_length > MAX_PLOAD_CREDIT * 4) {
191379bc100SJani Nikula 		DRM_ERROR("payload size exceeds max queue limit\n");
192379bc100SJani Nikula 		return -1;
193379bc100SJani Nikula 	}
194379bc100SJani Nikula 
195379bc100SJani Nikula 	/* load data into command payload queue */
196379bc100SJani Nikula 	if (!add_payld_to_queue(host, pkt.payload,
197379bc100SJani Nikula 				pkt.payload_length)) {
198379bc100SJani Nikula 		DRM_ERROR("adding payload to queue failed\n");
199379bc100SJani Nikula 		return -1;
200379bc100SJani Nikula 	}
201379bc100SJani Nikula 
202379bc100SJani Nikula 	return 0;
203379bc100SJani Nikula }
204379bc100SJani Nikula 
205379bc100SJani Nikula static void dsi_program_swing_and_deemphasis(struct intel_encoder *encoder)
206379bc100SJani Nikula {
207379bc100SJani Nikula 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
208b7d02c3aSVille Syrjälä 	struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
209dc867bc7SMatt Roper 	enum phy phy;
210379bc100SJani Nikula 	u32 tmp;
211379bc100SJani Nikula 	int lane;
212379bc100SJani Nikula 
213dc867bc7SMatt Roper 	for_each_dsi_phy(phy, intel_dsi->phys) {
214379bc100SJani Nikula 		/*
215379bc100SJani Nikula 		 * Program voltage swing and pre-emphasis level values as per
216379bc100SJani Nikula 		 * table in BSPEC under DDI buffer programing
217379bc100SJani Nikula 		 */
218*1c63f6dfSJani Nikula 		tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
219379bc100SJani Nikula 		tmp &= ~(SCALING_MODE_SEL_MASK | RTERM_SELECT_MASK);
220379bc100SJani Nikula 		tmp |= SCALING_MODE_SEL(0x2);
221379bc100SJani Nikula 		tmp |= TAP2_DISABLE | TAP3_DISABLE;
222379bc100SJani Nikula 		tmp |= RTERM_SELECT(0x6);
223*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), tmp);
224379bc100SJani Nikula 
225*1c63f6dfSJani Nikula 		tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW5_AUX(phy));
226379bc100SJani Nikula 		tmp &= ~(SCALING_MODE_SEL_MASK | RTERM_SELECT_MASK);
227379bc100SJani Nikula 		tmp |= SCALING_MODE_SEL(0x2);
228379bc100SJani Nikula 		tmp |= TAP2_DISABLE | TAP3_DISABLE;
229379bc100SJani Nikula 		tmp |= RTERM_SELECT(0x6);
230*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, ICL_PORT_TX_DW5_AUX(phy), tmp);
231379bc100SJani Nikula 
232*1c63f6dfSJani Nikula 		tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW2_LN0(phy));
233379bc100SJani Nikula 		tmp &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
234379bc100SJani Nikula 			 RCOMP_SCALAR_MASK);
235379bc100SJani Nikula 		tmp |= SWING_SEL_UPPER(0x2);
236379bc100SJani Nikula 		tmp |= SWING_SEL_LOWER(0x2);
237379bc100SJani Nikula 		tmp |= RCOMP_SCALAR(0x98);
238*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, ICL_PORT_TX_DW2_GRP(phy), tmp);
239379bc100SJani Nikula 
240*1c63f6dfSJani Nikula 		tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW2_AUX(phy));
241379bc100SJani Nikula 		tmp &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
242379bc100SJani Nikula 			 RCOMP_SCALAR_MASK);
243379bc100SJani Nikula 		tmp |= SWING_SEL_UPPER(0x2);
244379bc100SJani Nikula 		tmp |= SWING_SEL_LOWER(0x2);
245379bc100SJani Nikula 		tmp |= RCOMP_SCALAR(0x98);
246*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, ICL_PORT_TX_DW2_AUX(phy), tmp);
247379bc100SJani Nikula 
248*1c63f6dfSJani Nikula 		tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW4_AUX(phy));
249379bc100SJani Nikula 		tmp &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
250379bc100SJani Nikula 			 CURSOR_COEFF_MASK);
251379bc100SJani Nikula 		tmp |= POST_CURSOR_1(0x0);
252379bc100SJani Nikula 		tmp |= POST_CURSOR_2(0x0);
253379bc100SJani Nikula 		tmp |= CURSOR_COEFF(0x3f);
254*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, ICL_PORT_TX_DW4_AUX(phy), tmp);
255379bc100SJani Nikula 
256379bc100SJani Nikula 		for (lane = 0; lane <= 3; lane++) {
257379bc100SJani Nikula 			/* Bspec: must not use GRP register for write */
258*1c63f6dfSJani Nikula 			tmp = intel_de_read(dev_priv,
259*1c63f6dfSJani Nikula 					    ICL_PORT_TX_DW4_LN(lane, phy));
260379bc100SJani Nikula 			tmp &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
261379bc100SJani Nikula 				 CURSOR_COEFF_MASK);
262379bc100SJani Nikula 			tmp |= POST_CURSOR_1(0x0);
263379bc100SJani Nikula 			tmp |= POST_CURSOR_2(0x0);
264379bc100SJani Nikula 			tmp |= CURSOR_COEFF(0x3f);
265*1c63f6dfSJani Nikula 			intel_de_write(dev_priv,
266*1c63f6dfSJani Nikula 				       ICL_PORT_TX_DW4_LN(lane, phy), tmp);
267379bc100SJani Nikula 		}
268379bc100SJani Nikula 	}
269379bc100SJani Nikula }
270379bc100SJani Nikula 
271379bc100SJani Nikula static void configure_dual_link_mode(struct intel_encoder *encoder,
272379bc100SJani Nikula 				     const struct intel_crtc_state *pipe_config)
273379bc100SJani Nikula {
274379bc100SJani Nikula 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
275b7d02c3aSVille Syrjälä 	struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
276379bc100SJani Nikula 	u32 dss_ctl1;
277379bc100SJani Nikula 
278*1c63f6dfSJani Nikula 	dss_ctl1 = intel_de_read(dev_priv, DSS_CTL1);
279379bc100SJani Nikula 	dss_ctl1 |= SPLITTER_ENABLE;
280379bc100SJani Nikula 	dss_ctl1 &= ~OVERLAP_PIXELS_MASK;
281379bc100SJani Nikula 	dss_ctl1 |= OVERLAP_PIXELS(intel_dsi->pixel_overlap);
282379bc100SJani Nikula 
283379bc100SJani Nikula 	if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) {
284379bc100SJani Nikula 		const struct drm_display_mode *adjusted_mode =
2851326a92cSMaarten Lankhorst 					&pipe_config->hw.adjusted_mode;
286379bc100SJani Nikula 		u32 dss_ctl2;
287379bc100SJani Nikula 		u16 hactive = adjusted_mode->crtc_hdisplay;
288379bc100SJani Nikula 		u16 dl_buffer_depth;
289379bc100SJani Nikula 
290379bc100SJani Nikula 		dss_ctl1 &= ~DUAL_LINK_MODE_INTERLEAVE;
291379bc100SJani Nikula 		dl_buffer_depth = hactive / 2 + intel_dsi->pixel_overlap;
292379bc100SJani Nikula 
293379bc100SJani Nikula 		if (dl_buffer_depth > MAX_DL_BUFFER_TARGET_DEPTH)
294b5280cd0SWambui Karuga 			drm_err(&dev_priv->drm,
295b5280cd0SWambui Karuga 				"DL buffer depth exceed max value\n");
296379bc100SJani Nikula 
297379bc100SJani Nikula 		dss_ctl1 &= ~LEFT_DL_BUF_TARGET_DEPTH_MASK;
298379bc100SJani Nikula 		dss_ctl1 |= LEFT_DL_BUF_TARGET_DEPTH(dl_buffer_depth);
299*1c63f6dfSJani Nikula 		dss_ctl2 = intel_de_read(dev_priv, DSS_CTL2);
300379bc100SJani Nikula 		dss_ctl2 &= ~RIGHT_DL_BUF_TARGET_DEPTH_MASK;
301379bc100SJani Nikula 		dss_ctl2 |= RIGHT_DL_BUF_TARGET_DEPTH(dl_buffer_depth);
302*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, DSS_CTL2, dss_ctl2);
303379bc100SJani Nikula 	} else {
304379bc100SJani Nikula 		/* Interleave */
305379bc100SJani Nikula 		dss_ctl1 |= DUAL_LINK_MODE_INTERLEAVE;
306379bc100SJani Nikula 	}
307379bc100SJani Nikula 
308*1c63f6dfSJani Nikula 	intel_de_write(dev_priv, DSS_CTL1, dss_ctl1);
309379bc100SJani Nikula }
310379bc100SJani Nikula 
31154ed6902SJani Nikula /* aka DSI 8X clock */
31204865139SJani Nikula static int afe_clk(struct intel_encoder *encoder,
31304865139SJani Nikula 		   const struct intel_crtc_state *crtc_state)
31454ed6902SJani Nikula {
315b7d02c3aSVille Syrjälä 	struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
31654ed6902SJani Nikula 	int bpp;
31754ed6902SJani Nikula 
31804865139SJani Nikula 	if (crtc_state->dsc.compression_enable)
31904865139SJani Nikula 		bpp = crtc_state->dsc.compressed_bpp;
32004865139SJani Nikula 	else
32154ed6902SJani Nikula 		bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format);
32254ed6902SJani Nikula 
32354ed6902SJani Nikula 	return DIV_ROUND_CLOSEST(intel_dsi->pclk * bpp, intel_dsi->lane_count);
32454ed6902SJani Nikula }
32554ed6902SJani Nikula 
32604865139SJani Nikula static void gen11_dsi_program_esc_clk_div(struct intel_encoder *encoder,
32704865139SJani Nikula 					  const struct intel_crtc_state *crtc_state)
328379bc100SJani Nikula {
329379bc100SJani Nikula 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
330b7d02c3aSVille Syrjälä 	struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
331379bc100SJani Nikula 	enum port port;
33254ed6902SJani Nikula 	int afe_clk_khz;
333379bc100SJani Nikula 	u32 esc_clk_div_m;
334379bc100SJani Nikula 
33504865139SJani Nikula 	afe_clk_khz = afe_clk(encoder, crtc_state);
336379bc100SJani Nikula 	esc_clk_div_m = DIV_ROUND_UP(afe_clk_khz, DSI_MAX_ESC_CLK);
337379bc100SJani Nikula 
338379bc100SJani Nikula 	for_each_dsi_port(port, intel_dsi->ports) {
339*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, ICL_DSI_ESC_CLK_DIV(port),
340379bc100SJani Nikula 			       esc_clk_div_m & ICL_ESC_CLK_DIV_MASK);
341*1c63f6dfSJani Nikula 		intel_de_posting_read(dev_priv, ICL_DSI_ESC_CLK_DIV(port));
342379bc100SJani Nikula 	}
343379bc100SJani Nikula 
344379bc100SJani Nikula 	for_each_dsi_port(port, intel_dsi->ports) {
345*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, ICL_DPHY_ESC_CLK_DIV(port),
346379bc100SJani Nikula 			       esc_clk_div_m & ICL_ESC_CLK_DIV_MASK);
347*1c63f6dfSJani Nikula 		intel_de_posting_read(dev_priv, ICL_DPHY_ESC_CLK_DIV(port));
348379bc100SJani Nikula 	}
349379bc100SJani Nikula }
350379bc100SJani Nikula 
351379bc100SJani Nikula static void get_dsi_io_power_domains(struct drm_i915_private *dev_priv,
352379bc100SJani Nikula 				     struct intel_dsi *intel_dsi)
353379bc100SJani Nikula {
354379bc100SJani Nikula 	enum port port;
355379bc100SJani Nikula 
356379bc100SJani Nikula 	for_each_dsi_port(port, intel_dsi->ports) {
357379bc100SJani Nikula 		WARN_ON(intel_dsi->io_wakeref[port]);
358379bc100SJani Nikula 		intel_dsi->io_wakeref[port] =
359379bc100SJani Nikula 			intel_display_power_get(dev_priv,
360379bc100SJani Nikula 						port == PORT_A ?
361379bc100SJani Nikula 						POWER_DOMAIN_PORT_DDI_A_IO :
362379bc100SJani Nikula 						POWER_DOMAIN_PORT_DDI_B_IO);
363379bc100SJani Nikula 	}
364379bc100SJani Nikula }
365379bc100SJani Nikula 
366379bc100SJani Nikula static void gen11_dsi_enable_io_power(struct intel_encoder *encoder)
367379bc100SJani Nikula {
368379bc100SJani Nikula 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
369b7d02c3aSVille Syrjälä 	struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
370379bc100SJani Nikula 	enum port port;
371379bc100SJani Nikula 	u32 tmp;
372379bc100SJani Nikula 
373379bc100SJani Nikula 	for_each_dsi_port(port, intel_dsi->ports) {
374*1c63f6dfSJani Nikula 		tmp = intel_de_read(dev_priv, ICL_DSI_IO_MODECTL(port));
375379bc100SJani Nikula 		tmp |= COMBO_PHY_MODE_DSI;
376*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, ICL_DSI_IO_MODECTL(port), tmp);
377379bc100SJani Nikula 	}
378379bc100SJani Nikula 
379379bc100SJani Nikula 	get_dsi_io_power_domains(dev_priv, intel_dsi);
380379bc100SJani Nikula }
381379bc100SJani Nikula 
382379bc100SJani Nikula static void gen11_dsi_power_up_lanes(struct intel_encoder *encoder)
383379bc100SJani Nikula {
384379bc100SJani Nikula 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
385b7d02c3aSVille Syrjälä 	struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
386dc867bc7SMatt Roper 	enum phy phy;
387379bc100SJani Nikula 
388dc867bc7SMatt Roper 	for_each_dsi_phy(phy, intel_dsi->phys)
389dc867bc7SMatt Roper 		intel_combo_phy_power_up_lanes(dev_priv, phy, true,
390379bc100SJani Nikula 					       intel_dsi->lane_count, false);
391379bc100SJani Nikula }
392379bc100SJani Nikula 
393379bc100SJani Nikula static void gen11_dsi_config_phy_lanes_sequence(struct intel_encoder *encoder)
394379bc100SJani Nikula {
395379bc100SJani Nikula 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
396b7d02c3aSVille Syrjälä 	struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
397dc867bc7SMatt Roper 	enum phy phy;
398379bc100SJani Nikula 	u32 tmp;
399379bc100SJani Nikula 	int lane;
400379bc100SJani Nikula 
401379bc100SJani Nikula 	/* Step 4b(i) set loadgen select for transmit and aux lanes */
402dc867bc7SMatt Roper 	for_each_dsi_phy(phy, intel_dsi->phys) {
403*1c63f6dfSJani Nikula 		tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW4_AUX(phy));
404379bc100SJani Nikula 		tmp &= ~LOADGEN_SELECT;
405*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, ICL_PORT_TX_DW4_AUX(phy), tmp);
406379bc100SJani Nikula 		for (lane = 0; lane <= 3; lane++) {
407*1c63f6dfSJani Nikula 			tmp = intel_de_read(dev_priv,
408*1c63f6dfSJani Nikula 					    ICL_PORT_TX_DW4_LN(lane, phy));
409379bc100SJani Nikula 			tmp &= ~LOADGEN_SELECT;
410379bc100SJani Nikula 			if (lane != 2)
411379bc100SJani Nikula 				tmp |= LOADGEN_SELECT;
412*1c63f6dfSJani Nikula 			intel_de_write(dev_priv,
413*1c63f6dfSJani Nikula 				       ICL_PORT_TX_DW4_LN(lane, phy), tmp);
414379bc100SJani Nikula 		}
415379bc100SJani Nikula 	}
416379bc100SJani Nikula 
417379bc100SJani Nikula 	/* Step 4b(ii) set latency optimization for transmit and aux lanes */
418dc867bc7SMatt Roper 	for_each_dsi_phy(phy, intel_dsi->phys) {
419*1c63f6dfSJani Nikula 		tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW2_AUX(phy));
420379bc100SJani Nikula 		tmp &= ~FRC_LATENCY_OPTIM_MASK;
421379bc100SJani Nikula 		tmp |= FRC_LATENCY_OPTIM_VAL(0x5);
422*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, ICL_PORT_TX_DW2_AUX(phy), tmp);
423*1c63f6dfSJani Nikula 		tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW2_LN0(phy));
424379bc100SJani Nikula 		tmp &= ~FRC_LATENCY_OPTIM_MASK;
425379bc100SJani Nikula 		tmp |= FRC_LATENCY_OPTIM_VAL(0x5);
426*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, ICL_PORT_TX_DW2_GRP(phy), tmp);
4276a7bafe8SVandita Kulkarni 
428960e9836SVandita Kulkarni 		/* For EHL, TGL, set latency optimization for PCS_DW1 lanes */
429960e9836SVandita Kulkarni 		if (IS_ELKHARTLAKE(dev_priv) || (INTEL_GEN(dev_priv) >= 12)) {
430*1c63f6dfSJani Nikula 			tmp = intel_de_read(dev_priv,
431*1c63f6dfSJani Nikula 					    ICL_PORT_PCS_DW1_AUX(phy));
4326a7bafe8SVandita Kulkarni 			tmp &= ~LATENCY_OPTIM_MASK;
4336a7bafe8SVandita Kulkarni 			tmp |= LATENCY_OPTIM_VAL(0);
434*1c63f6dfSJani Nikula 			intel_de_write(dev_priv, ICL_PORT_PCS_DW1_AUX(phy),
435*1c63f6dfSJani Nikula 				       tmp);
4366a7bafe8SVandita Kulkarni 
437*1c63f6dfSJani Nikula 			tmp = intel_de_read(dev_priv,
438*1c63f6dfSJani Nikula 					    ICL_PORT_PCS_DW1_LN0(phy));
4396a7bafe8SVandita Kulkarni 			tmp &= ~LATENCY_OPTIM_MASK;
4406a7bafe8SVandita Kulkarni 			tmp |= LATENCY_OPTIM_VAL(0x1);
441*1c63f6dfSJani Nikula 			intel_de_write(dev_priv, ICL_PORT_PCS_DW1_GRP(phy),
442*1c63f6dfSJani Nikula 				       tmp);
4436a7bafe8SVandita Kulkarni 		}
444379bc100SJani Nikula 	}
445379bc100SJani Nikula 
446379bc100SJani Nikula }
447379bc100SJani Nikula 
448379bc100SJani Nikula static void gen11_dsi_voltage_swing_program_seq(struct intel_encoder *encoder)
449379bc100SJani Nikula {
450379bc100SJani Nikula 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
451b7d02c3aSVille Syrjälä 	struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
452379bc100SJani Nikula 	u32 tmp;
453dc867bc7SMatt Roper 	enum phy phy;
454379bc100SJani Nikula 
455379bc100SJani Nikula 	/* clear common keeper enable bit */
456dc867bc7SMatt Roper 	for_each_dsi_phy(phy, intel_dsi->phys) {
457*1c63f6dfSJani Nikula 		tmp = intel_de_read(dev_priv, ICL_PORT_PCS_DW1_LN0(phy));
458379bc100SJani Nikula 		tmp &= ~COMMON_KEEPER_EN;
459*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, ICL_PORT_PCS_DW1_GRP(phy), tmp);
460*1c63f6dfSJani Nikula 		tmp = intel_de_read(dev_priv, ICL_PORT_PCS_DW1_AUX(phy));
461379bc100SJani Nikula 		tmp &= ~COMMON_KEEPER_EN;
462*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, ICL_PORT_PCS_DW1_AUX(phy), tmp);
463379bc100SJani Nikula 	}
464379bc100SJani Nikula 
465379bc100SJani Nikula 	/*
466379bc100SJani Nikula 	 * Set SUS Clock Config bitfield to 11b
467379bc100SJani Nikula 	 * Note: loadgen select program is done
468379bc100SJani Nikula 	 * as part of lane phy sequence configuration
469379bc100SJani Nikula 	 */
470dc867bc7SMatt Roper 	for_each_dsi_phy(phy, intel_dsi->phys) {
471*1c63f6dfSJani Nikula 		tmp = intel_de_read(dev_priv, ICL_PORT_CL_DW5(phy));
472379bc100SJani Nikula 		tmp |= SUS_CLOCK_CONFIG;
473*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, ICL_PORT_CL_DW5(phy), tmp);
474379bc100SJani Nikula 	}
475379bc100SJani Nikula 
476379bc100SJani Nikula 	/* Clear training enable to change swing values */
477dc867bc7SMatt Roper 	for_each_dsi_phy(phy, intel_dsi->phys) {
478*1c63f6dfSJani Nikula 		tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
479379bc100SJani Nikula 		tmp &= ~TX_TRAINING_EN;
480*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), tmp);
481*1c63f6dfSJani Nikula 		tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW5_AUX(phy));
482379bc100SJani Nikula 		tmp &= ~TX_TRAINING_EN;
483*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, ICL_PORT_TX_DW5_AUX(phy), tmp);
484379bc100SJani Nikula 	}
485379bc100SJani Nikula 
486379bc100SJani Nikula 	/* Program swing and de-emphasis */
487379bc100SJani Nikula 	dsi_program_swing_and_deemphasis(encoder);
488379bc100SJani Nikula 
489379bc100SJani Nikula 	/* Set training enable to trigger update */
490dc867bc7SMatt Roper 	for_each_dsi_phy(phy, intel_dsi->phys) {
491*1c63f6dfSJani Nikula 		tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
492379bc100SJani Nikula 		tmp |= TX_TRAINING_EN;
493*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), tmp);
494*1c63f6dfSJani Nikula 		tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW5_AUX(phy));
495379bc100SJani Nikula 		tmp |= TX_TRAINING_EN;
496*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, ICL_PORT_TX_DW5_AUX(phy), tmp);
497379bc100SJani Nikula 	}
498379bc100SJani Nikula }
499379bc100SJani Nikula 
500379bc100SJani Nikula static void gen11_dsi_enable_ddi_buffer(struct intel_encoder *encoder)
501379bc100SJani Nikula {
502379bc100SJani Nikula 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
503b7d02c3aSVille Syrjälä 	struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
504379bc100SJani Nikula 	u32 tmp;
505379bc100SJani Nikula 	enum port port;
506379bc100SJani Nikula 
507379bc100SJani Nikula 	for_each_dsi_port(port, intel_dsi->ports) {
508*1c63f6dfSJani Nikula 		tmp = intel_de_read(dev_priv, DDI_BUF_CTL(port));
509379bc100SJani Nikula 		tmp |= DDI_BUF_CTL_ENABLE;
510*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, DDI_BUF_CTL(port), tmp);
511379bc100SJani Nikula 
512*1c63f6dfSJani Nikula 		if (wait_for_us(!(intel_de_read(dev_priv, DDI_BUF_CTL(port)) &
513379bc100SJani Nikula 				  DDI_BUF_IS_IDLE),
514379bc100SJani Nikula 				  500))
515b5280cd0SWambui Karuga 			drm_err(&dev_priv->drm, "DDI port:%c buffer idle\n",
516b5280cd0SWambui Karuga 				port_name(port));
517379bc100SJani Nikula 	}
518379bc100SJani Nikula }
519379bc100SJani Nikula 
52004865139SJani Nikula static void
52104865139SJani Nikula gen11_dsi_setup_dphy_timings(struct intel_encoder *encoder,
52204865139SJani Nikula 			     const struct intel_crtc_state *crtc_state)
523379bc100SJani Nikula {
524379bc100SJani Nikula 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
525b7d02c3aSVille Syrjälä 	struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
526379bc100SJani Nikula 	u32 tmp;
527379bc100SJani Nikula 	enum port port;
528dc867bc7SMatt Roper 	enum phy phy;
529379bc100SJani Nikula 
530379bc100SJani Nikula 	/* Program T-INIT master registers */
531379bc100SJani Nikula 	for_each_dsi_port(port, intel_dsi->ports) {
532*1c63f6dfSJani Nikula 		tmp = intel_de_read(dev_priv, ICL_DSI_T_INIT_MASTER(port));
533379bc100SJani Nikula 		tmp &= ~MASTER_INIT_TIMER_MASK;
534379bc100SJani Nikula 		tmp |= intel_dsi->init_count;
535*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, ICL_DSI_T_INIT_MASTER(port), tmp);
536379bc100SJani Nikula 	}
537379bc100SJani Nikula 
538379bc100SJani Nikula 	/* Program DPHY clock lanes timings */
539379bc100SJani Nikula 	for_each_dsi_port(port, intel_dsi->ports) {
540*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, DPHY_CLK_TIMING_PARAM(port),
541*1c63f6dfSJani Nikula 			       intel_dsi->dphy_reg);
542379bc100SJani Nikula 
543379bc100SJani Nikula 		/* shadow register inside display core */
544*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, DSI_CLK_TIMING_PARAM(port),
545*1c63f6dfSJani Nikula 			       intel_dsi->dphy_reg);
546379bc100SJani Nikula 	}
547379bc100SJani Nikula 
548379bc100SJani Nikula 	/* Program DPHY data lanes timings */
549379bc100SJani Nikula 	for_each_dsi_port(port, intel_dsi->ports) {
550*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, DPHY_DATA_TIMING_PARAM(port),
551379bc100SJani Nikula 			       intel_dsi->dphy_data_lane_reg);
552379bc100SJani Nikula 
553379bc100SJani Nikula 		/* shadow register inside display core */
554*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, DSI_DATA_TIMING_PARAM(port),
555379bc100SJani Nikula 			       intel_dsi->dphy_data_lane_reg);
556379bc100SJani Nikula 	}
557379bc100SJani Nikula 
558379bc100SJani Nikula 	/*
559379bc100SJani Nikula 	 * If DSI link operating at or below an 800 MHz,
560379bc100SJani Nikula 	 * TA_SURE should be override and programmed to
561379bc100SJani Nikula 	 * a value '0' inside TA_PARAM_REGISTERS otherwise
562379bc100SJani Nikula 	 * leave all fields at HW default values.
563379bc100SJani Nikula 	 */
5647b864f95SVandita Kulkarni 	if (IS_GEN(dev_priv, 11)) {
56504865139SJani Nikula 		if (afe_clk(encoder, crtc_state) <= 800000) {
566379bc100SJani Nikula 			for_each_dsi_port(port, intel_dsi->ports) {
567*1c63f6dfSJani Nikula 				tmp = intel_de_read(dev_priv,
568*1c63f6dfSJani Nikula 						    DPHY_TA_TIMING_PARAM(port));
569379bc100SJani Nikula 				tmp &= ~TA_SURE_MASK;
570379bc100SJani Nikula 				tmp |= TA_SURE_OVERRIDE | TA_SURE(0);
571*1c63f6dfSJani Nikula 				intel_de_write(dev_priv,
572*1c63f6dfSJani Nikula 					       DPHY_TA_TIMING_PARAM(port),
573*1c63f6dfSJani Nikula 					       tmp);
574379bc100SJani Nikula 
575379bc100SJani Nikula 				/* shadow register inside display core */
576*1c63f6dfSJani Nikula 				tmp = intel_de_read(dev_priv,
577*1c63f6dfSJani Nikula 						    DSI_TA_TIMING_PARAM(port));
578379bc100SJani Nikula 				tmp &= ~TA_SURE_MASK;
579379bc100SJani Nikula 				tmp |= TA_SURE_OVERRIDE | TA_SURE(0);
580*1c63f6dfSJani Nikula 				intel_de_write(dev_priv,
581*1c63f6dfSJani Nikula 					       DSI_TA_TIMING_PARAM(port), tmp);
582379bc100SJani Nikula 			}
583379bc100SJani Nikula 		}
5847b864f95SVandita Kulkarni 	}
585683d672cSJosé Roberto de Souza 
586683d672cSJosé Roberto de Souza 	if (IS_ELKHARTLAKE(dev_priv)) {
587dc867bc7SMatt Roper 		for_each_dsi_phy(phy, intel_dsi->phys) {
588*1c63f6dfSJani Nikula 			tmp = intel_de_read(dev_priv, ICL_DPHY_CHKN(phy));
589683d672cSJosé Roberto de Souza 			tmp |= ICL_DPHY_CHKN_AFE_OVER_PPI_STRAP;
590*1c63f6dfSJani Nikula 			intel_de_write(dev_priv, ICL_DPHY_CHKN(phy), tmp);
591683d672cSJosé Roberto de Souza 		}
592683d672cSJosé Roberto de Souza 	}
593379bc100SJani Nikula }
594379bc100SJani Nikula 
595379bc100SJani Nikula static void gen11_dsi_gate_clocks(struct intel_encoder *encoder)
596379bc100SJani Nikula {
597379bc100SJani Nikula 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
598b7d02c3aSVille Syrjälä 	struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
599379bc100SJani Nikula 	u32 tmp;
600befa372bSMatt Roper 	enum phy phy;
601379bc100SJani Nikula 
602379bc100SJani Nikula 	mutex_lock(&dev_priv->dpll_lock);
603*1c63f6dfSJani Nikula 	tmp = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
604dc867bc7SMatt Roper 	for_each_dsi_phy(phy, intel_dsi->phys)
605befa372bSMatt Roper 		tmp |= ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy);
606379bc100SJani Nikula 
607*1c63f6dfSJani Nikula 	intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, tmp);
608379bc100SJani Nikula 	mutex_unlock(&dev_priv->dpll_lock);
609379bc100SJani Nikula }
610379bc100SJani Nikula 
611379bc100SJani Nikula static void gen11_dsi_ungate_clocks(struct intel_encoder *encoder)
612379bc100SJani Nikula {
613379bc100SJani Nikula 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
614b7d02c3aSVille Syrjälä 	struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
615379bc100SJani Nikula 	u32 tmp;
616befa372bSMatt Roper 	enum phy phy;
617379bc100SJani Nikula 
618379bc100SJani Nikula 	mutex_lock(&dev_priv->dpll_lock);
619*1c63f6dfSJani Nikula 	tmp = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
620dc867bc7SMatt Roper 	for_each_dsi_phy(phy, intel_dsi->phys)
621befa372bSMatt Roper 		tmp &= ~ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy);
622379bc100SJani Nikula 
623*1c63f6dfSJani Nikula 	intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, tmp);
624379bc100SJani Nikula 	mutex_unlock(&dev_priv->dpll_lock);
625379bc100SJani Nikula }
626379bc100SJani Nikula 
627379bc100SJani Nikula static void gen11_dsi_map_pll(struct intel_encoder *encoder,
628379bc100SJani Nikula 			      const struct intel_crtc_state *crtc_state)
629379bc100SJani Nikula {
630379bc100SJani Nikula 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
631b7d02c3aSVille Syrjälä 	struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
632379bc100SJani Nikula 	struct intel_shared_dpll *pll = crtc_state->shared_dpll;
633befa372bSMatt Roper 	enum phy phy;
634379bc100SJani Nikula 	u32 val;
635379bc100SJani Nikula 
636379bc100SJani Nikula 	mutex_lock(&dev_priv->dpll_lock);
637379bc100SJani Nikula 
638*1c63f6dfSJani Nikula 	val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
639dc867bc7SMatt Roper 	for_each_dsi_phy(phy, intel_dsi->phys) {
640befa372bSMatt Roper 		val &= ~ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy);
641befa372bSMatt Roper 		val |= ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy);
642379bc100SJani Nikula 	}
643*1c63f6dfSJani Nikula 	intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
644379bc100SJani Nikula 
645dc867bc7SMatt Roper 	for_each_dsi_phy(phy, intel_dsi->phys) {
646991d9557SVandita Kulkarni 		if (INTEL_GEN(dev_priv) >= 12)
647991d9557SVandita Kulkarni 			val |= ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy);
648991d9557SVandita Kulkarni 		else
649befa372bSMatt Roper 			val &= ~ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy);
650379bc100SJani Nikula 	}
651*1c63f6dfSJani Nikula 	intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
652379bc100SJani Nikula 
653*1c63f6dfSJani Nikula 	intel_de_posting_read(dev_priv, ICL_DPCLKA_CFGCR0);
654379bc100SJani Nikula 
655379bc100SJani Nikula 	mutex_unlock(&dev_priv->dpll_lock);
656379bc100SJani Nikula }
657379bc100SJani Nikula 
658379bc100SJani Nikula static void
659379bc100SJani Nikula gen11_dsi_configure_transcoder(struct intel_encoder *encoder,
660379bc100SJani Nikula 			       const struct intel_crtc_state *pipe_config)
661379bc100SJani Nikula {
662379bc100SJani Nikula 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
663b7d02c3aSVille Syrjälä 	struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
6642225f3c6SMaarten Lankhorst 	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->uapi.crtc);
665379bc100SJani Nikula 	enum pipe pipe = intel_crtc->pipe;
666379bc100SJani Nikula 	u32 tmp;
667379bc100SJani Nikula 	enum port port;
668379bc100SJani Nikula 	enum transcoder dsi_trans;
669379bc100SJani Nikula 
670379bc100SJani Nikula 	for_each_dsi_port(port, intel_dsi->ports) {
671379bc100SJani Nikula 		dsi_trans = dsi_port_to_transcoder(port);
672*1c63f6dfSJani Nikula 		tmp = intel_de_read(dev_priv, DSI_TRANS_FUNC_CONF(dsi_trans));
673379bc100SJani Nikula 
674379bc100SJani Nikula 		if (intel_dsi->eotp_pkt)
675379bc100SJani Nikula 			tmp &= ~EOTP_DISABLED;
676379bc100SJani Nikula 		else
677379bc100SJani Nikula 			tmp |= EOTP_DISABLED;
678379bc100SJani Nikula 
679379bc100SJani Nikula 		/* enable link calibration if freq > 1.5Gbps */
68004865139SJani Nikula 		if (afe_clk(encoder, pipe_config) >= 1500 * 1000) {
681379bc100SJani Nikula 			tmp &= ~LINK_CALIBRATION_MASK;
682379bc100SJani Nikula 			tmp |= CALIBRATION_ENABLED_INITIAL_ONLY;
683379bc100SJani Nikula 		}
684379bc100SJani Nikula 
685379bc100SJani Nikula 		/* configure continuous clock */
686379bc100SJani Nikula 		tmp &= ~CONTINUOUS_CLK_MASK;
687379bc100SJani Nikula 		if (intel_dsi->clock_stop)
688379bc100SJani Nikula 			tmp |= CLK_ENTER_LP_AFTER_DATA;
689379bc100SJani Nikula 		else
690379bc100SJani Nikula 			tmp |= CLK_HS_CONTINUOUS;
691379bc100SJani Nikula 
692379bc100SJani Nikula 		/* configure buffer threshold limit to minimum */
693379bc100SJani Nikula 		tmp &= ~PIX_BUF_THRESHOLD_MASK;
694379bc100SJani Nikula 		tmp |= PIX_BUF_THRESHOLD_1_4;
695379bc100SJani Nikula 
696379bc100SJani Nikula 		/* set virtual channel to '0' */
697379bc100SJani Nikula 		tmp &= ~PIX_VIRT_CHAN_MASK;
698379bc100SJani Nikula 		tmp |= PIX_VIRT_CHAN(0);
699379bc100SJani Nikula 
700379bc100SJani Nikula 		/* program BGR transmission */
701379bc100SJani Nikula 		if (intel_dsi->bgr_enabled)
702379bc100SJani Nikula 			tmp |= BGR_TRANSMISSION;
703379bc100SJani Nikula 
704379bc100SJani Nikula 		/* select pixel format */
705379bc100SJani Nikula 		tmp &= ~PIX_FMT_MASK;
70638b89881SJani Nikula 		if (pipe_config->dsc.compression_enable) {
70738b89881SJani Nikula 			tmp |= PIX_FMT_COMPRESSED;
70838b89881SJani Nikula 		} else {
709379bc100SJani Nikula 			switch (intel_dsi->pixel_format) {
710379bc100SJani Nikula 			default:
711379bc100SJani Nikula 				MISSING_CASE(intel_dsi->pixel_format);
712379bc100SJani Nikula 				/* fallthrough */
713379bc100SJani Nikula 			case MIPI_DSI_FMT_RGB565:
714379bc100SJani Nikula 				tmp |= PIX_FMT_RGB565;
715379bc100SJani Nikula 				break;
716379bc100SJani Nikula 			case MIPI_DSI_FMT_RGB666_PACKED:
717379bc100SJani Nikula 				tmp |= PIX_FMT_RGB666_PACKED;
718379bc100SJani Nikula 				break;
719379bc100SJani Nikula 			case MIPI_DSI_FMT_RGB666:
720379bc100SJani Nikula 				tmp |= PIX_FMT_RGB666_LOOSE;
721379bc100SJani Nikula 				break;
722379bc100SJani Nikula 			case MIPI_DSI_FMT_RGB888:
723379bc100SJani Nikula 				tmp |= PIX_FMT_RGB888;
724379bc100SJani Nikula 				break;
725379bc100SJani Nikula 			}
72638b89881SJani Nikula 		}
727379bc100SJani Nikula 
72832d38e6cSVandita Kulkarni 		if (INTEL_GEN(dev_priv) >= 12) {
72932d38e6cSVandita Kulkarni 			if (is_vid_mode(intel_dsi))
73032d38e6cSVandita Kulkarni 				tmp |= BLANKING_PACKET_ENABLE;
73132d38e6cSVandita Kulkarni 		}
73232d38e6cSVandita Kulkarni 
733379bc100SJani Nikula 		/* program DSI operation mode */
734379bc100SJani Nikula 		if (is_vid_mode(intel_dsi)) {
735379bc100SJani Nikula 			tmp &= ~OP_MODE_MASK;
736379bc100SJani Nikula 			switch (intel_dsi->video_mode_format) {
737379bc100SJani Nikula 			default:
738379bc100SJani Nikula 				MISSING_CASE(intel_dsi->video_mode_format);
739379bc100SJani Nikula 				/* fallthrough */
740379bc100SJani Nikula 			case VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS:
741379bc100SJani Nikula 				tmp |= VIDEO_MODE_SYNC_EVENT;
742379bc100SJani Nikula 				break;
743379bc100SJani Nikula 			case VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE:
744379bc100SJani Nikula 				tmp |= VIDEO_MODE_SYNC_PULSE;
745379bc100SJani Nikula 				break;
746379bc100SJani Nikula 			}
747379bc100SJani Nikula 		}
748379bc100SJani Nikula 
749*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, DSI_TRANS_FUNC_CONF(dsi_trans), tmp);
750379bc100SJani Nikula 	}
751379bc100SJani Nikula 
752379bc100SJani Nikula 	/* enable port sync mode if dual link */
753379bc100SJani Nikula 	if (intel_dsi->dual_link) {
754379bc100SJani Nikula 		for_each_dsi_port(port, intel_dsi->ports) {
755379bc100SJani Nikula 			dsi_trans = dsi_port_to_transcoder(port);
756*1c63f6dfSJani Nikula 			tmp = intel_de_read(dev_priv,
757*1c63f6dfSJani Nikula 					    TRANS_DDI_FUNC_CTL2(dsi_trans));
758379bc100SJani Nikula 			tmp |= PORT_SYNC_MODE_ENABLE;
759*1c63f6dfSJani Nikula 			intel_de_write(dev_priv,
760*1c63f6dfSJani Nikula 				       TRANS_DDI_FUNC_CTL2(dsi_trans), tmp);
761379bc100SJani Nikula 		}
762379bc100SJani Nikula 
763379bc100SJani Nikula 		/* configure stream splitting */
764379bc100SJani Nikula 		configure_dual_link_mode(encoder, pipe_config);
765379bc100SJani Nikula 	}
766379bc100SJani Nikula 
767379bc100SJani Nikula 	for_each_dsi_port(port, intel_dsi->ports) {
768379bc100SJani Nikula 		dsi_trans = dsi_port_to_transcoder(port);
769379bc100SJani Nikula 
770379bc100SJani Nikula 		/* select data lane width */
771*1c63f6dfSJani Nikula 		tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(dsi_trans));
772379bc100SJani Nikula 		tmp &= ~DDI_PORT_WIDTH_MASK;
773379bc100SJani Nikula 		tmp |= DDI_PORT_WIDTH(intel_dsi->lane_count);
774379bc100SJani Nikula 
775379bc100SJani Nikula 		/* select input pipe */
776379bc100SJani Nikula 		tmp &= ~TRANS_DDI_EDP_INPUT_MASK;
777379bc100SJani Nikula 		switch (pipe) {
778379bc100SJani Nikula 		default:
779379bc100SJani Nikula 			MISSING_CASE(pipe);
780379bc100SJani Nikula 			/* fallthrough */
781379bc100SJani Nikula 		case PIPE_A:
782379bc100SJani Nikula 			tmp |= TRANS_DDI_EDP_INPUT_A_ON;
783379bc100SJani Nikula 			break;
784379bc100SJani Nikula 		case PIPE_B:
785379bc100SJani Nikula 			tmp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
786379bc100SJani Nikula 			break;
787379bc100SJani Nikula 		case PIPE_C:
788379bc100SJani Nikula 			tmp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
789379bc100SJani Nikula 			break;
7904d89adc7SJosé Roberto de Souza 		case PIPE_D:
7914d89adc7SJosé Roberto de Souza 			tmp |= TRANS_DDI_EDP_INPUT_D_ONOFF;
7924d89adc7SJosé Roberto de Souza 			break;
793379bc100SJani Nikula 		}
794379bc100SJani Nikula 
795379bc100SJani Nikula 		/* enable DDI buffer */
796379bc100SJani Nikula 		tmp |= TRANS_DDI_FUNC_ENABLE;
797*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(dsi_trans), tmp);
798379bc100SJani Nikula 	}
799379bc100SJani Nikula 
800379bc100SJani Nikula 	/* wait for link ready */
801379bc100SJani Nikula 	for_each_dsi_port(port, intel_dsi->ports) {
802379bc100SJani Nikula 		dsi_trans = dsi_port_to_transcoder(port);
803*1c63f6dfSJani Nikula 		if (wait_for_us((intel_de_read(dev_priv, DSI_TRANS_FUNC_CONF(dsi_trans)) &
804379bc100SJani Nikula 				 LINK_READY), 2500))
805b5280cd0SWambui Karuga 			drm_err(&dev_priv->drm, "DSI link not ready\n");
806379bc100SJani Nikula 	}
807379bc100SJani Nikula }
808379bc100SJani Nikula 
809379bc100SJani Nikula static void
810379bc100SJani Nikula gen11_dsi_set_transcoder_timings(struct intel_encoder *encoder,
81153693f02SJani Nikula 				 const struct intel_crtc_state *crtc_state)
812379bc100SJani Nikula {
813379bc100SJani Nikula 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
814b7d02c3aSVille Syrjälä 	struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
815379bc100SJani Nikula 	const struct drm_display_mode *adjusted_mode =
81653693f02SJani Nikula 		&crtc_state->hw.adjusted_mode;
817379bc100SJani Nikula 	enum port port;
818379bc100SJani Nikula 	enum transcoder dsi_trans;
819379bc100SJani Nikula 	/* horizontal timings */
820379bc100SJani Nikula 	u16 htotal, hactive, hsync_start, hsync_end, hsync_size;
8210cc35a9cSYueHaibing 	u16 hback_porch;
822379bc100SJani Nikula 	/* vertical timings */
823379bc100SJani Nikula 	u16 vtotal, vactive, vsync_start, vsync_end, vsync_shift;
82453693f02SJani Nikula 	int mul = 1, div = 1;
82553693f02SJani Nikula 
82653693f02SJani Nikula 	/*
82753693f02SJani Nikula 	 * Adjust horizontal timings (htotal, hsync_start, hsync_end) to account
82853693f02SJani Nikula 	 * for slower link speed if DSC is enabled.
82953693f02SJani Nikula 	 *
83053693f02SJani Nikula 	 * The compression frequency ratio is the ratio between compressed and
83153693f02SJani Nikula 	 * non-compressed link speeds, and simplifies down to the ratio between
83253693f02SJani Nikula 	 * compressed and non-compressed bpp.
83353693f02SJani Nikula 	 */
83453693f02SJani Nikula 	if (crtc_state->dsc.compression_enable) {
83553693f02SJani Nikula 		mul = crtc_state->dsc.compressed_bpp;
83653693f02SJani Nikula 		div = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format);
83753693f02SJani Nikula 	}
838379bc100SJani Nikula 
839379bc100SJani Nikula 	hactive = adjusted_mode->crtc_hdisplay;
84053693f02SJani Nikula 	htotal = DIV_ROUND_UP(adjusted_mode->crtc_htotal * mul, div);
84153693f02SJani Nikula 	hsync_start = DIV_ROUND_UP(adjusted_mode->crtc_hsync_start * mul, div);
84253693f02SJani Nikula 	hsync_end = DIV_ROUND_UP(adjusted_mode->crtc_hsync_end * mul, div);
843379bc100SJani Nikula 	hsync_size  = hsync_end - hsync_start;
844379bc100SJani Nikula 	hback_porch = (adjusted_mode->crtc_htotal -
845379bc100SJani Nikula 		       adjusted_mode->crtc_hsync_end);
846379bc100SJani Nikula 	vactive = adjusted_mode->crtc_vdisplay;
847379bc100SJani Nikula 	vtotal = adjusted_mode->crtc_vtotal;
848379bc100SJani Nikula 	vsync_start = adjusted_mode->crtc_vsync_start;
849379bc100SJani Nikula 	vsync_end = adjusted_mode->crtc_vsync_end;
850379bc100SJani Nikula 	vsync_shift = hsync_start - htotal / 2;
851379bc100SJani Nikula 
852379bc100SJani Nikula 	if (intel_dsi->dual_link) {
853379bc100SJani Nikula 		hactive /= 2;
854379bc100SJani Nikula 		if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK)
855379bc100SJani Nikula 			hactive += intel_dsi->pixel_overlap;
856379bc100SJani Nikula 		htotal /= 2;
857379bc100SJani Nikula 	}
858379bc100SJani Nikula 
859379bc100SJani Nikula 	/* minimum hactive as per bspec: 256 pixels */
860379bc100SJani Nikula 	if (adjusted_mode->crtc_hdisplay < 256)
861b5280cd0SWambui Karuga 		drm_err(&dev_priv->drm, "hactive is less then 256 pixels\n");
862379bc100SJani Nikula 
863379bc100SJani Nikula 	/* if RGB666 format, then hactive must be multiple of 4 pixels */
864379bc100SJani Nikula 	if (intel_dsi->pixel_format == MIPI_DSI_FMT_RGB666 && hactive % 4 != 0)
865b5280cd0SWambui Karuga 		drm_err(&dev_priv->drm,
866b5280cd0SWambui Karuga 			"hactive pixels are not multiple of 4\n");
867379bc100SJani Nikula 
868379bc100SJani Nikula 	/* program TRANS_HTOTAL register */
869379bc100SJani Nikula 	for_each_dsi_port(port, intel_dsi->ports) {
870379bc100SJani Nikula 		dsi_trans = dsi_port_to_transcoder(port);
871*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, HTOTAL(dsi_trans),
872379bc100SJani Nikula 			       (hactive - 1) | ((htotal - 1) << 16));
873379bc100SJani Nikula 	}
874379bc100SJani Nikula 
875379bc100SJani Nikula 	/* TRANS_HSYNC register to be programmed only for video mode */
876379bc100SJani Nikula 	if (intel_dsi->operation_mode == INTEL_DSI_VIDEO_MODE) {
877379bc100SJani Nikula 		if (intel_dsi->video_mode_format ==
878379bc100SJani Nikula 		    VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE) {
879379bc100SJani Nikula 			/* BSPEC: hsync size should be atleast 16 pixels */
880379bc100SJani Nikula 			if (hsync_size < 16)
881b5280cd0SWambui Karuga 				drm_err(&dev_priv->drm,
882b5280cd0SWambui Karuga 					"hsync size < 16 pixels\n");
883379bc100SJani Nikula 		}
884379bc100SJani Nikula 
885379bc100SJani Nikula 		if (hback_porch < 16)
886b5280cd0SWambui Karuga 			drm_err(&dev_priv->drm, "hback porch < 16 pixels\n");
887379bc100SJani Nikula 
888379bc100SJani Nikula 		if (intel_dsi->dual_link) {
889379bc100SJani Nikula 			hsync_start /= 2;
890379bc100SJani Nikula 			hsync_end /= 2;
891379bc100SJani Nikula 		}
892379bc100SJani Nikula 
893379bc100SJani Nikula 		for_each_dsi_port(port, intel_dsi->ports) {
894379bc100SJani Nikula 			dsi_trans = dsi_port_to_transcoder(port);
895*1c63f6dfSJani Nikula 			intel_de_write(dev_priv, HSYNC(dsi_trans),
896379bc100SJani Nikula 				       (hsync_start - 1) | ((hsync_end - 1) << 16));
897379bc100SJani Nikula 		}
898379bc100SJani Nikula 	}
899379bc100SJani Nikula 
900379bc100SJani Nikula 	/* program TRANS_VTOTAL register */
901379bc100SJani Nikula 	for_each_dsi_port(port, intel_dsi->ports) {
902379bc100SJani Nikula 		dsi_trans = dsi_port_to_transcoder(port);
903379bc100SJani Nikula 		/*
904379bc100SJani Nikula 		 * FIXME: Programing this by assuming progressive mode, since
905379bc100SJani Nikula 		 * non-interlaced info from VBT is not saved inside
906379bc100SJani Nikula 		 * struct drm_display_mode.
907379bc100SJani Nikula 		 * For interlace mode: program required pixel minus 2
908379bc100SJani Nikula 		 */
909*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, VTOTAL(dsi_trans),
910379bc100SJani Nikula 			       (vactive - 1) | ((vtotal - 1) << 16));
911379bc100SJani Nikula 	}
912379bc100SJani Nikula 
913379bc100SJani Nikula 	if (vsync_end < vsync_start || vsync_end > vtotal)
914b5280cd0SWambui Karuga 		drm_err(&dev_priv->drm, "Invalid vsync_end value\n");
915379bc100SJani Nikula 
916379bc100SJani Nikula 	if (vsync_start < vactive)
917b5280cd0SWambui Karuga 		drm_err(&dev_priv->drm, "vsync_start less than vactive\n");
918379bc100SJani Nikula 
919379bc100SJani Nikula 	/* program TRANS_VSYNC register */
920379bc100SJani Nikula 	for_each_dsi_port(port, intel_dsi->ports) {
921379bc100SJani Nikula 		dsi_trans = dsi_port_to_transcoder(port);
922*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, VSYNC(dsi_trans),
923379bc100SJani Nikula 			       (vsync_start - 1) | ((vsync_end - 1) << 16));
924379bc100SJani Nikula 	}
925379bc100SJani Nikula 
926379bc100SJani Nikula 	/*
927379bc100SJani Nikula 	 * FIXME: It has to be programmed only for interlaced
928379bc100SJani Nikula 	 * modes. Put the check condition here once interlaced
929379bc100SJani Nikula 	 * info available as described above.
930379bc100SJani Nikula 	 * program TRANS_VSYNCSHIFT register
931379bc100SJani Nikula 	 */
932379bc100SJani Nikula 	for_each_dsi_port(port, intel_dsi->ports) {
933379bc100SJani Nikula 		dsi_trans = dsi_port_to_transcoder(port);
934*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, VSYNCSHIFT(dsi_trans), vsync_shift);
935379bc100SJani Nikula 	}
9363522a33aSVandita Kulkarni 
9373522a33aSVandita Kulkarni 	/* program TRANS_VBLANK register, should be same as vtotal programmed */
9383522a33aSVandita Kulkarni 	if (INTEL_GEN(dev_priv) >= 12) {
9393522a33aSVandita Kulkarni 		for_each_dsi_port(port, intel_dsi->ports) {
9403522a33aSVandita Kulkarni 			dsi_trans = dsi_port_to_transcoder(port);
941*1c63f6dfSJani Nikula 			intel_de_write(dev_priv, VBLANK(dsi_trans),
9423522a33aSVandita Kulkarni 				       (vactive - 1) | ((vtotal - 1) << 16));
9433522a33aSVandita Kulkarni 		}
9443522a33aSVandita Kulkarni 	}
945379bc100SJani Nikula }
946379bc100SJani Nikula 
947379bc100SJani Nikula static void gen11_dsi_enable_transcoder(struct intel_encoder *encoder)
948379bc100SJani Nikula {
949379bc100SJani Nikula 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
950b7d02c3aSVille Syrjälä 	struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
951379bc100SJani Nikula 	enum port port;
952379bc100SJani Nikula 	enum transcoder dsi_trans;
953379bc100SJani Nikula 	u32 tmp;
954379bc100SJani Nikula 
955379bc100SJani Nikula 	for_each_dsi_port(port, intel_dsi->ports) {
956379bc100SJani Nikula 		dsi_trans = dsi_port_to_transcoder(port);
957*1c63f6dfSJani Nikula 		tmp = intel_de_read(dev_priv, PIPECONF(dsi_trans));
958379bc100SJani Nikula 		tmp |= PIPECONF_ENABLE;
959*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, PIPECONF(dsi_trans), tmp);
960379bc100SJani Nikula 
961379bc100SJani Nikula 		/* wait for transcoder to be enabled */
9624cb3b44dSDaniele Ceraolo Spurio 		if (intel_de_wait_for_set(dev_priv, PIPECONF(dsi_trans),
963379bc100SJani Nikula 					  I965_PIPECONF_ACTIVE, 10))
964b5280cd0SWambui Karuga 			drm_err(&dev_priv->drm,
965b5280cd0SWambui Karuga 				"DSI transcoder not enabled\n");
966379bc100SJani Nikula 	}
967379bc100SJani Nikula }
968379bc100SJani Nikula 
96904865139SJani Nikula static void gen11_dsi_setup_timeouts(struct intel_encoder *encoder,
97004865139SJani Nikula 				     const struct intel_crtc_state *crtc_state)
971379bc100SJani Nikula {
972379bc100SJani Nikula 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
973b7d02c3aSVille Syrjälä 	struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
974379bc100SJani Nikula 	enum port port;
975379bc100SJani Nikula 	enum transcoder dsi_trans;
976379bc100SJani Nikula 	u32 tmp, hs_tx_timeout, lp_rx_timeout, ta_timeout, divisor, mul;
977379bc100SJani Nikula 
978379bc100SJani Nikula 	/*
979379bc100SJani Nikula 	 * escape clock count calculation:
980379bc100SJani Nikula 	 * BYTE_CLK_COUNT = TIME_NS/(8 * UI)
981379bc100SJani Nikula 	 * UI (nsec) = (10^6)/Bitrate
982379bc100SJani Nikula 	 * TIME_NS = (BYTE_CLK_COUNT * 8 * 10^6)/ Bitrate
983379bc100SJani Nikula 	 * ESCAPE_CLK_COUNT  = TIME_NS/ESC_CLK_NS
984379bc100SJani Nikula 	 */
98504865139SJani Nikula 	divisor = intel_dsi_tlpx_ns(intel_dsi) * afe_clk(encoder, crtc_state) * 1000;
986379bc100SJani Nikula 	mul = 8 * 1000000;
987379bc100SJani Nikula 	hs_tx_timeout = DIV_ROUND_UP(intel_dsi->hs_tx_timeout * mul,
988379bc100SJani Nikula 				     divisor);
989379bc100SJani Nikula 	lp_rx_timeout = DIV_ROUND_UP(intel_dsi->lp_rx_timeout * mul, divisor);
990379bc100SJani Nikula 	ta_timeout = DIV_ROUND_UP(intel_dsi->turn_arnd_val * mul, divisor);
991379bc100SJani Nikula 
992379bc100SJani Nikula 	for_each_dsi_port(port, intel_dsi->ports) {
993379bc100SJani Nikula 		dsi_trans = dsi_port_to_transcoder(port);
994379bc100SJani Nikula 
995379bc100SJani Nikula 		/* program hst_tx_timeout */
996*1c63f6dfSJani Nikula 		tmp = intel_de_read(dev_priv, DSI_HSTX_TO(dsi_trans));
997379bc100SJani Nikula 		tmp &= ~HSTX_TIMEOUT_VALUE_MASK;
998379bc100SJani Nikula 		tmp |= HSTX_TIMEOUT_VALUE(hs_tx_timeout);
999*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, DSI_HSTX_TO(dsi_trans), tmp);
1000379bc100SJani Nikula 
1001379bc100SJani Nikula 		/* FIXME: DSI_CALIB_TO */
1002379bc100SJani Nikula 
1003379bc100SJani Nikula 		/* program lp_rx_host timeout */
1004*1c63f6dfSJani Nikula 		tmp = intel_de_read(dev_priv, DSI_LPRX_HOST_TO(dsi_trans));
1005379bc100SJani Nikula 		tmp &= ~LPRX_TIMEOUT_VALUE_MASK;
1006379bc100SJani Nikula 		tmp |= LPRX_TIMEOUT_VALUE(lp_rx_timeout);
1007*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, DSI_LPRX_HOST_TO(dsi_trans), tmp);
1008379bc100SJani Nikula 
1009379bc100SJani Nikula 		/* FIXME: DSI_PWAIT_TO */
1010379bc100SJani Nikula 
1011379bc100SJani Nikula 		/* program turn around timeout */
1012*1c63f6dfSJani Nikula 		tmp = intel_de_read(dev_priv, DSI_TA_TO(dsi_trans));
1013379bc100SJani Nikula 		tmp &= ~TA_TIMEOUT_VALUE_MASK;
1014379bc100SJani Nikula 		tmp |= TA_TIMEOUT_VALUE(ta_timeout);
1015*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, DSI_TA_TO(dsi_trans), tmp);
1016379bc100SJani Nikula 	}
1017379bc100SJani Nikula }
1018379bc100SJani Nikula 
1019379bc100SJani Nikula static void
1020379bc100SJani Nikula gen11_dsi_enable_port_and_phy(struct intel_encoder *encoder,
102104865139SJani Nikula 			      const struct intel_crtc_state *crtc_state)
1022379bc100SJani Nikula {
1023991d9557SVandita Kulkarni 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1024991d9557SVandita Kulkarni 
1025379bc100SJani Nikula 	/* step 4a: power up all lanes of the DDI used by DSI */
1026379bc100SJani Nikula 	gen11_dsi_power_up_lanes(encoder);
1027379bc100SJani Nikula 
1028379bc100SJani Nikula 	/* step 4b: configure lane sequencing of the Combo-PHY transmitters */
1029379bc100SJani Nikula 	gen11_dsi_config_phy_lanes_sequence(encoder);
1030379bc100SJani Nikula 
1031379bc100SJani Nikula 	/* step 4c: configure voltage swing and skew */
1032379bc100SJani Nikula 	gen11_dsi_voltage_swing_program_seq(encoder);
1033379bc100SJani Nikula 
1034379bc100SJani Nikula 	/* enable DDI buffer */
1035379bc100SJani Nikula 	gen11_dsi_enable_ddi_buffer(encoder);
1036379bc100SJani Nikula 
1037379bc100SJani Nikula 	/* setup D-PHY timings */
103804865139SJani Nikula 	gen11_dsi_setup_dphy_timings(encoder, crtc_state);
1039379bc100SJani Nikula 
1040379bc100SJani Nikula 	/* step 4h: setup DSI protocol timeouts */
104104865139SJani Nikula 	gen11_dsi_setup_timeouts(encoder, crtc_state);
1042379bc100SJani Nikula 
1043379bc100SJani Nikula 	/* Step (4h, 4i, 4j, 4k): Configure transcoder */
104404865139SJani Nikula 	gen11_dsi_configure_transcoder(encoder, crtc_state);
1045379bc100SJani Nikula 
1046379bc100SJani Nikula 	/* Step 4l: Gate DDI clocks */
1047991d9557SVandita Kulkarni 	if (IS_GEN(dev_priv, 11))
1048379bc100SJani Nikula 		gen11_dsi_gate_clocks(encoder);
1049379bc100SJani Nikula }
1050379bc100SJani Nikula 
1051379bc100SJani Nikula static void gen11_dsi_powerup_panel(struct intel_encoder *encoder)
1052379bc100SJani Nikula {
1053379bc100SJani Nikula 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1054b7d02c3aSVille Syrjälä 	struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1055379bc100SJani Nikula 	struct mipi_dsi_device *dsi;
1056379bc100SJani Nikula 	enum port port;
1057379bc100SJani Nikula 	enum transcoder dsi_trans;
1058379bc100SJani Nikula 	u32 tmp;
1059379bc100SJani Nikula 	int ret;
1060379bc100SJani Nikula 
1061379bc100SJani Nikula 	/* set maximum return packet size */
1062379bc100SJani Nikula 	for_each_dsi_port(port, intel_dsi->ports) {
1063379bc100SJani Nikula 		dsi_trans = dsi_port_to_transcoder(port);
1064379bc100SJani Nikula 
1065379bc100SJani Nikula 		/*
1066379bc100SJani Nikula 		 * FIXME: This uses the number of DW's currently in the payload
1067379bc100SJani Nikula 		 * receive queue. This is probably not what we want here.
1068379bc100SJani Nikula 		 */
1069*1c63f6dfSJani Nikula 		tmp = intel_de_read(dev_priv, DSI_CMD_RXCTL(dsi_trans));
1070379bc100SJani Nikula 		tmp &= NUMBER_RX_PLOAD_DW_MASK;
1071379bc100SJani Nikula 		/* multiply "Number Rx Payload DW" by 4 to get max value */
1072379bc100SJani Nikula 		tmp = tmp * 4;
1073379bc100SJani Nikula 		dsi = intel_dsi->dsi_hosts[port]->device;
1074379bc100SJani Nikula 		ret = mipi_dsi_set_maximum_return_packet_size(dsi, tmp);
1075379bc100SJani Nikula 		if (ret < 0)
1076b5280cd0SWambui Karuga 			drm_err(&dev_priv->drm,
1077b5280cd0SWambui Karuga 				"error setting max return pkt size%d\n", tmp);
1078379bc100SJani Nikula 	}
1079379bc100SJani Nikula 
1080379bc100SJani Nikula 	/* panel power on related mipi dsi vbt sequences */
1081379bc100SJani Nikula 	intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_POWER_ON);
1082379bc100SJani Nikula 	intel_dsi_msleep(intel_dsi, intel_dsi->panel_on_delay);
1083379bc100SJani Nikula 	intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_DEASSERT_RESET);
1084379bc100SJani Nikula 	intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_INIT_OTP);
1085379bc100SJani Nikula 	intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_DISPLAY_ON);
1086379bc100SJani Nikula 
1087379bc100SJani Nikula 	/* ensure all panel commands dispatched before enabling transcoder */
1088379bc100SJani Nikula 	wait_for_cmds_dispatched_to_panel(encoder);
1089379bc100SJani Nikula }
1090379bc100SJani Nikula 
1091379bc100SJani Nikula static void gen11_dsi_pre_pll_enable(struct intel_encoder *encoder,
109204865139SJani Nikula 				     const struct intel_crtc_state *crtc_state,
1093379bc100SJani Nikula 				     const struct drm_connector_state *conn_state)
1094379bc100SJani Nikula {
1095379bc100SJani Nikula 	/* step2: enable IO power */
1096379bc100SJani Nikula 	gen11_dsi_enable_io_power(encoder);
1097379bc100SJani Nikula 
1098379bc100SJani Nikula 	/* step3: enable DSI PLL */
109904865139SJani Nikula 	gen11_dsi_program_esc_clk_div(encoder, crtc_state);
1100379bc100SJani Nikula }
1101379bc100SJani Nikula 
1102379bc100SJani Nikula static void gen11_dsi_pre_enable(struct intel_encoder *encoder,
1103379bc100SJani Nikula 				 const struct intel_crtc_state *pipe_config,
1104379bc100SJani Nikula 				 const struct drm_connector_state *conn_state)
1105379bc100SJani Nikula {
1106b7d02c3aSVille Syrjälä 	struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1107379bc100SJani Nikula 
1108379bc100SJani Nikula 	/* step3b */
1109379bc100SJani Nikula 	gen11_dsi_map_pll(encoder, pipe_config);
1110379bc100SJani Nikula 
1111379bc100SJani Nikula 	/* step4: enable DSI port and DPHY */
1112379bc100SJani Nikula 	gen11_dsi_enable_port_and_phy(encoder, pipe_config);
1113379bc100SJani Nikula 
1114379bc100SJani Nikula 	/* step5: program and powerup panel */
1115379bc100SJani Nikula 	gen11_dsi_powerup_panel(encoder);
1116379bc100SJani Nikula 
11172b68392eSJani Nikula 	intel_dsc_enable(encoder, pipe_config);
11182b68392eSJani Nikula 
1119379bc100SJani Nikula 	/* step6c: configure transcoder timings */
1120379bc100SJani Nikula 	gen11_dsi_set_transcoder_timings(encoder, pipe_config);
1121379bc100SJani Nikula 
1122379bc100SJani Nikula 	/* step6d: enable dsi transcoder */
1123379bc100SJani Nikula 	gen11_dsi_enable_transcoder(encoder);
1124379bc100SJani Nikula 
1125379bc100SJani Nikula 	/* step7: enable backlight */
1126379bc100SJani Nikula 	intel_panel_enable_backlight(pipe_config, conn_state);
1127379bc100SJani Nikula 	intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_BACKLIGHT_ON);
1128379bc100SJani Nikula }
1129379bc100SJani Nikula 
1130379bc100SJani Nikula static void gen11_dsi_disable_transcoder(struct intel_encoder *encoder)
1131379bc100SJani Nikula {
1132379bc100SJani Nikula 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1133b7d02c3aSVille Syrjälä 	struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1134379bc100SJani Nikula 	enum port port;
1135379bc100SJani Nikula 	enum transcoder dsi_trans;
1136379bc100SJani Nikula 	u32 tmp;
1137379bc100SJani Nikula 
1138379bc100SJani Nikula 	for_each_dsi_port(port, intel_dsi->ports) {
1139379bc100SJani Nikula 		dsi_trans = dsi_port_to_transcoder(port);
1140379bc100SJani Nikula 
1141379bc100SJani Nikula 		/* disable transcoder */
1142*1c63f6dfSJani Nikula 		tmp = intel_de_read(dev_priv, PIPECONF(dsi_trans));
1143379bc100SJani Nikula 		tmp &= ~PIPECONF_ENABLE;
1144*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, PIPECONF(dsi_trans), tmp);
1145379bc100SJani Nikula 
1146379bc100SJani Nikula 		/* wait for transcoder to be disabled */
11474cb3b44dSDaniele Ceraolo Spurio 		if (intel_de_wait_for_clear(dev_priv, PIPECONF(dsi_trans),
11484cb3b44dSDaniele Ceraolo Spurio 					    I965_PIPECONF_ACTIVE, 50))
1149b5280cd0SWambui Karuga 			drm_err(&dev_priv->drm,
1150b5280cd0SWambui Karuga 				"DSI trancoder not disabled\n");
1151379bc100SJani Nikula 	}
1152379bc100SJani Nikula }
1153379bc100SJani Nikula 
1154379bc100SJani Nikula static void gen11_dsi_powerdown_panel(struct intel_encoder *encoder)
1155379bc100SJani Nikula {
1156b7d02c3aSVille Syrjälä 	struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1157379bc100SJani Nikula 
1158379bc100SJani Nikula 	intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_DISPLAY_OFF);
1159379bc100SJani Nikula 	intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_ASSERT_RESET);
1160379bc100SJani Nikula 	intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_POWER_OFF);
1161379bc100SJani Nikula 
1162379bc100SJani Nikula 	/* ensure cmds dispatched to panel */
1163379bc100SJani Nikula 	wait_for_cmds_dispatched_to_panel(encoder);
1164379bc100SJani Nikula }
1165379bc100SJani Nikula 
1166379bc100SJani Nikula static void gen11_dsi_deconfigure_trancoder(struct intel_encoder *encoder)
1167379bc100SJani Nikula {
1168379bc100SJani Nikula 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1169b7d02c3aSVille Syrjälä 	struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1170379bc100SJani Nikula 	enum port port;
1171379bc100SJani Nikula 	enum transcoder dsi_trans;
1172379bc100SJani Nikula 	u32 tmp;
1173379bc100SJani Nikula 
1174379bc100SJani Nikula 	/* put dsi link in ULPS */
1175379bc100SJani Nikula 	for_each_dsi_port(port, intel_dsi->ports) {
1176379bc100SJani Nikula 		dsi_trans = dsi_port_to_transcoder(port);
1177*1c63f6dfSJani Nikula 		tmp = intel_de_read(dev_priv, DSI_LP_MSG(dsi_trans));
1178379bc100SJani Nikula 		tmp |= LINK_ENTER_ULPS;
1179379bc100SJani Nikula 		tmp &= ~LINK_ULPS_TYPE_LP11;
1180*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, DSI_LP_MSG(dsi_trans), tmp);
1181379bc100SJani Nikula 
1182*1c63f6dfSJani Nikula 		if (wait_for_us((intel_de_read(dev_priv, DSI_LP_MSG(dsi_trans)) &
1183379bc100SJani Nikula 				 LINK_IN_ULPS),
1184379bc100SJani Nikula 				10))
1185b5280cd0SWambui Karuga 			drm_err(&dev_priv->drm, "DSI link not in ULPS\n");
1186379bc100SJani Nikula 	}
1187379bc100SJani Nikula 
1188379bc100SJani Nikula 	/* disable ddi function */
1189379bc100SJani Nikula 	for_each_dsi_port(port, intel_dsi->ports) {
1190379bc100SJani Nikula 		dsi_trans = dsi_port_to_transcoder(port);
1191*1c63f6dfSJani Nikula 		tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(dsi_trans));
1192379bc100SJani Nikula 		tmp &= ~TRANS_DDI_FUNC_ENABLE;
1193*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(dsi_trans), tmp);
1194379bc100SJani Nikula 	}
1195379bc100SJani Nikula 
1196379bc100SJani Nikula 	/* disable port sync mode if dual link */
1197379bc100SJani Nikula 	if (intel_dsi->dual_link) {
1198379bc100SJani Nikula 		for_each_dsi_port(port, intel_dsi->ports) {
1199379bc100SJani Nikula 			dsi_trans = dsi_port_to_transcoder(port);
1200*1c63f6dfSJani Nikula 			tmp = intel_de_read(dev_priv,
1201*1c63f6dfSJani Nikula 					    TRANS_DDI_FUNC_CTL2(dsi_trans));
1202379bc100SJani Nikula 			tmp &= ~PORT_SYNC_MODE_ENABLE;
1203*1c63f6dfSJani Nikula 			intel_de_write(dev_priv,
1204*1c63f6dfSJani Nikula 				       TRANS_DDI_FUNC_CTL2(dsi_trans), tmp);
1205379bc100SJani Nikula 		}
1206379bc100SJani Nikula 	}
1207379bc100SJani Nikula }
1208379bc100SJani Nikula 
1209379bc100SJani Nikula static void gen11_dsi_disable_port(struct intel_encoder *encoder)
1210379bc100SJani Nikula {
1211379bc100SJani Nikula 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1212b7d02c3aSVille Syrjälä 	struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1213379bc100SJani Nikula 	u32 tmp;
1214379bc100SJani Nikula 	enum port port;
1215379bc100SJani Nikula 
1216379bc100SJani Nikula 	gen11_dsi_ungate_clocks(encoder);
1217379bc100SJani Nikula 	for_each_dsi_port(port, intel_dsi->ports) {
1218*1c63f6dfSJani Nikula 		tmp = intel_de_read(dev_priv, DDI_BUF_CTL(port));
1219379bc100SJani Nikula 		tmp &= ~DDI_BUF_CTL_ENABLE;
1220*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, DDI_BUF_CTL(port), tmp);
1221379bc100SJani Nikula 
1222*1c63f6dfSJani Nikula 		if (wait_for_us((intel_de_read(dev_priv, DDI_BUF_CTL(port)) &
1223379bc100SJani Nikula 				 DDI_BUF_IS_IDLE),
1224379bc100SJani Nikula 				 8))
1225b5280cd0SWambui Karuga 			drm_err(&dev_priv->drm,
1226b5280cd0SWambui Karuga 				"DDI port:%c buffer not idle\n",
1227379bc100SJani Nikula 				port_name(port));
1228379bc100SJani Nikula 	}
1229379bc100SJani Nikula 	gen11_dsi_gate_clocks(encoder);
1230379bc100SJani Nikula }
1231379bc100SJani Nikula 
1232379bc100SJani Nikula static void gen11_dsi_disable_io_power(struct intel_encoder *encoder)
1233379bc100SJani Nikula {
1234379bc100SJani Nikula 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1235b7d02c3aSVille Syrjälä 	struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1236379bc100SJani Nikula 	enum port port;
1237379bc100SJani Nikula 	u32 tmp;
1238379bc100SJani Nikula 
1239379bc100SJani Nikula 	for_each_dsi_port(port, intel_dsi->ports) {
1240379bc100SJani Nikula 		intel_wakeref_t wakeref;
1241379bc100SJani Nikula 
1242379bc100SJani Nikula 		wakeref = fetch_and_zero(&intel_dsi->io_wakeref[port]);
1243379bc100SJani Nikula 		intel_display_power_put(dev_priv,
1244379bc100SJani Nikula 					port == PORT_A ?
1245379bc100SJani Nikula 					POWER_DOMAIN_PORT_DDI_A_IO :
1246379bc100SJani Nikula 					POWER_DOMAIN_PORT_DDI_B_IO,
1247379bc100SJani Nikula 					wakeref);
1248379bc100SJani Nikula 	}
1249379bc100SJani Nikula 
1250379bc100SJani Nikula 	/* set mode to DDI */
1251379bc100SJani Nikula 	for_each_dsi_port(port, intel_dsi->ports) {
1252*1c63f6dfSJani Nikula 		tmp = intel_de_read(dev_priv, ICL_DSI_IO_MODECTL(port));
1253379bc100SJani Nikula 		tmp &= ~COMBO_PHY_MODE_DSI;
1254*1c63f6dfSJani Nikula 		intel_de_write(dev_priv, ICL_DSI_IO_MODECTL(port), tmp);
1255379bc100SJani Nikula 	}
1256379bc100SJani Nikula }
1257379bc100SJani Nikula 
1258379bc100SJani Nikula static void gen11_dsi_disable(struct intel_encoder *encoder,
1259379bc100SJani Nikula 			      const struct intel_crtc_state *old_crtc_state,
1260379bc100SJani Nikula 			      const struct drm_connector_state *old_conn_state)
1261379bc100SJani Nikula {
1262b7d02c3aSVille Syrjälä 	struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1263379bc100SJani Nikula 
1264379bc100SJani Nikula 	/* step1: turn off backlight */
1265379bc100SJani Nikula 	intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_BACKLIGHT_OFF);
1266379bc100SJani Nikula 	intel_panel_disable_backlight(old_conn_state);
1267379bc100SJani Nikula 
1268379bc100SJani Nikula 	/* step2d,e: disable transcoder and wait */
1269379bc100SJani Nikula 	gen11_dsi_disable_transcoder(encoder);
1270379bc100SJani Nikula 
1271379bc100SJani Nikula 	/* step2f,g: powerdown panel */
1272379bc100SJani Nikula 	gen11_dsi_powerdown_panel(encoder);
1273379bc100SJani Nikula 
1274379bc100SJani Nikula 	/* step2h,i,j: deconfig trancoder */
1275379bc100SJani Nikula 	gen11_dsi_deconfigure_trancoder(encoder);
1276379bc100SJani Nikula 
1277379bc100SJani Nikula 	/* step3: disable port */
1278379bc100SJani Nikula 	gen11_dsi_disable_port(encoder);
1279379bc100SJani Nikula 
1280379bc100SJani Nikula 	/* step4: disable IO power */
1281379bc100SJani Nikula 	gen11_dsi_disable_io_power(encoder);
1282379bc100SJani Nikula }
1283379bc100SJani Nikula 
1284773b4b54SVille Syrjälä static void gen11_dsi_post_disable(struct intel_encoder *encoder,
1285773b4b54SVille Syrjälä 				   const struct intel_crtc_state *old_crtc_state,
1286773b4b54SVille Syrjälä 				   const struct drm_connector_state *old_conn_state)
1287773b4b54SVille Syrjälä {
1288773b4b54SVille Syrjälä 	intel_crtc_vblank_off(old_crtc_state);
1289773b4b54SVille Syrjälä 
1290773b4b54SVille Syrjälä 	intel_dsc_disable(old_crtc_state);
1291773b4b54SVille Syrjälä 
1292f6df4d46SLucas De Marchi 	skl_scaler_disable(old_crtc_state);
1293773b4b54SVille Syrjälä }
1294773b4b54SVille Syrjälä 
12952b68392eSJani Nikula static enum drm_mode_status gen11_dsi_mode_valid(struct drm_connector *connector,
12962b68392eSJani Nikula 						 struct drm_display_mode *mode)
12972b68392eSJani Nikula {
12982b68392eSJani Nikula 	/* FIXME: DSC? */
12992b68392eSJani Nikula 	return intel_dsi_mode_valid(connector, mode);
13002b68392eSJani Nikula }
13012b68392eSJani Nikula 
1302379bc100SJani Nikula static void gen11_dsi_get_timings(struct intel_encoder *encoder,
1303379bc100SJani Nikula 				  struct intel_crtc_state *pipe_config)
1304379bc100SJani Nikula {
1305b7d02c3aSVille Syrjälä 	struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1306379bc100SJani Nikula 	struct drm_display_mode *adjusted_mode =
13071326a92cSMaarten Lankhorst 					&pipe_config->hw.adjusted_mode;
1308379bc100SJani Nikula 
1309c2bb35e9SVandita Kulkarni 	if (pipe_config->dsc.compressed_bpp) {
1310c2bb35e9SVandita Kulkarni 		int div = pipe_config->dsc.compressed_bpp;
1311c2bb35e9SVandita Kulkarni 		int mul = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format);
1312c2bb35e9SVandita Kulkarni 
1313c2bb35e9SVandita Kulkarni 		adjusted_mode->crtc_htotal =
1314c2bb35e9SVandita Kulkarni 			DIV_ROUND_UP(adjusted_mode->crtc_htotal * mul, div);
1315c2bb35e9SVandita Kulkarni 		adjusted_mode->crtc_hsync_start =
1316c2bb35e9SVandita Kulkarni 			DIV_ROUND_UP(adjusted_mode->crtc_hsync_start * mul, div);
1317c2bb35e9SVandita Kulkarni 		adjusted_mode->crtc_hsync_end =
1318c2bb35e9SVandita Kulkarni 			DIV_ROUND_UP(adjusted_mode->crtc_hsync_end * mul, div);
1319c2bb35e9SVandita Kulkarni 	}
1320c2bb35e9SVandita Kulkarni 
1321379bc100SJani Nikula 	if (intel_dsi->dual_link) {
1322379bc100SJani Nikula 		adjusted_mode->crtc_hdisplay *= 2;
1323379bc100SJani Nikula 		if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK)
1324379bc100SJani Nikula 			adjusted_mode->crtc_hdisplay -=
1325379bc100SJani Nikula 						intel_dsi->pixel_overlap;
1326379bc100SJani Nikula 		adjusted_mode->crtc_htotal *= 2;
1327379bc100SJani Nikula 	}
1328379bc100SJani Nikula 	adjusted_mode->crtc_hblank_start = adjusted_mode->crtc_hdisplay;
1329379bc100SJani Nikula 	adjusted_mode->crtc_hblank_end = adjusted_mode->crtc_htotal;
1330379bc100SJani Nikula 
1331379bc100SJani Nikula 	if (intel_dsi->operation_mode == INTEL_DSI_VIDEO_MODE) {
1332379bc100SJani Nikula 		if (intel_dsi->dual_link) {
1333379bc100SJani Nikula 			adjusted_mode->crtc_hsync_start *= 2;
1334379bc100SJani Nikula 			adjusted_mode->crtc_hsync_end *= 2;
1335379bc100SJani Nikula 		}
1336379bc100SJani Nikula 	}
1337379bc100SJani Nikula 	adjusted_mode->crtc_vblank_start = adjusted_mode->crtc_vdisplay;
1338379bc100SJani Nikula 	adjusted_mode->crtc_vblank_end = adjusted_mode->crtc_vtotal;
1339379bc100SJani Nikula }
1340379bc100SJani Nikula 
1341379bc100SJani Nikula static void gen11_dsi_get_config(struct intel_encoder *encoder,
1342379bc100SJani Nikula 				 struct intel_crtc_state *pipe_config)
1343379bc100SJani Nikula {
1344379bc100SJani Nikula 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
13452225f3c6SMaarten Lankhorst 	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
1346b7d02c3aSVille Syrjälä 	struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1347379bc100SJani Nikula 
13482b68392eSJani Nikula 	intel_dsc_get_config(encoder, pipe_config);
13492b68392eSJani Nikula 
1350379bc100SJani Nikula 	/* FIXME: adapt icl_ddi_clock_get() for DSI and use that? */
1351379bc100SJani Nikula 	pipe_config->port_clock =
1352379bc100SJani Nikula 		cnl_calc_wrpll_link(dev_priv, &pipe_config->dpll_hw_state);
1353379bc100SJani Nikula 
13541326a92cSMaarten Lankhorst 	pipe_config->hw.adjusted_mode.crtc_clock = intel_dsi->pclk;
1355379bc100SJani Nikula 	if (intel_dsi->dual_link)
13561326a92cSMaarten Lankhorst 		pipe_config->hw.adjusted_mode.crtc_clock *= 2;
1357379bc100SJani Nikula 
1358379bc100SJani Nikula 	gen11_dsi_get_timings(encoder, pipe_config);
1359379bc100SJani Nikula 	pipe_config->output_types |= BIT(INTEL_OUTPUT_DSI);
1360379bc100SJani Nikula 	pipe_config->pipe_bpp = bdw_get_pipemisc_bpp(crtc);
1361379bc100SJani Nikula }
1362379bc100SJani Nikula 
13632b68392eSJani Nikula static int gen11_dsi_dsc_compute_config(struct intel_encoder *encoder,
13642b68392eSJani Nikula 					struct intel_crtc_state *crtc_state)
13652b68392eSJani Nikula {
13662b68392eSJani Nikula 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
13672b68392eSJani Nikula 	struct drm_dsc_config *vdsc_cfg = &crtc_state->dsc.config;
13682b68392eSJani Nikula 	int dsc_max_bpc = INTEL_GEN(dev_priv) >= 12 ? 12 : 10;
13692b68392eSJani Nikula 	bool use_dsc;
13702b68392eSJani Nikula 	int ret;
13712b68392eSJani Nikula 
13722b68392eSJani Nikula 	use_dsc = intel_bios_get_dsc_params(encoder, crtc_state, dsc_max_bpc);
13732b68392eSJani Nikula 	if (!use_dsc)
13742b68392eSJani Nikula 		return 0;
13752b68392eSJani Nikula 
13762b68392eSJani Nikula 	if (crtc_state->pipe_bpp < 8 * 3)
13772b68392eSJani Nikula 		return -EINVAL;
13782b68392eSJani Nikula 
13792b68392eSJani Nikula 	/* FIXME: split only when necessary */
13802b68392eSJani Nikula 	if (crtc_state->dsc.slice_count > 1)
13812b68392eSJani Nikula 		crtc_state->dsc.dsc_split = true;
13822b68392eSJani Nikula 
13832b68392eSJani Nikula 	vdsc_cfg->convert_rgb = true;
13842b68392eSJani Nikula 
13852b68392eSJani Nikula 	ret = intel_dsc_compute_params(encoder, crtc_state);
13862b68392eSJani Nikula 	if (ret)
13872b68392eSJani Nikula 		return ret;
13882b68392eSJani Nikula 
13892b68392eSJani Nikula 	/* DSI specific sanity checks on the common code */
13902b68392eSJani Nikula 	WARN_ON(vdsc_cfg->vbr_enable);
13912b68392eSJani Nikula 	WARN_ON(vdsc_cfg->simple_422);
13922b68392eSJani Nikula 	WARN_ON(vdsc_cfg->pic_width % vdsc_cfg->slice_width);
13932b68392eSJani Nikula 	WARN_ON(vdsc_cfg->slice_height < 8);
13942b68392eSJani Nikula 	WARN_ON(vdsc_cfg->pic_height % vdsc_cfg->slice_height);
13952b68392eSJani Nikula 
13962b68392eSJani Nikula 	ret = drm_dsc_compute_rc_parameters(vdsc_cfg);
13972b68392eSJani Nikula 	if (ret)
13982b68392eSJani Nikula 		return ret;
13992b68392eSJani Nikula 
14002b68392eSJani Nikula 	crtc_state->dsc.compression_enable = true;
14012b68392eSJani Nikula 
14022b68392eSJani Nikula 	return 0;
14032b68392eSJani Nikula }
14042b68392eSJani Nikula 
1405379bc100SJani Nikula static int gen11_dsi_compute_config(struct intel_encoder *encoder,
1406379bc100SJani Nikula 				    struct intel_crtc_state *pipe_config,
1407379bc100SJani Nikula 				    struct drm_connector_state *conn_state)
1408379bc100SJani Nikula {
1409379bc100SJani Nikula 	struct intel_dsi *intel_dsi = container_of(encoder, struct intel_dsi,
1410379bc100SJani Nikula 						   base);
1411379bc100SJani Nikula 	struct intel_connector *intel_connector = intel_dsi->attached_connector;
14122225f3c6SMaarten Lankhorst 	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
1413379bc100SJani Nikula 	const struct drm_display_mode *fixed_mode =
1414379bc100SJani Nikula 					intel_connector->panel.fixed_mode;
1415379bc100SJani Nikula 	struct drm_display_mode *adjusted_mode =
14161326a92cSMaarten Lankhorst 					&pipe_config->hw.adjusted_mode;
1417379bc100SJani Nikula 
1418379bc100SJani Nikula 	pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB;
1419379bc100SJani Nikula 	intel_fixed_panel_mode(fixed_mode, adjusted_mode);
1420379bc100SJani Nikula 	intel_pch_panel_fitting(crtc, pipe_config, conn_state->scaling_mode);
1421379bc100SJani Nikula 
1422379bc100SJani Nikula 	adjusted_mode->flags = 0;
1423379bc100SJani Nikula 
1424379bc100SJani Nikula 	/* Dual link goes to trancoder DSI'0' */
1425379bc100SJani Nikula 	if (intel_dsi->ports == BIT(PORT_B))
1426379bc100SJani Nikula 		pipe_config->cpu_transcoder = TRANSCODER_DSI_1;
1427379bc100SJani Nikula 	else
1428379bc100SJani Nikula 		pipe_config->cpu_transcoder = TRANSCODER_DSI_0;
1429379bc100SJani Nikula 
143050003bf5SJani Nikula 	if (intel_dsi->pixel_format == MIPI_DSI_FMT_RGB888)
143150003bf5SJani Nikula 		pipe_config->pipe_bpp = 24;
143250003bf5SJani Nikula 	else
143350003bf5SJani Nikula 		pipe_config->pipe_bpp = 18;
143450003bf5SJani Nikula 
1435379bc100SJani Nikula 	pipe_config->clock_set = true;
14362b68392eSJani Nikula 
14372b68392eSJani Nikula 	if (gen11_dsi_dsc_compute_config(encoder, pipe_config))
14382b68392eSJani Nikula 		DRM_DEBUG_KMS("Attempting to use DSC failed\n");
14392b68392eSJani Nikula 
144004865139SJani Nikula 	pipe_config->port_clock = afe_clk(encoder, pipe_config) / 5;
1441379bc100SJani Nikula 
1442379bc100SJani Nikula 	return 0;
1443379bc100SJani Nikula }
1444379bc100SJani Nikula 
1445379bc100SJani Nikula static void gen11_dsi_get_power_domains(struct intel_encoder *encoder,
1446379bc100SJani Nikula 					struct intel_crtc_state *crtc_state)
1447379bc100SJani Nikula {
14482b68392eSJani Nikula 	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
14492b68392eSJani Nikula 
1450b7d02c3aSVille Syrjälä 	get_dsi_io_power_domains(i915,
1451b7d02c3aSVille Syrjälä 				 enc_to_intel_dsi(encoder));
14522b68392eSJani Nikula 
14532b68392eSJani Nikula 	if (crtc_state->dsc.compression_enable)
14542b68392eSJani Nikula 		intel_display_power_get(i915,
14552b68392eSJani Nikula 					intel_dsc_power_domain(crtc_state));
1456379bc100SJani Nikula }
1457379bc100SJani Nikula 
1458379bc100SJani Nikula static bool gen11_dsi_get_hw_state(struct intel_encoder *encoder,
1459379bc100SJani Nikula 				   enum pipe *pipe)
1460379bc100SJani Nikula {
1461379bc100SJani Nikula 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1462b7d02c3aSVille Syrjälä 	struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1463379bc100SJani Nikula 	enum transcoder dsi_trans;
1464379bc100SJani Nikula 	intel_wakeref_t wakeref;
1465379bc100SJani Nikula 	enum port port;
1466379bc100SJani Nikula 	bool ret = false;
1467379bc100SJani Nikula 	u32 tmp;
1468379bc100SJani Nikula 
1469379bc100SJani Nikula 	wakeref = intel_display_power_get_if_enabled(dev_priv,
1470379bc100SJani Nikula 						     encoder->power_domain);
1471379bc100SJani Nikula 	if (!wakeref)
1472379bc100SJani Nikula 		return false;
1473379bc100SJani Nikula 
1474379bc100SJani Nikula 	for_each_dsi_port(port, intel_dsi->ports) {
1475379bc100SJani Nikula 		dsi_trans = dsi_port_to_transcoder(port);
1476*1c63f6dfSJani Nikula 		tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(dsi_trans));
1477379bc100SJani Nikula 		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
1478379bc100SJani Nikula 		case TRANS_DDI_EDP_INPUT_A_ON:
1479379bc100SJani Nikula 			*pipe = PIPE_A;
1480379bc100SJani Nikula 			break;
1481379bc100SJani Nikula 		case TRANS_DDI_EDP_INPUT_B_ONOFF:
1482379bc100SJani Nikula 			*pipe = PIPE_B;
1483379bc100SJani Nikula 			break;
1484379bc100SJani Nikula 		case TRANS_DDI_EDP_INPUT_C_ONOFF:
1485379bc100SJani Nikula 			*pipe = PIPE_C;
1486379bc100SJani Nikula 			break;
14874d89adc7SJosé Roberto de Souza 		case TRANS_DDI_EDP_INPUT_D_ONOFF:
14884d89adc7SJosé Roberto de Souza 			*pipe = PIPE_D;
14894d89adc7SJosé Roberto de Souza 			break;
1490379bc100SJani Nikula 		default:
1491b5280cd0SWambui Karuga 			drm_err(&dev_priv->drm, "Invalid PIPE input\n");
1492379bc100SJani Nikula 			goto out;
1493379bc100SJani Nikula 		}
1494379bc100SJani Nikula 
1495*1c63f6dfSJani Nikula 		tmp = intel_de_read(dev_priv, PIPECONF(dsi_trans));
1496379bc100SJani Nikula 		ret = tmp & PIPECONF_ENABLE;
1497379bc100SJani Nikula 	}
1498379bc100SJani Nikula out:
1499379bc100SJani Nikula 	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
1500379bc100SJani Nikula 	return ret;
1501379bc100SJani Nikula }
1502379bc100SJani Nikula 
1503379bc100SJani Nikula static void gen11_dsi_encoder_destroy(struct drm_encoder *encoder)
1504379bc100SJani Nikula {
1505379bc100SJani Nikula 	intel_encoder_destroy(encoder);
1506379bc100SJani Nikula }
1507379bc100SJani Nikula 
1508379bc100SJani Nikula static const struct drm_encoder_funcs gen11_dsi_encoder_funcs = {
1509379bc100SJani Nikula 	.destroy = gen11_dsi_encoder_destroy,
1510379bc100SJani Nikula };
1511379bc100SJani Nikula 
1512379bc100SJani Nikula static const struct drm_connector_funcs gen11_dsi_connector_funcs = {
1513379bc100SJani Nikula 	.late_register = intel_connector_register,
1514379bc100SJani Nikula 	.early_unregister = intel_connector_unregister,
1515379bc100SJani Nikula 	.destroy = intel_connector_destroy,
1516379bc100SJani Nikula 	.fill_modes = drm_helper_probe_single_connector_modes,
1517379bc100SJani Nikula 	.atomic_get_property = intel_digital_connector_atomic_get_property,
1518379bc100SJani Nikula 	.atomic_set_property = intel_digital_connector_atomic_set_property,
1519379bc100SJani Nikula 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
1520379bc100SJani Nikula 	.atomic_duplicate_state = intel_digital_connector_duplicate_state,
1521379bc100SJani Nikula };
1522379bc100SJani Nikula 
1523379bc100SJani Nikula static const struct drm_connector_helper_funcs gen11_dsi_connector_helper_funcs = {
1524379bc100SJani Nikula 	.get_modes = intel_dsi_get_modes,
15252b68392eSJani Nikula 	.mode_valid = gen11_dsi_mode_valid,
1526379bc100SJani Nikula 	.atomic_check = intel_digital_connector_atomic_check,
1527379bc100SJani Nikula };
1528379bc100SJani Nikula 
1529379bc100SJani Nikula static int gen11_dsi_host_attach(struct mipi_dsi_host *host,
1530379bc100SJani Nikula 				 struct mipi_dsi_device *dsi)
1531379bc100SJani Nikula {
1532379bc100SJani Nikula 	return 0;
1533379bc100SJani Nikula }
1534379bc100SJani Nikula 
1535379bc100SJani Nikula static int gen11_dsi_host_detach(struct mipi_dsi_host *host,
1536379bc100SJani Nikula 				 struct mipi_dsi_device *dsi)
1537379bc100SJani Nikula {
1538379bc100SJani Nikula 	return 0;
1539379bc100SJani Nikula }
1540379bc100SJani Nikula 
1541379bc100SJani Nikula static ssize_t gen11_dsi_host_transfer(struct mipi_dsi_host *host,
1542379bc100SJani Nikula 				       const struct mipi_dsi_msg *msg)
1543379bc100SJani Nikula {
1544379bc100SJani Nikula 	struct intel_dsi_host *intel_dsi_host = to_intel_dsi_host(host);
1545379bc100SJani Nikula 	struct mipi_dsi_packet dsi_pkt;
1546379bc100SJani Nikula 	ssize_t ret;
1547379bc100SJani Nikula 	bool enable_lpdt = false;
1548379bc100SJani Nikula 
1549379bc100SJani Nikula 	ret = mipi_dsi_create_packet(&dsi_pkt, msg);
1550379bc100SJani Nikula 	if (ret < 0)
1551379bc100SJani Nikula 		return ret;
1552379bc100SJani Nikula 
1553379bc100SJani Nikula 	if (msg->flags & MIPI_DSI_MSG_USE_LPM)
1554379bc100SJani Nikula 		enable_lpdt = true;
1555379bc100SJani Nikula 
1556379bc100SJani Nikula 	/* send packet header */
1557379bc100SJani Nikula 	ret  = dsi_send_pkt_hdr(intel_dsi_host, dsi_pkt, enable_lpdt);
1558379bc100SJani Nikula 	if (ret < 0)
1559379bc100SJani Nikula 		return ret;
1560379bc100SJani Nikula 
1561379bc100SJani Nikula 	/* only long packet contains payload */
1562379bc100SJani Nikula 	if (mipi_dsi_packet_format_is_long(msg->type)) {
1563379bc100SJani Nikula 		ret = dsi_send_pkt_payld(intel_dsi_host, dsi_pkt);
1564379bc100SJani Nikula 		if (ret < 0)
1565379bc100SJani Nikula 			return ret;
1566379bc100SJani Nikula 	}
1567379bc100SJani Nikula 
1568379bc100SJani Nikula 	//TODO: add payload receive code if needed
1569379bc100SJani Nikula 
1570379bc100SJani Nikula 	ret = sizeof(dsi_pkt.header) + dsi_pkt.payload_length;
1571379bc100SJani Nikula 
1572379bc100SJani Nikula 	return ret;
1573379bc100SJani Nikula }
1574379bc100SJani Nikula 
1575379bc100SJani Nikula static const struct mipi_dsi_host_ops gen11_dsi_host_ops = {
1576379bc100SJani Nikula 	.attach = gen11_dsi_host_attach,
1577379bc100SJani Nikula 	.detach = gen11_dsi_host_detach,
1578379bc100SJani Nikula 	.transfer = gen11_dsi_host_transfer,
1579379bc100SJani Nikula };
1580379bc100SJani Nikula 
1581379bc100SJani Nikula #define ICL_PREPARE_CNT_MAX	0x7
1582379bc100SJani Nikula #define ICL_CLK_ZERO_CNT_MAX	0xf
1583379bc100SJani Nikula #define ICL_TRAIL_CNT_MAX	0x7
1584379bc100SJani Nikula #define ICL_TCLK_PRE_CNT_MAX	0x3
1585379bc100SJani Nikula #define ICL_TCLK_POST_CNT_MAX	0x7
1586379bc100SJani Nikula #define ICL_HS_ZERO_CNT_MAX	0xf
1587379bc100SJani Nikula #define ICL_EXIT_ZERO_CNT_MAX	0x7
1588379bc100SJani Nikula 
1589379bc100SJani Nikula static void icl_dphy_param_init(struct intel_dsi *intel_dsi)
1590379bc100SJani Nikula {
1591379bc100SJani Nikula 	struct drm_device *dev = intel_dsi->base.base.dev;
1592379bc100SJani Nikula 	struct drm_i915_private *dev_priv = to_i915(dev);
1593379bc100SJani Nikula 	struct mipi_config *mipi_config = dev_priv->vbt.dsi.config;
1594379bc100SJani Nikula 	u32 tlpx_ns;
1595379bc100SJani Nikula 	u32 prepare_cnt, exit_zero_cnt, clk_zero_cnt, trail_cnt;
1596379bc100SJani Nikula 	u32 ths_prepare_ns, tclk_trail_ns;
1597379bc100SJani Nikula 	u32 hs_zero_cnt;
1598379bc100SJani Nikula 	u32 tclk_pre_cnt, tclk_post_cnt;
1599379bc100SJani Nikula 
1600379bc100SJani Nikula 	tlpx_ns = intel_dsi_tlpx_ns(intel_dsi);
1601379bc100SJani Nikula 
1602379bc100SJani Nikula 	tclk_trail_ns = max(mipi_config->tclk_trail, mipi_config->ths_trail);
1603379bc100SJani Nikula 	ths_prepare_ns = max(mipi_config->ths_prepare,
1604379bc100SJani Nikula 			     mipi_config->tclk_prepare);
1605379bc100SJani Nikula 
1606379bc100SJani Nikula 	/*
1607379bc100SJani Nikula 	 * prepare cnt in escape clocks
1608379bc100SJani Nikula 	 * this field represents a hexadecimal value with a precision
1609379bc100SJani Nikula 	 * of 1.2 – i.e. the most significant bit is the integer
1610379bc100SJani Nikula 	 * and the least significant 2 bits are fraction bits.
1611379bc100SJani Nikula 	 * so, the field can represent a range of 0.25 to 1.75
1612379bc100SJani Nikula 	 */
1613379bc100SJani Nikula 	prepare_cnt = DIV_ROUND_UP(ths_prepare_ns * 4, tlpx_ns);
1614379bc100SJani Nikula 	if (prepare_cnt > ICL_PREPARE_CNT_MAX) {
1615b5280cd0SWambui Karuga 		drm_dbg_kms(&dev_priv->drm, "prepare_cnt out of range (%d)\n",
1616b5280cd0SWambui Karuga 			    prepare_cnt);
1617379bc100SJani Nikula 		prepare_cnt = ICL_PREPARE_CNT_MAX;
1618379bc100SJani Nikula 	}
1619379bc100SJani Nikula 
1620379bc100SJani Nikula 	/* clk zero count in escape clocks */
1621379bc100SJani Nikula 	clk_zero_cnt = DIV_ROUND_UP(mipi_config->tclk_prepare_clkzero -
1622379bc100SJani Nikula 				    ths_prepare_ns, tlpx_ns);
1623379bc100SJani Nikula 	if (clk_zero_cnt > ICL_CLK_ZERO_CNT_MAX) {
1624b5280cd0SWambui Karuga 		drm_dbg_kms(&dev_priv->drm,
1625b5280cd0SWambui Karuga 			    "clk_zero_cnt out of range (%d)\n", clk_zero_cnt);
1626379bc100SJani Nikula 		clk_zero_cnt = ICL_CLK_ZERO_CNT_MAX;
1627379bc100SJani Nikula 	}
1628379bc100SJani Nikula 
1629379bc100SJani Nikula 	/* trail cnt in escape clocks*/
1630379bc100SJani Nikula 	trail_cnt = DIV_ROUND_UP(tclk_trail_ns, tlpx_ns);
1631379bc100SJani Nikula 	if (trail_cnt > ICL_TRAIL_CNT_MAX) {
1632b5280cd0SWambui Karuga 		drm_dbg_kms(&dev_priv->drm, "trail_cnt out of range (%d)\n",
1633b5280cd0SWambui Karuga 			    trail_cnt);
1634379bc100SJani Nikula 		trail_cnt = ICL_TRAIL_CNT_MAX;
1635379bc100SJani Nikula 	}
1636379bc100SJani Nikula 
1637379bc100SJani Nikula 	/* tclk pre count in escape clocks */
1638379bc100SJani Nikula 	tclk_pre_cnt = DIV_ROUND_UP(mipi_config->tclk_pre, tlpx_ns);
1639379bc100SJani Nikula 	if (tclk_pre_cnt > ICL_TCLK_PRE_CNT_MAX) {
1640b5280cd0SWambui Karuga 		drm_dbg_kms(&dev_priv->drm,
1641b5280cd0SWambui Karuga 			    "tclk_pre_cnt out of range (%d)\n", tclk_pre_cnt);
1642379bc100SJani Nikula 		tclk_pre_cnt = ICL_TCLK_PRE_CNT_MAX;
1643379bc100SJani Nikula 	}
1644379bc100SJani Nikula 
1645379bc100SJani Nikula 	/* tclk post count in escape clocks */
1646379bc100SJani Nikula 	tclk_post_cnt = DIV_ROUND_UP(mipi_config->tclk_post, tlpx_ns);
1647379bc100SJani Nikula 	if (tclk_post_cnt > ICL_TCLK_POST_CNT_MAX) {
1648b5280cd0SWambui Karuga 		drm_dbg_kms(&dev_priv->drm,
1649b5280cd0SWambui Karuga 			    "tclk_post_cnt out of range (%d)\n",
1650b5280cd0SWambui Karuga 			    tclk_post_cnt);
1651379bc100SJani Nikula 		tclk_post_cnt = ICL_TCLK_POST_CNT_MAX;
1652379bc100SJani Nikula 	}
1653379bc100SJani Nikula 
1654379bc100SJani Nikula 	/* hs zero cnt in escape clocks */
1655379bc100SJani Nikula 	hs_zero_cnt = DIV_ROUND_UP(mipi_config->ths_prepare_hszero -
1656379bc100SJani Nikula 				   ths_prepare_ns, tlpx_ns);
1657379bc100SJani Nikula 	if (hs_zero_cnt > ICL_HS_ZERO_CNT_MAX) {
1658b5280cd0SWambui Karuga 		drm_dbg_kms(&dev_priv->drm, "hs_zero_cnt out of range (%d)\n",
1659b5280cd0SWambui Karuga 			    hs_zero_cnt);
1660379bc100SJani Nikula 		hs_zero_cnt = ICL_HS_ZERO_CNT_MAX;
1661379bc100SJani Nikula 	}
1662379bc100SJani Nikula 
1663379bc100SJani Nikula 	/* hs exit zero cnt in escape clocks */
1664379bc100SJani Nikula 	exit_zero_cnt = DIV_ROUND_UP(mipi_config->ths_exit, tlpx_ns);
1665379bc100SJani Nikula 	if (exit_zero_cnt > ICL_EXIT_ZERO_CNT_MAX) {
1666b5280cd0SWambui Karuga 		drm_dbg_kms(&dev_priv->drm,
1667b5280cd0SWambui Karuga 			    "exit_zero_cnt out of range (%d)\n",
1668b5280cd0SWambui Karuga 			    exit_zero_cnt);
1669379bc100SJani Nikula 		exit_zero_cnt = ICL_EXIT_ZERO_CNT_MAX;
1670379bc100SJani Nikula 	}
1671379bc100SJani Nikula 
1672379bc100SJani Nikula 	/* clock lane dphy timings */
1673379bc100SJani Nikula 	intel_dsi->dphy_reg = (CLK_PREPARE_OVERRIDE |
1674379bc100SJani Nikula 			       CLK_PREPARE(prepare_cnt) |
1675379bc100SJani Nikula 			       CLK_ZERO_OVERRIDE |
1676379bc100SJani Nikula 			       CLK_ZERO(clk_zero_cnt) |
1677379bc100SJani Nikula 			       CLK_PRE_OVERRIDE |
1678379bc100SJani Nikula 			       CLK_PRE(tclk_pre_cnt) |
1679379bc100SJani Nikula 			       CLK_POST_OVERRIDE |
1680379bc100SJani Nikula 			       CLK_POST(tclk_post_cnt) |
1681379bc100SJani Nikula 			       CLK_TRAIL_OVERRIDE |
1682379bc100SJani Nikula 			       CLK_TRAIL(trail_cnt));
1683379bc100SJani Nikula 
1684379bc100SJani Nikula 	/* data lanes dphy timings */
1685379bc100SJani Nikula 	intel_dsi->dphy_data_lane_reg = (HS_PREPARE_OVERRIDE |
1686379bc100SJani Nikula 					 HS_PREPARE(prepare_cnt) |
1687379bc100SJani Nikula 					 HS_ZERO_OVERRIDE |
1688379bc100SJani Nikula 					 HS_ZERO(hs_zero_cnt) |
1689379bc100SJani Nikula 					 HS_TRAIL_OVERRIDE |
1690379bc100SJani Nikula 					 HS_TRAIL(trail_cnt) |
1691379bc100SJani Nikula 					 HS_EXIT_OVERRIDE |
1692379bc100SJani Nikula 					 HS_EXIT(exit_zero_cnt));
1693379bc100SJani Nikula 
1694379bc100SJani Nikula 	intel_dsi_log_params(intel_dsi);
1695379bc100SJani Nikula }
1696379bc100SJani Nikula 
1697f384e48dSVandita Kulkarni static void icl_dsi_add_properties(struct intel_connector *connector)
1698f384e48dSVandita Kulkarni {
1699f384e48dSVandita Kulkarni 	u32 allowed_scalers;
1700f384e48dSVandita Kulkarni 
1701f384e48dSVandita Kulkarni 	allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) |
1702f384e48dSVandita Kulkarni 			   BIT(DRM_MODE_SCALE_FULLSCREEN) |
1703f384e48dSVandita Kulkarni 			   BIT(DRM_MODE_SCALE_CENTER);
1704f384e48dSVandita Kulkarni 
1705f384e48dSVandita Kulkarni 	drm_connector_attach_scaling_mode_property(&connector->base,
1706f384e48dSVandita Kulkarni 						   allowed_scalers);
1707f384e48dSVandita Kulkarni 
1708f384e48dSVandita Kulkarni 	connector->base.state->scaling_mode = DRM_MODE_SCALE_ASPECT;
1709f384e48dSVandita Kulkarni 
1710f384e48dSVandita Kulkarni 	connector->base.display_info.panel_orientation =
1711f384e48dSVandita Kulkarni 			intel_dsi_get_panel_orientation(connector);
1712f384e48dSVandita Kulkarni 	drm_connector_init_panel_orientation_property(&connector->base,
1713f384e48dSVandita Kulkarni 				connector->panel.fixed_mode->hdisplay,
1714f384e48dSVandita Kulkarni 				connector->panel.fixed_mode->vdisplay);
1715f384e48dSVandita Kulkarni }
1716f384e48dSVandita Kulkarni 
1717379bc100SJani Nikula void icl_dsi_init(struct drm_i915_private *dev_priv)
1718379bc100SJani Nikula {
1719379bc100SJani Nikula 	struct drm_device *dev = &dev_priv->drm;
1720379bc100SJani Nikula 	struct intel_dsi *intel_dsi;
1721379bc100SJani Nikula 	struct intel_encoder *encoder;
1722379bc100SJani Nikula 	struct intel_connector *intel_connector;
1723379bc100SJani Nikula 	struct drm_connector *connector;
1724379bc100SJani Nikula 	struct drm_display_mode *fixed_mode;
1725379bc100SJani Nikula 	enum port port;
1726379bc100SJani Nikula 
1727379bc100SJani Nikula 	if (!intel_bios_is_dsi_present(dev_priv, &port))
1728379bc100SJani Nikula 		return;
1729379bc100SJani Nikula 
1730379bc100SJani Nikula 	intel_dsi = kzalloc(sizeof(*intel_dsi), GFP_KERNEL);
1731379bc100SJani Nikula 	if (!intel_dsi)
1732379bc100SJani Nikula 		return;
1733379bc100SJani Nikula 
1734379bc100SJani Nikula 	intel_connector = intel_connector_alloc();
1735379bc100SJani Nikula 	if (!intel_connector) {
1736379bc100SJani Nikula 		kfree(intel_dsi);
1737379bc100SJani Nikula 		return;
1738379bc100SJani Nikula 	}
1739379bc100SJani Nikula 
1740379bc100SJani Nikula 	encoder = &intel_dsi->base;
1741379bc100SJani Nikula 	intel_dsi->attached_connector = intel_connector;
1742379bc100SJani Nikula 	connector = &intel_connector->base;
1743379bc100SJani Nikula 
1744379bc100SJani Nikula 	/* register DSI encoder with DRM subsystem */
1745379bc100SJani Nikula 	drm_encoder_init(dev, &encoder->base, &gen11_dsi_encoder_funcs,
1746379bc100SJani Nikula 			 DRM_MODE_ENCODER_DSI, "DSI %c", port_name(port));
1747379bc100SJani Nikula 
1748379bc100SJani Nikula 	encoder->pre_pll_enable = gen11_dsi_pre_pll_enable;
1749379bc100SJani Nikula 	encoder->pre_enable = gen11_dsi_pre_enable;
1750379bc100SJani Nikula 	encoder->disable = gen11_dsi_disable;
1751773b4b54SVille Syrjälä 	encoder->post_disable = gen11_dsi_post_disable;
1752379bc100SJani Nikula 	encoder->port = port;
1753379bc100SJani Nikula 	encoder->get_config = gen11_dsi_get_config;
1754379bc100SJani Nikula 	encoder->update_pipe = intel_panel_update_backlight;
1755379bc100SJani Nikula 	encoder->compute_config = gen11_dsi_compute_config;
1756379bc100SJani Nikula 	encoder->get_hw_state = gen11_dsi_get_hw_state;
1757379bc100SJani Nikula 	encoder->type = INTEL_OUTPUT_DSI;
1758379bc100SJani Nikula 	encoder->cloneable = 0;
175934053ee1SVille Syrjälä 	encoder->pipe_mask = ~0;
1760379bc100SJani Nikula 	encoder->power_domain = POWER_DOMAIN_PORT_DSI;
1761379bc100SJani Nikula 	encoder->get_power_domains = gen11_dsi_get_power_domains;
1762379bc100SJani Nikula 
1763379bc100SJani Nikula 	/* register DSI connector with DRM subsystem */
1764379bc100SJani Nikula 	drm_connector_init(dev, connector, &gen11_dsi_connector_funcs,
1765379bc100SJani Nikula 			   DRM_MODE_CONNECTOR_DSI);
1766379bc100SJani Nikula 	drm_connector_helper_add(connector, &gen11_dsi_connector_helper_funcs);
1767379bc100SJani Nikula 	connector->display_info.subpixel_order = SubPixelHorizontalRGB;
1768379bc100SJani Nikula 	connector->interlace_allowed = false;
1769379bc100SJani Nikula 	connector->doublescan_allowed = false;
1770379bc100SJani Nikula 	intel_connector->get_hw_state = intel_connector_get_hw_state;
1771379bc100SJani Nikula 
1772379bc100SJani Nikula 	/* attach connector to encoder */
1773379bc100SJani Nikula 	intel_connector_attach_encoder(intel_connector, encoder);
1774379bc100SJani Nikula 
1775379bc100SJani Nikula 	mutex_lock(&dev->mode_config.mutex);
1776379bc100SJani Nikula 	fixed_mode = intel_panel_vbt_fixed_mode(intel_connector);
1777379bc100SJani Nikula 	mutex_unlock(&dev->mode_config.mutex);
1778379bc100SJani Nikula 
1779379bc100SJani Nikula 	if (!fixed_mode) {
1780b5280cd0SWambui Karuga 		drm_err(&dev_priv->drm, "DSI fixed mode info missing\n");
1781379bc100SJani Nikula 		goto err;
1782379bc100SJani Nikula 	}
1783379bc100SJani Nikula 
1784379bc100SJani Nikula 	intel_panel_init(&intel_connector->panel, fixed_mode, NULL);
1785379bc100SJani Nikula 	intel_panel_setup_backlight(connector, INVALID_PIPE);
1786379bc100SJani Nikula 
1787379bc100SJani Nikula 	if (dev_priv->vbt.dsi.config->dual_link)
1788379bc100SJani Nikula 		intel_dsi->ports = BIT(PORT_A) | BIT(PORT_B);
1789379bc100SJani Nikula 	else
1790379bc100SJani Nikula 		intel_dsi->ports = BIT(port);
1791379bc100SJani Nikula 
1792379bc100SJani Nikula 	intel_dsi->dcs_backlight_ports = dev_priv->vbt.dsi.bl_ports;
1793379bc100SJani Nikula 	intel_dsi->dcs_cabc_ports = dev_priv->vbt.dsi.cabc_ports;
1794379bc100SJani Nikula 
1795379bc100SJani Nikula 	for_each_dsi_port(port, intel_dsi->ports) {
1796379bc100SJani Nikula 		struct intel_dsi_host *host;
1797379bc100SJani Nikula 
1798379bc100SJani Nikula 		host = intel_dsi_host_init(intel_dsi, &gen11_dsi_host_ops, port);
1799379bc100SJani Nikula 		if (!host)
1800379bc100SJani Nikula 			goto err;
1801379bc100SJani Nikula 
1802379bc100SJani Nikula 		intel_dsi->dsi_hosts[port] = host;
1803379bc100SJani Nikula 	}
1804379bc100SJani Nikula 
1805379bc100SJani Nikula 	if (!intel_dsi_vbt_init(intel_dsi, MIPI_DSI_GENERIC_PANEL_ID)) {
1806b5280cd0SWambui Karuga 		drm_dbg_kms(&dev_priv->drm, "no device found\n");
1807379bc100SJani Nikula 		goto err;
1808379bc100SJani Nikula 	}
1809379bc100SJani Nikula 
1810379bc100SJani Nikula 	icl_dphy_param_init(intel_dsi);
1811f384e48dSVandita Kulkarni 
1812f384e48dSVandita Kulkarni 	icl_dsi_add_properties(intel_connector);
1813379bc100SJani Nikula 	return;
1814379bc100SJani Nikula 
1815379bc100SJani Nikula err:
1816379bc100SJani Nikula 	drm_encoder_cleanup(&encoder->base);
1817379bc100SJani Nikula 	kfree(intel_dsi);
1818379bc100SJani Nikula 	kfree(intel_connector);
1819379bc100SJani Nikula }
1820