xref: /linux/drivers/gpu/drm/gma500/psb_drv.h (revision cf8efd3afeff02fed2e2937ab3006618919bf65a)
15c49fd3aSAlan Cox /**************************************************************************
25c49fd3aSAlan Cox  * Copyright (c) 2007-2011, Intel Corporation.
35c49fd3aSAlan Cox  * All Rights Reserved.
45c49fd3aSAlan Cox  *
55c49fd3aSAlan Cox  * This program is free software; you can redistribute it and/or modify it
65c49fd3aSAlan Cox  * under the terms and conditions of the GNU General Public License,
75c49fd3aSAlan Cox  * version 2, as published by the Free Software Foundation.
85c49fd3aSAlan Cox  *
95c49fd3aSAlan Cox  * This program is distributed in the hope it will be useful, but WITHOUT
105c49fd3aSAlan Cox  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
115c49fd3aSAlan Cox  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
125c49fd3aSAlan Cox  * more details.
135c49fd3aSAlan Cox  *
145c49fd3aSAlan Cox  * You should have received a copy of the GNU General Public License along with
155c49fd3aSAlan Cox  * this program; if not, write to the Free Software Foundation, Inc.,
165c49fd3aSAlan Cox  * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
175c49fd3aSAlan Cox  *
185c49fd3aSAlan Cox  **************************************************************************/
195c49fd3aSAlan Cox 
205c49fd3aSAlan Cox #ifndef _PSB_DRV_H_
215c49fd3aSAlan Cox #define _PSB_DRV_H_
225c49fd3aSAlan Cox 
235c49fd3aSAlan Cox #include <linux/kref.h>
245c49fd3aSAlan Cox 
255c49fd3aSAlan Cox #include <drm/drmP.h>
26760285e7SDavid Howells #include <drm/drm_global.h>
27760285e7SDavid Howells #include <drm/gma_drm.h>
285c49fd3aSAlan Cox #include "psb_reg.h"
295c49fd3aSAlan Cox #include "psb_intel_drv.h"
305ea75e0fSPatrik Jakobsson #include "gma_display.h"
31d112a816SZhao Yakui #include "intel_bios.h"
325c49fd3aSAlan Cox #include "gtt.h"
335c49fd3aSAlan Cox #include "power.h"
34d839ede4SAlan Cox #include "opregion.h"
355c49fd3aSAlan Cox #include "oaktrail.h"
365c49fd3aSAlan Cox 
375c49fd3aSAlan Cox /* Append new drm mode definition here, align with libdrm definition */
385c49fd3aSAlan Cox #define DRM_MODE_SCALE_NO_SCALE   	2
395c49fd3aSAlan Cox 
405c49fd3aSAlan Cox enum {
415c49fd3aSAlan Cox 	CHIP_PSB_8108 = 0,		/* Poulsbo */
425c49fd3aSAlan Cox 	CHIP_PSB_8109 = 1,		/* Poulsbo */
435c49fd3aSAlan Cox 	CHIP_MRST_4100 = 2,		/* Moorestown/Oaktrail */
445c49fd3aSAlan Cox 	CHIP_MFLD_0130 = 3,		/* Medfield */
455c49fd3aSAlan Cox };
465c49fd3aSAlan Cox 
47ffbab09bSVille Syrjälä #define IS_PSB(dev) (((dev)->pdev->device & 0xfffe) == 0x8108)
489d3e2f53SPatrik Jakobsson #define IS_MRST(dev) (((dev)->pdev->device & 0xfff0) == 0x4100)
49ffbab09bSVille Syrjälä #define IS_MFLD(dev) (((dev)->pdev->device & 0xfff8) == 0x0130)
50ffbab09bSVille Syrjälä #define IS_CDV(dev) (((dev)->pdev->device & 0xfff0) == 0x0be0)
515c49fd3aSAlan Cox 
525c49fd3aSAlan Cox /*
535c49fd3aSAlan Cox  * Driver definitions
545c49fd3aSAlan Cox  */
555c49fd3aSAlan Cox 
565c49fd3aSAlan Cox #define DRIVER_NAME "gma500"
575c49fd3aSAlan Cox #define DRIVER_DESC "DRM driver for the Intel GMA500"
585c49fd3aSAlan Cox 
595c49fd3aSAlan Cox #define PSB_DRM_DRIVER_DATE "2011-06-06"
605c49fd3aSAlan Cox #define PSB_DRM_DRIVER_MAJOR 1
615c49fd3aSAlan Cox #define PSB_DRM_DRIVER_MINOR 0
625c49fd3aSAlan Cox #define PSB_DRM_DRIVER_PATCHLEVEL 0
635c49fd3aSAlan Cox 
645c49fd3aSAlan Cox /*
655c49fd3aSAlan Cox  *	Hardware offsets
665c49fd3aSAlan Cox  */
675c49fd3aSAlan Cox #define PSB_VDC_OFFSET		 0x00000000
685c49fd3aSAlan Cox #define PSB_VDC_SIZE		 0x000080000
695c49fd3aSAlan Cox #define MRST_MMIO_SIZE		 0x0000C0000
705c49fd3aSAlan Cox #define MDFLD_MMIO_SIZE          0x000100000
715c49fd3aSAlan Cox #define PSB_SGX_SIZE		 0x8000
725c49fd3aSAlan Cox #define PSB_SGX_OFFSET		 0x00040000
735c49fd3aSAlan Cox #define MRST_SGX_OFFSET		 0x00080000
745c49fd3aSAlan Cox /*
755c49fd3aSAlan Cox  *	PCI resource identifiers
765c49fd3aSAlan Cox  */
775c49fd3aSAlan Cox #define PSB_MMIO_RESOURCE	 0
785c49fd3aSAlan Cox #define PSB_GATT_RESOURCE	 2
795c49fd3aSAlan Cox #define PSB_GTT_RESOURCE	 3
805c49fd3aSAlan Cox /*
815c49fd3aSAlan Cox  *	PCI configuration
825c49fd3aSAlan Cox  */
835c49fd3aSAlan Cox #define PSB_GMCH_CTRL		 0x52
845c49fd3aSAlan Cox #define PSB_BSM			 0x5C
855c49fd3aSAlan Cox #define _PSB_GMCH_ENABLED	 0x4
865c49fd3aSAlan Cox #define PSB_PGETBL_CTL		 0x2020
875c49fd3aSAlan Cox #define _PSB_PGETBL_ENABLED	 0x00000001
885c49fd3aSAlan Cox #define PSB_SGX_2D_SLAVE_PORT	 0x4000
895c49fd3aSAlan Cox 
905c49fd3aSAlan Cox /* To get rid of */
915c49fd3aSAlan Cox #define PSB_TT_PRIV0_LIMIT	 (256*1024*1024)
925c49fd3aSAlan Cox #define PSB_TT_PRIV0_PLIMIT	 (PSB_TT_PRIV0_LIMIT >> PAGE_SHIFT)
935c49fd3aSAlan Cox 
945c49fd3aSAlan Cox /*
955c49fd3aSAlan Cox  *	SGX side MMU definitions (these can probably go)
965c49fd3aSAlan Cox  */
975c49fd3aSAlan Cox 
985c49fd3aSAlan Cox /*
995c49fd3aSAlan Cox  *	Flags for external memory type field.
1005c49fd3aSAlan Cox  */
1015c49fd3aSAlan Cox #define PSB_MMU_CACHED_MEMORY	  0x0001	/* Bind to MMU only */
1025c49fd3aSAlan Cox #define PSB_MMU_RO_MEMORY	  0x0002	/* MMU RO memory */
1035c49fd3aSAlan Cox #define PSB_MMU_WO_MEMORY	  0x0004	/* MMU WO memory */
1045c49fd3aSAlan Cox /*
1055c49fd3aSAlan Cox  *	PTE's and PDE's
1065c49fd3aSAlan Cox  */
1075c49fd3aSAlan Cox #define PSB_PDE_MASK		  0x003FFFFF
1085c49fd3aSAlan Cox #define PSB_PDE_SHIFT		  22
1095c49fd3aSAlan Cox #define PSB_PTE_SHIFT		  12
1105c49fd3aSAlan Cox /*
1115c49fd3aSAlan Cox  *	Cache control
1125c49fd3aSAlan Cox  */
1135c49fd3aSAlan Cox #define PSB_PTE_VALID		  0x0001	/* PTE / PDE valid */
1145c49fd3aSAlan Cox #define PSB_PTE_WO		  0x0002	/* Write only */
1155c49fd3aSAlan Cox #define PSB_PTE_RO		  0x0004	/* Read only */
1165c49fd3aSAlan Cox #define PSB_PTE_CACHED		  0x0008	/* CPU cache coherent */
1175c49fd3aSAlan Cox 
1185c49fd3aSAlan Cox /*
1195c49fd3aSAlan Cox  *	VDC registers and bits
1205c49fd3aSAlan Cox  */
1215c49fd3aSAlan Cox #define PSB_MSVDX_CLOCKGATING	  0x2064
1225c49fd3aSAlan Cox #define PSB_TOPAZ_CLOCKGATING	  0x2068
1235c49fd3aSAlan Cox #define PSB_HWSTAM		  0x2098
1245c49fd3aSAlan Cox #define PSB_INSTPM		  0x20C0
1255c49fd3aSAlan Cox #define PSB_INT_IDENTITY_R        0x20A4
126d839ede4SAlan Cox #define _PSB_IRQ_ASLE		  (1<<0)
1275c49fd3aSAlan Cox #define _MDFLD_PIPEC_EVENT_FLAG   (1<<2)
1285c49fd3aSAlan Cox #define _MDFLD_PIPEC_VBLANK_FLAG  (1<<3)
1295c49fd3aSAlan Cox #define _PSB_DPST_PIPEB_FLAG      (1<<4)
1305c49fd3aSAlan Cox #define _MDFLD_PIPEB_EVENT_FLAG   (1<<4)
1315c49fd3aSAlan Cox #define _PSB_VSYNC_PIPEB_FLAG	  (1<<5)
1325c49fd3aSAlan Cox #define _PSB_DPST_PIPEA_FLAG      (1<<6)
1335c49fd3aSAlan Cox #define _PSB_PIPEA_EVENT_FLAG     (1<<6)
1345c49fd3aSAlan Cox #define _PSB_VSYNC_PIPEA_FLAG	  (1<<7)
1355c49fd3aSAlan Cox #define _MDFLD_MIPIA_FLAG	  (1<<16)
1365c49fd3aSAlan Cox #define _MDFLD_MIPIC_FLAG	  (1<<17)
13768cb638fSAlan Cox #define _PSB_IRQ_DISP_HOTSYNC	  (1<<17)
1385c49fd3aSAlan Cox #define _PSB_IRQ_SGX_FLAG	  (1<<18)
1395c49fd3aSAlan Cox #define _PSB_IRQ_MSVDX_FLAG	  (1<<19)
1405c49fd3aSAlan Cox #define _LNC_IRQ_TOPAZ_FLAG	  (1<<20)
1415c49fd3aSAlan Cox 
142700e59f6SPatrik Jakobsson #define _PSB_PIPE_EVENT_FLAG	(_PSB_VSYNC_PIPEA_FLAG | \
143700e59f6SPatrik Jakobsson 				 _PSB_VSYNC_PIPEB_FLAG)
144700e59f6SPatrik Jakobsson 
1455c49fd3aSAlan Cox /* This flag includes all the display IRQ bits excepts the vblank irqs. */
1465c49fd3aSAlan Cox #define _MDFLD_DISP_ALL_IRQ_FLAG (_MDFLD_PIPEC_EVENT_FLAG | \
1475c49fd3aSAlan Cox 				  _MDFLD_PIPEB_EVENT_FLAG | \
1485c49fd3aSAlan Cox 				  _PSB_PIPEA_EVENT_FLAG | \
1495c49fd3aSAlan Cox 				  _PSB_VSYNC_PIPEA_FLAG | \
1505c49fd3aSAlan Cox 				  _MDFLD_MIPIA_FLAG | \
1515c49fd3aSAlan Cox 				  _MDFLD_MIPIC_FLAG)
1525c49fd3aSAlan Cox #define PSB_INT_IDENTITY_R	  0x20A4
1535c49fd3aSAlan Cox #define PSB_INT_MASK_R		  0x20A8
1545c49fd3aSAlan Cox #define PSB_INT_ENABLE_R	  0x20A0
1555c49fd3aSAlan Cox 
1565c49fd3aSAlan Cox #define _PSB_MMU_ER_MASK      0x0001FF00
1575c49fd3aSAlan Cox #define _PSB_MMU_ER_HOST      (1 << 16)
1585c49fd3aSAlan Cox #define GPIOA			0x5010
1595c49fd3aSAlan Cox #define GPIOB			0x5014
1605c49fd3aSAlan Cox #define GPIOC			0x5018
1615c49fd3aSAlan Cox #define GPIOD			0x501c
1625c49fd3aSAlan Cox #define GPIOE			0x5020
1635c49fd3aSAlan Cox #define GPIOF			0x5024
1645c49fd3aSAlan Cox #define GPIOG			0x5028
1655c49fd3aSAlan Cox #define GPIOH			0x502c
1665c49fd3aSAlan Cox #define GPIO_CLOCK_DIR_MASK		(1 << 0)
1675c49fd3aSAlan Cox #define GPIO_CLOCK_DIR_IN		(0 << 1)
1685c49fd3aSAlan Cox #define GPIO_CLOCK_DIR_OUT		(1 << 1)
1695c49fd3aSAlan Cox #define GPIO_CLOCK_VAL_MASK		(1 << 2)
1705c49fd3aSAlan Cox #define GPIO_CLOCK_VAL_OUT		(1 << 3)
1715c49fd3aSAlan Cox #define GPIO_CLOCK_VAL_IN		(1 << 4)
1725c49fd3aSAlan Cox #define GPIO_CLOCK_PULLUP_DISABLE	(1 << 5)
1735c49fd3aSAlan Cox #define GPIO_DATA_DIR_MASK		(1 << 8)
1745c49fd3aSAlan Cox #define GPIO_DATA_DIR_IN		(0 << 9)
1755c49fd3aSAlan Cox #define GPIO_DATA_DIR_OUT		(1 << 9)
1765c49fd3aSAlan Cox #define GPIO_DATA_VAL_MASK		(1 << 10)
1775c49fd3aSAlan Cox #define GPIO_DATA_VAL_OUT		(1 << 11)
1785c49fd3aSAlan Cox #define GPIO_DATA_VAL_IN		(1 << 12)
1795c49fd3aSAlan Cox #define GPIO_DATA_PULLUP_DISABLE	(1 << 13)
1805c49fd3aSAlan Cox 
1815c49fd3aSAlan Cox #define VCLK_DIVISOR_VGA0   0x6000
1825c49fd3aSAlan Cox #define VCLK_DIVISOR_VGA1   0x6004
1835c49fd3aSAlan Cox #define VCLK_POST_DIV	    0x6010
1845c49fd3aSAlan Cox 
1855c49fd3aSAlan Cox #define PSB_COMM_2D (PSB_ENGINE_2D << 4)
1865c49fd3aSAlan Cox #define PSB_COMM_3D (PSB_ENGINE_3D << 4)
1875c49fd3aSAlan Cox #define PSB_COMM_TA (PSB_ENGINE_TA << 4)
1885c49fd3aSAlan Cox #define PSB_COMM_HP (PSB_ENGINE_HP << 4)
1895c49fd3aSAlan Cox #define PSB_COMM_USER_IRQ (1024 >> 2)
1905c49fd3aSAlan Cox #define PSB_COMM_USER_IRQ_LOST (PSB_COMM_USER_IRQ + 1)
1915c49fd3aSAlan Cox #define PSB_COMM_FW (2048 >> 2)
1925c49fd3aSAlan Cox 
1935c49fd3aSAlan Cox #define PSB_UIRQ_VISTEST	       1
1945c49fd3aSAlan Cox #define PSB_UIRQ_OOM_REPLY	       2
1955c49fd3aSAlan Cox #define PSB_UIRQ_FIRE_TA_REPLY	       3
1965c49fd3aSAlan Cox #define PSB_UIRQ_FIRE_RASTER_REPLY     4
1975c49fd3aSAlan Cox 
1985c49fd3aSAlan Cox #define PSB_2D_SIZE (256*1024*1024)
1995c49fd3aSAlan Cox #define PSB_MAX_RELOC_PAGES 1024
2005c49fd3aSAlan Cox 
2015c49fd3aSAlan Cox #define PSB_LOW_REG_OFFS 0x0204
2025c49fd3aSAlan Cox #define PSB_HIGH_REG_OFFS 0x0600
2035c49fd3aSAlan Cox 
2045c49fd3aSAlan Cox #define PSB_NUM_VBLANKS 2
2055c49fd3aSAlan Cox 
2065c49fd3aSAlan Cox 
2075c49fd3aSAlan Cox #define PSB_2D_SIZE (256*1024*1024)
2085c49fd3aSAlan Cox #define PSB_MAX_RELOC_PAGES 1024
2095c49fd3aSAlan Cox 
2105c49fd3aSAlan Cox #define PSB_LOW_REG_OFFS 0x0204
2115c49fd3aSAlan Cox #define PSB_HIGH_REG_OFFS 0x0600
2125c49fd3aSAlan Cox 
2135c49fd3aSAlan Cox #define PSB_NUM_VBLANKS 2
2145c49fd3aSAlan Cox #define PSB_WATCHDOG_DELAY (DRM_HZ * 2)
2155c49fd3aSAlan Cox #define PSB_LID_DELAY (DRM_HZ / 10)
2165c49fd3aSAlan Cox 
2175c49fd3aSAlan Cox #define MDFLD_PNW_B0 0x04
2185c49fd3aSAlan Cox #define MDFLD_PNW_C0 0x08
2195c49fd3aSAlan Cox 
2205c49fd3aSAlan Cox #define MDFLD_DSR_2D_3D_0 	(1 << 0)
2215c49fd3aSAlan Cox #define MDFLD_DSR_2D_3D_2 	(1 << 1)
2225c49fd3aSAlan Cox #define MDFLD_DSR_CURSOR_0 	(1 << 2)
2235c49fd3aSAlan Cox #define MDFLD_DSR_CURSOR_2	(1 << 3)
2245c49fd3aSAlan Cox #define MDFLD_DSR_OVERLAY_0 	(1 << 4)
2255c49fd3aSAlan Cox #define MDFLD_DSR_OVERLAY_2 	(1 << 5)
2265c49fd3aSAlan Cox #define MDFLD_DSR_MIPI_CONTROL	(1 << 6)
2275c49fd3aSAlan Cox #define MDFLD_DSR_DAMAGE_MASK_0	((1 << 0) | (1 << 2) | (1 << 4))
2285c49fd3aSAlan Cox #define MDFLD_DSR_DAMAGE_MASK_2	((1 << 1) | (1 << 3) | (1 << 5))
2295c49fd3aSAlan Cox #define MDFLD_DSR_2D_3D 	(MDFLD_DSR_2D_3D_0 | MDFLD_DSR_2D_3D_2)
2305c49fd3aSAlan Cox 
2315c49fd3aSAlan Cox #define MDFLD_DSR_RR		45
2325c49fd3aSAlan Cox #define MDFLD_DPU_ENABLE 	(1 << 31)
2335c49fd3aSAlan Cox #define MDFLD_DSR_FULLSCREEN 	(1 << 30)
2345c49fd3aSAlan Cox #define MDFLD_DSR_DELAY		(DRM_HZ / MDFLD_DSR_RR)
2355c49fd3aSAlan Cox 
2365c49fd3aSAlan Cox #define PSB_PWR_STATE_ON		1
2375c49fd3aSAlan Cox #define PSB_PWR_STATE_OFF		2
2385c49fd3aSAlan Cox 
2395c49fd3aSAlan Cox #define PSB_PMPOLICY_NOPM		0
2405c49fd3aSAlan Cox #define PSB_PMPOLICY_CLOCKGATING	1
2415c49fd3aSAlan Cox #define PSB_PMPOLICY_POWERDOWN		2
2425c49fd3aSAlan Cox 
2435c49fd3aSAlan Cox #define PSB_PMSTATE_POWERUP		0
2445c49fd3aSAlan Cox #define PSB_PMSTATE_CLOCKGATED		1
2455c49fd3aSAlan Cox #define PSB_PMSTATE_POWERDOWN		2
2465c49fd3aSAlan Cox #define PSB_PCIx_MSI_ADDR_LOC		0x94
2475c49fd3aSAlan Cox #define PSB_PCIx_MSI_DATA_LOC		0x98
2485c49fd3aSAlan Cox 
2495c49fd3aSAlan Cox /* Medfield crystal settings */
2505c49fd3aSAlan Cox #define KSEL_CRYSTAL_19 1
2515c49fd3aSAlan Cox #define KSEL_BYPASS_19 5
2525c49fd3aSAlan Cox #define KSEL_BYPASS_25 6
2535c49fd3aSAlan Cox #define KSEL_BYPASS_83_100 7
2545c49fd3aSAlan Cox 
2555c49fd3aSAlan Cox struct opregion_header;
2565c49fd3aSAlan Cox struct opregion_acpi;
2575c49fd3aSAlan Cox struct opregion_swsci;
2585c49fd3aSAlan Cox struct opregion_asle;
2595c49fd3aSAlan Cox 
2605c49fd3aSAlan Cox struct psb_intel_opregion {
2615c49fd3aSAlan Cox 	struct opregion_header *header;
2625c49fd3aSAlan Cox 	struct opregion_acpi *acpi;
2635c49fd3aSAlan Cox 	struct opregion_swsci *swsci;
2645c49fd3aSAlan Cox 	struct opregion_asle *asle;
2651fb28e9eSAlan Cox 	void *vbt;
266d839ede4SAlan Cox 	u32 __iomem *lid_state;
2675c49fd3aSAlan Cox };
2685c49fd3aSAlan Cox 
2695736995bSPatrik Jakobsson struct sdvo_device_mapping {
2705736995bSPatrik Jakobsson 	u8 initialized;
2715736995bSPatrik Jakobsson 	u8 dvo_port;
2725736995bSPatrik Jakobsson 	u8 slave_addr;
2735736995bSPatrik Jakobsson 	u8 dvo_wiring;
2745736995bSPatrik Jakobsson 	u8 i2c_pin;
2755736995bSPatrik Jakobsson 	u8 i2c_speed;
2765736995bSPatrik Jakobsson 	u8 ddc_pin;
2775736995bSPatrik Jakobsson };
2785736995bSPatrik Jakobsson 
2795c0c1d50SPatrik Jakobsson struct intel_gmbus {
2805c0c1d50SPatrik Jakobsson 	struct i2c_adapter adapter;
2815c0c1d50SPatrik Jakobsson 	struct i2c_adapter *force_bit;
2825c0c1d50SPatrik Jakobsson 	u32 reg0;
2835c0c1d50SPatrik Jakobsson };
2845c0c1d50SPatrik Jakobsson 
285648a8e34SAlan Cox /*
2868512e074SAlan Cox  *	Register offset maps
2878512e074SAlan Cox  */
2888512e074SAlan Cox 
2898512e074SAlan Cox struct psb_offset {
2908512e074SAlan Cox 	u32	fp0;
2918512e074SAlan Cox 	u32	fp1;
2928512e074SAlan Cox 	u32	cntr;
2938512e074SAlan Cox 	u32	conf;
2948512e074SAlan Cox 	u32	src;
2958512e074SAlan Cox 	u32	dpll;
2968512e074SAlan Cox 	u32	dpll_md;
2978512e074SAlan Cox 	u32	htotal;
2988512e074SAlan Cox 	u32	hblank;
2998512e074SAlan Cox 	u32	hsync;
3008512e074SAlan Cox 	u32	vtotal;
3018512e074SAlan Cox 	u32	vblank;
3028512e074SAlan Cox 	u32	vsync;
3038512e074SAlan Cox 	u32	stride;
3048512e074SAlan Cox 	u32	size;
3058512e074SAlan Cox 	u32	pos;
3068512e074SAlan Cox 	u32	surf;
3078512e074SAlan Cox 	u32	addr;
3088512e074SAlan Cox 	u32	base;
3098512e074SAlan Cox 	u32	status;
3108512e074SAlan Cox 	u32	linoff;
3118512e074SAlan Cox 	u32	tileoff;
3128512e074SAlan Cox 	u32	palette;
3138512e074SAlan Cox };
3148512e074SAlan Cox 
3158512e074SAlan Cox /*
316648a8e34SAlan Cox  *	Register save state. This is used to hold the context when the
317648a8e34SAlan Cox  *	device is powered off. In the case of Oaktrail this can (but does not
318648a8e34SAlan Cox  *	yet) include screen blank. Operations occuring during the save
319648a8e34SAlan Cox  *	update the register cache instead.
320648a8e34SAlan Cox  */
3216256304bSAlan Cox 
3226256304bSAlan Cox /*
3236256304bSAlan Cox  *	Common status for pipes.
3246256304bSAlan Cox  */
3256256304bSAlan Cox struct psb_pipe {
3266256304bSAlan Cox 	u32	fp0;
3276256304bSAlan Cox 	u32	fp1;
3286256304bSAlan Cox 	u32	cntr;
3296256304bSAlan Cox 	u32	conf;
3306256304bSAlan Cox 	u32	src;
3316256304bSAlan Cox 	u32	dpll;
3326256304bSAlan Cox 	u32	dpll_md;
3336256304bSAlan Cox 	u32	htotal;
3346256304bSAlan Cox 	u32	hblank;
3356256304bSAlan Cox 	u32	hsync;
3366256304bSAlan Cox 	u32	vtotal;
3376256304bSAlan Cox 	u32	vblank;
3386256304bSAlan Cox 	u32	vsync;
3396256304bSAlan Cox 	u32	stride;
3406256304bSAlan Cox 	u32	size;
3416256304bSAlan Cox 	u32	pos;
3426256304bSAlan Cox 	u32	base;
3436256304bSAlan Cox 	u32	surf;
3446256304bSAlan Cox 	u32	addr;
3456256304bSAlan Cox 	u32	status;
3466256304bSAlan Cox 	u32	linoff;
3476256304bSAlan Cox 	u32	tileoff;
3486256304bSAlan Cox 	u32	palette[256];
3496256304bSAlan Cox };
3506256304bSAlan Cox 
351648a8e34SAlan Cox struct psb_state {
352648a8e34SAlan Cox 	uint32_t saveVCLK_DIVISOR_VGA0;
353648a8e34SAlan Cox 	uint32_t saveVCLK_DIVISOR_VGA1;
354648a8e34SAlan Cox 	uint32_t saveVCLK_POST_DIV;
355648a8e34SAlan Cox 	uint32_t saveVGACNTRL;
356648a8e34SAlan Cox 	uint32_t saveADPA;
357648a8e34SAlan Cox 	uint32_t saveLVDS;
358648a8e34SAlan Cox 	uint32_t saveDVOA;
359648a8e34SAlan Cox 	uint32_t saveDVOB;
360648a8e34SAlan Cox 	uint32_t saveDVOC;
361648a8e34SAlan Cox 	uint32_t savePP_ON;
362648a8e34SAlan Cox 	uint32_t savePP_OFF;
363648a8e34SAlan Cox 	uint32_t savePP_CONTROL;
364648a8e34SAlan Cox 	uint32_t savePP_CYCLE;
365648a8e34SAlan Cox 	uint32_t savePFIT_CONTROL;
366648a8e34SAlan Cox 	uint32_t saveCLOCKGATING;
367648a8e34SAlan Cox 	uint32_t saveDSPARB;
368648a8e34SAlan Cox 	uint32_t savePFIT_AUTO_RATIOS;
369648a8e34SAlan Cox 	uint32_t savePFIT_PGM_RATIOS;
370648a8e34SAlan Cox 	uint32_t savePP_ON_DELAYS;
371648a8e34SAlan Cox 	uint32_t savePP_OFF_DELAYS;
372648a8e34SAlan Cox 	uint32_t savePP_DIVISOR;
373648a8e34SAlan Cox 	uint32_t saveBCLRPAT_A;
374648a8e34SAlan Cox 	uint32_t saveBCLRPAT_B;
375648a8e34SAlan Cox 	uint32_t savePERF_MODE;
376648a8e34SAlan Cox 	uint32_t saveDSPFW1;
377648a8e34SAlan Cox 	uint32_t saveDSPFW2;
378648a8e34SAlan Cox 	uint32_t saveDSPFW3;
379648a8e34SAlan Cox 	uint32_t saveDSPFW4;
380648a8e34SAlan Cox 	uint32_t saveDSPFW5;
381648a8e34SAlan Cox 	uint32_t saveDSPFW6;
382648a8e34SAlan Cox 	uint32_t saveCHICKENBIT;
383648a8e34SAlan Cox 	uint32_t saveDSPACURSOR_CTRL;
384648a8e34SAlan Cox 	uint32_t saveDSPBCURSOR_CTRL;
385648a8e34SAlan Cox 	uint32_t saveDSPACURSOR_BASE;
386648a8e34SAlan Cox 	uint32_t saveDSPBCURSOR_BASE;
387648a8e34SAlan Cox 	uint32_t saveDSPACURSOR_POS;
388648a8e34SAlan Cox 	uint32_t saveDSPBCURSOR_POS;
389648a8e34SAlan Cox 	uint32_t saveOV_OVADD;
390648a8e34SAlan Cox 	uint32_t saveOV_OGAMC0;
391648a8e34SAlan Cox 	uint32_t saveOV_OGAMC1;
392648a8e34SAlan Cox 	uint32_t saveOV_OGAMC2;
393648a8e34SAlan Cox 	uint32_t saveOV_OGAMC3;
394648a8e34SAlan Cox 	uint32_t saveOV_OGAMC4;
395648a8e34SAlan Cox 	uint32_t saveOV_OGAMC5;
396648a8e34SAlan Cox 	uint32_t saveOVC_OVADD;
397648a8e34SAlan Cox 	uint32_t saveOVC_OGAMC0;
398648a8e34SAlan Cox 	uint32_t saveOVC_OGAMC1;
399648a8e34SAlan Cox 	uint32_t saveOVC_OGAMC2;
400648a8e34SAlan Cox 	uint32_t saveOVC_OGAMC3;
401648a8e34SAlan Cox 	uint32_t saveOVC_OGAMC4;
402648a8e34SAlan Cox 	uint32_t saveOVC_OGAMC5;
403648a8e34SAlan Cox 
404648a8e34SAlan Cox 	/* DPST register save */
405648a8e34SAlan Cox 	uint32_t saveHISTOGRAM_INT_CONTROL_REG;
406648a8e34SAlan Cox 	uint32_t saveHISTOGRAM_LOGIC_CONTROL_REG;
407648a8e34SAlan Cox 	uint32_t savePWM_CONTROL_LOGIC;
408648a8e34SAlan Cox };
409648a8e34SAlan Cox 
410026abc33SKirill A. Shutemov struct medfield_state {
411026abc33SKirill A. Shutemov 	uint32_t saveMIPI;
412026abc33SKirill A. Shutemov 	uint32_t saveMIPI_C;
413026abc33SKirill A. Shutemov 
414026abc33SKirill A. Shutemov 	uint32_t savePFIT_CONTROL;
415026abc33SKirill A. Shutemov 	uint32_t savePFIT_PGM_RATIOS;
416026abc33SKirill A. Shutemov 	uint32_t saveHDMIPHYMISCCTL;
417026abc33SKirill A. Shutemov 	uint32_t saveHDMIB_CONTROL;
418026abc33SKirill A. Shutemov };
419026abc33SKirill A. Shutemov 
42009016a11SAlan Cox struct cdv_state {
42109016a11SAlan Cox 	uint32_t saveDSPCLK_GATE_D;
42209016a11SAlan Cox 	uint32_t saveRAMCLK_GATE_D;
42309016a11SAlan Cox 	uint32_t saveDSPARB;
42409016a11SAlan Cox 	uint32_t saveDSPFW[6];
42509016a11SAlan Cox 	uint32_t saveADPA;
42609016a11SAlan Cox 	uint32_t savePP_CONTROL;
42709016a11SAlan Cox 	uint32_t savePFIT_PGM_RATIOS;
42809016a11SAlan Cox 	uint32_t saveLVDS;
42909016a11SAlan Cox 	uint32_t savePFIT_CONTROL;
43009016a11SAlan Cox 	uint32_t savePP_ON_DELAYS;
43109016a11SAlan Cox 	uint32_t savePP_OFF_DELAYS;
43209016a11SAlan Cox 	uint32_t savePP_CYCLE;
43309016a11SAlan Cox 	uint32_t saveVGACNTRL;
43409016a11SAlan Cox 	uint32_t saveIER;
43509016a11SAlan Cox 	uint32_t saveIMR;
43609016a11SAlan Cox 	u8	 saveLBB;
43709016a11SAlan Cox };
43809016a11SAlan Cox 
439c6265ff5SAlan Cox struct psb_save_area {
4406256304bSAlan Cox 	struct psb_pipe pipe[3];
441c6265ff5SAlan Cox 	uint32_t saveBSM;
442c6265ff5SAlan Cox 	uint32_t saveVBT;
443c6265ff5SAlan Cox 	union {
444c6265ff5SAlan Cox 	        struct psb_state psb;
445026abc33SKirill A. Shutemov 		struct medfield_state mdfld;
44609016a11SAlan Cox 		struct cdv_state cdv;
447c6265ff5SAlan Cox 	};
448c6265ff5SAlan Cox 	uint32_t saveBLC_PWM_CTL2;
449c6265ff5SAlan Cox 	uint32_t saveBLC_PWM_CTL;
450c6265ff5SAlan Cox };
451c6265ff5SAlan Cox 
4525c49fd3aSAlan Cox struct psb_ops;
4535c49fd3aSAlan Cox 
45404bd564fSAlan Cox #define PSB_NUM_PIPE		3
45504bd564fSAlan Cox 
4565c49fd3aSAlan Cox struct drm_psb_private {
4575c49fd3aSAlan Cox 	struct drm_device *dev;
4585c49fd3aSAlan Cox 	const struct psb_ops *ops;
4598512e074SAlan Cox 	const struct psb_offset *regmap;
4605c49fd3aSAlan Cox 
4611fb28e9eSAlan Cox 	struct child_device_config *child_dev;
4621fb28e9eSAlan Cox 	int child_dev_num;
4631fb28e9eSAlan Cox 
4645c49fd3aSAlan Cox 	struct psb_gtt gtt;
4655c49fd3aSAlan Cox 
4665c49fd3aSAlan Cox 	/* GTT Memory manager */
4675c49fd3aSAlan Cox 	struct psb_gtt_mm *gtt_mm;
4685c49fd3aSAlan Cox 	struct page *scratch_page;
469eab37607SKirill A. Shutemov 	u32 __iomem *gtt_map;
4705c49fd3aSAlan Cox 	uint32_t stolen_base;
47137214ca0SKirill A. Shutemov 	u8 __iomem *vram_addr;
4725c49fd3aSAlan Cox 	unsigned long vram_stolen_size;
4735c49fd3aSAlan Cox 	int gtt_initialized;
4745c49fd3aSAlan Cox 	u16 gmch_ctrl;		/* Saved GTT setup */
4755c49fd3aSAlan Cox 	u32 pge_ctl;
4765c49fd3aSAlan Cox 
4775c49fd3aSAlan Cox 	struct mutex gtt_mutex;
4785c49fd3aSAlan Cox 	struct resource *gtt_mem;	/* Our PCI resource */
4795c49fd3aSAlan Cox 
4805c49fd3aSAlan Cox 	struct psb_mmu_driver *mmu;
4815c49fd3aSAlan Cox 	struct psb_mmu_pd *pf_pd;
4825c49fd3aSAlan Cox 
4835c49fd3aSAlan Cox 	/*
4845c49fd3aSAlan Cox 	 * Register base
4855c49fd3aSAlan Cox 	 */
4865c49fd3aSAlan Cox 
487846a6038SKirill A. Shutemov 	uint8_t __iomem *sgx_reg;
488846a6038SKirill A. Shutemov 	uint8_t __iomem *vdc_reg;
4895c49fd3aSAlan Cox 	uint32_t gatt_free_offset;
4905c49fd3aSAlan Cox 
4915c49fd3aSAlan Cox 	/*
4925c49fd3aSAlan Cox 	 * Fencing / irq.
4935c49fd3aSAlan Cox 	 */
4945c49fd3aSAlan Cox 
4955c49fd3aSAlan Cox 	uint32_t vdc_irq_mask;
4965c49fd3aSAlan Cox 	uint32_t pipestat[PSB_NUM_PIPE];
4975c49fd3aSAlan Cox 
4985c49fd3aSAlan Cox 	spinlock_t irqmask_lock;
4995c49fd3aSAlan Cox 
5005c49fd3aSAlan Cox 	/*
5015c49fd3aSAlan Cox 	 * Power
5025c49fd3aSAlan Cox 	 */
5035c49fd3aSAlan Cox 
5045c49fd3aSAlan Cox 	bool suspended;
5055c49fd3aSAlan Cox 	bool display_power;
5065c49fd3aSAlan Cox 	int display_count;
5075c49fd3aSAlan Cox 
5085c49fd3aSAlan Cox 	/*
5095c49fd3aSAlan Cox 	 * Modesetting
5105c49fd3aSAlan Cox 	 */
5115c49fd3aSAlan Cox 	struct psb_intel_mode_device mode_dev;
5124ab2c7f1SAlan Cox 	bool modeset;	/* true if we have done the mode_device setup */
5135c49fd3aSAlan Cox 
5145c49fd3aSAlan Cox 	struct drm_crtc *plane_to_crtc_mapping[PSB_NUM_PIPE];
5155c49fd3aSAlan Cox 	struct drm_crtc *pipe_to_crtc_mapping[PSB_NUM_PIPE];
5165c49fd3aSAlan Cox 	uint32_t num_pipe;
5175c49fd3aSAlan Cox 
5185c49fd3aSAlan Cox 	/*
5195c49fd3aSAlan Cox 	 * OSPM info (Power management base) (can go ?)
5205c49fd3aSAlan Cox 	 */
5215c49fd3aSAlan Cox 	uint32_t ospm_base;
5225c49fd3aSAlan Cox 
5235c49fd3aSAlan Cox 	/*
5245c49fd3aSAlan Cox 	 * Sizes info
5255c49fd3aSAlan Cox 	 */
5265c49fd3aSAlan Cox 
5275c49fd3aSAlan Cox 	u32 fuse_reg_value;
5285c49fd3aSAlan Cox 	u32 video_device_fuse;
5295c49fd3aSAlan Cox 
5305c49fd3aSAlan Cox 	/* PCI revision ID for B0:D2:F0 */
5315c49fd3aSAlan Cox 	uint8_t platform_rev_id;
5325c49fd3aSAlan Cox 
5335c0c1d50SPatrik Jakobsson 	/* gmbus */
5345c0c1d50SPatrik Jakobsson 	struct intel_gmbus *gmbus;
5355c0c1d50SPatrik Jakobsson 
5365736995bSPatrik Jakobsson 	/* Used by SDVO */
5375736995bSPatrik Jakobsson 	int crt_ddc_pin;
5385736995bSPatrik Jakobsson 	/* FIXME: The mappings should be parsed from bios but for now we can
5395736995bSPatrik Jakobsson 		  pretend there are no mappings available */
5405736995bSPatrik Jakobsson 	struct sdvo_device_mapping sdvo_mappings[2];
5415736995bSPatrik Jakobsson 	u32 hotplug_supported_mask;
5425736995bSPatrik Jakobsson 	struct drm_property *broadcast_rgb_property;
5435736995bSPatrik Jakobsson 	struct drm_property *force_audio_property;
5445736995bSPatrik Jakobsson 
5455c49fd3aSAlan Cox 	/*
5465c49fd3aSAlan Cox 	 * LVDS info
5475c49fd3aSAlan Cox 	 */
5485c49fd3aSAlan Cox 	int backlight_duty_cycle;	/* restore backlight to this value */
5495c49fd3aSAlan Cox 	bool panel_wants_dither;
5505c49fd3aSAlan Cox 	struct drm_display_mode *panel_fixed_mode;
5515c49fd3aSAlan Cox 	struct drm_display_mode *lfp_lvds_vbt_mode;
5525c49fd3aSAlan Cox 	struct drm_display_mode *sdvo_lvds_vbt_mode;
5535c49fd3aSAlan Cox 
5545c49fd3aSAlan Cox 	struct bdb_lvds_backlight *lvds_bl; /* LVDS backlight info from VBT */
555a12d6a07SPatrik Jakobsson 	struct psb_intel_i2c_chan *lvds_i2c_bus; /* FIXME: Remove this? */
5565c49fd3aSAlan Cox 
5575c49fd3aSAlan Cox 	/* Feature bits from the VBIOS */
5585c49fd3aSAlan Cox 	unsigned int int_tv_support:1;
5595c49fd3aSAlan Cox 	unsigned int lvds_dither:1;
5605c49fd3aSAlan Cox 	unsigned int lvds_vbt:1;
5615c49fd3aSAlan Cox 	unsigned int int_crt_support:1;
5625c49fd3aSAlan Cox 	unsigned int lvds_use_ssc:1;
5635c49fd3aSAlan Cox 	int lvds_ssc_freq;
5645c49fd3aSAlan Cox 	bool is_lvds_on;
5655c49fd3aSAlan Cox 	bool is_mipi_on;
5665c49fd3aSAlan Cox 	u32 mipi_ctrl_display;
5675c49fd3aSAlan Cox 
5685c49fd3aSAlan Cox 	unsigned int core_freq;
5695c49fd3aSAlan Cox 	uint32_t iLVDS_enable;
5705c49fd3aSAlan Cox 
5715c49fd3aSAlan Cox 	/* Runtime PM state */
5725c49fd3aSAlan Cox 	int rpm_enabled;
5735c49fd3aSAlan Cox 
5745c49fd3aSAlan Cox 	/* MID specific */
5754086b1e2SKirill A. Shutemov 	bool has_gct;
5765c49fd3aSAlan Cox 	struct oaktrail_gct_data gct_data;
5775c49fd3aSAlan Cox 
578933315acSAlan Cox 	/* Oaktrail HDMI state */
5795c49fd3aSAlan Cox 	struct oaktrail_hdmi_dev *hdmi_priv;
5805c49fd3aSAlan Cox 
5815c49fd3aSAlan Cox 	/*
5825c49fd3aSAlan Cox 	 * Register state
5835c49fd3aSAlan Cox 	 */
584c6265ff5SAlan Cox 
585c6265ff5SAlan Cox 	struct psb_save_area regs;
586c6265ff5SAlan Cox 
5875c49fd3aSAlan Cox 	/* MSI reg save */
5885c49fd3aSAlan Cox 	uint32_t msi_addr;
5895c49fd3aSAlan Cox 	uint32_t msi_data;
5905c49fd3aSAlan Cox 
591ae0a246aSAlan Cox 	/*
592ae0a246aSAlan Cox 	 * Hotplug handling
593ae0a246aSAlan Cox 	 */
594ae0a246aSAlan Cox 
595ae0a246aSAlan Cox 	struct work_struct hotplug_work;
5965c49fd3aSAlan Cox 
5975c49fd3aSAlan Cox 	/*
5985c49fd3aSAlan Cox 	 * LID-Switch
5995c49fd3aSAlan Cox 	 */
6005c49fd3aSAlan Cox 	spinlock_t lid_lock;
6015c49fd3aSAlan Cox 	struct timer_list lid_timer;
6025c49fd3aSAlan Cox 	struct psb_intel_opregion opregion;
6035c49fd3aSAlan Cox 	u32 lid_last_state;
6045c49fd3aSAlan Cox 
6055c49fd3aSAlan Cox 	/*
6065c49fd3aSAlan Cox 	 * Watchdog
6075c49fd3aSAlan Cox 	 */
6085c49fd3aSAlan Cox 
6095c49fd3aSAlan Cox 	uint32_t apm_reg;
6105c49fd3aSAlan Cox 	uint16_t apm_base;
6115c49fd3aSAlan Cox 
6125c49fd3aSAlan Cox 	/*
6135c49fd3aSAlan Cox 	 * Used for modifying backlight from
6145c49fd3aSAlan Cox 	 * xrandr -- consider removing and using HAL instead
6155c49fd3aSAlan Cox 	 */
6165c49fd3aSAlan Cox 	struct backlight_device *backlight_device;
6175c49fd3aSAlan Cox 	struct drm_property *backlight_property;
618d112a816SZhao Yakui 	bool backlight_enabled;
619d112a816SZhao Yakui 	int backlight_level;
6205c49fd3aSAlan Cox 	uint32_t blc_adj1;
6215c49fd3aSAlan Cox 	uint32_t blc_adj2;
6225c49fd3aSAlan Cox 
6235c49fd3aSAlan Cox 	void *fbdev;
6245c49fd3aSAlan Cox 
6255c49fd3aSAlan Cox 	/* 2D acceleration */
6269242fe23SAlan Cox 	spinlock_t lock_2d;
627026abc33SKirill A. Shutemov 
628026abc33SKirill A. Shutemov 	/*
629026abc33SKirill A. Shutemov 	 * Panel brightness
630026abc33SKirill A. Shutemov 	 */
631026abc33SKirill A. Shutemov 	int brightness;
632026abc33SKirill A. Shutemov 	int brightness_adjusted;
633026abc33SKirill A. Shutemov 
634026abc33SKirill A. Shutemov 	bool dsr_enable;
635026abc33SKirill A. Shutemov 	u32 dsr_fb_update;
636026abc33SKirill A. Shutemov 	bool dpi_panel_on[3];
637026abc33SKirill A. Shutemov 	void *dsi_configs[2];
638026abc33SKirill A. Shutemov 	u32 bpp;
639026abc33SKirill A. Shutemov 	u32 bpp2;
640026abc33SKirill A. Shutemov 
641026abc33SKirill A. Shutemov 	u32 pipeconf[3];
642026abc33SKirill A. Shutemov 	u32 dspcntr[3];
643026abc33SKirill A. Shutemov 
644026abc33SKirill A. Shutemov 	int mdfld_panel_id;
645642c52fcSAlan Cox 
646642c52fcSAlan Cox 	bool dplla_96mhz;	/* DPLL data from the VBT */
647d112a816SZhao Yakui 
648d112a816SZhao Yakui 	struct {
649d112a816SZhao Yakui 		int rate;
650d112a816SZhao Yakui 		int lanes;
651d112a816SZhao Yakui 		int preemphasis;
652d112a816SZhao Yakui 		int vswing;
653d112a816SZhao Yakui 
654d112a816SZhao Yakui 		bool initialized;
655d112a816SZhao Yakui 		bool support;
656d112a816SZhao Yakui 		int bpp;
657d112a816SZhao Yakui 		struct edp_power_seq pps;
658d112a816SZhao Yakui 	} edp;
659d112a816SZhao Yakui 	uint8_t panel_type;
6605c49fd3aSAlan Cox };
6615c49fd3aSAlan Cox 
6625c49fd3aSAlan Cox 
6635c49fd3aSAlan Cox /*
6645c49fd3aSAlan Cox  *	Operations for each board type
6655c49fd3aSAlan Cox  */
6665c49fd3aSAlan Cox 
6675c49fd3aSAlan Cox struct psb_ops {
6685c49fd3aSAlan Cox 	const char *name;
6695c49fd3aSAlan Cox 	unsigned int accel_2d:1;
6705c49fd3aSAlan Cox 	int pipes;		/* Number of output pipes */
6715c49fd3aSAlan Cox 	int crtcs;		/* Number of CRTCs */
6725c49fd3aSAlan Cox 	int sgx_offset;		/* Base offset of SGX device */
673d235e64aSAlan Cox 	int hdmi_mask;		/* Mask of HDMI CRTCs */
674d235e64aSAlan Cox 	int lvds_mask;		/* Mask of LVDS CRTCs */
675*cf8efd3aSPatrik Jakobsson 	int sdvo_mask;		/* Mask of SDVO CRTCs */
676bc794829SPatrik Jakobsson 	int cursor_needs_phys;  /* If cursor base reg need physical address */
6775c49fd3aSAlan Cox 
6785c49fd3aSAlan Cox 	/* Sub functions */
6795c49fd3aSAlan Cox 	struct drm_crtc_helper_funcs const *crtc_helper;
6805c49fd3aSAlan Cox 	struct drm_crtc_funcs const *crtc_funcs;
6815ea75e0fSPatrik Jakobsson 	const struct gma_clock_funcs *clock_funcs;
6825c49fd3aSAlan Cox 
6835c49fd3aSAlan Cox 	/* Setup hooks */
6845c49fd3aSAlan Cox 	int (*chip_setup)(struct drm_device *dev);
6855c49fd3aSAlan Cox 	void (*chip_teardown)(struct drm_device *dev);
686d235e64aSAlan Cox 	/* Optional helper caller after modeset */
687d235e64aSAlan Cox 	void (*errata)(struct drm_device *dev);
6885c49fd3aSAlan Cox 
6895c49fd3aSAlan Cox 	/* Display management hooks */
6905c49fd3aSAlan Cox 	int (*output_init)(struct drm_device *dev);
69168cb638fSAlan Cox 	int (*hotplug)(struct drm_device *dev);
69268cb638fSAlan Cox 	void (*hotplug_enable)(struct drm_device *dev, bool on);
6935c49fd3aSAlan Cox 	/* Power management hooks */
6945c49fd3aSAlan Cox 	void (*init_pm)(struct drm_device *dev);
6955c49fd3aSAlan Cox 	int (*save_regs)(struct drm_device *dev);
6965c49fd3aSAlan Cox 	int (*restore_regs)(struct drm_device *dev);
6975c49fd3aSAlan Cox 	int (*power_up)(struct drm_device *dev);
6985c49fd3aSAlan Cox 	int (*power_down)(struct drm_device *dev);
69928a8194cSPatrik Jakobsson 	void (*update_wm)(struct drm_device *dev, struct drm_crtc *crtc);
70075346fe9SPatrik Jakobsson 	void (*disable_sr)(struct drm_device *dev);
7015c49fd3aSAlan Cox 
7025c49fd3aSAlan Cox 	void (*lvds_bl_power)(struct drm_device *dev, bool on);
7035c49fd3aSAlan Cox #ifdef CONFIG_BACKLIGHT_CLASS_DEVICE
7045c49fd3aSAlan Cox 	/* Backlight */
7055c49fd3aSAlan Cox 	int (*backlight_init)(struct drm_device *dev);
7065c49fd3aSAlan Cox #endif
7075c49fd3aSAlan Cox 	int i2c_bus;		/* I2C bus identifier for Moorestown */
7085c49fd3aSAlan Cox };
7095c49fd3aSAlan Cox 
7105c49fd3aSAlan Cox 
7115c49fd3aSAlan Cox 
7125c49fd3aSAlan Cox struct psb_mmu_driver;
7135c49fd3aSAlan Cox 
7145c49fd3aSAlan Cox extern int drm_crtc_probe_output_modes(struct drm_device *dev, int, int);
7155c49fd3aSAlan Cox extern int drm_pick_crtcs(struct drm_device *dev);
7165c49fd3aSAlan Cox 
7175c49fd3aSAlan Cox static inline struct drm_psb_private *psb_priv(struct drm_device *dev)
7185c49fd3aSAlan Cox {
7195c49fd3aSAlan Cox 	return (struct drm_psb_private *) dev->dev_private;
7205c49fd3aSAlan Cox }
7215c49fd3aSAlan Cox 
7225c49fd3aSAlan Cox /*
7235c49fd3aSAlan Cox  * MMU stuff.
7245c49fd3aSAlan Cox  */
7255c49fd3aSAlan Cox 
7265c49fd3aSAlan Cox extern struct psb_mmu_driver *psb_mmu_driver_init(uint8_t __iomem * registers,
7275c49fd3aSAlan Cox 					int trap_pagefaults,
7285c49fd3aSAlan Cox 					int invalid_type,
7295c49fd3aSAlan Cox 					struct drm_psb_private *dev_priv);
7305c49fd3aSAlan Cox extern void psb_mmu_driver_takedown(struct psb_mmu_driver *driver);
7315c49fd3aSAlan Cox extern struct psb_mmu_pd *psb_mmu_get_default_pd(struct psb_mmu_driver
7325c49fd3aSAlan Cox 						 *driver);
7335c49fd3aSAlan Cox extern void psb_mmu_mirror_gtt(struct psb_mmu_pd *pd, uint32_t mmu_offset,
7345c49fd3aSAlan Cox 			       uint32_t gtt_start, uint32_t gtt_pages);
7355c49fd3aSAlan Cox extern struct psb_mmu_pd *psb_mmu_alloc_pd(struct psb_mmu_driver *driver,
7365c49fd3aSAlan Cox 					   int trap_pagefaults,
7375c49fd3aSAlan Cox 					   int invalid_type);
7385c49fd3aSAlan Cox extern void psb_mmu_free_pagedir(struct psb_mmu_pd *pd);
7395c49fd3aSAlan Cox extern void psb_mmu_flush(struct psb_mmu_driver *driver, int rc_prot);
7405c49fd3aSAlan Cox extern void psb_mmu_remove_pfn_sequence(struct psb_mmu_pd *pd,
7415c49fd3aSAlan Cox 					unsigned long address,
7425c49fd3aSAlan Cox 					uint32_t num_pages);
7435c49fd3aSAlan Cox extern int psb_mmu_insert_pfn_sequence(struct psb_mmu_pd *pd,
7445c49fd3aSAlan Cox 				       uint32_t start_pfn,
7455c49fd3aSAlan Cox 				       unsigned long address,
7465c49fd3aSAlan Cox 				       uint32_t num_pages, int type);
7475c49fd3aSAlan Cox extern int psb_mmu_virtual_to_pfn(struct psb_mmu_pd *pd, uint32_t virtual,
7485c49fd3aSAlan Cox 				  unsigned long *pfn);
7495c49fd3aSAlan Cox 
7505c49fd3aSAlan Cox /*
7515c49fd3aSAlan Cox  * Enable / disable MMU for different requestors.
7525c49fd3aSAlan Cox  */
7535c49fd3aSAlan Cox 
7545c49fd3aSAlan Cox 
7555c49fd3aSAlan Cox extern void psb_mmu_set_pd_context(struct psb_mmu_pd *pd, int hw_context);
7565c49fd3aSAlan Cox extern int psb_mmu_insert_pages(struct psb_mmu_pd *pd, struct page **pages,
7575c49fd3aSAlan Cox 				unsigned long address, uint32_t num_pages,
7585c49fd3aSAlan Cox 				uint32_t desired_tile_stride,
7595c49fd3aSAlan Cox 				uint32_t hw_tile_stride, int type);
7605c49fd3aSAlan Cox extern void psb_mmu_remove_pages(struct psb_mmu_pd *pd,
7615c49fd3aSAlan Cox 				 unsigned long address, uint32_t num_pages,
7625c49fd3aSAlan Cox 				 uint32_t desired_tile_stride,
7635c49fd3aSAlan Cox 				 uint32_t hw_tile_stride);
7645c49fd3aSAlan Cox /*
7655c49fd3aSAlan Cox  *psb_irq.c
7665c49fd3aSAlan Cox  */
7675c49fd3aSAlan Cox 
7685c49fd3aSAlan Cox extern irqreturn_t psb_irq_handler(DRM_IRQ_ARGS);
7695c49fd3aSAlan Cox extern int psb_irq_enable_dpst(struct drm_device *dev);
7705c49fd3aSAlan Cox extern int psb_irq_disable_dpst(struct drm_device *dev);
7715c49fd3aSAlan Cox extern void psb_irq_preinstall(struct drm_device *dev);
7725c49fd3aSAlan Cox extern int psb_irq_postinstall(struct drm_device *dev);
7735c49fd3aSAlan Cox extern void psb_irq_uninstall(struct drm_device *dev);
7745c49fd3aSAlan Cox extern void psb_irq_turn_on_dpst(struct drm_device *dev);
7755c49fd3aSAlan Cox extern void psb_irq_turn_off_dpst(struct drm_device *dev);
7765c49fd3aSAlan Cox 
7775c49fd3aSAlan Cox extern void psb_irq_uninstall_islands(struct drm_device *dev, int hw_islands);
7785c49fd3aSAlan Cox extern int psb_vblank_wait2(struct drm_device *dev, unsigned int *sequence);
7795c49fd3aSAlan Cox extern int psb_vblank_wait(struct drm_device *dev, unsigned int *sequence);
7805c49fd3aSAlan Cox extern int psb_enable_vblank(struct drm_device *dev, int crtc);
7815c49fd3aSAlan Cox extern void psb_disable_vblank(struct drm_device *dev, int crtc);
7825c49fd3aSAlan Cox void
7835c49fd3aSAlan Cox psb_enable_pipestat(struct drm_psb_private *dev_priv, int pipe, u32 mask);
7845c49fd3aSAlan Cox 
7855c49fd3aSAlan Cox void
7865c49fd3aSAlan Cox psb_disable_pipestat(struct drm_psb_private *dev_priv, int pipe, u32 mask);
7875c49fd3aSAlan Cox 
7885c49fd3aSAlan Cox extern u32 psb_get_vblank_counter(struct drm_device *dev, int crtc);
7895c49fd3aSAlan Cox 
7905c49fd3aSAlan Cox /*
7915c49fd3aSAlan Cox  * framebuffer.c
7925c49fd3aSAlan Cox  */
7935c49fd3aSAlan Cox extern int psbfb_probed(struct drm_device *dev);
7945c49fd3aSAlan Cox extern int psbfb_remove(struct drm_device *dev,
7955c49fd3aSAlan Cox 			struct drm_framebuffer *fb);
7965c49fd3aSAlan Cox /*
7975c49fd3aSAlan Cox  * accel_2d.c
7985c49fd3aSAlan Cox  */
7995c49fd3aSAlan Cox extern void psbfb_copyarea(struct fb_info *info,
8005c49fd3aSAlan Cox 					const struct fb_copyarea *region);
8015c49fd3aSAlan Cox extern int psbfb_sync(struct fb_info *info);
8025c49fd3aSAlan Cox extern void psb_spank(struct drm_psb_private *dev_priv);
8035c49fd3aSAlan Cox 
8045c49fd3aSAlan Cox /*
8055c49fd3aSAlan Cox  * psb_reset.c
8065c49fd3aSAlan Cox  */
8075c49fd3aSAlan Cox 
8085c49fd3aSAlan Cox extern void psb_lid_timer_init(struct drm_psb_private *dev_priv);
8095c49fd3aSAlan Cox extern void psb_lid_timer_takedown(struct drm_psb_private *dev_priv);
8105c49fd3aSAlan Cox extern void psb_print_pagefault(struct drm_psb_private *dev_priv);
8115c49fd3aSAlan Cox 
8125c49fd3aSAlan Cox /* modesetting */
8135c49fd3aSAlan Cox extern void psb_modeset_init(struct drm_device *dev);
8145c49fd3aSAlan Cox extern void psb_modeset_cleanup(struct drm_device *dev);
8155c49fd3aSAlan Cox extern int psb_fbdev_init(struct drm_device *dev);
8165c49fd3aSAlan Cox 
8175c49fd3aSAlan Cox /* backlight.c */
8185c49fd3aSAlan Cox int gma_backlight_init(struct drm_device *dev);
8195c49fd3aSAlan Cox void gma_backlight_exit(struct drm_device *dev);
820d112a816SZhao Yakui void gma_backlight_disable(struct drm_device *dev);
821d112a816SZhao Yakui void gma_backlight_enable(struct drm_device *dev);
822d112a816SZhao Yakui void gma_backlight_set(struct drm_device *dev, int v);
8235c49fd3aSAlan Cox 
8245c49fd3aSAlan Cox /* oaktrail_crtc.c */
8255c49fd3aSAlan Cox extern const struct drm_crtc_helper_funcs oaktrail_helper_funcs;
8265c49fd3aSAlan Cox 
8275c49fd3aSAlan Cox /* oaktrail_lvds.c */
8285c49fd3aSAlan Cox extern void oaktrail_lvds_init(struct drm_device *dev,
8295c49fd3aSAlan Cox 		    struct psb_intel_mode_device *mode_dev);
8305c49fd3aSAlan Cox 
8315c49fd3aSAlan Cox /* psb_intel_display.c */
8325c49fd3aSAlan Cox extern const struct drm_crtc_helper_funcs psb_intel_helper_funcs;
8335c49fd3aSAlan Cox extern const struct drm_crtc_funcs psb_intel_crtc_funcs;
8345c49fd3aSAlan Cox 
8355c49fd3aSAlan Cox /* psb_intel_lvds.c */
8365c49fd3aSAlan Cox extern const struct drm_connector_helper_funcs
8375c49fd3aSAlan Cox 					psb_intel_lvds_connector_helper_funcs;
8385c49fd3aSAlan Cox extern const struct drm_connector_funcs psb_intel_lvds_connector_funcs;
8395c49fd3aSAlan Cox 
8405c49fd3aSAlan Cox /* gem.c */
8415c49fd3aSAlan Cox extern void psb_gem_free_object(struct drm_gem_object *obj);
8425c49fd3aSAlan Cox extern int psb_gem_get_aperture(struct drm_device *dev, void *data,
8435c49fd3aSAlan Cox 			struct drm_file *file);
8445c49fd3aSAlan Cox extern int psb_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
8455c49fd3aSAlan Cox 			struct drm_mode_create_dumb *args);
8465c49fd3aSAlan Cox extern int psb_gem_dumb_map_gtt(struct drm_file *file, struct drm_device *dev,
8475c49fd3aSAlan Cox 			uint32_t handle, uint64_t *offset);
8485c49fd3aSAlan Cox extern int psb_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
8495c49fd3aSAlan Cox extern int psb_gem_create_ioctl(struct drm_device *dev, void *data,
8505c49fd3aSAlan Cox 			struct drm_file *file);
8515c49fd3aSAlan Cox extern int psb_gem_mmap_ioctl(struct drm_device *dev, void *data,
8525c49fd3aSAlan Cox 					struct drm_file *file);
8535c49fd3aSAlan Cox 
8545c49fd3aSAlan Cox /* psb_device.c */
8555c49fd3aSAlan Cox extern const struct psb_ops psb_chip_ops;
8565c49fd3aSAlan Cox 
8575c49fd3aSAlan Cox /* oaktrail_device.c */
8585c49fd3aSAlan Cox extern const struct psb_ops oaktrail_chip_ops;
8595c49fd3aSAlan Cox 
860026abc33SKirill A. Shutemov /* mdlfd_device.c */
861026abc33SKirill A. Shutemov extern const struct psb_ops mdfld_chip_ops;
862026abc33SKirill A. Shutemov 
8635c49fd3aSAlan Cox /* cdv_device.c */
8645c49fd3aSAlan Cox extern const struct psb_ops cdv_chip_ops;
8655c49fd3aSAlan Cox 
8665c49fd3aSAlan Cox /*
8675c49fd3aSAlan Cox  * Debug print bits setting
8685c49fd3aSAlan Cox  */
8695c49fd3aSAlan Cox #define PSB_D_GENERAL (1 << 0)
8705c49fd3aSAlan Cox #define PSB_D_INIT    (1 << 1)
8715c49fd3aSAlan Cox #define PSB_D_IRQ     (1 << 2)
8725c49fd3aSAlan Cox #define PSB_D_ENTRY   (1 << 3)
8735c49fd3aSAlan Cox /* debug the get H/V BP/FP count */
8745c49fd3aSAlan Cox #define PSB_D_HV      (1 << 4)
8755c49fd3aSAlan Cox #define PSB_D_DBI_BF  (1 << 5)
8765c49fd3aSAlan Cox #define PSB_D_PM      (1 << 6)
8775c49fd3aSAlan Cox #define PSB_D_RENDER  (1 << 7)
8785c49fd3aSAlan Cox #define PSB_D_REG     (1 << 8)
8795c49fd3aSAlan Cox #define PSB_D_MSVDX   (1 << 9)
8805c49fd3aSAlan Cox #define PSB_D_TOPAZ   (1 << 10)
8815c49fd3aSAlan Cox 
8825c49fd3aSAlan Cox extern int drm_idle_check_interval;
8835c49fd3aSAlan Cox 
8845c49fd3aSAlan Cox /*
8855c49fd3aSAlan Cox  *	Utilities
8865c49fd3aSAlan Cox  */
8875c49fd3aSAlan Cox 
8885c49fd3aSAlan Cox static inline u32 MRST_MSG_READ32(uint port, uint offset)
8895c49fd3aSAlan Cox {
8905c49fd3aSAlan Cox 	int mcr = (0xD0<<24) | (port << 16) | (offset << 8);
8915c49fd3aSAlan Cox 	uint32_t ret_val = 0;
8925c49fd3aSAlan Cox 	struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
8935c49fd3aSAlan Cox 	pci_write_config_dword(pci_root, 0xD0, mcr);
8945c49fd3aSAlan Cox 	pci_read_config_dword(pci_root, 0xD4, &ret_val);
8955c49fd3aSAlan Cox 	pci_dev_put(pci_root);
8965c49fd3aSAlan Cox 	return ret_val;
8975c49fd3aSAlan Cox }
8985c49fd3aSAlan Cox static inline void MRST_MSG_WRITE32(uint port, uint offset, u32 value)
8995c49fd3aSAlan Cox {
9005c49fd3aSAlan Cox 	int mcr = (0xE0<<24) | (port << 16) | (offset << 8) | 0xF0;
9015c49fd3aSAlan Cox 	struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
9025c49fd3aSAlan Cox 	pci_write_config_dword(pci_root, 0xD4, value);
9035c49fd3aSAlan Cox 	pci_write_config_dword(pci_root, 0xD0, mcr);
9045c49fd3aSAlan Cox 	pci_dev_put(pci_root);
9055c49fd3aSAlan Cox }
9065c49fd3aSAlan Cox static inline u32 MDFLD_MSG_READ32(uint port, uint offset)
9075c49fd3aSAlan Cox {
9085c49fd3aSAlan Cox 	int mcr = (0x10<<24) | (port << 16) | (offset << 8);
9095c49fd3aSAlan Cox 	uint32_t ret_val = 0;
9105c49fd3aSAlan Cox 	struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
9115c49fd3aSAlan Cox 	pci_write_config_dword(pci_root, 0xD0, mcr);
9125c49fd3aSAlan Cox 	pci_read_config_dword(pci_root, 0xD4, &ret_val);
9135c49fd3aSAlan Cox 	pci_dev_put(pci_root);
9145c49fd3aSAlan Cox 	return ret_val;
9155c49fd3aSAlan Cox }
9165c49fd3aSAlan Cox static inline void MDFLD_MSG_WRITE32(uint port, uint offset, u32 value)
9175c49fd3aSAlan Cox {
9185c49fd3aSAlan Cox 	int mcr = (0x11<<24) | (port << 16) | (offset << 8) | 0xF0;
9195c49fd3aSAlan Cox 	struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
9205c49fd3aSAlan Cox 	pci_write_config_dword(pci_root, 0xD4, value);
9215c49fd3aSAlan Cox 	pci_write_config_dword(pci_root, 0xD0, mcr);
9225c49fd3aSAlan Cox 	pci_dev_put(pci_root);
9235c49fd3aSAlan Cox }
9245c49fd3aSAlan Cox 
9255c49fd3aSAlan Cox static inline uint32_t REGISTER_READ(struct drm_device *dev, uint32_t reg)
9265c49fd3aSAlan Cox {
9275c49fd3aSAlan Cox 	struct drm_psb_private *dev_priv = dev->dev_private;
9285c49fd3aSAlan Cox 	return ioread32(dev_priv->vdc_reg + reg);
9295c49fd3aSAlan Cox }
9305c49fd3aSAlan Cox 
9315c49fd3aSAlan Cox #define REG_READ(reg)	       REGISTER_READ(dev, (reg))
9325c49fd3aSAlan Cox 
9335c49fd3aSAlan Cox static inline void REGISTER_WRITE(struct drm_device *dev, uint32_t reg,
9345c49fd3aSAlan Cox 				      uint32_t val)
9355c49fd3aSAlan Cox {
9365c49fd3aSAlan Cox 	struct drm_psb_private *dev_priv = dev->dev_private;
9375c49fd3aSAlan Cox 	iowrite32((val), dev_priv->vdc_reg + (reg));
9385c49fd3aSAlan Cox }
9395c49fd3aSAlan Cox 
9405c49fd3aSAlan Cox #define REG_WRITE(reg, val)	REGISTER_WRITE(dev, (reg), (val))
9415c49fd3aSAlan Cox 
9425c49fd3aSAlan Cox static inline void REGISTER_WRITE16(struct drm_device *dev,
9435c49fd3aSAlan Cox 					uint32_t reg, uint32_t val)
9445c49fd3aSAlan Cox {
9455c49fd3aSAlan Cox 	struct drm_psb_private *dev_priv = dev->dev_private;
9465c49fd3aSAlan Cox 	iowrite16((val), dev_priv->vdc_reg + (reg));
9475c49fd3aSAlan Cox }
9485c49fd3aSAlan Cox 
9495c49fd3aSAlan Cox #define REG_WRITE16(reg, val)	  REGISTER_WRITE16(dev, (reg), (val))
9505c49fd3aSAlan Cox 
9515c49fd3aSAlan Cox static inline void REGISTER_WRITE8(struct drm_device *dev,
9525c49fd3aSAlan Cox 				       uint32_t reg, uint32_t val)
9535c49fd3aSAlan Cox {
9545c49fd3aSAlan Cox 	struct drm_psb_private *dev_priv = dev->dev_private;
9555c49fd3aSAlan Cox 	iowrite8((val), dev_priv->vdc_reg + (reg));
9565c49fd3aSAlan Cox }
9575c49fd3aSAlan Cox 
9585c49fd3aSAlan Cox #define REG_WRITE8(reg, val)		REGISTER_WRITE8(dev, (reg), (val))
9595c49fd3aSAlan Cox 
9605c49fd3aSAlan Cox #define PSB_WVDC32(_val, _offs)		iowrite32(_val, dev_priv->vdc_reg + (_offs))
9615c49fd3aSAlan Cox #define PSB_RVDC32(_offs)		ioread32(dev_priv->vdc_reg + (_offs))
9625c49fd3aSAlan Cox 
9635c49fd3aSAlan Cox /* #define TRAP_SGX_PM_FAULT 1 */
9645c49fd3aSAlan Cox #ifdef TRAP_SGX_PM_FAULT
9655c49fd3aSAlan Cox #define PSB_RSGX32(_offs)						\
9665c49fd3aSAlan Cox ({									\
9675c49fd3aSAlan Cox 	if (inl(dev_priv->apm_base + PSB_APM_STS) & 0x3) {		\
9685c49fd3aSAlan Cox 		printk(KERN_ERR						\
9695c49fd3aSAlan Cox 			"access sgx when it's off!! (READ) %s, %d\n",	\
9705c49fd3aSAlan Cox 	       __FILE__, __LINE__);					\
9715c49fd3aSAlan Cox 		melay(1000);						\
9725c49fd3aSAlan Cox 	}								\
9735c49fd3aSAlan Cox 	ioread32(dev_priv->sgx_reg + (_offs));				\
9745c49fd3aSAlan Cox })
9755c49fd3aSAlan Cox #else
9765c49fd3aSAlan Cox #define PSB_RSGX32(_offs)		ioread32(dev_priv->sgx_reg + (_offs))
9775c49fd3aSAlan Cox #endif
9785c49fd3aSAlan Cox #define PSB_WSGX32(_val, _offs)		iowrite32(_val, dev_priv->sgx_reg + (_offs))
9795c49fd3aSAlan Cox 
9805c49fd3aSAlan Cox #define MSVDX_REG_DUMP 0
9815c49fd3aSAlan Cox 
9825c49fd3aSAlan Cox #define PSB_WMSVDX32(_val, _offs)	iowrite32(_val, dev_priv->msvdx_reg + (_offs))
9835c49fd3aSAlan Cox #define PSB_RMSVDX32(_offs)		ioread32(dev_priv->msvdx_reg + (_offs))
9845c49fd3aSAlan Cox 
9855c49fd3aSAlan Cox #endif
986