1d8408326SSeung-Woo Kim /* 2d8408326SSeung-Woo Kim * Copyright (C) 2011 Samsung Electronics Co.Ltd 3d8408326SSeung-Woo Kim * Authors: 4d8408326SSeung-Woo Kim * Seung-Woo Kim <sw0312.kim@samsung.com> 5d8408326SSeung-Woo Kim * Inki Dae <inki.dae@samsung.com> 6d8408326SSeung-Woo Kim * Joonyoung Shim <jy0922.shim@samsung.com> 7d8408326SSeung-Woo Kim * 8d8408326SSeung-Woo Kim * Based on drivers/media/video/s5p-tv/mixer_reg.c 9d8408326SSeung-Woo Kim * 10d8408326SSeung-Woo Kim * This program is free software; you can redistribute it and/or modify it 11d8408326SSeung-Woo Kim * under the terms of the GNU General Public License as published by the 12d8408326SSeung-Woo Kim * Free Software Foundation; either version 2 of the License, or (at your 13d8408326SSeung-Woo Kim * option) any later version. 14d8408326SSeung-Woo Kim * 15d8408326SSeung-Woo Kim */ 16d8408326SSeung-Woo Kim 17d8408326SSeung-Woo Kim #include "drmP.h" 18d8408326SSeung-Woo Kim 19d8408326SSeung-Woo Kim #include "regs-mixer.h" 20d8408326SSeung-Woo Kim #include "regs-vp.h" 21d8408326SSeung-Woo Kim 22d8408326SSeung-Woo Kim #include <linux/kernel.h> 23d8408326SSeung-Woo Kim #include <linux/spinlock.h> 24d8408326SSeung-Woo Kim #include <linux/wait.h> 25d8408326SSeung-Woo Kim #include <linux/i2c.h> 26d8408326SSeung-Woo Kim #include <linux/module.h> 27d8408326SSeung-Woo Kim #include <linux/platform_device.h> 28d8408326SSeung-Woo Kim #include <linux/interrupt.h> 29d8408326SSeung-Woo Kim #include <linux/irq.h> 30d8408326SSeung-Woo Kim #include <linux/delay.h> 31d8408326SSeung-Woo Kim #include <linux/pm_runtime.h> 32d8408326SSeung-Woo Kim #include <linux/clk.h> 33d8408326SSeung-Woo Kim #include <linux/regulator/consumer.h> 34d8408326SSeung-Woo Kim 35d8408326SSeung-Woo Kim #include <drm/exynos_drm.h> 36d8408326SSeung-Woo Kim 37d8408326SSeung-Woo Kim #include "exynos_drm_drv.h" 38d8408326SSeung-Woo Kim #include "exynos_drm_hdmi.h" 3922b21ae6SJoonyoung Shim 4022b21ae6SJoonyoung Shim #define HDMI_OVERLAY_NUMBER 3 41d8408326SSeung-Woo Kim 42d8408326SSeung-Woo Kim #define get_mixer_context(dev) platform_get_drvdata(to_platform_device(dev)) 43d8408326SSeung-Woo Kim 4422b21ae6SJoonyoung Shim struct hdmi_win_data { 4522b21ae6SJoonyoung Shim dma_addr_t dma_addr; 4622b21ae6SJoonyoung Shim void __iomem *vaddr; 4722b21ae6SJoonyoung Shim dma_addr_t chroma_dma_addr; 4822b21ae6SJoonyoung Shim void __iomem *chroma_vaddr; 4922b21ae6SJoonyoung Shim uint32_t pixel_format; 5022b21ae6SJoonyoung Shim unsigned int bpp; 5122b21ae6SJoonyoung Shim unsigned int crtc_x; 5222b21ae6SJoonyoung Shim unsigned int crtc_y; 5322b21ae6SJoonyoung Shim unsigned int crtc_width; 5422b21ae6SJoonyoung Shim unsigned int crtc_height; 5522b21ae6SJoonyoung Shim unsigned int fb_x; 5622b21ae6SJoonyoung Shim unsigned int fb_y; 5722b21ae6SJoonyoung Shim unsigned int fb_width; 5822b21ae6SJoonyoung Shim unsigned int fb_height; 5922b21ae6SJoonyoung Shim unsigned int mode_width; 6022b21ae6SJoonyoung Shim unsigned int mode_height; 6122b21ae6SJoonyoung Shim unsigned int scan_flags; 6222b21ae6SJoonyoung Shim }; 6322b21ae6SJoonyoung Shim 6422b21ae6SJoonyoung Shim struct mixer_resources { 6522b21ae6SJoonyoung Shim struct device *dev; 6622b21ae6SJoonyoung Shim int irq; 6722b21ae6SJoonyoung Shim void __iomem *mixer_regs; 6822b21ae6SJoonyoung Shim void __iomem *vp_regs; 6922b21ae6SJoonyoung Shim spinlock_t reg_slock; 7022b21ae6SJoonyoung Shim struct clk *mixer; 7122b21ae6SJoonyoung Shim struct clk *vp; 7222b21ae6SJoonyoung Shim struct clk *sclk_mixer; 7322b21ae6SJoonyoung Shim struct clk *sclk_hdmi; 7422b21ae6SJoonyoung Shim struct clk *sclk_dac; 7522b21ae6SJoonyoung Shim }; 7622b21ae6SJoonyoung Shim 7722b21ae6SJoonyoung Shim struct mixer_context { 7822b21ae6SJoonyoung Shim struct fb_videomode *default_timing; 7922b21ae6SJoonyoung Shim unsigned int default_win; 8022b21ae6SJoonyoung Shim unsigned int default_bpp; 8122b21ae6SJoonyoung Shim unsigned int irq; 8222b21ae6SJoonyoung Shim int pipe; 8322b21ae6SJoonyoung Shim bool interlace; 8422b21ae6SJoonyoung Shim bool vp_enabled; 8522b21ae6SJoonyoung Shim 8622b21ae6SJoonyoung Shim struct mixer_resources mixer_res; 8722b21ae6SJoonyoung Shim struct hdmi_win_data win_data[HDMI_OVERLAY_NUMBER]; 8822b21ae6SJoonyoung Shim }; 8922b21ae6SJoonyoung Shim 90d8408326SSeung-Woo Kim static const u8 filter_y_horiz_tap8[] = { 91d8408326SSeung-Woo Kim 0, -1, -1, -1, -1, -1, -1, -1, 92d8408326SSeung-Woo Kim -1, -1, -1, -1, -1, 0, 0, 0, 93d8408326SSeung-Woo Kim 0, 2, 4, 5, 6, 6, 6, 6, 94d8408326SSeung-Woo Kim 6, 5, 5, 4, 3, 2, 1, 1, 95d8408326SSeung-Woo Kim 0, -6, -12, -16, -18, -20, -21, -20, 96d8408326SSeung-Woo Kim -20, -18, -16, -13, -10, -8, -5, -2, 97d8408326SSeung-Woo Kim 127, 126, 125, 121, 114, 107, 99, 89, 98d8408326SSeung-Woo Kim 79, 68, 57, 46, 35, 25, 16, 8, 99d8408326SSeung-Woo Kim }; 100d8408326SSeung-Woo Kim 101d8408326SSeung-Woo Kim static const u8 filter_y_vert_tap4[] = { 102d8408326SSeung-Woo Kim 0, -3, -6, -8, -8, -8, -8, -7, 103d8408326SSeung-Woo Kim -6, -5, -4, -3, -2, -1, -1, 0, 104d8408326SSeung-Woo Kim 127, 126, 124, 118, 111, 102, 92, 81, 105d8408326SSeung-Woo Kim 70, 59, 48, 37, 27, 19, 11, 5, 106d8408326SSeung-Woo Kim 0, 5, 11, 19, 27, 37, 48, 59, 107d8408326SSeung-Woo Kim 70, 81, 92, 102, 111, 118, 124, 126, 108d8408326SSeung-Woo Kim 0, 0, -1, -1, -2, -3, -4, -5, 109d8408326SSeung-Woo Kim -6, -7, -8, -8, -8, -8, -6, -3, 110d8408326SSeung-Woo Kim }; 111d8408326SSeung-Woo Kim 112d8408326SSeung-Woo Kim static const u8 filter_cr_horiz_tap4[] = { 113d8408326SSeung-Woo Kim 0, -3, -6, -8, -8, -8, -8, -7, 114d8408326SSeung-Woo Kim -6, -5, -4, -3, -2, -1, -1, 0, 115d8408326SSeung-Woo Kim 127, 126, 124, 118, 111, 102, 92, 81, 116d8408326SSeung-Woo Kim 70, 59, 48, 37, 27, 19, 11, 5, 117d8408326SSeung-Woo Kim }; 118d8408326SSeung-Woo Kim 119d8408326SSeung-Woo Kim static inline u32 vp_reg_read(struct mixer_resources *res, u32 reg_id) 120d8408326SSeung-Woo Kim { 121d8408326SSeung-Woo Kim return readl(res->vp_regs + reg_id); 122d8408326SSeung-Woo Kim } 123d8408326SSeung-Woo Kim 124d8408326SSeung-Woo Kim static inline void vp_reg_write(struct mixer_resources *res, u32 reg_id, 125d8408326SSeung-Woo Kim u32 val) 126d8408326SSeung-Woo Kim { 127d8408326SSeung-Woo Kim writel(val, res->vp_regs + reg_id); 128d8408326SSeung-Woo Kim } 129d8408326SSeung-Woo Kim 130d8408326SSeung-Woo Kim static inline void vp_reg_writemask(struct mixer_resources *res, u32 reg_id, 131d8408326SSeung-Woo Kim u32 val, u32 mask) 132d8408326SSeung-Woo Kim { 133d8408326SSeung-Woo Kim u32 old = vp_reg_read(res, reg_id); 134d8408326SSeung-Woo Kim 135d8408326SSeung-Woo Kim val = (val & mask) | (old & ~mask); 136d8408326SSeung-Woo Kim writel(val, res->vp_regs + reg_id); 137d8408326SSeung-Woo Kim } 138d8408326SSeung-Woo Kim 139d8408326SSeung-Woo Kim static inline u32 mixer_reg_read(struct mixer_resources *res, u32 reg_id) 140d8408326SSeung-Woo Kim { 141d8408326SSeung-Woo Kim return readl(res->mixer_regs + reg_id); 142d8408326SSeung-Woo Kim } 143d8408326SSeung-Woo Kim 144d8408326SSeung-Woo Kim static inline void mixer_reg_write(struct mixer_resources *res, u32 reg_id, 145d8408326SSeung-Woo Kim u32 val) 146d8408326SSeung-Woo Kim { 147d8408326SSeung-Woo Kim writel(val, res->mixer_regs + reg_id); 148d8408326SSeung-Woo Kim } 149d8408326SSeung-Woo Kim 150d8408326SSeung-Woo Kim static inline void mixer_reg_writemask(struct mixer_resources *res, 151d8408326SSeung-Woo Kim u32 reg_id, u32 val, u32 mask) 152d8408326SSeung-Woo Kim { 153d8408326SSeung-Woo Kim u32 old = mixer_reg_read(res, reg_id); 154d8408326SSeung-Woo Kim 155d8408326SSeung-Woo Kim val = (val & mask) | (old & ~mask); 156d8408326SSeung-Woo Kim writel(val, res->mixer_regs + reg_id); 157d8408326SSeung-Woo Kim } 158d8408326SSeung-Woo Kim 159d8408326SSeung-Woo Kim static void mixer_regs_dump(struct mixer_context *ctx) 160d8408326SSeung-Woo Kim { 161d8408326SSeung-Woo Kim #define DUMPREG(reg_id) \ 162d8408326SSeung-Woo Kim do { \ 163d8408326SSeung-Woo Kim DRM_DEBUG_KMS(#reg_id " = %08x\n", \ 164d8408326SSeung-Woo Kim (u32)readl(ctx->mixer_res.mixer_regs + reg_id)); \ 165d8408326SSeung-Woo Kim } while (0) 166d8408326SSeung-Woo Kim 167d8408326SSeung-Woo Kim DUMPREG(MXR_STATUS); 168d8408326SSeung-Woo Kim DUMPREG(MXR_CFG); 169d8408326SSeung-Woo Kim DUMPREG(MXR_INT_EN); 170d8408326SSeung-Woo Kim DUMPREG(MXR_INT_STATUS); 171d8408326SSeung-Woo Kim 172d8408326SSeung-Woo Kim DUMPREG(MXR_LAYER_CFG); 173d8408326SSeung-Woo Kim DUMPREG(MXR_VIDEO_CFG); 174d8408326SSeung-Woo Kim 175d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_CFG); 176d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_BASE); 177d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_SPAN); 178d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_WH); 179d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_SXY); 180d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_DXY); 181d8408326SSeung-Woo Kim 182d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_CFG); 183d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_BASE); 184d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_SPAN); 185d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_WH); 186d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_SXY); 187d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_DXY); 188d8408326SSeung-Woo Kim #undef DUMPREG 189d8408326SSeung-Woo Kim } 190d8408326SSeung-Woo Kim 191d8408326SSeung-Woo Kim static void vp_regs_dump(struct mixer_context *ctx) 192d8408326SSeung-Woo Kim { 193d8408326SSeung-Woo Kim #define DUMPREG(reg_id) \ 194d8408326SSeung-Woo Kim do { \ 195d8408326SSeung-Woo Kim DRM_DEBUG_KMS(#reg_id " = %08x\n", \ 196d8408326SSeung-Woo Kim (u32) readl(ctx->mixer_res.vp_regs + reg_id)); \ 197d8408326SSeung-Woo Kim } while (0) 198d8408326SSeung-Woo Kim 199d8408326SSeung-Woo Kim DUMPREG(VP_ENABLE); 200d8408326SSeung-Woo Kim DUMPREG(VP_SRESET); 201d8408326SSeung-Woo Kim DUMPREG(VP_SHADOW_UPDATE); 202d8408326SSeung-Woo Kim DUMPREG(VP_FIELD_ID); 203d8408326SSeung-Woo Kim DUMPREG(VP_MODE); 204d8408326SSeung-Woo Kim DUMPREG(VP_IMG_SIZE_Y); 205d8408326SSeung-Woo Kim DUMPREG(VP_IMG_SIZE_C); 206d8408326SSeung-Woo Kim DUMPREG(VP_PER_RATE_CTRL); 207d8408326SSeung-Woo Kim DUMPREG(VP_TOP_Y_PTR); 208d8408326SSeung-Woo Kim DUMPREG(VP_BOT_Y_PTR); 209d8408326SSeung-Woo Kim DUMPREG(VP_TOP_C_PTR); 210d8408326SSeung-Woo Kim DUMPREG(VP_BOT_C_PTR); 211d8408326SSeung-Woo Kim DUMPREG(VP_ENDIAN_MODE); 212d8408326SSeung-Woo Kim DUMPREG(VP_SRC_H_POSITION); 213d8408326SSeung-Woo Kim DUMPREG(VP_SRC_V_POSITION); 214d8408326SSeung-Woo Kim DUMPREG(VP_SRC_WIDTH); 215d8408326SSeung-Woo Kim DUMPREG(VP_SRC_HEIGHT); 216d8408326SSeung-Woo Kim DUMPREG(VP_DST_H_POSITION); 217d8408326SSeung-Woo Kim DUMPREG(VP_DST_V_POSITION); 218d8408326SSeung-Woo Kim DUMPREG(VP_DST_WIDTH); 219d8408326SSeung-Woo Kim DUMPREG(VP_DST_HEIGHT); 220d8408326SSeung-Woo Kim DUMPREG(VP_H_RATIO); 221d8408326SSeung-Woo Kim DUMPREG(VP_V_RATIO); 222d8408326SSeung-Woo Kim 223d8408326SSeung-Woo Kim #undef DUMPREG 224d8408326SSeung-Woo Kim } 225d8408326SSeung-Woo Kim 226d8408326SSeung-Woo Kim static inline void vp_filter_set(struct mixer_resources *res, 227d8408326SSeung-Woo Kim int reg_id, const u8 *data, unsigned int size) 228d8408326SSeung-Woo Kim { 229d8408326SSeung-Woo Kim /* assure 4-byte align */ 230d8408326SSeung-Woo Kim BUG_ON(size & 3); 231d8408326SSeung-Woo Kim for (; size; size -= 4, reg_id += 4, data += 4) { 232d8408326SSeung-Woo Kim u32 val = (data[0] << 24) | (data[1] << 16) | 233d8408326SSeung-Woo Kim (data[2] << 8) | data[3]; 234d8408326SSeung-Woo Kim vp_reg_write(res, reg_id, val); 235d8408326SSeung-Woo Kim } 236d8408326SSeung-Woo Kim } 237d8408326SSeung-Woo Kim 238d8408326SSeung-Woo Kim static void vp_default_filter(struct mixer_resources *res) 239d8408326SSeung-Woo Kim { 240d8408326SSeung-Woo Kim vp_filter_set(res, VP_POLY8_Y0_LL, 241d8408326SSeung-Woo Kim filter_y_horiz_tap8, sizeof filter_y_horiz_tap8); 242d8408326SSeung-Woo Kim vp_filter_set(res, VP_POLY4_Y0_LL, 243d8408326SSeung-Woo Kim filter_y_vert_tap4, sizeof filter_y_vert_tap4); 244d8408326SSeung-Woo Kim vp_filter_set(res, VP_POLY4_C0_LL, 245d8408326SSeung-Woo Kim filter_cr_horiz_tap4, sizeof filter_cr_horiz_tap4); 246d8408326SSeung-Woo Kim } 247d8408326SSeung-Woo Kim 248d8408326SSeung-Woo Kim static void mixer_vsync_set_update(struct mixer_context *ctx, bool enable) 249d8408326SSeung-Woo Kim { 250d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 251d8408326SSeung-Woo Kim 252d8408326SSeung-Woo Kim /* block update on vsync */ 253d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_STATUS, enable ? 254d8408326SSeung-Woo Kim MXR_STATUS_SYNC_ENABLE : 0, MXR_STATUS_SYNC_ENABLE); 255d8408326SSeung-Woo Kim 256d8408326SSeung-Woo Kim vp_reg_write(res, VP_SHADOW_UPDATE, enable ? 257d8408326SSeung-Woo Kim VP_SHADOW_UPDATE_ENABLE : 0); 258d8408326SSeung-Woo Kim } 259d8408326SSeung-Woo Kim 260d8408326SSeung-Woo Kim static void mixer_cfg_scan(struct mixer_context *ctx, unsigned int height) 261d8408326SSeung-Woo Kim { 262d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 263d8408326SSeung-Woo Kim u32 val; 264d8408326SSeung-Woo Kim 265d8408326SSeung-Woo Kim /* choosing between interlace and progressive mode */ 266d8408326SSeung-Woo Kim val = (ctx->interlace ? MXR_CFG_SCAN_INTERLACE : 267d8408326SSeung-Woo Kim MXR_CFG_SCAN_PROGRASSIVE); 268d8408326SSeung-Woo Kim 269d8408326SSeung-Woo Kim /* choosing between porper HD and SD mode */ 270d8408326SSeung-Woo Kim if (height == 480) 271d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_NTSC | MXR_CFG_SCAN_SD; 272d8408326SSeung-Woo Kim else if (height == 576) 273d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_PAL | MXR_CFG_SCAN_SD; 274d8408326SSeung-Woo Kim else if (height == 720) 275d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD; 276d8408326SSeung-Woo Kim else if (height == 1080) 277d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_HD_1080 | MXR_CFG_SCAN_HD; 278d8408326SSeung-Woo Kim else 279d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD; 280d8408326SSeung-Woo Kim 281d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_SCAN_MASK); 282d8408326SSeung-Woo Kim } 283d8408326SSeung-Woo Kim 284d8408326SSeung-Woo Kim static void mixer_cfg_rgb_fmt(struct mixer_context *ctx, unsigned int height) 285d8408326SSeung-Woo Kim { 286d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 287d8408326SSeung-Woo Kim u32 val; 288d8408326SSeung-Woo Kim 289d8408326SSeung-Woo Kim if (height == 480) { 290d8408326SSeung-Woo Kim val = MXR_CFG_RGB601_0_255; 291d8408326SSeung-Woo Kim } else if (height == 576) { 292d8408326SSeung-Woo Kim val = MXR_CFG_RGB601_0_255; 293d8408326SSeung-Woo Kim } else if (height == 720) { 294d8408326SSeung-Woo Kim val = MXR_CFG_RGB709_16_235; 295d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_Y, 296d8408326SSeung-Woo Kim (1 << 30) | (94 << 20) | (314 << 10) | 297d8408326SSeung-Woo Kim (32 << 0)); 298d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CB, 299d8408326SSeung-Woo Kim (972 << 20) | (851 << 10) | (225 << 0)); 300d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CR, 301d8408326SSeung-Woo Kim (225 << 20) | (820 << 10) | (1004 << 0)); 302d8408326SSeung-Woo Kim } else if (height == 1080) { 303d8408326SSeung-Woo Kim val = MXR_CFG_RGB709_16_235; 304d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_Y, 305d8408326SSeung-Woo Kim (1 << 30) | (94 << 20) | (314 << 10) | 306d8408326SSeung-Woo Kim (32 << 0)); 307d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CB, 308d8408326SSeung-Woo Kim (972 << 20) | (851 << 10) | (225 << 0)); 309d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CR, 310d8408326SSeung-Woo Kim (225 << 20) | (820 << 10) | (1004 << 0)); 311d8408326SSeung-Woo Kim } else { 312d8408326SSeung-Woo Kim val = MXR_CFG_RGB709_16_235; 313d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_Y, 314d8408326SSeung-Woo Kim (1 << 30) | (94 << 20) | (314 << 10) | 315d8408326SSeung-Woo Kim (32 << 0)); 316d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CB, 317d8408326SSeung-Woo Kim (972 << 20) | (851 << 10) | (225 << 0)); 318d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CR, 319d8408326SSeung-Woo Kim (225 << 20) | (820 << 10) | (1004 << 0)); 320d8408326SSeung-Woo Kim } 321d8408326SSeung-Woo Kim 322d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_RGB_FMT_MASK); 323d8408326SSeung-Woo Kim } 324d8408326SSeung-Woo Kim 325d8408326SSeung-Woo Kim static void mixer_cfg_layer(struct mixer_context *ctx, int win, bool enable) 326d8408326SSeung-Woo Kim { 327d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 328d8408326SSeung-Woo Kim u32 val = enable ? ~0 : 0; 329d8408326SSeung-Woo Kim 330d8408326SSeung-Woo Kim switch (win) { 331d8408326SSeung-Woo Kim case 0: 332d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP0_ENABLE); 333d8408326SSeung-Woo Kim break; 334d8408326SSeung-Woo Kim case 1: 335d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP1_ENABLE); 336d8408326SSeung-Woo Kim break; 337d8408326SSeung-Woo Kim case 2: 338d8408326SSeung-Woo Kim vp_reg_writemask(res, VP_ENABLE, val, VP_ENABLE_ON); 339d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_VP_ENABLE); 340d8408326SSeung-Woo Kim break; 341d8408326SSeung-Woo Kim } 342d8408326SSeung-Woo Kim } 343d8408326SSeung-Woo Kim 344d8408326SSeung-Woo Kim static void mixer_run(struct mixer_context *ctx) 345d8408326SSeung-Woo Kim { 346d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 347d8408326SSeung-Woo Kim 348d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_STATUS, ~0, MXR_STATUS_REG_RUN); 349d8408326SSeung-Woo Kim 350d8408326SSeung-Woo Kim mixer_regs_dump(ctx); 351d8408326SSeung-Woo Kim } 352d8408326SSeung-Woo Kim 353d8408326SSeung-Woo Kim static void vp_video_buffer(struct mixer_context *ctx, int win) 354d8408326SSeung-Woo Kim { 355d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 356d8408326SSeung-Woo Kim unsigned long flags; 357d8408326SSeung-Woo Kim struct hdmi_win_data *win_data; 358d8408326SSeung-Woo Kim unsigned int full_width, full_height, width, height; 359d8408326SSeung-Woo Kim unsigned int x_ratio, y_ratio; 360d8408326SSeung-Woo Kim unsigned int src_x_offset, src_y_offset, dst_x_offset, dst_y_offset; 361d8408326SSeung-Woo Kim unsigned int mode_width, mode_height; 362d8408326SSeung-Woo Kim unsigned int buf_num; 363d8408326SSeung-Woo Kim dma_addr_t luma_addr[2], chroma_addr[2]; 364d8408326SSeung-Woo Kim bool tiled_mode = false; 365d8408326SSeung-Woo Kim bool crcb_mode = false; 366d8408326SSeung-Woo Kim u32 val; 367d8408326SSeung-Woo Kim 368d8408326SSeung-Woo Kim win_data = &ctx->win_data[win]; 369d8408326SSeung-Woo Kim 370d8408326SSeung-Woo Kim switch (win_data->pixel_format) { 371d8408326SSeung-Woo Kim case DRM_FORMAT_NV12MT: 372d8408326SSeung-Woo Kim tiled_mode = true; 373d8408326SSeung-Woo Kim case DRM_FORMAT_NV12M: 374d8408326SSeung-Woo Kim crcb_mode = false; 375d8408326SSeung-Woo Kim buf_num = 2; 376d8408326SSeung-Woo Kim break; 377d8408326SSeung-Woo Kim /* TODO: single buffer format NV12, NV21 */ 378d8408326SSeung-Woo Kim default: 379d8408326SSeung-Woo Kim /* ignore pixel format at disable time */ 380d8408326SSeung-Woo Kim if (!win_data->dma_addr) 381d8408326SSeung-Woo Kim break; 382d8408326SSeung-Woo Kim 383d8408326SSeung-Woo Kim DRM_ERROR("pixel format for vp is wrong [%d].\n", 384d8408326SSeung-Woo Kim win_data->pixel_format); 385d8408326SSeung-Woo Kim return; 386d8408326SSeung-Woo Kim } 387d8408326SSeung-Woo Kim 388d8408326SSeung-Woo Kim full_width = win_data->fb_width; 389d8408326SSeung-Woo Kim full_height = win_data->fb_height; 390d8408326SSeung-Woo Kim width = win_data->crtc_width; 391d8408326SSeung-Woo Kim height = win_data->crtc_height; 392d8408326SSeung-Woo Kim mode_width = win_data->mode_width; 393d8408326SSeung-Woo Kim mode_height = win_data->mode_height; 394d8408326SSeung-Woo Kim 395d8408326SSeung-Woo Kim /* scaling feature: (src << 16) / dst */ 396d8408326SSeung-Woo Kim x_ratio = (width << 16) / width; 397d8408326SSeung-Woo Kim y_ratio = (height << 16) / height; 398d8408326SSeung-Woo Kim 399d8408326SSeung-Woo Kim src_x_offset = win_data->fb_x; 400d8408326SSeung-Woo Kim src_y_offset = win_data->fb_y; 401d8408326SSeung-Woo Kim dst_x_offset = win_data->crtc_x; 402d8408326SSeung-Woo Kim dst_y_offset = win_data->crtc_y; 403d8408326SSeung-Woo Kim 404d8408326SSeung-Woo Kim if (buf_num == 2) { 405d8408326SSeung-Woo Kim luma_addr[0] = win_data->dma_addr; 406d8408326SSeung-Woo Kim chroma_addr[0] = win_data->chroma_dma_addr; 407d8408326SSeung-Woo Kim } else { 408d8408326SSeung-Woo Kim luma_addr[0] = win_data->dma_addr; 409d8408326SSeung-Woo Kim chroma_addr[0] = win_data->dma_addr 410d8408326SSeung-Woo Kim + (full_width * full_height); 411d8408326SSeung-Woo Kim } 412d8408326SSeung-Woo Kim 413d8408326SSeung-Woo Kim if (win_data->scan_flags & DRM_MODE_FLAG_INTERLACE) { 414d8408326SSeung-Woo Kim ctx->interlace = true; 415d8408326SSeung-Woo Kim if (tiled_mode) { 416d8408326SSeung-Woo Kim luma_addr[1] = luma_addr[0] + 0x40; 417d8408326SSeung-Woo Kim chroma_addr[1] = chroma_addr[0] + 0x40; 418d8408326SSeung-Woo Kim } else { 419d8408326SSeung-Woo Kim luma_addr[1] = luma_addr[0] + full_width; 420d8408326SSeung-Woo Kim chroma_addr[1] = chroma_addr[0] + full_width; 421d8408326SSeung-Woo Kim } 422d8408326SSeung-Woo Kim } else { 423d8408326SSeung-Woo Kim ctx->interlace = false; 424d8408326SSeung-Woo Kim luma_addr[1] = 0; 425d8408326SSeung-Woo Kim chroma_addr[1] = 0; 426d8408326SSeung-Woo Kim } 427d8408326SSeung-Woo Kim 428d8408326SSeung-Woo Kim spin_lock_irqsave(&res->reg_slock, flags); 429d8408326SSeung-Woo Kim mixer_vsync_set_update(ctx, false); 430d8408326SSeung-Woo Kim 431d8408326SSeung-Woo Kim /* interlace or progressive scan mode */ 432d8408326SSeung-Woo Kim val = (ctx->interlace ? ~0 : 0); 433d8408326SSeung-Woo Kim vp_reg_writemask(res, VP_MODE, val, VP_MODE_LINE_SKIP); 434d8408326SSeung-Woo Kim 435d8408326SSeung-Woo Kim /* setup format */ 436d8408326SSeung-Woo Kim val = (crcb_mode ? VP_MODE_NV21 : VP_MODE_NV12); 437d8408326SSeung-Woo Kim val |= (tiled_mode ? VP_MODE_MEM_TILED : VP_MODE_MEM_LINEAR); 438d8408326SSeung-Woo Kim vp_reg_writemask(res, VP_MODE, val, VP_MODE_FMT_MASK); 439d8408326SSeung-Woo Kim 440d8408326SSeung-Woo Kim /* setting size of input image */ 441d8408326SSeung-Woo Kim vp_reg_write(res, VP_IMG_SIZE_Y, VP_IMG_HSIZE(full_width) | 442d8408326SSeung-Woo Kim VP_IMG_VSIZE(full_height)); 443d8408326SSeung-Woo Kim /* chroma height has to reduced by 2 to avoid chroma distorions */ 444d8408326SSeung-Woo Kim vp_reg_write(res, VP_IMG_SIZE_C, VP_IMG_HSIZE(full_width) | 445d8408326SSeung-Woo Kim VP_IMG_VSIZE(full_height / 2)); 446d8408326SSeung-Woo Kim 447d8408326SSeung-Woo Kim vp_reg_write(res, VP_SRC_WIDTH, width); 448d8408326SSeung-Woo Kim vp_reg_write(res, VP_SRC_HEIGHT, height); 449d8408326SSeung-Woo Kim vp_reg_write(res, VP_SRC_H_POSITION, 450d8408326SSeung-Woo Kim VP_SRC_H_POSITION_VAL(src_x_offset)); 451d8408326SSeung-Woo Kim vp_reg_write(res, VP_SRC_V_POSITION, src_y_offset); 452d8408326SSeung-Woo Kim 453d8408326SSeung-Woo Kim vp_reg_write(res, VP_DST_WIDTH, width); 454d8408326SSeung-Woo Kim vp_reg_write(res, VP_DST_H_POSITION, dst_x_offset); 455d8408326SSeung-Woo Kim if (ctx->interlace) { 456d8408326SSeung-Woo Kim vp_reg_write(res, VP_DST_HEIGHT, height / 2); 457d8408326SSeung-Woo Kim vp_reg_write(res, VP_DST_V_POSITION, dst_y_offset / 2); 458d8408326SSeung-Woo Kim } else { 459d8408326SSeung-Woo Kim vp_reg_write(res, VP_DST_HEIGHT, height); 460d8408326SSeung-Woo Kim vp_reg_write(res, VP_DST_V_POSITION, dst_y_offset); 461d8408326SSeung-Woo Kim } 462d8408326SSeung-Woo Kim 463d8408326SSeung-Woo Kim vp_reg_write(res, VP_H_RATIO, x_ratio); 464d8408326SSeung-Woo Kim vp_reg_write(res, VP_V_RATIO, y_ratio); 465d8408326SSeung-Woo Kim 466d8408326SSeung-Woo Kim vp_reg_write(res, VP_ENDIAN_MODE, VP_ENDIAN_MODE_LITTLE); 467d8408326SSeung-Woo Kim 468d8408326SSeung-Woo Kim /* set buffer address to vp */ 469d8408326SSeung-Woo Kim vp_reg_write(res, VP_TOP_Y_PTR, luma_addr[0]); 470d8408326SSeung-Woo Kim vp_reg_write(res, VP_BOT_Y_PTR, luma_addr[1]); 471d8408326SSeung-Woo Kim vp_reg_write(res, VP_TOP_C_PTR, chroma_addr[0]); 472d8408326SSeung-Woo Kim vp_reg_write(res, VP_BOT_C_PTR, chroma_addr[1]); 473d8408326SSeung-Woo Kim 474d8408326SSeung-Woo Kim mixer_cfg_scan(ctx, mode_height); 475d8408326SSeung-Woo Kim mixer_cfg_rgb_fmt(ctx, mode_height); 476d8408326SSeung-Woo Kim mixer_cfg_layer(ctx, win, true); 477d8408326SSeung-Woo Kim mixer_run(ctx); 478d8408326SSeung-Woo Kim 479d8408326SSeung-Woo Kim mixer_vsync_set_update(ctx, true); 480d8408326SSeung-Woo Kim spin_unlock_irqrestore(&res->reg_slock, flags); 481d8408326SSeung-Woo Kim 482d8408326SSeung-Woo Kim vp_regs_dump(ctx); 483d8408326SSeung-Woo Kim } 484d8408326SSeung-Woo Kim 485d8408326SSeung-Woo Kim static void mixer_graph_buffer(struct mixer_context *ctx, int win) 486d8408326SSeung-Woo Kim { 487d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 488d8408326SSeung-Woo Kim unsigned long flags; 489d8408326SSeung-Woo Kim struct hdmi_win_data *win_data; 490d8408326SSeung-Woo Kim unsigned int full_width, width, height; 491d8408326SSeung-Woo Kim unsigned int x_ratio, y_ratio; 492d8408326SSeung-Woo Kim unsigned int src_x_offset, src_y_offset, dst_x_offset, dst_y_offset; 493d8408326SSeung-Woo Kim unsigned int mode_width, mode_height; 494d8408326SSeung-Woo Kim dma_addr_t dma_addr; 495d8408326SSeung-Woo Kim unsigned int fmt; 496d8408326SSeung-Woo Kim u32 val; 497d8408326SSeung-Woo Kim 498d8408326SSeung-Woo Kim win_data = &ctx->win_data[win]; 499d8408326SSeung-Woo Kim 500d8408326SSeung-Woo Kim #define RGB565 4 501d8408326SSeung-Woo Kim #define ARGB1555 5 502d8408326SSeung-Woo Kim #define ARGB4444 6 503d8408326SSeung-Woo Kim #define ARGB8888 7 504d8408326SSeung-Woo Kim 505d8408326SSeung-Woo Kim switch (win_data->bpp) { 506d8408326SSeung-Woo Kim case 16: 507d8408326SSeung-Woo Kim fmt = ARGB4444; 508d8408326SSeung-Woo Kim break; 509d8408326SSeung-Woo Kim case 32: 510d8408326SSeung-Woo Kim fmt = ARGB8888; 511d8408326SSeung-Woo Kim break; 512d8408326SSeung-Woo Kim default: 513d8408326SSeung-Woo Kim fmt = ARGB8888; 514d8408326SSeung-Woo Kim } 515d8408326SSeung-Woo Kim 516d8408326SSeung-Woo Kim dma_addr = win_data->dma_addr; 517d8408326SSeung-Woo Kim full_width = win_data->fb_width; 518d8408326SSeung-Woo Kim width = win_data->crtc_width; 519d8408326SSeung-Woo Kim height = win_data->crtc_height; 520d8408326SSeung-Woo Kim mode_width = win_data->mode_width; 521d8408326SSeung-Woo Kim mode_height = win_data->mode_height; 522d8408326SSeung-Woo Kim 523d8408326SSeung-Woo Kim /* 2x scaling feature */ 524d8408326SSeung-Woo Kim x_ratio = 0; 525d8408326SSeung-Woo Kim y_ratio = 0; 526d8408326SSeung-Woo Kim 527d8408326SSeung-Woo Kim src_x_offset = win_data->fb_x; 528d8408326SSeung-Woo Kim src_y_offset = win_data->fb_y; 529d8408326SSeung-Woo Kim dst_x_offset = win_data->crtc_x; 530d8408326SSeung-Woo Kim dst_y_offset = win_data->crtc_y; 531d8408326SSeung-Woo Kim 532d8408326SSeung-Woo Kim /* converting dma address base and source offset */ 533d8408326SSeung-Woo Kim dma_addr = dma_addr 534d8408326SSeung-Woo Kim + (src_x_offset * win_data->bpp >> 3) 535d8408326SSeung-Woo Kim + (src_y_offset * full_width * win_data->bpp >> 3); 536d8408326SSeung-Woo Kim src_x_offset = 0; 537d8408326SSeung-Woo Kim src_y_offset = 0; 538d8408326SSeung-Woo Kim 539d8408326SSeung-Woo Kim if (win_data->scan_flags & DRM_MODE_FLAG_INTERLACE) 540d8408326SSeung-Woo Kim ctx->interlace = true; 541d8408326SSeung-Woo Kim else 542d8408326SSeung-Woo Kim ctx->interlace = false; 543d8408326SSeung-Woo Kim 544d8408326SSeung-Woo Kim spin_lock_irqsave(&res->reg_slock, flags); 545d8408326SSeung-Woo Kim mixer_vsync_set_update(ctx, false); 546d8408326SSeung-Woo Kim 547d8408326SSeung-Woo Kim /* setup format */ 548d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_GRAPHIC_CFG(win), 549d8408326SSeung-Woo Kim MXR_GRP_CFG_FORMAT_VAL(fmt), MXR_GRP_CFG_FORMAT_MASK); 550d8408326SSeung-Woo Kim 551d8408326SSeung-Woo Kim /* setup geometry */ 552d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_SPAN(win), full_width); 553d8408326SSeung-Woo Kim 554d8408326SSeung-Woo Kim val = MXR_GRP_WH_WIDTH(width); 555d8408326SSeung-Woo Kim val |= MXR_GRP_WH_HEIGHT(height); 556d8408326SSeung-Woo Kim val |= MXR_GRP_WH_H_SCALE(x_ratio); 557d8408326SSeung-Woo Kim val |= MXR_GRP_WH_V_SCALE(y_ratio); 558d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_WH(win), val); 559d8408326SSeung-Woo Kim 560d8408326SSeung-Woo Kim /* setup offsets in source image */ 561d8408326SSeung-Woo Kim val = MXR_GRP_SXY_SX(src_x_offset); 562d8408326SSeung-Woo Kim val |= MXR_GRP_SXY_SY(src_y_offset); 563d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_SXY(win), val); 564d8408326SSeung-Woo Kim 565d8408326SSeung-Woo Kim /* setup offsets in display image */ 566d8408326SSeung-Woo Kim val = MXR_GRP_DXY_DX(dst_x_offset); 567d8408326SSeung-Woo Kim val |= MXR_GRP_DXY_DY(dst_y_offset); 568d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_DXY(win), val); 569d8408326SSeung-Woo Kim 570d8408326SSeung-Woo Kim /* set buffer address to mixer */ 571d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_BASE(win), dma_addr); 572d8408326SSeung-Woo Kim 573d8408326SSeung-Woo Kim mixer_cfg_scan(ctx, mode_height); 574d8408326SSeung-Woo Kim mixer_cfg_rgb_fmt(ctx, mode_height); 575d8408326SSeung-Woo Kim mixer_cfg_layer(ctx, win, true); 576d8408326SSeung-Woo Kim mixer_run(ctx); 577d8408326SSeung-Woo Kim 578d8408326SSeung-Woo Kim mixer_vsync_set_update(ctx, true); 579d8408326SSeung-Woo Kim spin_unlock_irqrestore(&res->reg_slock, flags); 580d8408326SSeung-Woo Kim } 581d8408326SSeung-Woo Kim 582d8408326SSeung-Woo Kim static void vp_win_reset(struct mixer_context *ctx) 583d8408326SSeung-Woo Kim { 584d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 585d8408326SSeung-Woo Kim int tries = 100; 586d8408326SSeung-Woo Kim 587d8408326SSeung-Woo Kim vp_reg_write(res, VP_SRESET, VP_SRESET_PROCESSING); 588d8408326SSeung-Woo Kim for (tries = 100; tries; --tries) { 589d8408326SSeung-Woo Kim /* waiting until VP_SRESET_PROCESSING is 0 */ 590d8408326SSeung-Woo Kim if (~vp_reg_read(res, VP_SRESET) & VP_SRESET_PROCESSING) 591d8408326SSeung-Woo Kim break; 592d8408326SSeung-Woo Kim mdelay(10); 593d8408326SSeung-Woo Kim } 594d8408326SSeung-Woo Kim WARN(tries == 0, "failed to reset Video Processor\n"); 595d8408326SSeung-Woo Kim } 596d8408326SSeung-Woo Kim 597d8408326SSeung-Woo Kim static int mixer_enable_vblank(void *ctx, int pipe) 598d8408326SSeung-Woo Kim { 599d8408326SSeung-Woo Kim struct mixer_context *mixer_ctx = ctx; 600d8408326SSeung-Woo Kim struct mixer_resources *res = &mixer_ctx->mixer_res; 601d8408326SSeung-Woo Kim 602d8408326SSeung-Woo Kim DRM_DEBUG_KMS("[%d] %s\n", __LINE__, __func__); 603d8408326SSeung-Woo Kim 604d8408326SSeung-Woo Kim mixer_ctx->pipe = pipe; 605d8408326SSeung-Woo Kim 606d8408326SSeung-Woo Kim /* enable vsync interrupt */ 607d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_INT_EN, MXR_INT_EN_VSYNC, 608d8408326SSeung-Woo Kim MXR_INT_EN_VSYNC); 609d8408326SSeung-Woo Kim 610d8408326SSeung-Woo Kim return 0; 611d8408326SSeung-Woo Kim } 612d8408326SSeung-Woo Kim 613d8408326SSeung-Woo Kim static void mixer_disable_vblank(void *ctx) 614d8408326SSeung-Woo Kim { 615d8408326SSeung-Woo Kim struct mixer_context *mixer_ctx = ctx; 616d8408326SSeung-Woo Kim struct mixer_resources *res = &mixer_ctx->mixer_res; 617d8408326SSeung-Woo Kim 618d8408326SSeung-Woo Kim DRM_DEBUG_KMS("[%d] %s\n", __LINE__, __func__); 619d8408326SSeung-Woo Kim 620d8408326SSeung-Woo Kim /* disable vsync interrupt */ 621d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_INT_EN, 0, MXR_INT_EN_VSYNC); 622d8408326SSeung-Woo Kim } 623d8408326SSeung-Woo Kim 624d8408326SSeung-Woo Kim static void mixer_win_mode_set(void *ctx, 625d8408326SSeung-Woo Kim struct exynos_drm_overlay *overlay) 626d8408326SSeung-Woo Kim { 627d8408326SSeung-Woo Kim struct mixer_context *mixer_ctx = ctx; 628d8408326SSeung-Woo Kim struct hdmi_win_data *win_data; 629d8408326SSeung-Woo Kim int win; 630d8408326SSeung-Woo Kim 631d8408326SSeung-Woo Kim DRM_DEBUG_KMS("[%d] %s\n", __LINE__, __func__); 632d8408326SSeung-Woo Kim 633d8408326SSeung-Woo Kim if (!overlay) { 634d8408326SSeung-Woo Kim DRM_ERROR("overlay is NULL\n"); 635d8408326SSeung-Woo Kim return; 636d8408326SSeung-Woo Kim } 637d8408326SSeung-Woo Kim 638d8408326SSeung-Woo Kim DRM_DEBUG_KMS("set [%d]x[%d] at (%d,%d) to [%d]x[%d] at (%d,%d)\n", 639d8408326SSeung-Woo Kim overlay->fb_width, overlay->fb_height, 640d8408326SSeung-Woo Kim overlay->fb_x, overlay->fb_y, 641d8408326SSeung-Woo Kim overlay->crtc_width, overlay->crtc_height, 642d8408326SSeung-Woo Kim overlay->crtc_x, overlay->crtc_y); 643d8408326SSeung-Woo Kim 644d8408326SSeung-Woo Kim win = overlay->zpos; 645d8408326SSeung-Woo Kim if (win == DEFAULT_ZPOS) 646d8408326SSeung-Woo Kim win = mixer_ctx->default_win; 647d8408326SSeung-Woo Kim 648d8408326SSeung-Woo Kim if (win < 0 || win > HDMI_OVERLAY_NUMBER) { 649d8408326SSeung-Woo Kim DRM_ERROR("overlay plane[%d] is wrong\n", win); 650d8408326SSeung-Woo Kim return; 651d8408326SSeung-Woo Kim } 652d8408326SSeung-Woo Kim 653d8408326SSeung-Woo Kim win_data = &mixer_ctx->win_data[win]; 654d8408326SSeung-Woo Kim 655d8408326SSeung-Woo Kim win_data->dma_addr = overlay->dma_addr[0]; 656d8408326SSeung-Woo Kim win_data->vaddr = overlay->vaddr[0]; 657d8408326SSeung-Woo Kim win_data->chroma_dma_addr = overlay->dma_addr[1]; 658d8408326SSeung-Woo Kim win_data->chroma_vaddr = overlay->vaddr[1]; 659d8408326SSeung-Woo Kim win_data->pixel_format = overlay->pixel_format; 660d8408326SSeung-Woo Kim win_data->bpp = overlay->bpp; 661d8408326SSeung-Woo Kim 662d8408326SSeung-Woo Kim win_data->crtc_x = overlay->crtc_x; 663d8408326SSeung-Woo Kim win_data->crtc_y = overlay->crtc_y; 664d8408326SSeung-Woo Kim win_data->crtc_width = overlay->crtc_width; 665d8408326SSeung-Woo Kim win_data->crtc_height = overlay->crtc_height; 666d8408326SSeung-Woo Kim 667d8408326SSeung-Woo Kim win_data->fb_x = overlay->fb_x; 668d8408326SSeung-Woo Kim win_data->fb_y = overlay->fb_y; 669d8408326SSeung-Woo Kim win_data->fb_width = overlay->fb_width; 670d8408326SSeung-Woo Kim win_data->fb_height = overlay->fb_height; 671d8408326SSeung-Woo Kim 672d8408326SSeung-Woo Kim win_data->mode_width = overlay->mode_width; 673d8408326SSeung-Woo Kim win_data->mode_height = overlay->mode_height; 674d8408326SSeung-Woo Kim 675d8408326SSeung-Woo Kim win_data->scan_flags = overlay->scan_flag; 676d8408326SSeung-Woo Kim } 677d8408326SSeung-Woo Kim 678d8408326SSeung-Woo Kim static void mixer_win_commit(void *ctx, int zpos) 679d8408326SSeung-Woo Kim { 680d8408326SSeung-Woo Kim struct mixer_context *mixer_ctx = ctx; 681d8408326SSeung-Woo Kim int win = zpos; 682d8408326SSeung-Woo Kim 683d8408326SSeung-Woo Kim DRM_DEBUG_KMS("[%d] %s, win: %d\n", __LINE__, __func__, win); 684d8408326SSeung-Woo Kim 685d8408326SSeung-Woo Kim if (win == DEFAULT_ZPOS) 686d8408326SSeung-Woo Kim win = mixer_ctx->default_win; 687d8408326SSeung-Woo Kim 688d8408326SSeung-Woo Kim if (win < 0 || win > HDMI_OVERLAY_NUMBER) { 689d8408326SSeung-Woo Kim DRM_ERROR("overlay plane[%d] is wrong\n", win); 690d8408326SSeung-Woo Kim return; 691d8408326SSeung-Woo Kim } 692d8408326SSeung-Woo Kim 693d8408326SSeung-Woo Kim if (win > 1) 694d8408326SSeung-Woo Kim vp_video_buffer(mixer_ctx, win); 695d8408326SSeung-Woo Kim else 696d8408326SSeung-Woo Kim mixer_graph_buffer(mixer_ctx, win); 697d8408326SSeung-Woo Kim } 698d8408326SSeung-Woo Kim 699d8408326SSeung-Woo Kim static void mixer_win_disable(void *ctx, int zpos) 700d8408326SSeung-Woo Kim { 701d8408326SSeung-Woo Kim struct mixer_context *mixer_ctx = ctx; 702d8408326SSeung-Woo Kim struct mixer_resources *res = &mixer_ctx->mixer_res; 703d8408326SSeung-Woo Kim unsigned long flags; 704d8408326SSeung-Woo Kim int win = zpos; 705d8408326SSeung-Woo Kim 706d8408326SSeung-Woo Kim DRM_DEBUG_KMS("[%d] %s, win: %d\n", __LINE__, __func__, win); 707d8408326SSeung-Woo Kim 708d8408326SSeung-Woo Kim if (win == DEFAULT_ZPOS) 709d8408326SSeung-Woo Kim win = mixer_ctx->default_win; 710d8408326SSeung-Woo Kim 711d8408326SSeung-Woo Kim if (win < 0 || win > HDMI_OVERLAY_NUMBER) { 712d8408326SSeung-Woo Kim DRM_ERROR("overlay plane[%d] is wrong\n", win); 713d8408326SSeung-Woo Kim return; 714d8408326SSeung-Woo Kim } 715d8408326SSeung-Woo Kim 716d8408326SSeung-Woo Kim spin_lock_irqsave(&res->reg_slock, flags); 717d8408326SSeung-Woo Kim mixer_vsync_set_update(mixer_ctx, false); 718d8408326SSeung-Woo Kim 719d8408326SSeung-Woo Kim mixer_cfg_layer(mixer_ctx, win, false); 720d8408326SSeung-Woo Kim 721d8408326SSeung-Woo Kim mixer_vsync_set_update(mixer_ctx, true); 722d8408326SSeung-Woo Kim spin_unlock_irqrestore(&res->reg_slock, flags); 723d8408326SSeung-Woo Kim } 724d8408326SSeung-Woo Kim 725d8408326SSeung-Woo Kim static struct exynos_hdmi_overlay_ops overlay_ops = { 726d8408326SSeung-Woo Kim .enable_vblank = mixer_enable_vblank, 727d8408326SSeung-Woo Kim .disable_vblank = mixer_disable_vblank, 728d8408326SSeung-Woo Kim .win_mode_set = mixer_win_mode_set, 729d8408326SSeung-Woo Kim .win_commit = mixer_win_commit, 730d8408326SSeung-Woo Kim .win_disable = mixer_win_disable, 731d8408326SSeung-Woo Kim }; 732d8408326SSeung-Woo Kim 733d8408326SSeung-Woo Kim /* for pageflip event */ 734d8408326SSeung-Woo Kim static void mixer_finish_pageflip(struct drm_device *drm_dev, int crtc) 735d8408326SSeung-Woo Kim { 736d8408326SSeung-Woo Kim struct exynos_drm_private *dev_priv = drm_dev->dev_private; 737d8408326SSeung-Woo Kim struct drm_pending_vblank_event *e, *t; 738d8408326SSeung-Woo Kim struct timeval now; 739d8408326SSeung-Woo Kim unsigned long flags; 740d8408326SSeung-Woo Kim bool is_checked = false; 741d8408326SSeung-Woo Kim 742d8408326SSeung-Woo Kim spin_lock_irqsave(&drm_dev->event_lock, flags); 743d8408326SSeung-Woo Kim 744d8408326SSeung-Woo Kim list_for_each_entry_safe(e, t, &dev_priv->pageflip_event_list, 745d8408326SSeung-Woo Kim base.link) { 746d8408326SSeung-Woo Kim /* if event's pipe isn't same as crtc then ignore it. */ 747d8408326SSeung-Woo Kim if (crtc != e->pipe) 748d8408326SSeung-Woo Kim continue; 749d8408326SSeung-Woo Kim 750d8408326SSeung-Woo Kim is_checked = true; 751d8408326SSeung-Woo Kim do_gettimeofday(&now); 752d8408326SSeung-Woo Kim e->event.sequence = 0; 753d8408326SSeung-Woo Kim e->event.tv_sec = now.tv_sec; 754d8408326SSeung-Woo Kim e->event.tv_usec = now.tv_usec; 755d8408326SSeung-Woo Kim 756d8408326SSeung-Woo Kim list_move_tail(&e->base.link, &e->base.file_priv->event_list); 757d8408326SSeung-Woo Kim wake_up_interruptible(&e->base.file_priv->event_wait); 758d8408326SSeung-Woo Kim } 759d8408326SSeung-Woo Kim 760d8408326SSeung-Woo Kim if (is_checked) 761c5614ae3SInki Dae /* 762c5614ae3SInki Dae * call drm_vblank_put only in case that drm_vblank_get was 763c5614ae3SInki Dae * called. 764c5614ae3SInki Dae */ 765c5614ae3SInki Dae if (atomic_read(&drm_dev->vblank_refcount[crtc]) > 0) 766d8408326SSeung-Woo Kim drm_vblank_put(drm_dev, crtc); 767d8408326SSeung-Woo Kim 768d8408326SSeung-Woo Kim spin_unlock_irqrestore(&drm_dev->event_lock, flags); 769d8408326SSeung-Woo Kim } 770d8408326SSeung-Woo Kim 771d8408326SSeung-Woo Kim static irqreturn_t mixer_irq_handler(int irq, void *arg) 772d8408326SSeung-Woo Kim { 773d8408326SSeung-Woo Kim struct exynos_drm_hdmi_context *drm_hdmi_ctx = arg; 774*f9309d1bSJoonyoung Shim struct mixer_context *ctx = drm_hdmi_ctx->ctx; 775d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 776d8408326SSeung-Woo Kim u32 val, val_base; 777d8408326SSeung-Woo Kim 778d8408326SSeung-Woo Kim spin_lock(&res->reg_slock); 779d8408326SSeung-Woo Kim 780d8408326SSeung-Woo Kim /* read interrupt status for handling and clearing flags for VSYNC */ 781d8408326SSeung-Woo Kim val = mixer_reg_read(res, MXR_INT_STATUS); 782d8408326SSeung-Woo Kim 783d8408326SSeung-Woo Kim /* handling VSYNC */ 784d8408326SSeung-Woo Kim if (val & MXR_INT_STATUS_VSYNC) { 785d8408326SSeung-Woo Kim /* interlace scan need to check shadow register */ 786d8408326SSeung-Woo Kim if (ctx->interlace) { 787d8408326SSeung-Woo Kim val_base = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(0)); 788d8408326SSeung-Woo Kim if (ctx->win_data[0].dma_addr != val_base) 789d8408326SSeung-Woo Kim goto out; 790d8408326SSeung-Woo Kim 791d8408326SSeung-Woo Kim val_base = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(1)); 792d8408326SSeung-Woo Kim if (ctx->win_data[1].dma_addr != val_base) 793d8408326SSeung-Woo Kim goto out; 794d8408326SSeung-Woo Kim } 795d8408326SSeung-Woo Kim 796d8408326SSeung-Woo Kim drm_handle_vblank(drm_hdmi_ctx->drm_dev, ctx->pipe); 797d8408326SSeung-Woo Kim mixer_finish_pageflip(drm_hdmi_ctx->drm_dev, ctx->pipe); 798d8408326SSeung-Woo Kim } 799d8408326SSeung-Woo Kim 800d8408326SSeung-Woo Kim out: 801d8408326SSeung-Woo Kim /* clear interrupts */ 802d8408326SSeung-Woo Kim if (~val & MXR_INT_EN_VSYNC) { 803d8408326SSeung-Woo Kim /* vsync interrupt use different bit for read and clear */ 804d8408326SSeung-Woo Kim val &= ~MXR_INT_EN_VSYNC; 805d8408326SSeung-Woo Kim val |= MXR_INT_CLEAR_VSYNC; 806d8408326SSeung-Woo Kim } 807d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_INT_STATUS, val); 808d8408326SSeung-Woo Kim 809d8408326SSeung-Woo Kim spin_unlock(&res->reg_slock); 810d8408326SSeung-Woo Kim 811d8408326SSeung-Woo Kim return IRQ_HANDLED; 812d8408326SSeung-Woo Kim } 813d8408326SSeung-Woo Kim 814d8408326SSeung-Woo Kim static void mixer_win_reset(struct mixer_context *ctx) 815d8408326SSeung-Woo Kim { 816d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 817d8408326SSeung-Woo Kim unsigned long flags; 818d8408326SSeung-Woo Kim u32 val; /* value stored to register */ 819d8408326SSeung-Woo Kim 820d8408326SSeung-Woo Kim spin_lock_irqsave(&res->reg_slock, flags); 821d8408326SSeung-Woo Kim mixer_vsync_set_update(ctx, false); 822d8408326SSeung-Woo Kim 823d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, MXR_CFG_DST_HDMI, MXR_CFG_DST_MASK); 824d8408326SSeung-Woo Kim 825d8408326SSeung-Woo Kim /* set output in RGB888 mode */ 826d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, MXR_CFG_OUT_RGB888, MXR_CFG_OUT_MASK); 827d8408326SSeung-Woo Kim 828d8408326SSeung-Woo Kim /* 16 beat burst in DMA */ 829d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_STATUS, MXR_STATUS_16_BURST, 830d8408326SSeung-Woo Kim MXR_STATUS_BURST_MASK); 831d8408326SSeung-Woo Kim 83244a0e022SJoonyoung Shim /* setting default layer priority: layer1 > layer0 > video 833d8408326SSeung-Woo Kim * because typical usage scenario would be 83444a0e022SJoonyoung Shim * layer1 - OSD 835d8408326SSeung-Woo Kim * layer0 - framebuffer 836d8408326SSeung-Woo Kim * video - video overlay 837d8408326SSeung-Woo Kim */ 83844a0e022SJoonyoung Shim val = MXR_LAYER_CFG_GRP1_VAL(3); 83944a0e022SJoonyoung Shim val |= MXR_LAYER_CFG_GRP0_VAL(2); 84044a0e022SJoonyoung Shim val |= MXR_LAYER_CFG_VP_VAL(1); 841d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_LAYER_CFG, val); 842d8408326SSeung-Woo Kim 843d8408326SSeung-Woo Kim /* setting background color */ 844d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_BG_COLOR0, 0x008080); 845d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_BG_COLOR1, 0x008080); 846d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_BG_COLOR2, 0x008080); 847d8408326SSeung-Woo Kim 848d8408326SSeung-Woo Kim /* setting graphical layers */ 849d8408326SSeung-Woo Kim 850d8408326SSeung-Woo Kim val = MXR_GRP_CFG_COLOR_KEY_DISABLE; /* no blank key */ 851d8408326SSeung-Woo Kim val |= MXR_GRP_CFG_WIN_BLEND_EN; 852d8408326SSeung-Woo Kim val |= MXR_GRP_CFG_ALPHA_VAL(0xff); /* non-transparent alpha */ 853d8408326SSeung-Woo Kim 854d8408326SSeung-Woo Kim /* the same configuration for both layers */ 855d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_CFG(0), val); 856d8408326SSeung-Woo Kim 857d8408326SSeung-Woo Kim val |= MXR_GRP_CFG_BLEND_PRE_MUL; 858d8408326SSeung-Woo Kim val |= MXR_GRP_CFG_PIXEL_BLEND_EN; 859d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_CFG(1), val); 860d8408326SSeung-Woo Kim 861d8408326SSeung-Woo Kim /* configuration of Video Processor Registers */ 862d8408326SSeung-Woo Kim vp_win_reset(ctx); 863d8408326SSeung-Woo Kim vp_default_filter(res); 864d8408326SSeung-Woo Kim 865d8408326SSeung-Woo Kim /* disable all layers */ 866d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP0_ENABLE); 867d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP1_ENABLE); 868d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_VP_ENABLE); 869d8408326SSeung-Woo Kim 870d8408326SSeung-Woo Kim mixer_vsync_set_update(ctx, true); 871d8408326SSeung-Woo Kim spin_unlock_irqrestore(&res->reg_slock, flags); 872d8408326SSeung-Woo Kim } 873d8408326SSeung-Woo Kim 874d8408326SSeung-Woo Kim static void mixer_resource_poweron(struct mixer_context *ctx) 875d8408326SSeung-Woo Kim { 876d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 877d8408326SSeung-Woo Kim 878d8408326SSeung-Woo Kim DRM_DEBUG_KMS("[%d] %s\n", __LINE__, __func__); 879d8408326SSeung-Woo Kim 880d8408326SSeung-Woo Kim clk_enable(res->mixer); 881d8408326SSeung-Woo Kim clk_enable(res->vp); 882d8408326SSeung-Woo Kim clk_enable(res->sclk_mixer); 883d8408326SSeung-Woo Kim 884d8408326SSeung-Woo Kim mixer_win_reset(ctx); 885d8408326SSeung-Woo Kim } 886d8408326SSeung-Woo Kim 887d8408326SSeung-Woo Kim static void mixer_resource_poweroff(struct mixer_context *ctx) 888d8408326SSeung-Woo Kim { 889d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 890d8408326SSeung-Woo Kim 891d8408326SSeung-Woo Kim DRM_DEBUG_KMS("[%d] %s\n", __LINE__, __func__); 892d8408326SSeung-Woo Kim 893d8408326SSeung-Woo Kim clk_disable(res->mixer); 894d8408326SSeung-Woo Kim clk_disable(res->vp); 895d8408326SSeung-Woo Kim clk_disable(res->sclk_mixer); 896d8408326SSeung-Woo Kim } 897d8408326SSeung-Woo Kim 898d8408326SSeung-Woo Kim static int mixer_runtime_resume(struct device *dev) 899d8408326SSeung-Woo Kim { 900d8408326SSeung-Woo Kim struct exynos_drm_hdmi_context *ctx = get_mixer_context(dev); 901d8408326SSeung-Woo Kim 902d8408326SSeung-Woo Kim DRM_DEBUG_KMS("resume - start\n"); 903d8408326SSeung-Woo Kim 904*f9309d1bSJoonyoung Shim mixer_resource_poweron(ctx->ctx); 905d8408326SSeung-Woo Kim 906d8408326SSeung-Woo Kim return 0; 907d8408326SSeung-Woo Kim } 908d8408326SSeung-Woo Kim 909d8408326SSeung-Woo Kim static int mixer_runtime_suspend(struct device *dev) 910d8408326SSeung-Woo Kim { 911d8408326SSeung-Woo Kim struct exynos_drm_hdmi_context *ctx = get_mixer_context(dev); 912d8408326SSeung-Woo Kim 913d8408326SSeung-Woo Kim DRM_DEBUG_KMS("suspend - start\n"); 914d8408326SSeung-Woo Kim 915*f9309d1bSJoonyoung Shim mixer_resource_poweroff(ctx->ctx); 916d8408326SSeung-Woo Kim 917d8408326SSeung-Woo Kim return 0; 918d8408326SSeung-Woo Kim } 919d8408326SSeung-Woo Kim 920d8408326SSeung-Woo Kim static const struct dev_pm_ops mixer_pm_ops = { 921d8408326SSeung-Woo Kim .runtime_suspend = mixer_runtime_suspend, 922d8408326SSeung-Woo Kim .runtime_resume = mixer_runtime_resume, 923d8408326SSeung-Woo Kim }; 924d8408326SSeung-Woo Kim 925d8408326SSeung-Woo Kim static int __devinit mixer_resources_init(struct exynos_drm_hdmi_context *ctx, 926d8408326SSeung-Woo Kim struct platform_device *pdev) 927d8408326SSeung-Woo Kim { 928*f9309d1bSJoonyoung Shim struct mixer_context *mixer_ctx = ctx->ctx; 929d8408326SSeung-Woo Kim struct device *dev = &pdev->dev; 930d8408326SSeung-Woo Kim struct mixer_resources *mixer_res = &mixer_ctx->mixer_res; 931d8408326SSeung-Woo Kim struct resource *res; 932d8408326SSeung-Woo Kim int ret; 933d8408326SSeung-Woo Kim 934d8408326SSeung-Woo Kim mixer_res->dev = dev; 935d8408326SSeung-Woo Kim spin_lock_init(&mixer_res->reg_slock); 936d8408326SSeung-Woo Kim 937d8408326SSeung-Woo Kim mixer_res->mixer = clk_get(dev, "mixer"); 938d8408326SSeung-Woo Kim if (IS_ERR_OR_NULL(mixer_res->mixer)) { 939d8408326SSeung-Woo Kim dev_err(dev, "failed to get clock 'mixer'\n"); 940d8408326SSeung-Woo Kim ret = -ENODEV; 941d8408326SSeung-Woo Kim goto fail; 942d8408326SSeung-Woo Kim } 943d8408326SSeung-Woo Kim mixer_res->vp = clk_get(dev, "vp"); 944d8408326SSeung-Woo Kim if (IS_ERR_OR_NULL(mixer_res->vp)) { 945d8408326SSeung-Woo Kim dev_err(dev, "failed to get clock 'vp'\n"); 946d8408326SSeung-Woo Kim ret = -ENODEV; 947d8408326SSeung-Woo Kim goto fail; 948d8408326SSeung-Woo Kim } 949d8408326SSeung-Woo Kim mixer_res->sclk_mixer = clk_get(dev, "sclk_mixer"); 950d8408326SSeung-Woo Kim if (IS_ERR_OR_NULL(mixer_res->sclk_mixer)) { 951d8408326SSeung-Woo Kim dev_err(dev, "failed to get clock 'sclk_mixer'\n"); 952d8408326SSeung-Woo Kim ret = -ENODEV; 953d8408326SSeung-Woo Kim goto fail; 954d8408326SSeung-Woo Kim } 955d8408326SSeung-Woo Kim mixer_res->sclk_hdmi = clk_get(dev, "sclk_hdmi"); 956d8408326SSeung-Woo Kim if (IS_ERR_OR_NULL(mixer_res->sclk_hdmi)) { 957d8408326SSeung-Woo Kim dev_err(dev, "failed to get clock 'sclk_hdmi'\n"); 958d8408326SSeung-Woo Kim ret = -ENODEV; 959d8408326SSeung-Woo Kim goto fail; 960d8408326SSeung-Woo Kim } 961d8408326SSeung-Woo Kim mixer_res->sclk_dac = clk_get(dev, "sclk_dac"); 962d8408326SSeung-Woo Kim if (IS_ERR_OR_NULL(mixer_res->sclk_dac)) { 963d8408326SSeung-Woo Kim dev_err(dev, "failed to get clock 'sclk_dac'\n"); 964d8408326SSeung-Woo Kim ret = -ENODEV; 965d8408326SSeung-Woo Kim goto fail; 966d8408326SSeung-Woo Kim } 967d8408326SSeung-Woo Kim res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mxr"); 968d8408326SSeung-Woo Kim if (res == NULL) { 969d8408326SSeung-Woo Kim dev_err(dev, "get memory resource failed.\n"); 970d8408326SSeung-Woo Kim ret = -ENXIO; 971d8408326SSeung-Woo Kim goto fail; 972d8408326SSeung-Woo Kim } 973d8408326SSeung-Woo Kim 974d8408326SSeung-Woo Kim clk_set_parent(mixer_res->sclk_mixer, mixer_res->sclk_hdmi); 975d8408326SSeung-Woo Kim 976d8408326SSeung-Woo Kim mixer_res->mixer_regs = ioremap(res->start, resource_size(res)); 977d8408326SSeung-Woo Kim if (mixer_res->mixer_regs == NULL) { 978d8408326SSeung-Woo Kim dev_err(dev, "register mapping failed.\n"); 979d8408326SSeung-Woo Kim ret = -ENXIO; 980d8408326SSeung-Woo Kim goto fail; 981d8408326SSeung-Woo Kim } 982d8408326SSeung-Woo Kim 983d8408326SSeung-Woo Kim res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "vp"); 984d8408326SSeung-Woo Kim if (res == NULL) { 985d8408326SSeung-Woo Kim dev_err(dev, "get memory resource failed.\n"); 986d8408326SSeung-Woo Kim ret = -ENXIO; 987d8408326SSeung-Woo Kim goto fail_mixer_regs; 988d8408326SSeung-Woo Kim } 989d8408326SSeung-Woo Kim 990d8408326SSeung-Woo Kim mixer_res->vp_regs = ioremap(res->start, resource_size(res)); 991d8408326SSeung-Woo Kim if (mixer_res->vp_regs == NULL) { 992d8408326SSeung-Woo Kim dev_err(dev, "register mapping failed.\n"); 993d8408326SSeung-Woo Kim ret = -ENXIO; 994d8408326SSeung-Woo Kim goto fail_mixer_regs; 995d8408326SSeung-Woo Kim } 996d8408326SSeung-Woo Kim 997d8408326SSeung-Woo Kim res = platform_get_resource_byname(pdev, IORESOURCE_IRQ, "irq"); 998d8408326SSeung-Woo Kim if (res == NULL) { 999d8408326SSeung-Woo Kim dev_err(dev, "get interrupt resource failed.\n"); 1000d8408326SSeung-Woo Kim ret = -ENXIO; 1001d8408326SSeung-Woo Kim goto fail_vp_regs; 1002d8408326SSeung-Woo Kim } 1003d8408326SSeung-Woo Kim 1004d8408326SSeung-Woo Kim ret = request_irq(res->start, mixer_irq_handler, 0, "drm_mixer", ctx); 1005d8408326SSeung-Woo Kim if (ret) { 1006d8408326SSeung-Woo Kim dev_err(dev, "request interrupt failed.\n"); 1007d8408326SSeung-Woo Kim goto fail_vp_regs; 1008d8408326SSeung-Woo Kim } 1009d8408326SSeung-Woo Kim mixer_res->irq = res->start; 1010d8408326SSeung-Woo Kim 1011d8408326SSeung-Woo Kim return 0; 1012d8408326SSeung-Woo Kim 1013d8408326SSeung-Woo Kim fail_vp_regs: 1014d8408326SSeung-Woo Kim iounmap(mixer_res->vp_regs); 1015d8408326SSeung-Woo Kim 1016d8408326SSeung-Woo Kim fail_mixer_regs: 1017d8408326SSeung-Woo Kim iounmap(mixer_res->mixer_regs); 1018d8408326SSeung-Woo Kim 1019d8408326SSeung-Woo Kim fail: 1020d8408326SSeung-Woo Kim if (!IS_ERR_OR_NULL(mixer_res->sclk_dac)) 1021d8408326SSeung-Woo Kim clk_put(mixer_res->sclk_dac); 1022d8408326SSeung-Woo Kim if (!IS_ERR_OR_NULL(mixer_res->sclk_hdmi)) 1023d8408326SSeung-Woo Kim clk_put(mixer_res->sclk_hdmi); 1024d8408326SSeung-Woo Kim if (!IS_ERR_OR_NULL(mixer_res->sclk_mixer)) 1025d8408326SSeung-Woo Kim clk_put(mixer_res->sclk_mixer); 1026d8408326SSeung-Woo Kim if (!IS_ERR_OR_NULL(mixer_res->vp)) 1027d8408326SSeung-Woo Kim clk_put(mixer_res->vp); 1028d8408326SSeung-Woo Kim if (!IS_ERR_OR_NULL(mixer_res->mixer)) 1029d8408326SSeung-Woo Kim clk_put(mixer_res->mixer); 1030d8408326SSeung-Woo Kim mixer_res->dev = NULL; 1031d8408326SSeung-Woo Kim return ret; 1032d8408326SSeung-Woo Kim } 1033d8408326SSeung-Woo Kim 1034d8408326SSeung-Woo Kim static void mixer_resources_cleanup(struct mixer_context *ctx) 1035d8408326SSeung-Woo Kim { 1036d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 1037d8408326SSeung-Woo Kim 1038d8408326SSeung-Woo Kim disable_irq(res->irq); 1039d8408326SSeung-Woo Kim free_irq(res->irq, ctx); 1040d8408326SSeung-Woo Kim 1041d8408326SSeung-Woo Kim iounmap(res->vp_regs); 1042d8408326SSeung-Woo Kim iounmap(res->mixer_regs); 1043d8408326SSeung-Woo Kim } 1044d8408326SSeung-Woo Kim 1045d8408326SSeung-Woo Kim static int __devinit mixer_probe(struct platform_device *pdev) 1046d8408326SSeung-Woo Kim { 1047d8408326SSeung-Woo Kim struct device *dev = &pdev->dev; 1048d8408326SSeung-Woo Kim struct exynos_drm_hdmi_context *drm_hdmi_ctx; 1049d8408326SSeung-Woo Kim struct mixer_context *ctx; 1050d8408326SSeung-Woo Kim int ret; 1051d8408326SSeung-Woo Kim 1052d8408326SSeung-Woo Kim dev_info(dev, "probe start\n"); 1053d8408326SSeung-Woo Kim 1054d8408326SSeung-Woo Kim drm_hdmi_ctx = kzalloc(sizeof(*drm_hdmi_ctx), GFP_KERNEL); 1055d8408326SSeung-Woo Kim if (!drm_hdmi_ctx) { 1056d8408326SSeung-Woo Kim DRM_ERROR("failed to allocate common hdmi context.\n"); 1057d8408326SSeung-Woo Kim return -ENOMEM; 1058d8408326SSeung-Woo Kim } 1059d8408326SSeung-Woo Kim 1060d8408326SSeung-Woo Kim ctx = kzalloc(sizeof(*ctx), GFP_KERNEL); 1061d8408326SSeung-Woo Kim if (!ctx) { 1062d8408326SSeung-Woo Kim DRM_ERROR("failed to alloc mixer context.\n"); 1063d8408326SSeung-Woo Kim kfree(drm_hdmi_ctx); 1064d8408326SSeung-Woo Kim return -ENOMEM; 1065d8408326SSeung-Woo Kim } 1066d8408326SSeung-Woo Kim 1067d8408326SSeung-Woo Kim drm_hdmi_ctx->ctx = (void *)ctx; 1068d8408326SSeung-Woo Kim 1069d8408326SSeung-Woo Kim platform_set_drvdata(pdev, drm_hdmi_ctx); 1070d8408326SSeung-Woo Kim 1071d8408326SSeung-Woo Kim /* acquire resources: regs, irqs, clocks */ 1072d8408326SSeung-Woo Kim ret = mixer_resources_init(drm_hdmi_ctx, pdev); 1073d8408326SSeung-Woo Kim if (ret) 1074d8408326SSeung-Woo Kim goto fail; 1075d8408326SSeung-Woo Kim 1076d8408326SSeung-Woo Kim /* register specific callback point to common hdmi. */ 1077d8408326SSeung-Woo Kim exynos_drm_overlay_ops_register(&overlay_ops); 1078d8408326SSeung-Woo Kim 1079d8408326SSeung-Woo Kim mixer_resource_poweron(ctx); 1080d8408326SSeung-Woo Kim 1081d8408326SSeung-Woo Kim return 0; 1082d8408326SSeung-Woo Kim 1083d8408326SSeung-Woo Kim 1084d8408326SSeung-Woo Kim fail: 1085d8408326SSeung-Woo Kim dev_info(dev, "probe failed\n"); 1086d8408326SSeung-Woo Kim return ret; 1087d8408326SSeung-Woo Kim } 1088d8408326SSeung-Woo Kim 1089d8408326SSeung-Woo Kim static int mixer_remove(struct platform_device *pdev) 1090d8408326SSeung-Woo Kim { 1091d8408326SSeung-Woo Kim struct device *dev = &pdev->dev; 1092d8408326SSeung-Woo Kim struct exynos_drm_hdmi_context *drm_hdmi_ctx = 1093d8408326SSeung-Woo Kim platform_get_drvdata(pdev); 1094*f9309d1bSJoonyoung Shim struct mixer_context *ctx = drm_hdmi_ctx->ctx; 1095d8408326SSeung-Woo Kim 10961109bf8bSMasanari Iida dev_info(dev, "remove successful\n"); 1097d8408326SSeung-Woo Kim 1098d8408326SSeung-Woo Kim mixer_resource_poweroff(ctx); 1099d8408326SSeung-Woo Kim mixer_resources_cleanup(ctx); 1100d8408326SSeung-Woo Kim 1101d8408326SSeung-Woo Kim return 0; 1102d8408326SSeung-Woo Kim } 1103d8408326SSeung-Woo Kim 1104d8408326SSeung-Woo Kim struct platform_driver mixer_driver = { 1105d8408326SSeung-Woo Kim .driver = { 1106d8408326SSeung-Woo Kim .name = "s5p-mixer", 1107d8408326SSeung-Woo Kim .owner = THIS_MODULE, 1108d8408326SSeung-Woo Kim .pm = &mixer_pm_ops, 1109d8408326SSeung-Woo Kim }, 1110d8408326SSeung-Woo Kim .probe = mixer_probe, 1111d8408326SSeung-Woo Kim .remove = __devexit_p(mixer_remove), 1112d8408326SSeung-Woo Kim }; 1113