xref: /linux/drivers/gpu/drm/exynos/exynos_mixer.c (revision f657a9962070ae2502fcedf2c6568c393039d4c2)
1d8408326SSeung-Woo Kim /*
2d8408326SSeung-Woo Kim  * Copyright (C) 2011 Samsung Electronics Co.Ltd
3d8408326SSeung-Woo Kim  * Authors:
4d8408326SSeung-Woo Kim  * Seung-Woo Kim <sw0312.kim@samsung.com>
5d8408326SSeung-Woo Kim  *	Inki Dae <inki.dae@samsung.com>
6d8408326SSeung-Woo Kim  *	Joonyoung Shim <jy0922.shim@samsung.com>
7d8408326SSeung-Woo Kim  *
8d8408326SSeung-Woo Kim  * Based on drivers/media/video/s5p-tv/mixer_reg.c
9d8408326SSeung-Woo Kim  *
10d8408326SSeung-Woo Kim  * This program is free software; you can redistribute  it and/or modify it
11d8408326SSeung-Woo Kim  * under  the terms of  the GNU General  Public License as published by the
12d8408326SSeung-Woo Kim  * Free Software Foundation;  either version 2 of the  License, or (at your
13d8408326SSeung-Woo Kim  * option) any later version.
14d8408326SSeung-Woo Kim  *
15d8408326SSeung-Woo Kim  */
16d8408326SSeung-Woo Kim 
17760285e7SDavid Howells #include <drm/drmP.h>
18d8408326SSeung-Woo Kim 
19d8408326SSeung-Woo Kim #include "regs-mixer.h"
20d8408326SSeung-Woo Kim #include "regs-vp.h"
21d8408326SSeung-Woo Kim 
22d8408326SSeung-Woo Kim #include <linux/kernel.h>
23d8408326SSeung-Woo Kim #include <linux/spinlock.h>
24d8408326SSeung-Woo Kim #include <linux/wait.h>
25d8408326SSeung-Woo Kim #include <linux/i2c.h>
26d8408326SSeung-Woo Kim #include <linux/platform_device.h>
27d8408326SSeung-Woo Kim #include <linux/interrupt.h>
28d8408326SSeung-Woo Kim #include <linux/irq.h>
29d8408326SSeung-Woo Kim #include <linux/delay.h>
30d8408326SSeung-Woo Kim #include <linux/pm_runtime.h>
31d8408326SSeung-Woo Kim #include <linux/clk.h>
32d8408326SSeung-Woo Kim #include <linux/regulator/consumer.h>
333f1c781dSSachin Kamat #include <linux/of.h>
34f37cd5e8SInki Dae #include <linux/component.h>
35d8408326SSeung-Woo Kim 
36d8408326SSeung-Woo Kim #include <drm/exynos_drm.h>
37d8408326SSeung-Woo Kim 
38d8408326SSeung-Woo Kim #include "exynos_drm_drv.h"
39663d8766SRahul Sharma #include "exynos_drm_crtc.h"
400488f50eSMarek Szyprowski #include "exynos_drm_fb.h"
417ee14cdcSGustavo Padovan #include "exynos_drm_plane.h"
421055b39fSInki Dae #include "exynos_drm_iommu.h"
4322b21ae6SJoonyoung Shim 
44f041b257SSean Paul #define MIXER_WIN_NR		3
45fbbb1e1aSMarek Szyprowski #define VP_DEFAULT_WIN		2
46d8408326SSeung-Woo Kim 
477a57ca7cSTobias Jakobi /* The pixelformats that are natively supported by the mixer. */
487a57ca7cSTobias Jakobi #define MXR_FORMAT_RGB565	4
497a57ca7cSTobias Jakobi #define MXR_FORMAT_ARGB1555	5
507a57ca7cSTobias Jakobi #define MXR_FORMAT_ARGB4444	6
517a57ca7cSTobias Jakobi #define MXR_FORMAT_ARGB8888	7
527a57ca7cSTobias Jakobi 
5322b21ae6SJoonyoung Shim struct mixer_resources {
5422b21ae6SJoonyoung Shim 	int			irq;
5522b21ae6SJoonyoung Shim 	void __iomem		*mixer_regs;
5622b21ae6SJoonyoung Shim 	void __iomem		*vp_regs;
5722b21ae6SJoonyoung Shim 	spinlock_t		reg_slock;
5822b21ae6SJoonyoung Shim 	struct clk		*mixer;
5922b21ae6SJoonyoung Shim 	struct clk		*vp;
6004427ec5SMarek Szyprowski 	struct clk		*hdmi;
6122b21ae6SJoonyoung Shim 	struct clk		*sclk_mixer;
6222b21ae6SJoonyoung Shim 	struct clk		*sclk_hdmi;
63ff830c96SMarek Szyprowski 	struct clk		*mout_mixer;
6422b21ae6SJoonyoung Shim };
6522b21ae6SJoonyoung Shim 
661e123441SRahul Sharma enum mixer_version_id {
671e123441SRahul Sharma 	MXR_VER_0_0_0_16,
681e123441SRahul Sharma 	MXR_VER_16_0_33_0,
69def5e095SRahul Sharma 	MXR_VER_128_0_0_184,
701e123441SRahul Sharma };
711e123441SRahul Sharma 
72a44652e8SAndrzej Hajda enum mixer_flag_bits {
73a44652e8SAndrzej Hajda 	MXR_BIT_POWERED,
740df5e4acSAndrzej Hajda 	MXR_BIT_VSYNC,
75a44652e8SAndrzej Hajda };
76a44652e8SAndrzej Hajda 
77fbbb1e1aSMarek Szyprowski static const uint32_t mixer_formats[] = {
78fbbb1e1aSMarek Szyprowski 	DRM_FORMAT_XRGB4444,
79fbbb1e1aSMarek Szyprowski 	DRM_FORMAT_XRGB1555,
80fbbb1e1aSMarek Szyprowski 	DRM_FORMAT_RGB565,
81fbbb1e1aSMarek Szyprowski 	DRM_FORMAT_XRGB8888,
82fbbb1e1aSMarek Szyprowski 	DRM_FORMAT_ARGB8888,
83fbbb1e1aSMarek Szyprowski };
84fbbb1e1aSMarek Szyprowski 
85fbbb1e1aSMarek Szyprowski static const uint32_t vp_formats[] = {
86fbbb1e1aSMarek Szyprowski 	DRM_FORMAT_NV12,
87fbbb1e1aSMarek Szyprowski 	DRM_FORMAT_NV21,
88fbbb1e1aSMarek Szyprowski };
89fbbb1e1aSMarek Szyprowski 
9022b21ae6SJoonyoung Shim struct mixer_context {
914551789fSSean Paul 	struct platform_device *pdev;
92cf8fc4f1SJoonyoung Shim 	struct device		*dev;
931055b39fSInki Dae 	struct drm_device	*drm_dev;
9493bca243SGustavo Padovan 	struct exynos_drm_crtc	*crtc;
957ee14cdcSGustavo Padovan 	struct exynos_drm_plane	planes[MIXER_WIN_NR];
9622b21ae6SJoonyoung Shim 	int			pipe;
97a44652e8SAndrzej Hajda 	unsigned long		flags;
9822b21ae6SJoonyoung Shim 	bool			interlace;
991b8e5747SRahul Sharma 	bool			vp_enabled;
100ff830c96SMarek Szyprowski 	bool			has_sclk;
10122b21ae6SJoonyoung Shim 
10222b21ae6SJoonyoung Shim 	struct mixer_resources	mixer_res;
1031e123441SRahul Sharma 	enum mixer_version_id	mxr_ver;
1046e95d5e6SPrathyush K 	wait_queue_head_t	wait_vsync_queue;
1056e95d5e6SPrathyush K 	atomic_t		wait_vsync_event;
1061e123441SRahul Sharma };
1071e123441SRahul Sharma 
1081e123441SRahul Sharma struct mixer_drv_data {
1091e123441SRahul Sharma 	enum mixer_version_id	version;
1101b8e5747SRahul Sharma 	bool					is_vp_enabled;
111ff830c96SMarek Szyprowski 	bool					has_sclk;
11222b21ae6SJoonyoung Shim };
11322b21ae6SJoonyoung Shim 
114fd2d2fc2SMarek Szyprowski static const struct exynos_drm_plane_config plane_configs[MIXER_WIN_NR] = {
115fd2d2fc2SMarek Szyprowski 	{
116fd2d2fc2SMarek Szyprowski 		.zpos = 0,
117fd2d2fc2SMarek Szyprowski 		.type = DRM_PLANE_TYPE_PRIMARY,
118fd2d2fc2SMarek Szyprowski 		.pixel_formats = mixer_formats,
119fd2d2fc2SMarek Szyprowski 		.num_pixel_formats = ARRAY_SIZE(mixer_formats),
120a2cb911eSMarek Szyprowski 		.capabilities = EXYNOS_DRM_PLANE_CAP_DOUBLE |
121a2cb911eSMarek Szyprowski 				EXYNOS_DRM_PLANE_CAP_ZPOS,
122fd2d2fc2SMarek Szyprowski 	}, {
123fd2d2fc2SMarek Szyprowski 		.zpos = 1,
124fd2d2fc2SMarek Szyprowski 		.type = DRM_PLANE_TYPE_CURSOR,
125fd2d2fc2SMarek Szyprowski 		.pixel_formats = mixer_formats,
126fd2d2fc2SMarek Szyprowski 		.num_pixel_formats = ARRAY_SIZE(mixer_formats),
127a2cb911eSMarek Szyprowski 		.capabilities = EXYNOS_DRM_PLANE_CAP_DOUBLE |
128a2cb911eSMarek Szyprowski 				EXYNOS_DRM_PLANE_CAP_ZPOS,
129fd2d2fc2SMarek Szyprowski 	}, {
130fd2d2fc2SMarek Szyprowski 		.zpos = 2,
131fd2d2fc2SMarek Szyprowski 		.type = DRM_PLANE_TYPE_OVERLAY,
132fd2d2fc2SMarek Szyprowski 		.pixel_formats = vp_formats,
133fd2d2fc2SMarek Szyprowski 		.num_pixel_formats = ARRAY_SIZE(vp_formats),
134a2cb911eSMarek Szyprowski 		.capabilities = EXYNOS_DRM_PLANE_CAP_SCALE |
135a2cb911eSMarek Szyprowski 				EXYNOS_DRM_PLANE_CAP_ZPOS,
136fd2d2fc2SMarek Szyprowski 	},
137fd2d2fc2SMarek Szyprowski };
138fd2d2fc2SMarek Szyprowski 
139d8408326SSeung-Woo Kim static const u8 filter_y_horiz_tap8[] = {
140d8408326SSeung-Woo Kim 	0,	-1,	-1,	-1,	-1,	-1,	-1,	-1,
141d8408326SSeung-Woo Kim 	-1,	-1,	-1,	-1,	-1,	0,	0,	0,
142d8408326SSeung-Woo Kim 	0,	2,	4,	5,	6,	6,	6,	6,
143d8408326SSeung-Woo Kim 	6,	5,	5,	4,	3,	2,	1,	1,
144d8408326SSeung-Woo Kim 	0,	-6,	-12,	-16,	-18,	-20,	-21,	-20,
145d8408326SSeung-Woo Kim 	-20,	-18,	-16,	-13,	-10,	-8,	-5,	-2,
146d8408326SSeung-Woo Kim 	127,	126,	125,	121,	114,	107,	99,	89,
147d8408326SSeung-Woo Kim 	79,	68,	57,	46,	35,	25,	16,	8,
148d8408326SSeung-Woo Kim };
149d8408326SSeung-Woo Kim 
150d8408326SSeung-Woo Kim static const u8 filter_y_vert_tap4[] = {
151d8408326SSeung-Woo Kim 	0,	-3,	-6,	-8,	-8,	-8,	-8,	-7,
152d8408326SSeung-Woo Kim 	-6,	-5,	-4,	-3,	-2,	-1,	-1,	0,
153d8408326SSeung-Woo Kim 	127,	126,	124,	118,	111,	102,	92,	81,
154d8408326SSeung-Woo Kim 	70,	59,	48,	37,	27,	19,	11,	5,
155d8408326SSeung-Woo Kim 	0,	5,	11,	19,	27,	37,	48,	59,
156d8408326SSeung-Woo Kim 	70,	81,	92,	102,	111,	118,	124,	126,
157d8408326SSeung-Woo Kim 	0,	0,	-1,	-1,	-2,	-3,	-4,	-5,
158d8408326SSeung-Woo Kim 	-6,	-7,	-8,	-8,	-8,	-8,	-6,	-3,
159d8408326SSeung-Woo Kim };
160d8408326SSeung-Woo Kim 
161d8408326SSeung-Woo Kim static const u8 filter_cr_horiz_tap4[] = {
162d8408326SSeung-Woo Kim 	0,	-3,	-6,	-8,	-8,	-8,	-8,	-7,
163d8408326SSeung-Woo Kim 	-6,	-5,	-4,	-3,	-2,	-1,	-1,	0,
164d8408326SSeung-Woo Kim 	127,	126,	124,	118,	111,	102,	92,	81,
165d8408326SSeung-Woo Kim 	70,	59,	48,	37,	27,	19,	11,	5,
166d8408326SSeung-Woo Kim };
167d8408326SSeung-Woo Kim 
168*f657a996SMarek Szyprowski static inline bool is_alpha_format(unsigned int pixel_format)
169*f657a996SMarek Szyprowski {
170*f657a996SMarek Szyprowski 	switch (pixel_format) {
171*f657a996SMarek Szyprowski 	case DRM_FORMAT_ARGB8888:
172*f657a996SMarek Szyprowski 		return true;
173*f657a996SMarek Szyprowski 	default:
174*f657a996SMarek Szyprowski 		return false;
175*f657a996SMarek Szyprowski 	}
176*f657a996SMarek Szyprowski }
177*f657a996SMarek Szyprowski 
178d8408326SSeung-Woo Kim static inline u32 vp_reg_read(struct mixer_resources *res, u32 reg_id)
179d8408326SSeung-Woo Kim {
180d8408326SSeung-Woo Kim 	return readl(res->vp_regs + reg_id);
181d8408326SSeung-Woo Kim }
182d8408326SSeung-Woo Kim 
183d8408326SSeung-Woo Kim static inline void vp_reg_write(struct mixer_resources *res, u32 reg_id,
184d8408326SSeung-Woo Kim 				 u32 val)
185d8408326SSeung-Woo Kim {
186d8408326SSeung-Woo Kim 	writel(val, res->vp_regs + reg_id);
187d8408326SSeung-Woo Kim }
188d8408326SSeung-Woo Kim 
189d8408326SSeung-Woo Kim static inline void vp_reg_writemask(struct mixer_resources *res, u32 reg_id,
190d8408326SSeung-Woo Kim 				 u32 val, u32 mask)
191d8408326SSeung-Woo Kim {
192d8408326SSeung-Woo Kim 	u32 old = vp_reg_read(res, reg_id);
193d8408326SSeung-Woo Kim 
194d8408326SSeung-Woo Kim 	val = (val & mask) | (old & ~mask);
195d8408326SSeung-Woo Kim 	writel(val, res->vp_regs + reg_id);
196d8408326SSeung-Woo Kim }
197d8408326SSeung-Woo Kim 
198d8408326SSeung-Woo Kim static inline u32 mixer_reg_read(struct mixer_resources *res, u32 reg_id)
199d8408326SSeung-Woo Kim {
200d8408326SSeung-Woo Kim 	return readl(res->mixer_regs + reg_id);
201d8408326SSeung-Woo Kim }
202d8408326SSeung-Woo Kim 
203d8408326SSeung-Woo Kim static inline void mixer_reg_write(struct mixer_resources *res, u32 reg_id,
204d8408326SSeung-Woo Kim 				 u32 val)
205d8408326SSeung-Woo Kim {
206d8408326SSeung-Woo Kim 	writel(val, res->mixer_regs + reg_id);
207d8408326SSeung-Woo Kim }
208d8408326SSeung-Woo Kim 
209d8408326SSeung-Woo Kim static inline void mixer_reg_writemask(struct mixer_resources *res,
210d8408326SSeung-Woo Kim 				 u32 reg_id, u32 val, u32 mask)
211d8408326SSeung-Woo Kim {
212d8408326SSeung-Woo Kim 	u32 old = mixer_reg_read(res, reg_id);
213d8408326SSeung-Woo Kim 
214d8408326SSeung-Woo Kim 	val = (val & mask) | (old & ~mask);
215d8408326SSeung-Woo Kim 	writel(val, res->mixer_regs + reg_id);
216d8408326SSeung-Woo Kim }
217d8408326SSeung-Woo Kim 
218d8408326SSeung-Woo Kim static void mixer_regs_dump(struct mixer_context *ctx)
219d8408326SSeung-Woo Kim {
220d8408326SSeung-Woo Kim #define DUMPREG(reg_id) \
221d8408326SSeung-Woo Kim do { \
222d8408326SSeung-Woo Kim 	DRM_DEBUG_KMS(#reg_id " = %08x\n", \
223d8408326SSeung-Woo Kim 		(u32)readl(ctx->mixer_res.mixer_regs + reg_id)); \
224d8408326SSeung-Woo Kim } while (0)
225d8408326SSeung-Woo Kim 
226d8408326SSeung-Woo Kim 	DUMPREG(MXR_STATUS);
227d8408326SSeung-Woo Kim 	DUMPREG(MXR_CFG);
228d8408326SSeung-Woo Kim 	DUMPREG(MXR_INT_EN);
229d8408326SSeung-Woo Kim 	DUMPREG(MXR_INT_STATUS);
230d8408326SSeung-Woo Kim 
231d8408326SSeung-Woo Kim 	DUMPREG(MXR_LAYER_CFG);
232d8408326SSeung-Woo Kim 	DUMPREG(MXR_VIDEO_CFG);
233d8408326SSeung-Woo Kim 
234d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_CFG);
235d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_BASE);
236d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_SPAN);
237d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_WH);
238d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_SXY);
239d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_DXY);
240d8408326SSeung-Woo Kim 
241d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_CFG);
242d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_BASE);
243d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_SPAN);
244d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_WH);
245d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_SXY);
246d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_DXY);
247d8408326SSeung-Woo Kim #undef DUMPREG
248d8408326SSeung-Woo Kim }
249d8408326SSeung-Woo Kim 
250d8408326SSeung-Woo Kim static void vp_regs_dump(struct mixer_context *ctx)
251d8408326SSeung-Woo Kim {
252d8408326SSeung-Woo Kim #define DUMPREG(reg_id) \
253d8408326SSeung-Woo Kim do { \
254d8408326SSeung-Woo Kim 	DRM_DEBUG_KMS(#reg_id " = %08x\n", \
255d8408326SSeung-Woo Kim 		(u32) readl(ctx->mixer_res.vp_regs + reg_id)); \
256d8408326SSeung-Woo Kim } while (0)
257d8408326SSeung-Woo Kim 
258d8408326SSeung-Woo Kim 	DUMPREG(VP_ENABLE);
259d8408326SSeung-Woo Kim 	DUMPREG(VP_SRESET);
260d8408326SSeung-Woo Kim 	DUMPREG(VP_SHADOW_UPDATE);
261d8408326SSeung-Woo Kim 	DUMPREG(VP_FIELD_ID);
262d8408326SSeung-Woo Kim 	DUMPREG(VP_MODE);
263d8408326SSeung-Woo Kim 	DUMPREG(VP_IMG_SIZE_Y);
264d8408326SSeung-Woo Kim 	DUMPREG(VP_IMG_SIZE_C);
265d8408326SSeung-Woo Kim 	DUMPREG(VP_PER_RATE_CTRL);
266d8408326SSeung-Woo Kim 	DUMPREG(VP_TOP_Y_PTR);
267d8408326SSeung-Woo Kim 	DUMPREG(VP_BOT_Y_PTR);
268d8408326SSeung-Woo Kim 	DUMPREG(VP_TOP_C_PTR);
269d8408326SSeung-Woo Kim 	DUMPREG(VP_BOT_C_PTR);
270d8408326SSeung-Woo Kim 	DUMPREG(VP_ENDIAN_MODE);
271d8408326SSeung-Woo Kim 	DUMPREG(VP_SRC_H_POSITION);
272d8408326SSeung-Woo Kim 	DUMPREG(VP_SRC_V_POSITION);
273d8408326SSeung-Woo Kim 	DUMPREG(VP_SRC_WIDTH);
274d8408326SSeung-Woo Kim 	DUMPREG(VP_SRC_HEIGHT);
275d8408326SSeung-Woo Kim 	DUMPREG(VP_DST_H_POSITION);
276d8408326SSeung-Woo Kim 	DUMPREG(VP_DST_V_POSITION);
277d8408326SSeung-Woo Kim 	DUMPREG(VP_DST_WIDTH);
278d8408326SSeung-Woo Kim 	DUMPREG(VP_DST_HEIGHT);
279d8408326SSeung-Woo Kim 	DUMPREG(VP_H_RATIO);
280d8408326SSeung-Woo Kim 	DUMPREG(VP_V_RATIO);
281d8408326SSeung-Woo Kim 
282d8408326SSeung-Woo Kim #undef DUMPREG
283d8408326SSeung-Woo Kim }
284d8408326SSeung-Woo Kim 
285d8408326SSeung-Woo Kim static inline void vp_filter_set(struct mixer_resources *res,
286d8408326SSeung-Woo Kim 		int reg_id, const u8 *data, unsigned int size)
287d8408326SSeung-Woo Kim {
288d8408326SSeung-Woo Kim 	/* assure 4-byte align */
289d8408326SSeung-Woo Kim 	BUG_ON(size & 3);
290d8408326SSeung-Woo Kim 	for (; size; size -= 4, reg_id += 4, data += 4) {
291d8408326SSeung-Woo Kim 		u32 val = (data[0] << 24) |  (data[1] << 16) |
292d8408326SSeung-Woo Kim 			(data[2] << 8) | data[3];
293d8408326SSeung-Woo Kim 		vp_reg_write(res, reg_id, val);
294d8408326SSeung-Woo Kim 	}
295d8408326SSeung-Woo Kim }
296d8408326SSeung-Woo Kim 
297d8408326SSeung-Woo Kim static void vp_default_filter(struct mixer_resources *res)
298d8408326SSeung-Woo Kim {
299d8408326SSeung-Woo Kim 	vp_filter_set(res, VP_POLY8_Y0_LL,
300e25e1b66SSachin Kamat 		filter_y_horiz_tap8, sizeof(filter_y_horiz_tap8));
301d8408326SSeung-Woo Kim 	vp_filter_set(res, VP_POLY4_Y0_LL,
302e25e1b66SSachin Kamat 		filter_y_vert_tap4, sizeof(filter_y_vert_tap4));
303d8408326SSeung-Woo Kim 	vp_filter_set(res, VP_POLY4_C0_LL,
304e25e1b66SSachin Kamat 		filter_cr_horiz_tap4, sizeof(filter_cr_horiz_tap4));
305d8408326SSeung-Woo Kim }
306d8408326SSeung-Woo Kim 
307*f657a996SMarek Szyprowski static void mixer_cfg_gfx_blend(struct mixer_context *ctx, unsigned int win,
308*f657a996SMarek Szyprowski 				bool alpha)
309*f657a996SMarek Szyprowski {
310*f657a996SMarek Szyprowski 	struct mixer_resources *res = &ctx->mixer_res;
311*f657a996SMarek Szyprowski 	u32 val;
312*f657a996SMarek Szyprowski 
313*f657a996SMarek Szyprowski 	val  = MXR_GRP_CFG_COLOR_KEY_DISABLE; /* no blank key */
314*f657a996SMarek Szyprowski 	if (alpha) {
315*f657a996SMarek Szyprowski 		/* blending based on pixel alpha */
316*f657a996SMarek Szyprowski 		val |= MXR_GRP_CFG_BLEND_PRE_MUL;
317*f657a996SMarek Szyprowski 		val |= MXR_GRP_CFG_PIXEL_BLEND_EN;
318*f657a996SMarek Szyprowski 	}
319*f657a996SMarek Szyprowski 	mixer_reg_writemask(res, MXR_GRAPHIC_CFG(win),
320*f657a996SMarek Szyprowski 			    val, MXR_GRP_CFG_MISC_MASK);
321*f657a996SMarek Szyprowski }
322*f657a996SMarek Szyprowski 
323*f657a996SMarek Szyprowski static void mixer_cfg_vp_blend(struct mixer_context *ctx)
324*f657a996SMarek Szyprowski {
325*f657a996SMarek Szyprowski 	struct mixer_resources *res = &ctx->mixer_res;
326*f657a996SMarek Szyprowski 	u32 val;
327*f657a996SMarek Szyprowski 
328*f657a996SMarek Szyprowski 	/*
329*f657a996SMarek Szyprowski 	 * No blending at the moment since the NV12/NV21 pixelformats don't
330*f657a996SMarek Szyprowski 	 * have an alpha channel. However the mixer supports a global alpha
331*f657a996SMarek Szyprowski 	 * value for a layer. Once this functionality is exposed, we can
332*f657a996SMarek Szyprowski 	 * support blending of the video layer through this.
333*f657a996SMarek Szyprowski 	 */
334*f657a996SMarek Szyprowski 	val = 0;
335*f657a996SMarek Szyprowski 	mixer_reg_write(res, MXR_VIDEO_CFG, val);
336*f657a996SMarek Szyprowski }
337*f657a996SMarek Szyprowski 
338d8408326SSeung-Woo Kim static void mixer_vsync_set_update(struct mixer_context *ctx, bool enable)
339d8408326SSeung-Woo Kim {
340d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
341d8408326SSeung-Woo Kim 
342d8408326SSeung-Woo Kim 	/* block update on vsync */
343d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_STATUS, enable ?
344d8408326SSeung-Woo Kim 			MXR_STATUS_SYNC_ENABLE : 0, MXR_STATUS_SYNC_ENABLE);
345d8408326SSeung-Woo Kim 
3461b8e5747SRahul Sharma 	if (ctx->vp_enabled)
347d8408326SSeung-Woo Kim 		vp_reg_write(res, VP_SHADOW_UPDATE, enable ?
348d8408326SSeung-Woo Kim 			VP_SHADOW_UPDATE_ENABLE : 0);
349d8408326SSeung-Woo Kim }
350d8408326SSeung-Woo Kim 
351d8408326SSeung-Woo Kim static void mixer_cfg_scan(struct mixer_context *ctx, unsigned int height)
352d8408326SSeung-Woo Kim {
353d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
354d8408326SSeung-Woo Kim 	u32 val;
355d8408326SSeung-Woo Kim 
356d8408326SSeung-Woo Kim 	/* choosing between interlace and progressive mode */
357d8408326SSeung-Woo Kim 	val = (ctx->interlace ? MXR_CFG_SCAN_INTERLACE :
3581e6d459dSTobias Jakobi 				MXR_CFG_SCAN_PROGRESSIVE);
359d8408326SSeung-Woo Kim 
360def5e095SRahul Sharma 	if (ctx->mxr_ver != MXR_VER_128_0_0_184) {
361def5e095SRahul Sharma 		/* choosing between proper HD and SD mode */
36229630743SRahul Sharma 		if (height <= 480)
363d8408326SSeung-Woo Kim 			val |= MXR_CFG_SCAN_NTSC | MXR_CFG_SCAN_SD;
36429630743SRahul Sharma 		else if (height <= 576)
365d8408326SSeung-Woo Kim 			val |= MXR_CFG_SCAN_PAL | MXR_CFG_SCAN_SD;
36629630743SRahul Sharma 		else if (height <= 720)
367d8408326SSeung-Woo Kim 			val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD;
36829630743SRahul Sharma 		else if (height <= 1080)
369d8408326SSeung-Woo Kim 			val |= MXR_CFG_SCAN_HD_1080 | MXR_CFG_SCAN_HD;
370d8408326SSeung-Woo Kim 		else
371d8408326SSeung-Woo Kim 			val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD;
372def5e095SRahul Sharma 	}
373d8408326SSeung-Woo Kim 
374d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_SCAN_MASK);
375d8408326SSeung-Woo Kim }
376d8408326SSeung-Woo Kim 
377d8408326SSeung-Woo Kim static void mixer_cfg_rgb_fmt(struct mixer_context *ctx, unsigned int height)
378d8408326SSeung-Woo Kim {
379d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
380d8408326SSeung-Woo Kim 	u32 val;
381d8408326SSeung-Woo Kim 
382d8408326SSeung-Woo Kim 	if (height == 480) {
383d8408326SSeung-Woo Kim 		val = MXR_CFG_RGB601_0_255;
384d8408326SSeung-Woo Kim 	} else if (height == 576) {
385d8408326SSeung-Woo Kim 		val = MXR_CFG_RGB601_0_255;
386d8408326SSeung-Woo Kim 	} else if (height == 720) {
387d8408326SSeung-Woo Kim 		val = MXR_CFG_RGB709_16_235;
388d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_Y,
389d8408326SSeung-Woo Kim 				(1 << 30) | (94 << 20) | (314 << 10) |
390d8408326SSeung-Woo Kim 				(32 << 0));
391d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_CB,
392d8408326SSeung-Woo Kim 				(972 << 20) | (851 << 10) | (225 << 0));
393d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_CR,
394d8408326SSeung-Woo Kim 				(225 << 20) | (820 << 10) | (1004 << 0));
395d8408326SSeung-Woo Kim 	} else if (height == 1080) {
396d8408326SSeung-Woo Kim 		val = MXR_CFG_RGB709_16_235;
397d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_Y,
398d8408326SSeung-Woo Kim 				(1 << 30) | (94 << 20) | (314 << 10) |
399d8408326SSeung-Woo Kim 				(32 << 0));
400d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_CB,
401d8408326SSeung-Woo Kim 				(972 << 20) | (851 << 10) | (225 << 0));
402d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_CR,
403d8408326SSeung-Woo Kim 				(225 << 20) | (820 << 10) | (1004 << 0));
404d8408326SSeung-Woo Kim 	} else {
405d8408326SSeung-Woo Kim 		val = MXR_CFG_RGB709_16_235;
406d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_Y,
407d8408326SSeung-Woo Kim 				(1 << 30) | (94 << 20) | (314 << 10) |
408d8408326SSeung-Woo Kim 				(32 << 0));
409d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_CB,
410d8408326SSeung-Woo Kim 				(972 << 20) | (851 << 10) | (225 << 0));
411d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_CR,
412d8408326SSeung-Woo Kim 				(225 << 20) | (820 << 10) | (1004 << 0));
413d8408326SSeung-Woo Kim 	}
414d8408326SSeung-Woo Kim 
415d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_RGB_FMT_MASK);
416d8408326SSeung-Woo Kim }
417d8408326SSeung-Woo Kim 
4185b1d5bc6STobias Jakobi static void mixer_cfg_layer(struct mixer_context *ctx, unsigned int win,
419a2cb911eSMarek Szyprowski 			    unsigned int priority, bool enable)
420d8408326SSeung-Woo Kim {
421d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
422d8408326SSeung-Woo Kim 	u32 val = enable ? ~0 : 0;
423d8408326SSeung-Woo Kim 
424d8408326SSeung-Woo Kim 	switch (win) {
425d8408326SSeung-Woo Kim 	case 0:
426d8408326SSeung-Woo Kim 		mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP0_ENABLE);
427a2cb911eSMarek Szyprowski 		mixer_reg_writemask(res, MXR_LAYER_CFG,
428a2cb911eSMarek Szyprowski 				    MXR_LAYER_CFG_GRP0_VAL(priority),
429a2cb911eSMarek Szyprowski 				    MXR_LAYER_CFG_GRP0_MASK);
430d8408326SSeung-Woo Kim 		break;
431d8408326SSeung-Woo Kim 	case 1:
432d8408326SSeung-Woo Kim 		mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP1_ENABLE);
433a2cb911eSMarek Szyprowski 		mixer_reg_writemask(res, MXR_LAYER_CFG,
434a2cb911eSMarek Szyprowski 				    MXR_LAYER_CFG_GRP1_VAL(priority),
435a2cb911eSMarek Szyprowski 				    MXR_LAYER_CFG_GRP1_MASK);
436d8408326SSeung-Woo Kim 		break;
437d8408326SSeung-Woo Kim 	case 2:
4381b8e5747SRahul Sharma 		if (ctx->vp_enabled) {
439d8408326SSeung-Woo Kim 			vp_reg_writemask(res, VP_ENABLE, val, VP_ENABLE_ON);
4401b8e5747SRahul Sharma 			mixer_reg_writemask(res, MXR_CFG, val,
4411b8e5747SRahul Sharma 				MXR_CFG_VP_ENABLE);
442a2cb911eSMarek Szyprowski 			mixer_reg_writemask(res, MXR_LAYER_CFG,
443a2cb911eSMarek Szyprowski 					    MXR_LAYER_CFG_VP_VAL(priority),
444a2cb911eSMarek Szyprowski 					    MXR_LAYER_CFG_VP_MASK);
4451b8e5747SRahul Sharma 		}
446d8408326SSeung-Woo Kim 		break;
447d8408326SSeung-Woo Kim 	}
448d8408326SSeung-Woo Kim }
449d8408326SSeung-Woo Kim 
450d8408326SSeung-Woo Kim static void mixer_run(struct mixer_context *ctx)
451d8408326SSeung-Woo Kim {
452d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
453d8408326SSeung-Woo Kim 
454d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_STATUS, ~0, MXR_STATUS_REG_RUN);
455d8408326SSeung-Woo Kim }
456d8408326SSeung-Woo Kim 
457381be025SRahul Sharma static void mixer_stop(struct mixer_context *ctx)
458381be025SRahul Sharma {
459381be025SRahul Sharma 	struct mixer_resources *res = &ctx->mixer_res;
460381be025SRahul Sharma 	int timeout = 20;
461381be025SRahul Sharma 
462381be025SRahul Sharma 	mixer_reg_writemask(res, MXR_STATUS, 0, MXR_STATUS_REG_RUN);
463381be025SRahul Sharma 
464381be025SRahul Sharma 	while (!(mixer_reg_read(res, MXR_STATUS) & MXR_STATUS_REG_IDLE) &&
465381be025SRahul Sharma 			--timeout)
466381be025SRahul Sharma 		usleep_range(10000, 12000);
467381be025SRahul Sharma }
468381be025SRahul Sharma 
4692eeb2e5eSGustavo Padovan static void vp_video_buffer(struct mixer_context *ctx,
4702eeb2e5eSGustavo Padovan 			    struct exynos_drm_plane *plane)
471d8408326SSeung-Woo Kim {
4720114f404SMarek Szyprowski 	struct exynos_drm_plane_state *state =
4730114f404SMarek Szyprowski 				to_exynos_plane_state(plane->base.state);
4742ee35d8bSMarek Szyprowski 	struct drm_display_mode *mode = &state->base.crtc->state->adjusted_mode;
475d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
4760114f404SMarek Szyprowski 	struct drm_framebuffer *fb = state->base.fb;
477d8408326SSeung-Woo Kim 	unsigned long flags;
478d8408326SSeung-Woo Kim 	dma_addr_t luma_addr[2], chroma_addr[2];
479d8408326SSeung-Woo Kim 	bool tiled_mode = false;
480d8408326SSeung-Woo Kim 	bool crcb_mode = false;
481d8408326SSeung-Woo Kim 	u32 val;
482d8408326SSeung-Woo Kim 
4832eeb2e5eSGustavo Padovan 	switch (fb->pixel_format) {
484363b06aaSVille Syrjälä 	case DRM_FORMAT_NV12:
485d8408326SSeung-Woo Kim 		crcb_mode = false;
486d8408326SSeung-Woo Kim 		break;
4878f2590f8STobias Jakobi 	case DRM_FORMAT_NV21:
4888f2590f8STobias Jakobi 		crcb_mode = true;
4898f2590f8STobias Jakobi 		break;
490d8408326SSeung-Woo Kim 	default:
491d8408326SSeung-Woo Kim 		DRM_ERROR("pixel format for vp is wrong [%d].\n",
4922eeb2e5eSGustavo Padovan 				fb->pixel_format);
493d8408326SSeung-Woo Kim 		return;
494d8408326SSeung-Woo Kim 	}
495d8408326SSeung-Woo Kim 
4960488f50eSMarek Szyprowski 	luma_addr[0] = exynos_drm_fb_dma_addr(fb, 0);
4970488f50eSMarek Szyprowski 	chroma_addr[0] = exynos_drm_fb_dma_addr(fb, 1);
498d8408326SSeung-Woo Kim 
4992eeb2e5eSGustavo Padovan 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
500d8408326SSeung-Woo Kim 		ctx->interlace = true;
501d8408326SSeung-Woo Kim 		if (tiled_mode) {
502d8408326SSeung-Woo Kim 			luma_addr[1] = luma_addr[0] + 0x40;
503d8408326SSeung-Woo Kim 			chroma_addr[1] = chroma_addr[0] + 0x40;
504d8408326SSeung-Woo Kim 		} else {
5052eeb2e5eSGustavo Padovan 			luma_addr[1] = luma_addr[0] + fb->pitches[0];
5062eeb2e5eSGustavo Padovan 			chroma_addr[1] = chroma_addr[0] + fb->pitches[0];
507d8408326SSeung-Woo Kim 		}
508d8408326SSeung-Woo Kim 	} else {
509d8408326SSeung-Woo Kim 		ctx->interlace = false;
510d8408326SSeung-Woo Kim 		luma_addr[1] = 0;
511d8408326SSeung-Woo Kim 		chroma_addr[1] = 0;
512d8408326SSeung-Woo Kim 	}
513d8408326SSeung-Woo Kim 
514d8408326SSeung-Woo Kim 	spin_lock_irqsave(&res->reg_slock, flags);
515d8408326SSeung-Woo Kim 	mixer_vsync_set_update(ctx, false);
516d8408326SSeung-Woo Kim 
517d8408326SSeung-Woo Kim 	/* interlace or progressive scan mode */
518d8408326SSeung-Woo Kim 	val = (ctx->interlace ? ~0 : 0);
519d8408326SSeung-Woo Kim 	vp_reg_writemask(res, VP_MODE, val, VP_MODE_LINE_SKIP);
520d8408326SSeung-Woo Kim 
521d8408326SSeung-Woo Kim 	/* setup format */
522d8408326SSeung-Woo Kim 	val = (crcb_mode ? VP_MODE_NV21 : VP_MODE_NV12);
523d8408326SSeung-Woo Kim 	val |= (tiled_mode ? VP_MODE_MEM_TILED : VP_MODE_MEM_LINEAR);
524d8408326SSeung-Woo Kim 	vp_reg_writemask(res, VP_MODE, val, VP_MODE_FMT_MASK);
525d8408326SSeung-Woo Kim 
526d8408326SSeung-Woo Kim 	/* setting size of input image */
5272eeb2e5eSGustavo Padovan 	vp_reg_write(res, VP_IMG_SIZE_Y, VP_IMG_HSIZE(fb->pitches[0]) |
5282eeb2e5eSGustavo Padovan 		VP_IMG_VSIZE(fb->height));
529d8408326SSeung-Woo Kim 	/* chroma height has to reduced by 2 to avoid chroma distorions */
5302eeb2e5eSGustavo Padovan 	vp_reg_write(res, VP_IMG_SIZE_C, VP_IMG_HSIZE(fb->pitches[0]) |
5312eeb2e5eSGustavo Padovan 		VP_IMG_VSIZE(fb->height / 2));
532d8408326SSeung-Woo Kim 
5330114f404SMarek Szyprowski 	vp_reg_write(res, VP_SRC_WIDTH, state->src.w);
5340114f404SMarek Szyprowski 	vp_reg_write(res, VP_SRC_HEIGHT, state->src.h);
535d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_SRC_H_POSITION,
5360114f404SMarek Szyprowski 			VP_SRC_H_POSITION_VAL(state->src.x));
5370114f404SMarek Szyprowski 	vp_reg_write(res, VP_SRC_V_POSITION, state->src.y);
538d8408326SSeung-Woo Kim 
5390114f404SMarek Szyprowski 	vp_reg_write(res, VP_DST_WIDTH, state->crtc.w);
5400114f404SMarek Szyprowski 	vp_reg_write(res, VP_DST_H_POSITION, state->crtc.x);
541d8408326SSeung-Woo Kim 	if (ctx->interlace) {
5420114f404SMarek Szyprowski 		vp_reg_write(res, VP_DST_HEIGHT, state->crtc.h / 2);
5430114f404SMarek Szyprowski 		vp_reg_write(res, VP_DST_V_POSITION, state->crtc.y / 2);
544d8408326SSeung-Woo Kim 	} else {
5450114f404SMarek Szyprowski 		vp_reg_write(res, VP_DST_HEIGHT, state->crtc.h);
5460114f404SMarek Szyprowski 		vp_reg_write(res, VP_DST_V_POSITION, state->crtc.y);
547d8408326SSeung-Woo Kim 	}
548d8408326SSeung-Woo Kim 
5490114f404SMarek Szyprowski 	vp_reg_write(res, VP_H_RATIO, state->h_ratio);
5500114f404SMarek Szyprowski 	vp_reg_write(res, VP_V_RATIO, state->v_ratio);
551d8408326SSeung-Woo Kim 
552d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_ENDIAN_MODE, VP_ENDIAN_MODE_LITTLE);
553d8408326SSeung-Woo Kim 
554d8408326SSeung-Woo Kim 	/* set buffer address to vp */
555d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_TOP_Y_PTR, luma_addr[0]);
556d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_BOT_Y_PTR, luma_addr[1]);
557d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_TOP_C_PTR, chroma_addr[0]);
558d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_BOT_C_PTR, chroma_addr[1]);
559d8408326SSeung-Woo Kim 
5602eeb2e5eSGustavo Padovan 	mixer_cfg_scan(ctx, mode->vdisplay);
5612eeb2e5eSGustavo Padovan 	mixer_cfg_rgb_fmt(ctx, mode->vdisplay);
562a2cb911eSMarek Szyprowski 	mixer_cfg_layer(ctx, plane->index, state->zpos + 1, true);
563*f657a996SMarek Szyprowski 	mixer_cfg_vp_blend(ctx);
564d8408326SSeung-Woo Kim 	mixer_run(ctx);
565d8408326SSeung-Woo Kim 
566d8408326SSeung-Woo Kim 	mixer_vsync_set_update(ctx, true);
567d8408326SSeung-Woo Kim 	spin_unlock_irqrestore(&res->reg_slock, flags);
568d8408326SSeung-Woo Kim 
569c0734fbaSTobias Jakobi 	mixer_regs_dump(ctx);
570d8408326SSeung-Woo Kim 	vp_regs_dump(ctx);
571d8408326SSeung-Woo Kim }
572d8408326SSeung-Woo Kim 
573aaf8b49eSRahul Sharma static void mixer_layer_update(struct mixer_context *ctx)
574aaf8b49eSRahul Sharma {
575aaf8b49eSRahul Sharma 	struct mixer_resources *res = &ctx->mixer_res;
576aaf8b49eSRahul Sharma 
577aaf8b49eSRahul Sharma 	mixer_reg_writemask(res, MXR_CFG, ~0, MXR_CFG_LAYER_UPDATE);
578aaf8b49eSRahul Sharma }
579aaf8b49eSRahul Sharma 
5802eeb2e5eSGustavo Padovan static void mixer_graph_buffer(struct mixer_context *ctx,
5812eeb2e5eSGustavo Padovan 			       struct exynos_drm_plane *plane)
582d8408326SSeung-Woo Kim {
5830114f404SMarek Szyprowski 	struct exynos_drm_plane_state *state =
5840114f404SMarek Szyprowski 				to_exynos_plane_state(plane->base.state);
5852ee35d8bSMarek Szyprowski 	struct drm_display_mode *mode = &state->base.crtc->state->adjusted_mode;
586d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
5870114f404SMarek Szyprowski 	struct drm_framebuffer *fb = state->base.fb;
588d8408326SSeung-Woo Kim 	unsigned long flags;
58940bdfb0aSMarek Szyprowski 	unsigned int win = plane->index;
5902611015cSTobias Jakobi 	unsigned int x_ratio = 0, y_ratio = 0;
591d8408326SSeung-Woo Kim 	unsigned int src_x_offset, src_y_offset, dst_x_offset, dst_y_offset;
592d8408326SSeung-Woo Kim 	dma_addr_t dma_addr;
593d8408326SSeung-Woo Kim 	unsigned int fmt;
594d8408326SSeung-Woo Kim 	u32 val;
595d8408326SSeung-Woo Kim 
5962eeb2e5eSGustavo Padovan 	switch (fb->pixel_format) {
5977a57ca7cSTobias Jakobi 	case DRM_FORMAT_XRGB4444:
5987a57ca7cSTobias Jakobi 		fmt = MXR_FORMAT_ARGB4444;
5997a57ca7cSTobias Jakobi 		break;
600d8408326SSeung-Woo Kim 
6017a57ca7cSTobias Jakobi 	case DRM_FORMAT_XRGB1555:
6027a57ca7cSTobias Jakobi 		fmt = MXR_FORMAT_ARGB1555;
603d8408326SSeung-Woo Kim 		break;
6047a57ca7cSTobias Jakobi 
6057a57ca7cSTobias Jakobi 	case DRM_FORMAT_RGB565:
6067a57ca7cSTobias Jakobi 		fmt = MXR_FORMAT_RGB565;
607d8408326SSeung-Woo Kim 		break;
6087a57ca7cSTobias Jakobi 
6097a57ca7cSTobias Jakobi 	case DRM_FORMAT_XRGB8888:
6107a57ca7cSTobias Jakobi 	case DRM_FORMAT_ARGB8888:
6117a57ca7cSTobias Jakobi 		fmt = MXR_FORMAT_ARGB8888;
6127a57ca7cSTobias Jakobi 		break;
6137a57ca7cSTobias Jakobi 
614d8408326SSeung-Woo Kim 	default:
6157a57ca7cSTobias Jakobi 		DRM_DEBUG_KMS("pixelformat unsupported by mixer\n");
6167a57ca7cSTobias Jakobi 		return;
617d8408326SSeung-Woo Kim 	}
618d8408326SSeung-Woo Kim 
619e463b069SMarek Szyprowski 	/* ratio is already checked by common plane code */
620e463b069SMarek Szyprowski 	x_ratio = state->h_ratio == (1 << 15);
621e463b069SMarek Szyprowski 	y_ratio = state->v_ratio == (1 << 15);
622d8408326SSeung-Woo Kim 
6230114f404SMarek Szyprowski 	dst_x_offset = state->crtc.x;
6240114f404SMarek Szyprowski 	dst_y_offset = state->crtc.y;
625d8408326SSeung-Woo Kim 
626d8408326SSeung-Woo Kim 	/* converting dma address base and source offset */
6270488f50eSMarek Szyprowski 	dma_addr = exynos_drm_fb_dma_addr(fb, 0)
6280114f404SMarek Szyprowski 		+ (state->src.x * fb->bits_per_pixel >> 3)
6290114f404SMarek Szyprowski 		+ (state->src.y * fb->pitches[0]);
630d8408326SSeung-Woo Kim 	src_x_offset = 0;
631d8408326SSeung-Woo Kim 	src_y_offset = 0;
632d8408326SSeung-Woo Kim 
6332eeb2e5eSGustavo Padovan 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
634d8408326SSeung-Woo Kim 		ctx->interlace = true;
635d8408326SSeung-Woo Kim 	else
636d8408326SSeung-Woo Kim 		ctx->interlace = false;
637d8408326SSeung-Woo Kim 
638d8408326SSeung-Woo Kim 	spin_lock_irqsave(&res->reg_slock, flags);
639d8408326SSeung-Woo Kim 	mixer_vsync_set_update(ctx, false);
640d8408326SSeung-Woo Kim 
641d8408326SSeung-Woo Kim 	/* setup format */
642d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_GRAPHIC_CFG(win),
643d8408326SSeung-Woo Kim 		MXR_GRP_CFG_FORMAT_VAL(fmt), MXR_GRP_CFG_FORMAT_MASK);
644d8408326SSeung-Woo Kim 
645d8408326SSeung-Woo Kim 	/* setup geometry */
646adacb228SDaniel Stone 	mixer_reg_write(res, MXR_GRAPHIC_SPAN(win),
6472eeb2e5eSGustavo Padovan 			fb->pitches[0] / (fb->bits_per_pixel >> 3));
648d8408326SSeung-Woo Kim 
649def5e095SRahul Sharma 	/* setup display size */
650def5e095SRahul Sharma 	if (ctx->mxr_ver == MXR_VER_128_0_0_184 &&
6515d3d0995SGustavo Padovan 		win == DEFAULT_WIN) {
6522eeb2e5eSGustavo Padovan 		val  = MXR_MXR_RES_HEIGHT(mode->vdisplay);
6532eeb2e5eSGustavo Padovan 		val |= MXR_MXR_RES_WIDTH(mode->hdisplay);
654def5e095SRahul Sharma 		mixer_reg_write(res, MXR_RESOLUTION, val);
655def5e095SRahul Sharma 	}
656def5e095SRahul Sharma 
6570114f404SMarek Szyprowski 	val  = MXR_GRP_WH_WIDTH(state->src.w);
6580114f404SMarek Szyprowski 	val |= MXR_GRP_WH_HEIGHT(state->src.h);
659d8408326SSeung-Woo Kim 	val |= MXR_GRP_WH_H_SCALE(x_ratio);
660d8408326SSeung-Woo Kim 	val |= MXR_GRP_WH_V_SCALE(y_ratio);
661d8408326SSeung-Woo Kim 	mixer_reg_write(res, MXR_GRAPHIC_WH(win), val);
662d8408326SSeung-Woo Kim 
663d8408326SSeung-Woo Kim 	/* setup offsets in source image */
664d8408326SSeung-Woo Kim 	val  = MXR_GRP_SXY_SX(src_x_offset);
665d8408326SSeung-Woo Kim 	val |= MXR_GRP_SXY_SY(src_y_offset);
666d8408326SSeung-Woo Kim 	mixer_reg_write(res, MXR_GRAPHIC_SXY(win), val);
667d8408326SSeung-Woo Kim 
668d8408326SSeung-Woo Kim 	/* setup offsets in display image */
669d8408326SSeung-Woo Kim 	val  = MXR_GRP_DXY_DX(dst_x_offset);
670d8408326SSeung-Woo Kim 	val |= MXR_GRP_DXY_DY(dst_y_offset);
671d8408326SSeung-Woo Kim 	mixer_reg_write(res, MXR_GRAPHIC_DXY(win), val);
672d8408326SSeung-Woo Kim 
673d8408326SSeung-Woo Kim 	/* set buffer address to mixer */
674d8408326SSeung-Woo Kim 	mixer_reg_write(res, MXR_GRAPHIC_BASE(win), dma_addr);
675d8408326SSeung-Woo Kim 
6762eeb2e5eSGustavo Padovan 	mixer_cfg_scan(ctx, mode->vdisplay);
6772eeb2e5eSGustavo Padovan 	mixer_cfg_rgb_fmt(ctx, mode->vdisplay);
678a2cb911eSMarek Szyprowski 	mixer_cfg_layer(ctx, win, state->zpos + 1, true);
679*f657a996SMarek Szyprowski 	mixer_cfg_gfx_blend(ctx, win, is_alpha_format(fb->pixel_format));
680aaf8b49eSRahul Sharma 
681aaf8b49eSRahul Sharma 	/* layer update mandatory for mixer 16.0.33.0 */
682def5e095SRahul Sharma 	if (ctx->mxr_ver == MXR_VER_16_0_33_0 ||
683def5e095SRahul Sharma 		ctx->mxr_ver == MXR_VER_128_0_0_184)
684aaf8b49eSRahul Sharma 		mixer_layer_update(ctx);
685aaf8b49eSRahul Sharma 
686d8408326SSeung-Woo Kim 	mixer_run(ctx);
687d8408326SSeung-Woo Kim 
688d8408326SSeung-Woo Kim 	mixer_vsync_set_update(ctx, true);
689d8408326SSeung-Woo Kim 	spin_unlock_irqrestore(&res->reg_slock, flags);
690c0734fbaSTobias Jakobi 
691c0734fbaSTobias Jakobi 	mixer_regs_dump(ctx);
692d8408326SSeung-Woo Kim }
693d8408326SSeung-Woo Kim 
694d8408326SSeung-Woo Kim static void vp_win_reset(struct mixer_context *ctx)
695d8408326SSeung-Woo Kim {
696d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
697d8408326SSeung-Woo Kim 	int tries = 100;
698d8408326SSeung-Woo Kim 
699d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_SRESET, VP_SRESET_PROCESSING);
700d8408326SSeung-Woo Kim 	for (tries = 100; tries; --tries) {
701d8408326SSeung-Woo Kim 		/* waiting until VP_SRESET_PROCESSING is 0 */
702d8408326SSeung-Woo Kim 		if (~vp_reg_read(res, VP_SRESET) & VP_SRESET_PROCESSING)
703d8408326SSeung-Woo Kim 			break;
70402b3de43STomasz Stanislawski 		mdelay(10);
705d8408326SSeung-Woo Kim 	}
706d8408326SSeung-Woo Kim 	WARN(tries == 0, "failed to reset Video Processor\n");
707d8408326SSeung-Woo Kim }
708d8408326SSeung-Woo Kim 
709cf8fc4f1SJoonyoung Shim static void mixer_win_reset(struct mixer_context *ctx)
710cf8fc4f1SJoonyoung Shim {
711cf8fc4f1SJoonyoung Shim 	struct mixer_resources *res = &ctx->mixer_res;
712cf8fc4f1SJoonyoung Shim 	unsigned long flags;
713cf8fc4f1SJoonyoung Shim 
714cf8fc4f1SJoonyoung Shim 	spin_lock_irqsave(&res->reg_slock, flags);
715cf8fc4f1SJoonyoung Shim 	mixer_vsync_set_update(ctx, false);
716cf8fc4f1SJoonyoung Shim 
717cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_CFG, MXR_CFG_DST_HDMI, MXR_CFG_DST_MASK);
718cf8fc4f1SJoonyoung Shim 
719cf8fc4f1SJoonyoung Shim 	/* set output in RGB888 mode */
720cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_CFG, MXR_CFG_OUT_RGB888, MXR_CFG_OUT_MASK);
721cf8fc4f1SJoonyoung Shim 
722cf8fc4f1SJoonyoung Shim 	/* 16 beat burst in DMA */
723cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_STATUS, MXR_STATUS_16_BURST,
724cf8fc4f1SJoonyoung Shim 		MXR_STATUS_BURST_MASK);
725cf8fc4f1SJoonyoung Shim 
726a2cb911eSMarek Szyprowski 	/* reset default layer priority */
727a2cb911eSMarek Szyprowski 	mixer_reg_write(res, MXR_LAYER_CFG, 0);
728cf8fc4f1SJoonyoung Shim 
729cf8fc4f1SJoonyoung Shim 	/* setting background color */
730cf8fc4f1SJoonyoung Shim 	mixer_reg_write(res, MXR_BG_COLOR0, 0x008080);
731cf8fc4f1SJoonyoung Shim 	mixer_reg_write(res, MXR_BG_COLOR1, 0x008080);
732cf8fc4f1SJoonyoung Shim 	mixer_reg_write(res, MXR_BG_COLOR2, 0x008080);
733cf8fc4f1SJoonyoung Shim 
7341b8e5747SRahul Sharma 	if (ctx->vp_enabled) {
735cf8fc4f1SJoonyoung Shim 		/* configuration of Video Processor Registers */
736cf8fc4f1SJoonyoung Shim 		vp_win_reset(ctx);
737cf8fc4f1SJoonyoung Shim 		vp_default_filter(res);
7381b8e5747SRahul Sharma 	}
739cf8fc4f1SJoonyoung Shim 
740cf8fc4f1SJoonyoung Shim 	/* disable all layers */
741cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP0_ENABLE);
742cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP1_ENABLE);
7431b8e5747SRahul Sharma 	if (ctx->vp_enabled)
744cf8fc4f1SJoonyoung Shim 		mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_VP_ENABLE);
745cf8fc4f1SJoonyoung Shim 
746cf8fc4f1SJoonyoung Shim 	mixer_vsync_set_update(ctx, true);
747cf8fc4f1SJoonyoung Shim 	spin_unlock_irqrestore(&res->reg_slock, flags);
748cf8fc4f1SJoonyoung Shim }
749cf8fc4f1SJoonyoung Shim 
7504551789fSSean Paul static irqreturn_t mixer_irq_handler(int irq, void *arg)
7514551789fSSean Paul {
7524551789fSSean Paul 	struct mixer_context *ctx = arg;
7534551789fSSean Paul 	struct mixer_resources *res = &ctx->mixer_res;
7544551789fSSean Paul 	u32 val, base, shadow;
755822f6dfdSGustavo Padovan 	int win;
7564551789fSSean Paul 
7574551789fSSean Paul 	spin_lock(&res->reg_slock);
7584551789fSSean Paul 
7594551789fSSean Paul 	/* read interrupt status for handling and clearing flags for VSYNC */
7604551789fSSean Paul 	val = mixer_reg_read(res, MXR_INT_STATUS);
7614551789fSSean Paul 
7624551789fSSean Paul 	/* handling VSYNC */
7634551789fSSean Paul 	if (val & MXR_INT_STATUS_VSYNC) {
76481a464dfSAndrzej Hajda 		/* vsync interrupt use different bit for read and clear */
76581a464dfSAndrzej Hajda 		val |= MXR_INT_CLEAR_VSYNC;
76681a464dfSAndrzej Hajda 		val &= ~MXR_INT_STATUS_VSYNC;
76781a464dfSAndrzej Hajda 
7684551789fSSean Paul 		/* interlace scan need to check shadow register */
7694551789fSSean Paul 		if (ctx->interlace) {
7704551789fSSean Paul 			base = mixer_reg_read(res, MXR_GRAPHIC_BASE(0));
7714551789fSSean Paul 			shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(0));
7724551789fSSean Paul 			if (base != shadow)
7734551789fSSean Paul 				goto out;
7744551789fSSean Paul 
7754551789fSSean Paul 			base = mixer_reg_read(res, MXR_GRAPHIC_BASE(1));
7764551789fSSean Paul 			shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(1));
7774551789fSSean Paul 			if (base != shadow)
7784551789fSSean Paul 				goto out;
7794551789fSSean Paul 		}
7804551789fSSean Paul 
781eafd540aSGustavo Padovan 		drm_crtc_handle_vblank(&ctx->crtc->base);
782822f6dfdSGustavo Padovan 		for (win = 0 ; win < MIXER_WIN_NR ; win++) {
783822f6dfdSGustavo Padovan 			struct exynos_drm_plane *plane = &ctx->planes[win];
784822f6dfdSGustavo Padovan 
785822f6dfdSGustavo Padovan 			if (!plane->pending_fb)
786822f6dfdSGustavo Padovan 				continue;
787822f6dfdSGustavo Padovan 
788822f6dfdSGustavo Padovan 			exynos_drm_crtc_finish_update(ctx->crtc, plane);
789822f6dfdSGustavo Padovan 		}
7904551789fSSean Paul 
7914551789fSSean Paul 		/* set wait vsync event to zero and wake up queue. */
7924551789fSSean Paul 		if (atomic_read(&ctx->wait_vsync_event)) {
7934551789fSSean Paul 			atomic_set(&ctx->wait_vsync_event, 0);
7944551789fSSean Paul 			wake_up(&ctx->wait_vsync_queue);
7954551789fSSean Paul 		}
7964551789fSSean Paul 	}
7974551789fSSean Paul 
7984551789fSSean Paul out:
7994551789fSSean Paul 	/* clear interrupts */
8004551789fSSean Paul 	mixer_reg_write(res, MXR_INT_STATUS, val);
8014551789fSSean Paul 
8024551789fSSean Paul 	spin_unlock(&res->reg_slock);
8034551789fSSean Paul 
8044551789fSSean Paul 	return IRQ_HANDLED;
8054551789fSSean Paul }
8064551789fSSean Paul 
8074551789fSSean Paul static int mixer_resources_init(struct mixer_context *mixer_ctx)
8084551789fSSean Paul {
8094551789fSSean Paul 	struct device *dev = &mixer_ctx->pdev->dev;
8104551789fSSean Paul 	struct mixer_resources *mixer_res = &mixer_ctx->mixer_res;
8114551789fSSean Paul 	struct resource *res;
8124551789fSSean Paul 	int ret;
8134551789fSSean Paul 
8144551789fSSean Paul 	spin_lock_init(&mixer_res->reg_slock);
8154551789fSSean Paul 
8164551789fSSean Paul 	mixer_res->mixer = devm_clk_get(dev, "mixer");
8174551789fSSean Paul 	if (IS_ERR(mixer_res->mixer)) {
8184551789fSSean Paul 		dev_err(dev, "failed to get clock 'mixer'\n");
8194551789fSSean Paul 		return -ENODEV;
8204551789fSSean Paul 	}
8214551789fSSean Paul 
82204427ec5SMarek Szyprowski 	mixer_res->hdmi = devm_clk_get(dev, "hdmi");
82304427ec5SMarek Szyprowski 	if (IS_ERR(mixer_res->hdmi)) {
82404427ec5SMarek Szyprowski 		dev_err(dev, "failed to get clock 'hdmi'\n");
82504427ec5SMarek Szyprowski 		return PTR_ERR(mixer_res->hdmi);
82604427ec5SMarek Szyprowski 	}
82704427ec5SMarek Szyprowski 
8284551789fSSean Paul 	mixer_res->sclk_hdmi = devm_clk_get(dev, "sclk_hdmi");
8294551789fSSean Paul 	if (IS_ERR(mixer_res->sclk_hdmi)) {
8304551789fSSean Paul 		dev_err(dev, "failed to get clock 'sclk_hdmi'\n");
8314551789fSSean Paul 		return -ENODEV;
8324551789fSSean Paul 	}
8334551789fSSean Paul 	res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 0);
8344551789fSSean Paul 	if (res == NULL) {
8354551789fSSean Paul 		dev_err(dev, "get memory resource failed.\n");
8364551789fSSean Paul 		return -ENXIO;
8374551789fSSean Paul 	}
8384551789fSSean Paul 
8394551789fSSean Paul 	mixer_res->mixer_regs = devm_ioremap(dev, res->start,
8404551789fSSean Paul 							resource_size(res));
8414551789fSSean Paul 	if (mixer_res->mixer_regs == NULL) {
8424551789fSSean Paul 		dev_err(dev, "register mapping failed.\n");
8434551789fSSean Paul 		return -ENXIO;
8444551789fSSean Paul 	}
8454551789fSSean Paul 
8464551789fSSean Paul 	res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_IRQ, 0);
8474551789fSSean Paul 	if (res == NULL) {
8484551789fSSean Paul 		dev_err(dev, "get interrupt resource failed.\n");
8494551789fSSean Paul 		return -ENXIO;
8504551789fSSean Paul 	}
8514551789fSSean Paul 
8524551789fSSean Paul 	ret = devm_request_irq(dev, res->start, mixer_irq_handler,
8534551789fSSean Paul 						0, "drm_mixer", mixer_ctx);
8544551789fSSean Paul 	if (ret) {
8554551789fSSean Paul 		dev_err(dev, "request interrupt failed.\n");
8564551789fSSean Paul 		return ret;
8574551789fSSean Paul 	}
8584551789fSSean Paul 	mixer_res->irq = res->start;
8594551789fSSean Paul 
8604551789fSSean Paul 	return 0;
8614551789fSSean Paul }
8624551789fSSean Paul 
8634551789fSSean Paul static int vp_resources_init(struct mixer_context *mixer_ctx)
8644551789fSSean Paul {
8654551789fSSean Paul 	struct device *dev = &mixer_ctx->pdev->dev;
8664551789fSSean Paul 	struct mixer_resources *mixer_res = &mixer_ctx->mixer_res;
8674551789fSSean Paul 	struct resource *res;
8684551789fSSean Paul 
8694551789fSSean Paul 	mixer_res->vp = devm_clk_get(dev, "vp");
8704551789fSSean Paul 	if (IS_ERR(mixer_res->vp)) {
8714551789fSSean Paul 		dev_err(dev, "failed to get clock 'vp'\n");
8724551789fSSean Paul 		return -ENODEV;
8734551789fSSean Paul 	}
874ff830c96SMarek Szyprowski 
875ff830c96SMarek Szyprowski 	if (mixer_ctx->has_sclk) {
8764551789fSSean Paul 		mixer_res->sclk_mixer = devm_clk_get(dev, "sclk_mixer");
8774551789fSSean Paul 		if (IS_ERR(mixer_res->sclk_mixer)) {
8784551789fSSean Paul 			dev_err(dev, "failed to get clock 'sclk_mixer'\n");
8794551789fSSean Paul 			return -ENODEV;
8804551789fSSean Paul 		}
881ff830c96SMarek Szyprowski 		mixer_res->mout_mixer = devm_clk_get(dev, "mout_mixer");
882ff830c96SMarek Szyprowski 		if (IS_ERR(mixer_res->mout_mixer)) {
883ff830c96SMarek Szyprowski 			dev_err(dev, "failed to get clock 'mout_mixer'\n");
8844551789fSSean Paul 			return -ENODEV;
8854551789fSSean Paul 		}
8864551789fSSean Paul 
887ff830c96SMarek Szyprowski 		if (mixer_res->sclk_hdmi && mixer_res->mout_mixer)
888ff830c96SMarek Szyprowski 			clk_set_parent(mixer_res->mout_mixer,
889ff830c96SMarek Szyprowski 				       mixer_res->sclk_hdmi);
890ff830c96SMarek Szyprowski 	}
8914551789fSSean Paul 
8924551789fSSean Paul 	res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 1);
8934551789fSSean Paul 	if (res == NULL) {
8944551789fSSean Paul 		dev_err(dev, "get memory resource failed.\n");
8954551789fSSean Paul 		return -ENXIO;
8964551789fSSean Paul 	}
8974551789fSSean Paul 
8984551789fSSean Paul 	mixer_res->vp_regs = devm_ioremap(dev, res->start,
8994551789fSSean Paul 							resource_size(res));
9004551789fSSean Paul 	if (mixer_res->vp_regs == NULL) {
9014551789fSSean Paul 		dev_err(dev, "register mapping failed.\n");
9024551789fSSean Paul 		return -ENXIO;
9034551789fSSean Paul 	}
9044551789fSSean Paul 
9054551789fSSean Paul 	return 0;
9064551789fSSean Paul }
9074551789fSSean Paul 
90893bca243SGustavo Padovan static int mixer_initialize(struct mixer_context *mixer_ctx,
909f37cd5e8SInki Dae 			struct drm_device *drm_dev)
9104551789fSSean Paul {
9114551789fSSean Paul 	int ret;
912f37cd5e8SInki Dae 	struct exynos_drm_private *priv;
913f37cd5e8SInki Dae 	priv = drm_dev->dev_private;
9144551789fSSean Paul 
915eb88e422SGustavo Padovan 	mixer_ctx->drm_dev = drm_dev;
9168a326eddSGustavo Padovan 	mixer_ctx->pipe = priv->pipe++;
9174551789fSSean Paul 
9184551789fSSean Paul 	/* acquire resources: regs, irqs, clocks */
9194551789fSSean Paul 	ret = mixer_resources_init(mixer_ctx);
9204551789fSSean Paul 	if (ret) {
9214551789fSSean Paul 		DRM_ERROR("mixer_resources_init failed ret=%d\n", ret);
9224551789fSSean Paul 		return ret;
9234551789fSSean Paul 	}
9244551789fSSean Paul 
9254551789fSSean Paul 	if (mixer_ctx->vp_enabled) {
9264551789fSSean Paul 		/* acquire vp resources: regs, irqs, clocks */
9274551789fSSean Paul 		ret = vp_resources_init(mixer_ctx);
9284551789fSSean Paul 		if (ret) {
9294551789fSSean Paul 			DRM_ERROR("vp_resources_init failed ret=%d\n", ret);
9304551789fSSean Paul 			return ret;
9314551789fSSean Paul 		}
9324551789fSSean Paul 	}
9334551789fSSean Paul 
934eb7a3fc7SJoonyoung Shim 	ret = drm_iommu_attach_device(drm_dev, mixer_ctx->dev);
935fc2e013fSHyungwon Hwang 	if (ret)
936fc2e013fSHyungwon Hwang 		priv->pipe--;
937f041b257SSean Paul 
938fc2e013fSHyungwon Hwang 	return ret;
9391055b39fSInki Dae }
9401055b39fSInki Dae 
94193bca243SGustavo Padovan static void mixer_ctx_remove(struct mixer_context *mixer_ctx)
942d8408326SSeung-Woo Kim {
943f041b257SSean Paul 	drm_iommu_detach_device(mixer_ctx->drm_dev, mixer_ctx->dev);
944f041b257SSean Paul }
945f041b257SSean Paul 
94693bca243SGustavo Padovan static int mixer_enable_vblank(struct exynos_drm_crtc *crtc)
947f041b257SSean Paul {
94893bca243SGustavo Padovan 	struct mixer_context *mixer_ctx = crtc->ctx;
949d8408326SSeung-Woo Kim 	struct mixer_resources *res = &mixer_ctx->mixer_res;
950d8408326SSeung-Woo Kim 
9510df5e4acSAndrzej Hajda 	__set_bit(MXR_BIT_VSYNC, &mixer_ctx->flags);
9520df5e4acSAndrzej Hajda 	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
953f041b257SSean Paul 		return 0;
954d8408326SSeung-Woo Kim 
955d8408326SSeung-Woo Kim 	/* enable vsync interrupt */
956fc073248SAndrzej Hajda 	mixer_reg_writemask(res, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC);
957fc073248SAndrzej Hajda 	mixer_reg_writemask(res, MXR_INT_EN, ~0, MXR_INT_EN_VSYNC);
958d8408326SSeung-Woo Kim 
959d8408326SSeung-Woo Kim 	return 0;
960d8408326SSeung-Woo Kim }
961d8408326SSeung-Woo Kim 
96293bca243SGustavo Padovan static void mixer_disable_vblank(struct exynos_drm_crtc *crtc)
963d8408326SSeung-Woo Kim {
96493bca243SGustavo Padovan 	struct mixer_context *mixer_ctx = crtc->ctx;
965d8408326SSeung-Woo Kim 	struct mixer_resources *res = &mixer_ctx->mixer_res;
966d8408326SSeung-Woo Kim 
9670df5e4acSAndrzej Hajda 	__clear_bit(MXR_BIT_VSYNC, &mixer_ctx->flags);
9680df5e4acSAndrzej Hajda 
9690df5e4acSAndrzej Hajda 	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
970947710c6SAndrzej Hajda 		return;
971947710c6SAndrzej Hajda 
972d8408326SSeung-Woo Kim 	/* disable vsync interrupt */
973fc073248SAndrzej Hajda 	mixer_reg_writemask(res, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC);
974d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_INT_EN, 0, MXR_INT_EN_VSYNC);
975d8408326SSeung-Woo Kim }
976d8408326SSeung-Woo Kim 
9771e1d1393SGustavo Padovan static void mixer_update_plane(struct exynos_drm_crtc *crtc,
9781e1d1393SGustavo Padovan 			       struct exynos_drm_plane *plane)
979d8408326SSeung-Woo Kim {
98093bca243SGustavo Padovan 	struct mixer_context *mixer_ctx = crtc->ctx;
981d8408326SSeung-Woo Kim 
98240bdfb0aSMarek Szyprowski 	DRM_DEBUG_KMS("win: %d\n", plane->index);
983d8408326SSeung-Woo Kim 
984a44652e8SAndrzej Hajda 	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
985dda9012bSShirish S 		return;
986dda9012bSShirish S 
98740bdfb0aSMarek Szyprowski 	if (plane->index > 1 && mixer_ctx->vp_enabled)
9882eeb2e5eSGustavo Padovan 		vp_video_buffer(mixer_ctx, plane);
989d8408326SSeung-Woo Kim 	else
9902eeb2e5eSGustavo Padovan 		mixer_graph_buffer(mixer_ctx, plane);
991d8408326SSeung-Woo Kim }
992d8408326SSeung-Woo Kim 
9931e1d1393SGustavo Padovan static void mixer_disable_plane(struct exynos_drm_crtc *crtc,
9941e1d1393SGustavo Padovan 				struct exynos_drm_plane *plane)
995d8408326SSeung-Woo Kim {
99693bca243SGustavo Padovan 	struct mixer_context *mixer_ctx = crtc->ctx;
997d8408326SSeung-Woo Kim 	struct mixer_resources *res = &mixer_ctx->mixer_res;
998d8408326SSeung-Woo Kim 	unsigned long flags;
999d8408326SSeung-Woo Kim 
100040bdfb0aSMarek Szyprowski 	DRM_DEBUG_KMS("win: %d\n", plane->index);
1001d8408326SSeung-Woo Kim 
1002a44652e8SAndrzej Hajda 	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
1003db43fd16SPrathyush K 		return;
1004db43fd16SPrathyush K 
1005d8408326SSeung-Woo Kim 	spin_lock_irqsave(&res->reg_slock, flags);
1006d8408326SSeung-Woo Kim 	mixer_vsync_set_update(mixer_ctx, false);
1007d8408326SSeung-Woo Kim 
1008a2cb911eSMarek Szyprowski 	mixer_cfg_layer(mixer_ctx, plane->index, 0, false);
1009d8408326SSeung-Woo Kim 
1010d8408326SSeung-Woo Kim 	mixer_vsync_set_update(mixer_ctx, true);
1011d8408326SSeung-Woo Kim 	spin_unlock_irqrestore(&res->reg_slock, flags);
1012d8408326SSeung-Woo Kim }
1013d8408326SSeung-Woo Kim 
101493bca243SGustavo Padovan static void mixer_wait_for_vblank(struct exynos_drm_crtc *crtc)
10150ea6822fSRahul Sharma {
101693bca243SGustavo Padovan 	struct mixer_context *mixer_ctx = crtc->ctx;
10177c4c5584SJoonyoung Shim 	int err;
10188137a2e2SPrathyush K 
1019a44652e8SAndrzej Hajda 	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
10206e95d5e6SPrathyush K 		return;
10216e95d5e6SPrathyush K 
102293bca243SGustavo Padovan 	err = drm_vblank_get(mixer_ctx->drm_dev, mixer_ctx->pipe);
10237c4c5584SJoonyoung Shim 	if (err < 0) {
10247c4c5584SJoonyoung Shim 		DRM_DEBUG_KMS("failed to acquire vblank counter\n");
10257c4c5584SJoonyoung Shim 		return;
10267c4c5584SJoonyoung Shim 	}
10275d39b9eeSRahul Sharma 
10286e95d5e6SPrathyush K 	atomic_set(&mixer_ctx->wait_vsync_event, 1);
10296e95d5e6SPrathyush K 
10306e95d5e6SPrathyush K 	/*
10316e95d5e6SPrathyush K 	 * wait for MIXER to signal VSYNC interrupt or return after
10326e95d5e6SPrathyush K 	 * timeout which is set to 50ms (refresh rate of 20).
10336e95d5e6SPrathyush K 	 */
10346e95d5e6SPrathyush K 	if (!wait_event_timeout(mixer_ctx->wait_vsync_queue,
10356e95d5e6SPrathyush K 				!atomic_read(&mixer_ctx->wait_vsync_event),
1036bfd8303aSDaniel Vetter 				HZ/20))
10378137a2e2SPrathyush K 		DRM_DEBUG_KMS("vblank wait timed out.\n");
10385d39b9eeSRahul Sharma 
103993bca243SGustavo Padovan 	drm_vblank_put(mixer_ctx->drm_dev, mixer_ctx->pipe);
10408137a2e2SPrathyush K }
10418137a2e2SPrathyush K 
10423cecda03SGustavo Padovan static void mixer_enable(struct exynos_drm_crtc *crtc)
1043db43fd16SPrathyush K {
10443cecda03SGustavo Padovan 	struct mixer_context *ctx = crtc->ctx;
1045db43fd16SPrathyush K 	struct mixer_resources *res = &ctx->mixer_res;
1046db43fd16SPrathyush K 
1047a44652e8SAndrzej Hajda 	if (test_bit(MXR_BIT_POWERED, &ctx->flags))
1048db43fd16SPrathyush K 		return;
1049db43fd16SPrathyush K 
1050af65c804SSean Paul 	pm_runtime_get_sync(ctx->dev);
1051af65c804SSean Paul 
1052d74ed937SRahul Sharma 	mixer_reg_writemask(res, MXR_STATUS, ~0, MXR_STATUS_SOFT_RESET);
1053d74ed937SRahul Sharma 
10540df5e4acSAndrzej Hajda 	if (test_bit(MXR_BIT_VSYNC, &ctx->flags)) {
1055fc073248SAndrzej Hajda 		mixer_reg_writemask(res, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC);
10560df5e4acSAndrzej Hajda 		mixer_reg_writemask(res, MXR_INT_EN, ~0, MXR_INT_EN_VSYNC);
10570df5e4acSAndrzej Hajda 	}
1058db43fd16SPrathyush K 	mixer_win_reset(ctx);
1059ccf034a9SGustavo Padovan 
1060ccf034a9SGustavo Padovan 	set_bit(MXR_BIT_POWERED, &ctx->flags);
1061db43fd16SPrathyush K }
1062db43fd16SPrathyush K 
10633cecda03SGustavo Padovan static void mixer_disable(struct exynos_drm_crtc *crtc)
1064db43fd16SPrathyush K {
10653cecda03SGustavo Padovan 	struct mixer_context *ctx = crtc->ctx;
1066c329f667SJoonyoung Shim 	int i;
1067db43fd16SPrathyush K 
1068a44652e8SAndrzej Hajda 	if (!test_bit(MXR_BIT_POWERED, &ctx->flags))
1069b4bfa3c7SRahul Sharma 		return;
1070db43fd16SPrathyush K 
1071381be025SRahul Sharma 	mixer_stop(ctx);
1072c0734fbaSTobias Jakobi 	mixer_regs_dump(ctx);
1073c329f667SJoonyoung Shim 
1074c329f667SJoonyoung Shim 	for (i = 0; i < MIXER_WIN_NR; i++)
10751e1d1393SGustavo Padovan 		mixer_disable_plane(crtc, &ctx->planes[i]);
1076db43fd16SPrathyush K 
1077ccf034a9SGustavo Padovan 	pm_runtime_put(ctx->dev);
1078ccf034a9SGustavo Padovan 
1079a44652e8SAndrzej Hajda 	clear_bit(MXR_BIT_POWERED, &ctx->flags);
1080db43fd16SPrathyush K }
1081db43fd16SPrathyush K 
1082f041b257SSean Paul /* Only valid for Mixer version 16.0.33.0 */
10833ae24362SAndrzej Hajda static int mixer_atomic_check(struct exynos_drm_crtc *crtc,
10843ae24362SAndrzej Hajda 		       struct drm_crtc_state *state)
1085f041b257SSean Paul {
10863ae24362SAndrzej Hajda 	struct drm_display_mode *mode = &state->adjusted_mode;
1087f041b257SSean Paul 	u32 w, h;
1088f041b257SSean Paul 
1089f041b257SSean Paul 	w = mode->hdisplay;
1090f041b257SSean Paul 	h = mode->vdisplay;
1091f041b257SSean Paul 
1092f041b257SSean Paul 	DRM_DEBUG_KMS("xres=%d, yres=%d, refresh=%d, intl=%d\n",
1093f041b257SSean Paul 		mode->hdisplay, mode->vdisplay, mode->vrefresh,
1094f041b257SSean Paul 		(mode->flags & DRM_MODE_FLAG_INTERLACE) ? 1 : 0);
1095f041b257SSean Paul 
1096f041b257SSean Paul 	if ((w >= 464 && w <= 720 && h >= 261 && h <= 576) ||
1097f041b257SSean Paul 		(w >= 1024 && w <= 1280 && h >= 576 && h <= 720) ||
1098f041b257SSean Paul 		(w >= 1664 && w <= 1920 && h >= 936 && h <= 1080))
1099f041b257SSean Paul 		return 0;
1100f041b257SSean Paul 
1101f041b257SSean Paul 	return -EINVAL;
1102f041b257SSean Paul }
1103f041b257SSean Paul 
1104f3aaf762SKrzysztof Kozlowski static const struct exynos_drm_crtc_ops mixer_crtc_ops = {
11053cecda03SGustavo Padovan 	.enable			= mixer_enable,
11063cecda03SGustavo Padovan 	.disable		= mixer_disable,
1107d8408326SSeung-Woo Kim 	.enable_vblank		= mixer_enable_vblank,
1108d8408326SSeung-Woo Kim 	.disable_vblank		= mixer_disable_vblank,
11098137a2e2SPrathyush K 	.wait_for_vblank	= mixer_wait_for_vblank,
11109cc7610aSGustavo Padovan 	.update_plane		= mixer_update_plane,
11119cc7610aSGustavo Padovan 	.disable_plane		= mixer_disable_plane,
11123ae24362SAndrzej Hajda 	.atomic_check		= mixer_atomic_check,
1113f041b257SSean Paul };
11140ea6822fSRahul Sharma 
1115def5e095SRahul Sharma static struct mixer_drv_data exynos5420_mxr_drv_data = {
1116def5e095SRahul Sharma 	.version = MXR_VER_128_0_0_184,
1117def5e095SRahul Sharma 	.is_vp_enabled = 0,
1118def5e095SRahul Sharma };
1119def5e095SRahul Sharma 
1120cc57caf0SRahul Sharma static struct mixer_drv_data exynos5250_mxr_drv_data = {
1121aaf8b49eSRahul Sharma 	.version = MXR_VER_16_0_33_0,
1122aaf8b49eSRahul Sharma 	.is_vp_enabled = 0,
1123aaf8b49eSRahul Sharma };
1124aaf8b49eSRahul Sharma 
1125ff830c96SMarek Szyprowski static struct mixer_drv_data exynos4212_mxr_drv_data = {
1126ff830c96SMarek Szyprowski 	.version = MXR_VER_0_0_0_16,
1127ff830c96SMarek Szyprowski 	.is_vp_enabled = 1,
1128ff830c96SMarek Szyprowski };
1129ff830c96SMarek Szyprowski 
1130cc57caf0SRahul Sharma static struct mixer_drv_data exynos4210_mxr_drv_data = {
11311e123441SRahul Sharma 	.version = MXR_VER_0_0_0_16,
11321b8e5747SRahul Sharma 	.is_vp_enabled = 1,
1133ff830c96SMarek Szyprowski 	.has_sclk = 1,
11341e123441SRahul Sharma };
11351e123441SRahul Sharma 
1136d6b16302SKrzysztof Kozlowski static const struct platform_device_id mixer_driver_types[] = {
11371e123441SRahul Sharma 	{
11381e123441SRahul Sharma 		.name		= "s5p-mixer",
1139cc57caf0SRahul Sharma 		.driver_data	= (unsigned long)&exynos4210_mxr_drv_data,
11401e123441SRahul Sharma 	}, {
1141aaf8b49eSRahul Sharma 		.name		= "exynos5-mixer",
1142cc57caf0SRahul Sharma 		.driver_data	= (unsigned long)&exynos5250_mxr_drv_data,
1143aaf8b49eSRahul Sharma 	}, {
1144aaf8b49eSRahul Sharma 		/* end node */
1145aaf8b49eSRahul Sharma 	}
1146aaf8b49eSRahul Sharma };
1147aaf8b49eSRahul Sharma 
1148aaf8b49eSRahul Sharma static struct of_device_id mixer_match_types[] = {
1149aaf8b49eSRahul Sharma 	{
1150ff830c96SMarek Szyprowski 		.compatible = "samsung,exynos4210-mixer",
1151ff830c96SMarek Szyprowski 		.data	= &exynos4210_mxr_drv_data,
1152ff830c96SMarek Szyprowski 	}, {
1153ff830c96SMarek Szyprowski 		.compatible = "samsung,exynos4212-mixer",
1154ff830c96SMarek Szyprowski 		.data	= &exynos4212_mxr_drv_data,
1155ff830c96SMarek Szyprowski 	}, {
1156aaf8b49eSRahul Sharma 		.compatible = "samsung,exynos5-mixer",
1157cc57caf0SRahul Sharma 		.data	= &exynos5250_mxr_drv_data,
1158cc57caf0SRahul Sharma 	}, {
1159cc57caf0SRahul Sharma 		.compatible = "samsung,exynos5250-mixer",
1160cc57caf0SRahul Sharma 		.data	= &exynos5250_mxr_drv_data,
1161aaf8b49eSRahul Sharma 	}, {
1162def5e095SRahul Sharma 		.compatible = "samsung,exynos5420-mixer",
1163def5e095SRahul Sharma 		.data	= &exynos5420_mxr_drv_data,
1164def5e095SRahul Sharma 	}, {
11651e123441SRahul Sharma 		/* end node */
11661e123441SRahul Sharma 	}
11671e123441SRahul Sharma };
116839b58a39SSjoerd Simons MODULE_DEVICE_TABLE(of, mixer_match_types);
11691e123441SRahul Sharma 
1170f37cd5e8SInki Dae static int mixer_bind(struct device *dev, struct device *manager, void *data)
1171d8408326SSeung-Woo Kim {
11728103ef1bSAndrzej Hajda 	struct mixer_context *ctx = dev_get_drvdata(dev);
1173f37cd5e8SInki Dae 	struct drm_device *drm_dev = data;
11747ee14cdcSGustavo Padovan 	struct exynos_drm_plane *exynos_plane;
1175fd2d2fc2SMarek Szyprowski 	unsigned int i;
11766e2a3b66SGustavo Padovan 	int ret;
1177d8408326SSeung-Woo Kim 
1178e2dc3f72SAlban Browaeys 	ret = mixer_initialize(ctx, drm_dev);
1179e2dc3f72SAlban Browaeys 	if (ret)
1180e2dc3f72SAlban Browaeys 		return ret;
1181e2dc3f72SAlban Browaeys 
1182fd2d2fc2SMarek Szyprowski 	for (i = 0; i < MIXER_WIN_NR; i++) {
1183fd2d2fc2SMarek Szyprowski 		if (i == VP_DEFAULT_WIN && !ctx->vp_enabled)
1184ab144201SMarek Szyprowski 			continue;
1185ab144201SMarek Szyprowski 
118640bdfb0aSMarek Szyprowski 		ret = exynos_plane_init(drm_dev, &ctx->planes[i], i,
1187fd2d2fc2SMarek Szyprowski 					1 << ctx->pipe, &plane_configs[i]);
11887ee14cdcSGustavo Padovan 		if (ret)
11897ee14cdcSGustavo Padovan 			return ret;
11907ee14cdcSGustavo Padovan 	}
11917ee14cdcSGustavo Padovan 
11925d3d0995SGustavo Padovan 	exynos_plane = &ctx->planes[DEFAULT_WIN];
11937ee14cdcSGustavo Padovan 	ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
11947ee14cdcSGustavo Padovan 					   ctx->pipe, EXYNOS_DISPLAY_TYPE_HDMI,
119593bca243SGustavo Padovan 					   &mixer_crtc_ops, ctx);
119693bca243SGustavo Padovan 	if (IS_ERR(ctx->crtc)) {
1197e2dc3f72SAlban Browaeys 		mixer_ctx_remove(ctx);
119893bca243SGustavo Padovan 		ret = PTR_ERR(ctx->crtc);
119993bca243SGustavo Padovan 		goto free_ctx;
12008103ef1bSAndrzej Hajda 	}
12018103ef1bSAndrzej Hajda 
12028103ef1bSAndrzej Hajda 	return 0;
120393bca243SGustavo Padovan 
120493bca243SGustavo Padovan free_ctx:
120593bca243SGustavo Padovan 	devm_kfree(dev, ctx);
120693bca243SGustavo Padovan 	return ret;
12078103ef1bSAndrzej Hajda }
12088103ef1bSAndrzej Hajda 
12098103ef1bSAndrzej Hajda static void mixer_unbind(struct device *dev, struct device *master, void *data)
12108103ef1bSAndrzej Hajda {
12118103ef1bSAndrzej Hajda 	struct mixer_context *ctx = dev_get_drvdata(dev);
12128103ef1bSAndrzej Hajda 
121393bca243SGustavo Padovan 	mixer_ctx_remove(ctx);
12148103ef1bSAndrzej Hajda }
12158103ef1bSAndrzej Hajda 
12168103ef1bSAndrzej Hajda static const struct component_ops mixer_component_ops = {
12178103ef1bSAndrzej Hajda 	.bind	= mixer_bind,
12188103ef1bSAndrzej Hajda 	.unbind	= mixer_unbind,
12198103ef1bSAndrzej Hajda };
12208103ef1bSAndrzej Hajda 
12218103ef1bSAndrzej Hajda static int mixer_probe(struct platform_device *pdev)
12228103ef1bSAndrzej Hajda {
12238103ef1bSAndrzej Hajda 	struct device *dev = &pdev->dev;
12248103ef1bSAndrzej Hajda 	struct mixer_drv_data *drv;
12258103ef1bSAndrzej Hajda 	struct mixer_context *ctx;
12268103ef1bSAndrzej Hajda 	int ret;
1227d8408326SSeung-Woo Kim 
1228f041b257SSean Paul 	ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL);
1229f041b257SSean Paul 	if (!ctx) {
1230f041b257SSean Paul 		DRM_ERROR("failed to alloc mixer context.\n");
1231d8408326SSeung-Woo Kim 		return -ENOMEM;
1232f041b257SSean Paul 	}
1233d8408326SSeung-Woo Kim 
1234aaf8b49eSRahul Sharma 	if (dev->of_node) {
1235aaf8b49eSRahul Sharma 		const struct of_device_id *match;
12368103ef1bSAndrzej Hajda 
1237e436b09dSSachin Kamat 		match = of_match_node(mixer_match_types, dev->of_node);
12382cdc53b3SRahul Sharma 		drv = (struct mixer_drv_data *)match->data;
1239aaf8b49eSRahul Sharma 	} else {
1240aaf8b49eSRahul Sharma 		drv = (struct mixer_drv_data *)
1241aaf8b49eSRahul Sharma 			platform_get_device_id(pdev)->driver_data;
1242aaf8b49eSRahul Sharma 	}
1243aaf8b49eSRahul Sharma 
12444551789fSSean Paul 	ctx->pdev = pdev;
1245d873ab99SSeung-Woo Kim 	ctx->dev = dev;
12461b8e5747SRahul Sharma 	ctx->vp_enabled = drv->is_vp_enabled;
1247ff830c96SMarek Szyprowski 	ctx->has_sclk = drv->has_sclk;
12481e123441SRahul Sharma 	ctx->mxr_ver = drv->version;
124957ed0f7bSDaniel Vetter 	init_waitqueue_head(&ctx->wait_vsync_queue);
12506e95d5e6SPrathyush K 	atomic_set(&ctx->wait_vsync_event, 0);
1251d8408326SSeung-Woo Kim 
12528103ef1bSAndrzej Hajda 	platform_set_drvdata(pdev, ctx);
1253df5225bcSInki Dae 
1254df5225bcSInki Dae 	ret = component_add(&pdev->dev, &mixer_component_ops);
125586650408SAndrzej Hajda 	if (!ret)
12568103ef1bSAndrzej Hajda 		pm_runtime_enable(dev);
1257df5225bcSInki Dae 
1258df5225bcSInki Dae 	return ret;
1259f37cd5e8SInki Dae }
1260f37cd5e8SInki Dae 
1261d8408326SSeung-Woo Kim static int mixer_remove(struct platform_device *pdev)
1262d8408326SSeung-Woo Kim {
12638103ef1bSAndrzej Hajda 	pm_runtime_disable(&pdev->dev);
12648103ef1bSAndrzej Hajda 
1265df5225bcSInki Dae 	component_del(&pdev->dev, &mixer_component_ops);
1266df5225bcSInki Dae 
1267d8408326SSeung-Woo Kim 	return 0;
1268d8408326SSeung-Woo Kim }
1269d8408326SSeung-Woo Kim 
1270ccf034a9SGustavo Padovan #ifdef CONFIG_PM_SLEEP
1271ccf034a9SGustavo Padovan static int exynos_mixer_suspend(struct device *dev)
1272ccf034a9SGustavo Padovan {
1273ccf034a9SGustavo Padovan 	struct mixer_context *ctx = dev_get_drvdata(dev);
1274ccf034a9SGustavo Padovan 	struct mixer_resources *res = &ctx->mixer_res;
1275ccf034a9SGustavo Padovan 
1276ccf034a9SGustavo Padovan 	clk_disable_unprepare(res->hdmi);
1277ccf034a9SGustavo Padovan 	clk_disable_unprepare(res->mixer);
1278ccf034a9SGustavo Padovan 	if (ctx->vp_enabled) {
1279ccf034a9SGustavo Padovan 		clk_disable_unprepare(res->vp);
1280ccf034a9SGustavo Padovan 		if (ctx->has_sclk)
1281ccf034a9SGustavo Padovan 			clk_disable_unprepare(res->sclk_mixer);
1282ccf034a9SGustavo Padovan 	}
1283ccf034a9SGustavo Padovan 
1284ccf034a9SGustavo Padovan 	return 0;
1285ccf034a9SGustavo Padovan }
1286ccf034a9SGustavo Padovan 
1287ccf034a9SGustavo Padovan static int exynos_mixer_resume(struct device *dev)
1288ccf034a9SGustavo Padovan {
1289ccf034a9SGustavo Padovan 	struct mixer_context *ctx = dev_get_drvdata(dev);
1290ccf034a9SGustavo Padovan 	struct mixer_resources *res = &ctx->mixer_res;
1291ccf034a9SGustavo Padovan 	int ret;
1292ccf034a9SGustavo Padovan 
1293ccf034a9SGustavo Padovan 	ret = clk_prepare_enable(res->mixer);
1294ccf034a9SGustavo Padovan 	if (ret < 0) {
1295ccf034a9SGustavo Padovan 		DRM_ERROR("Failed to prepare_enable the mixer clk [%d]\n", ret);
1296ccf034a9SGustavo Padovan 		return ret;
1297ccf034a9SGustavo Padovan 	}
1298ccf034a9SGustavo Padovan 	ret = clk_prepare_enable(res->hdmi);
1299ccf034a9SGustavo Padovan 	if (ret < 0) {
1300ccf034a9SGustavo Padovan 		DRM_ERROR("Failed to prepare_enable the hdmi clk [%d]\n", ret);
1301ccf034a9SGustavo Padovan 		return ret;
1302ccf034a9SGustavo Padovan 	}
1303ccf034a9SGustavo Padovan 	if (ctx->vp_enabled) {
1304ccf034a9SGustavo Padovan 		ret = clk_prepare_enable(res->vp);
1305ccf034a9SGustavo Padovan 		if (ret < 0) {
1306ccf034a9SGustavo Padovan 			DRM_ERROR("Failed to prepare_enable the vp clk [%d]\n",
1307ccf034a9SGustavo Padovan 				  ret);
1308ccf034a9SGustavo Padovan 			return ret;
1309ccf034a9SGustavo Padovan 		}
1310ccf034a9SGustavo Padovan 		if (ctx->has_sclk) {
1311ccf034a9SGustavo Padovan 			ret = clk_prepare_enable(res->sclk_mixer);
1312ccf034a9SGustavo Padovan 			if (ret < 0) {
1313ccf034a9SGustavo Padovan 				DRM_ERROR("Failed to prepare_enable the " \
1314ccf034a9SGustavo Padovan 					   "sclk_mixer clk [%d]\n",
1315ccf034a9SGustavo Padovan 					  ret);
1316ccf034a9SGustavo Padovan 				return ret;
1317ccf034a9SGustavo Padovan 			}
1318ccf034a9SGustavo Padovan 		}
1319ccf034a9SGustavo Padovan 	}
1320ccf034a9SGustavo Padovan 
1321ccf034a9SGustavo Padovan 	return 0;
1322ccf034a9SGustavo Padovan }
1323ccf034a9SGustavo Padovan #endif
1324ccf034a9SGustavo Padovan 
1325ccf034a9SGustavo Padovan static const struct dev_pm_ops exynos_mixer_pm_ops = {
1326ccf034a9SGustavo Padovan 	SET_RUNTIME_PM_OPS(exynos_mixer_suspend, exynos_mixer_resume, NULL)
1327ccf034a9SGustavo Padovan };
1328ccf034a9SGustavo Padovan 
1329d8408326SSeung-Woo Kim struct platform_driver mixer_driver = {
1330d8408326SSeung-Woo Kim 	.driver = {
1331aaf8b49eSRahul Sharma 		.name = "exynos-mixer",
1332d8408326SSeung-Woo Kim 		.owner = THIS_MODULE,
1333ccf034a9SGustavo Padovan 		.pm = &exynos_mixer_pm_ops,
1334aaf8b49eSRahul Sharma 		.of_match_table = mixer_match_types,
1335d8408326SSeung-Woo Kim 	},
1336d8408326SSeung-Woo Kim 	.probe = mixer_probe,
133756550d94SGreg Kroah-Hartman 	.remove = mixer_remove,
13381e123441SRahul Sharma 	.id_table	= mixer_driver_types,
1339d8408326SSeung-Woo Kim };
1340