1d8408326SSeung-Woo Kim /* 2d8408326SSeung-Woo Kim * Copyright (C) 2011 Samsung Electronics Co.Ltd 3d8408326SSeung-Woo Kim * Authors: 4d8408326SSeung-Woo Kim * Seung-Woo Kim <sw0312.kim@samsung.com> 5d8408326SSeung-Woo Kim * Inki Dae <inki.dae@samsung.com> 6d8408326SSeung-Woo Kim * Joonyoung Shim <jy0922.shim@samsung.com> 7d8408326SSeung-Woo Kim * 8d8408326SSeung-Woo Kim * Based on drivers/media/video/s5p-tv/mixer_reg.c 9d8408326SSeung-Woo Kim * 10d8408326SSeung-Woo Kim * This program is free software; you can redistribute it and/or modify it 11d8408326SSeung-Woo Kim * under the terms of the GNU General Public License as published by the 12d8408326SSeung-Woo Kim * Free Software Foundation; either version 2 of the License, or (at your 13d8408326SSeung-Woo Kim * option) any later version. 14d8408326SSeung-Woo Kim * 15d8408326SSeung-Woo Kim */ 16d8408326SSeung-Woo Kim 17760285e7SDavid Howells #include <drm/drmP.h> 18d8408326SSeung-Woo Kim 19d8408326SSeung-Woo Kim #include "regs-mixer.h" 20d8408326SSeung-Woo Kim #include "regs-vp.h" 21d8408326SSeung-Woo Kim 22d8408326SSeung-Woo Kim #include <linux/kernel.h> 23d8408326SSeung-Woo Kim #include <linux/spinlock.h> 24d8408326SSeung-Woo Kim #include <linux/wait.h> 25d8408326SSeung-Woo Kim #include <linux/i2c.h> 26d8408326SSeung-Woo Kim #include <linux/platform_device.h> 27d8408326SSeung-Woo Kim #include <linux/interrupt.h> 28d8408326SSeung-Woo Kim #include <linux/irq.h> 29d8408326SSeung-Woo Kim #include <linux/delay.h> 30d8408326SSeung-Woo Kim #include <linux/pm_runtime.h> 31d8408326SSeung-Woo Kim #include <linux/clk.h> 32d8408326SSeung-Woo Kim #include <linux/regulator/consumer.h> 333f1c781dSSachin Kamat #include <linux/of.h> 34*f37cd5e8SInki Dae #include <linux/component.h> 35d8408326SSeung-Woo Kim 36d8408326SSeung-Woo Kim #include <drm/exynos_drm.h> 37d8408326SSeung-Woo Kim 38d8408326SSeung-Woo Kim #include "exynos_drm_drv.h" 39663d8766SRahul Sharma #include "exynos_drm_crtc.h" 401055b39fSInki Dae #include "exynos_drm_iommu.h" 41f041b257SSean Paul #include "exynos_mixer.h" 4222b21ae6SJoonyoung Shim 43f041b257SSean Paul #define get_mixer_manager(dev) platform_get_drvdata(to_platform_device(dev)) 44f041b257SSean Paul 45f041b257SSean Paul #define MIXER_WIN_NR 3 46f041b257SSean Paul #define MIXER_DEFAULT_WIN 0 47d8408326SSeung-Woo Kim 4822b21ae6SJoonyoung Shim struct hdmi_win_data { 4922b21ae6SJoonyoung Shim dma_addr_t dma_addr; 5022b21ae6SJoonyoung Shim dma_addr_t chroma_dma_addr; 5122b21ae6SJoonyoung Shim uint32_t pixel_format; 5222b21ae6SJoonyoung Shim unsigned int bpp; 5322b21ae6SJoonyoung Shim unsigned int crtc_x; 5422b21ae6SJoonyoung Shim unsigned int crtc_y; 5522b21ae6SJoonyoung Shim unsigned int crtc_width; 5622b21ae6SJoonyoung Shim unsigned int crtc_height; 5722b21ae6SJoonyoung Shim unsigned int fb_x; 5822b21ae6SJoonyoung Shim unsigned int fb_y; 5922b21ae6SJoonyoung Shim unsigned int fb_width; 6022b21ae6SJoonyoung Shim unsigned int fb_height; 618dcb96b6SSeung-Woo Kim unsigned int src_width; 628dcb96b6SSeung-Woo Kim unsigned int src_height; 6322b21ae6SJoonyoung Shim unsigned int mode_width; 6422b21ae6SJoonyoung Shim unsigned int mode_height; 6522b21ae6SJoonyoung Shim unsigned int scan_flags; 66db43fd16SPrathyush K bool enabled; 67db43fd16SPrathyush K bool resume; 6822b21ae6SJoonyoung Shim }; 6922b21ae6SJoonyoung Shim 7022b21ae6SJoonyoung Shim struct mixer_resources { 7122b21ae6SJoonyoung Shim int irq; 7222b21ae6SJoonyoung Shim void __iomem *mixer_regs; 7322b21ae6SJoonyoung Shim void __iomem *vp_regs; 7422b21ae6SJoonyoung Shim spinlock_t reg_slock; 7522b21ae6SJoonyoung Shim struct clk *mixer; 7622b21ae6SJoonyoung Shim struct clk *vp; 7722b21ae6SJoonyoung Shim struct clk *sclk_mixer; 7822b21ae6SJoonyoung Shim struct clk *sclk_hdmi; 7922b21ae6SJoonyoung Shim struct clk *sclk_dac; 8022b21ae6SJoonyoung Shim }; 8122b21ae6SJoonyoung Shim 821e123441SRahul Sharma enum mixer_version_id { 831e123441SRahul Sharma MXR_VER_0_0_0_16, 841e123441SRahul Sharma MXR_VER_16_0_33_0, 85def5e095SRahul Sharma MXR_VER_128_0_0_184, 861e123441SRahul Sharma }; 871e123441SRahul Sharma 8822b21ae6SJoonyoung Shim struct mixer_context { 894551789fSSean Paul struct platform_device *pdev; 90cf8fc4f1SJoonyoung Shim struct device *dev; 911055b39fSInki Dae struct drm_device *drm_dev; 9222b21ae6SJoonyoung Shim int pipe; 9322b21ae6SJoonyoung Shim bool interlace; 94cf8fc4f1SJoonyoung Shim bool powered; 951b8e5747SRahul Sharma bool vp_enabled; 96cf8fc4f1SJoonyoung Shim u32 int_en; 9722b21ae6SJoonyoung Shim 98cf8fc4f1SJoonyoung Shim struct mutex mixer_mutex; 9922b21ae6SJoonyoung Shim struct mixer_resources mixer_res; 100a634dd54SJoonyoung Shim struct hdmi_win_data win_data[MIXER_WIN_NR]; 1011e123441SRahul Sharma enum mixer_version_id mxr_ver; 1026e95d5e6SPrathyush K wait_queue_head_t wait_vsync_queue; 1036e95d5e6SPrathyush K atomic_t wait_vsync_event; 1041e123441SRahul Sharma }; 1051e123441SRahul Sharma 1061e123441SRahul Sharma struct mixer_drv_data { 1071e123441SRahul Sharma enum mixer_version_id version; 1081b8e5747SRahul Sharma bool is_vp_enabled; 10922b21ae6SJoonyoung Shim }; 11022b21ae6SJoonyoung Shim 111d8408326SSeung-Woo Kim static const u8 filter_y_horiz_tap8[] = { 112d8408326SSeung-Woo Kim 0, -1, -1, -1, -1, -1, -1, -1, 113d8408326SSeung-Woo Kim -1, -1, -1, -1, -1, 0, 0, 0, 114d8408326SSeung-Woo Kim 0, 2, 4, 5, 6, 6, 6, 6, 115d8408326SSeung-Woo Kim 6, 5, 5, 4, 3, 2, 1, 1, 116d8408326SSeung-Woo Kim 0, -6, -12, -16, -18, -20, -21, -20, 117d8408326SSeung-Woo Kim -20, -18, -16, -13, -10, -8, -5, -2, 118d8408326SSeung-Woo Kim 127, 126, 125, 121, 114, 107, 99, 89, 119d8408326SSeung-Woo Kim 79, 68, 57, 46, 35, 25, 16, 8, 120d8408326SSeung-Woo Kim }; 121d8408326SSeung-Woo Kim 122d8408326SSeung-Woo Kim static const u8 filter_y_vert_tap4[] = { 123d8408326SSeung-Woo Kim 0, -3, -6, -8, -8, -8, -8, -7, 124d8408326SSeung-Woo Kim -6, -5, -4, -3, -2, -1, -1, 0, 125d8408326SSeung-Woo Kim 127, 126, 124, 118, 111, 102, 92, 81, 126d8408326SSeung-Woo Kim 70, 59, 48, 37, 27, 19, 11, 5, 127d8408326SSeung-Woo Kim 0, 5, 11, 19, 27, 37, 48, 59, 128d8408326SSeung-Woo Kim 70, 81, 92, 102, 111, 118, 124, 126, 129d8408326SSeung-Woo Kim 0, 0, -1, -1, -2, -3, -4, -5, 130d8408326SSeung-Woo Kim -6, -7, -8, -8, -8, -8, -6, -3, 131d8408326SSeung-Woo Kim }; 132d8408326SSeung-Woo Kim 133d8408326SSeung-Woo Kim static const u8 filter_cr_horiz_tap4[] = { 134d8408326SSeung-Woo Kim 0, -3, -6, -8, -8, -8, -8, -7, 135d8408326SSeung-Woo Kim -6, -5, -4, -3, -2, -1, -1, 0, 136d8408326SSeung-Woo Kim 127, 126, 124, 118, 111, 102, 92, 81, 137d8408326SSeung-Woo Kim 70, 59, 48, 37, 27, 19, 11, 5, 138d8408326SSeung-Woo Kim }; 139d8408326SSeung-Woo Kim 140d8408326SSeung-Woo Kim static inline u32 vp_reg_read(struct mixer_resources *res, u32 reg_id) 141d8408326SSeung-Woo Kim { 142d8408326SSeung-Woo Kim return readl(res->vp_regs + reg_id); 143d8408326SSeung-Woo Kim } 144d8408326SSeung-Woo Kim 145d8408326SSeung-Woo Kim static inline void vp_reg_write(struct mixer_resources *res, u32 reg_id, 146d8408326SSeung-Woo Kim u32 val) 147d8408326SSeung-Woo Kim { 148d8408326SSeung-Woo Kim writel(val, res->vp_regs + reg_id); 149d8408326SSeung-Woo Kim } 150d8408326SSeung-Woo Kim 151d8408326SSeung-Woo Kim static inline void vp_reg_writemask(struct mixer_resources *res, u32 reg_id, 152d8408326SSeung-Woo Kim u32 val, u32 mask) 153d8408326SSeung-Woo Kim { 154d8408326SSeung-Woo Kim u32 old = vp_reg_read(res, reg_id); 155d8408326SSeung-Woo Kim 156d8408326SSeung-Woo Kim val = (val & mask) | (old & ~mask); 157d8408326SSeung-Woo Kim writel(val, res->vp_regs + reg_id); 158d8408326SSeung-Woo Kim } 159d8408326SSeung-Woo Kim 160d8408326SSeung-Woo Kim static inline u32 mixer_reg_read(struct mixer_resources *res, u32 reg_id) 161d8408326SSeung-Woo Kim { 162d8408326SSeung-Woo Kim return readl(res->mixer_regs + reg_id); 163d8408326SSeung-Woo Kim } 164d8408326SSeung-Woo Kim 165d8408326SSeung-Woo Kim static inline void mixer_reg_write(struct mixer_resources *res, u32 reg_id, 166d8408326SSeung-Woo Kim u32 val) 167d8408326SSeung-Woo Kim { 168d8408326SSeung-Woo Kim writel(val, res->mixer_regs + reg_id); 169d8408326SSeung-Woo Kim } 170d8408326SSeung-Woo Kim 171d8408326SSeung-Woo Kim static inline void mixer_reg_writemask(struct mixer_resources *res, 172d8408326SSeung-Woo Kim u32 reg_id, u32 val, u32 mask) 173d8408326SSeung-Woo Kim { 174d8408326SSeung-Woo Kim u32 old = mixer_reg_read(res, reg_id); 175d8408326SSeung-Woo Kim 176d8408326SSeung-Woo Kim val = (val & mask) | (old & ~mask); 177d8408326SSeung-Woo Kim writel(val, res->mixer_regs + reg_id); 178d8408326SSeung-Woo Kim } 179d8408326SSeung-Woo Kim 180d8408326SSeung-Woo Kim static void mixer_regs_dump(struct mixer_context *ctx) 181d8408326SSeung-Woo Kim { 182d8408326SSeung-Woo Kim #define DUMPREG(reg_id) \ 183d8408326SSeung-Woo Kim do { \ 184d8408326SSeung-Woo Kim DRM_DEBUG_KMS(#reg_id " = %08x\n", \ 185d8408326SSeung-Woo Kim (u32)readl(ctx->mixer_res.mixer_regs + reg_id)); \ 186d8408326SSeung-Woo Kim } while (0) 187d8408326SSeung-Woo Kim 188d8408326SSeung-Woo Kim DUMPREG(MXR_STATUS); 189d8408326SSeung-Woo Kim DUMPREG(MXR_CFG); 190d8408326SSeung-Woo Kim DUMPREG(MXR_INT_EN); 191d8408326SSeung-Woo Kim DUMPREG(MXR_INT_STATUS); 192d8408326SSeung-Woo Kim 193d8408326SSeung-Woo Kim DUMPREG(MXR_LAYER_CFG); 194d8408326SSeung-Woo Kim DUMPREG(MXR_VIDEO_CFG); 195d8408326SSeung-Woo Kim 196d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_CFG); 197d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_BASE); 198d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_SPAN); 199d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_WH); 200d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_SXY); 201d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_DXY); 202d8408326SSeung-Woo Kim 203d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_CFG); 204d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_BASE); 205d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_SPAN); 206d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_WH); 207d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_SXY); 208d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_DXY); 209d8408326SSeung-Woo Kim #undef DUMPREG 210d8408326SSeung-Woo Kim } 211d8408326SSeung-Woo Kim 212d8408326SSeung-Woo Kim static void vp_regs_dump(struct mixer_context *ctx) 213d8408326SSeung-Woo Kim { 214d8408326SSeung-Woo Kim #define DUMPREG(reg_id) \ 215d8408326SSeung-Woo Kim do { \ 216d8408326SSeung-Woo Kim DRM_DEBUG_KMS(#reg_id " = %08x\n", \ 217d8408326SSeung-Woo Kim (u32) readl(ctx->mixer_res.vp_regs + reg_id)); \ 218d8408326SSeung-Woo Kim } while (0) 219d8408326SSeung-Woo Kim 220d8408326SSeung-Woo Kim DUMPREG(VP_ENABLE); 221d8408326SSeung-Woo Kim DUMPREG(VP_SRESET); 222d8408326SSeung-Woo Kim DUMPREG(VP_SHADOW_UPDATE); 223d8408326SSeung-Woo Kim DUMPREG(VP_FIELD_ID); 224d8408326SSeung-Woo Kim DUMPREG(VP_MODE); 225d8408326SSeung-Woo Kim DUMPREG(VP_IMG_SIZE_Y); 226d8408326SSeung-Woo Kim DUMPREG(VP_IMG_SIZE_C); 227d8408326SSeung-Woo Kim DUMPREG(VP_PER_RATE_CTRL); 228d8408326SSeung-Woo Kim DUMPREG(VP_TOP_Y_PTR); 229d8408326SSeung-Woo Kim DUMPREG(VP_BOT_Y_PTR); 230d8408326SSeung-Woo Kim DUMPREG(VP_TOP_C_PTR); 231d8408326SSeung-Woo Kim DUMPREG(VP_BOT_C_PTR); 232d8408326SSeung-Woo Kim DUMPREG(VP_ENDIAN_MODE); 233d8408326SSeung-Woo Kim DUMPREG(VP_SRC_H_POSITION); 234d8408326SSeung-Woo Kim DUMPREG(VP_SRC_V_POSITION); 235d8408326SSeung-Woo Kim DUMPREG(VP_SRC_WIDTH); 236d8408326SSeung-Woo Kim DUMPREG(VP_SRC_HEIGHT); 237d8408326SSeung-Woo Kim DUMPREG(VP_DST_H_POSITION); 238d8408326SSeung-Woo Kim DUMPREG(VP_DST_V_POSITION); 239d8408326SSeung-Woo Kim DUMPREG(VP_DST_WIDTH); 240d8408326SSeung-Woo Kim DUMPREG(VP_DST_HEIGHT); 241d8408326SSeung-Woo Kim DUMPREG(VP_H_RATIO); 242d8408326SSeung-Woo Kim DUMPREG(VP_V_RATIO); 243d8408326SSeung-Woo Kim 244d8408326SSeung-Woo Kim #undef DUMPREG 245d8408326SSeung-Woo Kim } 246d8408326SSeung-Woo Kim 247d8408326SSeung-Woo Kim static inline void vp_filter_set(struct mixer_resources *res, 248d8408326SSeung-Woo Kim int reg_id, const u8 *data, unsigned int size) 249d8408326SSeung-Woo Kim { 250d8408326SSeung-Woo Kim /* assure 4-byte align */ 251d8408326SSeung-Woo Kim BUG_ON(size & 3); 252d8408326SSeung-Woo Kim for (; size; size -= 4, reg_id += 4, data += 4) { 253d8408326SSeung-Woo Kim u32 val = (data[0] << 24) | (data[1] << 16) | 254d8408326SSeung-Woo Kim (data[2] << 8) | data[3]; 255d8408326SSeung-Woo Kim vp_reg_write(res, reg_id, val); 256d8408326SSeung-Woo Kim } 257d8408326SSeung-Woo Kim } 258d8408326SSeung-Woo Kim 259d8408326SSeung-Woo Kim static void vp_default_filter(struct mixer_resources *res) 260d8408326SSeung-Woo Kim { 261d8408326SSeung-Woo Kim vp_filter_set(res, VP_POLY8_Y0_LL, 262e25e1b66SSachin Kamat filter_y_horiz_tap8, sizeof(filter_y_horiz_tap8)); 263d8408326SSeung-Woo Kim vp_filter_set(res, VP_POLY4_Y0_LL, 264e25e1b66SSachin Kamat filter_y_vert_tap4, sizeof(filter_y_vert_tap4)); 265d8408326SSeung-Woo Kim vp_filter_set(res, VP_POLY4_C0_LL, 266e25e1b66SSachin Kamat filter_cr_horiz_tap4, sizeof(filter_cr_horiz_tap4)); 267d8408326SSeung-Woo Kim } 268d8408326SSeung-Woo Kim 269d8408326SSeung-Woo Kim static void mixer_vsync_set_update(struct mixer_context *ctx, bool enable) 270d8408326SSeung-Woo Kim { 271d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 272d8408326SSeung-Woo Kim 273d8408326SSeung-Woo Kim /* block update on vsync */ 274d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_STATUS, enable ? 275d8408326SSeung-Woo Kim MXR_STATUS_SYNC_ENABLE : 0, MXR_STATUS_SYNC_ENABLE); 276d8408326SSeung-Woo Kim 2771b8e5747SRahul Sharma if (ctx->vp_enabled) 278d8408326SSeung-Woo Kim vp_reg_write(res, VP_SHADOW_UPDATE, enable ? 279d8408326SSeung-Woo Kim VP_SHADOW_UPDATE_ENABLE : 0); 280d8408326SSeung-Woo Kim } 281d8408326SSeung-Woo Kim 282d8408326SSeung-Woo Kim static void mixer_cfg_scan(struct mixer_context *ctx, unsigned int height) 283d8408326SSeung-Woo Kim { 284d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 285d8408326SSeung-Woo Kim u32 val; 286d8408326SSeung-Woo Kim 287d8408326SSeung-Woo Kim /* choosing between interlace and progressive mode */ 288d8408326SSeung-Woo Kim val = (ctx->interlace ? MXR_CFG_SCAN_INTERLACE : 289d8408326SSeung-Woo Kim MXR_CFG_SCAN_PROGRASSIVE); 290d8408326SSeung-Woo Kim 291def5e095SRahul Sharma if (ctx->mxr_ver != MXR_VER_128_0_0_184) { 292def5e095SRahul Sharma /* choosing between proper HD and SD mode */ 29329630743SRahul Sharma if (height <= 480) 294d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_NTSC | MXR_CFG_SCAN_SD; 29529630743SRahul Sharma else if (height <= 576) 296d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_PAL | MXR_CFG_SCAN_SD; 29729630743SRahul Sharma else if (height <= 720) 298d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD; 29929630743SRahul Sharma else if (height <= 1080) 300d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_HD_1080 | MXR_CFG_SCAN_HD; 301d8408326SSeung-Woo Kim else 302d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD; 303def5e095SRahul Sharma } 304d8408326SSeung-Woo Kim 305d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_SCAN_MASK); 306d8408326SSeung-Woo Kim } 307d8408326SSeung-Woo Kim 308d8408326SSeung-Woo Kim static void mixer_cfg_rgb_fmt(struct mixer_context *ctx, unsigned int height) 309d8408326SSeung-Woo Kim { 310d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 311d8408326SSeung-Woo Kim u32 val; 312d8408326SSeung-Woo Kim 313d8408326SSeung-Woo Kim if (height == 480) { 314d8408326SSeung-Woo Kim val = MXR_CFG_RGB601_0_255; 315d8408326SSeung-Woo Kim } else if (height == 576) { 316d8408326SSeung-Woo Kim val = MXR_CFG_RGB601_0_255; 317d8408326SSeung-Woo Kim } else if (height == 720) { 318d8408326SSeung-Woo Kim val = MXR_CFG_RGB709_16_235; 319d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_Y, 320d8408326SSeung-Woo Kim (1 << 30) | (94 << 20) | (314 << 10) | 321d8408326SSeung-Woo Kim (32 << 0)); 322d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CB, 323d8408326SSeung-Woo Kim (972 << 20) | (851 << 10) | (225 << 0)); 324d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CR, 325d8408326SSeung-Woo Kim (225 << 20) | (820 << 10) | (1004 << 0)); 326d8408326SSeung-Woo Kim } else if (height == 1080) { 327d8408326SSeung-Woo Kim val = MXR_CFG_RGB709_16_235; 328d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_Y, 329d8408326SSeung-Woo Kim (1 << 30) | (94 << 20) | (314 << 10) | 330d8408326SSeung-Woo Kim (32 << 0)); 331d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CB, 332d8408326SSeung-Woo Kim (972 << 20) | (851 << 10) | (225 << 0)); 333d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CR, 334d8408326SSeung-Woo Kim (225 << 20) | (820 << 10) | (1004 << 0)); 335d8408326SSeung-Woo Kim } else { 336d8408326SSeung-Woo Kim val = MXR_CFG_RGB709_16_235; 337d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_Y, 338d8408326SSeung-Woo Kim (1 << 30) | (94 << 20) | (314 << 10) | 339d8408326SSeung-Woo Kim (32 << 0)); 340d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CB, 341d8408326SSeung-Woo Kim (972 << 20) | (851 << 10) | (225 << 0)); 342d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CR, 343d8408326SSeung-Woo Kim (225 << 20) | (820 << 10) | (1004 << 0)); 344d8408326SSeung-Woo Kim } 345d8408326SSeung-Woo Kim 346d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_RGB_FMT_MASK); 347d8408326SSeung-Woo Kim } 348d8408326SSeung-Woo Kim 349d8408326SSeung-Woo Kim static void mixer_cfg_layer(struct mixer_context *ctx, int win, bool enable) 350d8408326SSeung-Woo Kim { 351d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 352d8408326SSeung-Woo Kim u32 val = enable ? ~0 : 0; 353d8408326SSeung-Woo Kim 354d8408326SSeung-Woo Kim switch (win) { 355d8408326SSeung-Woo Kim case 0: 356d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP0_ENABLE); 357d8408326SSeung-Woo Kim break; 358d8408326SSeung-Woo Kim case 1: 359d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP1_ENABLE); 360d8408326SSeung-Woo Kim break; 361d8408326SSeung-Woo Kim case 2: 3621b8e5747SRahul Sharma if (ctx->vp_enabled) { 363d8408326SSeung-Woo Kim vp_reg_writemask(res, VP_ENABLE, val, VP_ENABLE_ON); 3641b8e5747SRahul Sharma mixer_reg_writemask(res, MXR_CFG, val, 3651b8e5747SRahul Sharma MXR_CFG_VP_ENABLE); 3661b8e5747SRahul Sharma } 367d8408326SSeung-Woo Kim break; 368d8408326SSeung-Woo Kim } 369d8408326SSeung-Woo Kim } 370d8408326SSeung-Woo Kim 371d8408326SSeung-Woo Kim static void mixer_run(struct mixer_context *ctx) 372d8408326SSeung-Woo Kim { 373d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 374d8408326SSeung-Woo Kim 375d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_STATUS, ~0, MXR_STATUS_REG_RUN); 376d8408326SSeung-Woo Kim 377d8408326SSeung-Woo Kim mixer_regs_dump(ctx); 378d8408326SSeung-Woo Kim } 379d8408326SSeung-Woo Kim 380d8408326SSeung-Woo Kim static void vp_video_buffer(struct mixer_context *ctx, int win) 381d8408326SSeung-Woo Kim { 382d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 383d8408326SSeung-Woo Kim unsigned long flags; 384d8408326SSeung-Woo Kim struct hdmi_win_data *win_data; 385d8408326SSeung-Woo Kim unsigned int x_ratio, y_ratio; 386782953ecSYoungJun Cho unsigned int buf_num = 1; 387d8408326SSeung-Woo Kim dma_addr_t luma_addr[2], chroma_addr[2]; 388d8408326SSeung-Woo Kim bool tiled_mode = false; 389d8408326SSeung-Woo Kim bool crcb_mode = false; 390d8408326SSeung-Woo Kim u32 val; 391d8408326SSeung-Woo Kim 392d8408326SSeung-Woo Kim win_data = &ctx->win_data[win]; 393d8408326SSeung-Woo Kim 394d8408326SSeung-Woo Kim switch (win_data->pixel_format) { 395d8408326SSeung-Woo Kim case DRM_FORMAT_NV12MT: 396d8408326SSeung-Woo Kim tiled_mode = true; 397363b06aaSVille Syrjälä case DRM_FORMAT_NV12: 398d8408326SSeung-Woo Kim crcb_mode = false; 399d8408326SSeung-Woo Kim buf_num = 2; 400d8408326SSeung-Woo Kim break; 401d8408326SSeung-Woo Kim /* TODO: single buffer format NV12, NV21 */ 402d8408326SSeung-Woo Kim default: 403d8408326SSeung-Woo Kim /* ignore pixel format at disable time */ 404d8408326SSeung-Woo Kim if (!win_data->dma_addr) 405d8408326SSeung-Woo Kim break; 406d8408326SSeung-Woo Kim 407d8408326SSeung-Woo Kim DRM_ERROR("pixel format for vp is wrong [%d].\n", 408d8408326SSeung-Woo Kim win_data->pixel_format); 409d8408326SSeung-Woo Kim return; 410d8408326SSeung-Woo Kim } 411d8408326SSeung-Woo Kim 412d8408326SSeung-Woo Kim /* scaling feature: (src << 16) / dst */ 4138dcb96b6SSeung-Woo Kim x_ratio = (win_data->src_width << 16) / win_data->crtc_width; 4148dcb96b6SSeung-Woo Kim y_ratio = (win_data->src_height << 16) / win_data->crtc_height; 415d8408326SSeung-Woo Kim 416d8408326SSeung-Woo Kim if (buf_num == 2) { 417d8408326SSeung-Woo Kim luma_addr[0] = win_data->dma_addr; 418d8408326SSeung-Woo Kim chroma_addr[0] = win_data->chroma_dma_addr; 419d8408326SSeung-Woo Kim } else { 420d8408326SSeung-Woo Kim luma_addr[0] = win_data->dma_addr; 421d8408326SSeung-Woo Kim chroma_addr[0] = win_data->dma_addr 4228dcb96b6SSeung-Woo Kim + (win_data->fb_width * win_data->fb_height); 423d8408326SSeung-Woo Kim } 424d8408326SSeung-Woo Kim 425d8408326SSeung-Woo Kim if (win_data->scan_flags & DRM_MODE_FLAG_INTERLACE) { 426d8408326SSeung-Woo Kim ctx->interlace = true; 427d8408326SSeung-Woo Kim if (tiled_mode) { 428d8408326SSeung-Woo Kim luma_addr[1] = luma_addr[0] + 0x40; 429d8408326SSeung-Woo Kim chroma_addr[1] = chroma_addr[0] + 0x40; 430d8408326SSeung-Woo Kim } else { 4318dcb96b6SSeung-Woo Kim luma_addr[1] = luma_addr[0] + win_data->fb_width; 4328dcb96b6SSeung-Woo Kim chroma_addr[1] = chroma_addr[0] + win_data->fb_width; 433d8408326SSeung-Woo Kim } 434d8408326SSeung-Woo Kim } else { 435d8408326SSeung-Woo Kim ctx->interlace = false; 436d8408326SSeung-Woo Kim luma_addr[1] = 0; 437d8408326SSeung-Woo Kim chroma_addr[1] = 0; 438d8408326SSeung-Woo Kim } 439d8408326SSeung-Woo Kim 440d8408326SSeung-Woo Kim spin_lock_irqsave(&res->reg_slock, flags); 441d8408326SSeung-Woo Kim mixer_vsync_set_update(ctx, false); 442d8408326SSeung-Woo Kim 443d8408326SSeung-Woo Kim /* interlace or progressive scan mode */ 444d8408326SSeung-Woo Kim val = (ctx->interlace ? ~0 : 0); 445d8408326SSeung-Woo Kim vp_reg_writemask(res, VP_MODE, val, VP_MODE_LINE_SKIP); 446d8408326SSeung-Woo Kim 447d8408326SSeung-Woo Kim /* setup format */ 448d8408326SSeung-Woo Kim val = (crcb_mode ? VP_MODE_NV21 : VP_MODE_NV12); 449d8408326SSeung-Woo Kim val |= (tiled_mode ? VP_MODE_MEM_TILED : VP_MODE_MEM_LINEAR); 450d8408326SSeung-Woo Kim vp_reg_writemask(res, VP_MODE, val, VP_MODE_FMT_MASK); 451d8408326SSeung-Woo Kim 452d8408326SSeung-Woo Kim /* setting size of input image */ 4538dcb96b6SSeung-Woo Kim vp_reg_write(res, VP_IMG_SIZE_Y, VP_IMG_HSIZE(win_data->fb_width) | 4548dcb96b6SSeung-Woo Kim VP_IMG_VSIZE(win_data->fb_height)); 455d8408326SSeung-Woo Kim /* chroma height has to reduced by 2 to avoid chroma distorions */ 4568dcb96b6SSeung-Woo Kim vp_reg_write(res, VP_IMG_SIZE_C, VP_IMG_HSIZE(win_data->fb_width) | 4578dcb96b6SSeung-Woo Kim VP_IMG_VSIZE(win_data->fb_height / 2)); 458d8408326SSeung-Woo Kim 4598dcb96b6SSeung-Woo Kim vp_reg_write(res, VP_SRC_WIDTH, win_data->src_width); 4608dcb96b6SSeung-Woo Kim vp_reg_write(res, VP_SRC_HEIGHT, win_data->src_height); 461d8408326SSeung-Woo Kim vp_reg_write(res, VP_SRC_H_POSITION, 4628dcb96b6SSeung-Woo Kim VP_SRC_H_POSITION_VAL(win_data->fb_x)); 4638dcb96b6SSeung-Woo Kim vp_reg_write(res, VP_SRC_V_POSITION, win_data->fb_y); 464d8408326SSeung-Woo Kim 4658dcb96b6SSeung-Woo Kim vp_reg_write(res, VP_DST_WIDTH, win_data->crtc_width); 4668dcb96b6SSeung-Woo Kim vp_reg_write(res, VP_DST_H_POSITION, win_data->crtc_x); 467d8408326SSeung-Woo Kim if (ctx->interlace) { 4688dcb96b6SSeung-Woo Kim vp_reg_write(res, VP_DST_HEIGHT, win_data->crtc_height / 2); 4698dcb96b6SSeung-Woo Kim vp_reg_write(res, VP_DST_V_POSITION, win_data->crtc_y / 2); 470d8408326SSeung-Woo Kim } else { 4718dcb96b6SSeung-Woo Kim vp_reg_write(res, VP_DST_HEIGHT, win_data->crtc_height); 4728dcb96b6SSeung-Woo Kim vp_reg_write(res, VP_DST_V_POSITION, win_data->crtc_y); 473d8408326SSeung-Woo Kim } 474d8408326SSeung-Woo Kim 475d8408326SSeung-Woo Kim vp_reg_write(res, VP_H_RATIO, x_ratio); 476d8408326SSeung-Woo Kim vp_reg_write(res, VP_V_RATIO, y_ratio); 477d8408326SSeung-Woo Kim 478d8408326SSeung-Woo Kim vp_reg_write(res, VP_ENDIAN_MODE, VP_ENDIAN_MODE_LITTLE); 479d8408326SSeung-Woo Kim 480d8408326SSeung-Woo Kim /* set buffer address to vp */ 481d8408326SSeung-Woo Kim vp_reg_write(res, VP_TOP_Y_PTR, luma_addr[0]); 482d8408326SSeung-Woo Kim vp_reg_write(res, VP_BOT_Y_PTR, luma_addr[1]); 483d8408326SSeung-Woo Kim vp_reg_write(res, VP_TOP_C_PTR, chroma_addr[0]); 484d8408326SSeung-Woo Kim vp_reg_write(res, VP_BOT_C_PTR, chroma_addr[1]); 485d8408326SSeung-Woo Kim 4868dcb96b6SSeung-Woo Kim mixer_cfg_scan(ctx, win_data->mode_height); 4878dcb96b6SSeung-Woo Kim mixer_cfg_rgb_fmt(ctx, win_data->mode_height); 488d8408326SSeung-Woo Kim mixer_cfg_layer(ctx, win, true); 489d8408326SSeung-Woo Kim mixer_run(ctx); 490d8408326SSeung-Woo Kim 491d8408326SSeung-Woo Kim mixer_vsync_set_update(ctx, true); 492d8408326SSeung-Woo Kim spin_unlock_irqrestore(&res->reg_slock, flags); 493d8408326SSeung-Woo Kim 494d8408326SSeung-Woo Kim vp_regs_dump(ctx); 495d8408326SSeung-Woo Kim } 496d8408326SSeung-Woo Kim 497aaf8b49eSRahul Sharma static void mixer_layer_update(struct mixer_context *ctx) 498aaf8b49eSRahul Sharma { 499aaf8b49eSRahul Sharma struct mixer_resources *res = &ctx->mixer_res; 500aaf8b49eSRahul Sharma u32 val; 501aaf8b49eSRahul Sharma 502aaf8b49eSRahul Sharma val = mixer_reg_read(res, MXR_CFG); 503aaf8b49eSRahul Sharma 504aaf8b49eSRahul Sharma /* allow one update per vsync only */ 505aaf8b49eSRahul Sharma if (!(val & MXR_CFG_LAYER_UPDATE_COUNT_MASK)) 506aaf8b49eSRahul Sharma mixer_reg_writemask(res, MXR_CFG, ~0, MXR_CFG_LAYER_UPDATE); 507aaf8b49eSRahul Sharma } 508aaf8b49eSRahul Sharma 509d8408326SSeung-Woo Kim static void mixer_graph_buffer(struct mixer_context *ctx, int win) 510d8408326SSeung-Woo Kim { 511d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 512d8408326SSeung-Woo Kim unsigned long flags; 513d8408326SSeung-Woo Kim struct hdmi_win_data *win_data; 514d8408326SSeung-Woo Kim unsigned int x_ratio, y_ratio; 515d8408326SSeung-Woo Kim unsigned int src_x_offset, src_y_offset, dst_x_offset, dst_y_offset; 516d8408326SSeung-Woo Kim dma_addr_t dma_addr; 517d8408326SSeung-Woo Kim unsigned int fmt; 518d8408326SSeung-Woo Kim u32 val; 519d8408326SSeung-Woo Kim 520d8408326SSeung-Woo Kim win_data = &ctx->win_data[win]; 521d8408326SSeung-Woo Kim 522d8408326SSeung-Woo Kim #define RGB565 4 523d8408326SSeung-Woo Kim #define ARGB1555 5 524d8408326SSeung-Woo Kim #define ARGB4444 6 525d8408326SSeung-Woo Kim #define ARGB8888 7 526d8408326SSeung-Woo Kim 527d8408326SSeung-Woo Kim switch (win_data->bpp) { 528d8408326SSeung-Woo Kim case 16: 529d8408326SSeung-Woo Kim fmt = ARGB4444; 530d8408326SSeung-Woo Kim break; 531d8408326SSeung-Woo Kim case 32: 532d8408326SSeung-Woo Kim fmt = ARGB8888; 533d8408326SSeung-Woo Kim break; 534d8408326SSeung-Woo Kim default: 535d8408326SSeung-Woo Kim fmt = ARGB8888; 536d8408326SSeung-Woo Kim } 537d8408326SSeung-Woo Kim 538d8408326SSeung-Woo Kim /* 2x scaling feature */ 539d8408326SSeung-Woo Kim x_ratio = 0; 540d8408326SSeung-Woo Kim y_ratio = 0; 541d8408326SSeung-Woo Kim 542d8408326SSeung-Woo Kim dst_x_offset = win_data->crtc_x; 543d8408326SSeung-Woo Kim dst_y_offset = win_data->crtc_y; 544d8408326SSeung-Woo Kim 545d8408326SSeung-Woo Kim /* converting dma address base and source offset */ 5468dcb96b6SSeung-Woo Kim dma_addr = win_data->dma_addr 5478dcb96b6SSeung-Woo Kim + (win_data->fb_x * win_data->bpp >> 3) 5488dcb96b6SSeung-Woo Kim + (win_data->fb_y * win_data->fb_width * win_data->bpp >> 3); 549d8408326SSeung-Woo Kim src_x_offset = 0; 550d8408326SSeung-Woo Kim src_y_offset = 0; 551d8408326SSeung-Woo Kim 552d8408326SSeung-Woo Kim if (win_data->scan_flags & DRM_MODE_FLAG_INTERLACE) 553d8408326SSeung-Woo Kim ctx->interlace = true; 554d8408326SSeung-Woo Kim else 555d8408326SSeung-Woo Kim ctx->interlace = false; 556d8408326SSeung-Woo Kim 557d8408326SSeung-Woo Kim spin_lock_irqsave(&res->reg_slock, flags); 558d8408326SSeung-Woo Kim mixer_vsync_set_update(ctx, false); 559d8408326SSeung-Woo Kim 560d8408326SSeung-Woo Kim /* setup format */ 561d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_GRAPHIC_CFG(win), 562d8408326SSeung-Woo Kim MXR_GRP_CFG_FORMAT_VAL(fmt), MXR_GRP_CFG_FORMAT_MASK); 563d8408326SSeung-Woo Kim 564d8408326SSeung-Woo Kim /* setup geometry */ 5658dcb96b6SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_SPAN(win), win_data->fb_width); 566d8408326SSeung-Woo Kim 567def5e095SRahul Sharma /* setup display size */ 568def5e095SRahul Sharma if (ctx->mxr_ver == MXR_VER_128_0_0_184 && 569def5e095SRahul Sharma win == MIXER_DEFAULT_WIN) { 570def5e095SRahul Sharma val = MXR_MXR_RES_HEIGHT(win_data->fb_height); 571def5e095SRahul Sharma val |= MXR_MXR_RES_WIDTH(win_data->fb_width); 572def5e095SRahul Sharma mixer_reg_write(res, MXR_RESOLUTION, val); 573def5e095SRahul Sharma } 574def5e095SRahul Sharma 5758dcb96b6SSeung-Woo Kim val = MXR_GRP_WH_WIDTH(win_data->crtc_width); 5768dcb96b6SSeung-Woo Kim val |= MXR_GRP_WH_HEIGHT(win_data->crtc_height); 577d8408326SSeung-Woo Kim val |= MXR_GRP_WH_H_SCALE(x_ratio); 578d8408326SSeung-Woo Kim val |= MXR_GRP_WH_V_SCALE(y_ratio); 579d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_WH(win), val); 580d8408326SSeung-Woo Kim 581d8408326SSeung-Woo Kim /* setup offsets in source image */ 582d8408326SSeung-Woo Kim val = MXR_GRP_SXY_SX(src_x_offset); 583d8408326SSeung-Woo Kim val |= MXR_GRP_SXY_SY(src_y_offset); 584d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_SXY(win), val); 585d8408326SSeung-Woo Kim 586d8408326SSeung-Woo Kim /* setup offsets in display image */ 587d8408326SSeung-Woo Kim val = MXR_GRP_DXY_DX(dst_x_offset); 588d8408326SSeung-Woo Kim val |= MXR_GRP_DXY_DY(dst_y_offset); 589d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_DXY(win), val); 590d8408326SSeung-Woo Kim 591d8408326SSeung-Woo Kim /* set buffer address to mixer */ 592d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_BASE(win), dma_addr); 593d8408326SSeung-Woo Kim 5948dcb96b6SSeung-Woo Kim mixer_cfg_scan(ctx, win_data->mode_height); 5958dcb96b6SSeung-Woo Kim mixer_cfg_rgb_fmt(ctx, win_data->mode_height); 596d8408326SSeung-Woo Kim mixer_cfg_layer(ctx, win, true); 597aaf8b49eSRahul Sharma 598aaf8b49eSRahul Sharma /* layer update mandatory for mixer 16.0.33.0 */ 599def5e095SRahul Sharma if (ctx->mxr_ver == MXR_VER_16_0_33_0 || 600def5e095SRahul Sharma ctx->mxr_ver == MXR_VER_128_0_0_184) 601aaf8b49eSRahul Sharma mixer_layer_update(ctx); 602aaf8b49eSRahul Sharma 603d8408326SSeung-Woo Kim mixer_run(ctx); 604d8408326SSeung-Woo Kim 605d8408326SSeung-Woo Kim mixer_vsync_set_update(ctx, true); 606d8408326SSeung-Woo Kim spin_unlock_irqrestore(&res->reg_slock, flags); 607d8408326SSeung-Woo Kim } 608d8408326SSeung-Woo Kim 609d8408326SSeung-Woo Kim static void vp_win_reset(struct mixer_context *ctx) 610d8408326SSeung-Woo Kim { 611d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 612d8408326SSeung-Woo Kim int tries = 100; 613d8408326SSeung-Woo Kim 614d8408326SSeung-Woo Kim vp_reg_write(res, VP_SRESET, VP_SRESET_PROCESSING); 615d8408326SSeung-Woo Kim for (tries = 100; tries; --tries) { 616d8408326SSeung-Woo Kim /* waiting until VP_SRESET_PROCESSING is 0 */ 617d8408326SSeung-Woo Kim if (~vp_reg_read(res, VP_SRESET) & VP_SRESET_PROCESSING) 618d8408326SSeung-Woo Kim break; 61909760ea3SSean Paul usleep_range(10000, 12000); 620d8408326SSeung-Woo Kim } 621d8408326SSeung-Woo Kim WARN(tries == 0, "failed to reset Video Processor\n"); 622d8408326SSeung-Woo Kim } 623d8408326SSeung-Woo Kim 624cf8fc4f1SJoonyoung Shim static void mixer_win_reset(struct mixer_context *ctx) 625cf8fc4f1SJoonyoung Shim { 626cf8fc4f1SJoonyoung Shim struct mixer_resources *res = &ctx->mixer_res; 627cf8fc4f1SJoonyoung Shim unsigned long flags; 628cf8fc4f1SJoonyoung Shim u32 val; /* value stored to register */ 629cf8fc4f1SJoonyoung Shim 630cf8fc4f1SJoonyoung Shim spin_lock_irqsave(&res->reg_slock, flags); 631cf8fc4f1SJoonyoung Shim mixer_vsync_set_update(ctx, false); 632cf8fc4f1SJoonyoung Shim 633cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_CFG, MXR_CFG_DST_HDMI, MXR_CFG_DST_MASK); 634cf8fc4f1SJoonyoung Shim 635cf8fc4f1SJoonyoung Shim /* set output in RGB888 mode */ 636cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_CFG, MXR_CFG_OUT_RGB888, MXR_CFG_OUT_MASK); 637cf8fc4f1SJoonyoung Shim 638cf8fc4f1SJoonyoung Shim /* 16 beat burst in DMA */ 639cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_STATUS, MXR_STATUS_16_BURST, 640cf8fc4f1SJoonyoung Shim MXR_STATUS_BURST_MASK); 641cf8fc4f1SJoonyoung Shim 642cf8fc4f1SJoonyoung Shim /* setting default layer priority: layer1 > layer0 > video 643cf8fc4f1SJoonyoung Shim * because typical usage scenario would be 644cf8fc4f1SJoonyoung Shim * layer1 - OSD 645cf8fc4f1SJoonyoung Shim * layer0 - framebuffer 646cf8fc4f1SJoonyoung Shim * video - video overlay 647cf8fc4f1SJoonyoung Shim */ 648cf8fc4f1SJoonyoung Shim val = MXR_LAYER_CFG_GRP1_VAL(3); 649cf8fc4f1SJoonyoung Shim val |= MXR_LAYER_CFG_GRP0_VAL(2); 6501b8e5747SRahul Sharma if (ctx->vp_enabled) 651cf8fc4f1SJoonyoung Shim val |= MXR_LAYER_CFG_VP_VAL(1); 652cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_LAYER_CFG, val); 653cf8fc4f1SJoonyoung Shim 654cf8fc4f1SJoonyoung Shim /* setting background color */ 655cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_BG_COLOR0, 0x008080); 656cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_BG_COLOR1, 0x008080); 657cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_BG_COLOR2, 0x008080); 658cf8fc4f1SJoonyoung Shim 659cf8fc4f1SJoonyoung Shim /* setting graphical layers */ 660cf8fc4f1SJoonyoung Shim val = MXR_GRP_CFG_COLOR_KEY_DISABLE; /* no blank key */ 661cf8fc4f1SJoonyoung Shim val |= MXR_GRP_CFG_WIN_BLEND_EN; 662cf8fc4f1SJoonyoung Shim val |= MXR_GRP_CFG_ALPHA_VAL(0xff); /* non-transparent alpha */ 663cf8fc4f1SJoonyoung Shim 6640377f4edSSean Paul /* Don't blend layer 0 onto the mixer background */ 665cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_GRAPHIC_CFG(0), val); 6660377f4edSSean Paul 6670377f4edSSean Paul /* Blend layer 1 into layer 0 */ 6680377f4edSSean Paul val |= MXR_GRP_CFG_BLEND_PRE_MUL; 6690377f4edSSean Paul val |= MXR_GRP_CFG_PIXEL_BLEND_EN; 670cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_GRAPHIC_CFG(1), val); 671cf8fc4f1SJoonyoung Shim 6725736603bSSeung-Woo Kim /* setting video layers */ 6735736603bSSeung-Woo Kim val = MXR_GRP_CFG_ALPHA_VAL(0); 6745736603bSSeung-Woo Kim mixer_reg_write(res, MXR_VIDEO_CFG, val); 6755736603bSSeung-Woo Kim 6761b8e5747SRahul Sharma if (ctx->vp_enabled) { 677cf8fc4f1SJoonyoung Shim /* configuration of Video Processor Registers */ 678cf8fc4f1SJoonyoung Shim vp_win_reset(ctx); 679cf8fc4f1SJoonyoung Shim vp_default_filter(res); 6801b8e5747SRahul Sharma } 681cf8fc4f1SJoonyoung Shim 682cf8fc4f1SJoonyoung Shim /* disable all layers */ 683cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP0_ENABLE); 684cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP1_ENABLE); 6851b8e5747SRahul Sharma if (ctx->vp_enabled) 686cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_VP_ENABLE); 687cf8fc4f1SJoonyoung Shim 688cf8fc4f1SJoonyoung Shim mixer_vsync_set_update(ctx, true); 689cf8fc4f1SJoonyoung Shim spin_unlock_irqrestore(&res->reg_slock, flags); 690cf8fc4f1SJoonyoung Shim } 691cf8fc4f1SJoonyoung Shim 6924551789fSSean Paul static irqreturn_t mixer_irq_handler(int irq, void *arg) 6934551789fSSean Paul { 6944551789fSSean Paul struct mixer_context *ctx = arg; 6954551789fSSean Paul struct mixer_resources *res = &ctx->mixer_res; 6964551789fSSean Paul u32 val, base, shadow; 6974551789fSSean Paul 6984551789fSSean Paul spin_lock(&res->reg_slock); 6994551789fSSean Paul 7004551789fSSean Paul /* read interrupt status for handling and clearing flags for VSYNC */ 7014551789fSSean Paul val = mixer_reg_read(res, MXR_INT_STATUS); 7024551789fSSean Paul 7034551789fSSean Paul /* handling VSYNC */ 7044551789fSSean Paul if (val & MXR_INT_STATUS_VSYNC) { 7054551789fSSean Paul /* interlace scan need to check shadow register */ 7064551789fSSean Paul if (ctx->interlace) { 7074551789fSSean Paul base = mixer_reg_read(res, MXR_GRAPHIC_BASE(0)); 7084551789fSSean Paul shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(0)); 7094551789fSSean Paul if (base != shadow) 7104551789fSSean Paul goto out; 7114551789fSSean Paul 7124551789fSSean Paul base = mixer_reg_read(res, MXR_GRAPHIC_BASE(1)); 7134551789fSSean Paul shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(1)); 7144551789fSSean Paul if (base != shadow) 7154551789fSSean Paul goto out; 7164551789fSSean Paul } 7174551789fSSean Paul 7184551789fSSean Paul drm_handle_vblank(ctx->drm_dev, ctx->pipe); 7194551789fSSean Paul exynos_drm_crtc_finish_pageflip(ctx->drm_dev, ctx->pipe); 7204551789fSSean Paul 7214551789fSSean Paul /* set wait vsync event to zero and wake up queue. */ 7224551789fSSean Paul if (atomic_read(&ctx->wait_vsync_event)) { 7234551789fSSean Paul atomic_set(&ctx->wait_vsync_event, 0); 7244551789fSSean Paul wake_up(&ctx->wait_vsync_queue); 7254551789fSSean Paul } 7264551789fSSean Paul } 7274551789fSSean Paul 7284551789fSSean Paul out: 7294551789fSSean Paul /* clear interrupts */ 7304551789fSSean Paul if (~val & MXR_INT_EN_VSYNC) { 7314551789fSSean Paul /* vsync interrupt use different bit for read and clear */ 7324551789fSSean Paul val &= ~MXR_INT_EN_VSYNC; 7334551789fSSean Paul val |= MXR_INT_CLEAR_VSYNC; 7344551789fSSean Paul } 7354551789fSSean Paul mixer_reg_write(res, MXR_INT_STATUS, val); 7364551789fSSean Paul 7374551789fSSean Paul spin_unlock(&res->reg_slock); 7384551789fSSean Paul 7394551789fSSean Paul return IRQ_HANDLED; 7404551789fSSean Paul } 7414551789fSSean Paul 7424551789fSSean Paul static int mixer_resources_init(struct mixer_context *mixer_ctx) 7434551789fSSean Paul { 7444551789fSSean Paul struct device *dev = &mixer_ctx->pdev->dev; 7454551789fSSean Paul struct mixer_resources *mixer_res = &mixer_ctx->mixer_res; 7464551789fSSean Paul struct resource *res; 7474551789fSSean Paul int ret; 7484551789fSSean Paul 7494551789fSSean Paul spin_lock_init(&mixer_res->reg_slock); 7504551789fSSean Paul 7514551789fSSean Paul mixer_res->mixer = devm_clk_get(dev, "mixer"); 7524551789fSSean Paul if (IS_ERR(mixer_res->mixer)) { 7534551789fSSean Paul dev_err(dev, "failed to get clock 'mixer'\n"); 7544551789fSSean Paul return -ENODEV; 7554551789fSSean Paul } 7564551789fSSean Paul 7574551789fSSean Paul mixer_res->sclk_hdmi = devm_clk_get(dev, "sclk_hdmi"); 7584551789fSSean Paul if (IS_ERR(mixer_res->sclk_hdmi)) { 7594551789fSSean Paul dev_err(dev, "failed to get clock 'sclk_hdmi'\n"); 7604551789fSSean Paul return -ENODEV; 7614551789fSSean Paul } 7624551789fSSean Paul res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 0); 7634551789fSSean Paul if (res == NULL) { 7644551789fSSean Paul dev_err(dev, "get memory resource failed.\n"); 7654551789fSSean Paul return -ENXIO; 7664551789fSSean Paul } 7674551789fSSean Paul 7684551789fSSean Paul mixer_res->mixer_regs = devm_ioremap(dev, res->start, 7694551789fSSean Paul resource_size(res)); 7704551789fSSean Paul if (mixer_res->mixer_regs == NULL) { 7714551789fSSean Paul dev_err(dev, "register mapping failed.\n"); 7724551789fSSean Paul return -ENXIO; 7734551789fSSean Paul } 7744551789fSSean Paul 7754551789fSSean Paul res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_IRQ, 0); 7764551789fSSean Paul if (res == NULL) { 7774551789fSSean Paul dev_err(dev, "get interrupt resource failed.\n"); 7784551789fSSean Paul return -ENXIO; 7794551789fSSean Paul } 7804551789fSSean Paul 7814551789fSSean Paul ret = devm_request_irq(dev, res->start, mixer_irq_handler, 7824551789fSSean Paul 0, "drm_mixer", mixer_ctx); 7834551789fSSean Paul if (ret) { 7844551789fSSean Paul dev_err(dev, "request interrupt failed.\n"); 7854551789fSSean Paul return ret; 7864551789fSSean Paul } 7874551789fSSean Paul mixer_res->irq = res->start; 7884551789fSSean Paul 7894551789fSSean Paul return 0; 7904551789fSSean Paul } 7914551789fSSean Paul 7924551789fSSean Paul static int vp_resources_init(struct mixer_context *mixer_ctx) 7934551789fSSean Paul { 7944551789fSSean Paul struct device *dev = &mixer_ctx->pdev->dev; 7954551789fSSean Paul struct mixer_resources *mixer_res = &mixer_ctx->mixer_res; 7964551789fSSean Paul struct resource *res; 7974551789fSSean Paul 7984551789fSSean Paul mixer_res->vp = devm_clk_get(dev, "vp"); 7994551789fSSean Paul if (IS_ERR(mixer_res->vp)) { 8004551789fSSean Paul dev_err(dev, "failed to get clock 'vp'\n"); 8014551789fSSean Paul return -ENODEV; 8024551789fSSean Paul } 8034551789fSSean Paul mixer_res->sclk_mixer = devm_clk_get(dev, "sclk_mixer"); 8044551789fSSean Paul if (IS_ERR(mixer_res->sclk_mixer)) { 8054551789fSSean Paul dev_err(dev, "failed to get clock 'sclk_mixer'\n"); 8064551789fSSean Paul return -ENODEV; 8074551789fSSean Paul } 8084551789fSSean Paul mixer_res->sclk_dac = devm_clk_get(dev, "sclk_dac"); 8094551789fSSean Paul if (IS_ERR(mixer_res->sclk_dac)) { 8104551789fSSean Paul dev_err(dev, "failed to get clock 'sclk_dac'\n"); 8114551789fSSean Paul return -ENODEV; 8124551789fSSean Paul } 8134551789fSSean Paul 8144551789fSSean Paul if (mixer_res->sclk_hdmi) 8154551789fSSean Paul clk_set_parent(mixer_res->sclk_mixer, mixer_res->sclk_hdmi); 8164551789fSSean Paul 8174551789fSSean Paul res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 1); 8184551789fSSean Paul if (res == NULL) { 8194551789fSSean Paul dev_err(dev, "get memory resource failed.\n"); 8204551789fSSean Paul return -ENXIO; 8214551789fSSean Paul } 8224551789fSSean Paul 8234551789fSSean Paul mixer_res->vp_regs = devm_ioremap(dev, res->start, 8244551789fSSean Paul resource_size(res)); 8254551789fSSean Paul if (mixer_res->vp_regs == NULL) { 8264551789fSSean Paul dev_err(dev, "register mapping failed.\n"); 8274551789fSSean Paul return -ENXIO; 8284551789fSSean Paul } 8294551789fSSean Paul 8304551789fSSean Paul return 0; 8314551789fSSean Paul } 8324551789fSSean Paul 833f041b257SSean Paul static int mixer_initialize(struct exynos_drm_manager *mgr, 834*f37cd5e8SInki Dae struct drm_device *drm_dev) 8354551789fSSean Paul { 8364551789fSSean Paul int ret; 837f041b257SSean Paul struct mixer_context *mixer_ctx = mgr->ctx; 838*f37cd5e8SInki Dae struct exynos_drm_private *priv; 839*f37cd5e8SInki Dae priv = drm_dev->dev_private; 8404551789fSSean Paul 841*f37cd5e8SInki Dae mgr->drm_dev = mixer_ctx->drm_dev = drm_dev; 842*f37cd5e8SInki Dae mgr->pipe = mixer_ctx->pipe = priv->pipe++; 8434551789fSSean Paul 8444551789fSSean Paul /* acquire resources: regs, irqs, clocks */ 8454551789fSSean Paul ret = mixer_resources_init(mixer_ctx); 8464551789fSSean Paul if (ret) { 8474551789fSSean Paul DRM_ERROR("mixer_resources_init failed ret=%d\n", ret); 8484551789fSSean Paul return ret; 8494551789fSSean Paul } 8504551789fSSean Paul 8514551789fSSean Paul if (mixer_ctx->vp_enabled) { 8524551789fSSean Paul /* acquire vp resources: regs, irqs, clocks */ 8534551789fSSean Paul ret = vp_resources_init(mixer_ctx); 8544551789fSSean Paul if (ret) { 8554551789fSSean Paul DRM_ERROR("vp_resources_init failed ret=%d\n", ret); 8564551789fSSean Paul return ret; 8574551789fSSean Paul } 8584551789fSSean Paul } 8594551789fSSean Paul 860f041b257SSean Paul if (!is_drm_iommu_supported(mixer_ctx->drm_dev)) 8611055b39fSInki Dae return 0; 862f041b257SSean Paul 863f041b257SSean Paul return drm_iommu_attach_device(mixer_ctx->drm_dev, mixer_ctx->dev); 8641055b39fSInki Dae } 8651055b39fSInki Dae 866f041b257SSean Paul static void mixer_mgr_remove(struct exynos_drm_manager *mgr) 867d8408326SSeung-Woo Kim { 868f041b257SSean Paul struct mixer_context *mixer_ctx = mgr->ctx; 869f041b257SSean Paul 870f041b257SSean Paul if (is_drm_iommu_supported(mixer_ctx->drm_dev)) 871f041b257SSean Paul drm_iommu_detach_device(mixer_ctx->drm_dev, mixer_ctx->dev); 872f041b257SSean Paul } 873f041b257SSean Paul 874f041b257SSean Paul static int mixer_enable_vblank(struct exynos_drm_manager *mgr) 875f041b257SSean Paul { 876f041b257SSean Paul struct mixer_context *mixer_ctx = mgr->ctx; 877d8408326SSeung-Woo Kim struct mixer_resources *res = &mixer_ctx->mixer_res; 878d8408326SSeung-Woo Kim 879f041b257SSean Paul if (!mixer_ctx->powered) { 880f041b257SSean Paul mixer_ctx->int_en |= MXR_INT_EN_VSYNC; 881f041b257SSean Paul return 0; 882f041b257SSean Paul } 883d8408326SSeung-Woo Kim 884d8408326SSeung-Woo Kim /* enable vsync interrupt */ 885d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_INT_EN, MXR_INT_EN_VSYNC, 886d8408326SSeung-Woo Kim MXR_INT_EN_VSYNC); 887d8408326SSeung-Woo Kim 888d8408326SSeung-Woo Kim return 0; 889d8408326SSeung-Woo Kim } 890d8408326SSeung-Woo Kim 891f041b257SSean Paul static void mixer_disable_vblank(struct exynos_drm_manager *mgr) 892d8408326SSeung-Woo Kim { 893f041b257SSean Paul struct mixer_context *mixer_ctx = mgr->ctx; 894d8408326SSeung-Woo Kim struct mixer_resources *res = &mixer_ctx->mixer_res; 895d8408326SSeung-Woo Kim 896d8408326SSeung-Woo Kim /* disable vsync interrupt */ 897d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_INT_EN, 0, MXR_INT_EN_VSYNC); 898d8408326SSeung-Woo Kim } 899d8408326SSeung-Woo Kim 900f041b257SSean Paul static void mixer_win_mode_set(struct exynos_drm_manager *mgr, 901d8408326SSeung-Woo Kim struct exynos_drm_overlay *overlay) 902d8408326SSeung-Woo Kim { 903f041b257SSean Paul struct mixer_context *mixer_ctx = mgr->ctx; 904d8408326SSeung-Woo Kim struct hdmi_win_data *win_data; 905d8408326SSeung-Woo Kim int win; 906d8408326SSeung-Woo Kim 907d8408326SSeung-Woo Kim if (!overlay) { 908d8408326SSeung-Woo Kim DRM_ERROR("overlay is NULL\n"); 909d8408326SSeung-Woo Kim return; 910d8408326SSeung-Woo Kim } 911d8408326SSeung-Woo Kim 912d8408326SSeung-Woo Kim DRM_DEBUG_KMS("set [%d]x[%d] at (%d,%d) to [%d]x[%d] at (%d,%d)\n", 913d8408326SSeung-Woo Kim overlay->fb_width, overlay->fb_height, 914d8408326SSeung-Woo Kim overlay->fb_x, overlay->fb_y, 915d8408326SSeung-Woo Kim overlay->crtc_width, overlay->crtc_height, 916d8408326SSeung-Woo Kim overlay->crtc_x, overlay->crtc_y); 917d8408326SSeung-Woo Kim 918d8408326SSeung-Woo Kim win = overlay->zpos; 919d8408326SSeung-Woo Kim if (win == DEFAULT_ZPOS) 920a2ee151bSJoonyoung Shim win = MIXER_DEFAULT_WIN; 921d8408326SSeung-Woo Kim 9221586d80cSKrzysztof Kozlowski if (win < 0 || win >= MIXER_WIN_NR) { 923cf8fc4f1SJoonyoung Shim DRM_ERROR("mixer window[%d] is wrong\n", win); 924d8408326SSeung-Woo Kim return; 925d8408326SSeung-Woo Kim } 926d8408326SSeung-Woo Kim 927d8408326SSeung-Woo Kim win_data = &mixer_ctx->win_data[win]; 928d8408326SSeung-Woo Kim 929d8408326SSeung-Woo Kim win_data->dma_addr = overlay->dma_addr[0]; 930d8408326SSeung-Woo Kim win_data->chroma_dma_addr = overlay->dma_addr[1]; 931d8408326SSeung-Woo Kim win_data->pixel_format = overlay->pixel_format; 932d8408326SSeung-Woo Kim win_data->bpp = overlay->bpp; 933d8408326SSeung-Woo Kim 934d8408326SSeung-Woo Kim win_data->crtc_x = overlay->crtc_x; 935d8408326SSeung-Woo Kim win_data->crtc_y = overlay->crtc_y; 936d8408326SSeung-Woo Kim win_data->crtc_width = overlay->crtc_width; 937d8408326SSeung-Woo Kim win_data->crtc_height = overlay->crtc_height; 938d8408326SSeung-Woo Kim 939d8408326SSeung-Woo Kim win_data->fb_x = overlay->fb_x; 940d8408326SSeung-Woo Kim win_data->fb_y = overlay->fb_y; 941d8408326SSeung-Woo Kim win_data->fb_width = overlay->fb_width; 942d8408326SSeung-Woo Kim win_data->fb_height = overlay->fb_height; 9438dcb96b6SSeung-Woo Kim win_data->src_width = overlay->src_width; 9448dcb96b6SSeung-Woo Kim win_data->src_height = overlay->src_height; 945d8408326SSeung-Woo Kim 946d8408326SSeung-Woo Kim win_data->mode_width = overlay->mode_width; 947d8408326SSeung-Woo Kim win_data->mode_height = overlay->mode_height; 948d8408326SSeung-Woo Kim 949d8408326SSeung-Woo Kim win_data->scan_flags = overlay->scan_flag; 950d8408326SSeung-Woo Kim } 951d8408326SSeung-Woo Kim 952f041b257SSean Paul static void mixer_win_commit(struct exynos_drm_manager *mgr, int zpos) 953d8408326SSeung-Woo Kim { 954f041b257SSean Paul struct mixer_context *mixer_ctx = mgr->ctx; 955f041b257SSean Paul int win = zpos == DEFAULT_ZPOS ? MIXER_DEFAULT_WIN : zpos; 956d8408326SSeung-Woo Kim 957cbc4c33dSYoungJun Cho DRM_DEBUG_KMS("win: %d\n", win); 958d8408326SSeung-Woo Kim 959dda9012bSShirish S mutex_lock(&mixer_ctx->mixer_mutex); 960dda9012bSShirish S if (!mixer_ctx->powered) { 961dda9012bSShirish S mutex_unlock(&mixer_ctx->mixer_mutex); 962dda9012bSShirish S return; 963dda9012bSShirish S } 964dda9012bSShirish S mutex_unlock(&mixer_ctx->mixer_mutex); 965dda9012bSShirish S 9661b8e5747SRahul Sharma if (win > 1 && mixer_ctx->vp_enabled) 967d8408326SSeung-Woo Kim vp_video_buffer(mixer_ctx, win); 968d8408326SSeung-Woo Kim else 969d8408326SSeung-Woo Kim mixer_graph_buffer(mixer_ctx, win); 970db43fd16SPrathyush K 971db43fd16SPrathyush K mixer_ctx->win_data[win].enabled = true; 972d8408326SSeung-Woo Kim } 973d8408326SSeung-Woo Kim 974f041b257SSean Paul static void mixer_win_disable(struct exynos_drm_manager *mgr, int zpos) 975d8408326SSeung-Woo Kim { 976f041b257SSean Paul struct mixer_context *mixer_ctx = mgr->ctx; 977d8408326SSeung-Woo Kim struct mixer_resources *res = &mixer_ctx->mixer_res; 978f041b257SSean Paul int win = zpos == DEFAULT_ZPOS ? MIXER_DEFAULT_WIN : zpos; 979d8408326SSeung-Woo Kim unsigned long flags; 980d8408326SSeung-Woo Kim 981cbc4c33dSYoungJun Cho DRM_DEBUG_KMS("win: %d\n", win); 982d8408326SSeung-Woo Kim 983db43fd16SPrathyush K mutex_lock(&mixer_ctx->mixer_mutex); 984db43fd16SPrathyush K if (!mixer_ctx->powered) { 985db43fd16SPrathyush K mutex_unlock(&mixer_ctx->mixer_mutex); 986db43fd16SPrathyush K mixer_ctx->win_data[win].resume = false; 987db43fd16SPrathyush K return; 988db43fd16SPrathyush K } 989db43fd16SPrathyush K mutex_unlock(&mixer_ctx->mixer_mutex); 990db43fd16SPrathyush K 991d8408326SSeung-Woo Kim spin_lock_irqsave(&res->reg_slock, flags); 992d8408326SSeung-Woo Kim mixer_vsync_set_update(mixer_ctx, false); 993d8408326SSeung-Woo Kim 994d8408326SSeung-Woo Kim mixer_cfg_layer(mixer_ctx, win, false); 995d8408326SSeung-Woo Kim 996d8408326SSeung-Woo Kim mixer_vsync_set_update(mixer_ctx, true); 997d8408326SSeung-Woo Kim spin_unlock_irqrestore(&res->reg_slock, flags); 998db43fd16SPrathyush K 999db43fd16SPrathyush K mixer_ctx->win_data[win].enabled = false; 1000d8408326SSeung-Woo Kim } 1001d8408326SSeung-Woo Kim 1002f041b257SSean Paul static void mixer_wait_for_vblank(struct exynos_drm_manager *mgr) 10030ea6822fSRahul Sharma { 1004f041b257SSean Paul struct mixer_context *mixer_ctx = mgr->ctx; 10058137a2e2SPrathyush K 10066e95d5e6SPrathyush K mutex_lock(&mixer_ctx->mixer_mutex); 10076e95d5e6SPrathyush K if (!mixer_ctx->powered) { 10086e95d5e6SPrathyush K mutex_unlock(&mixer_ctx->mixer_mutex); 10096e95d5e6SPrathyush K return; 10106e95d5e6SPrathyush K } 10116e95d5e6SPrathyush K mutex_unlock(&mixer_ctx->mixer_mutex); 10126e95d5e6SPrathyush K 10136e95d5e6SPrathyush K atomic_set(&mixer_ctx->wait_vsync_event, 1); 10146e95d5e6SPrathyush K 10156e95d5e6SPrathyush K /* 10166e95d5e6SPrathyush K * wait for MIXER to signal VSYNC interrupt or return after 10176e95d5e6SPrathyush K * timeout which is set to 50ms (refresh rate of 20). 10186e95d5e6SPrathyush K */ 10196e95d5e6SPrathyush K if (!wait_event_timeout(mixer_ctx->wait_vsync_queue, 10206e95d5e6SPrathyush K !atomic_read(&mixer_ctx->wait_vsync_event), 1021bfd8303aSDaniel Vetter HZ/20)) 10228137a2e2SPrathyush K DRM_DEBUG_KMS("vblank wait timed out.\n"); 10238137a2e2SPrathyush K } 10248137a2e2SPrathyush K 1025f041b257SSean Paul static void mixer_window_suspend(struct exynos_drm_manager *mgr) 1026db43fd16SPrathyush K { 1027f041b257SSean Paul struct mixer_context *ctx = mgr->ctx; 1028db43fd16SPrathyush K struct hdmi_win_data *win_data; 1029db43fd16SPrathyush K int i; 1030db43fd16SPrathyush K 1031db43fd16SPrathyush K for (i = 0; i < MIXER_WIN_NR; i++) { 1032db43fd16SPrathyush K win_data = &ctx->win_data[i]; 1033db43fd16SPrathyush K win_data->resume = win_data->enabled; 1034f041b257SSean Paul mixer_win_disable(mgr, i); 1035db43fd16SPrathyush K } 1036f041b257SSean Paul mixer_wait_for_vblank(mgr); 1037db43fd16SPrathyush K } 1038db43fd16SPrathyush K 1039f041b257SSean Paul static void mixer_window_resume(struct exynos_drm_manager *mgr) 1040db43fd16SPrathyush K { 1041f041b257SSean Paul struct mixer_context *ctx = mgr->ctx; 1042db43fd16SPrathyush K struct hdmi_win_data *win_data; 1043db43fd16SPrathyush K int i; 1044db43fd16SPrathyush K 1045db43fd16SPrathyush K for (i = 0; i < MIXER_WIN_NR; i++) { 1046db43fd16SPrathyush K win_data = &ctx->win_data[i]; 1047db43fd16SPrathyush K win_data->enabled = win_data->resume; 1048db43fd16SPrathyush K win_data->resume = false; 104987244fa6SSean Paul if (win_data->enabled) 1050f041b257SSean Paul mixer_win_commit(mgr, i); 1051db43fd16SPrathyush K } 1052db43fd16SPrathyush K } 1053db43fd16SPrathyush K 1054f041b257SSean Paul static void mixer_poweron(struct exynos_drm_manager *mgr) 1055db43fd16SPrathyush K { 1056f041b257SSean Paul struct mixer_context *ctx = mgr->ctx; 1057db43fd16SPrathyush K struct mixer_resources *res = &ctx->mixer_res; 1058db43fd16SPrathyush K 1059db43fd16SPrathyush K mutex_lock(&ctx->mixer_mutex); 1060db43fd16SPrathyush K if (ctx->powered) { 1061db43fd16SPrathyush K mutex_unlock(&ctx->mixer_mutex); 1062db43fd16SPrathyush K return; 1063db43fd16SPrathyush K } 1064db43fd16SPrathyush K ctx->powered = true; 1065db43fd16SPrathyush K mutex_unlock(&ctx->mixer_mutex); 1066db43fd16SPrathyush K 1067af65c804SSean Paul pm_runtime_get_sync(ctx->dev); 1068af65c804SSean Paul 10690bfb1f8bSSean Paul clk_prepare_enable(res->mixer); 1070db43fd16SPrathyush K if (ctx->vp_enabled) { 10710bfb1f8bSSean Paul clk_prepare_enable(res->vp); 10720bfb1f8bSSean Paul clk_prepare_enable(res->sclk_mixer); 1073db43fd16SPrathyush K } 1074db43fd16SPrathyush K 1075db43fd16SPrathyush K mixer_reg_write(res, MXR_INT_EN, ctx->int_en); 1076db43fd16SPrathyush K mixer_win_reset(ctx); 1077db43fd16SPrathyush K 1078f041b257SSean Paul mixer_window_resume(mgr); 1079db43fd16SPrathyush K } 1080db43fd16SPrathyush K 1081f041b257SSean Paul static void mixer_poweroff(struct exynos_drm_manager *mgr) 1082db43fd16SPrathyush K { 1083f041b257SSean Paul struct mixer_context *ctx = mgr->ctx; 1084db43fd16SPrathyush K struct mixer_resources *res = &ctx->mixer_res; 1085db43fd16SPrathyush K 1086db43fd16SPrathyush K mutex_lock(&ctx->mixer_mutex); 1087db43fd16SPrathyush K if (!ctx->powered) 1088db43fd16SPrathyush K goto out; 1089db43fd16SPrathyush K mutex_unlock(&ctx->mixer_mutex); 1090db43fd16SPrathyush K 1091f041b257SSean Paul mixer_window_suspend(mgr); 1092db43fd16SPrathyush K 1093db43fd16SPrathyush K ctx->int_en = mixer_reg_read(res, MXR_INT_EN); 1094db43fd16SPrathyush K 10950bfb1f8bSSean Paul clk_disable_unprepare(res->mixer); 1096db43fd16SPrathyush K if (ctx->vp_enabled) { 10970bfb1f8bSSean Paul clk_disable_unprepare(res->vp); 10980bfb1f8bSSean Paul clk_disable_unprepare(res->sclk_mixer); 1099db43fd16SPrathyush K } 1100db43fd16SPrathyush K 1101af65c804SSean Paul pm_runtime_put_sync(ctx->dev); 1102af65c804SSean Paul 1103db43fd16SPrathyush K mutex_lock(&ctx->mixer_mutex); 1104db43fd16SPrathyush K ctx->powered = false; 1105db43fd16SPrathyush K 1106db43fd16SPrathyush K out: 1107db43fd16SPrathyush K mutex_unlock(&ctx->mixer_mutex); 1108db43fd16SPrathyush K } 1109db43fd16SPrathyush K 1110f041b257SSean Paul static void mixer_dpms(struct exynos_drm_manager *mgr, int mode) 1111db43fd16SPrathyush K { 1112db43fd16SPrathyush K switch (mode) { 1113db43fd16SPrathyush K case DRM_MODE_DPMS_ON: 1114af65c804SSean Paul mixer_poweron(mgr); 1115db43fd16SPrathyush K break; 1116db43fd16SPrathyush K case DRM_MODE_DPMS_STANDBY: 1117db43fd16SPrathyush K case DRM_MODE_DPMS_SUSPEND: 1118db43fd16SPrathyush K case DRM_MODE_DPMS_OFF: 1119af65c804SSean Paul mixer_poweroff(mgr); 1120db43fd16SPrathyush K break; 1121db43fd16SPrathyush K default: 1122db43fd16SPrathyush K DRM_DEBUG_KMS("unknown dpms mode: %d\n", mode); 1123db43fd16SPrathyush K break; 1124db43fd16SPrathyush K } 1125db43fd16SPrathyush K } 1126db43fd16SPrathyush K 1127f041b257SSean Paul /* Only valid for Mixer version 16.0.33.0 */ 1128f041b257SSean Paul int mixer_check_mode(struct drm_display_mode *mode) 1129f041b257SSean Paul { 1130f041b257SSean Paul u32 w, h; 1131f041b257SSean Paul 1132f041b257SSean Paul w = mode->hdisplay; 1133f041b257SSean Paul h = mode->vdisplay; 1134f041b257SSean Paul 1135f041b257SSean Paul DRM_DEBUG_KMS("xres=%d, yres=%d, refresh=%d, intl=%d\n", 1136f041b257SSean Paul mode->hdisplay, mode->vdisplay, mode->vrefresh, 1137f041b257SSean Paul (mode->flags & DRM_MODE_FLAG_INTERLACE) ? 1 : 0); 1138f041b257SSean Paul 1139f041b257SSean Paul if ((w >= 464 && w <= 720 && h >= 261 && h <= 576) || 1140f041b257SSean Paul (w >= 1024 && w <= 1280 && h >= 576 && h <= 720) || 1141f041b257SSean Paul (w >= 1664 && w <= 1920 && h >= 936 && h <= 1080)) 1142f041b257SSean Paul return 0; 1143f041b257SSean Paul 1144f041b257SSean Paul return -EINVAL; 1145f041b257SSean Paul } 1146f041b257SSean Paul 1147f041b257SSean Paul static struct exynos_drm_manager_ops mixer_manager_ops = { 1148f041b257SSean Paul .dpms = mixer_dpms, 1149d8408326SSeung-Woo Kim .enable_vblank = mixer_enable_vblank, 1150d8408326SSeung-Woo Kim .disable_vblank = mixer_disable_vblank, 11518137a2e2SPrathyush K .wait_for_vblank = mixer_wait_for_vblank, 1152d8408326SSeung-Woo Kim .win_mode_set = mixer_win_mode_set, 1153d8408326SSeung-Woo Kim .win_commit = mixer_win_commit, 1154d8408326SSeung-Woo Kim .win_disable = mixer_win_disable, 1155f041b257SSean Paul }; 11560ea6822fSRahul Sharma 1157f041b257SSean Paul static struct exynos_drm_manager mixer_manager = { 1158f041b257SSean Paul .type = EXYNOS_DISPLAY_TYPE_HDMI, 1159f041b257SSean Paul .ops = &mixer_manager_ops, 1160d8408326SSeung-Woo Kim }; 1161d8408326SSeung-Woo Kim 1162def5e095SRahul Sharma static struct mixer_drv_data exynos5420_mxr_drv_data = { 1163def5e095SRahul Sharma .version = MXR_VER_128_0_0_184, 1164def5e095SRahul Sharma .is_vp_enabled = 0, 1165def5e095SRahul Sharma }; 1166def5e095SRahul Sharma 1167cc57caf0SRahul Sharma static struct mixer_drv_data exynos5250_mxr_drv_data = { 1168aaf8b49eSRahul Sharma .version = MXR_VER_16_0_33_0, 1169aaf8b49eSRahul Sharma .is_vp_enabled = 0, 1170aaf8b49eSRahul Sharma }; 1171aaf8b49eSRahul Sharma 1172cc57caf0SRahul Sharma static struct mixer_drv_data exynos4210_mxr_drv_data = { 11731e123441SRahul Sharma .version = MXR_VER_0_0_0_16, 11741b8e5747SRahul Sharma .is_vp_enabled = 1, 11751e123441SRahul Sharma }; 11761e123441SRahul Sharma 11771e123441SRahul Sharma static struct platform_device_id mixer_driver_types[] = { 11781e123441SRahul Sharma { 11791e123441SRahul Sharma .name = "s5p-mixer", 1180cc57caf0SRahul Sharma .driver_data = (unsigned long)&exynos4210_mxr_drv_data, 11811e123441SRahul Sharma }, { 1182aaf8b49eSRahul Sharma .name = "exynos5-mixer", 1183cc57caf0SRahul Sharma .driver_data = (unsigned long)&exynos5250_mxr_drv_data, 1184aaf8b49eSRahul Sharma }, { 1185aaf8b49eSRahul Sharma /* end node */ 1186aaf8b49eSRahul Sharma } 1187aaf8b49eSRahul Sharma }; 1188aaf8b49eSRahul Sharma 1189aaf8b49eSRahul Sharma static struct of_device_id mixer_match_types[] = { 1190aaf8b49eSRahul Sharma { 1191aaf8b49eSRahul Sharma .compatible = "samsung,exynos5-mixer", 1192cc57caf0SRahul Sharma .data = &exynos5250_mxr_drv_data, 1193cc57caf0SRahul Sharma }, { 1194cc57caf0SRahul Sharma .compatible = "samsung,exynos5250-mixer", 1195cc57caf0SRahul Sharma .data = &exynos5250_mxr_drv_data, 1196aaf8b49eSRahul Sharma }, { 1197def5e095SRahul Sharma .compatible = "samsung,exynos5420-mixer", 1198def5e095SRahul Sharma .data = &exynos5420_mxr_drv_data, 1199def5e095SRahul Sharma }, { 12001e123441SRahul Sharma /* end node */ 12011e123441SRahul Sharma } 12021e123441SRahul Sharma }; 12031e123441SRahul Sharma 1204*f37cd5e8SInki Dae static int mixer_bind(struct device *dev, struct device *manager, void *data) 1205d8408326SSeung-Woo Kim { 1206*f37cd5e8SInki Dae struct platform_device *pdev = to_platform_device(dev); 1207*f37cd5e8SInki Dae struct drm_device *drm_dev = data; 1208d8408326SSeung-Woo Kim struct mixer_context *ctx; 12091e123441SRahul Sharma struct mixer_drv_data *drv; 1210*f37cd5e8SInki Dae int ret; 1211d8408326SSeung-Woo Kim 1212d8408326SSeung-Woo Kim dev_info(dev, "probe start\n"); 1213d8408326SSeung-Woo Kim 1214f041b257SSean Paul ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL); 1215f041b257SSean Paul if (!ctx) { 1216f041b257SSean Paul DRM_ERROR("failed to alloc mixer context.\n"); 1217d8408326SSeung-Woo Kim return -ENOMEM; 1218f041b257SSean Paul } 1219d8408326SSeung-Woo Kim 1220cf8fc4f1SJoonyoung Shim mutex_init(&ctx->mixer_mutex); 1221cf8fc4f1SJoonyoung Shim 1222aaf8b49eSRahul Sharma if (dev->of_node) { 1223aaf8b49eSRahul Sharma const struct of_device_id *match; 1224e436b09dSSachin Kamat match = of_match_node(mixer_match_types, dev->of_node); 12252cdc53b3SRahul Sharma drv = (struct mixer_drv_data *)match->data; 1226aaf8b49eSRahul Sharma } else { 1227aaf8b49eSRahul Sharma drv = (struct mixer_drv_data *) 1228aaf8b49eSRahul Sharma platform_get_device_id(pdev)->driver_data; 1229aaf8b49eSRahul Sharma } 1230aaf8b49eSRahul Sharma 12314551789fSSean Paul ctx->pdev = pdev; 1232d873ab99SSeung-Woo Kim ctx->dev = dev; 12331b8e5747SRahul Sharma ctx->vp_enabled = drv->is_vp_enabled; 12341e123441SRahul Sharma ctx->mxr_ver = drv->version; 123557ed0f7bSDaniel Vetter init_waitqueue_head(&ctx->wait_vsync_queue); 12366e95d5e6SPrathyush K atomic_set(&ctx->wait_vsync_event, 0); 1237d8408326SSeung-Woo Kim 1238f041b257SSean Paul mixer_manager.ctx = ctx; 1239*f37cd5e8SInki Dae ret = mixer_initialize(&mixer_manager, drm_dev); 1240*f37cd5e8SInki Dae if (ret) 1241*f37cd5e8SInki Dae return ret; 1242*f37cd5e8SInki Dae 1243f041b257SSean Paul platform_set_drvdata(pdev, &mixer_manager); 1244*f37cd5e8SInki Dae ret = exynos_drm_crtc_create(&mixer_manager); 1245*f37cd5e8SInki Dae if (ret) { 1246*f37cd5e8SInki Dae mixer_mgr_remove(&mixer_manager); 1247*f37cd5e8SInki Dae return ret; 1248*f37cd5e8SInki Dae } 1249d8408326SSeung-Woo Kim 1250cf8fc4f1SJoonyoung Shim pm_runtime_enable(dev); 1251d8408326SSeung-Woo Kim 1252d8408326SSeung-Woo Kim return 0; 1253d8408326SSeung-Woo Kim } 1254d8408326SSeung-Woo Kim 1255*f37cd5e8SInki Dae static void mixer_unbind(struct device *dev, struct device *master, void *data) 1256*f37cd5e8SInki Dae { 1257*f37cd5e8SInki Dae struct exynos_drm_manager *mgr = dev_get_drvdata(dev); 1258*f37cd5e8SInki Dae struct drm_crtc *crtc = mgr->crtc; 1259*f37cd5e8SInki Dae 1260*f37cd5e8SInki Dae dev_info(dev, "remove successful\n"); 1261*f37cd5e8SInki Dae 1262*f37cd5e8SInki Dae mixer_mgr_remove(mgr); 1263*f37cd5e8SInki Dae 1264*f37cd5e8SInki Dae pm_runtime_disable(dev); 1265*f37cd5e8SInki Dae 1266*f37cd5e8SInki Dae crtc->funcs->destroy(crtc); 1267*f37cd5e8SInki Dae } 1268*f37cd5e8SInki Dae 1269*f37cd5e8SInki Dae static const struct component_ops mixer_component_ops = { 1270*f37cd5e8SInki Dae .bind = mixer_bind, 1271*f37cd5e8SInki Dae .unbind = mixer_unbind, 1272*f37cd5e8SInki Dae }; 1273*f37cd5e8SInki Dae 1274*f37cd5e8SInki Dae static int mixer_probe(struct platform_device *pdev) 1275*f37cd5e8SInki Dae { 1276*f37cd5e8SInki Dae return exynos_drm_component_add(&pdev->dev, &mixer_component_ops); 1277*f37cd5e8SInki Dae } 1278*f37cd5e8SInki Dae 1279d8408326SSeung-Woo Kim static int mixer_remove(struct platform_device *pdev) 1280d8408326SSeung-Woo Kim { 1281*f37cd5e8SInki Dae exynos_drm_component_del(&pdev->dev, &mixer_component_ops); 1282d8408326SSeung-Woo Kim return 0; 1283d8408326SSeung-Woo Kim } 1284d8408326SSeung-Woo Kim 1285d8408326SSeung-Woo Kim struct platform_driver mixer_driver = { 1286d8408326SSeung-Woo Kim .driver = { 1287aaf8b49eSRahul Sharma .name = "exynos-mixer", 1288d8408326SSeung-Woo Kim .owner = THIS_MODULE, 1289aaf8b49eSRahul Sharma .of_match_table = mixer_match_types, 1290d8408326SSeung-Woo Kim }, 1291d8408326SSeung-Woo Kim .probe = mixer_probe, 129256550d94SGreg Kroah-Hartman .remove = mixer_remove, 12931e123441SRahul Sharma .id_table = mixer_driver_types, 1294d8408326SSeung-Woo Kim }; 1295