xref: /linux/drivers/gpu/drm/exynos/exynos_mixer.c (revision cf8fc4f10e2c5c5b6b60d6e79d61cc58afa5967d)
1d8408326SSeung-Woo Kim /*
2d8408326SSeung-Woo Kim  * Copyright (C) 2011 Samsung Electronics Co.Ltd
3d8408326SSeung-Woo Kim  * Authors:
4d8408326SSeung-Woo Kim  * Seung-Woo Kim <sw0312.kim@samsung.com>
5d8408326SSeung-Woo Kim  *	Inki Dae <inki.dae@samsung.com>
6d8408326SSeung-Woo Kim  *	Joonyoung Shim <jy0922.shim@samsung.com>
7d8408326SSeung-Woo Kim  *
8d8408326SSeung-Woo Kim  * Based on drivers/media/video/s5p-tv/mixer_reg.c
9d8408326SSeung-Woo Kim  *
10d8408326SSeung-Woo Kim  * This program is free software; you can redistribute  it and/or modify it
11d8408326SSeung-Woo Kim  * under  the terms of  the GNU General  Public License as published by the
12d8408326SSeung-Woo Kim  * Free Software Foundation;  either version 2 of the  License, or (at your
13d8408326SSeung-Woo Kim  * option) any later version.
14d8408326SSeung-Woo Kim  *
15d8408326SSeung-Woo Kim  */
16d8408326SSeung-Woo Kim 
17d8408326SSeung-Woo Kim #include "drmP.h"
18d8408326SSeung-Woo Kim 
19d8408326SSeung-Woo Kim #include "regs-mixer.h"
20d8408326SSeung-Woo Kim #include "regs-vp.h"
21d8408326SSeung-Woo Kim 
22d8408326SSeung-Woo Kim #include <linux/kernel.h>
23d8408326SSeung-Woo Kim #include <linux/spinlock.h>
24d8408326SSeung-Woo Kim #include <linux/wait.h>
25d8408326SSeung-Woo Kim #include <linux/i2c.h>
26d8408326SSeung-Woo Kim #include <linux/module.h>
27d8408326SSeung-Woo Kim #include <linux/platform_device.h>
28d8408326SSeung-Woo Kim #include <linux/interrupt.h>
29d8408326SSeung-Woo Kim #include <linux/irq.h>
30d8408326SSeung-Woo Kim #include <linux/delay.h>
31d8408326SSeung-Woo Kim #include <linux/pm_runtime.h>
32d8408326SSeung-Woo Kim #include <linux/clk.h>
33d8408326SSeung-Woo Kim #include <linux/regulator/consumer.h>
34d8408326SSeung-Woo Kim 
35d8408326SSeung-Woo Kim #include <drm/exynos_drm.h>
36d8408326SSeung-Woo Kim 
37d8408326SSeung-Woo Kim #include "exynos_drm_drv.h"
38d8408326SSeung-Woo Kim #include "exynos_drm_hdmi.h"
3922b21ae6SJoonyoung Shim 
40d8408326SSeung-Woo Kim #define get_mixer_context(dev)	platform_get_drvdata(to_platform_device(dev))
41d8408326SSeung-Woo Kim 
4222b21ae6SJoonyoung Shim struct hdmi_win_data {
4322b21ae6SJoonyoung Shim 	dma_addr_t		dma_addr;
4422b21ae6SJoonyoung Shim 	void __iomem		*vaddr;
4522b21ae6SJoonyoung Shim 	dma_addr_t		chroma_dma_addr;
4622b21ae6SJoonyoung Shim 	void __iomem		*chroma_vaddr;
4722b21ae6SJoonyoung Shim 	uint32_t		pixel_format;
4822b21ae6SJoonyoung Shim 	unsigned int		bpp;
4922b21ae6SJoonyoung Shim 	unsigned int		crtc_x;
5022b21ae6SJoonyoung Shim 	unsigned int		crtc_y;
5122b21ae6SJoonyoung Shim 	unsigned int		crtc_width;
5222b21ae6SJoonyoung Shim 	unsigned int		crtc_height;
5322b21ae6SJoonyoung Shim 	unsigned int		fb_x;
5422b21ae6SJoonyoung Shim 	unsigned int		fb_y;
5522b21ae6SJoonyoung Shim 	unsigned int		fb_width;
5622b21ae6SJoonyoung Shim 	unsigned int		fb_height;
5722b21ae6SJoonyoung Shim 	unsigned int		mode_width;
5822b21ae6SJoonyoung Shim 	unsigned int		mode_height;
5922b21ae6SJoonyoung Shim 	unsigned int		scan_flags;
6022b21ae6SJoonyoung Shim };
6122b21ae6SJoonyoung Shim 
6222b21ae6SJoonyoung Shim struct mixer_resources {
6322b21ae6SJoonyoung Shim 	int			irq;
6422b21ae6SJoonyoung Shim 	void __iomem		*mixer_regs;
6522b21ae6SJoonyoung Shim 	void __iomem		*vp_regs;
6622b21ae6SJoonyoung Shim 	spinlock_t		reg_slock;
6722b21ae6SJoonyoung Shim 	struct clk		*mixer;
6822b21ae6SJoonyoung Shim 	struct clk		*vp;
6922b21ae6SJoonyoung Shim 	struct clk		*sclk_mixer;
7022b21ae6SJoonyoung Shim 	struct clk		*sclk_hdmi;
7122b21ae6SJoonyoung Shim 	struct clk		*sclk_dac;
7222b21ae6SJoonyoung Shim };
7322b21ae6SJoonyoung Shim 
7422b21ae6SJoonyoung Shim struct mixer_context {
75*cf8fc4f1SJoonyoung Shim 	struct device		*dev;
7622b21ae6SJoonyoung Shim 	int			pipe;
7722b21ae6SJoonyoung Shim 	bool			interlace;
78*cf8fc4f1SJoonyoung Shim 	bool			powered;
79*cf8fc4f1SJoonyoung Shim 	u32			int_en;
8022b21ae6SJoonyoung Shim 
81*cf8fc4f1SJoonyoung Shim 	struct mutex		mixer_mutex;
8222b21ae6SJoonyoung Shim 	struct mixer_resources	mixer_res;
83a634dd54SJoonyoung Shim 	struct hdmi_win_data	win_data[MIXER_WIN_NR];
8422b21ae6SJoonyoung Shim };
8522b21ae6SJoonyoung Shim 
86d8408326SSeung-Woo Kim static const u8 filter_y_horiz_tap8[] = {
87d8408326SSeung-Woo Kim 	0,	-1,	-1,	-1,	-1,	-1,	-1,	-1,
88d8408326SSeung-Woo Kim 	-1,	-1,	-1,	-1,	-1,	0,	0,	0,
89d8408326SSeung-Woo Kim 	0,	2,	4,	5,	6,	6,	6,	6,
90d8408326SSeung-Woo Kim 	6,	5,	5,	4,	3,	2,	1,	1,
91d8408326SSeung-Woo Kim 	0,	-6,	-12,	-16,	-18,	-20,	-21,	-20,
92d8408326SSeung-Woo Kim 	-20,	-18,	-16,	-13,	-10,	-8,	-5,	-2,
93d8408326SSeung-Woo Kim 	127,	126,	125,	121,	114,	107,	99,	89,
94d8408326SSeung-Woo Kim 	79,	68,	57,	46,	35,	25,	16,	8,
95d8408326SSeung-Woo Kim };
96d8408326SSeung-Woo Kim 
97d8408326SSeung-Woo Kim static const u8 filter_y_vert_tap4[] = {
98d8408326SSeung-Woo Kim 	0,	-3,	-6,	-8,	-8,	-8,	-8,	-7,
99d8408326SSeung-Woo Kim 	-6,	-5,	-4,	-3,	-2,	-1,	-1,	0,
100d8408326SSeung-Woo Kim 	127,	126,	124,	118,	111,	102,	92,	81,
101d8408326SSeung-Woo Kim 	70,	59,	48,	37,	27,	19,	11,	5,
102d8408326SSeung-Woo Kim 	0,	5,	11,	19,	27,	37,	48,	59,
103d8408326SSeung-Woo Kim 	70,	81,	92,	102,	111,	118,	124,	126,
104d8408326SSeung-Woo Kim 	0,	0,	-1,	-1,	-2,	-3,	-4,	-5,
105d8408326SSeung-Woo Kim 	-6,	-7,	-8,	-8,	-8,	-8,	-6,	-3,
106d8408326SSeung-Woo Kim };
107d8408326SSeung-Woo Kim 
108d8408326SSeung-Woo Kim static const u8 filter_cr_horiz_tap4[] = {
109d8408326SSeung-Woo Kim 	0,	-3,	-6,	-8,	-8,	-8,	-8,	-7,
110d8408326SSeung-Woo Kim 	-6,	-5,	-4,	-3,	-2,	-1,	-1,	0,
111d8408326SSeung-Woo Kim 	127,	126,	124,	118,	111,	102,	92,	81,
112d8408326SSeung-Woo Kim 	70,	59,	48,	37,	27,	19,	11,	5,
113d8408326SSeung-Woo Kim };
114d8408326SSeung-Woo Kim 
115d8408326SSeung-Woo Kim static inline u32 vp_reg_read(struct mixer_resources *res, u32 reg_id)
116d8408326SSeung-Woo Kim {
117d8408326SSeung-Woo Kim 	return readl(res->vp_regs + reg_id);
118d8408326SSeung-Woo Kim }
119d8408326SSeung-Woo Kim 
120d8408326SSeung-Woo Kim static inline void vp_reg_write(struct mixer_resources *res, u32 reg_id,
121d8408326SSeung-Woo Kim 				 u32 val)
122d8408326SSeung-Woo Kim {
123d8408326SSeung-Woo Kim 	writel(val, res->vp_regs + reg_id);
124d8408326SSeung-Woo Kim }
125d8408326SSeung-Woo Kim 
126d8408326SSeung-Woo Kim static inline void vp_reg_writemask(struct mixer_resources *res, u32 reg_id,
127d8408326SSeung-Woo Kim 				 u32 val, u32 mask)
128d8408326SSeung-Woo Kim {
129d8408326SSeung-Woo Kim 	u32 old = vp_reg_read(res, reg_id);
130d8408326SSeung-Woo Kim 
131d8408326SSeung-Woo Kim 	val = (val & mask) | (old & ~mask);
132d8408326SSeung-Woo Kim 	writel(val, res->vp_regs + reg_id);
133d8408326SSeung-Woo Kim }
134d8408326SSeung-Woo Kim 
135d8408326SSeung-Woo Kim static inline u32 mixer_reg_read(struct mixer_resources *res, u32 reg_id)
136d8408326SSeung-Woo Kim {
137d8408326SSeung-Woo Kim 	return readl(res->mixer_regs + reg_id);
138d8408326SSeung-Woo Kim }
139d8408326SSeung-Woo Kim 
140d8408326SSeung-Woo Kim static inline void mixer_reg_write(struct mixer_resources *res, u32 reg_id,
141d8408326SSeung-Woo Kim 				 u32 val)
142d8408326SSeung-Woo Kim {
143d8408326SSeung-Woo Kim 	writel(val, res->mixer_regs + reg_id);
144d8408326SSeung-Woo Kim }
145d8408326SSeung-Woo Kim 
146d8408326SSeung-Woo Kim static inline void mixer_reg_writemask(struct mixer_resources *res,
147d8408326SSeung-Woo Kim 				 u32 reg_id, u32 val, u32 mask)
148d8408326SSeung-Woo Kim {
149d8408326SSeung-Woo Kim 	u32 old = mixer_reg_read(res, reg_id);
150d8408326SSeung-Woo Kim 
151d8408326SSeung-Woo Kim 	val = (val & mask) | (old & ~mask);
152d8408326SSeung-Woo Kim 	writel(val, res->mixer_regs + reg_id);
153d8408326SSeung-Woo Kim }
154d8408326SSeung-Woo Kim 
155d8408326SSeung-Woo Kim static void mixer_regs_dump(struct mixer_context *ctx)
156d8408326SSeung-Woo Kim {
157d8408326SSeung-Woo Kim #define DUMPREG(reg_id) \
158d8408326SSeung-Woo Kim do { \
159d8408326SSeung-Woo Kim 	DRM_DEBUG_KMS(#reg_id " = %08x\n", \
160d8408326SSeung-Woo Kim 		(u32)readl(ctx->mixer_res.mixer_regs + reg_id)); \
161d8408326SSeung-Woo Kim } while (0)
162d8408326SSeung-Woo Kim 
163d8408326SSeung-Woo Kim 	DUMPREG(MXR_STATUS);
164d8408326SSeung-Woo Kim 	DUMPREG(MXR_CFG);
165d8408326SSeung-Woo Kim 	DUMPREG(MXR_INT_EN);
166d8408326SSeung-Woo Kim 	DUMPREG(MXR_INT_STATUS);
167d8408326SSeung-Woo Kim 
168d8408326SSeung-Woo Kim 	DUMPREG(MXR_LAYER_CFG);
169d8408326SSeung-Woo Kim 	DUMPREG(MXR_VIDEO_CFG);
170d8408326SSeung-Woo Kim 
171d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_CFG);
172d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_BASE);
173d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_SPAN);
174d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_WH);
175d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_SXY);
176d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_DXY);
177d8408326SSeung-Woo Kim 
178d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_CFG);
179d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_BASE);
180d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_SPAN);
181d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_WH);
182d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_SXY);
183d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_DXY);
184d8408326SSeung-Woo Kim #undef DUMPREG
185d8408326SSeung-Woo Kim }
186d8408326SSeung-Woo Kim 
187d8408326SSeung-Woo Kim static void vp_regs_dump(struct mixer_context *ctx)
188d8408326SSeung-Woo Kim {
189d8408326SSeung-Woo Kim #define DUMPREG(reg_id) \
190d8408326SSeung-Woo Kim do { \
191d8408326SSeung-Woo Kim 	DRM_DEBUG_KMS(#reg_id " = %08x\n", \
192d8408326SSeung-Woo Kim 		(u32) readl(ctx->mixer_res.vp_regs + reg_id)); \
193d8408326SSeung-Woo Kim } while (0)
194d8408326SSeung-Woo Kim 
195d8408326SSeung-Woo Kim 	DUMPREG(VP_ENABLE);
196d8408326SSeung-Woo Kim 	DUMPREG(VP_SRESET);
197d8408326SSeung-Woo Kim 	DUMPREG(VP_SHADOW_UPDATE);
198d8408326SSeung-Woo Kim 	DUMPREG(VP_FIELD_ID);
199d8408326SSeung-Woo Kim 	DUMPREG(VP_MODE);
200d8408326SSeung-Woo Kim 	DUMPREG(VP_IMG_SIZE_Y);
201d8408326SSeung-Woo Kim 	DUMPREG(VP_IMG_SIZE_C);
202d8408326SSeung-Woo Kim 	DUMPREG(VP_PER_RATE_CTRL);
203d8408326SSeung-Woo Kim 	DUMPREG(VP_TOP_Y_PTR);
204d8408326SSeung-Woo Kim 	DUMPREG(VP_BOT_Y_PTR);
205d8408326SSeung-Woo Kim 	DUMPREG(VP_TOP_C_PTR);
206d8408326SSeung-Woo Kim 	DUMPREG(VP_BOT_C_PTR);
207d8408326SSeung-Woo Kim 	DUMPREG(VP_ENDIAN_MODE);
208d8408326SSeung-Woo Kim 	DUMPREG(VP_SRC_H_POSITION);
209d8408326SSeung-Woo Kim 	DUMPREG(VP_SRC_V_POSITION);
210d8408326SSeung-Woo Kim 	DUMPREG(VP_SRC_WIDTH);
211d8408326SSeung-Woo Kim 	DUMPREG(VP_SRC_HEIGHT);
212d8408326SSeung-Woo Kim 	DUMPREG(VP_DST_H_POSITION);
213d8408326SSeung-Woo Kim 	DUMPREG(VP_DST_V_POSITION);
214d8408326SSeung-Woo Kim 	DUMPREG(VP_DST_WIDTH);
215d8408326SSeung-Woo Kim 	DUMPREG(VP_DST_HEIGHT);
216d8408326SSeung-Woo Kim 	DUMPREG(VP_H_RATIO);
217d8408326SSeung-Woo Kim 	DUMPREG(VP_V_RATIO);
218d8408326SSeung-Woo Kim 
219d8408326SSeung-Woo Kim #undef DUMPREG
220d8408326SSeung-Woo Kim }
221d8408326SSeung-Woo Kim 
222d8408326SSeung-Woo Kim static inline void vp_filter_set(struct mixer_resources *res,
223d8408326SSeung-Woo Kim 		int reg_id, const u8 *data, unsigned int size)
224d8408326SSeung-Woo Kim {
225d8408326SSeung-Woo Kim 	/* assure 4-byte align */
226d8408326SSeung-Woo Kim 	BUG_ON(size & 3);
227d8408326SSeung-Woo Kim 	for (; size; size -= 4, reg_id += 4, data += 4) {
228d8408326SSeung-Woo Kim 		u32 val = (data[0] << 24) |  (data[1] << 16) |
229d8408326SSeung-Woo Kim 			(data[2] << 8) | data[3];
230d8408326SSeung-Woo Kim 		vp_reg_write(res, reg_id, val);
231d8408326SSeung-Woo Kim 	}
232d8408326SSeung-Woo Kim }
233d8408326SSeung-Woo Kim 
234d8408326SSeung-Woo Kim static void vp_default_filter(struct mixer_resources *res)
235d8408326SSeung-Woo Kim {
236d8408326SSeung-Woo Kim 	vp_filter_set(res, VP_POLY8_Y0_LL,
237d8408326SSeung-Woo Kim 		filter_y_horiz_tap8, sizeof filter_y_horiz_tap8);
238d8408326SSeung-Woo Kim 	vp_filter_set(res, VP_POLY4_Y0_LL,
239d8408326SSeung-Woo Kim 		filter_y_vert_tap4, sizeof filter_y_vert_tap4);
240d8408326SSeung-Woo Kim 	vp_filter_set(res, VP_POLY4_C0_LL,
241d8408326SSeung-Woo Kim 		filter_cr_horiz_tap4, sizeof filter_cr_horiz_tap4);
242d8408326SSeung-Woo Kim }
243d8408326SSeung-Woo Kim 
244d8408326SSeung-Woo Kim static void mixer_vsync_set_update(struct mixer_context *ctx, bool enable)
245d8408326SSeung-Woo Kim {
246d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
247d8408326SSeung-Woo Kim 
248d8408326SSeung-Woo Kim 	/* block update on vsync */
249d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_STATUS, enable ?
250d8408326SSeung-Woo Kim 			MXR_STATUS_SYNC_ENABLE : 0, MXR_STATUS_SYNC_ENABLE);
251d8408326SSeung-Woo Kim 
252d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_SHADOW_UPDATE, enable ?
253d8408326SSeung-Woo Kim 			VP_SHADOW_UPDATE_ENABLE : 0);
254d8408326SSeung-Woo Kim }
255d8408326SSeung-Woo Kim 
256d8408326SSeung-Woo Kim static void mixer_cfg_scan(struct mixer_context *ctx, unsigned int height)
257d8408326SSeung-Woo Kim {
258d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
259d8408326SSeung-Woo Kim 	u32 val;
260d8408326SSeung-Woo Kim 
261d8408326SSeung-Woo Kim 	/* choosing between interlace and progressive mode */
262d8408326SSeung-Woo Kim 	val = (ctx->interlace ? MXR_CFG_SCAN_INTERLACE :
263d8408326SSeung-Woo Kim 				MXR_CFG_SCAN_PROGRASSIVE);
264d8408326SSeung-Woo Kim 
265d8408326SSeung-Woo Kim 	/* choosing between porper HD and SD mode */
266d8408326SSeung-Woo Kim 	if (height == 480)
267d8408326SSeung-Woo Kim 		val |= MXR_CFG_SCAN_NTSC | MXR_CFG_SCAN_SD;
268d8408326SSeung-Woo Kim 	else if (height == 576)
269d8408326SSeung-Woo Kim 		val |= MXR_CFG_SCAN_PAL | MXR_CFG_SCAN_SD;
270d8408326SSeung-Woo Kim 	else if (height == 720)
271d8408326SSeung-Woo Kim 		val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD;
272d8408326SSeung-Woo Kim 	else if (height == 1080)
273d8408326SSeung-Woo Kim 		val |= MXR_CFG_SCAN_HD_1080 | MXR_CFG_SCAN_HD;
274d8408326SSeung-Woo Kim 	else
275d8408326SSeung-Woo Kim 		val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD;
276d8408326SSeung-Woo Kim 
277d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_SCAN_MASK);
278d8408326SSeung-Woo Kim }
279d8408326SSeung-Woo Kim 
280d8408326SSeung-Woo Kim static void mixer_cfg_rgb_fmt(struct mixer_context *ctx, unsigned int height)
281d8408326SSeung-Woo Kim {
282d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
283d8408326SSeung-Woo Kim 	u32 val;
284d8408326SSeung-Woo Kim 
285d8408326SSeung-Woo Kim 	if (height == 480) {
286d8408326SSeung-Woo Kim 		val = MXR_CFG_RGB601_0_255;
287d8408326SSeung-Woo Kim 	} else if (height == 576) {
288d8408326SSeung-Woo Kim 		val = MXR_CFG_RGB601_0_255;
289d8408326SSeung-Woo Kim 	} else if (height == 720) {
290d8408326SSeung-Woo Kim 		val = MXR_CFG_RGB709_16_235;
291d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_Y,
292d8408326SSeung-Woo Kim 				(1 << 30) | (94 << 20) | (314 << 10) |
293d8408326SSeung-Woo Kim 				(32 << 0));
294d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_CB,
295d8408326SSeung-Woo Kim 				(972 << 20) | (851 << 10) | (225 << 0));
296d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_CR,
297d8408326SSeung-Woo Kim 				(225 << 20) | (820 << 10) | (1004 << 0));
298d8408326SSeung-Woo Kim 	} else if (height == 1080) {
299d8408326SSeung-Woo Kim 		val = MXR_CFG_RGB709_16_235;
300d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_Y,
301d8408326SSeung-Woo Kim 				(1 << 30) | (94 << 20) | (314 << 10) |
302d8408326SSeung-Woo Kim 				(32 << 0));
303d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_CB,
304d8408326SSeung-Woo Kim 				(972 << 20) | (851 << 10) | (225 << 0));
305d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_CR,
306d8408326SSeung-Woo Kim 				(225 << 20) | (820 << 10) | (1004 << 0));
307d8408326SSeung-Woo Kim 	} else {
308d8408326SSeung-Woo Kim 		val = MXR_CFG_RGB709_16_235;
309d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_Y,
310d8408326SSeung-Woo Kim 				(1 << 30) | (94 << 20) | (314 << 10) |
311d8408326SSeung-Woo Kim 				(32 << 0));
312d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_CB,
313d8408326SSeung-Woo Kim 				(972 << 20) | (851 << 10) | (225 << 0));
314d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_CR,
315d8408326SSeung-Woo Kim 				(225 << 20) | (820 << 10) | (1004 << 0));
316d8408326SSeung-Woo Kim 	}
317d8408326SSeung-Woo Kim 
318d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_RGB_FMT_MASK);
319d8408326SSeung-Woo Kim }
320d8408326SSeung-Woo Kim 
321d8408326SSeung-Woo Kim static void mixer_cfg_layer(struct mixer_context *ctx, int win, bool enable)
322d8408326SSeung-Woo Kim {
323d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
324d8408326SSeung-Woo Kim 	u32 val = enable ? ~0 : 0;
325d8408326SSeung-Woo Kim 
326d8408326SSeung-Woo Kim 	switch (win) {
327d8408326SSeung-Woo Kim 	case 0:
328d8408326SSeung-Woo Kim 		mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP0_ENABLE);
329d8408326SSeung-Woo Kim 		break;
330d8408326SSeung-Woo Kim 	case 1:
331d8408326SSeung-Woo Kim 		mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP1_ENABLE);
332d8408326SSeung-Woo Kim 		break;
333d8408326SSeung-Woo Kim 	case 2:
334d8408326SSeung-Woo Kim 		vp_reg_writemask(res, VP_ENABLE, val, VP_ENABLE_ON);
335d8408326SSeung-Woo Kim 		mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_VP_ENABLE);
336d8408326SSeung-Woo Kim 		break;
337d8408326SSeung-Woo Kim 	}
338d8408326SSeung-Woo Kim }
339d8408326SSeung-Woo Kim 
340d8408326SSeung-Woo Kim static void mixer_run(struct mixer_context *ctx)
341d8408326SSeung-Woo Kim {
342d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
343d8408326SSeung-Woo Kim 
344d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_STATUS, ~0, MXR_STATUS_REG_RUN);
345d8408326SSeung-Woo Kim 
346d8408326SSeung-Woo Kim 	mixer_regs_dump(ctx);
347d8408326SSeung-Woo Kim }
348d8408326SSeung-Woo Kim 
349d8408326SSeung-Woo Kim static void vp_video_buffer(struct mixer_context *ctx, int win)
350d8408326SSeung-Woo Kim {
351d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
352d8408326SSeung-Woo Kim 	unsigned long flags;
353d8408326SSeung-Woo Kim 	struct hdmi_win_data *win_data;
354d8408326SSeung-Woo Kim 	unsigned int full_width, full_height, width, height;
355d8408326SSeung-Woo Kim 	unsigned int x_ratio, y_ratio;
356d8408326SSeung-Woo Kim 	unsigned int src_x_offset, src_y_offset, dst_x_offset, dst_y_offset;
357d8408326SSeung-Woo Kim 	unsigned int mode_width, mode_height;
358d8408326SSeung-Woo Kim 	unsigned int buf_num;
359d8408326SSeung-Woo Kim 	dma_addr_t luma_addr[2], chroma_addr[2];
360d8408326SSeung-Woo Kim 	bool tiled_mode = false;
361d8408326SSeung-Woo Kim 	bool crcb_mode = false;
362d8408326SSeung-Woo Kim 	u32 val;
363d8408326SSeung-Woo Kim 
364d8408326SSeung-Woo Kim 	win_data = &ctx->win_data[win];
365d8408326SSeung-Woo Kim 
366d8408326SSeung-Woo Kim 	switch (win_data->pixel_format) {
367d8408326SSeung-Woo Kim 	case DRM_FORMAT_NV12MT:
368d8408326SSeung-Woo Kim 		tiled_mode = true;
369d8408326SSeung-Woo Kim 	case DRM_FORMAT_NV12M:
370d8408326SSeung-Woo Kim 		crcb_mode = false;
371d8408326SSeung-Woo Kim 		buf_num = 2;
372d8408326SSeung-Woo Kim 		break;
373d8408326SSeung-Woo Kim 	/* TODO: single buffer format NV12, NV21 */
374d8408326SSeung-Woo Kim 	default:
375d8408326SSeung-Woo Kim 		/* ignore pixel format at disable time */
376d8408326SSeung-Woo Kim 		if (!win_data->dma_addr)
377d8408326SSeung-Woo Kim 			break;
378d8408326SSeung-Woo Kim 
379d8408326SSeung-Woo Kim 		DRM_ERROR("pixel format for vp is wrong [%d].\n",
380d8408326SSeung-Woo Kim 				win_data->pixel_format);
381d8408326SSeung-Woo Kim 		return;
382d8408326SSeung-Woo Kim 	}
383d8408326SSeung-Woo Kim 
384d8408326SSeung-Woo Kim 	full_width = win_data->fb_width;
385d8408326SSeung-Woo Kim 	full_height = win_data->fb_height;
386d8408326SSeung-Woo Kim 	width = win_data->crtc_width;
387d8408326SSeung-Woo Kim 	height = win_data->crtc_height;
388d8408326SSeung-Woo Kim 	mode_width = win_data->mode_width;
389d8408326SSeung-Woo Kim 	mode_height = win_data->mode_height;
390d8408326SSeung-Woo Kim 
391d8408326SSeung-Woo Kim 	/* scaling feature: (src << 16) / dst */
392d8408326SSeung-Woo Kim 	x_ratio = (width << 16) / width;
393d8408326SSeung-Woo Kim 	y_ratio = (height << 16) / height;
394d8408326SSeung-Woo Kim 
395d8408326SSeung-Woo Kim 	src_x_offset = win_data->fb_x;
396d8408326SSeung-Woo Kim 	src_y_offset = win_data->fb_y;
397d8408326SSeung-Woo Kim 	dst_x_offset = win_data->crtc_x;
398d8408326SSeung-Woo Kim 	dst_y_offset = win_data->crtc_y;
399d8408326SSeung-Woo Kim 
400d8408326SSeung-Woo Kim 	if (buf_num == 2) {
401d8408326SSeung-Woo Kim 		luma_addr[0] = win_data->dma_addr;
402d8408326SSeung-Woo Kim 		chroma_addr[0] = win_data->chroma_dma_addr;
403d8408326SSeung-Woo Kim 	} else {
404d8408326SSeung-Woo Kim 		luma_addr[0] = win_data->dma_addr;
405d8408326SSeung-Woo Kim 		chroma_addr[0] = win_data->dma_addr
406d8408326SSeung-Woo Kim 			+ (full_width * full_height);
407d8408326SSeung-Woo Kim 	}
408d8408326SSeung-Woo Kim 
409d8408326SSeung-Woo Kim 	if (win_data->scan_flags & DRM_MODE_FLAG_INTERLACE) {
410d8408326SSeung-Woo Kim 		ctx->interlace = true;
411d8408326SSeung-Woo Kim 		if (tiled_mode) {
412d8408326SSeung-Woo Kim 			luma_addr[1] = luma_addr[0] + 0x40;
413d8408326SSeung-Woo Kim 			chroma_addr[1] = chroma_addr[0] + 0x40;
414d8408326SSeung-Woo Kim 		} else {
415d8408326SSeung-Woo Kim 			luma_addr[1] = luma_addr[0] + full_width;
416d8408326SSeung-Woo Kim 			chroma_addr[1] = chroma_addr[0] + full_width;
417d8408326SSeung-Woo Kim 		}
418d8408326SSeung-Woo Kim 	} else {
419d8408326SSeung-Woo Kim 		ctx->interlace = false;
420d8408326SSeung-Woo Kim 		luma_addr[1] = 0;
421d8408326SSeung-Woo Kim 		chroma_addr[1] = 0;
422d8408326SSeung-Woo Kim 	}
423d8408326SSeung-Woo Kim 
424d8408326SSeung-Woo Kim 	spin_lock_irqsave(&res->reg_slock, flags);
425d8408326SSeung-Woo Kim 	mixer_vsync_set_update(ctx, false);
426d8408326SSeung-Woo Kim 
427d8408326SSeung-Woo Kim 	/* interlace or progressive scan mode */
428d8408326SSeung-Woo Kim 	val = (ctx->interlace ? ~0 : 0);
429d8408326SSeung-Woo Kim 	vp_reg_writemask(res, VP_MODE, val, VP_MODE_LINE_SKIP);
430d8408326SSeung-Woo Kim 
431d8408326SSeung-Woo Kim 	/* setup format */
432d8408326SSeung-Woo Kim 	val = (crcb_mode ? VP_MODE_NV21 : VP_MODE_NV12);
433d8408326SSeung-Woo Kim 	val |= (tiled_mode ? VP_MODE_MEM_TILED : VP_MODE_MEM_LINEAR);
434d8408326SSeung-Woo Kim 	vp_reg_writemask(res, VP_MODE, val, VP_MODE_FMT_MASK);
435d8408326SSeung-Woo Kim 
436d8408326SSeung-Woo Kim 	/* setting size of input image */
437d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_IMG_SIZE_Y, VP_IMG_HSIZE(full_width) |
438d8408326SSeung-Woo Kim 		VP_IMG_VSIZE(full_height));
439d8408326SSeung-Woo Kim 	/* chroma height has to reduced by 2 to avoid chroma distorions */
440d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_IMG_SIZE_C, VP_IMG_HSIZE(full_width) |
441d8408326SSeung-Woo Kim 		VP_IMG_VSIZE(full_height / 2));
442d8408326SSeung-Woo Kim 
443d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_SRC_WIDTH, width);
444d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_SRC_HEIGHT, height);
445d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_SRC_H_POSITION,
446d8408326SSeung-Woo Kim 			VP_SRC_H_POSITION_VAL(src_x_offset));
447d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_SRC_V_POSITION, src_y_offset);
448d8408326SSeung-Woo Kim 
449d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_DST_WIDTH, width);
450d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_DST_H_POSITION, dst_x_offset);
451d8408326SSeung-Woo Kim 	if (ctx->interlace) {
452d8408326SSeung-Woo Kim 		vp_reg_write(res, VP_DST_HEIGHT, height / 2);
453d8408326SSeung-Woo Kim 		vp_reg_write(res, VP_DST_V_POSITION, dst_y_offset / 2);
454d8408326SSeung-Woo Kim 	} else {
455d8408326SSeung-Woo Kim 		vp_reg_write(res, VP_DST_HEIGHT, height);
456d8408326SSeung-Woo Kim 		vp_reg_write(res, VP_DST_V_POSITION, dst_y_offset);
457d8408326SSeung-Woo Kim 	}
458d8408326SSeung-Woo Kim 
459d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_H_RATIO, x_ratio);
460d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_V_RATIO, y_ratio);
461d8408326SSeung-Woo Kim 
462d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_ENDIAN_MODE, VP_ENDIAN_MODE_LITTLE);
463d8408326SSeung-Woo Kim 
464d8408326SSeung-Woo Kim 	/* set buffer address to vp */
465d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_TOP_Y_PTR, luma_addr[0]);
466d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_BOT_Y_PTR, luma_addr[1]);
467d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_TOP_C_PTR, chroma_addr[0]);
468d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_BOT_C_PTR, chroma_addr[1]);
469d8408326SSeung-Woo Kim 
470d8408326SSeung-Woo Kim 	mixer_cfg_scan(ctx, mode_height);
471d8408326SSeung-Woo Kim 	mixer_cfg_rgb_fmt(ctx, mode_height);
472d8408326SSeung-Woo Kim 	mixer_cfg_layer(ctx, win, true);
473d8408326SSeung-Woo Kim 	mixer_run(ctx);
474d8408326SSeung-Woo Kim 
475d8408326SSeung-Woo Kim 	mixer_vsync_set_update(ctx, true);
476d8408326SSeung-Woo Kim 	spin_unlock_irqrestore(&res->reg_slock, flags);
477d8408326SSeung-Woo Kim 
478d8408326SSeung-Woo Kim 	vp_regs_dump(ctx);
479d8408326SSeung-Woo Kim }
480d8408326SSeung-Woo Kim 
481d8408326SSeung-Woo Kim static void mixer_graph_buffer(struct mixer_context *ctx, int win)
482d8408326SSeung-Woo Kim {
483d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
484d8408326SSeung-Woo Kim 	unsigned long flags;
485d8408326SSeung-Woo Kim 	struct hdmi_win_data *win_data;
486d8408326SSeung-Woo Kim 	unsigned int full_width, width, height;
487d8408326SSeung-Woo Kim 	unsigned int x_ratio, y_ratio;
488d8408326SSeung-Woo Kim 	unsigned int src_x_offset, src_y_offset, dst_x_offset, dst_y_offset;
489d8408326SSeung-Woo Kim 	unsigned int mode_width, mode_height;
490d8408326SSeung-Woo Kim 	dma_addr_t dma_addr;
491d8408326SSeung-Woo Kim 	unsigned int fmt;
492d8408326SSeung-Woo Kim 	u32 val;
493d8408326SSeung-Woo Kim 
494d8408326SSeung-Woo Kim 	win_data = &ctx->win_data[win];
495d8408326SSeung-Woo Kim 
496d8408326SSeung-Woo Kim 	#define RGB565 4
497d8408326SSeung-Woo Kim 	#define ARGB1555 5
498d8408326SSeung-Woo Kim 	#define ARGB4444 6
499d8408326SSeung-Woo Kim 	#define ARGB8888 7
500d8408326SSeung-Woo Kim 
501d8408326SSeung-Woo Kim 	switch (win_data->bpp) {
502d8408326SSeung-Woo Kim 	case 16:
503d8408326SSeung-Woo Kim 		fmt = ARGB4444;
504d8408326SSeung-Woo Kim 		break;
505d8408326SSeung-Woo Kim 	case 32:
506d8408326SSeung-Woo Kim 		fmt = ARGB8888;
507d8408326SSeung-Woo Kim 		break;
508d8408326SSeung-Woo Kim 	default:
509d8408326SSeung-Woo Kim 		fmt = ARGB8888;
510d8408326SSeung-Woo Kim 	}
511d8408326SSeung-Woo Kim 
512d8408326SSeung-Woo Kim 	dma_addr = win_data->dma_addr;
513d8408326SSeung-Woo Kim 	full_width = win_data->fb_width;
514d8408326SSeung-Woo Kim 	width = win_data->crtc_width;
515d8408326SSeung-Woo Kim 	height = win_data->crtc_height;
516d8408326SSeung-Woo Kim 	mode_width = win_data->mode_width;
517d8408326SSeung-Woo Kim 	mode_height = win_data->mode_height;
518d8408326SSeung-Woo Kim 
519d8408326SSeung-Woo Kim 	/* 2x scaling feature */
520d8408326SSeung-Woo Kim 	x_ratio = 0;
521d8408326SSeung-Woo Kim 	y_ratio = 0;
522d8408326SSeung-Woo Kim 
523d8408326SSeung-Woo Kim 	src_x_offset = win_data->fb_x;
524d8408326SSeung-Woo Kim 	src_y_offset = win_data->fb_y;
525d8408326SSeung-Woo Kim 	dst_x_offset = win_data->crtc_x;
526d8408326SSeung-Woo Kim 	dst_y_offset = win_data->crtc_y;
527d8408326SSeung-Woo Kim 
528d8408326SSeung-Woo Kim 	/* converting dma address base and source offset */
529d8408326SSeung-Woo Kim 	dma_addr = dma_addr
530d8408326SSeung-Woo Kim 		+ (src_x_offset * win_data->bpp >> 3)
531d8408326SSeung-Woo Kim 		+ (src_y_offset * full_width * win_data->bpp >> 3);
532d8408326SSeung-Woo Kim 	src_x_offset = 0;
533d8408326SSeung-Woo Kim 	src_y_offset = 0;
534d8408326SSeung-Woo Kim 
535d8408326SSeung-Woo Kim 	if (win_data->scan_flags & DRM_MODE_FLAG_INTERLACE)
536d8408326SSeung-Woo Kim 		ctx->interlace = true;
537d8408326SSeung-Woo Kim 	else
538d8408326SSeung-Woo Kim 		ctx->interlace = false;
539d8408326SSeung-Woo Kim 
540d8408326SSeung-Woo Kim 	spin_lock_irqsave(&res->reg_slock, flags);
541d8408326SSeung-Woo Kim 	mixer_vsync_set_update(ctx, false);
542d8408326SSeung-Woo Kim 
543d8408326SSeung-Woo Kim 	/* setup format */
544d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_GRAPHIC_CFG(win),
545d8408326SSeung-Woo Kim 		MXR_GRP_CFG_FORMAT_VAL(fmt), MXR_GRP_CFG_FORMAT_MASK);
546d8408326SSeung-Woo Kim 
547d8408326SSeung-Woo Kim 	/* setup geometry */
548d8408326SSeung-Woo Kim 	mixer_reg_write(res, MXR_GRAPHIC_SPAN(win), full_width);
549d8408326SSeung-Woo Kim 
550d8408326SSeung-Woo Kim 	val  = MXR_GRP_WH_WIDTH(width);
551d8408326SSeung-Woo Kim 	val |= MXR_GRP_WH_HEIGHT(height);
552d8408326SSeung-Woo Kim 	val |= MXR_GRP_WH_H_SCALE(x_ratio);
553d8408326SSeung-Woo Kim 	val |= MXR_GRP_WH_V_SCALE(y_ratio);
554d8408326SSeung-Woo Kim 	mixer_reg_write(res, MXR_GRAPHIC_WH(win), val);
555d8408326SSeung-Woo Kim 
556d8408326SSeung-Woo Kim 	/* setup offsets in source image */
557d8408326SSeung-Woo Kim 	val  = MXR_GRP_SXY_SX(src_x_offset);
558d8408326SSeung-Woo Kim 	val |= MXR_GRP_SXY_SY(src_y_offset);
559d8408326SSeung-Woo Kim 	mixer_reg_write(res, MXR_GRAPHIC_SXY(win), val);
560d8408326SSeung-Woo Kim 
561d8408326SSeung-Woo Kim 	/* setup offsets in display image */
562d8408326SSeung-Woo Kim 	val  = MXR_GRP_DXY_DX(dst_x_offset);
563d8408326SSeung-Woo Kim 	val |= MXR_GRP_DXY_DY(dst_y_offset);
564d8408326SSeung-Woo Kim 	mixer_reg_write(res, MXR_GRAPHIC_DXY(win), val);
565d8408326SSeung-Woo Kim 
566d8408326SSeung-Woo Kim 	/* set buffer address to mixer */
567d8408326SSeung-Woo Kim 	mixer_reg_write(res, MXR_GRAPHIC_BASE(win), dma_addr);
568d8408326SSeung-Woo Kim 
569d8408326SSeung-Woo Kim 	mixer_cfg_scan(ctx, mode_height);
570d8408326SSeung-Woo Kim 	mixer_cfg_rgb_fmt(ctx, mode_height);
571d8408326SSeung-Woo Kim 	mixer_cfg_layer(ctx, win, true);
572d8408326SSeung-Woo Kim 	mixer_run(ctx);
573d8408326SSeung-Woo Kim 
574d8408326SSeung-Woo Kim 	mixer_vsync_set_update(ctx, true);
575d8408326SSeung-Woo Kim 	spin_unlock_irqrestore(&res->reg_slock, flags);
576d8408326SSeung-Woo Kim }
577d8408326SSeung-Woo Kim 
578d8408326SSeung-Woo Kim static void vp_win_reset(struct mixer_context *ctx)
579d8408326SSeung-Woo Kim {
580d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
581d8408326SSeung-Woo Kim 	int tries = 100;
582d8408326SSeung-Woo Kim 
583d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_SRESET, VP_SRESET_PROCESSING);
584d8408326SSeung-Woo Kim 	for (tries = 100; tries; --tries) {
585d8408326SSeung-Woo Kim 		/* waiting until VP_SRESET_PROCESSING is 0 */
586d8408326SSeung-Woo Kim 		if (~vp_reg_read(res, VP_SRESET) & VP_SRESET_PROCESSING)
587d8408326SSeung-Woo Kim 			break;
588d8408326SSeung-Woo Kim 		mdelay(10);
589d8408326SSeung-Woo Kim 	}
590d8408326SSeung-Woo Kim 	WARN(tries == 0, "failed to reset Video Processor\n");
591d8408326SSeung-Woo Kim }
592d8408326SSeung-Woo Kim 
593*cf8fc4f1SJoonyoung Shim static void mixer_win_reset(struct mixer_context *ctx)
594*cf8fc4f1SJoonyoung Shim {
595*cf8fc4f1SJoonyoung Shim 	struct mixer_resources *res = &ctx->mixer_res;
596*cf8fc4f1SJoonyoung Shim 	unsigned long flags;
597*cf8fc4f1SJoonyoung Shim 	u32 val; /* value stored to register */
598*cf8fc4f1SJoonyoung Shim 
599*cf8fc4f1SJoonyoung Shim 	spin_lock_irqsave(&res->reg_slock, flags);
600*cf8fc4f1SJoonyoung Shim 	mixer_vsync_set_update(ctx, false);
601*cf8fc4f1SJoonyoung Shim 
602*cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_CFG, MXR_CFG_DST_HDMI, MXR_CFG_DST_MASK);
603*cf8fc4f1SJoonyoung Shim 
604*cf8fc4f1SJoonyoung Shim 	/* set output in RGB888 mode */
605*cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_CFG, MXR_CFG_OUT_RGB888, MXR_CFG_OUT_MASK);
606*cf8fc4f1SJoonyoung Shim 
607*cf8fc4f1SJoonyoung Shim 	/* 16 beat burst in DMA */
608*cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_STATUS, MXR_STATUS_16_BURST,
609*cf8fc4f1SJoonyoung Shim 		MXR_STATUS_BURST_MASK);
610*cf8fc4f1SJoonyoung Shim 
611*cf8fc4f1SJoonyoung Shim 	/* setting default layer priority: layer1 > layer0 > video
612*cf8fc4f1SJoonyoung Shim 	 * because typical usage scenario would be
613*cf8fc4f1SJoonyoung Shim 	 * layer1 - OSD
614*cf8fc4f1SJoonyoung Shim 	 * layer0 - framebuffer
615*cf8fc4f1SJoonyoung Shim 	 * video - video overlay
616*cf8fc4f1SJoonyoung Shim 	 */
617*cf8fc4f1SJoonyoung Shim 	val = MXR_LAYER_CFG_GRP1_VAL(3);
618*cf8fc4f1SJoonyoung Shim 	val |= MXR_LAYER_CFG_GRP0_VAL(2);
619*cf8fc4f1SJoonyoung Shim 	val |= MXR_LAYER_CFG_VP_VAL(1);
620*cf8fc4f1SJoonyoung Shim 	mixer_reg_write(res, MXR_LAYER_CFG, val);
621*cf8fc4f1SJoonyoung Shim 
622*cf8fc4f1SJoonyoung Shim 	/* setting background color */
623*cf8fc4f1SJoonyoung Shim 	mixer_reg_write(res, MXR_BG_COLOR0, 0x008080);
624*cf8fc4f1SJoonyoung Shim 	mixer_reg_write(res, MXR_BG_COLOR1, 0x008080);
625*cf8fc4f1SJoonyoung Shim 	mixer_reg_write(res, MXR_BG_COLOR2, 0x008080);
626*cf8fc4f1SJoonyoung Shim 
627*cf8fc4f1SJoonyoung Shim 	/* setting graphical layers */
628*cf8fc4f1SJoonyoung Shim 
629*cf8fc4f1SJoonyoung Shim 	val  = MXR_GRP_CFG_COLOR_KEY_DISABLE; /* no blank key */
630*cf8fc4f1SJoonyoung Shim 	val |= MXR_GRP_CFG_WIN_BLEND_EN;
631*cf8fc4f1SJoonyoung Shim 	val |= MXR_GRP_CFG_ALPHA_VAL(0xff); /* non-transparent alpha */
632*cf8fc4f1SJoonyoung Shim 
633*cf8fc4f1SJoonyoung Shim 	/* the same configuration for both layers */
634*cf8fc4f1SJoonyoung Shim 	mixer_reg_write(res, MXR_GRAPHIC_CFG(0), val);
635*cf8fc4f1SJoonyoung Shim 
636*cf8fc4f1SJoonyoung Shim 	val |= MXR_GRP_CFG_BLEND_PRE_MUL;
637*cf8fc4f1SJoonyoung Shim 	val |= MXR_GRP_CFG_PIXEL_BLEND_EN;
638*cf8fc4f1SJoonyoung Shim 	mixer_reg_write(res, MXR_GRAPHIC_CFG(1), val);
639*cf8fc4f1SJoonyoung Shim 
640*cf8fc4f1SJoonyoung Shim 	/* configuration of Video Processor Registers */
641*cf8fc4f1SJoonyoung Shim 	vp_win_reset(ctx);
642*cf8fc4f1SJoonyoung Shim 	vp_default_filter(res);
643*cf8fc4f1SJoonyoung Shim 
644*cf8fc4f1SJoonyoung Shim 	/* disable all layers */
645*cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP0_ENABLE);
646*cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP1_ENABLE);
647*cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_VP_ENABLE);
648*cf8fc4f1SJoonyoung Shim 
649*cf8fc4f1SJoonyoung Shim 	mixer_vsync_set_update(ctx, true);
650*cf8fc4f1SJoonyoung Shim 	spin_unlock_irqrestore(&res->reg_slock, flags);
651*cf8fc4f1SJoonyoung Shim }
652*cf8fc4f1SJoonyoung Shim 
653*cf8fc4f1SJoonyoung Shim static void mixer_poweron(struct mixer_context *ctx)
654*cf8fc4f1SJoonyoung Shim {
655*cf8fc4f1SJoonyoung Shim 	struct mixer_resources *res = &ctx->mixer_res;
656*cf8fc4f1SJoonyoung Shim 
657*cf8fc4f1SJoonyoung Shim 	DRM_DEBUG_KMS("[%d] %s\n", __LINE__, __func__);
658*cf8fc4f1SJoonyoung Shim 
659*cf8fc4f1SJoonyoung Shim 	mutex_lock(&ctx->mixer_mutex);
660*cf8fc4f1SJoonyoung Shim 	if (ctx->powered) {
661*cf8fc4f1SJoonyoung Shim 		mutex_unlock(&ctx->mixer_mutex);
662*cf8fc4f1SJoonyoung Shim 		return;
663*cf8fc4f1SJoonyoung Shim 	}
664*cf8fc4f1SJoonyoung Shim 	ctx->powered = true;
665*cf8fc4f1SJoonyoung Shim 	mutex_unlock(&ctx->mixer_mutex);
666*cf8fc4f1SJoonyoung Shim 
667*cf8fc4f1SJoonyoung Shim 	pm_runtime_get_sync(ctx->dev);
668*cf8fc4f1SJoonyoung Shim 
669*cf8fc4f1SJoonyoung Shim 	clk_enable(res->mixer);
670*cf8fc4f1SJoonyoung Shim 	clk_enable(res->vp);
671*cf8fc4f1SJoonyoung Shim 	clk_enable(res->sclk_mixer);
672*cf8fc4f1SJoonyoung Shim 
673*cf8fc4f1SJoonyoung Shim 	mixer_reg_write(res, MXR_INT_EN, ctx->int_en);
674*cf8fc4f1SJoonyoung Shim 	mixer_win_reset(ctx);
675*cf8fc4f1SJoonyoung Shim }
676*cf8fc4f1SJoonyoung Shim 
677*cf8fc4f1SJoonyoung Shim static void mixer_poweroff(struct mixer_context *ctx)
678*cf8fc4f1SJoonyoung Shim {
679*cf8fc4f1SJoonyoung Shim 	struct mixer_resources *res = &ctx->mixer_res;
680*cf8fc4f1SJoonyoung Shim 
681*cf8fc4f1SJoonyoung Shim 	DRM_DEBUG_KMS("[%d] %s\n", __LINE__, __func__);
682*cf8fc4f1SJoonyoung Shim 
683*cf8fc4f1SJoonyoung Shim 	mutex_lock(&ctx->mixer_mutex);
684*cf8fc4f1SJoonyoung Shim 	if (!ctx->powered)
685*cf8fc4f1SJoonyoung Shim 		goto out;
686*cf8fc4f1SJoonyoung Shim 	mutex_unlock(&ctx->mixer_mutex);
687*cf8fc4f1SJoonyoung Shim 
688*cf8fc4f1SJoonyoung Shim 	ctx->int_en = mixer_reg_read(res, MXR_INT_EN);
689*cf8fc4f1SJoonyoung Shim 
690*cf8fc4f1SJoonyoung Shim 	clk_disable(res->mixer);
691*cf8fc4f1SJoonyoung Shim 	clk_disable(res->vp);
692*cf8fc4f1SJoonyoung Shim 	clk_disable(res->sclk_mixer);
693*cf8fc4f1SJoonyoung Shim 
694*cf8fc4f1SJoonyoung Shim 	pm_runtime_put_sync(ctx->dev);
695*cf8fc4f1SJoonyoung Shim 
696*cf8fc4f1SJoonyoung Shim 	mutex_lock(&ctx->mixer_mutex);
697*cf8fc4f1SJoonyoung Shim 	ctx->powered = false;
698*cf8fc4f1SJoonyoung Shim 
699*cf8fc4f1SJoonyoung Shim out:
700*cf8fc4f1SJoonyoung Shim 	mutex_unlock(&ctx->mixer_mutex);
701*cf8fc4f1SJoonyoung Shim }
702*cf8fc4f1SJoonyoung Shim 
703d8408326SSeung-Woo Kim static int mixer_enable_vblank(void *ctx, int pipe)
704d8408326SSeung-Woo Kim {
705d8408326SSeung-Woo Kim 	struct mixer_context *mixer_ctx = ctx;
706d8408326SSeung-Woo Kim 	struct mixer_resources *res = &mixer_ctx->mixer_res;
707d8408326SSeung-Woo Kim 
708d8408326SSeung-Woo Kim 	DRM_DEBUG_KMS("[%d] %s\n", __LINE__, __func__);
709d8408326SSeung-Woo Kim 
710d8408326SSeung-Woo Kim 	mixer_ctx->pipe = pipe;
711d8408326SSeung-Woo Kim 
712d8408326SSeung-Woo Kim 	/* enable vsync interrupt */
713d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_INT_EN, MXR_INT_EN_VSYNC,
714d8408326SSeung-Woo Kim 			MXR_INT_EN_VSYNC);
715d8408326SSeung-Woo Kim 
716d8408326SSeung-Woo Kim 	return 0;
717d8408326SSeung-Woo Kim }
718d8408326SSeung-Woo Kim 
719d8408326SSeung-Woo Kim static void mixer_disable_vblank(void *ctx)
720d8408326SSeung-Woo Kim {
721d8408326SSeung-Woo Kim 	struct mixer_context *mixer_ctx = ctx;
722d8408326SSeung-Woo Kim 	struct mixer_resources *res = &mixer_ctx->mixer_res;
723d8408326SSeung-Woo Kim 
724d8408326SSeung-Woo Kim 	DRM_DEBUG_KMS("[%d] %s\n", __LINE__, __func__);
725d8408326SSeung-Woo Kim 
726d8408326SSeung-Woo Kim 	/* disable vsync interrupt */
727d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_INT_EN, 0, MXR_INT_EN_VSYNC);
728d8408326SSeung-Woo Kim }
729d8408326SSeung-Woo Kim 
730*cf8fc4f1SJoonyoung Shim static void mixer_dpms(void *ctx, int mode)
731*cf8fc4f1SJoonyoung Shim {
732*cf8fc4f1SJoonyoung Shim 	struct mixer_context *mixer_ctx = ctx;
733*cf8fc4f1SJoonyoung Shim 
734*cf8fc4f1SJoonyoung Shim 	DRM_DEBUG_KMS("[%d] %s\n", __LINE__, __func__);
735*cf8fc4f1SJoonyoung Shim 
736*cf8fc4f1SJoonyoung Shim 	switch (mode) {
737*cf8fc4f1SJoonyoung Shim 	case DRM_MODE_DPMS_ON:
738*cf8fc4f1SJoonyoung Shim 		mixer_poweron(mixer_ctx);
739*cf8fc4f1SJoonyoung Shim 		break;
740*cf8fc4f1SJoonyoung Shim 	case DRM_MODE_DPMS_STANDBY:
741*cf8fc4f1SJoonyoung Shim 	case DRM_MODE_DPMS_SUSPEND:
742*cf8fc4f1SJoonyoung Shim 	case DRM_MODE_DPMS_OFF:
743*cf8fc4f1SJoonyoung Shim 		mixer_poweroff(mixer_ctx);
744*cf8fc4f1SJoonyoung Shim 		break;
745*cf8fc4f1SJoonyoung Shim 	default:
746*cf8fc4f1SJoonyoung Shim 		DRM_DEBUG_KMS("unknown dpms mode: %d\n", mode);
747*cf8fc4f1SJoonyoung Shim 		break;
748*cf8fc4f1SJoonyoung Shim 	}
749*cf8fc4f1SJoonyoung Shim }
750*cf8fc4f1SJoonyoung Shim 
751d8408326SSeung-Woo Kim static void mixer_win_mode_set(void *ctx,
752d8408326SSeung-Woo Kim 			      struct exynos_drm_overlay *overlay)
753d8408326SSeung-Woo Kim {
754d8408326SSeung-Woo Kim 	struct mixer_context *mixer_ctx = ctx;
755d8408326SSeung-Woo Kim 	struct hdmi_win_data *win_data;
756d8408326SSeung-Woo Kim 	int win;
757d8408326SSeung-Woo Kim 
758d8408326SSeung-Woo Kim 	DRM_DEBUG_KMS("[%d] %s\n", __LINE__, __func__);
759d8408326SSeung-Woo Kim 
760d8408326SSeung-Woo Kim 	if (!overlay) {
761d8408326SSeung-Woo Kim 		DRM_ERROR("overlay is NULL\n");
762d8408326SSeung-Woo Kim 		return;
763d8408326SSeung-Woo Kim 	}
764d8408326SSeung-Woo Kim 
765d8408326SSeung-Woo Kim 	DRM_DEBUG_KMS("set [%d]x[%d] at (%d,%d) to [%d]x[%d] at (%d,%d)\n",
766d8408326SSeung-Woo Kim 				 overlay->fb_width, overlay->fb_height,
767d8408326SSeung-Woo Kim 				 overlay->fb_x, overlay->fb_y,
768d8408326SSeung-Woo Kim 				 overlay->crtc_width, overlay->crtc_height,
769d8408326SSeung-Woo Kim 				 overlay->crtc_x, overlay->crtc_y);
770d8408326SSeung-Woo Kim 
771d8408326SSeung-Woo Kim 	win = overlay->zpos;
772d8408326SSeung-Woo Kim 	if (win == DEFAULT_ZPOS)
773a2ee151bSJoonyoung Shim 		win = MIXER_DEFAULT_WIN;
774d8408326SSeung-Woo Kim 
775a634dd54SJoonyoung Shim 	if (win < 0 || win > MIXER_WIN_NR) {
776*cf8fc4f1SJoonyoung Shim 		DRM_ERROR("mixer window[%d] is wrong\n", win);
777d8408326SSeung-Woo Kim 		return;
778d8408326SSeung-Woo Kim 	}
779d8408326SSeung-Woo Kim 
780d8408326SSeung-Woo Kim 	win_data = &mixer_ctx->win_data[win];
781d8408326SSeung-Woo Kim 
782d8408326SSeung-Woo Kim 	win_data->dma_addr = overlay->dma_addr[0];
783d8408326SSeung-Woo Kim 	win_data->vaddr = overlay->vaddr[0];
784d8408326SSeung-Woo Kim 	win_data->chroma_dma_addr = overlay->dma_addr[1];
785d8408326SSeung-Woo Kim 	win_data->chroma_vaddr = overlay->vaddr[1];
786d8408326SSeung-Woo Kim 	win_data->pixel_format = overlay->pixel_format;
787d8408326SSeung-Woo Kim 	win_data->bpp = overlay->bpp;
788d8408326SSeung-Woo Kim 
789d8408326SSeung-Woo Kim 	win_data->crtc_x = overlay->crtc_x;
790d8408326SSeung-Woo Kim 	win_data->crtc_y = overlay->crtc_y;
791d8408326SSeung-Woo Kim 	win_data->crtc_width = overlay->crtc_width;
792d8408326SSeung-Woo Kim 	win_data->crtc_height = overlay->crtc_height;
793d8408326SSeung-Woo Kim 
794d8408326SSeung-Woo Kim 	win_data->fb_x = overlay->fb_x;
795d8408326SSeung-Woo Kim 	win_data->fb_y = overlay->fb_y;
796d8408326SSeung-Woo Kim 	win_data->fb_width = overlay->fb_width;
797d8408326SSeung-Woo Kim 	win_data->fb_height = overlay->fb_height;
798d8408326SSeung-Woo Kim 
799d8408326SSeung-Woo Kim 	win_data->mode_width = overlay->mode_width;
800d8408326SSeung-Woo Kim 	win_data->mode_height = overlay->mode_height;
801d8408326SSeung-Woo Kim 
802d8408326SSeung-Woo Kim 	win_data->scan_flags = overlay->scan_flag;
803d8408326SSeung-Woo Kim }
804d8408326SSeung-Woo Kim 
805*cf8fc4f1SJoonyoung Shim static void mixer_win_commit(void *ctx, int win)
806d8408326SSeung-Woo Kim {
807d8408326SSeung-Woo Kim 	struct mixer_context *mixer_ctx = ctx;
808d8408326SSeung-Woo Kim 
809d8408326SSeung-Woo Kim 	DRM_DEBUG_KMS("[%d] %s, win: %d\n", __LINE__, __func__, win);
810d8408326SSeung-Woo Kim 
811d8408326SSeung-Woo Kim 	if (win > 1)
812d8408326SSeung-Woo Kim 		vp_video_buffer(mixer_ctx, win);
813d8408326SSeung-Woo Kim 	else
814d8408326SSeung-Woo Kim 		mixer_graph_buffer(mixer_ctx, win);
815d8408326SSeung-Woo Kim }
816d8408326SSeung-Woo Kim 
817*cf8fc4f1SJoonyoung Shim static void mixer_win_disable(void *ctx, int win)
818d8408326SSeung-Woo Kim {
819d8408326SSeung-Woo Kim 	struct mixer_context *mixer_ctx = ctx;
820d8408326SSeung-Woo Kim 	struct mixer_resources *res = &mixer_ctx->mixer_res;
821d8408326SSeung-Woo Kim 	unsigned long flags;
822d8408326SSeung-Woo Kim 
823d8408326SSeung-Woo Kim 	DRM_DEBUG_KMS("[%d] %s, win: %d\n", __LINE__, __func__, win);
824d8408326SSeung-Woo Kim 
825d8408326SSeung-Woo Kim 	spin_lock_irqsave(&res->reg_slock, flags);
826d8408326SSeung-Woo Kim 	mixer_vsync_set_update(mixer_ctx, false);
827d8408326SSeung-Woo Kim 
828d8408326SSeung-Woo Kim 	mixer_cfg_layer(mixer_ctx, win, false);
829d8408326SSeung-Woo Kim 
830d8408326SSeung-Woo Kim 	mixer_vsync_set_update(mixer_ctx, true);
831d8408326SSeung-Woo Kim 	spin_unlock_irqrestore(&res->reg_slock, flags);
832d8408326SSeung-Woo Kim }
833d8408326SSeung-Woo Kim 
834578b6065SJoonyoung Shim static struct exynos_mixer_ops mixer_ops = {
835578b6065SJoonyoung Shim 	/* manager */
836d8408326SSeung-Woo Kim 	.enable_vblank		= mixer_enable_vblank,
837d8408326SSeung-Woo Kim 	.disable_vblank		= mixer_disable_vblank,
838*cf8fc4f1SJoonyoung Shim 	.dpms			= mixer_dpms,
839578b6065SJoonyoung Shim 
840578b6065SJoonyoung Shim 	/* overlay */
841d8408326SSeung-Woo Kim 	.win_mode_set		= mixer_win_mode_set,
842d8408326SSeung-Woo Kim 	.win_commit		= mixer_win_commit,
843d8408326SSeung-Woo Kim 	.win_disable		= mixer_win_disable,
844d8408326SSeung-Woo Kim };
845d8408326SSeung-Woo Kim 
846d8408326SSeung-Woo Kim /* for pageflip event */
847d8408326SSeung-Woo Kim static void mixer_finish_pageflip(struct drm_device *drm_dev, int crtc)
848d8408326SSeung-Woo Kim {
849d8408326SSeung-Woo Kim 	struct exynos_drm_private *dev_priv = drm_dev->dev_private;
850d8408326SSeung-Woo Kim 	struct drm_pending_vblank_event *e, *t;
851d8408326SSeung-Woo Kim 	struct timeval now;
852d8408326SSeung-Woo Kim 	unsigned long flags;
853d8408326SSeung-Woo Kim 	bool is_checked = false;
854d8408326SSeung-Woo Kim 
855d8408326SSeung-Woo Kim 	spin_lock_irqsave(&drm_dev->event_lock, flags);
856d8408326SSeung-Woo Kim 
857d8408326SSeung-Woo Kim 	list_for_each_entry_safe(e, t, &dev_priv->pageflip_event_list,
858d8408326SSeung-Woo Kim 			base.link) {
859d8408326SSeung-Woo Kim 		/* if event's pipe isn't same as crtc then ignore it. */
860d8408326SSeung-Woo Kim 		if (crtc != e->pipe)
861d8408326SSeung-Woo Kim 			continue;
862d8408326SSeung-Woo Kim 
863d8408326SSeung-Woo Kim 		is_checked = true;
864d8408326SSeung-Woo Kim 		do_gettimeofday(&now);
865d8408326SSeung-Woo Kim 		e->event.sequence = 0;
866d8408326SSeung-Woo Kim 		e->event.tv_sec = now.tv_sec;
867d8408326SSeung-Woo Kim 		e->event.tv_usec = now.tv_usec;
868d8408326SSeung-Woo Kim 
869d8408326SSeung-Woo Kim 		list_move_tail(&e->base.link, &e->base.file_priv->event_list);
870d8408326SSeung-Woo Kim 		wake_up_interruptible(&e->base.file_priv->event_wait);
871d8408326SSeung-Woo Kim 	}
872d8408326SSeung-Woo Kim 
873d8408326SSeung-Woo Kim 	if (is_checked)
874c5614ae3SInki Dae 		/*
875c5614ae3SInki Dae 		 * call drm_vblank_put only in case that drm_vblank_get was
876c5614ae3SInki Dae 		 * called.
877c5614ae3SInki Dae 		 */
878c5614ae3SInki Dae 		if (atomic_read(&drm_dev->vblank_refcount[crtc]) > 0)
879d8408326SSeung-Woo Kim 			drm_vblank_put(drm_dev, crtc);
880d8408326SSeung-Woo Kim 
881d8408326SSeung-Woo Kim 	spin_unlock_irqrestore(&drm_dev->event_lock, flags);
882d8408326SSeung-Woo Kim }
883d8408326SSeung-Woo Kim 
884d8408326SSeung-Woo Kim static irqreturn_t mixer_irq_handler(int irq, void *arg)
885d8408326SSeung-Woo Kim {
886d8408326SSeung-Woo Kim 	struct exynos_drm_hdmi_context *drm_hdmi_ctx = arg;
887f9309d1bSJoonyoung Shim 	struct mixer_context *ctx = drm_hdmi_ctx->ctx;
888d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
889d8408326SSeung-Woo Kim 	u32 val, val_base;
890d8408326SSeung-Woo Kim 
891d8408326SSeung-Woo Kim 	spin_lock(&res->reg_slock);
892d8408326SSeung-Woo Kim 
893d8408326SSeung-Woo Kim 	/* read interrupt status for handling and clearing flags for VSYNC */
894d8408326SSeung-Woo Kim 	val = mixer_reg_read(res, MXR_INT_STATUS);
895d8408326SSeung-Woo Kim 
896d8408326SSeung-Woo Kim 	/* handling VSYNC */
897d8408326SSeung-Woo Kim 	if (val & MXR_INT_STATUS_VSYNC) {
898d8408326SSeung-Woo Kim 		/* interlace scan need to check shadow register */
899d8408326SSeung-Woo Kim 		if (ctx->interlace) {
900d8408326SSeung-Woo Kim 			val_base = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(0));
901d8408326SSeung-Woo Kim 			if (ctx->win_data[0].dma_addr != val_base)
902d8408326SSeung-Woo Kim 				goto out;
903d8408326SSeung-Woo Kim 
904d8408326SSeung-Woo Kim 			val_base = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(1));
905d8408326SSeung-Woo Kim 			if (ctx->win_data[1].dma_addr != val_base)
906d8408326SSeung-Woo Kim 				goto out;
907d8408326SSeung-Woo Kim 		}
908d8408326SSeung-Woo Kim 
909d8408326SSeung-Woo Kim 		drm_handle_vblank(drm_hdmi_ctx->drm_dev, ctx->pipe);
910d8408326SSeung-Woo Kim 		mixer_finish_pageflip(drm_hdmi_ctx->drm_dev, ctx->pipe);
911d8408326SSeung-Woo Kim 	}
912d8408326SSeung-Woo Kim 
913d8408326SSeung-Woo Kim out:
914d8408326SSeung-Woo Kim 	/* clear interrupts */
915d8408326SSeung-Woo Kim 	if (~val & MXR_INT_EN_VSYNC) {
916d8408326SSeung-Woo Kim 		/* vsync interrupt use different bit for read and clear */
917d8408326SSeung-Woo Kim 		val &= ~MXR_INT_EN_VSYNC;
918d8408326SSeung-Woo Kim 		val |= MXR_INT_CLEAR_VSYNC;
919d8408326SSeung-Woo Kim 	}
920d8408326SSeung-Woo Kim 	mixer_reg_write(res, MXR_INT_STATUS, val);
921d8408326SSeung-Woo Kim 
922d8408326SSeung-Woo Kim 	spin_unlock(&res->reg_slock);
923d8408326SSeung-Woo Kim 
924d8408326SSeung-Woo Kim 	return IRQ_HANDLED;
925d8408326SSeung-Woo Kim }
926d8408326SSeung-Woo Kim 
927d8408326SSeung-Woo Kim static int __devinit mixer_resources_init(struct exynos_drm_hdmi_context *ctx,
928d8408326SSeung-Woo Kim 				 struct platform_device *pdev)
929d8408326SSeung-Woo Kim {
930f9309d1bSJoonyoung Shim 	struct mixer_context *mixer_ctx = ctx->ctx;
931d8408326SSeung-Woo Kim 	struct device *dev = &pdev->dev;
932d8408326SSeung-Woo Kim 	struct mixer_resources *mixer_res = &mixer_ctx->mixer_res;
933d8408326SSeung-Woo Kim 	struct resource *res;
934d8408326SSeung-Woo Kim 	int ret;
935d8408326SSeung-Woo Kim 
936d8408326SSeung-Woo Kim 	spin_lock_init(&mixer_res->reg_slock);
937d8408326SSeung-Woo Kim 
938d8408326SSeung-Woo Kim 	mixer_res->mixer = clk_get(dev, "mixer");
939d8408326SSeung-Woo Kim 	if (IS_ERR_OR_NULL(mixer_res->mixer)) {
940d8408326SSeung-Woo Kim 		dev_err(dev, "failed to get clock 'mixer'\n");
941d8408326SSeung-Woo Kim 		ret = -ENODEV;
942d8408326SSeung-Woo Kim 		goto fail;
943d8408326SSeung-Woo Kim 	}
944d8408326SSeung-Woo Kim 	mixer_res->vp = clk_get(dev, "vp");
945d8408326SSeung-Woo Kim 	if (IS_ERR_OR_NULL(mixer_res->vp)) {
946d8408326SSeung-Woo Kim 		dev_err(dev, "failed to get clock 'vp'\n");
947d8408326SSeung-Woo Kim 		ret = -ENODEV;
948d8408326SSeung-Woo Kim 		goto fail;
949d8408326SSeung-Woo Kim 	}
950d8408326SSeung-Woo Kim 	mixer_res->sclk_mixer = clk_get(dev, "sclk_mixer");
951d8408326SSeung-Woo Kim 	if (IS_ERR_OR_NULL(mixer_res->sclk_mixer)) {
952d8408326SSeung-Woo Kim 		dev_err(dev, "failed to get clock 'sclk_mixer'\n");
953d8408326SSeung-Woo Kim 		ret = -ENODEV;
954d8408326SSeung-Woo Kim 		goto fail;
955d8408326SSeung-Woo Kim 	}
956d8408326SSeung-Woo Kim 	mixer_res->sclk_hdmi = clk_get(dev, "sclk_hdmi");
957d8408326SSeung-Woo Kim 	if (IS_ERR_OR_NULL(mixer_res->sclk_hdmi)) {
958d8408326SSeung-Woo Kim 		dev_err(dev, "failed to get clock 'sclk_hdmi'\n");
959d8408326SSeung-Woo Kim 		ret = -ENODEV;
960d8408326SSeung-Woo Kim 		goto fail;
961d8408326SSeung-Woo Kim 	}
962d8408326SSeung-Woo Kim 	mixer_res->sclk_dac = clk_get(dev, "sclk_dac");
963d8408326SSeung-Woo Kim 	if (IS_ERR_OR_NULL(mixer_res->sclk_dac)) {
964d8408326SSeung-Woo Kim 		dev_err(dev, "failed to get clock 'sclk_dac'\n");
965d8408326SSeung-Woo Kim 		ret = -ENODEV;
966d8408326SSeung-Woo Kim 		goto fail;
967d8408326SSeung-Woo Kim 	}
968d8408326SSeung-Woo Kim 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mxr");
969d8408326SSeung-Woo Kim 	if (res == NULL) {
970d8408326SSeung-Woo Kim 		dev_err(dev, "get memory resource failed.\n");
971d8408326SSeung-Woo Kim 		ret = -ENXIO;
972d8408326SSeung-Woo Kim 		goto fail;
973d8408326SSeung-Woo Kim 	}
974d8408326SSeung-Woo Kim 
975d8408326SSeung-Woo Kim 	clk_set_parent(mixer_res->sclk_mixer, mixer_res->sclk_hdmi);
976d8408326SSeung-Woo Kim 
977d8408326SSeung-Woo Kim 	mixer_res->mixer_regs = ioremap(res->start, resource_size(res));
978d8408326SSeung-Woo Kim 	if (mixer_res->mixer_regs == NULL) {
979d8408326SSeung-Woo Kim 		dev_err(dev, "register mapping failed.\n");
980d8408326SSeung-Woo Kim 		ret = -ENXIO;
981d8408326SSeung-Woo Kim 		goto fail;
982d8408326SSeung-Woo Kim 	}
983d8408326SSeung-Woo Kim 
984d8408326SSeung-Woo Kim 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "vp");
985d8408326SSeung-Woo Kim 	if (res == NULL) {
986d8408326SSeung-Woo Kim 		dev_err(dev, "get memory resource failed.\n");
987d8408326SSeung-Woo Kim 		ret = -ENXIO;
988d8408326SSeung-Woo Kim 		goto fail_mixer_regs;
989d8408326SSeung-Woo Kim 	}
990d8408326SSeung-Woo Kim 
991d8408326SSeung-Woo Kim 	mixer_res->vp_regs = ioremap(res->start, resource_size(res));
992d8408326SSeung-Woo Kim 	if (mixer_res->vp_regs == NULL) {
993d8408326SSeung-Woo Kim 		dev_err(dev, "register mapping failed.\n");
994d8408326SSeung-Woo Kim 		ret = -ENXIO;
995d8408326SSeung-Woo Kim 		goto fail_mixer_regs;
996d8408326SSeung-Woo Kim 	}
997d8408326SSeung-Woo Kim 
998d8408326SSeung-Woo Kim 	res = platform_get_resource_byname(pdev, IORESOURCE_IRQ, "irq");
999d8408326SSeung-Woo Kim 	if (res == NULL) {
1000d8408326SSeung-Woo Kim 		dev_err(dev, "get interrupt resource failed.\n");
1001d8408326SSeung-Woo Kim 		ret = -ENXIO;
1002d8408326SSeung-Woo Kim 		goto fail_vp_regs;
1003d8408326SSeung-Woo Kim 	}
1004d8408326SSeung-Woo Kim 
1005d8408326SSeung-Woo Kim 	ret = request_irq(res->start, mixer_irq_handler, 0, "drm_mixer", ctx);
1006d8408326SSeung-Woo Kim 	if (ret) {
1007d8408326SSeung-Woo Kim 		dev_err(dev, "request interrupt failed.\n");
1008d8408326SSeung-Woo Kim 		goto fail_vp_regs;
1009d8408326SSeung-Woo Kim 	}
1010d8408326SSeung-Woo Kim 	mixer_res->irq = res->start;
1011d8408326SSeung-Woo Kim 
1012d8408326SSeung-Woo Kim 	return 0;
1013d8408326SSeung-Woo Kim 
1014d8408326SSeung-Woo Kim fail_vp_regs:
1015d8408326SSeung-Woo Kim 	iounmap(mixer_res->vp_regs);
1016d8408326SSeung-Woo Kim 
1017d8408326SSeung-Woo Kim fail_mixer_regs:
1018d8408326SSeung-Woo Kim 	iounmap(mixer_res->mixer_regs);
1019d8408326SSeung-Woo Kim 
1020d8408326SSeung-Woo Kim fail:
1021d8408326SSeung-Woo Kim 	if (!IS_ERR_OR_NULL(mixer_res->sclk_dac))
1022d8408326SSeung-Woo Kim 		clk_put(mixer_res->sclk_dac);
1023d8408326SSeung-Woo Kim 	if (!IS_ERR_OR_NULL(mixer_res->sclk_hdmi))
1024d8408326SSeung-Woo Kim 		clk_put(mixer_res->sclk_hdmi);
1025d8408326SSeung-Woo Kim 	if (!IS_ERR_OR_NULL(mixer_res->sclk_mixer))
1026d8408326SSeung-Woo Kim 		clk_put(mixer_res->sclk_mixer);
1027d8408326SSeung-Woo Kim 	if (!IS_ERR_OR_NULL(mixer_res->vp))
1028d8408326SSeung-Woo Kim 		clk_put(mixer_res->vp);
1029d8408326SSeung-Woo Kim 	if (!IS_ERR_OR_NULL(mixer_res->mixer))
1030d8408326SSeung-Woo Kim 		clk_put(mixer_res->mixer);
1031d8408326SSeung-Woo Kim 	return ret;
1032d8408326SSeung-Woo Kim }
1033d8408326SSeung-Woo Kim 
1034d8408326SSeung-Woo Kim static void mixer_resources_cleanup(struct mixer_context *ctx)
1035d8408326SSeung-Woo Kim {
1036d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
1037d8408326SSeung-Woo Kim 
1038d8408326SSeung-Woo Kim 	free_irq(res->irq, ctx);
1039d8408326SSeung-Woo Kim 
1040d8408326SSeung-Woo Kim 	iounmap(res->vp_regs);
1041d8408326SSeung-Woo Kim 	iounmap(res->mixer_regs);
1042d8408326SSeung-Woo Kim }
1043d8408326SSeung-Woo Kim 
1044d8408326SSeung-Woo Kim static int __devinit mixer_probe(struct platform_device *pdev)
1045d8408326SSeung-Woo Kim {
1046d8408326SSeung-Woo Kim 	struct device *dev = &pdev->dev;
1047d8408326SSeung-Woo Kim 	struct exynos_drm_hdmi_context *drm_hdmi_ctx;
1048d8408326SSeung-Woo Kim 	struct mixer_context *ctx;
1049d8408326SSeung-Woo Kim 	int ret;
1050d8408326SSeung-Woo Kim 
1051d8408326SSeung-Woo Kim 	dev_info(dev, "probe start\n");
1052d8408326SSeung-Woo Kim 
1053d8408326SSeung-Woo Kim 	drm_hdmi_ctx = kzalloc(sizeof(*drm_hdmi_ctx), GFP_KERNEL);
1054d8408326SSeung-Woo Kim 	if (!drm_hdmi_ctx) {
1055d8408326SSeung-Woo Kim 		DRM_ERROR("failed to allocate common hdmi context.\n");
1056d8408326SSeung-Woo Kim 		return -ENOMEM;
1057d8408326SSeung-Woo Kim 	}
1058d8408326SSeung-Woo Kim 
1059d8408326SSeung-Woo Kim 	ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
1060d8408326SSeung-Woo Kim 	if (!ctx) {
1061d8408326SSeung-Woo Kim 		DRM_ERROR("failed to alloc mixer context.\n");
1062d8408326SSeung-Woo Kim 		kfree(drm_hdmi_ctx);
1063d8408326SSeung-Woo Kim 		return -ENOMEM;
1064d8408326SSeung-Woo Kim 	}
1065d8408326SSeung-Woo Kim 
1066*cf8fc4f1SJoonyoung Shim 	mutex_init(&ctx->mixer_mutex);
1067*cf8fc4f1SJoonyoung Shim 
1068*cf8fc4f1SJoonyoung Shim 	ctx->dev = &pdev->dev;
1069d8408326SSeung-Woo Kim 	drm_hdmi_ctx->ctx = (void *)ctx;
1070d8408326SSeung-Woo Kim 
1071d8408326SSeung-Woo Kim 	platform_set_drvdata(pdev, drm_hdmi_ctx);
1072d8408326SSeung-Woo Kim 
1073d8408326SSeung-Woo Kim 	/* acquire resources: regs, irqs, clocks */
1074d8408326SSeung-Woo Kim 	ret = mixer_resources_init(drm_hdmi_ctx, pdev);
1075d8408326SSeung-Woo Kim 	if (ret)
1076d8408326SSeung-Woo Kim 		goto fail;
1077d8408326SSeung-Woo Kim 
1078d8408326SSeung-Woo Kim 	/* register specific callback point to common hdmi. */
1079578b6065SJoonyoung Shim 	exynos_mixer_ops_register(&mixer_ops);
1080d8408326SSeung-Woo Kim 
1081*cf8fc4f1SJoonyoung Shim 	pm_runtime_enable(dev);
1082d8408326SSeung-Woo Kim 
1083d8408326SSeung-Woo Kim 	return 0;
1084d8408326SSeung-Woo Kim 
1085d8408326SSeung-Woo Kim 
1086d8408326SSeung-Woo Kim fail:
1087d8408326SSeung-Woo Kim 	dev_info(dev, "probe failed\n");
1088d8408326SSeung-Woo Kim 	return ret;
1089d8408326SSeung-Woo Kim }
1090d8408326SSeung-Woo Kim 
1091d8408326SSeung-Woo Kim static int mixer_remove(struct platform_device *pdev)
1092d8408326SSeung-Woo Kim {
1093d8408326SSeung-Woo Kim 	struct device *dev = &pdev->dev;
1094d8408326SSeung-Woo Kim 	struct exynos_drm_hdmi_context *drm_hdmi_ctx =
1095d8408326SSeung-Woo Kim 					platform_get_drvdata(pdev);
1096f9309d1bSJoonyoung Shim 	struct mixer_context *ctx = drm_hdmi_ctx->ctx;
1097d8408326SSeung-Woo Kim 
10981109bf8bSMasanari Iida 	dev_info(dev, "remove successful\n");
1099d8408326SSeung-Woo Kim 
1100*cf8fc4f1SJoonyoung Shim 	pm_runtime_disable(&pdev->dev);
1101*cf8fc4f1SJoonyoung Shim 
1102d8408326SSeung-Woo Kim 	mixer_resources_cleanup(ctx);
1103d8408326SSeung-Woo Kim 
1104d8408326SSeung-Woo Kim 	return 0;
1105d8408326SSeung-Woo Kim }
1106d8408326SSeung-Woo Kim 
1107d8408326SSeung-Woo Kim struct platform_driver mixer_driver = {
1108d8408326SSeung-Woo Kim 	.driver = {
1109d8408326SSeung-Woo Kim 		.name = "s5p-mixer",
1110d8408326SSeung-Woo Kim 		.owner = THIS_MODULE,
1111d8408326SSeung-Woo Kim 	},
1112d8408326SSeung-Woo Kim 	.probe = mixer_probe,
1113d8408326SSeung-Woo Kim 	.remove = __devexit_p(mixer_remove),
1114d8408326SSeung-Woo Kim };
1115