1d8408326SSeung-Woo Kim /* 2d8408326SSeung-Woo Kim * Copyright (C) 2011 Samsung Electronics Co.Ltd 3d8408326SSeung-Woo Kim * Authors: 4d8408326SSeung-Woo Kim * Seung-Woo Kim <sw0312.kim@samsung.com> 5d8408326SSeung-Woo Kim * Inki Dae <inki.dae@samsung.com> 6d8408326SSeung-Woo Kim * Joonyoung Shim <jy0922.shim@samsung.com> 7d8408326SSeung-Woo Kim * 8d8408326SSeung-Woo Kim * Based on drivers/media/video/s5p-tv/mixer_reg.c 9d8408326SSeung-Woo Kim * 10d8408326SSeung-Woo Kim * This program is free software; you can redistribute it and/or modify it 11d8408326SSeung-Woo Kim * under the terms of the GNU General Public License as published by the 12d8408326SSeung-Woo Kim * Free Software Foundation; either version 2 of the License, or (at your 13d8408326SSeung-Woo Kim * option) any later version. 14d8408326SSeung-Woo Kim * 15d8408326SSeung-Woo Kim */ 16d8408326SSeung-Woo Kim 17760285e7SDavid Howells #include <drm/drmP.h> 18d8408326SSeung-Woo Kim 19d8408326SSeung-Woo Kim #include "regs-mixer.h" 20d8408326SSeung-Woo Kim #include "regs-vp.h" 21d8408326SSeung-Woo Kim 22d8408326SSeung-Woo Kim #include <linux/kernel.h> 23d8408326SSeung-Woo Kim #include <linux/spinlock.h> 24d8408326SSeung-Woo Kim #include <linux/wait.h> 25d8408326SSeung-Woo Kim #include <linux/i2c.h> 26d8408326SSeung-Woo Kim #include <linux/platform_device.h> 27d8408326SSeung-Woo Kim #include <linux/interrupt.h> 28d8408326SSeung-Woo Kim #include <linux/irq.h> 29d8408326SSeung-Woo Kim #include <linux/delay.h> 30d8408326SSeung-Woo Kim #include <linux/pm_runtime.h> 31d8408326SSeung-Woo Kim #include <linux/clk.h> 32d8408326SSeung-Woo Kim #include <linux/regulator/consumer.h> 333f1c781dSSachin Kamat #include <linux/of.h> 34f37cd5e8SInki Dae #include <linux/component.h> 35d8408326SSeung-Woo Kim 36d8408326SSeung-Woo Kim #include <drm/exynos_drm.h> 37d8408326SSeung-Woo Kim 38d8408326SSeung-Woo Kim #include "exynos_drm_drv.h" 39663d8766SRahul Sharma #include "exynos_drm_crtc.h" 407ee14cdcSGustavo Padovan #include "exynos_drm_plane.h" 411055b39fSInki Dae #include "exynos_drm_iommu.h" 42f041b257SSean Paul #include "exynos_mixer.h" 4322b21ae6SJoonyoung Shim 44f041b257SSean Paul #define MIXER_WIN_NR 3 45f041b257SSean Paul #define MIXER_DEFAULT_WIN 0 46d8408326SSeung-Woo Kim 477a57ca7cSTobias Jakobi /* The pixelformats that are natively supported by the mixer. */ 487a57ca7cSTobias Jakobi #define MXR_FORMAT_RGB565 4 497a57ca7cSTobias Jakobi #define MXR_FORMAT_ARGB1555 5 507a57ca7cSTobias Jakobi #define MXR_FORMAT_ARGB4444 6 517a57ca7cSTobias Jakobi #define MXR_FORMAT_ARGB8888 7 527a57ca7cSTobias Jakobi 5322b21ae6SJoonyoung Shim struct mixer_resources { 5422b21ae6SJoonyoung Shim int irq; 5522b21ae6SJoonyoung Shim void __iomem *mixer_regs; 5622b21ae6SJoonyoung Shim void __iomem *vp_regs; 5722b21ae6SJoonyoung Shim spinlock_t reg_slock; 5822b21ae6SJoonyoung Shim struct clk *mixer; 5922b21ae6SJoonyoung Shim struct clk *vp; 6004427ec5SMarek Szyprowski struct clk *hdmi; 6122b21ae6SJoonyoung Shim struct clk *sclk_mixer; 6222b21ae6SJoonyoung Shim struct clk *sclk_hdmi; 63ff830c96SMarek Szyprowski struct clk *mout_mixer; 6422b21ae6SJoonyoung Shim }; 6522b21ae6SJoonyoung Shim 661e123441SRahul Sharma enum mixer_version_id { 671e123441SRahul Sharma MXR_VER_0_0_0_16, 681e123441SRahul Sharma MXR_VER_16_0_33_0, 69def5e095SRahul Sharma MXR_VER_128_0_0_184, 701e123441SRahul Sharma }; 711e123441SRahul Sharma 7222b21ae6SJoonyoung Shim struct mixer_context { 734551789fSSean Paul struct platform_device *pdev; 74cf8fc4f1SJoonyoung Shim struct device *dev; 751055b39fSInki Dae struct drm_device *drm_dev; 7693bca243SGustavo Padovan struct exynos_drm_crtc *crtc; 777ee14cdcSGustavo Padovan struct exynos_drm_plane planes[MIXER_WIN_NR]; 7822b21ae6SJoonyoung Shim int pipe; 7922b21ae6SJoonyoung Shim bool interlace; 80cf8fc4f1SJoonyoung Shim bool powered; 811b8e5747SRahul Sharma bool vp_enabled; 82ff830c96SMarek Szyprowski bool has_sclk; 83cf8fc4f1SJoonyoung Shim u32 int_en; 8422b21ae6SJoonyoung Shim 85cf8fc4f1SJoonyoung Shim struct mutex mixer_mutex; 8622b21ae6SJoonyoung Shim struct mixer_resources mixer_res; 871e123441SRahul Sharma enum mixer_version_id mxr_ver; 886e95d5e6SPrathyush K wait_queue_head_t wait_vsync_queue; 896e95d5e6SPrathyush K atomic_t wait_vsync_event; 901e123441SRahul Sharma }; 911e123441SRahul Sharma 921e123441SRahul Sharma struct mixer_drv_data { 931e123441SRahul Sharma enum mixer_version_id version; 941b8e5747SRahul Sharma bool is_vp_enabled; 95ff830c96SMarek Szyprowski bool has_sclk; 9622b21ae6SJoonyoung Shim }; 9722b21ae6SJoonyoung Shim 98d8408326SSeung-Woo Kim static const u8 filter_y_horiz_tap8[] = { 99d8408326SSeung-Woo Kim 0, -1, -1, -1, -1, -1, -1, -1, 100d8408326SSeung-Woo Kim -1, -1, -1, -1, -1, 0, 0, 0, 101d8408326SSeung-Woo Kim 0, 2, 4, 5, 6, 6, 6, 6, 102d8408326SSeung-Woo Kim 6, 5, 5, 4, 3, 2, 1, 1, 103d8408326SSeung-Woo Kim 0, -6, -12, -16, -18, -20, -21, -20, 104d8408326SSeung-Woo Kim -20, -18, -16, -13, -10, -8, -5, -2, 105d8408326SSeung-Woo Kim 127, 126, 125, 121, 114, 107, 99, 89, 106d8408326SSeung-Woo Kim 79, 68, 57, 46, 35, 25, 16, 8, 107d8408326SSeung-Woo Kim }; 108d8408326SSeung-Woo Kim 109d8408326SSeung-Woo Kim static const u8 filter_y_vert_tap4[] = { 110d8408326SSeung-Woo Kim 0, -3, -6, -8, -8, -8, -8, -7, 111d8408326SSeung-Woo Kim -6, -5, -4, -3, -2, -1, -1, 0, 112d8408326SSeung-Woo Kim 127, 126, 124, 118, 111, 102, 92, 81, 113d8408326SSeung-Woo Kim 70, 59, 48, 37, 27, 19, 11, 5, 114d8408326SSeung-Woo Kim 0, 5, 11, 19, 27, 37, 48, 59, 115d8408326SSeung-Woo Kim 70, 81, 92, 102, 111, 118, 124, 126, 116d8408326SSeung-Woo Kim 0, 0, -1, -1, -2, -3, -4, -5, 117d8408326SSeung-Woo Kim -6, -7, -8, -8, -8, -8, -6, -3, 118d8408326SSeung-Woo Kim }; 119d8408326SSeung-Woo Kim 120d8408326SSeung-Woo Kim static const u8 filter_cr_horiz_tap4[] = { 121d8408326SSeung-Woo Kim 0, -3, -6, -8, -8, -8, -8, -7, 122d8408326SSeung-Woo Kim -6, -5, -4, -3, -2, -1, -1, 0, 123d8408326SSeung-Woo Kim 127, 126, 124, 118, 111, 102, 92, 81, 124d8408326SSeung-Woo Kim 70, 59, 48, 37, 27, 19, 11, 5, 125d8408326SSeung-Woo Kim }; 126d8408326SSeung-Woo Kim 127d8408326SSeung-Woo Kim static inline u32 vp_reg_read(struct mixer_resources *res, u32 reg_id) 128d8408326SSeung-Woo Kim { 129d8408326SSeung-Woo Kim return readl(res->vp_regs + reg_id); 130d8408326SSeung-Woo Kim } 131d8408326SSeung-Woo Kim 132d8408326SSeung-Woo Kim static inline void vp_reg_write(struct mixer_resources *res, u32 reg_id, 133d8408326SSeung-Woo Kim u32 val) 134d8408326SSeung-Woo Kim { 135d8408326SSeung-Woo Kim writel(val, res->vp_regs + reg_id); 136d8408326SSeung-Woo Kim } 137d8408326SSeung-Woo Kim 138d8408326SSeung-Woo Kim static inline void vp_reg_writemask(struct mixer_resources *res, u32 reg_id, 139d8408326SSeung-Woo Kim u32 val, u32 mask) 140d8408326SSeung-Woo Kim { 141d8408326SSeung-Woo Kim u32 old = vp_reg_read(res, reg_id); 142d8408326SSeung-Woo Kim 143d8408326SSeung-Woo Kim val = (val & mask) | (old & ~mask); 144d8408326SSeung-Woo Kim writel(val, res->vp_regs + reg_id); 145d8408326SSeung-Woo Kim } 146d8408326SSeung-Woo Kim 147d8408326SSeung-Woo Kim static inline u32 mixer_reg_read(struct mixer_resources *res, u32 reg_id) 148d8408326SSeung-Woo Kim { 149d8408326SSeung-Woo Kim return readl(res->mixer_regs + reg_id); 150d8408326SSeung-Woo Kim } 151d8408326SSeung-Woo Kim 152d8408326SSeung-Woo Kim static inline void mixer_reg_write(struct mixer_resources *res, u32 reg_id, 153d8408326SSeung-Woo Kim u32 val) 154d8408326SSeung-Woo Kim { 155d8408326SSeung-Woo Kim writel(val, res->mixer_regs + reg_id); 156d8408326SSeung-Woo Kim } 157d8408326SSeung-Woo Kim 158d8408326SSeung-Woo Kim static inline void mixer_reg_writemask(struct mixer_resources *res, 159d8408326SSeung-Woo Kim u32 reg_id, u32 val, u32 mask) 160d8408326SSeung-Woo Kim { 161d8408326SSeung-Woo Kim u32 old = mixer_reg_read(res, reg_id); 162d8408326SSeung-Woo Kim 163d8408326SSeung-Woo Kim val = (val & mask) | (old & ~mask); 164d8408326SSeung-Woo Kim writel(val, res->mixer_regs + reg_id); 165d8408326SSeung-Woo Kim } 166d8408326SSeung-Woo Kim 167d8408326SSeung-Woo Kim static void mixer_regs_dump(struct mixer_context *ctx) 168d8408326SSeung-Woo Kim { 169d8408326SSeung-Woo Kim #define DUMPREG(reg_id) \ 170d8408326SSeung-Woo Kim do { \ 171d8408326SSeung-Woo Kim DRM_DEBUG_KMS(#reg_id " = %08x\n", \ 172d8408326SSeung-Woo Kim (u32)readl(ctx->mixer_res.mixer_regs + reg_id)); \ 173d8408326SSeung-Woo Kim } while (0) 174d8408326SSeung-Woo Kim 175d8408326SSeung-Woo Kim DUMPREG(MXR_STATUS); 176d8408326SSeung-Woo Kim DUMPREG(MXR_CFG); 177d8408326SSeung-Woo Kim DUMPREG(MXR_INT_EN); 178d8408326SSeung-Woo Kim DUMPREG(MXR_INT_STATUS); 179d8408326SSeung-Woo Kim 180d8408326SSeung-Woo Kim DUMPREG(MXR_LAYER_CFG); 181d8408326SSeung-Woo Kim DUMPREG(MXR_VIDEO_CFG); 182d8408326SSeung-Woo Kim 183d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_CFG); 184d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_BASE); 185d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_SPAN); 186d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_WH); 187d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_SXY); 188d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_DXY); 189d8408326SSeung-Woo Kim 190d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_CFG); 191d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_BASE); 192d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_SPAN); 193d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_WH); 194d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_SXY); 195d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_DXY); 196d8408326SSeung-Woo Kim #undef DUMPREG 197d8408326SSeung-Woo Kim } 198d8408326SSeung-Woo Kim 199d8408326SSeung-Woo Kim static void vp_regs_dump(struct mixer_context *ctx) 200d8408326SSeung-Woo Kim { 201d8408326SSeung-Woo Kim #define DUMPREG(reg_id) \ 202d8408326SSeung-Woo Kim do { \ 203d8408326SSeung-Woo Kim DRM_DEBUG_KMS(#reg_id " = %08x\n", \ 204d8408326SSeung-Woo Kim (u32) readl(ctx->mixer_res.vp_regs + reg_id)); \ 205d8408326SSeung-Woo Kim } while (0) 206d8408326SSeung-Woo Kim 207d8408326SSeung-Woo Kim DUMPREG(VP_ENABLE); 208d8408326SSeung-Woo Kim DUMPREG(VP_SRESET); 209d8408326SSeung-Woo Kim DUMPREG(VP_SHADOW_UPDATE); 210d8408326SSeung-Woo Kim DUMPREG(VP_FIELD_ID); 211d8408326SSeung-Woo Kim DUMPREG(VP_MODE); 212d8408326SSeung-Woo Kim DUMPREG(VP_IMG_SIZE_Y); 213d8408326SSeung-Woo Kim DUMPREG(VP_IMG_SIZE_C); 214d8408326SSeung-Woo Kim DUMPREG(VP_PER_RATE_CTRL); 215d8408326SSeung-Woo Kim DUMPREG(VP_TOP_Y_PTR); 216d8408326SSeung-Woo Kim DUMPREG(VP_BOT_Y_PTR); 217d8408326SSeung-Woo Kim DUMPREG(VP_TOP_C_PTR); 218d8408326SSeung-Woo Kim DUMPREG(VP_BOT_C_PTR); 219d8408326SSeung-Woo Kim DUMPREG(VP_ENDIAN_MODE); 220d8408326SSeung-Woo Kim DUMPREG(VP_SRC_H_POSITION); 221d8408326SSeung-Woo Kim DUMPREG(VP_SRC_V_POSITION); 222d8408326SSeung-Woo Kim DUMPREG(VP_SRC_WIDTH); 223d8408326SSeung-Woo Kim DUMPREG(VP_SRC_HEIGHT); 224d8408326SSeung-Woo Kim DUMPREG(VP_DST_H_POSITION); 225d8408326SSeung-Woo Kim DUMPREG(VP_DST_V_POSITION); 226d8408326SSeung-Woo Kim DUMPREG(VP_DST_WIDTH); 227d8408326SSeung-Woo Kim DUMPREG(VP_DST_HEIGHT); 228d8408326SSeung-Woo Kim DUMPREG(VP_H_RATIO); 229d8408326SSeung-Woo Kim DUMPREG(VP_V_RATIO); 230d8408326SSeung-Woo Kim 231d8408326SSeung-Woo Kim #undef DUMPREG 232d8408326SSeung-Woo Kim } 233d8408326SSeung-Woo Kim 234d8408326SSeung-Woo Kim static inline void vp_filter_set(struct mixer_resources *res, 235d8408326SSeung-Woo Kim int reg_id, const u8 *data, unsigned int size) 236d8408326SSeung-Woo Kim { 237d8408326SSeung-Woo Kim /* assure 4-byte align */ 238d8408326SSeung-Woo Kim BUG_ON(size & 3); 239d8408326SSeung-Woo Kim for (; size; size -= 4, reg_id += 4, data += 4) { 240d8408326SSeung-Woo Kim u32 val = (data[0] << 24) | (data[1] << 16) | 241d8408326SSeung-Woo Kim (data[2] << 8) | data[3]; 242d8408326SSeung-Woo Kim vp_reg_write(res, reg_id, val); 243d8408326SSeung-Woo Kim } 244d8408326SSeung-Woo Kim } 245d8408326SSeung-Woo Kim 246d8408326SSeung-Woo Kim static void vp_default_filter(struct mixer_resources *res) 247d8408326SSeung-Woo Kim { 248d8408326SSeung-Woo Kim vp_filter_set(res, VP_POLY8_Y0_LL, 249e25e1b66SSachin Kamat filter_y_horiz_tap8, sizeof(filter_y_horiz_tap8)); 250d8408326SSeung-Woo Kim vp_filter_set(res, VP_POLY4_Y0_LL, 251e25e1b66SSachin Kamat filter_y_vert_tap4, sizeof(filter_y_vert_tap4)); 252d8408326SSeung-Woo Kim vp_filter_set(res, VP_POLY4_C0_LL, 253e25e1b66SSachin Kamat filter_cr_horiz_tap4, sizeof(filter_cr_horiz_tap4)); 254d8408326SSeung-Woo Kim } 255d8408326SSeung-Woo Kim 256d8408326SSeung-Woo Kim static void mixer_vsync_set_update(struct mixer_context *ctx, bool enable) 257d8408326SSeung-Woo Kim { 258d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 259d8408326SSeung-Woo Kim 260d8408326SSeung-Woo Kim /* block update on vsync */ 261d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_STATUS, enable ? 262d8408326SSeung-Woo Kim MXR_STATUS_SYNC_ENABLE : 0, MXR_STATUS_SYNC_ENABLE); 263d8408326SSeung-Woo Kim 2641b8e5747SRahul Sharma if (ctx->vp_enabled) 265d8408326SSeung-Woo Kim vp_reg_write(res, VP_SHADOW_UPDATE, enable ? 266d8408326SSeung-Woo Kim VP_SHADOW_UPDATE_ENABLE : 0); 267d8408326SSeung-Woo Kim } 268d8408326SSeung-Woo Kim 269d8408326SSeung-Woo Kim static void mixer_cfg_scan(struct mixer_context *ctx, unsigned int height) 270d8408326SSeung-Woo Kim { 271d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 272d8408326SSeung-Woo Kim u32 val; 273d8408326SSeung-Woo Kim 274d8408326SSeung-Woo Kim /* choosing between interlace and progressive mode */ 275d8408326SSeung-Woo Kim val = (ctx->interlace ? MXR_CFG_SCAN_INTERLACE : 2761e6d459dSTobias Jakobi MXR_CFG_SCAN_PROGRESSIVE); 277d8408326SSeung-Woo Kim 278def5e095SRahul Sharma if (ctx->mxr_ver != MXR_VER_128_0_0_184) { 279def5e095SRahul Sharma /* choosing between proper HD and SD mode */ 28029630743SRahul Sharma if (height <= 480) 281d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_NTSC | MXR_CFG_SCAN_SD; 28229630743SRahul Sharma else if (height <= 576) 283d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_PAL | MXR_CFG_SCAN_SD; 28429630743SRahul Sharma else if (height <= 720) 285d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD; 28629630743SRahul Sharma else if (height <= 1080) 287d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_HD_1080 | MXR_CFG_SCAN_HD; 288d8408326SSeung-Woo Kim else 289d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD; 290def5e095SRahul Sharma } 291d8408326SSeung-Woo Kim 292d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_SCAN_MASK); 293d8408326SSeung-Woo Kim } 294d8408326SSeung-Woo Kim 295d8408326SSeung-Woo Kim static void mixer_cfg_rgb_fmt(struct mixer_context *ctx, unsigned int height) 296d8408326SSeung-Woo Kim { 297d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 298d8408326SSeung-Woo Kim u32 val; 299d8408326SSeung-Woo Kim 300d8408326SSeung-Woo Kim if (height == 480) { 301d8408326SSeung-Woo Kim val = MXR_CFG_RGB601_0_255; 302d8408326SSeung-Woo Kim } else if (height == 576) { 303d8408326SSeung-Woo Kim val = MXR_CFG_RGB601_0_255; 304d8408326SSeung-Woo Kim } else if (height == 720) { 305d8408326SSeung-Woo Kim val = MXR_CFG_RGB709_16_235; 306d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_Y, 307d8408326SSeung-Woo Kim (1 << 30) | (94 << 20) | (314 << 10) | 308d8408326SSeung-Woo Kim (32 << 0)); 309d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CB, 310d8408326SSeung-Woo Kim (972 << 20) | (851 << 10) | (225 << 0)); 311d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CR, 312d8408326SSeung-Woo Kim (225 << 20) | (820 << 10) | (1004 << 0)); 313d8408326SSeung-Woo Kim } else if (height == 1080) { 314d8408326SSeung-Woo Kim val = MXR_CFG_RGB709_16_235; 315d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_Y, 316d8408326SSeung-Woo Kim (1 << 30) | (94 << 20) | (314 << 10) | 317d8408326SSeung-Woo Kim (32 << 0)); 318d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CB, 319d8408326SSeung-Woo Kim (972 << 20) | (851 << 10) | (225 << 0)); 320d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CR, 321d8408326SSeung-Woo Kim (225 << 20) | (820 << 10) | (1004 << 0)); 322d8408326SSeung-Woo Kim } else { 323d8408326SSeung-Woo Kim val = MXR_CFG_RGB709_16_235; 324d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_Y, 325d8408326SSeung-Woo Kim (1 << 30) | (94 << 20) | (314 << 10) | 326d8408326SSeung-Woo Kim (32 << 0)); 327d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CB, 328d8408326SSeung-Woo Kim (972 << 20) | (851 << 10) | (225 << 0)); 329d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CR, 330d8408326SSeung-Woo Kim (225 << 20) | (820 << 10) | (1004 << 0)); 331d8408326SSeung-Woo Kim } 332d8408326SSeung-Woo Kim 333d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_RGB_FMT_MASK); 334d8408326SSeung-Woo Kim } 335d8408326SSeung-Woo Kim 336d8408326SSeung-Woo Kim static void mixer_cfg_layer(struct mixer_context *ctx, int win, bool enable) 337d8408326SSeung-Woo Kim { 338d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 339d8408326SSeung-Woo Kim u32 val = enable ? ~0 : 0; 340d8408326SSeung-Woo Kim 341d8408326SSeung-Woo Kim switch (win) { 342d8408326SSeung-Woo Kim case 0: 343d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP0_ENABLE); 344d8408326SSeung-Woo Kim break; 345d8408326SSeung-Woo Kim case 1: 346d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP1_ENABLE); 347d8408326SSeung-Woo Kim break; 348d8408326SSeung-Woo Kim case 2: 3491b8e5747SRahul Sharma if (ctx->vp_enabled) { 350d8408326SSeung-Woo Kim vp_reg_writemask(res, VP_ENABLE, val, VP_ENABLE_ON); 3511b8e5747SRahul Sharma mixer_reg_writemask(res, MXR_CFG, val, 3521b8e5747SRahul Sharma MXR_CFG_VP_ENABLE); 353f1e716d8SJoonyoung Shim 354f1e716d8SJoonyoung Shim /* control blending of graphic layer 0 */ 355f1e716d8SJoonyoung Shim mixer_reg_writemask(res, MXR_GRAPHIC_CFG(0), val, 356f1e716d8SJoonyoung Shim MXR_GRP_CFG_BLEND_PRE_MUL | 357f1e716d8SJoonyoung Shim MXR_GRP_CFG_PIXEL_BLEND_EN); 3581b8e5747SRahul Sharma } 359d8408326SSeung-Woo Kim break; 360d8408326SSeung-Woo Kim } 361d8408326SSeung-Woo Kim } 362d8408326SSeung-Woo Kim 363d8408326SSeung-Woo Kim static void mixer_run(struct mixer_context *ctx) 364d8408326SSeung-Woo Kim { 365d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 366d8408326SSeung-Woo Kim 367d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_STATUS, ~0, MXR_STATUS_REG_RUN); 368d8408326SSeung-Woo Kim } 369d8408326SSeung-Woo Kim 370381be025SRahul Sharma static void mixer_stop(struct mixer_context *ctx) 371381be025SRahul Sharma { 372381be025SRahul Sharma struct mixer_resources *res = &ctx->mixer_res; 373381be025SRahul Sharma int timeout = 20; 374381be025SRahul Sharma 375381be025SRahul Sharma mixer_reg_writemask(res, MXR_STATUS, 0, MXR_STATUS_REG_RUN); 376381be025SRahul Sharma 377381be025SRahul Sharma while (!(mixer_reg_read(res, MXR_STATUS) & MXR_STATUS_REG_IDLE) && 378381be025SRahul Sharma --timeout) 379381be025SRahul Sharma usleep_range(10000, 12000); 380381be025SRahul Sharma } 381381be025SRahul Sharma 382d8408326SSeung-Woo Kim static void vp_video_buffer(struct mixer_context *ctx, int win) 383d8408326SSeung-Woo Kim { 384d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 385d8408326SSeung-Woo Kim unsigned long flags; 3867ee14cdcSGustavo Padovan struct exynos_drm_plane *plane; 387d8408326SSeung-Woo Kim dma_addr_t luma_addr[2], chroma_addr[2]; 388d8408326SSeung-Woo Kim bool tiled_mode = false; 389d8408326SSeung-Woo Kim bool crcb_mode = false; 390d8408326SSeung-Woo Kim u32 val; 391d8408326SSeung-Woo Kim 3927ee14cdcSGustavo Padovan plane = &ctx->planes[win]; 393d8408326SSeung-Woo Kim 3947ee14cdcSGustavo Padovan switch (plane->pixel_format) { 395363b06aaSVille Syrjälä case DRM_FORMAT_NV12: 396d8408326SSeung-Woo Kim crcb_mode = false; 397d8408326SSeung-Woo Kim break; 3988f2590f8STobias Jakobi case DRM_FORMAT_NV21: 3998f2590f8STobias Jakobi crcb_mode = true; 4008f2590f8STobias Jakobi break; 401d8408326SSeung-Woo Kim default: 402d8408326SSeung-Woo Kim DRM_ERROR("pixel format for vp is wrong [%d].\n", 4037ee14cdcSGustavo Padovan plane->pixel_format); 404d8408326SSeung-Woo Kim return; 405d8408326SSeung-Woo Kim } 406d8408326SSeung-Woo Kim 4077ee14cdcSGustavo Padovan luma_addr[0] = plane->dma_addr[0]; 4087ee14cdcSGustavo Padovan chroma_addr[0] = plane->dma_addr[1]; 409d8408326SSeung-Woo Kim 4107ee14cdcSGustavo Padovan if (plane->scan_flag & DRM_MODE_FLAG_INTERLACE) { 411d8408326SSeung-Woo Kim ctx->interlace = true; 412d8408326SSeung-Woo Kim if (tiled_mode) { 413d8408326SSeung-Woo Kim luma_addr[1] = luma_addr[0] + 0x40; 414d8408326SSeung-Woo Kim chroma_addr[1] = chroma_addr[0] + 0x40; 415d8408326SSeung-Woo Kim } else { 4167ee14cdcSGustavo Padovan luma_addr[1] = luma_addr[0] + plane->pitch; 4177ee14cdcSGustavo Padovan chroma_addr[1] = chroma_addr[0] + plane->pitch; 418d8408326SSeung-Woo Kim } 419d8408326SSeung-Woo Kim } else { 420d8408326SSeung-Woo Kim ctx->interlace = false; 421d8408326SSeung-Woo Kim luma_addr[1] = 0; 422d8408326SSeung-Woo Kim chroma_addr[1] = 0; 423d8408326SSeung-Woo Kim } 424d8408326SSeung-Woo Kim 425d8408326SSeung-Woo Kim spin_lock_irqsave(&res->reg_slock, flags); 426d8408326SSeung-Woo Kim mixer_vsync_set_update(ctx, false); 427d8408326SSeung-Woo Kim 428d8408326SSeung-Woo Kim /* interlace or progressive scan mode */ 429d8408326SSeung-Woo Kim val = (ctx->interlace ? ~0 : 0); 430d8408326SSeung-Woo Kim vp_reg_writemask(res, VP_MODE, val, VP_MODE_LINE_SKIP); 431d8408326SSeung-Woo Kim 432d8408326SSeung-Woo Kim /* setup format */ 433d8408326SSeung-Woo Kim val = (crcb_mode ? VP_MODE_NV21 : VP_MODE_NV12); 434d8408326SSeung-Woo Kim val |= (tiled_mode ? VP_MODE_MEM_TILED : VP_MODE_MEM_LINEAR); 435d8408326SSeung-Woo Kim vp_reg_writemask(res, VP_MODE, val, VP_MODE_FMT_MASK); 436d8408326SSeung-Woo Kim 437d8408326SSeung-Woo Kim /* setting size of input image */ 4387ee14cdcSGustavo Padovan vp_reg_write(res, VP_IMG_SIZE_Y, VP_IMG_HSIZE(plane->pitch) | 4397ee14cdcSGustavo Padovan VP_IMG_VSIZE(plane->fb_height)); 440d8408326SSeung-Woo Kim /* chroma height has to reduced by 2 to avoid chroma distorions */ 4417ee14cdcSGustavo Padovan vp_reg_write(res, VP_IMG_SIZE_C, VP_IMG_HSIZE(plane->pitch) | 4427ee14cdcSGustavo Padovan VP_IMG_VSIZE(plane->fb_height / 2)); 443d8408326SSeung-Woo Kim 4447ee14cdcSGustavo Padovan vp_reg_write(res, VP_SRC_WIDTH, plane->src_width); 4457ee14cdcSGustavo Padovan vp_reg_write(res, VP_SRC_HEIGHT, plane->src_height); 446d8408326SSeung-Woo Kim vp_reg_write(res, VP_SRC_H_POSITION, 447cb8a3db2SJoonyoung Shim VP_SRC_H_POSITION_VAL(plane->src_x)); 448cb8a3db2SJoonyoung Shim vp_reg_write(res, VP_SRC_V_POSITION, plane->src_y); 449d8408326SSeung-Woo Kim 4507ee14cdcSGustavo Padovan vp_reg_write(res, VP_DST_WIDTH, plane->crtc_width); 4517ee14cdcSGustavo Padovan vp_reg_write(res, VP_DST_H_POSITION, plane->crtc_x); 452d8408326SSeung-Woo Kim if (ctx->interlace) { 4537ee14cdcSGustavo Padovan vp_reg_write(res, VP_DST_HEIGHT, plane->crtc_height / 2); 4547ee14cdcSGustavo Padovan vp_reg_write(res, VP_DST_V_POSITION, plane->crtc_y / 2); 455d8408326SSeung-Woo Kim } else { 4567ee14cdcSGustavo Padovan vp_reg_write(res, VP_DST_HEIGHT, plane->crtc_height); 4577ee14cdcSGustavo Padovan vp_reg_write(res, VP_DST_V_POSITION, plane->crtc_y); 458d8408326SSeung-Woo Kim } 459d8408326SSeung-Woo Kim 4603cabaf7eSJoonyoung Shim vp_reg_write(res, VP_H_RATIO, plane->h_ratio); 4613cabaf7eSJoonyoung Shim vp_reg_write(res, VP_V_RATIO, plane->v_ratio); 462d8408326SSeung-Woo Kim 463d8408326SSeung-Woo Kim vp_reg_write(res, VP_ENDIAN_MODE, VP_ENDIAN_MODE_LITTLE); 464d8408326SSeung-Woo Kim 465d8408326SSeung-Woo Kim /* set buffer address to vp */ 466d8408326SSeung-Woo Kim vp_reg_write(res, VP_TOP_Y_PTR, luma_addr[0]); 467d8408326SSeung-Woo Kim vp_reg_write(res, VP_BOT_Y_PTR, luma_addr[1]); 468d8408326SSeung-Woo Kim vp_reg_write(res, VP_TOP_C_PTR, chroma_addr[0]); 469d8408326SSeung-Woo Kim vp_reg_write(res, VP_BOT_C_PTR, chroma_addr[1]); 470d8408326SSeung-Woo Kim 4717ee14cdcSGustavo Padovan mixer_cfg_scan(ctx, plane->mode_height); 4727ee14cdcSGustavo Padovan mixer_cfg_rgb_fmt(ctx, plane->mode_height); 473d8408326SSeung-Woo Kim mixer_cfg_layer(ctx, win, true); 474d8408326SSeung-Woo Kim mixer_run(ctx); 475d8408326SSeung-Woo Kim 476d8408326SSeung-Woo Kim mixer_vsync_set_update(ctx, true); 477d8408326SSeung-Woo Kim spin_unlock_irqrestore(&res->reg_slock, flags); 478d8408326SSeung-Woo Kim 479*c0734fbaSTobias Jakobi mixer_regs_dump(ctx); 480d8408326SSeung-Woo Kim vp_regs_dump(ctx); 481d8408326SSeung-Woo Kim } 482d8408326SSeung-Woo Kim 483aaf8b49eSRahul Sharma static void mixer_layer_update(struct mixer_context *ctx) 484aaf8b49eSRahul Sharma { 485aaf8b49eSRahul Sharma struct mixer_resources *res = &ctx->mixer_res; 486aaf8b49eSRahul Sharma 487aaf8b49eSRahul Sharma mixer_reg_writemask(res, MXR_CFG, ~0, MXR_CFG_LAYER_UPDATE); 488aaf8b49eSRahul Sharma } 489aaf8b49eSRahul Sharma 4902611015cSTobias Jakobi static int mixer_setup_scale(const struct exynos_drm_plane *plane, 4912611015cSTobias Jakobi unsigned int *x_ratio, unsigned int *y_ratio) 4922611015cSTobias Jakobi { 4932611015cSTobias Jakobi if (plane->crtc_width != plane->src_width) { 4942611015cSTobias Jakobi if (plane->crtc_width == 2 * plane->src_width) 4952611015cSTobias Jakobi *x_ratio = 1; 4962611015cSTobias Jakobi else 4972611015cSTobias Jakobi goto fail; 4982611015cSTobias Jakobi } 4992611015cSTobias Jakobi 5002611015cSTobias Jakobi if (plane->crtc_height != plane->src_height) { 5012611015cSTobias Jakobi if (plane->crtc_height == 2 * plane->src_height) 5022611015cSTobias Jakobi *y_ratio = 1; 5032611015cSTobias Jakobi else 5042611015cSTobias Jakobi goto fail; 5052611015cSTobias Jakobi } 5062611015cSTobias Jakobi 5072611015cSTobias Jakobi return 0; 5082611015cSTobias Jakobi 5092611015cSTobias Jakobi fail: 5102611015cSTobias Jakobi DRM_DEBUG_KMS("only 2x width/height scaling of plane supported\n"); 5112611015cSTobias Jakobi return -ENOTSUPP; 5122611015cSTobias Jakobi } 5132611015cSTobias Jakobi 514d8408326SSeung-Woo Kim static void mixer_graph_buffer(struct mixer_context *ctx, int win) 515d8408326SSeung-Woo Kim { 516d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 517d8408326SSeung-Woo Kim unsigned long flags; 5187ee14cdcSGustavo Padovan struct exynos_drm_plane *plane; 5192611015cSTobias Jakobi unsigned int x_ratio = 0, y_ratio = 0; 520d8408326SSeung-Woo Kim unsigned int src_x_offset, src_y_offset, dst_x_offset, dst_y_offset; 521d8408326SSeung-Woo Kim dma_addr_t dma_addr; 522d8408326SSeung-Woo Kim unsigned int fmt; 523d8408326SSeung-Woo Kim u32 val; 524d8408326SSeung-Woo Kim 5257ee14cdcSGustavo Padovan plane = &ctx->planes[win]; 526d8408326SSeung-Woo Kim 5277a57ca7cSTobias Jakobi switch (plane->pixel_format) { 5287a57ca7cSTobias Jakobi case DRM_FORMAT_XRGB4444: 5297a57ca7cSTobias Jakobi fmt = MXR_FORMAT_ARGB4444; 5307a57ca7cSTobias Jakobi break; 531d8408326SSeung-Woo Kim 5327a57ca7cSTobias Jakobi case DRM_FORMAT_XRGB1555: 5337a57ca7cSTobias Jakobi fmt = MXR_FORMAT_ARGB1555; 534d8408326SSeung-Woo Kim break; 5357a57ca7cSTobias Jakobi 5367a57ca7cSTobias Jakobi case DRM_FORMAT_RGB565: 5377a57ca7cSTobias Jakobi fmt = MXR_FORMAT_RGB565; 538d8408326SSeung-Woo Kim break; 5397a57ca7cSTobias Jakobi 5407a57ca7cSTobias Jakobi case DRM_FORMAT_XRGB8888: 5417a57ca7cSTobias Jakobi case DRM_FORMAT_ARGB8888: 5427a57ca7cSTobias Jakobi fmt = MXR_FORMAT_ARGB8888; 5437a57ca7cSTobias Jakobi break; 5447a57ca7cSTobias Jakobi 545d8408326SSeung-Woo Kim default: 5467a57ca7cSTobias Jakobi DRM_DEBUG_KMS("pixelformat unsupported by mixer\n"); 5477a57ca7cSTobias Jakobi return; 548d8408326SSeung-Woo Kim } 549d8408326SSeung-Woo Kim 5502611015cSTobias Jakobi /* check if mixer supports requested scaling setup */ 5512611015cSTobias Jakobi if (mixer_setup_scale(plane, &x_ratio, &y_ratio)) 5522611015cSTobias Jakobi return; 553d8408326SSeung-Woo Kim 5547ee14cdcSGustavo Padovan dst_x_offset = plane->crtc_x; 5557ee14cdcSGustavo Padovan dst_y_offset = plane->crtc_y; 556d8408326SSeung-Woo Kim 557d8408326SSeung-Woo Kim /* converting dma address base and source offset */ 5587ee14cdcSGustavo Padovan dma_addr = plane->dma_addr[0] 559cb8a3db2SJoonyoung Shim + (plane->src_x * plane->bpp >> 3) 560cb8a3db2SJoonyoung Shim + (plane->src_y * plane->pitch); 561d8408326SSeung-Woo Kim src_x_offset = 0; 562d8408326SSeung-Woo Kim src_y_offset = 0; 563d8408326SSeung-Woo Kim 5647ee14cdcSGustavo Padovan if (plane->scan_flag & DRM_MODE_FLAG_INTERLACE) 565d8408326SSeung-Woo Kim ctx->interlace = true; 566d8408326SSeung-Woo Kim else 567d8408326SSeung-Woo Kim ctx->interlace = false; 568d8408326SSeung-Woo Kim 569d8408326SSeung-Woo Kim spin_lock_irqsave(&res->reg_slock, flags); 570d8408326SSeung-Woo Kim mixer_vsync_set_update(ctx, false); 571d8408326SSeung-Woo Kim 572d8408326SSeung-Woo Kim /* setup format */ 573d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_GRAPHIC_CFG(win), 574d8408326SSeung-Woo Kim MXR_GRP_CFG_FORMAT_VAL(fmt), MXR_GRP_CFG_FORMAT_MASK); 575d8408326SSeung-Woo Kim 576d8408326SSeung-Woo Kim /* setup geometry */ 577adacb228SDaniel Stone mixer_reg_write(res, MXR_GRAPHIC_SPAN(win), 5787ee14cdcSGustavo Padovan plane->pitch / (plane->bpp >> 3)); 579d8408326SSeung-Woo Kim 580def5e095SRahul Sharma /* setup display size */ 581def5e095SRahul Sharma if (ctx->mxr_ver == MXR_VER_128_0_0_184 && 582def5e095SRahul Sharma win == MIXER_DEFAULT_WIN) { 5837ee14cdcSGustavo Padovan val = MXR_MXR_RES_HEIGHT(plane->mode_height); 5847ee14cdcSGustavo Padovan val |= MXR_MXR_RES_WIDTH(plane->mode_width); 585def5e095SRahul Sharma mixer_reg_write(res, MXR_RESOLUTION, val); 586def5e095SRahul Sharma } 587def5e095SRahul Sharma 5882611015cSTobias Jakobi val = MXR_GRP_WH_WIDTH(plane->src_width); 5892611015cSTobias Jakobi val |= MXR_GRP_WH_HEIGHT(plane->src_height); 590d8408326SSeung-Woo Kim val |= MXR_GRP_WH_H_SCALE(x_ratio); 591d8408326SSeung-Woo Kim val |= MXR_GRP_WH_V_SCALE(y_ratio); 592d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_WH(win), val); 593d8408326SSeung-Woo Kim 594d8408326SSeung-Woo Kim /* setup offsets in source image */ 595d8408326SSeung-Woo Kim val = MXR_GRP_SXY_SX(src_x_offset); 596d8408326SSeung-Woo Kim val |= MXR_GRP_SXY_SY(src_y_offset); 597d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_SXY(win), val); 598d8408326SSeung-Woo Kim 599d8408326SSeung-Woo Kim /* setup offsets in display image */ 600d8408326SSeung-Woo Kim val = MXR_GRP_DXY_DX(dst_x_offset); 601d8408326SSeung-Woo Kim val |= MXR_GRP_DXY_DY(dst_y_offset); 602d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_DXY(win), val); 603d8408326SSeung-Woo Kim 604d8408326SSeung-Woo Kim /* set buffer address to mixer */ 605d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_BASE(win), dma_addr); 606d8408326SSeung-Woo Kim 6077ee14cdcSGustavo Padovan mixer_cfg_scan(ctx, plane->mode_height); 6087ee14cdcSGustavo Padovan mixer_cfg_rgb_fmt(ctx, plane->mode_height); 609d8408326SSeung-Woo Kim mixer_cfg_layer(ctx, win, true); 610aaf8b49eSRahul Sharma 611aaf8b49eSRahul Sharma /* layer update mandatory for mixer 16.0.33.0 */ 612def5e095SRahul Sharma if (ctx->mxr_ver == MXR_VER_16_0_33_0 || 613def5e095SRahul Sharma ctx->mxr_ver == MXR_VER_128_0_0_184) 614aaf8b49eSRahul Sharma mixer_layer_update(ctx); 615aaf8b49eSRahul Sharma 616d8408326SSeung-Woo Kim mixer_run(ctx); 617d8408326SSeung-Woo Kim 618d8408326SSeung-Woo Kim mixer_vsync_set_update(ctx, true); 619d8408326SSeung-Woo Kim spin_unlock_irqrestore(&res->reg_slock, flags); 620*c0734fbaSTobias Jakobi 621*c0734fbaSTobias Jakobi mixer_regs_dump(ctx); 622d8408326SSeung-Woo Kim } 623d8408326SSeung-Woo Kim 624d8408326SSeung-Woo Kim static void vp_win_reset(struct mixer_context *ctx) 625d8408326SSeung-Woo Kim { 626d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 627d8408326SSeung-Woo Kim int tries = 100; 628d8408326SSeung-Woo Kim 629d8408326SSeung-Woo Kim vp_reg_write(res, VP_SRESET, VP_SRESET_PROCESSING); 630d8408326SSeung-Woo Kim for (tries = 100; tries; --tries) { 631d8408326SSeung-Woo Kim /* waiting until VP_SRESET_PROCESSING is 0 */ 632d8408326SSeung-Woo Kim if (~vp_reg_read(res, VP_SRESET) & VP_SRESET_PROCESSING) 633d8408326SSeung-Woo Kim break; 63409760ea3SSean Paul usleep_range(10000, 12000); 635d8408326SSeung-Woo Kim } 636d8408326SSeung-Woo Kim WARN(tries == 0, "failed to reset Video Processor\n"); 637d8408326SSeung-Woo Kim } 638d8408326SSeung-Woo Kim 639cf8fc4f1SJoonyoung Shim static void mixer_win_reset(struct mixer_context *ctx) 640cf8fc4f1SJoonyoung Shim { 641cf8fc4f1SJoonyoung Shim struct mixer_resources *res = &ctx->mixer_res; 642cf8fc4f1SJoonyoung Shim unsigned long flags; 643cf8fc4f1SJoonyoung Shim u32 val; /* value stored to register */ 644cf8fc4f1SJoonyoung Shim 645cf8fc4f1SJoonyoung Shim spin_lock_irqsave(&res->reg_slock, flags); 646cf8fc4f1SJoonyoung Shim mixer_vsync_set_update(ctx, false); 647cf8fc4f1SJoonyoung Shim 648cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_CFG, MXR_CFG_DST_HDMI, MXR_CFG_DST_MASK); 649cf8fc4f1SJoonyoung Shim 650cf8fc4f1SJoonyoung Shim /* set output in RGB888 mode */ 651cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_CFG, MXR_CFG_OUT_RGB888, MXR_CFG_OUT_MASK); 652cf8fc4f1SJoonyoung Shim 653cf8fc4f1SJoonyoung Shim /* 16 beat burst in DMA */ 654cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_STATUS, MXR_STATUS_16_BURST, 655cf8fc4f1SJoonyoung Shim MXR_STATUS_BURST_MASK); 656cf8fc4f1SJoonyoung Shim 657cf8fc4f1SJoonyoung Shim /* setting default layer priority: layer1 > layer0 > video 658cf8fc4f1SJoonyoung Shim * because typical usage scenario would be 659cf8fc4f1SJoonyoung Shim * layer1 - OSD 660cf8fc4f1SJoonyoung Shim * layer0 - framebuffer 661cf8fc4f1SJoonyoung Shim * video - video overlay 662cf8fc4f1SJoonyoung Shim */ 663cf8fc4f1SJoonyoung Shim val = MXR_LAYER_CFG_GRP1_VAL(3); 664cf8fc4f1SJoonyoung Shim val |= MXR_LAYER_CFG_GRP0_VAL(2); 6651b8e5747SRahul Sharma if (ctx->vp_enabled) 666cf8fc4f1SJoonyoung Shim val |= MXR_LAYER_CFG_VP_VAL(1); 667cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_LAYER_CFG, val); 668cf8fc4f1SJoonyoung Shim 669cf8fc4f1SJoonyoung Shim /* setting background color */ 670cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_BG_COLOR0, 0x008080); 671cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_BG_COLOR1, 0x008080); 672cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_BG_COLOR2, 0x008080); 673cf8fc4f1SJoonyoung Shim 674cf8fc4f1SJoonyoung Shim /* setting graphical layers */ 675cf8fc4f1SJoonyoung Shim val = MXR_GRP_CFG_COLOR_KEY_DISABLE; /* no blank key */ 676cf8fc4f1SJoonyoung Shim val |= MXR_GRP_CFG_WIN_BLEND_EN; 677cf8fc4f1SJoonyoung Shim val |= MXR_GRP_CFG_ALPHA_VAL(0xff); /* non-transparent alpha */ 678cf8fc4f1SJoonyoung Shim 6790377f4edSSean Paul /* Don't blend layer 0 onto the mixer background */ 680cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_GRAPHIC_CFG(0), val); 6810377f4edSSean Paul 6820377f4edSSean Paul /* Blend layer 1 into layer 0 */ 6830377f4edSSean Paul val |= MXR_GRP_CFG_BLEND_PRE_MUL; 6840377f4edSSean Paul val |= MXR_GRP_CFG_PIXEL_BLEND_EN; 685cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_GRAPHIC_CFG(1), val); 686cf8fc4f1SJoonyoung Shim 6875736603bSSeung-Woo Kim /* setting video layers */ 6885736603bSSeung-Woo Kim val = MXR_GRP_CFG_ALPHA_VAL(0); 6895736603bSSeung-Woo Kim mixer_reg_write(res, MXR_VIDEO_CFG, val); 6905736603bSSeung-Woo Kim 6911b8e5747SRahul Sharma if (ctx->vp_enabled) { 692cf8fc4f1SJoonyoung Shim /* configuration of Video Processor Registers */ 693cf8fc4f1SJoonyoung Shim vp_win_reset(ctx); 694cf8fc4f1SJoonyoung Shim vp_default_filter(res); 6951b8e5747SRahul Sharma } 696cf8fc4f1SJoonyoung Shim 697cf8fc4f1SJoonyoung Shim /* disable all layers */ 698cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP0_ENABLE); 699cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP1_ENABLE); 7001b8e5747SRahul Sharma if (ctx->vp_enabled) 701cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_VP_ENABLE); 702cf8fc4f1SJoonyoung Shim 703cf8fc4f1SJoonyoung Shim mixer_vsync_set_update(ctx, true); 704cf8fc4f1SJoonyoung Shim spin_unlock_irqrestore(&res->reg_slock, flags); 705cf8fc4f1SJoonyoung Shim } 706cf8fc4f1SJoonyoung Shim 7074551789fSSean Paul static irqreturn_t mixer_irq_handler(int irq, void *arg) 7084551789fSSean Paul { 7094551789fSSean Paul struct mixer_context *ctx = arg; 7104551789fSSean Paul struct mixer_resources *res = &ctx->mixer_res; 7114551789fSSean Paul u32 val, base, shadow; 7124551789fSSean Paul 7134551789fSSean Paul spin_lock(&res->reg_slock); 7144551789fSSean Paul 7154551789fSSean Paul /* read interrupt status for handling and clearing flags for VSYNC */ 7164551789fSSean Paul val = mixer_reg_read(res, MXR_INT_STATUS); 7174551789fSSean Paul 7184551789fSSean Paul /* handling VSYNC */ 7194551789fSSean Paul if (val & MXR_INT_STATUS_VSYNC) { 7204551789fSSean Paul /* interlace scan need to check shadow register */ 7214551789fSSean Paul if (ctx->interlace) { 7224551789fSSean Paul base = mixer_reg_read(res, MXR_GRAPHIC_BASE(0)); 7234551789fSSean Paul shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(0)); 7244551789fSSean Paul if (base != shadow) 7254551789fSSean Paul goto out; 7264551789fSSean Paul 7274551789fSSean Paul base = mixer_reg_read(res, MXR_GRAPHIC_BASE(1)); 7284551789fSSean Paul shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(1)); 7294551789fSSean Paul if (base != shadow) 7304551789fSSean Paul goto out; 7314551789fSSean Paul } 7324551789fSSean Paul 7334551789fSSean Paul drm_handle_vblank(ctx->drm_dev, ctx->pipe); 7344551789fSSean Paul exynos_drm_crtc_finish_pageflip(ctx->drm_dev, ctx->pipe); 7354551789fSSean Paul 7364551789fSSean Paul /* set wait vsync event to zero and wake up queue. */ 7374551789fSSean Paul if (atomic_read(&ctx->wait_vsync_event)) { 7384551789fSSean Paul atomic_set(&ctx->wait_vsync_event, 0); 7394551789fSSean Paul wake_up(&ctx->wait_vsync_queue); 7404551789fSSean Paul } 7414551789fSSean Paul } 7424551789fSSean Paul 7434551789fSSean Paul out: 7444551789fSSean Paul /* clear interrupts */ 7454551789fSSean Paul if (~val & MXR_INT_EN_VSYNC) { 7464551789fSSean Paul /* vsync interrupt use different bit for read and clear */ 7474551789fSSean Paul val &= ~MXR_INT_EN_VSYNC; 7484551789fSSean Paul val |= MXR_INT_CLEAR_VSYNC; 7494551789fSSean Paul } 7504551789fSSean Paul mixer_reg_write(res, MXR_INT_STATUS, val); 7514551789fSSean Paul 7524551789fSSean Paul spin_unlock(&res->reg_slock); 7534551789fSSean Paul 7544551789fSSean Paul return IRQ_HANDLED; 7554551789fSSean Paul } 7564551789fSSean Paul 7574551789fSSean Paul static int mixer_resources_init(struct mixer_context *mixer_ctx) 7584551789fSSean Paul { 7594551789fSSean Paul struct device *dev = &mixer_ctx->pdev->dev; 7604551789fSSean Paul struct mixer_resources *mixer_res = &mixer_ctx->mixer_res; 7614551789fSSean Paul struct resource *res; 7624551789fSSean Paul int ret; 7634551789fSSean Paul 7644551789fSSean Paul spin_lock_init(&mixer_res->reg_slock); 7654551789fSSean Paul 7664551789fSSean Paul mixer_res->mixer = devm_clk_get(dev, "mixer"); 7674551789fSSean Paul if (IS_ERR(mixer_res->mixer)) { 7684551789fSSean Paul dev_err(dev, "failed to get clock 'mixer'\n"); 7694551789fSSean Paul return -ENODEV; 7704551789fSSean Paul } 7714551789fSSean Paul 77204427ec5SMarek Szyprowski mixer_res->hdmi = devm_clk_get(dev, "hdmi"); 77304427ec5SMarek Szyprowski if (IS_ERR(mixer_res->hdmi)) { 77404427ec5SMarek Szyprowski dev_err(dev, "failed to get clock 'hdmi'\n"); 77504427ec5SMarek Szyprowski return PTR_ERR(mixer_res->hdmi); 77604427ec5SMarek Szyprowski } 77704427ec5SMarek Szyprowski 7784551789fSSean Paul mixer_res->sclk_hdmi = devm_clk_get(dev, "sclk_hdmi"); 7794551789fSSean Paul if (IS_ERR(mixer_res->sclk_hdmi)) { 7804551789fSSean Paul dev_err(dev, "failed to get clock 'sclk_hdmi'\n"); 7814551789fSSean Paul return -ENODEV; 7824551789fSSean Paul } 7834551789fSSean Paul res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 0); 7844551789fSSean Paul if (res == NULL) { 7854551789fSSean Paul dev_err(dev, "get memory resource failed.\n"); 7864551789fSSean Paul return -ENXIO; 7874551789fSSean Paul } 7884551789fSSean Paul 7894551789fSSean Paul mixer_res->mixer_regs = devm_ioremap(dev, res->start, 7904551789fSSean Paul resource_size(res)); 7914551789fSSean Paul if (mixer_res->mixer_regs == NULL) { 7924551789fSSean Paul dev_err(dev, "register mapping failed.\n"); 7934551789fSSean Paul return -ENXIO; 7944551789fSSean Paul } 7954551789fSSean Paul 7964551789fSSean Paul res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_IRQ, 0); 7974551789fSSean Paul if (res == NULL) { 7984551789fSSean Paul dev_err(dev, "get interrupt resource failed.\n"); 7994551789fSSean Paul return -ENXIO; 8004551789fSSean Paul } 8014551789fSSean Paul 8024551789fSSean Paul ret = devm_request_irq(dev, res->start, mixer_irq_handler, 8034551789fSSean Paul 0, "drm_mixer", mixer_ctx); 8044551789fSSean Paul if (ret) { 8054551789fSSean Paul dev_err(dev, "request interrupt failed.\n"); 8064551789fSSean Paul return ret; 8074551789fSSean Paul } 8084551789fSSean Paul mixer_res->irq = res->start; 8094551789fSSean Paul 8104551789fSSean Paul return 0; 8114551789fSSean Paul } 8124551789fSSean Paul 8134551789fSSean Paul static int vp_resources_init(struct mixer_context *mixer_ctx) 8144551789fSSean Paul { 8154551789fSSean Paul struct device *dev = &mixer_ctx->pdev->dev; 8164551789fSSean Paul struct mixer_resources *mixer_res = &mixer_ctx->mixer_res; 8174551789fSSean Paul struct resource *res; 8184551789fSSean Paul 8194551789fSSean Paul mixer_res->vp = devm_clk_get(dev, "vp"); 8204551789fSSean Paul if (IS_ERR(mixer_res->vp)) { 8214551789fSSean Paul dev_err(dev, "failed to get clock 'vp'\n"); 8224551789fSSean Paul return -ENODEV; 8234551789fSSean Paul } 824ff830c96SMarek Szyprowski 825ff830c96SMarek Szyprowski if (mixer_ctx->has_sclk) { 8264551789fSSean Paul mixer_res->sclk_mixer = devm_clk_get(dev, "sclk_mixer"); 8274551789fSSean Paul if (IS_ERR(mixer_res->sclk_mixer)) { 8284551789fSSean Paul dev_err(dev, "failed to get clock 'sclk_mixer'\n"); 8294551789fSSean Paul return -ENODEV; 8304551789fSSean Paul } 831ff830c96SMarek Szyprowski mixer_res->mout_mixer = devm_clk_get(dev, "mout_mixer"); 832ff830c96SMarek Szyprowski if (IS_ERR(mixer_res->mout_mixer)) { 833ff830c96SMarek Szyprowski dev_err(dev, "failed to get clock 'mout_mixer'\n"); 8344551789fSSean Paul return -ENODEV; 8354551789fSSean Paul } 8364551789fSSean Paul 837ff830c96SMarek Szyprowski if (mixer_res->sclk_hdmi && mixer_res->mout_mixer) 838ff830c96SMarek Szyprowski clk_set_parent(mixer_res->mout_mixer, 839ff830c96SMarek Szyprowski mixer_res->sclk_hdmi); 840ff830c96SMarek Szyprowski } 8414551789fSSean Paul 8424551789fSSean Paul res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 1); 8434551789fSSean Paul if (res == NULL) { 8444551789fSSean Paul dev_err(dev, "get memory resource failed.\n"); 8454551789fSSean Paul return -ENXIO; 8464551789fSSean Paul } 8474551789fSSean Paul 8484551789fSSean Paul mixer_res->vp_regs = devm_ioremap(dev, res->start, 8494551789fSSean Paul resource_size(res)); 8504551789fSSean Paul if (mixer_res->vp_regs == NULL) { 8514551789fSSean Paul dev_err(dev, "register mapping failed.\n"); 8524551789fSSean Paul return -ENXIO; 8534551789fSSean Paul } 8544551789fSSean Paul 8554551789fSSean Paul return 0; 8564551789fSSean Paul } 8574551789fSSean Paul 85893bca243SGustavo Padovan static int mixer_initialize(struct mixer_context *mixer_ctx, 859f37cd5e8SInki Dae struct drm_device *drm_dev) 8604551789fSSean Paul { 8614551789fSSean Paul int ret; 862f37cd5e8SInki Dae struct exynos_drm_private *priv; 863f37cd5e8SInki Dae priv = drm_dev->dev_private; 8644551789fSSean Paul 865eb88e422SGustavo Padovan mixer_ctx->drm_dev = drm_dev; 8668a326eddSGustavo Padovan mixer_ctx->pipe = priv->pipe++; 8674551789fSSean Paul 8684551789fSSean Paul /* acquire resources: regs, irqs, clocks */ 8694551789fSSean Paul ret = mixer_resources_init(mixer_ctx); 8704551789fSSean Paul if (ret) { 8714551789fSSean Paul DRM_ERROR("mixer_resources_init failed ret=%d\n", ret); 8724551789fSSean Paul return ret; 8734551789fSSean Paul } 8744551789fSSean Paul 8754551789fSSean Paul if (mixer_ctx->vp_enabled) { 8764551789fSSean Paul /* acquire vp resources: regs, irqs, clocks */ 8774551789fSSean Paul ret = vp_resources_init(mixer_ctx); 8784551789fSSean Paul if (ret) { 8794551789fSSean Paul DRM_ERROR("vp_resources_init failed ret=%d\n", ret); 8804551789fSSean Paul return ret; 8814551789fSSean Paul } 8824551789fSSean Paul } 8834551789fSSean Paul 884f041b257SSean Paul if (!is_drm_iommu_supported(mixer_ctx->drm_dev)) 8851055b39fSInki Dae return 0; 886f041b257SSean Paul 887f041b257SSean Paul return drm_iommu_attach_device(mixer_ctx->drm_dev, mixer_ctx->dev); 8881055b39fSInki Dae } 8891055b39fSInki Dae 89093bca243SGustavo Padovan static void mixer_ctx_remove(struct mixer_context *mixer_ctx) 891d8408326SSeung-Woo Kim { 892f041b257SSean Paul if (is_drm_iommu_supported(mixer_ctx->drm_dev)) 893f041b257SSean Paul drm_iommu_detach_device(mixer_ctx->drm_dev, mixer_ctx->dev); 894f041b257SSean Paul } 895f041b257SSean Paul 89693bca243SGustavo Padovan static int mixer_enable_vblank(struct exynos_drm_crtc *crtc) 897f041b257SSean Paul { 89893bca243SGustavo Padovan struct mixer_context *mixer_ctx = crtc->ctx; 899d8408326SSeung-Woo Kim struct mixer_resources *res = &mixer_ctx->mixer_res; 900d8408326SSeung-Woo Kim 901f041b257SSean Paul if (!mixer_ctx->powered) { 902f041b257SSean Paul mixer_ctx->int_en |= MXR_INT_EN_VSYNC; 903f041b257SSean Paul return 0; 904f041b257SSean Paul } 905d8408326SSeung-Woo Kim 906d8408326SSeung-Woo Kim /* enable vsync interrupt */ 907d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_INT_EN, MXR_INT_EN_VSYNC, 908d8408326SSeung-Woo Kim MXR_INT_EN_VSYNC); 909d8408326SSeung-Woo Kim 910d8408326SSeung-Woo Kim return 0; 911d8408326SSeung-Woo Kim } 912d8408326SSeung-Woo Kim 91393bca243SGustavo Padovan static void mixer_disable_vblank(struct exynos_drm_crtc *crtc) 914d8408326SSeung-Woo Kim { 91593bca243SGustavo Padovan struct mixer_context *mixer_ctx = crtc->ctx; 916d8408326SSeung-Woo Kim struct mixer_resources *res = &mixer_ctx->mixer_res; 917d8408326SSeung-Woo Kim 918d8408326SSeung-Woo Kim /* disable vsync interrupt */ 919d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_INT_EN, 0, MXR_INT_EN_VSYNC); 920d8408326SSeung-Woo Kim } 921d8408326SSeung-Woo Kim 9226e2a3b66SGustavo Padovan static void mixer_win_commit(struct exynos_drm_crtc *crtc, unsigned int win) 923d8408326SSeung-Woo Kim { 92493bca243SGustavo Padovan struct mixer_context *mixer_ctx = crtc->ctx; 925d8408326SSeung-Woo Kim 926cbc4c33dSYoungJun Cho DRM_DEBUG_KMS("win: %d\n", win); 927d8408326SSeung-Woo Kim 928dda9012bSShirish S mutex_lock(&mixer_ctx->mixer_mutex); 929dda9012bSShirish S if (!mixer_ctx->powered) { 930dda9012bSShirish S mutex_unlock(&mixer_ctx->mixer_mutex); 931dda9012bSShirish S return; 932dda9012bSShirish S } 933dda9012bSShirish S mutex_unlock(&mixer_ctx->mixer_mutex); 934dda9012bSShirish S 9351b8e5747SRahul Sharma if (win > 1 && mixer_ctx->vp_enabled) 936d8408326SSeung-Woo Kim vp_video_buffer(mixer_ctx, win); 937d8408326SSeung-Woo Kim else 938d8408326SSeung-Woo Kim mixer_graph_buffer(mixer_ctx, win); 939db43fd16SPrathyush K 9407ee14cdcSGustavo Padovan mixer_ctx->planes[win].enabled = true; 941d8408326SSeung-Woo Kim } 942d8408326SSeung-Woo Kim 9436e2a3b66SGustavo Padovan static void mixer_win_disable(struct exynos_drm_crtc *crtc, unsigned int win) 944d8408326SSeung-Woo Kim { 94593bca243SGustavo Padovan struct mixer_context *mixer_ctx = crtc->ctx; 946d8408326SSeung-Woo Kim struct mixer_resources *res = &mixer_ctx->mixer_res; 947d8408326SSeung-Woo Kim unsigned long flags; 948d8408326SSeung-Woo Kim 949cbc4c33dSYoungJun Cho DRM_DEBUG_KMS("win: %d\n", win); 950d8408326SSeung-Woo Kim 951db43fd16SPrathyush K mutex_lock(&mixer_ctx->mixer_mutex); 952db43fd16SPrathyush K if (!mixer_ctx->powered) { 953db43fd16SPrathyush K mutex_unlock(&mixer_ctx->mixer_mutex); 9547ee14cdcSGustavo Padovan mixer_ctx->planes[win].resume = false; 955db43fd16SPrathyush K return; 956db43fd16SPrathyush K } 957db43fd16SPrathyush K mutex_unlock(&mixer_ctx->mixer_mutex); 958db43fd16SPrathyush K 959d8408326SSeung-Woo Kim spin_lock_irqsave(&res->reg_slock, flags); 960d8408326SSeung-Woo Kim mixer_vsync_set_update(mixer_ctx, false); 961d8408326SSeung-Woo Kim 962d8408326SSeung-Woo Kim mixer_cfg_layer(mixer_ctx, win, false); 963d8408326SSeung-Woo Kim 964d8408326SSeung-Woo Kim mixer_vsync_set_update(mixer_ctx, true); 965d8408326SSeung-Woo Kim spin_unlock_irqrestore(&res->reg_slock, flags); 966db43fd16SPrathyush K 9677ee14cdcSGustavo Padovan mixer_ctx->planes[win].enabled = false; 968d8408326SSeung-Woo Kim } 969d8408326SSeung-Woo Kim 97093bca243SGustavo Padovan static void mixer_wait_for_vblank(struct exynos_drm_crtc *crtc) 9710ea6822fSRahul Sharma { 97293bca243SGustavo Padovan struct mixer_context *mixer_ctx = crtc->ctx; 9737c4c5584SJoonyoung Shim int err; 9748137a2e2SPrathyush K 9756e95d5e6SPrathyush K mutex_lock(&mixer_ctx->mixer_mutex); 9766e95d5e6SPrathyush K if (!mixer_ctx->powered) { 9776e95d5e6SPrathyush K mutex_unlock(&mixer_ctx->mixer_mutex); 9786e95d5e6SPrathyush K return; 9796e95d5e6SPrathyush K } 9806e95d5e6SPrathyush K mutex_unlock(&mixer_ctx->mixer_mutex); 9816e95d5e6SPrathyush K 98293bca243SGustavo Padovan err = drm_vblank_get(mixer_ctx->drm_dev, mixer_ctx->pipe); 9837c4c5584SJoonyoung Shim if (err < 0) { 9847c4c5584SJoonyoung Shim DRM_DEBUG_KMS("failed to acquire vblank counter\n"); 9857c4c5584SJoonyoung Shim return; 9867c4c5584SJoonyoung Shim } 9875d39b9eeSRahul Sharma 9886e95d5e6SPrathyush K atomic_set(&mixer_ctx->wait_vsync_event, 1); 9896e95d5e6SPrathyush K 9906e95d5e6SPrathyush K /* 9916e95d5e6SPrathyush K * wait for MIXER to signal VSYNC interrupt or return after 9926e95d5e6SPrathyush K * timeout which is set to 50ms (refresh rate of 20). 9936e95d5e6SPrathyush K */ 9946e95d5e6SPrathyush K if (!wait_event_timeout(mixer_ctx->wait_vsync_queue, 9956e95d5e6SPrathyush K !atomic_read(&mixer_ctx->wait_vsync_event), 996bfd8303aSDaniel Vetter HZ/20)) 9978137a2e2SPrathyush K DRM_DEBUG_KMS("vblank wait timed out.\n"); 9985d39b9eeSRahul Sharma 99993bca243SGustavo Padovan drm_vblank_put(mixer_ctx->drm_dev, mixer_ctx->pipe); 10008137a2e2SPrathyush K } 10018137a2e2SPrathyush K 100292dc7a04SJoonyoung Shim static void mixer_window_suspend(struct mixer_context *ctx) 1003db43fd16SPrathyush K { 10047ee14cdcSGustavo Padovan struct exynos_drm_plane *plane; 1005db43fd16SPrathyush K int i; 1006db43fd16SPrathyush K 1007db43fd16SPrathyush K for (i = 0; i < MIXER_WIN_NR; i++) { 10087ee14cdcSGustavo Padovan plane = &ctx->planes[i]; 10097ee14cdcSGustavo Padovan plane->resume = plane->enabled; 101092dc7a04SJoonyoung Shim mixer_win_disable(ctx->crtc, i); 1011db43fd16SPrathyush K } 101292dc7a04SJoonyoung Shim mixer_wait_for_vblank(ctx->crtc); 1013db43fd16SPrathyush K } 1014db43fd16SPrathyush K 101592dc7a04SJoonyoung Shim static void mixer_window_resume(struct mixer_context *ctx) 1016db43fd16SPrathyush K { 10177ee14cdcSGustavo Padovan struct exynos_drm_plane *plane; 1018db43fd16SPrathyush K int i; 1019db43fd16SPrathyush K 1020db43fd16SPrathyush K for (i = 0; i < MIXER_WIN_NR; i++) { 10217ee14cdcSGustavo Padovan plane = &ctx->planes[i]; 10227ee14cdcSGustavo Padovan plane->enabled = plane->resume; 10237ee14cdcSGustavo Padovan plane->resume = false; 10247ee14cdcSGustavo Padovan if (plane->enabled) 102592dc7a04SJoonyoung Shim mixer_win_commit(ctx->crtc, i); 1026db43fd16SPrathyush K } 1027db43fd16SPrathyush K } 1028db43fd16SPrathyush K 102992dc7a04SJoonyoung Shim static void mixer_poweron(struct mixer_context *ctx) 1030db43fd16SPrathyush K { 1031db43fd16SPrathyush K struct mixer_resources *res = &ctx->mixer_res; 1032db43fd16SPrathyush K 1033db43fd16SPrathyush K mutex_lock(&ctx->mixer_mutex); 1034db43fd16SPrathyush K if (ctx->powered) { 1035db43fd16SPrathyush K mutex_unlock(&ctx->mixer_mutex); 1036db43fd16SPrathyush K return; 1037db43fd16SPrathyush K } 1038b4bfa3c7SRahul Sharma 1039db43fd16SPrathyush K mutex_unlock(&ctx->mixer_mutex); 1040db43fd16SPrathyush K 1041af65c804SSean Paul pm_runtime_get_sync(ctx->dev); 1042af65c804SSean Paul 10430bfb1f8bSSean Paul clk_prepare_enable(res->mixer); 104404427ec5SMarek Szyprowski clk_prepare_enable(res->hdmi); 1045db43fd16SPrathyush K if (ctx->vp_enabled) { 10460bfb1f8bSSean Paul clk_prepare_enable(res->vp); 1047ff830c96SMarek Szyprowski if (ctx->has_sclk) 10480bfb1f8bSSean Paul clk_prepare_enable(res->sclk_mixer); 1049db43fd16SPrathyush K } 1050db43fd16SPrathyush K 1051b4bfa3c7SRahul Sharma mutex_lock(&ctx->mixer_mutex); 1052b4bfa3c7SRahul Sharma ctx->powered = true; 1053b4bfa3c7SRahul Sharma mutex_unlock(&ctx->mixer_mutex); 1054b4bfa3c7SRahul Sharma 1055d74ed937SRahul Sharma mixer_reg_writemask(res, MXR_STATUS, ~0, MXR_STATUS_SOFT_RESET); 1056d74ed937SRahul Sharma 1057db43fd16SPrathyush K mixer_reg_write(res, MXR_INT_EN, ctx->int_en); 1058db43fd16SPrathyush K mixer_win_reset(ctx); 1059db43fd16SPrathyush K 106092dc7a04SJoonyoung Shim mixer_window_resume(ctx); 1061db43fd16SPrathyush K } 1062db43fd16SPrathyush K 106392dc7a04SJoonyoung Shim static void mixer_poweroff(struct mixer_context *ctx) 1064db43fd16SPrathyush K { 1065db43fd16SPrathyush K struct mixer_resources *res = &ctx->mixer_res; 1066db43fd16SPrathyush K 1067db43fd16SPrathyush K mutex_lock(&ctx->mixer_mutex); 1068b4bfa3c7SRahul Sharma if (!ctx->powered) { 1069b4bfa3c7SRahul Sharma mutex_unlock(&ctx->mixer_mutex); 1070b4bfa3c7SRahul Sharma return; 1071b4bfa3c7SRahul Sharma } 1072db43fd16SPrathyush K mutex_unlock(&ctx->mixer_mutex); 1073db43fd16SPrathyush K 1074381be025SRahul Sharma mixer_stop(ctx); 1075*c0734fbaSTobias Jakobi mixer_regs_dump(ctx); 107692dc7a04SJoonyoung Shim mixer_window_suspend(ctx); 1077db43fd16SPrathyush K 1078db43fd16SPrathyush K ctx->int_en = mixer_reg_read(res, MXR_INT_EN); 1079db43fd16SPrathyush K 1080b4bfa3c7SRahul Sharma mutex_lock(&ctx->mixer_mutex); 1081b4bfa3c7SRahul Sharma ctx->powered = false; 1082b4bfa3c7SRahul Sharma mutex_unlock(&ctx->mixer_mutex); 1083b4bfa3c7SRahul Sharma 108404427ec5SMarek Szyprowski clk_disable_unprepare(res->hdmi); 10850bfb1f8bSSean Paul clk_disable_unprepare(res->mixer); 1086db43fd16SPrathyush K if (ctx->vp_enabled) { 10870bfb1f8bSSean Paul clk_disable_unprepare(res->vp); 1088ff830c96SMarek Szyprowski if (ctx->has_sclk) 10890bfb1f8bSSean Paul clk_disable_unprepare(res->sclk_mixer); 1090db43fd16SPrathyush K } 1091db43fd16SPrathyush K 1092af65c804SSean Paul pm_runtime_put_sync(ctx->dev); 1093db43fd16SPrathyush K } 1094db43fd16SPrathyush K 109593bca243SGustavo Padovan static void mixer_dpms(struct exynos_drm_crtc *crtc, int mode) 1096db43fd16SPrathyush K { 1097db43fd16SPrathyush K switch (mode) { 1098db43fd16SPrathyush K case DRM_MODE_DPMS_ON: 109992dc7a04SJoonyoung Shim mixer_poweron(crtc->ctx); 1100db43fd16SPrathyush K break; 1101db43fd16SPrathyush K case DRM_MODE_DPMS_STANDBY: 1102db43fd16SPrathyush K case DRM_MODE_DPMS_SUSPEND: 1103db43fd16SPrathyush K case DRM_MODE_DPMS_OFF: 110492dc7a04SJoonyoung Shim mixer_poweroff(crtc->ctx); 1105db43fd16SPrathyush K break; 1106db43fd16SPrathyush K default: 1107db43fd16SPrathyush K DRM_DEBUG_KMS("unknown dpms mode: %d\n", mode); 1108db43fd16SPrathyush K break; 1109db43fd16SPrathyush K } 1110db43fd16SPrathyush K } 1111db43fd16SPrathyush K 1112f041b257SSean Paul /* Only valid for Mixer version 16.0.33.0 */ 1113f041b257SSean Paul int mixer_check_mode(struct drm_display_mode *mode) 1114f041b257SSean Paul { 1115f041b257SSean Paul u32 w, h; 1116f041b257SSean Paul 1117f041b257SSean Paul w = mode->hdisplay; 1118f041b257SSean Paul h = mode->vdisplay; 1119f041b257SSean Paul 1120f041b257SSean Paul DRM_DEBUG_KMS("xres=%d, yres=%d, refresh=%d, intl=%d\n", 1121f041b257SSean Paul mode->hdisplay, mode->vdisplay, mode->vrefresh, 1122f041b257SSean Paul (mode->flags & DRM_MODE_FLAG_INTERLACE) ? 1 : 0); 1123f041b257SSean Paul 1124f041b257SSean Paul if ((w >= 464 && w <= 720 && h >= 261 && h <= 576) || 1125f041b257SSean Paul (w >= 1024 && w <= 1280 && h >= 576 && h <= 720) || 1126f041b257SSean Paul (w >= 1664 && w <= 1920 && h >= 936 && h <= 1080)) 1127f041b257SSean Paul return 0; 1128f041b257SSean Paul 1129f041b257SSean Paul return -EINVAL; 1130f041b257SSean Paul } 1131f041b257SSean Paul 1132f3aaf762SKrzysztof Kozlowski static const struct exynos_drm_crtc_ops mixer_crtc_ops = { 1133f041b257SSean Paul .dpms = mixer_dpms, 1134d8408326SSeung-Woo Kim .enable_vblank = mixer_enable_vblank, 1135d8408326SSeung-Woo Kim .disable_vblank = mixer_disable_vblank, 11368137a2e2SPrathyush K .wait_for_vblank = mixer_wait_for_vblank, 1137d8408326SSeung-Woo Kim .win_commit = mixer_win_commit, 1138d8408326SSeung-Woo Kim .win_disable = mixer_win_disable, 1139f041b257SSean Paul }; 11400ea6822fSRahul Sharma 1141def5e095SRahul Sharma static struct mixer_drv_data exynos5420_mxr_drv_data = { 1142def5e095SRahul Sharma .version = MXR_VER_128_0_0_184, 1143def5e095SRahul Sharma .is_vp_enabled = 0, 1144def5e095SRahul Sharma }; 1145def5e095SRahul Sharma 1146cc57caf0SRahul Sharma static struct mixer_drv_data exynos5250_mxr_drv_data = { 1147aaf8b49eSRahul Sharma .version = MXR_VER_16_0_33_0, 1148aaf8b49eSRahul Sharma .is_vp_enabled = 0, 1149aaf8b49eSRahul Sharma }; 1150aaf8b49eSRahul Sharma 1151ff830c96SMarek Szyprowski static struct mixer_drv_data exynos4212_mxr_drv_data = { 1152ff830c96SMarek Szyprowski .version = MXR_VER_0_0_0_16, 1153ff830c96SMarek Szyprowski .is_vp_enabled = 1, 1154ff830c96SMarek Szyprowski }; 1155ff830c96SMarek Szyprowski 1156cc57caf0SRahul Sharma static struct mixer_drv_data exynos4210_mxr_drv_data = { 11571e123441SRahul Sharma .version = MXR_VER_0_0_0_16, 11581b8e5747SRahul Sharma .is_vp_enabled = 1, 1159ff830c96SMarek Szyprowski .has_sclk = 1, 11601e123441SRahul Sharma }; 11611e123441SRahul Sharma 1162d6b16302SKrzysztof Kozlowski static const struct platform_device_id mixer_driver_types[] = { 11631e123441SRahul Sharma { 11641e123441SRahul Sharma .name = "s5p-mixer", 1165cc57caf0SRahul Sharma .driver_data = (unsigned long)&exynos4210_mxr_drv_data, 11661e123441SRahul Sharma }, { 1167aaf8b49eSRahul Sharma .name = "exynos5-mixer", 1168cc57caf0SRahul Sharma .driver_data = (unsigned long)&exynos5250_mxr_drv_data, 1169aaf8b49eSRahul Sharma }, { 1170aaf8b49eSRahul Sharma /* end node */ 1171aaf8b49eSRahul Sharma } 1172aaf8b49eSRahul Sharma }; 1173aaf8b49eSRahul Sharma 1174aaf8b49eSRahul Sharma static struct of_device_id mixer_match_types[] = { 1175aaf8b49eSRahul Sharma { 1176ff830c96SMarek Szyprowski .compatible = "samsung,exynos4210-mixer", 1177ff830c96SMarek Szyprowski .data = &exynos4210_mxr_drv_data, 1178ff830c96SMarek Szyprowski }, { 1179ff830c96SMarek Szyprowski .compatible = "samsung,exynos4212-mixer", 1180ff830c96SMarek Szyprowski .data = &exynos4212_mxr_drv_data, 1181ff830c96SMarek Szyprowski }, { 1182aaf8b49eSRahul Sharma .compatible = "samsung,exynos5-mixer", 1183cc57caf0SRahul Sharma .data = &exynos5250_mxr_drv_data, 1184cc57caf0SRahul Sharma }, { 1185cc57caf0SRahul Sharma .compatible = "samsung,exynos5250-mixer", 1186cc57caf0SRahul Sharma .data = &exynos5250_mxr_drv_data, 1187aaf8b49eSRahul Sharma }, { 1188def5e095SRahul Sharma .compatible = "samsung,exynos5420-mixer", 1189def5e095SRahul Sharma .data = &exynos5420_mxr_drv_data, 1190def5e095SRahul Sharma }, { 11911e123441SRahul Sharma /* end node */ 11921e123441SRahul Sharma } 11931e123441SRahul Sharma }; 119439b58a39SSjoerd Simons MODULE_DEVICE_TABLE(of, mixer_match_types); 11951e123441SRahul Sharma 1196f37cd5e8SInki Dae static int mixer_bind(struct device *dev, struct device *manager, void *data) 1197d8408326SSeung-Woo Kim { 11988103ef1bSAndrzej Hajda struct mixer_context *ctx = dev_get_drvdata(dev); 1199f37cd5e8SInki Dae struct drm_device *drm_dev = data; 12007ee14cdcSGustavo Padovan struct exynos_drm_plane *exynos_plane; 12017ee14cdcSGustavo Padovan enum drm_plane_type type; 12026e2a3b66SGustavo Padovan unsigned int zpos; 12036e2a3b66SGustavo Padovan int ret; 1204d8408326SSeung-Woo Kim 1205e2dc3f72SAlban Browaeys ret = mixer_initialize(ctx, drm_dev); 1206e2dc3f72SAlban Browaeys if (ret) 1207e2dc3f72SAlban Browaeys return ret; 1208e2dc3f72SAlban Browaeys 12097ee14cdcSGustavo Padovan for (zpos = 0; zpos < MIXER_WIN_NR; zpos++) { 12107ee14cdcSGustavo Padovan type = (zpos == MIXER_DEFAULT_WIN) ? DRM_PLANE_TYPE_PRIMARY : 12117ee14cdcSGustavo Padovan DRM_PLANE_TYPE_OVERLAY; 12127ee14cdcSGustavo Padovan ret = exynos_plane_init(drm_dev, &ctx->planes[zpos], 12136e2a3b66SGustavo Padovan 1 << ctx->pipe, type, zpos); 12147ee14cdcSGustavo Padovan if (ret) 12157ee14cdcSGustavo Padovan return ret; 12167ee14cdcSGustavo Padovan } 12177ee14cdcSGustavo Padovan 12187ee14cdcSGustavo Padovan exynos_plane = &ctx->planes[MIXER_DEFAULT_WIN]; 12197ee14cdcSGustavo Padovan ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base, 12207ee14cdcSGustavo Padovan ctx->pipe, EXYNOS_DISPLAY_TYPE_HDMI, 122193bca243SGustavo Padovan &mixer_crtc_ops, ctx); 122293bca243SGustavo Padovan if (IS_ERR(ctx->crtc)) { 1223e2dc3f72SAlban Browaeys mixer_ctx_remove(ctx); 122493bca243SGustavo Padovan ret = PTR_ERR(ctx->crtc); 122593bca243SGustavo Padovan goto free_ctx; 12268103ef1bSAndrzej Hajda } 12278103ef1bSAndrzej Hajda 12288103ef1bSAndrzej Hajda return 0; 122993bca243SGustavo Padovan 123093bca243SGustavo Padovan free_ctx: 123193bca243SGustavo Padovan devm_kfree(dev, ctx); 123293bca243SGustavo Padovan return ret; 12338103ef1bSAndrzej Hajda } 12348103ef1bSAndrzej Hajda 12358103ef1bSAndrzej Hajda static void mixer_unbind(struct device *dev, struct device *master, void *data) 12368103ef1bSAndrzej Hajda { 12378103ef1bSAndrzej Hajda struct mixer_context *ctx = dev_get_drvdata(dev); 12388103ef1bSAndrzej Hajda 123993bca243SGustavo Padovan mixer_ctx_remove(ctx); 12408103ef1bSAndrzej Hajda } 12418103ef1bSAndrzej Hajda 12428103ef1bSAndrzej Hajda static const struct component_ops mixer_component_ops = { 12438103ef1bSAndrzej Hajda .bind = mixer_bind, 12448103ef1bSAndrzej Hajda .unbind = mixer_unbind, 12458103ef1bSAndrzej Hajda }; 12468103ef1bSAndrzej Hajda 12478103ef1bSAndrzej Hajda static int mixer_probe(struct platform_device *pdev) 12488103ef1bSAndrzej Hajda { 12498103ef1bSAndrzej Hajda struct device *dev = &pdev->dev; 12508103ef1bSAndrzej Hajda struct mixer_drv_data *drv; 12518103ef1bSAndrzej Hajda struct mixer_context *ctx; 12528103ef1bSAndrzej Hajda int ret; 1253d8408326SSeung-Woo Kim 1254f041b257SSean Paul ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL); 1255f041b257SSean Paul if (!ctx) { 1256f041b257SSean Paul DRM_ERROR("failed to alloc mixer context.\n"); 1257d8408326SSeung-Woo Kim return -ENOMEM; 1258f041b257SSean Paul } 1259d8408326SSeung-Woo Kim 1260cf8fc4f1SJoonyoung Shim mutex_init(&ctx->mixer_mutex); 1261cf8fc4f1SJoonyoung Shim 1262aaf8b49eSRahul Sharma if (dev->of_node) { 1263aaf8b49eSRahul Sharma const struct of_device_id *match; 12648103ef1bSAndrzej Hajda 1265e436b09dSSachin Kamat match = of_match_node(mixer_match_types, dev->of_node); 12662cdc53b3SRahul Sharma drv = (struct mixer_drv_data *)match->data; 1267aaf8b49eSRahul Sharma } else { 1268aaf8b49eSRahul Sharma drv = (struct mixer_drv_data *) 1269aaf8b49eSRahul Sharma platform_get_device_id(pdev)->driver_data; 1270aaf8b49eSRahul Sharma } 1271aaf8b49eSRahul Sharma 12724551789fSSean Paul ctx->pdev = pdev; 1273d873ab99SSeung-Woo Kim ctx->dev = dev; 12741b8e5747SRahul Sharma ctx->vp_enabled = drv->is_vp_enabled; 1275ff830c96SMarek Szyprowski ctx->has_sclk = drv->has_sclk; 12761e123441SRahul Sharma ctx->mxr_ver = drv->version; 127757ed0f7bSDaniel Vetter init_waitqueue_head(&ctx->wait_vsync_queue); 12786e95d5e6SPrathyush K atomic_set(&ctx->wait_vsync_event, 0); 1279d8408326SSeung-Woo Kim 12808103ef1bSAndrzej Hajda platform_set_drvdata(pdev, ctx); 1281df5225bcSInki Dae 1282df5225bcSInki Dae ret = exynos_drm_component_add(&pdev->dev, EXYNOS_DEVICE_TYPE_CRTC, 12835d1741adSGustavo Padovan EXYNOS_DISPLAY_TYPE_HDMI); 1284df5225bcSInki Dae if (ret) 1285df5225bcSInki Dae return ret; 1286df5225bcSInki Dae 1287df5225bcSInki Dae ret = component_add(&pdev->dev, &mixer_component_ops); 12888103ef1bSAndrzej Hajda if (ret) { 1289df5225bcSInki Dae exynos_drm_component_del(&pdev->dev, EXYNOS_DEVICE_TYPE_CRTC); 12908103ef1bSAndrzej Hajda return ret; 12918103ef1bSAndrzej Hajda } 12928103ef1bSAndrzej Hajda 12938103ef1bSAndrzej Hajda pm_runtime_enable(dev); 1294df5225bcSInki Dae 1295df5225bcSInki Dae return ret; 1296f37cd5e8SInki Dae } 1297f37cd5e8SInki Dae 1298d8408326SSeung-Woo Kim static int mixer_remove(struct platform_device *pdev) 1299d8408326SSeung-Woo Kim { 13008103ef1bSAndrzej Hajda pm_runtime_disable(&pdev->dev); 13018103ef1bSAndrzej Hajda 1302df5225bcSInki Dae component_del(&pdev->dev, &mixer_component_ops); 1303df5225bcSInki Dae exynos_drm_component_del(&pdev->dev, EXYNOS_DEVICE_TYPE_CRTC); 1304df5225bcSInki Dae 1305d8408326SSeung-Woo Kim return 0; 1306d8408326SSeung-Woo Kim } 1307d8408326SSeung-Woo Kim 1308d8408326SSeung-Woo Kim struct platform_driver mixer_driver = { 1309d8408326SSeung-Woo Kim .driver = { 1310aaf8b49eSRahul Sharma .name = "exynos-mixer", 1311d8408326SSeung-Woo Kim .owner = THIS_MODULE, 1312aaf8b49eSRahul Sharma .of_match_table = mixer_match_types, 1313d8408326SSeung-Woo Kim }, 1314d8408326SSeung-Woo Kim .probe = mixer_probe, 131556550d94SGreg Kroah-Hartman .remove = mixer_remove, 13161e123441SRahul Sharma .id_table = mixer_driver_types, 1317d8408326SSeung-Woo Kim }; 1318