xref: /linux/drivers/gpu/drm/exynos/exynos_mixer.c (revision a2cb911eb663b5820dab89f21ce698d68e7cc568)
1d8408326SSeung-Woo Kim /*
2d8408326SSeung-Woo Kim  * Copyright (C) 2011 Samsung Electronics Co.Ltd
3d8408326SSeung-Woo Kim  * Authors:
4d8408326SSeung-Woo Kim  * Seung-Woo Kim <sw0312.kim@samsung.com>
5d8408326SSeung-Woo Kim  *	Inki Dae <inki.dae@samsung.com>
6d8408326SSeung-Woo Kim  *	Joonyoung Shim <jy0922.shim@samsung.com>
7d8408326SSeung-Woo Kim  *
8d8408326SSeung-Woo Kim  * Based on drivers/media/video/s5p-tv/mixer_reg.c
9d8408326SSeung-Woo Kim  *
10d8408326SSeung-Woo Kim  * This program is free software; you can redistribute  it and/or modify it
11d8408326SSeung-Woo Kim  * under  the terms of  the GNU General  Public License as published by the
12d8408326SSeung-Woo Kim  * Free Software Foundation;  either version 2 of the  License, or (at your
13d8408326SSeung-Woo Kim  * option) any later version.
14d8408326SSeung-Woo Kim  *
15d8408326SSeung-Woo Kim  */
16d8408326SSeung-Woo Kim 
17760285e7SDavid Howells #include <drm/drmP.h>
18d8408326SSeung-Woo Kim 
19d8408326SSeung-Woo Kim #include "regs-mixer.h"
20d8408326SSeung-Woo Kim #include "regs-vp.h"
21d8408326SSeung-Woo Kim 
22d8408326SSeung-Woo Kim #include <linux/kernel.h>
23d8408326SSeung-Woo Kim #include <linux/spinlock.h>
24d8408326SSeung-Woo Kim #include <linux/wait.h>
25d8408326SSeung-Woo Kim #include <linux/i2c.h>
26d8408326SSeung-Woo Kim #include <linux/platform_device.h>
27d8408326SSeung-Woo Kim #include <linux/interrupt.h>
28d8408326SSeung-Woo Kim #include <linux/irq.h>
29d8408326SSeung-Woo Kim #include <linux/delay.h>
30d8408326SSeung-Woo Kim #include <linux/pm_runtime.h>
31d8408326SSeung-Woo Kim #include <linux/clk.h>
32d8408326SSeung-Woo Kim #include <linux/regulator/consumer.h>
333f1c781dSSachin Kamat #include <linux/of.h>
34f37cd5e8SInki Dae #include <linux/component.h>
35d8408326SSeung-Woo Kim 
36d8408326SSeung-Woo Kim #include <drm/exynos_drm.h>
37d8408326SSeung-Woo Kim 
38d8408326SSeung-Woo Kim #include "exynos_drm_drv.h"
39663d8766SRahul Sharma #include "exynos_drm_crtc.h"
400488f50eSMarek Szyprowski #include "exynos_drm_fb.h"
417ee14cdcSGustavo Padovan #include "exynos_drm_plane.h"
421055b39fSInki Dae #include "exynos_drm_iommu.h"
4322b21ae6SJoonyoung Shim 
44f041b257SSean Paul #define MIXER_WIN_NR		3
45fbbb1e1aSMarek Szyprowski #define VP_DEFAULT_WIN		2
46d8408326SSeung-Woo Kim 
477a57ca7cSTobias Jakobi /* The pixelformats that are natively supported by the mixer. */
487a57ca7cSTobias Jakobi #define MXR_FORMAT_RGB565	4
497a57ca7cSTobias Jakobi #define MXR_FORMAT_ARGB1555	5
507a57ca7cSTobias Jakobi #define MXR_FORMAT_ARGB4444	6
517a57ca7cSTobias Jakobi #define MXR_FORMAT_ARGB8888	7
527a57ca7cSTobias Jakobi 
5322b21ae6SJoonyoung Shim struct mixer_resources {
5422b21ae6SJoonyoung Shim 	int			irq;
5522b21ae6SJoonyoung Shim 	void __iomem		*mixer_regs;
5622b21ae6SJoonyoung Shim 	void __iomem		*vp_regs;
5722b21ae6SJoonyoung Shim 	spinlock_t		reg_slock;
5822b21ae6SJoonyoung Shim 	struct clk		*mixer;
5922b21ae6SJoonyoung Shim 	struct clk		*vp;
6004427ec5SMarek Szyprowski 	struct clk		*hdmi;
6122b21ae6SJoonyoung Shim 	struct clk		*sclk_mixer;
6222b21ae6SJoonyoung Shim 	struct clk		*sclk_hdmi;
63ff830c96SMarek Szyprowski 	struct clk		*mout_mixer;
6422b21ae6SJoonyoung Shim };
6522b21ae6SJoonyoung Shim 
661e123441SRahul Sharma enum mixer_version_id {
671e123441SRahul Sharma 	MXR_VER_0_0_0_16,
681e123441SRahul Sharma 	MXR_VER_16_0_33_0,
69def5e095SRahul Sharma 	MXR_VER_128_0_0_184,
701e123441SRahul Sharma };
711e123441SRahul Sharma 
72a44652e8SAndrzej Hajda enum mixer_flag_bits {
73a44652e8SAndrzej Hajda 	MXR_BIT_POWERED,
740df5e4acSAndrzej Hajda 	MXR_BIT_VSYNC,
75a44652e8SAndrzej Hajda };
76a44652e8SAndrzej Hajda 
77fbbb1e1aSMarek Szyprowski static const uint32_t mixer_formats[] = {
78fbbb1e1aSMarek Szyprowski 	DRM_FORMAT_XRGB4444,
79fbbb1e1aSMarek Szyprowski 	DRM_FORMAT_XRGB1555,
80fbbb1e1aSMarek Szyprowski 	DRM_FORMAT_RGB565,
81fbbb1e1aSMarek Szyprowski 	DRM_FORMAT_XRGB8888,
82fbbb1e1aSMarek Szyprowski 	DRM_FORMAT_ARGB8888,
83fbbb1e1aSMarek Szyprowski };
84fbbb1e1aSMarek Szyprowski 
85fbbb1e1aSMarek Szyprowski static const uint32_t vp_formats[] = {
86fbbb1e1aSMarek Szyprowski 	DRM_FORMAT_NV12,
87fbbb1e1aSMarek Szyprowski 	DRM_FORMAT_NV21,
88fbbb1e1aSMarek Szyprowski };
89fbbb1e1aSMarek Szyprowski 
9022b21ae6SJoonyoung Shim struct mixer_context {
914551789fSSean Paul 	struct platform_device *pdev;
92cf8fc4f1SJoonyoung Shim 	struct device		*dev;
931055b39fSInki Dae 	struct drm_device	*drm_dev;
9493bca243SGustavo Padovan 	struct exynos_drm_crtc	*crtc;
957ee14cdcSGustavo Padovan 	struct exynos_drm_plane	planes[MIXER_WIN_NR];
9622b21ae6SJoonyoung Shim 	int			pipe;
97a44652e8SAndrzej Hajda 	unsigned long		flags;
9822b21ae6SJoonyoung Shim 	bool			interlace;
991b8e5747SRahul Sharma 	bool			vp_enabled;
100ff830c96SMarek Szyprowski 	bool			has_sclk;
10122b21ae6SJoonyoung Shim 
10222b21ae6SJoonyoung Shim 	struct mixer_resources	mixer_res;
1031e123441SRahul Sharma 	enum mixer_version_id	mxr_ver;
1046e95d5e6SPrathyush K 	wait_queue_head_t	wait_vsync_queue;
1056e95d5e6SPrathyush K 	atomic_t		wait_vsync_event;
1061e123441SRahul Sharma };
1071e123441SRahul Sharma 
1081e123441SRahul Sharma struct mixer_drv_data {
1091e123441SRahul Sharma 	enum mixer_version_id	version;
1101b8e5747SRahul Sharma 	bool					is_vp_enabled;
111ff830c96SMarek Szyprowski 	bool					has_sclk;
11222b21ae6SJoonyoung Shim };
11322b21ae6SJoonyoung Shim 
114fd2d2fc2SMarek Szyprowski static const struct exynos_drm_plane_config plane_configs[MIXER_WIN_NR] = {
115fd2d2fc2SMarek Szyprowski 	{
116fd2d2fc2SMarek Szyprowski 		.zpos = 0,
117fd2d2fc2SMarek Szyprowski 		.type = DRM_PLANE_TYPE_PRIMARY,
118fd2d2fc2SMarek Szyprowski 		.pixel_formats = mixer_formats,
119fd2d2fc2SMarek Szyprowski 		.num_pixel_formats = ARRAY_SIZE(mixer_formats),
120*a2cb911eSMarek Szyprowski 		.capabilities = EXYNOS_DRM_PLANE_CAP_DOUBLE |
121*a2cb911eSMarek Szyprowski 				EXYNOS_DRM_PLANE_CAP_ZPOS,
122fd2d2fc2SMarek Szyprowski 	}, {
123fd2d2fc2SMarek Szyprowski 		.zpos = 1,
124fd2d2fc2SMarek Szyprowski 		.type = DRM_PLANE_TYPE_CURSOR,
125fd2d2fc2SMarek Szyprowski 		.pixel_formats = mixer_formats,
126fd2d2fc2SMarek Szyprowski 		.num_pixel_formats = ARRAY_SIZE(mixer_formats),
127*a2cb911eSMarek Szyprowski 		.capabilities = EXYNOS_DRM_PLANE_CAP_DOUBLE |
128*a2cb911eSMarek Szyprowski 				EXYNOS_DRM_PLANE_CAP_ZPOS,
129fd2d2fc2SMarek Szyprowski 	}, {
130fd2d2fc2SMarek Szyprowski 		.zpos = 2,
131fd2d2fc2SMarek Szyprowski 		.type = DRM_PLANE_TYPE_OVERLAY,
132fd2d2fc2SMarek Szyprowski 		.pixel_formats = vp_formats,
133fd2d2fc2SMarek Szyprowski 		.num_pixel_formats = ARRAY_SIZE(vp_formats),
134*a2cb911eSMarek Szyprowski 		.capabilities = EXYNOS_DRM_PLANE_CAP_SCALE |
135*a2cb911eSMarek Szyprowski 				EXYNOS_DRM_PLANE_CAP_ZPOS,
136fd2d2fc2SMarek Szyprowski 	},
137fd2d2fc2SMarek Szyprowski };
138fd2d2fc2SMarek Szyprowski 
139d8408326SSeung-Woo Kim static const u8 filter_y_horiz_tap8[] = {
140d8408326SSeung-Woo Kim 	0,	-1,	-1,	-1,	-1,	-1,	-1,	-1,
141d8408326SSeung-Woo Kim 	-1,	-1,	-1,	-1,	-1,	0,	0,	0,
142d8408326SSeung-Woo Kim 	0,	2,	4,	5,	6,	6,	6,	6,
143d8408326SSeung-Woo Kim 	6,	5,	5,	4,	3,	2,	1,	1,
144d8408326SSeung-Woo Kim 	0,	-6,	-12,	-16,	-18,	-20,	-21,	-20,
145d8408326SSeung-Woo Kim 	-20,	-18,	-16,	-13,	-10,	-8,	-5,	-2,
146d8408326SSeung-Woo Kim 	127,	126,	125,	121,	114,	107,	99,	89,
147d8408326SSeung-Woo Kim 	79,	68,	57,	46,	35,	25,	16,	8,
148d8408326SSeung-Woo Kim };
149d8408326SSeung-Woo Kim 
150d8408326SSeung-Woo Kim static const u8 filter_y_vert_tap4[] = {
151d8408326SSeung-Woo Kim 	0,	-3,	-6,	-8,	-8,	-8,	-8,	-7,
152d8408326SSeung-Woo Kim 	-6,	-5,	-4,	-3,	-2,	-1,	-1,	0,
153d8408326SSeung-Woo Kim 	127,	126,	124,	118,	111,	102,	92,	81,
154d8408326SSeung-Woo Kim 	70,	59,	48,	37,	27,	19,	11,	5,
155d8408326SSeung-Woo Kim 	0,	5,	11,	19,	27,	37,	48,	59,
156d8408326SSeung-Woo Kim 	70,	81,	92,	102,	111,	118,	124,	126,
157d8408326SSeung-Woo Kim 	0,	0,	-1,	-1,	-2,	-3,	-4,	-5,
158d8408326SSeung-Woo Kim 	-6,	-7,	-8,	-8,	-8,	-8,	-6,	-3,
159d8408326SSeung-Woo Kim };
160d8408326SSeung-Woo Kim 
161d8408326SSeung-Woo Kim static const u8 filter_cr_horiz_tap4[] = {
162d8408326SSeung-Woo Kim 	0,	-3,	-6,	-8,	-8,	-8,	-8,	-7,
163d8408326SSeung-Woo Kim 	-6,	-5,	-4,	-3,	-2,	-1,	-1,	0,
164d8408326SSeung-Woo Kim 	127,	126,	124,	118,	111,	102,	92,	81,
165d8408326SSeung-Woo Kim 	70,	59,	48,	37,	27,	19,	11,	5,
166d8408326SSeung-Woo Kim };
167d8408326SSeung-Woo Kim 
168d8408326SSeung-Woo Kim static inline u32 vp_reg_read(struct mixer_resources *res, u32 reg_id)
169d8408326SSeung-Woo Kim {
170d8408326SSeung-Woo Kim 	return readl(res->vp_regs + reg_id);
171d8408326SSeung-Woo Kim }
172d8408326SSeung-Woo Kim 
173d8408326SSeung-Woo Kim static inline void vp_reg_write(struct mixer_resources *res, u32 reg_id,
174d8408326SSeung-Woo Kim 				 u32 val)
175d8408326SSeung-Woo Kim {
176d8408326SSeung-Woo Kim 	writel(val, res->vp_regs + reg_id);
177d8408326SSeung-Woo Kim }
178d8408326SSeung-Woo Kim 
179d8408326SSeung-Woo Kim static inline void vp_reg_writemask(struct mixer_resources *res, u32 reg_id,
180d8408326SSeung-Woo Kim 				 u32 val, u32 mask)
181d8408326SSeung-Woo Kim {
182d8408326SSeung-Woo Kim 	u32 old = vp_reg_read(res, reg_id);
183d8408326SSeung-Woo Kim 
184d8408326SSeung-Woo Kim 	val = (val & mask) | (old & ~mask);
185d8408326SSeung-Woo Kim 	writel(val, res->vp_regs + reg_id);
186d8408326SSeung-Woo Kim }
187d8408326SSeung-Woo Kim 
188d8408326SSeung-Woo Kim static inline u32 mixer_reg_read(struct mixer_resources *res, u32 reg_id)
189d8408326SSeung-Woo Kim {
190d8408326SSeung-Woo Kim 	return readl(res->mixer_regs + reg_id);
191d8408326SSeung-Woo Kim }
192d8408326SSeung-Woo Kim 
193d8408326SSeung-Woo Kim static inline void mixer_reg_write(struct mixer_resources *res, u32 reg_id,
194d8408326SSeung-Woo Kim 				 u32 val)
195d8408326SSeung-Woo Kim {
196d8408326SSeung-Woo Kim 	writel(val, res->mixer_regs + reg_id);
197d8408326SSeung-Woo Kim }
198d8408326SSeung-Woo Kim 
199d8408326SSeung-Woo Kim static inline void mixer_reg_writemask(struct mixer_resources *res,
200d8408326SSeung-Woo Kim 				 u32 reg_id, u32 val, u32 mask)
201d8408326SSeung-Woo Kim {
202d8408326SSeung-Woo Kim 	u32 old = mixer_reg_read(res, reg_id);
203d8408326SSeung-Woo Kim 
204d8408326SSeung-Woo Kim 	val = (val & mask) | (old & ~mask);
205d8408326SSeung-Woo Kim 	writel(val, res->mixer_regs + reg_id);
206d8408326SSeung-Woo Kim }
207d8408326SSeung-Woo Kim 
208d8408326SSeung-Woo Kim static void mixer_regs_dump(struct mixer_context *ctx)
209d8408326SSeung-Woo Kim {
210d8408326SSeung-Woo Kim #define DUMPREG(reg_id) \
211d8408326SSeung-Woo Kim do { \
212d8408326SSeung-Woo Kim 	DRM_DEBUG_KMS(#reg_id " = %08x\n", \
213d8408326SSeung-Woo Kim 		(u32)readl(ctx->mixer_res.mixer_regs + reg_id)); \
214d8408326SSeung-Woo Kim } while (0)
215d8408326SSeung-Woo Kim 
216d8408326SSeung-Woo Kim 	DUMPREG(MXR_STATUS);
217d8408326SSeung-Woo Kim 	DUMPREG(MXR_CFG);
218d8408326SSeung-Woo Kim 	DUMPREG(MXR_INT_EN);
219d8408326SSeung-Woo Kim 	DUMPREG(MXR_INT_STATUS);
220d8408326SSeung-Woo Kim 
221d8408326SSeung-Woo Kim 	DUMPREG(MXR_LAYER_CFG);
222d8408326SSeung-Woo Kim 	DUMPREG(MXR_VIDEO_CFG);
223d8408326SSeung-Woo Kim 
224d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_CFG);
225d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_BASE);
226d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_SPAN);
227d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_WH);
228d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_SXY);
229d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_DXY);
230d8408326SSeung-Woo Kim 
231d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_CFG);
232d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_BASE);
233d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_SPAN);
234d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_WH);
235d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_SXY);
236d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_DXY);
237d8408326SSeung-Woo Kim #undef DUMPREG
238d8408326SSeung-Woo Kim }
239d8408326SSeung-Woo Kim 
240d8408326SSeung-Woo Kim static void vp_regs_dump(struct mixer_context *ctx)
241d8408326SSeung-Woo Kim {
242d8408326SSeung-Woo Kim #define DUMPREG(reg_id) \
243d8408326SSeung-Woo Kim do { \
244d8408326SSeung-Woo Kim 	DRM_DEBUG_KMS(#reg_id " = %08x\n", \
245d8408326SSeung-Woo Kim 		(u32) readl(ctx->mixer_res.vp_regs + reg_id)); \
246d8408326SSeung-Woo Kim } while (0)
247d8408326SSeung-Woo Kim 
248d8408326SSeung-Woo Kim 	DUMPREG(VP_ENABLE);
249d8408326SSeung-Woo Kim 	DUMPREG(VP_SRESET);
250d8408326SSeung-Woo Kim 	DUMPREG(VP_SHADOW_UPDATE);
251d8408326SSeung-Woo Kim 	DUMPREG(VP_FIELD_ID);
252d8408326SSeung-Woo Kim 	DUMPREG(VP_MODE);
253d8408326SSeung-Woo Kim 	DUMPREG(VP_IMG_SIZE_Y);
254d8408326SSeung-Woo Kim 	DUMPREG(VP_IMG_SIZE_C);
255d8408326SSeung-Woo Kim 	DUMPREG(VP_PER_RATE_CTRL);
256d8408326SSeung-Woo Kim 	DUMPREG(VP_TOP_Y_PTR);
257d8408326SSeung-Woo Kim 	DUMPREG(VP_BOT_Y_PTR);
258d8408326SSeung-Woo Kim 	DUMPREG(VP_TOP_C_PTR);
259d8408326SSeung-Woo Kim 	DUMPREG(VP_BOT_C_PTR);
260d8408326SSeung-Woo Kim 	DUMPREG(VP_ENDIAN_MODE);
261d8408326SSeung-Woo Kim 	DUMPREG(VP_SRC_H_POSITION);
262d8408326SSeung-Woo Kim 	DUMPREG(VP_SRC_V_POSITION);
263d8408326SSeung-Woo Kim 	DUMPREG(VP_SRC_WIDTH);
264d8408326SSeung-Woo Kim 	DUMPREG(VP_SRC_HEIGHT);
265d8408326SSeung-Woo Kim 	DUMPREG(VP_DST_H_POSITION);
266d8408326SSeung-Woo Kim 	DUMPREG(VP_DST_V_POSITION);
267d8408326SSeung-Woo Kim 	DUMPREG(VP_DST_WIDTH);
268d8408326SSeung-Woo Kim 	DUMPREG(VP_DST_HEIGHT);
269d8408326SSeung-Woo Kim 	DUMPREG(VP_H_RATIO);
270d8408326SSeung-Woo Kim 	DUMPREG(VP_V_RATIO);
271d8408326SSeung-Woo Kim 
272d8408326SSeung-Woo Kim #undef DUMPREG
273d8408326SSeung-Woo Kim }
274d8408326SSeung-Woo Kim 
275d8408326SSeung-Woo Kim static inline void vp_filter_set(struct mixer_resources *res,
276d8408326SSeung-Woo Kim 		int reg_id, const u8 *data, unsigned int size)
277d8408326SSeung-Woo Kim {
278d8408326SSeung-Woo Kim 	/* assure 4-byte align */
279d8408326SSeung-Woo Kim 	BUG_ON(size & 3);
280d8408326SSeung-Woo Kim 	for (; size; size -= 4, reg_id += 4, data += 4) {
281d8408326SSeung-Woo Kim 		u32 val = (data[0] << 24) |  (data[1] << 16) |
282d8408326SSeung-Woo Kim 			(data[2] << 8) | data[3];
283d8408326SSeung-Woo Kim 		vp_reg_write(res, reg_id, val);
284d8408326SSeung-Woo Kim 	}
285d8408326SSeung-Woo Kim }
286d8408326SSeung-Woo Kim 
287d8408326SSeung-Woo Kim static void vp_default_filter(struct mixer_resources *res)
288d8408326SSeung-Woo Kim {
289d8408326SSeung-Woo Kim 	vp_filter_set(res, VP_POLY8_Y0_LL,
290e25e1b66SSachin Kamat 		filter_y_horiz_tap8, sizeof(filter_y_horiz_tap8));
291d8408326SSeung-Woo Kim 	vp_filter_set(res, VP_POLY4_Y0_LL,
292e25e1b66SSachin Kamat 		filter_y_vert_tap4, sizeof(filter_y_vert_tap4));
293d8408326SSeung-Woo Kim 	vp_filter_set(res, VP_POLY4_C0_LL,
294e25e1b66SSachin Kamat 		filter_cr_horiz_tap4, sizeof(filter_cr_horiz_tap4));
295d8408326SSeung-Woo Kim }
296d8408326SSeung-Woo Kim 
297d8408326SSeung-Woo Kim static void mixer_vsync_set_update(struct mixer_context *ctx, bool enable)
298d8408326SSeung-Woo Kim {
299d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
300d8408326SSeung-Woo Kim 
301d8408326SSeung-Woo Kim 	/* block update on vsync */
302d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_STATUS, enable ?
303d8408326SSeung-Woo Kim 			MXR_STATUS_SYNC_ENABLE : 0, MXR_STATUS_SYNC_ENABLE);
304d8408326SSeung-Woo Kim 
3051b8e5747SRahul Sharma 	if (ctx->vp_enabled)
306d8408326SSeung-Woo Kim 		vp_reg_write(res, VP_SHADOW_UPDATE, enable ?
307d8408326SSeung-Woo Kim 			VP_SHADOW_UPDATE_ENABLE : 0);
308d8408326SSeung-Woo Kim }
309d8408326SSeung-Woo Kim 
310d8408326SSeung-Woo Kim static void mixer_cfg_scan(struct mixer_context *ctx, unsigned int height)
311d8408326SSeung-Woo Kim {
312d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
313d8408326SSeung-Woo Kim 	u32 val;
314d8408326SSeung-Woo Kim 
315d8408326SSeung-Woo Kim 	/* choosing between interlace and progressive mode */
316d8408326SSeung-Woo Kim 	val = (ctx->interlace ? MXR_CFG_SCAN_INTERLACE :
3171e6d459dSTobias Jakobi 				MXR_CFG_SCAN_PROGRESSIVE);
318d8408326SSeung-Woo Kim 
319def5e095SRahul Sharma 	if (ctx->mxr_ver != MXR_VER_128_0_0_184) {
320def5e095SRahul Sharma 		/* choosing between proper HD and SD mode */
32129630743SRahul Sharma 		if (height <= 480)
322d8408326SSeung-Woo Kim 			val |= MXR_CFG_SCAN_NTSC | MXR_CFG_SCAN_SD;
32329630743SRahul Sharma 		else if (height <= 576)
324d8408326SSeung-Woo Kim 			val |= MXR_CFG_SCAN_PAL | MXR_CFG_SCAN_SD;
32529630743SRahul Sharma 		else if (height <= 720)
326d8408326SSeung-Woo Kim 			val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD;
32729630743SRahul Sharma 		else if (height <= 1080)
328d8408326SSeung-Woo Kim 			val |= MXR_CFG_SCAN_HD_1080 | MXR_CFG_SCAN_HD;
329d8408326SSeung-Woo Kim 		else
330d8408326SSeung-Woo Kim 			val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD;
331def5e095SRahul Sharma 	}
332d8408326SSeung-Woo Kim 
333d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_SCAN_MASK);
334d8408326SSeung-Woo Kim }
335d8408326SSeung-Woo Kim 
336d8408326SSeung-Woo Kim static void mixer_cfg_rgb_fmt(struct mixer_context *ctx, unsigned int height)
337d8408326SSeung-Woo Kim {
338d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
339d8408326SSeung-Woo Kim 	u32 val;
340d8408326SSeung-Woo Kim 
341d8408326SSeung-Woo Kim 	if (height == 480) {
342d8408326SSeung-Woo Kim 		val = MXR_CFG_RGB601_0_255;
343d8408326SSeung-Woo Kim 	} else if (height == 576) {
344d8408326SSeung-Woo Kim 		val = MXR_CFG_RGB601_0_255;
345d8408326SSeung-Woo Kim 	} else if (height == 720) {
346d8408326SSeung-Woo Kim 		val = MXR_CFG_RGB709_16_235;
347d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_Y,
348d8408326SSeung-Woo Kim 				(1 << 30) | (94 << 20) | (314 << 10) |
349d8408326SSeung-Woo Kim 				(32 << 0));
350d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_CB,
351d8408326SSeung-Woo Kim 				(972 << 20) | (851 << 10) | (225 << 0));
352d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_CR,
353d8408326SSeung-Woo Kim 				(225 << 20) | (820 << 10) | (1004 << 0));
354d8408326SSeung-Woo Kim 	} else if (height == 1080) {
355d8408326SSeung-Woo Kim 		val = MXR_CFG_RGB709_16_235;
356d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_Y,
357d8408326SSeung-Woo Kim 				(1 << 30) | (94 << 20) | (314 << 10) |
358d8408326SSeung-Woo Kim 				(32 << 0));
359d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_CB,
360d8408326SSeung-Woo Kim 				(972 << 20) | (851 << 10) | (225 << 0));
361d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_CR,
362d8408326SSeung-Woo Kim 				(225 << 20) | (820 << 10) | (1004 << 0));
363d8408326SSeung-Woo Kim 	} else {
364d8408326SSeung-Woo Kim 		val = MXR_CFG_RGB709_16_235;
365d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_Y,
366d8408326SSeung-Woo Kim 				(1 << 30) | (94 << 20) | (314 << 10) |
367d8408326SSeung-Woo Kim 				(32 << 0));
368d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_CB,
369d8408326SSeung-Woo Kim 				(972 << 20) | (851 << 10) | (225 << 0));
370d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_CR,
371d8408326SSeung-Woo Kim 				(225 << 20) | (820 << 10) | (1004 << 0));
372d8408326SSeung-Woo Kim 	}
373d8408326SSeung-Woo Kim 
374d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_RGB_FMT_MASK);
375d8408326SSeung-Woo Kim }
376d8408326SSeung-Woo Kim 
3775b1d5bc6STobias Jakobi static void mixer_cfg_layer(struct mixer_context *ctx, unsigned int win,
378*a2cb911eSMarek Szyprowski 			    unsigned int priority, bool enable)
379d8408326SSeung-Woo Kim {
380d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
381d8408326SSeung-Woo Kim 	u32 val = enable ? ~0 : 0;
382d8408326SSeung-Woo Kim 
383d8408326SSeung-Woo Kim 	switch (win) {
384d8408326SSeung-Woo Kim 	case 0:
385d8408326SSeung-Woo Kim 		mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP0_ENABLE);
386*a2cb911eSMarek Szyprowski 		mixer_reg_writemask(res, MXR_LAYER_CFG,
387*a2cb911eSMarek Szyprowski 				    MXR_LAYER_CFG_GRP0_VAL(priority),
388*a2cb911eSMarek Szyprowski 				    MXR_LAYER_CFG_GRP0_MASK);
389d8408326SSeung-Woo Kim 		break;
390d8408326SSeung-Woo Kim 	case 1:
391d8408326SSeung-Woo Kim 		mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP1_ENABLE);
392*a2cb911eSMarek Szyprowski 		mixer_reg_writemask(res, MXR_LAYER_CFG,
393*a2cb911eSMarek Szyprowski 				    MXR_LAYER_CFG_GRP1_VAL(priority),
394*a2cb911eSMarek Szyprowski 				    MXR_LAYER_CFG_GRP1_MASK);
395d8408326SSeung-Woo Kim 		break;
396d8408326SSeung-Woo Kim 	case 2:
3971b8e5747SRahul Sharma 		if (ctx->vp_enabled) {
398d8408326SSeung-Woo Kim 			vp_reg_writemask(res, VP_ENABLE, val, VP_ENABLE_ON);
3991b8e5747SRahul Sharma 			mixer_reg_writemask(res, MXR_CFG, val,
4001b8e5747SRahul Sharma 				MXR_CFG_VP_ENABLE);
401*a2cb911eSMarek Szyprowski 			mixer_reg_writemask(res, MXR_LAYER_CFG,
402*a2cb911eSMarek Szyprowski 					    MXR_LAYER_CFG_VP_VAL(priority),
403*a2cb911eSMarek Szyprowski 					    MXR_LAYER_CFG_VP_MASK);
404f1e716d8SJoonyoung Shim 
405f1e716d8SJoonyoung Shim 			/* control blending of graphic layer 0 */
406f1e716d8SJoonyoung Shim 			mixer_reg_writemask(res, MXR_GRAPHIC_CFG(0), val,
407f1e716d8SJoonyoung Shim 					MXR_GRP_CFG_BLEND_PRE_MUL |
408f1e716d8SJoonyoung Shim 					MXR_GRP_CFG_PIXEL_BLEND_EN);
4091b8e5747SRahul Sharma 		}
410d8408326SSeung-Woo Kim 		break;
411d8408326SSeung-Woo Kim 	}
412d8408326SSeung-Woo Kim }
413d8408326SSeung-Woo Kim 
414d8408326SSeung-Woo Kim static void mixer_run(struct mixer_context *ctx)
415d8408326SSeung-Woo Kim {
416d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
417d8408326SSeung-Woo Kim 
418d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_STATUS, ~0, MXR_STATUS_REG_RUN);
419d8408326SSeung-Woo Kim }
420d8408326SSeung-Woo Kim 
421381be025SRahul Sharma static void mixer_stop(struct mixer_context *ctx)
422381be025SRahul Sharma {
423381be025SRahul Sharma 	struct mixer_resources *res = &ctx->mixer_res;
424381be025SRahul Sharma 	int timeout = 20;
425381be025SRahul Sharma 
426381be025SRahul Sharma 	mixer_reg_writemask(res, MXR_STATUS, 0, MXR_STATUS_REG_RUN);
427381be025SRahul Sharma 
428381be025SRahul Sharma 	while (!(mixer_reg_read(res, MXR_STATUS) & MXR_STATUS_REG_IDLE) &&
429381be025SRahul Sharma 			--timeout)
430381be025SRahul Sharma 		usleep_range(10000, 12000);
431381be025SRahul Sharma }
432381be025SRahul Sharma 
4332eeb2e5eSGustavo Padovan static void vp_video_buffer(struct mixer_context *ctx,
4342eeb2e5eSGustavo Padovan 			    struct exynos_drm_plane *plane)
435d8408326SSeung-Woo Kim {
4360114f404SMarek Szyprowski 	struct exynos_drm_plane_state *state =
4370114f404SMarek Szyprowski 				to_exynos_plane_state(plane->base.state);
4382ee35d8bSMarek Szyprowski 	struct drm_display_mode *mode = &state->base.crtc->state->adjusted_mode;
439d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
4400114f404SMarek Szyprowski 	struct drm_framebuffer *fb = state->base.fb;
441d8408326SSeung-Woo Kim 	unsigned long flags;
442d8408326SSeung-Woo Kim 	dma_addr_t luma_addr[2], chroma_addr[2];
443d8408326SSeung-Woo Kim 	bool tiled_mode = false;
444d8408326SSeung-Woo Kim 	bool crcb_mode = false;
445d8408326SSeung-Woo Kim 	u32 val;
446d8408326SSeung-Woo Kim 
4472eeb2e5eSGustavo Padovan 	switch (fb->pixel_format) {
448363b06aaSVille Syrjälä 	case DRM_FORMAT_NV12:
449d8408326SSeung-Woo Kim 		crcb_mode = false;
450d8408326SSeung-Woo Kim 		break;
4518f2590f8STobias Jakobi 	case DRM_FORMAT_NV21:
4528f2590f8STobias Jakobi 		crcb_mode = true;
4538f2590f8STobias Jakobi 		break;
454d8408326SSeung-Woo Kim 	default:
455d8408326SSeung-Woo Kim 		DRM_ERROR("pixel format for vp is wrong [%d].\n",
4562eeb2e5eSGustavo Padovan 				fb->pixel_format);
457d8408326SSeung-Woo Kim 		return;
458d8408326SSeung-Woo Kim 	}
459d8408326SSeung-Woo Kim 
4600488f50eSMarek Szyprowski 	luma_addr[0] = exynos_drm_fb_dma_addr(fb, 0);
4610488f50eSMarek Szyprowski 	chroma_addr[0] = exynos_drm_fb_dma_addr(fb, 1);
462d8408326SSeung-Woo Kim 
4632eeb2e5eSGustavo Padovan 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
464d8408326SSeung-Woo Kim 		ctx->interlace = true;
465d8408326SSeung-Woo Kim 		if (tiled_mode) {
466d8408326SSeung-Woo Kim 			luma_addr[1] = luma_addr[0] + 0x40;
467d8408326SSeung-Woo Kim 			chroma_addr[1] = chroma_addr[0] + 0x40;
468d8408326SSeung-Woo Kim 		} else {
4692eeb2e5eSGustavo Padovan 			luma_addr[1] = luma_addr[0] + fb->pitches[0];
4702eeb2e5eSGustavo Padovan 			chroma_addr[1] = chroma_addr[0] + fb->pitches[0];
471d8408326SSeung-Woo Kim 		}
472d8408326SSeung-Woo Kim 	} else {
473d8408326SSeung-Woo Kim 		ctx->interlace = false;
474d8408326SSeung-Woo Kim 		luma_addr[1] = 0;
475d8408326SSeung-Woo Kim 		chroma_addr[1] = 0;
476d8408326SSeung-Woo Kim 	}
477d8408326SSeung-Woo Kim 
478d8408326SSeung-Woo Kim 	spin_lock_irqsave(&res->reg_slock, flags);
479d8408326SSeung-Woo Kim 	mixer_vsync_set_update(ctx, false);
480d8408326SSeung-Woo Kim 
481d8408326SSeung-Woo Kim 	/* interlace or progressive scan mode */
482d8408326SSeung-Woo Kim 	val = (ctx->interlace ? ~0 : 0);
483d8408326SSeung-Woo Kim 	vp_reg_writemask(res, VP_MODE, val, VP_MODE_LINE_SKIP);
484d8408326SSeung-Woo Kim 
485d8408326SSeung-Woo Kim 	/* setup format */
486d8408326SSeung-Woo Kim 	val = (crcb_mode ? VP_MODE_NV21 : VP_MODE_NV12);
487d8408326SSeung-Woo Kim 	val |= (tiled_mode ? VP_MODE_MEM_TILED : VP_MODE_MEM_LINEAR);
488d8408326SSeung-Woo Kim 	vp_reg_writemask(res, VP_MODE, val, VP_MODE_FMT_MASK);
489d8408326SSeung-Woo Kim 
490d8408326SSeung-Woo Kim 	/* setting size of input image */
4912eeb2e5eSGustavo Padovan 	vp_reg_write(res, VP_IMG_SIZE_Y, VP_IMG_HSIZE(fb->pitches[0]) |
4922eeb2e5eSGustavo Padovan 		VP_IMG_VSIZE(fb->height));
493d8408326SSeung-Woo Kim 	/* chroma height has to reduced by 2 to avoid chroma distorions */
4942eeb2e5eSGustavo Padovan 	vp_reg_write(res, VP_IMG_SIZE_C, VP_IMG_HSIZE(fb->pitches[0]) |
4952eeb2e5eSGustavo Padovan 		VP_IMG_VSIZE(fb->height / 2));
496d8408326SSeung-Woo Kim 
4970114f404SMarek Szyprowski 	vp_reg_write(res, VP_SRC_WIDTH, state->src.w);
4980114f404SMarek Szyprowski 	vp_reg_write(res, VP_SRC_HEIGHT, state->src.h);
499d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_SRC_H_POSITION,
5000114f404SMarek Szyprowski 			VP_SRC_H_POSITION_VAL(state->src.x));
5010114f404SMarek Szyprowski 	vp_reg_write(res, VP_SRC_V_POSITION, state->src.y);
502d8408326SSeung-Woo Kim 
5030114f404SMarek Szyprowski 	vp_reg_write(res, VP_DST_WIDTH, state->crtc.w);
5040114f404SMarek Szyprowski 	vp_reg_write(res, VP_DST_H_POSITION, state->crtc.x);
505d8408326SSeung-Woo Kim 	if (ctx->interlace) {
5060114f404SMarek Szyprowski 		vp_reg_write(res, VP_DST_HEIGHT, state->crtc.h / 2);
5070114f404SMarek Szyprowski 		vp_reg_write(res, VP_DST_V_POSITION, state->crtc.y / 2);
508d8408326SSeung-Woo Kim 	} else {
5090114f404SMarek Szyprowski 		vp_reg_write(res, VP_DST_HEIGHT, state->crtc.h);
5100114f404SMarek Szyprowski 		vp_reg_write(res, VP_DST_V_POSITION, state->crtc.y);
511d8408326SSeung-Woo Kim 	}
512d8408326SSeung-Woo Kim 
5130114f404SMarek Szyprowski 	vp_reg_write(res, VP_H_RATIO, state->h_ratio);
5140114f404SMarek Szyprowski 	vp_reg_write(res, VP_V_RATIO, state->v_ratio);
515d8408326SSeung-Woo Kim 
516d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_ENDIAN_MODE, VP_ENDIAN_MODE_LITTLE);
517d8408326SSeung-Woo Kim 
518d8408326SSeung-Woo Kim 	/* set buffer address to vp */
519d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_TOP_Y_PTR, luma_addr[0]);
520d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_BOT_Y_PTR, luma_addr[1]);
521d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_TOP_C_PTR, chroma_addr[0]);
522d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_BOT_C_PTR, chroma_addr[1]);
523d8408326SSeung-Woo Kim 
5242eeb2e5eSGustavo Padovan 	mixer_cfg_scan(ctx, mode->vdisplay);
5252eeb2e5eSGustavo Padovan 	mixer_cfg_rgb_fmt(ctx, mode->vdisplay);
526*a2cb911eSMarek Szyprowski 	mixer_cfg_layer(ctx, plane->index, state->zpos + 1, true);
527d8408326SSeung-Woo Kim 	mixer_run(ctx);
528d8408326SSeung-Woo Kim 
529d8408326SSeung-Woo Kim 	mixer_vsync_set_update(ctx, true);
530d8408326SSeung-Woo Kim 	spin_unlock_irqrestore(&res->reg_slock, flags);
531d8408326SSeung-Woo Kim 
532c0734fbaSTobias Jakobi 	mixer_regs_dump(ctx);
533d8408326SSeung-Woo Kim 	vp_regs_dump(ctx);
534d8408326SSeung-Woo Kim }
535d8408326SSeung-Woo Kim 
536aaf8b49eSRahul Sharma static void mixer_layer_update(struct mixer_context *ctx)
537aaf8b49eSRahul Sharma {
538aaf8b49eSRahul Sharma 	struct mixer_resources *res = &ctx->mixer_res;
539aaf8b49eSRahul Sharma 
540aaf8b49eSRahul Sharma 	mixer_reg_writemask(res, MXR_CFG, ~0, MXR_CFG_LAYER_UPDATE);
541aaf8b49eSRahul Sharma }
542aaf8b49eSRahul Sharma 
5432eeb2e5eSGustavo Padovan static void mixer_graph_buffer(struct mixer_context *ctx,
5442eeb2e5eSGustavo Padovan 			       struct exynos_drm_plane *plane)
545d8408326SSeung-Woo Kim {
5460114f404SMarek Szyprowski 	struct exynos_drm_plane_state *state =
5470114f404SMarek Szyprowski 				to_exynos_plane_state(plane->base.state);
5482ee35d8bSMarek Szyprowski 	struct drm_display_mode *mode = &state->base.crtc->state->adjusted_mode;
549d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
5500114f404SMarek Szyprowski 	struct drm_framebuffer *fb = state->base.fb;
551d8408326SSeung-Woo Kim 	unsigned long flags;
55240bdfb0aSMarek Szyprowski 	unsigned int win = plane->index;
5532611015cSTobias Jakobi 	unsigned int x_ratio = 0, y_ratio = 0;
554d8408326SSeung-Woo Kim 	unsigned int src_x_offset, src_y_offset, dst_x_offset, dst_y_offset;
555d8408326SSeung-Woo Kim 	dma_addr_t dma_addr;
556d8408326SSeung-Woo Kim 	unsigned int fmt;
557d8408326SSeung-Woo Kim 	u32 val;
558d8408326SSeung-Woo Kim 
5592eeb2e5eSGustavo Padovan 	switch (fb->pixel_format) {
5607a57ca7cSTobias Jakobi 	case DRM_FORMAT_XRGB4444:
5617a57ca7cSTobias Jakobi 		fmt = MXR_FORMAT_ARGB4444;
5627a57ca7cSTobias Jakobi 		break;
563d8408326SSeung-Woo Kim 
5647a57ca7cSTobias Jakobi 	case DRM_FORMAT_XRGB1555:
5657a57ca7cSTobias Jakobi 		fmt = MXR_FORMAT_ARGB1555;
566d8408326SSeung-Woo Kim 		break;
5677a57ca7cSTobias Jakobi 
5687a57ca7cSTobias Jakobi 	case DRM_FORMAT_RGB565:
5697a57ca7cSTobias Jakobi 		fmt = MXR_FORMAT_RGB565;
570d8408326SSeung-Woo Kim 		break;
5717a57ca7cSTobias Jakobi 
5727a57ca7cSTobias Jakobi 	case DRM_FORMAT_XRGB8888:
5737a57ca7cSTobias Jakobi 	case DRM_FORMAT_ARGB8888:
5747a57ca7cSTobias Jakobi 		fmt = MXR_FORMAT_ARGB8888;
5757a57ca7cSTobias Jakobi 		break;
5767a57ca7cSTobias Jakobi 
577d8408326SSeung-Woo Kim 	default:
5787a57ca7cSTobias Jakobi 		DRM_DEBUG_KMS("pixelformat unsupported by mixer\n");
5797a57ca7cSTobias Jakobi 		return;
580d8408326SSeung-Woo Kim 	}
581d8408326SSeung-Woo Kim 
582e463b069SMarek Szyprowski 	/* ratio is already checked by common plane code */
583e463b069SMarek Szyprowski 	x_ratio = state->h_ratio == (1 << 15);
584e463b069SMarek Szyprowski 	y_ratio = state->v_ratio == (1 << 15);
585d8408326SSeung-Woo Kim 
5860114f404SMarek Szyprowski 	dst_x_offset = state->crtc.x;
5870114f404SMarek Szyprowski 	dst_y_offset = state->crtc.y;
588d8408326SSeung-Woo Kim 
589d8408326SSeung-Woo Kim 	/* converting dma address base and source offset */
5900488f50eSMarek Szyprowski 	dma_addr = exynos_drm_fb_dma_addr(fb, 0)
5910114f404SMarek Szyprowski 		+ (state->src.x * fb->bits_per_pixel >> 3)
5920114f404SMarek Szyprowski 		+ (state->src.y * fb->pitches[0]);
593d8408326SSeung-Woo Kim 	src_x_offset = 0;
594d8408326SSeung-Woo Kim 	src_y_offset = 0;
595d8408326SSeung-Woo Kim 
5962eeb2e5eSGustavo Padovan 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
597d8408326SSeung-Woo Kim 		ctx->interlace = true;
598d8408326SSeung-Woo Kim 	else
599d8408326SSeung-Woo Kim 		ctx->interlace = false;
600d8408326SSeung-Woo Kim 
601d8408326SSeung-Woo Kim 	spin_lock_irqsave(&res->reg_slock, flags);
602d8408326SSeung-Woo Kim 	mixer_vsync_set_update(ctx, false);
603d8408326SSeung-Woo Kim 
604d8408326SSeung-Woo Kim 	/* setup format */
605d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_GRAPHIC_CFG(win),
606d8408326SSeung-Woo Kim 		MXR_GRP_CFG_FORMAT_VAL(fmt), MXR_GRP_CFG_FORMAT_MASK);
607d8408326SSeung-Woo Kim 
608d8408326SSeung-Woo Kim 	/* setup geometry */
609adacb228SDaniel Stone 	mixer_reg_write(res, MXR_GRAPHIC_SPAN(win),
6102eeb2e5eSGustavo Padovan 			fb->pitches[0] / (fb->bits_per_pixel >> 3));
611d8408326SSeung-Woo Kim 
612def5e095SRahul Sharma 	/* setup display size */
613def5e095SRahul Sharma 	if (ctx->mxr_ver == MXR_VER_128_0_0_184 &&
6145d3d0995SGustavo Padovan 		win == DEFAULT_WIN) {
6152eeb2e5eSGustavo Padovan 		val  = MXR_MXR_RES_HEIGHT(mode->vdisplay);
6162eeb2e5eSGustavo Padovan 		val |= MXR_MXR_RES_WIDTH(mode->hdisplay);
617def5e095SRahul Sharma 		mixer_reg_write(res, MXR_RESOLUTION, val);
618def5e095SRahul Sharma 	}
619def5e095SRahul Sharma 
6200114f404SMarek Szyprowski 	val  = MXR_GRP_WH_WIDTH(state->src.w);
6210114f404SMarek Szyprowski 	val |= MXR_GRP_WH_HEIGHT(state->src.h);
622d8408326SSeung-Woo Kim 	val |= MXR_GRP_WH_H_SCALE(x_ratio);
623d8408326SSeung-Woo Kim 	val |= MXR_GRP_WH_V_SCALE(y_ratio);
624d8408326SSeung-Woo Kim 	mixer_reg_write(res, MXR_GRAPHIC_WH(win), val);
625d8408326SSeung-Woo Kim 
626d8408326SSeung-Woo Kim 	/* setup offsets in source image */
627d8408326SSeung-Woo Kim 	val  = MXR_GRP_SXY_SX(src_x_offset);
628d8408326SSeung-Woo Kim 	val |= MXR_GRP_SXY_SY(src_y_offset);
629d8408326SSeung-Woo Kim 	mixer_reg_write(res, MXR_GRAPHIC_SXY(win), val);
630d8408326SSeung-Woo Kim 
631d8408326SSeung-Woo Kim 	/* setup offsets in display image */
632d8408326SSeung-Woo Kim 	val  = MXR_GRP_DXY_DX(dst_x_offset);
633d8408326SSeung-Woo Kim 	val |= MXR_GRP_DXY_DY(dst_y_offset);
634d8408326SSeung-Woo Kim 	mixer_reg_write(res, MXR_GRAPHIC_DXY(win), val);
635d8408326SSeung-Woo Kim 
636d8408326SSeung-Woo Kim 	/* set buffer address to mixer */
637d8408326SSeung-Woo Kim 	mixer_reg_write(res, MXR_GRAPHIC_BASE(win), dma_addr);
638d8408326SSeung-Woo Kim 
6392eeb2e5eSGustavo Padovan 	mixer_cfg_scan(ctx, mode->vdisplay);
6402eeb2e5eSGustavo Padovan 	mixer_cfg_rgb_fmt(ctx, mode->vdisplay);
641*a2cb911eSMarek Szyprowski 	mixer_cfg_layer(ctx, win, state->zpos + 1, true);
642aaf8b49eSRahul Sharma 
643aaf8b49eSRahul Sharma 	/* layer update mandatory for mixer 16.0.33.0 */
644def5e095SRahul Sharma 	if (ctx->mxr_ver == MXR_VER_16_0_33_0 ||
645def5e095SRahul Sharma 		ctx->mxr_ver == MXR_VER_128_0_0_184)
646aaf8b49eSRahul Sharma 		mixer_layer_update(ctx);
647aaf8b49eSRahul Sharma 
648d8408326SSeung-Woo Kim 	mixer_run(ctx);
649d8408326SSeung-Woo Kim 
650d8408326SSeung-Woo Kim 	mixer_vsync_set_update(ctx, true);
651d8408326SSeung-Woo Kim 	spin_unlock_irqrestore(&res->reg_slock, flags);
652c0734fbaSTobias Jakobi 
653c0734fbaSTobias Jakobi 	mixer_regs_dump(ctx);
654d8408326SSeung-Woo Kim }
655d8408326SSeung-Woo Kim 
656d8408326SSeung-Woo Kim static void vp_win_reset(struct mixer_context *ctx)
657d8408326SSeung-Woo Kim {
658d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
659d8408326SSeung-Woo Kim 	int tries = 100;
660d8408326SSeung-Woo Kim 
661d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_SRESET, VP_SRESET_PROCESSING);
662d8408326SSeung-Woo Kim 	for (tries = 100; tries; --tries) {
663d8408326SSeung-Woo Kim 		/* waiting until VP_SRESET_PROCESSING is 0 */
664d8408326SSeung-Woo Kim 		if (~vp_reg_read(res, VP_SRESET) & VP_SRESET_PROCESSING)
665d8408326SSeung-Woo Kim 			break;
66602b3de43STomasz Stanislawski 		mdelay(10);
667d8408326SSeung-Woo Kim 	}
668d8408326SSeung-Woo Kim 	WARN(tries == 0, "failed to reset Video Processor\n");
669d8408326SSeung-Woo Kim }
670d8408326SSeung-Woo Kim 
671cf8fc4f1SJoonyoung Shim static void mixer_win_reset(struct mixer_context *ctx)
672cf8fc4f1SJoonyoung Shim {
673cf8fc4f1SJoonyoung Shim 	struct mixer_resources *res = &ctx->mixer_res;
674cf8fc4f1SJoonyoung Shim 	unsigned long flags;
675cf8fc4f1SJoonyoung Shim 	u32 val; /* value stored to register */
676cf8fc4f1SJoonyoung Shim 
677cf8fc4f1SJoonyoung Shim 	spin_lock_irqsave(&res->reg_slock, flags);
678cf8fc4f1SJoonyoung Shim 	mixer_vsync_set_update(ctx, false);
679cf8fc4f1SJoonyoung Shim 
680cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_CFG, MXR_CFG_DST_HDMI, MXR_CFG_DST_MASK);
681cf8fc4f1SJoonyoung Shim 
682cf8fc4f1SJoonyoung Shim 	/* set output in RGB888 mode */
683cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_CFG, MXR_CFG_OUT_RGB888, MXR_CFG_OUT_MASK);
684cf8fc4f1SJoonyoung Shim 
685cf8fc4f1SJoonyoung Shim 	/* 16 beat burst in DMA */
686cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_STATUS, MXR_STATUS_16_BURST,
687cf8fc4f1SJoonyoung Shim 		MXR_STATUS_BURST_MASK);
688cf8fc4f1SJoonyoung Shim 
689*a2cb911eSMarek Szyprowski 	/* reset default layer priority */
690*a2cb911eSMarek Szyprowski 	mixer_reg_write(res, MXR_LAYER_CFG, 0);
691cf8fc4f1SJoonyoung Shim 
692cf8fc4f1SJoonyoung Shim 	/* setting background color */
693cf8fc4f1SJoonyoung Shim 	mixer_reg_write(res, MXR_BG_COLOR0, 0x008080);
694cf8fc4f1SJoonyoung Shim 	mixer_reg_write(res, MXR_BG_COLOR1, 0x008080);
695cf8fc4f1SJoonyoung Shim 	mixer_reg_write(res, MXR_BG_COLOR2, 0x008080);
696cf8fc4f1SJoonyoung Shim 
697cf8fc4f1SJoonyoung Shim 	/* setting graphical layers */
698cf8fc4f1SJoonyoung Shim 	val  = MXR_GRP_CFG_COLOR_KEY_DISABLE; /* no blank key */
699cf8fc4f1SJoonyoung Shim 	val |= MXR_GRP_CFG_WIN_BLEND_EN;
700cf8fc4f1SJoonyoung Shim 	val |= MXR_GRP_CFG_ALPHA_VAL(0xff); /* non-transparent alpha */
701cf8fc4f1SJoonyoung Shim 
7020377f4edSSean Paul 	/* Don't blend layer 0 onto the mixer background */
703cf8fc4f1SJoonyoung Shim 	mixer_reg_write(res, MXR_GRAPHIC_CFG(0), val);
7040377f4edSSean Paul 
7050377f4edSSean Paul 	/* Blend layer 1 into layer 0 */
7060377f4edSSean Paul 	val |= MXR_GRP_CFG_BLEND_PRE_MUL;
7070377f4edSSean Paul 	val |= MXR_GRP_CFG_PIXEL_BLEND_EN;
708cf8fc4f1SJoonyoung Shim 	mixer_reg_write(res, MXR_GRAPHIC_CFG(1), val);
709cf8fc4f1SJoonyoung Shim 
7105736603bSSeung-Woo Kim 	/* setting video layers */
7115736603bSSeung-Woo Kim 	val = MXR_GRP_CFG_ALPHA_VAL(0);
7125736603bSSeung-Woo Kim 	mixer_reg_write(res, MXR_VIDEO_CFG, val);
7135736603bSSeung-Woo Kim 
7141b8e5747SRahul Sharma 	if (ctx->vp_enabled) {
715cf8fc4f1SJoonyoung Shim 		/* configuration of Video Processor Registers */
716cf8fc4f1SJoonyoung Shim 		vp_win_reset(ctx);
717cf8fc4f1SJoonyoung Shim 		vp_default_filter(res);
7181b8e5747SRahul Sharma 	}
719cf8fc4f1SJoonyoung Shim 
720cf8fc4f1SJoonyoung Shim 	/* disable all layers */
721cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP0_ENABLE);
722cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP1_ENABLE);
7231b8e5747SRahul Sharma 	if (ctx->vp_enabled)
724cf8fc4f1SJoonyoung Shim 		mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_VP_ENABLE);
725cf8fc4f1SJoonyoung Shim 
726cf8fc4f1SJoonyoung Shim 	mixer_vsync_set_update(ctx, true);
727cf8fc4f1SJoonyoung Shim 	spin_unlock_irqrestore(&res->reg_slock, flags);
728cf8fc4f1SJoonyoung Shim }
729cf8fc4f1SJoonyoung Shim 
7304551789fSSean Paul static irqreturn_t mixer_irq_handler(int irq, void *arg)
7314551789fSSean Paul {
7324551789fSSean Paul 	struct mixer_context *ctx = arg;
7334551789fSSean Paul 	struct mixer_resources *res = &ctx->mixer_res;
7344551789fSSean Paul 	u32 val, base, shadow;
735822f6dfdSGustavo Padovan 	int win;
7364551789fSSean Paul 
7374551789fSSean Paul 	spin_lock(&res->reg_slock);
7384551789fSSean Paul 
7394551789fSSean Paul 	/* read interrupt status for handling and clearing flags for VSYNC */
7404551789fSSean Paul 	val = mixer_reg_read(res, MXR_INT_STATUS);
7414551789fSSean Paul 
7424551789fSSean Paul 	/* handling VSYNC */
7434551789fSSean Paul 	if (val & MXR_INT_STATUS_VSYNC) {
74481a464dfSAndrzej Hajda 		/* vsync interrupt use different bit for read and clear */
74581a464dfSAndrzej Hajda 		val |= MXR_INT_CLEAR_VSYNC;
74681a464dfSAndrzej Hajda 		val &= ~MXR_INT_STATUS_VSYNC;
74781a464dfSAndrzej Hajda 
7484551789fSSean Paul 		/* interlace scan need to check shadow register */
7494551789fSSean Paul 		if (ctx->interlace) {
7504551789fSSean Paul 			base = mixer_reg_read(res, MXR_GRAPHIC_BASE(0));
7514551789fSSean Paul 			shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(0));
7524551789fSSean Paul 			if (base != shadow)
7534551789fSSean Paul 				goto out;
7544551789fSSean Paul 
7554551789fSSean Paul 			base = mixer_reg_read(res, MXR_GRAPHIC_BASE(1));
7564551789fSSean Paul 			shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(1));
7574551789fSSean Paul 			if (base != shadow)
7584551789fSSean Paul 				goto out;
7594551789fSSean Paul 		}
7604551789fSSean Paul 
761eafd540aSGustavo Padovan 		drm_crtc_handle_vblank(&ctx->crtc->base);
762822f6dfdSGustavo Padovan 		for (win = 0 ; win < MIXER_WIN_NR ; win++) {
763822f6dfdSGustavo Padovan 			struct exynos_drm_plane *plane = &ctx->planes[win];
764822f6dfdSGustavo Padovan 
765822f6dfdSGustavo Padovan 			if (!plane->pending_fb)
766822f6dfdSGustavo Padovan 				continue;
767822f6dfdSGustavo Padovan 
768822f6dfdSGustavo Padovan 			exynos_drm_crtc_finish_update(ctx->crtc, plane);
769822f6dfdSGustavo Padovan 		}
7704551789fSSean Paul 
7714551789fSSean Paul 		/* set wait vsync event to zero and wake up queue. */
7724551789fSSean Paul 		if (atomic_read(&ctx->wait_vsync_event)) {
7734551789fSSean Paul 			atomic_set(&ctx->wait_vsync_event, 0);
7744551789fSSean Paul 			wake_up(&ctx->wait_vsync_queue);
7754551789fSSean Paul 		}
7764551789fSSean Paul 	}
7774551789fSSean Paul 
7784551789fSSean Paul out:
7794551789fSSean Paul 	/* clear interrupts */
7804551789fSSean Paul 	mixer_reg_write(res, MXR_INT_STATUS, val);
7814551789fSSean Paul 
7824551789fSSean Paul 	spin_unlock(&res->reg_slock);
7834551789fSSean Paul 
7844551789fSSean Paul 	return IRQ_HANDLED;
7854551789fSSean Paul }
7864551789fSSean Paul 
7874551789fSSean Paul static int mixer_resources_init(struct mixer_context *mixer_ctx)
7884551789fSSean Paul {
7894551789fSSean Paul 	struct device *dev = &mixer_ctx->pdev->dev;
7904551789fSSean Paul 	struct mixer_resources *mixer_res = &mixer_ctx->mixer_res;
7914551789fSSean Paul 	struct resource *res;
7924551789fSSean Paul 	int ret;
7934551789fSSean Paul 
7944551789fSSean Paul 	spin_lock_init(&mixer_res->reg_slock);
7954551789fSSean Paul 
7964551789fSSean Paul 	mixer_res->mixer = devm_clk_get(dev, "mixer");
7974551789fSSean Paul 	if (IS_ERR(mixer_res->mixer)) {
7984551789fSSean Paul 		dev_err(dev, "failed to get clock 'mixer'\n");
7994551789fSSean Paul 		return -ENODEV;
8004551789fSSean Paul 	}
8014551789fSSean Paul 
80204427ec5SMarek Szyprowski 	mixer_res->hdmi = devm_clk_get(dev, "hdmi");
80304427ec5SMarek Szyprowski 	if (IS_ERR(mixer_res->hdmi)) {
80404427ec5SMarek Szyprowski 		dev_err(dev, "failed to get clock 'hdmi'\n");
80504427ec5SMarek Szyprowski 		return PTR_ERR(mixer_res->hdmi);
80604427ec5SMarek Szyprowski 	}
80704427ec5SMarek Szyprowski 
8084551789fSSean Paul 	mixer_res->sclk_hdmi = devm_clk_get(dev, "sclk_hdmi");
8094551789fSSean Paul 	if (IS_ERR(mixer_res->sclk_hdmi)) {
8104551789fSSean Paul 		dev_err(dev, "failed to get clock 'sclk_hdmi'\n");
8114551789fSSean Paul 		return -ENODEV;
8124551789fSSean Paul 	}
8134551789fSSean Paul 	res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 0);
8144551789fSSean Paul 	if (res == NULL) {
8154551789fSSean Paul 		dev_err(dev, "get memory resource failed.\n");
8164551789fSSean Paul 		return -ENXIO;
8174551789fSSean Paul 	}
8184551789fSSean Paul 
8194551789fSSean Paul 	mixer_res->mixer_regs = devm_ioremap(dev, res->start,
8204551789fSSean Paul 							resource_size(res));
8214551789fSSean Paul 	if (mixer_res->mixer_regs == NULL) {
8224551789fSSean Paul 		dev_err(dev, "register mapping failed.\n");
8234551789fSSean Paul 		return -ENXIO;
8244551789fSSean Paul 	}
8254551789fSSean Paul 
8264551789fSSean Paul 	res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_IRQ, 0);
8274551789fSSean Paul 	if (res == NULL) {
8284551789fSSean Paul 		dev_err(dev, "get interrupt resource failed.\n");
8294551789fSSean Paul 		return -ENXIO;
8304551789fSSean Paul 	}
8314551789fSSean Paul 
8324551789fSSean Paul 	ret = devm_request_irq(dev, res->start, mixer_irq_handler,
8334551789fSSean Paul 						0, "drm_mixer", mixer_ctx);
8344551789fSSean Paul 	if (ret) {
8354551789fSSean Paul 		dev_err(dev, "request interrupt failed.\n");
8364551789fSSean Paul 		return ret;
8374551789fSSean Paul 	}
8384551789fSSean Paul 	mixer_res->irq = res->start;
8394551789fSSean Paul 
8404551789fSSean Paul 	return 0;
8414551789fSSean Paul }
8424551789fSSean Paul 
8434551789fSSean Paul static int vp_resources_init(struct mixer_context *mixer_ctx)
8444551789fSSean Paul {
8454551789fSSean Paul 	struct device *dev = &mixer_ctx->pdev->dev;
8464551789fSSean Paul 	struct mixer_resources *mixer_res = &mixer_ctx->mixer_res;
8474551789fSSean Paul 	struct resource *res;
8484551789fSSean Paul 
8494551789fSSean Paul 	mixer_res->vp = devm_clk_get(dev, "vp");
8504551789fSSean Paul 	if (IS_ERR(mixer_res->vp)) {
8514551789fSSean Paul 		dev_err(dev, "failed to get clock 'vp'\n");
8524551789fSSean Paul 		return -ENODEV;
8534551789fSSean Paul 	}
854ff830c96SMarek Szyprowski 
855ff830c96SMarek Szyprowski 	if (mixer_ctx->has_sclk) {
8564551789fSSean Paul 		mixer_res->sclk_mixer = devm_clk_get(dev, "sclk_mixer");
8574551789fSSean Paul 		if (IS_ERR(mixer_res->sclk_mixer)) {
8584551789fSSean Paul 			dev_err(dev, "failed to get clock 'sclk_mixer'\n");
8594551789fSSean Paul 			return -ENODEV;
8604551789fSSean Paul 		}
861ff830c96SMarek Szyprowski 		mixer_res->mout_mixer = devm_clk_get(dev, "mout_mixer");
862ff830c96SMarek Szyprowski 		if (IS_ERR(mixer_res->mout_mixer)) {
863ff830c96SMarek Szyprowski 			dev_err(dev, "failed to get clock 'mout_mixer'\n");
8644551789fSSean Paul 			return -ENODEV;
8654551789fSSean Paul 		}
8664551789fSSean Paul 
867ff830c96SMarek Szyprowski 		if (mixer_res->sclk_hdmi && mixer_res->mout_mixer)
868ff830c96SMarek Szyprowski 			clk_set_parent(mixer_res->mout_mixer,
869ff830c96SMarek Szyprowski 				       mixer_res->sclk_hdmi);
870ff830c96SMarek Szyprowski 	}
8714551789fSSean Paul 
8724551789fSSean Paul 	res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 1);
8734551789fSSean Paul 	if (res == NULL) {
8744551789fSSean Paul 		dev_err(dev, "get memory resource failed.\n");
8754551789fSSean Paul 		return -ENXIO;
8764551789fSSean Paul 	}
8774551789fSSean Paul 
8784551789fSSean Paul 	mixer_res->vp_regs = devm_ioremap(dev, res->start,
8794551789fSSean Paul 							resource_size(res));
8804551789fSSean Paul 	if (mixer_res->vp_regs == NULL) {
8814551789fSSean Paul 		dev_err(dev, "register mapping failed.\n");
8824551789fSSean Paul 		return -ENXIO;
8834551789fSSean Paul 	}
8844551789fSSean Paul 
8854551789fSSean Paul 	return 0;
8864551789fSSean Paul }
8874551789fSSean Paul 
88893bca243SGustavo Padovan static int mixer_initialize(struct mixer_context *mixer_ctx,
889f37cd5e8SInki Dae 			struct drm_device *drm_dev)
8904551789fSSean Paul {
8914551789fSSean Paul 	int ret;
892f37cd5e8SInki Dae 	struct exynos_drm_private *priv;
893f37cd5e8SInki Dae 	priv = drm_dev->dev_private;
8944551789fSSean Paul 
895eb88e422SGustavo Padovan 	mixer_ctx->drm_dev = drm_dev;
8968a326eddSGustavo Padovan 	mixer_ctx->pipe = priv->pipe++;
8974551789fSSean Paul 
8984551789fSSean Paul 	/* acquire resources: regs, irqs, clocks */
8994551789fSSean Paul 	ret = mixer_resources_init(mixer_ctx);
9004551789fSSean Paul 	if (ret) {
9014551789fSSean Paul 		DRM_ERROR("mixer_resources_init failed ret=%d\n", ret);
9024551789fSSean Paul 		return ret;
9034551789fSSean Paul 	}
9044551789fSSean Paul 
9054551789fSSean Paul 	if (mixer_ctx->vp_enabled) {
9064551789fSSean Paul 		/* acquire vp resources: regs, irqs, clocks */
9074551789fSSean Paul 		ret = vp_resources_init(mixer_ctx);
9084551789fSSean Paul 		if (ret) {
9094551789fSSean Paul 			DRM_ERROR("vp_resources_init failed ret=%d\n", ret);
9104551789fSSean Paul 			return ret;
9114551789fSSean Paul 		}
9124551789fSSean Paul 	}
9134551789fSSean Paul 
914eb7a3fc7SJoonyoung Shim 	ret = drm_iommu_attach_device(drm_dev, mixer_ctx->dev);
915fc2e013fSHyungwon Hwang 	if (ret)
916fc2e013fSHyungwon Hwang 		priv->pipe--;
917f041b257SSean Paul 
918fc2e013fSHyungwon Hwang 	return ret;
9191055b39fSInki Dae }
9201055b39fSInki Dae 
92193bca243SGustavo Padovan static void mixer_ctx_remove(struct mixer_context *mixer_ctx)
922d8408326SSeung-Woo Kim {
923f041b257SSean Paul 	drm_iommu_detach_device(mixer_ctx->drm_dev, mixer_ctx->dev);
924f041b257SSean Paul }
925f041b257SSean Paul 
92693bca243SGustavo Padovan static int mixer_enable_vblank(struct exynos_drm_crtc *crtc)
927f041b257SSean Paul {
92893bca243SGustavo Padovan 	struct mixer_context *mixer_ctx = crtc->ctx;
929d8408326SSeung-Woo Kim 	struct mixer_resources *res = &mixer_ctx->mixer_res;
930d8408326SSeung-Woo Kim 
9310df5e4acSAndrzej Hajda 	__set_bit(MXR_BIT_VSYNC, &mixer_ctx->flags);
9320df5e4acSAndrzej Hajda 	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
933f041b257SSean Paul 		return 0;
934d8408326SSeung-Woo Kim 
935d8408326SSeung-Woo Kim 	/* enable vsync interrupt */
936fc073248SAndrzej Hajda 	mixer_reg_writemask(res, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC);
937fc073248SAndrzej Hajda 	mixer_reg_writemask(res, MXR_INT_EN, ~0, MXR_INT_EN_VSYNC);
938d8408326SSeung-Woo Kim 
939d8408326SSeung-Woo Kim 	return 0;
940d8408326SSeung-Woo Kim }
941d8408326SSeung-Woo Kim 
94293bca243SGustavo Padovan static void mixer_disable_vblank(struct exynos_drm_crtc *crtc)
943d8408326SSeung-Woo Kim {
94493bca243SGustavo Padovan 	struct mixer_context *mixer_ctx = crtc->ctx;
945d8408326SSeung-Woo Kim 	struct mixer_resources *res = &mixer_ctx->mixer_res;
946d8408326SSeung-Woo Kim 
9470df5e4acSAndrzej Hajda 	__clear_bit(MXR_BIT_VSYNC, &mixer_ctx->flags);
9480df5e4acSAndrzej Hajda 
9490df5e4acSAndrzej Hajda 	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
950947710c6SAndrzej Hajda 		return;
951947710c6SAndrzej Hajda 
952d8408326SSeung-Woo Kim 	/* disable vsync interrupt */
953fc073248SAndrzej Hajda 	mixer_reg_writemask(res, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC);
954d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_INT_EN, 0, MXR_INT_EN_VSYNC);
955d8408326SSeung-Woo Kim }
956d8408326SSeung-Woo Kim 
9571e1d1393SGustavo Padovan static void mixer_update_plane(struct exynos_drm_crtc *crtc,
9581e1d1393SGustavo Padovan 			       struct exynos_drm_plane *plane)
959d8408326SSeung-Woo Kim {
96093bca243SGustavo Padovan 	struct mixer_context *mixer_ctx = crtc->ctx;
961d8408326SSeung-Woo Kim 
96240bdfb0aSMarek Szyprowski 	DRM_DEBUG_KMS("win: %d\n", plane->index);
963d8408326SSeung-Woo Kim 
964a44652e8SAndrzej Hajda 	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
965dda9012bSShirish S 		return;
966dda9012bSShirish S 
96740bdfb0aSMarek Szyprowski 	if (plane->index > 1 && mixer_ctx->vp_enabled)
9682eeb2e5eSGustavo Padovan 		vp_video_buffer(mixer_ctx, plane);
969d8408326SSeung-Woo Kim 	else
9702eeb2e5eSGustavo Padovan 		mixer_graph_buffer(mixer_ctx, plane);
971d8408326SSeung-Woo Kim }
972d8408326SSeung-Woo Kim 
9731e1d1393SGustavo Padovan static void mixer_disable_plane(struct exynos_drm_crtc *crtc,
9741e1d1393SGustavo Padovan 				struct exynos_drm_plane *plane)
975d8408326SSeung-Woo Kim {
97693bca243SGustavo Padovan 	struct mixer_context *mixer_ctx = crtc->ctx;
977d8408326SSeung-Woo Kim 	struct mixer_resources *res = &mixer_ctx->mixer_res;
978d8408326SSeung-Woo Kim 	unsigned long flags;
979d8408326SSeung-Woo Kim 
98040bdfb0aSMarek Szyprowski 	DRM_DEBUG_KMS("win: %d\n", plane->index);
981d8408326SSeung-Woo Kim 
982a44652e8SAndrzej Hajda 	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
983db43fd16SPrathyush K 		return;
984db43fd16SPrathyush K 
985d8408326SSeung-Woo Kim 	spin_lock_irqsave(&res->reg_slock, flags);
986d8408326SSeung-Woo Kim 	mixer_vsync_set_update(mixer_ctx, false);
987d8408326SSeung-Woo Kim 
988*a2cb911eSMarek Szyprowski 	mixer_cfg_layer(mixer_ctx, plane->index, 0, false);
989d8408326SSeung-Woo Kim 
990d8408326SSeung-Woo Kim 	mixer_vsync_set_update(mixer_ctx, true);
991d8408326SSeung-Woo Kim 	spin_unlock_irqrestore(&res->reg_slock, flags);
992d8408326SSeung-Woo Kim }
993d8408326SSeung-Woo Kim 
99493bca243SGustavo Padovan static void mixer_wait_for_vblank(struct exynos_drm_crtc *crtc)
9950ea6822fSRahul Sharma {
99693bca243SGustavo Padovan 	struct mixer_context *mixer_ctx = crtc->ctx;
9977c4c5584SJoonyoung Shim 	int err;
9988137a2e2SPrathyush K 
999a44652e8SAndrzej Hajda 	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
10006e95d5e6SPrathyush K 		return;
10016e95d5e6SPrathyush K 
100293bca243SGustavo Padovan 	err = drm_vblank_get(mixer_ctx->drm_dev, mixer_ctx->pipe);
10037c4c5584SJoonyoung Shim 	if (err < 0) {
10047c4c5584SJoonyoung Shim 		DRM_DEBUG_KMS("failed to acquire vblank counter\n");
10057c4c5584SJoonyoung Shim 		return;
10067c4c5584SJoonyoung Shim 	}
10075d39b9eeSRahul Sharma 
10086e95d5e6SPrathyush K 	atomic_set(&mixer_ctx->wait_vsync_event, 1);
10096e95d5e6SPrathyush K 
10106e95d5e6SPrathyush K 	/*
10116e95d5e6SPrathyush K 	 * wait for MIXER to signal VSYNC interrupt or return after
10126e95d5e6SPrathyush K 	 * timeout which is set to 50ms (refresh rate of 20).
10136e95d5e6SPrathyush K 	 */
10146e95d5e6SPrathyush K 	if (!wait_event_timeout(mixer_ctx->wait_vsync_queue,
10156e95d5e6SPrathyush K 				!atomic_read(&mixer_ctx->wait_vsync_event),
1016bfd8303aSDaniel Vetter 				HZ/20))
10178137a2e2SPrathyush K 		DRM_DEBUG_KMS("vblank wait timed out.\n");
10185d39b9eeSRahul Sharma 
101993bca243SGustavo Padovan 	drm_vblank_put(mixer_ctx->drm_dev, mixer_ctx->pipe);
10208137a2e2SPrathyush K }
10218137a2e2SPrathyush K 
10223cecda03SGustavo Padovan static void mixer_enable(struct exynos_drm_crtc *crtc)
1023db43fd16SPrathyush K {
10243cecda03SGustavo Padovan 	struct mixer_context *ctx = crtc->ctx;
1025db43fd16SPrathyush K 	struct mixer_resources *res = &ctx->mixer_res;
1026db43fd16SPrathyush K 
1027a44652e8SAndrzej Hajda 	if (test_bit(MXR_BIT_POWERED, &ctx->flags))
1028db43fd16SPrathyush K 		return;
1029db43fd16SPrathyush K 
1030af65c804SSean Paul 	pm_runtime_get_sync(ctx->dev);
1031af65c804SSean Paul 
1032d74ed937SRahul Sharma 	mixer_reg_writemask(res, MXR_STATUS, ~0, MXR_STATUS_SOFT_RESET);
1033d74ed937SRahul Sharma 
10340df5e4acSAndrzej Hajda 	if (test_bit(MXR_BIT_VSYNC, &ctx->flags)) {
1035fc073248SAndrzej Hajda 		mixer_reg_writemask(res, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC);
10360df5e4acSAndrzej Hajda 		mixer_reg_writemask(res, MXR_INT_EN, ~0, MXR_INT_EN_VSYNC);
10370df5e4acSAndrzej Hajda 	}
1038db43fd16SPrathyush K 	mixer_win_reset(ctx);
1039ccf034a9SGustavo Padovan 
1040ccf034a9SGustavo Padovan 	set_bit(MXR_BIT_POWERED, &ctx->flags);
1041db43fd16SPrathyush K }
1042db43fd16SPrathyush K 
10433cecda03SGustavo Padovan static void mixer_disable(struct exynos_drm_crtc *crtc)
1044db43fd16SPrathyush K {
10453cecda03SGustavo Padovan 	struct mixer_context *ctx = crtc->ctx;
1046c329f667SJoonyoung Shim 	int i;
1047db43fd16SPrathyush K 
1048a44652e8SAndrzej Hajda 	if (!test_bit(MXR_BIT_POWERED, &ctx->flags))
1049b4bfa3c7SRahul Sharma 		return;
1050db43fd16SPrathyush K 
1051381be025SRahul Sharma 	mixer_stop(ctx);
1052c0734fbaSTobias Jakobi 	mixer_regs_dump(ctx);
1053c329f667SJoonyoung Shim 
1054c329f667SJoonyoung Shim 	for (i = 0; i < MIXER_WIN_NR; i++)
10551e1d1393SGustavo Padovan 		mixer_disable_plane(crtc, &ctx->planes[i]);
1056db43fd16SPrathyush K 
1057ccf034a9SGustavo Padovan 	pm_runtime_put(ctx->dev);
1058ccf034a9SGustavo Padovan 
1059a44652e8SAndrzej Hajda 	clear_bit(MXR_BIT_POWERED, &ctx->flags);
1060db43fd16SPrathyush K }
1061db43fd16SPrathyush K 
1062f041b257SSean Paul /* Only valid for Mixer version 16.0.33.0 */
10633ae24362SAndrzej Hajda static int mixer_atomic_check(struct exynos_drm_crtc *crtc,
10643ae24362SAndrzej Hajda 		       struct drm_crtc_state *state)
1065f041b257SSean Paul {
10663ae24362SAndrzej Hajda 	struct drm_display_mode *mode = &state->adjusted_mode;
1067f041b257SSean Paul 	u32 w, h;
1068f041b257SSean Paul 
1069f041b257SSean Paul 	w = mode->hdisplay;
1070f041b257SSean Paul 	h = mode->vdisplay;
1071f041b257SSean Paul 
1072f041b257SSean Paul 	DRM_DEBUG_KMS("xres=%d, yres=%d, refresh=%d, intl=%d\n",
1073f041b257SSean Paul 		mode->hdisplay, mode->vdisplay, mode->vrefresh,
1074f041b257SSean Paul 		(mode->flags & DRM_MODE_FLAG_INTERLACE) ? 1 : 0);
1075f041b257SSean Paul 
1076f041b257SSean Paul 	if ((w >= 464 && w <= 720 && h >= 261 && h <= 576) ||
1077f041b257SSean Paul 		(w >= 1024 && w <= 1280 && h >= 576 && h <= 720) ||
1078f041b257SSean Paul 		(w >= 1664 && w <= 1920 && h >= 936 && h <= 1080))
1079f041b257SSean Paul 		return 0;
1080f041b257SSean Paul 
1081f041b257SSean Paul 	return -EINVAL;
1082f041b257SSean Paul }
1083f041b257SSean Paul 
1084f3aaf762SKrzysztof Kozlowski static const struct exynos_drm_crtc_ops mixer_crtc_ops = {
10853cecda03SGustavo Padovan 	.enable			= mixer_enable,
10863cecda03SGustavo Padovan 	.disable		= mixer_disable,
1087d8408326SSeung-Woo Kim 	.enable_vblank		= mixer_enable_vblank,
1088d8408326SSeung-Woo Kim 	.disable_vblank		= mixer_disable_vblank,
10898137a2e2SPrathyush K 	.wait_for_vblank	= mixer_wait_for_vblank,
10909cc7610aSGustavo Padovan 	.update_plane		= mixer_update_plane,
10919cc7610aSGustavo Padovan 	.disable_plane		= mixer_disable_plane,
10923ae24362SAndrzej Hajda 	.atomic_check		= mixer_atomic_check,
1093f041b257SSean Paul };
10940ea6822fSRahul Sharma 
1095def5e095SRahul Sharma static struct mixer_drv_data exynos5420_mxr_drv_data = {
1096def5e095SRahul Sharma 	.version = MXR_VER_128_0_0_184,
1097def5e095SRahul Sharma 	.is_vp_enabled = 0,
1098def5e095SRahul Sharma };
1099def5e095SRahul Sharma 
1100cc57caf0SRahul Sharma static struct mixer_drv_data exynos5250_mxr_drv_data = {
1101aaf8b49eSRahul Sharma 	.version = MXR_VER_16_0_33_0,
1102aaf8b49eSRahul Sharma 	.is_vp_enabled = 0,
1103aaf8b49eSRahul Sharma };
1104aaf8b49eSRahul Sharma 
1105ff830c96SMarek Szyprowski static struct mixer_drv_data exynos4212_mxr_drv_data = {
1106ff830c96SMarek Szyprowski 	.version = MXR_VER_0_0_0_16,
1107ff830c96SMarek Szyprowski 	.is_vp_enabled = 1,
1108ff830c96SMarek Szyprowski };
1109ff830c96SMarek Szyprowski 
1110cc57caf0SRahul Sharma static struct mixer_drv_data exynos4210_mxr_drv_data = {
11111e123441SRahul Sharma 	.version = MXR_VER_0_0_0_16,
11121b8e5747SRahul Sharma 	.is_vp_enabled = 1,
1113ff830c96SMarek Szyprowski 	.has_sclk = 1,
11141e123441SRahul Sharma };
11151e123441SRahul Sharma 
1116d6b16302SKrzysztof Kozlowski static const struct platform_device_id mixer_driver_types[] = {
11171e123441SRahul Sharma 	{
11181e123441SRahul Sharma 		.name		= "s5p-mixer",
1119cc57caf0SRahul Sharma 		.driver_data	= (unsigned long)&exynos4210_mxr_drv_data,
11201e123441SRahul Sharma 	}, {
1121aaf8b49eSRahul Sharma 		.name		= "exynos5-mixer",
1122cc57caf0SRahul Sharma 		.driver_data	= (unsigned long)&exynos5250_mxr_drv_data,
1123aaf8b49eSRahul Sharma 	}, {
1124aaf8b49eSRahul Sharma 		/* end node */
1125aaf8b49eSRahul Sharma 	}
1126aaf8b49eSRahul Sharma };
1127aaf8b49eSRahul Sharma 
1128aaf8b49eSRahul Sharma static struct of_device_id mixer_match_types[] = {
1129aaf8b49eSRahul Sharma 	{
1130ff830c96SMarek Szyprowski 		.compatible = "samsung,exynos4210-mixer",
1131ff830c96SMarek Szyprowski 		.data	= &exynos4210_mxr_drv_data,
1132ff830c96SMarek Szyprowski 	}, {
1133ff830c96SMarek Szyprowski 		.compatible = "samsung,exynos4212-mixer",
1134ff830c96SMarek Szyprowski 		.data	= &exynos4212_mxr_drv_data,
1135ff830c96SMarek Szyprowski 	}, {
1136aaf8b49eSRahul Sharma 		.compatible = "samsung,exynos5-mixer",
1137cc57caf0SRahul Sharma 		.data	= &exynos5250_mxr_drv_data,
1138cc57caf0SRahul Sharma 	}, {
1139cc57caf0SRahul Sharma 		.compatible = "samsung,exynos5250-mixer",
1140cc57caf0SRahul Sharma 		.data	= &exynos5250_mxr_drv_data,
1141aaf8b49eSRahul Sharma 	}, {
1142def5e095SRahul Sharma 		.compatible = "samsung,exynos5420-mixer",
1143def5e095SRahul Sharma 		.data	= &exynos5420_mxr_drv_data,
1144def5e095SRahul Sharma 	}, {
11451e123441SRahul Sharma 		/* end node */
11461e123441SRahul Sharma 	}
11471e123441SRahul Sharma };
114839b58a39SSjoerd Simons MODULE_DEVICE_TABLE(of, mixer_match_types);
11491e123441SRahul Sharma 
1150f37cd5e8SInki Dae static int mixer_bind(struct device *dev, struct device *manager, void *data)
1151d8408326SSeung-Woo Kim {
11528103ef1bSAndrzej Hajda 	struct mixer_context *ctx = dev_get_drvdata(dev);
1153f37cd5e8SInki Dae 	struct drm_device *drm_dev = data;
11547ee14cdcSGustavo Padovan 	struct exynos_drm_plane *exynos_plane;
1155fd2d2fc2SMarek Szyprowski 	unsigned int i;
11566e2a3b66SGustavo Padovan 	int ret;
1157d8408326SSeung-Woo Kim 
1158e2dc3f72SAlban Browaeys 	ret = mixer_initialize(ctx, drm_dev);
1159e2dc3f72SAlban Browaeys 	if (ret)
1160e2dc3f72SAlban Browaeys 		return ret;
1161e2dc3f72SAlban Browaeys 
1162fd2d2fc2SMarek Szyprowski 	for (i = 0; i < MIXER_WIN_NR; i++) {
1163fd2d2fc2SMarek Szyprowski 		if (i == VP_DEFAULT_WIN && !ctx->vp_enabled)
1164ab144201SMarek Szyprowski 			continue;
1165ab144201SMarek Szyprowski 
116640bdfb0aSMarek Szyprowski 		ret = exynos_plane_init(drm_dev, &ctx->planes[i], i,
1167fd2d2fc2SMarek Szyprowski 					1 << ctx->pipe, &plane_configs[i]);
11687ee14cdcSGustavo Padovan 		if (ret)
11697ee14cdcSGustavo Padovan 			return ret;
11707ee14cdcSGustavo Padovan 	}
11717ee14cdcSGustavo Padovan 
11725d3d0995SGustavo Padovan 	exynos_plane = &ctx->planes[DEFAULT_WIN];
11737ee14cdcSGustavo Padovan 	ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
11747ee14cdcSGustavo Padovan 					   ctx->pipe, EXYNOS_DISPLAY_TYPE_HDMI,
117593bca243SGustavo Padovan 					   &mixer_crtc_ops, ctx);
117693bca243SGustavo Padovan 	if (IS_ERR(ctx->crtc)) {
1177e2dc3f72SAlban Browaeys 		mixer_ctx_remove(ctx);
117893bca243SGustavo Padovan 		ret = PTR_ERR(ctx->crtc);
117993bca243SGustavo Padovan 		goto free_ctx;
11808103ef1bSAndrzej Hajda 	}
11818103ef1bSAndrzej Hajda 
11828103ef1bSAndrzej Hajda 	return 0;
118393bca243SGustavo Padovan 
118493bca243SGustavo Padovan free_ctx:
118593bca243SGustavo Padovan 	devm_kfree(dev, ctx);
118693bca243SGustavo Padovan 	return ret;
11878103ef1bSAndrzej Hajda }
11888103ef1bSAndrzej Hajda 
11898103ef1bSAndrzej Hajda static void mixer_unbind(struct device *dev, struct device *master, void *data)
11908103ef1bSAndrzej Hajda {
11918103ef1bSAndrzej Hajda 	struct mixer_context *ctx = dev_get_drvdata(dev);
11928103ef1bSAndrzej Hajda 
119393bca243SGustavo Padovan 	mixer_ctx_remove(ctx);
11948103ef1bSAndrzej Hajda }
11958103ef1bSAndrzej Hajda 
11968103ef1bSAndrzej Hajda static const struct component_ops mixer_component_ops = {
11978103ef1bSAndrzej Hajda 	.bind	= mixer_bind,
11988103ef1bSAndrzej Hajda 	.unbind	= mixer_unbind,
11998103ef1bSAndrzej Hajda };
12008103ef1bSAndrzej Hajda 
12018103ef1bSAndrzej Hajda static int mixer_probe(struct platform_device *pdev)
12028103ef1bSAndrzej Hajda {
12038103ef1bSAndrzej Hajda 	struct device *dev = &pdev->dev;
12048103ef1bSAndrzej Hajda 	struct mixer_drv_data *drv;
12058103ef1bSAndrzej Hajda 	struct mixer_context *ctx;
12068103ef1bSAndrzej Hajda 	int ret;
1207d8408326SSeung-Woo Kim 
1208f041b257SSean Paul 	ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL);
1209f041b257SSean Paul 	if (!ctx) {
1210f041b257SSean Paul 		DRM_ERROR("failed to alloc mixer context.\n");
1211d8408326SSeung-Woo Kim 		return -ENOMEM;
1212f041b257SSean Paul 	}
1213d8408326SSeung-Woo Kim 
1214aaf8b49eSRahul Sharma 	if (dev->of_node) {
1215aaf8b49eSRahul Sharma 		const struct of_device_id *match;
12168103ef1bSAndrzej Hajda 
1217e436b09dSSachin Kamat 		match = of_match_node(mixer_match_types, dev->of_node);
12182cdc53b3SRahul Sharma 		drv = (struct mixer_drv_data *)match->data;
1219aaf8b49eSRahul Sharma 	} else {
1220aaf8b49eSRahul Sharma 		drv = (struct mixer_drv_data *)
1221aaf8b49eSRahul Sharma 			platform_get_device_id(pdev)->driver_data;
1222aaf8b49eSRahul Sharma 	}
1223aaf8b49eSRahul Sharma 
12244551789fSSean Paul 	ctx->pdev = pdev;
1225d873ab99SSeung-Woo Kim 	ctx->dev = dev;
12261b8e5747SRahul Sharma 	ctx->vp_enabled = drv->is_vp_enabled;
1227ff830c96SMarek Szyprowski 	ctx->has_sclk = drv->has_sclk;
12281e123441SRahul Sharma 	ctx->mxr_ver = drv->version;
122957ed0f7bSDaniel Vetter 	init_waitqueue_head(&ctx->wait_vsync_queue);
12306e95d5e6SPrathyush K 	atomic_set(&ctx->wait_vsync_event, 0);
1231d8408326SSeung-Woo Kim 
12328103ef1bSAndrzej Hajda 	platform_set_drvdata(pdev, ctx);
1233df5225bcSInki Dae 
1234df5225bcSInki Dae 	ret = component_add(&pdev->dev, &mixer_component_ops);
123586650408SAndrzej Hajda 	if (!ret)
12368103ef1bSAndrzej Hajda 		pm_runtime_enable(dev);
1237df5225bcSInki Dae 
1238df5225bcSInki Dae 	return ret;
1239f37cd5e8SInki Dae }
1240f37cd5e8SInki Dae 
1241d8408326SSeung-Woo Kim static int mixer_remove(struct platform_device *pdev)
1242d8408326SSeung-Woo Kim {
12438103ef1bSAndrzej Hajda 	pm_runtime_disable(&pdev->dev);
12448103ef1bSAndrzej Hajda 
1245df5225bcSInki Dae 	component_del(&pdev->dev, &mixer_component_ops);
1246df5225bcSInki Dae 
1247d8408326SSeung-Woo Kim 	return 0;
1248d8408326SSeung-Woo Kim }
1249d8408326SSeung-Woo Kim 
1250ccf034a9SGustavo Padovan #ifdef CONFIG_PM_SLEEP
1251ccf034a9SGustavo Padovan static int exynos_mixer_suspend(struct device *dev)
1252ccf034a9SGustavo Padovan {
1253ccf034a9SGustavo Padovan 	struct mixer_context *ctx = dev_get_drvdata(dev);
1254ccf034a9SGustavo Padovan 	struct mixer_resources *res = &ctx->mixer_res;
1255ccf034a9SGustavo Padovan 
1256ccf034a9SGustavo Padovan 	clk_disable_unprepare(res->hdmi);
1257ccf034a9SGustavo Padovan 	clk_disable_unprepare(res->mixer);
1258ccf034a9SGustavo Padovan 	if (ctx->vp_enabled) {
1259ccf034a9SGustavo Padovan 		clk_disable_unprepare(res->vp);
1260ccf034a9SGustavo Padovan 		if (ctx->has_sclk)
1261ccf034a9SGustavo Padovan 			clk_disable_unprepare(res->sclk_mixer);
1262ccf034a9SGustavo Padovan 	}
1263ccf034a9SGustavo Padovan 
1264ccf034a9SGustavo Padovan 	return 0;
1265ccf034a9SGustavo Padovan }
1266ccf034a9SGustavo Padovan 
1267ccf034a9SGustavo Padovan static int exynos_mixer_resume(struct device *dev)
1268ccf034a9SGustavo Padovan {
1269ccf034a9SGustavo Padovan 	struct mixer_context *ctx = dev_get_drvdata(dev);
1270ccf034a9SGustavo Padovan 	struct mixer_resources *res = &ctx->mixer_res;
1271ccf034a9SGustavo Padovan 	int ret;
1272ccf034a9SGustavo Padovan 
1273ccf034a9SGustavo Padovan 	ret = clk_prepare_enable(res->mixer);
1274ccf034a9SGustavo Padovan 	if (ret < 0) {
1275ccf034a9SGustavo Padovan 		DRM_ERROR("Failed to prepare_enable the mixer clk [%d]\n", ret);
1276ccf034a9SGustavo Padovan 		return ret;
1277ccf034a9SGustavo Padovan 	}
1278ccf034a9SGustavo Padovan 	ret = clk_prepare_enable(res->hdmi);
1279ccf034a9SGustavo Padovan 	if (ret < 0) {
1280ccf034a9SGustavo Padovan 		DRM_ERROR("Failed to prepare_enable the hdmi clk [%d]\n", ret);
1281ccf034a9SGustavo Padovan 		return ret;
1282ccf034a9SGustavo Padovan 	}
1283ccf034a9SGustavo Padovan 	if (ctx->vp_enabled) {
1284ccf034a9SGustavo Padovan 		ret = clk_prepare_enable(res->vp);
1285ccf034a9SGustavo Padovan 		if (ret < 0) {
1286ccf034a9SGustavo Padovan 			DRM_ERROR("Failed to prepare_enable the vp clk [%d]\n",
1287ccf034a9SGustavo Padovan 				  ret);
1288ccf034a9SGustavo Padovan 			return ret;
1289ccf034a9SGustavo Padovan 		}
1290ccf034a9SGustavo Padovan 		if (ctx->has_sclk) {
1291ccf034a9SGustavo Padovan 			ret = clk_prepare_enable(res->sclk_mixer);
1292ccf034a9SGustavo Padovan 			if (ret < 0) {
1293ccf034a9SGustavo Padovan 				DRM_ERROR("Failed to prepare_enable the " \
1294ccf034a9SGustavo Padovan 					   "sclk_mixer clk [%d]\n",
1295ccf034a9SGustavo Padovan 					  ret);
1296ccf034a9SGustavo Padovan 				return ret;
1297ccf034a9SGustavo Padovan 			}
1298ccf034a9SGustavo Padovan 		}
1299ccf034a9SGustavo Padovan 	}
1300ccf034a9SGustavo Padovan 
1301ccf034a9SGustavo Padovan 	return 0;
1302ccf034a9SGustavo Padovan }
1303ccf034a9SGustavo Padovan #endif
1304ccf034a9SGustavo Padovan 
1305ccf034a9SGustavo Padovan static const struct dev_pm_ops exynos_mixer_pm_ops = {
1306ccf034a9SGustavo Padovan 	SET_RUNTIME_PM_OPS(exynos_mixer_suspend, exynos_mixer_resume, NULL)
1307ccf034a9SGustavo Padovan };
1308ccf034a9SGustavo Padovan 
1309d8408326SSeung-Woo Kim struct platform_driver mixer_driver = {
1310d8408326SSeung-Woo Kim 	.driver = {
1311aaf8b49eSRahul Sharma 		.name = "exynos-mixer",
1312d8408326SSeung-Woo Kim 		.owner = THIS_MODULE,
1313ccf034a9SGustavo Padovan 		.pm = &exynos_mixer_pm_ops,
1314aaf8b49eSRahul Sharma 		.of_match_table = mixer_match_types,
1315d8408326SSeung-Woo Kim 	},
1316d8408326SSeung-Woo Kim 	.probe = mixer_probe,
131756550d94SGreg Kroah-Hartman 	.remove = mixer_remove,
13181e123441SRahul Sharma 	.id_table	= mixer_driver_types,
1319d8408326SSeung-Woo Kim };
1320