xref: /linux/drivers/gpu/drm/exynos/exynos_mixer.c (revision 71469944dea0e7c5d9426171a7a5fb3609b9d15f)
1d8408326SSeung-Woo Kim /*
2d8408326SSeung-Woo Kim  * Copyright (C) 2011 Samsung Electronics Co.Ltd
3d8408326SSeung-Woo Kim  * Authors:
4d8408326SSeung-Woo Kim  * Seung-Woo Kim <sw0312.kim@samsung.com>
5d8408326SSeung-Woo Kim  *	Inki Dae <inki.dae@samsung.com>
6d8408326SSeung-Woo Kim  *	Joonyoung Shim <jy0922.shim@samsung.com>
7d8408326SSeung-Woo Kim  *
8d8408326SSeung-Woo Kim  * Based on drivers/media/video/s5p-tv/mixer_reg.c
9d8408326SSeung-Woo Kim  *
10d8408326SSeung-Woo Kim  * This program is free software; you can redistribute  it and/or modify it
11d8408326SSeung-Woo Kim  * under  the terms of  the GNU General  Public License as published by the
12d8408326SSeung-Woo Kim  * Free Software Foundation;  either version 2 of the  License, or (at your
13d8408326SSeung-Woo Kim  * option) any later version.
14d8408326SSeung-Woo Kim  *
15d8408326SSeung-Woo Kim  */
16d8408326SSeung-Woo Kim 
17760285e7SDavid Howells #include <drm/drmP.h>
18d8408326SSeung-Woo Kim 
19d8408326SSeung-Woo Kim #include "regs-mixer.h"
20d8408326SSeung-Woo Kim #include "regs-vp.h"
21d8408326SSeung-Woo Kim 
22d8408326SSeung-Woo Kim #include <linux/kernel.h>
23d8408326SSeung-Woo Kim #include <linux/spinlock.h>
24d8408326SSeung-Woo Kim #include <linux/wait.h>
25d8408326SSeung-Woo Kim #include <linux/i2c.h>
26d8408326SSeung-Woo Kim #include <linux/platform_device.h>
27d8408326SSeung-Woo Kim #include <linux/interrupt.h>
28d8408326SSeung-Woo Kim #include <linux/irq.h>
29d8408326SSeung-Woo Kim #include <linux/delay.h>
30d8408326SSeung-Woo Kim #include <linux/pm_runtime.h>
31d8408326SSeung-Woo Kim #include <linux/clk.h>
32d8408326SSeung-Woo Kim #include <linux/regulator/consumer.h>
333f1c781dSSachin Kamat #include <linux/of.h>
3448f6155aSMarek Szyprowski #include <linux/of_device.h>
35f37cd5e8SInki Dae #include <linux/component.h>
36d8408326SSeung-Woo Kim 
37d8408326SSeung-Woo Kim #include <drm/exynos_drm.h>
38d8408326SSeung-Woo Kim 
39d8408326SSeung-Woo Kim #include "exynos_drm_drv.h"
40663d8766SRahul Sharma #include "exynos_drm_crtc.h"
410488f50eSMarek Szyprowski #include "exynos_drm_fb.h"
427ee14cdcSGustavo Padovan #include "exynos_drm_plane.h"
431055b39fSInki Dae #include "exynos_drm_iommu.h"
4422b21ae6SJoonyoung Shim 
45f041b257SSean Paul #define MIXER_WIN_NR		3
46fbbb1e1aSMarek Szyprowski #define VP_DEFAULT_WIN		2
47d8408326SSeung-Woo Kim 
482a6e4cd5STobias Jakobi /*
492a6e4cd5STobias Jakobi  * Mixer color space conversion coefficient triplet.
502a6e4cd5STobias Jakobi  * Used for CSC from RGB to YCbCr.
512a6e4cd5STobias Jakobi  * Each coefficient is a 10-bit fixed point number with
522a6e4cd5STobias Jakobi  * sign and no integer part, i.e.
532a6e4cd5STobias Jakobi  * [0:8] = fractional part (representing a value y = x / 2^9)
542a6e4cd5STobias Jakobi  * [9] = sign
552a6e4cd5STobias Jakobi  * Negative values are encoded with two's complement.
562a6e4cd5STobias Jakobi  */
572a6e4cd5STobias Jakobi #define MXR_CSC_C(x) ((int)((x) * 512.0) & 0x3ff)
582a6e4cd5STobias Jakobi #define MXR_CSC_CT(a0, a1, a2) \
592a6e4cd5STobias Jakobi   ((MXR_CSC_C(a0) << 20) | (MXR_CSC_C(a1) << 10) | (MXR_CSC_C(a2) << 0))
602a6e4cd5STobias Jakobi 
612a6e4cd5STobias Jakobi /* YCbCr value, used for mixer background color configuration. */
622a6e4cd5STobias Jakobi #define MXR_YCBCR_VAL(y, cb, cr) (((y) << 16) | ((cb) << 8) | ((cr) << 0))
632a6e4cd5STobias Jakobi 
647a57ca7cSTobias Jakobi /* The pixelformats that are natively supported by the mixer. */
657a57ca7cSTobias Jakobi #define MXR_FORMAT_RGB565	4
667a57ca7cSTobias Jakobi #define MXR_FORMAT_ARGB1555	5
677a57ca7cSTobias Jakobi #define MXR_FORMAT_ARGB4444	6
687a57ca7cSTobias Jakobi #define MXR_FORMAT_ARGB8888	7
697a57ca7cSTobias Jakobi 
7022b21ae6SJoonyoung Shim struct mixer_resources {
7122b21ae6SJoonyoung Shim 	int			irq;
7222b21ae6SJoonyoung Shim 	void __iomem		*mixer_regs;
7322b21ae6SJoonyoung Shim 	void __iomem		*vp_regs;
7422b21ae6SJoonyoung Shim 	spinlock_t		reg_slock;
7522b21ae6SJoonyoung Shim 	struct clk		*mixer;
7622b21ae6SJoonyoung Shim 	struct clk		*vp;
7704427ec5SMarek Szyprowski 	struct clk		*hdmi;
7822b21ae6SJoonyoung Shim 	struct clk		*sclk_mixer;
7922b21ae6SJoonyoung Shim 	struct clk		*sclk_hdmi;
80ff830c96SMarek Szyprowski 	struct clk		*mout_mixer;
8122b21ae6SJoonyoung Shim };
8222b21ae6SJoonyoung Shim 
831e123441SRahul Sharma enum mixer_version_id {
841e123441SRahul Sharma 	MXR_VER_0_0_0_16,
851e123441SRahul Sharma 	MXR_VER_16_0_33_0,
86def5e095SRahul Sharma 	MXR_VER_128_0_0_184,
871e123441SRahul Sharma };
881e123441SRahul Sharma 
89a44652e8SAndrzej Hajda enum mixer_flag_bits {
90a44652e8SAndrzej Hajda 	MXR_BIT_POWERED,
910df5e4acSAndrzej Hajda 	MXR_BIT_VSYNC,
92adeb6f44STobias Jakobi 	MXR_BIT_INTERLACE,
93adeb6f44STobias Jakobi 	MXR_BIT_VP_ENABLED,
94adeb6f44STobias Jakobi 	MXR_BIT_HAS_SCLK,
95a44652e8SAndrzej Hajda };
96a44652e8SAndrzej Hajda 
97fbbb1e1aSMarek Szyprowski static const uint32_t mixer_formats[] = {
98fbbb1e1aSMarek Szyprowski 	DRM_FORMAT_XRGB4444,
9926a7af3eSTobias Jakobi 	DRM_FORMAT_ARGB4444,
100fbbb1e1aSMarek Szyprowski 	DRM_FORMAT_XRGB1555,
10126a7af3eSTobias Jakobi 	DRM_FORMAT_ARGB1555,
102fbbb1e1aSMarek Szyprowski 	DRM_FORMAT_RGB565,
103fbbb1e1aSMarek Szyprowski 	DRM_FORMAT_XRGB8888,
104fbbb1e1aSMarek Szyprowski 	DRM_FORMAT_ARGB8888,
105fbbb1e1aSMarek Szyprowski };
106fbbb1e1aSMarek Szyprowski 
107fbbb1e1aSMarek Szyprowski static const uint32_t vp_formats[] = {
108fbbb1e1aSMarek Szyprowski 	DRM_FORMAT_NV12,
109fbbb1e1aSMarek Szyprowski 	DRM_FORMAT_NV21,
110fbbb1e1aSMarek Szyprowski };
111fbbb1e1aSMarek Szyprowski 
11222b21ae6SJoonyoung Shim struct mixer_context {
1134551789fSSean Paul 	struct platform_device *pdev;
114cf8fc4f1SJoonyoung Shim 	struct device		*dev;
1151055b39fSInki Dae 	struct drm_device	*drm_dev;
11693bca243SGustavo Padovan 	struct exynos_drm_crtc	*crtc;
1177ee14cdcSGustavo Padovan 	struct exynos_drm_plane	planes[MIXER_WIN_NR];
118a44652e8SAndrzej Hajda 	unsigned long		flags;
11922b21ae6SJoonyoung Shim 
12022b21ae6SJoonyoung Shim 	struct mixer_resources	mixer_res;
1211e123441SRahul Sharma 	enum mixer_version_id	mxr_ver;
1221e123441SRahul Sharma };
1231e123441SRahul Sharma 
1241e123441SRahul Sharma struct mixer_drv_data {
1251e123441SRahul Sharma 	enum mixer_version_id	version;
1261b8e5747SRahul Sharma 	bool					is_vp_enabled;
127ff830c96SMarek Szyprowski 	bool					has_sclk;
12822b21ae6SJoonyoung Shim };
12922b21ae6SJoonyoung Shim 
130fd2d2fc2SMarek Szyprowski static const struct exynos_drm_plane_config plane_configs[MIXER_WIN_NR] = {
131fd2d2fc2SMarek Szyprowski 	{
132fd2d2fc2SMarek Szyprowski 		.zpos = 0,
133fd2d2fc2SMarek Szyprowski 		.type = DRM_PLANE_TYPE_PRIMARY,
134fd2d2fc2SMarek Szyprowski 		.pixel_formats = mixer_formats,
135fd2d2fc2SMarek Szyprowski 		.num_pixel_formats = ARRAY_SIZE(mixer_formats),
136a2cb911eSMarek Szyprowski 		.capabilities = EXYNOS_DRM_PLANE_CAP_DOUBLE |
137a2cb911eSMarek Szyprowski 				EXYNOS_DRM_PLANE_CAP_ZPOS,
138fd2d2fc2SMarek Szyprowski 	}, {
139fd2d2fc2SMarek Szyprowski 		.zpos = 1,
140fd2d2fc2SMarek Szyprowski 		.type = DRM_PLANE_TYPE_CURSOR,
141fd2d2fc2SMarek Szyprowski 		.pixel_formats = mixer_formats,
142fd2d2fc2SMarek Szyprowski 		.num_pixel_formats = ARRAY_SIZE(mixer_formats),
143a2cb911eSMarek Szyprowski 		.capabilities = EXYNOS_DRM_PLANE_CAP_DOUBLE |
144a2cb911eSMarek Szyprowski 				EXYNOS_DRM_PLANE_CAP_ZPOS,
145fd2d2fc2SMarek Szyprowski 	}, {
146fd2d2fc2SMarek Szyprowski 		.zpos = 2,
147fd2d2fc2SMarek Szyprowski 		.type = DRM_PLANE_TYPE_OVERLAY,
148fd2d2fc2SMarek Szyprowski 		.pixel_formats = vp_formats,
149fd2d2fc2SMarek Szyprowski 		.num_pixel_formats = ARRAY_SIZE(vp_formats),
150a2cb911eSMarek Szyprowski 		.capabilities = EXYNOS_DRM_PLANE_CAP_SCALE |
151f40031c2STobias Jakobi 				EXYNOS_DRM_PLANE_CAP_ZPOS |
152f40031c2STobias Jakobi 				EXYNOS_DRM_PLANE_CAP_TILE,
153fd2d2fc2SMarek Szyprowski 	},
154fd2d2fc2SMarek Szyprowski };
155fd2d2fc2SMarek Szyprowski 
156d8408326SSeung-Woo Kim static const u8 filter_y_horiz_tap8[] = {
157d8408326SSeung-Woo Kim 	0,	-1,	-1,	-1,	-1,	-1,	-1,	-1,
158d8408326SSeung-Woo Kim 	-1,	-1,	-1,	-1,	-1,	0,	0,	0,
159d8408326SSeung-Woo Kim 	0,	2,	4,	5,	6,	6,	6,	6,
160d8408326SSeung-Woo Kim 	6,	5,	5,	4,	3,	2,	1,	1,
161d8408326SSeung-Woo Kim 	0,	-6,	-12,	-16,	-18,	-20,	-21,	-20,
162d8408326SSeung-Woo Kim 	-20,	-18,	-16,	-13,	-10,	-8,	-5,	-2,
163d8408326SSeung-Woo Kim 	127,	126,	125,	121,	114,	107,	99,	89,
164d8408326SSeung-Woo Kim 	79,	68,	57,	46,	35,	25,	16,	8,
165d8408326SSeung-Woo Kim };
166d8408326SSeung-Woo Kim 
167d8408326SSeung-Woo Kim static const u8 filter_y_vert_tap4[] = {
168d8408326SSeung-Woo Kim 	0,	-3,	-6,	-8,	-8,	-8,	-8,	-7,
169d8408326SSeung-Woo Kim 	-6,	-5,	-4,	-3,	-2,	-1,	-1,	0,
170d8408326SSeung-Woo Kim 	127,	126,	124,	118,	111,	102,	92,	81,
171d8408326SSeung-Woo Kim 	70,	59,	48,	37,	27,	19,	11,	5,
172d8408326SSeung-Woo Kim 	0,	5,	11,	19,	27,	37,	48,	59,
173d8408326SSeung-Woo Kim 	70,	81,	92,	102,	111,	118,	124,	126,
174d8408326SSeung-Woo Kim 	0,	0,	-1,	-1,	-2,	-3,	-4,	-5,
175d8408326SSeung-Woo Kim 	-6,	-7,	-8,	-8,	-8,	-8,	-6,	-3,
176d8408326SSeung-Woo Kim };
177d8408326SSeung-Woo Kim 
178d8408326SSeung-Woo Kim static const u8 filter_cr_horiz_tap4[] = {
179d8408326SSeung-Woo Kim 	0,	-3,	-6,	-8,	-8,	-8,	-8,	-7,
180d8408326SSeung-Woo Kim 	-6,	-5,	-4,	-3,	-2,	-1,	-1,	0,
181d8408326SSeung-Woo Kim 	127,	126,	124,	118,	111,	102,	92,	81,
182d8408326SSeung-Woo Kim 	70,	59,	48,	37,	27,	19,	11,	5,
183d8408326SSeung-Woo Kim };
184d8408326SSeung-Woo Kim 
185f657a996SMarek Szyprowski static inline bool is_alpha_format(unsigned int pixel_format)
186f657a996SMarek Szyprowski {
187f657a996SMarek Szyprowski 	switch (pixel_format) {
188f657a996SMarek Szyprowski 	case DRM_FORMAT_ARGB8888:
18926a7af3eSTobias Jakobi 	case DRM_FORMAT_ARGB1555:
19026a7af3eSTobias Jakobi 	case DRM_FORMAT_ARGB4444:
191f657a996SMarek Szyprowski 		return true;
192f657a996SMarek Szyprowski 	default:
193f657a996SMarek Szyprowski 		return false;
194f657a996SMarek Szyprowski 	}
195f657a996SMarek Szyprowski }
196f657a996SMarek Szyprowski 
197d8408326SSeung-Woo Kim static inline u32 vp_reg_read(struct mixer_resources *res, u32 reg_id)
198d8408326SSeung-Woo Kim {
199d8408326SSeung-Woo Kim 	return readl(res->vp_regs + reg_id);
200d8408326SSeung-Woo Kim }
201d8408326SSeung-Woo Kim 
202d8408326SSeung-Woo Kim static inline void vp_reg_write(struct mixer_resources *res, u32 reg_id,
203d8408326SSeung-Woo Kim 				 u32 val)
204d8408326SSeung-Woo Kim {
205d8408326SSeung-Woo Kim 	writel(val, res->vp_regs + reg_id);
206d8408326SSeung-Woo Kim }
207d8408326SSeung-Woo Kim 
208d8408326SSeung-Woo Kim static inline void vp_reg_writemask(struct mixer_resources *res, u32 reg_id,
209d8408326SSeung-Woo Kim 				 u32 val, u32 mask)
210d8408326SSeung-Woo Kim {
211d8408326SSeung-Woo Kim 	u32 old = vp_reg_read(res, reg_id);
212d8408326SSeung-Woo Kim 
213d8408326SSeung-Woo Kim 	val = (val & mask) | (old & ~mask);
214d8408326SSeung-Woo Kim 	writel(val, res->vp_regs + reg_id);
215d8408326SSeung-Woo Kim }
216d8408326SSeung-Woo Kim 
217d8408326SSeung-Woo Kim static inline u32 mixer_reg_read(struct mixer_resources *res, u32 reg_id)
218d8408326SSeung-Woo Kim {
219d8408326SSeung-Woo Kim 	return readl(res->mixer_regs + reg_id);
220d8408326SSeung-Woo Kim }
221d8408326SSeung-Woo Kim 
222d8408326SSeung-Woo Kim static inline void mixer_reg_write(struct mixer_resources *res, u32 reg_id,
223d8408326SSeung-Woo Kim 				 u32 val)
224d8408326SSeung-Woo Kim {
225d8408326SSeung-Woo Kim 	writel(val, res->mixer_regs + reg_id);
226d8408326SSeung-Woo Kim }
227d8408326SSeung-Woo Kim 
228d8408326SSeung-Woo Kim static inline void mixer_reg_writemask(struct mixer_resources *res,
229d8408326SSeung-Woo Kim 				 u32 reg_id, u32 val, u32 mask)
230d8408326SSeung-Woo Kim {
231d8408326SSeung-Woo Kim 	u32 old = mixer_reg_read(res, reg_id);
232d8408326SSeung-Woo Kim 
233d8408326SSeung-Woo Kim 	val = (val & mask) | (old & ~mask);
234d8408326SSeung-Woo Kim 	writel(val, res->mixer_regs + reg_id);
235d8408326SSeung-Woo Kim }
236d8408326SSeung-Woo Kim 
237d8408326SSeung-Woo Kim static void mixer_regs_dump(struct mixer_context *ctx)
238d8408326SSeung-Woo Kim {
239d8408326SSeung-Woo Kim #define DUMPREG(reg_id) \
240d8408326SSeung-Woo Kim do { \
241d8408326SSeung-Woo Kim 	DRM_DEBUG_KMS(#reg_id " = %08x\n", \
242d8408326SSeung-Woo Kim 		(u32)readl(ctx->mixer_res.mixer_regs + reg_id)); \
243d8408326SSeung-Woo Kim } while (0)
244d8408326SSeung-Woo Kim 
245d8408326SSeung-Woo Kim 	DUMPREG(MXR_STATUS);
246d8408326SSeung-Woo Kim 	DUMPREG(MXR_CFG);
247d8408326SSeung-Woo Kim 	DUMPREG(MXR_INT_EN);
248d8408326SSeung-Woo Kim 	DUMPREG(MXR_INT_STATUS);
249d8408326SSeung-Woo Kim 
250d8408326SSeung-Woo Kim 	DUMPREG(MXR_LAYER_CFG);
251d8408326SSeung-Woo Kim 	DUMPREG(MXR_VIDEO_CFG);
252d8408326SSeung-Woo Kim 
253d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_CFG);
254d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_BASE);
255d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_SPAN);
256d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_WH);
257d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_SXY);
258d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_DXY);
259d8408326SSeung-Woo Kim 
260d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_CFG);
261d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_BASE);
262d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_SPAN);
263d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_WH);
264d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_SXY);
265d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_DXY);
266d8408326SSeung-Woo Kim #undef DUMPREG
267d8408326SSeung-Woo Kim }
268d8408326SSeung-Woo Kim 
269d8408326SSeung-Woo Kim static void vp_regs_dump(struct mixer_context *ctx)
270d8408326SSeung-Woo Kim {
271d8408326SSeung-Woo Kim #define DUMPREG(reg_id) \
272d8408326SSeung-Woo Kim do { \
273d8408326SSeung-Woo Kim 	DRM_DEBUG_KMS(#reg_id " = %08x\n", \
274d8408326SSeung-Woo Kim 		(u32) readl(ctx->mixer_res.vp_regs + reg_id)); \
275d8408326SSeung-Woo Kim } while (0)
276d8408326SSeung-Woo Kim 
277d8408326SSeung-Woo Kim 	DUMPREG(VP_ENABLE);
278d8408326SSeung-Woo Kim 	DUMPREG(VP_SRESET);
279d8408326SSeung-Woo Kim 	DUMPREG(VP_SHADOW_UPDATE);
280d8408326SSeung-Woo Kim 	DUMPREG(VP_FIELD_ID);
281d8408326SSeung-Woo Kim 	DUMPREG(VP_MODE);
282d8408326SSeung-Woo Kim 	DUMPREG(VP_IMG_SIZE_Y);
283d8408326SSeung-Woo Kim 	DUMPREG(VP_IMG_SIZE_C);
284d8408326SSeung-Woo Kim 	DUMPREG(VP_PER_RATE_CTRL);
285d8408326SSeung-Woo Kim 	DUMPREG(VP_TOP_Y_PTR);
286d8408326SSeung-Woo Kim 	DUMPREG(VP_BOT_Y_PTR);
287d8408326SSeung-Woo Kim 	DUMPREG(VP_TOP_C_PTR);
288d8408326SSeung-Woo Kim 	DUMPREG(VP_BOT_C_PTR);
289d8408326SSeung-Woo Kim 	DUMPREG(VP_ENDIAN_MODE);
290d8408326SSeung-Woo Kim 	DUMPREG(VP_SRC_H_POSITION);
291d8408326SSeung-Woo Kim 	DUMPREG(VP_SRC_V_POSITION);
292d8408326SSeung-Woo Kim 	DUMPREG(VP_SRC_WIDTH);
293d8408326SSeung-Woo Kim 	DUMPREG(VP_SRC_HEIGHT);
294d8408326SSeung-Woo Kim 	DUMPREG(VP_DST_H_POSITION);
295d8408326SSeung-Woo Kim 	DUMPREG(VP_DST_V_POSITION);
296d8408326SSeung-Woo Kim 	DUMPREG(VP_DST_WIDTH);
297d8408326SSeung-Woo Kim 	DUMPREG(VP_DST_HEIGHT);
298d8408326SSeung-Woo Kim 	DUMPREG(VP_H_RATIO);
299d8408326SSeung-Woo Kim 	DUMPREG(VP_V_RATIO);
300d8408326SSeung-Woo Kim 
301d8408326SSeung-Woo Kim #undef DUMPREG
302d8408326SSeung-Woo Kim }
303d8408326SSeung-Woo Kim 
304d8408326SSeung-Woo Kim static inline void vp_filter_set(struct mixer_resources *res,
305d8408326SSeung-Woo Kim 		int reg_id, const u8 *data, unsigned int size)
306d8408326SSeung-Woo Kim {
307d8408326SSeung-Woo Kim 	/* assure 4-byte align */
308d8408326SSeung-Woo Kim 	BUG_ON(size & 3);
309d8408326SSeung-Woo Kim 	for (; size; size -= 4, reg_id += 4, data += 4) {
310d8408326SSeung-Woo Kim 		u32 val = (data[0] << 24) |  (data[1] << 16) |
311d8408326SSeung-Woo Kim 			(data[2] << 8) | data[3];
312d8408326SSeung-Woo Kim 		vp_reg_write(res, reg_id, val);
313d8408326SSeung-Woo Kim 	}
314d8408326SSeung-Woo Kim }
315d8408326SSeung-Woo Kim 
316d8408326SSeung-Woo Kim static void vp_default_filter(struct mixer_resources *res)
317d8408326SSeung-Woo Kim {
318d8408326SSeung-Woo Kim 	vp_filter_set(res, VP_POLY8_Y0_LL,
319e25e1b66SSachin Kamat 		filter_y_horiz_tap8, sizeof(filter_y_horiz_tap8));
320d8408326SSeung-Woo Kim 	vp_filter_set(res, VP_POLY4_Y0_LL,
321e25e1b66SSachin Kamat 		filter_y_vert_tap4, sizeof(filter_y_vert_tap4));
322d8408326SSeung-Woo Kim 	vp_filter_set(res, VP_POLY4_C0_LL,
323e25e1b66SSachin Kamat 		filter_cr_horiz_tap4, sizeof(filter_cr_horiz_tap4));
324d8408326SSeung-Woo Kim }
325d8408326SSeung-Woo Kim 
326f657a996SMarek Szyprowski static void mixer_cfg_gfx_blend(struct mixer_context *ctx, unsigned int win,
327f657a996SMarek Szyprowski 				bool alpha)
328f657a996SMarek Szyprowski {
329f657a996SMarek Szyprowski 	struct mixer_resources *res = &ctx->mixer_res;
330f657a996SMarek Szyprowski 	u32 val;
331f657a996SMarek Szyprowski 
332f657a996SMarek Szyprowski 	val  = MXR_GRP_CFG_COLOR_KEY_DISABLE; /* no blank key */
333f657a996SMarek Szyprowski 	if (alpha) {
334f657a996SMarek Szyprowski 		/* blending based on pixel alpha */
335f657a996SMarek Szyprowski 		val |= MXR_GRP_CFG_BLEND_PRE_MUL;
336f657a996SMarek Szyprowski 		val |= MXR_GRP_CFG_PIXEL_BLEND_EN;
337f657a996SMarek Szyprowski 	}
338f657a996SMarek Szyprowski 	mixer_reg_writemask(res, MXR_GRAPHIC_CFG(win),
339f657a996SMarek Szyprowski 			    val, MXR_GRP_CFG_MISC_MASK);
340f657a996SMarek Szyprowski }
341f657a996SMarek Szyprowski 
342f657a996SMarek Szyprowski static void mixer_cfg_vp_blend(struct mixer_context *ctx)
343f657a996SMarek Szyprowski {
344f657a996SMarek Szyprowski 	struct mixer_resources *res = &ctx->mixer_res;
345f657a996SMarek Szyprowski 	u32 val;
346f657a996SMarek Szyprowski 
347f657a996SMarek Szyprowski 	/*
348f657a996SMarek Szyprowski 	 * No blending at the moment since the NV12/NV21 pixelformats don't
349f657a996SMarek Szyprowski 	 * have an alpha channel. However the mixer supports a global alpha
350f657a996SMarek Szyprowski 	 * value for a layer. Once this functionality is exposed, we can
351f657a996SMarek Szyprowski 	 * support blending of the video layer through this.
352f657a996SMarek Szyprowski 	 */
353f657a996SMarek Szyprowski 	val = 0;
354f657a996SMarek Szyprowski 	mixer_reg_write(res, MXR_VIDEO_CFG, val);
355f657a996SMarek Szyprowski }
356f657a996SMarek Szyprowski 
357d8408326SSeung-Woo Kim static void mixer_vsync_set_update(struct mixer_context *ctx, bool enable)
358d8408326SSeung-Woo Kim {
359d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
360d8408326SSeung-Woo Kim 
361d8408326SSeung-Woo Kim 	/* block update on vsync */
362d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_STATUS, enable ?
363d8408326SSeung-Woo Kim 			MXR_STATUS_SYNC_ENABLE : 0, MXR_STATUS_SYNC_ENABLE);
364d8408326SSeung-Woo Kim 
365adeb6f44STobias Jakobi 	if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags))
366d8408326SSeung-Woo Kim 		vp_reg_write(res, VP_SHADOW_UPDATE, enable ?
367d8408326SSeung-Woo Kim 			VP_SHADOW_UPDATE_ENABLE : 0);
368d8408326SSeung-Woo Kim }
369d8408326SSeung-Woo Kim 
370d8408326SSeung-Woo Kim static void mixer_cfg_scan(struct mixer_context *ctx, unsigned int height)
371d8408326SSeung-Woo Kim {
372d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
373d8408326SSeung-Woo Kim 	u32 val;
374d8408326SSeung-Woo Kim 
375d8408326SSeung-Woo Kim 	/* choosing between interlace and progressive mode */
376adeb6f44STobias Jakobi 	val = test_bit(MXR_BIT_INTERLACE, &ctx->flags) ?
377adeb6f44STobias Jakobi 		MXR_CFG_SCAN_INTERLACE : MXR_CFG_SCAN_PROGRESSIVE;
378d8408326SSeung-Woo Kim 
379def5e095SRahul Sharma 	if (ctx->mxr_ver != MXR_VER_128_0_0_184) {
380def5e095SRahul Sharma 		/* choosing between proper HD and SD mode */
38129630743SRahul Sharma 		if (height <= 480)
382d8408326SSeung-Woo Kim 			val |= MXR_CFG_SCAN_NTSC | MXR_CFG_SCAN_SD;
38329630743SRahul Sharma 		else if (height <= 576)
384d8408326SSeung-Woo Kim 			val |= MXR_CFG_SCAN_PAL | MXR_CFG_SCAN_SD;
38529630743SRahul Sharma 		else if (height <= 720)
386d8408326SSeung-Woo Kim 			val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD;
38729630743SRahul Sharma 		else if (height <= 1080)
388d8408326SSeung-Woo Kim 			val |= MXR_CFG_SCAN_HD_1080 | MXR_CFG_SCAN_HD;
389d8408326SSeung-Woo Kim 		else
390d8408326SSeung-Woo Kim 			val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD;
391def5e095SRahul Sharma 	}
392d8408326SSeung-Woo Kim 
393d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_SCAN_MASK);
394d8408326SSeung-Woo Kim }
395d8408326SSeung-Woo Kim 
396d8408326SSeung-Woo Kim static void mixer_cfg_rgb_fmt(struct mixer_context *ctx, unsigned int height)
397d8408326SSeung-Woo Kim {
398d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
399d8408326SSeung-Woo Kim 	u32 val;
400d8408326SSeung-Woo Kim 
4012a39db01STobias Jakobi 	switch (height) {
4022a39db01STobias Jakobi 	case 480:
4032a39db01STobias Jakobi 	case 576:
404d8408326SSeung-Woo Kim 		val = MXR_CFG_RGB601_0_255;
4052a39db01STobias Jakobi 		break;
4062a39db01STobias Jakobi 	case 720:
4072a39db01STobias Jakobi 	case 1080:
4082a39db01STobias Jakobi 	default:
409d8408326SSeung-Woo Kim 		val = MXR_CFG_RGB709_16_235;
4102a6e4cd5STobias Jakobi 		/* Configure the BT.709 CSC matrix for full range RGB. */
411d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_Y,
4122a6e4cd5STobias Jakobi 			MXR_CSC_CT( 0.184,  0.614,  0.063) |
4132a6e4cd5STobias Jakobi 			MXR_CM_COEFF_RGB_FULL);
414d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_CB,
4152a6e4cd5STobias Jakobi 			MXR_CSC_CT(-0.102, -0.338,  0.440));
416d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_CR,
4172a6e4cd5STobias Jakobi 			MXR_CSC_CT( 0.440, -0.399, -0.040));
4182a39db01STobias Jakobi 		break;
419d8408326SSeung-Woo Kim 	}
420d8408326SSeung-Woo Kim 
421d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_RGB_FMT_MASK);
422d8408326SSeung-Woo Kim }
423d8408326SSeung-Woo Kim 
4245b1d5bc6STobias Jakobi static void mixer_cfg_layer(struct mixer_context *ctx, unsigned int win,
425a2cb911eSMarek Szyprowski 			    unsigned int priority, bool enable)
426d8408326SSeung-Woo Kim {
427d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
428d8408326SSeung-Woo Kim 	u32 val = enable ? ~0 : 0;
429d8408326SSeung-Woo Kim 
430d8408326SSeung-Woo Kim 	switch (win) {
431d8408326SSeung-Woo Kim 	case 0:
432d8408326SSeung-Woo Kim 		mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP0_ENABLE);
433a2cb911eSMarek Szyprowski 		mixer_reg_writemask(res, MXR_LAYER_CFG,
434a2cb911eSMarek Szyprowski 				    MXR_LAYER_CFG_GRP0_VAL(priority),
435a2cb911eSMarek Szyprowski 				    MXR_LAYER_CFG_GRP0_MASK);
436d8408326SSeung-Woo Kim 		break;
437d8408326SSeung-Woo Kim 	case 1:
438d8408326SSeung-Woo Kim 		mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP1_ENABLE);
439a2cb911eSMarek Szyprowski 		mixer_reg_writemask(res, MXR_LAYER_CFG,
440a2cb911eSMarek Szyprowski 				    MXR_LAYER_CFG_GRP1_VAL(priority),
441a2cb911eSMarek Szyprowski 				    MXR_LAYER_CFG_GRP1_MASK);
442adeb6f44STobias Jakobi 
443d8408326SSeung-Woo Kim 		break;
4445e68fef2SMarek Szyprowski 	case VP_DEFAULT_WIN:
445adeb6f44STobias Jakobi 		if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags)) {
446d8408326SSeung-Woo Kim 			vp_reg_writemask(res, VP_ENABLE, val, VP_ENABLE_ON);
4471b8e5747SRahul Sharma 			mixer_reg_writemask(res, MXR_CFG, val,
4481b8e5747SRahul Sharma 				MXR_CFG_VP_ENABLE);
449a2cb911eSMarek Szyprowski 			mixer_reg_writemask(res, MXR_LAYER_CFG,
450a2cb911eSMarek Szyprowski 					    MXR_LAYER_CFG_VP_VAL(priority),
451a2cb911eSMarek Szyprowski 					    MXR_LAYER_CFG_VP_MASK);
4521b8e5747SRahul Sharma 		}
453d8408326SSeung-Woo Kim 		break;
454d8408326SSeung-Woo Kim 	}
455d8408326SSeung-Woo Kim }
456d8408326SSeung-Woo Kim 
457d8408326SSeung-Woo Kim static void mixer_run(struct mixer_context *ctx)
458d8408326SSeung-Woo Kim {
459d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
460d8408326SSeung-Woo Kim 
461d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_STATUS, ~0, MXR_STATUS_REG_RUN);
462d8408326SSeung-Woo Kim }
463d8408326SSeung-Woo Kim 
464381be025SRahul Sharma static void mixer_stop(struct mixer_context *ctx)
465381be025SRahul Sharma {
466381be025SRahul Sharma 	struct mixer_resources *res = &ctx->mixer_res;
467381be025SRahul Sharma 	int timeout = 20;
468381be025SRahul Sharma 
469381be025SRahul Sharma 	mixer_reg_writemask(res, MXR_STATUS, 0, MXR_STATUS_REG_RUN);
470381be025SRahul Sharma 
471381be025SRahul Sharma 	while (!(mixer_reg_read(res, MXR_STATUS) & MXR_STATUS_REG_IDLE) &&
472381be025SRahul Sharma 			--timeout)
473381be025SRahul Sharma 		usleep_range(10000, 12000);
474381be025SRahul Sharma }
475381be025SRahul Sharma 
476521d98a3SAndrzej Hajda static void mixer_commit(struct mixer_context *ctx)
477521d98a3SAndrzej Hajda {
478521d98a3SAndrzej Hajda 	struct drm_display_mode *mode = &ctx->crtc->base.state->adjusted_mode;
479521d98a3SAndrzej Hajda 
480*71469944SAndrzej Hajda 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
481*71469944SAndrzej Hajda 		__set_bit(MXR_BIT_INTERLACE, &ctx->flags);
482*71469944SAndrzej Hajda 	else
483*71469944SAndrzej Hajda 		__clear_bit(MXR_BIT_INTERLACE, &ctx->flags);
484*71469944SAndrzej Hajda 
485521d98a3SAndrzej Hajda 	/* setup display size */
486521d98a3SAndrzej Hajda 	if (ctx->mxr_ver == MXR_VER_128_0_0_184) {
487521d98a3SAndrzej Hajda 		u32 val  = MXR_MXR_RES_HEIGHT(mode->vdisplay)
488521d98a3SAndrzej Hajda 			 | MXR_MXR_RES_WIDTH(mode->hdisplay);
489521d98a3SAndrzej Hajda 		mixer_reg_write(&ctx->mixer_res, MXR_RESOLUTION, val);
490521d98a3SAndrzej Hajda 	}
491521d98a3SAndrzej Hajda 
492521d98a3SAndrzej Hajda 	mixer_cfg_scan(ctx, mode->vdisplay);
493521d98a3SAndrzej Hajda 	mixer_cfg_rgb_fmt(ctx, mode->vdisplay);
494521d98a3SAndrzej Hajda 	mixer_run(ctx);
495521d98a3SAndrzej Hajda }
496521d98a3SAndrzej Hajda 
4972eeb2e5eSGustavo Padovan static void vp_video_buffer(struct mixer_context *ctx,
4982eeb2e5eSGustavo Padovan 			    struct exynos_drm_plane *plane)
499d8408326SSeung-Woo Kim {
5000114f404SMarek Szyprowski 	struct exynos_drm_plane_state *state =
5010114f404SMarek Szyprowski 				to_exynos_plane_state(plane->base.state);
502d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
5030114f404SMarek Szyprowski 	struct drm_framebuffer *fb = state->base.fb;
504e47726a1SMarek Szyprowski 	unsigned int priority = state->base.normalized_zpos + 1;
505d8408326SSeung-Woo Kim 	unsigned long flags;
506d8408326SSeung-Woo Kim 	dma_addr_t luma_addr[2], chroma_addr[2];
5070f752694STobias Jakobi 	bool is_tiled, is_nv21;
508d8408326SSeung-Woo Kim 	u32 val;
509d8408326SSeung-Woo Kim 
5100f752694STobias Jakobi 	is_nv21 = (fb->format->format == DRM_FORMAT_NV21);
5110f752694STobias Jakobi 	is_tiled = (fb->modifier == DRM_FORMAT_MOD_SAMSUNG_64_32_TILE);
512f40031c2STobias Jakobi 
5130488f50eSMarek Szyprowski 	luma_addr[0] = exynos_drm_fb_dma_addr(fb, 0);
5140488f50eSMarek Szyprowski 	chroma_addr[0] = exynos_drm_fb_dma_addr(fb, 1);
515d8408326SSeung-Woo Kim 
516*71469944SAndrzej Hajda 	if (test_bit(MXR_BIT_INTERLACE, &ctx->flags)) {
5170f752694STobias Jakobi 		if (is_tiled) {
518d8408326SSeung-Woo Kim 			luma_addr[1] = luma_addr[0] + 0x40;
519d8408326SSeung-Woo Kim 			chroma_addr[1] = chroma_addr[0] + 0x40;
520d8408326SSeung-Woo Kim 		} else {
5212eeb2e5eSGustavo Padovan 			luma_addr[1] = luma_addr[0] + fb->pitches[0];
5222eeb2e5eSGustavo Padovan 			chroma_addr[1] = chroma_addr[0] + fb->pitches[0];
523d8408326SSeung-Woo Kim 		}
524d8408326SSeung-Woo Kim 	} else {
525d8408326SSeung-Woo Kim 		luma_addr[1] = 0;
526d8408326SSeung-Woo Kim 		chroma_addr[1] = 0;
527d8408326SSeung-Woo Kim 	}
528d8408326SSeung-Woo Kim 
529d8408326SSeung-Woo Kim 	spin_lock_irqsave(&res->reg_slock, flags);
530d8408326SSeung-Woo Kim 
531d8408326SSeung-Woo Kim 	/* interlace or progressive scan mode */
532adeb6f44STobias Jakobi 	val = (test_bit(MXR_BIT_INTERLACE, &ctx->flags) ? ~0 : 0);
533d8408326SSeung-Woo Kim 	vp_reg_writemask(res, VP_MODE, val, VP_MODE_LINE_SKIP);
534d8408326SSeung-Woo Kim 
535d8408326SSeung-Woo Kim 	/* setup format */
5360f752694STobias Jakobi 	val = (is_nv21 ? VP_MODE_NV21 : VP_MODE_NV12);
5370f752694STobias Jakobi 	val |= (is_tiled ? VP_MODE_MEM_TILED : VP_MODE_MEM_LINEAR);
538d8408326SSeung-Woo Kim 	vp_reg_writemask(res, VP_MODE, val, VP_MODE_FMT_MASK);
539d8408326SSeung-Woo Kim 
540d8408326SSeung-Woo Kim 	/* setting size of input image */
5412eeb2e5eSGustavo Padovan 	vp_reg_write(res, VP_IMG_SIZE_Y, VP_IMG_HSIZE(fb->pitches[0]) |
5422eeb2e5eSGustavo Padovan 		VP_IMG_VSIZE(fb->height));
543dc500cfbSTobias Jakobi 	/* chroma plane for NV12/NV21 is half the height of the luma plane */
5442eeb2e5eSGustavo Padovan 	vp_reg_write(res, VP_IMG_SIZE_C, VP_IMG_HSIZE(fb->pitches[0]) |
5452eeb2e5eSGustavo Padovan 		VP_IMG_VSIZE(fb->height / 2));
546d8408326SSeung-Woo Kim 
5470114f404SMarek Szyprowski 	vp_reg_write(res, VP_SRC_WIDTH, state->src.w);
5480114f404SMarek Szyprowski 	vp_reg_write(res, VP_SRC_HEIGHT, state->src.h);
549d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_SRC_H_POSITION,
5500114f404SMarek Szyprowski 			VP_SRC_H_POSITION_VAL(state->src.x));
5510114f404SMarek Szyprowski 	vp_reg_write(res, VP_SRC_V_POSITION, state->src.y);
552d8408326SSeung-Woo Kim 
5530114f404SMarek Szyprowski 	vp_reg_write(res, VP_DST_WIDTH, state->crtc.w);
5540114f404SMarek Szyprowski 	vp_reg_write(res, VP_DST_H_POSITION, state->crtc.x);
555adeb6f44STobias Jakobi 	if (test_bit(MXR_BIT_INTERLACE, &ctx->flags)) {
5560114f404SMarek Szyprowski 		vp_reg_write(res, VP_DST_HEIGHT, state->crtc.h / 2);
5570114f404SMarek Szyprowski 		vp_reg_write(res, VP_DST_V_POSITION, state->crtc.y / 2);
558d8408326SSeung-Woo Kim 	} else {
5590114f404SMarek Szyprowski 		vp_reg_write(res, VP_DST_HEIGHT, state->crtc.h);
5600114f404SMarek Szyprowski 		vp_reg_write(res, VP_DST_V_POSITION, state->crtc.y);
561d8408326SSeung-Woo Kim 	}
562d8408326SSeung-Woo Kim 
5630114f404SMarek Szyprowski 	vp_reg_write(res, VP_H_RATIO, state->h_ratio);
5640114f404SMarek Szyprowski 	vp_reg_write(res, VP_V_RATIO, state->v_ratio);
565d8408326SSeung-Woo Kim 
566d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_ENDIAN_MODE, VP_ENDIAN_MODE_LITTLE);
567d8408326SSeung-Woo Kim 
568d8408326SSeung-Woo Kim 	/* set buffer address to vp */
569d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_TOP_Y_PTR, luma_addr[0]);
570d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_BOT_Y_PTR, luma_addr[1]);
571d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_TOP_C_PTR, chroma_addr[0]);
572d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_BOT_C_PTR, chroma_addr[1]);
573d8408326SSeung-Woo Kim 
574e47726a1SMarek Szyprowski 	mixer_cfg_layer(ctx, plane->index, priority, true);
575f657a996SMarek Szyprowski 	mixer_cfg_vp_blend(ctx);
576d8408326SSeung-Woo Kim 
577d8408326SSeung-Woo Kim 	spin_unlock_irqrestore(&res->reg_slock, flags);
578d8408326SSeung-Woo Kim 
579c0734fbaSTobias Jakobi 	mixer_regs_dump(ctx);
580d8408326SSeung-Woo Kim 	vp_regs_dump(ctx);
581d8408326SSeung-Woo Kim }
582d8408326SSeung-Woo Kim 
583aaf8b49eSRahul Sharma static void mixer_layer_update(struct mixer_context *ctx)
584aaf8b49eSRahul Sharma {
585aaf8b49eSRahul Sharma 	struct mixer_resources *res = &ctx->mixer_res;
586aaf8b49eSRahul Sharma 
587aaf8b49eSRahul Sharma 	mixer_reg_writemask(res, MXR_CFG, ~0, MXR_CFG_LAYER_UPDATE);
588aaf8b49eSRahul Sharma }
589aaf8b49eSRahul Sharma 
5902eeb2e5eSGustavo Padovan static void mixer_graph_buffer(struct mixer_context *ctx,
5912eeb2e5eSGustavo Padovan 			       struct exynos_drm_plane *plane)
592d8408326SSeung-Woo Kim {
5930114f404SMarek Szyprowski 	struct exynos_drm_plane_state *state =
5940114f404SMarek Szyprowski 				to_exynos_plane_state(plane->base.state);
595d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
5960114f404SMarek Szyprowski 	struct drm_framebuffer *fb = state->base.fb;
597e47726a1SMarek Szyprowski 	unsigned int priority = state->base.normalized_zpos + 1;
598d8408326SSeung-Woo Kim 	unsigned long flags;
59940bdfb0aSMarek Szyprowski 	unsigned int win = plane->index;
6002611015cSTobias Jakobi 	unsigned int x_ratio = 0, y_ratio = 0;
6015dff6905STobias Jakobi 	unsigned int dst_x_offset, dst_y_offset;
602d8408326SSeung-Woo Kim 	dma_addr_t dma_addr;
603d8408326SSeung-Woo Kim 	unsigned int fmt;
604d8408326SSeung-Woo Kim 	u32 val;
605d8408326SSeung-Woo Kim 
606438b74a5SVille Syrjälä 	switch (fb->format->format) {
6077a57ca7cSTobias Jakobi 	case DRM_FORMAT_XRGB4444:
60826a7af3eSTobias Jakobi 	case DRM_FORMAT_ARGB4444:
6097a57ca7cSTobias Jakobi 		fmt = MXR_FORMAT_ARGB4444;
6107a57ca7cSTobias Jakobi 		break;
611d8408326SSeung-Woo Kim 
6127a57ca7cSTobias Jakobi 	case DRM_FORMAT_XRGB1555:
61326a7af3eSTobias Jakobi 	case DRM_FORMAT_ARGB1555:
6147a57ca7cSTobias Jakobi 		fmt = MXR_FORMAT_ARGB1555;
615d8408326SSeung-Woo Kim 		break;
6167a57ca7cSTobias Jakobi 
6177a57ca7cSTobias Jakobi 	case DRM_FORMAT_RGB565:
6187a57ca7cSTobias Jakobi 		fmt = MXR_FORMAT_RGB565;
619d8408326SSeung-Woo Kim 		break;
6207a57ca7cSTobias Jakobi 
6217a57ca7cSTobias Jakobi 	case DRM_FORMAT_XRGB8888:
6227a57ca7cSTobias Jakobi 	case DRM_FORMAT_ARGB8888:
6231e60d62fSTobias Jakobi 	default:
6247a57ca7cSTobias Jakobi 		fmt = MXR_FORMAT_ARGB8888;
6257a57ca7cSTobias Jakobi 		break;
626d8408326SSeung-Woo Kim 	}
627d8408326SSeung-Woo Kim 
628e463b069SMarek Szyprowski 	/* ratio is already checked by common plane code */
629e463b069SMarek Szyprowski 	x_ratio = state->h_ratio == (1 << 15);
630e463b069SMarek Szyprowski 	y_ratio = state->v_ratio == (1 << 15);
631d8408326SSeung-Woo Kim 
6320114f404SMarek Szyprowski 	dst_x_offset = state->crtc.x;
6330114f404SMarek Szyprowski 	dst_y_offset = state->crtc.y;
634d8408326SSeung-Woo Kim 
6355dff6905STobias Jakobi 	/* translate dma address base s.t. the source image offset is zero */
6360488f50eSMarek Szyprowski 	dma_addr = exynos_drm_fb_dma_addr(fb, 0)
637272725c7SVille Syrjälä 		+ (state->src.x * fb->format->cpp[0])
6380114f404SMarek Szyprowski 		+ (state->src.y * fb->pitches[0]);
639d8408326SSeung-Woo Kim 
640d8408326SSeung-Woo Kim 	spin_lock_irqsave(&res->reg_slock, flags);
641d8408326SSeung-Woo Kim 
642d8408326SSeung-Woo Kim 	/* setup format */
643d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_GRAPHIC_CFG(win),
644d8408326SSeung-Woo Kim 		MXR_GRP_CFG_FORMAT_VAL(fmt), MXR_GRP_CFG_FORMAT_MASK);
645d8408326SSeung-Woo Kim 
646d8408326SSeung-Woo Kim 	/* setup geometry */
647adacb228SDaniel Stone 	mixer_reg_write(res, MXR_GRAPHIC_SPAN(win),
648272725c7SVille Syrjälä 			fb->pitches[0] / fb->format->cpp[0]);
649d8408326SSeung-Woo Kim 
6500114f404SMarek Szyprowski 	val  = MXR_GRP_WH_WIDTH(state->src.w);
6510114f404SMarek Szyprowski 	val |= MXR_GRP_WH_HEIGHT(state->src.h);
652d8408326SSeung-Woo Kim 	val |= MXR_GRP_WH_H_SCALE(x_ratio);
653d8408326SSeung-Woo Kim 	val |= MXR_GRP_WH_V_SCALE(y_ratio);
654d8408326SSeung-Woo Kim 	mixer_reg_write(res, MXR_GRAPHIC_WH(win), val);
655d8408326SSeung-Woo Kim 
656d8408326SSeung-Woo Kim 	/* setup offsets in display image */
657d8408326SSeung-Woo Kim 	val  = MXR_GRP_DXY_DX(dst_x_offset);
658d8408326SSeung-Woo Kim 	val |= MXR_GRP_DXY_DY(dst_y_offset);
659d8408326SSeung-Woo Kim 	mixer_reg_write(res, MXR_GRAPHIC_DXY(win), val);
660d8408326SSeung-Woo Kim 
661d8408326SSeung-Woo Kim 	/* set buffer address to mixer */
662d8408326SSeung-Woo Kim 	mixer_reg_write(res, MXR_GRAPHIC_BASE(win), dma_addr);
663d8408326SSeung-Woo Kim 
664e47726a1SMarek Szyprowski 	mixer_cfg_layer(ctx, win, priority, true);
665438b74a5SVille Syrjälä 	mixer_cfg_gfx_blend(ctx, win, is_alpha_format(fb->format->format));
666aaf8b49eSRahul Sharma 
667aaf8b49eSRahul Sharma 	/* layer update mandatory for mixer 16.0.33.0 */
668def5e095SRahul Sharma 	if (ctx->mxr_ver == MXR_VER_16_0_33_0 ||
669def5e095SRahul Sharma 		ctx->mxr_ver == MXR_VER_128_0_0_184)
670aaf8b49eSRahul Sharma 		mixer_layer_update(ctx);
671aaf8b49eSRahul Sharma 
672d8408326SSeung-Woo Kim 	spin_unlock_irqrestore(&res->reg_slock, flags);
673c0734fbaSTobias Jakobi 
674c0734fbaSTobias Jakobi 	mixer_regs_dump(ctx);
675d8408326SSeung-Woo Kim }
676d8408326SSeung-Woo Kim 
677d8408326SSeung-Woo Kim static void vp_win_reset(struct mixer_context *ctx)
678d8408326SSeung-Woo Kim {
679d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
680a696394cSTobias Jakobi 	unsigned int tries = 100;
681d8408326SSeung-Woo Kim 
682d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_SRESET, VP_SRESET_PROCESSING);
6838646dcb8SDan Carpenter 	while (--tries) {
684d8408326SSeung-Woo Kim 		/* waiting until VP_SRESET_PROCESSING is 0 */
685d8408326SSeung-Woo Kim 		if (~vp_reg_read(res, VP_SRESET) & VP_SRESET_PROCESSING)
686d8408326SSeung-Woo Kim 			break;
68702b3de43STomasz Stanislawski 		mdelay(10);
688d8408326SSeung-Woo Kim 	}
689d8408326SSeung-Woo Kim 	WARN(tries == 0, "failed to reset Video Processor\n");
690d8408326SSeung-Woo Kim }
691d8408326SSeung-Woo Kim 
692cf8fc4f1SJoonyoung Shim static void mixer_win_reset(struct mixer_context *ctx)
693cf8fc4f1SJoonyoung Shim {
694cf8fc4f1SJoonyoung Shim 	struct mixer_resources *res = &ctx->mixer_res;
695cf8fc4f1SJoonyoung Shim 	unsigned long flags;
696cf8fc4f1SJoonyoung Shim 
697cf8fc4f1SJoonyoung Shim 	spin_lock_irqsave(&res->reg_slock, flags);
698cf8fc4f1SJoonyoung Shim 
699cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_CFG, MXR_CFG_DST_HDMI, MXR_CFG_DST_MASK);
700cf8fc4f1SJoonyoung Shim 
701cf8fc4f1SJoonyoung Shim 	/* set output in RGB888 mode */
702cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_CFG, MXR_CFG_OUT_RGB888, MXR_CFG_OUT_MASK);
703cf8fc4f1SJoonyoung Shim 
704cf8fc4f1SJoonyoung Shim 	/* 16 beat burst in DMA */
705cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_STATUS, MXR_STATUS_16_BURST,
706cf8fc4f1SJoonyoung Shim 		MXR_STATUS_BURST_MASK);
707cf8fc4f1SJoonyoung Shim 
708a2cb911eSMarek Szyprowski 	/* reset default layer priority */
709a2cb911eSMarek Szyprowski 	mixer_reg_write(res, MXR_LAYER_CFG, 0);
710cf8fc4f1SJoonyoung Shim 
7112a6e4cd5STobias Jakobi 	/* set all background colors to RGB (0,0,0) */
7122a6e4cd5STobias Jakobi 	mixer_reg_write(res, MXR_BG_COLOR0, MXR_YCBCR_VAL(0, 128, 128));
7132a6e4cd5STobias Jakobi 	mixer_reg_write(res, MXR_BG_COLOR1, MXR_YCBCR_VAL(0, 128, 128));
7142a6e4cd5STobias Jakobi 	mixer_reg_write(res, MXR_BG_COLOR2, MXR_YCBCR_VAL(0, 128, 128));
715cf8fc4f1SJoonyoung Shim 
716adeb6f44STobias Jakobi 	if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags)) {
717cf8fc4f1SJoonyoung Shim 		/* configuration of Video Processor Registers */
718cf8fc4f1SJoonyoung Shim 		vp_win_reset(ctx);
719cf8fc4f1SJoonyoung Shim 		vp_default_filter(res);
7201b8e5747SRahul Sharma 	}
721cf8fc4f1SJoonyoung Shim 
722cf8fc4f1SJoonyoung Shim 	/* disable all layers */
723cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP0_ENABLE);
724cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP1_ENABLE);
725adeb6f44STobias Jakobi 	if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags))
726cf8fc4f1SJoonyoung Shim 		mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_VP_ENABLE);
727cf8fc4f1SJoonyoung Shim 
7285dff6905STobias Jakobi 	/* set all source image offsets to zero */
7295dff6905STobias Jakobi 	mixer_reg_write(res, MXR_GRAPHIC_SXY(0), 0);
7305dff6905STobias Jakobi 	mixer_reg_write(res, MXR_GRAPHIC_SXY(1), 0);
7315dff6905STobias Jakobi 
732cf8fc4f1SJoonyoung Shim 	spin_unlock_irqrestore(&res->reg_slock, flags);
733cf8fc4f1SJoonyoung Shim }
734cf8fc4f1SJoonyoung Shim 
7354551789fSSean Paul static irqreturn_t mixer_irq_handler(int irq, void *arg)
7364551789fSSean Paul {
7374551789fSSean Paul 	struct mixer_context *ctx = arg;
7384551789fSSean Paul 	struct mixer_resources *res = &ctx->mixer_res;
7394551789fSSean Paul 	u32 val, base, shadow;
7404551789fSSean Paul 
7414551789fSSean Paul 	spin_lock(&res->reg_slock);
7424551789fSSean Paul 
7434551789fSSean Paul 	/* read interrupt status for handling and clearing flags for VSYNC */
7444551789fSSean Paul 	val = mixer_reg_read(res, MXR_INT_STATUS);
7454551789fSSean Paul 
7464551789fSSean Paul 	/* handling VSYNC */
7474551789fSSean Paul 	if (val & MXR_INT_STATUS_VSYNC) {
74881a464dfSAndrzej Hajda 		/* vsync interrupt use different bit for read and clear */
74981a464dfSAndrzej Hajda 		val |= MXR_INT_CLEAR_VSYNC;
75081a464dfSAndrzej Hajda 		val &= ~MXR_INT_STATUS_VSYNC;
75181a464dfSAndrzej Hajda 
7524551789fSSean Paul 		/* interlace scan need to check shadow register */
753adeb6f44STobias Jakobi 		if (test_bit(MXR_BIT_INTERLACE, &ctx->flags)) {
7544551789fSSean Paul 			base = mixer_reg_read(res, MXR_GRAPHIC_BASE(0));
7554551789fSSean Paul 			shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(0));
7564551789fSSean Paul 			if (base != shadow)
7574551789fSSean Paul 				goto out;
7584551789fSSean Paul 
7594551789fSSean Paul 			base = mixer_reg_read(res, MXR_GRAPHIC_BASE(1));
7604551789fSSean Paul 			shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(1));
7614551789fSSean Paul 			if (base != shadow)
7624551789fSSean Paul 				goto out;
7634551789fSSean Paul 		}
7644551789fSSean Paul 
765eafd540aSGustavo Padovan 		drm_crtc_handle_vblank(&ctx->crtc->base);
7664551789fSSean Paul 	}
7674551789fSSean Paul 
7684551789fSSean Paul out:
7694551789fSSean Paul 	/* clear interrupts */
7704551789fSSean Paul 	mixer_reg_write(res, MXR_INT_STATUS, val);
7714551789fSSean Paul 
7724551789fSSean Paul 	spin_unlock(&res->reg_slock);
7734551789fSSean Paul 
7744551789fSSean Paul 	return IRQ_HANDLED;
7754551789fSSean Paul }
7764551789fSSean Paul 
7774551789fSSean Paul static int mixer_resources_init(struct mixer_context *mixer_ctx)
7784551789fSSean Paul {
7794551789fSSean Paul 	struct device *dev = &mixer_ctx->pdev->dev;
7804551789fSSean Paul 	struct mixer_resources *mixer_res = &mixer_ctx->mixer_res;
7814551789fSSean Paul 	struct resource *res;
7824551789fSSean Paul 	int ret;
7834551789fSSean Paul 
7844551789fSSean Paul 	spin_lock_init(&mixer_res->reg_slock);
7854551789fSSean Paul 
7864551789fSSean Paul 	mixer_res->mixer = devm_clk_get(dev, "mixer");
7874551789fSSean Paul 	if (IS_ERR(mixer_res->mixer)) {
7884551789fSSean Paul 		dev_err(dev, "failed to get clock 'mixer'\n");
7894551789fSSean Paul 		return -ENODEV;
7904551789fSSean Paul 	}
7914551789fSSean Paul 
79204427ec5SMarek Szyprowski 	mixer_res->hdmi = devm_clk_get(dev, "hdmi");
79304427ec5SMarek Szyprowski 	if (IS_ERR(mixer_res->hdmi)) {
79404427ec5SMarek Szyprowski 		dev_err(dev, "failed to get clock 'hdmi'\n");
79504427ec5SMarek Szyprowski 		return PTR_ERR(mixer_res->hdmi);
79604427ec5SMarek Szyprowski 	}
79704427ec5SMarek Szyprowski 
7984551789fSSean Paul 	mixer_res->sclk_hdmi = devm_clk_get(dev, "sclk_hdmi");
7994551789fSSean Paul 	if (IS_ERR(mixer_res->sclk_hdmi)) {
8004551789fSSean Paul 		dev_err(dev, "failed to get clock 'sclk_hdmi'\n");
8014551789fSSean Paul 		return -ENODEV;
8024551789fSSean Paul 	}
8034551789fSSean Paul 	res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 0);
8044551789fSSean Paul 	if (res == NULL) {
8054551789fSSean Paul 		dev_err(dev, "get memory resource failed.\n");
8064551789fSSean Paul 		return -ENXIO;
8074551789fSSean Paul 	}
8084551789fSSean Paul 
8094551789fSSean Paul 	mixer_res->mixer_regs = devm_ioremap(dev, res->start,
8104551789fSSean Paul 							resource_size(res));
8114551789fSSean Paul 	if (mixer_res->mixer_regs == NULL) {
8124551789fSSean Paul 		dev_err(dev, "register mapping failed.\n");
8134551789fSSean Paul 		return -ENXIO;
8144551789fSSean Paul 	}
8154551789fSSean Paul 
8164551789fSSean Paul 	res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_IRQ, 0);
8174551789fSSean Paul 	if (res == NULL) {
8184551789fSSean Paul 		dev_err(dev, "get interrupt resource failed.\n");
8194551789fSSean Paul 		return -ENXIO;
8204551789fSSean Paul 	}
8214551789fSSean Paul 
8224551789fSSean Paul 	ret = devm_request_irq(dev, res->start, mixer_irq_handler,
8234551789fSSean Paul 						0, "drm_mixer", mixer_ctx);
8244551789fSSean Paul 	if (ret) {
8254551789fSSean Paul 		dev_err(dev, "request interrupt failed.\n");
8264551789fSSean Paul 		return ret;
8274551789fSSean Paul 	}
8284551789fSSean Paul 	mixer_res->irq = res->start;
8294551789fSSean Paul 
8304551789fSSean Paul 	return 0;
8314551789fSSean Paul }
8324551789fSSean Paul 
8334551789fSSean Paul static int vp_resources_init(struct mixer_context *mixer_ctx)
8344551789fSSean Paul {
8354551789fSSean Paul 	struct device *dev = &mixer_ctx->pdev->dev;
8364551789fSSean Paul 	struct mixer_resources *mixer_res = &mixer_ctx->mixer_res;
8374551789fSSean Paul 	struct resource *res;
8384551789fSSean Paul 
8394551789fSSean Paul 	mixer_res->vp = devm_clk_get(dev, "vp");
8404551789fSSean Paul 	if (IS_ERR(mixer_res->vp)) {
8414551789fSSean Paul 		dev_err(dev, "failed to get clock 'vp'\n");
8424551789fSSean Paul 		return -ENODEV;
8434551789fSSean Paul 	}
844ff830c96SMarek Szyprowski 
845adeb6f44STobias Jakobi 	if (test_bit(MXR_BIT_HAS_SCLK, &mixer_ctx->flags)) {
8464551789fSSean Paul 		mixer_res->sclk_mixer = devm_clk_get(dev, "sclk_mixer");
8474551789fSSean Paul 		if (IS_ERR(mixer_res->sclk_mixer)) {
8484551789fSSean Paul 			dev_err(dev, "failed to get clock 'sclk_mixer'\n");
8494551789fSSean Paul 			return -ENODEV;
8504551789fSSean Paul 		}
851ff830c96SMarek Szyprowski 		mixer_res->mout_mixer = devm_clk_get(dev, "mout_mixer");
852ff830c96SMarek Szyprowski 		if (IS_ERR(mixer_res->mout_mixer)) {
853ff830c96SMarek Szyprowski 			dev_err(dev, "failed to get clock 'mout_mixer'\n");
8544551789fSSean Paul 			return -ENODEV;
8554551789fSSean Paul 		}
8564551789fSSean Paul 
857ff830c96SMarek Szyprowski 		if (mixer_res->sclk_hdmi && mixer_res->mout_mixer)
858ff830c96SMarek Szyprowski 			clk_set_parent(mixer_res->mout_mixer,
859ff830c96SMarek Szyprowski 				       mixer_res->sclk_hdmi);
860ff830c96SMarek Szyprowski 	}
8614551789fSSean Paul 
8624551789fSSean Paul 	res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 1);
8634551789fSSean Paul 	if (res == NULL) {
8644551789fSSean Paul 		dev_err(dev, "get memory resource failed.\n");
8654551789fSSean Paul 		return -ENXIO;
8664551789fSSean Paul 	}
8674551789fSSean Paul 
8684551789fSSean Paul 	mixer_res->vp_regs = devm_ioremap(dev, res->start,
8694551789fSSean Paul 							resource_size(res));
8704551789fSSean Paul 	if (mixer_res->vp_regs == NULL) {
8714551789fSSean Paul 		dev_err(dev, "register mapping failed.\n");
8724551789fSSean Paul 		return -ENXIO;
8734551789fSSean Paul 	}
8744551789fSSean Paul 
8754551789fSSean Paul 	return 0;
8764551789fSSean Paul }
8774551789fSSean Paul 
87893bca243SGustavo Padovan static int mixer_initialize(struct mixer_context *mixer_ctx,
879f37cd5e8SInki Dae 			struct drm_device *drm_dev)
8804551789fSSean Paul {
8814551789fSSean Paul 	int ret;
882f37cd5e8SInki Dae 	struct exynos_drm_private *priv;
883f37cd5e8SInki Dae 	priv = drm_dev->dev_private;
8844551789fSSean Paul 
885eb88e422SGustavo Padovan 	mixer_ctx->drm_dev = drm_dev;
8864551789fSSean Paul 
8874551789fSSean Paul 	/* acquire resources: regs, irqs, clocks */
8884551789fSSean Paul 	ret = mixer_resources_init(mixer_ctx);
8894551789fSSean Paul 	if (ret) {
8904551789fSSean Paul 		DRM_ERROR("mixer_resources_init failed ret=%d\n", ret);
8914551789fSSean Paul 		return ret;
8924551789fSSean Paul 	}
8934551789fSSean Paul 
894adeb6f44STobias Jakobi 	if (test_bit(MXR_BIT_VP_ENABLED, &mixer_ctx->flags)) {
8954551789fSSean Paul 		/* acquire vp resources: regs, irqs, clocks */
8964551789fSSean Paul 		ret = vp_resources_init(mixer_ctx);
8974551789fSSean Paul 		if (ret) {
8984551789fSSean Paul 			DRM_ERROR("vp_resources_init failed ret=%d\n", ret);
8994551789fSSean Paul 			return ret;
9004551789fSSean Paul 		}
9014551789fSSean Paul 	}
9024551789fSSean Paul 
903f44d3d2fSAndrzej Hajda 	return drm_iommu_attach_device(drm_dev, mixer_ctx->dev);
9041055b39fSInki Dae }
9051055b39fSInki Dae 
90693bca243SGustavo Padovan static void mixer_ctx_remove(struct mixer_context *mixer_ctx)
907d8408326SSeung-Woo Kim {
908f041b257SSean Paul 	drm_iommu_detach_device(mixer_ctx->drm_dev, mixer_ctx->dev);
909f041b257SSean Paul }
910f041b257SSean Paul 
91193bca243SGustavo Padovan static int mixer_enable_vblank(struct exynos_drm_crtc *crtc)
912f041b257SSean Paul {
91393bca243SGustavo Padovan 	struct mixer_context *mixer_ctx = crtc->ctx;
914d8408326SSeung-Woo Kim 	struct mixer_resources *res = &mixer_ctx->mixer_res;
915d8408326SSeung-Woo Kim 
9160df5e4acSAndrzej Hajda 	__set_bit(MXR_BIT_VSYNC, &mixer_ctx->flags);
9170df5e4acSAndrzej Hajda 	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
918f041b257SSean Paul 		return 0;
919d8408326SSeung-Woo Kim 
920d8408326SSeung-Woo Kim 	/* enable vsync interrupt */
921fc073248SAndrzej Hajda 	mixer_reg_writemask(res, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC);
922fc073248SAndrzej Hajda 	mixer_reg_writemask(res, MXR_INT_EN, ~0, MXR_INT_EN_VSYNC);
923d8408326SSeung-Woo Kim 
924d8408326SSeung-Woo Kim 	return 0;
925d8408326SSeung-Woo Kim }
926d8408326SSeung-Woo Kim 
92793bca243SGustavo Padovan static void mixer_disable_vblank(struct exynos_drm_crtc *crtc)
928d8408326SSeung-Woo Kim {
92993bca243SGustavo Padovan 	struct mixer_context *mixer_ctx = crtc->ctx;
930d8408326SSeung-Woo Kim 	struct mixer_resources *res = &mixer_ctx->mixer_res;
931d8408326SSeung-Woo Kim 
9320df5e4acSAndrzej Hajda 	__clear_bit(MXR_BIT_VSYNC, &mixer_ctx->flags);
9330df5e4acSAndrzej Hajda 
9340df5e4acSAndrzej Hajda 	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
935947710c6SAndrzej Hajda 		return;
936947710c6SAndrzej Hajda 
937d8408326SSeung-Woo Kim 	/* disable vsync interrupt */
938fc073248SAndrzej Hajda 	mixer_reg_writemask(res, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC);
939d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_INT_EN, 0, MXR_INT_EN_VSYNC);
940d8408326SSeung-Woo Kim }
941d8408326SSeung-Woo Kim 
9423dbaab16SMarek Szyprowski static void mixer_atomic_begin(struct exynos_drm_crtc *crtc)
9433dbaab16SMarek Szyprowski {
9443dbaab16SMarek Szyprowski 	struct mixer_context *mixer_ctx = crtc->ctx;
9453dbaab16SMarek Szyprowski 
9463dbaab16SMarek Szyprowski 	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
9473dbaab16SMarek Szyprowski 		return;
9483dbaab16SMarek Szyprowski 
9493dbaab16SMarek Szyprowski 	mixer_vsync_set_update(mixer_ctx, false);
9503dbaab16SMarek Szyprowski }
9513dbaab16SMarek Szyprowski 
9521e1d1393SGustavo Padovan static void mixer_update_plane(struct exynos_drm_crtc *crtc,
9531e1d1393SGustavo Padovan 			       struct exynos_drm_plane *plane)
954d8408326SSeung-Woo Kim {
95593bca243SGustavo Padovan 	struct mixer_context *mixer_ctx = crtc->ctx;
956d8408326SSeung-Woo Kim 
95740bdfb0aSMarek Szyprowski 	DRM_DEBUG_KMS("win: %d\n", plane->index);
958d8408326SSeung-Woo Kim 
959a44652e8SAndrzej Hajda 	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
960dda9012bSShirish S 		return;
961dda9012bSShirish S 
9625e68fef2SMarek Szyprowski 	if (plane->index == VP_DEFAULT_WIN)
9632eeb2e5eSGustavo Padovan 		vp_video_buffer(mixer_ctx, plane);
964d8408326SSeung-Woo Kim 	else
9652eeb2e5eSGustavo Padovan 		mixer_graph_buffer(mixer_ctx, plane);
966d8408326SSeung-Woo Kim }
967d8408326SSeung-Woo Kim 
9681e1d1393SGustavo Padovan static void mixer_disable_plane(struct exynos_drm_crtc *crtc,
9691e1d1393SGustavo Padovan 				struct exynos_drm_plane *plane)
970d8408326SSeung-Woo Kim {
97193bca243SGustavo Padovan 	struct mixer_context *mixer_ctx = crtc->ctx;
972d8408326SSeung-Woo Kim 	struct mixer_resources *res = &mixer_ctx->mixer_res;
973d8408326SSeung-Woo Kim 	unsigned long flags;
974d8408326SSeung-Woo Kim 
97540bdfb0aSMarek Szyprowski 	DRM_DEBUG_KMS("win: %d\n", plane->index);
976d8408326SSeung-Woo Kim 
977a44652e8SAndrzej Hajda 	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
978db43fd16SPrathyush K 		return;
979db43fd16SPrathyush K 
980d8408326SSeung-Woo Kim 	spin_lock_irqsave(&res->reg_slock, flags);
981a2cb911eSMarek Szyprowski 	mixer_cfg_layer(mixer_ctx, plane->index, 0, false);
9823dbaab16SMarek Szyprowski 	spin_unlock_irqrestore(&res->reg_slock, flags);
9833dbaab16SMarek Szyprowski }
9843dbaab16SMarek Szyprowski 
9853dbaab16SMarek Szyprowski static void mixer_atomic_flush(struct exynos_drm_crtc *crtc)
9863dbaab16SMarek Szyprowski {
9873dbaab16SMarek Szyprowski 	struct mixer_context *mixer_ctx = crtc->ctx;
9883dbaab16SMarek Szyprowski 
9893dbaab16SMarek Szyprowski 	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
9903dbaab16SMarek Szyprowski 		return;
991d8408326SSeung-Woo Kim 
992d8408326SSeung-Woo Kim 	mixer_vsync_set_update(mixer_ctx, true);
993a392276dSAndrzej Hajda 	exynos_crtc_handle_event(crtc);
994d8408326SSeung-Woo Kim }
995d8408326SSeung-Woo Kim 
9963cecda03SGustavo Padovan static void mixer_enable(struct exynos_drm_crtc *crtc)
997db43fd16SPrathyush K {
9983cecda03SGustavo Padovan 	struct mixer_context *ctx = crtc->ctx;
999db43fd16SPrathyush K 	struct mixer_resources *res = &ctx->mixer_res;
1000db43fd16SPrathyush K 
1001a44652e8SAndrzej Hajda 	if (test_bit(MXR_BIT_POWERED, &ctx->flags))
1002db43fd16SPrathyush K 		return;
1003db43fd16SPrathyush K 
1004af65c804SSean Paul 	pm_runtime_get_sync(ctx->dev);
1005af65c804SSean Paul 
1006a121d179SAndrzej Hajda 	exynos_drm_pipe_clk_enable(crtc, true);
1007a121d179SAndrzej Hajda 
10083dbaab16SMarek Szyprowski 	mixer_vsync_set_update(ctx, false);
10093dbaab16SMarek Szyprowski 
1010d74ed937SRahul Sharma 	mixer_reg_writemask(res, MXR_STATUS, ~0, MXR_STATUS_SOFT_RESET);
1011d74ed937SRahul Sharma 
10120df5e4acSAndrzej Hajda 	if (test_bit(MXR_BIT_VSYNC, &ctx->flags)) {
1013fc073248SAndrzej Hajda 		mixer_reg_writemask(res, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC);
10140df5e4acSAndrzej Hajda 		mixer_reg_writemask(res, MXR_INT_EN, ~0, MXR_INT_EN_VSYNC);
10150df5e4acSAndrzej Hajda 	}
1016db43fd16SPrathyush K 	mixer_win_reset(ctx);
1017ccf034a9SGustavo Padovan 
1018*71469944SAndrzej Hajda 	mixer_commit(ctx);
1019*71469944SAndrzej Hajda 
10203dbaab16SMarek Szyprowski 	mixer_vsync_set_update(ctx, true);
10213dbaab16SMarek Szyprowski 
1022ccf034a9SGustavo Padovan 	set_bit(MXR_BIT_POWERED, &ctx->flags);
1023db43fd16SPrathyush K }
1024db43fd16SPrathyush K 
10253cecda03SGustavo Padovan static void mixer_disable(struct exynos_drm_crtc *crtc)
1026db43fd16SPrathyush K {
10273cecda03SGustavo Padovan 	struct mixer_context *ctx = crtc->ctx;
1028c329f667SJoonyoung Shim 	int i;
1029db43fd16SPrathyush K 
1030a44652e8SAndrzej Hajda 	if (!test_bit(MXR_BIT_POWERED, &ctx->flags))
1031b4bfa3c7SRahul Sharma 		return;
1032db43fd16SPrathyush K 
1033381be025SRahul Sharma 	mixer_stop(ctx);
1034c0734fbaSTobias Jakobi 	mixer_regs_dump(ctx);
1035c329f667SJoonyoung Shim 
1036c329f667SJoonyoung Shim 	for (i = 0; i < MIXER_WIN_NR; i++)
10371e1d1393SGustavo Padovan 		mixer_disable_plane(crtc, &ctx->planes[i]);
1038db43fd16SPrathyush K 
1039a121d179SAndrzej Hajda 	exynos_drm_pipe_clk_enable(crtc, false);
1040a121d179SAndrzej Hajda 
1041ccf034a9SGustavo Padovan 	pm_runtime_put(ctx->dev);
1042ccf034a9SGustavo Padovan 
1043a44652e8SAndrzej Hajda 	clear_bit(MXR_BIT_POWERED, &ctx->flags);
1044db43fd16SPrathyush K }
1045db43fd16SPrathyush K 
1046f041b257SSean Paul /* Only valid for Mixer version 16.0.33.0 */
10473ae24362SAndrzej Hajda static int mixer_atomic_check(struct exynos_drm_crtc *crtc,
10483ae24362SAndrzej Hajda 		       struct drm_crtc_state *state)
1049f041b257SSean Paul {
10503ae24362SAndrzej Hajda 	struct drm_display_mode *mode = &state->adjusted_mode;
1051f041b257SSean Paul 	u32 w, h;
1052f041b257SSean Paul 
1053f041b257SSean Paul 	w = mode->hdisplay;
1054f041b257SSean Paul 	h = mode->vdisplay;
1055f041b257SSean Paul 
1056f041b257SSean Paul 	DRM_DEBUG_KMS("xres=%d, yres=%d, refresh=%d, intl=%d\n",
1057f041b257SSean Paul 		mode->hdisplay, mode->vdisplay, mode->vrefresh,
1058f041b257SSean Paul 		(mode->flags & DRM_MODE_FLAG_INTERLACE) ? 1 : 0);
1059f041b257SSean Paul 
1060f041b257SSean Paul 	if ((w >= 464 && w <= 720 && h >= 261 && h <= 576) ||
1061f041b257SSean Paul 		(w >= 1024 && w <= 1280 && h >= 576 && h <= 720) ||
1062f041b257SSean Paul 		(w >= 1664 && w <= 1920 && h >= 936 && h <= 1080))
1063f041b257SSean Paul 		return 0;
1064f041b257SSean Paul 
1065f041b257SSean Paul 	return -EINVAL;
1066f041b257SSean Paul }
1067f041b257SSean Paul 
1068f3aaf762SKrzysztof Kozlowski static const struct exynos_drm_crtc_ops mixer_crtc_ops = {
10693cecda03SGustavo Padovan 	.enable			= mixer_enable,
10703cecda03SGustavo Padovan 	.disable		= mixer_disable,
1071d8408326SSeung-Woo Kim 	.enable_vblank		= mixer_enable_vblank,
1072d8408326SSeung-Woo Kim 	.disable_vblank		= mixer_disable_vblank,
10733dbaab16SMarek Szyprowski 	.atomic_begin		= mixer_atomic_begin,
10749cc7610aSGustavo Padovan 	.update_plane		= mixer_update_plane,
10759cc7610aSGustavo Padovan 	.disable_plane		= mixer_disable_plane,
10763dbaab16SMarek Szyprowski 	.atomic_flush		= mixer_atomic_flush,
10773ae24362SAndrzej Hajda 	.atomic_check		= mixer_atomic_check,
1078f041b257SSean Paul };
10790ea6822fSRahul Sharma 
10805e6cc1c5SArvind Yadav static const struct mixer_drv_data exynos5420_mxr_drv_data = {
1081def5e095SRahul Sharma 	.version = MXR_VER_128_0_0_184,
1082def5e095SRahul Sharma 	.is_vp_enabled = 0,
1083def5e095SRahul Sharma };
1084def5e095SRahul Sharma 
10855e6cc1c5SArvind Yadav static const struct mixer_drv_data exynos5250_mxr_drv_data = {
1086aaf8b49eSRahul Sharma 	.version = MXR_VER_16_0_33_0,
1087aaf8b49eSRahul Sharma 	.is_vp_enabled = 0,
1088aaf8b49eSRahul Sharma };
1089aaf8b49eSRahul Sharma 
10905e6cc1c5SArvind Yadav static const struct mixer_drv_data exynos4212_mxr_drv_data = {
1091ff830c96SMarek Szyprowski 	.version = MXR_VER_0_0_0_16,
1092ff830c96SMarek Szyprowski 	.is_vp_enabled = 1,
1093ff830c96SMarek Szyprowski };
1094ff830c96SMarek Szyprowski 
10955e6cc1c5SArvind Yadav static const struct mixer_drv_data exynos4210_mxr_drv_data = {
10961e123441SRahul Sharma 	.version = MXR_VER_0_0_0_16,
10971b8e5747SRahul Sharma 	.is_vp_enabled = 1,
1098ff830c96SMarek Szyprowski 	.has_sclk = 1,
10991e123441SRahul Sharma };
11001e123441SRahul Sharma 
11015e6cc1c5SArvind Yadav static const struct of_device_id mixer_match_types[] = {
1102aaf8b49eSRahul Sharma 	{
1103ff830c96SMarek Szyprowski 		.compatible = "samsung,exynos4210-mixer",
1104ff830c96SMarek Szyprowski 		.data	= &exynos4210_mxr_drv_data,
1105ff830c96SMarek Szyprowski 	}, {
1106ff830c96SMarek Szyprowski 		.compatible = "samsung,exynos4212-mixer",
1107ff830c96SMarek Szyprowski 		.data	= &exynos4212_mxr_drv_data,
1108ff830c96SMarek Szyprowski 	}, {
1109aaf8b49eSRahul Sharma 		.compatible = "samsung,exynos5-mixer",
1110cc57caf0SRahul Sharma 		.data	= &exynos5250_mxr_drv_data,
1111cc57caf0SRahul Sharma 	}, {
1112cc57caf0SRahul Sharma 		.compatible = "samsung,exynos5250-mixer",
1113cc57caf0SRahul Sharma 		.data	= &exynos5250_mxr_drv_data,
1114aaf8b49eSRahul Sharma 	}, {
1115def5e095SRahul Sharma 		.compatible = "samsung,exynos5420-mixer",
1116def5e095SRahul Sharma 		.data	= &exynos5420_mxr_drv_data,
1117def5e095SRahul Sharma 	}, {
11181e123441SRahul Sharma 		/* end node */
11191e123441SRahul Sharma 	}
11201e123441SRahul Sharma };
112139b58a39SSjoerd Simons MODULE_DEVICE_TABLE(of, mixer_match_types);
11221e123441SRahul Sharma 
1123f37cd5e8SInki Dae static int mixer_bind(struct device *dev, struct device *manager, void *data)
1124d8408326SSeung-Woo Kim {
11258103ef1bSAndrzej Hajda 	struct mixer_context *ctx = dev_get_drvdata(dev);
1126f37cd5e8SInki Dae 	struct drm_device *drm_dev = data;
11277ee14cdcSGustavo Padovan 	struct exynos_drm_plane *exynos_plane;
1128fd2d2fc2SMarek Szyprowski 	unsigned int i;
11296e2a3b66SGustavo Padovan 	int ret;
1130d8408326SSeung-Woo Kim 
1131e2dc3f72SAlban Browaeys 	ret = mixer_initialize(ctx, drm_dev);
1132e2dc3f72SAlban Browaeys 	if (ret)
1133e2dc3f72SAlban Browaeys 		return ret;
1134e2dc3f72SAlban Browaeys 
1135fd2d2fc2SMarek Szyprowski 	for (i = 0; i < MIXER_WIN_NR; i++) {
1136adeb6f44STobias Jakobi 		if (i == VP_DEFAULT_WIN && !test_bit(MXR_BIT_VP_ENABLED,
1137adeb6f44STobias Jakobi 						     &ctx->flags))
1138ab144201SMarek Szyprowski 			continue;
1139ab144201SMarek Szyprowski 
114040bdfb0aSMarek Szyprowski 		ret = exynos_plane_init(drm_dev, &ctx->planes[i], i,
11412c82607bSAndrzej Hajda 					&plane_configs[i]);
11427ee14cdcSGustavo Padovan 		if (ret)
11437ee14cdcSGustavo Padovan 			return ret;
11447ee14cdcSGustavo Padovan 	}
11457ee14cdcSGustavo Padovan 
11465d3d0995SGustavo Padovan 	exynos_plane = &ctx->planes[DEFAULT_WIN];
11477ee14cdcSGustavo Padovan 	ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
1148d644951cSAndrzej Hajda 			EXYNOS_DISPLAY_TYPE_HDMI, &mixer_crtc_ops, ctx);
114993bca243SGustavo Padovan 	if (IS_ERR(ctx->crtc)) {
1150e2dc3f72SAlban Browaeys 		mixer_ctx_remove(ctx);
115193bca243SGustavo Padovan 		ret = PTR_ERR(ctx->crtc);
115293bca243SGustavo Padovan 		goto free_ctx;
11538103ef1bSAndrzej Hajda 	}
11548103ef1bSAndrzej Hajda 
11558103ef1bSAndrzej Hajda 	return 0;
115693bca243SGustavo Padovan 
115793bca243SGustavo Padovan free_ctx:
115893bca243SGustavo Padovan 	devm_kfree(dev, ctx);
115993bca243SGustavo Padovan 	return ret;
11608103ef1bSAndrzej Hajda }
11618103ef1bSAndrzej Hajda 
11628103ef1bSAndrzej Hajda static void mixer_unbind(struct device *dev, struct device *master, void *data)
11638103ef1bSAndrzej Hajda {
11648103ef1bSAndrzej Hajda 	struct mixer_context *ctx = dev_get_drvdata(dev);
11658103ef1bSAndrzej Hajda 
116693bca243SGustavo Padovan 	mixer_ctx_remove(ctx);
11678103ef1bSAndrzej Hajda }
11688103ef1bSAndrzej Hajda 
11698103ef1bSAndrzej Hajda static const struct component_ops mixer_component_ops = {
11708103ef1bSAndrzej Hajda 	.bind	= mixer_bind,
11718103ef1bSAndrzej Hajda 	.unbind	= mixer_unbind,
11728103ef1bSAndrzej Hajda };
11738103ef1bSAndrzej Hajda 
11748103ef1bSAndrzej Hajda static int mixer_probe(struct platform_device *pdev)
11758103ef1bSAndrzej Hajda {
11768103ef1bSAndrzej Hajda 	struct device *dev = &pdev->dev;
117748f6155aSMarek Szyprowski 	const struct mixer_drv_data *drv;
11788103ef1bSAndrzej Hajda 	struct mixer_context *ctx;
11798103ef1bSAndrzej Hajda 	int ret;
1180d8408326SSeung-Woo Kim 
1181f041b257SSean Paul 	ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL);
1182f041b257SSean Paul 	if (!ctx) {
1183f041b257SSean Paul 		DRM_ERROR("failed to alloc mixer context.\n");
1184d8408326SSeung-Woo Kim 		return -ENOMEM;
1185f041b257SSean Paul 	}
1186d8408326SSeung-Woo Kim 
118748f6155aSMarek Szyprowski 	drv = of_device_get_match_data(dev);
1188aaf8b49eSRahul Sharma 
11894551789fSSean Paul 	ctx->pdev = pdev;
1190d873ab99SSeung-Woo Kim 	ctx->dev = dev;
11911e123441SRahul Sharma 	ctx->mxr_ver = drv->version;
1192d8408326SSeung-Woo Kim 
1193adeb6f44STobias Jakobi 	if (drv->is_vp_enabled)
1194adeb6f44STobias Jakobi 		__set_bit(MXR_BIT_VP_ENABLED, &ctx->flags);
1195adeb6f44STobias Jakobi 	if (drv->has_sclk)
1196adeb6f44STobias Jakobi 		__set_bit(MXR_BIT_HAS_SCLK, &ctx->flags);
1197adeb6f44STobias Jakobi 
11988103ef1bSAndrzej Hajda 	platform_set_drvdata(pdev, ctx);
1199df5225bcSInki Dae 
1200df5225bcSInki Dae 	ret = component_add(&pdev->dev, &mixer_component_ops);
120186650408SAndrzej Hajda 	if (!ret)
12028103ef1bSAndrzej Hajda 		pm_runtime_enable(dev);
1203df5225bcSInki Dae 
1204df5225bcSInki Dae 	return ret;
1205f37cd5e8SInki Dae }
1206f37cd5e8SInki Dae 
1207d8408326SSeung-Woo Kim static int mixer_remove(struct platform_device *pdev)
1208d8408326SSeung-Woo Kim {
12098103ef1bSAndrzej Hajda 	pm_runtime_disable(&pdev->dev);
12108103ef1bSAndrzej Hajda 
1211df5225bcSInki Dae 	component_del(&pdev->dev, &mixer_component_ops);
1212df5225bcSInki Dae 
1213d8408326SSeung-Woo Kim 	return 0;
1214d8408326SSeung-Woo Kim }
1215d8408326SSeung-Woo Kim 
1216e0fea7e7SArnd Bergmann static int __maybe_unused exynos_mixer_suspend(struct device *dev)
1217ccf034a9SGustavo Padovan {
1218ccf034a9SGustavo Padovan 	struct mixer_context *ctx = dev_get_drvdata(dev);
1219ccf034a9SGustavo Padovan 	struct mixer_resources *res = &ctx->mixer_res;
1220ccf034a9SGustavo Padovan 
1221ccf034a9SGustavo Padovan 	clk_disable_unprepare(res->hdmi);
1222ccf034a9SGustavo Padovan 	clk_disable_unprepare(res->mixer);
1223adeb6f44STobias Jakobi 	if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags)) {
1224ccf034a9SGustavo Padovan 		clk_disable_unprepare(res->vp);
1225adeb6f44STobias Jakobi 		if (test_bit(MXR_BIT_HAS_SCLK, &ctx->flags))
1226ccf034a9SGustavo Padovan 			clk_disable_unprepare(res->sclk_mixer);
1227ccf034a9SGustavo Padovan 	}
1228ccf034a9SGustavo Padovan 
1229ccf034a9SGustavo Padovan 	return 0;
1230ccf034a9SGustavo Padovan }
1231ccf034a9SGustavo Padovan 
1232e0fea7e7SArnd Bergmann static int __maybe_unused exynos_mixer_resume(struct device *dev)
1233ccf034a9SGustavo Padovan {
1234ccf034a9SGustavo Padovan 	struct mixer_context *ctx = dev_get_drvdata(dev);
1235ccf034a9SGustavo Padovan 	struct mixer_resources *res = &ctx->mixer_res;
1236ccf034a9SGustavo Padovan 	int ret;
1237ccf034a9SGustavo Padovan 
1238ccf034a9SGustavo Padovan 	ret = clk_prepare_enable(res->mixer);
1239ccf034a9SGustavo Padovan 	if (ret < 0) {
1240ccf034a9SGustavo Padovan 		DRM_ERROR("Failed to prepare_enable the mixer clk [%d]\n", ret);
1241ccf034a9SGustavo Padovan 		return ret;
1242ccf034a9SGustavo Padovan 	}
1243ccf034a9SGustavo Padovan 	ret = clk_prepare_enable(res->hdmi);
1244ccf034a9SGustavo Padovan 	if (ret < 0) {
1245ccf034a9SGustavo Padovan 		DRM_ERROR("Failed to prepare_enable the hdmi clk [%d]\n", ret);
1246ccf034a9SGustavo Padovan 		return ret;
1247ccf034a9SGustavo Padovan 	}
1248adeb6f44STobias Jakobi 	if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags)) {
1249ccf034a9SGustavo Padovan 		ret = clk_prepare_enable(res->vp);
1250ccf034a9SGustavo Padovan 		if (ret < 0) {
1251ccf034a9SGustavo Padovan 			DRM_ERROR("Failed to prepare_enable the vp clk [%d]\n",
1252ccf034a9SGustavo Padovan 				  ret);
1253ccf034a9SGustavo Padovan 			return ret;
1254ccf034a9SGustavo Padovan 		}
1255adeb6f44STobias Jakobi 		if (test_bit(MXR_BIT_HAS_SCLK, &ctx->flags)) {
1256ccf034a9SGustavo Padovan 			ret = clk_prepare_enable(res->sclk_mixer);
1257ccf034a9SGustavo Padovan 			if (ret < 0) {
1258ccf034a9SGustavo Padovan 				DRM_ERROR("Failed to prepare_enable the " \
1259ccf034a9SGustavo Padovan 					   "sclk_mixer clk [%d]\n",
1260ccf034a9SGustavo Padovan 					  ret);
1261ccf034a9SGustavo Padovan 				return ret;
1262ccf034a9SGustavo Padovan 			}
1263ccf034a9SGustavo Padovan 		}
1264ccf034a9SGustavo Padovan 	}
1265ccf034a9SGustavo Padovan 
1266ccf034a9SGustavo Padovan 	return 0;
1267ccf034a9SGustavo Padovan }
1268ccf034a9SGustavo Padovan 
1269ccf034a9SGustavo Padovan static const struct dev_pm_ops exynos_mixer_pm_ops = {
1270ccf034a9SGustavo Padovan 	SET_RUNTIME_PM_OPS(exynos_mixer_suspend, exynos_mixer_resume, NULL)
1271ccf034a9SGustavo Padovan };
1272ccf034a9SGustavo Padovan 
1273d8408326SSeung-Woo Kim struct platform_driver mixer_driver = {
1274d8408326SSeung-Woo Kim 	.driver = {
1275aaf8b49eSRahul Sharma 		.name = "exynos-mixer",
1276d8408326SSeung-Woo Kim 		.owner = THIS_MODULE,
1277ccf034a9SGustavo Padovan 		.pm = &exynos_mixer_pm_ops,
1278aaf8b49eSRahul Sharma 		.of_match_table = mixer_match_types,
1279d8408326SSeung-Woo Kim 	},
1280d8408326SSeung-Woo Kim 	.probe = mixer_probe,
128156550d94SGreg Kroah-Hartman 	.remove = mixer_remove,
1282d8408326SSeung-Woo Kim };
1283