xref: /linux/drivers/gpu/drm/exynos/exynos_mixer.c (revision 5e6cc1c588fd827dd9e7359a4fe20b25743fe6b9)
1d8408326SSeung-Woo Kim /*
2d8408326SSeung-Woo Kim  * Copyright (C) 2011 Samsung Electronics Co.Ltd
3d8408326SSeung-Woo Kim  * Authors:
4d8408326SSeung-Woo Kim  * Seung-Woo Kim <sw0312.kim@samsung.com>
5d8408326SSeung-Woo Kim  *	Inki Dae <inki.dae@samsung.com>
6d8408326SSeung-Woo Kim  *	Joonyoung Shim <jy0922.shim@samsung.com>
7d8408326SSeung-Woo Kim  *
8d8408326SSeung-Woo Kim  * Based on drivers/media/video/s5p-tv/mixer_reg.c
9d8408326SSeung-Woo Kim  *
10d8408326SSeung-Woo Kim  * This program is free software; you can redistribute  it and/or modify it
11d8408326SSeung-Woo Kim  * under  the terms of  the GNU General  Public License as published by the
12d8408326SSeung-Woo Kim  * Free Software Foundation;  either version 2 of the  License, or (at your
13d8408326SSeung-Woo Kim  * option) any later version.
14d8408326SSeung-Woo Kim  *
15d8408326SSeung-Woo Kim  */
16d8408326SSeung-Woo Kim 
17760285e7SDavid Howells #include <drm/drmP.h>
18d8408326SSeung-Woo Kim 
19d8408326SSeung-Woo Kim #include "regs-mixer.h"
20d8408326SSeung-Woo Kim #include "regs-vp.h"
21d8408326SSeung-Woo Kim 
22d8408326SSeung-Woo Kim #include <linux/kernel.h>
23d8408326SSeung-Woo Kim #include <linux/spinlock.h>
24d8408326SSeung-Woo Kim #include <linux/wait.h>
25d8408326SSeung-Woo Kim #include <linux/i2c.h>
26d8408326SSeung-Woo Kim #include <linux/platform_device.h>
27d8408326SSeung-Woo Kim #include <linux/interrupt.h>
28d8408326SSeung-Woo Kim #include <linux/irq.h>
29d8408326SSeung-Woo Kim #include <linux/delay.h>
30d8408326SSeung-Woo Kim #include <linux/pm_runtime.h>
31d8408326SSeung-Woo Kim #include <linux/clk.h>
32d8408326SSeung-Woo Kim #include <linux/regulator/consumer.h>
333f1c781dSSachin Kamat #include <linux/of.h>
3448f6155aSMarek Szyprowski #include <linux/of_device.h>
35f37cd5e8SInki Dae #include <linux/component.h>
36d8408326SSeung-Woo Kim 
37d8408326SSeung-Woo Kim #include <drm/exynos_drm.h>
38d8408326SSeung-Woo Kim 
39d8408326SSeung-Woo Kim #include "exynos_drm_drv.h"
40663d8766SRahul Sharma #include "exynos_drm_crtc.h"
410488f50eSMarek Szyprowski #include "exynos_drm_fb.h"
427ee14cdcSGustavo Padovan #include "exynos_drm_plane.h"
431055b39fSInki Dae #include "exynos_drm_iommu.h"
4422b21ae6SJoonyoung Shim 
45f041b257SSean Paul #define MIXER_WIN_NR		3
46fbbb1e1aSMarek Szyprowski #define VP_DEFAULT_WIN		2
47d8408326SSeung-Woo Kim 
482a6e4cd5STobias Jakobi /*
492a6e4cd5STobias Jakobi  * Mixer color space conversion coefficient triplet.
502a6e4cd5STobias Jakobi  * Used for CSC from RGB to YCbCr.
512a6e4cd5STobias Jakobi  * Each coefficient is a 10-bit fixed point number with
522a6e4cd5STobias Jakobi  * sign and no integer part, i.e.
532a6e4cd5STobias Jakobi  * [0:8] = fractional part (representing a value y = x / 2^9)
542a6e4cd5STobias Jakobi  * [9] = sign
552a6e4cd5STobias Jakobi  * Negative values are encoded with two's complement.
562a6e4cd5STobias Jakobi  */
572a6e4cd5STobias Jakobi #define MXR_CSC_C(x) ((int)((x) * 512.0) & 0x3ff)
582a6e4cd5STobias Jakobi #define MXR_CSC_CT(a0, a1, a2) \
592a6e4cd5STobias Jakobi   ((MXR_CSC_C(a0) << 20) | (MXR_CSC_C(a1) << 10) | (MXR_CSC_C(a2) << 0))
602a6e4cd5STobias Jakobi 
612a6e4cd5STobias Jakobi /* YCbCr value, used for mixer background color configuration. */
622a6e4cd5STobias Jakobi #define MXR_YCBCR_VAL(y, cb, cr) (((y) << 16) | ((cb) << 8) | ((cr) << 0))
632a6e4cd5STobias Jakobi 
647a57ca7cSTobias Jakobi /* The pixelformats that are natively supported by the mixer. */
657a57ca7cSTobias Jakobi #define MXR_FORMAT_RGB565	4
667a57ca7cSTobias Jakobi #define MXR_FORMAT_ARGB1555	5
677a57ca7cSTobias Jakobi #define MXR_FORMAT_ARGB4444	6
687a57ca7cSTobias Jakobi #define MXR_FORMAT_ARGB8888	7
697a57ca7cSTobias Jakobi 
7022b21ae6SJoonyoung Shim struct mixer_resources {
7122b21ae6SJoonyoung Shim 	int			irq;
7222b21ae6SJoonyoung Shim 	void __iomem		*mixer_regs;
7322b21ae6SJoonyoung Shim 	void __iomem		*vp_regs;
7422b21ae6SJoonyoung Shim 	spinlock_t		reg_slock;
7522b21ae6SJoonyoung Shim 	struct clk		*mixer;
7622b21ae6SJoonyoung Shim 	struct clk		*vp;
7704427ec5SMarek Szyprowski 	struct clk		*hdmi;
7822b21ae6SJoonyoung Shim 	struct clk		*sclk_mixer;
7922b21ae6SJoonyoung Shim 	struct clk		*sclk_hdmi;
80ff830c96SMarek Szyprowski 	struct clk		*mout_mixer;
8122b21ae6SJoonyoung Shim };
8222b21ae6SJoonyoung Shim 
831e123441SRahul Sharma enum mixer_version_id {
841e123441SRahul Sharma 	MXR_VER_0_0_0_16,
851e123441SRahul Sharma 	MXR_VER_16_0_33_0,
86def5e095SRahul Sharma 	MXR_VER_128_0_0_184,
871e123441SRahul Sharma };
881e123441SRahul Sharma 
89a44652e8SAndrzej Hajda enum mixer_flag_bits {
90a44652e8SAndrzej Hajda 	MXR_BIT_POWERED,
910df5e4acSAndrzej Hajda 	MXR_BIT_VSYNC,
92adeb6f44STobias Jakobi 	MXR_BIT_INTERLACE,
93adeb6f44STobias Jakobi 	MXR_BIT_VP_ENABLED,
94adeb6f44STobias Jakobi 	MXR_BIT_HAS_SCLK,
95a44652e8SAndrzej Hajda };
96a44652e8SAndrzej Hajda 
97fbbb1e1aSMarek Szyprowski static const uint32_t mixer_formats[] = {
98fbbb1e1aSMarek Szyprowski 	DRM_FORMAT_XRGB4444,
9926a7af3eSTobias Jakobi 	DRM_FORMAT_ARGB4444,
100fbbb1e1aSMarek Szyprowski 	DRM_FORMAT_XRGB1555,
10126a7af3eSTobias Jakobi 	DRM_FORMAT_ARGB1555,
102fbbb1e1aSMarek Szyprowski 	DRM_FORMAT_RGB565,
103fbbb1e1aSMarek Szyprowski 	DRM_FORMAT_XRGB8888,
104fbbb1e1aSMarek Szyprowski 	DRM_FORMAT_ARGB8888,
105fbbb1e1aSMarek Szyprowski };
106fbbb1e1aSMarek Szyprowski 
107fbbb1e1aSMarek Szyprowski static const uint32_t vp_formats[] = {
108fbbb1e1aSMarek Szyprowski 	DRM_FORMAT_NV12,
109fbbb1e1aSMarek Szyprowski 	DRM_FORMAT_NV21,
110fbbb1e1aSMarek Szyprowski };
111fbbb1e1aSMarek Szyprowski 
11222b21ae6SJoonyoung Shim struct mixer_context {
1134551789fSSean Paul 	struct platform_device *pdev;
114cf8fc4f1SJoonyoung Shim 	struct device		*dev;
1151055b39fSInki Dae 	struct drm_device	*drm_dev;
11693bca243SGustavo Padovan 	struct exynos_drm_crtc	*crtc;
1177ee14cdcSGustavo Padovan 	struct exynos_drm_plane	planes[MIXER_WIN_NR];
118a44652e8SAndrzej Hajda 	unsigned long		flags;
11922b21ae6SJoonyoung Shim 
12022b21ae6SJoonyoung Shim 	struct mixer_resources	mixer_res;
1211e123441SRahul Sharma 	enum mixer_version_id	mxr_ver;
1221e123441SRahul Sharma };
1231e123441SRahul Sharma 
1241e123441SRahul Sharma struct mixer_drv_data {
1251e123441SRahul Sharma 	enum mixer_version_id	version;
1261b8e5747SRahul Sharma 	bool					is_vp_enabled;
127ff830c96SMarek Szyprowski 	bool					has_sclk;
12822b21ae6SJoonyoung Shim };
12922b21ae6SJoonyoung Shim 
130fd2d2fc2SMarek Szyprowski static const struct exynos_drm_plane_config plane_configs[MIXER_WIN_NR] = {
131fd2d2fc2SMarek Szyprowski 	{
132fd2d2fc2SMarek Szyprowski 		.zpos = 0,
133fd2d2fc2SMarek Szyprowski 		.type = DRM_PLANE_TYPE_PRIMARY,
134fd2d2fc2SMarek Szyprowski 		.pixel_formats = mixer_formats,
135fd2d2fc2SMarek Szyprowski 		.num_pixel_formats = ARRAY_SIZE(mixer_formats),
136a2cb911eSMarek Szyprowski 		.capabilities = EXYNOS_DRM_PLANE_CAP_DOUBLE |
137a2cb911eSMarek Szyprowski 				EXYNOS_DRM_PLANE_CAP_ZPOS,
138fd2d2fc2SMarek Szyprowski 	}, {
139fd2d2fc2SMarek Szyprowski 		.zpos = 1,
140fd2d2fc2SMarek Szyprowski 		.type = DRM_PLANE_TYPE_CURSOR,
141fd2d2fc2SMarek Szyprowski 		.pixel_formats = mixer_formats,
142fd2d2fc2SMarek Szyprowski 		.num_pixel_formats = ARRAY_SIZE(mixer_formats),
143a2cb911eSMarek Szyprowski 		.capabilities = EXYNOS_DRM_PLANE_CAP_DOUBLE |
144a2cb911eSMarek Szyprowski 				EXYNOS_DRM_PLANE_CAP_ZPOS,
145fd2d2fc2SMarek Szyprowski 	}, {
146fd2d2fc2SMarek Szyprowski 		.zpos = 2,
147fd2d2fc2SMarek Szyprowski 		.type = DRM_PLANE_TYPE_OVERLAY,
148fd2d2fc2SMarek Szyprowski 		.pixel_formats = vp_formats,
149fd2d2fc2SMarek Szyprowski 		.num_pixel_formats = ARRAY_SIZE(vp_formats),
150a2cb911eSMarek Szyprowski 		.capabilities = EXYNOS_DRM_PLANE_CAP_SCALE |
151a2cb911eSMarek Szyprowski 				EXYNOS_DRM_PLANE_CAP_ZPOS,
152fd2d2fc2SMarek Szyprowski 	},
153fd2d2fc2SMarek Szyprowski };
154fd2d2fc2SMarek Szyprowski 
155d8408326SSeung-Woo Kim static const u8 filter_y_horiz_tap8[] = {
156d8408326SSeung-Woo Kim 	0,	-1,	-1,	-1,	-1,	-1,	-1,	-1,
157d8408326SSeung-Woo Kim 	-1,	-1,	-1,	-1,	-1,	0,	0,	0,
158d8408326SSeung-Woo Kim 	0,	2,	4,	5,	6,	6,	6,	6,
159d8408326SSeung-Woo Kim 	6,	5,	5,	4,	3,	2,	1,	1,
160d8408326SSeung-Woo Kim 	0,	-6,	-12,	-16,	-18,	-20,	-21,	-20,
161d8408326SSeung-Woo Kim 	-20,	-18,	-16,	-13,	-10,	-8,	-5,	-2,
162d8408326SSeung-Woo Kim 	127,	126,	125,	121,	114,	107,	99,	89,
163d8408326SSeung-Woo Kim 	79,	68,	57,	46,	35,	25,	16,	8,
164d8408326SSeung-Woo Kim };
165d8408326SSeung-Woo Kim 
166d8408326SSeung-Woo Kim static const u8 filter_y_vert_tap4[] = {
167d8408326SSeung-Woo Kim 	0,	-3,	-6,	-8,	-8,	-8,	-8,	-7,
168d8408326SSeung-Woo Kim 	-6,	-5,	-4,	-3,	-2,	-1,	-1,	0,
169d8408326SSeung-Woo Kim 	127,	126,	124,	118,	111,	102,	92,	81,
170d8408326SSeung-Woo Kim 	70,	59,	48,	37,	27,	19,	11,	5,
171d8408326SSeung-Woo Kim 	0,	5,	11,	19,	27,	37,	48,	59,
172d8408326SSeung-Woo Kim 	70,	81,	92,	102,	111,	118,	124,	126,
173d8408326SSeung-Woo Kim 	0,	0,	-1,	-1,	-2,	-3,	-4,	-5,
174d8408326SSeung-Woo Kim 	-6,	-7,	-8,	-8,	-8,	-8,	-6,	-3,
175d8408326SSeung-Woo Kim };
176d8408326SSeung-Woo Kim 
177d8408326SSeung-Woo Kim static const u8 filter_cr_horiz_tap4[] = {
178d8408326SSeung-Woo Kim 	0,	-3,	-6,	-8,	-8,	-8,	-8,	-7,
179d8408326SSeung-Woo Kim 	-6,	-5,	-4,	-3,	-2,	-1,	-1,	0,
180d8408326SSeung-Woo Kim 	127,	126,	124,	118,	111,	102,	92,	81,
181d8408326SSeung-Woo Kim 	70,	59,	48,	37,	27,	19,	11,	5,
182d8408326SSeung-Woo Kim };
183d8408326SSeung-Woo Kim 
184f657a996SMarek Szyprowski static inline bool is_alpha_format(unsigned int pixel_format)
185f657a996SMarek Szyprowski {
186f657a996SMarek Szyprowski 	switch (pixel_format) {
187f657a996SMarek Szyprowski 	case DRM_FORMAT_ARGB8888:
18826a7af3eSTobias Jakobi 	case DRM_FORMAT_ARGB1555:
18926a7af3eSTobias Jakobi 	case DRM_FORMAT_ARGB4444:
190f657a996SMarek Szyprowski 		return true;
191f657a996SMarek Szyprowski 	default:
192f657a996SMarek Szyprowski 		return false;
193f657a996SMarek Szyprowski 	}
194f657a996SMarek Szyprowski }
195f657a996SMarek Szyprowski 
196d8408326SSeung-Woo Kim static inline u32 vp_reg_read(struct mixer_resources *res, u32 reg_id)
197d8408326SSeung-Woo Kim {
198d8408326SSeung-Woo Kim 	return readl(res->vp_regs + reg_id);
199d8408326SSeung-Woo Kim }
200d8408326SSeung-Woo Kim 
201d8408326SSeung-Woo Kim static inline void vp_reg_write(struct mixer_resources *res, u32 reg_id,
202d8408326SSeung-Woo Kim 				 u32 val)
203d8408326SSeung-Woo Kim {
204d8408326SSeung-Woo Kim 	writel(val, res->vp_regs + reg_id);
205d8408326SSeung-Woo Kim }
206d8408326SSeung-Woo Kim 
207d8408326SSeung-Woo Kim static inline void vp_reg_writemask(struct mixer_resources *res, u32 reg_id,
208d8408326SSeung-Woo Kim 				 u32 val, u32 mask)
209d8408326SSeung-Woo Kim {
210d8408326SSeung-Woo Kim 	u32 old = vp_reg_read(res, reg_id);
211d8408326SSeung-Woo Kim 
212d8408326SSeung-Woo Kim 	val = (val & mask) | (old & ~mask);
213d8408326SSeung-Woo Kim 	writel(val, res->vp_regs + reg_id);
214d8408326SSeung-Woo Kim }
215d8408326SSeung-Woo Kim 
216d8408326SSeung-Woo Kim static inline u32 mixer_reg_read(struct mixer_resources *res, u32 reg_id)
217d8408326SSeung-Woo Kim {
218d8408326SSeung-Woo Kim 	return readl(res->mixer_regs + reg_id);
219d8408326SSeung-Woo Kim }
220d8408326SSeung-Woo Kim 
221d8408326SSeung-Woo Kim static inline void mixer_reg_write(struct mixer_resources *res, u32 reg_id,
222d8408326SSeung-Woo Kim 				 u32 val)
223d8408326SSeung-Woo Kim {
224d8408326SSeung-Woo Kim 	writel(val, res->mixer_regs + reg_id);
225d8408326SSeung-Woo Kim }
226d8408326SSeung-Woo Kim 
227d8408326SSeung-Woo Kim static inline void mixer_reg_writemask(struct mixer_resources *res,
228d8408326SSeung-Woo Kim 				 u32 reg_id, u32 val, u32 mask)
229d8408326SSeung-Woo Kim {
230d8408326SSeung-Woo Kim 	u32 old = mixer_reg_read(res, reg_id);
231d8408326SSeung-Woo Kim 
232d8408326SSeung-Woo Kim 	val = (val & mask) | (old & ~mask);
233d8408326SSeung-Woo Kim 	writel(val, res->mixer_regs + reg_id);
234d8408326SSeung-Woo Kim }
235d8408326SSeung-Woo Kim 
236d8408326SSeung-Woo Kim static void mixer_regs_dump(struct mixer_context *ctx)
237d8408326SSeung-Woo Kim {
238d8408326SSeung-Woo Kim #define DUMPREG(reg_id) \
239d8408326SSeung-Woo Kim do { \
240d8408326SSeung-Woo Kim 	DRM_DEBUG_KMS(#reg_id " = %08x\n", \
241d8408326SSeung-Woo Kim 		(u32)readl(ctx->mixer_res.mixer_regs + reg_id)); \
242d8408326SSeung-Woo Kim } while (0)
243d8408326SSeung-Woo Kim 
244d8408326SSeung-Woo Kim 	DUMPREG(MXR_STATUS);
245d8408326SSeung-Woo Kim 	DUMPREG(MXR_CFG);
246d8408326SSeung-Woo Kim 	DUMPREG(MXR_INT_EN);
247d8408326SSeung-Woo Kim 	DUMPREG(MXR_INT_STATUS);
248d8408326SSeung-Woo Kim 
249d8408326SSeung-Woo Kim 	DUMPREG(MXR_LAYER_CFG);
250d8408326SSeung-Woo Kim 	DUMPREG(MXR_VIDEO_CFG);
251d8408326SSeung-Woo Kim 
252d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_CFG);
253d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_BASE);
254d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_SPAN);
255d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_WH);
256d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_SXY);
257d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_DXY);
258d8408326SSeung-Woo Kim 
259d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_CFG);
260d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_BASE);
261d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_SPAN);
262d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_WH);
263d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_SXY);
264d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_DXY);
265d8408326SSeung-Woo Kim #undef DUMPREG
266d8408326SSeung-Woo Kim }
267d8408326SSeung-Woo Kim 
268d8408326SSeung-Woo Kim static void vp_regs_dump(struct mixer_context *ctx)
269d8408326SSeung-Woo Kim {
270d8408326SSeung-Woo Kim #define DUMPREG(reg_id) \
271d8408326SSeung-Woo Kim do { \
272d8408326SSeung-Woo Kim 	DRM_DEBUG_KMS(#reg_id " = %08x\n", \
273d8408326SSeung-Woo Kim 		(u32) readl(ctx->mixer_res.vp_regs + reg_id)); \
274d8408326SSeung-Woo Kim } while (0)
275d8408326SSeung-Woo Kim 
276d8408326SSeung-Woo Kim 	DUMPREG(VP_ENABLE);
277d8408326SSeung-Woo Kim 	DUMPREG(VP_SRESET);
278d8408326SSeung-Woo Kim 	DUMPREG(VP_SHADOW_UPDATE);
279d8408326SSeung-Woo Kim 	DUMPREG(VP_FIELD_ID);
280d8408326SSeung-Woo Kim 	DUMPREG(VP_MODE);
281d8408326SSeung-Woo Kim 	DUMPREG(VP_IMG_SIZE_Y);
282d8408326SSeung-Woo Kim 	DUMPREG(VP_IMG_SIZE_C);
283d8408326SSeung-Woo Kim 	DUMPREG(VP_PER_RATE_CTRL);
284d8408326SSeung-Woo Kim 	DUMPREG(VP_TOP_Y_PTR);
285d8408326SSeung-Woo Kim 	DUMPREG(VP_BOT_Y_PTR);
286d8408326SSeung-Woo Kim 	DUMPREG(VP_TOP_C_PTR);
287d8408326SSeung-Woo Kim 	DUMPREG(VP_BOT_C_PTR);
288d8408326SSeung-Woo Kim 	DUMPREG(VP_ENDIAN_MODE);
289d8408326SSeung-Woo Kim 	DUMPREG(VP_SRC_H_POSITION);
290d8408326SSeung-Woo Kim 	DUMPREG(VP_SRC_V_POSITION);
291d8408326SSeung-Woo Kim 	DUMPREG(VP_SRC_WIDTH);
292d8408326SSeung-Woo Kim 	DUMPREG(VP_SRC_HEIGHT);
293d8408326SSeung-Woo Kim 	DUMPREG(VP_DST_H_POSITION);
294d8408326SSeung-Woo Kim 	DUMPREG(VP_DST_V_POSITION);
295d8408326SSeung-Woo Kim 	DUMPREG(VP_DST_WIDTH);
296d8408326SSeung-Woo Kim 	DUMPREG(VP_DST_HEIGHT);
297d8408326SSeung-Woo Kim 	DUMPREG(VP_H_RATIO);
298d8408326SSeung-Woo Kim 	DUMPREG(VP_V_RATIO);
299d8408326SSeung-Woo Kim 
300d8408326SSeung-Woo Kim #undef DUMPREG
301d8408326SSeung-Woo Kim }
302d8408326SSeung-Woo Kim 
303d8408326SSeung-Woo Kim static inline void vp_filter_set(struct mixer_resources *res,
304d8408326SSeung-Woo Kim 		int reg_id, const u8 *data, unsigned int size)
305d8408326SSeung-Woo Kim {
306d8408326SSeung-Woo Kim 	/* assure 4-byte align */
307d8408326SSeung-Woo Kim 	BUG_ON(size & 3);
308d8408326SSeung-Woo Kim 	for (; size; size -= 4, reg_id += 4, data += 4) {
309d8408326SSeung-Woo Kim 		u32 val = (data[0] << 24) |  (data[1] << 16) |
310d8408326SSeung-Woo Kim 			(data[2] << 8) | data[3];
311d8408326SSeung-Woo Kim 		vp_reg_write(res, reg_id, val);
312d8408326SSeung-Woo Kim 	}
313d8408326SSeung-Woo Kim }
314d8408326SSeung-Woo Kim 
315d8408326SSeung-Woo Kim static void vp_default_filter(struct mixer_resources *res)
316d8408326SSeung-Woo Kim {
317d8408326SSeung-Woo Kim 	vp_filter_set(res, VP_POLY8_Y0_LL,
318e25e1b66SSachin Kamat 		filter_y_horiz_tap8, sizeof(filter_y_horiz_tap8));
319d8408326SSeung-Woo Kim 	vp_filter_set(res, VP_POLY4_Y0_LL,
320e25e1b66SSachin Kamat 		filter_y_vert_tap4, sizeof(filter_y_vert_tap4));
321d8408326SSeung-Woo Kim 	vp_filter_set(res, VP_POLY4_C0_LL,
322e25e1b66SSachin Kamat 		filter_cr_horiz_tap4, sizeof(filter_cr_horiz_tap4));
323d8408326SSeung-Woo Kim }
324d8408326SSeung-Woo Kim 
325f657a996SMarek Szyprowski static void mixer_cfg_gfx_blend(struct mixer_context *ctx, unsigned int win,
326f657a996SMarek Szyprowski 				bool alpha)
327f657a996SMarek Szyprowski {
328f657a996SMarek Szyprowski 	struct mixer_resources *res = &ctx->mixer_res;
329f657a996SMarek Szyprowski 	u32 val;
330f657a996SMarek Szyprowski 
331f657a996SMarek Szyprowski 	val  = MXR_GRP_CFG_COLOR_KEY_DISABLE; /* no blank key */
332f657a996SMarek Szyprowski 	if (alpha) {
333f657a996SMarek Szyprowski 		/* blending based on pixel alpha */
334f657a996SMarek Szyprowski 		val |= MXR_GRP_CFG_BLEND_PRE_MUL;
335f657a996SMarek Szyprowski 		val |= MXR_GRP_CFG_PIXEL_BLEND_EN;
336f657a996SMarek Szyprowski 	}
337f657a996SMarek Szyprowski 	mixer_reg_writemask(res, MXR_GRAPHIC_CFG(win),
338f657a996SMarek Szyprowski 			    val, MXR_GRP_CFG_MISC_MASK);
339f657a996SMarek Szyprowski }
340f657a996SMarek Szyprowski 
341f657a996SMarek Szyprowski static void mixer_cfg_vp_blend(struct mixer_context *ctx)
342f657a996SMarek Szyprowski {
343f657a996SMarek Szyprowski 	struct mixer_resources *res = &ctx->mixer_res;
344f657a996SMarek Szyprowski 	u32 val;
345f657a996SMarek Szyprowski 
346f657a996SMarek Szyprowski 	/*
347f657a996SMarek Szyprowski 	 * No blending at the moment since the NV12/NV21 pixelformats don't
348f657a996SMarek Szyprowski 	 * have an alpha channel. However the mixer supports a global alpha
349f657a996SMarek Szyprowski 	 * value for a layer. Once this functionality is exposed, we can
350f657a996SMarek Szyprowski 	 * support blending of the video layer through this.
351f657a996SMarek Szyprowski 	 */
352f657a996SMarek Szyprowski 	val = 0;
353f657a996SMarek Szyprowski 	mixer_reg_write(res, MXR_VIDEO_CFG, val);
354f657a996SMarek Szyprowski }
355f657a996SMarek Szyprowski 
356d8408326SSeung-Woo Kim static void mixer_vsync_set_update(struct mixer_context *ctx, bool enable)
357d8408326SSeung-Woo Kim {
358d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
359d8408326SSeung-Woo Kim 
360d8408326SSeung-Woo Kim 	/* block update on vsync */
361d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_STATUS, enable ?
362d8408326SSeung-Woo Kim 			MXR_STATUS_SYNC_ENABLE : 0, MXR_STATUS_SYNC_ENABLE);
363d8408326SSeung-Woo Kim 
364adeb6f44STobias Jakobi 	if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags))
365d8408326SSeung-Woo Kim 		vp_reg_write(res, VP_SHADOW_UPDATE, enable ?
366d8408326SSeung-Woo Kim 			VP_SHADOW_UPDATE_ENABLE : 0);
367d8408326SSeung-Woo Kim }
368d8408326SSeung-Woo Kim 
369d8408326SSeung-Woo Kim static void mixer_cfg_scan(struct mixer_context *ctx, unsigned int height)
370d8408326SSeung-Woo Kim {
371d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
372d8408326SSeung-Woo Kim 	u32 val;
373d8408326SSeung-Woo Kim 
374d8408326SSeung-Woo Kim 	/* choosing between interlace and progressive mode */
375adeb6f44STobias Jakobi 	val = test_bit(MXR_BIT_INTERLACE, &ctx->flags) ?
376adeb6f44STobias Jakobi 		MXR_CFG_SCAN_INTERLACE : MXR_CFG_SCAN_PROGRESSIVE;
377d8408326SSeung-Woo Kim 
378def5e095SRahul Sharma 	if (ctx->mxr_ver != MXR_VER_128_0_0_184) {
379def5e095SRahul Sharma 		/* choosing between proper HD and SD mode */
38029630743SRahul Sharma 		if (height <= 480)
381d8408326SSeung-Woo Kim 			val |= MXR_CFG_SCAN_NTSC | MXR_CFG_SCAN_SD;
38229630743SRahul Sharma 		else if (height <= 576)
383d8408326SSeung-Woo Kim 			val |= MXR_CFG_SCAN_PAL | MXR_CFG_SCAN_SD;
38429630743SRahul Sharma 		else if (height <= 720)
385d8408326SSeung-Woo Kim 			val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD;
38629630743SRahul Sharma 		else if (height <= 1080)
387d8408326SSeung-Woo Kim 			val |= MXR_CFG_SCAN_HD_1080 | MXR_CFG_SCAN_HD;
388d8408326SSeung-Woo Kim 		else
389d8408326SSeung-Woo Kim 			val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD;
390def5e095SRahul Sharma 	}
391d8408326SSeung-Woo Kim 
392d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_SCAN_MASK);
393d8408326SSeung-Woo Kim }
394d8408326SSeung-Woo Kim 
395d8408326SSeung-Woo Kim static void mixer_cfg_rgb_fmt(struct mixer_context *ctx, unsigned int height)
396d8408326SSeung-Woo Kim {
397d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
398d8408326SSeung-Woo Kim 	u32 val;
399d8408326SSeung-Woo Kim 
4002a39db01STobias Jakobi 	switch (height) {
4012a39db01STobias Jakobi 	case 480:
4022a39db01STobias Jakobi 	case 576:
403d8408326SSeung-Woo Kim 		val = MXR_CFG_RGB601_0_255;
4042a39db01STobias Jakobi 		break;
4052a39db01STobias Jakobi 	case 720:
4062a39db01STobias Jakobi 	case 1080:
4072a39db01STobias Jakobi 	default:
408d8408326SSeung-Woo Kim 		val = MXR_CFG_RGB709_16_235;
4092a6e4cd5STobias Jakobi 		/* Configure the BT.709 CSC matrix for full range RGB. */
410d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_Y,
4112a6e4cd5STobias Jakobi 			MXR_CSC_CT( 0.184,  0.614,  0.063) |
4122a6e4cd5STobias Jakobi 			MXR_CM_COEFF_RGB_FULL);
413d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_CB,
4142a6e4cd5STobias Jakobi 			MXR_CSC_CT(-0.102, -0.338,  0.440));
415d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_CR,
4162a6e4cd5STobias Jakobi 			MXR_CSC_CT( 0.440, -0.399, -0.040));
4172a39db01STobias Jakobi 		break;
418d8408326SSeung-Woo Kim 	}
419d8408326SSeung-Woo Kim 
420d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_RGB_FMT_MASK);
421d8408326SSeung-Woo Kim }
422d8408326SSeung-Woo Kim 
4235b1d5bc6STobias Jakobi static void mixer_cfg_layer(struct mixer_context *ctx, unsigned int win,
424a2cb911eSMarek Szyprowski 			    unsigned int priority, bool enable)
425d8408326SSeung-Woo Kim {
426d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
427d8408326SSeung-Woo Kim 	u32 val = enable ? ~0 : 0;
428d8408326SSeung-Woo Kim 
429d8408326SSeung-Woo Kim 	switch (win) {
430d8408326SSeung-Woo Kim 	case 0:
431d8408326SSeung-Woo Kim 		mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP0_ENABLE);
432a2cb911eSMarek Szyprowski 		mixer_reg_writemask(res, MXR_LAYER_CFG,
433a2cb911eSMarek Szyprowski 				    MXR_LAYER_CFG_GRP0_VAL(priority),
434a2cb911eSMarek Szyprowski 				    MXR_LAYER_CFG_GRP0_MASK);
435d8408326SSeung-Woo Kim 		break;
436d8408326SSeung-Woo Kim 	case 1:
437d8408326SSeung-Woo Kim 		mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP1_ENABLE);
438a2cb911eSMarek Szyprowski 		mixer_reg_writemask(res, MXR_LAYER_CFG,
439a2cb911eSMarek Szyprowski 				    MXR_LAYER_CFG_GRP1_VAL(priority),
440a2cb911eSMarek Szyprowski 				    MXR_LAYER_CFG_GRP1_MASK);
441adeb6f44STobias Jakobi 
442d8408326SSeung-Woo Kim 		break;
4435e68fef2SMarek Szyprowski 	case VP_DEFAULT_WIN:
444adeb6f44STobias Jakobi 		if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags)) {
445d8408326SSeung-Woo Kim 			vp_reg_writemask(res, VP_ENABLE, val, VP_ENABLE_ON);
4461b8e5747SRahul Sharma 			mixer_reg_writemask(res, MXR_CFG, val,
4471b8e5747SRahul Sharma 				MXR_CFG_VP_ENABLE);
448a2cb911eSMarek Szyprowski 			mixer_reg_writemask(res, MXR_LAYER_CFG,
449a2cb911eSMarek Szyprowski 					    MXR_LAYER_CFG_VP_VAL(priority),
450a2cb911eSMarek Szyprowski 					    MXR_LAYER_CFG_VP_MASK);
4511b8e5747SRahul Sharma 		}
452d8408326SSeung-Woo Kim 		break;
453d8408326SSeung-Woo Kim 	}
454d8408326SSeung-Woo Kim }
455d8408326SSeung-Woo Kim 
456d8408326SSeung-Woo Kim static void mixer_run(struct mixer_context *ctx)
457d8408326SSeung-Woo Kim {
458d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
459d8408326SSeung-Woo Kim 
460d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_STATUS, ~0, MXR_STATUS_REG_RUN);
461d8408326SSeung-Woo Kim }
462d8408326SSeung-Woo Kim 
463381be025SRahul Sharma static void mixer_stop(struct mixer_context *ctx)
464381be025SRahul Sharma {
465381be025SRahul Sharma 	struct mixer_resources *res = &ctx->mixer_res;
466381be025SRahul Sharma 	int timeout = 20;
467381be025SRahul Sharma 
468381be025SRahul Sharma 	mixer_reg_writemask(res, MXR_STATUS, 0, MXR_STATUS_REG_RUN);
469381be025SRahul Sharma 
470381be025SRahul Sharma 	while (!(mixer_reg_read(res, MXR_STATUS) & MXR_STATUS_REG_IDLE) &&
471381be025SRahul Sharma 			--timeout)
472381be025SRahul Sharma 		usleep_range(10000, 12000);
473381be025SRahul Sharma }
474381be025SRahul Sharma 
4752eeb2e5eSGustavo Padovan static void vp_video_buffer(struct mixer_context *ctx,
4762eeb2e5eSGustavo Padovan 			    struct exynos_drm_plane *plane)
477d8408326SSeung-Woo Kim {
4780114f404SMarek Szyprowski 	struct exynos_drm_plane_state *state =
4790114f404SMarek Szyprowski 				to_exynos_plane_state(plane->base.state);
4802ee35d8bSMarek Szyprowski 	struct drm_display_mode *mode = &state->base.crtc->state->adjusted_mode;
481d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
4820114f404SMarek Szyprowski 	struct drm_framebuffer *fb = state->base.fb;
483e47726a1SMarek Szyprowski 	unsigned int priority = state->base.normalized_zpos + 1;
484d8408326SSeung-Woo Kim 	unsigned long flags;
485d8408326SSeung-Woo Kim 	dma_addr_t luma_addr[2], chroma_addr[2];
486d8408326SSeung-Woo Kim 	bool tiled_mode = false;
487d8408326SSeung-Woo Kim 	bool crcb_mode = false;
488d8408326SSeung-Woo Kim 	u32 val;
489d8408326SSeung-Woo Kim 
490438b74a5SVille Syrjälä 	switch (fb->format->format) {
491363b06aaSVille Syrjälä 	case DRM_FORMAT_NV12:
492d8408326SSeung-Woo Kim 		crcb_mode = false;
493d8408326SSeung-Woo Kim 		break;
4948f2590f8STobias Jakobi 	case DRM_FORMAT_NV21:
4958f2590f8STobias Jakobi 		crcb_mode = true;
4968f2590f8STobias Jakobi 		break;
497d8408326SSeung-Woo Kim 	default:
498d8408326SSeung-Woo Kim 		DRM_ERROR("pixel format for vp is wrong [%d].\n",
499438b74a5SVille Syrjälä 				fb->format->format);
500d8408326SSeung-Woo Kim 		return;
501d8408326SSeung-Woo Kim 	}
502d8408326SSeung-Woo Kim 
5030488f50eSMarek Szyprowski 	luma_addr[0] = exynos_drm_fb_dma_addr(fb, 0);
5040488f50eSMarek Szyprowski 	chroma_addr[0] = exynos_drm_fb_dma_addr(fb, 1);
505d8408326SSeung-Woo Kim 
5062eeb2e5eSGustavo Padovan 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
507adeb6f44STobias Jakobi 		__set_bit(MXR_BIT_INTERLACE, &ctx->flags);
508d8408326SSeung-Woo Kim 		if (tiled_mode) {
509d8408326SSeung-Woo Kim 			luma_addr[1] = luma_addr[0] + 0x40;
510d8408326SSeung-Woo Kim 			chroma_addr[1] = chroma_addr[0] + 0x40;
511d8408326SSeung-Woo Kim 		} else {
5122eeb2e5eSGustavo Padovan 			luma_addr[1] = luma_addr[0] + fb->pitches[0];
5132eeb2e5eSGustavo Padovan 			chroma_addr[1] = chroma_addr[0] + fb->pitches[0];
514d8408326SSeung-Woo Kim 		}
515d8408326SSeung-Woo Kim 	} else {
516adeb6f44STobias Jakobi 		__clear_bit(MXR_BIT_INTERLACE, &ctx->flags);
517d8408326SSeung-Woo Kim 		luma_addr[1] = 0;
518d8408326SSeung-Woo Kim 		chroma_addr[1] = 0;
519d8408326SSeung-Woo Kim 	}
520d8408326SSeung-Woo Kim 
521d8408326SSeung-Woo Kim 	spin_lock_irqsave(&res->reg_slock, flags);
522d8408326SSeung-Woo Kim 
523d8408326SSeung-Woo Kim 	/* interlace or progressive scan mode */
524adeb6f44STobias Jakobi 	val = (test_bit(MXR_BIT_INTERLACE, &ctx->flags) ? ~0 : 0);
525d8408326SSeung-Woo Kim 	vp_reg_writemask(res, VP_MODE, val, VP_MODE_LINE_SKIP);
526d8408326SSeung-Woo Kim 
527d8408326SSeung-Woo Kim 	/* setup format */
528d8408326SSeung-Woo Kim 	val = (crcb_mode ? VP_MODE_NV21 : VP_MODE_NV12);
529d8408326SSeung-Woo Kim 	val |= (tiled_mode ? VP_MODE_MEM_TILED : VP_MODE_MEM_LINEAR);
530d8408326SSeung-Woo Kim 	vp_reg_writemask(res, VP_MODE, val, VP_MODE_FMT_MASK);
531d8408326SSeung-Woo Kim 
532d8408326SSeung-Woo Kim 	/* setting size of input image */
5332eeb2e5eSGustavo Padovan 	vp_reg_write(res, VP_IMG_SIZE_Y, VP_IMG_HSIZE(fb->pitches[0]) |
5342eeb2e5eSGustavo Padovan 		VP_IMG_VSIZE(fb->height));
535d8408326SSeung-Woo Kim 	/* chroma height has to reduced by 2 to avoid chroma distorions */
5362eeb2e5eSGustavo Padovan 	vp_reg_write(res, VP_IMG_SIZE_C, VP_IMG_HSIZE(fb->pitches[0]) |
5372eeb2e5eSGustavo Padovan 		VP_IMG_VSIZE(fb->height / 2));
538d8408326SSeung-Woo Kim 
5390114f404SMarek Szyprowski 	vp_reg_write(res, VP_SRC_WIDTH, state->src.w);
5400114f404SMarek Szyprowski 	vp_reg_write(res, VP_SRC_HEIGHT, state->src.h);
541d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_SRC_H_POSITION,
5420114f404SMarek Szyprowski 			VP_SRC_H_POSITION_VAL(state->src.x));
5430114f404SMarek Szyprowski 	vp_reg_write(res, VP_SRC_V_POSITION, state->src.y);
544d8408326SSeung-Woo Kim 
5450114f404SMarek Szyprowski 	vp_reg_write(res, VP_DST_WIDTH, state->crtc.w);
5460114f404SMarek Szyprowski 	vp_reg_write(res, VP_DST_H_POSITION, state->crtc.x);
547adeb6f44STobias Jakobi 	if (test_bit(MXR_BIT_INTERLACE, &ctx->flags)) {
5480114f404SMarek Szyprowski 		vp_reg_write(res, VP_DST_HEIGHT, state->crtc.h / 2);
5490114f404SMarek Szyprowski 		vp_reg_write(res, VP_DST_V_POSITION, state->crtc.y / 2);
550d8408326SSeung-Woo Kim 	} else {
5510114f404SMarek Szyprowski 		vp_reg_write(res, VP_DST_HEIGHT, state->crtc.h);
5520114f404SMarek Szyprowski 		vp_reg_write(res, VP_DST_V_POSITION, state->crtc.y);
553d8408326SSeung-Woo Kim 	}
554d8408326SSeung-Woo Kim 
5550114f404SMarek Szyprowski 	vp_reg_write(res, VP_H_RATIO, state->h_ratio);
5560114f404SMarek Szyprowski 	vp_reg_write(res, VP_V_RATIO, state->v_ratio);
557d8408326SSeung-Woo Kim 
558d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_ENDIAN_MODE, VP_ENDIAN_MODE_LITTLE);
559d8408326SSeung-Woo Kim 
560d8408326SSeung-Woo Kim 	/* set buffer address to vp */
561d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_TOP_Y_PTR, luma_addr[0]);
562d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_BOT_Y_PTR, luma_addr[1]);
563d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_TOP_C_PTR, chroma_addr[0]);
564d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_BOT_C_PTR, chroma_addr[1]);
565d8408326SSeung-Woo Kim 
5662eeb2e5eSGustavo Padovan 	mixer_cfg_scan(ctx, mode->vdisplay);
5672eeb2e5eSGustavo Padovan 	mixer_cfg_rgb_fmt(ctx, mode->vdisplay);
568e47726a1SMarek Szyprowski 	mixer_cfg_layer(ctx, plane->index, priority, true);
569f657a996SMarek Szyprowski 	mixer_cfg_vp_blend(ctx);
570d8408326SSeung-Woo Kim 	mixer_run(ctx);
571d8408326SSeung-Woo Kim 
572d8408326SSeung-Woo Kim 	spin_unlock_irqrestore(&res->reg_slock, flags);
573d8408326SSeung-Woo Kim 
574c0734fbaSTobias Jakobi 	mixer_regs_dump(ctx);
575d8408326SSeung-Woo Kim 	vp_regs_dump(ctx);
576d8408326SSeung-Woo Kim }
577d8408326SSeung-Woo Kim 
578aaf8b49eSRahul Sharma static void mixer_layer_update(struct mixer_context *ctx)
579aaf8b49eSRahul Sharma {
580aaf8b49eSRahul Sharma 	struct mixer_resources *res = &ctx->mixer_res;
581aaf8b49eSRahul Sharma 
582aaf8b49eSRahul Sharma 	mixer_reg_writemask(res, MXR_CFG, ~0, MXR_CFG_LAYER_UPDATE);
583aaf8b49eSRahul Sharma }
584aaf8b49eSRahul Sharma 
5852eeb2e5eSGustavo Padovan static void mixer_graph_buffer(struct mixer_context *ctx,
5862eeb2e5eSGustavo Padovan 			       struct exynos_drm_plane *plane)
587d8408326SSeung-Woo Kim {
5880114f404SMarek Szyprowski 	struct exynos_drm_plane_state *state =
5890114f404SMarek Szyprowski 				to_exynos_plane_state(plane->base.state);
5902ee35d8bSMarek Szyprowski 	struct drm_display_mode *mode = &state->base.crtc->state->adjusted_mode;
591d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
5920114f404SMarek Szyprowski 	struct drm_framebuffer *fb = state->base.fb;
593e47726a1SMarek Szyprowski 	unsigned int priority = state->base.normalized_zpos + 1;
594d8408326SSeung-Woo Kim 	unsigned long flags;
59540bdfb0aSMarek Szyprowski 	unsigned int win = plane->index;
5962611015cSTobias Jakobi 	unsigned int x_ratio = 0, y_ratio = 0;
597d8408326SSeung-Woo Kim 	unsigned int src_x_offset, src_y_offset, dst_x_offset, dst_y_offset;
598d8408326SSeung-Woo Kim 	dma_addr_t dma_addr;
599d8408326SSeung-Woo Kim 	unsigned int fmt;
600d8408326SSeung-Woo Kim 	u32 val;
601d8408326SSeung-Woo Kim 
602438b74a5SVille Syrjälä 	switch (fb->format->format) {
6037a57ca7cSTobias Jakobi 	case DRM_FORMAT_XRGB4444:
60426a7af3eSTobias Jakobi 	case DRM_FORMAT_ARGB4444:
6057a57ca7cSTobias Jakobi 		fmt = MXR_FORMAT_ARGB4444;
6067a57ca7cSTobias Jakobi 		break;
607d8408326SSeung-Woo Kim 
6087a57ca7cSTobias Jakobi 	case DRM_FORMAT_XRGB1555:
60926a7af3eSTobias Jakobi 	case DRM_FORMAT_ARGB1555:
6107a57ca7cSTobias Jakobi 		fmt = MXR_FORMAT_ARGB1555;
611d8408326SSeung-Woo Kim 		break;
6127a57ca7cSTobias Jakobi 
6137a57ca7cSTobias Jakobi 	case DRM_FORMAT_RGB565:
6147a57ca7cSTobias Jakobi 		fmt = MXR_FORMAT_RGB565;
615d8408326SSeung-Woo Kim 		break;
6167a57ca7cSTobias Jakobi 
6177a57ca7cSTobias Jakobi 	case DRM_FORMAT_XRGB8888:
6187a57ca7cSTobias Jakobi 	case DRM_FORMAT_ARGB8888:
6197a57ca7cSTobias Jakobi 		fmt = MXR_FORMAT_ARGB8888;
6207a57ca7cSTobias Jakobi 		break;
6217a57ca7cSTobias Jakobi 
622d8408326SSeung-Woo Kim 	default:
6237a57ca7cSTobias Jakobi 		DRM_DEBUG_KMS("pixelformat unsupported by mixer\n");
6247a57ca7cSTobias Jakobi 		return;
625d8408326SSeung-Woo Kim 	}
626d8408326SSeung-Woo Kim 
627e463b069SMarek Szyprowski 	/* ratio is already checked by common plane code */
628e463b069SMarek Szyprowski 	x_ratio = state->h_ratio == (1 << 15);
629e463b069SMarek Szyprowski 	y_ratio = state->v_ratio == (1 << 15);
630d8408326SSeung-Woo Kim 
6310114f404SMarek Szyprowski 	dst_x_offset = state->crtc.x;
6320114f404SMarek Szyprowski 	dst_y_offset = state->crtc.y;
633d8408326SSeung-Woo Kim 
634d8408326SSeung-Woo Kim 	/* converting dma address base and source offset */
6350488f50eSMarek Szyprowski 	dma_addr = exynos_drm_fb_dma_addr(fb, 0)
636272725c7SVille Syrjälä 		+ (state->src.x * fb->format->cpp[0])
6370114f404SMarek Szyprowski 		+ (state->src.y * fb->pitches[0]);
638d8408326SSeung-Woo Kim 	src_x_offset = 0;
639d8408326SSeung-Woo Kim 	src_y_offset = 0;
640d8408326SSeung-Woo Kim 
6412eeb2e5eSGustavo Padovan 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
642adeb6f44STobias Jakobi 		__set_bit(MXR_BIT_INTERLACE, &ctx->flags);
643d8408326SSeung-Woo Kim 	else
644adeb6f44STobias Jakobi 		__clear_bit(MXR_BIT_INTERLACE, &ctx->flags);
645d8408326SSeung-Woo Kim 
646d8408326SSeung-Woo Kim 	spin_lock_irqsave(&res->reg_slock, flags);
647d8408326SSeung-Woo Kim 
648d8408326SSeung-Woo Kim 	/* setup format */
649d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_GRAPHIC_CFG(win),
650d8408326SSeung-Woo Kim 		MXR_GRP_CFG_FORMAT_VAL(fmt), MXR_GRP_CFG_FORMAT_MASK);
651d8408326SSeung-Woo Kim 
652d8408326SSeung-Woo Kim 	/* setup geometry */
653adacb228SDaniel Stone 	mixer_reg_write(res, MXR_GRAPHIC_SPAN(win),
654272725c7SVille Syrjälä 			fb->pitches[0] / fb->format->cpp[0]);
655d8408326SSeung-Woo Kim 
656def5e095SRahul Sharma 	/* setup display size */
657def5e095SRahul Sharma 	if (ctx->mxr_ver == MXR_VER_128_0_0_184 &&
6585d3d0995SGustavo Padovan 		win == DEFAULT_WIN) {
6592eeb2e5eSGustavo Padovan 		val  = MXR_MXR_RES_HEIGHT(mode->vdisplay);
6602eeb2e5eSGustavo Padovan 		val |= MXR_MXR_RES_WIDTH(mode->hdisplay);
661def5e095SRahul Sharma 		mixer_reg_write(res, MXR_RESOLUTION, val);
662def5e095SRahul Sharma 	}
663def5e095SRahul Sharma 
6640114f404SMarek Szyprowski 	val  = MXR_GRP_WH_WIDTH(state->src.w);
6650114f404SMarek Szyprowski 	val |= MXR_GRP_WH_HEIGHT(state->src.h);
666d8408326SSeung-Woo Kim 	val |= MXR_GRP_WH_H_SCALE(x_ratio);
667d8408326SSeung-Woo Kim 	val |= MXR_GRP_WH_V_SCALE(y_ratio);
668d8408326SSeung-Woo Kim 	mixer_reg_write(res, MXR_GRAPHIC_WH(win), val);
669d8408326SSeung-Woo Kim 
670d8408326SSeung-Woo Kim 	/* setup offsets in source image */
671d8408326SSeung-Woo Kim 	val  = MXR_GRP_SXY_SX(src_x_offset);
672d8408326SSeung-Woo Kim 	val |= MXR_GRP_SXY_SY(src_y_offset);
673d8408326SSeung-Woo Kim 	mixer_reg_write(res, MXR_GRAPHIC_SXY(win), val);
674d8408326SSeung-Woo Kim 
675d8408326SSeung-Woo Kim 	/* setup offsets in display image */
676d8408326SSeung-Woo Kim 	val  = MXR_GRP_DXY_DX(dst_x_offset);
677d8408326SSeung-Woo Kim 	val |= MXR_GRP_DXY_DY(dst_y_offset);
678d8408326SSeung-Woo Kim 	mixer_reg_write(res, MXR_GRAPHIC_DXY(win), val);
679d8408326SSeung-Woo Kim 
680d8408326SSeung-Woo Kim 	/* set buffer address to mixer */
681d8408326SSeung-Woo Kim 	mixer_reg_write(res, MXR_GRAPHIC_BASE(win), dma_addr);
682d8408326SSeung-Woo Kim 
6832eeb2e5eSGustavo Padovan 	mixer_cfg_scan(ctx, mode->vdisplay);
6842eeb2e5eSGustavo Padovan 	mixer_cfg_rgb_fmt(ctx, mode->vdisplay);
685e47726a1SMarek Szyprowski 	mixer_cfg_layer(ctx, win, priority, true);
686438b74a5SVille Syrjälä 	mixer_cfg_gfx_blend(ctx, win, is_alpha_format(fb->format->format));
687aaf8b49eSRahul Sharma 
688aaf8b49eSRahul Sharma 	/* layer update mandatory for mixer 16.0.33.0 */
689def5e095SRahul Sharma 	if (ctx->mxr_ver == MXR_VER_16_0_33_0 ||
690def5e095SRahul Sharma 		ctx->mxr_ver == MXR_VER_128_0_0_184)
691aaf8b49eSRahul Sharma 		mixer_layer_update(ctx);
692aaf8b49eSRahul Sharma 
693d8408326SSeung-Woo Kim 	mixer_run(ctx);
694d8408326SSeung-Woo Kim 
695d8408326SSeung-Woo Kim 	spin_unlock_irqrestore(&res->reg_slock, flags);
696c0734fbaSTobias Jakobi 
697c0734fbaSTobias Jakobi 	mixer_regs_dump(ctx);
698d8408326SSeung-Woo Kim }
699d8408326SSeung-Woo Kim 
700d8408326SSeung-Woo Kim static void vp_win_reset(struct mixer_context *ctx)
701d8408326SSeung-Woo Kim {
702d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
703a696394cSTobias Jakobi 	unsigned int tries = 100;
704d8408326SSeung-Woo Kim 
705d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_SRESET, VP_SRESET_PROCESSING);
7068646dcb8SDan Carpenter 	while (--tries) {
707d8408326SSeung-Woo Kim 		/* waiting until VP_SRESET_PROCESSING is 0 */
708d8408326SSeung-Woo Kim 		if (~vp_reg_read(res, VP_SRESET) & VP_SRESET_PROCESSING)
709d8408326SSeung-Woo Kim 			break;
71002b3de43STomasz Stanislawski 		mdelay(10);
711d8408326SSeung-Woo Kim 	}
712d8408326SSeung-Woo Kim 	WARN(tries == 0, "failed to reset Video Processor\n");
713d8408326SSeung-Woo Kim }
714d8408326SSeung-Woo Kim 
715cf8fc4f1SJoonyoung Shim static void mixer_win_reset(struct mixer_context *ctx)
716cf8fc4f1SJoonyoung Shim {
717cf8fc4f1SJoonyoung Shim 	struct mixer_resources *res = &ctx->mixer_res;
718cf8fc4f1SJoonyoung Shim 	unsigned long flags;
719cf8fc4f1SJoonyoung Shim 
720cf8fc4f1SJoonyoung Shim 	spin_lock_irqsave(&res->reg_slock, flags);
721cf8fc4f1SJoonyoung Shim 
722cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_CFG, MXR_CFG_DST_HDMI, MXR_CFG_DST_MASK);
723cf8fc4f1SJoonyoung Shim 
724cf8fc4f1SJoonyoung Shim 	/* set output in RGB888 mode */
725cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_CFG, MXR_CFG_OUT_RGB888, MXR_CFG_OUT_MASK);
726cf8fc4f1SJoonyoung Shim 
727cf8fc4f1SJoonyoung Shim 	/* 16 beat burst in DMA */
728cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_STATUS, MXR_STATUS_16_BURST,
729cf8fc4f1SJoonyoung Shim 		MXR_STATUS_BURST_MASK);
730cf8fc4f1SJoonyoung Shim 
731a2cb911eSMarek Szyprowski 	/* reset default layer priority */
732a2cb911eSMarek Szyprowski 	mixer_reg_write(res, MXR_LAYER_CFG, 0);
733cf8fc4f1SJoonyoung Shim 
7342a6e4cd5STobias Jakobi 	/* set all background colors to RGB (0,0,0) */
7352a6e4cd5STobias Jakobi 	mixer_reg_write(res, MXR_BG_COLOR0, MXR_YCBCR_VAL(0, 128, 128));
7362a6e4cd5STobias Jakobi 	mixer_reg_write(res, MXR_BG_COLOR1, MXR_YCBCR_VAL(0, 128, 128));
7372a6e4cd5STobias Jakobi 	mixer_reg_write(res, MXR_BG_COLOR2, MXR_YCBCR_VAL(0, 128, 128));
738cf8fc4f1SJoonyoung Shim 
739adeb6f44STobias Jakobi 	if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags)) {
740cf8fc4f1SJoonyoung Shim 		/* configuration of Video Processor Registers */
741cf8fc4f1SJoonyoung Shim 		vp_win_reset(ctx);
742cf8fc4f1SJoonyoung Shim 		vp_default_filter(res);
7431b8e5747SRahul Sharma 	}
744cf8fc4f1SJoonyoung Shim 
745cf8fc4f1SJoonyoung Shim 	/* disable all layers */
746cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP0_ENABLE);
747cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP1_ENABLE);
748adeb6f44STobias Jakobi 	if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags))
749cf8fc4f1SJoonyoung Shim 		mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_VP_ENABLE);
750cf8fc4f1SJoonyoung Shim 
751cf8fc4f1SJoonyoung Shim 	spin_unlock_irqrestore(&res->reg_slock, flags);
752cf8fc4f1SJoonyoung Shim }
753cf8fc4f1SJoonyoung Shim 
7544551789fSSean Paul static irqreturn_t mixer_irq_handler(int irq, void *arg)
7554551789fSSean Paul {
7564551789fSSean Paul 	struct mixer_context *ctx = arg;
7574551789fSSean Paul 	struct mixer_resources *res = &ctx->mixer_res;
7584551789fSSean Paul 	u32 val, base, shadow;
7594551789fSSean Paul 
7604551789fSSean Paul 	spin_lock(&res->reg_slock);
7614551789fSSean Paul 
7624551789fSSean Paul 	/* read interrupt status for handling and clearing flags for VSYNC */
7634551789fSSean Paul 	val = mixer_reg_read(res, MXR_INT_STATUS);
7644551789fSSean Paul 
7654551789fSSean Paul 	/* handling VSYNC */
7664551789fSSean Paul 	if (val & MXR_INT_STATUS_VSYNC) {
76781a464dfSAndrzej Hajda 		/* vsync interrupt use different bit for read and clear */
76881a464dfSAndrzej Hajda 		val |= MXR_INT_CLEAR_VSYNC;
76981a464dfSAndrzej Hajda 		val &= ~MXR_INT_STATUS_VSYNC;
77081a464dfSAndrzej Hajda 
7714551789fSSean Paul 		/* interlace scan need to check shadow register */
772adeb6f44STobias Jakobi 		if (test_bit(MXR_BIT_INTERLACE, &ctx->flags)) {
7734551789fSSean Paul 			base = mixer_reg_read(res, MXR_GRAPHIC_BASE(0));
7744551789fSSean Paul 			shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(0));
7754551789fSSean Paul 			if (base != shadow)
7764551789fSSean Paul 				goto out;
7774551789fSSean Paul 
7784551789fSSean Paul 			base = mixer_reg_read(res, MXR_GRAPHIC_BASE(1));
7794551789fSSean Paul 			shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(1));
7804551789fSSean Paul 			if (base != shadow)
7814551789fSSean Paul 				goto out;
7824551789fSSean Paul 		}
7834551789fSSean Paul 
784eafd540aSGustavo Padovan 		drm_crtc_handle_vblank(&ctx->crtc->base);
7854551789fSSean Paul 	}
7864551789fSSean Paul 
7874551789fSSean Paul out:
7884551789fSSean Paul 	/* clear interrupts */
7894551789fSSean Paul 	mixer_reg_write(res, MXR_INT_STATUS, val);
7904551789fSSean Paul 
7914551789fSSean Paul 	spin_unlock(&res->reg_slock);
7924551789fSSean Paul 
7934551789fSSean Paul 	return IRQ_HANDLED;
7944551789fSSean Paul }
7954551789fSSean Paul 
7964551789fSSean Paul static int mixer_resources_init(struct mixer_context *mixer_ctx)
7974551789fSSean Paul {
7984551789fSSean Paul 	struct device *dev = &mixer_ctx->pdev->dev;
7994551789fSSean Paul 	struct mixer_resources *mixer_res = &mixer_ctx->mixer_res;
8004551789fSSean Paul 	struct resource *res;
8014551789fSSean Paul 	int ret;
8024551789fSSean Paul 
8034551789fSSean Paul 	spin_lock_init(&mixer_res->reg_slock);
8044551789fSSean Paul 
8054551789fSSean Paul 	mixer_res->mixer = devm_clk_get(dev, "mixer");
8064551789fSSean Paul 	if (IS_ERR(mixer_res->mixer)) {
8074551789fSSean Paul 		dev_err(dev, "failed to get clock 'mixer'\n");
8084551789fSSean Paul 		return -ENODEV;
8094551789fSSean Paul 	}
8104551789fSSean Paul 
81104427ec5SMarek Szyprowski 	mixer_res->hdmi = devm_clk_get(dev, "hdmi");
81204427ec5SMarek Szyprowski 	if (IS_ERR(mixer_res->hdmi)) {
81304427ec5SMarek Szyprowski 		dev_err(dev, "failed to get clock 'hdmi'\n");
81404427ec5SMarek Szyprowski 		return PTR_ERR(mixer_res->hdmi);
81504427ec5SMarek Szyprowski 	}
81604427ec5SMarek Szyprowski 
8174551789fSSean Paul 	mixer_res->sclk_hdmi = devm_clk_get(dev, "sclk_hdmi");
8184551789fSSean Paul 	if (IS_ERR(mixer_res->sclk_hdmi)) {
8194551789fSSean Paul 		dev_err(dev, "failed to get clock 'sclk_hdmi'\n");
8204551789fSSean Paul 		return -ENODEV;
8214551789fSSean Paul 	}
8224551789fSSean Paul 	res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 0);
8234551789fSSean Paul 	if (res == NULL) {
8244551789fSSean Paul 		dev_err(dev, "get memory resource failed.\n");
8254551789fSSean Paul 		return -ENXIO;
8264551789fSSean Paul 	}
8274551789fSSean Paul 
8284551789fSSean Paul 	mixer_res->mixer_regs = devm_ioremap(dev, res->start,
8294551789fSSean Paul 							resource_size(res));
8304551789fSSean Paul 	if (mixer_res->mixer_regs == NULL) {
8314551789fSSean Paul 		dev_err(dev, "register mapping failed.\n");
8324551789fSSean Paul 		return -ENXIO;
8334551789fSSean Paul 	}
8344551789fSSean Paul 
8354551789fSSean Paul 	res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_IRQ, 0);
8364551789fSSean Paul 	if (res == NULL) {
8374551789fSSean Paul 		dev_err(dev, "get interrupt resource failed.\n");
8384551789fSSean Paul 		return -ENXIO;
8394551789fSSean Paul 	}
8404551789fSSean Paul 
8414551789fSSean Paul 	ret = devm_request_irq(dev, res->start, mixer_irq_handler,
8424551789fSSean Paul 						0, "drm_mixer", mixer_ctx);
8434551789fSSean Paul 	if (ret) {
8444551789fSSean Paul 		dev_err(dev, "request interrupt failed.\n");
8454551789fSSean Paul 		return ret;
8464551789fSSean Paul 	}
8474551789fSSean Paul 	mixer_res->irq = res->start;
8484551789fSSean Paul 
8494551789fSSean Paul 	return 0;
8504551789fSSean Paul }
8514551789fSSean Paul 
8524551789fSSean Paul static int vp_resources_init(struct mixer_context *mixer_ctx)
8534551789fSSean Paul {
8544551789fSSean Paul 	struct device *dev = &mixer_ctx->pdev->dev;
8554551789fSSean Paul 	struct mixer_resources *mixer_res = &mixer_ctx->mixer_res;
8564551789fSSean Paul 	struct resource *res;
8574551789fSSean Paul 
8584551789fSSean Paul 	mixer_res->vp = devm_clk_get(dev, "vp");
8594551789fSSean Paul 	if (IS_ERR(mixer_res->vp)) {
8604551789fSSean Paul 		dev_err(dev, "failed to get clock 'vp'\n");
8614551789fSSean Paul 		return -ENODEV;
8624551789fSSean Paul 	}
863ff830c96SMarek Szyprowski 
864adeb6f44STobias Jakobi 	if (test_bit(MXR_BIT_HAS_SCLK, &mixer_ctx->flags)) {
8654551789fSSean Paul 		mixer_res->sclk_mixer = devm_clk_get(dev, "sclk_mixer");
8664551789fSSean Paul 		if (IS_ERR(mixer_res->sclk_mixer)) {
8674551789fSSean Paul 			dev_err(dev, "failed to get clock 'sclk_mixer'\n");
8684551789fSSean Paul 			return -ENODEV;
8694551789fSSean Paul 		}
870ff830c96SMarek Szyprowski 		mixer_res->mout_mixer = devm_clk_get(dev, "mout_mixer");
871ff830c96SMarek Szyprowski 		if (IS_ERR(mixer_res->mout_mixer)) {
872ff830c96SMarek Szyprowski 			dev_err(dev, "failed to get clock 'mout_mixer'\n");
8734551789fSSean Paul 			return -ENODEV;
8744551789fSSean Paul 		}
8754551789fSSean Paul 
876ff830c96SMarek Szyprowski 		if (mixer_res->sclk_hdmi && mixer_res->mout_mixer)
877ff830c96SMarek Szyprowski 			clk_set_parent(mixer_res->mout_mixer,
878ff830c96SMarek Szyprowski 				       mixer_res->sclk_hdmi);
879ff830c96SMarek Szyprowski 	}
8804551789fSSean Paul 
8814551789fSSean Paul 	res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 1);
8824551789fSSean Paul 	if (res == NULL) {
8834551789fSSean Paul 		dev_err(dev, "get memory resource failed.\n");
8844551789fSSean Paul 		return -ENXIO;
8854551789fSSean Paul 	}
8864551789fSSean Paul 
8874551789fSSean Paul 	mixer_res->vp_regs = devm_ioremap(dev, res->start,
8884551789fSSean Paul 							resource_size(res));
8894551789fSSean Paul 	if (mixer_res->vp_regs == NULL) {
8904551789fSSean Paul 		dev_err(dev, "register mapping failed.\n");
8914551789fSSean Paul 		return -ENXIO;
8924551789fSSean Paul 	}
8934551789fSSean Paul 
8944551789fSSean Paul 	return 0;
8954551789fSSean Paul }
8964551789fSSean Paul 
89793bca243SGustavo Padovan static int mixer_initialize(struct mixer_context *mixer_ctx,
898f37cd5e8SInki Dae 			struct drm_device *drm_dev)
8994551789fSSean Paul {
9004551789fSSean Paul 	int ret;
901f37cd5e8SInki Dae 	struct exynos_drm_private *priv;
902f37cd5e8SInki Dae 	priv = drm_dev->dev_private;
9034551789fSSean Paul 
904eb88e422SGustavo Padovan 	mixer_ctx->drm_dev = drm_dev;
9054551789fSSean Paul 
9064551789fSSean Paul 	/* acquire resources: regs, irqs, clocks */
9074551789fSSean Paul 	ret = mixer_resources_init(mixer_ctx);
9084551789fSSean Paul 	if (ret) {
9094551789fSSean Paul 		DRM_ERROR("mixer_resources_init failed ret=%d\n", ret);
9104551789fSSean Paul 		return ret;
9114551789fSSean Paul 	}
9124551789fSSean Paul 
913adeb6f44STobias Jakobi 	if (test_bit(MXR_BIT_VP_ENABLED, &mixer_ctx->flags)) {
9144551789fSSean Paul 		/* acquire vp resources: regs, irqs, clocks */
9154551789fSSean Paul 		ret = vp_resources_init(mixer_ctx);
9164551789fSSean Paul 		if (ret) {
9174551789fSSean Paul 			DRM_ERROR("vp_resources_init failed ret=%d\n", ret);
9184551789fSSean Paul 			return ret;
9194551789fSSean Paul 		}
9204551789fSSean Paul 	}
9214551789fSSean Paul 
922f44d3d2fSAndrzej Hajda 	return drm_iommu_attach_device(drm_dev, mixer_ctx->dev);
9231055b39fSInki Dae }
9241055b39fSInki Dae 
92593bca243SGustavo Padovan static void mixer_ctx_remove(struct mixer_context *mixer_ctx)
926d8408326SSeung-Woo Kim {
927f041b257SSean Paul 	drm_iommu_detach_device(mixer_ctx->drm_dev, mixer_ctx->dev);
928f041b257SSean Paul }
929f041b257SSean Paul 
93093bca243SGustavo Padovan static int mixer_enable_vblank(struct exynos_drm_crtc *crtc)
931f041b257SSean Paul {
93293bca243SGustavo Padovan 	struct mixer_context *mixer_ctx = crtc->ctx;
933d8408326SSeung-Woo Kim 	struct mixer_resources *res = &mixer_ctx->mixer_res;
934d8408326SSeung-Woo Kim 
9350df5e4acSAndrzej Hajda 	__set_bit(MXR_BIT_VSYNC, &mixer_ctx->flags);
9360df5e4acSAndrzej Hajda 	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
937f041b257SSean Paul 		return 0;
938d8408326SSeung-Woo Kim 
939d8408326SSeung-Woo Kim 	/* enable vsync interrupt */
940fc073248SAndrzej Hajda 	mixer_reg_writemask(res, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC);
941fc073248SAndrzej Hajda 	mixer_reg_writemask(res, MXR_INT_EN, ~0, MXR_INT_EN_VSYNC);
942d8408326SSeung-Woo Kim 
943d8408326SSeung-Woo Kim 	return 0;
944d8408326SSeung-Woo Kim }
945d8408326SSeung-Woo Kim 
94693bca243SGustavo Padovan static void mixer_disable_vblank(struct exynos_drm_crtc *crtc)
947d8408326SSeung-Woo Kim {
94893bca243SGustavo Padovan 	struct mixer_context *mixer_ctx = crtc->ctx;
949d8408326SSeung-Woo Kim 	struct mixer_resources *res = &mixer_ctx->mixer_res;
950d8408326SSeung-Woo Kim 
9510df5e4acSAndrzej Hajda 	__clear_bit(MXR_BIT_VSYNC, &mixer_ctx->flags);
9520df5e4acSAndrzej Hajda 
9530df5e4acSAndrzej Hajda 	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
954947710c6SAndrzej Hajda 		return;
955947710c6SAndrzej Hajda 
956d8408326SSeung-Woo Kim 	/* disable vsync interrupt */
957fc073248SAndrzej Hajda 	mixer_reg_writemask(res, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC);
958d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_INT_EN, 0, MXR_INT_EN_VSYNC);
959d8408326SSeung-Woo Kim }
960d8408326SSeung-Woo Kim 
9613dbaab16SMarek Szyprowski static void mixer_atomic_begin(struct exynos_drm_crtc *crtc)
9623dbaab16SMarek Szyprowski {
9633dbaab16SMarek Szyprowski 	struct mixer_context *mixer_ctx = crtc->ctx;
9643dbaab16SMarek Szyprowski 
9653dbaab16SMarek Szyprowski 	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
9663dbaab16SMarek Szyprowski 		return;
9673dbaab16SMarek Szyprowski 
9683dbaab16SMarek Szyprowski 	mixer_vsync_set_update(mixer_ctx, false);
9693dbaab16SMarek Szyprowski }
9703dbaab16SMarek Szyprowski 
9711e1d1393SGustavo Padovan static void mixer_update_plane(struct exynos_drm_crtc *crtc,
9721e1d1393SGustavo Padovan 			       struct exynos_drm_plane *plane)
973d8408326SSeung-Woo Kim {
97493bca243SGustavo Padovan 	struct mixer_context *mixer_ctx = crtc->ctx;
975d8408326SSeung-Woo Kim 
97640bdfb0aSMarek Szyprowski 	DRM_DEBUG_KMS("win: %d\n", plane->index);
977d8408326SSeung-Woo Kim 
978a44652e8SAndrzej Hajda 	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
979dda9012bSShirish S 		return;
980dda9012bSShirish S 
9815e68fef2SMarek Szyprowski 	if (plane->index == VP_DEFAULT_WIN)
9822eeb2e5eSGustavo Padovan 		vp_video_buffer(mixer_ctx, plane);
983d8408326SSeung-Woo Kim 	else
9842eeb2e5eSGustavo Padovan 		mixer_graph_buffer(mixer_ctx, plane);
985d8408326SSeung-Woo Kim }
986d8408326SSeung-Woo Kim 
9871e1d1393SGustavo Padovan static void mixer_disable_plane(struct exynos_drm_crtc *crtc,
9881e1d1393SGustavo Padovan 				struct exynos_drm_plane *plane)
989d8408326SSeung-Woo Kim {
99093bca243SGustavo Padovan 	struct mixer_context *mixer_ctx = crtc->ctx;
991d8408326SSeung-Woo Kim 	struct mixer_resources *res = &mixer_ctx->mixer_res;
992d8408326SSeung-Woo Kim 	unsigned long flags;
993d8408326SSeung-Woo Kim 
99440bdfb0aSMarek Szyprowski 	DRM_DEBUG_KMS("win: %d\n", plane->index);
995d8408326SSeung-Woo Kim 
996a44652e8SAndrzej Hajda 	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
997db43fd16SPrathyush K 		return;
998db43fd16SPrathyush K 
999d8408326SSeung-Woo Kim 	spin_lock_irqsave(&res->reg_slock, flags);
1000a2cb911eSMarek Szyprowski 	mixer_cfg_layer(mixer_ctx, plane->index, 0, false);
10013dbaab16SMarek Szyprowski 	spin_unlock_irqrestore(&res->reg_slock, flags);
10023dbaab16SMarek Szyprowski }
10033dbaab16SMarek Szyprowski 
10043dbaab16SMarek Szyprowski static void mixer_atomic_flush(struct exynos_drm_crtc *crtc)
10053dbaab16SMarek Szyprowski {
10063dbaab16SMarek Szyprowski 	struct mixer_context *mixer_ctx = crtc->ctx;
10073dbaab16SMarek Szyprowski 
10083dbaab16SMarek Szyprowski 	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
10093dbaab16SMarek Szyprowski 		return;
1010d8408326SSeung-Woo Kim 
1011d8408326SSeung-Woo Kim 	mixer_vsync_set_update(mixer_ctx, true);
1012a392276dSAndrzej Hajda 	exynos_crtc_handle_event(crtc);
1013d8408326SSeung-Woo Kim }
1014d8408326SSeung-Woo Kim 
10153cecda03SGustavo Padovan static void mixer_enable(struct exynos_drm_crtc *crtc)
1016db43fd16SPrathyush K {
10173cecda03SGustavo Padovan 	struct mixer_context *ctx = crtc->ctx;
1018db43fd16SPrathyush K 	struct mixer_resources *res = &ctx->mixer_res;
1019db43fd16SPrathyush K 
1020a44652e8SAndrzej Hajda 	if (test_bit(MXR_BIT_POWERED, &ctx->flags))
1021db43fd16SPrathyush K 		return;
1022db43fd16SPrathyush K 
1023af65c804SSean Paul 	pm_runtime_get_sync(ctx->dev);
1024af65c804SSean Paul 
1025a121d179SAndrzej Hajda 	exynos_drm_pipe_clk_enable(crtc, true);
1026a121d179SAndrzej Hajda 
10273dbaab16SMarek Szyprowski 	mixer_vsync_set_update(ctx, false);
10283dbaab16SMarek Szyprowski 
1029d74ed937SRahul Sharma 	mixer_reg_writemask(res, MXR_STATUS, ~0, MXR_STATUS_SOFT_RESET);
1030d74ed937SRahul Sharma 
10310df5e4acSAndrzej Hajda 	if (test_bit(MXR_BIT_VSYNC, &ctx->flags)) {
1032fc073248SAndrzej Hajda 		mixer_reg_writemask(res, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC);
10330df5e4acSAndrzej Hajda 		mixer_reg_writemask(res, MXR_INT_EN, ~0, MXR_INT_EN_VSYNC);
10340df5e4acSAndrzej Hajda 	}
1035db43fd16SPrathyush K 	mixer_win_reset(ctx);
1036ccf034a9SGustavo Padovan 
10373dbaab16SMarek Szyprowski 	mixer_vsync_set_update(ctx, true);
10383dbaab16SMarek Szyprowski 
1039ccf034a9SGustavo Padovan 	set_bit(MXR_BIT_POWERED, &ctx->flags);
1040db43fd16SPrathyush K }
1041db43fd16SPrathyush K 
10423cecda03SGustavo Padovan static void mixer_disable(struct exynos_drm_crtc *crtc)
1043db43fd16SPrathyush K {
10443cecda03SGustavo Padovan 	struct mixer_context *ctx = crtc->ctx;
1045c329f667SJoonyoung Shim 	int i;
1046db43fd16SPrathyush K 
1047a44652e8SAndrzej Hajda 	if (!test_bit(MXR_BIT_POWERED, &ctx->flags))
1048b4bfa3c7SRahul Sharma 		return;
1049db43fd16SPrathyush K 
1050381be025SRahul Sharma 	mixer_stop(ctx);
1051c0734fbaSTobias Jakobi 	mixer_regs_dump(ctx);
1052c329f667SJoonyoung Shim 
1053c329f667SJoonyoung Shim 	for (i = 0; i < MIXER_WIN_NR; i++)
10541e1d1393SGustavo Padovan 		mixer_disable_plane(crtc, &ctx->planes[i]);
1055db43fd16SPrathyush K 
1056a121d179SAndrzej Hajda 	exynos_drm_pipe_clk_enable(crtc, false);
1057a121d179SAndrzej Hajda 
1058ccf034a9SGustavo Padovan 	pm_runtime_put(ctx->dev);
1059ccf034a9SGustavo Padovan 
1060a44652e8SAndrzej Hajda 	clear_bit(MXR_BIT_POWERED, &ctx->flags);
1061db43fd16SPrathyush K }
1062db43fd16SPrathyush K 
1063f041b257SSean Paul /* Only valid for Mixer version 16.0.33.0 */
10643ae24362SAndrzej Hajda static int mixer_atomic_check(struct exynos_drm_crtc *crtc,
10653ae24362SAndrzej Hajda 		       struct drm_crtc_state *state)
1066f041b257SSean Paul {
10673ae24362SAndrzej Hajda 	struct drm_display_mode *mode = &state->adjusted_mode;
1068f041b257SSean Paul 	u32 w, h;
1069f041b257SSean Paul 
1070f041b257SSean Paul 	w = mode->hdisplay;
1071f041b257SSean Paul 	h = mode->vdisplay;
1072f041b257SSean Paul 
1073f041b257SSean Paul 	DRM_DEBUG_KMS("xres=%d, yres=%d, refresh=%d, intl=%d\n",
1074f041b257SSean Paul 		mode->hdisplay, mode->vdisplay, mode->vrefresh,
1075f041b257SSean Paul 		(mode->flags & DRM_MODE_FLAG_INTERLACE) ? 1 : 0);
1076f041b257SSean Paul 
1077f041b257SSean Paul 	if ((w >= 464 && w <= 720 && h >= 261 && h <= 576) ||
1078f041b257SSean Paul 		(w >= 1024 && w <= 1280 && h >= 576 && h <= 720) ||
1079f041b257SSean Paul 		(w >= 1664 && w <= 1920 && h >= 936 && h <= 1080))
1080f041b257SSean Paul 		return 0;
1081f041b257SSean Paul 
1082f041b257SSean Paul 	return -EINVAL;
1083f041b257SSean Paul }
1084f041b257SSean Paul 
1085f3aaf762SKrzysztof Kozlowski static const struct exynos_drm_crtc_ops mixer_crtc_ops = {
10863cecda03SGustavo Padovan 	.enable			= mixer_enable,
10873cecda03SGustavo Padovan 	.disable		= mixer_disable,
1088d8408326SSeung-Woo Kim 	.enable_vblank		= mixer_enable_vblank,
1089d8408326SSeung-Woo Kim 	.disable_vblank		= mixer_disable_vblank,
10903dbaab16SMarek Szyprowski 	.atomic_begin		= mixer_atomic_begin,
10919cc7610aSGustavo Padovan 	.update_plane		= mixer_update_plane,
10929cc7610aSGustavo Padovan 	.disable_plane		= mixer_disable_plane,
10933dbaab16SMarek Szyprowski 	.atomic_flush		= mixer_atomic_flush,
10943ae24362SAndrzej Hajda 	.atomic_check		= mixer_atomic_check,
1095f041b257SSean Paul };
10960ea6822fSRahul Sharma 
1097*5e6cc1c5SArvind Yadav static const struct mixer_drv_data exynos5420_mxr_drv_data = {
1098def5e095SRahul Sharma 	.version = MXR_VER_128_0_0_184,
1099def5e095SRahul Sharma 	.is_vp_enabled = 0,
1100def5e095SRahul Sharma };
1101def5e095SRahul Sharma 
1102*5e6cc1c5SArvind Yadav static const struct mixer_drv_data exynos5250_mxr_drv_data = {
1103aaf8b49eSRahul Sharma 	.version = MXR_VER_16_0_33_0,
1104aaf8b49eSRahul Sharma 	.is_vp_enabled = 0,
1105aaf8b49eSRahul Sharma };
1106aaf8b49eSRahul Sharma 
1107*5e6cc1c5SArvind Yadav static const struct mixer_drv_data exynos4212_mxr_drv_data = {
1108ff830c96SMarek Szyprowski 	.version = MXR_VER_0_0_0_16,
1109ff830c96SMarek Szyprowski 	.is_vp_enabled = 1,
1110ff830c96SMarek Szyprowski };
1111ff830c96SMarek Szyprowski 
1112*5e6cc1c5SArvind Yadav static const struct mixer_drv_data exynos4210_mxr_drv_data = {
11131e123441SRahul Sharma 	.version = MXR_VER_0_0_0_16,
11141b8e5747SRahul Sharma 	.is_vp_enabled = 1,
1115ff830c96SMarek Szyprowski 	.has_sclk = 1,
11161e123441SRahul Sharma };
11171e123441SRahul Sharma 
1118*5e6cc1c5SArvind Yadav static const struct of_device_id mixer_match_types[] = {
1119aaf8b49eSRahul Sharma 	{
1120ff830c96SMarek Szyprowski 		.compatible = "samsung,exynos4210-mixer",
1121ff830c96SMarek Szyprowski 		.data	= &exynos4210_mxr_drv_data,
1122ff830c96SMarek Szyprowski 	}, {
1123ff830c96SMarek Szyprowski 		.compatible = "samsung,exynos4212-mixer",
1124ff830c96SMarek Szyprowski 		.data	= &exynos4212_mxr_drv_data,
1125ff830c96SMarek Szyprowski 	}, {
1126aaf8b49eSRahul Sharma 		.compatible = "samsung,exynos5-mixer",
1127cc57caf0SRahul Sharma 		.data	= &exynos5250_mxr_drv_data,
1128cc57caf0SRahul Sharma 	}, {
1129cc57caf0SRahul Sharma 		.compatible = "samsung,exynos5250-mixer",
1130cc57caf0SRahul Sharma 		.data	= &exynos5250_mxr_drv_data,
1131aaf8b49eSRahul Sharma 	}, {
1132def5e095SRahul Sharma 		.compatible = "samsung,exynos5420-mixer",
1133def5e095SRahul Sharma 		.data	= &exynos5420_mxr_drv_data,
1134def5e095SRahul Sharma 	}, {
11351e123441SRahul Sharma 		/* end node */
11361e123441SRahul Sharma 	}
11371e123441SRahul Sharma };
113839b58a39SSjoerd Simons MODULE_DEVICE_TABLE(of, mixer_match_types);
11391e123441SRahul Sharma 
1140f37cd5e8SInki Dae static int mixer_bind(struct device *dev, struct device *manager, void *data)
1141d8408326SSeung-Woo Kim {
11428103ef1bSAndrzej Hajda 	struct mixer_context *ctx = dev_get_drvdata(dev);
1143f37cd5e8SInki Dae 	struct drm_device *drm_dev = data;
11447ee14cdcSGustavo Padovan 	struct exynos_drm_plane *exynos_plane;
1145fd2d2fc2SMarek Szyprowski 	unsigned int i;
11466e2a3b66SGustavo Padovan 	int ret;
1147d8408326SSeung-Woo Kim 
1148e2dc3f72SAlban Browaeys 	ret = mixer_initialize(ctx, drm_dev);
1149e2dc3f72SAlban Browaeys 	if (ret)
1150e2dc3f72SAlban Browaeys 		return ret;
1151e2dc3f72SAlban Browaeys 
1152fd2d2fc2SMarek Szyprowski 	for (i = 0; i < MIXER_WIN_NR; i++) {
1153adeb6f44STobias Jakobi 		if (i == VP_DEFAULT_WIN && !test_bit(MXR_BIT_VP_ENABLED,
1154adeb6f44STobias Jakobi 						     &ctx->flags))
1155ab144201SMarek Szyprowski 			continue;
1156ab144201SMarek Szyprowski 
115740bdfb0aSMarek Szyprowski 		ret = exynos_plane_init(drm_dev, &ctx->planes[i], i,
11582c82607bSAndrzej Hajda 					&plane_configs[i]);
11597ee14cdcSGustavo Padovan 		if (ret)
11607ee14cdcSGustavo Padovan 			return ret;
11617ee14cdcSGustavo Padovan 	}
11627ee14cdcSGustavo Padovan 
11635d3d0995SGustavo Padovan 	exynos_plane = &ctx->planes[DEFAULT_WIN];
11647ee14cdcSGustavo Padovan 	ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
1165d644951cSAndrzej Hajda 			EXYNOS_DISPLAY_TYPE_HDMI, &mixer_crtc_ops, ctx);
116693bca243SGustavo Padovan 	if (IS_ERR(ctx->crtc)) {
1167e2dc3f72SAlban Browaeys 		mixer_ctx_remove(ctx);
116893bca243SGustavo Padovan 		ret = PTR_ERR(ctx->crtc);
116993bca243SGustavo Padovan 		goto free_ctx;
11708103ef1bSAndrzej Hajda 	}
11718103ef1bSAndrzej Hajda 
11728103ef1bSAndrzej Hajda 	return 0;
117393bca243SGustavo Padovan 
117493bca243SGustavo Padovan free_ctx:
117593bca243SGustavo Padovan 	devm_kfree(dev, ctx);
117693bca243SGustavo Padovan 	return ret;
11778103ef1bSAndrzej Hajda }
11788103ef1bSAndrzej Hajda 
11798103ef1bSAndrzej Hajda static void mixer_unbind(struct device *dev, struct device *master, void *data)
11808103ef1bSAndrzej Hajda {
11818103ef1bSAndrzej Hajda 	struct mixer_context *ctx = dev_get_drvdata(dev);
11828103ef1bSAndrzej Hajda 
118393bca243SGustavo Padovan 	mixer_ctx_remove(ctx);
11848103ef1bSAndrzej Hajda }
11858103ef1bSAndrzej Hajda 
11868103ef1bSAndrzej Hajda static const struct component_ops mixer_component_ops = {
11878103ef1bSAndrzej Hajda 	.bind	= mixer_bind,
11888103ef1bSAndrzej Hajda 	.unbind	= mixer_unbind,
11898103ef1bSAndrzej Hajda };
11908103ef1bSAndrzej Hajda 
11918103ef1bSAndrzej Hajda static int mixer_probe(struct platform_device *pdev)
11928103ef1bSAndrzej Hajda {
11938103ef1bSAndrzej Hajda 	struct device *dev = &pdev->dev;
119448f6155aSMarek Szyprowski 	const struct mixer_drv_data *drv;
11958103ef1bSAndrzej Hajda 	struct mixer_context *ctx;
11968103ef1bSAndrzej Hajda 	int ret;
1197d8408326SSeung-Woo Kim 
1198f041b257SSean Paul 	ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL);
1199f041b257SSean Paul 	if (!ctx) {
1200f041b257SSean Paul 		DRM_ERROR("failed to alloc mixer context.\n");
1201d8408326SSeung-Woo Kim 		return -ENOMEM;
1202f041b257SSean Paul 	}
1203d8408326SSeung-Woo Kim 
120448f6155aSMarek Szyprowski 	drv = of_device_get_match_data(dev);
1205aaf8b49eSRahul Sharma 
12064551789fSSean Paul 	ctx->pdev = pdev;
1207d873ab99SSeung-Woo Kim 	ctx->dev = dev;
12081e123441SRahul Sharma 	ctx->mxr_ver = drv->version;
1209d8408326SSeung-Woo Kim 
1210adeb6f44STobias Jakobi 	if (drv->is_vp_enabled)
1211adeb6f44STobias Jakobi 		__set_bit(MXR_BIT_VP_ENABLED, &ctx->flags);
1212adeb6f44STobias Jakobi 	if (drv->has_sclk)
1213adeb6f44STobias Jakobi 		__set_bit(MXR_BIT_HAS_SCLK, &ctx->flags);
1214adeb6f44STobias Jakobi 
12158103ef1bSAndrzej Hajda 	platform_set_drvdata(pdev, ctx);
1216df5225bcSInki Dae 
1217df5225bcSInki Dae 	ret = component_add(&pdev->dev, &mixer_component_ops);
121886650408SAndrzej Hajda 	if (!ret)
12198103ef1bSAndrzej Hajda 		pm_runtime_enable(dev);
1220df5225bcSInki Dae 
1221df5225bcSInki Dae 	return ret;
1222f37cd5e8SInki Dae }
1223f37cd5e8SInki Dae 
1224d8408326SSeung-Woo Kim static int mixer_remove(struct platform_device *pdev)
1225d8408326SSeung-Woo Kim {
12268103ef1bSAndrzej Hajda 	pm_runtime_disable(&pdev->dev);
12278103ef1bSAndrzej Hajda 
1228df5225bcSInki Dae 	component_del(&pdev->dev, &mixer_component_ops);
1229df5225bcSInki Dae 
1230d8408326SSeung-Woo Kim 	return 0;
1231d8408326SSeung-Woo Kim }
1232d8408326SSeung-Woo Kim 
1233e0fea7e7SArnd Bergmann static int __maybe_unused exynos_mixer_suspend(struct device *dev)
1234ccf034a9SGustavo Padovan {
1235ccf034a9SGustavo Padovan 	struct mixer_context *ctx = dev_get_drvdata(dev);
1236ccf034a9SGustavo Padovan 	struct mixer_resources *res = &ctx->mixer_res;
1237ccf034a9SGustavo Padovan 
1238ccf034a9SGustavo Padovan 	clk_disable_unprepare(res->hdmi);
1239ccf034a9SGustavo Padovan 	clk_disable_unprepare(res->mixer);
1240adeb6f44STobias Jakobi 	if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags)) {
1241ccf034a9SGustavo Padovan 		clk_disable_unprepare(res->vp);
1242adeb6f44STobias Jakobi 		if (test_bit(MXR_BIT_HAS_SCLK, &ctx->flags))
1243ccf034a9SGustavo Padovan 			clk_disable_unprepare(res->sclk_mixer);
1244ccf034a9SGustavo Padovan 	}
1245ccf034a9SGustavo Padovan 
1246ccf034a9SGustavo Padovan 	return 0;
1247ccf034a9SGustavo Padovan }
1248ccf034a9SGustavo Padovan 
1249e0fea7e7SArnd Bergmann static int __maybe_unused exynos_mixer_resume(struct device *dev)
1250ccf034a9SGustavo Padovan {
1251ccf034a9SGustavo Padovan 	struct mixer_context *ctx = dev_get_drvdata(dev);
1252ccf034a9SGustavo Padovan 	struct mixer_resources *res = &ctx->mixer_res;
1253ccf034a9SGustavo Padovan 	int ret;
1254ccf034a9SGustavo Padovan 
1255ccf034a9SGustavo Padovan 	ret = clk_prepare_enable(res->mixer);
1256ccf034a9SGustavo Padovan 	if (ret < 0) {
1257ccf034a9SGustavo Padovan 		DRM_ERROR("Failed to prepare_enable the mixer clk [%d]\n", ret);
1258ccf034a9SGustavo Padovan 		return ret;
1259ccf034a9SGustavo Padovan 	}
1260ccf034a9SGustavo Padovan 	ret = clk_prepare_enable(res->hdmi);
1261ccf034a9SGustavo Padovan 	if (ret < 0) {
1262ccf034a9SGustavo Padovan 		DRM_ERROR("Failed to prepare_enable the hdmi clk [%d]\n", ret);
1263ccf034a9SGustavo Padovan 		return ret;
1264ccf034a9SGustavo Padovan 	}
1265adeb6f44STobias Jakobi 	if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags)) {
1266ccf034a9SGustavo Padovan 		ret = clk_prepare_enable(res->vp);
1267ccf034a9SGustavo Padovan 		if (ret < 0) {
1268ccf034a9SGustavo Padovan 			DRM_ERROR("Failed to prepare_enable the vp clk [%d]\n",
1269ccf034a9SGustavo Padovan 				  ret);
1270ccf034a9SGustavo Padovan 			return ret;
1271ccf034a9SGustavo Padovan 		}
1272adeb6f44STobias Jakobi 		if (test_bit(MXR_BIT_HAS_SCLK, &ctx->flags)) {
1273ccf034a9SGustavo Padovan 			ret = clk_prepare_enable(res->sclk_mixer);
1274ccf034a9SGustavo Padovan 			if (ret < 0) {
1275ccf034a9SGustavo Padovan 				DRM_ERROR("Failed to prepare_enable the " \
1276ccf034a9SGustavo Padovan 					   "sclk_mixer clk [%d]\n",
1277ccf034a9SGustavo Padovan 					  ret);
1278ccf034a9SGustavo Padovan 				return ret;
1279ccf034a9SGustavo Padovan 			}
1280ccf034a9SGustavo Padovan 		}
1281ccf034a9SGustavo Padovan 	}
1282ccf034a9SGustavo Padovan 
1283ccf034a9SGustavo Padovan 	return 0;
1284ccf034a9SGustavo Padovan }
1285ccf034a9SGustavo Padovan 
1286ccf034a9SGustavo Padovan static const struct dev_pm_ops exynos_mixer_pm_ops = {
1287ccf034a9SGustavo Padovan 	SET_RUNTIME_PM_OPS(exynos_mixer_suspend, exynos_mixer_resume, NULL)
1288ccf034a9SGustavo Padovan };
1289ccf034a9SGustavo Padovan 
1290d8408326SSeung-Woo Kim struct platform_driver mixer_driver = {
1291d8408326SSeung-Woo Kim 	.driver = {
1292aaf8b49eSRahul Sharma 		.name = "exynos-mixer",
1293d8408326SSeung-Woo Kim 		.owner = THIS_MODULE,
1294ccf034a9SGustavo Padovan 		.pm = &exynos_mixer_pm_ops,
1295aaf8b49eSRahul Sharma 		.of_match_table = mixer_match_types,
1296d8408326SSeung-Woo Kim 	},
1297d8408326SSeung-Woo Kim 	.probe = mixer_probe,
129856550d94SGreg Kroah-Hartman 	.remove = mixer_remove,
1299d8408326SSeung-Woo Kim };
1300