xref: /linux/drivers/gpu/drm/exynos/exynos_mixer.c (revision 5e68fef24fab07f4decc78d421838eb73b7e3931)
1d8408326SSeung-Woo Kim /*
2d8408326SSeung-Woo Kim  * Copyright (C) 2011 Samsung Electronics Co.Ltd
3d8408326SSeung-Woo Kim  * Authors:
4d8408326SSeung-Woo Kim  * Seung-Woo Kim <sw0312.kim@samsung.com>
5d8408326SSeung-Woo Kim  *	Inki Dae <inki.dae@samsung.com>
6d8408326SSeung-Woo Kim  *	Joonyoung Shim <jy0922.shim@samsung.com>
7d8408326SSeung-Woo Kim  *
8d8408326SSeung-Woo Kim  * Based on drivers/media/video/s5p-tv/mixer_reg.c
9d8408326SSeung-Woo Kim  *
10d8408326SSeung-Woo Kim  * This program is free software; you can redistribute  it and/or modify it
11d8408326SSeung-Woo Kim  * under  the terms of  the GNU General  Public License as published by the
12d8408326SSeung-Woo Kim  * Free Software Foundation;  either version 2 of the  License, or (at your
13d8408326SSeung-Woo Kim  * option) any later version.
14d8408326SSeung-Woo Kim  *
15d8408326SSeung-Woo Kim  */
16d8408326SSeung-Woo Kim 
17760285e7SDavid Howells #include <drm/drmP.h>
18d8408326SSeung-Woo Kim 
19d8408326SSeung-Woo Kim #include "regs-mixer.h"
20d8408326SSeung-Woo Kim #include "regs-vp.h"
21d8408326SSeung-Woo Kim 
22d8408326SSeung-Woo Kim #include <linux/kernel.h>
23d8408326SSeung-Woo Kim #include <linux/spinlock.h>
24d8408326SSeung-Woo Kim #include <linux/wait.h>
25d8408326SSeung-Woo Kim #include <linux/i2c.h>
26d8408326SSeung-Woo Kim #include <linux/platform_device.h>
27d8408326SSeung-Woo Kim #include <linux/interrupt.h>
28d8408326SSeung-Woo Kim #include <linux/irq.h>
29d8408326SSeung-Woo Kim #include <linux/delay.h>
30d8408326SSeung-Woo Kim #include <linux/pm_runtime.h>
31d8408326SSeung-Woo Kim #include <linux/clk.h>
32d8408326SSeung-Woo Kim #include <linux/regulator/consumer.h>
333f1c781dSSachin Kamat #include <linux/of.h>
34f37cd5e8SInki Dae #include <linux/component.h>
35d8408326SSeung-Woo Kim 
36d8408326SSeung-Woo Kim #include <drm/exynos_drm.h>
37d8408326SSeung-Woo Kim 
38d8408326SSeung-Woo Kim #include "exynos_drm_drv.h"
39663d8766SRahul Sharma #include "exynos_drm_crtc.h"
400488f50eSMarek Szyprowski #include "exynos_drm_fb.h"
417ee14cdcSGustavo Padovan #include "exynos_drm_plane.h"
421055b39fSInki Dae #include "exynos_drm_iommu.h"
4322b21ae6SJoonyoung Shim 
44f041b257SSean Paul #define MIXER_WIN_NR		3
45fbbb1e1aSMarek Szyprowski #define VP_DEFAULT_WIN		2
46d8408326SSeung-Woo Kim 
477a57ca7cSTobias Jakobi /* The pixelformats that are natively supported by the mixer. */
487a57ca7cSTobias Jakobi #define MXR_FORMAT_RGB565	4
497a57ca7cSTobias Jakobi #define MXR_FORMAT_ARGB1555	5
507a57ca7cSTobias Jakobi #define MXR_FORMAT_ARGB4444	6
517a57ca7cSTobias Jakobi #define MXR_FORMAT_ARGB8888	7
527a57ca7cSTobias Jakobi 
5322b21ae6SJoonyoung Shim struct mixer_resources {
5422b21ae6SJoonyoung Shim 	int			irq;
5522b21ae6SJoonyoung Shim 	void __iomem		*mixer_regs;
5622b21ae6SJoonyoung Shim 	void __iomem		*vp_regs;
5722b21ae6SJoonyoung Shim 	spinlock_t		reg_slock;
5822b21ae6SJoonyoung Shim 	struct clk		*mixer;
5922b21ae6SJoonyoung Shim 	struct clk		*vp;
6004427ec5SMarek Szyprowski 	struct clk		*hdmi;
6122b21ae6SJoonyoung Shim 	struct clk		*sclk_mixer;
6222b21ae6SJoonyoung Shim 	struct clk		*sclk_hdmi;
63ff830c96SMarek Szyprowski 	struct clk		*mout_mixer;
6422b21ae6SJoonyoung Shim };
6522b21ae6SJoonyoung Shim 
661e123441SRahul Sharma enum mixer_version_id {
671e123441SRahul Sharma 	MXR_VER_0_0_0_16,
681e123441SRahul Sharma 	MXR_VER_16_0_33_0,
69def5e095SRahul Sharma 	MXR_VER_128_0_0_184,
701e123441SRahul Sharma };
711e123441SRahul Sharma 
72a44652e8SAndrzej Hajda enum mixer_flag_bits {
73a44652e8SAndrzej Hajda 	MXR_BIT_POWERED,
740df5e4acSAndrzej Hajda 	MXR_BIT_VSYNC,
75a44652e8SAndrzej Hajda };
76a44652e8SAndrzej Hajda 
77fbbb1e1aSMarek Szyprowski static const uint32_t mixer_formats[] = {
78fbbb1e1aSMarek Szyprowski 	DRM_FORMAT_XRGB4444,
7926a7af3eSTobias Jakobi 	DRM_FORMAT_ARGB4444,
80fbbb1e1aSMarek Szyprowski 	DRM_FORMAT_XRGB1555,
8126a7af3eSTobias Jakobi 	DRM_FORMAT_ARGB1555,
82fbbb1e1aSMarek Szyprowski 	DRM_FORMAT_RGB565,
83fbbb1e1aSMarek Szyprowski 	DRM_FORMAT_XRGB8888,
84fbbb1e1aSMarek Szyprowski 	DRM_FORMAT_ARGB8888,
85fbbb1e1aSMarek Szyprowski };
86fbbb1e1aSMarek Szyprowski 
87fbbb1e1aSMarek Szyprowski static const uint32_t vp_formats[] = {
88fbbb1e1aSMarek Szyprowski 	DRM_FORMAT_NV12,
89fbbb1e1aSMarek Szyprowski 	DRM_FORMAT_NV21,
90fbbb1e1aSMarek Szyprowski };
91fbbb1e1aSMarek Szyprowski 
9222b21ae6SJoonyoung Shim struct mixer_context {
934551789fSSean Paul 	struct platform_device *pdev;
94cf8fc4f1SJoonyoung Shim 	struct device		*dev;
951055b39fSInki Dae 	struct drm_device	*drm_dev;
9693bca243SGustavo Padovan 	struct exynos_drm_crtc	*crtc;
977ee14cdcSGustavo Padovan 	struct exynos_drm_plane	planes[MIXER_WIN_NR];
9822b21ae6SJoonyoung Shim 	int			pipe;
99a44652e8SAndrzej Hajda 	unsigned long		flags;
10022b21ae6SJoonyoung Shim 	bool			interlace;
1011b8e5747SRahul Sharma 	bool			vp_enabled;
102ff830c96SMarek Szyprowski 	bool			has_sclk;
10322b21ae6SJoonyoung Shim 
10422b21ae6SJoonyoung Shim 	struct mixer_resources	mixer_res;
1051e123441SRahul Sharma 	enum mixer_version_id	mxr_ver;
1066e95d5e6SPrathyush K 	wait_queue_head_t	wait_vsync_queue;
1076e95d5e6SPrathyush K 	atomic_t		wait_vsync_event;
1081e123441SRahul Sharma };
1091e123441SRahul Sharma 
1101e123441SRahul Sharma struct mixer_drv_data {
1111e123441SRahul Sharma 	enum mixer_version_id	version;
1121b8e5747SRahul Sharma 	bool					is_vp_enabled;
113ff830c96SMarek Szyprowski 	bool					has_sclk;
11422b21ae6SJoonyoung Shim };
11522b21ae6SJoonyoung Shim 
116fd2d2fc2SMarek Szyprowski static const struct exynos_drm_plane_config plane_configs[MIXER_WIN_NR] = {
117fd2d2fc2SMarek Szyprowski 	{
118fd2d2fc2SMarek Szyprowski 		.zpos = 0,
119fd2d2fc2SMarek Szyprowski 		.type = DRM_PLANE_TYPE_PRIMARY,
120fd2d2fc2SMarek Szyprowski 		.pixel_formats = mixer_formats,
121fd2d2fc2SMarek Szyprowski 		.num_pixel_formats = ARRAY_SIZE(mixer_formats),
122a2cb911eSMarek Szyprowski 		.capabilities = EXYNOS_DRM_PLANE_CAP_DOUBLE |
123a2cb911eSMarek Szyprowski 				EXYNOS_DRM_PLANE_CAP_ZPOS,
124fd2d2fc2SMarek Szyprowski 	}, {
125fd2d2fc2SMarek Szyprowski 		.zpos = 1,
126fd2d2fc2SMarek Szyprowski 		.type = DRM_PLANE_TYPE_CURSOR,
127fd2d2fc2SMarek Szyprowski 		.pixel_formats = mixer_formats,
128fd2d2fc2SMarek Szyprowski 		.num_pixel_formats = ARRAY_SIZE(mixer_formats),
129a2cb911eSMarek Szyprowski 		.capabilities = EXYNOS_DRM_PLANE_CAP_DOUBLE |
130a2cb911eSMarek Szyprowski 				EXYNOS_DRM_PLANE_CAP_ZPOS,
131fd2d2fc2SMarek Szyprowski 	}, {
132fd2d2fc2SMarek Szyprowski 		.zpos = 2,
133fd2d2fc2SMarek Szyprowski 		.type = DRM_PLANE_TYPE_OVERLAY,
134fd2d2fc2SMarek Szyprowski 		.pixel_formats = vp_formats,
135fd2d2fc2SMarek Szyprowski 		.num_pixel_formats = ARRAY_SIZE(vp_formats),
136a2cb911eSMarek Szyprowski 		.capabilities = EXYNOS_DRM_PLANE_CAP_SCALE |
137a2cb911eSMarek Szyprowski 				EXYNOS_DRM_PLANE_CAP_ZPOS,
138fd2d2fc2SMarek Szyprowski 	},
139fd2d2fc2SMarek Szyprowski };
140fd2d2fc2SMarek Szyprowski 
141d8408326SSeung-Woo Kim static const u8 filter_y_horiz_tap8[] = {
142d8408326SSeung-Woo Kim 	0,	-1,	-1,	-1,	-1,	-1,	-1,	-1,
143d8408326SSeung-Woo Kim 	-1,	-1,	-1,	-1,	-1,	0,	0,	0,
144d8408326SSeung-Woo Kim 	0,	2,	4,	5,	6,	6,	6,	6,
145d8408326SSeung-Woo Kim 	6,	5,	5,	4,	3,	2,	1,	1,
146d8408326SSeung-Woo Kim 	0,	-6,	-12,	-16,	-18,	-20,	-21,	-20,
147d8408326SSeung-Woo Kim 	-20,	-18,	-16,	-13,	-10,	-8,	-5,	-2,
148d8408326SSeung-Woo Kim 	127,	126,	125,	121,	114,	107,	99,	89,
149d8408326SSeung-Woo Kim 	79,	68,	57,	46,	35,	25,	16,	8,
150d8408326SSeung-Woo Kim };
151d8408326SSeung-Woo Kim 
152d8408326SSeung-Woo Kim static const u8 filter_y_vert_tap4[] = {
153d8408326SSeung-Woo Kim 	0,	-3,	-6,	-8,	-8,	-8,	-8,	-7,
154d8408326SSeung-Woo Kim 	-6,	-5,	-4,	-3,	-2,	-1,	-1,	0,
155d8408326SSeung-Woo Kim 	127,	126,	124,	118,	111,	102,	92,	81,
156d8408326SSeung-Woo Kim 	70,	59,	48,	37,	27,	19,	11,	5,
157d8408326SSeung-Woo Kim 	0,	5,	11,	19,	27,	37,	48,	59,
158d8408326SSeung-Woo Kim 	70,	81,	92,	102,	111,	118,	124,	126,
159d8408326SSeung-Woo Kim 	0,	0,	-1,	-1,	-2,	-3,	-4,	-5,
160d8408326SSeung-Woo Kim 	-6,	-7,	-8,	-8,	-8,	-8,	-6,	-3,
161d8408326SSeung-Woo Kim };
162d8408326SSeung-Woo Kim 
163d8408326SSeung-Woo Kim static const u8 filter_cr_horiz_tap4[] = {
164d8408326SSeung-Woo Kim 	0,	-3,	-6,	-8,	-8,	-8,	-8,	-7,
165d8408326SSeung-Woo Kim 	-6,	-5,	-4,	-3,	-2,	-1,	-1,	0,
166d8408326SSeung-Woo Kim 	127,	126,	124,	118,	111,	102,	92,	81,
167d8408326SSeung-Woo Kim 	70,	59,	48,	37,	27,	19,	11,	5,
168d8408326SSeung-Woo Kim };
169d8408326SSeung-Woo Kim 
170f657a996SMarek Szyprowski static inline bool is_alpha_format(unsigned int pixel_format)
171f657a996SMarek Szyprowski {
172f657a996SMarek Szyprowski 	switch (pixel_format) {
173f657a996SMarek Szyprowski 	case DRM_FORMAT_ARGB8888:
17426a7af3eSTobias Jakobi 	case DRM_FORMAT_ARGB1555:
17526a7af3eSTobias Jakobi 	case DRM_FORMAT_ARGB4444:
176f657a996SMarek Szyprowski 		return true;
177f657a996SMarek Szyprowski 	default:
178f657a996SMarek Szyprowski 		return false;
179f657a996SMarek Szyprowski 	}
180f657a996SMarek Szyprowski }
181f657a996SMarek Szyprowski 
182d8408326SSeung-Woo Kim static inline u32 vp_reg_read(struct mixer_resources *res, u32 reg_id)
183d8408326SSeung-Woo Kim {
184d8408326SSeung-Woo Kim 	return readl(res->vp_regs + reg_id);
185d8408326SSeung-Woo Kim }
186d8408326SSeung-Woo Kim 
187d8408326SSeung-Woo Kim static inline void vp_reg_write(struct mixer_resources *res, u32 reg_id,
188d8408326SSeung-Woo Kim 				 u32 val)
189d8408326SSeung-Woo Kim {
190d8408326SSeung-Woo Kim 	writel(val, res->vp_regs + reg_id);
191d8408326SSeung-Woo Kim }
192d8408326SSeung-Woo Kim 
193d8408326SSeung-Woo Kim static inline void vp_reg_writemask(struct mixer_resources *res, u32 reg_id,
194d8408326SSeung-Woo Kim 				 u32 val, u32 mask)
195d8408326SSeung-Woo Kim {
196d8408326SSeung-Woo Kim 	u32 old = vp_reg_read(res, reg_id);
197d8408326SSeung-Woo Kim 
198d8408326SSeung-Woo Kim 	val = (val & mask) | (old & ~mask);
199d8408326SSeung-Woo Kim 	writel(val, res->vp_regs + reg_id);
200d8408326SSeung-Woo Kim }
201d8408326SSeung-Woo Kim 
202d8408326SSeung-Woo Kim static inline u32 mixer_reg_read(struct mixer_resources *res, u32 reg_id)
203d8408326SSeung-Woo Kim {
204d8408326SSeung-Woo Kim 	return readl(res->mixer_regs + reg_id);
205d8408326SSeung-Woo Kim }
206d8408326SSeung-Woo Kim 
207d8408326SSeung-Woo Kim static inline void mixer_reg_write(struct mixer_resources *res, u32 reg_id,
208d8408326SSeung-Woo Kim 				 u32 val)
209d8408326SSeung-Woo Kim {
210d8408326SSeung-Woo Kim 	writel(val, res->mixer_regs + reg_id);
211d8408326SSeung-Woo Kim }
212d8408326SSeung-Woo Kim 
213d8408326SSeung-Woo Kim static inline void mixer_reg_writemask(struct mixer_resources *res,
214d8408326SSeung-Woo Kim 				 u32 reg_id, u32 val, u32 mask)
215d8408326SSeung-Woo Kim {
216d8408326SSeung-Woo Kim 	u32 old = mixer_reg_read(res, reg_id);
217d8408326SSeung-Woo Kim 
218d8408326SSeung-Woo Kim 	val = (val & mask) | (old & ~mask);
219d8408326SSeung-Woo Kim 	writel(val, res->mixer_regs + reg_id);
220d8408326SSeung-Woo Kim }
221d8408326SSeung-Woo Kim 
222d8408326SSeung-Woo Kim static void mixer_regs_dump(struct mixer_context *ctx)
223d8408326SSeung-Woo Kim {
224d8408326SSeung-Woo Kim #define DUMPREG(reg_id) \
225d8408326SSeung-Woo Kim do { \
226d8408326SSeung-Woo Kim 	DRM_DEBUG_KMS(#reg_id " = %08x\n", \
227d8408326SSeung-Woo Kim 		(u32)readl(ctx->mixer_res.mixer_regs + reg_id)); \
228d8408326SSeung-Woo Kim } while (0)
229d8408326SSeung-Woo Kim 
230d8408326SSeung-Woo Kim 	DUMPREG(MXR_STATUS);
231d8408326SSeung-Woo Kim 	DUMPREG(MXR_CFG);
232d8408326SSeung-Woo Kim 	DUMPREG(MXR_INT_EN);
233d8408326SSeung-Woo Kim 	DUMPREG(MXR_INT_STATUS);
234d8408326SSeung-Woo Kim 
235d8408326SSeung-Woo Kim 	DUMPREG(MXR_LAYER_CFG);
236d8408326SSeung-Woo Kim 	DUMPREG(MXR_VIDEO_CFG);
237d8408326SSeung-Woo Kim 
238d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_CFG);
239d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_BASE);
240d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_SPAN);
241d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_WH);
242d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_SXY);
243d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_DXY);
244d8408326SSeung-Woo Kim 
245d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_CFG);
246d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_BASE);
247d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_SPAN);
248d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_WH);
249d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_SXY);
250d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_DXY);
251d8408326SSeung-Woo Kim #undef DUMPREG
252d8408326SSeung-Woo Kim }
253d8408326SSeung-Woo Kim 
254d8408326SSeung-Woo Kim static void vp_regs_dump(struct mixer_context *ctx)
255d8408326SSeung-Woo Kim {
256d8408326SSeung-Woo Kim #define DUMPREG(reg_id) \
257d8408326SSeung-Woo Kim do { \
258d8408326SSeung-Woo Kim 	DRM_DEBUG_KMS(#reg_id " = %08x\n", \
259d8408326SSeung-Woo Kim 		(u32) readl(ctx->mixer_res.vp_regs + reg_id)); \
260d8408326SSeung-Woo Kim } while (0)
261d8408326SSeung-Woo Kim 
262d8408326SSeung-Woo Kim 	DUMPREG(VP_ENABLE);
263d8408326SSeung-Woo Kim 	DUMPREG(VP_SRESET);
264d8408326SSeung-Woo Kim 	DUMPREG(VP_SHADOW_UPDATE);
265d8408326SSeung-Woo Kim 	DUMPREG(VP_FIELD_ID);
266d8408326SSeung-Woo Kim 	DUMPREG(VP_MODE);
267d8408326SSeung-Woo Kim 	DUMPREG(VP_IMG_SIZE_Y);
268d8408326SSeung-Woo Kim 	DUMPREG(VP_IMG_SIZE_C);
269d8408326SSeung-Woo Kim 	DUMPREG(VP_PER_RATE_CTRL);
270d8408326SSeung-Woo Kim 	DUMPREG(VP_TOP_Y_PTR);
271d8408326SSeung-Woo Kim 	DUMPREG(VP_BOT_Y_PTR);
272d8408326SSeung-Woo Kim 	DUMPREG(VP_TOP_C_PTR);
273d8408326SSeung-Woo Kim 	DUMPREG(VP_BOT_C_PTR);
274d8408326SSeung-Woo Kim 	DUMPREG(VP_ENDIAN_MODE);
275d8408326SSeung-Woo Kim 	DUMPREG(VP_SRC_H_POSITION);
276d8408326SSeung-Woo Kim 	DUMPREG(VP_SRC_V_POSITION);
277d8408326SSeung-Woo Kim 	DUMPREG(VP_SRC_WIDTH);
278d8408326SSeung-Woo Kim 	DUMPREG(VP_SRC_HEIGHT);
279d8408326SSeung-Woo Kim 	DUMPREG(VP_DST_H_POSITION);
280d8408326SSeung-Woo Kim 	DUMPREG(VP_DST_V_POSITION);
281d8408326SSeung-Woo Kim 	DUMPREG(VP_DST_WIDTH);
282d8408326SSeung-Woo Kim 	DUMPREG(VP_DST_HEIGHT);
283d8408326SSeung-Woo Kim 	DUMPREG(VP_H_RATIO);
284d8408326SSeung-Woo Kim 	DUMPREG(VP_V_RATIO);
285d8408326SSeung-Woo Kim 
286d8408326SSeung-Woo Kim #undef DUMPREG
287d8408326SSeung-Woo Kim }
288d8408326SSeung-Woo Kim 
289d8408326SSeung-Woo Kim static inline void vp_filter_set(struct mixer_resources *res,
290d8408326SSeung-Woo Kim 		int reg_id, const u8 *data, unsigned int size)
291d8408326SSeung-Woo Kim {
292d8408326SSeung-Woo Kim 	/* assure 4-byte align */
293d8408326SSeung-Woo Kim 	BUG_ON(size & 3);
294d8408326SSeung-Woo Kim 	for (; size; size -= 4, reg_id += 4, data += 4) {
295d8408326SSeung-Woo Kim 		u32 val = (data[0] << 24) |  (data[1] << 16) |
296d8408326SSeung-Woo Kim 			(data[2] << 8) | data[3];
297d8408326SSeung-Woo Kim 		vp_reg_write(res, reg_id, val);
298d8408326SSeung-Woo Kim 	}
299d8408326SSeung-Woo Kim }
300d8408326SSeung-Woo Kim 
301d8408326SSeung-Woo Kim static void vp_default_filter(struct mixer_resources *res)
302d8408326SSeung-Woo Kim {
303d8408326SSeung-Woo Kim 	vp_filter_set(res, VP_POLY8_Y0_LL,
304e25e1b66SSachin Kamat 		filter_y_horiz_tap8, sizeof(filter_y_horiz_tap8));
305d8408326SSeung-Woo Kim 	vp_filter_set(res, VP_POLY4_Y0_LL,
306e25e1b66SSachin Kamat 		filter_y_vert_tap4, sizeof(filter_y_vert_tap4));
307d8408326SSeung-Woo Kim 	vp_filter_set(res, VP_POLY4_C0_LL,
308e25e1b66SSachin Kamat 		filter_cr_horiz_tap4, sizeof(filter_cr_horiz_tap4));
309d8408326SSeung-Woo Kim }
310d8408326SSeung-Woo Kim 
311f657a996SMarek Szyprowski static void mixer_cfg_gfx_blend(struct mixer_context *ctx, unsigned int win,
312f657a996SMarek Szyprowski 				bool alpha)
313f657a996SMarek Szyprowski {
314f657a996SMarek Szyprowski 	struct mixer_resources *res = &ctx->mixer_res;
315f657a996SMarek Szyprowski 	u32 val;
316f657a996SMarek Szyprowski 
317f657a996SMarek Szyprowski 	val  = MXR_GRP_CFG_COLOR_KEY_DISABLE; /* no blank key */
318f657a996SMarek Szyprowski 	if (alpha) {
319f657a996SMarek Szyprowski 		/* blending based on pixel alpha */
320f657a996SMarek Szyprowski 		val |= MXR_GRP_CFG_BLEND_PRE_MUL;
321f657a996SMarek Szyprowski 		val |= MXR_GRP_CFG_PIXEL_BLEND_EN;
322f657a996SMarek Szyprowski 	}
323f657a996SMarek Szyprowski 	mixer_reg_writemask(res, MXR_GRAPHIC_CFG(win),
324f657a996SMarek Szyprowski 			    val, MXR_GRP_CFG_MISC_MASK);
325f657a996SMarek Szyprowski }
326f657a996SMarek Szyprowski 
327f657a996SMarek Szyprowski static void mixer_cfg_vp_blend(struct mixer_context *ctx)
328f657a996SMarek Szyprowski {
329f657a996SMarek Szyprowski 	struct mixer_resources *res = &ctx->mixer_res;
330f657a996SMarek Szyprowski 	u32 val;
331f657a996SMarek Szyprowski 
332f657a996SMarek Szyprowski 	/*
333f657a996SMarek Szyprowski 	 * No blending at the moment since the NV12/NV21 pixelformats don't
334f657a996SMarek Szyprowski 	 * have an alpha channel. However the mixer supports a global alpha
335f657a996SMarek Szyprowski 	 * value for a layer. Once this functionality is exposed, we can
336f657a996SMarek Szyprowski 	 * support blending of the video layer through this.
337f657a996SMarek Szyprowski 	 */
338f657a996SMarek Szyprowski 	val = 0;
339f657a996SMarek Szyprowski 	mixer_reg_write(res, MXR_VIDEO_CFG, val);
340f657a996SMarek Szyprowski }
341f657a996SMarek Szyprowski 
342d8408326SSeung-Woo Kim static void mixer_vsync_set_update(struct mixer_context *ctx, bool enable)
343d8408326SSeung-Woo Kim {
344d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
345d8408326SSeung-Woo Kim 
346d8408326SSeung-Woo Kim 	/* block update on vsync */
347d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_STATUS, enable ?
348d8408326SSeung-Woo Kim 			MXR_STATUS_SYNC_ENABLE : 0, MXR_STATUS_SYNC_ENABLE);
349d8408326SSeung-Woo Kim 
3501b8e5747SRahul Sharma 	if (ctx->vp_enabled)
351d8408326SSeung-Woo Kim 		vp_reg_write(res, VP_SHADOW_UPDATE, enable ?
352d8408326SSeung-Woo Kim 			VP_SHADOW_UPDATE_ENABLE : 0);
353d8408326SSeung-Woo Kim }
354d8408326SSeung-Woo Kim 
355d8408326SSeung-Woo Kim static void mixer_cfg_scan(struct mixer_context *ctx, unsigned int height)
356d8408326SSeung-Woo Kim {
357d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
358d8408326SSeung-Woo Kim 	u32 val;
359d8408326SSeung-Woo Kim 
360d8408326SSeung-Woo Kim 	/* choosing between interlace and progressive mode */
361d8408326SSeung-Woo Kim 	val = (ctx->interlace ? MXR_CFG_SCAN_INTERLACE :
3621e6d459dSTobias Jakobi 				MXR_CFG_SCAN_PROGRESSIVE);
363d8408326SSeung-Woo Kim 
364def5e095SRahul Sharma 	if (ctx->mxr_ver != MXR_VER_128_0_0_184) {
365def5e095SRahul Sharma 		/* choosing between proper HD and SD mode */
36629630743SRahul Sharma 		if (height <= 480)
367d8408326SSeung-Woo Kim 			val |= MXR_CFG_SCAN_NTSC | MXR_CFG_SCAN_SD;
36829630743SRahul Sharma 		else if (height <= 576)
369d8408326SSeung-Woo Kim 			val |= MXR_CFG_SCAN_PAL | MXR_CFG_SCAN_SD;
37029630743SRahul Sharma 		else if (height <= 720)
371d8408326SSeung-Woo Kim 			val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD;
37229630743SRahul Sharma 		else if (height <= 1080)
373d8408326SSeung-Woo Kim 			val |= MXR_CFG_SCAN_HD_1080 | MXR_CFG_SCAN_HD;
374d8408326SSeung-Woo Kim 		else
375d8408326SSeung-Woo Kim 			val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD;
376def5e095SRahul Sharma 	}
377d8408326SSeung-Woo Kim 
378d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_SCAN_MASK);
379d8408326SSeung-Woo Kim }
380d8408326SSeung-Woo Kim 
381d8408326SSeung-Woo Kim static void mixer_cfg_rgb_fmt(struct mixer_context *ctx, unsigned int height)
382d8408326SSeung-Woo Kim {
383d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
384d8408326SSeung-Woo Kim 	u32 val;
385d8408326SSeung-Woo Kim 
386d8408326SSeung-Woo Kim 	if (height == 480) {
387d8408326SSeung-Woo Kim 		val = MXR_CFG_RGB601_0_255;
388d8408326SSeung-Woo Kim 	} else if (height == 576) {
389d8408326SSeung-Woo Kim 		val = MXR_CFG_RGB601_0_255;
390d8408326SSeung-Woo Kim 	} else if (height == 720) {
391d8408326SSeung-Woo Kim 		val = MXR_CFG_RGB709_16_235;
392d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_Y,
393d8408326SSeung-Woo Kim 				(1 << 30) | (94 << 20) | (314 << 10) |
394d8408326SSeung-Woo Kim 				(32 << 0));
395d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_CB,
396d8408326SSeung-Woo Kim 				(972 << 20) | (851 << 10) | (225 << 0));
397d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_CR,
398d8408326SSeung-Woo Kim 				(225 << 20) | (820 << 10) | (1004 << 0));
399d8408326SSeung-Woo Kim 	} else if (height == 1080) {
400d8408326SSeung-Woo Kim 		val = MXR_CFG_RGB709_16_235;
401d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_Y,
402d8408326SSeung-Woo Kim 				(1 << 30) | (94 << 20) | (314 << 10) |
403d8408326SSeung-Woo Kim 				(32 << 0));
404d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_CB,
405d8408326SSeung-Woo Kim 				(972 << 20) | (851 << 10) | (225 << 0));
406d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_CR,
407d8408326SSeung-Woo Kim 				(225 << 20) | (820 << 10) | (1004 << 0));
408d8408326SSeung-Woo Kim 	} else {
409d8408326SSeung-Woo Kim 		val = MXR_CFG_RGB709_16_235;
410d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_Y,
411d8408326SSeung-Woo Kim 				(1 << 30) | (94 << 20) | (314 << 10) |
412d8408326SSeung-Woo Kim 				(32 << 0));
413d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_CB,
414d8408326SSeung-Woo Kim 				(972 << 20) | (851 << 10) | (225 << 0));
415d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_CR,
416d8408326SSeung-Woo Kim 				(225 << 20) | (820 << 10) | (1004 << 0));
417d8408326SSeung-Woo Kim 	}
418d8408326SSeung-Woo Kim 
419d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_RGB_FMT_MASK);
420d8408326SSeung-Woo Kim }
421d8408326SSeung-Woo Kim 
4225b1d5bc6STobias Jakobi static void mixer_cfg_layer(struct mixer_context *ctx, unsigned int win,
423a2cb911eSMarek Szyprowski 			    unsigned int priority, bool enable)
424d8408326SSeung-Woo Kim {
425d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
426d8408326SSeung-Woo Kim 	u32 val = enable ? ~0 : 0;
427d8408326SSeung-Woo Kim 
428d8408326SSeung-Woo Kim 	switch (win) {
429d8408326SSeung-Woo Kim 	case 0:
430d8408326SSeung-Woo Kim 		mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP0_ENABLE);
431a2cb911eSMarek Szyprowski 		mixer_reg_writemask(res, MXR_LAYER_CFG,
432a2cb911eSMarek Szyprowski 				    MXR_LAYER_CFG_GRP0_VAL(priority),
433a2cb911eSMarek Szyprowski 				    MXR_LAYER_CFG_GRP0_MASK);
434d8408326SSeung-Woo Kim 		break;
435d8408326SSeung-Woo Kim 	case 1:
436d8408326SSeung-Woo Kim 		mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP1_ENABLE);
437a2cb911eSMarek Szyprowski 		mixer_reg_writemask(res, MXR_LAYER_CFG,
438a2cb911eSMarek Szyprowski 				    MXR_LAYER_CFG_GRP1_VAL(priority),
439a2cb911eSMarek Szyprowski 				    MXR_LAYER_CFG_GRP1_MASK);
440d8408326SSeung-Woo Kim 		break;
441*5e68fef2SMarek Szyprowski 	case VP_DEFAULT_WIN:
4421b8e5747SRahul Sharma 		if (ctx->vp_enabled) {
443d8408326SSeung-Woo Kim 			vp_reg_writemask(res, VP_ENABLE, val, VP_ENABLE_ON);
4441b8e5747SRahul Sharma 			mixer_reg_writemask(res, MXR_CFG, val,
4451b8e5747SRahul Sharma 				MXR_CFG_VP_ENABLE);
446a2cb911eSMarek Szyprowski 			mixer_reg_writemask(res, MXR_LAYER_CFG,
447a2cb911eSMarek Szyprowski 					    MXR_LAYER_CFG_VP_VAL(priority),
448a2cb911eSMarek Szyprowski 					    MXR_LAYER_CFG_VP_MASK);
4491b8e5747SRahul Sharma 		}
450d8408326SSeung-Woo Kim 		break;
451d8408326SSeung-Woo Kim 	}
452d8408326SSeung-Woo Kim }
453d8408326SSeung-Woo Kim 
454d8408326SSeung-Woo Kim static void mixer_run(struct mixer_context *ctx)
455d8408326SSeung-Woo Kim {
456d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
457d8408326SSeung-Woo Kim 
458d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_STATUS, ~0, MXR_STATUS_REG_RUN);
459d8408326SSeung-Woo Kim }
460d8408326SSeung-Woo Kim 
461381be025SRahul Sharma static void mixer_stop(struct mixer_context *ctx)
462381be025SRahul Sharma {
463381be025SRahul Sharma 	struct mixer_resources *res = &ctx->mixer_res;
464381be025SRahul Sharma 	int timeout = 20;
465381be025SRahul Sharma 
466381be025SRahul Sharma 	mixer_reg_writemask(res, MXR_STATUS, 0, MXR_STATUS_REG_RUN);
467381be025SRahul Sharma 
468381be025SRahul Sharma 	while (!(mixer_reg_read(res, MXR_STATUS) & MXR_STATUS_REG_IDLE) &&
469381be025SRahul Sharma 			--timeout)
470381be025SRahul Sharma 		usleep_range(10000, 12000);
471381be025SRahul Sharma }
472381be025SRahul Sharma 
4732eeb2e5eSGustavo Padovan static void vp_video_buffer(struct mixer_context *ctx,
4742eeb2e5eSGustavo Padovan 			    struct exynos_drm_plane *plane)
475d8408326SSeung-Woo Kim {
4760114f404SMarek Szyprowski 	struct exynos_drm_plane_state *state =
4770114f404SMarek Szyprowski 				to_exynos_plane_state(plane->base.state);
4782ee35d8bSMarek Szyprowski 	struct drm_display_mode *mode = &state->base.crtc->state->adjusted_mode;
479d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
4800114f404SMarek Szyprowski 	struct drm_framebuffer *fb = state->base.fb;
481d8408326SSeung-Woo Kim 	unsigned long flags;
482d8408326SSeung-Woo Kim 	dma_addr_t luma_addr[2], chroma_addr[2];
483d8408326SSeung-Woo Kim 	bool tiled_mode = false;
484d8408326SSeung-Woo Kim 	bool crcb_mode = false;
485d8408326SSeung-Woo Kim 	u32 val;
486d8408326SSeung-Woo Kim 
4872eeb2e5eSGustavo Padovan 	switch (fb->pixel_format) {
488363b06aaSVille Syrjälä 	case DRM_FORMAT_NV12:
489d8408326SSeung-Woo Kim 		crcb_mode = false;
490d8408326SSeung-Woo Kim 		break;
4918f2590f8STobias Jakobi 	case DRM_FORMAT_NV21:
4928f2590f8STobias Jakobi 		crcb_mode = true;
4938f2590f8STobias Jakobi 		break;
494d8408326SSeung-Woo Kim 	default:
495d8408326SSeung-Woo Kim 		DRM_ERROR("pixel format for vp is wrong [%d].\n",
4962eeb2e5eSGustavo Padovan 				fb->pixel_format);
497d8408326SSeung-Woo Kim 		return;
498d8408326SSeung-Woo Kim 	}
499d8408326SSeung-Woo Kim 
5000488f50eSMarek Szyprowski 	luma_addr[0] = exynos_drm_fb_dma_addr(fb, 0);
5010488f50eSMarek Szyprowski 	chroma_addr[0] = exynos_drm_fb_dma_addr(fb, 1);
502d8408326SSeung-Woo Kim 
5032eeb2e5eSGustavo Padovan 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
504d8408326SSeung-Woo Kim 		ctx->interlace = true;
505d8408326SSeung-Woo Kim 		if (tiled_mode) {
506d8408326SSeung-Woo Kim 			luma_addr[1] = luma_addr[0] + 0x40;
507d8408326SSeung-Woo Kim 			chroma_addr[1] = chroma_addr[0] + 0x40;
508d8408326SSeung-Woo Kim 		} else {
5092eeb2e5eSGustavo Padovan 			luma_addr[1] = luma_addr[0] + fb->pitches[0];
5102eeb2e5eSGustavo Padovan 			chroma_addr[1] = chroma_addr[0] + fb->pitches[0];
511d8408326SSeung-Woo Kim 		}
512d8408326SSeung-Woo Kim 	} else {
513d8408326SSeung-Woo Kim 		ctx->interlace = false;
514d8408326SSeung-Woo Kim 		luma_addr[1] = 0;
515d8408326SSeung-Woo Kim 		chroma_addr[1] = 0;
516d8408326SSeung-Woo Kim 	}
517d8408326SSeung-Woo Kim 
518d8408326SSeung-Woo Kim 	spin_lock_irqsave(&res->reg_slock, flags);
519d8408326SSeung-Woo Kim 	mixer_vsync_set_update(ctx, false);
520d8408326SSeung-Woo Kim 
521d8408326SSeung-Woo Kim 	/* interlace or progressive scan mode */
522d8408326SSeung-Woo Kim 	val = (ctx->interlace ? ~0 : 0);
523d8408326SSeung-Woo Kim 	vp_reg_writemask(res, VP_MODE, val, VP_MODE_LINE_SKIP);
524d8408326SSeung-Woo Kim 
525d8408326SSeung-Woo Kim 	/* setup format */
526d8408326SSeung-Woo Kim 	val = (crcb_mode ? VP_MODE_NV21 : VP_MODE_NV12);
527d8408326SSeung-Woo Kim 	val |= (tiled_mode ? VP_MODE_MEM_TILED : VP_MODE_MEM_LINEAR);
528d8408326SSeung-Woo Kim 	vp_reg_writemask(res, VP_MODE, val, VP_MODE_FMT_MASK);
529d8408326SSeung-Woo Kim 
530d8408326SSeung-Woo Kim 	/* setting size of input image */
5312eeb2e5eSGustavo Padovan 	vp_reg_write(res, VP_IMG_SIZE_Y, VP_IMG_HSIZE(fb->pitches[0]) |
5322eeb2e5eSGustavo Padovan 		VP_IMG_VSIZE(fb->height));
533d8408326SSeung-Woo Kim 	/* chroma height has to reduced by 2 to avoid chroma distorions */
5342eeb2e5eSGustavo Padovan 	vp_reg_write(res, VP_IMG_SIZE_C, VP_IMG_HSIZE(fb->pitches[0]) |
5352eeb2e5eSGustavo Padovan 		VP_IMG_VSIZE(fb->height / 2));
536d8408326SSeung-Woo Kim 
5370114f404SMarek Szyprowski 	vp_reg_write(res, VP_SRC_WIDTH, state->src.w);
5380114f404SMarek Szyprowski 	vp_reg_write(res, VP_SRC_HEIGHT, state->src.h);
539d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_SRC_H_POSITION,
5400114f404SMarek Szyprowski 			VP_SRC_H_POSITION_VAL(state->src.x));
5410114f404SMarek Szyprowski 	vp_reg_write(res, VP_SRC_V_POSITION, state->src.y);
542d8408326SSeung-Woo Kim 
5430114f404SMarek Szyprowski 	vp_reg_write(res, VP_DST_WIDTH, state->crtc.w);
5440114f404SMarek Szyprowski 	vp_reg_write(res, VP_DST_H_POSITION, state->crtc.x);
545d8408326SSeung-Woo Kim 	if (ctx->interlace) {
5460114f404SMarek Szyprowski 		vp_reg_write(res, VP_DST_HEIGHT, state->crtc.h / 2);
5470114f404SMarek Szyprowski 		vp_reg_write(res, VP_DST_V_POSITION, state->crtc.y / 2);
548d8408326SSeung-Woo Kim 	} else {
5490114f404SMarek Szyprowski 		vp_reg_write(res, VP_DST_HEIGHT, state->crtc.h);
5500114f404SMarek Szyprowski 		vp_reg_write(res, VP_DST_V_POSITION, state->crtc.y);
551d8408326SSeung-Woo Kim 	}
552d8408326SSeung-Woo Kim 
5530114f404SMarek Szyprowski 	vp_reg_write(res, VP_H_RATIO, state->h_ratio);
5540114f404SMarek Szyprowski 	vp_reg_write(res, VP_V_RATIO, state->v_ratio);
555d8408326SSeung-Woo Kim 
556d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_ENDIAN_MODE, VP_ENDIAN_MODE_LITTLE);
557d8408326SSeung-Woo Kim 
558d8408326SSeung-Woo Kim 	/* set buffer address to vp */
559d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_TOP_Y_PTR, luma_addr[0]);
560d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_BOT_Y_PTR, luma_addr[1]);
561d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_TOP_C_PTR, chroma_addr[0]);
562d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_BOT_C_PTR, chroma_addr[1]);
563d8408326SSeung-Woo Kim 
5642eeb2e5eSGustavo Padovan 	mixer_cfg_scan(ctx, mode->vdisplay);
5652eeb2e5eSGustavo Padovan 	mixer_cfg_rgb_fmt(ctx, mode->vdisplay);
566a2cb911eSMarek Szyprowski 	mixer_cfg_layer(ctx, plane->index, state->zpos + 1, true);
567f657a996SMarek Szyprowski 	mixer_cfg_vp_blend(ctx);
568d8408326SSeung-Woo Kim 	mixer_run(ctx);
569d8408326SSeung-Woo Kim 
570d8408326SSeung-Woo Kim 	mixer_vsync_set_update(ctx, true);
571d8408326SSeung-Woo Kim 	spin_unlock_irqrestore(&res->reg_slock, flags);
572d8408326SSeung-Woo Kim 
573c0734fbaSTobias Jakobi 	mixer_regs_dump(ctx);
574d8408326SSeung-Woo Kim 	vp_regs_dump(ctx);
575d8408326SSeung-Woo Kim }
576d8408326SSeung-Woo Kim 
577aaf8b49eSRahul Sharma static void mixer_layer_update(struct mixer_context *ctx)
578aaf8b49eSRahul Sharma {
579aaf8b49eSRahul Sharma 	struct mixer_resources *res = &ctx->mixer_res;
580aaf8b49eSRahul Sharma 
581aaf8b49eSRahul Sharma 	mixer_reg_writemask(res, MXR_CFG, ~0, MXR_CFG_LAYER_UPDATE);
582aaf8b49eSRahul Sharma }
583aaf8b49eSRahul Sharma 
5842eeb2e5eSGustavo Padovan static void mixer_graph_buffer(struct mixer_context *ctx,
5852eeb2e5eSGustavo Padovan 			       struct exynos_drm_plane *plane)
586d8408326SSeung-Woo Kim {
5870114f404SMarek Szyprowski 	struct exynos_drm_plane_state *state =
5880114f404SMarek Szyprowski 				to_exynos_plane_state(plane->base.state);
5892ee35d8bSMarek Szyprowski 	struct drm_display_mode *mode = &state->base.crtc->state->adjusted_mode;
590d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
5910114f404SMarek Szyprowski 	struct drm_framebuffer *fb = state->base.fb;
592d8408326SSeung-Woo Kim 	unsigned long flags;
59340bdfb0aSMarek Szyprowski 	unsigned int win = plane->index;
5942611015cSTobias Jakobi 	unsigned int x_ratio = 0, y_ratio = 0;
595d8408326SSeung-Woo Kim 	unsigned int src_x_offset, src_y_offset, dst_x_offset, dst_y_offset;
596d8408326SSeung-Woo Kim 	dma_addr_t dma_addr;
597d8408326SSeung-Woo Kim 	unsigned int fmt;
598d8408326SSeung-Woo Kim 	u32 val;
599d8408326SSeung-Woo Kim 
6002eeb2e5eSGustavo Padovan 	switch (fb->pixel_format) {
6017a57ca7cSTobias Jakobi 	case DRM_FORMAT_XRGB4444:
60226a7af3eSTobias Jakobi 	case DRM_FORMAT_ARGB4444:
6037a57ca7cSTobias Jakobi 		fmt = MXR_FORMAT_ARGB4444;
6047a57ca7cSTobias Jakobi 		break;
605d8408326SSeung-Woo Kim 
6067a57ca7cSTobias Jakobi 	case DRM_FORMAT_XRGB1555:
60726a7af3eSTobias Jakobi 	case DRM_FORMAT_ARGB1555:
6087a57ca7cSTobias Jakobi 		fmt = MXR_FORMAT_ARGB1555;
609d8408326SSeung-Woo Kim 		break;
6107a57ca7cSTobias Jakobi 
6117a57ca7cSTobias Jakobi 	case DRM_FORMAT_RGB565:
6127a57ca7cSTobias Jakobi 		fmt = MXR_FORMAT_RGB565;
613d8408326SSeung-Woo Kim 		break;
6147a57ca7cSTobias Jakobi 
6157a57ca7cSTobias Jakobi 	case DRM_FORMAT_XRGB8888:
6167a57ca7cSTobias Jakobi 	case DRM_FORMAT_ARGB8888:
6177a57ca7cSTobias Jakobi 		fmt = MXR_FORMAT_ARGB8888;
6187a57ca7cSTobias Jakobi 		break;
6197a57ca7cSTobias Jakobi 
620d8408326SSeung-Woo Kim 	default:
6217a57ca7cSTobias Jakobi 		DRM_DEBUG_KMS("pixelformat unsupported by mixer\n");
6227a57ca7cSTobias Jakobi 		return;
623d8408326SSeung-Woo Kim 	}
624d8408326SSeung-Woo Kim 
625e463b069SMarek Szyprowski 	/* ratio is already checked by common plane code */
626e463b069SMarek Szyprowski 	x_ratio = state->h_ratio == (1 << 15);
627e463b069SMarek Szyprowski 	y_ratio = state->v_ratio == (1 << 15);
628d8408326SSeung-Woo Kim 
6290114f404SMarek Szyprowski 	dst_x_offset = state->crtc.x;
6300114f404SMarek Szyprowski 	dst_y_offset = state->crtc.y;
631d8408326SSeung-Woo Kim 
632d8408326SSeung-Woo Kim 	/* converting dma address base and source offset */
6330488f50eSMarek Szyprowski 	dma_addr = exynos_drm_fb_dma_addr(fb, 0)
6340114f404SMarek Szyprowski 		+ (state->src.x * fb->bits_per_pixel >> 3)
6350114f404SMarek Szyprowski 		+ (state->src.y * fb->pitches[0]);
636d8408326SSeung-Woo Kim 	src_x_offset = 0;
637d8408326SSeung-Woo Kim 	src_y_offset = 0;
638d8408326SSeung-Woo Kim 
6392eeb2e5eSGustavo Padovan 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
640d8408326SSeung-Woo Kim 		ctx->interlace = true;
641d8408326SSeung-Woo Kim 	else
642d8408326SSeung-Woo Kim 		ctx->interlace = false;
643d8408326SSeung-Woo Kim 
644d8408326SSeung-Woo Kim 	spin_lock_irqsave(&res->reg_slock, flags);
645d8408326SSeung-Woo Kim 	mixer_vsync_set_update(ctx, false);
646d8408326SSeung-Woo Kim 
647d8408326SSeung-Woo Kim 	/* setup format */
648d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_GRAPHIC_CFG(win),
649d8408326SSeung-Woo Kim 		MXR_GRP_CFG_FORMAT_VAL(fmt), MXR_GRP_CFG_FORMAT_MASK);
650d8408326SSeung-Woo Kim 
651d8408326SSeung-Woo Kim 	/* setup geometry */
652adacb228SDaniel Stone 	mixer_reg_write(res, MXR_GRAPHIC_SPAN(win),
6532eeb2e5eSGustavo Padovan 			fb->pitches[0] / (fb->bits_per_pixel >> 3));
654d8408326SSeung-Woo Kim 
655def5e095SRahul Sharma 	/* setup display size */
656def5e095SRahul Sharma 	if (ctx->mxr_ver == MXR_VER_128_0_0_184 &&
6575d3d0995SGustavo Padovan 		win == DEFAULT_WIN) {
6582eeb2e5eSGustavo Padovan 		val  = MXR_MXR_RES_HEIGHT(mode->vdisplay);
6592eeb2e5eSGustavo Padovan 		val |= MXR_MXR_RES_WIDTH(mode->hdisplay);
660def5e095SRahul Sharma 		mixer_reg_write(res, MXR_RESOLUTION, val);
661def5e095SRahul Sharma 	}
662def5e095SRahul Sharma 
6630114f404SMarek Szyprowski 	val  = MXR_GRP_WH_WIDTH(state->src.w);
6640114f404SMarek Szyprowski 	val |= MXR_GRP_WH_HEIGHT(state->src.h);
665d8408326SSeung-Woo Kim 	val |= MXR_GRP_WH_H_SCALE(x_ratio);
666d8408326SSeung-Woo Kim 	val |= MXR_GRP_WH_V_SCALE(y_ratio);
667d8408326SSeung-Woo Kim 	mixer_reg_write(res, MXR_GRAPHIC_WH(win), val);
668d8408326SSeung-Woo Kim 
669d8408326SSeung-Woo Kim 	/* setup offsets in source image */
670d8408326SSeung-Woo Kim 	val  = MXR_GRP_SXY_SX(src_x_offset);
671d8408326SSeung-Woo Kim 	val |= MXR_GRP_SXY_SY(src_y_offset);
672d8408326SSeung-Woo Kim 	mixer_reg_write(res, MXR_GRAPHIC_SXY(win), val);
673d8408326SSeung-Woo Kim 
674d8408326SSeung-Woo Kim 	/* setup offsets in display image */
675d8408326SSeung-Woo Kim 	val  = MXR_GRP_DXY_DX(dst_x_offset);
676d8408326SSeung-Woo Kim 	val |= MXR_GRP_DXY_DY(dst_y_offset);
677d8408326SSeung-Woo Kim 	mixer_reg_write(res, MXR_GRAPHIC_DXY(win), val);
678d8408326SSeung-Woo Kim 
679d8408326SSeung-Woo Kim 	/* set buffer address to mixer */
680d8408326SSeung-Woo Kim 	mixer_reg_write(res, MXR_GRAPHIC_BASE(win), dma_addr);
681d8408326SSeung-Woo Kim 
6822eeb2e5eSGustavo Padovan 	mixer_cfg_scan(ctx, mode->vdisplay);
6832eeb2e5eSGustavo Padovan 	mixer_cfg_rgb_fmt(ctx, mode->vdisplay);
684a2cb911eSMarek Szyprowski 	mixer_cfg_layer(ctx, win, state->zpos + 1, true);
685f657a996SMarek Szyprowski 	mixer_cfg_gfx_blend(ctx, win, is_alpha_format(fb->pixel_format));
686aaf8b49eSRahul Sharma 
687aaf8b49eSRahul Sharma 	/* layer update mandatory for mixer 16.0.33.0 */
688def5e095SRahul Sharma 	if (ctx->mxr_ver == MXR_VER_16_0_33_0 ||
689def5e095SRahul Sharma 		ctx->mxr_ver == MXR_VER_128_0_0_184)
690aaf8b49eSRahul Sharma 		mixer_layer_update(ctx);
691aaf8b49eSRahul Sharma 
692d8408326SSeung-Woo Kim 	mixer_run(ctx);
693d8408326SSeung-Woo Kim 
694d8408326SSeung-Woo Kim 	mixer_vsync_set_update(ctx, true);
695d8408326SSeung-Woo Kim 	spin_unlock_irqrestore(&res->reg_slock, flags);
696c0734fbaSTobias Jakobi 
697c0734fbaSTobias Jakobi 	mixer_regs_dump(ctx);
698d8408326SSeung-Woo Kim }
699d8408326SSeung-Woo Kim 
700d8408326SSeung-Woo Kim static void vp_win_reset(struct mixer_context *ctx)
701d8408326SSeung-Woo Kim {
702d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
703d8408326SSeung-Woo Kim 	int tries = 100;
704d8408326SSeung-Woo Kim 
705d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_SRESET, VP_SRESET_PROCESSING);
706d8408326SSeung-Woo Kim 	for (tries = 100; tries; --tries) {
707d8408326SSeung-Woo Kim 		/* waiting until VP_SRESET_PROCESSING is 0 */
708d8408326SSeung-Woo Kim 		if (~vp_reg_read(res, VP_SRESET) & VP_SRESET_PROCESSING)
709d8408326SSeung-Woo Kim 			break;
71002b3de43STomasz Stanislawski 		mdelay(10);
711d8408326SSeung-Woo Kim 	}
712d8408326SSeung-Woo Kim 	WARN(tries == 0, "failed to reset Video Processor\n");
713d8408326SSeung-Woo Kim }
714d8408326SSeung-Woo Kim 
715cf8fc4f1SJoonyoung Shim static void mixer_win_reset(struct mixer_context *ctx)
716cf8fc4f1SJoonyoung Shim {
717cf8fc4f1SJoonyoung Shim 	struct mixer_resources *res = &ctx->mixer_res;
718cf8fc4f1SJoonyoung Shim 	unsigned long flags;
719cf8fc4f1SJoonyoung Shim 
720cf8fc4f1SJoonyoung Shim 	spin_lock_irqsave(&res->reg_slock, flags);
721cf8fc4f1SJoonyoung Shim 	mixer_vsync_set_update(ctx, false);
722cf8fc4f1SJoonyoung Shim 
723cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_CFG, MXR_CFG_DST_HDMI, MXR_CFG_DST_MASK);
724cf8fc4f1SJoonyoung Shim 
725cf8fc4f1SJoonyoung Shim 	/* set output in RGB888 mode */
726cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_CFG, MXR_CFG_OUT_RGB888, MXR_CFG_OUT_MASK);
727cf8fc4f1SJoonyoung Shim 
728cf8fc4f1SJoonyoung Shim 	/* 16 beat burst in DMA */
729cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_STATUS, MXR_STATUS_16_BURST,
730cf8fc4f1SJoonyoung Shim 		MXR_STATUS_BURST_MASK);
731cf8fc4f1SJoonyoung Shim 
732a2cb911eSMarek Szyprowski 	/* reset default layer priority */
733a2cb911eSMarek Szyprowski 	mixer_reg_write(res, MXR_LAYER_CFG, 0);
734cf8fc4f1SJoonyoung Shim 
735cf8fc4f1SJoonyoung Shim 	/* setting background color */
736cf8fc4f1SJoonyoung Shim 	mixer_reg_write(res, MXR_BG_COLOR0, 0x008080);
737cf8fc4f1SJoonyoung Shim 	mixer_reg_write(res, MXR_BG_COLOR1, 0x008080);
738cf8fc4f1SJoonyoung Shim 	mixer_reg_write(res, MXR_BG_COLOR2, 0x008080);
739cf8fc4f1SJoonyoung Shim 
7401b8e5747SRahul Sharma 	if (ctx->vp_enabled) {
741cf8fc4f1SJoonyoung Shim 		/* configuration of Video Processor Registers */
742cf8fc4f1SJoonyoung Shim 		vp_win_reset(ctx);
743cf8fc4f1SJoonyoung Shim 		vp_default_filter(res);
7441b8e5747SRahul Sharma 	}
745cf8fc4f1SJoonyoung Shim 
746cf8fc4f1SJoonyoung Shim 	/* disable all layers */
747cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP0_ENABLE);
748cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP1_ENABLE);
7491b8e5747SRahul Sharma 	if (ctx->vp_enabled)
750cf8fc4f1SJoonyoung Shim 		mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_VP_ENABLE);
751cf8fc4f1SJoonyoung Shim 
752cf8fc4f1SJoonyoung Shim 	mixer_vsync_set_update(ctx, true);
753cf8fc4f1SJoonyoung Shim 	spin_unlock_irqrestore(&res->reg_slock, flags);
754cf8fc4f1SJoonyoung Shim }
755cf8fc4f1SJoonyoung Shim 
7564551789fSSean Paul static irqreturn_t mixer_irq_handler(int irq, void *arg)
7574551789fSSean Paul {
7584551789fSSean Paul 	struct mixer_context *ctx = arg;
7594551789fSSean Paul 	struct mixer_resources *res = &ctx->mixer_res;
7604551789fSSean Paul 	u32 val, base, shadow;
761822f6dfdSGustavo Padovan 	int win;
7624551789fSSean Paul 
7634551789fSSean Paul 	spin_lock(&res->reg_slock);
7644551789fSSean Paul 
7654551789fSSean Paul 	/* read interrupt status for handling and clearing flags for VSYNC */
7664551789fSSean Paul 	val = mixer_reg_read(res, MXR_INT_STATUS);
7674551789fSSean Paul 
7684551789fSSean Paul 	/* handling VSYNC */
7694551789fSSean Paul 	if (val & MXR_INT_STATUS_VSYNC) {
77081a464dfSAndrzej Hajda 		/* vsync interrupt use different bit for read and clear */
77181a464dfSAndrzej Hajda 		val |= MXR_INT_CLEAR_VSYNC;
77281a464dfSAndrzej Hajda 		val &= ~MXR_INT_STATUS_VSYNC;
77381a464dfSAndrzej Hajda 
7744551789fSSean Paul 		/* interlace scan need to check shadow register */
7754551789fSSean Paul 		if (ctx->interlace) {
7764551789fSSean Paul 			base = mixer_reg_read(res, MXR_GRAPHIC_BASE(0));
7774551789fSSean Paul 			shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(0));
7784551789fSSean Paul 			if (base != shadow)
7794551789fSSean Paul 				goto out;
7804551789fSSean Paul 
7814551789fSSean Paul 			base = mixer_reg_read(res, MXR_GRAPHIC_BASE(1));
7824551789fSSean Paul 			shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(1));
7834551789fSSean Paul 			if (base != shadow)
7844551789fSSean Paul 				goto out;
7854551789fSSean Paul 		}
7864551789fSSean Paul 
787eafd540aSGustavo Padovan 		drm_crtc_handle_vblank(&ctx->crtc->base);
788822f6dfdSGustavo Padovan 		for (win = 0 ; win < MIXER_WIN_NR ; win++) {
789822f6dfdSGustavo Padovan 			struct exynos_drm_plane *plane = &ctx->planes[win];
790822f6dfdSGustavo Padovan 
791822f6dfdSGustavo Padovan 			if (!plane->pending_fb)
792822f6dfdSGustavo Padovan 				continue;
793822f6dfdSGustavo Padovan 
794822f6dfdSGustavo Padovan 			exynos_drm_crtc_finish_update(ctx->crtc, plane);
795822f6dfdSGustavo Padovan 		}
7964551789fSSean Paul 
7974551789fSSean Paul 		/* set wait vsync event to zero and wake up queue. */
7984551789fSSean Paul 		if (atomic_read(&ctx->wait_vsync_event)) {
7994551789fSSean Paul 			atomic_set(&ctx->wait_vsync_event, 0);
8004551789fSSean Paul 			wake_up(&ctx->wait_vsync_queue);
8014551789fSSean Paul 		}
8024551789fSSean Paul 	}
8034551789fSSean Paul 
8044551789fSSean Paul out:
8054551789fSSean Paul 	/* clear interrupts */
8064551789fSSean Paul 	mixer_reg_write(res, MXR_INT_STATUS, val);
8074551789fSSean Paul 
8084551789fSSean Paul 	spin_unlock(&res->reg_slock);
8094551789fSSean Paul 
8104551789fSSean Paul 	return IRQ_HANDLED;
8114551789fSSean Paul }
8124551789fSSean Paul 
8134551789fSSean Paul static int mixer_resources_init(struct mixer_context *mixer_ctx)
8144551789fSSean Paul {
8154551789fSSean Paul 	struct device *dev = &mixer_ctx->pdev->dev;
8164551789fSSean Paul 	struct mixer_resources *mixer_res = &mixer_ctx->mixer_res;
8174551789fSSean Paul 	struct resource *res;
8184551789fSSean Paul 	int ret;
8194551789fSSean Paul 
8204551789fSSean Paul 	spin_lock_init(&mixer_res->reg_slock);
8214551789fSSean Paul 
8224551789fSSean Paul 	mixer_res->mixer = devm_clk_get(dev, "mixer");
8234551789fSSean Paul 	if (IS_ERR(mixer_res->mixer)) {
8244551789fSSean Paul 		dev_err(dev, "failed to get clock 'mixer'\n");
8254551789fSSean Paul 		return -ENODEV;
8264551789fSSean Paul 	}
8274551789fSSean Paul 
82804427ec5SMarek Szyprowski 	mixer_res->hdmi = devm_clk_get(dev, "hdmi");
82904427ec5SMarek Szyprowski 	if (IS_ERR(mixer_res->hdmi)) {
83004427ec5SMarek Szyprowski 		dev_err(dev, "failed to get clock 'hdmi'\n");
83104427ec5SMarek Szyprowski 		return PTR_ERR(mixer_res->hdmi);
83204427ec5SMarek Szyprowski 	}
83304427ec5SMarek Szyprowski 
8344551789fSSean Paul 	mixer_res->sclk_hdmi = devm_clk_get(dev, "sclk_hdmi");
8354551789fSSean Paul 	if (IS_ERR(mixer_res->sclk_hdmi)) {
8364551789fSSean Paul 		dev_err(dev, "failed to get clock 'sclk_hdmi'\n");
8374551789fSSean Paul 		return -ENODEV;
8384551789fSSean Paul 	}
8394551789fSSean Paul 	res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 0);
8404551789fSSean Paul 	if (res == NULL) {
8414551789fSSean Paul 		dev_err(dev, "get memory resource failed.\n");
8424551789fSSean Paul 		return -ENXIO;
8434551789fSSean Paul 	}
8444551789fSSean Paul 
8454551789fSSean Paul 	mixer_res->mixer_regs = devm_ioremap(dev, res->start,
8464551789fSSean Paul 							resource_size(res));
8474551789fSSean Paul 	if (mixer_res->mixer_regs == NULL) {
8484551789fSSean Paul 		dev_err(dev, "register mapping failed.\n");
8494551789fSSean Paul 		return -ENXIO;
8504551789fSSean Paul 	}
8514551789fSSean Paul 
8524551789fSSean Paul 	res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_IRQ, 0);
8534551789fSSean Paul 	if (res == NULL) {
8544551789fSSean Paul 		dev_err(dev, "get interrupt resource failed.\n");
8554551789fSSean Paul 		return -ENXIO;
8564551789fSSean Paul 	}
8574551789fSSean Paul 
8584551789fSSean Paul 	ret = devm_request_irq(dev, res->start, mixer_irq_handler,
8594551789fSSean Paul 						0, "drm_mixer", mixer_ctx);
8604551789fSSean Paul 	if (ret) {
8614551789fSSean Paul 		dev_err(dev, "request interrupt failed.\n");
8624551789fSSean Paul 		return ret;
8634551789fSSean Paul 	}
8644551789fSSean Paul 	mixer_res->irq = res->start;
8654551789fSSean Paul 
8664551789fSSean Paul 	return 0;
8674551789fSSean Paul }
8684551789fSSean Paul 
8694551789fSSean Paul static int vp_resources_init(struct mixer_context *mixer_ctx)
8704551789fSSean Paul {
8714551789fSSean Paul 	struct device *dev = &mixer_ctx->pdev->dev;
8724551789fSSean Paul 	struct mixer_resources *mixer_res = &mixer_ctx->mixer_res;
8734551789fSSean Paul 	struct resource *res;
8744551789fSSean Paul 
8754551789fSSean Paul 	mixer_res->vp = devm_clk_get(dev, "vp");
8764551789fSSean Paul 	if (IS_ERR(mixer_res->vp)) {
8774551789fSSean Paul 		dev_err(dev, "failed to get clock 'vp'\n");
8784551789fSSean Paul 		return -ENODEV;
8794551789fSSean Paul 	}
880ff830c96SMarek Szyprowski 
881ff830c96SMarek Szyprowski 	if (mixer_ctx->has_sclk) {
8824551789fSSean Paul 		mixer_res->sclk_mixer = devm_clk_get(dev, "sclk_mixer");
8834551789fSSean Paul 		if (IS_ERR(mixer_res->sclk_mixer)) {
8844551789fSSean Paul 			dev_err(dev, "failed to get clock 'sclk_mixer'\n");
8854551789fSSean Paul 			return -ENODEV;
8864551789fSSean Paul 		}
887ff830c96SMarek Szyprowski 		mixer_res->mout_mixer = devm_clk_get(dev, "mout_mixer");
888ff830c96SMarek Szyprowski 		if (IS_ERR(mixer_res->mout_mixer)) {
889ff830c96SMarek Szyprowski 			dev_err(dev, "failed to get clock 'mout_mixer'\n");
8904551789fSSean Paul 			return -ENODEV;
8914551789fSSean Paul 		}
8924551789fSSean Paul 
893ff830c96SMarek Szyprowski 		if (mixer_res->sclk_hdmi && mixer_res->mout_mixer)
894ff830c96SMarek Szyprowski 			clk_set_parent(mixer_res->mout_mixer,
895ff830c96SMarek Szyprowski 				       mixer_res->sclk_hdmi);
896ff830c96SMarek Szyprowski 	}
8974551789fSSean Paul 
8984551789fSSean Paul 	res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 1);
8994551789fSSean Paul 	if (res == NULL) {
9004551789fSSean Paul 		dev_err(dev, "get memory resource failed.\n");
9014551789fSSean Paul 		return -ENXIO;
9024551789fSSean Paul 	}
9034551789fSSean Paul 
9044551789fSSean Paul 	mixer_res->vp_regs = devm_ioremap(dev, res->start,
9054551789fSSean Paul 							resource_size(res));
9064551789fSSean Paul 	if (mixer_res->vp_regs == NULL) {
9074551789fSSean Paul 		dev_err(dev, "register mapping failed.\n");
9084551789fSSean Paul 		return -ENXIO;
9094551789fSSean Paul 	}
9104551789fSSean Paul 
9114551789fSSean Paul 	return 0;
9124551789fSSean Paul }
9134551789fSSean Paul 
91493bca243SGustavo Padovan static int mixer_initialize(struct mixer_context *mixer_ctx,
915f37cd5e8SInki Dae 			struct drm_device *drm_dev)
9164551789fSSean Paul {
9174551789fSSean Paul 	int ret;
918f37cd5e8SInki Dae 	struct exynos_drm_private *priv;
919f37cd5e8SInki Dae 	priv = drm_dev->dev_private;
9204551789fSSean Paul 
921eb88e422SGustavo Padovan 	mixer_ctx->drm_dev = drm_dev;
9228a326eddSGustavo Padovan 	mixer_ctx->pipe = priv->pipe++;
9234551789fSSean Paul 
9244551789fSSean Paul 	/* acquire resources: regs, irqs, clocks */
9254551789fSSean Paul 	ret = mixer_resources_init(mixer_ctx);
9264551789fSSean Paul 	if (ret) {
9274551789fSSean Paul 		DRM_ERROR("mixer_resources_init failed ret=%d\n", ret);
9284551789fSSean Paul 		return ret;
9294551789fSSean Paul 	}
9304551789fSSean Paul 
9314551789fSSean Paul 	if (mixer_ctx->vp_enabled) {
9324551789fSSean Paul 		/* acquire vp resources: regs, irqs, clocks */
9334551789fSSean Paul 		ret = vp_resources_init(mixer_ctx);
9344551789fSSean Paul 		if (ret) {
9354551789fSSean Paul 			DRM_ERROR("vp_resources_init failed ret=%d\n", ret);
9364551789fSSean Paul 			return ret;
9374551789fSSean Paul 		}
9384551789fSSean Paul 	}
9394551789fSSean Paul 
940eb7a3fc7SJoonyoung Shim 	ret = drm_iommu_attach_device(drm_dev, mixer_ctx->dev);
941fc2e013fSHyungwon Hwang 	if (ret)
942fc2e013fSHyungwon Hwang 		priv->pipe--;
943f041b257SSean Paul 
944fc2e013fSHyungwon Hwang 	return ret;
9451055b39fSInki Dae }
9461055b39fSInki Dae 
94793bca243SGustavo Padovan static void mixer_ctx_remove(struct mixer_context *mixer_ctx)
948d8408326SSeung-Woo Kim {
949f041b257SSean Paul 	drm_iommu_detach_device(mixer_ctx->drm_dev, mixer_ctx->dev);
950f041b257SSean Paul }
951f041b257SSean Paul 
95293bca243SGustavo Padovan static int mixer_enable_vblank(struct exynos_drm_crtc *crtc)
953f041b257SSean Paul {
95493bca243SGustavo Padovan 	struct mixer_context *mixer_ctx = crtc->ctx;
955d8408326SSeung-Woo Kim 	struct mixer_resources *res = &mixer_ctx->mixer_res;
956d8408326SSeung-Woo Kim 
9570df5e4acSAndrzej Hajda 	__set_bit(MXR_BIT_VSYNC, &mixer_ctx->flags);
9580df5e4acSAndrzej Hajda 	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
959f041b257SSean Paul 		return 0;
960d8408326SSeung-Woo Kim 
961d8408326SSeung-Woo Kim 	/* enable vsync interrupt */
962fc073248SAndrzej Hajda 	mixer_reg_writemask(res, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC);
963fc073248SAndrzej Hajda 	mixer_reg_writemask(res, MXR_INT_EN, ~0, MXR_INT_EN_VSYNC);
964d8408326SSeung-Woo Kim 
965d8408326SSeung-Woo Kim 	return 0;
966d8408326SSeung-Woo Kim }
967d8408326SSeung-Woo Kim 
96893bca243SGustavo Padovan static void mixer_disable_vblank(struct exynos_drm_crtc *crtc)
969d8408326SSeung-Woo Kim {
97093bca243SGustavo Padovan 	struct mixer_context *mixer_ctx = crtc->ctx;
971d8408326SSeung-Woo Kim 	struct mixer_resources *res = &mixer_ctx->mixer_res;
972d8408326SSeung-Woo Kim 
9730df5e4acSAndrzej Hajda 	__clear_bit(MXR_BIT_VSYNC, &mixer_ctx->flags);
9740df5e4acSAndrzej Hajda 
9750df5e4acSAndrzej Hajda 	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
976947710c6SAndrzej Hajda 		return;
977947710c6SAndrzej Hajda 
978d8408326SSeung-Woo Kim 	/* disable vsync interrupt */
979fc073248SAndrzej Hajda 	mixer_reg_writemask(res, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC);
980d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_INT_EN, 0, MXR_INT_EN_VSYNC);
981d8408326SSeung-Woo Kim }
982d8408326SSeung-Woo Kim 
9831e1d1393SGustavo Padovan static void mixer_update_plane(struct exynos_drm_crtc *crtc,
9841e1d1393SGustavo Padovan 			       struct exynos_drm_plane *plane)
985d8408326SSeung-Woo Kim {
98693bca243SGustavo Padovan 	struct mixer_context *mixer_ctx = crtc->ctx;
987d8408326SSeung-Woo Kim 
98840bdfb0aSMarek Szyprowski 	DRM_DEBUG_KMS("win: %d\n", plane->index);
989d8408326SSeung-Woo Kim 
990a44652e8SAndrzej Hajda 	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
991dda9012bSShirish S 		return;
992dda9012bSShirish S 
993*5e68fef2SMarek Szyprowski 	if (plane->index == VP_DEFAULT_WIN)
9942eeb2e5eSGustavo Padovan 		vp_video_buffer(mixer_ctx, plane);
995d8408326SSeung-Woo Kim 	else
9962eeb2e5eSGustavo Padovan 		mixer_graph_buffer(mixer_ctx, plane);
997d8408326SSeung-Woo Kim }
998d8408326SSeung-Woo Kim 
9991e1d1393SGustavo Padovan static void mixer_disable_plane(struct exynos_drm_crtc *crtc,
10001e1d1393SGustavo Padovan 				struct exynos_drm_plane *plane)
1001d8408326SSeung-Woo Kim {
100293bca243SGustavo Padovan 	struct mixer_context *mixer_ctx = crtc->ctx;
1003d8408326SSeung-Woo Kim 	struct mixer_resources *res = &mixer_ctx->mixer_res;
1004d8408326SSeung-Woo Kim 	unsigned long flags;
1005d8408326SSeung-Woo Kim 
100640bdfb0aSMarek Szyprowski 	DRM_DEBUG_KMS("win: %d\n", plane->index);
1007d8408326SSeung-Woo Kim 
1008a44652e8SAndrzej Hajda 	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
1009db43fd16SPrathyush K 		return;
1010db43fd16SPrathyush K 
1011d8408326SSeung-Woo Kim 	spin_lock_irqsave(&res->reg_slock, flags);
1012d8408326SSeung-Woo Kim 	mixer_vsync_set_update(mixer_ctx, false);
1013d8408326SSeung-Woo Kim 
1014a2cb911eSMarek Szyprowski 	mixer_cfg_layer(mixer_ctx, plane->index, 0, false);
1015d8408326SSeung-Woo Kim 
1016d8408326SSeung-Woo Kim 	mixer_vsync_set_update(mixer_ctx, true);
1017d8408326SSeung-Woo Kim 	spin_unlock_irqrestore(&res->reg_slock, flags);
1018d8408326SSeung-Woo Kim }
1019d8408326SSeung-Woo Kim 
102093bca243SGustavo Padovan static void mixer_wait_for_vblank(struct exynos_drm_crtc *crtc)
10210ea6822fSRahul Sharma {
102293bca243SGustavo Padovan 	struct mixer_context *mixer_ctx = crtc->ctx;
10237c4c5584SJoonyoung Shim 	int err;
10248137a2e2SPrathyush K 
1025a44652e8SAndrzej Hajda 	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
10266e95d5e6SPrathyush K 		return;
10276e95d5e6SPrathyush K 
102893bca243SGustavo Padovan 	err = drm_vblank_get(mixer_ctx->drm_dev, mixer_ctx->pipe);
10297c4c5584SJoonyoung Shim 	if (err < 0) {
10307c4c5584SJoonyoung Shim 		DRM_DEBUG_KMS("failed to acquire vblank counter\n");
10317c4c5584SJoonyoung Shim 		return;
10327c4c5584SJoonyoung Shim 	}
10335d39b9eeSRahul Sharma 
10346e95d5e6SPrathyush K 	atomic_set(&mixer_ctx->wait_vsync_event, 1);
10356e95d5e6SPrathyush K 
10366e95d5e6SPrathyush K 	/*
10376e95d5e6SPrathyush K 	 * wait for MIXER to signal VSYNC interrupt or return after
10386e95d5e6SPrathyush K 	 * timeout which is set to 50ms (refresh rate of 20).
10396e95d5e6SPrathyush K 	 */
10406e95d5e6SPrathyush K 	if (!wait_event_timeout(mixer_ctx->wait_vsync_queue,
10416e95d5e6SPrathyush K 				!atomic_read(&mixer_ctx->wait_vsync_event),
1042bfd8303aSDaniel Vetter 				HZ/20))
10438137a2e2SPrathyush K 		DRM_DEBUG_KMS("vblank wait timed out.\n");
10445d39b9eeSRahul Sharma 
104593bca243SGustavo Padovan 	drm_vblank_put(mixer_ctx->drm_dev, mixer_ctx->pipe);
10468137a2e2SPrathyush K }
10478137a2e2SPrathyush K 
10483cecda03SGustavo Padovan static void mixer_enable(struct exynos_drm_crtc *crtc)
1049db43fd16SPrathyush K {
10503cecda03SGustavo Padovan 	struct mixer_context *ctx = crtc->ctx;
1051db43fd16SPrathyush K 	struct mixer_resources *res = &ctx->mixer_res;
1052db43fd16SPrathyush K 
1053a44652e8SAndrzej Hajda 	if (test_bit(MXR_BIT_POWERED, &ctx->flags))
1054db43fd16SPrathyush K 		return;
1055db43fd16SPrathyush K 
1056af65c804SSean Paul 	pm_runtime_get_sync(ctx->dev);
1057af65c804SSean Paul 
1058d74ed937SRahul Sharma 	mixer_reg_writemask(res, MXR_STATUS, ~0, MXR_STATUS_SOFT_RESET);
1059d74ed937SRahul Sharma 
10600df5e4acSAndrzej Hajda 	if (test_bit(MXR_BIT_VSYNC, &ctx->flags)) {
1061fc073248SAndrzej Hajda 		mixer_reg_writemask(res, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC);
10620df5e4acSAndrzej Hajda 		mixer_reg_writemask(res, MXR_INT_EN, ~0, MXR_INT_EN_VSYNC);
10630df5e4acSAndrzej Hajda 	}
1064db43fd16SPrathyush K 	mixer_win_reset(ctx);
1065ccf034a9SGustavo Padovan 
1066ccf034a9SGustavo Padovan 	set_bit(MXR_BIT_POWERED, &ctx->flags);
1067db43fd16SPrathyush K }
1068db43fd16SPrathyush K 
10693cecda03SGustavo Padovan static void mixer_disable(struct exynos_drm_crtc *crtc)
1070db43fd16SPrathyush K {
10713cecda03SGustavo Padovan 	struct mixer_context *ctx = crtc->ctx;
1072c329f667SJoonyoung Shim 	int i;
1073db43fd16SPrathyush K 
1074a44652e8SAndrzej Hajda 	if (!test_bit(MXR_BIT_POWERED, &ctx->flags))
1075b4bfa3c7SRahul Sharma 		return;
1076db43fd16SPrathyush K 
1077381be025SRahul Sharma 	mixer_stop(ctx);
1078c0734fbaSTobias Jakobi 	mixer_regs_dump(ctx);
1079c329f667SJoonyoung Shim 
1080c329f667SJoonyoung Shim 	for (i = 0; i < MIXER_WIN_NR; i++)
10811e1d1393SGustavo Padovan 		mixer_disable_plane(crtc, &ctx->planes[i]);
1082db43fd16SPrathyush K 
1083ccf034a9SGustavo Padovan 	pm_runtime_put(ctx->dev);
1084ccf034a9SGustavo Padovan 
1085a44652e8SAndrzej Hajda 	clear_bit(MXR_BIT_POWERED, &ctx->flags);
1086db43fd16SPrathyush K }
1087db43fd16SPrathyush K 
1088f041b257SSean Paul /* Only valid for Mixer version 16.0.33.0 */
10893ae24362SAndrzej Hajda static int mixer_atomic_check(struct exynos_drm_crtc *crtc,
10903ae24362SAndrzej Hajda 		       struct drm_crtc_state *state)
1091f041b257SSean Paul {
10923ae24362SAndrzej Hajda 	struct drm_display_mode *mode = &state->adjusted_mode;
1093f041b257SSean Paul 	u32 w, h;
1094f041b257SSean Paul 
1095f041b257SSean Paul 	w = mode->hdisplay;
1096f041b257SSean Paul 	h = mode->vdisplay;
1097f041b257SSean Paul 
1098f041b257SSean Paul 	DRM_DEBUG_KMS("xres=%d, yres=%d, refresh=%d, intl=%d\n",
1099f041b257SSean Paul 		mode->hdisplay, mode->vdisplay, mode->vrefresh,
1100f041b257SSean Paul 		(mode->flags & DRM_MODE_FLAG_INTERLACE) ? 1 : 0);
1101f041b257SSean Paul 
1102f041b257SSean Paul 	if ((w >= 464 && w <= 720 && h >= 261 && h <= 576) ||
1103f041b257SSean Paul 		(w >= 1024 && w <= 1280 && h >= 576 && h <= 720) ||
1104f041b257SSean Paul 		(w >= 1664 && w <= 1920 && h >= 936 && h <= 1080))
1105f041b257SSean Paul 		return 0;
1106f041b257SSean Paul 
1107f041b257SSean Paul 	return -EINVAL;
1108f041b257SSean Paul }
1109f041b257SSean Paul 
1110f3aaf762SKrzysztof Kozlowski static const struct exynos_drm_crtc_ops mixer_crtc_ops = {
11113cecda03SGustavo Padovan 	.enable			= mixer_enable,
11123cecda03SGustavo Padovan 	.disable		= mixer_disable,
1113d8408326SSeung-Woo Kim 	.enable_vblank		= mixer_enable_vblank,
1114d8408326SSeung-Woo Kim 	.disable_vblank		= mixer_disable_vblank,
11158137a2e2SPrathyush K 	.wait_for_vblank	= mixer_wait_for_vblank,
11169cc7610aSGustavo Padovan 	.update_plane		= mixer_update_plane,
11179cc7610aSGustavo Padovan 	.disable_plane		= mixer_disable_plane,
11183ae24362SAndrzej Hajda 	.atomic_check		= mixer_atomic_check,
1119f041b257SSean Paul };
11200ea6822fSRahul Sharma 
1121def5e095SRahul Sharma static struct mixer_drv_data exynos5420_mxr_drv_data = {
1122def5e095SRahul Sharma 	.version = MXR_VER_128_0_0_184,
1123def5e095SRahul Sharma 	.is_vp_enabled = 0,
1124def5e095SRahul Sharma };
1125def5e095SRahul Sharma 
1126cc57caf0SRahul Sharma static struct mixer_drv_data exynos5250_mxr_drv_data = {
1127aaf8b49eSRahul Sharma 	.version = MXR_VER_16_0_33_0,
1128aaf8b49eSRahul Sharma 	.is_vp_enabled = 0,
1129aaf8b49eSRahul Sharma };
1130aaf8b49eSRahul Sharma 
1131ff830c96SMarek Szyprowski static struct mixer_drv_data exynos4212_mxr_drv_data = {
1132ff830c96SMarek Szyprowski 	.version = MXR_VER_0_0_0_16,
1133ff830c96SMarek Szyprowski 	.is_vp_enabled = 1,
1134ff830c96SMarek Szyprowski };
1135ff830c96SMarek Szyprowski 
1136cc57caf0SRahul Sharma static struct mixer_drv_data exynos4210_mxr_drv_data = {
11371e123441SRahul Sharma 	.version = MXR_VER_0_0_0_16,
11381b8e5747SRahul Sharma 	.is_vp_enabled = 1,
1139ff830c96SMarek Szyprowski 	.has_sclk = 1,
11401e123441SRahul Sharma };
11411e123441SRahul Sharma 
1142d6b16302SKrzysztof Kozlowski static const struct platform_device_id mixer_driver_types[] = {
11431e123441SRahul Sharma 	{
11441e123441SRahul Sharma 		.name		= "s5p-mixer",
1145cc57caf0SRahul Sharma 		.driver_data	= (unsigned long)&exynos4210_mxr_drv_data,
11461e123441SRahul Sharma 	}, {
1147aaf8b49eSRahul Sharma 		.name		= "exynos5-mixer",
1148cc57caf0SRahul Sharma 		.driver_data	= (unsigned long)&exynos5250_mxr_drv_data,
1149aaf8b49eSRahul Sharma 	}, {
1150aaf8b49eSRahul Sharma 		/* end node */
1151aaf8b49eSRahul Sharma 	}
1152aaf8b49eSRahul Sharma };
1153aaf8b49eSRahul Sharma 
1154aaf8b49eSRahul Sharma static struct of_device_id mixer_match_types[] = {
1155aaf8b49eSRahul Sharma 	{
1156ff830c96SMarek Szyprowski 		.compatible = "samsung,exynos4210-mixer",
1157ff830c96SMarek Szyprowski 		.data	= &exynos4210_mxr_drv_data,
1158ff830c96SMarek Szyprowski 	}, {
1159ff830c96SMarek Szyprowski 		.compatible = "samsung,exynos4212-mixer",
1160ff830c96SMarek Szyprowski 		.data	= &exynos4212_mxr_drv_data,
1161ff830c96SMarek Szyprowski 	}, {
1162aaf8b49eSRahul Sharma 		.compatible = "samsung,exynos5-mixer",
1163cc57caf0SRahul Sharma 		.data	= &exynos5250_mxr_drv_data,
1164cc57caf0SRahul Sharma 	}, {
1165cc57caf0SRahul Sharma 		.compatible = "samsung,exynos5250-mixer",
1166cc57caf0SRahul Sharma 		.data	= &exynos5250_mxr_drv_data,
1167aaf8b49eSRahul Sharma 	}, {
1168def5e095SRahul Sharma 		.compatible = "samsung,exynos5420-mixer",
1169def5e095SRahul Sharma 		.data	= &exynos5420_mxr_drv_data,
1170def5e095SRahul Sharma 	}, {
11711e123441SRahul Sharma 		/* end node */
11721e123441SRahul Sharma 	}
11731e123441SRahul Sharma };
117439b58a39SSjoerd Simons MODULE_DEVICE_TABLE(of, mixer_match_types);
11751e123441SRahul Sharma 
1176f37cd5e8SInki Dae static int mixer_bind(struct device *dev, struct device *manager, void *data)
1177d8408326SSeung-Woo Kim {
11788103ef1bSAndrzej Hajda 	struct mixer_context *ctx = dev_get_drvdata(dev);
1179f37cd5e8SInki Dae 	struct drm_device *drm_dev = data;
11807ee14cdcSGustavo Padovan 	struct exynos_drm_plane *exynos_plane;
1181fd2d2fc2SMarek Szyprowski 	unsigned int i;
11826e2a3b66SGustavo Padovan 	int ret;
1183d8408326SSeung-Woo Kim 
1184e2dc3f72SAlban Browaeys 	ret = mixer_initialize(ctx, drm_dev);
1185e2dc3f72SAlban Browaeys 	if (ret)
1186e2dc3f72SAlban Browaeys 		return ret;
1187e2dc3f72SAlban Browaeys 
1188fd2d2fc2SMarek Szyprowski 	for (i = 0; i < MIXER_WIN_NR; i++) {
1189fd2d2fc2SMarek Szyprowski 		if (i == VP_DEFAULT_WIN && !ctx->vp_enabled)
1190ab144201SMarek Szyprowski 			continue;
1191ab144201SMarek Szyprowski 
119240bdfb0aSMarek Szyprowski 		ret = exynos_plane_init(drm_dev, &ctx->planes[i], i,
1193fd2d2fc2SMarek Szyprowski 					1 << ctx->pipe, &plane_configs[i]);
11947ee14cdcSGustavo Padovan 		if (ret)
11957ee14cdcSGustavo Padovan 			return ret;
11967ee14cdcSGustavo Padovan 	}
11977ee14cdcSGustavo Padovan 
11985d3d0995SGustavo Padovan 	exynos_plane = &ctx->planes[DEFAULT_WIN];
11997ee14cdcSGustavo Padovan 	ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
12007ee14cdcSGustavo Padovan 					   ctx->pipe, EXYNOS_DISPLAY_TYPE_HDMI,
120193bca243SGustavo Padovan 					   &mixer_crtc_ops, ctx);
120293bca243SGustavo Padovan 	if (IS_ERR(ctx->crtc)) {
1203e2dc3f72SAlban Browaeys 		mixer_ctx_remove(ctx);
120493bca243SGustavo Padovan 		ret = PTR_ERR(ctx->crtc);
120593bca243SGustavo Padovan 		goto free_ctx;
12068103ef1bSAndrzej Hajda 	}
12078103ef1bSAndrzej Hajda 
12088103ef1bSAndrzej Hajda 	return 0;
120993bca243SGustavo Padovan 
121093bca243SGustavo Padovan free_ctx:
121193bca243SGustavo Padovan 	devm_kfree(dev, ctx);
121293bca243SGustavo Padovan 	return ret;
12138103ef1bSAndrzej Hajda }
12148103ef1bSAndrzej Hajda 
12158103ef1bSAndrzej Hajda static void mixer_unbind(struct device *dev, struct device *master, void *data)
12168103ef1bSAndrzej Hajda {
12178103ef1bSAndrzej Hajda 	struct mixer_context *ctx = dev_get_drvdata(dev);
12188103ef1bSAndrzej Hajda 
121993bca243SGustavo Padovan 	mixer_ctx_remove(ctx);
12208103ef1bSAndrzej Hajda }
12218103ef1bSAndrzej Hajda 
12228103ef1bSAndrzej Hajda static const struct component_ops mixer_component_ops = {
12238103ef1bSAndrzej Hajda 	.bind	= mixer_bind,
12248103ef1bSAndrzej Hajda 	.unbind	= mixer_unbind,
12258103ef1bSAndrzej Hajda };
12268103ef1bSAndrzej Hajda 
12278103ef1bSAndrzej Hajda static int mixer_probe(struct platform_device *pdev)
12288103ef1bSAndrzej Hajda {
12298103ef1bSAndrzej Hajda 	struct device *dev = &pdev->dev;
12308103ef1bSAndrzej Hajda 	struct mixer_drv_data *drv;
12318103ef1bSAndrzej Hajda 	struct mixer_context *ctx;
12328103ef1bSAndrzej Hajda 	int ret;
1233d8408326SSeung-Woo Kim 
1234f041b257SSean Paul 	ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL);
1235f041b257SSean Paul 	if (!ctx) {
1236f041b257SSean Paul 		DRM_ERROR("failed to alloc mixer context.\n");
1237d8408326SSeung-Woo Kim 		return -ENOMEM;
1238f041b257SSean Paul 	}
1239d8408326SSeung-Woo Kim 
1240aaf8b49eSRahul Sharma 	if (dev->of_node) {
1241aaf8b49eSRahul Sharma 		const struct of_device_id *match;
12428103ef1bSAndrzej Hajda 
1243e436b09dSSachin Kamat 		match = of_match_node(mixer_match_types, dev->of_node);
12442cdc53b3SRahul Sharma 		drv = (struct mixer_drv_data *)match->data;
1245aaf8b49eSRahul Sharma 	} else {
1246aaf8b49eSRahul Sharma 		drv = (struct mixer_drv_data *)
1247aaf8b49eSRahul Sharma 			platform_get_device_id(pdev)->driver_data;
1248aaf8b49eSRahul Sharma 	}
1249aaf8b49eSRahul Sharma 
12504551789fSSean Paul 	ctx->pdev = pdev;
1251d873ab99SSeung-Woo Kim 	ctx->dev = dev;
12521b8e5747SRahul Sharma 	ctx->vp_enabled = drv->is_vp_enabled;
1253ff830c96SMarek Szyprowski 	ctx->has_sclk = drv->has_sclk;
12541e123441SRahul Sharma 	ctx->mxr_ver = drv->version;
125557ed0f7bSDaniel Vetter 	init_waitqueue_head(&ctx->wait_vsync_queue);
12566e95d5e6SPrathyush K 	atomic_set(&ctx->wait_vsync_event, 0);
1257d8408326SSeung-Woo Kim 
12588103ef1bSAndrzej Hajda 	platform_set_drvdata(pdev, ctx);
1259df5225bcSInki Dae 
1260df5225bcSInki Dae 	ret = component_add(&pdev->dev, &mixer_component_ops);
126186650408SAndrzej Hajda 	if (!ret)
12628103ef1bSAndrzej Hajda 		pm_runtime_enable(dev);
1263df5225bcSInki Dae 
1264df5225bcSInki Dae 	return ret;
1265f37cd5e8SInki Dae }
1266f37cd5e8SInki Dae 
1267d8408326SSeung-Woo Kim static int mixer_remove(struct platform_device *pdev)
1268d8408326SSeung-Woo Kim {
12698103ef1bSAndrzej Hajda 	pm_runtime_disable(&pdev->dev);
12708103ef1bSAndrzej Hajda 
1271df5225bcSInki Dae 	component_del(&pdev->dev, &mixer_component_ops);
1272df5225bcSInki Dae 
1273d8408326SSeung-Woo Kim 	return 0;
1274d8408326SSeung-Woo Kim }
1275d8408326SSeung-Woo Kim 
1276ccf034a9SGustavo Padovan #ifdef CONFIG_PM_SLEEP
1277ccf034a9SGustavo Padovan static int exynos_mixer_suspend(struct device *dev)
1278ccf034a9SGustavo Padovan {
1279ccf034a9SGustavo Padovan 	struct mixer_context *ctx = dev_get_drvdata(dev);
1280ccf034a9SGustavo Padovan 	struct mixer_resources *res = &ctx->mixer_res;
1281ccf034a9SGustavo Padovan 
1282ccf034a9SGustavo Padovan 	clk_disable_unprepare(res->hdmi);
1283ccf034a9SGustavo Padovan 	clk_disable_unprepare(res->mixer);
1284ccf034a9SGustavo Padovan 	if (ctx->vp_enabled) {
1285ccf034a9SGustavo Padovan 		clk_disable_unprepare(res->vp);
1286ccf034a9SGustavo Padovan 		if (ctx->has_sclk)
1287ccf034a9SGustavo Padovan 			clk_disable_unprepare(res->sclk_mixer);
1288ccf034a9SGustavo Padovan 	}
1289ccf034a9SGustavo Padovan 
1290ccf034a9SGustavo Padovan 	return 0;
1291ccf034a9SGustavo Padovan }
1292ccf034a9SGustavo Padovan 
1293ccf034a9SGustavo Padovan static int exynos_mixer_resume(struct device *dev)
1294ccf034a9SGustavo Padovan {
1295ccf034a9SGustavo Padovan 	struct mixer_context *ctx = dev_get_drvdata(dev);
1296ccf034a9SGustavo Padovan 	struct mixer_resources *res = &ctx->mixer_res;
1297ccf034a9SGustavo Padovan 	int ret;
1298ccf034a9SGustavo Padovan 
1299ccf034a9SGustavo Padovan 	ret = clk_prepare_enable(res->mixer);
1300ccf034a9SGustavo Padovan 	if (ret < 0) {
1301ccf034a9SGustavo Padovan 		DRM_ERROR("Failed to prepare_enable the mixer clk [%d]\n", ret);
1302ccf034a9SGustavo Padovan 		return ret;
1303ccf034a9SGustavo Padovan 	}
1304ccf034a9SGustavo Padovan 	ret = clk_prepare_enable(res->hdmi);
1305ccf034a9SGustavo Padovan 	if (ret < 0) {
1306ccf034a9SGustavo Padovan 		DRM_ERROR("Failed to prepare_enable the hdmi clk [%d]\n", ret);
1307ccf034a9SGustavo Padovan 		return ret;
1308ccf034a9SGustavo Padovan 	}
1309ccf034a9SGustavo Padovan 	if (ctx->vp_enabled) {
1310ccf034a9SGustavo Padovan 		ret = clk_prepare_enable(res->vp);
1311ccf034a9SGustavo Padovan 		if (ret < 0) {
1312ccf034a9SGustavo Padovan 			DRM_ERROR("Failed to prepare_enable the vp clk [%d]\n",
1313ccf034a9SGustavo Padovan 				  ret);
1314ccf034a9SGustavo Padovan 			return ret;
1315ccf034a9SGustavo Padovan 		}
1316ccf034a9SGustavo Padovan 		if (ctx->has_sclk) {
1317ccf034a9SGustavo Padovan 			ret = clk_prepare_enable(res->sclk_mixer);
1318ccf034a9SGustavo Padovan 			if (ret < 0) {
1319ccf034a9SGustavo Padovan 				DRM_ERROR("Failed to prepare_enable the " \
1320ccf034a9SGustavo Padovan 					   "sclk_mixer clk [%d]\n",
1321ccf034a9SGustavo Padovan 					  ret);
1322ccf034a9SGustavo Padovan 				return ret;
1323ccf034a9SGustavo Padovan 			}
1324ccf034a9SGustavo Padovan 		}
1325ccf034a9SGustavo Padovan 	}
1326ccf034a9SGustavo Padovan 
1327ccf034a9SGustavo Padovan 	return 0;
1328ccf034a9SGustavo Padovan }
1329ccf034a9SGustavo Padovan #endif
1330ccf034a9SGustavo Padovan 
1331ccf034a9SGustavo Padovan static const struct dev_pm_ops exynos_mixer_pm_ops = {
1332ccf034a9SGustavo Padovan 	SET_RUNTIME_PM_OPS(exynos_mixer_suspend, exynos_mixer_resume, NULL)
1333ccf034a9SGustavo Padovan };
1334ccf034a9SGustavo Padovan 
1335d8408326SSeung-Woo Kim struct platform_driver mixer_driver = {
1336d8408326SSeung-Woo Kim 	.driver = {
1337aaf8b49eSRahul Sharma 		.name = "exynos-mixer",
1338d8408326SSeung-Woo Kim 		.owner = THIS_MODULE,
1339ccf034a9SGustavo Padovan 		.pm = &exynos_mixer_pm_ops,
1340aaf8b49eSRahul Sharma 		.of_match_table = mixer_match_types,
1341d8408326SSeung-Woo Kim 	},
1342d8408326SSeung-Woo Kim 	.probe = mixer_probe,
134356550d94SGreg Kroah-Hartman 	.remove = mixer_remove,
13441e123441SRahul Sharma 	.id_table	= mixer_driver_types,
1345d8408326SSeung-Woo Kim };
1346