1d8408326SSeung-Woo Kim /* 2d8408326SSeung-Woo Kim * Copyright (C) 2011 Samsung Electronics Co.Ltd 3d8408326SSeung-Woo Kim * Authors: 4d8408326SSeung-Woo Kim * Seung-Woo Kim <sw0312.kim@samsung.com> 5d8408326SSeung-Woo Kim * Inki Dae <inki.dae@samsung.com> 6d8408326SSeung-Woo Kim * Joonyoung Shim <jy0922.shim@samsung.com> 7d8408326SSeung-Woo Kim * 8d8408326SSeung-Woo Kim * Based on drivers/media/video/s5p-tv/mixer_reg.c 9d8408326SSeung-Woo Kim * 10d8408326SSeung-Woo Kim * This program is free software; you can redistribute it and/or modify it 11d8408326SSeung-Woo Kim * under the terms of the GNU General Public License as published by the 12d8408326SSeung-Woo Kim * Free Software Foundation; either version 2 of the License, or (at your 13d8408326SSeung-Woo Kim * option) any later version. 14d8408326SSeung-Woo Kim * 15d8408326SSeung-Woo Kim */ 16d8408326SSeung-Woo Kim 17760285e7SDavid Howells #include <drm/drmP.h> 18d8408326SSeung-Woo Kim 19d8408326SSeung-Woo Kim #include "regs-mixer.h" 20d8408326SSeung-Woo Kim #include "regs-vp.h" 21d8408326SSeung-Woo Kim 22d8408326SSeung-Woo Kim #include <linux/kernel.h> 23d8408326SSeung-Woo Kim #include <linux/spinlock.h> 24d8408326SSeung-Woo Kim #include <linux/wait.h> 25d8408326SSeung-Woo Kim #include <linux/i2c.h> 26d8408326SSeung-Woo Kim #include <linux/platform_device.h> 27d8408326SSeung-Woo Kim #include <linux/interrupt.h> 28d8408326SSeung-Woo Kim #include <linux/irq.h> 29d8408326SSeung-Woo Kim #include <linux/delay.h> 30d8408326SSeung-Woo Kim #include <linux/pm_runtime.h> 31d8408326SSeung-Woo Kim #include <linux/clk.h> 32d8408326SSeung-Woo Kim #include <linux/regulator/consumer.h> 333f1c781dSSachin Kamat #include <linux/of.h> 34*48f6155aSMarek Szyprowski #include <linux/of_device.h> 35f37cd5e8SInki Dae #include <linux/component.h> 36d8408326SSeung-Woo Kim 37d8408326SSeung-Woo Kim #include <drm/exynos_drm.h> 38d8408326SSeung-Woo Kim 39d8408326SSeung-Woo Kim #include "exynos_drm_drv.h" 40663d8766SRahul Sharma #include "exynos_drm_crtc.h" 410488f50eSMarek Szyprowski #include "exynos_drm_fb.h" 427ee14cdcSGustavo Padovan #include "exynos_drm_plane.h" 431055b39fSInki Dae #include "exynos_drm_iommu.h" 4422b21ae6SJoonyoung Shim 45f041b257SSean Paul #define MIXER_WIN_NR 3 46fbbb1e1aSMarek Szyprowski #define VP_DEFAULT_WIN 2 47d8408326SSeung-Woo Kim 487a57ca7cSTobias Jakobi /* The pixelformats that are natively supported by the mixer. */ 497a57ca7cSTobias Jakobi #define MXR_FORMAT_RGB565 4 507a57ca7cSTobias Jakobi #define MXR_FORMAT_ARGB1555 5 517a57ca7cSTobias Jakobi #define MXR_FORMAT_ARGB4444 6 527a57ca7cSTobias Jakobi #define MXR_FORMAT_ARGB8888 7 537a57ca7cSTobias Jakobi 5422b21ae6SJoonyoung Shim struct mixer_resources { 5522b21ae6SJoonyoung Shim int irq; 5622b21ae6SJoonyoung Shim void __iomem *mixer_regs; 5722b21ae6SJoonyoung Shim void __iomem *vp_regs; 5822b21ae6SJoonyoung Shim spinlock_t reg_slock; 5922b21ae6SJoonyoung Shim struct clk *mixer; 6022b21ae6SJoonyoung Shim struct clk *vp; 6104427ec5SMarek Szyprowski struct clk *hdmi; 6222b21ae6SJoonyoung Shim struct clk *sclk_mixer; 6322b21ae6SJoonyoung Shim struct clk *sclk_hdmi; 64ff830c96SMarek Szyprowski struct clk *mout_mixer; 6522b21ae6SJoonyoung Shim }; 6622b21ae6SJoonyoung Shim 671e123441SRahul Sharma enum mixer_version_id { 681e123441SRahul Sharma MXR_VER_0_0_0_16, 691e123441SRahul Sharma MXR_VER_16_0_33_0, 70def5e095SRahul Sharma MXR_VER_128_0_0_184, 711e123441SRahul Sharma }; 721e123441SRahul Sharma 73a44652e8SAndrzej Hajda enum mixer_flag_bits { 74a44652e8SAndrzej Hajda MXR_BIT_POWERED, 750df5e4acSAndrzej Hajda MXR_BIT_VSYNC, 76a44652e8SAndrzej Hajda }; 77a44652e8SAndrzej Hajda 78fbbb1e1aSMarek Szyprowski static const uint32_t mixer_formats[] = { 79fbbb1e1aSMarek Szyprowski DRM_FORMAT_XRGB4444, 8026a7af3eSTobias Jakobi DRM_FORMAT_ARGB4444, 81fbbb1e1aSMarek Szyprowski DRM_FORMAT_XRGB1555, 8226a7af3eSTobias Jakobi DRM_FORMAT_ARGB1555, 83fbbb1e1aSMarek Szyprowski DRM_FORMAT_RGB565, 84fbbb1e1aSMarek Szyprowski DRM_FORMAT_XRGB8888, 85fbbb1e1aSMarek Szyprowski DRM_FORMAT_ARGB8888, 86fbbb1e1aSMarek Szyprowski }; 87fbbb1e1aSMarek Szyprowski 88fbbb1e1aSMarek Szyprowski static const uint32_t vp_formats[] = { 89fbbb1e1aSMarek Szyprowski DRM_FORMAT_NV12, 90fbbb1e1aSMarek Szyprowski DRM_FORMAT_NV21, 91fbbb1e1aSMarek Szyprowski }; 92fbbb1e1aSMarek Szyprowski 9322b21ae6SJoonyoung Shim struct mixer_context { 944551789fSSean Paul struct platform_device *pdev; 95cf8fc4f1SJoonyoung Shim struct device *dev; 961055b39fSInki Dae struct drm_device *drm_dev; 9793bca243SGustavo Padovan struct exynos_drm_crtc *crtc; 987ee14cdcSGustavo Padovan struct exynos_drm_plane planes[MIXER_WIN_NR]; 9922b21ae6SJoonyoung Shim int pipe; 100a44652e8SAndrzej Hajda unsigned long flags; 10122b21ae6SJoonyoung Shim bool interlace; 1021b8e5747SRahul Sharma bool vp_enabled; 103ff830c96SMarek Szyprowski bool has_sclk; 10422b21ae6SJoonyoung Shim 10522b21ae6SJoonyoung Shim struct mixer_resources mixer_res; 1061e123441SRahul Sharma enum mixer_version_id mxr_ver; 1076e95d5e6SPrathyush K wait_queue_head_t wait_vsync_queue; 1086e95d5e6SPrathyush K atomic_t wait_vsync_event; 1091e123441SRahul Sharma }; 1101e123441SRahul Sharma 1111e123441SRahul Sharma struct mixer_drv_data { 1121e123441SRahul Sharma enum mixer_version_id version; 1131b8e5747SRahul Sharma bool is_vp_enabled; 114ff830c96SMarek Szyprowski bool has_sclk; 11522b21ae6SJoonyoung Shim }; 11622b21ae6SJoonyoung Shim 117fd2d2fc2SMarek Szyprowski static const struct exynos_drm_plane_config plane_configs[MIXER_WIN_NR] = { 118fd2d2fc2SMarek Szyprowski { 119fd2d2fc2SMarek Szyprowski .zpos = 0, 120fd2d2fc2SMarek Szyprowski .type = DRM_PLANE_TYPE_PRIMARY, 121fd2d2fc2SMarek Szyprowski .pixel_formats = mixer_formats, 122fd2d2fc2SMarek Szyprowski .num_pixel_formats = ARRAY_SIZE(mixer_formats), 123a2cb911eSMarek Szyprowski .capabilities = EXYNOS_DRM_PLANE_CAP_DOUBLE | 124a2cb911eSMarek Szyprowski EXYNOS_DRM_PLANE_CAP_ZPOS, 125fd2d2fc2SMarek Szyprowski }, { 126fd2d2fc2SMarek Szyprowski .zpos = 1, 127fd2d2fc2SMarek Szyprowski .type = DRM_PLANE_TYPE_CURSOR, 128fd2d2fc2SMarek Szyprowski .pixel_formats = mixer_formats, 129fd2d2fc2SMarek Szyprowski .num_pixel_formats = ARRAY_SIZE(mixer_formats), 130a2cb911eSMarek Szyprowski .capabilities = EXYNOS_DRM_PLANE_CAP_DOUBLE | 131a2cb911eSMarek Szyprowski EXYNOS_DRM_PLANE_CAP_ZPOS, 132fd2d2fc2SMarek Szyprowski }, { 133fd2d2fc2SMarek Szyprowski .zpos = 2, 134fd2d2fc2SMarek Szyprowski .type = DRM_PLANE_TYPE_OVERLAY, 135fd2d2fc2SMarek Szyprowski .pixel_formats = vp_formats, 136fd2d2fc2SMarek Szyprowski .num_pixel_formats = ARRAY_SIZE(vp_formats), 137a2cb911eSMarek Szyprowski .capabilities = EXYNOS_DRM_PLANE_CAP_SCALE | 138a2cb911eSMarek Szyprowski EXYNOS_DRM_PLANE_CAP_ZPOS, 139fd2d2fc2SMarek Szyprowski }, 140fd2d2fc2SMarek Szyprowski }; 141fd2d2fc2SMarek Szyprowski 142d8408326SSeung-Woo Kim static const u8 filter_y_horiz_tap8[] = { 143d8408326SSeung-Woo Kim 0, -1, -1, -1, -1, -1, -1, -1, 144d8408326SSeung-Woo Kim -1, -1, -1, -1, -1, 0, 0, 0, 145d8408326SSeung-Woo Kim 0, 2, 4, 5, 6, 6, 6, 6, 146d8408326SSeung-Woo Kim 6, 5, 5, 4, 3, 2, 1, 1, 147d8408326SSeung-Woo Kim 0, -6, -12, -16, -18, -20, -21, -20, 148d8408326SSeung-Woo Kim -20, -18, -16, -13, -10, -8, -5, -2, 149d8408326SSeung-Woo Kim 127, 126, 125, 121, 114, 107, 99, 89, 150d8408326SSeung-Woo Kim 79, 68, 57, 46, 35, 25, 16, 8, 151d8408326SSeung-Woo Kim }; 152d8408326SSeung-Woo Kim 153d8408326SSeung-Woo Kim static const u8 filter_y_vert_tap4[] = { 154d8408326SSeung-Woo Kim 0, -3, -6, -8, -8, -8, -8, -7, 155d8408326SSeung-Woo Kim -6, -5, -4, -3, -2, -1, -1, 0, 156d8408326SSeung-Woo Kim 127, 126, 124, 118, 111, 102, 92, 81, 157d8408326SSeung-Woo Kim 70, 59, 48, 37, 27, 19, 11, 5, 158d8408326SSeung-Woo Kim 0, 5, 11, 19, 27, 37, 48, 59, 159d8408326SSeung-Woo Kim 70, 81, 92, 102, 111, 118, 124, 126, 160d8408326SSeung-Woo Kim 0, 0, -1, -1, -2, -3, -4, -5, 161d8408326SSeung-Woo Kim -6, -7, -8, -8, -8, -8, -6, -3, 162d8408326SSeung-Woo Kim }; 163d8408326SSeung-Woo Kim 164d8408326SSeung-Woo Kim static const u8 filter_cr_horiz_tap4[] = { 165d8408326SSeung-Woo Kim 0, -3, -6, -8, -8, -8, -8, -7, 166d8408326SSeung-Woo Kim -6, -5, -4, -3, -2, -1, -1, 0, 167d8408326SSeung-Woo Kim 127, 126, 124, 118, 111, 102, 92, 81, 168d8408326SSeung-Woo Kim 70, 59, 48, 37, 27, 19, 11, 5, 169d8408326SSeung-Woo Kim }; 170d8408326SSeung-Woo Kim 171f657a996SMarek Szyprowski static inline bool is_alpha_format(unsigned int pixel_format) 172f657a996SMarek Szyprowski { 173f657a996SMarek Szyprowski switch (pixel_format) { 174f657a996SMarek Szyprowski case DRM_FORMAT_ARGB8888: 17526a7af3eSTobias Jakobi case DRM_FORMAT_ARGB1555: 17626a7af3eSTobias Jakobi case DRM_FORMAT_ARGB4444: 177f657a996SMarek Szyprowski return true; 178f657a996SMarek Szyprowski default: 179f657a996SMarek Szyprowski return false; 180f657a996SMarek Szyprowski } 181f657a996SMarek Szyprowski } 182f657a996SMarek Szyprowski 183d8408326SSeung-Woo Kim static inline u32 vp_reg_read(struct mixer_resources *res, u32 reg_id) 184d8408326SSeung-Woo Kim { 185d8408326SSeung-Woo Kim return readl(res->vp_regs + reg_id); 186d8408326SSeung-Woo Kim } 187d8408326SSeung-Woo Kim 188d8408326SSeung-Woo Kim static inline void vp_reg_write(struct mixer_resources *res, u32 reg_id, 189d8408326SSeung-Woo Kim u32 val) 190d8408326SSeung-Woo Kim { 191d8408326SSeung-Woo Kim writel(val, res->vp_regs + reg_id); 192d8408326SSeung-Woo Kim } 193d8408326SSeung-Woo Kim 194d8408326SSeung-Woo Kim static inline void vp_reg_writemask(struct mixer_resources *res, u32 reg_id, 195d8408326SSeung-Woo Kim u32 val, u32 mask) 196d8408326SSeung-Woo Kim { 197d8408326SSeung-Woo Kim u32 old = vp_reg_read(res, reg_id); 198d8408326SSeung-Woo Kim 199d8408326SSeung-Woo Kim val = (val & mask) | (old & ~mask); 200d8408326SSeung-Woo Kim writel(val, res->vp_regs + reg_id); 201d8408326SSeung-Woo Kim } 202d8408326SSeung-Woo Kim 203d8408326SSeung-Woo Kim static inline u32 mixer_reg_read(struct mixer_resources *res, u32 reg_id) 204d8408326SSeung-Woo Kim { 205d8408326SSeung-Woo Kim return readl(res->mixer_regs + reg_id); 206d8408326SSeung-Woo Kim } 207d8408326SSeung-Woo Kim 208d8408326SSeung-Woo Kim static inline void mixer_reg_write(struct mixer_resources *res, u32 reg_id, 209d8408326SSeung-Woo Kim u32 val) 210d8408326SSeung-Woo Kim { 211d8408326SSeung-Woo Kim writel(val, res->mixer_regs + reg_id); 212d8408326SSeung-Woo Kim } 213d8408326SSeung-Woo Kim 214d8408326SSeung-Woo Kim static inline void mixer_reg_writemask(struct mixer_resources *res, 215d8408326SSeung-Woo Kim u32 reg_id, u32 val, u32 mask) 216d8408326SSeung-Woo Kim { 217d8408326SSeung-Woo Kim u32 old = mixer_reg_read(res, reg_id); 218d8408326SSeung-Woo Kim 219d8408326SSeung-Woo Kim val = (val & mask) | (old & ~mask); 220d8408326SSeung-Woo Kim writel(val, res->mixer_regs + reg_id); 221d8408326SSeung-Woo Kim } 222d8408326SSeung-Woo Kim 223d8408326SSeung-Woo Kim static void mixer_regs_dump(struct mixer_context *ctx) 224d8408326SSeung-Woo Kim { 225d8408326SSeung-Woo Kim #define DUMPREG(reg_id) \ 226d8408326SSeung-Woo Kim do { \ 227d8408326SSeung-Woo Kim DRM_DEBUG_KMS(#reg_id " = %08x\n", \ 228d8408326SSeung-Woo Kim (u32)readl(ctx->mixer_res.mixer_regs + reg_id)); \ 229d8408326SSeung-Woo Kim } while (0) 230d8408326SSeung-Woo Kim 231d8408326SSeung-Woo Kim DUMPREG(MXR_STATUS); 232d8408326SSeung-Woo Kim DUMPREG(MXR_CFG); 233d8408326SSeung-Woo Kim DUMPREG(MXR_INT_EN); 234d8408326SSeung-Woo Kim DUMPREG(MXR_INT_STATUS); 235d8408326SSeung-Woo Kim 236d8408326SSeung-Woo Kim DUMPREG(MXR_LAYER_CFG); 237d8408326SSeung-Woo Kim DUMPREG(MXR_VIDEO_CFG); 238d8408326SSeung-Woo Kim 239d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_CFG); 240d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_BASE); 241d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_SPAN); 242d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_WH); 243d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_SXY); 244d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_DXY); 245d8408326SSeung-Woo Kim 246d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_CFG); 247d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_BASE); 248d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_SPAN); 249d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_WH); 250d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_SXY); 251d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_DXY); 252d8408326SSeung-Woo Kim #undef DUMPREG 253d8408326SSeung-Woo Kim } 254d8408326SSeung-Woo Kim 255d8408326SSeung-Woo Kim static void vp_regs_dump(struct mixer_context *ctx) 256d8408326SSeung-Woo Kim { 257d8408326SSeung-Woo Kim #define DUMPREG(reg_id) \ 258d8408326SSeung-Woo Kim do { \ 259d8408326SSeung-Woo Kim DRM_DEBUG_KMS(#reg_id " = %08x\n", \ 260d8408326SSeung-Woo Kim (u32) readl(ctx->mixer_res.vp_regs + reg_id)); \ 261d8408326SSeung-Woo Kim } while (0) 262d8408326SSeung-Woo Kim 263d8408326SSeung-Woo Kim DUMPREG(VP_ENABLE); 264d8408326SSeung-Woo Kim DUMPREG(VP_SRESET); 265d8408326SSeung-Woo Kim DUMPREG(VP_SHADOW_UPDATE); 266d8408326SSeung-Woo Kim DUMPREG(VP_FIELD_ID); 267d8408326SSeung-Woo Kim DUMPREG(VP_MODE); 268d8408326SSeung-Woo Kim DUMPREG(VP_IMG_SIZE_Y); 269d8408326SSeung-Woo Kim DUMPREG(VP_IMG_SIZE_C); 270d8408326SSeung-Woo Kim DUMPREG(VP_PER_RATE_CTRL); 271d8408326SSeung-Woo Kim DUMPREG(VP_TOP_Y_PTR); 272d8408326SSeung-Woo Kim DUMPREG(VP_BOT_Y_PTR); 273d8408326SSeung-Woo Kim DUMPREG(VP_TOP_C_PTR); 274d8408326SSeung-Woo Kim DUMPREG(VP_BOT_C_PTR); 275d8408326SSeung-Woo Kim DUMPREG(VP_ENDIAN_MODE); 276d8408326SSeung-Woo Kim DUMPREG(VP_SRC_H_POSITION); 277d8408326SSeung-Woo Kim DUMPREG(VP_SRC_V_POSITION); 278d8408326SSeung-Woo Kim DUMPREG(VP_SRC_WIDTH); 279d8408326SSeung-Woo Kim DUMPREG(VP_SRC_HEIGHT); 280d8408326SSeung-Woo Kim DUMPREG(VP_DST_H_POSITION); 281d8408326SSeung-Woo Kim DUMPREG(VP_DST_V_POSITION); 282d8408326SSeung-Woo Kim DUMPREG(VP_DST_WIDTH); 283d8408326SSeung-Woo Kim DUMPREG(VP_DST_HEIGHT); 284d8408326SSeung-Woo Kim DUMPREG(VP_H_RATIO); 285d8408326SSeung-Woo Kim DUMPREG(VP_V_RATIO); 286d8408326SSeung-Woo Kim 287d8408326SSeung-Woo Kim #undef DUMPREG 288d8408326SSeung-Woo Kim } 289d8408326SSeung-Woo Kim 290d8408326SSeung-Woo Kim static inline void vp_filter_set(struct mixer_resources *res, 291d8408326SSeung-Woo Kim int reg_id, const u8 *data, unsigned int size) 292d8408326SSeung-Woo Kim { 293d8408326SSeung-Woo Kim /* assure 4-byte align */ 294d8408326SSeung-Woo Kim BUG_ON(size & 3); 295d8408326SSeung-Woo Kim for (; size; size -= 4, reg_id += 4, data += 4) { 296d8408326SSeung-Woo Kim u32 val = (data[0] << 24) | (data[1] << 16) | 297d8408326SSeung-Woo Kim (data[2] << 8) | data[3]; 298d8408326SSeung-Woo Kim vp_reg_write(res, reg_id, val); 299d8408326SSeung-Woo Kim } 300d8408326SSeung-Woo Kim } 301d8408326SSeung-Woo Kim 302d8408326SSeung-Woo Kim static void vp_default_filter(struct mixer_resources *res) 303d8408326SSeung-Woo Kim { 304d8408326SSeung-Woo Kim vp_filter_set(res, VP_POLY8_Y0_LL, 305e25e1b66SSachin Kamat filter_y_horiz_tap8, sizeof(filter_y_horiz_tap8)); 306d8408326SSeung-Woo Kim vp_filter_set(res, VP_POLY4_Y0_LL, 307e25e1b66SSachin Kamat filter_y_vert_tap4, sizeof(filter_y_vert_tap4)); 308d8408326SSeung-Woo Kim vp_filter_set(res, VP_POLY4_C0_LL, 309e25e1b66SSachin Kamat filter_cr_horiz_tap4, sizeof(filter_cr_horiz_tap4)); 310d8408326SSeung-Woo Kim } 311d8408326SSeung-Woo Kim 312f657a996SMarek Szyprowski static void mixer_cfg_gfx_blend(struct mixer_context *ctx, unsigned int win, 313f657a996SMarek Szyprowski bool alpha) 314f657a996SMarek Szyprowski { 315f657a996SMarek Szyprowski struct mixer_resources *res = &ctx->mixer_res; 316f657a996SMarek Szyprowski u32 val; 317f657a996SMarek Szyprowski 318f657a996SMarek Szyprowski val = MXR_GRP_CFG_COLOR_KEY_DISABLE; /* no blank key */ 319f657a996SMarek Szyprowski if (alpha) { 320f657a996SMarek Szyprowski /* blending based on pixel alpha */ 321f657a996SMarek Szyprowski val |= MXR_GRP_CFG_BLEND_PRE_MUL; 322f657a996SMarek Szyprowski val |= MXR_GRP_CFG_PIXEL_BLEND_EN; 323f657a996SMarek Szyprowski } 324f657a996SMarek Szyprowski mixer_reg_writemask(res, MXR_GRAPHIC_CFG(win), 325f657a996SMarek Szyprowski val, MXR_GRP_CFG_MISC_MASK); 326f657a996SMarek Szyprowski } 327f657a996SMarek Szyprowski 328f657a996SMarek Szyprowski static void mixer_cfg_vp_blend(struct mixer_context *ctx) 329f657a996SMarek Szyprowski { 330f657a996SMarek Szyprowski struct mixer_resources *res = &ctx->mixer_res; 331f657a996SMarek Szyprowski u32 val; 332f657a996SMarek Szyprowski 333f657a996SMarek Szyprowski /* 334f657a996SMarek Szyprowski * No blending at the moment since the NV12/NV21 pixelformats don't 335f657a996SMarek Szyprowski * have an alpha channel. However the mixer supports a global alpha 336f657a996SMarek Szyprowski * value for a layer. Once this functionality is exposed, we can 337f657a996SMarek Szyprowski * support blending of the video layer through this. 338f657a996SMarek Szyprowski */ 339f657a996SMarek Szyprowski val = 0; 340f657a996SMarek Szyprowski mixer_reg_write(res, MXR_VIDEO_CFG, val); 341f657a996SMarek Szyprowski } 342f657a996SMarek Szyprowski 343d8408326SSeung-Woo Kim static void mixer_vsync_set_update(struct mixer_context *ctx, bool enable) 344d8408326SSeung-Woo Kim { 345d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 346d8408326SSeung-Woo Kim 347d8408326SSeung-Woo Kim /* block update on vsync */ 348d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_STATUS, enable ? 349d8408326SSeung-Woo Kim MXR_STATUS_SYNC_ENABLE : 0, MXR_STATUS_SYNC_ENABLE); 350d8408326SSeung-Woo Kim 3511b8e5747SRahul Sharma if (ctx->vp_enabled) 352d8408326SSeung-Woo Kim vp_reg_write(res, VP_SHADOW_UPDATE, enable ? 353d8408326SSeung-Woo Kim VP_SHADOW_UPDATE_ENABLE : 0); 354d8408326SSeung-Woo Kim } 355d8408326SSeung-Woo Kim 356d8408326SSeung-Woo Kim static void mixer_cfg_scan(struct mixer_context *ctx, unsigned int height) 357d8408326SSeung-Woo Kim { 358d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 359d8408326SSeung-Woo Kim u32 val; 360d8408326SSeung-Woo Kim 361d8408326SSeung-Woo Kim /* choosing between interlace and progressive mode */ 362d8408326SSeung-Woo Kim val = (ctx->interlace ? MXR_CFG_SCAN_INTERLACE : 3631e6d459dSTobias Jakobi MXR_CFG_SCAN_PROGRESSIVE); 364d8408326SSeung-Woo Kim 365def5e095SRahul Sharma if (ctx->mxr_ver != MXR_VER_128_0_0_184) { 366def5e095SRahul Sharma /* choosing between proper HD and SD mode */ 36729630743SRahul Sharma if (height <= 480) 368d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_NTSC | MXR_CFG_SCAN_SD; 36929630743SRahul Sharma else if (height <= 576) 370d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_PAL | MXR_CFG_SCAN_SD; 37129630743SRahul Sharma else if (height <= 720) 372d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD; 37329630743SRahul Sharma else if (height <= 1080) 374d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_HD_1080 | MXR_CFG_SCAN_HD; 375d8408326SSeung-Woo Kim else 376d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD; 377def5e095SRahul Sharma } 378d8408326SSeung-Woo Kim 379d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_SCAN_MASK); 380d8408326SSeung-Woo Kim } 381d8408326SSeung-Woo Kim 382d8408326SSeung-Woo Kim static void mixer_cfg_rgb_fmt(struct mixer_context *ctx, unsigned int height) 383d8408326SSeung-Woo Kim { 384d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 385d8408326SSeung-Woo Kim u32 val; 386d8408326SSeung-Woo Kim 387d8408326SSeung-Woo Kim if (height == 480) { 388d8408326SSeung-Woo Kim val = MXR_CFG_RGB601_0_255; 389d8408326SSeung-Woo Kim } else if (height == 576) { 390d8408326SSeung-Woo Kim val = MXR_CFG_RGB601_0_255; 391d8408326SSeung-Woo Kim } else if (height == 720) { 392d8408326SSeung-Woo Kim val = MXR_CFG_RGB709_16_235; 393d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_Y, 394d8408326SSeung-Woo Kim (1 << 30) | (94 << 20) | (314 << 10) | 395d8408326SSeung-Woo Kim (32 << 0)); 396d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CB, 397d8408326SSeung-Woo Kim (972 << 20) | (851 << 10) | (225 << 0)); 398d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CR, 399d8408326SSeung-Woo Kim (225 << 20) | (820 << 10) | (1004 << 0)); 400d8408326SSeung-Woo Kim } else if (height == 1080) { 401d8408326SSeung-Woo Kim val = MXR_CFG_RGB709_16_235; 402d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_Y, 403d8408326SSeung-Woo Kim (1 << 30) | (94 << 20) | (314 << 10) | 404d8408326SSeung-Woo Kim (32 << 0)); 405d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CB, 406d8408326SSeung-Woo Kim (972 << 20) | (851 << 10) | (225 << 0)); 407d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CR, 408d8408326SSeung-Woo Kim (225 << 20) | (820 << 10) | (1004 << 0)); 409d8408326SSeung-Woo Kim } else { 410d8408326SSeung-Woo Kim val = MXR_CFG_RGB709_16_235; 411d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_Y, 412d8408326SSeung-Woo Kim (1 << 30) | (94 << 20) | (314 << 10) | 413d8408326SSeung-Woo Kim (32 << 0)); 414d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CB, 415d8408326SSeung-Woo Kim (972 << 20) | (851 << 10) | (225 << 0)); 416d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CR, 417d8408326SSeung-Woo Kim (225 << 20) | (820 << 10) | (1004 << 0)); 418d8408326SSeung-Woo Kim } 419d8408326SSeung-Woo Kim 420d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_RGB_FMT_MASK); 421d8408326SSeung-Woo Kim } 422d8408326SSeung-Woo Kim 4235b1d5bc6STobias Jakobi static void mixer_cfg_layer(struct mixer_context *ctx, unsigned int win, 424a2cb911eSMarek Szyprowski unsigned int priority, bool enable) 425d8408326SSeung-Woo Kim { 426d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 427d8408326SSeung-Woo Kim u32 val = enable ? ~0 : 0; 428d8408326SSeung-Woo Kim 429d8408326SSeung-Woo Kim switch (win) { 430d8408326SSeung-Woo Kim case 0: 431d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP0_ENABLE); 432a2cb911eSMarek Szyprowski mixer_reg_writemask(res, MXR_LAYER_CFG, 433a2cb911eSMarek Szyprowski MXR_LAYER_CFG_GRP0_VAL(priority), 434a2cb911eSMarek Szyprowski MXR_LAYER_CFG_GRP0_MASK); 435d8408326SSeung-Woo Kim break; 436d8408326SSeung-Woo Kim case 1: 437d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP1_ENABLE); 438a2cb911eSMarek Szyprowski mixer_reg_writemask(res, MXR_LAYER_CFG, 439a2cb911eSMarek Szyprowski MXR_LAYER_CFG_GRP1_VAL(priority), 440a2cb911eSMarek Szyprowski MXR_LAYER_CFG_GRP1_MASK); 441d8408326SSeung-Woo Kim break; 4425e68fef2SMarek Szyprowski case VP_DEFAULT_WIN: 4431b8e5747SRahul Sharma if (ctx->vp_enabled) { 444d8408326SSeung-Woo Kim vp_reg_writemask(res, VP_ENABLE, val, VP_ENABLE_ON); 4451b8e5747SRahul Sharma mixer_reg_writemask(res, MXR_CFG, val, 4461b8e5747SRahul Sharma MXR_CFG_VP_ENABLE); 447a2cb911eSMarek Szyprowski mixer_reg_writemask(res, MXR_LAYER_CFG, 448a2cb911eSMarek Szyprowski MXR_LAYER_CFG_VP_VAL(priority), 449a2cb911eSMarek Szyprowski MXR_LAYER_CFG_VP_MASK); 4501b8e5747SRahul Sharma } 451d8408326SSeung-Woo Kim break; 452d8408326SSeung-Woo Kim } 453d8408326SSeung-Woo Kim } 454d8408326SSeung-Woo Kim 455d8408326SSeung-Woo Kim static void mixer_run(struct mixer_context *ctx) 456d8408326SSeung-Woo Kim { 457d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 458d8408326SSeung-Woo Kim 459d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_STATUS, ~0, MXR_STATUS_REG_RUN); 460d8408326SSeung-Woo Kim } 461d8408326SSeung-Woo Kim 462381be025SRahul Sharma static void mixer_stop(struct mixer_context *ctx) 463381be025SRahul Sharma { 464381be025SRahul Sharma struct mixer_resources *res = &ctx->mixer_res; 465381be025SRahul Sharma int timeout = 20; 466381be025SRahul Sharma 467381be025SRahul Sharma mixer_reg_writemask(res, MXR_STATUS, 0, MXR_STATUS_REG_RUN); 468381be025SRahul Sharma 469381be025SRahul Sharma while (!(mixer_reg_read(res, MXR_STATUS) & MXR_STATUS_REG_IDLE) && 470381be025SRahul Sharma --timeout) 471381be025SRahul Sharma usleep_range(10000, 12000); 472381be025SRahul Sharma } 473381be025SRahul Sharma 4742eeb2e5eSGustavo Padovan static void vp_video_buffer(struct mixer_context *ctx, 4752eeb2e5eSGustavo Padovan struct exynos_drm_plane *plane) 476d8408326SSeung-Woo Kim { 4770114f404SMarek Szyprowski struct exynos_drm_plane_state *state = 4780114f404SMarek Szyprowski to_exynos_plane_state(plane->base.state); 4792ee35d8bSMarek Szyprowski struct drm_display_mode *mode = &state->base.crtc->state->adjusted_mode; 480d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 4810114f404SMarek Szyprowski struct drm_framebuffer *fb = state->base.fb; 482d8408326SSeung-Woo Kim unsigned long flags; 483d8408326SSeung-Woo Kim dma_addr_t luma_addr[2], chroma_addr[2]; 484d8408326SSeung-Woo Kim bool tiled_mode = false; 485d8408326SSeung-Woo Kim bool crcb_mode = false; 486d8408326SSeung-Woo Kim u32 val; 487d8408326SSeung-Woo Kim 4882eeb2e5eSGustavo Padovan switch (fb->pixel_format) { 489363b06aaSVille Syrjälä case DRM_FORMAT_NV12: 490d8408326SSeung-Woo Kim crcb_mode = false; 491d8408326SSeung-Woo Kim break; 4928f2590f8STobias Jakobi case DRM_FORMAT_NV21: 4938f2590f8STobias Jakobi crcb_mode = true; 4948f2590f8STobias Jakobi break; 495d8408326SSeung-Woo Kim default: 496d8408326SSeung-Woo Kim DRM_ERROR("pixel format for vp is wrong [%d].\n", 4972eeb2e5eSGustavo Padovan fb->pixel_format); 498d8408326SSeung-Woo Kim return; 499d8408326SSeung-Woo Kim } 500d8408326SSeung-Woo Kim 5010488f50eSMarek Szyprowski luma_addr[0] = exynos_drm_fb_dma_addr(fb, 0); 5020488f50eSMarek Szyprowski chroma_addr[0] = exynos_drm_fb_dma_addr(fb, 1); 503d8408326SSeung-Woo Kim 5042eeb2e5eSGustavo Padovan if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 505d8408326SSeung-Woo Kim ctx->interlace = true; 506d8408326SSeung-Woo Kim if (tiled_mode) { 507d8408326SSeung-Woo Kim luma_addr[1] = luma_addr[0] + 0x40; 508d8408326SSeung-Woo Kim chroma_addr[1] = chroma_addr[0] + 0x40; 509d8408326SSeung-Woo Kim } else { 5102eeb2e5eSGustavo Padovan luma_addr[1] = luma_addr[0] + fb->pitches[0]; 5112eeb2e5eSGustavo Padovan chroma_addr[1] = chroma_addr[0] + fb->pitches[0]; 512d8408326SSeung-Woo Kim } 513d8408326SSeung-Woo Kim } else { 514d8408326SSeung-Woo Kim ctx->interlace = false; 515d8408326SSeung-Woo Kim luma_addr[1] = 0; 516d8408326SSeung-Woo Kim chroma_addr[1] = 0; 517d8408326SSeung-Woo Kim } 518d8408326SSeung-Woo Kim 519d8408326SSeung-Woo Kim spin_lock_irqsave(&res->reg_slock, flags); 520d8408326SSeung-Woo Kim 521d8408326SSeung-Woo Kim /* interlace or progressive scan mode */ 522d8408326SSeung-Woo Kim val = (ctx->interlace ? ~0 : 0); 523d8408326SSeung-Woo Kim vp_reg_writemask(res, VP_MODE, val, VP_MODE_LINE_SKIP); 524d8408326SSeung-Woo Kim 525d8408326SSeung-Woo Kim /* setup format */ 526d8408326SSeung-Woo Kim val = (crcb_mode ? VP_MODE_NV21 : VP_MODE_NV12); 527d8408326SSeung-Woo Kim val |= (tiled_mode ? VP_MODE_MEM_TILED : VP_MODE_MEM_LINEAR); 528d8408326SSeung-Woo Kim vp_reg_writemask(res, VP_MODE, val, VP_MODE_FMT_MASK); 529d8408326SSeung-Woo Kim 530d8408326SSeung-Woo Kim /* setting size of input image */ 5312eeb2e5eSGustavo Padovan vp_reg_write(res, VP_IMG_SIZE_Y, VP_IMG_HSIZE(fb->pitches[0]) | 5322eeb2e5eSGustavo Padovan VP_IMG_VSIZE(fb->height)); 533d8408326SSeung-Woo Kim /* chroma height has to reduced by 2 to avoid chroma distorions */ 5342eeb2e5eSGustavo Padovan vp_reg_write(res, VP_IMG_SIZE_C, VP_IMG_HSIZE(fb->pitches[0]) | 5352eeb2e5eSGustavo Padovan VP_IMG_VSIZE(fb->height / 2)); 536d8408326SSeung-Woo Kim 5370114f404SMarek Szyprowski vp_reg_write(res, VP_SRC_WIDTH, state->src.w); 5380114f404SMarek Szyprowski vp_reg_write(res, VP_SRC_HEIGHT, state->src.h); 539d8408326SSeung-Woo Kim vp_reg_write(res, VP_SRC_H_POSITION, 5400114f404SMarek Szyprowski VP_SRC_H_POSITION_VAL(state->src.x)); 5410114f404SMarek Szyprowski vp_reg_write(res, VP_SRC_V_POSITION, state->src.y); 542d8408326SSeung-Woo Kim 5430114f404SMarek Szyprowski vp_reg_write(res, VP_DST_WIDTH, state->crtc.w); 5440114f404SMarek Szyprowski vp_reg_write(res, VP_DST_H_POSITION, state->crtc.x); 545d8408326SSeung-Woo Kim if (ctx->interlace) { 5460114f404SMarek Szyprowski vp_reg_write(res, VP_DST_HEIGHT, state->crtc.h / 2); 5470114f404SMarek Szyprowski vp_reg_write(res, VP_DST_V_POSITION, state->crtc.y / 2); 548d8408326SSeung-Woo Kim } else { 5490114f404SMarek Szyprowski vp_reg_write(res, VP_DST_HEIGHT, state->crtc.h); 5500114f404SMarek Szyprowski vp_reg_write(res, VP_DST_V_POSITION, state->crtc.y); 551d8408326SSeung-Woo Kim } 552d8408326SSeung-Woo Kim 5530114f404SMarek Szyprowski vp_reg_write(res, VP_H_RATIO, state->h_ratio); 5540114f404SMarek Szyprowski vp_reg_write(res, VP_V_RATIO, state->v_ratio); 555d8408326SSeung-Woo Kim 556d8408326SSeung-Woo Kim vp_reg_write(res, VP_ENDIAN_MODE, VP_ENDIAN_MODE_LITTLE); 557d8408326SSeung-Woo Kim 558d8408326SSeung-Woo Kim /* set buffer address to vp */ 559d8408326SSeung-Woo Kim vp_reg_write(res, VP_TOP_Y_PTR, luma_addr[0]); 560d8408326SSeung-Woo Kim vp_reg_write(res, VP_BOT_Y_PTR, luma_addr[1]); 561d8408326SSeung-Woo Kim vp_reg_write(res, VP_TOP_C_PTR, chroma_addr[0]); 562d8408326SSeung-Woo Kim vp_reg_write(res, VP_BOT_C_PTR, chroma_addr[1]); 563d8408326SSeung-Woo Kim 5642eeb2e5eSGustavo Padovan mixer_cfg_scan(ctx, mode->vdisplay); 5652eeb2e5eSGustavo Padovan mixer_cfg_rgb_fmt(ctx, mode->vdisplay); 566a2cb911eSMarek Szyprowski mixer_cfg_layer(ctx, plane->index, state->zpos + 1, true); 567f657a996SMarek Szyprowski mixer_cfg_vp_blend(ctx); 568d8408326SSeung-Woo Kim mixer_run(ctx); 569d8408326SSeung-Woo Kim 570d8408326SSeung-Woo Kim spin_unlock_irqrestore(&res->reg_slock, flags); 571d8408326SSeung-Woo Kim 572c0734fbaSTobias Jakobi mixer_regs_dump(ctx); 573d8408326SSeung-Woo Kim vp_regs_dump(ctx); 574d8408326SSeung-Woo Kim } 575d8408326SSeung-Woo Kim 576aaf8b49eSRahul Sharma static void mixer_layer_update(struct mixer_context *ctx) 577aaf8b49eSRahul Sharma { 578aaf8b49eSRahul Sharma struct mixer_resources *res = &ctx->mixer_res; 579aaf8b49eSRahul Sharma 580aaf8b49eSRahul Sharma mixer_reg_writemask(res, MXR_CFG, ~0, MXR_CFG_LAYER_UPDATE); 581aaf8b49eSRahul Sharma } 582aaf8b49eSRahul Sharma 5832eeb2e5eSGustavo Padovan static void mixer_graph_buffer(struct mixer_context *ctx, 5842eeb2e5eSGustavo Padovan struct exynos_drm_plane *plane) 585d8408326SSeung-Woo Kim { 5860114f404SMarek Szyprowski struct exynos_drm_plane_state *state = 5870114f404SMarek Szyprowski to_exynos_plane_state(plane->base.state); 5882ee35d8bSMarek Szyprowski struct drm_display_mode *mode = &state->base.crtc->state->adjusted_mode; 589d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 5900114f404SMarek Szyprowski struct drm_framebuffer *fb = state->base.fb; 591d8408326SSeung-Woo Kim unsigned long flags; 59240bdfb0aSMarek Szyprowski unsigned int win = plane->index; 5932611015cSTobias Jakobi unsigned int x_ratio = 0, y_ratio = 0; 594d8408326SSeung-Woo Kim unsigned int src_x_offset, src_y_offset, dst_x_offset, dst_y_offset; 595d8408326SSeung-Woo Kim dma_addr_t dma_addr; 596d8408326SSeung-Woo Kim unsigned int fmt; 597d8408326SSeung-Woo Kim u32 val; 598d8408326SSeung-Woo Kim 5992eeb2e5eSGustavo Padovan switch (fb->pixel_format) { 6007a57ca7cSTobias Jakobi case DRM_FORMAT_XRGB4444: 60126a7af3eSTobias Jakobi case DRM_FORMAT_ARGB4444: 6027a57ca7cSTobias Jakobi fmt = MXR_FORMAT_ARGB4444; 6037a57ca7cSTobias Jakobi break; 604d8408326SSeung-Woo Kim 6057a57ca7cSTobias Jakobi case DRM_FORMAT_XRGB1555: 60626a7af3eSTobias Jakobi case DRM_FORMAT_ARGB1555: 6077a57ca7cSTobias Jakobi fmt = MXR_FORMAT_ARGB1555; 608d8408326SSeung-Woo Kim break; 6097a57ca7cSTobias Jakobi 6107a57ca7cSTobias Jakobi case DRM_FORMAT_RGB565: 6117a57ca7cSTobias Jakobi fmt = MXR_FORMAT_RGB565; 612d8408326SSeung-Woo Kim break; 6137a57ca7cSTobias Jakobi 6147a57ca7cSTobias Jakobi case DRM_FORMAT_XRGB8888: 6157a57ca7cSTobias Jakobi case DRM_FORMAT_ARGB8888: 6167a57ca7cSTobias Jakobi fmt = MXR_FORMAT_ARGB8888; 6177a57ca7cSTobias Jakobi break; 6187a57ca7cSTobias Jakobi 619d8408326SSeung-Woo Kim default: 6207a57ca7cSTobias Jakobi DRM_DEBUG_KMS("pixelformat unsupported by mixer\n"); 6217a57ca7cSTobias Jakobi return; 622d8408326SSeung-Woo Kim } 623d8408326SSeung-Woo Kim 624e463b069SMarek Szyprowski /* ratio is already checked by common plane code */ 625e463b069SMarek Szyprowski x_ratio = state->h_ratio == (1 << 15); 626e463b069SMarek Szyprowski y_ratio = state->v_ratio == (1 << 15); 627d8408326SSeung-Woo Kim 6280114f404SMarek Szyprowski dst_x_offset = state->crtc.x; 6290114f404SMarek Szyprowski dst_y_offset = state->crtc.y; 630d8408326SSeung-Woo Kim 631d8408326SSeung-Woo Kim /* converting dma address base and source offset */ 6320488f50eSMarek Szyprowski dma_addr = exynos_drm_fb_dma_addr(fb, 0) 6330114f404SMarek Szyprowski + (state->src.x * fb->bits_per_pixel >> 3) 6340114f404SMarek Szyprowski + (state->src.y * fb->pitches[0]); 635d8408326SSeung-Woo Kim src_x_offset = 0; 636d8408326SSeung-Woo Kim src_y_offset = 0; 637d8408326SSeung-Woo Kim 6382eeb2e5eSGustavo Padovan if (mode->flags & DRM_MODE_FLAG_INTERLACE) 639d8408326SSeung-Woo Kim ctx->interlace = true; 640d8408326SSeung-Woo Kim else 641d8408326SSeung-Woo Kim ctx->interlace = false; 642d8408326SSeung-Woo Kim 643d8408326SSeung-Woo Kim spin_lock_irqsave(&res->reg_slock, flags); 644d8408326SSeung-Woo Kim 645d8408326SSeung-Woo Kim /* setup format */ 646d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_GRAPHIC_CFG(win), 647d8408326SSeung-Woo Kim MXR_GRP_CFG_FORMAT_VAL(fmt), MXR_GRP_CFG_FORMAT_MASK); 648d8408326SSeung-Woo Kim 649d8408326SSeung-Woo Kim /* setup geometry */ 650adacb228SDaniel Stone mixer_reg_write(res, MXR_GRAPHIC_SPAN(win), 6512eeb2e5eSGustavo Padovan fb->pitches[0] / (fb->bits_per_pixel >> 3)); 652d8408326SSeung-Woo Kim 653def5e095SRahul Sharma /* setup display size */ 654def5e095SRahul Sharma if (ctx->mxr_ver == MXR_VER_128_0_0_184 && 6555d3d0995SGustavo Padovan win == DEFAULT_WIN) { 6562eeb2e5eSGustavo Padovan val = MXR_MXR_RES_HEIGHT(mode->vdisplay); 6572eeb2e5eSGustavo Padovan val |= MXR_MXR_RES_WIDTH(mode->hdisplay); 658def5e095SRahul Sharma mixer_reg_write(res, MXR_RESOLUTION, val); 659def5e095SRahul Sharma } 660def5e095SRahul Sharma 6610114f404SMarek Szyprowski val = MXR_GRP_WH_WIDTH(state->src.w); 6620114f404SMarek Szyprowski val |= MXR_GRP_WH_HEIGHT(state->src.h); 663d8408326SSeung-Woo Kim val |= MXR_GRP_WH_H_SCALE(x_ratio); 664d8408326SSeung-Woo Kim val |= MXR_GRP_WH_V_SCALE(y_ratio); 665d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_WH(win), val); 666d8408326SSeung-Woo Kim 667d8408326SSeung-Woo Kim /* setup offsets in source image */ 668d8408326SSeung-Woo Kim val = MXR_GRP_SXY_SX(src_x_offset); 669d8408326SSeung-Woo Kim val |= MXR_GRP_SXY_SY(src_y_offset); 670d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_SXY(win), val); 671d8408326SSeung-Woo Kim 672d8408326SSeung-Woo Kim /* setup offsets in display image */ 673d8408326SSeung-Woo Kim val = MXR_GRP_DXY_DX(dst_x_offset); 674d8408326SSeung-Woo Kim val |= MXR_GRP_DXY_DY(dst_y_offset); 675d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_DXY(win), val); 676d8408326SSeung-Woo Kim 677d8408326SSeung-Woo Kim /* set buffer address to mixer */ 678d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_BASE(win), dma_addr); 679d8408326SSeung-Woo Kim 6802eeb2e5eSGustavo Padovan mixer_cfg_scan(ctx, mode->vdisplay); 6812eeb2e5eSGustavo Padovan mixer_cfg_rgb_fmt(ctx, mode->vdisplay); 682a2cb911eSMarek Szyprowski mixer_cfg_layer(ctx, win, state->zpos + 1, true); 683f657a996SMarek Szyprowski mixer_cfg_gfx_blend(ctx, win, is_alpha_format(fb->pixel_format)); 684aaf8b49eSRahul Sharma 685aaf8b49eSRahul Sharma /* layer update mandatory for mixer 16.0.33.0 */ 686def5e095SRahul Sharma if (ctx->mxr_ver == MXR_VER_16_0_33_0 || 687def5e095SRahul Sharma ctx->mxr_ver == MXR_VER_128_0_0_184) 688aaf8b49eSRahul Sharma mixer_layer_update(ctx); 689aaf8b49eSRahul Sharma 690d8408326SSeung-Woo Kim mixer_run(ctx); 691d8408326SSeung-Woo Kim 692d8408326SSeung-Woo Kim spin_unlock_irqrestore(&res->reg_slock, flags); 693c0734fbaSTobias Jakobi 694c0734fbaSTobias Jakobi mixer_regs_dump(ctx); 695d8408326SSeung-Woo Kim } 696d8408326SSeung-Woo Kim 697d8408326SSeung-Woo Kim static void vp_win_reset(struct mixer_context *ctx) 698d8408326SSeung-Woo Kim { 699d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 700d8408326SSeung-Woo Kim int tries = 100; 701d8408326SSeung-Woo Kim 702d8408326SSeung-Woo Kim vp_reg_write(res, VP_SRESET, VP_SRESET_PROCESSING); 703d8408326SSeung-Woo Kim for (tries = 100; tries; --tries) { 704d8408326SSeung-Woo Kim /* waiting until VP_SRESET_PROCESSING is 0 */ 705d8408326SSeung-Woo Kim if (~vp_reg_read(res, VP_SRESET) & VP_SRESET_PROCESSING) 706d8408326SSeung-Woo Kim break; 70702b3de43STomasz Stanislawski mdelay(10); 708d8408326SSeung-Woo Kim } 709d8408326SSeung-Woo Kim WARN(tries == 0, "failed to reset Video Processor\n"); 710d8408326SSeung-Woo Kim } 711d8408326SSeung-Woo Kim 712cf8fc4f1SJoonyoung Shim static void mixer_win_reset(struct mixer_context *ctx) 713cf8fc4f1SJoonyoung Shim { 714cf8fc4f1SJoonyoung Shim struct mixer_resources *res = &ctx->mixer_res; 715cf8fc4f1SJoonyoung Shim unsigned long flags; 716cf8fc4f1SJoonyoung Shim 717cf8fc4f1SJoonyoung Shim spin_lock_irqsave(&res->reg_slock, flags); 718cf8fc4f1SJoonyoung Shim 719cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_CFG, MXR_CFG_DST_HDMI, MXR_CFG_DST_MASK); 720cf8fc4f1SJoonyoung Shim 721cf8fc4f1SJoonyoung Shim /* set output in RGB888 mode */ 722cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_CFG, MXR_CFG_OUT_RGB888, MXR_CFG_OUT_MASK); 723cf8fc4f1SJoonyoung Shim 724cf8fc4f1SJoonyoung Shim /* 16 beat burst in DMA */ 725cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_STATUS, MXR_STATUS_16_BURST, 726cf8fc4f1SJoonyoung Shim MXR_STATUS_BURST_MASK); 727cf8fc4f1SJoonyoung Shim 728a2cb911eSMarek Szyprowski /* reset default layer priority */ 729a2cb911eSMarek Szyprowski mixer_reg_write(res, MXR_LAYER_CFG, 0); 730cf8fc4f1SJoonyoung Shim 731cf8fc4f1SJoonyoung Shim /* setting background color */ 732cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_BG_COLOR0, 0x008080); 733cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_BG_COLOR1, 0x008080); 734cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_BG_COLOR2, 0x008080); 735cf8fc4f1SJoonyoung Shim 7361b8e5747SRahul Sharma if (ctx->vp_enabled) { 737cf8fc4f1SJoonyoung Shim /* configuration of Video Processor Registers */ 738cf8fc4f1SJoonyoung Shim vp_win_reset(ctx); 739cf8fc4f1SJoonyoung Shim vp_default_filter(res); 7401b8e5747SRahul Sharma } 741cf8fc4f1SJoonyoung Shim 742cf8fc4f1SJoonyoung Shim /* disable all layers */ 743cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP0_ENABLE); 744cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP1_ENABLE); 7451b8e5747SRahul Sharma if (ctx->vp_enabled) 746cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_VP_ENABLE); 747cf8fc4f1SJoonyoung Shim 748cf8fc4f1SJoonyoung Shim spin_unlock_irqrestore(&res->reg_slock, flags); 749cf8fc4f1SJoonyoung Shim } 750cf8fc4f1SJoonyoung Shim 7514551789fSSean Paul static irqreturn_t mixer_irq_handler(int irq, void *arg) 7524551789fSSean Paul { 7534551789fSSean Paul struct mixer_context *ctx = arg; 7544551789fSSean Paul struct mixer_resources *res = &ctx->mixer_res; 7554551789fSSean Paul u32 val, base, shadow; 756822f6dfdSGustavo Padovan int win; 7574551789fSSean Paul 7584551789fSSean Paul spin_lock(&res->reg_slock); 7594551789fSSean Paul 7604551789fSSean Paul /* read interrupt status for handling and clearing flags for VSYNC */ 7614551789fSSean Paul val = mixer_reg_read(res, MXR_INT_STATUS); 7624551789fSSean Paul 7634551789fSSean Paul /* handling VSYNC */ 7644551789fSSean Paul if (val & MXR_INT_STATUS_VSYNC) { 76581a464dfSAndrzej Hajda /* vsync interrupt use different bit for read and clear */ 76681a464dfSAndrzej Hajda val |= MXR_INT_CLEAR_VSYNC; 76781a464dfSAndrzej Hajda val &= ~MXR_INT_STATUS_VSYNC; 76881a464dfSAndrzej Hajda 7694551789fSSean Paul /* interlace scan need to check shadow register */ 7704551789fSSean Paul if (ctx->interlace) { 7714551789fSSean Paul base = mixer_reg_read(res, MXR_GRAPHIC_BASE(0)); 7724551789fSSean Paul shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(0)); 7734551789fSSean Paul if (base != shadow) 7744551789fSSean Paul goto out; 7754551789fSSean Paul 7764551789fSSean Paul base = mixer_reg_read(res, MXR_GRAPHIC_BASE(1)); 7774551789fSSean Paul shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(1)); 7784551789fSSean Paul if (base != shadow) 7794551789fSSean Paul goto out; 7804551789fSSean Paul } 7814551789fSSean Paul 782eafd540aSGustavo Padovan drm_crtc_handle_vblank(&ctx->crtc->base); 783822f6dfdSGustavo Padovan for (win = 0 ; win < MIXER_WIN_NR ; win++) { 784822f6dfdSGustavo Padovan struct exynos_drm_plane *plane = &ctx->planes[win]; 785822f6dfdSGustavo Padovan 786822f6dfdSGustavo Padovan if (!plane->pending_fb) 787822f6dfdSGustavo Padovan continue; 788822f6dfdSGustavo Padovan 789822f6dfdSGustavo Padovan exynos_drm_crtc_finish_update(ctx->crtc, plane); 790822f6dfdSGustavo Padovan } 7914551789fSSean Paul 7924551789fSSean Paul /* set wait vsync event to zero and wake up queue. */ 7934551789fSSean Paul if (atomic_read(&ctx->wait_vsync_event)) { 7944551789fSSean Paul atomic_set(&ctx->wait_vsync_event, 0); 7954551789fSSean Paul wake_up(&ctx->wait_vsync_queue); 7964551789fSSean Paul } 7974551789fSSean Paul } 7984551789fSSean Paul 7994551789fSSean Paul out: 8004551789fSSean Paul /* clear interrupts */ 8014551789fSSean Paul mixer_reg_write(res, MXR_INT_STATUS, val); 8024551789fSSean Paul 8034551789fSSean Paul spin_unlock(&res->reg_slock); 8044551789fSSean Paul 8054551789fSSean Paul return IRQ_HANDLED; 8064551789fSSean Paul } 8074551789fSSean Paul 8084551789fSSean Paul static int mixer_resources_init(struct mixer_context *mixer_ctx) 8094551789fSSean Paul { 8104551789fSSean Paul struct device *dev = &mixer_ctx->pdev->dev; 8114551789fSSean Paul struct mixer_resources *mixer_res = &mixer_ctx->mixer_res; 8124551789fSSean Paul struct resource *res; 8134551789fSSean Paul int ret; 8144551789fSSean Paul 8154551789fSSean Paul spin_lock_init(&mixer_res->reg_slock); 8164551789fSSean Paul 8174551789fSSean Paul mixer_res->mixer = devm_clk_get(dev, "mixer"); 8184551789fSSean Paul if (IS_ERR(mixer_res->mixer)) { 8194551789fSSean Paul dev_err(dev, "failed to get clock 'mixer'\n"); 8204551789fSSean Paul return -ENODEV; 8214551789fSSean Paul } 8224551789fSSean Paul 82304427ec5SMarek Szyprowski mixer_res->hdmi = devm_clk_get(dev, "hdmi"); 82404427ec5SMarek Szyprowski if (IS_ERR(mixer_res->hdmi)) { 82504427ec5SMarek Szyprowski dev_err(dev, "failed to get clock 'hdmi'\n"); 82604427ec5SMarek Szyprowski return PTR_ERR(mixer_res->hdmi); 82704427ec5SMarek Szyprowski } 82804427ec5SMarek Szyprowski 8294551789fSSean Paul mixer_res->sclk_hdmi = devm_clk_get(dev, "sclk_hdmi"); 8304551789fSSean Paul if (IS_ERR(mixer_res->sclk_hdmi)) { 8314551789fSSean Paul dev_err(dev, "failed to get clock 'sclk_hdmi'\n"); 8324551789fSSean Paul return -ENODEV; 8334551789fSSean Paul } 8344551789fSSean Paul res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 0); 8354551789fSSean Paul if (res == NULL) { 8364551789fSSean Paul dev_err(dev, "get memory resource failed.\n"); 8374551789fSSean Paul return -ENXIO; 8384551789fSSean Paul } 8394551789fSSean Paul 8404551789fSSean Paul mixer_res->mixer_regs = devm_ioremap(dev, res->start, 8414551789fSSean Paul resource_size(res)); 8424551789fSSean Paul if (mixer_res->mixer_regs == NULL) { 8434551789fSSean Paul dev_err(dev, "register mapping failed.\n"); 8444551789fSSean Paul return -ENXIO; 8454551789fSSean Paul } 8464551789fSSean Paul 8474551789fSSean Paul res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_IRQ, 0); 8484551789fSSean Paul if (res == NULL) { 8494551789fSSean Paul dev_err(dev, "get interrupt resource failed.\n"); 8504551789fSSean Paul return -ENXIO; 8514551789fSSean Paul } 8524551789fSSean Paul 8534551789fSSean Paul ret = devm_request_irq(dev, res->start, mixer_irq_handler, 8544551789fSSean Paul 0, "drm_mixer", mixer_ctx); 8554551789fSSean Paul if (ret) { 8564551789fSSean Paul dev_err(dev, "request interrupt failed.\n"); 8574551789fSSean Paul return ret; 8584551789fSSean Paul } 8594551789fSSean Paul mixer_res->irq = res->start; 8604551789fSSean Paul 8614551789fSSean Paul return 0; 8624551789fSSean Paul } 8634551789fSSean Paul 8644551789fSSean Paul static int vp_resources_init(struct mixer_context *mixer_ctx) 8654551789fSSean Paul { 8664551789fSSean Paul struct device *dev = &mixer_ctx->pdev->dev; 8674551789fSSean Paul struct mixer_resources *mixer_res = &mixer_ctx->mixer_res; 8684551789fSSean Paul struct resource *res; 8694551789fSSean Paul 8704551789fSSean Paul mixer_res->vp = devm_clk_get(dev, "vp"); 8714551789fSSean Paul if (IS_ERR(mixer_res->vp)) { 8724551789fSSean Paul dev_err(dev, "failed to get clock 'vp'\n"); 8734551789fSSean Paul return -ENODEV; 8744551789fSSean Paul } 875ff830c96SMarek Szyprowski 876ff830c96SMarek Szyprowski if (mixer_ctx->has_sclk) { 8774551789fSSean Paul mixer_res->sclk_mixer = devm_clk_get(dev, "sclk_mixer"); 8784551789fSSean Paul if (IS_ERR(mixer_res->sclk_mixer)) { 8794551789fSSean Paul dev_err(dev, "failed to get clock 'sclk_mixer'\n"); 8804551789fSSean Paul return -ENODEV; 8814551789fSSean Paul } 882ff830c96SMarek Szyprowski mixer_res->mout_mixer = devm_clk_get(dev, "mout_mixer"); 883ff830c96SMarek Szyprowski if (IS_ERR(mixer_res->mout_mixer)) { 884ff830c96SMarek Szyprowski dev_err(dev, "failed to get clock 'mout_mixer'\n"); 8854551789fSSean Paul return -ENODEV; 8864551789fSSean Paul } 8874551789fSSean Paul 888ff830c96SMarek Szyprowski if (mixer_res->sclk_hdmi && mixer_res->mout_mixer) 889ff830c96SMarek Szyprowski clk_set_parent(mixer_res->mout_mixer, 890ff830c96SMarek Szyprowski mixer_res->sclk_hdmi); 891ff830c96SMarek Szyprowski } 8924551789fSSean Paul 8934551789fSSean Paul res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 1); 8944551789fSSean Paul if (res == NULL) { 8954551789fSSean Paul dev_err(dev, "get memory resource failed.\n"); 8964551789fSSean Paul return -ENXIO; 8974551789fSSean Paul } 8984551789fSSean Paul 8994551789fSSean Paul mixer_res->vp_regs = devm_ioremap(dev, res->start, 9004551789fSSean Paul resource_size(res)); 9014551789fSSean Paul if (mixer_res->vp_regs == NULL) { 9024551789fSSean Paul dev_err(dev, "register mapping failed.\n"); 9034551789fSSean Paul return -ENXIO; 9044551789fSSean Paul } 9054551789fSSean Paul 9064551789fSSean Paul return 0; 9074551789fSSean Paul } 9084551789fSSean Paul 90993bca243SGustavo Padovan static int mixer_initialize(struct mixer_context *mixer_ctx, 910f37cd5e8SInki Dae struct drm_device *drm_dev) 9114551789fSSean Paul { 9124551789fSSean Paul int ret; 913f37cd5e8SInki Dae struct exynos_drm_private *priv; 914f37cd5e8SInki Dae priv = drm_dev->dev_private; 9154551789fSSean Paul 916eb88e422SGustavo Padovan mixer_ctx->drm_dev = drm_dev; 9178a326eddSGustavo Padovan mixer_ctx->pipe = priv->pipe++; 9184551789fSSean Paul 9194551789fSSean Paul /* acquire resources: regs, irqs, clocks */ 9204551789fSSean Paul ret = mixer_resources_init(mixer_ctx); 9214551789fSSean Paul if (ret) { 9224551789fSSean Paul DRM_ERROR("mixer_resources_init failed ret=%d\n", ret); 9234551789fSSean Paul return ret; 9244551789fSSean Paul } 9254551789fSSean Paul 9264551789fSSean Paul if (mixer_ctx->vp_enabled) { 9274551789fSSean Paul /* acquire vp resources: regs, irqs, clocks */ 9284551789fSSean Paul ret = vp_resources_init(mixer_ctx); 9294551789fSSean Paul if (ret) { 9304551789fSSean Paul DRM_ERROR("vp_resources_init failed ret=%d\n", ret); 9314551789fSSean Paul return ret; 9324551789fSSean Paul } 9334551789fSSean Paul } 9344551789fSSean Paul 935eb7a3fc7SJoonyoung Shim ret = drm_iommu_attach_device(drm_dev, mixer_ctx->dev); 936fc2e013fSHyungwon Hwang if (ret) 937fc2e013fSHyungwon Hwang priv->pipe--; 938f041b257SSean Paul 939fc2e013fSHyungwon Hwang return ret; 9401055b39fSInki Dae } 9411055b39fSInki Dae 94293bca243SGustavo Padovan static void mixer_ctx_remove(struct mixer_context *mixer_ctx) 943d8408326SSeung-Woo Kim { 944f041b257SSean Paul drm_iommu_detach_device(mixer_ctx->drm_dev, mixer_ctx->dev); 945f041b257SSean Paul } 946f041b257SSean Paul 94793bca243SGustavo Padovan static int mixer_enable_vblank(struct exynos_drm_crtc *crtc) 948f041b257SSean Paul { 94993bca243SGustavo Padovan struct mixer_context *mixer_ctx = crtc->ctx; 950d8408326SSeung-Woo Kim struct mixer_resources *res = &mixer_ctx->mixer_res; 951d8408326SSeung-Woo Kim 9520df5e4acSAndrzej Hajda __set_bit(MXR_BIT_VSYNC, &mixer_ctx->flags); 9530df5e4acSAndrzej Hajda if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags)) 954f041b257SSean Paul return 0; 955d8408326SSeung-Woo Kim 956d8408326SSeung-Woo Kim /* enable vsync interrupt */ 957fc073248SAndrzej Hajda mixer_reg_writemask(res, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC); 958fc073248SAndrzej Hajda mixer_reg_writemask(res, MXR_INT_EN, ~0, MXR_INT_EN_VSYNC); 959d8408326SSeung-Woo Kim 960d8408326SSeung-Woo Kim return 0; 961d8408326SSeung-Woo Kim } 962d8408326SSeung-Woo Kim 96393bca243SGustavo Padovan static void mixer_disable_vblank(struct exynos_drm_crtc *crtc) 964d8408326SSeung-Woo Kim { 96593bca243SGustavo Padovan struct mixer_context *mixer_ctx = crtc->ctx; 966d8408326SSeung-Woo Kim struct mixer_resources *res = &mixer_ctx->mixer_res; 967d8408326SSeung-Woo Kim 9680df5e4acSAndrzej Hajda __clear_bit(MXR_BIT_VSYNC, &mixer_ctx->flags); 9690df5e4acSAndrzej Hajda 9700df5e4acSAndrzej Hajda if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags)) 971947710c6SAndrzej Hajda return; 972947710c6SAndrzej Hajda 973d8408326SSeung-Woo Kim /* disable vsync interrupt */ 974fc073248SAndrzej Hajda mixer_reg_writemask(res, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC); 975d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_INT_EN, 0, MXR_INT_EN_VSYNC); 976d8408326SSeung-Woo Kim } 977d8408326SSeung-Woo Kim 9783dbaab16SMarek Szyprowski static void mixer_atomic_begin(struct exynos_drm_crtc *crtc) 9793dbaab16SMarek Szyprowski { 9803dbaab16SMarek Szyprowski struct mixer_context *mixer_ctx = crtc->ctx; 9813dbaab16SMarek Szyprowski 9823dbaab16SMarek Szyprowski if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags)) 9833dbaab16SMarek Szyprowski return; 9843dbaab16SMarek Szyprowski 9853dbaab16SMarek Szyprowski mixer_vsync_set_update(mixer_ctx, false); 9863dbaab16SMarek Szyprowski } 9873dbaab16SMarek Szyprowski 9881e1d1393SGustavo Padovan static void mixer_update_plane(struct exynos_drm_crtc *crtc, 9891e1d1393SGustavo Padovan struct exynos_drm_plane *plane) 990d8408326SSeung-Woo Kim { 99193bca243SGustavo Padovan struct mixer_context *mixer_ctx = crtc->ctx; 992d8408326SSeung-Woo Kim 99340bdfb0aSMarek Szyprowski DRM_DEBUG_KMS("win: %d\n", plane->index); 994d8408326SSeung-Woo Kim 995a44652e8SAndrzej Hajda if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags)) 996dda9012bSShirish S return; 997dda9012bSShirish S 9985e68fef2SMarek Szyprowski if (plane->index == VP_DEFAULT_WIN) 9992eeb2e5eSGustavo Padovan vp_video_buffer(mixer_ctx, plane); 1000d8408326SSeung-Woo Kim else 10012eeb2e5eSGustavo Padovan mixer_graph_buffer(mixer_ctx, plane); 1002d8408326SSeung-Woo Kim } 1003d8408326SSeung-Woo Kim 10041e1d1393SGustavo Padovan static void mixer_disable_plane(struct exynos_drm_crtc *crtc, 10051e1d1393SGustavo Padovan struct exynos_drm_plane *plane) 1006d8408326SSeung-Woo Kim { 100793bca243SGustavo Padovan struct mixer_context *mixer_ctx = crtc->ctx; 1008d8408326SSeung-Woo Kim struct mixer_resources *res = &mixer_ctx->mixer_res; 1009d8408326SSeung-Woo Kim unsigned long flags; 1010d8408326SSeung-Woo Kim 101140bdfb0aSMarek Szyprowski DRM_DEBUG_KMS("win: %d\n", plane->index); 1012d8408326SSeung-Woo Kim 1013a44652e8SAndrzej Hajda if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags)) 1014db43fd16SPrathyush K return; 1015db43fd16SPrathyush K 1016d8408326SSeung-Woo Kim spin_lock_irqsave(&res->reg_slock, flags); 1017a2cb911eSMarek Szyprowski mixer_cfg_layer(mixer_ctx, plane->index, 0, false); 10183dbaab16SMarek Szyprowski spin_unlock_irqrestore(&res->reg_slock, flags); 10193dbaab16SMarek Szyprowski } 10203dbaab16SMarek Szyprowski 10213dbaab16SMarek Szyprowski static void mixer_atomic_flush(struct exynos_drm_crtc *crtc) 10223dbaab16SMarek Szyprowski { 10233dbaab16SMarek Szyprowski struct mixer_context *mixer_ctx = crtc->ctx; 10243dbaab16SMarek Szyprowski 10253dbaab16SMarek Szyprowski if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags)) 10263dbaab16SMarek Szyprowski return; 1027d8408326SSeung-Woo Kim 1028d8408326SSeung-Woo Kim mixer_vsync_set_update(mixer_ctx, true); 1029d8408326SSeung-Woo Kim } 1030d8408326SSeung-Woo Kim 103193bca243SGustavo Padovan static void mixer_wait_for_vblank(struct exynos_drm_crtc *crtc) 10320ea6822fSRahul Sharma { 103393bca243SGustavo Padovan struct mixer_context *mixer_ctx = crtc->ctx; 10347c4c5584SJoonyoung Shim int err; 10358137a2e2SPrathyush K 1036a44652e8SAndrzej Hajda if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags)) 10376e95d5e6SPrathyush K return; 10386e95d5e6SPrathyush K 103993bca243SGustavo Padovan err = drm_vblank_get(mixer_ctx->drm_dev, mixer_ctx->pipe); 10407c4c5584SJoonyoung Shim if (err < 0) { 10417c4c5584SJoonyoung Shim DRM_DEBUG_KMS("failed to acquire vblank counter\n"); 10427c4c5584SJoonyoung Shim return; 10437c4c5584SJoonyoung Shim } 10445d39b9eeSRahul Sharma 10456e95d5e6SPrathyush K atomic_set(&mixer_ctx->wait_vsync_event, 1); 10466e95d5e6SPrathyush K 10476e95d5e6SPrathyush K /* 10486e95d5e6SPrathyush K * wait for MIXER to signal VSYNC interrupt or return after 10496e95d5e6SPrathyush K * timeout which is set to 50ms (refresh rate of 20). 10506e95d5e6SPrathyush K */ 10516e95d5e6SPrathyush K if (!wait_event_timeout(mixer_ctx->wait_vsync_queue, 10526e95d5e6SPrathyush K !atomic_read(&mixer_ctx->wait_vsync_event), 1053bfd8303aSDaniel Vetter HZ/20)) 10548137a2e2SPrathyush K DRM_DEBUG_KMS("vblank wait timed out.\n"); 10555d39b9eeSRahul Sharma 105693bca243SGustavo Padovan drm_vblank_put(mixer_ctx->drm_dev, mixer_ctx->pipe); 10578137a2e2SPrathyush K } 10588137a2e2SPrathyush K 10593cecda03SGustavo Padovan static void mixer_enable(struct exynos_drm_crtc *crtc) 1060db43fd16SPrathyush K { 10613cecda03SGustavo Padovan struct mixer_context *ctx = crtc->ctx; 1062db43fd16SPrathyush K struct mixer_resources *res = &ctx->mixer_res; 1063db43fd16SPrathyush K 1064a44652e8SAndrzej Hajda if (test_bit(MXR_BIT_POWERED, &ctx->flags)) 1065db43fd16SPrathyush K return; 1066db43fd16SPrathyush K 1067af65c804SSean Paul pm_runtime_get_sync(ctx->dev); 1068af65c804SSean Paul 1069a121d179SAndrzej Hajda exynos_drm_pipe_clk_enable(crtc, true); 1070a121d179SAndrzej Hajda 10713dbaab16SMarek Szyprowski mixer_vsync_set_update(ctx, false); 10723dbaab16SMarek Szyprowski 1073d74ed937SRahul Sharma mixer_reg_writemask(res, MXR_STATUS, ~0, MXR_STATUS_SOFT_RESET); 1074d74ed937SRahul Sharma 10750df5e4acSAndrzej Hajda if (test_bit(MXR_BIT_VSYNC, &ctx->flags)) { 1076fc073248SAndrzej Hajda mixer_reg_writemask(res, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC); 10770df5e4acSAndrzej Hajda mixer_reg_writemask(res, MXR_INT_EN, ~0, MXR_INT_EN_VSYNC); 10780df5e4acSAndrzej Hajda } 1079db43fd16SPrathyush K mixer_win_reset(ctx); 1080ccf034a9SGustavo Padovan 10813dbaab16SMarek Szyprowski mixer_vsync_set_update(ctx, true); 10823dbaab16SMarek Szyprowski 1083ccf034a9SGustavo Padovan set_bit(MXR_BIT_POWERED, &ctx->flags); 1084db43fd16SPrathyush K } 1085db43fd16SPrathyush K 10863cecda03SGustavo Padovan static void mixer_disable(struct exynos_drm_crtc *crtc) 1087db43fd16SPrathyush K { 10883cecda03SGustavo Padovan struct mixer_context *ctx = crtc->ctx; 1089c329f667SJoonyoung Shim int i; 1090db43fd16SPrathyush K 1091a44652e8SAndrzej Hajda if (!test_bit(MXR_BIT_POWERED, &ctx->flags)) 1092b4bfa3c7SRahul Sharma return; 1093db43fd16SPrathyush K 1094381be025SRahul Sharma mixer_stop(ctx); 1095c0734fbaSTobias Jakobi mixer_regs_dump(ctx); 1096c329f667SJoonyoung Shim 1097c329f667SJoonyoung Shim for (i = 0; i < MIXER_WIN_NR; i++) 10981e1d1393SGustavo Padovan mixer_disable_plane(crtc, &ctx->planes[i]); 1099db43fd16SPrathyush K 1100a121d179SAndrzej Hajda exynos_drm_pipe_clk_enable(crtc, false); 1101a121d179SAndrzej Hajda 1102ccf034a9SGustavo Padovan pm_runtime_put(ctx->dev); 1103ccf034a9SGustavo Padovan 1104a44652e8SAndrzej Hajda clear_bit(MXR_BIT_POWERED, &ctx->flags); 1105db43fd16SPrathyush K } 1106db43fd16SPrathyush K 1107f041b257SSean Paul /* Only valid for Mixer version 16.0.33.0 */ 11083ae24362SAndrzej Hajda static int mixer_atomic_check(struct exynos_drm_crtc *crtc, 11093ae24362SAndrzej Hajda struct drm_crtc_state *state) 1110f041b257SSean Paul { 11113ae24362SAndrzej Hajda struct drm_display_mode *mode = &state->adjusted_mode; 1112f041b257SSean Paul u32 w, h; 1113f041b257SSean Paul 1114f041b257SSean Paul w = mode->hdisplay; 1115f041b257SSean Paul h = mode->vdisplay; 1116f041b257SSean Paul 1117f041b257SSean Paul DRM_DEBUG_KMS("xres=%d, yres=%d, refresh=%d, intl=%d\n", 1118f041b257SSean Paul mode->hdisplay, mode->vdisplay, mode->vrefresh, 1119f041b257SSean Paul (mode->flags & DRM_MODE_FLAG_INTERLACE) ? 1 : 0); 1120f041b257SSean Paul 1121f041b257SSean Paul if ((w >= 464 && w <= 720 && h >= 261 && h <= 576) || 1122f041b257SSean Paul (w >= 1024 && w <= 1280 && h >= 576 && h <= 720) || 1123f041b257SSean Paul (w >= 1664 && w <= 1920 && h >= 936 && h <= 1080)) 1124f041b257SSean Paul return 0; 1125f041b257SSean Paul 1126f041b257SSean Paul return -EINVAL; 1127f041b257SSean Paul } 1128f041b257SSean Paul 1129f3aaf762SKrzysztof Kozlowski static const struct exynos_drm_crtc_ops mixer_crtc_ops = { 11303cecda03SGustavo Padovan .enable = mixer_enable, 11313cecda03SGustavo Padovan .disable = mixer_disable, 1132d8408326SSeung-Woo Kim .enable_vblank = mixer_enable_vblank, 1133d8408326SSeung-Woo Kim .disable_vblank = mixer_disable_vblank, 11348137a2e2SPrathyush K .wait_for_vblank = mixer_wait_for_vblank, 11353dbaab16SMarek Szyprowski .atomic_begin = mixer_atomic_begin, 11369cc7610aSGustavo Padovan .update_plane = mixer_update_plane, 11379cc7610aSGustavo Padovan .disable_plane = mixer_disable_plane, 11383dbaab16SMarek Szyprowski .atomic_flush = mixer_atomic_flush, 11393ae24362SAndrzej Hajda .atomic_check = mixer_atomic_check, 1140f041b257SSean Paul }; 11410ea6822fSRahul Sharma 1142def5e095SRahul Sharma static struct mixer_drv_data exynos5420_mxr_drv_data = { 1143def5e095SRahul Sharma .version = MXR_VER_128_0_0_184, 1144def5e095SRahul Sharma .is_vp_enabled = 0, 1145def5e095SRahul Sharma }; 1146def5e095SRahul Sharma 1147cc57caf0SRahul Sharma static struct mixer_drv_data exynos5250_mxr_drv_data = { 1148aaf8b49eSRahul Sharma .version = MXR_VER_16_0_33_0, 1149aaf8b49eSRahul Sharma .is_vp_enabled = 0, 1150aaf8b49eSRahul Sharma }; 1151aaf8b49eSRahul Sharma 1152ff830c96SMarek Szyprowski static struct mixer_drv_data exynos4212_mxr_drv_data = { 1153ff830c96SMarek Szyprowski .version = MXR_VER_0_0_0_16, 1154ff830c96SMarek Szyprowski .is_vp_enabled = 1, 1155ff830c96SMarek Szyprowski }; 1156ff830c96SMarek Szyprowski 1157cc57caf0SRahul Sharma static struct mixer_drv_data exynos4210_mxr_drv_data = { 11581e123441SRahul Sharma .version = MXR_VER_0_0_0_16, 11591b8e5747SRahul Sharma .is_vp_enabled = 1, 1160ff830c96SMarek Szyprowski .has_sclk = 1, 11611e123441SRahul Sharma }; 11621e123441SRahul Sharma 1163aaf8b49eSRahul Sharma static struct of_device_id mixer_match_types[] = { 1164aaf8b49eSRahul Sharma { 1165ff830c96SMarek Szyprowski .compatible = "samsung,exynos4210-mixer", 1166ff830c96SMarek Szyprowski .data = &exynos4210_mxr_drv_data, 1167ff830c96SMarek Szyprowski }, { 1168ff830c96SMarek Szyprowski .compatible = "samsung,exynos4212-mixer", 1169ff830c96SMarek Szyprowski .data = &exynos4212_mxr_drv_data, 1170ff830c96SMarek Szyprowski }, { 1171aaf8b49eSRahul Sharma .compatible = "samsung,exynos5-mixer", 1172cc57caf0SRahul Sharma .data = &exynos5250_mxr_drv_data, 1173cc57caf0SRahul Sharma }, { 1174cc57caf0SRahul Sharma .compatible = "samsung,exynos5250-mixer", 1175cc57caf0SRahul Sharma .data = &exynos5250_mxr_drv_data, 1176aaf8b49eSRahul Sharma }, { 1177def5e095SRahul Sharma .compatible = "samsung,exynos5420-mixer", 1178def5e095SRahul Sharma .data = &exynos5420_mxr_drv_data, 1179def5e095SRahul Sharma }, { 11801e123441SRahul Sharma /* end node */ 11811e123441SRahul Sharma } 11821e123441SRahul Sharma }; 118339b58a39SSjoerd Simons MODULE_DEVICE_TABLE(of, mixer_match_types); 11841e123441SRahul Sharma 1185f37cd5e8SInki Dae static int mixer_bind(struct device *dev, struct device *manager, void *data) 1186d8408326SSeung-Woo Kim { 11878103ef1bSAndrzej Hajda struct mixer_context *ctx = dev_get_drvdata(dev); 1188f37cd5e8SInki Dae struct drm_device *drm_dev = data; 11897ee14cdcSGustavo Padovan struct exynos_drm_plane *exynos_plane; 1190fd2d2fc2SMarek Szyprowski unsigned int i; 11916e2a3b66SGustavo Padovan int ret; 1192d8408326SSeung-Woo Kim 1193e2dc3f72SAlban Browaeys ret = mixer_initialize(ctx, drm_dev); 1194e2dc3f72SAlban Browaeys if (ret) 1195e2dc3f72SAlban Browaeys return ret; 1196e2dc3f72SAlban Browaeys 1197fd2d2fc2SMarek Szyprowski for (i = 0; i < MIXER_WIN_NR; i++) { 1198fd2d2fc2SMarek Szyprowski if (i == VP_DEFAULT_WIN && !ctx->vp_enabled) 1199ab144201SMarek Szyprowski continue; 1200ab144201SMarek Szyprowski 120140bdfb0aSMarek Szyprowski ret = exynos_plane_init(drm_dev, &ctx->planes[i], i, 1202fd2d2fc2SMarek Szyprowski 1 << ctx->pipe, &plane_configs[i]); 12037ee14cdcSGustavo Padovan if (ret) 12047ee14cdcSGustavo Padovan return ret; 12057ee14cdcSGustavo Padovan } 12067ee14cdcSGustavo Padovan 12075d3d0995SGustavo Padovan exynos_plane = &ctx->planes[DEFAULT_WIN]; 12087ee14cdcSGustavo Padovan ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base, 12097ee14cdcSGustavo Padovan ctx->pipe, EXYNOS_DISPLAY_TYPE_HDMI, 121093bca243SGustavo Padovan &mixer_crtc_ops, ctx); 121193bca243SGustavo Padovan if (IS_ERR(ctx->crtc)) { 1212e2dc3f72SAlban Browaeys mixer_ctx_remove(ctx); 121393bca243SGustavo Padovan ret = PTR_ERR(ctx->crtc); 121493bca243SGustavo Padovan goto free_ctx; 12158103ef1bSAndrzej Hajda } 12168103ef1bSAndrzej Hajda 12178103ef1bSAndrzej Hajda return 0; 121893bca243SGustavo Padovan 121993bca243SGustavo Padovan free_ctx: 122093bca243SGustavo Padovan devm_kfree(dev, ctx); 122193bca243SGustavo Padovan return ret; 12228103ef1bSAndrzej Hajda } 12238103ef1bSAndrzej Hajda 12248103ef1bSAndrzej Hajda static void mixer_unbind(struct device *dev, struct device *master, void *data) 12258103ef1bSAndrzej Hajda { 12268103ef1bSAndrzej Hajda struct mixer_context *ctx = dev_get_drvdata(dev); 12278103ef1bSAndrzej Hajda 122893bca243SGustavo Padovan mixer_ctx_remove(ctx); 12298103ef1bSAndrzej Hajda } 12308103ef1bSAndrzej Hajda 12318103ef1bSAndrzej Hajda static const struct component_ops mixer_component_ops = { 12328103ef1bSAndrzej Hajda .bind = mixer_bind, 12338103ef1bSAndrzej Hajda .unbind = mixer_unbind, 12348103ef1bSAndrzej Hajda }; 12358103ef1bSAndrzej Hajda 12368103ef1bSAndrzej Hajda static int mixer_probe(struct platform_device *pdev) 12378103ef1bSAndrzej Hajda { 12388103ef1bSAndrzej Hajda struct device *dev = &pdev->dev; 1239*48f6155aSMarek Szyprowski const struct mixer_drv_data *drv; 12408103ef1bSAndrzej Hajda struct mixer_context *ctx; 12418103ef1bSAndrzej Hajda int ret; 1242d8408326SSeung-Woo Kim 1243f041b257SSean Paul ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL); 1244f041b257SSean Paul if (!ctx) { 1245f041b257SSean Paul DRM_ERROR("failed to alloc mixer context.\n"); 1246d8408326SSeung-Woo Kim return -ENOMEM; 1247f041b257SSean Paul } 1248d8408326SSeung-Woo Kim 1249*48f6155aSMarek Szyprowski drv = of_device_get_match_data(dev); 1250aaf8b49eSRahul Sharma 12514551789fSSean Paul ctx->pdev = pdev; 1252d873ab99SSeung-Woo Kim ctx->dev = dev; 12531b8e5747SRahul Sharma ctx->vp_enabled = drv->is_vp_enabled; 1254ff830c96SMarek Szyprowski ctx->has_sclk = drv->has_sclk; 12551e123441SRahul Sharma ctx->mxr_ver = drv->version; 125657ed0f7bSDaniel Vetter init_waitqueue_head(&ctx->wait_vsync_queue); 12576e95d5e6SPrathyush K atomic_set(&ctx->wait_vsync_event, 0); 1258d8408326SSeung-Woo Kim 12598103ef1bSAndrzej Hajda platform_set_drvdata(pdev, ctx); 1260df5225bcSInki Dae 1261df5225bcSInki Dae ret = component_add(&pdev->dev, &mixer_component_ops); 126286650408SAndrzej Hajda if (!ret) 12638103ef1bSAndrzej Hajda pm_runtime_enable(dev); 1264df5225bcSInki Dae 1265df5225bcSInki Dae return ret; 1266f37cd5e8SInki Dae } 1267f37cd5e8SInki Dae 1268d8408326SSeung-Woo Kim static int mixer_remove(struct platform_device *pdev) 1269d8408326SSeung-Woo Kim { 12708103ef1bSAndrzej Hajda pm_runtime_disable(&pdev->dev); 12718103ef1bSAndrzej Hajda 1272df5225bcSInki Dae component_del(&pdev->dev, &mixer_component_ops); 1273df5225bcSInki Dae 1274d8408326SSeung-Woo Kim return 0; 1275d8408326SSeung-Woo Kim } 1276d8408326SSeung-Woo Kim 1277e0fea7e7SArnd Bergmann static int __maybe_unused exynos_mixer_suspend(struct device *dev) 1278ccf034a9SGustavo Padovan { 1279ccf034a9SGustavo Padovan struct mixer_context *ctx = dev_get_drvdata(dev); 1280ccf034a9SGustavo Padovan struct mixer_resources *res = &ctx->mixer_res; 1281ccf034a9SGustavo Padovan 1282ccf034a9SGustavo Padovan clk_disable_unprepare(res->hdmi); 1283ccf034a9SGustavo Padovan clk_disable_unprepare(res->mixer); 1284ccf034a9SGustavo Padovan if (ctx->vp_enabled) { 1285ccf034a9SGustavo Padovan clk_disable_unprepare(res->vp); 1286ccf034a9SGustavo Padovan if (ctx->has_sclk) 1287ccf034a9SGustavo Padovan clk_disable_unprepare(res->sclk_mixer); 1288ccf034a9SGustavo Padovan } 1289ccf034a9SGustavo Padovan 1290ccf034a9SGustavo Padovan return 0; 1291ccf034a9SGustavo Padovan } 1292ccf034a9SGustavo Padovan 1293e0fea7e7SArnd Bergmann static int __maybe_unused exynos_mixer_resume(struct device *dev) 1294ccf034a9SGustavo Padovan { 1295ccf034a9SGustavo Padovan struct mixer_context *ctx = dev_get_drvdata(dev); 1296ccf034a9SGustavo Padovan struct mixer_resources *res = &ctx->mixer_res; 1297ccf034a9SGustavo Padovan int ret; 1298ccf034a9SGustavo Padovan 1299ccf034a9SGustavo Padovan ret = clk_prepare_enable(res->mixer); 1300ccf034a9SGustavo Padovan if (ret < 0) { 1301ccf034a9SGustavo Padovan DRM_ERROR("Failed to prepare_enable the mixer clk [%d]\n", ret); 1302ccf034a9SGustavo Padovan return ret; 1303ccf034a9SGustavo Padovan } 1304ccf034a9SGustavo Padovan ret = clk_prepare_enable(res->hdmi); 1305ccf034a9SGustavo Padovan if (ret < 0) { 1306ccf034a9SGustavo Padovan DRM_ERROR("Failed to prepare_enable the hdmi clk [%d]\n", ret); 1307ccf034a9SGustavo Padovan return ret; 1308ccf034a9SGustavo Padovan } 1309ccf034a9SGustavo Padovan if (ctx->vp_enabled) { 1310ccf034a9SGustavo Padovan ret = clk_prepare_enable(res->vp); 1311ccf034a9SGustavo Padovan if (ret < 0) { 1312ccf034a9SGustavo Padovan DRM_ERROR("Failed to prepare_enable the vp clk [%d]\n", 1313ccf034a9SGustavo Padovan ret); 1314ccf034a9SGustavo Padovan return ret; 1315ccf034a9SGustavo Padovan } 1316ccf034a9SGustavo Padovan if (ctx->has_sclk) { 1317ccf034a9SGustavo Padovan ret = clk_prepare_enable(res->sclk_mixer); 1318ccf034a9SGustavo Padovan if (ret < 0) { 1319ccf034a9SGustavo Padovan DRM_ERROR("Failed to prepare_enable the " \ 1320ccf034a9SGustavo Padovan "sclk_mixer clk [%d]\n", 1321ccf034a9SGustavo Padovan ret); 1322ccf034a9SGustavo Padovan return ret; 1323ccf034a9SGustavo Padovan } 1324ccf034a9SGustavo Padovan } 1325ccf034a9SGustavo Padovan } 1326ccf034a9SGustavo Padovan 1327ccf034a9SGustavo Padovan return 0; 1328ccf034a9SGustavo Padovan } 1329ccf034a9SGustavo Padovan 1330ccf034a9SGustavo Padovan static const struct dev_pm_ops exynos_mixer_pm_ops = { 1331ccf034a9SGustavo Padovan SET_RUNTIME_PM_OPS(exynos_mixer_suspend, exynos_mixer_resume, NULL) 1332ccf034a9SGustavo Padovan }; 1333ccf034a9SGustavo Padovan 1334d8408326SSeung-Woo Kim struct platform_driver mixer_driver = { 1335d8408326SSeung-Woo Kim .driver = { 1336aaf8b49eSRahul Sharma .name = "exynos-mixer", 1337d8408326SSeung-Woo Kim .owner = THIS_MODULE, 1338ccf034a9SGustavo Padovan .pm = &exynos_mixer_pm_ops, 1339aaf8b49eSRahul Sharma .of_match_table = mixer_match_types, 1340d8408326SSeung-Woo Kim }, 1341d8408326SSeung-Woo Kim .probe = mixer_probe, 134256550d94SGreg Kroah-Hartman .remove = mixer_remove, 1343d8408326SSeung-Woo Kim }; 1344