1d8408326SSeung-Woo Kim /* 2d8408326SSeung-Woo Kim * Copyright (C) 2011 Samsung Electronics Co.Ltd 3d8408326SSeung-Woo Kim * Authors: 4d8408326SSeung-Woo Kim * Seung-Woo Kim <sw0312.kim@samsung.com> 5d8408326SSeung-Woo Kim * Inki Dae <inki.dae@samsung.com> 6d8408326SSeung-Woo Kim * Joonyoung Shim <jy0922.shim@samsung.com> 7d8408326SSeung-Woo Kim * 8d8408326SSeung-Woo Kim * Based on drivers/media/video/s5p-tv/mixer_reg.c 9d8408326SSeung-Woo Kim * 10d8408326SSeung-Woo Kim * This program is free software; you can redistribute it and/or modify it 11d8408326SSeung-Woo Kim * under the terms of the GNU General Public License as published by the 12d8408326SSeung-Woo Kim * Free Software Foundation; either version 2 of the License, or (at your 13d8408326SSeung-Woo Kim * option) any later version. 14d8408326SSeung-Woo Kim * 15d8408326SSeung-Woo Kim */ 16d8408326SSeung-Woo Kim 17760285e7SDavid Howells #include <drm/drmP.h> 18d8408326SSeung-Woo Kim 19d8408326SSeung-Woo Kim #include "regs-mixer.h" 20d8408326SSeung-Woo Kim #include "regs-vp.h" 21d8408326SSeung-Woo Kim 22d8408326SSeung-Woo Kim #include <linux/kernel.h> 23d8408326SSeung-Woo Kim #include <linux/spinlock.h> 24d8408326SSeung-Woo Kim #include <linux/wait.h> 25d8408326SSeung-Woo Kim #include <linux/i2c.h> 26d8408326SSeung-Woo Kim #include <linux/platform_device.h> 27d8408326SSeung-Woo Kim #include <linux/interrupt.h> 28d8408326SSeung-Woo Kim #include <linux/irq.h> 29d8408326SSeung-Woo Kim #include <linux/delay.h> 30d8408326SSeung-Woo Kim #include <linux/pm_runtime.h> 31d8408326SSeung-Woo Kim #include <linux/clk.h> 32d8408326SSeung-Woo Kim #include <linux/regulator/consumer.h> 333f1c781dSSachin Kamat #include <linux/of.h> 3448f6155aSMarek Szyprowski #include <linux/of_device.h> 35f37cd5e8SInki Dae #include <linux/component.h> 36d8408326SSeung-Woo Kim 37d8408326SSeung-Woo Kim #include <drm/exynos_drm.h> 38d8408326SSeung-Woo Kim 39d8408326SSeung-Woo Kim #include "exynos_drm_drv.h" 40663d8766SRahul Sharma #include "exynos_drm_crtc.h" 410488f50eSMarek Szyprowski #include "exynos_drm_fb.h" 427ee14cdcSGustavo Padovan #include "exynos_drm_plane.h" 431055b39fSInki Dae #include "exynos_drm_iommu.h" 4422b21ae6SJoonyoung Shim 45f041b257SSean Paul #define MIXER_WIN_NR 3 46fbbb1e1aSMarek Szyprowski #define VP_DEFAULT_WIN 2 47d8408326SSeung-Woo Kim 482a6e4cd5STobias Jakobi /* 492a6e4cd5STobias Jakobi * Mixer color space conversion coefficient triplet. 502a6e4cd5STobias Jakobi * Used for CSC from RGB to YCbCr. 512a6e4cd5STobias Jakobi * Each coefficient is a 10-bit fixed point number with 522a6e4cd5STobias Jakobi * sign and no integer part, i.e. 532a6e4cd5STobias Jakobi * [0:8] = fractional part (representing a value y = x / 2^9) 542a6e4cd5STobias Jakobi * [9] = sign 552a6e4cd5STobias Jakobi * Negative values are encoded with two's complement. 562a6e4cd5STobias Jakobi */ 572a6e4cd5STobias Jakobi #define MXR_CSC_C(x) ((int)((x) * 512.0) & 0x3ff) 582a6e4cd5STobias Jakobi #define MXR_CSC_CT(a0, a1, a2) \ 592a6e4cd5STobias Jakobi ((MXR_CSC_C(a0) << 20) | (MXR_CSC_C(a1) << 10) | (MXR_CSC_C(a2) << 0)) 602a6e4cd5STobias Jakobi 612a6e4cd5STobias Jakobi /* YCbCr value, used for mixer background color configuration. */ 622a6e4cd5STobias Jakobi #define MXR_YCBCR_VAL(y, cb, cr) (((y) << 16) | ((cb) << 8) | ((cr) << 0)) 632a6e4cd5STobias Jakobi 647a57ca7cSTobias Jakobi /* The pixelformats that are natively supported by the mixer. */ 657a57ca7cSTobias Jakobi #define MXR_FORMAT_RGB565 4 667a57ca7cSTobias Jakobi #define MXR_FORMAT_ARGB1555 5 677a57ca7cSTobias Jakobi #define MXR_FORMAT_ARGB4444 6 687a57ca7cSTobias Jakobi #define MXR_FORMAT_ARGB8888 7 697a57ca7cSTobias Jakobi 701e123441SRahul Sharma enum mixer_version_id { 711e123441SRahul Sharma MXR_VER_0_0_0_16, 721e123441SRahul Sharma MXR_VER_16_0_33_0, 73def5e095SRahul Sharma MXR_VER_128_0_0_184, 741e123441SRahul Sharma }; 751e123441SRahul Sharma 76a44652e8SAndrzej Hajda enum mixer_flag_bits { 77a44652e8SAndrzej Hajda MXR_BIT_POWERED, 780df5e4acSAndrzej Hajda MXR_BIT_VSYNC, 79adeb6f44STobias Jakobi MXR_BIT_INTERLACE, 80adeb6f44STobias Jakobi MXR_BIT_VP_ENABLED, 81adeb6f44STobias Jakobi MXR_BIT_HAS_SCLK, 82a44652e8SAndrzej Hajda }; 83a44652e8SAndrzej Hajda 84fbbb1e1aSMarek Szyprowski static const uint32_t mixer_formats[] = { 85fbbb1e1aSMarek Szyprowski DRM_FORMAT_XRGB4444, 8626a7af3eSTobias Jakobi DRM_FORMAT_ARGB4444, 87fbbb1e1aSMarek Szyprowski DRM_FORMAT_XRGB1555, 8826a7af3eSTobias Jakobi DRM_FORMAT_ARGB1555, 89fbbb1e1aSMarek Szyprowski DRM_FORMAT_RGB565, 90fbbb1e1aSMarek Szyprowski DRM_FORMAT_XRGB8888, 91fbbb1e1aSMarek Szyprowski DRM_FORMAT_ARGB8888, 92fbbb1e1aSMarek Szyprowski }; 93fbbb1e1aSMarek Szyprowski 94fbbb1e1aSMarek Szyprowski static const uint32_t vp_formats[] = { 95fbbb1e1aSMarek Szyprowski DRM_FORMAT_NV12, 96fbbb1e1aSMarek Szyprowski DRM_FORMAT_NV21, 97fbbb1e1aSMarek Szyprowski }; 98fbbb1e1aSMarek Szyprowski 9922b21ae6SJoonyoung Shim struct mixer_context { 1004551789fSSean Paul struct platform_device *pdev; 101cf8fc4f1SJoonyoung Shim struct device *dev; 1021055b39fSInki Dae struct drm_device *drm_dev; 10393bca243SGustavo Padovan struct exynos_drm_crtc *crtc; 1047ee14cdcSGustavo Padovan struct exynos_drm_plane planes[MIXER_WIN_NR]; 105a44652e8SAndrzej Hajda unsigned long flags; 10622b21ae6SJoonyoung Shim 107524c59f1SAndrzej Hajda int irq; 108524c59f1SAndrzej Hajda void __iomem *mixer_regs; 109524c59f1SAndrzej Hajda void __iomem *vp_regs; 110524c59f1SAndrzej Hajda spinlock_t reg_slock; 111524c59f1SAndrzej Hajda struct clk *mixer; 112524c59f1SAndrzej Hajda struct clk *vp; 113524c59f1SAndrzej Hajda struct clk *hdmi; 114524c59f1SAndrzej Hajda struct clk *sclk_mixer; 115524c59f1SAndrzej Hajda struct clk *sclk_hdmi; 116524c59f1SAndrzej Hajda struct clk *mout_mixer; 1171e123441SRahul Sharma enum mixer_version_id mxr_ver; 118acc8bf04SAndrzej Hajda int scan_value; 1191e123441SRahul Sharma }; 1201e123441SRahul Sharma 1211e123441SRahul Sharma struct mixer_drv_data { 1221e123441SRahul Sharma enum mixer_version_id version; 1231b8e5747SRahul Sharma bool is_vp_enabled; 124ff830c96SMarek Szyprowski bool has_sclk; 12522b21ae6SJoonyoung Shim }; 12622b21ae6SJoonyoung Shim 127fd2d2fc2SMarek Szyprowski static const struct exynos_drm_plane_config plane_configs[MIXER_WIN_NR] = { 128fd2d2fc2SMarek Szyprowski { 129fd2d2fc2SMarek Szyprowski .zpos = 0, 130fd2d2fc2SMarek Szyprowski .type = DRM_PLANE_TYPE_PRIMARY, 131fd2d2fc2SMarek Szyprowski .pixel_formats = mixer_formats, 132fd2d2fc2SMarek Szyprowski .num_pixel_formats = ARRAY_SIZE(mixer_formats), 133a2cb911eSMarek Szyprowski .capabilities = EXYNOS_DRM_PLANE_CAP_DOUBLE | 134*482582c0SChristoph Manszewski EXYNOS_DRM_PLANE_CAP_ZPOS | 135*482582c0SChristoph Manszewski EXYNOS_DRM_PLANE_CAP_PIX_BLEND, 136fd2d2fc2SMarek Szyprowski }, { 137fd2d2fc2SMarek Szyprowski .zpos = 1, 138fd2d2fc2SMarek Szyprowski .type = DRM_PLANE_TYPE_CURSOR, 139fd2d2fc2SMarek Szyprowski .pixel_formats = mixer_formats, 140fd2d2fc2SMarek Szyprowski .num_pixel_formats = ARRAY_SIZE(mixer_formats), 141a2cb911eSMarek Szyprowski .capabilities = EXYNOS_DRM_PLANE_CAP_DOUBLE | 142*482582c0SChristoph Manszewski EXYNOS_DRM_PLANE_CAP_ZPOS | 143*482582c0SChristoph Manszewski EXYNOS_DRM_PLANE_CAP_PIX_BLEND, 144fd2d2fc2SMarek Szyprowski }, { 145fd2d2fc2SMarek Szyprowski .zpos = 2, 146fd2d2fc2SMarek Szyprowski .type = DRM_PLANE_TYPE_OVERLAY, 147fd2d2fc2SMarek Szyprowski .pixel_formats = vp_formats, 148fd2d2fc2SMarek Szyprowski .num_pixel_formats = ARRAY_SIZE(vp_formats), 149a2cb911eSMarek Szyprowski .capabilities = EXYNOS_DRM_PLANE_CAP_SCALE | 150f40031c2STobias Jakobi EXYNOS_DRM_PLANE_CAP_ZPOS | 151f40031c2STobias Jakobi EXYNOS_DRM_PLANE_CAP_TILE, 152fd2d2fc2SMarek Szyprowski }, 153fd2d2fc2SMarek Szyprowski }; 154fd2d2fc2SMarek Szyprowski 155d8408326SSeung-Woo Kim static const u8 filter_y_horiz_tap8[] = { 156d8408326SSeung-Woo Kim 0, -1, -1, -1, -1, -1, -1, -1, 157d8408326SSeung-Woo Kim -1, -1, -1, -1, -1, 0, 0, 0, 158d8408326SSeung-Woo Kim 0, 2, 4, 5, 6, 6, 6, 6, 159d8408326SSeung-Woo Kim 6, 5, 5, 4, 3, 2, 1, 1, 160d8408326SSeung-Woo Kim 0, -6, -12, -16, -18, -20, -21, -20, 161d8408326SSeung-Woo Kim -20, -18, -16, -13, -10, -8, -5, -2, 162d8408326SSeung-Woo Kim 127, 126, 125, 121, 114, 107, 99, 89, 163d8408326SSeung-Woo Kim 79, 68, 57, 46, 35, 25, 16, 8, 164d8408326SSeung-Woo Kim }; 165d8408326SSeung-Woo Kim 166d8408326SSeung-Woo Kim static const u8 filter_y_vert_tap4[] = { 167d8408326SSeung-Woo Kim 0, -3, -6, -8, -8, -8, -8, -7, 168d8408326SSeung-Woo Kim -6, -5, -4, -3, -2, -1, -1, 0, 169d8408326SSeung-Woo Kim 127, 126, 124, 118, 111, 102, 92, 81, 170d8408326SSeung-Woo Kim 70, 59, 48, 37, 27, 19, 11, 5, 171d8408326SSeung-Woo Kim 0, 5, 11, 19, 27, 37, 48, 59, 172d8408326SSeung-Woo Kim 70, 81, 92, 102, 111, 118, 124, 126, 173d8408326SSeung-Woo Kim 0, 0, -1, -1, -2, -3, -4, -5, 174d8408326SSeung-Woo Kim -6, -7, -8, -8, -8, -8, -6, -3, 175d8408326SSeung-Woo Kim }; 176d8408326SSeung-Woo Kim 177d8408326SSeung-Woo Kim static const u8 filter_cr_horiz_tap4[] = { 178d8408326SSeung-Woo Kim 0, -3, -6, -8, -8, -8, -8, -7, 179d8408326SSeung-Woo Kim -6, -5, -4, -3, -2, -1, -1, 0, 180d8408326SSeung-Woo Kim 127, 126, 124, 118, 111, 102, 92, 81, 181d8408326SSeung-Woo Kim 70, 59, 48, 37, 27, 19, 11, 5, 182d8408326SSeung-Woo Kim }; 183d8408326SSeung-Woo Kim 184524c59f1SAndrzej Hajda static inline u32 vp_reg_read(struct mixer_context *ctx, u32 reg_id) 185d8408326SSeung-Woo Kim { 186524c59f1SAndrzej Hajda return readl(ctx->vp_regs + reg_id); 187d8408326SSeung-Woo Kim } 188d8408326SSeung-Woo Kim 189524c59f1SAndrzej Hajda static inline void vp_reg_write(struct mixer_context *ctx, u32 reg_id, 190d8408326SSeung-Woo Kim u32 val) 191d8408326SSeung-Woo Kim { 192524c59f1SAndrzej Hajda writel(val, ctx->vp_regs + reg_id); 193d8408326SSeung-Woo Kim } 194d8408326SSeung-Woo Kim 195524c59f1SAndrzej Hajda static inline void vp_reg_writemask(struct mixer_context *ctx, u32 reg_id, 196d8408326SSeung-Woo Kim u32 val, u32 mask) 197d8408326SSeung-Woo Kim { 198524c59f1SAndrzej Hajda u32 old = vp_reg_read(ctx, reg_id); 199d8408326SSeung-Woo Kim 200d8408326SSeung-Woo Kim val = (val & mask) | (old & ~mask); 201524c59f1SAndrzej Hajda writel(val, ctx->vp_regs + reg_id); 202d8408326SSeung-Woo Kim } 203d8408326SSeung-Woo Kim 204524c59f1SAndrzej Hajda static inline u32 mixer_reg_read(struct mixer_context *ctx, u32 reg_id) 205d8408326SSeung-Woo Kim { 206524c59f1SAndrzej Hajda return readl(ctx->mixer_regs + reg_id); 207d8408326SSeung-Woo Kim } 208d8408326SSeung-Woo Kim 209524c59f1SAndrzej Hajda static inline void mixer_reg_write(struct mixer_context *ctx, u32 reg_id, 210d8408326SSeung-Woo Kim u32 val) 211d8408326SSeung-Woo Kim { 212524c59f1SAndrzej Hajda writel(val, ctx->mixer_regs + reg_id); 213d8408326SSeung-Woo Kim } 214d8408326SSeung-Woo Kim 215524c59f1SAndrzej Hajda static inline void mixer_reg_writemask(struct mixer_context *ctx, 216d8408326SSeung-Woo Kim u32 reg_id, u32 val, u32 mask) 217d8408326SSeung-Woo Kim { 218524c59f1SAndrzej Hajda u32 old = mixer_reg_read(ctx, reg_id); 219d8408326SSeung-Woo Kim 220d8408326SSeung-Woo Kim val = (val & mask) | (old & ~mask); 221524c59f1SAndrzej Hajda writel(val, ctx->mixer_regs + reg_id); 222d8408326SSeung-Woo Kim } 223d8408326SSeung-Woo Kim 224d8408326SSeung-Woo Kim static void mixer_regs_dump(struct mixer_context *ctx) 225d8408326SSeung-Woo Kim { 226d8408326SSeung-Woo Kim #define DUMPREG(reg_id) \ 227d8408326SSeung-Woo Kim do { \ 228d8408326SSeung-Woo Kim DRM_DEBUG_KMS(#reg_id " = %08x\n", \ 229524c59f1SAndrzej Hajda (u32)readl(ctx->mixer_regs + reg_id)); \ 230d8408326SSeung-Woo Kim } while (0) 231d8408326SSeung-Woo Kim 232d8408326SSeung-Woo Kim DUMPREG(MXR_STATUS); 233d8408326SSeung-Woo Kim DUMPREG(MXR_CFG); 234d8408326SSeung-Woo Kim DUMPREG(MXR_INT_EN); 235d8408326SSeung-Woo Kim DUMPREG(MXR_INT_STATUS); 236d8408326SSeung-Woo Kim 237d8408326SSeung-Woo Kim DUMPREG(MXR_LAYER_CFG); 238d8408326SSeung-Woo Kim DUMPREG(MXR_VIDEO_CFG); 239d8408326SSeung-Woo Kim 240d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_CFG); 241d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_BASE); 242d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_SPAN); 243d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_WH); 244d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_SXY); 245d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_DXY); 246d8408326SSeung-Woo Kim 247d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_CFG); 248d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_BASE); 249d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_SPAN); 250d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_WH); 251d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_SXY); 252d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_DXY); 253d8408326SSeung-Woo Kim #undef DUMPREG 254d8408326SSeung-Woo Kim } 255d8408326SSeung-Woo Kim 256d8408326SSeung-Woo Kim static void vp_regs_dump(struct mixer_context *ctx) 257d8408326SSeung-Woo Kim { 258d8408326SSeung-Woo Kim #define DUMPREG(reg_id) \ 259d8408326SSeung-Woo Kim do { \ 260d8408326SSeung-Woo Kim DRM_DEBUG_KMS(#reg_id " = %08x\n", \ 261524c59f1SAndrzej Hajda (u32) readl(ctx->vp_regs + reg_id)); \ 262d8408326SSeung-Woo Kim } while (0) 263d8408326SSeung-Woo Kim 264d8408326SSeung-Woo Kim DUMPREG(VP_ENABLE); 265d8408326SSeung-Woo Kim DUMPREG(VP_SRESET); 266d8408326SSeung-Woo Kim DUMPREG(VP_SHADOW_UPDATE); 267d8408326SSeung-Woo Kim DUMPREG(VP_FIELD_ID); 268d8408326SSeung-Woo Kim DUMPREG(VP_MODE); 269d8408326SSeung-Woo Kim DUMPREG(VP_IMG_SIZE_Y); 270d8408326SSeung-Woo Kim DUMPREG(VP_IMG_SIZE_C); 271d8408326SSeung-Woo Kim DUMPREG(VP_PER_RATE_CTRL); 272d8408326SSeung-Woo Kim DUMPREG(VP_TOP_Y_PTR); 273d8408326SSeung-Woo Kim DUMPREG(VP_BOT_Y_PTR); 274d8408326SSeung-Woo Kim DUMPREG(VP_TOP_C_PTR); 275d8408326SSeung-Woo Kim DUMPREG(VP_BOT_C_PTR); 276d8408326SSeung-Woo Kim DUMPREG(VP_ENDIAN_MODE); 277d8408326SSeung-Woo Kim DUMPREG(VP_SRC_H_POSITION); 278d8408326SSeung-Woo Kim DUMPREG(VP_SRC_V_POSITION); 279d8408326SSeung-Woo Kim DUMPREG(VP_SRC_WIDTH); 280d8408326SSeung-Woo Kim DUMPREG(VP_SRC_HEIGHT); 281d8408326SSeung-Woo Kim DUMPREG(VP_DST_H_POSITION); 282d8408326SSeung-Woo Kim DUMPREG(VP_DST_V_POSITION); 283d8408326SSeung-Woo Kim DUMPREG(VP_DST_WIDTH); 284d8408326SSeung-Woo Kim DUMPREG(VP_DST_HEIGHT); 285d8408326SSeung-Woo Kim DUMPREG(VP_H_RATIO); 286d8408326SSeung-Woo Kim DUMPREG(VP_V_RATIO); 287d8408326SSeung-Woo Kim 288d8408326SSeung-Woo Kim #undef DUMPREG 289d8408326SSeung-Woo Kim } 290d8408326SSeung-Woo Kim 291524c59f1SAndrzej Hajda static inline void vp_filter_set(struct mixer_context *ctx, 292d8408326SSeung-Woo Kim int reg_id, const u8 *data, unsigned int size) 293d8408326SSeung-Woo Kim { 294d8408326SSeung-Woo Kim /* assure 4-byte align */ 295d8408326SSeung-Woo Kim BUG_ON(size & 3); 296d8408326SSeung-Woo Kim for (; size; size -= 4, reg_id += 4, data += 4) { 297d8408326SSeung-Woo Kim u32 val = (data[0] << 24) | (data[1] << 16) | 298d8408326SSeung-Woo Kim (data[2] << 8) | data[3]; 299524c59f1SAndrzej Hajda vp_reg_write(ctx, reg_id, val); 300d8408326SSeung-Woo Kim } 301d8408326SSeung-Woo Kim } 302d8408326SSeung-Woo Kim 303524c59f1SAndrzej Hajda static void vp_default_filter(struct mixer_context *ctx) 304d8408326SSeung-Woo Kim { 305524c59f1SAndrzej Hajda vp_filter_set(ctx, VP_POLY8_Y0_LL, 306e25e1b66SSachin Kamat filter_y_horiz_tap8, sizeof(filter_y_horiz_tap8)); 307524c59f1SAndrzej Hajda vp_filter_set(ctx, VP_POLY4_Y0_LL, 308e25e1b66SSachin Kamat filter_y_vert_tap4, sizeof(filter_y_vert_tap4)); 309524c59f1SAndrzej Hajda vp_filter_set(ctx, VP_POLY4_C0_LL, 310e25e1b66SSachin Kamat filter_cr_horiz_tap4, sizeof(filter_cr_horiz_tap4)); 311d8408326SSeung-Woo Kim } 312d8408326SSeung-Woo Kim 313f657a996SMarek Szyprowski static void mixer_cfg_gfx_blend(struct mixer_context *ctx, unsigned int win, 314*482582c0SChristoph Manszewski unsigned int pixel_alpha) 315f657a996SMarek Szyprowski { 316f657a996SMarek Szyprowski u32 val; 317f657a996SMarek Szyprowski 318f657a996SMarek Szyprowski val = MXR_GRP_CFG_COLOR_KEY_DISABLE; /* no blank key */ 319*482582c0SChristoph Manszewski switch (pixel_alpha) { 320*482582c0SChristoph Manszewski case DRM_MODE_BLEND_PIXEL_NONE: 321*482582c0SChristoph Manszewski break; 322*482582c0SChristoph Manszewski case DRM_MODE_BLEND_COVERAGE: 323*482582c0SChristoph Manszewski val |= MXR_GRP_CFG_PIXEL_BLEND_EN; 324*482582c0SChristoph Manszewski break; 325*482582c0SChristoph Manszewski case DRM_MODE_BLEND_PREMULTI: 326*482582c0SChristoph Manszewski default: 327f657a996SMarek Szyprowski val |= MXR_GRP_CFG_BLEND_PRE_MUL; 328f657a996SMarek Szyprowski val |= MXR_GRP_CFG_PIXEL_BLEND_EN; 329*482582c0SChristoph Manszewski break; 330f657a996SMarek Szyprowski } 331524c59f1SAndrzej Hajda mixer_reg_writemask(ctx, MXR_GRAPHIC_CFG(win), 332f657a996SMarek Szyprowski val, MXR_GRP_CFG_MISC_MASK); 333f657a996SMarek Szyprowski } 334f657a996SMarek Szyprowski 335f657a996SMarek Szyprowski static void mixer_cfg_vp_blend(struct mixer_context *ctx) 336f657a996SMarek Szyprowski { 337f657a996SMarek Szyprowski u32 val; 338f657a996SMarek Szyprowski 339f657a996SMarek Szyprowski /* 340f657a996SMarek Szyprowski * No blending at the moment since the NV12/NV21 pixelformats don't 341f657a996SMarek Szyprowski * have an alpha channel. However the mixer supports a global alpha 342f657a996SMarek Szyprowski * value for a layer. Once this functionality is exposed, we can 343f657a996SMarek Szyprowski * support blending of the video layer through this. 344f657a996SMarek Szyprowski */ 345f657a996SMarek Szyprowski val = 0; 346524c59f1SAndrzej Hajda mixer_reg_write(ctx, MXR_VIDEO_CFG, val); 347f657a996SMarek Szyprowski } 348f657a996SMarek Szyprowski 349d8408326SSeung-Woo Kim static void mixer_vsync_set_update(struct mixer_context *ctx, bool enable) 350d8408326SSeung-Woo Kim { 351d8408326SSeung-Woo Kim /* block update on vsync */ 352524c59f1SAndrzej Hajda mixer_reg_writemask(ctx, MXR_STATUS, enable ? 353d8408326SSeung-Woo Kim MXR_STATUS_SYNC_ENABLE : 0, MXR_STATUS_SYNC_ENABLE); 354d8408326SSeung-Woo Kim 355adeb6f44STobias Jakobi if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags)) 356524c59f1SAndrzej Hajda vp_reg_write(ctx, VP_SHADOW_UPDATE, enable ? 357d8408326SSeung-Woo Kim VP_SHADOW_UPDATE_ENABLE : 0); 358d8408326SSeung-Woo Kim } 359d8408326SSeung-Woo Kim 3603fc40ca9SAndrzej Hajda static void mixer_cfg_scan(struct mixer_context *ctx, int width, int height) 361d8408326SSeung-Woo Kim { 362d8408326SSeung-Woo Kim u32 val; 363d8408326SSeung-Woo Kim 364d8408326SSeung-Woo Kim /* choosing between interlace and progressive mode */ 365adeb6f44STobias Jakobi val = test_bit(MXR_BIT_INTERLACE, &ctx->flags) ? 366adeb6f44STobias Jakobi MXR_CFG_SCAN_INTERLACE : MXR_CFG_SCAN_PROGRESSIVE; 367d8408326SSeung-Woo Kim 368acc8bf04SAndrzej Hajda if (ctx->mxr_ver == MXR_VER_128_0_0_184) 369524c59f1SAndrzej Hajda mixer_reg_write(ctx, MXR_RESOLUTION, 3703fc40ca9SAndrzej Hajda MXR_MXR_RES_HEIGHT(height) | MXR_MXR_RES_WIDTH(width)); 371d8408326SSeung-Woo Kim else 372acc8bf04SAndrzej Hajda val |= ctx->scan_value; 373d8408326SSeung-Woo Kim 374524c59f1SAndrzej Hajda mixer_reg_writemask(ctx, MXR_CFG, val, MXR_CFG_SCAN_MASK); 375d8408326SSeung-Woo Kim } 376d8408326SSeung-Woo Kim 377d8408326SSeung-Woo Kim static void mixer_cfg_rgb_fmt(struct mixer_context *ctx, unsigned int height) 378d8408326SSeung-Woo Kim { 379d8408326SSeung-Woo Kim u32 val; 380d8408326SSeung-Woo Kim 3812a39db01STobias Jakobi switch (height) { 3822a39db01STobias Jakobi case 480: 3832a39db01STobias Jakobi case 576: 384d8408326SSeung-Woo Kim val = MXR_CFG_RGB601_0_255; 3852a39db01STobias Jakobi break; 3862a39db01STobias Jakobi case 720: 3872a39db01STobias Jakobi case 1080: 3882a39db01STobias Jakobi default: 389d8408326SSeung-Woo Kim val = MXR_CFG_RGB709_16_235; 3902a6e4cd5STobias Jakobi /* Configure the BT.709 CSC matrix for full range RGB. */ 391524c59f1SAndrzej Hajda mixer_reg_write(ctx, MXR_CM_COEFF_Y, 3922a6e4cd5STobias Jakobi MXR_CSC_CT( 0.184, 0.614, 0.063) | 3932a6e4cd5STobias Jakobi MXR_CM_COEFF_RGB_FULL); 394524c59f1SAndrzej Hajda mixer_reg_write(ctx, MXR_CM_COEFF_CB, 3952a6e4cd5STobias Jakobi MXR_CSC_CT(-0.102, -0.338, 0.440)); 396524c59f1SAndrzej Hajda mixer_reg_write(ctx, MXR_CM_COEFF_CR, 3972a6e4cd5STobias Jakobi MXR_CSC_CT( 0.440, -0.399, -0.040)); 3982a39db01STobias Jakobi break; 399d8408326SSeung-Woo Kim } 400d8408326SSeung-Woo Kim 401524c59f1SAndrzej Hajda mixer_reg_writemask(ctx, MXR_CFG, val, MXR_CFG_RGB_FMT_MASK); 402d8408326SSeung-Woo Kim } 403d8408326SSeung-Woo Kim 4045b1d5bc6STobias Jakobi static void mixer_cfg_layer(struct mixer_context *ctx, unsigned int win, 405a2cb911eSMarek Szyprowski unsigned int priority, bool enable) 406d8408326SSeung-Woo Kim { 407d8408326SSeung-Woo Kim u32 val = enable ? ~0 : 0; 408d8408326SSeung-Woo Kim 409d8408326SSeung-Woo Kim switch (win) { 410d8408326SSeung-Woo Kim case 0: 411524c59f1SAndrzej Hajda mixer_reg_writemask(ctx, MXR_CFG, val, MXR_CFG_GRP0_ENABLE); 412524c59f1SAndrzej Hajda mixer_reg_writemask(ctx, MXR_LAYER_CFG, 413a2cb911eSMarek Szyprowski MXR_LAYER_CFG_GRP0_VAL(priority), 414a2cb911eSMarek Szyprowski MXR_LAYER_CFG_GRP0_MASK); 415d8408326SSeung-Woo Kim break; 416d8408326SSeung-Woo Kim case 1: 417524c59f1SAndrzej Hajda mixer_reg_writemask(ctx, MXR_CFG, val, MXR_CFG_GRP1_ENABLE); 418524c59f1SAndrzej Hajda mixer_reg_writemask(ctx, MXR_LAYER_CFG, 419a2cb911eSMarek Szyprowski MXR_LAYER_CFG_GRP1_VAL(priority), 420a2cb911eSMarek Szyprowski MXR_LAYER_CFG_GRP1_MASK); 421adeb6f44STobias Jakobi 422d8408326SSeung-Woo Kim break; 4235e68fef2SMarek Szyprowski case VP_DEFAULT_WIN: 424adeb6f44STobias Jakobi if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags)) { 425524c59f1SAndrzej Hajda vp_reg_writemask(ctx, VP_ENABLE, val, VP_ENABLE_ON); 426524c59f1SAndrzej Hajda mixer_reg_writemask(ctx, MXR_CFG, val, 4271b8e5747SRahul Sharma MXR_CFG_VP_ENABLE); 428524c59f1SAndrzej Hajda mixer_reg_writemask(ctx, MXR_LAYER_CFG, 429a2cb911eSMarek Szyprowski MXR_LAYER_CFG_VP_VAL(priority), 430a2cb911eSMarek Szyprowski MXR_LAYER_CFG_VP_MASK); 4311b8e5747SRahul Sharma } 432d8408326SSeung-Woo Kim break; 433d8408326SSeung-Woo Kim } 434d8408326SSeung-Woo Kim } 435d8408326SSeung-Woo Kim 436d8408326SSeung-Woo Kim static void mixer_run(struct mixer_context *ctx) 437d8408326SSeung-Woo Kim { 438524c59f1SAndrzej Hajda mixer_reg_writemask(ctx, MXR_STATUS, ~0, MXR_STATUS_REG_RUN); 439d8408326SSeung-Woo Kim } 440d8408326SSeung-Woo Kim 441381be025SRahul Sharma static void mixer_stop(struct mixer_context *ctx) 442381be025SRahul Sharma { 443381be025SRahul Sharma int timeout = 20; 444381be025SRahul Sharma 445524c59f1SAndrzej Hajda mixer_reg_writemask(ctx, MXR_STATUS, 0, MXR_STATUS_REG_RUN); 446381be025SRahul Sharma 447524c59f1SAndrzej Hajda while (!(mixer_reg_read(ctx, MXR_STATUS) & MXR_STATUS_REG_IDLE) && 448381be025SRahul Sharma --timeout) 449381be025SRahul Sharma usleep_range(10000, 12000); 450381be025SRahul Sharma } 451381be025SRahul Sharma 452521d98a3SAndrzej Hajda static void mixer_commit(struct mixer_context *ctx) 453521d98a3SAndrzej Hajda { 454521d98a3SAndrzej Hajda struct drm_display_mode *mode = &ctx->crtc->base.state->adjusted_mode; 455521d98a3SAndrzej Hajda 4563fc40ca9SAndrzej Hajda mixer_cfg_scan(ctx, mode->hdisplay, mode->vdisplay); 457521d98a3SAndrzej Hajda mixer_cfg_rgb_fmt(ctx, mode->vdisplay); 458521d98a3SAndrzej Hajda mixer_run(ctx); 459521d98a3SAndrzej Hajda } 460521d98a3SAndrzej Hajda 4612eeb2e5eSGustavo Padovan static void vp_video_buffer(struct mixer_context *ctx, 4622eeb2e5eSGustavo Padovan struct exynos_drm_plane *plane) 463d8408326SSeung-Woo Kim { 4640114f404SMarek Szyprowski struct exynos_drm_plane_state *state = 4650114f404SMarek Szyprowski to_exynos_plane_state(plane->base.state); 4660114f404SMarek Szyprowski struct drm_framebuffer *fb = state->base.fb; 467e47726a1SMarek Szyprowski unsigned int priority = state->base.normalized_zpos + 1; 468d8408326SSeung-Woo Kim unsigned long flags; 469d8408326SSeung-Woo Kim dma_addr_t luma_addr[2], chroma_addr[2]; 4700f752694STobias Jakobi bool is_tiled, is_nv21; 471d8408326SSeung-Woo Kim u32 val; 472d8408326SSeung-Woo Kim 4730f752694STobias Jakobi is_nv21 = (fb->format->format == DRM_FORMAT_NV21); 4740f752694STobias Jakobi is_tiled = (fb->modifier == DRM_FORMAT_MOD_SAMSUNG_64_32_TILE); 475f40031c2STobias Jakobi 4760488f50eSMarek Szyprowski luma_addr[0] = exynos_drm_fb_dma_addr(fb, 0); 4770488f50eSMarek Szyprowski chroma_addr[0] = exynos_drm_fb_dma_addr(fb, 1); 478d8408326SSeung-Woo Kim 47971469944SAndrzej Hajda if (test_bit(MXR_BIT_INTERLACE, &ctx->flags)) { 4800f752694STobias Jakobi if (is_tiled) { 481d8408326SSeung-Woo Kim luma_addr[1] = luma_addr[0] + 0x40; 482d8408326SSeung-Woo Kim chroma_addr[1] = chroma_addr[0] + 0x40; 483d8408326SSeung-Woo Kim } else { 4842eeb2e5eSGustavo Padovan luma_addr[1] = luma_addr[0] + fb->pitches[0]; 4850ccc1c8fSTobias Jakobi chroma_addr[1] = chroma_addr[0] + fb->pitches[1]; 486d8408326SSeung-Woo Kim } 487d8408326SSeung-Woo Kim } else { 488d8408326SSeung-Woo Kim luma_addr[1] = 0; 489d8408326SSeung-Woo Kim chroma_addr[1] = 0; 490d8408326SSeung-Woo Kim } 491d8408326SSeung-Woo Kim 492524c59f1SAndrzej Hajda spin_lock_irqsave(&ctx->reg_slock, flags); 493d8408326SSeung-Woo Kim 4942eced8e9SAndrzej Hajda vp_reg_write(ctx, VP_SHADOW_UPDATE, 1); 495d8408326SSeung-Woo Kim /* interlace or progressive scan mode */ 496adeb6f44STobias Jakobi val = (test_bit(MXR_BIT_INTERLACE, &ctx->flags) ? ~0 : 0); 497524c59f1SAndrzej Hajda vp_reg_writemask(ctx, VP_MODE, val, VP_MODE_LINE_SKIP); 498d8408326SSeung-Woo Kim 499d8408326SSeung-Woo Kim /* setup format */ 5000f752694STobias Jakobi val = (is_nv21 ? VP_MODE_NV21 : VP_MODE_NV12); 5010f752694STobias Jakobi val |= (is_tiled ? VP_MODE_MEM_TILED : VP_MODE_MEM_LINEAR); 502524c59f1SAndrzej Hajda vp_reg_writemask(ctx, VP_MODE, val, VP_MODE_FMT_MASK); 503d8408326SSeung-Woo Kim 504d8408326SSeung-Woo Kim /* setting size of input image */ 505524c59f1SAndrzej Hajda vp_reg_write(ctx, VP_IMG_SIZE_Y, VP_IMG_HSIZE(fb->pitches[0]) | 5062eeb2e5eSGustavo Padovan VP_IMG_VSIZE(fb->height)); 507dc500cfbSTobias Jakobi /* chroma plane for NV12/NV21 is half the height of the luma plane */ 5080ccc1c8fSTobias Jakobi vp_reg_write(ctx, VP_IMG_SIZE_C, VP_IMG_HSIZE(fb->pitches[1]) | 5092eeb2e5eSGustavo Padovan VP_IMG_VSIZE(fb->height / 2)); 510d8408326SSeung-Woo Kim 511524c59f1SAndrzej Hajda vp_reg_write(ctx, VP_SRC_WIDTH, state->src.w); 512524c59f1SAndrzej Hajda vp_reg_write(ctx, VP_SRC_H_POSITION, 5130114f404SMarek Szyprowski VP_SRC_H_POSITION_VAL(state->src.x)); 514524c59f1SAndrzej Hajda vp_reg_write(ctx, VP_DST_WIDTH, state->crtc.w); 515524c59f1SAndrzej Hajda vp_reg_write(ctx, VP_DST_H_POSITION, state->crtc.x); 5160ccc1c8fSTobias Jakobi 517adeb6f44STobias Jakobi if (test_bit(MXR_BIT_INTERLACE, &ctx->flags)) { 5180ccc1c8fSTobias Jakobi vp_reg_write(ctx, VP_SRC_HEIGHT, state->src.h / 2); 5190ccc1c8fSTobias Jakobi vp_reg_write(ctx, VP_SRC_V_POSITION, state->src.y / 2); 520524c59f1SAndrzej Hajda vp_reg_write(ctx, VP_DST_HEIGHT, state->crtc.h / 2); 521524c59f1SAndrzej Hajda vp_reg_write(ctx, VP_DST_V_POSITION, state->crtc.y / 2); 522d8408326SSeung-Woo Kim } else { 5230ccc1c8fSTobias Jakobi vp_reg_write(ctx, VP_SRC_HEIGHT, state->src.h); 5240ccc1c8fSTobias Jakobi vp_reg_write(ctx, VP_SRC_V_POSITION, state->src.y); 525524c59f1SAndrzej Hajda vp_reg_write(ctx, VP_DST_HEIGHT, state->crtc.h); 526524c59f1SAndrzej Hajda vp_reg_write(ctx, VP_DST_V_POSITION, state->crtc.y); 527d8408326SSeung-Woo Kim } 528d8408326SSeung-Woo Kim 529524c59f1SAndrzej Hajda vp_reg_write(ctx, VP_H_RATIO, state->h_ratio); 530524c59f1SAndrzej Hajda vp_reg_write(ctx, VP_V_RATIO, state->v_ratio); 531d8408326SSeung-Woo Kim 532524c59f1SAndrzej Hajda vp_reg_write(ctx, VP_ENDIAN_MODE, VP_ENDIAN_MODE_LITTLE); 533d8408326SSeung-Woo Kim 534d8408326SSeung-Woo Kim /* set buffer address to vp */ 535524c59f1SAndrzej Hajda vp_reg_write(ctx, VP_TOP_Y_PTR, luma_addr[0]); 536524c59f1SAndrzej Hajda vp_reg_write(ctx, VP_BOT_Y_PTR, luma_addr[1]); 537524c59f1SAndrzej Hajda vp_reg_write(ctx, VP_TOP_C_PTR, chroma_addr[0]); 538524c59f1SAndrzej Hajda vp_reg_write(ctx, VP_BOT_C_PTR, chroma_addr[1]); 539d8408326SSeung-Woo Kim 540e47726a1SMarek Szyprowski mixer_cfg_layer(ctx, plane->index, priority, true); 541f657a996SMarek Szyprowski mixer_cfg_vp_blend(ctx); 542d8408326SSeung-Woo Kim 543524c59f1SAndrzej Hajda spin_unlock_irqrestore(&ctx->reg_slock, flags); 544d8408326SSeung-Woo Kim 545c0734fbaSTobias Jakobi mixer_regs_dump(ctx); 546d8408326SSeung-Woo Kim vp_regs_dump(ctx); 547d8408326SSeung-Woo Kim } 548d8408326SSeung-Woo Kim 549aaf8b49eSRahul Sharma static void mixer_layer_update(struct mixer_context *ctx) 550aaf8b49eSRahul Sharma { 551524c59f1SAndrzej Hajda mixer_reg_writemask(ctx, MXR_CFG, ~0, MXR_CFG_LAYER_UPDATE); 552aaf8b49eSRahul Sharma } 553aaf8b49eSRahul Sharma 5542eeb2e5eSGustavo Padovan static void mixer_graph_buffer(struct mixer_context *ctx, 5552eeb2e5eSGustavo Padovan struct exynos_drm_plane *plane) 556d8408326SSeung-Woo Kim { 5570114f404SMarek Szyprowski struct exynos_drm_plane_state *state = 5580114f404SMarek Szyprowski to_exynos_plane_state(plane->base.state); 5590114f404SMarek Szyprowski struct drm_framebuffer *fb = state->base.fb; 560e47726a1SMarek Szyprowski unsigned int priority = state->base.normalized_zpos + 1; 561d8408326SSeung-Woo Kim unsigned long flags; 56240bdfb0aSMarek Szyprowski unsigned int win = plane->index; 5632611015cSTobias Jakobi unsigned int x_ratio = 0, y_ratio = 0; 5645dff6905STobias Jakobi unsigned int dst_x_offset, dst_y_offset; 565*482582c0SChristoph Manszewski unsigned int pixel_alpha; 566d8408326SSeung-Woo Kim dma_addr_t dma_addr; 567d8408326SSeung-Woo Kim unsigned int fmt; 568d8408326SSeung-Woo Kim u32 val; 569d8408326SSeung-Woo Kim 570*482582c0SChristoph Manszewski if (fb->format->has_alpha) 571*482582c0SChristoph Manszewski pixel_alpha = state->base.pixel_blend_mode; 572*482582c0SChristoph Manszewski else 573*482582c0SChristoph Manszewski pixel_alpha = DRM_MODE_BLEND_PIXEL_NONE; 574*482582c0SChristoph Manszewski 575438b74a5SVille Syrjälä switch (fb->format->format) { 5767a57ca7cSTobias Jakobi case DRM_FORMAT_XRGB4444: 57726a7af3eSTobias Jakobi case DRM_FORMAT_ARGB4444: 5787a57ca7cSTobias Jakobi fmt = MXR_FORMAT_ARGB4444; 5797a57ca7cSTobias Jakobi break; 580d8408326SSeung-Woo Kim 5817a57ca7cSTobias Jakobi case DRM_FORMAT_XRGB1555: 58226a7af3eSTobias Jakobi case DRM_FORMAT_ARGB1555: 5837a57ca7cSTobias Jakobi fmt = MXR_FORMAT_ARGB1555; 584d8408326SSeung-Woo Kim break; 5857a57ca7cSTobias Jakobi 5867a57ca7cSTobias Jakobi case DRM_FORMAT_RGB565: 5877a57ca7cSTobias Jakobi fmt = MXR_FORMAT_RGB565; 588d8408326SSeung-Woo Kim break; 5897a57ca7cSTobias Jakobi 5907a57ca7cSTobias Jakobi case DRM_FORMAT_XRGB8888: 5917a57ca7cSTobias Jakobi case DRM_FORMAT_ARGB8888: 5921e60d62fSTobias Jakobi default: 5937a57ca7cSTobias Jakobi fmt = MXR_FORMAT_ARGB8888; 5947a57ca7cSTobias Jakobi break; 595d8408326SSeung-Woo Kim } 596d8408326SSeung-Woo Kim 597e463b069SMarek Szyprowski /* ratio is already checked by common plane code */ 598e463b069SMarek Szyprowski x_ratio = state->h_ratio == (1 << 15); 599e463b069SMarek Szyprowski y_ratio = state->v_ratio == (1 << 15); 600d8408326SSeung-Woo Kim 6010114f404SMarek Szyprowski dst_x_offset = state->crtc.x; 6020114f404SMarek Szyprowski dst_y_offset = state->crtc.y; 603d8408326SSeung-Woo Kim 6045dff6905STobias Jakobi /* translate dma address base s.t. the source image offset is zero */ 6050488f50eSMarek Szyprowski dma_addr = exynos_drm_fb_dma_addr(fb, 0) 606272725c7SVille Syrjälä + (state->src.x * fb->format->cpp[0]) 6070114f404SMarek Szyprowski + (state->src.y * fb->pitches[0]); 608d8408326SSeung-Woo Kim 609524c59f1SAndrzej Hajda spin_lock_irqsave(&ctx->reg_slock, flags); 610d8408326SSeung-Woo Kim 611d8408326SSeung-Woo Kim /* setup format */ 612524c59f1SAndrzej Hajda mixer_reg_writemask(ctx, MXR_GRAPHIC_CFG(win), 613d8408326SSeung-Woo Kim MXR_GRP_CFG_FORMAT_VAL(fmt), MXR_GRP_CFG_FORMAT_MASK); 614d8408326SSeung-Woo Kim 615d8408326SSeung-Woo Kim /* setup geometry */ 616524c59f1SAndrzej Hajda mixer_reg_write(ctx, MXR_GRAPHIC_SPAN(win), 617272725c7SVille Syrjälä fb->pitches[0] / fb->format->cpp[0]); 618d8408326SSeung-Woo Kim 6190114f404SMarek Szyprowski val = MXR_GRP_WH_WIDTH(state->src.w); 6200114f404SMarek Szyprowski val |= MXR_GRP_WH_HEIGHT(state->src.h); 621d8408326SSeung-Woo Kim val |= MXR_GRP_WH_H_SCALE(x_ratio); 622d8408326SSeung-Woo Kim val |= MXR_GRP_WH_V_SCALE(y_ratio); 623524c59f1SAndrzej Hajda mixer_reg_write(ctx, MXR_GRAPHIC_WH(win), val); 624d8408326SSeung-Woo Kim 625d8408326SSeung-Woo Kim /* setup offsets in display image */ 626d8408326SSeung-Woo Kim val = MXR_GRP_DXY_DX(dst_x_offset); 627d8408326SSeung-Woo Kim val |= MXR_GRP_DXY_DY(dst_y_offset); 628524c59f1SAndrzej Hajda mixer_reg_write(ctx, MXR_GRAPHIC_DXY(win), val); 629d8408326SSeung-Woo Kim 630d8408326SSeung-Woo Kim /* set buffer address to mixer */ 631524c59f1SAndrzej Hajda mixer_reg_write(ctx, MXR_GRAPHIC_BASE(win), dma_addr); 632d8408326SSeung-Woo Kim 633e47726a1SMarek Szyprowski mixer_cfg_layer(ctx, win, priority, true); 634*482582c0SChristoph Manszewski mixer_cfg_gfx_blend(ctx, win, pixel_alpha); 635aaf8b49eSRahul Sharma 636aaf8b49eSRahul Sharma /* layer update mandatory for mixer 16.0.33.0 */ 637def5e095SRahul Sharma if (ctx->mxr_ver == MXR_VER_16_0_33_0 || 638def5e095SRahul Sharma ctx->mxr_ver == MXR_VER_128_0_0_184) 639aaf8b49eSRahul Sharma mixer_layer_update(ctx); 640aaf8b49eSRahul Sharma 641524c59f1SAndrzej Hajda spin_unlock_irqrestore(&ctx->reg_slock, flags); 642c0734fbaSTobias Jakobi 643c0734fbaSTobias Jakobi mixer_regs_dump(ctx); 644d8408326SSeung-Woo Kim } 645d8408326SSeung-Woo Kim 646d8408326SSeung-Woo Kim static void vp_win_reset(struct mixer_context *ctx) 647d8408326SSeung-Woo Kim { 648a696394cSTobias Jakobi unsigned int tries = 100; 649d8408326SSeung-Woo Kim 650524c59f1SAndrzej Hajda vp_reg_write(ctx, VP_SRESET, VP_SRESET_PROCESSING); 6518646dcb8SDan Carpenter while (--tries) { 652d8408326SSeung-Woo Kim /* waiting until VP_SRESET_PROCESSING is 0 */ 653524c59f1SAndrzej Hajda if (~vp_reg_read(ctx, VP_SRESET) & VP_SRESET_PROCESSING) 654d8408326SSeung-Woo Kim break; 65502b3de43STomasz Stanislawski mdelay(10); 656d8408326SSeung-Woo Kim } 657d8408326SSeung-Woo Kim WARN(tries == 0, "failed to reset Video Processor\n"); 658d8408326SSeung-Woo Kim } 659d8408326SSeung-Woo Kim 660cf8fc4f1SJoonyoung Shim static void mixer_win_reset(struct mixer_context *ctx) 661cf8fc4f1SJoonyoung Shim { 662cf8fc4f1SJoonyoung Shim unsigned long flags; 663cf8fc4f1SJoonyoung Shim 664524c59f1SAndrzej Hajda spin_lock_irqsave(&ctx->reg_slock, flags); 665cf8fc4f1SJoonyoung Shim 666524c59f1SAndrzej Hajda mixer_reg_writemask(ctx, MXR_CFG, MXR_CFG_DST_HDMI, MXR_CFG_DST_MASK); 667cf8fc4f1SJoonyoung Shim 668cf8fc4f1SJoonyoung Shim /* set output in RGB888 mode */ 669524c59f1SAndrzej Hajda mixer_reg_writemask(ctx, MXR_CFG, MXR_CFG_OUT_RGB888, MXR_CFG_OUT_MASK); 670cf8fc4f1SJoonyoung Shim 671cf8fc4f1SJoonyoung Shim /* 16 beat burst in DMA */ 672524c59f1SAndrzej Hajda mixer_reg_writemask(ctx, MXR_STATUS, MXR_STATUS_16_BURST, 673cf8fc4f1SJoonyoung Shim MXR_STATUS_BURST_MASK); 674cf8fc4f1SJoonyoung Shim 675a2cb911eSMarek Szyprowski /* reset default layer priority */ 676524c59f1SAndrzej Hajda mixer_reg_write(ctx, MXR_LAYER_CFG, 0); 677cf8fc4f1SJoonyoung Shim 6782a6e4cd5STobias Jakobi /* set all background colors to RGB (0,0,0) */ 679524c59f1SAndrzej Hajda mixer_reg_write(ctx, MXR_BG_COLOR0, MXR_YCBCR_VAL(0, 128, 128)); 680524c59f1SAndrzej Hajda mixer_reg_write(ctx, MXR_BG_COLOR1, MXR_YCBCR_VAL(0, 128, 128)); 681524c59f1SAndrzej Hajda mixer_reg_write(ctx, MXR_BG_COLOR2, MXR_YCBCR_VAL(0, 128, 128)); 682cf8fc4f1SJoonyoung Shim 683adeb6f44STobias Jakobi if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags)) { 684cf8fc4f1SJoonyoung Shim /* configuration of Video Processor Registers */ 685cf8fc4f1SJoonyoung Shim vp_win_reset(ctx); 686524c59f1SAndrzej Hajda vp_default_filter(ctx); 6871b8e5747SRahul Sharma } 688cf8fc4f1SJoonyoung Shim 689cf8fc4f1SJoonyoung Shim /* disable all layers */ 690524c59f1SAndrzej Hajda mixer_reg_writemask(ctx, MXR_CFG, 0, MXR_CFG_GRP0_ENABLE); 691524c59f1SAndrzej Hajda mixer_reg_writemask(ctx, MXR_CFG, 0, MXR_CFG_GRP1_ENABLE); 692adeb6f44STobias Jakobi if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags)) 693524c59f1SAndrzej Hajda mixer_reg_writemask(ctx, MXR_CFG, 0, MXR_CFG_VP_ENABLE); 694cf8fc4f1SJoonyoung Shim 6955dff6905STobias Jakobi /* set all source image offsets to zero */ 696524c59f1SAndrzej Hajda mixer_reg_write(ctx, MXR_GRAPHIC_SXY(0), 0); 697524c59f1SAndrzej Hajda mixer_reg_write(ctx, MXR_GRAPHIC_SXY(1), 0); 6985dff6905STobias Jakobi 699524c59f1SAndrzej Hajda spin_unlock_irqrestore(&ctx->reg_slock, flags); 700cf8fc4f1SJoonyoung Shim } 701cf8fc4f1SJoonyoung Shim 7024551789fSSean Paul static irqreturn_t mixer_irq_handler(int irq, void *arg) 7034551789fSSean Paul { 7044551789fSSean Paul struct mixer_context *ctx = arg; 7054551789fSSean Paul u32 val, base, shadow; 7064551789fSSean Paul 707524c59f1SAndrzej Hajda spin_lock(&ctx->reg_slock); 7084551789fSSean Paul 7094551789fSSean Paul /* read interrupt status for handling and clearing flags for VSYNC */ 710524c59f1SAndrzej Hajda val = mixer_reg_read(ctx, MXR_INT_STATUS); 7114551789fSSean Paul 7124551789fSSean Paul /* handling VSYNC */ 7134551789fSSean Paul if (val & MXR_INT_STATUS_VSYNC) { 71481a464dfSAndrzej Hajda /* vsync interrupt use different bit for read and clear */ 71581a464dfSAndrzej Hajda val |= MXR_INT_CLEAR_VSYNC; 71681a464dfSAndrzej Hajda val &= ~MXR_INT_STATUS_VSYNC; 71781a464dfSAndrzej Hajda 7184551789fSSean Paul /* interlace scan need to check shadow register */ 719adeb6f44STobias Jakobi if (test_bit(MXR_BIT_INTERLACE, &ctx->flags)) { 7202eced8e9SAndrzej Hajda if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags) && 7212eced8e9SAndrzej Hajda vp_reg_read(ctx, VP_SHADOW_UPDATE)) 7222eced8e9SAndrzej Hajda goto out; 7232eced8e9SAndrzej Hajda 7242eced8e9SAndrzej Hajda base = mixer_reg_read(ctx, MXR_CFG); 7252eced8e9SAndrzej Hajda shadow = mixer_reg_read(ctx, MXR_CFG_S); 7262eced8e9SAndrzej Hajda if (base != shadow) 7272eced8e9SAndrzej Hajda goto out; 7282eced8e9SAndrzej Hajda 729524c59f1SAndrzej Hajda base = mixer_reg_read(ctx, MXR_GRAPHIC_BASE(0)); 730524c59f1SAndrzej Hajda shadow = mixer_reg_read(ctx, MXR_GRAPHIC_BASE_S(0)); 7314551789fSSean Paul if (base != shadow) 7324551789fSSean Paul goto out; 7334551789fSSean Paul 734524c59f1SAndrzej Hajda base = mixer_reg_read(ctx, MXR_GRAPHIC_BASE(1)); 735524c59f1SAndrzej Hajda shadow = mixer_reg_read(ctx, MXR_GRAPHIC_BASE_S(1)); 7364551789fSSean Paul if (base != shadow) 7374551789fSSean Paul goto out; 7384551789fSSean Paul } 7394551789fSSean Paul 740eafd540aSGustavo Padovan drm_crtc_handle_vblank(&ctx->crtc->base); 7414551789fSSean Paul } 7424551789fSSean Paul 7434551789fSSean Paul out: 7444551789fSSean Paul /* clear interrupts */ 745524c59f1SAndrzej Hajda mixer_reg_write(ctx, MXR_INT_STATUS, val); 7464551789fSSean Paul 747524c59f1SAndrzej Hajda spin_unlock(&ctx->reg_slock); 7484551789fSSean Paul 7494551789fSSean Paul return IRQ_HANDLED; 7504551789fSSean Paul } 7514551789fSSean Paul 7524551789fSSean Paul static int mixer_resources_init(struct mixer_context *mixer_ctx) 7534551789fSSean Paul { 7544551789fSSean Paul struct device *dev = &mixer_ctx->pdev->dev; 7554551789fSSean Paul struct resource *res; 7564551789fSSean Paul int ret; 7574551789fSSean Paul 758524c59f1SAndrzej Hajda spin_lock_init(&mixer_ctx->reg_slock); 7594551789fSSean Paul 760524c59f1SAndrzej Hajda mixer_ctx->mixer = devm_clk_get(dev, "mixer"); 761524c59f1SAndrzej Hajda if (IS_ERR(mixer_ctx->mixer)) { 7624551789fSSean Paul dev_err(dev, "failed to get clock 'mixer'\n"); 7634551789fSSean Paul return -ENODEV; 7644551789fSSean Paul } 7654551789fSSean Paul 766524c59f1SAndrzej Hajda mixer_ctx->hdmi = devm_clk_get(dev, "hdmi"); 767524c59f1SAndrzej Hajda if (IS_ERR(mixer_ctx->hdmi)) { 76804427ec5SMarek Szyprowski dev_err(dev, "failed to get clock 'hdmi'\n"); 769524c59f1SAndrzej Hajda return PTR_ERR(mixer_ctx->hdmi); 77004427ec5SMarek Szyprowski } 77104427ec5SMarek Szyprowski 772524c59f1SAndrzej Hajda mixer_ctx->sclk_hdmi = devm_clk_get(dev, "sclk_hdmi"); 773524c59f1SAndrzej Hajda if (IS_ERR(mixer_ctx->sclk_hdmi)) { 7744551789fSSean Paul dev_err(dev, "failed to get clock 'sclk_hdmi'\n"); 7754551789fSSean Paul return -ENODEV; 7764551789fSSean Paul } 7774551789fSSean Paul res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 0); 7784551789fSSean Paul if (res == NULL) { 7794551789fSSean Paul dev_err(dev, "get memory resource failed.\n"); 7804551789fSSean Paul return -ENXIO; 7814551789fSSean Paul } 7824551789fSSean Paul 783524c59f1SAndrzej Hajda mixer_ctx->mixer_regs = devm_ioremap(dev, res->start, 7844551789fSSean Paul resource_size(res)); 785524c59f1SAndrzej Hajda if (mixer_ctx->mixer_regs == NULL) { 7864551789fSSean Paul dev_err(dev, "register mapping failed.\n"); 7874551789fSSean Paul return -ENXIO; 7884551789fSSean Paul } 7894551789fSSean Paul 7904551789fSSean Paul res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_IRQ, 0); 7914551789fSSean Paul if (res == NULL) { 7924551789fSSean Paul dev_err(dev, "get interrupt resource failed.\n"); 7934551789fSSean Paul return -ENXIO; 7944551789fSSean Paul } 7954551789fSSean Paul 7964551789fSSean Paul ret = devm_request_irq(dev, res->start, mixer_irq_handler, 7974551789fSSean Paul 0, "drm_mixer", mixer_ctx); 7984551789fSSean Paul if (ret) { 7994551789fSSean Paul dev_err(dev, "request interrupt failed.\n"); 8004551789fSSean Paul return ret; 8014551789fSSean Paul } 802524c59f1SAndrzej Hajda mixer_ctx->irq = res->start; 8034551789fSSean Paul 8044551789fSSean Paul return 0; 8054551789fSSean Paul } 8064551789fSSean Paul 8074551789fSSean Paul static int vp_resources_init(struct mixer_context *mixer_ctx) 8084551789fSSean Paul { 8094551789fSSean Paul struct device *dev = &mixer_ctx->pdev->dev; 8104551789fSSean Paul struct resource *res; 8114551789fSSean Paul 812524c59f1SAndrzej Hajda mixer_ctx->vp = devm_clk_get(dev, "vp"); 813524c59f1SAndrzej Hajda if (IS_ERR(mixer_ctx->vp)) { 8144551789fSSean Paul dev_err(dev, "failed to get clock 'vp'\n"); 8154551789fSSean Paul return -ENODEV; 8164551789fSSean Paul } 817ff830c96SMarek Szyprowski 818adeb6f44STobias Jakobi if (test_bit(MXR_BIT_HAS_SCLK, &mixer_ctx->flags)) { 819524c59f1SAndrzej Hajda mixer_ctx->sclk_mixer = devm_clk_get(dev, "sclk_mixer"); 820524c59f1SAndrzej Hajda if (IS_ERR(mixer_ctx->sclk_mixer)) { 8214551789fSSean Paul dev_err(dev, "failed to get clock 'sclk_mixer'\n"); 8224551789fSSean Paul return -ENODEV; 8234551789fSSean Paul } 824524c59f1SAndrzej Hajda mixer_ctx->mout_mixer = devm_clk_get(dev, "mout_mixer"); 825524c59f1SAndrzej Hajda if (IS_ERR(mixer_ctx->mout_mixer)) { 826ff830c96SMarek Szyprowski dev_err(dev, "failed to get clock 'mout_mixer'\n"); 8274551789fSSean Paul return -ENODEV; 8284551789fSSean Paul } 8294551789fSSean Paul 830524c59f1SAndrzej Hajda if (mixer_ctx->sclk_hdmi && mixer_ctx->mout_mixer) 831524c59f1SAndrzej Hajda clk_set_parent(mixer_ctx->mout_mixer, 832524c59f1SAndrzej Hajda mixer_ctx->sclk_hdmi); 833ff830c96SMarek Szyprowski } 8344551789fSSean Paul 8354551789fSSean Paul res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 1); 8364551789fSSean Paul if (res == NULL) { 8374551789fSSean Paul dev_err(dev, "get memory resource failed.\n"); 8384551789fSSean Paul return -ENXIO; 8394551789fSSean Paul } 8404551789fSSean Paul 841524c59f1SAndrzej Hajda mixer_ctx->vp_regs = devm_ioremap(dev, res->start, 8424551789fSSean Paul resource_size(res)); 843524c59f1SAndrzej Hajda if (mixer_ctx->vp_regs == NULL) { 8444551789fSSean Paul dev_err(dev, "register mapping failed.\n"); 8454551789fSSean Paul return -ENXIO; 8464551789fSSean Paul } 8474551789fSSean Paul 8484551789fSSean Paul return 0; 8494551789fSSean Paul } 8504551789fSSean Paul 85193bca243SGustavo Padovan static int mixer_initialize(struct mixer_context *mixer_ctx, 852f37cd5e8SInki Dae struct drm_device *drm_dev) 8534551789fSSean Paul { 8544551789fSSean Paul int ret; 8554551789fSSean Paul 856eb88e422SGustavo Padovan mixer_ctx->drm_dev = drm_dev; 8574551789fSSean Paul 8584551789fSSean Paul /* acquire resources: regs, irqs, clocks */ 8594551789fSSean Paul ret = mixer_resources_init(mixer_ctx); 8604551789fSSean Paul if (ret) { 8614551789fSSean Paul DRM_ERROR("mixer_resources_init failed ret=%d\n", ret); 8624551789fSSean Paul return ret; 8634551789fSSean Paul } 8644551789fSSean Paul 865adeb6f44STobias Jakobi if (test_bit(MXR_BIT_VP_ENABLED, &mixer_ctx->flags)) { 8664551789fSSean Paul /* acquire vp resources: regs, irqs, clocks */ 8674551789fSSean Paul ret = vp_resources_init(mixer_ctx); 8684551789fSSean Paul if (ret) { 8694551789fSSean Paul DRM_ERROR("vp_resources_init failed ret=%d\n", ret); 8704551789fSSean Paul return ret; 8714551789fSSean Paul } 8724551789fSSean Paul } 8734551789fSSean Paul 874f44d3d2fSAndrzej Hajda return drm_iommu_attach_device(drm_dev, mixer_ctx->dev); 8751055b39fSInki Dae } 8761055b39fSInki Dae 87793bca243SGustavo Padovan static void mixer_ctx_remove(struct mixer_context *mixer_ctx) 878d8408326SSeung-Woo Kim { 879f041b257SSean Paul drm_iommu_detach_device(mixer_ctx->drm_dev, mixer_ctx->dev); 880f041b257SSean Paul } 881f041b257SSean Paul 88293bca243SGustavo Padovan static int mixer_enable_vblank(struct exynos_drm_crtc *crtc) 883f041b257SSean Paul { 88493bca243SGustavo Padovan struct mixer_context *mixer_ctx = crtc->ctx; 885d8408326SSeung-Woo Kim 8860df5e4acSAndrzej Hajda __set_bit(MXR_BIT_VSYNC, &mixer_ctx->flags); 8870df5e4acSAndrzej Hajda if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags)) 888f041b257SSean Paul return 0; 889d8408326SSeung-Woo Kim 890d8408326SSeung-Woo Kim /* enable vsync interrupt */ 891524c59f1SAndrzej Hajda mixer_reg_writemask(mixer_ctx, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC); 892524c59f1SAndrzej Hajda mixer_reg_writemask(mixer_ctx, MXR_INT_EN, ~0, MXR_INT_EN_VSYNC); 893d8408326SSeung-Woo Kim 894d8408326SSeung-Woo Kim return 0; 895d8408326SSeung-Woo Kim } 896d8408326SSeung-Woo Kim 89793bca243SGustavo Padovan static void mixer_disable_vblank(struct exynos_drm_crtc *crtc) 898d8408326SSeung-Woo Kim { 89993bca243SGustavo Padovan struct mixer_context *mixer_ctx = crtc->ctx; 900d8408326SSeung-Woo Kim 9010df5e4acSAndrzej Hajda __clear_bit(MXR_BIT_VSYNC, &mixer_ctx->flags); 9020df5e4acSAndrzej Hajda 9030df5e4acSAndrzej Hajda if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags)) 904947710c6SAndrzej Hajda return; 905947710c6SAndrzej Hajda 906d8408326SSeung-Woo Kim /* disable vsync interrupt */ 907524c59f1SAndrzej Hajda mixer_reg_writemask(mixer_ctx, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC); 908524c59f1SAndrzej Hajda mixer_reg_writemask(mixer_ctx, MXR_INT_EN, 0, MXR_INT_EN_VSYNC); 909d8408326SSeung-Woo Kim } 910d8408326SSeung-Woo Kim 9113dbaab16SMarek Szyprowski static void mixer_atomic_begin(struct exynos_drm_crtc *crtc) 9123dbaab16SMarek Szyprowski { 9133dbaab16SMarek Szyprowski struct mixer_context *mixer_ctx = crtc->ctx; 9143dbaab16SMarek Szyprowski 9153dbaab16SMarek Szyprowski if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags)) 9163dbaab16SMarek Szyprowski return; 9173dbaab16SMarek Szyprowski 9183dbaab16SMarek Szyprowski mixer_vsync_set_update(mixer_ctx, false); 9193dbaab16SMarek Szyprowski } 9203dbaab16SMarek Szyprowski 9211e1d1393SGustavo Padovan static void mixer_update_plane(struct exynos_drm_crtc *crtc, 9221e1d1393SGustavo Padovan struct exynos_drm_plane *plane) 923d8408326SSeung-Woo Kim { 92493bca243SGustavo Padovan struct mixer_context *mixer_ctx = crtc->ctx; 925d8408326SSeung-Woo Kim 92640bdfb0aSMarek Szyprowski DRM_DEBUG_KMS("win: %d\n", plane->index); 927d8408326SSeung-Woo Kim 928a44652e8SAndrzej Hajda if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags)) 929dda9012bSShirish S return; 930dda9012bSShirish S 9315e68fef2SMarek Szyprowski if (plane->index == VP_DEFAULT_WIN) 9322eeb2e5eSGustavo Padovan vp_video_buffer(mixer_ctx, plane); 933d8408326SSeung-Woo Kim else 9342eeb2e5eSGustavo Padovan mixer_graph_buffer(mixer_ctx, plane); 935d8408326SSeung-Woo Kim } 936d8408326SSeung-Woo Kim 9371e1d1393SGustavo Padovan static void mixer_disable_plane(struct exynos_drm_crtc *crtc, 9381e1d1393SGustavo Padovan struct exynos_drm_plane *plane) 939d8408326SSeung-Woo Kim { 94093bca243SGustavo Padovan struct mixer_context *mixer_ctx = crtc->ctx; 941d8408326SSeung-Woo Kim unsigned long flags; 942d8408326SSeung-Woo Kim 94340bdfb0aSMarek Szyprowski DRM_DEBUG_KMS("win: %d\n", plane->index); 944d8408326SSeung-Woo Kim 945a44652e8SAndrzej Hajda if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags)) 946db43fd16SPrathyush K return; 947db43fd16SPrathyush K 948524c59f1SAndrzej Hajda spin_lock_irqsave(&mixer_ctx->reg_slock, flags); 949a2cb911eSMarek Szyprowski mixer_cfg_layer(mixer_ctx, plane->index, 0, false); 950524c59f1SAndrzej Hajda spin_unlock_irqrestore(&mixer_ctx->reg_slock, flags); 9513dbaab16SMarek Szyprowski } 9523dbaab16SMarek Szyprowski 9533dbaab16SMarek Szyprowski static void mixer_atomic_flush(struct exynos_drm_crtc *crtc) 9543dbaab16SMarek Szyprowski { 9553dbaab16SMarek Szyprowski struct mixer_context *mixer_ctx = crtc->ctx; 9563dbaab16SMarek Szyprowski 9573dbaab16SMarek Szyprowski if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags)) 9583dbaab16SMarek Szyprowski return; 959d8408326SSeung-Woo Kim 960d8408326SSeung-Woo Kim mixer_vsync_set_update(mixer_ctx, true); 961a392276dSAndrzej Hajda exynos_crtc_handle_event(crtc); 962d8408326SSeung-Woo Kim } 963d8408326SSeung-Woo Kim 9643cecda03SGustavo Padovan static void mixer_enable(struct exynos_drm_crtc *crtc) 965db43fd16SPrathyush K { 9663cecda03SGustavo Padovan struct mixer_context *ctx = crtc->ctx; 967db43fd16SPrathyush K 968a44652e8SAndrzej Hajda if (test_bit(MXR_BIT_POWERED, &ctx->flags)) 969db43fd16SPrathyush K return; 970db43fd16SPrathyush K 971af65c804SSean Paul pm_runtime_get_sync(ctx->dev); 972af65c804SSean Paul 973a121d179SAndrzej Hajda exynos_drm_pipe_clk_enable(crtc, true); 974a121d179SAndrzej Hajda 9753dbaab16SMarek Szyprowski mixer_vsync_set_update(ctx, false); 9763dbaab16SMarek Szyprowski 977524c59f1SAndrzej Hajda mixer_reg_writemask(ctx, MXR_STATUS, ~0, MXR_STATUS_SOFT_RESET); 978d74ed937SRahul Sharma 9790df5e4acSAndrzej Hajda if (test_bit(MXR_BIT_VSYNC, &ctx->flags)) { 980524c59f1SAndrzej Hajda mixer_reg_writemask(ctx, MXR_INT_STATUS, ~0, 981524c59f1SAndrzej Hajda MXR_INT_CLEAR_VSYNC); 982524c59f1SAndrzej Hajda mixer_reg_writemask(ctx, MXR_INT_EN, ~0, MXR_INT_EN_VSYNC); 9830df5e4acSAndrzej Hajda } 984db43fd16SPrathyush K mixer_win_reset(ctx); 985ccf034a9SGustavo Padovan 98671469944SAndrzej Hajda mixer_commit(ctx); 98771469944SAndrzej Hajda 9883dbaab16SMarek Szyprowski mixer_vsync_set_update(ctx, true); 9893dbaab16SMarek Szyprowski 990ccf034a9SGustavo Padovan set_bit(MXR_BIT_POWERED, &ctx->flags); 991db43fd16SPrathyush K } 992db43fd16SPrathyush K 9933cecda03SGustavo Padovan static void mixer_disable(struct exynos_drm_crtc *crtc) 994db43fd16SPrathyush K { 9953cecda03SGustavo Padovan struct mixer_context *ctx = crtc->ctx; 996c329f667SJoonyoung Shim int i; 997db43fd16SPrathyush K 998a44652e8SAndrzej Hajda if (!test_bit(MXR_BIT_POWERED, &ctx->flags)) 999b4bfa3c7SRahul Sharma return; 1000db43fd16SPrathyush K 1001381be025SRahul Sharma mixer_stop(ctx); 1002c0734fbaSTobias Jakobi mixer_regs_dump(ctx); 1003c329f667SJoonyoung Shim 1004c329f667SJoonyoung Shim for (i = 0; i < MIXER_WIN_NR; i++) 10051e1d1393SGustavo Padovan mixer_disable_plane(crtc, &ctx->planes[i]); 1006db43fd16SPrathyush K 1007a121d179SAndrzej Hajda exynos_drm_pipe_clk_enable(crtc, false); 1008a121d179SAndrzej Hajda 1009ccf034a9SGustavo Padovan pm_runtime_put(ctx->dev); 1010ccf034a9SGustavo Padovan 1011a44652e8SAndrzej Hajda clear_bit(MXR_BIT_POWERED, &ctx->flags); 1012db43fd16SPrathyush K } 1013db43fd16SPrathyush K 10146ace38a5SAndrzej Hajda static int mixer_mode_valid(struct exynos_drm_crtc *crtc, 10156ace38a5SAndrzej Hajda const struct drm_display_mode *mode) 1016f041b257SSean Paul { 10176ace38a5SAndrzej Hajda struct mixer_context *ctx = crtc->ctx; 10186ace38a5SAndrzej Hajda u32 w = mode->hdisplay, h = mode->vdisplay; 1019f041b257SSean Paul 10206ace38a5SAndrzej Hajda DRM_DEBUG_KMS("xres=%d, yres=%d, refresh=%d, intl=%d\n", w, h, 10216ace38a5SAndrzej Hajda mode->vrefresh, !!(mode->flags & DRM_MODE_FLAG_INTERLACE)); 1022f041b257SSean Paul 10236ace38a5SAndrzej Hajda if (ctx->mxr_ver == MXR_VER_128_0_0_184) 10246ace38a5SAndrzej Hajda return MODE_OK; 1025f041b257SSean Paul 1026f041b257SSean Paul if ((w >= 464 && w <= 720 && h >= 261 && h <= 576) || 1027f041b257SSean Paul (w >= 1024 && w <= 1280 && h >= 576 && h <= 720) || 1028f041b257SSean Paul (w >= 1664 && w <= 1920 && h >= 936 && h <= 1080)) 10296ace38a5SAndrzej Hajda return MODE_OK; 1030f041b257SSean Paul 1031ae58c03eSDaniel Drake if ((w == 1024 && h == 768) || 1032ae58c03eSDaniel Drake (w == 1366 && h == 768) || 1033ae58c03eSDaniel Drake (w == 1280 && h == 1024)) 10340900673eSAndrzej Hajda return MODE_OK; 10350900673eSAndrzej Hajda 10366ace38a5SAndrzej Hajda return MODE_BAD; 1037f041b257SSean Paul } 1038f041b257SSean Paul 1039acc8bf04SAndrzej Hajda static bool mixer_mode_fixup(struct exynos_drm_crtc *crtc, 1040acc8bf04SAndrzej Hajda const struct drm_display_mode *mode, 1041acc8bf04SAndrzej Hajda struct drm_display_mode *adjusted_mode) 1042acc8bf04SAndrzej Hajda { 1043acc8bf04SAndrzej Hajda struct mixer_context *ctx = crtc->ctx; 1044acc8bf04SAndrzej Hajda int width = mode->hdisplay, height = mode->vdisplay, i; 1045acc8bf04SAndrzej Hajda 1046acc8bf04SAndrzej Hajda struct { 1047acc8bf04SAndrzej Hajda int hdisplay, vdisplay, htotal, vtotal, scan_val; 1048acc8bf04SAndrzej Hajda } static const modes[] = { 1049acc8bf04SAndrzej Hajda { 720, 480, 858, 525, MXR_CFG_SCAN_NTSC | MXR_CFG_SCAN_SD }, 1050acc8bf04SAndrzej Hajda { 720, 576, 864, 625, MXR_CFG_SCAN_PAL | MXR_CFG_SCAN_SD }, 1051acc8bf04SAndrzej Hajda { 1280, 720, 1650, 750, MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD }, 1052acc8bf04SAndrzej Hajda { 1920, 1080, 2200, 1125, MXR_CFG_SCAN_HD_1080 | 1053acc8bf04SAndrzej Hajda MXR_CFG_SCAN_HD } 1054acc8bf04SAndrzej Hajda }; 1055acc8bf04SAndrzej Hajda 1056acc8bf04SAndrzej Hajda if (mode->flags & DRM_MODE_FLAG_INTERLACE) 1057acc8bf04SAndrzej Hajda __set_bit(MXR_BIT_INTERLACE, &ctx->flags); 1058acc8bf04SAndrzej Hajda else 1059acc8bf04SAndrzej Hajda __clear_bit(MXR_BIT_INTERLACE, &ctx->flags); 1060acc8bf04SAndrzej Hajda 1061acc8bf04SAndrzej Hajda if (ctx->mxr_ver == MXR_VER_128_0_0_184) 1062acc8bf04SAndrzej Hajda return true; 1063acc8bf04SAndrzej Hajda 1064acc8bf04SAndrzej Hajda for (i = 0; i < ARRAY_SIZE(modes); ++i) 1065acc8bf04SAndrzej Hajda if (width <= modes[i].hdisplay && height <= modes[i].vdisplay) { 1066acc8bf04SAndrzej Hajda ctx->scan_value = modes[i].scan_val; 1067acc8bf04SAndrzej Hajda if (width < modes[i].hdisplay || 1068acc8bf04SAndrzej Hajda height < modes[i].vdisplay) { 1069acc8bf04SAndrzej Hajda adjusted_mode->hdisplay = modes[i].hdisplay; 1070acc8bf04SAndrzej Hajda adjusted_mode->hsync_start = modes[i].hdisplay; 1071acc8bf04SAndrzej Hajda adjusted_mode->hsync_end = modes[i].htotal; 1072acc8bf04SAndrzej Hajda adjusted_mode->htotal = modes[i].htotal; 1073acc8bf04SAndrzej Hajda adjusted_mode->vdisplay = modes[i].vdisplay; 1074acc8bf04SAndrzej Hajda adjusted_mode->vsync_start = modes[i].vdisplay; 1075acc8bf04SAndrzej Hajda adjusted_mode->vsync_end = modes[i].vtotal; 1076acc8bf04SAndrzej Hajda adjusted_mode->vtotal = modes[i].vtotal; 1077acc8bf04SAndrzej Hajda } 1078acc8bf04SAndrzej Hajda 1079acc8bf04SAndrzej Hajda return true; 1080acc8bf04SAndrzej Hajda } 1081acc8bf04SAndrzej Hajda 1082acc8bf04SAndrzej Hajda return false; 1083acc8bf04SAndrzej Hajda } 1084acc8bf04SAndrzej Hajda 1085f3aaf762SKrzysztof Kozlowski static const struct exynos_drm_crtc_ops mixer_crtc_ops = { 10863cecda03SGustavo Padovan .enable = mixer_enable, 10873cecda03SGustavo Padovan .disable = mixer_disable, 1088d8408326SSeung-Woo Kim .enable_vblank = mixer_enable_vblank, 1089d8408326SSeung-Woo Kim .disable_vblank = mixer_disable_vblank, 10903dbaab16SMarek Szyprowski .atomic_begin = mixer_atomic_begin, 10919cc7610aSGustavo Padovan .update_plane = mixer_update_plane, 10929cc7610aSGustavo Padovan .disable_plane = mixer_disable_plane, 10933dbaab16SMarek Szyprowski .atomic_flush = mixer_atomic_flush, 10946ace38a5SAndrzej Hajda .mode_valid = mixer_mode_valid, 1095acc8bf04SAndrzej Hajda .mode_fixup = mixer_mode_fixup, 1096f041b257SSean Paul }; 10970ea6822fSRahul Sharma 10985e6cc1c5SArvind Yadav static const struct mixer_drv_data exynos5420_mxr_drv_data = { 1099def5e095SRahul Sharma .version = MXR_VER_128_0_0_184, 1100def5e095SRahul Sharma .is_vp_enabled = 0, 1101def5e095SRahul Sharma }; 1102def5e095SRahul Sharma 11035e6cc1c5SArvind Yadav static const struct mixer_drv_data exynos5250_mxr_drv_data = { 1104aaf8b49eSRahul Sharma .version = MXR_VER_16_0_33_0, 1105aaf8b49eSRahul Sharma .is_vp_enabled = 0, 1106aaf8b49eSRahul Sharma }; 1107aaf8b49eSRahul Sharma 11085e6cc1c5SArvind Yadav static const struct mixer_drv_data exynos4212_mxr_drv_data = { 1109ff830c96SMarek Szyprowski .version = MXR_VER_0_0_0_16, 1110ff830c96SMarek Szyprowski .is_vp_enabled = 1, 1111ff830c96SMarek Szyprowski }; 1112ff830c96SMarek Szyprowski 11135e6cc1c5SArvind Yadav static const struct mixer_drv_data exynos4210_mxr_drv_data = { 11141e123441SRahul Sharma .version = MXR_VER_0_0_0_16, 11151b8e5747SRahul Sharma .is_vp_enabled = 1, 1116ff830c96SMarek Szyprowski .has_sclk = 1, 11171e123441SRahul Sharma }; 11181e123441SRahul Sharma 11195e6cc1c5SArvind Yadav static const struct of_device_id mixer_match_types[] = { 1120aaf8b49eSRahul Sharma { 1121ff830c96SMarek Szyprowski .compatible = "samsung,exynos4210-mixer", 1122ff830c96SMarek Szyprowski .data = &exynos4210_mxr_drv_data, 1123ff830c96SMarek Szyprowski }, { 1124ff830c96SMarek Szyprowski .compatible = "samsung,exynos4212-mixer", 1125ff830c96SMarek Szyprowski .data = &exynos4212_mxr_drv_data, 1126ff830c96SMarek Szyprowski }, { 1127aaf8b49eSRahul Sharma .compatible = "samsung,exynos5-mixer", 1128cc57caf0SRahul Sharma .data = &exynos5250_mxr_drv_data, 1129cc57caf0SRahul Sharma }, { 1130cc57caf0SRahul Sharma .compatible = "samsung,exynos5250-mixer", 1131cc57caf0SRahul Sharma .data = &exynos5250_mxr_drv_data, 1132aaf8b49eSRahul Sharma }, { 1133def5e095SRahul Sharma .compatible = "samsung,exynos5420-mixer", 1134def5e095SRahul Sharma .data = &exynos5420_mxr_drv_data, 1135def5e095SRahul Sharma }, { 11361e123441SRahul Sharma /* end node */ 11371e123441SRahul Sharma } 11381e123441SRahul Sharma }; 113939b58a39SSjoerd Simons MODULE_DEVICE_TABLE(of, mixer_match_types); 11401e123441SRahul Sharma 1141f37cd5e8SInki Dae static int mixer_bind(struct device *dev, struct device *manager, void *data) 1142d8408326SSeung-Woo Kim { 11438103ef1bSAndrzej Hajda struct mixer_context *ctx = dev_get_drvdata(dev); 1144f37cd5e8SInki Dae struct drm_device *drm_dev = data; 11457ee14cdcSGustavo Padovan struct exynos_drm_plane *exynos_plane; 1146fd2d2fc2SMarek Szyprowski unsigned int i; 11476e2a3b66SGustavo Padovan int ret; 1148d8408326SSeung-Woo Kim 1149e2dc3f72SAlban Browaeys ret = mixer_initialize(ctx, drm_dev); 1150e2dc3f72SAlban Browaeys if (ret) 1151e2dc3f72SAlban Browaeys return ret; 1152e2dc3f72SAlban Browaeys 1153fd2d2fc2SMarek Szyprowski for (i = 0; i < MIXER_WIN_NR; i++) { 1154adeb6f44STobias Jakobi if (i == VP_DEFAULT_WIN && !test_bit(MXR_BIT_VP_ENABLED, 1155adeb6f44STobias Jakobi &ctx->flags)) 1156ab144201SMarek Szyprowski continue; 1157ab144201SMarek Szyprowski 115840bdfb0aSMarek Szyprowski ret = exynos_plane_init(drm_dev, &ctx->planes[i], i, 11592c82607bSAndrzej Hajda &plane_configs[i]); 11607ee14cdcSGustavo Padovan if (ret) 11617ee14cdcSGustavo Padovan return ret; 11627ee14cdcSGustavo Padovan } 11637ee14cdcSGustavo Padovan 11645d3d0995SGustavo Padovan exynos_plane = &ctx->planes[DEFAULT_WIN]; 11657ee14cdcSGustavo Padovan ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base, 1166d644951cSAndrzej Hajda EXYNOS_DISPLAY_TYPE_HDMI, &mixer_crtc_ops, ctx); 116793bca243SGustavo Padovan if (IS_ERR(ctx->crtc)) { 1168e2dc3f72SAlban Browaeys mixer_ctx_remove(ctx); 116993bca243SGustavo Padovan ret = PTR_ERR(ctx->crtc); 117093bca243SGustavo Padovan goto free_ctx; 11718103ef1bSAndrzej Hajda } 11728103ef1bSAndrzej Hajda 11738103ef1bSAndrzej Hajda return 0; 117493bca243SGustavo Padovan 117593bca243SGustavo Padovan free_ctx: 117693bca243SGustavo Padovan devm_kfree(dev, ctx); 117793bca243SGustavo Padovan return ret; 11788103ef1bSAndrzej Hajda } 11798103ef1bSAndrzej Hajda 11808103ef1bSAndrzej Hajda static void mixer_unbind(struct device *dev, struct device *master, void *data) 11818103ef1bSAndrzej Hajda { 11828103ef1bSAndrzej Hajda struct mixer_context *ctx = dev_get_drvdata(dev); 11838103ef1bSAndrzej Hajda 118493bca243SGustavo Padovan mixer_ctx_remove(ctx); 11858103ef1bSAndrzej Hajda } 11868103ef1bSAndrzej Hajda 11878103ef1bSAndrzej Hajda static const struct component_ops mixer_component_ops = { 11888103ef1bSAndrzej Hajda .bind = mixer_bind, 11898103ef1bSAndrzej Hajda .unbind = mixer_unbind, 11908103ef1bSAndrzej Hajda }; 11918103ef1bSAndrzej Hajda 11928103ef1bSAndrzej Hajda static int mixer_probe(struct platform_device *pdev) 11938103ef1bSAndrzej Hajda { 11948103ef1bSAndrzej Hajda struct device *dev = &pdev->dev; 119548f6155aSMarek Szyprowski const struct mixer_drv_data *drv; 11968103ef1bSAndrzej Hajda struct mixer_context *ctx; 11978103ef1bSAndrzej Hajda int ret; 1198d8408326SSeung-Woo Kim 1199f041b257SSean Paul ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL); 1200f041b257SSean Paul if (!ctx) { 1201f041b257SSean Paul DRM_ERROR("failed to alloc mixer context.\n"); 1202d8408326SSeung-Woo Kim return -ENOMEM; 1203f041b257SSean Paul } 1204d8408326SSeung-Woo Kim 120548f6155aSMarek Szyprowski drv = of_device_get_match_data(dev); 1206aaf8b49eSRahul Sharma 12074551789fSSean Paul ctx->pdev = pdev; 1208d873ab99SSeung-Woo Kim ctx->dev = dev; 12091e123441SRahul Sharma ctx->mxr_ver = drv->version; 1210d8408326SSeung-Woo Kim 1211adeb6f44STobias Jakobi if (drv->is_vp_enabled) 1212adeb6f44STobias Jakobi __set_bit(MXR_BIT_VP_ENABLED, &ctx->flags); 1213adeb6f44STobias Jakobi if (drv->has_sclk) 1214adeb6f44STobias Jakobi __set_bit(MXR_BIT_HAS_SCLK, &ctx->flags); 1215adeb6f44STobias Jakobi 12168103ef1bSAndrzej Hajda platform_set_drvdata(pdev, ctx); 1217df5225bcSInki Dae 1218df5225bcSInki Dae ret = component_add(&pdev->dev, &mixer_component_ops); 121986650408SAndrzej Hajda if (!ret) 12208103ef1bSAndrzej Hajda pm_runtime_enable(dev); 1221df5225bcSInki Dae 1222df5225bcSInki Dae return ret; 1223f37cd5e8SInki Dae } 1224f37cd5e8SInki Dae 1225d8408326SSeung-Woo Kim static int mixer_remove(struct platform_device *pdev) 1226d8408326SSeung-Woo Kim { 12278103ef1bSAndrzej Hajda pm_runtime_disable(&pdev->dev); 12288103ef1bSAndrzej Hajda 1229df5225bcSInki Dae component_del(&pdev->dev, &mixer_component_ops); 1230df5225bcSInki Dae 1231d8408326SSeung-Woo Kim return 0; 1232d8408326SSeung-Woo Kim } 1233d8408326SSeung-Woo Kim 1234e0fea7e7SArnd Bergmann static int __maybe_unused exynos_mixer_suspend(struct device *dev) 1235ccf034a9SGustavo Padovan { 1236ccf034a9SGustavo Padovan struct mixer_context *ctx = dev_get_drvdata(dev); 1237ccf034a9SGustavo Padovan 1238524c59f1SAndrzej Hajda clk_disable_unprepare(ctx->hdmi); 1239524c59f1SAndrzej Hajda clk_disable_unprepare(ctx->mixer); 1240adeb6f44STobias Jakobi if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags)) { 1241524c59f1SAndrzej Hajda clk_disable_unprepare(ctx->vp); 1242adeb6f44STobias Jakobi if (test_bit(MXR_BIT_HAS_SCLK, &ctx->flags)) 1243524c59f1SAndrzej Hajda clk_disable_unprepare(ctx->sclk_mixer); 1244ccf034a9SGustavo Padovan } 1245ccf034a9SGustavo Padovan 1246ccf034a9SGustavo Padovan return 0; 1247ccf034a9SGustavo Padovan } 1248ccf034a9SGustavo Padovan 1249e0fea7e7SArnd Bergmann static int __maybe_unused exynos_mixer_resume(struct device *dev) 1250ccf034a9SGustavo Padovan { 1251ccf034a9SGustavo Padovan struct mixer_context *ctx = dev_get_drvdata(dev); 1252ccf034a9SGustavo Padovan int ret; 1253ccf034a9SGustavo Padovan 1254524c59f1SAndrzej Hajda ret = clk_prepare_enable(ctx->mixer); 1255ccf034a9SGustavo Padovan if (ret < 0) { 1256ccf034a9SGustavo Padovan DRM_ERROR("Failed to prepare_enable the mixer clk [%d]\n", ret); 1257ccf034a9SGustavo Padovan return ret; 1258ccf034a9SGustavo Padovan } 1259524c59f1SAndrzej Hajda ret = clk_prepare_enable(ctx->hdmi); 1260ccf034a9SGustavo Padovan if (ret < 0) { 1261ccf034a9SGustavo Padovan DRM_ERROR("Failed to prepare_enable the hdmi clk [%d]\n", ret); 1262ccf034a9SGustavo Padovan return ret; 1263ccf034a9SGustavo Padovan } 1264adeb6f44STobias Jakobi if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags)) { 1265524c59f1SAndrzej Hajda ret = clk_prepare_enable(ctx->vp); 1266ccf034a9SGustavo Padovan if (ret < 0) { 1267ccf034a9SGustavo Padovan DRM_ERROR("Failed to prepare_enable the vp clk [%d]\n", 1268ccf034a9SGustavo Padovan ret); 1269ccf034a9SGustavo Padovan return ret; 1270ccf034a9SGustavo Padovan } 1271adeb6f44STobias Jakobi if (test_bit(MXR_BIT_HAS_SCLK, &ctx->flags)) { 1272524c59f1SAndrzej Hajda ret = clk_prepare_enable(ctx->sclk_mixer); 1273ccf034a9SGustavo Padovan if (ret < 0) { 1274ccf034a9SGustavo Padovan DRM_ERROR("Failed to prepare_enable the " \ 1275ccf034a9SGustavo Padovan "sclk_mixer clk [%d]\n", 1276ccf034a9SGustavo Padovan ret); 1277ccf034a9SGustavo Padovan return ret; 1278ccf034a9SGustavo Padovan } 1279ccf034a9SGustavo Padovan } 1280ccf034a9SGustavo Padovan } 1281ccf034a9SGustavo Padovan 1282ccf034a9SGustavo Padovan return 0; 1283ccf034a9SGustavo Padovan } 1284ccf034a9SGustavo Padovan 1285ccf034a9SGustavo Padovan static const struct dev_pm_ops exynos_mixer_pm_ops = { 1286ccf034a9SGustavo Padovan SET_RUNTIME_PM_OPS(exynos_mixer_suspend, exynos_mixer_resume, NULL) 12877e915746SMarek Szyprowski SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend, 12887e915746SMarek Szyprowski pm_runtime_force_resume) 1289ccf034a9SGustavo Padovan }; 1290ccf034a9SGustavo Padovan 1291d8408326SSeung-Woo Kim struct platform_driver mixer_driver = { 1292d8408326SSeung-Woo Kim .driver = { 1293aaf8b49eSRahul Sharma .name = "exynos-mixer", 1294d8408326SSeung-Woo Kim .owner = THIS_MODULE, 1295ccf034a9SGustavo Padovan .pm = &exynos_mixer_pm_ops, 1296aaf8b49eSRahul Sharma .of_match_table = mixer_match_types, 1297d8408326SSeung-Woo Kim }, 1298d8408326SSeung-Woo Kim .probe = mixer_probe, 129956550d94SGreg Kroah-Hartman .remove = mixer_remove, 1300d8408326SSeung-Woo Kim }; 1301