xref: /linux/drivers/gpu/drm/exynos/exynos_mixer.c (revision 3f1c781d9354b3856ba7de64104659a2e2033fd4)
1d8408326SSeung-Woo Kim /*
2d8408326SSeung-Woo Kim  * Copyright (C) 2011 Samsung Electronics Co.Ltd
3d8408326SSeung-Woo Kim  * Authors:
4d8408326SSeung-Woo Kim  * Seung-Woo Kim <sw0312.kim@samsung.com>
5d8408326SSeung-Woo Kim  *	Inki Dae <inki.dae@samsung.com>
6d8408326SSeung-Woo Kim  *	Joonyoung Shim <jy0922.shim@samsung.com>
7d8408326SSeung-Woo Kim  *
8d8408326SSeung-Woo Kim  * Based on drivers/media/video/s5p-tv/mixer_reg.c
9d8408326SSeung-Woo Kim  *
10d8408326SSeung-Woo Kim  * This program is free software; you can redistribute  it and/or modify it
11d8408326SSeung-Woo Kim  * under  the terms of  the GNU General  Public License as published by the
12d8408326SSeung-Woo Kim  * Free Software Foundation;  either version 2 of the  License, or (at your
13d8408326SSeung-Woo Kim  * option) any later version.
14d8408326SSeung-Woo Kim  *
15d8408326SSeung-Woo Kim  */
16d8408326SSeung-Woo Kim 
17760285e7SDavid Howells #include <drm/drmP.h>
18d8408326SSeung-Woo Kim 
19d8408326SSeung-Woo Kim #include "regs-mixer.h"
20d8408326SSeung-Woo Kim #include "regs-vp.h"
21d8408326SSeung-Woo Kim 
22d8408326SSeung-Woo Kim #include <linux/kernel.h>
23d8408326SSeung-Woo Kim #include <linux/spinlock.h>
24d8408326SSeung-Woo Kim #include <linux/wait.h>
25d8408326SSeung-Woo Kim #include <linux/i2c.h>
26d8408326SSeung-Woo Kim #include <linux/platform_device.h>
27d8408326SSeung-Woo Kim #include <linux/interrupt.h>
28d8408326SSeung-Woo Kim #include <linux/irq.h>
29d8408326SSeung-Woo Kim #include <linux/delay.h>
30d8408326SSeung-Woo Kim #include <linux/pm_runtime.h>
31d8408326SSeung-Woo Kim #include <linux/clk.h>
32d8408326SSeung-Woo Kim #include <linux/regulator/consumer.h>
33*3f1c781dSSachin Kamat #include <linux/of.h>
34d8408326SSeung-Woo Kim 
35d8408326SSeung-Woo Kim #include <drm/exynos_drm.h>
36d8408326SSeung-Woo Kim 
37d8408326SSeung-Woo Kim #include "exynos_drm_drv.h"
38663d8766SRahul Sharma #include "exynos_drm_crtc.h"
39d8408326SSeung-Woo Kim #include "exynos_drm_hdmi.h"
401055b39fSInki Dae #include "exynos_drm_iommu.h"
4122b21ae6SJoonyoung Shim 
42d8408326SSeung-Woo Kim #define get_mixer_context(dev)	platform_get_drvdata(to_platform_device(dev))
43d8408326SSeung-Woo Kim 
4422b21ae6SJoonyoung Shim struct hdmi_win_data {
4522b21ae6SJoonyoung Shim 	dma_addr_t		dma_addr;
4622b21ae6SJoonyoung Shim 	dma_addr_t		chroma_dma_addr;
4722b21ae6SJoonyoung Shim 	uint32_t		pixel_format;
4822b21ae6SJoonyoung Shim 	unsigned int		bpp;
4922b21ae6SJoonyoung Shim 	unsigned int		crtc_x;
5022b21ae6SJoonyoung Shim 	unsigned int		crtc_y;
5122b21ae6SJoonyoung Shim 	unsigned int		crtc_width;
5222b21ae6SJoonyoung Shim 	unsigned int		crtc_height;
5322b21ae6SJoonyoung Shim 	unsigned int		fb_x;
5422b21ae6SJoonyoung Shim 	unsigned int		fb_y;
5522b21ae6SJoonyoung Shim 	unsigned int		fb_width;
5622b21ae6SJoonyoung Shim 	unsigned int		fb_height;
578dcb96b6SSeung-Woo Kim 	unsigned int		src_width;
588dcb96b6SSeung-Woo Kim 	unsigned int		src_height;
5922b21ae6SJoonyoung Shim 	unsigned int		mode_width;
6022b21ae6SJoonyoung Shim 	unsigned int		mode_height;
6122b21ae6SJoonyoung Shim 	unsigned int		scan_flags;
62db43fd16SPrathyush K 	bool			enabled;
63db43fd16SPrathyush K 	bool			resume;
6422b21ae6SJoonyoung Shim };
6522b21ae6SJoonyoung Shim 
6622b21ae6SJoonyoung Shim struct mixer_resources {
6722b21ae6SJoonyoung Shim 	int			irq;
6822b21ae6SJoonyoung Shim 	void __iomem		*mixer_regs;
6922b21ae6SJoonyoung Shim 	void __iomem		*vp_regs;
7022b21ae6SJoonyoung Shim 	spinlock_t		reg_slock;
7122b21ae6SJoonyoung Shim 	struct clk		*mixer;
7222b21ae6SJoonyoung Shim 	struct clk		*vp;
7322b21ae6SJoonyoung Shim 	struct clk		*sclk_mixer;
7422b21ae6SJoonyoung Shim 	struct clk		*sclk_hdmi;
7522b21ae6SJoonyoung Shim 	struct clk		*sclk_dac;
7622b21ae6SJoonyoung Shim };
7722b21ae6SJoonyoung Shim 
781e123441SRahul Sharma enum mixer_version_id {
791e123441SRahul Sharma 	MXR_VER_0_0_0_16,
801e123441SRahul Sharma 	MXR_VER_16_0_33_0,
81def5e095SRahul Sharma 	MXR_VER_128_0_0_184,
821e123441SRahul Sharma };
831e123441SRahul Sharma 
8422b21ae6SJoonyoung Shim struct mixer_context {
85cf8fc4f1SJoonyoung Shim 	struct device		*dev;
861055b39fSInki Dae 	struct drm_device	*drm_dev;
8722b21ae6SJoonyoung Shim 	int			pipe;
8822b21ae6SJoonyoung Shim 	bool			interlace;
89cf8fc4f1SJoonyoung Shim 	bool			powered;
901b8e5747SRahul Sharma 	bool			vp_enabled;
91cf8fc4f1SJoonyoung Shim 	u32			int_en;
9222b21ae6SJoonyoung Shim 
93cf8fc4f1SJoonyoung Shim 	struct mutex		mixer_mutex;
9422b21ae6SJoonyoung Shim 	struct mixer_resources	mixer_res;
95a634dd54SJoonyoung Shim 	struct hdmi_win_data	win_data[MIXER_WIN_NR];
961e123441SRahul Sharma 	enum mixer_version_id	mxr_ver;
971055b39fSInki Dae 	void			*parent_ctx;
986e95d5e6SPrathyush K 	wait_queue_head_t	wait_vsync_queue;
996e95d5e6SPrathyush K 	atomic_t		wait_vsync_event;
1001e123441SRahul Sharma };
1011e123441SRahul Sharma 
1021e123441SRahul Sharma struct mixer_drv_data {
1031e123441SRahul Sharma 	enum mixer_version_id	version;
1041b8e5747SRahul Sharma 	bool					is_vp_enabled;
10522b21ae6SJoonyoung Shim };
10622b21ae6SJoonyoung Shim 
107d8408326SSeung-Woo Kim static const u8 filter_y_horiz_tap8[] = {
108d8408326SSeung-Woo Kim 	0,	-1,	-1,	-1,	-1,	-1,	-1,	-1,
109d8408326SSeung-Woo Kim 	-1,	-1,	-1,	-1,	-1,	0,	0,	0,
110d8408326SSeung-Woo Kim 	0,	2,	4,	5,	6,	6,	6,	6,
111d8408326SSeung-Woo Kim 	6,	5,	5,	4,	3,	2,	1,	1,
112d8408326SSeung-Woo Kim 	0,	-6,	-12,	-16,	-18,	-20,	-21,	-20,
113d8408326SSeung-Woo Kim 	-20,	-18,	-16,	-13,	-10,	-8,	-5,	-2,
114d8408326SSeung-Woo Kim 	127,	126,	125,	121,	114,	107,	99,	89,
115d8408326SSeung-Woo Kim 	79,	68,	57,	46,	35,	25,	16,	8,
116d8408326SSeung-Woo Kim };
117d8408326SSeung-Woo Kim 
118d8408326SSeung-Woo Kim static const u8 filter_y_vert_tap4[] = {
119d8408326SSeung-Woo Kim 	0,	-3,	-6,	-8,	-8,	-8,	-8,	-7,
120d8408326SSeung-Woo Kim 	-6,	-5,	-4,	-3,	-2,	-1,	-1,	0,
121d8408326SSeung-Woo Kim 	127,	126,	124,	118,	111,	102,	92,	81,
122d8408326SSeung-Woo Kim 	70,	59,	48,	37,	27,	19,	11,	5,
123d8408326SSeung-Woo Kim 	0,	5,	11,	19,	27,	37,	48,	59,
124d8408326SSeung-Woo Kim 	70,	81,	92,	102,	111,	118,	124,	126,
125d8408326SSeung-Woo Kim 	0,	0,	-1,	-1,	-2,	-3,	-4,	-5,
126d8408326SSeung-Woo Kim 	-6,	-7,	-8,	-8,	-8,	-8,	-6,	-3,
127d8408326SSeung-Woo Kim };
128d8408326SSeung-Woo Kim 
129d8408326SSeung-Woo Kim static const u8 filter_cr_horiz_tap4[] = {
130d8408326SSeung-Woo Kim 	0,	-3,	-6,	-8,	-8,	-8,	-8,	-7,
131d8408326SSeung-Woo Kim 	-6,	-5,	-4,	-3,	-2,	-1,	-1,	0,
132d8408326SSeung-Woo Kim 	127,	126,	124,	118,	111,	102,	92,	81,
133d8408326SSeung-Woo Kim 	70,	59,	48,	37,	27,	19,	11,	5,
134d8408326SSeung-Woo Kim };
135d8408326SSeung-Woo Kim 
136d8408326SSeung-Woo Kim static inline u32 vp_reg_read(struct mixer_resources *res, u32 reg_id)
137d8408326SSeung-Woo Kim {
138d8408326SSeung-Woo Kim 	return readl(res->vp_regs + reg_id);
139d8408326SSeung-Woo Kim }
140d8408326SSeung-Woo Kim 
141d8408326SSeung-Woo Kim static inline void vp_reg_write(struct mixer_resources *res, u32 reg_id,
142d8408326SSeung-Woo Kim 				 u32 val)
143d8408326SSeung-Woo Kim {
144d8408326SSeung-Woo Kim 	writel(val, res->vp_regs + reg_id);
145d8408326SSeung-Woo Kim }
146d8408326SSeung-Woo Kim 
147d8408326SSeung-Woo Kim static inline void vp_reg_writemask(struct mixer_resources *res, u32 reg_id,
148d8408326SSeung-Woo Kim 				 u32 val, u32 mask)
149d8408326SSeung-Woo Kim {
150d8408326SSeung-Woo Kim 	u32 old = vp_reg_read(res, reg_id);
151d8408326SSeung-Woo Kim 
152d8408326SSeung-Woo Kim 	val = (val & mask) | (old & ~mask);
153d8408326SSeung-Woo Kim 	writel(val, res->vp_regs + reg_id);
154d8408326SSeung-Woo Kim }
155d8408326SSeung-Woo Kim 
156d8408326SSeung-Woo Kim static inline u32 mixer_reg_read(struct mixer_resources *res, u32 reg_id)
157d8408326SSeung-Woo Kim {
158d8408326SSeung-Woo Kim 	return readl(res->mixer_regs + reg_id);
159d8408326SSeung-Woo Kim }
160d8408326SSeung-Woo Kim 
161d8408326SSeung-Woo Kim static inline void mixer_reg_write(struct mixer_resources *res, u32 reg_id,
162d8408326SSeung-Woo Kim 				 u32 val)
163d8408326SSeung-Woo Kim {
164d8408326SSeung-Woo Kim 	writel(val, res->mixer_regs + reg_id);
165d8408326SSeung-Woo Kim }
166d8408326SSeung-Woo Kim 
167d8408326SSeung-Woo Kim static inline void mixer_reg_writemask(struct mixer_resources *res,
168d8408326SSeung-Woo Kim 				 u32 reg_id, u32 val, u32 mask)
169d8408326SSeung-Woo Kim {
170d8408326SSeung-Woo Kim 	u32 old = mixer_reg_read(res, reg_id);
171d8408326SSeung-Woo Kim 
172d8408326SSeung-Woo Kim 	val = (val & mask) | (old & ~mask);
173d8408326SSeung-Woo Kim 	writel(val, res->mixer_regs + reg_id);
174d8408326SSeung-Woo Kim }
175d8408326SSeung-Woo Kim 
176d8408326SSeung-Woo Kim static void mixer_regs_dump(struct mixer_context *ctx)
177d8408326SSeung-Woo Kim {
178d8408326SSeung-Woo Kim #define DUMPREG(reg_id) \
179d8408326SSeung-Woo Kim do { \
180d8408326SSeung-Woo Kim 	DRM_DEBUG_KMS(#reg_id " = %08x\n", \
181d8408326SSeung-Woo Kim 		(u32)readl(ctx->mixer_res.mixer_regs + reg_id)); \
182d8408326SSeung-Woo Kim } while (0)
183d8408326SSeung-Woo Kim 
184d8408326SSeung-Woo Kim 	DUMPREG(MXR_STATUS);
185d8408326SSeung-Woo Kim 	DUMPREG(MXR_CFG);
186d8408326SSeung-Woo Kim 	DUMPREG(MXR_INT_EN);
187d8408326SSeung-Woo Kim 	DUMPREG(MXR_INT_STATUS);
188d8408326SSeung-Woo Kim 
189d8408326SSeung-Woo Kim 	DUMPREG(MXR_LAYER_CFG);
190d8408326SSeung-Woo Kim 	DUMPREG(MXR_VIDEO_CFG);
191d8408326SSeung-Woo Kim 
192d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_CFG);
193d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_BASE);
194d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_SPAN);
195d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_WH);
196d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_SXY);
197d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC0_DXY);
198d8408326SSeung-Woo Kim 
199d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_CFG);
200d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_BASE);
201d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_SPAN);
202d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_WH);
203d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_SXY);
204d8408326SSeung-Woo Kim 	DUMPREG(MXR_GRAPHIC1_DXY);
205d8408326SSeung-Woo Kim #undef DUMPREG
206d8408326SSeung-Woo Kim }
207d8408326SSeung-Woo Kim 
208d8408326SSeung-Woo Kim static void vp_regs_dump(struct mixer_context *ctx)
209d8408326SSeung-Woo Kim {
210d8408326SSeung-Woo Kim #define DUMPREG(reg_id) \
211d8408326SSeung-Woo Kim do { \
212d8408326SSeung-Woo Kim 	DRM_DEBUG_KMS(#reg_id " = %08x\n", \
213d8408326SSeung-Woo Kim 		(u32) readl(ctx->mixer_res.vp_regs + reg_id)); \
214d8408326SSeung-Woo Kim } while (0)
215d8408326SSeung-Woo Kim 
216d8408326SSeung-Woo Kim 	DUMPREG(VP_ENABLE);
217d8408326SSeung-Woo Kim 	DUMPREG(VP_SRESET);
218d8408326SSeung-Woo Kim 	DUMPREG(VP_SHADOW_UPDATE);
219d8408326SSeung-Woo Kim 	DUMPREG(VP_FIELD_ID);
220d8408326SSeung-Woo Kim 	DUMPREG(VP_MODE);
221d8408326SSeung-Woo Kim 	DUMPREG(VP_IMG_SIZE_Y);
222d8408326SSeung-Woo Kim 	DUMPREG(VP_IMG_SIZE_C);
223d8408326SSeung-Woo Kim 	DUMPREG(VP_PER_RATE_CTRL);
224d8408326SSeung-Woo Kim 	DUMPREG(VP_TOP_Y_PTR);
225d8408326SSeung-Woo Kim 	DUMPREG(VP_BOT_Y_PTR);
226d8408326SSeung-Woo Kim 	DUMPREG(VP_TOP_C_PTR);
227d8408326SSeung-Woo Kim 	DUMPREG(VP_BOT_C_PTR);
228d8408326SSeung-Woo Kim 	DUMPREG(VP_ENDIAN_MODE);
229d8408326SSeung-Woo Kim 	DUMPREG(VP_SRC_H_POSITION);
230d8408326SSeung-Woo Kim 	DUMPREG(VP_SRC_V_POSITION);
231d8408326SSeung-Woo Kim 	DUMPREG(VP_SRC_WIDTH);
232d8408326SSeung-Woo Kim 	DUMPREG(VP_SRC_HEIGHT);
233d8408326SSeung-Woo Kim 	DUMPREG(VP_DST_H_POSITION);
234d8408326SSeung-Woo Kim 	DUMPREG(VP_DST_V_POSITION);
235d8408326SSeung-Woo Kim 	DUMPREG(VP_DST_WIDTH);
236d8408326SSeung-Woo Kim 	DUMPREG(VP_DST_HEIGHT);
237d8408326SSeung-Woo Kim 	DUMPREG(VP_H_RATIO);
238d8408326SSeung-Woo Kim 	DUMPREG(VP_V_RATIO);
239d8408326SSeung-Woo Kim 
240d8408326SSeung-Woo Kim #undef DUMPREG
241d8408326SSeung-Woo Kim }
242d8408326SSeung-Woo Kim 
243d8408326SSeung-Woo Kim static inline void vp_filter_set(struct mixer_resources *res,
244d8408326SSeung-Woo Kim 		int reg_id, const u8 *data, unsigned int size)
245d8408326SSeung-Woo Kim {
246d8408326SSeung-Woo Kim 	/* assure 4-byte align */
247d8408326SSeung-Woo Kim 	BUG_ON(size & 3);
248d8408326SSeung-Woo Kim 	for (; size; size -= 4, reg_id += 4, data += 4) {
249d8408326SSeung-Woo Kim 		u32 val = (data[0] << 24) |  (data[1] << 16) |
250d8408326SSeung-Woo Kim 			(data[2] << 8) | data[3];
251d8408326SSeung-Woo Kim 		vp_reg_write(res, reg_id, val);
252d8408326SSeung-Woo Kim 	}
253d8408326SSeung-Woo Kim }
254d8408326SSeung-Woo Kim 
255d8408326SSeung-Woo Kim static void vp_default_filter(struct mixer_resources *res)
256d8408326SSeung-Woo Kim {
257d8408326SSeung-Woo Kim 	vp_filter_set(res, VP_POLY8_Y0_LL,
258e25e1b66SSachin Kamat 		filter_y_horiz_tap8, sizeof(filter_y_horiz_tap8));
259d8408326SSeung-Woo Kim 	vp_filter_set(res, VP_POLY4_Y0_LL,
260e25e1b66SSachin Kamat 		filter_y_vert_tap4, sizeof(filter_y_vert_tap4));
261d8408326SSeung-Woo Kim 	vp_filter_set(res, VP_POLY4_C0_LL,
262e25e1b66SSachin Kamat 		filter_cr_horiz_tap4, sizeof(filter_cr_horiz_tap4));
263d8408326SSeung-Woo Kim }
264d8408326SSeung-Woo Kim 
265d8408326SSeung-Woo Kim static void mixer_vsync_set_update(struct mixer_context *ctx, bool enable)
266d8408326SSeung-Woo Kim {
267d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
268d8408326SSeung-Woo Kim 
269d8408326SSeung-Woo Kim 	/* block update on vsync */
270d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_STATUS, enable ?
271d8408326SSeung-Woo Kim 			MXR_STATUS_SYNC_ENABLE : 0, MXR_STATUS_SYNC_ENABLE);
272d8408326SSeung-Woo Kim 
2731b8e5747SRahul Sharma 	if (ctx->vp_enabled)
274d8408326SSeung-Woo Kim 		vp_reg_write(res, VP_SHADOW_UPDATE, enable ?
275d8408326SSeung-Woo Kim 			VP_SHADOW_UPDATE_ENABLE : 0);
276d8408326SSeung-Woo Kim }
277d8408326SSeung-Woo Kim 
278d8408326SSeung-Woo Kim static void mixer_cfg_scan(struct mixer_context *ctx, unsigned int height)
279d8408326SSeung-Woo Kim {
280d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
281d8408326SSeung-Woo Kim 	u32 val;
282d8408326SSeung-Woo Kim 
283d8408326SSeung-Woo Kim 	/* choosing between interlace and progressive mode */
284d8408326SSeung-Woo Kim 	val = (ctx->interlace ? MXR_CFG_SCAN_INTERLACE :
285d8408326SSeung-Woo Kim 				MXR_CFG_SCAN_PROGRASSIVE);
286d8408326SSeung-Woo Kim 
287def5e095SRahul Sharma 	if (ctx->mxr_ver != MXR_VER_128_0_0_184) {
288def5e095SRahul Sharma 		/* choosing between proper HD and SD mode */
28929630743SRahul Sharma 		if (height <= 480)
290d8408326SSeung-Woo Kim 			val |= MXR_CFG_SCAN_NTSC | MXR_CFG_SCAN_SD;
29129630743SRahul Sharma 		else if (height <= 576)
292d8408326SSeung-Woo Kim 			val |= MXR_CFG_SCAN_PAL | MXR_CFG_SCAN_SD;
29329630743SRahul Sharma 		else if (height <= 720)
294d8408326SSeung-Woo Kim 			val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD;
29529630743SRahul Sharma 		else if (height <= 1080)
296d8408326SSeung-Woo Kim 			val |= MXR_CFG_SCAN_HD_1080 | MXR_CFG_SCAN_HD;
297d8408326SSeung-Woo Kim 		else
298d8408326SSeung-Woo Kim 			val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD;
299def5e095SRahul Sharma 	}
300d8408326SSeung-Woo Kim 
301d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_SCAN_MASK);
302d8408326SSeung-Woo Kim }
303d8408326SSeung-Woo Kim 
304d8408326SSeung-Woo Kim static void mixer_cfg_rgb_fmt(struct mixer_context *ctx, unsigned int height)
305d8408326SSeung-Woo Kim {
306d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
307d8408326SSeung-Woo Kim 	u32 val;
308d8408326SSeung-Woo Kim 
309d8408326SSeung-Woo Kim 	if (height == 480) {
310d8408326SSeung-Woo Kim 		val = MXR_CFG_RGB601_0_255;
311d8408326SSeung-Woo Kim 	} else if (height == 576) {
312d8408326SSeung-Woo Kim 		val = MXR_CFG_RGB601_0_255;
313d8408326SSeung-Woo Kim 	} else if (height == 720) {
314d8408326SSeung-Woo Kim 		val = MXR_CFG_RGB709_16_235;
315d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_Y,
316d8408326SSeung-Woo Kim 				(1 << 30) | (94 << 20) | (314 << 10) |
317d8408326SSeung-Woo Kim 				(32 << 0));
318d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_CB,
319d8408326SSeung-Woo Kim 				(972 << 20) | (851 << 10) | (225 << 0));
320d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_CR,
321d8408326SSeung-Woo Kim 				(225 << 20) | (820 << 10) | (1004 << 0));
322d8408326SSeung-Woo Kim 	} else if (height == 1080) {
323d8408326SSeung-Woo Kim 		val = MXR_CFG_RGB709_16_235;
324d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_Y,
325d8408326SSeung-Woo Kim 				(1 << 30) | (94 << 20) | (314 << 10) |
326d8408326SSeung-Woo Kim 				(32 << 0));
327d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_CB,
328d8408326SSeung-Woo Kim 				(972 << 20) | (851 << 10) | (225 << 0));
329d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_CR,
330d8408326SSeung-Woo Kim 				(225 << 20) | (820 << 10) | (1004 << 0));
331d8408326SSeung-Woo Kim 	} else {
332d8408326SSeung-Woo Kim 		val = MXR_CFG_RGB709_16_235;
333d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_Y,
334d8408326SSeung-Woo Kim 				(1 << 30) | (94 << 20) | (314 << 10) |
335d8408326SSeung-Woo Kim 				(32 << 0));
336d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_CB,
337d8408326SSeung-Woo Kim 				(972 << 20) | (851 << 10) | (225 << 0));
338d8408326SSeung-Woo Kim 		mixer_reg_write(res, MXR_CM_COEFF_CR,
339d8408326SSeung-Woo Kim 				(225 << 20) | (820 << 10) | (1004 << 0));
340d8408326SSeung-Woo Kim 	}
341d8408326SSeung-Woo Kim 
342d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_RGB_FMT_MASK);
343d8408326SSeung-Woo Kim }
344d8408326SSeung-Woo Kim 
345d8408326SSeung-Woo Kim static void mixer_cfg_layer(struct mixer_context *ctx, int win, bool enable)
346d8408326SSeung-Woo Kim {
347d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
348d8408326SSeung-Woo Kim 	u32 val = enable ? ~0 : 0;
349d8408326SSeung-Woo Kim 
350d8408326SSeung-Woo Kim 	switch (win) {
351d8408326SSeung-Woo Kim 	case 0:
352d8408326SSeung-Woo Kim 		mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP0_ENABLE);
353d8408326SSeung-Woo Kim 		break;
354d8408326SSeung-Woo Kim 	case 1:
355d8408326SSeung-Woo Kim 		mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP1_ENABLE);
356d8408326SSeung-Woo Kim 		break;
357d8408326SSeung-Woo Kim 	case 2:
3581b8e5747SRahul Sharma 		if (ctx->vp_enabled) {
359d8408326SSeung-Woo Kim 			vp_reg_writemask(res, VP_ENABLE, val, VP_ENABLE_ON);
3601b8e5747SRahul Sharma 			mixer_reg_writemask(res, MXR_CFG, val,
3611b8e5747SRahul Sharma 				MXR_CFG_VP_ENABLE);
3621b8e5747SRahul Sharma 		}
363d8408326SSeung-Woo Kim 		break;
364d8408326SSeung-Woo Kim 	}
365d8408326SSeung-Woo Kim }
366d8408326SSeung-Woo Kim 
367d8408326SSeung-Woo Kim static void mixer_run(struct mixer_context *ctx)
368d8408326SSeung-Woo Kim {
369d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
370d8408326SSeung-Woo Kim 
371d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_STATUS, ~0, MXR_STATUS_REG_RUN);
372d8408326SSeung-Woo Kim 
373d8408326SSeung-Woo Kim 	mixer_regs_dump(ctx);
374d8408326SSeung-Woo Kim }
375d8408326SSeung-Woo Kim 
376d8408326SSeung-Woo Kim static void vp_video_buffer(struct mixer_context *ctx, int win)
377d8408326SSeung-Woo Kim {
378d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
379d8408326SSeung-Woo Kim 	unsigned long flags;
380d8408326SSeung-Woo Kim 	struct hdmi_win_data *win_data;
381d8408326SSeung-Woo Kim 	unsigned int x_ratio, y_ratio;
382782953ecSYoungJun Cho 	unsigned int buf_num = 1;
383d8408326SSeung-Woo Kim 	dma_addr_t luma_addr[2], chroma_addr[2];
384d8408326SSeung-Woo Kim 	bool tiled_mode = false;
385d8408326SSeung-Woo Kim 	bool crcb_mode = false;
386d8408326SSeung-Woo Kim 	u32 val;
387d8408326SSeung-Woo Kim 
388d8408326SSeung-Woo Kim 	win_data = &ctx->win_data[win];
389d8408326SSeung-Woo Kim 
390d8408326SSeung-Woo Kim 	switch (win_data->pixel_format) {
391d8408326SSeung-Woo Kim 	case DRM_FORMAT_NV12MT:
392d8408326SSeung-Woo Kim 		tiled_mode = true;
393363b06aaSVille Syrjälä 	case DRM_FORMAT_NV12:
394d8408326SSeung-Woo Kim 		crcb_mode = false;
395d8408326SSeung-Woo Kim 		buf_num = 2;
396d8408326SSeung-Woo Kim 		break;
397d8408326SSeung-Woo Kim 	/* TODO: single buffer format NV12, NV21 */
398d8408326SSeung-Woo Kim 	default:
399d8408326SSeung-Woo Kim 		/* ignore pixel format at disable time */
400d8408326SSeung-Woo Kim 		if (!win_data->dma_addr)
401d8408326SSeung-Woo Kim 			break;
402d8408326SSeung-Woo Kim 
403d8408326SSeung-Woo Kim 		DRM_ERROR("pixel format for vp is wrong [%d].\n",
404d8408326SSeung-Woo Kim 				win_data->pixel_format);
405d8408326SSeung-Woo Kim 		return;
406d8408326SSeung-Woo Kim 	}
407d8408326SSeung-Woo Kim 
408d8408326SSeung-Woo Kim 	/* scaling feature: (src << 16) / dst */
4098dcb96b6SSeung-Woo Kim 	x_ratio = (win_data->src_width << 16) / win_data->crtc_width;
4108dcb96b6SSeung-Woo Kim 	y_ratio = (win_data->src_height << 16) / win_data->crtc_height;
411d8408326SSeung-Woo Kim 
412d8408326SSeung-Woo Kim 	if (buf_num == 2) {
413d8408326SSeung-Woo Kim 		luma_addr[0] = win_data->dma_addr;
414d8408326SSeung-Woo Kim 		chroma_addr[0] = win_data->chroma_dma_addr;
415d8408326SSeung-Woo Kim 	} else {
416d8408326SSeung-Woo Kim 		luma_addr[0] = win_data->dma_addr;
417d8408326SSeung-Woo Kim 		chroma_addr[0] = win_data->dma_addr
4188dcb96b6SSeung-Woo Kim 			+ (win_data->fb_width * win_data->fb_height);
419d8408326SSeung-Woo Kim 	}
420d8408326SSeung-Woo Kim 
421d8408326SSeung-Woo Kim 	if (win_data->scan_flags & DRM_MODE_FLAG_INTERLACE) {
422d8408326SSeung-Woo Kim 		ctx->interlace = true;
423d8408326SSeung-Woo Kim 		if (tiled_mode) {
424d8408326SSeung-Woo Kim 			luma_addr[1] = luma_addr[0] + 0x40;
425d8408326SSeung-Woo Kim 			chroma_addr[1] = chroma_addr[0] + 0x40;
426d8408326SSeung-Woo Kim 		} else {
4278dcb96b6SSeung-Woo Kim 			luma_addr[1] = luma_addr[0] + win_data->fb_width;
4288dcb96b6SSeung-Woo Kim 			chroma_addr[1] = chroma_addr[0] + win_data->fb_width;
429d8408326SSeung-Woo Kim 		}
430d8408326SSeung-Woo Kim 	} else {
431d8408326SSeung-Woo Kim 		ctx->interlace = false;
432d8408326SSeung-Woo Kim 		luma_addr[1] = 0;
433d8408326SSeung-Woo Kim 		chroma_addr[1] = 0;
434d8408326SSeung-Woo Kim 	}
435d8408326SSeung-Woo Kim 
436d8408326SSeung-Woo Kim 	spin_lock_irqsave(&res->reg_slock, flags);
437d8408326SSeung-Woo Kim 	mixer_vsync_set_update(ctx, false);
438d8408326SSeung-Woo Kim 
439d8408326SSeung-Woo Kim 	/* interlace or progressive scan mode */
440d8408326SSeung-Woo Kim 	val = (ctx->interlace ? ~0 : 0);
441d8408326SSeung-Woo Kim 	vp_reg_writemask(res, VP_MODE, val, VP_MODE_LINE_SKIP);
442d8408326SSeung-Woo Kim 
443d8408326SSeung-Woo Kim 	/* setup format */
444d8408326SSeung-Woo Kim 	val = (crcb_mode ? VP_MODE_NV21 : VP_MODE_NV12);
445d8408326SSeung-Woo Kim 	val |= (tiled_mode ? VP_MODE_MEM_TILED : VP_MODE_MEM_LINEAR);
446d8408326SSeung-Woo Kim 	vp_reg_writemask(res, VP_MODE, val, VP_MODE_FMT_MASK);
447d8408326SSeung-Woo Kim 
448d8408326SSeung-Woo Kim 	/* setting size of input image */
4498dcb96b6SSeung-Woo Kim 	vp_reg_write(res, VP_IMG_SIZE_Y, VP_IMG_HSIZE(win_data->fb_width) |
4508dcb96b6SSeung-Woo Kim 		VP_IMG_VSIZE(win_data->fb_height));
451d8408326SSeung-Woo Kim 	/* chroma height has to reduced by 2 to avoid chroma distorions */
4528dcb96b6SSeung-Woo Kim 	vp_reg_write(res, VP_IMG_SIZE_C, VP_IMG_HSIZE(win_data->fb_width) |
4538dcb96b6SSeung-Woo Kim 		VP_IMG_VSIZE(win_data->fb_height / 2));
454d8408326SSeung-Woo Kim 
4558dcb96b6SSeung-Woo Kim 	vp_reg_write(res, VP_SRC_WIDTH, win_data->src_width);
4568dcb96b6SSeung-Woo Kim 	vp_reg_write(res, VP_SRC_HEIGHT, win_data->src_height);
457d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_SRC_H_POSITION,
4588dcb96b6SSeung-Woo Kim 			VP_SRC_H_POSITION_VAL(win_data->fb_x));
4598dcb96b6SSeung-Woo Kim 	vp_reg_write(res, VP_SRC_V_POSITION, win_data->fb_y);
460d8408326SSeung-Woo Kim 
4618dcb96b6SSeung-Woo Kim 	vp_reg_write(res, VP_DST_WIDTH, win_data->crtc_width);
4628dcb96b6SSeung-Woo Kim 	vp_reg_write(res, VP_DST_H_POSITION, win_data->crtc_x);
463d8408326SSeung-Woo Kim 	if (ctx->interlace) {
4648dcb96b6SSeung-Woo Kim 		vp_reg_write(res, VP_DST_HEIGHT, win_data->crtc_height / 2);
4658dcb96b6SSeung-Woo Kim 		vp_reg_write(res, VP_DST_V_POSITION, win_data->crtc_y / 2);
466d8408326SSeung-Woo Kim 	} else {
4678dcb96b6SSeung-Woo Kim 		vp_reg_write(res, VP_DST_HEIGHT, win_data->crtc_height);
4688dcb96b6SSeung-Woo Kim 		vp_reg_write(res, VP_DST_V_POSITION, win_data->crtc_y);
469d8408326SSeung-Woo Kim 	}
470d8408326SSeung-Woo Kim 
471d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_H_RATIO, x_ratio);
472d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_V_RATIO, y_ratio);
473d8408326SSeung-Woo Kim 
474d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_ENDIAN_MODE, VP_ENDIAN_MODE_LITTLE);
475d8408326SSeung-Woo Kim 
476d8408326SSeung-Woo Kim 	/* set buffer address to vp */
477d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_TOP_Y_PTR, luma_addr[0]);
478d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_BOT_Y_PTR, luma_addr[1]);
479d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_TOP_C_PTR, chroma_addr[0]);
480d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_BOT_C_PTR, chroma_addr[1]);
481d8408326SSeung-Woo Kim 
4828dcb96b6SSeung-Woo Kim 	mixer_cfg_scan(ctx, win_data->mode_height);
4838dcb96b6SSeung-Woo Kim 	mixer_cfg_rgb_fmt(ctx, win_data->mode_height);
484d8408326SSeung-Woo Kim 	mixer_cfg_layer(ctx, win, true);
485d8408326SSeung-Woo Kim 	mixer_run(ctx);
486d8408326SSeung-Woo Kim 
487d8408326SSeung-Woo Kim 	mixer_vsync_set_update(ctx, true);
488d8408326SSeung-Woo Kim 	spin_unlock_irqrestore(&res->reg_slock, flags);
489d8408326SSeung-Woo Kim 
490d8408326SSeung-Woo Kim 	vp_regs_dump(ctx);
491d8408326SSeung-Woo Kim }
492d8408326SSeung-Woo Kim 
493aaf8b49eSRahul Sharma static void mixer_layer_update(struct mixer_context *ctx)
494aaf8b49eSRahul Sharma {
495aaf8b49eSRahul Sharma 	struct mixer_resources *res = &ctx->mixer_res;
496aaf8b49eSRahul Sharma 	u32 val;
497aaf8b49eSRahul Sharma 
498aaf8b49eSRahul Sharma 	val = mixer_reg_read(res, MXR_CFG);
499aaf8b49eSRahul Sharma 
500aaf8b49eSRahul Sharma 	/* allow one update per vsync only */
501aaf8b49eSRahul Sharma 	if (!(val & MXR_CFG_LAYER_UPDATE_COUNT_MASK))
502aaf8b49eSRahul Sharma 		mixer_reg_writemask(res, MXR_CFG, ~0, MXR_CFG_LAYER_UPDATE);
503aaf8b49eSRahul Sharma }
504aaf8b49eSRahul Sharma 
505d8408326SSeung-Woo Kim static void mixer_graph_buffer(struct mixer_context *ctx, int win)
506d8408326SSeung-Woo Kim {
507d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
508d8408326SSeung-Woo Kim 	unsigned long flags;
509d8408326SSeung-Woo Kim 	struct hdmi_win_data *win_data;
510d8408326SSeung-Woo Kim 	unsigned int x_ratio, y_ratio;
511d8408326SSeung-Woo Kim 	unsigned int src_x_offset, src_y_offset, dst_x_offset, dst_y_offset;
512d8408326SSeung-Woo Kim 	dma_addr_t dma_addr;
513d8408326SSeung-Woo Kim 	unsigned int fmt;
514d8408326SSeung-Woo Kim 	u32 val;
515d8408326SSeung-Woo Kim 
516d8408326SSeung-Woo Kim 	win_data = &ctx->win_data[win];
517d8408326SSeung-Woo Kim 
518d8408326SSeung-Woo Kim 	#define RGB565 4
519d8408326SSeung-Woo Kim 	#define ARGB1555 5
520d8408326SSeung-Woo Kim 	#define ARGB4444 6
521d8408326SSeung-Woo Kim 	#define ARGB8888 7
522d8408326SSeung-Woo Kim 
523d8408326SSeung-Woo Kim 	switch (win_data->bpp) {
524d8408326SSeung-Woo Kim 	case 16:
525d8408326SSeung-Woo Kim 		fmt = ARGB4444;
526d8408326SSeung-Woo Kim 		break;
527d8408326SSeung-Woo Kim 	case 32:
528d8408326SSeung-Woo Kim 		fmt = ARGB8888;
529d8408326SSeung-Woo Kim 		break;
530d8408326SSeung-Woo Kim 	default:
531d8408326SSeung-Woo Kim 		fmt = ARGB8888;
532d8408326SSeung-Woo Kim 	}
533d8408326SSeung-Woo Kim 
534d8408326SSeung-Woo Kim 	/* 2x scaling feature */
535d8408326SSeung-Woo Kim 	x_ratio = 0;
536d8408326SSeung-Woo Kim 	y_ratio = 0;
537d8408326SSeung-Woo Kim 
538d8408326SSeung-Woo Kim 	dst_x_offset = win_data->crtc_x;
539d8408326SSeung-Woo Kim 	dst_y_offset = win_data->crtc_y;
540d8408326SSeung-Woo Kim 
541d8408326SSeung-Woo Kim 	/* converting dma address base and source offset */
5428dcb96b6SSeung-Woo Kim 	dma_addr = win_data->dma_addr
5438dcb96b6SSeung-Woo Kim 		+ (win_data->fb_x * win_data->bpp >> 3)
5448dcb96b6SSeung-Woo Kim 		+ (win_data->fb_y * win_data->fb_width * win_data->bpp >> 3);
545d8408326SSeung-Woo Kim 	src_x_offset = 0;
546d8408326SSeung-Woo Kim 	src_y_offset = 0;
547d8408326SSeung-Woo Kim 
548d8408326SSeung-Woo Kim 	if (win_data->scan_flags & DRM_MODE_FLAG_INTERLACE)
549d8408326SSeung-Woo Kim 		ctx->interlace = true;
550d8408326SSeung-Woo Kim 	else
551d8408326SSeung-Woo Kim 		ctx->interlace = false;
552d8408326SSeung-Woo Kim 
553d8408326SSeung-Woo Kim 	spin_lock_irqsave(&res->reg_slock, flags);
554d8408326SSeung-Woo Kim 	mixer_vsync_set_update(ctx, false);
555d8408326SSeung-Woo Kim 
556d8408326SSeung-Woo Kim 	/* setup format */
557d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_GRAPHIC_CFG(win),
558d8408326SSeung-Woo Kim 		MXR_GRP_CFG_FORMAT_VAL(fmt), MXR_GRP_CFG_FORMAT_MASK);
559d8408326SSeung-Woo Kim 
560d8408326SSeung-Woo Kim 	/* setup geometry */
5618dcb96b6SSeung-Woo Kim 	mixer_reg_write(res, MXR_GRAPHIC_SPAN(win), win_data->fb_width);
562d8408326SSeung-Woo Kim 
563def5e095SRahul Sharma 	/* setup display size */
564def5e095SRahul Sharma 	if (ctx->mxr_ver == MXR_VER_128_0_0_184 &&
565def5e095SRahul Sharma 		win == MIXER_DEFAULT_WIN) {
566def5e095SRahul Sharma 		val  = MXR_MXR_RES_HEIGHT(win_data->fb_height);
567def5e095SRahul Sharma 		val |= MXR_MXR_RES_WIDTH(win_data->fb_width);
568def5e095SRahul Sharma 		mixer_reg_write(res, MXR_RESOLUTION, val);
569def5e095SRahul Sharma 	}
570def5e095SRahul Sharma 
5718dcb96b6SSeung-Woo Kim 	val  = MXR_GRP_WH_WIDTH(win_data->crtc_width);
5728dcb96b6SSeung-Woo Kim 	val |= MXR_GRP_WH_HEIGHT(win_data->crtc_height);
573d8408326SSeung-Woo Kim 	val |= MXR_GRP_WH_H_SCALE(x_ratio);
574d8408326SSeung-Woo Kim 	val |= MXR_GRP_WH_V_SCALE(y_ratio);
575d8408326SSeung-Woo Kim 	mixer_reg_write(res, MXR_GRAPHIC_WH(win), val);
576d8408326SSeung-Woo Kim 
577d8408326SSeung-Woo Kim 	/* setup offsets in source image */
578d8408326SSeung-Woo Kim 	val  = MXR_GRP_SXY_SX(src_x_offset);
579d8408326SSeung-Woo Kim 	val |= MXR_GRP_SXY_SY(src_y_offset);
580d8408326SSeung-Woo Kim 	mixer_reg_write(res, MXR_GRAPHIC_SXY(win), val);
581d8408326SSeung-Woo Kim 
582d8408326SSeung-Woo Kim 	/* setup offsets in display image */
583d8408326SSeung-Woo Kim 	val  = MXR_GRP_DXY_DX(dst_x_offset);
584d8408326SSeung-Woo Kim 	val |= MXR_GRP_DXY_DY(dst_y_offset);
585d8408326SSeung-Woo Kim 	mixer_reg_write(res, MXR_GRAPHIC_DXY(win), val);
586d8408326SSeung-Woo Kim 
587d8408326SSeung-Woo Kim 	/* set buffer address to mixer */
588d8408326SSeung-Woo Kim 	mixer_reg_write(res, MXR_GRAPHIC_BASE(win), dma_addr);
589d8408326SSeung-Woo Kim 
5908dcb96b6SSeung-Woo Kim 	mixer_cfg_scan(ctx, win_data->mode_height);
5918dcb96b6SSeung-Woo Kim 	mixer_cfg_rgb_fmt(ctx, win_data->mode_height);
592d8408326SSeung-Woo Kim 	mixer_cfg_layer(ctx, win, true);
593aaf8b49eSRahul Sharma 
594aaf8b49eSRahul Sharma 	/* layer update mandatory for mixer 16.0.33.0 */
595def5e095SRahul Sharma 	if (ctx->mxr_ver == MXR_VER_16_0_33_0 ||
596def5e095SRahul Sharma 		ctx->mxr_ver == MXR_VER_128_0_0_184)
597aaf8b49eSRahul Sharma 		mixer_layer_update(ctx);
598aaf8b49eSRahul Sharma 
599d8408326SSeung-Woo Kim 	mixer_run(ctx);
600d8408326SSeung-Woo Kim 
601d8408326SSeung-Woo Kim 	mixer_vsync_set_update(ctx, true);
602d8408326SSeung-Woo Kim 	spin_unlock_irqrestore(&res->reg_slock, flags);
603d8408326SSeung-Woo Kim }
604d8408326SSeung-Woo Kim 
605d8408326SSeung-Woo Kim static void vp_win_reset(struct mixer_context *ctx)
606d8408326SSeung-Woo Kim {
607d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
608d8408326SSeung-Woo Kim 	int tries = 100;
609d8408326SSeung-Woo Kim 
610d8408326SSeung-Woo Kim 	vp_reg_write(res, VP_SRESET, VP_SRESET_PROCESSING);
611d8408326SSeung-Woo Kim 	for (tries = 100; tries; --tries) {
612d8408326SSeung-Woo Kim 		/* waiting until VP_SRESET_PROCESSING is 0 */
613d8408326SSeung-Woo Kim 		if (~vp_reg_read(res, VP_SRESET) & VP_SRESET_PROCESSING)
614d8408326SSeung-Woo Kim 			break;
61509760ea3SSean Paul 		usleep_range(10000, 12000);
616d8408326SSeung-Woo Kim 	}
617d8408326SSeung-Woo Kim 	WARN(tries == 0, "failed to reset Video Processor\n");
618d8408326SSeung-Woo Kim }
619d8408326SSeung-Woo Kim 
620cf8fc4f1SJoonyoung Shim static void mixer_win_reset(struct mixer_context *ctx)
621cf8fc4f1SJoonyoung Shim {
622cf8fc4f1SJoonyoung Shim 	struct mixer_resources *res = &ctx->mixer_res;
623cf8fc4f1SJoonyoung Shim 	unsigned long flags;
624cf8fc4f1SJoonyoung Shim 	u32 val; /* value stored to register */
625cf8fc4f1SJoonyoung Shim 
626cf8fc4f1SJoonyoung Shim 	spin_lock_irqsave(&res->reg_slock, flags);
627cf8fc4f1SJoonyoung Shim 	mixer_vsync_set_update(ctx, false);
628cf8fc4f1SJoonyoung Shim 
629cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_CFG, MXR_CFG_DST_HDMI, MXR_CFG_DST_MASK);
630cf8fc4f1SJoonyoung Shim 
631cf8fc4f1SJoonyoung Shim 	/* set output in RGB888 mode */
632cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_CFG, MXR_CFG_OUT_RGB888, MXR_CFG_OUT_MASK);
633cf8fc4f1SJoonyoung Shim 
634cf8fc4f1SJoonyoung Shim 	/* 16 beat burst in DMA */
635cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_STATUS, MXR_STATUS_16_BURST,
636cf8fc4f1SJoonyoung Shim 		MXR_STATUS_BURST_MASK);
637cf8fc4f1SJoonyoung Shim 
638cf8fc4f1SJoonyoung Shim 	/* setting default layer priority: layer1 > layer0 > video
639cf8fc4f1SJoonyoung Shim 	 * because typical usage scenario would be
640cf8fc4f1SJoonyoung Shim 	 * layer1 - OSD
641cf8fc4f1SJoonyoung Shim 	 * layer0 - framebuffer
642cf8fc4f1SJoonyoung Shim 	 * video - video overlay
643cf8fc4f1SJoonyoung Shim 	 */
644cf8fc4f1SJoonyoung Shim 	val = MXR_LAYER_CFG_GRP1_VAL(3);
645cf8fc4f1SJoonyoung Shim 	val |= MXR_LAYER_CFG_GRP0_VAL(2);
6461b8e5747SRahul Sharma 	if (ctx->vp_enabled)
647cf8fc4f1SJoonyoung Shim 		val |= MXR_LAYER_CFG_VP_VAL(1);
648cf8fc4f1SJoonyoung Shim 	mixer_reg_write(res, MXR_LAYER_CFG, val);
649cf8fc4f1SJoonyoung Shim 
650cf8fc4f1SJoonyoung Shim 	/* setting background color */
651cf8fc4f1SJoonyoung Shim 	mixer_reg_write(res, MXR_BG_COLOR0, 0x008080);
652cf8fc4f1SJoonyoung Shim 	mixer_reg_write(res, MXR_BG_COLOR1, 0x008080);
653cf8fc4f1SJoonyoung Shim 	mixer_reg_write(res, MXR_BG_COLOR2, 0x008080);
654cf8fc4f1SJoonyoung Shim 
655cf8fc4f1SJoonyoung Shim 	/* setting graphical layers */
656cf8fc4f1SJoonyoung Shim 	val  = MXR_GRP_CFG_COLOR_KEY_DISABLE; /* no blank key */
657cf8fc4f1SJoonyoung Shim 	val |= MXR_GRP_CFG_WIN_BLEND_EN;
658cf8fc4f1SJoonyoung Shim 	val |= MXR_GRP_CFG_ALPHA_VAL(0xff); /* non-transparent alpha */
659cf8fc4f1SJoonyoung Shim 
6600377f4edSSean Paul 	/* Don't blend layer 0 onto the mixer background */
661cf8fc4f1SJoonyoung Shim 	mixer_reg_write(res, MXR_GRAPHIC_CFG(0), val);
6620377f4edSSean Paul 
6630377f4edSSean Paul 	/* Blend layer 1 into layer 0 */
6640377f4edSSean Paul 	val |= MXR_GRP_CFG_BLEND_PRE_MUL;
6650377f4edSSean Paul 	val |= MXR_GRP_CFG_PIXEL_BLEND_EN;
666cf8fc4f1SJoonyoung Shim 	mixer_reg_write(res, MXR_GRAPHIC_CFG(1), val);
667cf8fc4f1SJoonyoung Shim 
6685736603bSSeung-Woo Kim 	/* setting video layers */
6695736603bSSeung-Woo Kim 	val = MXR_GRP_CFG_ALPHA_VAL(0);
6705736603bSSeung-Woo Kim 	mixer_reg_write(res, MXR_VIDEO_CFG, val);
6715736603bSSeung-Woo Kim 
6721b8e5747SRahul Sharma 	if (ctx->vp_enabled) {
673cf8fc4f1SJoonyoung Shim 		/* configuration of Video Processor Registers */
674cf8fc4f1SJoonyoung Shim 		vp_win_reset(ctx);
675cf8fc4f1SJoonyoung Shim 		vp_default_filter(res);
6761b8e5747SRahul Sharma 	}
677cf8fc4f1SJoonyoung Shim 
678cf8fc4f1SJoonyoung Shim 	/* disable all layers */
679cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP0_ENABLE);
680cf8fc4f1SJoonyoung Shim 	mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP1_ENABLE);
6811b8e5747SRahul Sharma 	if (ctx->vp_enabled)
682cf8fc4f1SJoonyoung Shim 		mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_VP_ENABLE);
683cf8fc4f1SJoonyoung Shim 
684cf8fc4f1SJoonyoung Shim 	mixer_vsync_set_update(ctx, true);
685cf8fc4f1SJoonyoung Shim 	spin_unlock_irqrestore(&res->reg_slock, flags);
686cf8fc4f1SJoonyoung Shim }
687cf8fc4f1SJoonyoung Shim 
6881055b39fSInki Dae static int mixer_iommu_on(void *ctx, bool enable)
6891055b39fSInki Dae {
6901055b39fSInki Dae 	struct exynos_drm_hdmi_context *drm_hdmi_ctx;
6911055b39fSInki Dae 	struct mixer_context *mdata = ctx;
6921055b39fSInki Dae 	struct drm_device *drm_dev;
6931055b39fSInki Dae 
6941055b39fSInki Dae 	drm_hdmi_ctx = mdata->parent_ctx;
6951055b39fSInki Dae 	drm_dev = drm_hdmi_ctx->drm_dev;
6961055b39fSInki Dae 
6971055b39fSInki Dae 	if (is_drm_iommu_supported(drm_dev)) {
6981055b39fSInki Dae 		if (enable)
6991055b39fSInki Dae 			return drm_iommu_attach_device(drm_dev, mdata->dev);
7001055b39fSInki Dae 
7011055b39fSInki Dae 		drm_iommu_detach_device(drm_dev, mdata->dev);
7021055b39fSInki Dae 	}
7031055b39fSInki Dae 	return 0;
7041055b39fSInki Dae }
7051055b39fSInki Dae 
706d8408326SSeung-Woo Kim static int mixer_enable_vblank(void *ctx, int pipe)
707d8408326SSeung-Woo Kim {
708d8408326SSeung-Woo Kim 	struct mixer_context *mixer_ctx = ctx;
709d8408326SSeung-Woo Kim 	struct mixer_resources *res = &mixer_ctx->mixer_res;
710d8408326SSeung-Woo Kim 
711d8408326SSeung-Woo Kim 	mixer_ctx->pipe = pipe;
712d8408326SSeung-Woo Kim 
713d8408326SSeung-Woo Kim 	/* enable vsync interrupt */
714d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_INT_EN, MXR_INT_EN_VSYNC,
715d8408326SSeung-Woo Kim 			MXR_INT_EN_VSYNC);
716d8408326SSeung-Woo Kim 
717d8408326SSeung-Woo Kim 	return 0;
718d8408326SSeung-Woo Kim }
719d8408326SSeung-Woo Kim 
720d8408326SSeung-Woo Kim static void mixer_disable_vblank(void *ctx)
721d8408326SSeung-Woo Kim {
722d8408326SSeung-Woo Kim 	struct mixer_context *mixer_ctx = ctx;
723d8408326SSeung-Woo Kim 	struct mixer_resources *res = &mixer_ctx->mixer_res;
724d8408326SSeung-Woo Kim 
725d8408326SSeung-Woo Kim 	/* disable vsync interrupt */
726d8408326SSeung-Woo Kim 	mixer_reg_writemask(res, MXR_INT_EN, 0, MXR_INT_EN_VSYNC);
727d8408326SSeung-Woo Kim }
728d8408326SSeung-Woo Kim 
729d8408326SSeung-Woo Kim static void mixer_win_mode_set(void *ctx,
730d8408326SSeung-Woo Kim 			      struct exynos_drm_overlay *overlay)
731d8408326SSeung-Woo Kim {
732d8408326SSeung-Woo Kim 	struct mixer_context *mixer_ctx = ctx;
733d8408326SSeung-Woo Kim 	struct hdmi_win_data *win_data;
734d8408326SSeung-Woo Kim 	int win;
735d8408326SSeung-Woo Kim 
736d8408326SSeung-Woo Kim 	if (!overlay) {
737d8408326SSeung-Woo Kim 		DRM_ERROR("overlay is NULL\n");
738d8408326SSeung-Woo Kim 		return;
739d8408326SSeung-Woo Kim 	}
740d8408326SSeung-Woo Kim 
741d8408326SSeung-Woo Kim 	DRM_DEBUG_KMS("set [%d]x[%d] at (%d,%d) to [%d]x[%d] at (%d,%d)\n",
742d8408326SSeung-Woo Kim 				 overlay->fb_width, overlay->fb_height,
743d8408326SSeung-Woo Kim 				 overlay->fb_x, overlay->fb_y,
744d8408326SSeung-Woo Kim 				 overlay->crtc_width, overlay->crtc_height,
745d8408326SSeung-Woo Kim 				 overlay->crtc_x, overlay->crtc_y);
746d8408326SSeung-Woo Kim 
747d8408326SSeung-Woo Kim 	win = overlay->zpos;
748d8408326SSeung-Woo Kim 	if (win == DEFAULT_ZPOS)
749a2ee151bSJoonyoung Shim 		win = MIXER_DEFAULT_WIN;
750d8408326SSeung-Woo Kim 
7511586d80cSKrzysztof Kozlowski 	if (win < 0 || win >= MIXER_WIN_NR) {
752cf8fc4f1SJoonyoung Shim 		DRM_ERROR("mixer window[%d] is wrong\n", win);
753d8408326SSeung-Woo Kim 		return;
754d8408326SSeung-Woo Kim 	}
755d8408326SSeung-Woo Kim 
756d8408326SSeung-Woo Kim 	win_data = &mixer_ctx->win_data[win];
757d8408326SSeung-Woo Kim 
758d8408326SSeung-Woo Kim 	win_data->dma_addr = overlay->dma_addr[0];
759d8408326SSeung-Woo Kim 	win_data->chroma_dma_addr = overlay->dma_addr[1];
760d8408326SSeung-Woo Kim 	win_data->pixel_format = overlay->pixel_format;
761d8408326SSeung-Woo Kim 	win_data->bpp = overlay->bpp;
762d8408326SSeung-Woo Kim 
763d8408326SSeung-Woo Kim 	win_data->crtc_x = overlay->crtc_x;
764d8408326SSeung-Woo Kim 	win_data->crtc_y = overlay->crtc_y;
765d8408326SSeung-Woo Kim 	win_data->crtc_width = overlay->crtc_width;
766d8408326SSeung-Woo Kim 	win_data->crtc_height = overlay->crtc_height;
767d8408326SSeung-Woo Kim 
768d8408326SSeung-Woo Kim 	win_data->fb_x = overlay->fb_x;
769d8408326SSeung-Woo Kim 	win_data->fb_y = overlay->fb_y;
770d8408326SSeung-Woo Kim 	win_data->fb_width = overlay->fb_width;
771d8408326SSeung-Woo Kim 	win_data->fb_height = overlay->fb_height;
7728dcb96b6SSeung-Woo Kim 	win_data->src_width = overlay->src_width;
7738dcb96b6SSeung-Woo Kim 	win_data->src_height = overlay->src_height;
774d8408326SSeung-Woo Kim 
775d8408326SSeung-Woo Kim 	win_data->mode_width = overlay->mode_width;
776d8408326SSeung-Woo Kim 	win_data->mode_height = overlay->mode_height;
777d8408326SSeung-Woo Kim 
778d8408326SSeung-Woo Kim 	win_data->scan_flags = overlay->scan_flag;
779d8408326SSeung-Woo Kim }
780d8408326SSeung-Woo Kim 
781cf8fc4f1SJoonyoung Shim static void mixer_win_commit(void *ctx, int win)
782d8408326SSeung-Woo Kim {
783d8408326SSeung-Woo Kim 	struct mixer_context *mixer_ctx = ctx;
784d8408326SSeung-Woo Kim 
785cbc4c33dSYoungJun Cho 	DRM_DEBUG_KMS("win: %d\n", win);
786d8408326SSeung-Woo Kim 
787dda9012bSShirish S 	mutex_lock(&mixer_ctx->mixer_mutex);
788dda9012bSShirish S 	if (!mixer_ctx->powered) {
789dda9012bSShirish S 		mutex_unlock(&mixer_ctx->mixer_mutex);
790dda9012bSShirish S 		return;
791dda9012bSShirish S 	}
792dda9012bSShirish S 	mutex_unlock(&mixer_ctx->mixer_mutex);
793dda9012bSShirish S 
7941b8e5747SRahul Sharma 	if (win > 1 && mixer_ctx->vp_enabled)
795d8408326SSeung-Woo Kim 		vp_video_buffer(mixer_ctx, win);
796d8408326SSeung-Woo Kim 	else
797d8408326SSeung-Woo Kim 		mixer_graph_buffer(mixer_ctx, win);
798db43fd16SPrathyush K 
799db43fd16SPrathyush K 	mixer_ctx->win_data[win].enabled = true;
800d8408326SSeung-Woo Kim }
801d8408326SSeung-Woo Kim 
802cf8fc4f1SJoonyoung Shim static void mixer_win_disable(void *ctx, int win)
803d8408326SSeung-Woo Kim {
804d8408326SSeung-Woo Kim 	struct mixer_context *mixer_ctx = ctx;
805d8408326SSeung-Woo Kim 	struct mixer_resources *res = &mixer_ctx->mixer_res;
806d8408326SSeung-Woo Kim 	unsigned long flags;
807d8408326SSeung-Woo Kim 
808cbc4c33dSYoungJun Cho 	DRM_DEBUG_KMS("win: %d\n", win);
809d8408326SSeung-Woo Kim 
810db43fd16SPrathyush K 	mutex_lock(&mixer_ctx->mixer_mutex);
811db43fd16SPrathyush K 	if (!mixer_ctx->powered) {
812db43fd16SPrathyush K 		mutex_unlock(&mixer_ctx->mixer_mutex);
813db43fd16SPrathyush K 		mixer_ctx->win_data[win].resume = false;
814db43fd16SPrathyush K 		return;
815db43fd16SPrathyush K 	}
816db43fd16SPrathyush K 	mutex_unlock(&mixer_ctx->mixer_mutex);
817db43fd16SPrathyush K 
818d8408326SSeung-Woo Kim 	spin_lock_irqsave(&res->reg_slock, flags);
819d8408326SSeung-Woo Kim 	mixer_vsync_set_update(mixer_ctx, false);
820d8408326SSeung-Woo Kim 
821d8408326SSeung-Woo Kim 	mixer_cfg_layer(mixer_ctx, win, false);
822d8408326SSeung-Woo Kim 
823d8408326SSeung-Woo Kim 	mixer_vsync_set_update(mixer_ctx, true);
824d8408326SSeung-Woo Kim 	spin_unlock_irqrestore(&res->reg_slock, flags);
825db43fd16SPrathyush K 
826db43fd16SPrathyush K 	mixer_ctx->win_data[win].enabled = false;
827d8408326SSeung-Woo Kim }
828d8408326SSeung-Woo Kim 
82916844fb1SRahul Sharma static int mixer_check_mode(void *ctx, struct drm_display_mode *mode)
8300ea6822fSRahul Sharma {
831def5e095SRahul Sharma 	struct mixer_context *mixer_ctx = ctx;
8320ea6822fSRahul Sharma 	u32 w, h;
8330ea6822fSRahul Sharma 
83416844fb1SRahul Sharma 	w = mode->hdisplay;
83516844fb1SRahul Sharma 	h = mode->vdisplay;
8360ea6822fSRahul Sharma 
83716844fb1SRahul Sharma 	DRM_DEBUG_KMS("xres=%d, yres=%d, refresh=%d, intl=%d\n",
83816844fb1SRahul Sharma 		mode->hdisplay, mode->vdisplay, mode->vrefresh,
83916844fb1SRahul Sharma 		(mode->flags & DRM_MODE_FLAG_INTERLACE) ? 1 : 0);
8400ea6822fSRahul Sharma 
841def5e095SRahul Sharma 	if (mixer_ctx->mxr_ver == MXR_VER_0_0_0_16 ||
842def5e095SRahul Sharma 		mixer_ctx->mxr_ver == MXR_VER_128_0_0_184)
843def5e095SRahul Sharma 		return 0;
844def5e095SRahul Sharma 
8450ea6822fSRahul Sharma 	if ((w >= 464 && w <= 720 && h >= 261 && h <= 576) ||
8460ea6822fSRahul Sharma 		(w >= 1024 && w <= 1280 && h >= 576 && h <= 720) ||
8470ea6822fSRahul Sharma 		(w >= 1664 && w <= 1920 && h >= 936 && h <= 1080))
8480ea6822fSRahul Sharma 		return 0;
8490ea6822fSRahul Sharma 
8500ea6822fSRahul Sharma 	return -EINVAL;
8510ea6822fSRahul Sharma }
8528137a2e2SPrathyush K static void mixer_wait_for_vblank(void *ctx)
8538137a2e2SPrathyush K {
8548137a2e2SPrathyush K 	struct mixer_context *mixer_ctx = ctx;
8558137a2e2SPrathyush K 
8566e95d5e6SPrathyush K 	mutex_lock(&mixer_ctx->mixer_mutex);
8576e95d5e6SPrathyush K 	if (!mixer_ctx->powered) {
8586e95d5e6SPrathyush K 		mutex_unlock(&mixer_ctx->mixer_mutex);
8596e95d5e6SPrathyush K 		return;
8606e95d5e6SPrathyush K 	}
8616e95d5e6SPrathyush K 	mutex_unlock(&mixer_ctx->mixer_mutex);
8626e95d5e6SPrathyush K 
8636e95d5e6SPrathyush K 	atomic_set(&mixer_ctx->wait_vsync_event, 1);
8646e95d5e6SPrathyush K 
8656e95d5e6SPrathyush K 	/*
8666e95d5e6SPrathyush K 	 * wait for MIXER to signal VSYNC interrupt or return after
8676e95d5e6SPrathyush K 	 * timeout which is set to 50ms (refresh rate of 20).
8686e95d5e6SPrathyush K 	 */
8696e95d5e6SPrathyush K 	if (!wait_event_timeout(mixer_ctx->wait_vsync_queue,
8706e95d5e6SPrathyush K 				!atomic_read(&mixer_ctx->wait_vsync_event),
8716e95d5e6SPrathyush K 				DRM_HZ/20))
8728137a2e2SPrathyush K 		DRM_DEBUG_KMS("vblank wait timed out.\n");
8738137a2e2SPrathyush K }
8748137a2e2SPrathyush K 
875db43fd16SPrathyush K static void mixer_window_suspend(struct mixer_context *ctx)
876db43fd16SPrathyush K {
877db43fd16SPrathyush K 	struct hdmi_win_data *win_data;
878db43fd16SPrathyush K 	int i;
879db43fd16SPrathyush K 
880db43fd16SPrathyush K 	for (i = 0; i < MIXER_WIN_NR; i++) {
881db43fd16SPrathyush K 		win_data = &ctx->win_data[i];
882db43fd16SPrathyush K 		win_data->resume = win_data->enabled;
883db43fd16SPrathyush K 		mixer_win_disable(ctx, i);
884db43fd16SPrathyush K 	}
885db43fd16SPrathyush K 	mixer_wait_for_vblank(ctx);
886db43fd16SPrathyush K }
887db43fd16SPrathyush K 
888db43fd16SPrathyush K static void mixer_window_resume(struct mixer_context *ctx)
889db43fd16SPrathyush K {
890db43fd16SPrathyush K 	struct hdmi_win_data *win_data;
891db43fd16SPrathyush K 	int i;
892db43fd16SPrathyush K 
893db43fd16SPrathyush K 	for (i = 0; i < MIXER_WIN_NR; i++) {
894db43fd16SPrathyush K 		win_data = &ctx->win_data[i];
895db43fd16SPrathyush K 		win_data->enabled = win_data->resume;
896db43fd16SPrathyush K 		win_data->resume = false;
897db43fd16SPrathyush K 	}
898db43fd16SPrathyush K }
899db43fd16SPrathyush K 
900db43fd16SPrathyush K static void mixer_poweron(struct mixer_context *ctx)
901db43fd16SPrathyush K {
902db43fd16SPrathyush K 	struct mixer_resources *res = &ctx->mixer_res;
903db43fd16SPrathyush K 
904db43fd16SPrathyush K 	mutex_lock(&ctx->mixer_mutex);
905db43fd16SPrathyush K 	if (ctx->powered) {
906db43fd16SPrathyush K 		mutex_unlock(&ctx->mixer_mutex);
907db43fd16SPrathyush K 		return;
908db43fd16SPrathyush K 	}
909db43fd16SPrathyush K 	ctx->powered = true;
910db43fd16SPrathyush K 	mutex_unlock(&ctx->mixer_mutex);
911db43fd16SPrathyush K 
9120bfb1f8bSSean Paul 	clk_prepare_enable(res->mixer);
913db43fd16SPrathyush K 	if (ctx->vp_enabled) {
9140bfb1f8bSSean Paul 		clk_prepare_enable(res->vp);
9150bfb1f8bSSean Paul 		clk_prepare_enable(res->sclk_mixer);
916db43fd16SPrathyush K 	}
917db43fd16SPrathyush K 
918db43fd16SPrathyush K 	mixer_reg_write(res, MXR_INT_EN, ctx->int_en);
919db43fd16SPrathyush K 	mixer_win_reset(ctx);
920db43fd16SPrathyush K 
921db43fd16SPrathyush K 	mixer_window_resume(ctx);
922db43fd16SPrathyush K }
923db43fd16SPrathyush K 
924db43fd16SPrathyush K static void mixer_poweroff(struct mixer_context *ctx)
925db43fd16SPrathyush K {
926db43fd16SPrathyush K 	struct mixer_resources *res = &ctx->mixer_res;
927db43fd16SPrathyush K 
928db43fd16SPrathyush K 	mutex_lock(&ctx->mixer_mutex);
929db43fd16SPrathyush K 	if (!ctx->powered)
930db43fd16SPrathyush K 		goto out;
931db43fd16SPrathyush K 	mutex_unlock(&ctx->mixer_mutex);
932db43fd16SPrathyush K 
933db43fd16SPrathyush K 	mixer_window_suspend(ctx);
934db43fd16SPrathyush K 
935db43fd16SPrathyush K 	ctx->int_en = mixer_reg_read(res, MXR_INT_EN);
936db43fd16SPrathyush K 
9370bfb1f8bSSean Paul 	clk_disable_unprepare(res->mixer);
938db43fd16SPrathyush K 	if (ctx->vp_enabled) {
9390bfb1f8bSSean Paul 		clk_disable_unprepare(res->vp);
9400bfb1f8bSSean Paul 		clk_disable_unprepare(res->sclk_mixer);
941db43fd16SPrathyush K 	}
942db43fd16SPrathyush K 
943db43fd16SPrathyush K 	mutex_lock(&ctx->mixer_mutex);
944db43fd16SPrathyush K 	ctx->powered = false;
945db43fd16SPrathyush K 
946db43fd16SPrathyush K out:
947db43fd16SPrathyush K 	mutex_unlock(&ctx->mixer_mutex);
948db43fd16SPrathyush K }
949db43fd16SPrathyush K 
950db43fd16SPrathyush K static void mixer_dpms(void *ctx, int mode)
951db43fd16SPrathyush K {
952db43fd16SPrathyush K 	struct mixer_context *mixer_ctx = ctx;
953db43fd16SPrathyush K 
954db43fd16SPrathyush K 	switch (mode) {
955db43fd16SPrathyush K 	case DRM_MODE_DPMS_ON:
956000f1308SRahul Sharma 		if (pm_runtime_suspended(mixer_ctx->dev))
957000f1308SRahul Sharma 			pm_runtime_get_sync(mixer_ctx->dev);
958db43fd16SPrathyush K 		break;
959db43fd16SPrathyush K 	case DRM_MODE_DPMS_STANDBY:
960db43fd16SPrathyush K 	case DRM_MODE_DPMS_SUSPEND:
961db43fd16SPrathyush K 	case DRM_MODE_DPMS_OFF:
962000f1308SRahul Sharma 		if (!pm_runtime_suspended(mixer_ctx->dev))
963000f1308SRahul Sharma 			pm_runtime_put_sync(mixer_ctx->dev);
964db43fd16SPrathyush K 		break;
965db43fd16SPrathyush K 	default:
966db43fd16SPrathyush K 		DRM_DEBUG_KMS("unknown dpms mode: %d\n", mode);
967db43fd16SPrathyush K 		break;
968db43fd16SPrathyush K 	}
969db43fd16SPrathyush K }
970db43fd16SPrathyush K 
971578b6065SJoonyoung Shim static struct exynos_mixer_ops mixer_ops = {
972578b6065SJoonyoung Shim 	/* manager */
9731055b39fSInki Dae 	.iommu_on		= mixer_iommu_on,
974d8408326SSeung-Woo Kim 	.enable_vblank		= mixer_enable_vblank,
975d8408326SSeung-Woo Kim 	.disable_vblank		= mixer_disable_vblank,
9768137a2e2SPrathyush K 	.wait_for_vblank	= mixer_wait_for_vblank,
977cf8fc4f1SJoonyoung Shim 	.dpms			= mixer_dpms,
978578b6065SJoonyoung Shim 
979578b6065SJoonyoung Shim 	/* overlay */
980d8408326SSeung-Woo Kim 	.win_mode_set		= mixer_win_mode_set,
981d8408326SSeung-Woo Kim 	.win_commit		= mixer_win_commit,
982d8408326SSeung-Woo Kim 	.win_disable		= mixer_win_disable,
9830ea6822fSRahul Sharma 
9840ea6822fSRahul Sharma 	/* display */
98516844fb1SRahul Sharma 	.check_mode		= mixer_check_mode,
986d8408326SSeung-Woo Kim };
987d8408326SSeung-Woo Kim 
988d8408326SSeung-Woo Kim static irqreturn_t mixer_irq_handler(int irq, void *arg)
989d8408326SSeung-Woo Kim {
990d8408326SSeung-Woo Kim 	struct exynos_drm_hdmi_context *drm_hdmi_ctx = arg;
991f9309d1bSJoonyoung Shim 	struct mixer_context *ctx = drm_hdmi_ctx->ctx;
992d8408326SSeung-Woo Kim 	struct mixer_resources *res = &ctx->mixer_res;
9938379e482SSeung-Woo Kim 	u32 val, base, shadow;
994d8408326SSeung-Woo Kim 
995d8408326SSeung-Woo Kim 	spin_lock(&res->reg_slock);
996d8408326SSeung-Woo Kim 
997d8408326SSeung-Woo Kim 	/* read interrupt status for handling and clearing flags for VSYNC */
998d8408326SSeung-Woo Kim 	val = mixer_reg_read(res, MXR_INT_STATUS);
999d8408326SSeung-Woo Kim 
1000d8408326SSeung-Woo Kim 	/* handling VSYNC */
1001d8408326SSeung-Woo Kim 	if (val & MXR_INT_STATUS_VSYNC) {
1002d8408326SSeung-Woo Kim 		/* interlace scan need to check shadow register */
1003d8408326SSeung-Woo Kim 		if (ctx->interlace) {
10048379e482SSeung-Woo Kim 			base = mixer_reg_read(res, MXR_GRAPHIC_BASE(0));
10058379e482SSeung-Woo Kim 			shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(0));
10068379e482SSeung-Woo Kim 			if (base != shadow)
1007d8408326SSeung-Woo Kim 				goto out;
1008d8408326SSeung-Woo Kim 
10098379e482SSeung-Woo Kim 			base = mixer_reg_read(res, MXR_GRAPHIC_BASE(1));
10108379e482SSeung-Woo Kim 			shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(1));
10118379e482SSeung-Woo Kim 			if (base != shadow)
1012d8408326SSeung-Woo Kim 				goto out;
1013d8408326SSeung-Woo Kim 		}
1014d8408326SSeung-Woo Kim 
1015d8408326SSeung-Woo Kim 		drm_handle_vblank(drm_hdmi_ctx->drm_dev, ctx->pipe);
1016663d8766SRahul Sharma 		exynos_drm_crtc_finish_pageflip(drm_hdmi_ctx->drm_dev,
1017663d8766SRahul Sharma 				ctx->pipe);
10186e95d5e6SPrathyush K 
10196e95d5e6SPrathyush K 		/* set wait vsync event to zero and wake up queue. */
10206e95d5e6SPrathyush K 		if (atomic_read(&ctx->wait_vsync_event)) {
10216e95d5e6SPrathyush K 			atomic_set(&ctx->wait_vsync_event, 0);
10226e95d5e6SPrathyush K 			DRM_WAKEUP(&ctx->wait_vsync_queue);
10236e95d5e6SPrathyush K 		}
1024d8408326SSeung-Woo Kim 	}
1025d8408326SSeung-Woo Kim 
1026d8408326SSeung-Woo Kim out:
1027d8408326SSeung-Woo Kim 	/* clear interrupts */
1028d8408326SSeung-Woo Kim 	if (~val & MXR_INT_EN_VSYNC) {
1029d8408326SSeung-Woo Kim 		/* vsync interrupt use different bit for read and clear */
1030d8408326SSeung-Woo Kim 		val &= ~MXR_INT_EN_VSYNC;
1031d8408326SSeung-Woo Kim 		val |= MXR_INT_CLEAR_VSYNC;
1032d8408326SSeung-Woo Kim 	}
1033d8408326SSeung-Woo Kim 	mixer_reg_write(res, MXR_INT_STATUS, val);
1034d8408326SSeung-Woo Kim 
1035d8408326SSeung-Woo Kim 	spin_unlock(&res->reg_slock);
1036d8408326SSeung-Woo Kim 
1037d8408326SSeung-Woo Kim 	return IRQ_HANDLED;
1038d8408326SSeung-Woo Kim }
1039d8408326SSeung-Woo Kim 
104056550d94SGreg Kroah-Hartman static int mixer_resources_init(struct exynos_drm_hdmi_context *ctx,
1041d8408326SSeung-Woo Kim 				struct platform_device *pdev)
1042d8408326SSeung-Woo Kim {
1043f9309d1bSJoonyoung Shim 	struct mixer_context *mixer_ctx = ctx->ctx;
1044d8408326SSeung-Woo Kim 	struct device *dev = &pdev->dev;
1045d8408326SSeung-Woo Kim 	struct mixer_resources *mixer_res = &mixer_ctx->mixer_res;
1046d8408326SSeung-Woo Kim 	struct resource *res;
1047d8408326SSeung-Woo Kim 	int ret;
1048d8408326SSeung-Woo Kim 
1049d8408326SSeung-Woo Kim 	spin_lock_init(&mixer_res->reg_slock);
1050d8408326SSeung-Woo Kim 
105137f50861SSachin Kamat 	mixer_res->mixer = devm_clk_get(dev, "mixer");
1052c11182d6SSachin Kamat 	if (IS_ERR(mixer_res->mixer)) {
1053d8408326SSeung-Woo Kim 		dev_err(dev, "failed to get clock 'mixer'\n");
105437f50861SSachin Kamat 		return -ENODEV;
1055d8408326SSeung-Woo Kim 	}
10561b8e5747SRahul Sharma 
105737f50861SSachin Kamat 	mixer_res->sclk_hdmi = devm_clk_get(dev, "sclk_hdmi");
1058c11182d6SSachin Kamat 	if (IS_ERR(mixer_res->sclk_hdmi)) {
1059d8408326SSeung-Woo Kim 		dev_err(dev, "failed to get clock 'sclk_hdmi'\n");
106037f50861SSachin Kamat 		return -ENODEV;
1061d8408326SSeung-Woo Kim 	}
10621b8e5747SRahul Sharma 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1063d8408326SSeung-Woo Kim 	if (res == NULL) {
1064d8408326SSeung-Woo Kim 		dev_err(dev, "get memory resource failed.\n");
106537f50861SSachin Kamat 		return -ENXIO;
1066d8408326SSeung-Woo Kim 	}
1067d8408326SSeung-Woo Kim 
1068d873ab99SSeung-Woo Kim 	mixer_res->mixer_regs = devm_ioremap(dev, res->start,
10699416dfa7SSachin Kamat 							resource_size(res));
1070d8408326SSeung-Woo Kim 	if (mixer_res->mixer_regs == NULL) {
1071d8408326SSeung-Woo Kim 		dev_err(dev, "register mapping failed.\n");
107237f50861SSachin Kamat 		return -ENXIO;
1073d8408326SSeung-Woo Kim 	}
1074d8408326SSeung-Woo Kim 
10751b8e5747SRahul Sharma 	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1076d8408326SSeung-Woo Kim 	if (res == NULL) {
1077d8408326SSeung-Woo Kim 		dev_err(dev, "get interrupt resource failed.\n");
107837f50861SSachin Kamat 		return -ENXIO;
1079d8408326SSeung-Woo Kim 	}
1080d8408326SSeung-Woo Kim 
1081d873ab99SSeung-Woo Kim 	ret = devm_request_irq(dev, res->start, mixer_irq_handler,
10829416dfa7SSachin Kamat 							0, "drm_mixer", ctx);
1083d8408326SSeung-Woo Kim 	if (ret) {
1084d8408326SSeung-Woo Kim 		dev_err(dev, "request interrupt failed.\n");
108537f50861SSachin Kamat 		return ret;
1086d8408326SSeung-Woo Kim 	}
1087d8408326SSeung-Woo Kim 	mixer_res->irq = res->start;
1088d8408326SSeung-Woo Kim 
1089d8408326SSeung-Woo Kim 	return 0;
1090d8408326SSeung-Woo Kim }
1091d8408326SSeung-Woo Kim 
109256550d94SGreg Kroah-Hartman static int vp_resources_init(struct exynos_drm_hdmi_context *ctx,
10931b8e5747SRahul Sharma 			     struct platform_device *pdev)
10941b8e5747SRahul Sharma {
10951b8e5747SRahul Sharma 	struct mixer_context *mixer_ctx = ctx->ctx;
10961b8e5747SRahul Sharma 	struct device *dev = &pdev->dev;
10971b8e5747SRahul Sharma 	struct mixer_resources *mixer_res = &mixer_ctx->mixer_res;
10981b8e5747SRahul Sharma 	struct resource *res;
10991b8e5747SRahul Sharma 
110037f50861SSachin Kamat 	mixer_res->vp = devm_clk_get(dev, "vp");
1101c11182d6SSachin Kamat 	if (IS_ERR(mixer_res->vp)) {
11021b8e5747SRahul Sharma 		dev_err(dev, "failed to get clock 'vp'\n");
110337f50861SSachin Kamat 		return -ENODEV;
11041b8e5747SRahul Sharma 	}
110537f50861SSachin Kamat 	mixer_res->sclk_mixer = devm_clk_get(dev, "sclk_mixer");
1106c11182d6SSachin Kamat 	if (IS_ERR(mixer_res->sclk_mixer)) {
11071b8e5747SRahul Sharma 		dev_err(dev, "failed to get clock 'sclk_mixer'\n");
110837f50861SSachin Kamat 		return -ENODEV;
11091b8e5747SRahul Sharma 	}
111037f50861SSachin Kamat 	mixer_res->sclk_dac = devm_clk_get(dev, "sclk_dac");
1111c11182d6SSachin Kamat 	if (IS_ERR(mixer_res->sclk_dac)) {
11121b8e5747SRahul Sharma 		dev_err(dev, "failed to get clock 'sclk_dac'\n");
111337f50861SSachin Kamat 		return -ENODEV;
11141b8e5747SRahul Sharma 	}
11151b8e5747SRahul Sharma 
11161b8e5747SRahul Sharma 	if (mixer_res->sclk_hdmi)
11171b8e5747SRahul Sharma 		clk_set_parent(mixer_res->sclk_mixer, mixer_res->sclk_hdmi);
11181b8e5747SRahul Sharma 
11191b8e5747SRahul Sharma 	res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
11201b8e5747SRahul Sharma 	if (res == NULL) {
11211b8e5747SRahul Sharma 		dev_err(dev, "get memory resource failed.\n");
112237f50861SSachin Kamat 		return -ENXIO;
11231b8e5747SRahul Sharma 	}
11241b8e5747SRahul Sharma 
1125d873ab99SSeung-Woo Kim 	mixer_res->vp_regs = devm_ioremap(dev, res->start,
11261b8e5747SRahul Sharma 							resource_size(res));
11271b8e5747SRahul Sharma 	if (mixer_res->vp_regs == NULL) {
11281b8e5747SRahul Sharma 		dev_err(dev, "register mapping failed.\n");
112937f50861SSachin Kamat 		return -ENXIO;
11301b8e5747SRahul Sharma 	}
11311b8e5747SRahul Sharma 
11321b8e5747SRahul Sharma 	return 0;
11331b8e5747SRahul Sharma }
11341b8e5747SRahul Sharma 
1135def5e095SRahul Sharma static struct mixer_drv_data exynos5420_mxr_drv_data = {
1136def5e095SRahul Sharma 	.version = MXR_VER_128_0_0_184,
1137def5e095SRahul Sharma 	.is_vp_enabled = 0,
1138def5e095SRahul Sharma };
1139def5e095SRahul Sharma 
1140cc57caf0SRahul Sharma static struct mixer_drv_data exynos5250_mxr_drv_data = {
1141aaf8b49eSRahul Sharma 	.version = MXR_VER_16_0_33_0,
1142aaf8b49eSRahul Sharma 	.is_vp_enabled = 0,
1143aaf8b49eSRahul Sharma };
1144aaf8b49eSRahul Sharma 
1145cc57caf0SRahul Sharma static struct mixer_drv_data exynos4210_mxr_drv_data = {
11461e123441SRahul Sharma 	.version = MXR_VER_0_0_0_16,
11471b8e5747SRahul Sharma 	.is_vp_enabled = 1,
11481e123441SRahul Sharma };
11491e123441SRahul Sharma 
11501e123441SRahul Sharma static struct platform_device_id mixer_driver_types[] = {
11511e123441SRahul Sharma 	{
11521e123441SRahul Sharma 		.name		= "s5p-mixer",
1153cc57caf0SRahul Sharma 		.driver_data	= (unsigned long)&exynos4210_mxr_drv_data,
11541e123441SRahul Sharma 	}, {
1155aaf8b49eSRahul Sharma 		.name		= "exynos5-mixer",
1156cc57caf0SRahul Sharma 		.driver_data	= (unsigned long)&exynos5250_mxr_drv_data,
1157aaf8b49eSRahul Sharma 	}, {
1158aaf8b49eSRahul Sharma 		/* end node */
1159aaf8b49eSRahul Sharma 	}
1160aaf8b49eSRahul Sharma };
1161aaf8b49eSRahul Sharma 
1162aaf8b49eSRahul Sharma static struct of_device_id mixer_match_types[] = {
1163aaf8b49eSRahul Sharma 	{
1164aaf8b49eSRahul Sharma 		.compatible = "samsung,exynos5-mixer",
1165cc57caf0SRahul Sharma 		.data	= &exynos5250_mxr_drv_data,
1166cc57caf0SRahul Sharma 	}, {
1167cc57caf0SRahul Sharma 		.compatible = "samsung,exynos5250-mixer",
1168cc57caf0SRahul Sharma 		.data	= &exynos5250_mxr_drv_data,
1169aaf8b49eSRahul Sharma 	}, {
1170def5e095SRahul Sharma 		.compatible = "samsung,exynos5420-mixer",
1171def5e095SRahul Sharma 		.data	= &exynos5420_mxr_drv_data,
1172def5e095SRahul Sharma 	}, {
11731e123441SRahul Sharma 		/* end node */
11741e123441SRahul Sharma 	}
11751e123441SRahul Sharma };
11761e123441SRahul Sharma 
117756550d94SGreg Kroah-Hartman static int mixer_probe(struct platform_device *pdev)
1178d8408326SSeung-Woo Kim {
1179d8408326SSeung-Woo Kim 	struct device *dev = &pdev->dev;
1180d8408326SSeung-Woo Kim 	struct exynos_drm_hdmi_context *drm_hdmi_ctx;
1181d8408326SSeung-Woo Kim 	struct mixer_context *ctx;
11821e123441SRahul Sharma 	struct mixer_drv_data *drv;
1183d8408326SSeung-Woo Kim 	int ret;
1184d8408326SSeung-Woo Kim 
1185d8408326SSeung-Woo Kim 	dev_info(dev, "probe start\n");
1186d8408326SSeung-Woo Kim 
1187d873ab99SSeung-Woo Kim 	drm_hdmi_ctx = devm_kzalloc(dev, sizeof(*drm_hdmi_ctx),
11889416dfa7SSachin Kamat 								GFP_KERNEL);
1189d8408326SSeung-Woo Kim 	if (!drm_hdmi_ctx) {
1190d8408326SSeung-Woo Kim 		DRM_ERROR("failed to allocate common hdmi context.\n");
1191d8408326SSeung-Woo Kim 		return -ENOMEM;
1192d8408326SSeung-Woo Kim 	}
1193d8408326SSeung-Woo Kim 
1194d873ab99SSeung-Woo Kim 	ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
1195d8408326SSeung-Woo Kim 	if (!ctx) {
1196d8408326SSeung-Woo Kim 		DRM_ERROR("failed to alloc mixer context.\n");
1197d8408326SSeung-Woo Kim 		return -ENOMEM;
1198d8408326SSeung-Woo Kim 	}
1199d8408326SSeung-Woo Kim 
1200cf8fc4f1SJoonyoung Shim 	mutex_init(&ctx->mixer_mutex);
1201cf8fc4f1SJoonyoung Shim 
1202aaf8b49eSRahul Sharma 	if (dev->of_node) {
1203aaf8b49eSRahul Sharma 		const struct of_device_id *match;
1204e436b09dSSachin Kamat 		match = of_match_node(mixer_match_types, dev->of_node);
12052cdc53b3SRahul Sharma 		drv = (struct mixer_drv_data *)match->data;
1206aaf8b49eSRahul Sharma 	} else {
1207aaf8b49eSRahul Sharma 		drv = (struct mixer_drv_data *)
1208aaf8b49eSRahul Sharma 			platform_get_device_id(pdev)->driver_data;
1209aaf8b49eSRahul Sharma 	}
1210aaf8b49eSRahul Sharma 
1211d873ab99SSeung-Woo Kim 	ctx->dev = dev;
12121055b39fSInki Dae 	ctx->parent_ctx = (void *)drm_hdmi_ctx;
1213d8408326SSeung-Woo Kim 	drm_hdmi_ctx->ctx = (void *)ctx;
12141b8e5747SRahul Sharma 	ctx->vp_enabled = drv->is_vp_enabled;
12151e123441SRahul Sharma 	ctx->mxr_ver = drv->version;
12166e95d5e6SPrathyush K 	DRM_INIT_WAITQUEUE(&ctx->wait_vsync_queue);
12176e95d5e6SPrathyush K 	atomic_set(&ctx->wait_vsync_event, 0);
1218d8408326SSeung-Woo Kim 
1219d8408326SSeung-Woo Kim 	platform_set_drvdata(pdev, drm_hdmi_ctx);
1220d8408326SSeung-Woo Kim 
1221d8408326SSeung-Woo Kim 	/* acquire resources: regs, irqs, clocks */
1222d8408326SSeung-Woo Kim 	ret = mixer_resources_init(drm_hdmi_ctx, pdev);
12231b8e5747SRahul Sharma 	if (ret) {
12241b8e5747SRahul Sharma 		DRM_ERROR("mixer_resources_init failed\n");
1225d8408326SSeung-Woo Kim 		goto fail;
12261b8e5747SRahul Sharma 	}
12271b8e5747SRahul Sharma 
12281b8e5747SRahul Sharma 	if (ctx->vp_enabled) {
12291b8e5747SRahul Sharma 		/* acquire vp resources: regs, irqs, clocks */
12301b8e5747SRahul Sharma 		ret = vp_resources_init(drm_hdmi_ctx, pdev);
12311b8e5747SRahul Sharma 		if (ret) {
12321b8e5747SRahul Sharma 			DRM_ERROR("vp_resources_init failed\n");
12331b8e5747SRahul Sharma 			goto fail;
12341b8e5747SRahul Sharma 		}
12351b8e5747SRahul Sharma 	}
1236d8408326SSeung-Woo Kim 
1237768c3059SRahul Sharma 	/* attach mixer driver to common hdmi. */
1238768c3059SRahul Sharma 	exynos_mixer_drv_attach(drm_hdmi_ctx);
1239d8408326SSeung-Woo Kim 
1240d8408326SSeung-Woo Kim 	/* register specific callback point to common hdmi. */
1241578b6065SJoonyoung Shim 	exynos_mixer_ops_register(&mixer_ops);
1242d8408326SSeung-Woo Kim 
1243cf8fc4f1SJoonyoung Shim 	pm_runtime_enable(dev);
1244d8408326SSeung-Woo Kim 
1245d8408326SSeung-Woo Kim 	return 0;
1246d8408326SSeung-Woo Kim 
1247d8408326SSeung-Woo Kim 
1248d8408326SSeung-Woo Kim fail:
1249d8408326SSeung-Woo Kim 	dev_info(dev, "probe failed\n");
1250d8408326SSeung-Woo Kim 	return ret;
1251d8408326SSeung-Woo Kim }
1252d8408326SSeung-Woo Kim 
1253d8408326SSeung-Woo Kim static int mixer_remove(struct platform_device *pdev)
1254d8408326SSeung-Woo Kim {
12559416dfa7SSachin Kamat 	dev_info(&pdev->dev, "remove successful\n");
1256d8408326SSeung-Woo Kim 
1257cf8fc4f1SJoonyoung Shim 	pm_runtime_disable(&pdev->dev);
1258cf8fc4f1SJoonyoung Shim 
1259d8408326SSeung-Woo Kim 	return 0;
1260d8408326SSeung-Woo Kim }
1261d8408326SSeung-Woo Kim 
1262ab27af85SJoonyoung Shim #ifdef CONFIG_PM_SLEEP
1263ab27af85SJoonyoung Shim static int mixer_suspend(struct device *dev)
1264ab27af85SJoonyoung Shim {
1265ab27af85SJoonyoung Shim 	struct exynos_drm_hdmi_context *drm_hdmi_ctx = get_mixer_context(dev);
1266ab27af85SJoonyoung Shim 	struct mixer_context *ctx = drm_hdmi_ctx->ctx;
1267ab27af85SJoonyoung Shim 
1268000f1308SRahul Sharma 	if (pm_runtime_suspended(dev)) {
1269cbc4c33dSYoungJun Cho 		DRM_DEBUG_KMS("Already suspended\n");
1270000f1308SRahul Sharma 		return 0;
1271000f1308SRahul Sharma 	}
1272000f1308SRahul Sharma 
1273ab27af85SJoonyoung Shim 	mixer_poweroff(ctx);
1274ab27af85SJoonyoung Shim 
1275ab27af85SJoonyoung Shim 	return 0;
1276ab27af85SJoonyoung Shim }
1277000f1308SRahul Sharma 
1278000f1308SRahul Sharma static int mixer_resume(struct device *dev)
1279000f1308SRahul Sharma {
1280000f1308SRahul Sharma 	struct exynos_drm_hdmi_context *drm_hdmi_ctx = get_mixer_context(dev);
1281000f1308SRahul Sharma 	struct mixer_context *ctx = drm_hdmi_ctx->ctx;
1282000f1308SRahul Sharma 
1283000f1308SRahul Sharma 	if (!pm_runtime_suspended(dev)) {
1284cbc4c33dSYoungJun Cho 		DRM_DEBUG_KMS("Already resumed\n");
1285000f1308SRahul Sharma 		return 0;
1286000f1308SRahul Sharma 	}
1287000f1308SRahul Sharma 
1288000f1308SRahul Sharma 	mixer_poweron(ctx);
1289000f1308SRahul Sharma 
1290000f1308SRahul Sharma 	return 0;
1291000f1308SRahul Sharma }
1292ab27af85SJoonyoung Shim #endif
1293ab27af85SJoonyoung Shim 
1294000f1308SRahul Sharma #ifdef CONFIG_PM_RUNTIME
1295000f1308SRahul Sharma static int mixer_runtime_suspend(struct device *dev)
1296000f1308SRahul Sharma {
1297000f1308SRahul Sharma 	struct exynos_drm_hdmi_context *drm_hdmi_ctx = get_mixer_context(dev);
1298000f1308SRahul Sharma 	struct mixer_context *ctx = drm_hdmi_ctx->ctx;
1299000f1308SRahul Sharma 
1300000f1308SRahul Sharma 	mixer_poweroff(ctx);
1301000f1308SRahul Sharma 
1302000f1308SRahul Sharma 	return 0;
1303000f1308SRahul Sharma }
1304000f1308SRahul Sharma 
1305000f1308SRahul Sharma static int mixer_runtime_resume(struct device *dev)
1306000f1308SRahul Sharma {
1307000f1308SRahul Sharma 	struct exynos_drm_hdmi_context *drm_hdmi_ctx = get_mixer_context(dev);
1308000f1308SRahul Sharma 	struct mixer_context *ctx = drm_hdmi_ctx->ctx;
1309000f1308SRahul Sharma 
1310000f1308SRahul Sharma 	mixer_poweron(ctx);
1311000f1308SRahul Sharma 
1312000f1308SRahul Sharma 	return 0;
1313000f1308SRahul Sharma }
1314000f1308SRahul Sharma #endif
1315000f1308SRahul Sharma 
1316000f1308SRahul Sharma static const struct dev_pm_ops mixer_pm_ops = {
1317000f1308SRahul Sharma 	SET_SYSTEM_SLEEP_PM_OPS(mixer_suspend, mixer_resume)
1318000f1308SRahul Sharma 	SET_RUNTIME_PM_OPS(mixer_runtime_suspend, mixer_runtime_resume, NULL)
1319000f1308SRahul Sharma };
1320ab27af85SJoonyoung Shim 
1321d8408326SSeung-Woo Kim struct platform_driver mixer_driver = {
1322d8408326SSeung-Woo Kim 	.driver = {
1323aaf8b49eSRahul Sharma 		.name = "exynos-mixer",
1324d8408326SSeung-Woo Kim 		.owner = THIS_MODULE,
1325ab27af85SJoonyoung Shim 		.pm = &mixer_pm_ops,
1326aaf8b49eSRahul Sharma 		.of_match_table = mixer_match_types,
1327d8408326SSeung-Woo Kim 	},
1328d8408326SSeung-Woo Kim 	.probe = mixer_probe,
132956550d94SGreg Kroah-Hartman 	.remove = mixer_remove,
13301e123441SRahul Sharma 	.id_table	= mixer_driver_types,
1331d8408326SSeung-Woo Kim };
1332