1d8408326SSeung-Woo Kim /* 2d8408326SSeung-Woo Kim * Copyright (C) 2011 Samsung Electronics Co.Ltd 3d8408326SSeung-Woo Kim * Authors: 4d8408326SSeung-Woo Kim * Seung-Woo Kim <sw0312.kim@samsung.com> 5d8408326SSeung-Woo Kim * Inki Dae <inki.dae@samsung.com> 6d8408326SSeung-Woo Kim * Joonyoung Shim <jy0922.shim@samsung.com> 7d8408326SSeung-Woo Kim * 8d8408326SSeung-Woo Kim * Based on drivers/media/video/s5p-tv/mixer_reg.c 9d8408326SSeung-Woo Kim * 10d8408326SSeung-Woo Kim * This program is free software; you can redistribute it and/or modify it 11d8408326SSeung-Woo Kim * under the terms of the GNU General Public License as published by the 12d8408326SSeung-Woo Kim * Free Software Foundation; either version 2 of the License, or (at your 13d8408326SSeung-Woo Kim * option) any later version. 14d8408326SSeung-Woo Kim * 15d8408326SSeung-Woo Kim */ 16d8408326SSeung-Woo Kim 17760285e7SDavid Howells #include <drm/drmP.h> 18d8408326SSeung-Woo Kim 19d8408326SSeung-Woo Kim #include "regs-mixer.h" 20d8408326SSeung-Woo Kim #include "regs-vp.h" 21d8408326SSeung-Woo Kim 22d8408326SSeung-Woo Kim #include <linux/kernel.h> 23d8408326SSeung-Woo Kim #include <linux/spinlock.h> 24d8408326SSeung-Woo Kim #include <linux/wait.h> 25d8408326SSeung-Woo Kim #include <linux/i2c.h> 26d8408326SSeung-Woo Kim #include <linux/platform_device.h> 27d8408326SSeung-Woo Kim #include <linux/interrupt.h> 28d8408326SSeung-Woo Kim #include <linux/irq.h> 29d8408326SSeung-Woo Kim #include <linux/delay.h> 30d8408326SSeung-Woo Kim #include <linux/pm_runtime.h> 31d8408326SSeung-Woo Kim #include <linux/clk.h> 32d8408326SSeung-Woo Kim #include <linux/regulator/consumer.h> 333f1c781dSSachin Kamat #include <linux/of.h> 34f37cd5e8SInki Dae #include <linux/component.h> 35d8408326SSeung-Woo Kim 36d8408326SSeung-Woo Kim #include <drm/exynos_drm.h> 37d8408326SSeung-Woo Kim 38d8408326SSeung-Woo Kim #include "exynos_drm_drv.h" 39663d8766SRahul Sharma #include "exynos_drm_crtc.h" 401055b39fSInki Dae #include "exynos_drm_iommu.h" 41f041b257SSean Paul #include "exynos_mixer.h" 4222b21ae6SJoonyoung Shim 43f041b257SSean Paul #define get_mixer_manager(dev) platform_get_drvdata(to_platform_device(dev)) 44f041b257SSean Paul 45f041b257SSean Paul #define MIXER_WIN_NR 3 46f041b257SSean Paul #define MIXER_DEFAULT_WIN 0 47d8408326SSeung-Woo Kim 4822b21ae6SJoonyoung Shim struct hdmi_win_data { 4922b21ae6SJoonyoung Shim dma_addr_t dma_addr; 5022b21ae6SJoonyoung Shim dma_addr_t chroma_dma_addr; 5122b21ae6SJoonyoung Shim uint32_t pixel_format; 5222b21ae6SJoonyoung Shim unsigned int bpp; 5322b21ae6SJoonyoung Shim unsigned int crtc_x; 5422b21ae6SJoonyoung Shim unsigned int crtc_y; 5522b21ae6SJoonyoung Shim unsigned int crtc_width; 5622b21ae6SJoonyoung Shim unsigned int crtc_height; 5722b21ae6SJoonyoung Shim unsigned int fb_x; 5822b21ae6SJoonyoung Shim unsigned int fb_y; 5922b21ae6SJoonyoung Shim unsigned int fb_width; 6022b21ae6SJoonyoung Shim unsigned int fb_height; 618dcb96b6SSeung-Woo Kim unsigned int src_width; 628dcb96b6SSeung-Woo Kim unsigned int src_height; 6322b21ae6SJoonyoung Shim unsigned int mode_width; 6422b21ae6SJoonyoung Shim unsigned int mode_height; 6522b21ae6SJoonyoung Shim unsigned int scan_flags; 66db43fd16SPrathyush K bool enabled; 67db43fd16SPrathyush K bool resume; 6822b21ae6SJoonyoung Shim }; 6922b21ae6SJoonyoung Shim 7022b21ae6SJoonyoung Shim struct mixer_resources { 7122b21ae6SJoonyoung Shim int irq; 7222b21ae6SJoonyoung Shim void __iomem *mixer_regs; 7322b21ae6SJoonyoung Shim void __iomem *vp_regs; 7422b21ae6SJoonyoung Shim spinlock_t reg_slock; 7522b21ae6SJoonyoung Shim struct clk *mixer; 7622b21ae6SJoonyoung Shim struct clk *vp; 7722b21ae6SJoonyoung Shim struct clk *sclk_mixer; 7822b21ae6SJoonyoung Shim struct clk *sclk_hdmi; 7922b21ae6SJoonyoung Shim struct clk *sclk_dac; 8022b21ae6SJoonyoung Shim }; 8122b21ae6SJoonyoung Shim 821e123441SRahul Sharma enum mixer_version_id { 831e123441SRahul Sharma MXR_VER_0_0_0_16, 841e123441SRahul Sharma MXR_VER_16_0_33_0, 85def5e095SRahul Sharma MXR_VER_128_0_0_184, 861e123441SRahul Sharma }; 871e123441SRahul Sharma 8822b21ae6SJoonyoung Shim struct mixer_context { 894551789fSSean Paul struct platform_device *pdev; 90cf8fc4f1SJoonyoung Shim struct device *dev; 911055b39fSInki Dae struct drm_device *drm_dev; 9222b21ae6SJoonyoung Shim int pipe; 9322b21ae6SJoonyoung Shim bool interlace; 94cf8fc4f1SJoonyoung Shim bool powered; 951b8e5747SRahul Sharma bool vp_enabled; 96cf8fc4f1SJoonyoung Shim u32 int_en; 9722b21ae6SJoonyoung Shim 98cf8fc4f1SJoonyoung Shim struct mutex mixer_mutex; 9922b21ae6SJoonyoung Shim struct mixer_resources mixer_res; 100a634dd54SJoonyoung Shim struct hdmi_win_data win_data[MIXER_WIN_NR]; 1011e123441SRahul Sharma enum mixer_version_id mxr_ver; 1026e95d5e6SPrathyush K wait_queue_head_t wait_vsync_queue; 1036e95d5e6SPrathyush K atomic_t wait_vsync_event; 1041e123441SRahul Sharma }; 1051e123441SRahul Sharma 1061e123441SRahul Sharma struct mixer_drv_data { 1071e123441SRahul Sharma enum mixer_version_id version; 1081b8e5747SRahul Sharma bool is_vp_enabled; 10922b21ae6SJoonyoung Shim }; 11022b21ae6SJoonyoung Shim 111d8408326SSeung-Woo Kim static const u8 filter_y_horiz_tap8[] = { 112d8408326SSeung-Woo Kim 0, -1, -1, -1, -1, -1, -1, -1, 113d8408326SSeung-Woo Kim -1, -1, -1, -1, -1, 0, 0, 0, 114d8408326SSeung-Woo Kim 0, 2, 4, 5, 6, 6, 6, 6, 115d8408326SSeung-Woo Kim 6, 5, 5, 4, 3, 2, 1, 1, 116d8408326SSeung-Woo Kim 0, -6, -12, -16, -18, -20, -21, -20, 117d8408326SSeung-Woo Kim -20, -18, -16, -13, -10, -8, -5, -2, 118d8408326SSeung-Woo Kim 127, 126, 125, 121, 114, 107, 99, 89, 119d8408326SSeung-Woo Kim 79, 68, 57, 46, 35, 25, 16, 8, 120d8408326SSeung-Woo Kim }; 121d8408326SSeung-Woo Kim 122d8408326SSeung-Woo Kim static const u8 filter_y_vert_tap4[] = { 123d8408326SSeung-Woo Kim 0, -3, -6, -8, -8, -8, -8, -7, 124d8408326SSeung-Woo Kim -6, -5, -4, -3, -2, -1, -1, 0, 125d8408326SSeung-Woo Kim 127, 126, 124, 118, 111, 102, 92, 81, 126d8408326SSeung-Woo Kim 70, 59, 48, 37, 27, 19, 11, 5, 127d8408326SSeung-Woo Kim 0, 5, 11, 19, 27, 37, 48, 59, 128d8408326SSeung-Woo Kim 70, 81, 92, 102, 111, 118, 124, 126, 129d8408326SSeung-Woo Kim 0, 0, -1, -1, -2, -3, -4, -5, 130d8408326SSeung-Woo Kim -6, -7, -8, -8, -8, -8, -6, -3, 131d8408326SSeung-Woo Kim }; 132d8408326SSeung-Woo Kim 133d8408326SSeung-Woo Kim static const u8 filter_cr_horiz_tap4[] = { 134d8408326SSeung-Woo Kim 0, -3, -6, -8, -8, -8, -8, -7, 135d8408326SSeung-Woo Kim -6, -5, -4, -3, -2, -1, -1, 0, 136d8408326SSeung-Woo Kim 127, 126, 124, 118, 111, 102, 92, 81, 137d8408326SSeung-Woo Kim 70, 59, 48, 37, 27, 19, 11, 5, 138d8408326SSeung-Woo Kim }; 139d8408326SSeung-Woo Kim 140d8408326SSeung-Woo Kim static inline u32 vp_reg_read(struct mixer_resources *res, u32 reg_id) 141d8408326SSeung-Woo Kim { 142d8408326SSeung-Woo Kim return readl(res->vp_regs + reg_id); 143d8408326SSeung-Woo Kim } 144d8408326SSeung-Woo Kim 145d8408326SSeung-Woo Kim static inline void vp_reg_write(struct mixer_resources *res, u32 reg_id, 146d8408326SSeung-Woo Kim u32 val) 147d8408326SSeung-Woo Kim { 148d8408326SSeung-Woo Kim writel(val, res->vp_regs + reg_id); 149d8408326SSeung-Woo Kim } 150d8408326SSeung-Woo Kim 151d8408326SSeung-Woo Kim static inline void vp_reg_writemask(struct mixer_resources *res, u32 reg_id, 152d8408326SSeung-Woo Kim u32 val, u32 mask) 153d8408326SSeung-Woo Kim { 154d8408326SSeung-Woo Kim u32 old = vp_reg_read(res, reg_id); 155d8408326SSeung-Woo Kim 156d8408326SSeung-Woo Kim val = (val & mask) | (old & ~mask); 157d8408326SSeung-Woo Kim writel(val, res->vp_regs + reg_id); 158d8408326SSeung-Woo Kim } 159d8408326SSeung-Woo Kim 160d8408326SSeung-Woo Kim static inline u32 mixer_reg_read(struct mixer_resources *res, u32 reg_id) 161d8408326SSeung-Woo Kim { 162d8408326SSeung-Woo Kim return readl(res->mixer_regs + reg_id); 163d8408326SSeung-Woo Kim } 164d8408326SSeung-Woo Kim 165d8408326SSeung-Woo Kim static inline void mixer_reg_write(struct mixer_resources *res, u32 reg_id, 166d8408326SSeung-Woo Kim u32 val) 167d8408326SSeung-Woo Kim { 168d8408326SSeung-Woo Kim writel(val, res->mixer_regs + reg_id); 169d8408326SSeung-Woo Kim } 170d8408326SSeung-Woo Kim 171d8408326SSeung-Woo Kim static inline void mixer_reg_writemask(struct mixer_resources *res, 172d8408326SSeung-Woo Kim u32 reg_id, u32 val, u32 mask) 173d8408326SSeung-Woo Kim { 174d8408326SSeung-Woo Kim u32 old = mixer_reg_read(res, reg_id); 175d8408326SSeung-Woo Kim 176d8408326SSeung-Woo Kim val = (val & mask) | (old & ~mask); 177d8408326SSeung-Woo Kim writel(val, res->mixer_regs + reg_id); 178d8408326SSeung-Woo Kim } 179d8408326SSeung-Woo Kim 180d8408326SSeung-Woo Kim static void mixer_regs_dump(struct mixer_context *ctx) 181d8408326SSeung-Woo Kim { 182d8408326SSeung-Woo Kim #define DUMPREG(reg_id) \ 183d8408326SSeung-Woo Kim do { \ 184d8408326SSeung-Woo Kim DRM_DEBUG_KMS(#reg_id " = %08x\n", \ 185d8408326SSeung-Woo Kim (u32)readl(ctx->mixer_res.mixer_regs + reg_id)); \ 186d8408326SSeung-Woo Kim } while (0) 187d8408326SSeung-Woo Kim 188d8408326SSeung-Woo Kim DUMPREG(MXR_STATUS); 189d8408326SSeung-Woo Kim DUMPREG(MXR_CFG); 190d8408326SSeung-Woo Kim DUMPREG(MXR_INT_EN); 191d8408326SSeung-Woo Kim DUMPREG(MXR_INT_STATUS); 192d8408326SSeung-Woo Kim 193d8408326SSeung-Woo Kim DUMPREG(MXR_LAYER_CFG); 194d8408326SSeung-Woo Kim DUMPREG(MXR_VIDEO_CFG); 195d8408326SSeung-Woo Kim 196d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_CFG); 197d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_BASE); 198d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_SPAN); 199d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_WH); 200d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_SXY); 201d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_DXY); 202d8408326SSeung-Woo Kim 203d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_CFG); 204d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_BASE); 205d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_SPAN); 206d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_WH); 207d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_SXY); 208d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_DXY); 209d8408326SSeung-Woo Kim #undef DUMPREG 210d8408326SSeung-Woo Kim } 211d8408326SSeung-Woo Kim 212d8408326SSeung-Woo Kim static void vp_regs_dump(struct mixer_context *ctx) 213d8408326SSeung-Woo Kim { 214d8408326SSeung-Woo Kim #define DUMPREG(reg_id) \ 215d8408326SSeung-Woo Kim do { \ 216d8408326SSeung-Woo Kim DRM_DEBUG_KMS(#reg_id " = %08x\n", \ 217d8408326SSeung-Woo Kim (u32) readl(ctx->mixer_res.vp_regs + reg_id)); \ 218d8408326SSeung-Woo Kim } while (0) 219d8408326SSeung-Woo Kim 220d8408326SSeung-Woo Kim DUMPREG(VP_ENABLE); 221d8408326SSeung-Woo Kim DUMPREG(VP_SRESET); 222d8408326SSeung-Woo Kim DUMPREG(VP_SHADOW_UPDATE); 223d8408326SSeung-Woo Kim DUMPREG(VP_FIELD_ID); 224d8408326SSeung-Woo Kim DUMPREG(VP_MODE); 225d8408326SSeung-Woo Kim DUMPREG(VP_IMG_SIZE_Y); 226d8408326SSeung-Woo Kim DUMPREG(VP_IMG_SIZE_C); 227d8408326SSeung-Woo Kim DUMPREG(VP_PER_RATE_CTRL); 228d8408326SSeung-Woo Kim DUMPREG(VP_TOP_Y_PTR); 229d8408326SSeung-Woo Kim DUMPREG(VP_BOT_Y_PTR); 230d8408326SSeung-Woo Kim DUMPREG(VP_TOP_C_PTR); 231d8408326SSeung-Woo Kim DUMPREG(VP_BOT_C_PTR); 232d8408326SSeung-Woo Kim DUMPREG(VP_ENDIAN_MODE); 233d8408326SSeung-Woo Kim DUMPREG(VP_SRC_H_POSITION); 234d8408326SSeung-Woo Kim DUMPREG(VP_SRC_V_POSITION); 235d8408326SSeung-Woo Kim DUMPREG(VP_SRC_WIDTH); 236d8408326SSeung-Woo Kim DUMPREG(VP_SRC_HEIGHT); 237d8408326SSeung-Woo Kim DUMPREG(VP_DST_H_POSITION); 238d8408326SSeung-Woo Kim DUMPREG(VP_DST_V_POSITION); 239d8408326SSeung-Woo Kim DUMPREG(VP_DST_WIDTH); 240d8408326SSeung-Woo Kim DUMPREG(VP_DST_HEIGHT); 241d8408326SSeung-Woo Kim DUMPREG(VP_H_RATIO); 242d8408326SSeung-Woo Kim DUMPREG(VP_V_RATIO); 243d8408326SSeung-Woo Kim 244d8408326SSeung-Woo Kim #undef DUMPREG 245d8408326SSeung-Woo Kim } 246d8408326SSeung-Woo Kim 247d8408326SSeung-Woo Kim static inline void vp_filter_set(struct mixer_resources *res, 248d8408326SSeung-Woo Kim int reg_id, const u8 *data, unsigned int size) 249d8408326SSeung-Woo Kim { 250d8408326SSeung-Woo Kim /* assure 4-byte align */ 251d8408326SSeung-Woo Kim BUG_ON(size & 3); 252d8408326SSeung-Woo Kim for (; size; size -= 4, reg_id += 4, data += 4) { 253d8408326SSeung-Woo Kim u32 val = (data[0] << 24) | (data[1] << 16) | 254d8408326SSeung-Woo Kim (data[2] << 8) | data[3]; 255d8408326SSeung-Woo Kim vp_reg_write(res, reg_id, val); 256d8408326SSeung-Woo Kim } 257d8408326SSeung-Woo Kim } 258d8408326SSeung-Woo Kim 259d8408326SSeung-Woo Kim static void vp_default_filter(struct mixer_resources *res) 260d8408326SSeung-Woo Kim { 261d8408326SSeung-Woo Kim vp_filter_set(res, VP_POLY8_Y0_LL, 262e25e1b66SSachin Kamat filter_y_horiz_tap8, sizeof(filter_y_horiz_tap8)); 263d8408326SSeung-Woo Kim vp_filter_set(res, VP_POLY4_Y0_LL, 264e25e1b66SSachin Kamat filter_y_vert_tap4, sizeof(filter_y_vert_tap4)); 265d8408326SSeung-Woo Kim vp_filter_set(res, VP_POLY4_C0_LL, 266e25e1b66SSachin Kamat filter_cr_horiz_tap4, sizeof(filter_cr_horiz_tap4)); 267d8408326SSeung-Woo Kim } 268d8408326SSeung-Woo Kim 269d8408326SSeung-Woo Kim static void mixer_vsync_set_update(struct mixer_context *ctx, bool enable) 270d8408326SSeung-Woo Kim { 271d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 272d8408326SSeung-Woo Kim 273d8408326SSeung-Woo Kim /* block update on vsync */ 274d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_STATUS, enable ? 275d8408326SSeung-Woo Kim MXR_STATUS_SYNC_ENABLE : 0, MXR_STATUS_SYNC_ENABLE); 276d8408326SSeung-Woo Kim 2771b8e5747SRahul Sharma if (ctx->vp_enabled) 278d8408326SSeung-Woo Kim vp_reg_write(res, VP_SHADOW_UPDATE, enable ? 279d8408326SSeung-Woo Kim VP_SHADOW_UPDATE_ENABLE : 0); 280d8408326SSeung-Woo Kim } 281d8408326SSeung-Woo Kim 282d8408326SSeung-Woo Kim static void mixer_cfg_scan(struct mixer_context *ctx, unsigned int height) 283d8408326SSeung-Woo Kim { 284d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 285d8408326SSeung-Woo Kim u32 val; 286d8408326SSeung-Woo Kim 287d8408326SSeung-Woo Kim /* choosing between interlace and progressive mode */ 288d8408326SSeung-Woo Kim val = (ctx->interlace ? MXR_CFG_SCAN_INTERLACE : 289d8408326SSeung-Woo Kim MXR_CFG_SCAN_PROGRASSIVE); 290d8408326SSeung-Woo Kim 291def5e095SRahul Sharma if (ctx->mxr_ver != MXR_VER_128_0_0_184) { 292def5e095SRahul Sharma /* choosing between proper HD and SD mode */ 29329630743SRahul Sharma if (height <= 480) 294d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_NTSC | MXR_CFG_SCAN_SD; 29529630743SRahul Sharma else if (height <= 576) 296d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_PAL | MXR_CFG_SCAN_SD; 29729630743SRahul Sharma else if (height <= 720) 298d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD; 29929630743SRahul Sharma else if (height <= 1080) 300d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_HD_1080 | MXR_CFG_SCAN_HD; 301d8408326SSeung-Woo Kim else 302d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD; 303def5e095SRahul Sharma } 304d8408326SSeung-Woo Kim 305d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_SCAN_MASK); 306d8408326SSeung-Woo Kim } 307d8408326SSeung-Woo Kim 308d8408326SSeung-Woo Kim static void mixer_cfg_rgb_fmt(struct mixer_context *ctx, unsigned int height) 309d8408326SSeung-Woo Kim { 310d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 311d8408326SSeung-Woo Kim u32 val; 312d8408326SSeung-Woo Kim 313d8408326SSeung-Woo Kim if (height == 480) { 314d8408326SSeung-Woo Kim val = MXR_CFG_RGB601_0_255; 315d8408326SSeung-Woo Kim } else if (height == 576) { 316d8408326SSeung-Woo Kim val = MXR_CFG_RGB601_0_255; 317d8408326SSeung-Woo Kim } else if (height == 720) { 318d8408326SSeung-Woo Kim val = MXR_CFG_RGB709_16_235; 319d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_Y, 320d8408326SSeung-Woo Kim (1 << 30) | (94 << 20) | (314 << 10) | 321d8408326SSeung-Woo Kim (32 << 0)); 322d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CB, 323d8408326SSeung-Woo Kim (972 << 20) | (851 << 10) | (225 << 0)); 324d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CR, 325d8408326SSeung-Woo Kim (225 << 20) | (820 << 10) | (1004 << 0)); 326d8408326SSeung-Woo Kim } else if (height == 1080) { 327d8408326SSeung-Woo Kim val = MXR_CFG_RGB709_16_235; 328d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_Y, 329d8408326SSeung-Woo Kim (1 << 30) | (94 << 20) | (314 << 10) | 330d8408326SSeung-Woo Kim (32 << 0)); 331d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CB, 332d8408326SSeung-Woo Kim (972 << 20) | (851 << 10) | (225 << 0)); 333d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CR, 334d8408326SSeung-Woo Kim (225 << 20) | (820 << 10) | (1004 << 0)); 335d8408326SSeung-Woo Kim } else { 336d8408326SSeung-Woo Kim val = MXR_CFG_RGB709_16_235; 337d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_Y, 338d8408326SSeung-Woo Kim (1 << 30) | (94 << 20) | (314 << 10) | 339d8408326SSeung-Woo Kim (32 << 0)); 340d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CB, 341d8408326SSeung-Woo Kim (972 << 20) | (851 << 10) | (225 << 0)); 342d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CR, 343d8408326SSeung-Woo Kim (225 << 20) | (820 << 10) | (1004 << 0)); 344d8408326SSeung-Woo Kim } 345d8408326SSeung-Woo Kim 346d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_RGB_FMT_MASK); 347d8408326SSeung-Woo Kim } 348d8408326SSeung-Woo Kim 349d8408326SSeung-Woo Kim static void mixer_cfg_layer(struct mixer_context *ctx, int win, bool enable) 350d8408326SSeung-Woo Kim { 351d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 352d8408326SSeung-Woo Kim u32 val = enable ? ~0 : 0; 353d8408326SSeung-Woo Kim 354d8408326SSeung-Woo Kim switch (win) { 355d8408326SSeung-Woo Kim case 0: 356d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP0_ENABLE); 357d8408326SSeung-Woo Kim break; 358d8408326SSeung-Woo Kim case 1: 359d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP1_ENABLE); 360d8408326SSeung-Woo Kim break; 361d8408326SSeung-Woo Kim case 2: 3621b8e5747SRahul Sharma if (ctx->vp_enabled) { 363d8408326SSeung-Woo Kim vp_reg_writemask(res, VP_ENABLE, val, VP_ENABLE_ON); 3641b8e5747SRahul Sharma mixer_reg_writemask(res, MXR_CFG, val, 3651b8e5747SRahul Sharma MXR_CFG_VP_ENABLE); 3661b8e5747SRahul Sharma } 367d8408326SSeung-Woo Kim break; 368d8408326SSeung-Woo Kim } 369d8408326SSeung-Woo Kim } 370d8408326SSeung-Woo Kim 371d8408326SSeung-Woo Kim static void mixer_run(struct mixer_context *ctx) 372d8408326SSeung-Woo Kim { 373d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 374d8408326SSeung-Woo Kim 375d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_STATUS, ~0, MXR_STATUS_REG_RUN); 376d8408326SSeung-Woo Kim 377d8408326SSeung-Woo Kim mixer_regs_dump(ctx); 378d8408326SSeung-Woo Kim } 379d8408326SSeung-Woo Kim 380*381be025SRahul Sharma static void mixer_stop(struct mixer_context *ctx) 381*381be025SRahul Sharma { 382*381be025SRahul Sharma struct mixer_resources *res = &ctx->mixer_res; 383*381be025SRahul Sharma int timeout = 20; 384*381be025SRahul Sharma 385*381be025SRahul Sharma mixer_reg_writemask(res, MXR_STATUS, 0, MXR_STATUS_REG_RUN); 386*381be025SRahul Sharma 387*381be025SRahul Sharma while (!(mixer_reg_read(res, MXR_STATUS) & MXR_STATUS_REG_IDLE) && 388*381be025SRahul Sharma --timeout) 389*381be025SRahul Sharma usleep_range(10000, 12000); 390*381be025SRahul Sharma 391*381be025SRahul Sharma mixer_regs_dump(ctx); 392*381be025SRahul Sharma } 393*381be025SRahul Sharma 394d8408326SSeung-Woo Kim static void vp_video_buffer(struct mixer_context *ctx, int win) 395d8408326SSeung-Woo Kim { 396d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 397d8408326SSeung-Woo Kim unsigned long flags; 398d8408326SSeung-Woo Kim struct hdmi_win_data *win_data; 399d8408326SSeung-Woo Kim unsigned int x_ratio, y_ratio; 400782953ecSYoungJun Cho unsigned int buf_num = 1; 401d8408326SSeung-Woo Kim dma_addr_t luma_addr[2], chroma_addr[2]; 402d8408326SSeung-Woo Kim bool tiled_mode = false; 403d8408326SSeung-Woo Kim bool crcb_mode = false; 404d8408326SSeung-Woo Kim u32 val; 405d8408326SSeung-Woo Kim 406d8408326SSeung-Woo Kim win_data = &ctx->win_data[win]; 407d8408326SSeung-Woo Kim 408d8408326SSeung-Woo Kim switch (win_data->pixel_format) { 409d8408326SSeung-Woo Kim case DRM_FORMAT_NV12MT: 410d8408326SSeung-Woo Kim tiled_mode = true; 411363b06aaSVille Syrjälä case DRM_FORMAT_NV12: 412d8408326SSeung-Woo Kim crcb_mode = false; 413d8408326SSeung-Woo Kim buf_num = 2; 414d8408326SSeung-Woo Kim break; 415d8408326SSeung-Woo Kim /* TODO: single buffer format NV12, NV21 */ 416d8408326SSeung-Woo Kim default: 417d8408326SSeung-Woo Kim /* ignore pixel format at disable time */ 418d8408326SSeung-Woo Kim if (!win_data->dma_addr) 419d8408326SSeung-Woo Kim break; 420d8408326SSeung-Woo Kim 421d8408326SSeung-Woo Kim DRM_ERROR("pixel format for vp is wrong [%d].\n", 422d8408326SSeung-Woo Kim win_data->pixel_format); 423d8408326SSeung-Woo Kim return; 424d8408326SSeung-Woo Kim } 425d8408326SSeung-Woo Kim 426d8408326SSeung-Woo Kim /* scaling feature: (src << 16) / dst */ 4278dcb96b6SSeung-Woo Kim x_ratio = (win_data->src_width << 16) / win_data->crtc_width; 4288dcb96b6SSeung-Woo Kim y_ratio = (win_data->src_height << 16) / win_data->crtc_height; 429d8408326SSeung-Woo Kim 430d8408326SSeung-Woo Kim if (buf_num == 2) { 431d8408326SSeung-Woo Kim luma_addr[0] = win_data->dma_addr; 432d8408326SSeung-Woo Kim chroma_addr[0] = win_data->chroma_dma_addr; 433d8408326SSeung-Woo Kim } else { 434d8408326SSeung-Woo Kim luma_addr[0] = win_data->dma_addr; 435d8408326SSeung-Woo Kim chroma_addr[0] = win_data->dma_addr 4368dcb96b6SSeung-Woo Kim + (win_data->fb_width * win_data->fb_height); 437d8408326SSeung-Woo Kim } 438d8408326SSeung-Woo Kim 439d8408326SSeung-Woo Kim if (win_data->scan_flags & DRM_MODE_FLAG_INTERLACE) { 440d8408326SSeung-Woo Kim ctx->interlace = true; 441d8408326SSeung-Woo Kim if (tiled_mode) { 442d8408326SSeung-Woo Kim luma_addr[1] = luma_addr[0] + 0x40; 443d8408326SSeung-Woo Kim chroma_addr[1] = chroma_addr[0] + 0x40; 444d8408326SSeung-Woo Kim } else { 4458dcb96b6SSeung-Woo Kim luma_addr[1] = luma_addr[0] + win_data->fb_width; 4468dcb96b6SSeung-Woo Kim chroma_addr[1] = chroma_addr[0] + win_data->fb_width; 447d8408326SSeung-Woo Kim } 448d8408326SSeung-Woo Kim } else { 449d8408326SSeung-Woo Kim ctx->interlace = false; 450d8408326SSeung-Woo Kim luma_addr[1] = 0; 451d8408326SSeung-Woo Kim chroma_addr[1] = 0; 452d8408326SSeung-Woo Kim } 453d8408326SSeung-Woo Kim 454d8408326SSeung-Woo Kim spin_lock_irqsave(&res->reg_slock, flags); 455d8408326SSeung-Woo Kim mixer_vsync_set_update(ctx, false); 456d8408326SSeung-Woo Kim 457d8408326SSeung-Woo Kim /* interlace or progressive scan mode */ 458d8408326SSeung-Woo Kim val = (ctx->interlace ? ~0 : 0); 459d8408326SSeung-Woo Kim vp_reg_writemask(res, VP_MODE, val, VP_MODE_LINE_SKIP); 460d8408326SSeung-Woo Kim 461d8408326SSeung-Woo Kim /* setup format */ 462d8408326SSeung-Woo Kim val = (crcb_mode ? VP_MODE_NV21 : VP_MODE_NV12); 463d8408326SSeung-Woo Kim val |= (tiled_mode ? VP_MODE_MEM_TILED : VP_MODE_MEM_LINEAR); 464d8408326SSeung-Woo Kim vp_reg_writemask(res, VP_MODE, val, VP_MODE_FMT_MASK); 465d8408326SSeung-Woo Kim 466d8408326SSeung-Woo Kim /* setting size of input image */ 4678dcb96b6SSeung-Woo Kim vp_reg_write(res, VP_IMG_SIZE_Y, VP_IMG_HSIZE(win_data->fb_width) | 4688dcb96b6SSeung-Woo Kim VP_IMG_VSIZE(win_data->fb_height)); 469d8408326SSeung-Woo Kim /* chroma height has to reduced by 2 to avoid chroma distorions */ 4708dcb96b6SSeung-Woo Kim vp_reg_write(res, VP_IMG_SIZE_C, VP_IMG_HSIZE(win_data->fb_width) | 4718dcb96b6SSeung-Woo Kim VP_IMG_VSIZE(win_data->fb_height / 2)); 472d8408326SSeung-Woo Kim 4738dcb96b6SSeung-Woo Kim vp_reg_write(res, VP_SRC_WIDTH, win_data->src_width); 4748dcb96b6SSeung-Woo Kim vp_reg_write(res, VP_SRC_HEIGHT, win_data->src_height); 475d8408326SSeung-Woo Kim vp_reg_write(res, VP_SRC_H_POSITION, 4768dcb96b6SSeung-Woo Kim VP_SRC_H_POSITION_VAL(win_data->fb_x)); 4778dcb96b6SSeung-Woo Kim vp_reg_write(res, VP_SRC_V_POSITION, win_data->fb_y); 478d8408326SSeung-Woo Kim 4798dcb96b6SSeung-Woo Kim vp_reg_write(res, VP_DST_WIDTH, win_data->crtc_width); 4808dcb96b6SSeung-Woo Kim vp_reg_write(res, VP_DST_H_POSITION, win_data->crtc_x); 481d8408326SSeung-Woo Kim if (ctx->interlace) { 4828dcb96b6SSeung-Woo Kim vp_reg_write(res, VP_DST_HEIGHT, win_data->crtc_height / 2); 4838dcb96b6SSeung-Woo Kim vp_reg_write(res, VP_DST_V_POSITION, win_data->crtc_y / 2); 484d8408326SSeung-Woo Kim } else { 4858dcb96b6SSeung-Woo Kim vp_reg_write(res, VP_DST_HEIGHT, win_data->crtc_height); 4868dcb96b6SSeung-Woo Kim vp_reg_write(res, VP_DST_V_POSITION, win_data->crtc_y); 487d8408326SSeung-Woo Kim } 488d8408326SSeung-Woo Kim 489d8408326SSeung-Woo Kim vp_reg_write(res, VP_H_RATIO, x_ratio); 490d8408326SSeung-Woo Kim vp_reg_write(res, VP_V_RATIO, y_ratio); 491d8408326SSeung-Woo Kim 492d8408326SSeung-Woo Kim vp_reg_write(res, VP_ENDIAN_MODE, VP_ENDIAN_MODE_LITTLE); 493d8408326SSeung-Woo Kim 494d8408326SSeung-Woo Kim /* set buffer address to vp */ 495d8408326SSeung-Woo Kim vp_reg_write(res, VP_TOP_Y_PTR, luma_addr[0]); 496d8408326SSeung-Woo Kim vp_reg_write(res, VP_BOT_Y_PTR, luma_addr[1]); 497d8408326SSeung-Woo Kim vp_reg_write(res, VP_TOP_C_PTR, chroma_addr[0]); 498d8408326SSeung-Woo Kim vp_reg_write(res, VP_BOT_C_PTR, chroma_addr[1]); 499d8408326SSeung-Woo Kim 5008dcb96b6SSeung-Woo Kim mixer_cfg_scan(ctx, win_data->mode_height); 5018dcb96b6SSeung-Woo Kim mixer_cfg_rgb_fmt(ctx, win_data->mode_height); 502d8408326SSeung-Woo Kim mixer_cfg_layer(ctx, win, true); 503d8408326SSeung-Woo Kim mixer_run(ctx); 504d8408326SSeung-Woo Kim 505d8408326SSeung-Woo Kim mixer_vsync_set_update(ctx, true); 506d8408326SSeung-Woo Kim spin_unlock_irqrestore(&res->reg_slock, flags); 507d8408326SSeung-Woo Kim 508d8408326SSeung-Woo Kim vp_regs_dump(ctx); 509d8408326SSeung-Woo Kim } 510d8408326SSeung-Woo Kim 511aaf8b49eSRahul Sharma static void mixer_layer_update(struct mixer_context *ctx) 512aaf8b49eSRahul Sharma { 513aaf8b49eSRahul Sharma struct mixer_resources *res = &ctx->mixer_res; 514aaf8b49eSRahul Sharma u32 val; 515aaf8b49eSRahul Sharma 516aaf8b49eSRahul Sharma val = mixer_reg_read(res, MXR_CFG); 517aaf8b49eSRahul Sharma 518aaf8b49eSRahul Sharma /* allow one update per vsync only */ 519aaf8b49eSRahul Sharma if (!(val & MXR_CFG_LAYER_UPDATE_COUNT_MASK)) 520aaf8b49eSRahul Sharma mixer_reg_writemask(res, MXR_CFG, ~0, MXR_CFG_LAYER_UPDATE); 521aaf8b49eSRahul Sharma } 522aaf8b49eSRahul Sharma 523d8408326SSeung-Woo Kim static void mixer_graph_buffer(struct mixer_context *ctx, int win) 524d8408326SSeung-Woo Kim { 525d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 526d8408326SSeung-Woo Kim unsigned long flags; 527d8408326SSeung-Woo Kim struct hdmi_win_data *win_data; 528d8408326SSeung-Woo Kim unsigned int x_ratio, y_ratio; 529d8408326SSeung-Woo Kim unsigned int src_x_offset, src_y_offset, dst_x_offset, dst_y_offset; 530d8408326SSeung-Woo Kim dma_addr_t dma_addr; 531d8408326SSeung-Woo Kim unsigned int fmt; 532d8408326SSeung-Woo Kim u32 val; 533d8408326SSeung-Woo Kim 534d8408326SSeung-Woo Kim win_data = &ctx->win_data[win]; 535d8408326SSeung-Woo Kim 536d8408326SSeung-Woo Kim #define RGB565 4 537d8408326SSeung-Woo Kim #define ARGB1555 5 538d8408326SSeung-Woo Kim #define ARGB4444 6 539d8408326SSeung-Woo Kim #define ARGB8888 7 540d8408326SSeung-Woo Kim 541d8408326SSeung-Woo Kim switch (win_data->bpp) { 542d8408326SSeung-Woo Kim case 16: 543d8408326SSeung-Woo Kim fmt = ARGB4444; 544d8408326SSeung-Woo Kim break; 545d8408326SSeung-Woo Kim case 32: 546d8408326SSeung-Woo Kim fmt = ARGB8888; 547d8408326SSeung-Woo Kim break; 548d8408326SSeung-Woo Kim default: 549d8408326SSeung-Woo Kim fmt = ARGB8888; 550d8408326SSeung-Woo Kim } 551d8408326SSeung-Woo Kim 552d8408326SSeung-Woo Kim /* 2x scaling feature */ 553d8408326SSeung-Woo Kim x_ratio = 0; 554d8408326SSeung-Woo Kim y_ratio = 0; 555d8408326SSeung-Woo Kim 556d8408326SSeung-Woo Kim dst_x_offset = win_data->crtc_x; 557d8408326SSeung-Woo Kim dst_y_offset = win_data->crtc_y; 558d8408326SSeung-Woo Kim 559d8408326SSeung-Woo Kim /* converting dma address base and source offset */ 5608dcb96b6SSeung-Woo Kim dma_addr = win_data->dma_addr 5618dcb96b6SSeung-Woo Kim + (win_data->fb_x * win_data->bpp >> 3) 5628dcb96b6SSeung-Woo Kim + (win_data->fb_y * win_data->fb_width * win_data->bpp >> 3); 563d8408326SSeung-Woo Kim src_x_offset = 0; 564d8408326SSeung-Woo Kim src_y_offset = 0; 565d8408326SSeung-Woo Kim 566d8408326SSeung-Woo Kim if (win_data->scan_flags & DRM_MODE_FLAG_INTERLACE) 567d8408326SSeung-Woo Kim ctx->interlace = true; 568d8408326SSeung-Woo Kim else 569d8408326SSeung-Woo Kim ctx->interlace = false; 570d8408326SSeung-Woo Kim 571d8408326SSeung-Woo Kim spin_lock_irqsave(&res->reg_slock, flags); 572d8408326SSeung-Woo Kim mixer_vsync_set_update(ctx, false); 573d8408326SSeung-Woo Kim 574d8408326SSeung-Woo Kim /* setup format */ 575d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_GRAPHIC_CFG(win), 576d8408326SSeung-Woo Kim MXR_GRP_CFG_FORMAT_VAL(fmt), MXR_GRP_CFG_FORMAT_MASK); 577d8408326SSeung-Woo Kim 578d8408326SSeung-Woo Kim /* setup geometry */ 5798dcb96b6SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_SPAN(win), win_data->fb_width); 580d8408326SSeung-Woo Kim 581def5e095SRahul Sharma /* setup display size */ 582def5e095SRahul Sharma if (ctx->mxr_ver == MXR_VER_128_0_0_184 && 583def5e095SRahul Sharma win == MIXER_DEFAULT_WIN) { 584def5e095SRahul Sharma val = MXR_MXR_RES_HEIGHT(win_data->fb_height); 585def5e095SRahul Sharma val |= MXR_MXR_RES_WIDTH(win_data->fb_width); 586def5e095SRahul Sharma mixer_reg_write(res, MXR_RESOLUTION, val); 587def5e095SRahul Sharma } 588def5e095SRahul Sharma 5898dcb96b6SSeung-Woo Kim val = MXR_GRP_WH_WIDTH(win_data->crtc_width); 5908dcb96b6SSeung-Woo Kim val |= MXR_GRP_WH_HEIGHT(win_data->crtc_height); 591d8408326SSeung-Woo Kim val |= MXR_GRP_WH_H_SCALE(x_ratio); 592d8408326SSeung-Woo Kim val |= MXR_GRP_WH_V_SCALE(y_ratio); 593d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_WH(win), val); 594d8408326SSeung-Woo Kim 595d8408326SSeung-Woo Kim /* setup offsets in source image */ 596d8408326SSeung-Woo Kim val = MXR_GRP_SXY_SX(src_x_offset); 597d8408326SSeung-Woo Kim val |= MXR_GRP_SXY_SY(src_y_offset); 598d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_SXY(win), val); 599d8408326SSeung-Woo Kim 600d8408326SSeung-Woo Kim /* setup offsets in display image */ 601d8408326SSeung-Woo Kim val = MXR_GRP_DXY_DX(dst_x_offset); 602d8408326SSeung-Woo Kim val |= MXR_GRP_DXY_DY(dst_y_offset); 603d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_DXY(win), val); 604d8408326SSeung-Woo Kim 605d8408326SSeung-Woo Kim /* set buffer address to mixer */ 606d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_BASE(win), dma_addr); 607d8408326SSeung-Woo Kim 6088dcb96b6SSeung-Woo Kim mixer_cfg_scan(ctx, win_data->mode_height); 6098dcb96b6SSeung-Woo Kim mixer_cfg_rgb_fmt(ctx, win_data->mode_height); 610d8408326SSeung-Woo Kim mixer_cfg_layer(ctx, win, true); 611aaf8b49eSRahul Sharma 612aaf8b49eSRahul Sharma /* layer update mandatory for mixer 16.0.33.0 */ 613def5e095SRahul Sharma if (ctx->mxr_ver == MXR_VER_16_0_33_0 || 614def5e095SRahul Sharma ctx->mxr_ver == MXR_VER_128_0_0_184) 615aaf8b49eSRahul Sharma mixer_layer_update(ctx); 616aaf8b49eSRahul Sharma 617d8408326SSeung-Woo Kim mixer_run(ctx); 618d8408326SSeung-Woo Kim 619d8408326SSeung-Woo Kim mixer_vsync_set_update(ctx, true); 620d8408326SSeung-Woo Kim spin_unlock_irqrestore(&res->reg_slock, flags); 621d8408326SSeung-Woo Kim } 622d8408326SSeung-Woo Kim 623d8408326SSeung-Woo Kim static void vp_win_reset(struct mixer_context *ctx) 624d8408326SSeung-Woo Kim { 625d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 626d8408326SSeung-Woo Kim int tries = 100; 627d8408326SSeung-Woo Kim 628d8408326SSeung-Woo Kim vp_reg_write(res, VP_SRESET, VP_SRESET_PROCESSING); 629d8408326SSeung-Woo Kim for (tries = 100; tries; --tries) { 630d8408326SSeung-Woo Kim /* waiting until VP_SRESET_PROCESSING is 0 */ 631d8408326SSeung-Woo Kim if (~vp_reg_read(res, VP_SRESET) & VP_SRESET_PROCESSING) 632d8408326SSeung-Woo Kim break; 63309760ea3SSean Paul usleep_range(10000, 12000); 634d8408326SSeung-Woo Kim } 635d8408326SSeung-Woo Kim WARN(tries == 0, "failed to reset Video Processor\n"); 636d8408326SSeung-Woo Kim } 637d8408326SSeung-Woo Kim 638cf8fc4f1SJoonyoung Shim static void mixer_win_reset(struct mixer_context *ctx) 639cf8fc4f1SJoonyoung Shim { 640cf8fc4f1SJoonyoung Shim struct mixer_resources *res = &ctx->mixer_res; 641cf8fc4f1SJoonyoung Shim unsigned long flags; 642cf8fc4f1SJoonyoung Shim u32 val; /* value stored to register */ 643cf8fc4f1SJoonyoung Shim 644cf8fc4f1SJoonyoung Shim spin_lock_irqsave(&res->reg_slock, flags); 645cf8fc4f1SJoonyoung Shim mixer_vsync_set_update(ctx, false); 646cf8fc4f1SJoonyoung Shim 647cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_CFG, MXR_CFG_DST_HDMI, MXR_CFG_DST_MASK); 648cf8fc4f1SJoonyoung Shim 649cf8fc4f1SJoonyoung Shim /* set output in RGB888 mode */ 650cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_CFG, MXR_CFG_OUT_RGB888, MXR_CFG_OUT_MASK); 651cf8fc4f1SJoonyoung Shim 652cf8fc4f1SJoonyoung Shim /* 16 beat burst in DMA */ 653cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_STATUS, MXR_STATUS_16_BURST, 654cf8fc4f1SJoonyoung Shim MXR_STATUS_BURST_MASK); 655cf8fc4f1SJoonyoung Shim 656cf8fc4f1SJoonyoung Shim /* setting default layer priority: layer1 > layer0 > video 657cf8fc4f1SJoonyoung Shim * because typical usage scenario would be 658cf8fc4f1SJoonyoung Shim * layer1 - OSD 659cf8fc4f1SJoonyoung Shim * layer0 - framebuffer 660cf8fc4f1SJoonyoung Shim * video - video overlay 661cf8fc4f1SJoonyoung Shim */ 662cf8fc4f1SJoonyoung Shim val = MXR_LAYER_CFG_GRP1_VAL(3); 663cf8fc4f1SJoonyoung Shim val |= MXR_LAYER_CFG_GRP0_VAL(2); 6641b8e5747SRahul Sharma if (ctx->vp_enabled) 665cf8fc4f1SJoonyoung Shim val |= MXR_LAYER_CFG_VP_VAL(1); 666cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_LAYER_CFG, val); 667cf8fc4f1SJoonyoung Shim 668cf8fc4f1SJoonyoung Shim /* setting background color */ 669cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_BG_COLOR0, 0x008080); 670cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_BG_COLOR1, 0x008080); 671cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_BG_COLOR2, 0x008080); 672cf8fc4f1SJoonyoung Shim 673cf8fc4f1SJoonyoung Shim /* setting graphical layers */ 674cf8fc4f1SJoonyoung Shim val = MXR_GRP_CFG_COLOR_KEY_DISABLE; /* no blank key */ 675cf8fc4f1SJoonyoung Shim val |= MXR_GRP_CFG_WIN_BLEND_EN; 676cf8fc4f1SJoonyoung Shim val |= MXR_GRP_CFG_ALPHA_VAL(0xff); /* non-transparent alpha */ 677cf8fc4f1SJoonyoung Shim 6780377f4edSSean Paul /* Don't blend layer 0 onto the mixer background */ 679cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_GRAPHIC_CFG(0), val); 6800377f4edSSean Paul 6810377f4edSSean Paul /* Blend layer 1 into layer 0 */ 6820377f4edSSean Paul val |= MXR_GRP_CFG_BLEND_PRE_MUL; 6830377f4edSSean Paul val |= MXR_GRP_CFG_PIXEL_BLEND_EN; 684cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_GRAPHIC_CFG(1), val); 685cf8fc4f1SJoonyoung Shim 6865736603bSSeung-Woo Kim /* setting video layers */ 6875736603bSSeung-Woo Kim val = MXR_GRP_CFG_ALPHA_VAL(0); 6885736603bSSeung-Woo Kim mixer_reg_write(res, MXR_VIDEO_CFG, val); 6895736603bSSeung-Woo Kim 6901b8e5747SRahul Sharma if (ctx->vp_enabled) { 691cf8fc4f1SJoonyoung Shim /* configuration of Video Processor Registers */ 692cf8fc4f1SJoonyoung Shim vp_win_reset(ctx); 693cf8fc4f1SJoonyoung Shim vp_default_filter(res); 6941b8e5747SRahul Sharma } 695cf8fc4f1SJoonyoung Shim 696cf8fc4f1SJoonyoung Shim /* disable all layers */ 697cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP0_ENABLE); 698cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP1_ENABLE); 6991b8e5747SRahul Sharma if (ctx->vp_enabled) 700cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_VP_ENABLE); 701cf8fc4f1SJoonyoung Shim 702cf8fc4f1SJoonyoung Shim mixer_vsync_set_update(ctx, true); 703cf8fc4f1SJoonyoung Shim spin_unlock_irqrestore(&res->reg_slock, flags); 704cf8fc4f1SJoonyoung Shim } 705cf8fc4f1SJoonyoung Shim 7064551789fSSean Paul static irqreturn_t mixer_irq_handler(int irq, void *arg) 7074551789fSSean Paul { 7084551789fSSean Paul struct mixer_context *ctx = arg; 7094551789fSSean Paul struct mixer_resources *res = &ctx->mixer_res; 7104551789fSSean Paul u32 val, base, shadow; 7114551789fSSean Paul 7124551789fSSean Paul spin_lock(&res->reg_slock); 7134551789fSSean Paul 7144551789fSSean Paul /* read interrupt status for handling and clearing flags for VSYNC */ 7154551789fSSean Paul val = mixer_reg_read(res, MXR_INT_STATUS); 7164551789fSSean Paul 7174551789fSSean Paul /* handling VSYNC */ 7184551789fSSean Paul if (val & MXR_INT_STATUS_VSYNC) { 7194551789fSSean Paul /* interlace scan need to check shadow register */ 7204551789fSSean Paul if (ctx->interlace) { 7214551789fSSean Paul base = mixer_reg_read(res, MXR_GRAPHIC_BASE(0)); 7224551789fSSean Paul shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(0)); 7234551789fSSean Paul if (base != shadow) 7244551789fSSean Paul goto out; 7254551789fSSean Paul 7264551789fSSean Paul base = mixer_reg_read(res, MXR_GRAPHIC_BASE(1)); 7274551789fSSean Paul shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(1)); 7284551789fSSean Paul if (base != shadow) 7294551789fSSean Paul goto out; 7304551789fSSean Paul } 7314551789fSSean Paul 7324551789fSSean Paul drm_handle_vblank(ctx->drm_dev, ctx->pipe); 7334551789fSSean Paul exynos_drm_crtc_finish_pageflip(ctx->drm_dev, ctx->pipe); 7344551789fSSean Paul 7354551789fSSean Paul /* set wait vsync event to zero and wake up queue. */ 7364551789fSSean Paul if (atomic_read(&ctx->wait_vsync_event)) { 7374551789fSSean Paul atomic_set(&ctx->wait_vsync_event, 0); 7384551789fSSean Paul wake_up(&ctx->wait_vsync_queue); 7394551789fSSean Paul } 7404551789fSSean Paul } 7414551789fSSean Paul 7424551789fSSean Paul out: 7434551789fSSean Paul /* clear interrupts */ 7444551789fSSean Paul if (~val & MXR_INT_EN_VSYNC) { 7454551789fSSean Paul /* vsync interrupt use different bit for read and clear */ 7464551789fSSean Paul val &= ~MXR_INT_EN_VSYNC; 7474551789fSSean Paul val |= MXR_INT_CLEAR_VSYNC; 7484551789fSSean Paul } 7494551789fSSean Paul mixer_reg_write(res, MXR_INT_STATUS, val); 7504551789fSSean Paul 7514551789fSSean Paul spin_unlock(&res->reg_slock); 7524551789fSSean Paul 7534551789fSSean Paul return IRQ_HANDLED; 7544551789fSSean Paul } 7554551789fSSean Paul 7564551789fSSean Paul static int mixer_resources_init(struct mixer_context *mixer_ctx) 7574551789fSSean Paul { 7584551789fSSean Paul struct device *dev = &mixer_ctx->pdev->dev; 7594551789fSSean Paul struct mixer_resources *mixer_res = &mixer_ctx->mixer_res; 7604551789fSSean Paul struct resource *res; 7614551789fSSean Paul int ret; 7624551789fSSean Paul 7634551789fSSean Paul spin_lock_init(&mixer_res->reg_slock); 7644551789fSSean Paul 7654551789fSSean Paul mixer_res->mixer = devm_clk_get(dev, "mixer"); 7664551789fSSean Paul if (IS_ERR(mixer_res->mixer)) { 7674551789fSSean Paul dev_err(dev, "failed to get clock 'mixer'\n"); 7684551789fSSean Paul return -ENODEV; 7694551789fSSean Paul } 7704551789fSSean Paul 7714551789fSSean Paul mixer_res->sclk_hdmi = devm_clk_get(dev, "sclk_hdmi"); 7724551789fSSean Paul if (IS_ERR(mixer_res->sclk_hdmi)) { 7734551789fSSean Paul dev_err(dev, "failed to get clock 'sclk_hdmi'\n"); 7744551789fSSean Paul return -ENODEV; 7754551789fSSean Paul } 7764551789fSSean Paul res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 0); 7774551789fSSean Paul if (res == NULL) { 7784551789fSSean Paul dev_err(dev, "get memory resource failed.\n"); 7794551789fSSean Paul return -ENXIO; 7804551789fSSean Paul } 7814551789fSSean Paul 7824551789fSSean Paul mixer_res->mixer_regs = devm_ioremap(dev, res->start, 7834551789fSSean Paul resource_size(res)); 7844551789fSSean Paul if (mixer_res->mixer_regs == NULL) { 7854551789fSSean Paul dev_err(dev, "register mapping failed.\n"); 7864551789fSSean Paul return -ENXIO; 7874551789fSSean Paul } 7884551789fSSean Paul 7894551789fSSean Paul res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_IRQ, 0); 7904551789fSSean Paul if (res == NULL) { 7914551789fSSean Paul dev_err(dev, "get interrupt resource failed.\n"); 7924551789fSSean Paul return -ENXIO; 7934551789fSSean Paul } 7944551789fSSean Paul 7954551789fSSean Paul ret = devm_request_irq(dev, res->start, mixer_irq_handler, 7964551789fSSean Paul 0, "drm_mixer", mixer_ctx); 7974551789fSSean Paul if (ret) { 7984551789fSSean Paul dev_err(dev, "request interrupt failed.\n"); 7994551789fSSean Paul return ret; 8004551789fSSean Paul } 8014551789fSSean Paul mixer_res->irq = res->start; 8024551789fSSean Paul 8034551789fSSean Paul return 0; 8044551789fSSean Paul } 8054551789fSSean Paul 8064551789fSSean Paul static int vp_resources_init(struct mixer_context *mixer_ctx) 8074551789fSSean Paul { 8084551789fSSean Paul struct device *dev = &mixer_ctx->pdev->dev; 8094551789fSSean Paul struct mixer_resources *mixer_res = &mixer_ctx->mixer_res; 8104551789fSSean Paul struct resource *res; 8114551789fSSean Paul 8124551789fSSean Paul mixer_res->vp = devm_clk_get(dev, "vp"); 8134551789fSSean Paul if (IS_ERR(mixer_res->vp)) { 8144551789fSSean Paul dev_err(dev, "failed to get clock 'vp'\n"); 8154551789fSSean Paul return -ENODEV; 8164551789fSSean Paul } 8174551789fSSean Paul mixer_res->sclk_mixer = devm_clk_get(dev, "sclk_mixer"); 8184551789fSSean Paul if (IS_ERR(mixer_res->sclk_mixer)) { 8194551789fSSean Paul dev_err(dev, "failed to get clock 'sclk_mixer'\n"); 8204551789fSSean Paul return -ENODEV; 8214551789fSSean Paul } 8224551789fSSean Paul mixer_res->sclk_dac = devm_clk_get(dev, "sclk_dac"); 8234551789fSSean Paul if (IS_ERR(mixer_res->sclk_dac)) { 8244551789fSSean Paul dev_err(dev, "failed to get clock 'sclk_dac'\n"); 8254551789fSSean Paul return -ENODEV; 8264551789fSSean Paul } 8274551789fSSean Paul 8284551789fSSean Paul if (mixer_res->sclk_hdmi) 8294551789fSSean Paul clk_set_parent(mixer_res->sclk_mixer, mixer_res->sclk_hdmi); 8304551789fSSean Paul 8314551789fSSean Paul res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 1); 8324551789fSSean Paul if (res == NULL) { 8334551789fSSean Paul dev_err(dev, "get memory resource failed.\n"); 8344551789fSSean Paul return -ENXIO; 8354551789fSSean Paul } 8364551789fSSean Paul 8374551789fSSean Paul mixer_res->vp_regs = devm_ioremap(dev, res->start, 8384551789fSSean Paul resource_size(res)); 8394551789fSSean Paul if (mixer_res->vp_regs == NULL) { 8404551789fSSean Paul dev_err(dev, "register mapping failed.\n"); 8414551789fSSean Paul return -ENXIO; 8424551789fSSean Paul } 8434551789fSSean Paul 8444551789fSSean Paul return 0; 8454551789fSSean Paul } 8464551789fSSean Paul 847f041b257SSean Paul static int mixer_initialize(struct exynos_drm_manager *mgr, 848f37cd5e8SInki Dae struct drm_device *drm_dev) 8494551789fSSean Paul { 8504551789fSSean Paul int ret; 851f041b257SSean Paul struct mixer_context *mixer_ctx = mgr->ctx; 852f37cd5e8SInki Dae struct exynos_drm_private *priv; 853f37cd5e8SInki Dae priv = drm_dev->dev_private; 8544551789fSSean Paul 855f37cd5e8SInki Dae mgr->drm_dev = mixer_ctx->drm_dev = drm_dev; 856f37cd5e8SInki Dae mgr->pipe = mixer_ctx->pipe = priv->pipe++; 8574551789fSSean Paul 8584551789fSSean Paul /* acquire resources: regs, irqs, clocks */ 8594551789fSSean Paul ret = mixer_resources_init(mixer_ctx); 8604551789fSSean Paul if (ret) { 8614551789fSSean Paul DRM_ERROR("mixer_resources_init failed ret=%d\n", ret); 8624551789fSSean Paul return ret; 8634551789fSSean Paul } 8644551789fSSean Paul 8654551789fSSean Paul if (mixer_ctx->vp_enabled) { 8664551789fSSean Paul /* acquire vp resources: regs, irqs, clocks */ 8674551789fSSean Paul ret = vp_resources_init(mixer_ctx); 8684551789fSSean Paul if (ret) { 8694551789fSSean Paul DRM_ERROR("vp_resources_init failed ret=%d\n", ret); 8704551789fSSean Paul return ret; 8714551789fSSean Paul } 8724551789fSSean Paul } 8734551789fSSean Paul 874f041b257SSean Paul if (!is_drm_iommu_supported(mixer_ctx->drm_dev)) 8751055b39fSInki Dae return 0; 876f041b257SSean Paul 877f041b257SSean Paul return drm_iommu_attach_device(mixer_ctx->drm_dev, mixer_ctx->dev); 8781055b39fSInki Dae } 8791055b39fSInki Dae 880f041b257SSean Paul static void mixer_mgr_remove(struct exynos_drm_manager *mgr) 881d8408326SSeung-Woo Kim { 882f041b257SSean Paul struct mixer_context *mixer_ctx = mgr->ctx; 883f041b257SSean Paul 884f041b257SSean Paul if (is_drm_iommu_supported(mixer_ctx->drm_dev)) 885f041b257SSean Paul drm_iommu_detach_device(mixer_ctx->drm_dev, mixer_ctx->dev); 886f041b257SSean Paul } 887f041b257SSean Paul 888f041b257SSean Paul static int mixer_enable_vblank(struct exynos_drm_manager *mgr) 889f041b257SSean Paul { 890f041b257SSean Paul struct mixer_context *mixer_ctx = mgr->ctx; 891d8408326SSeung-Woo Kim struct mixer_resources *res = &mixer_ctx->mixer_res; 892d8408326SSeung-Woo Kim 893f041b257SSean Paul if (!mixer_ctx->powered) { 894f041b257SSean Paul mixer_ctx->int_en |= MXR_INT_EN_VSYNC; 895f041b257SSean Paul return 0; 896f041b257SSean Paul } 897d8408326SSeung-Woo Kim 898d8408326SSeung-Woo Kim /* enable vsync interrupt */ 899d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_INT_EN, MXR_INT_EN_VSYNC, 900d8408326SSeung-Woo Kim MXR_INT_EN_VSYNC); 901d8408326SSeung-Woo Kim 902d8408326SSeung-Woo Kim return 0; 903d8408326SSeung-Woo Kim } 904d8408326SSeung-Woo Kim 905f041b257SSean Paul static void mixer_disable_vblank(struct exynos_drm_manager *mgr) 906d8408326SSeung-Woo Kim { 907f041b257SSean Paul struct mixer_context *mixer_ctx = mgr->ctx; 908d8408326SSeung-Woo Kim struct mixer_resources *res = &mixer_ctx->mixer_res; 909d8408326SSeung-Woo Kim 910d8408326SSeung-Woo Kim /* disable vsync interrupt */ 911d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_INT_EN, 0, MXR_INT_EN_VSYNC); 912d8408326SSeung-Woo Kim } 913d8408326SSeung-Woo Kim 914f041b257SSean Paul static void mixer_win_mode_set(struct exynos_drm_manager *mgr, 915d8408326SSeung-Woo Kim struct exynos_drm_overlay *overlay) 916d8408326SSeung-Woo Kim { 917f041b257SSean Paul struct mixer_context *mixer_ctx = mgr->ctx; 918d8408326SSeung-Woo Kim struct hdmi_win_data *win_data; 919d8408326SSeung-Woo Kim int win; 920d8408326SSeung-Woo Kim 921d8408326SSeung-Woo Kim if (!overlay) { 922d8408326SSeung-Woo Kim DRM_ERROR("overlay is NULL\n"); 923d8408326SSeung-Woo Kim return; 924d8408326SSeung-Woo Kim } 925d8408326SSeung-Woo Kim 926d8408326SSeung-Woo Kim DRM_DEBUG_KMS("set [%d]x[%d] at (%d,%d) to [%d]x[%d] at (%d,%d)\n", 927d8408326SSeung-Woo Kim overlay->fb_width, overlay->fb_height, 928d8408326SSeung-Woo Kim overlay->fb_x, overlay->fb_y, 929d8408326SSeung-Woo Kim overlay->crtc_width, overlay->crtc_height, 930d8408326SSeung-Woo Kim overlay->crtc_x, overlay->crtc_y); 931d8408326SSeung-Woo Kim 932d8408326SSeung-Woo Kim win = overlay->zpos; 933d8408326SSeung-Woo Kim if (win == DEFAULT_ZPOS) 934a2ee151bSJoonyoung Shim win = MIXER_DEFAULT_WIN; 935d8408326SSeung-Woo Kim 9361586d80cSKrzysztof Kozlowski if (win < 0 || win >= MIXER_WIN_NR) { 937cf8fc4f1SJoonyoung Shim DRM_ERROR("mixer window[%d] is wrong\n", win); 938d8408326SSeung-Woo Kim return; 939d8408326SSeung-Woo Kim } 940d8408326SSeung-Woo Kim 941d8408326SSeung-Woo Kim win_data = &mixer_ctx->win_data[win]; 942d8408326SSeung-Woo Kim 943d8408326SSeung-Woo Kim win_data->dma_addr = overlay->dma_addr[0]; 944d8408326SSeung-Woo Kim win_data->chroma_dma_addr = overlay->dma_addr[1]; 945d8408326SSeung-Woo Kim win_data->pixel_format = overlay->pixel_format; 946d8408326SSeung-Woo Kim win_data->bpp = overlay->bpp; 947d8408326SSeung-Woo Kim 948d8408326SSeung-Woo Kim win_data->crtc_x = overlay->crtc_x; 949d8408326SSeung-Woo Kim win_data->crtc_y = overlay->crtc_y; 950d8408326SSeung-Woo Kim win_data->crtc_width = overlay->crtc_width; 951d8408326SSeung-Woo Kim win_data->crtc_height = overlay->crtc_height; 952d8408326SSeung-Woo Kim 953d8408326SSeung-Woo Kim win_data->fb_x = overlay->fb_x; 954d8408326SSeung-Woo Kim win_data->fb_y = overlay->fb_y; 955d8408326SSeung-Woo Kim win_data->fb_width = overlay->fb_width; 956d8408326SSeung-Woo Kim win_data->fb_height = overlay->fb_height; 9578dcb96b6SSeung-Woo Kim win_data->src_width = overlay->src_width; 9588dcb96b6SSeung-Woo Kim win_data->src_height = overlay->src_height; 959d8408326SSeung-Woo Kim 960d8408326SSeung-Woo Kim win_data->mode_width = overlay->mode_width; 961d8408326SSeung-Woo Kim win_data->mode_height = overlay->mode_height; 962d8408326SSeung-Woo Kim 963d8408326SSeung-Woo Kim win_data->scan_flags = overlay->scan_flag; 964d8408326SSeung-Woo Kim } 965d8408326SSeung-Woo Kim 966f041b257SSean Paul static void mixer_win_commit(struct exynos_drm_manager *mgr, int zpos) 967d8408326SSeung-Woo Kim { 968f041b257SSean Paul struct mixer_context *mixer_ctx = mgr->ctx; 969f041b257SSean Paul int win = zpos == DEFAULT_ZPOS ? MIXER_DEFAULT_WIN : zpos; 970d8408326SSeung-Woo Kim 971cbc4c33dSYoungJun Cho DRM_DEBUG_KMS("win: %d\n", win); 972d8408326SSeung-Woo Kim 973dda9012bSShirish S mutex_lock(&mixer_ctx->mixer_mutex); 974dda9012bSShirish S if (!mixer_ctx->powered) { 975dda9012bSShirish S mutex_unlock(&mixer_ctx->mixer_mutex); 976dda9012bSShirish S return; 977dda9012bSShirish S } 978dda9012bSShirish S mutex_unlock(&mixer_ctx->mixer_mutex); 979dda9012bSShirish S 9801b8e5747SRahul Sharma if (win > 1 && mixer_ctx->vp_enabled) 981d8408326SSeung-Woo Kim vp_video_buffer(mixer_ctx, win); 982d8408326SSeung-Woo Kim else 983d8408326SSeung-Woo Kim mixer_graph_buffer(mixer_ctx, win); 984db43fd16SPrathyush K 985db43fd16SPrathyush K mixer_ctx->win_data[win].enabled = true; 986d8408326SSeung-Woo Kim } 987d8408326SSeung-Woo Kim 988f041b257SSean Paul static void mixer_win_disable(struct exynos_drm_manager *mgr, int zpos) 989d8408326SSeung-Woo Kim { 990f041b257SSean Paul struct mixer_context *mixer_ctx = mgr->ctx; 991d8408326SSeung-Woo Kim struct mixer_resources *res = &mixer_ctx->mixer_res; 992f041b257SSean Paul int win = zpos == DEFAULT_ZPOS ? MIXER_DEFAULT_WIN : zpos; 993d8408326SSeung-Woo Kim unsigned long flags; 994d8408326SSeung-Woo Kim 995cbc4c33dSYoungJun Cho DRM_DEBUG_KMS("win: %d\n", win); 996d8408326SSeung-Woo Kim 997db43fd16SPrathyush K mutex_lock(&mixer_ctx->mixer_mutex); 998db43fd16SPrathyush K if (!mixer_ctx->powered) { 999db43fd16SPrathyush K mutex_unlock(&mixer_ctx->mixer_mutex); 1000db43fd16SPrathyush K mixer_ctx->win_data[win].resume = false; 1001db43fd16SPrathyush K return; 1002db43fd16SPrathyush K } 1003db43fd16SPrathyush K mutex_unlock(&mixer_ctx->mixer_mutex); 1004db43fd16SPrathyush K 1005d8408326SSeung-Woo Kim spin_lock_irqsave(&res->reg_slock, flags); 1006d8408326SSeung-Woo Kim mixer_vsync_set_update(mixer_ctx, false); 1007d8408326SSeung-Woo Kim 1008d8408326SSeung-Woo Kim mixer_cfg_layer(mixer_ctx, win, false); 1009d8408326SSeung-Woo Kim 1010d8408326SSeung-Woo Kim mixer_vsync_set_update(mixer_ctx, true); 1011d8408326SSeung-Woo Kim spin_unlock_irqrestore(&res->reg_slock, flags); 1012db43fd16SPrathyush K 1013db43fd16SPrathyush K mixer_ctx->win_data[win].enabled = false; 1014d8408326SSeung-Woo Kim } 1015d8408326SSeung-Woo Kim 1016f041b257SSean Paul static void mixer_wait_for_vblank(struct exynos_drm_manager *mgr) 10170ea6822fSRahul Sharma { 1018f041b257SSean Paul struct mixer_context *mixer_ctx = mgr->ctx; 10198137a2e2SPrathyush K 10206e95d5e6SPrathyush K mutex_lock(&mixer_ctx->mixer_mutex); 10216e95d5e6SPrathyush K if (!mixer_ctx->powered) { 10226e95d5e6SPrathyush K mutex_unlock(&mixer_ctx->mixer_mutex); 10236e95d5e6SPrathyush K return; 10246e95d5e6SPrathyush K } 10256e95d5e6SPrathyush K mutex_unlock(&mixer_ctx->mixer_mutex); 10266e95d5e6SPrathyush K 10276e95d5e6SPrathyush K atomic_set(&mixer_ctx->wait_vsync_event, 1); 10286e95d5e6SPrathyush K 10296e95d5e6SPrathyush K /* 10306e95d5e6SPrathyush K * wait for MIXER to signal VSYNC interrupt or return after 10316e95d5e6SPrathyush K * timeout which is set to 50ms (refresh rate of 20). 10326e95d5e6SPrathyush K */ 10336e95d5e6SPrathyush K if (!wait_event_timeout(mixer_ctx->wait_vsync_queue, 10346e95d5e6SPrathyush K !atomic_read(&mixer_ctx->wait_vsync_event), 1035bfd8303aSDaniel Vetter HZ/20)) 10368137a2e2SPrathyush K DRM_DEBUG_KMS("vblank wait timed out.\n"); 10378137a2e2SPrathyush K } 10388137a2e2SPrathyush K 1039f041b257SSean Paul static void mixer_window_suspend(struct exynos_drm_manager *mgr) 1040db43fd16SPrathyush K { 1041f041b257SSean Paul struct mixer_context *ctx = mgr->ctx; 1042db43fd16SPrathyush K struct hdmi_win_data *win_data; 1043db43fd16SPrathyush K int i; 1044db43fd16SPrathyush K 1045db43fd16SPrathyush K for (i = 0; i < MIXER_WIN_NR; i++) { 1046db43fd16SPrathyush K win_data = &ctx->win_data[i]; 1047db43fd16SPrathyush K win_data->resume = win_data->enabled; 1048f041b257SSean Paul mixer_win_disable(mgr, i); 1049db43fd16SPrathyush K } 1050f041b257SSean Paul mixer_wait_for_vblank(mgr); 1051db43fd16SPrathyush K } 1052db43fd16SPrathyush K 1053f041b257SSean Paul static void mixer_window_resume(struct exynos_drm_manager *mgr) 1054db43fd16SPrathyush K { 1055f041b257SSean Paul struct mixer_context *ctx = mgr->ctx; 1056db43fd16SPrathyush K struct hdmi_win_data *win_data; 1057db43fd16SPrathyush K int i; 1058db43fd16SPrathyush K 1059db43fd16SPrathyush K for (i = 0; i < MIXER_WIN_NR; i++) { 1060db43fd16SPrathyush K win_data = &ctx->win_data[i]; 1061db43fd16SPrathyush K win_data->enabled = win_data->resume; 1062db43fd16SPrathyush K win_data->resume = false; 106387244fa6SSean Paul if (win_data->enabled) 1064f041b257SSean Paul mixer_win_commit(mgr, i); 1065db43fd16SPrathyush K } 1066db43fd16SPrathyush K } 1067db43fd16SPrathyush K 1068f041b257SSean Paul static void mixer_poweron(struct exynos_drm_manager *mgr) 1069db43fd16SPrathyush K { 1070f041b257SSean Paul struct mixer_context *ctx = mgr->ctx; 1071db43fd16SPrathyush K struct mixer_resources *res = &ctx->mixer_res; 1072db43fd16SPrathyush K 1073db43fd16SPrathyush K mutex_lock(&ctx->mixer_mutex); 1074db43fd16SPrathyush K if (ctx->powered) { 1075db43fd16SPrathyush K mutex_unlock(&ctx->mixer_mutex); 1076db43fd16SPrathyush K return; 1077db43fd16SPrathyush K } 1078b4bfa3c7SRahul Sharma 1079db43fd16SPrathyush K mutex_unlock(&ctx->mixer_mutex); 1080db43fd16SPrathyush K 1081af65c804SSean Paul pm_runtime_get_sync(ctx->dev); 1082af65c804SSean Paul 10830bfb1f8bSSean Paul clk_prepare_enable(res->mixer); 1084db43fd16SPrathyush K if (ctx->vp_enabled) { 10850bfb1f8bSSean Paul clk_prepare_enable(res->vp); 10860bfb1f8bSSean Paul clk_prepare_enable(res->sclk_mixer); 1087db43fd16SPrathyush K } 1088db43fd16SPrathyush K 1089b4bfa3c7SRahul Sharma mutex_lock(&ctx->mixer_mutex); 1090b4bfa3c7SRahul Sharma ctx->powered = true; 1091b4bfa3c7SRahul Sharma mutex_unlock(&ctx->mixer_mutex); 1092b4bfa3c7SRahul Sharma 1093db43fd16SPrathyush K mixer_reg_write(res, MXR_INT_EN, ctx->int_en); 1094db43fd16SPrathyush K mixer_win_reset(ctx); 1095db43fd16SPrathyush K 1096f041b257SSean Paul mixer_window_resume(mgr); 1097db43fd16SPrathyush K } 1098db43fd16SPrathyush K 1099f041b257SSean Paul static void mixer_poweroff(struct exynos_drm_manager *mgr) 1100db43fd16SPrathyush K { 1101f041b257SSean Paul struct mixer_context *ctx = mgr->ctx; 1102db43fd16SPrathyush K struct mixer_resources *res = &ctx->mixer_res; 1103db43fd16SPrathyush K 1104db43fd16SPrathyush K mutex_lock(&ctx->mixer_mutex); 1105b4bfa3c7SRahul Sharma if (!ctx->powered) { 1106b4bfa3c7SRahul Sharma mutex_unlock(&ctx->mixer_mutex); 1107b4bfa3c7SRahul Sharma return; 1108b4bfa3c7SRahul Sharma } 1109db43fd16SPrathyush K mutex_unlock(&ctx->mixer_mutex); 1110db43fd16SPrathyush K 1111*381be025SRahul Sharma mixer_stop(ctx); 1112f041b257SSean Paul mixer_window_suspend(mgr); 1113db43fd16SPrathyush K 1114db43fd16SPrathyush K ctx->int_en = mixer_reg_read(res, MXR_INT_EN); 1115db43fd16SPrathyush K 1116b4bfa3c7SRahul Sharma mutex_lock(&ctx->mixer_mutex); 1117b4bfa3c7SRahul Sharma ctx->powered = false; 1118b4bfa3c7SRahul Sharma mutex_unlock(&ctx->mixer_mutex); 1119b4bfa3c7SRahul Sharma 11200bfb1f8bSSean Paul clk_disable_unprepare(res->mixer); 1121db43fd16SPrathyush K if (ctx->vp_enabled) { 11220bfb1f8bSSean Paul clk_disable_unprepare(res->vp); 11230bfb1f8bSSean Paul clk_disable_unprepare(res->sclk_mixer); 1124db43fd16SPrathyush K } 1125db43fd16SPrathyush K 1126af65c804SSean Paul pm_runtime_put_sync(ctx->dev); 1127db43fd16SPrathyush K } 1128db43fd16SPrathyush K 1129f041b257SSean Paul static void mixer_dpms(struct exynos_drm_manager *mgr, int mode) 1130db43fd16SPrathyush K { 1131db43fd16SPrathyush K switch (mode) { 1132db43fd16SPrathyush K case DRM_MODE_DPMS_ON: 1133af65c804SSean Paul mixer_poweron(mgr); 1134db43fd16SPrathyush K break; 1135db43fd16SPrathyush K case DRM_MODE_DPMS_STANDBY: 1136db43fd16SPrathyush K case DRM_MODE_DPMS_SUSPEND: 1137db43fd16SPrathyush K case DRM_MODE_DPMS_OFF: 1138af65c804SSean Paul mixer_poweroff(mgr); 1139db43fd16SPrathyush K break; 1140db43fd16SPrathyush K default: 1141db43fd16SPrathyush K DRM_DEBUG_KMS("unknown dpms mode: %d\n", mode); 1142db43fd16SPrathyush K break; 1143db43fd16SPrathyush K } 1144db43fd16SPrathyush K } 1145db43fd16SPrathyush K 1146f041b257SSean Paul /* Only valid for Mixer version 16.0.33.0 */ 1147f041b257SSean Paul int mixer_check_mode(struct drm_display_mode *mode) 1148f041b257SSean Paul { 1149f041b257SSean Paul u32 w, h; 1150f041b257SSean Paul 1151f041b257SSean Paul w = mode->hdisplay; 1152f041b257SSean Paul h = mode->vdisplay; 1153f041b257SSean Paul 1154f041b257SSean Paul DRM_DEBUG_KMS("xres=%d, yres=%d, refresh=%d, intl=%d\n", 1155f041b257SSean Paul mode->hdisplay, mode->vdisplay, mode->vrefresh, 1156f041b257SSean Paul (mode->flags & DRM_MODE_FLAG_INTERLACE) ? 1 : 0); 1157f041b257SSean Paul 1158f041b257SSean Paul if ((w >= 464 && w <= 720 && h >= 261 && h <= 576) || 1159f041b257SSean Paul (w >= 1024 && w <= 1280 && h >= 576 && h <= 720) || 1160f041b257SSean Paul (w >= 1664 && w <= 1920 && h >= 936 && h <= 1080)) 1161f041b257SSean Paul return 0; 1162f041b257SSean Paul 1163f041b257SSean Paul return -EINVAL; 1164f041b257SSean Paul } 1165f041b257SSean Paul 1166f041b257SSean Paul static struct exynos_drm_manager_ops mixer_manager_ops = { 1167f041b257SSean Paul .dpms = mixer_dpms, 1168d8408326SSeung-Woo Kim .enable_vblank = mixer_enable_vblank, 1169d8408326SSeung-Woo Kim .disable_vblank = mixer_disable_vblank, 11708137a2e2SPrathyush K .wait_for_vblank = mixer_wait_for_vblank, 1171d8408326SSeung-Woo Kim .win_mode_set = mixer_win_mode_set, 1172d8408326SSeung-Woo Kim .win_commit = mixer_win_commit, 1173d8408326SSeung-Woo Kim .win_disable = mixer_win_disable, 1174f041b257SSean Paul }; 11750ea6822fSRahul Sharma 1176f041b257SSean Paul static struct exynos_drm_manager mixer_manager = { 1177f041b257SSean Paul .type = EXYNOS_DISPLAY_TYPE_HDMI, 1178f041b257SSean Paul .ops = &mixer_manager_ops, 1179d8408326SSeung-Woo Kim }; 1180d8408326SSeung-Woo Kim 1181def5e095SRahul Sharma static struct mixer_drv_data exynos5420_mxr_drv_data = { 1182def5e095SRahul Sharma .version = MXR_VER_128_0_0_184, 1183def5e095SRahul Sharma .is_vp_enabled = 0, 1184def5e095SRahul Sharma }; 1185def5e095SRahul Sharma 1186cc57caf0SRahul Sharma static struct mixer_drv_data exynos5250_mxr_drv_data = { 1187aaf8b49eSRahul Sharma .version = MXR_VER_16_0_33_0, 1188aaf8b49eSRahul Sharma .is_vp_enabled = 0, 1189aaf8b49eSRahul Sharma }; 1190aaf8b49eSRahul Sharma 1191cc57caf0SRahul Sharma static struct mixer_drv_data exynos4210_mxr_drv_data = { 11921e123441SRahul Sharma .version = MXR_VER_0_0_0_16, 11931b8e5747SRahul Sharma .is_vp_enabled = 1, 11941e123441SRahul Sharma }; 11951e123441SRahul Sharma 11961e123441SRahul Sharma static struct platform_device_id mixer_driver_types[] = { 11971e123441SRahul Sharma { 11981e123441SRahul Sharma .name = "s5p-mixer", 1199cc57caf0SRahul Sharma .driver_data = (unsigned long)&exynos4210_mxr_drv_data, 12001e123441SRahul Sharma }, { 1201aaf8b49eSRahul Sharma .name = "exynos5-mixer", 1202cc57caf0SRahul Sharma .driver_data = (unsigned long)&exynos5250_mxr_drv_data, 1203aaf8b49eSRahul Sharma }, { 1204aaf8b49eSRahul Sharma /* end node */ 1205aaf8b49eSRahul Sharma } 1206aaf8b49eSRahul Sharma }; 1207aaf8b49eSRahul Sharma 1208aaf8b49eSRahul Sharma static struct of_device_id mixer_match_types[] = { 1209aaf8b49eSRahul Sharma { 1210aaf8b49eSRahul Sharma .compatible = "samsung,exynos5-mixer", 1211cc57caf0SRahul Sharma .data = &exynos5250_mxr_drv_data, 1212cc57caf0SRahul Sharma }, { 1213cc57caf0SRahul Sharma .compatible = "samsung,exynos5250-mixer", 1214cc57caf0SRahul Sharma .data = &exynos5250_mxr_drv_data, 1215aaf8b49eSRahul Sharma }, { 1216def5e095SRahul Sharma .compatible = "samsung,exynos5420-mixer", 1217def5e095SRahul Sharma .data = &exynos5420_mxr_drv_data, 1218def5e095SRahul Sharma }, { 12191e123441SRahul Sharma /* end node */ 12201e123441SRahul Sharma } 12211e123441SRahul Sharma }; 12221e123441SRahul Sharma 1223f37cd5e8SInki Dae static int mixer_bind(struct device *dev, struct device *manager, void *data) 1224d8408326SSeung-Woo Kim { 1225f37cd5e8SInki Dae struct platform_device *pdev = to_platform_device(dev); 1226f37cd5e8SInki Dae struct drm_device *drm_dev = data; 1227d8408326SSeung-Woo Kim struct mixer_context *ctx; 12281e123441SRahul Sharma struct mixer_drv_data *drv; 1229f37cd5e8SInki Dae int ret; 1230d8408326SSeung-Woo Kim 1231d8408326SSeung-Woo Kim dev_info(dev, "probe start\n"); 1232d8408326SSeung-Woo Kim 1233f041b257SSean Paul ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL); 1234f041b257SSean Paul if (!ctx) { 1235f041b257SSean Paul DRM_ERROR("failed to alloc mixer context.\n"); 1236d8408326SSeung-Woo Kim return -ENOMEM; 1237f041b257SSean Paul } 1238d8408326SSeung-Woo Kim 1239cf8fc4f1SJoonyoung Shim mutex_init(&ctx->mixer_mutex); 1240cf8fc4f1SJoonyoung Shim 1241aaf8b49eSRahul Sharma if (dev->of_node) { 1242aaf8b49eSRahul Sharma const struct of_device_id *match; 1243e436b09dSSachin Kamat match = of_match_node(mixer_match_types, dev->of_node); 12442cdc53b3SRahul Sharma drv = (struct mixer_drv_data *)match->data; 1245aaf8b49eSRahul Sharma } else { 1246aaf8b49eSRahul Sharma drv = (struct mixer_drv_data *) 1247aaf8b49eSRahul Sharma platform_get_device_id(pdev)->driver_data; 1248aaf8b49eSRahul Sharma } 1249aaf8b49eSRahul Sharma 12504551789fSSean Paul ctx->pdev = pdev; 1251d873ab99SSeung-Woo Kim ctx->dev = dev; 12521b8e5747SRahul Sharma ctx->vp_enabled = drv->is_vp_enabled; 12531e123441SRahul Sharma ctx->mxr_ver = drv->version; 125457ed0f7bSDaniel Vetter init_waitqueue_head(&ctx->wait_vsync_queue); 12556e95d5e6SPrathyush K atomic_set(&ctx->wait_vsync_event, 0); 1256d8408326SSeung-Woo Kim 1257f041b257SSean Paul mixer_manager.ctx = ctx; 1258f37cd5e8SInki Dae ret = mixer_initialize(&mixer_manager, drm_dev); 1259f37cd5e8SInki Dae if (ret) 1260f37cd5e8SInki Dae return ret; 1261f37cd5e8SInki Dae 1262f041b257SSean Paul platform_set_drvdata(pdev, &mixer_manager); 1263f37cd5e8SInki Dae ret = exynos_drm_crtc_create(&mixer_manager); 1264f37cd5e8SInki Dae if (ret) { 1265f37cd5e8SInki Dae mixer_mgr_remove(&mixer_manager); 1266f37cd5e8SInki Dae return ret; 1267f37cd5e8SInki Dae } 1268d8408326SSeung-Woo Kim 1269cf8fc4f1SJoonyoung Shim pm_runtime_enable(dev); 1270d8408326SSeung-Woo Kim 1271d8408326SSeung-Woo Kim return 0; 1272d8408326SSeung-Woo Kim } 1273d8408326SSeung-Woo Kim 1274f37cd5e8SInki Dae static void mixer_unbind(struct device *dev, struct device *master, void *data) 1275f37cd5e8SInki Dae { 1276f37cd5e8SInki Dae struct exynos_drm_manager *mgr = dev_get_drvdata(dev); 1277f37cd5e8SInki Dae struct drm_crtc *crtc = mgr->crtc; 1278f37cd5e8SInki Dae 1279f37cd5e8SInki Dae dev_info(dev, "remove successful\n"); 1280f37cd5e8SInki Dae 1281f37cd5e8SInki Dae mixer_mgr_remove(mgr); 1282f37cd5e8SInki Dae 1283f37cd5e8SInki Dae pm_runtime_disable(dev); 1284f37cd5e8SInki Dae 1285f37cd5e8SInki Dae crtc->funcs->destroy(crtc); 1286f37cd5e8SInki Dae } 1287f37cd5e8SInki Dae 1288f37cd5e8SInki Dae static const struct component_ops mixer_component_ops = { 1289f37cd5e8SInki Dae .bind = mixer_bind, 1290f37cd5e8SInki Dae .unbind = mixer_unbind, 1291f37cd5e8SInki Dae }; 1292f37cd5e8SInki Dae 1293f37cd5e8SInki Dae static int mixer_probe(struct platform_device *pdev) 1294f37cd5e8SInki Dae { 1295df5225bcSInki Dae int ret; 1296df5225bcSInki Dae 1297df5225bcSInki Dae ret = exynos_drm_component_add(&pdev->dev, EXYNOS_DEVICE_TYPE_CRTC, 1298df5225bcSInki Dae mixer_manager.type); 1299df5225bcSInki Dae if (ret) 1300df5225bcSInki Dae return ret; 1301df5225bcSInki Dae 1302df5225bcSInki Dae ret = component_add(&pdev->dev, &mixer_component_ops); 1303df5225bcSInki Dae if (ret) 1304df5225bcSInki Dae exynos_drm_component_del(&pdev->dev, EXYNOS_DEVICE_TYPE_CRTC); 1305df5225bcSInki Dae 1306df5225bcSInki Dae return ret; 1307f37cd5e8SInki Dae } 1308f37cd5e8SInki Dae 1309d8408326SSeung-Woo Kim static int mixer_remove(struct platform_device *pdev) 1310d8408326SSeung-Woo Kim { 1311df5225bcSInki Dae component_del(&pdev->dev, &mixer_component_ops); 1312df5225bcSInki Dae exynos_drm_component_del(&pdev->dev, EXYNOS_DEVICE_TYPE_CRTC); 1313df5225bcSInki Dae 1314d8408326SSeung-Woo Kim return 0; 1315d8408326SSeung-Woo Kim } 1316d8408326SSeung-Woo Kim 1317d8408326SSeung-Woo Kim struct platform_driver mixer_driver = { 1318d8408326SSeung-Woo Kim .driver = { 1319aaf8b49eSRahul Sharma .name = "exynos-mixer", 1320d8408326SSeung-Woo Kim .owner = THIS_MODULE, 1321aaf8b49eSRahul Sharma .of_match_table = mixer_match_types, 1322d8408326SSeung-Woo Kim }, 1323d8408326SSeung-Woo Kim .probe = mixer_probe, 132456550d94SGreg Kroah-Hartman .remove = mixer_remove, 13251e123441SRahul Sharma .id_table = mixer_driver_types, 1326d8408326SSeung-Woo Kim }; 1327