1d8408326SSeung-Woo Kim /* 2d8408326SSeung-Woo Kim * Copyright (C) 2011 Samsung Electronics Co.Ltd 3d8408326SSeung-Woo Kim * Authors: 4d8408326SSeung-Woo Kim * Seung-Woo Kim <sw0312.kim@samsung.com> 5d8408326SSeung-Woo Kim * Inki Dae <inki.dae@samsung.com> 6d8408326SSeung-Woo Kim * Joonyoung Shim <jy0922.shim@samsung.com> 7d8408326SSeung-Woo Kim * 8d8408326SSeung-Woo Kim * Based on drivers/media/video/s5p-tv/mixer_reg.c 9d8408326SSeung-Woo Kim * 10d8408326SSeung-Woo Kim * This program is free software; you can redistribute it and/or modify it 11d8408326SSeung-Woo Kim * under the terms of the GNU General Public License as published by the 12d8408326SSeung-Woo Kim * Free Software Foundation; either version 2 of the License, or (at your 13d8408326SSeung-Woo Kim * option) any later version. 14d8408326SSeung-Woo Kim * 15d8408326SSeung-Woo Kim */ 16d8408326SSeung-Woo Kim 17760285e7SDavid Howells #include <drm/drmP.h> 18d8408326SSeung-Woo Kim 19d8408326SSeung-Woo Kim #include "regs-mixer.h" 20d8408326SSeung-Woo Kim #include "regs-vp.h" 21d8408326SSeung-Woo Kim 22d8408326SSeung-Woo Kim #include <linux/kernel.h> 23d8408326SSeung-Woo Kim #include <linux/spinlock.h> 24d8408326SSeung-Woo Kim #include <linux/wait.h> 25d8408326SSeung-Woo Kim #include <linux/i2c.h> 26d8408326SSeung-Woo Kim #include <linux/platform_device.h> 27d8408326SSeung-Woo Kim #include <linux/interrupt.h> 28d8408326SSeung-Woo Kim #include <linux/irq.h> 29d8408326SSeung-Woo Kim #include <linux/delay.h> 30d8408326SSeung-Woo Kim #include <linux/pm_runtime.h> 31d8408326SSeung-Woo Kim #include <linux/clk.h> 32d8408326SSeung-Woo Kim #include <linux/regulator/consumer.h> 333f1c781dSSachin Kamat #include <linux/of.h> 34f37cd5e8SInki Dae #include <linux/component.h> 35d8408326SSeung-Woo Kim 36d8408326SSeung-Woo Kim #include <drm/exynos_drm.h> 37d8408326SSeung-Woo Kim 38d8408326SSeung-Woo Kim #include "exynos_drm_drv.h" 39663d8766SRahul Sharma #include "exynos_drm_crtc.h" 407ee14cdcSGustavo Padovan #include "exynos_drm_plane.h" 411055b39fSInki Dae #include "exynos_drm_iommu.h" 42f041b257SSean Paul #include "exynos_mixer.h" 4322b21ae6SJoonyoung Shim 44f041b257SSean Paul #define MIXER_WIN_NR 3 45f041b257SSean Paul #define MIXER_DEFAULT_WIN 0 46d8408326SSeung-Woo Kim 4722b21ae6SJoonyoung Shim struct mixer_resources { 4822b21ae6SJoonyoung Shim int irq; 4922b21ae6SJoonyoung Shim void __iomem *mixer_regs; 5022b21ae6SJoonyoung Shim void __iomem *vp_regs; 5122b21ae6SJoonyoung Shim spinlock_t reg_slock; 5222b21ae6SJoonyoung Shim struct clk *mixer; 5322b21ae6SJoonyoung Shim struct clk *vp; 5404427ec5SMarek Szyprowski struct clk *hdmi; 5522b21ae6SJoonyoung Shim struct clk *sclk_mixer; 5622b21ae6SJoonyoung Shim struct clk *sclk_hdmi; 57ff830c96SMarek Szyprowski struct clk *mout_mixer; 5822b21ae6SJoonyoung Shim }; 5922b21ae6SJoonyoung Shim 601e123441SRahul Sharma enum mixer_version_id { 611e123441SRahul Sharma MXR_VER_0_0_0_16, 621e123441SRahul Sharma MXR_VER_16_0_33_0, 63def5e095SRahul Sharma MXR_VER_128_0_0_184, 641e123441SRahul Sharma }; 651e123441SRahul Sharma 6622b21ae6SJoonyoung Shim struct mixer_context { 674551789fSSean Paul struct platform_device *pdev; 68cf8fc4f1SJoonyoung Shim struct device *dev; 691055b39fSInki Dae struct drm_device *drm_dev; 7093bca243SGustavo Padovan struct exynos_drm_crtc *crtc; 717ee14cdcSGustavo Padovan struct exynos_drm_plane planes[MIXER_WIN_NR]; 7222b21ae6SJoonyoung Shim int pipe; 7322b21ae6SJoonyoung Shim bool interlace; 74cf8fc4f1SJoonyoung Shim bool powered; 751b8e5747SRahul Sharma bool vp_enabled; 76ff830c96SMarek Szyprowski bool has_sclk; 77cf8fc4f1SJoonyoung Shim u32 int_en; 7822b21ae6SJoonyoung Shim 79cf8fc4f1SJoonyoung Shim struct mutex mixer_mutex; 8022b21ae6SJoonyoung Shim struct mixer_resources mixer_res; 811e123441SRahul Sharma enum mixer_version_id mxr_ver; 826e95d5e6SPrathyush K wait_queue_head_t wait_vsync_queue; 836e95d5e6SPrathyush K atomic_t wait_vsync_event; 841e123441SRahul Sharma }; 851e123441SRahul Sharma 861e123441SRahul Sharma struct mixer_drv_data { 871e123441SRahul Sharma enum mixer_version_id version; 881b8e5747SRahul Sharma bool is_vp_enabled; 89ff830c96SMarek Szyprowski bool has_sclk; 9022b21ae6SJoonyoung Shim }; 9122b21ae6SJoonyoung Shim 92d8408326SSeung-Woo Kim static const u8 filter_y_horiz_tap8[] = { 93d8408326SSeung-Woo Kim 0, -1, -1, -1, -1, -1, -1, -1, 94d8408326SSeung-Woo Kim -1, -1, -1, -1, -1, 0, 0, 0, 95d8408326SSeung-Woo Kim 0, 2, 4, 5, 6, 6, 6, 6, 96d8408326SSeung-Woo Kim 6, 5, 5, 4, 3, 2, 1, 1, 97d8408326SSeung-Woo Kim 0, -6, -12, -16, -18, -20, -21, -20, 98d8408326SSeung-Woo Kim -20, -18, -16, -13, -10, -8, -5, -2, 99d8408326SSeung-Woo Kim 127, 126, 125, 121, 114, 107, 99, 89, 100d8408326SSeung-Woo Kim 79, 68, 57, 46, 35, 25, 16, 8, 101d8408326SSeung-Woo Kim }; 102d8408326SSeung-Woo Kim 103d8408326SSeung-Woo Kim static const u8 filter_y_vert_tap4[] = { 104d8408326SSeung-Woo Kim 0, -3, -6, -8, -8, -8, -8, -7, 105d8408326SSeung-Woo Kim -6, -5, -4, -3, -2, -1, -1, 0, 106d8408326SSeung-Woo Kim 127, 126, 124, 118, 111, 102, 92, 81, 107d8408326SSeung-Woo Kim 70, 59, 48, 37, 27, 19, 11, 5, 108d8408326SSeung-Woo Kim 0, 5, 11, 19, 27, 37, 48, 59, 109d8408326SSeung-Woo Kim 70, 81, 92, 102, 111, 118, 124, 126, 110d8408326SSeung-Woo Kim 0, 0, -1, -1, -2, -3, -4, -5, 111d8408326SSeung-Woo Kim -6, -7, -8, -8, -8, -8, -6, -3, 112d8408326SSeung-Woo Kim }; 113d8408326SSeung-Woo Kim 114d8408326SSeung-Woo Kim static const u8 filter_cr_horiz_tap4[] = { 115d8408326SSeung-Woo Kim 0, -3, -6, -8, -8, -8, -8, -7, 116d8408326SSeung-Woo Kim -6, -5, -4, -3, -2, -1, -1, 0, 117d8408326SSeung-Woo Kim 127, 126, 124, 118, 111, 102, 92, 81, 118d8408326SSeung-Woo Kim 70, 59, 48, 37, 27, 19, 11, 5, 119d8408326SSeung-Woo Kim }; 120d8408326SSeung-Woo Kim 121d8408326SSeung-Woo Kim static inline u32 vp_reg_read(struct mixer_resources *res, u32 reg_id) 122d8408326SSeung-Woo Kim { 123d8408326SSeung-Woo Kim return readl(res->vp_regs + reg_id); 124d8408326SSeung-Woo Kim } 125d8408326SSeung-Woo Kim 126d8408326SSeung-Woo Kim static inline void vp_reg_write(struct mixer_resources *res, u32 reg_id, 127d8408326SSeung-Woo Kim u32 val) 128d8408326SSeung-Woo Kim { 129d8408326SSeung-Woo Kim writel(val, res->vp_regs + reg_id); 130d8408326SSeung-Woo Kim } 131d8408326SSeung-Woo Kim 132d8408326SSeung-Woo Kim static inline void vp_reg_writemask(struct mixer_resources *res, u32 reg_id, 133d8408326SSeung-Woo Kim u32 val, u32 mask) 134d8408326SSeung-Woo Kim { 135d8408326SSeung-Woo Kim u32 old = vp_reg_read(res, reg_id); 136d8408326SSeung-Woo Kim 137d8408326SSeung-Woo Kim val = (val & mask) | (old & ~mask); 138d8408326SSeung-Woo Kim writel(val, res->vp_regs + reg_id); 139d8408326SSeung-Woo Kim } 140d8408326SSeung-Woo Kim 141d8408326SSeung-Woo Kim static inline u32 mixer_reg_read(struct mixer_resources *res, u32 reg_id) 142d8408326SSeung-Woo Kim { 143d8408326SSeung-Woo Kim return readl(res->mixer_regs + reg_id); 144d8408326SSeung-Woo Kim } 145d8408326SSeung-Woo Kim 146d8408326SSeung-Woo Kim static inline void mixer_reg_write(struct mixer_resources *res, u32 reg_id, 147d8408326SSeung-Woo Kim u32 val) 148d8408326SSeung-Woo Kim { 149d8408326SSeung-Woo Kim writel(val, res->mixer_regs + reg_id); 150d8408326SSeung-Woo Kim } 151d8408326SSeung-Woo Kim 152d8408326SSeung-Woo Kim static inline void mixer_reg_writemask(struct mixer_resources *res, 153d8408326SSeung-Woo Kim u32 reg_id, u32 val, u32 mask) 154d8408326SSeung-Woo Kim { 155d8408326SSeung-Woo Kim u32 old = mixer_reg_read(res, reg_id); 156d8408326SSeung-Woo Kim 157d8408326SSeung-Woo Kim val = (val & mask) | (old & ~mask); 158d8408326SSeung-Woo Kim writel(val, res->mixer_regs + reg_id); 159d8408326SSeung-Woo Kim } 160d8408326SSeung-Woo Kim 161d8408326SSeung-Woo Kim static void mixer_regs_dump(struct mixer_context *ctx) 162d8408326SSeung-Woo Kim { 163d8408326SSeung-Woo Kim #define DUMPREG(reg_id) \ 164d8408326SSeung-Woo Kim do { \ 165d8408326SSeung-Woo Kim DRM_DEBUG_KMS(#reg_id " = %08x\n", \ 166d8408326SSeung-Woo Kim (u32)readl(ctx->mixer_res.mixer_regs + reg_id)); \ 167d8408326SSeung-Woo Kim } while (0) 168d8408326SSeung-Woo Kim 169d8408326SSeung-Woo Kim DUMPREG(MXR_STATUS); 170d8408326SSeung-Woo Kim DUMPREG(MXR_CFG); 171d8408326SSeung-Woo Kim DUMPREG(MXR_INT_EN); 172d8408326SSeung-Woo Kim DUMPREG(MXR_INT_STATUS); 173d8408326SSeung-Woo Kim 174d8408326SSeung-Woo Kim DUMPREG(MXR_LAYER_CFG); 175d8408326SSeung-Woo Kim DUMPREG(MXR_VIDEO_CFG); 176d8408326SSeung-Woo Kim 177d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_CFG); 178d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_BASE); 179d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_SPAN); 180d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_WH); 181d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_SXY); 182d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_DXY); 183d8408326SSeung-Woo Kim 184d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_CFG); 185d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_BASE); 186d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_SPAN); 187d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_WH); 188d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_SXY); 189d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_DXY); 190d8408326SSeung-Woo Kim #undef DUMPREG 191d8408326SSeung-Woo Kim } 192d8408326SSeung-Woo Kim 193d8408326SSeung-Woo Kim static void vp_regs_dump(struct mixer_context *ctx) 194d8408326SSeung-Woo Kim { 195d8408326SSeung-Woo Kim #define DUMPREG(reg_id) \ 196d8408326SSeung-Woo Kim do { \ 197d8408326SSeung-Woo Kim DRM_DEBUG_KMS(#reg_id " = %08x\n", \ 198d8408326SSeung-Woo Kim (u32) readl(ctx->mixer_res.vp_regs + reg_id)); \ 199d8408326SSeung-Woo Kim } while (0) 200d8408326SSeung-Woo Kim 201d8408326SSeung-Woo Kim DUMPREG(VP_ENABLE); 202d8408326SSeung-Woo Kim DUMPREG(VP_SRESET); 203d8408326SSeung-Woo Kim DUMPREG(VP_SHADOW_UPDATE); 204d8408326SSeung-Woo Kim DUMPREG(VP_FIELD_ID); 205d8408326SSeung-Woo Kim DUMPREG(VP_MODE); 206d8408326SSeung-Woo Kim DUMPREG(VP_IMG_SIZE_Y); 207d8408326SSeung-Woo Kim DUMPREG(VP_IMG_SIZE_C); 208d8408326SSeung-Woo Kim DUMPREG(VP_PER_RATE_CTRL); 209d8408326SSeung-Woo Kim DUMPREG(VP_TOP_Y_PTR); 210d8408326SSeung-Woo Kim DUMPREG(VP_BOT_Y_PTR); 211d8408326SSeung-Woo Kim DUMPREG(VP_TOP_C_PTR); 212d8408326SSeung-Woo Kim DUMPREG(VP_BOT_C_PTR); 213d8408326SSeung-Woo Kim DUMPREG(VP_ENDIAN_MODE); 214d8408326SSeung-Woo Kim DUMPREG(VP_SRC_H_POSITION); 215d8408326SSeung-Woo Kim DUMPREG(VP_SRC_V_POSITION); 216d8408326SSeung-Woo Kim DUMPREG(VP_SRC_WIDTH); 217d8408326SSeung-Woo Kim DUMPREG(VP_SRC_HEIGHT); 218d8408326SSeung-Woo Kim DUMPREG(VP_DST_H_POSITION); 219d8408326SSeung-Woo Kim DUMPREG(VP_DST_V_POSITION); 220d8408326SSeung-Woo Kim DUMPREG(VP_DST_WIDTH); 221d8408326SSeung-Woo Kim DUMPREG(VP_DST_HEIGHT); 222d8408326SSeung-Woo Kim DUMPREG(VP_H_RATIO); 223d8408326SSeung-Woo Kim DUMPREG(VP_V_RATIO); 224d8408326SSeung-Woo Kim 225d8408326SSeung-Woo Kim #undef DUMPREG 226d8408326SSeung-Woo Kim } 227d8408326SSeung-Woo Kim 228d8408326SSeung-Woo Kim static inline void vp_filter_set(struct mixer_resources *res, 229d8408326SSeung-Woo Kim int reg_id, const u8 *data, unsigned int size) 230d8408326SSeung-Woo Kim { 231d8408326SSeung-Woo Kim /* assure 4-byte align */ 232d8408326SSeung-Woo Kim BUG_ON(size & 3); 233d8408326SSeung-Woo Kim for (; size; size -= 4, reg_id += 4, data += 4) { 234d8408326SSeung-Woo Kim u32 val = (data[0] << 24) | (data[1] << 16) | 235d8408326SSeung-Woo Kim (data[2] << 8) | data[3]; 236d8408326SSeung-Woo Kim vp_reg_write(res, reg_id, val); 237d8408326SSeung-Woo Kim } 238d8408326SSeung-Woo Kim } 239d8408326SSeung-Woo Kim 240d8408326SSeung-Woo Kim static void vp_default_filter(struct mixer_resources *res) 241d8408326SSeung-Woo Kim { 242d8408326SSeung-Woo Kim vp_filter_set(res, VP_POLY8_Y0_LL, 243e25e1b66SSachin Kamat filter_y_horiz_tap8, sizeof(filter_y_horiz_tap8)); 244d8408326SSeung-Woo Kim vp_filter_set(res, VP_POLY4_Y0_LL, 245e25e1b66SSachin Kamat filter_y_vert_tap4, sizeof(filter_y_vert_tap4)); 246d8408326SSeung-Woo Kim vp_filter_set(res, VP_POLY4_C0_LL, 247e25e1b66SSachin Kamat filter_cr_horiz_tap4, sizeof(filter_cr_horiz_tap4)); 248d8408326SSeung-Woo Kim } 249d8408326SSeung-Woo Kim 250d8408326SSeung-Woo Kim static void mixer_vsync_set_update(struct mixer_context *ctx, bool enable) 251d8408326SSeung-Woo Kim { 252d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 253d8408326SSeung-Woo Kim 254d8408326SSeung-Woo Kim /* block update on vsync */ 255d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_STATUS, enable ? 256d8408326SSeung-Woo Kim MXR_STATUS_SYNC_ENABLE : 0, MXR_STATUS_SYNC_ENABLE); 257d8408326SSeung-Woo Kim 2581b8e5747SRahul Sharma if (ctx->vp_enabled) 259d8408326SSeung-Woo Kim vp_reg_write(res, VP_SHADOW_UPDATE, enable ? 260d8408326SSeung-Woo Kim VP_SHADOW_UPDATE_ENABLE : 0); 261d8408326SSeung-Woo Kim } 262d8408326SSeung-Woo Kim 263d8408326SSeung-Woo Kim static void mixer_cfg_scan(struct mixer_context *ctx, unsigned int height) 264d8408326SSeung-Woo Kim { 265d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 266d8408326SSeung-Woo Kim u32 val; 267d8408326SSeung-Woo Kim 268d8408326SSeung-Woo Kim /* choosing between interlace and progressive mode */ 269d8408326SSeung-Woo Kim val = (ctx->interlace ? MXR_CFG_SCAN_INTERLACE : 2701e6d459dSTobias Jakobi MXR_CFG_SCAN_PROGRESSIVE); 271d8408326SSeung-Woo Kim 272def5e095SRahul Sharma if (ctx->mxr_ver != MXR_VER_128_0_0_184) { 273def5e095SRahul Sharma /* choosing between proper HD and SD mode */ 27429630743SRahul Sharma if (height <= 480) 275d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_NTSC | MXR_CFG_SCAN_SD; 27629630743SRahul Sharma else if (height <= 576) 277d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_PAL | MXR_CFG_SCAN_SD; 27829630743SRahul Sharma else if (height <= 720) 279d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD; 28029630743SRahul Sharma else if (height <= 1080) 281d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_HD_1080 | MXR_CFG_SCAN_HD; 282d8408326SSeung-Woo Kim else 283d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD; 284def5e095SRahul Sharma } 285d8408326SSeung-Woo Kim 286d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_SCAN_MASK); 287d8408326SSeung-Woo Kim } 288d8408326SSeung-Woo Kim 289d8408326SSeung-Woo Kim static void mixer_cfg_rgb_fmt(struct mixer_context *ctx, unsigned int height) 290d8408326SSeung-Woo Kim { 291d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 292d8408326SSeung-Woo Kim u32 val; 293d8408326SSeung-Woo Kim 294d8408326SSeung-Woo Kim if (height == 480) { 295d8408326SSeung-Woo Kim val = MXR_CFG_RGB601_0_255; 296d8408326SSeung-Woo Kim } else if (height == 576) { 297d8408326SSeung-Woo Kim val = MXR_CFG_RGB601_0_255; 298d8408326SSeung-Woo Kim } else if (height == 720) { 299d8408326SSeung-Woo Kim val = MXR_CFG_RGB709_16_235; 300d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_Y, 301d8408326SSeung-Woo Kim (1 << 30) | (94 << 20) | (314 << 10) | 302d8408326SSeung-Woo Kim (32 << 0)); 303d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CB, 304d8408326SSeung-Woo Kim (972 << 20) | (851 << 10) | (225 << 0)); 305d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CR, 306d8408326SSeung-Woo Kim (225 << 20) | (820 << 10) | (1004 << 0)); 307d8408326SSeung-Woo Kim } else if (height == 1080) { 308d8408326SSeung-Woo Kim val = MXR_CFG_RGB709_16_235; 309d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_Y, 310d8408326SSeung-Woo Kim (1 << 30) | (94 << 20) | (314 << 10) | 311d8408326SSeung-Woo Kim (32 << 0)); 312d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CB, 313d8408326SSeung-Woo Kim (972 << 20) | (851 << 10) | (225 << 0)); 314d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CR, 315d8408326SSeung-Woo Kim (225 << 20) | (820 << 10) | (1004 << 0)); 316d8408326SSeung-Woo Kim } else { 317d8408326SSeung-Woo Kim val = MXR_CFG_RGB709_16_235; 318d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_Y, 319d8408326SSeung-Woo Kim (1 << 30) | (94 << 20) | (314 << 10) | 320d8408326SSeung-Woo Kim (32 << 0)); 321d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CB, 322d8408326SSeung-Woo Kim (972 << 20) | (851 << 10) | (225 << 0)); 323d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CR, 324d8408326SSeung-Woo Kim (225 << 20) | (820 << 10) | (1004 << 0)); 325d8408326SSeung-Woo Kim } 326d8408326SSeung-Woo Kim 327d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_RGB_FMT_MASK); 328d8408326SSeung-Woo Kim } 329d8408326SSeung-Woo Kim 330d8408326SSeung-Woo Kim static void mixer_cfg_layer(struct mixer_context *ctx, int win, bool enable) 331d8408326SSeung-Woo Kim { 332d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 333d8408326SSeung-Woo Kim u32 val = enable ? ~0 : 0; 334d8408326SSeung-Woo Kim 335d8408326SSeung-Woo Kim switch (win) { 336d8408326SSeung-Woo Kim case 0: 337d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP0_ENABLE); 338d8408326SSeung-Woo Kim break; 339d8408326SSeung-Woo Kim case 1: 340d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP1_ENABLE); 341d8408326SSeung-Woo Kim break; 342d8408326SSeung-Woo Kim case 2: 3431b8e5747SRahul Sharma if (ctx->vp_enabled) { 344d8408326SSeung-Woo Kim vp_reg_writemask(res, VP_ENABLE, val, VP_ENABLE_ON); 3451b8e5747SRahul Sharma mixer_reg_writemask(res, MXR_CFG, val, 3461b8e5747SRahul Sharma MXR_CFG_VP_ENABLE); 347f1e716d8SJoonyoung Shim 348f1e716d8SJoonyoung Shim /* control blending of graphic layer 0 */ 349f1e716d8SJoonyoung Shim mixer_reg_writemask(res, MXR_GRAPHIC_CFG(0), val, 350f1e716d8SJoonyoung Shim MXR_GRP_CFG_BLEND_PRE_MUL | 351f1e716d8SJoonyoung Shim MXR_GRP_CFG_PIXEL_BLEND_EN); 3521b8e5747SRahul Sharma } 353d8408326SSeung-Woo Kim break; 354d8408326SSeung-Woo Kim } 355d8408326SSeung-Woo Kim } 356d8408326SSeung-Woo Kim 357d8408326SSeung-Woo Kim static void mixer_run(struct mixer_context *ctx) 358d8408326SSeung-Woo Kim { 359d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 360d8408326SSeung-Woo Kim 361d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_STATUS, ~0, MXR_STATUS_REG_RUN); 362d8408326SSeung-Woo Kim 363d8408326SSeung-Woo Kim mixer_regs_dump(ctx); 364d8408326SSeung-Woo Kim } 365d8408326SSeung-Woo Kim 366381be025SRahul Sharma static void mixer_stop(struct mixer_context *ctx) 367381be025SRahul Sharma { 368381be025SRahul Sharma struct mixer_resources *res = &ctx->mixer_res; 369381be025SRahul Sharma int timeout = 20; 370381be025SRahul Sharma 371381be025SRahul Sharma mixer_reg_writemask(res, MXR_STATUS, 0, MXR_STATUS_REG_RUN); 372381be025SRahul Sharma 373381be025SRahul Sharma while (!(mixer_reg_read(res, MXR_STATUS) & MXR_STATUS_REG_IDLE) && 374381be025SRahul Sharma --timeout) 375381be025SRahul Sharma usleep_range(10000, 12000); 376381be025SRahul Sharma 377381be025SRahul Sharma mixer_regs_dump(ctx); 378381be025SRahul Sharma } 379381be025SRahul Sharma 380d8408326SSeung-Woo Kim static void vp_video_buffer(struct mixer_context *ctx, int win) 381d8408326SSeung-Woo Kim { 382d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 383d8408326SSeung-Woo Kim unsigned long flags; 3847ee14cdcSGustavo Padovan struct exynos_drm_plane *plane; 385d8408326SSeung-Woo Kim unsigned int x_ratio, y_ratio; 386782953ecSYoungJun Cho unsigned int buf_num = 1; 387d8408326SSeung-Woo Kim dma_addr_t luma_addr[2], chroma_addr[2]; 388d8408326SSeung-Woo Kim bool tiled_mode = false; 389d8408326SSeung-Woo Kim bool crcb_mode = false; 390d8408326SSeung-Woo Kim u32 val; 391d8408326SSeung-Woo Kim 3927ee14cdcSGustavo Padovan plane = &ctx->planes[win]; 393d8408326SSeung-Woo Kim 3947ee14cdcSGustavo Padovan switch (plane->pixel_format) { 395363b06aaSVille Syrjälä case DRM_FORMAT_NV12: 396d8408326SSeung-Woo Kim crcb_mode = false; 397d8408326SSeung-Woo Kim buf_num = 2; 398d8408326SSeung-Woo Kim break; 399d8408326SSeung-Woo Kim /* TODO: single buffer format NV12, NV21 */ 400d8408326SSeung-Woo Kim default: 401d8408326SSeung-Woo Kim /* ignore pixel format at disable time */ 4027ee14cdcSGustavo Padovan if (!plane->dma_addr[0]) 403d8408326SSeung-Woo Kim break; 404d8408326SSeung-Woo Kim 405d8408326SSeung-Woo Kim DRM_ERROR("pixel format for vp is wrong [%d].\n", 4067ee14cdcSGustavo Padovan plane->pixel_format); 407d8408326SSeung-Woo Kim return; 408d8408326SSeung-Woo Kim } 409d8408326SSeung-Woo Kim 410d8408326SSeung-Woo Kim /* scaling feature: (src << 16) / dst */ 4117ee14cdcSGustavo Padovan x_ratio = (plane->src_width << 16) / plane->crtc_width; 4127ee14cdcSGustavo Padovan y_ratio = (plane->src_height << 16) / plane->crtc_height; 413d8408326SSeung-Woo Kim 414d8408326SSeung-Woo Kim if (buf_num == 2) { 4157ee14cdcSGustavo Padovan luma_addr[0] = plane->dma_addr[0]; 4167ee14cdcSGustavo Padovan chroma_addr[0] = plane->dma_addr[1]; 417d8408326SSeung-Woo Kim } else { 4187ee14cdcSGustavo Padovan luma_addr[0] = plane->dma_addr[0]; 4197ee14cdcSGustavo Padovan chroma_addr[0] = plane->dma_addr[0] 4207ee14cdcSGustavo Padovan + (plane->pitch * plane->fb_height); 421d8408326SSeung-Woo Kim } 422d8408326SSeung-Woo Kim 4237ee14cdcSGustavo Padovan if (plane->scan_flag & DRM_MODE_FLAG_INTERLACE) { 424d8408326SSeung-Woo Kim ctx->interlace = true; 425d8408326SSeung-Woo Kim if (tiled_mode) { 426d8408326SSeung-Woo Kim luma_addr[1] = luma_addr[0] + 0x40; 427d8408326SSeung-Woo Kim chroma_addr[1] = chroma_addr[0] + 0x40; 428d8408326SSeung-Woo Kim } else { 4297ee14cdcSGustavo Padovan luma_addr[1] = luma_addr[0] + plane->pitch; 4307ee14cdcSGustavo Padovan chroma_addr[1] = chroma_addr[0] + plane->pitch; 431d8408326SSeung-Woo Kim } 432d8408326SSeung-Woo Kim } else { 433d8408326SSeung-Woo Kim ctx->interlace = false; 434d8408326SSeung-Woo Kim luma_addr[1] = 0; 435d8408326SSeung-Woo Kim chroma_addr[1] = 0; 436d8408326SSeung-Woo Kim } 437d8408326SSeung-Woo Kim 438d8408326SSeung-Woo Kim spin_lock_irqsave(&res->reg_slock, flags); 439d8408326SSeung-Woo Kim mixer_vsync_set_update(ctx, false); 440d8408326SSeung-Woo Kim 441d8408326SSeung-Woo Kim /* interlace or progressive scan mode */ 442d8408326SSeung-Woo Kim val = (ctx->interlace ? ~0 : 0); 443d8408326SSeung-Woo Kim vp_reg_writemask(res, VP_MODE, val, VP_MODE_LINE_SKIP); 444d8408326SSeung-Woo Kim 445d8408326SSeung-Woo Kim /* setup format */ 446d8408326SSeung-Woo Kim val = (crcb_mode ? VP_MODE_NV21 : VP_MODE_NV12); 447d8408326SSeung-Woo Kim val |= (tiled_mode ? VP_MODE_MEM_TILED : VP_MODE_MEM_LINEAR); 448d8408326SSeung-Woo Kim vp_reg_writemask(res, VP_MODE, val, VP_MODE_FMT_MASK); 449d8408326SSeung-Woo Kim 450d8408326SSeung-Woo Kim /* setting size of input image */ 4517ee14cdcSGustavo Padovan vp_reg_write(res, VP_IMG_SIZE_Y, VP_IMG_HSIZE(plane->pitch) | 4527ee14cdcSGustavo Padovan VP_IMG_VSIZE(plane->fb_height)); 453d8408326SSeung-Woo Kim /* chroma height has to reduced by 2 to avoid chroma distorions */ 4547ee14cdcSGustavo Padovan vp_reg_write(res, VP_IMG_SIZE_C, VP_IMG_HSIZE(plane->pitch) | 4557ee14cdcSGustavo Padovan VP_IMG_VSIZE(plane->fb_height / 2)); 456d8408326SSeung-Woo Kim 4577ee14cdcSGustavo Padovan vp_reg_write(res, VP_SRC_WIDTH, plane->src_width); 4587ee14cdcSGustavo Padovan vp_reg_write(res, VP_SRC_HEIGHT, plane->src_height); 459d8408326SSeung-Woo Kim vp_reg_write(res, VP_SRC_H_POSITION, 4607ee14cdcSGustavo Padovan VP_SRC_H_POSITION_VAL(plane->fb_x)); 4617ee14cdcSGustavo Padovan vp_reg_write(res, VP_SRC_V_POSITION, plane->fb_y); 462d8408326SSeung-Woo Kim 4637ee14cdcSGustavo Padovan vp_reg_write(res, VP_DST_WIDTH, plane->crtc_width); 4647ee14cdcSGustavo Padovan vp_reg_write(res, VP_DST_H_POSITION, plane->crtc_x); 465d8408326SSeung-Woo Kim if (ctx->interlace) { 4667ee14cdcSGustavo Padovan vp_reg_write(res, VP_DST_HEIGHT, plane->crtc_height / 2); 4677ee14cdcSGustavo Padovan vp_reg_write(res, VP_DST_V_POSITION, plane->crtc_y / 2); 468d8408326SSeung-Woo Kim } else { 4697ee14cdcSGustavo Padovan vp_reg_write(res, VP_DST_HEIGHT, plane->crtc_height); 4707ee14cdcSGustavo Padovan vp_reg_write(res, VP_DST_V_POSITION, plane->crtc_y); 471d8408326SSeung-Woo Kim } 472d8408326SSeung-Woo Kim 473d8408326SSeung-Woo Kim vp_reg_write(res, VP_H_RATIO, x_ratio); 474d8408326SSeung-Woo Kim vp_reg_write(res, VP_V_RATIO, y_ratio); 475d8408326SSeung-Woo Kim 476d8408326SSeung-Woo Kim vp_reg_write(res, VP_ENDIAN_MODE, VP_ENDIAN_MODE_LITTLE); 477d8408326SSeung-Woo Kim 478d8408326SSeung-Woo Kim /* set buffer address to vp */ 479d8408326SSeung-Woo Kim vp_reg_write(res, VP_TOP_Y_PTR, luma_addr[0]); 480d8408326SSeung-Woo Kim vp_reg_write(res, VP_BOT_Y_PTR, luma_addr[1]); 481d8408326SSeung-Woo Kim vp_reg_write(res, VP_TOP_C_PTR, chroma_addr[0]); 482d8408326SSeung-Woo Kim vp_reg_write(res, VP_BOT_C_PTR, chroma_addr[1]); 483d8408326SSeung-Woo Kim 4847ee14cdcSGustavo Padovan mixer_cfg_scan(ctx, plane->mode_height); 4857ee14cdcSGustavo Padovan mixer_cfg_rgb_fmt(ctx, plane->mode_height); 486d8408326SSeung-Woo Kim mixer_cfg_layer(ctx, win, true); 487d8408326SSeung-Woo Kim mixer_run(ctx); 488d8408326SSeung-Woo Kim 489d8408326SSeung-Woo Kim mixer_vsync_set_update(ctx, true); 490d8408326SSeung-Woo Kim spin_unlock_irqrestore(&res->reg_slock, flags); 491d8408326SSeung-Woo Kim 492d8408326SSeung-Woo Kim vp_regs_dump(ctx); 493d8408326SSeung-Woo Kim } 494d8408326SSeung-Woo Kim 495aaf8b49eSRahul Sharma static void mixer_layer_update(struct mixer_context *ctx) 496aaf8b49eSRahul Sharma { 497aaf8b49eSRahul Sharma struct mixer_resources *res = &ctx->mixer_res; 498aaf8b49eSRahul Sharma 499aaf8b49eSRahul Sharma mixer_reg_writemask(res, MXR_CFG, ~0, MXR_CFG_LAYER_UPDATE); 500aaf8b49eSRahul Sharma } 501aaf8b49eSRahul Sharma 502*2611015cSTobias Jakobi static int mixer_setup_scale(const struct exynos_drm_plane *plane, 503*2611015cSTobias Jakobi unsigned int *x_ratio, unsigned int *y_ratio) 504*2611015cSTobias Jakobi { 505*2611015cSTobias Jakobi if (plane->crtc_width != plane->src_width) { 506*2611015cSTobias Jakobi if (plane->crtc_width == 2 * plane->src_width) 507*2611015cSTobias Jakobi *x_ratio = 1; 508*2611015cSTobias Jakobi else 509*2611015cSTobias Jakobi goto fail; 510*2611015cSTobias Jakobi } 511*2611015cSTobias Jakobi 512*2611015cSTobias Jakobi if (plane->crtc_height != plane->src_height) { 513*2611015cSTobias Jakobi if (plane->crtc_height == 2 * plane->src_height) 514*2611015cSTobias Jakobi *y_ratio = 1; 515*2611015cSTobias Jakobi else 516*2611015cSTobias Jakobi goto fail; 517*2611015cSTobias Jakobi } 518*2611015cSTobias Jakobi 519*2611015cSTobias Jakobi return 0; 520*2611015cSTobias Jakobi 521*2611015cSTobias Jakobi fail: 522*2611015cSTobias Jakobi DRM_DEBUG_KMS("only 2x width/height scaling of plane supported\n"); 523*2611015cSTobias Jakobi return -ENOTSUPP; 524*2611015cSTobias Jakobi } 525*2611015cSTobias Jakobi 526d8408326SSeung-Woo Kim static void mixer_graph_buffer(struct mixer_context *ctx, int win) 527d8408326SSeung-Woo Kim { 528d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 529d8408326SSeung-Woo Kim unsigned long flags; 5307ee14cdcSGustavo Padovan struct exynos_drm_plane *plane; 531*2611015cSTobias Jakobi unsigned int x_ratio = 0, y_ratio = 0; 532d8408326SSeung-Woo Kim unsigned int src_x_offset, src_y_offset, dst_x_offset, dst_y_offset; 533d8408326SSeung-Woo Kim dma_addr_t dma_addr; 534d8408326SSeung-Woo Kim unsigned int fmt; 535d8408326SSeung-Woo Kim u32 val; 536d8408326SSeung-Woo Kim 5377ee14cdcSGustavo Padovan plane = &ctx->planes[win]; 538d8408326SSeung-Woo Kim 539d8408326SSeung-Woo Kim #define RGB565 4 540d8408326SSeung-Woo Kim #define ARGB1555 5 541d8408326SSeung-Woo Kim #define ARGB4444 6 542d8408326SSeung-Woo Kim #define ARGB8888 7 543d8408326SSeung-Woo Kim 5447ee14cdcSGustavo Padovan switch (plane->bpp) { 545d8408326SSeung-Woo Kim case 16: 546d8408326SSeung-Woo Kim fmt = ARGB4444; 547d8408326SSeung-Woo Kim break; 548d8408326SSeung-Woo Kim case 32: 549d8408326SSeung-Woo Kim fmt = ARGB8888; 550d8408326SSeung-Woo Kim break; 551d8408326SSeung-Woo Kim default: 552d8408326SSeung-Woo Kim fmt = ARGB8888; 553d8408326SSeung-Woo Kim } 554d8408326SSeung-Woo Kim 555*2611015cSTobias Jakobi /* check if mixer supports requested scaling setup */ 556*2611015cSTobias Jakobi if (mixer_setup_scale(plane, &x_ratio, &y_ratio)) 557*2611015cSTobias Jakobi return; 558d8408326SSeung-Woo Kim 5597ee14cdcSGustavo Padovan dst_x_offset = plane->crtc_x; 5607ee14cdcSGustavo Padovan dst_y_offset = plane->crtc_y; 561d8408326SSeung-Woo Kim 562d8408326SSeung-Woo Kim /* converting dma address base and source offset */ 5637ee14cdcSGustavo Padovan dma_addr = plane->dma_addr[0] 5647ee14cdcSGustavo Padovan + (plane->fb_x * plane->bpp >> 3) 5657ee14cdcSGustavo Padovan + (plane->fb_y * plane->pitch); 566d8408326SSeung-Woo Kim src_x_offset = 0; 567d8408326SSeung-Woo Kim src_y_offset = 0; 568d8408326SSeung-Woo Kim 5697ee14cdcSGustavo Padovan if (plane->scan_flag & DRM_MODE_FLAG_INTERLACE) 570d8408326SSeung-Woo Kim ctx->interlace = true; 571d8408326SSeung-Woo Kim else 572d8408326SSeung-Woo Kim ctx->interlace = false; 573d8408326SSeung-Woo Kim 574d8408326SSeung-Woo Kim spin_lock_irqsave(&res->reg_slock, flags); 575d8408326SSeung-Woo Kim mixer_vsync_set_update(ctx, false); 576d8408326SSeung-Woo Kim 577d8408326SSeung-Woo Kim /* setup format */ 578d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_GRAPHIC_CFG(win), 579d8408326SSeung-Woo Kim MXR_GRP_CFG_FORMAT_VAL(fmt), MXR_GRP_CFG_FORMAT_MASK); 580d8408326SSeung-Woo Kim 581d8408326SSeung-Woo Kim /* setup geometry */ 582adacb228SDaniel Stone mixer_reg_write(res, MXR_GRAPHIC_SPAN(win), 5837ee14cdcSGustavo Padovan plane->pitch / (plane->bpp >> 3)); 584d8408326SSeung-Woo Kim 585def5e095SRahul Sharma /* setup display size */ 586def5e095SRahul Sharma if (ctx->mxr_ver == MXR_VER_128_0_0_184 && 587def5e095SRahul Sharma win == MIXER_DEFAULT_WIN) { 5887ee14cdcSGustavo Padovan val = MXR_MXR_RES_HEIGHT(plane->mode_height); 5897ee14cdcSGustavo Padovan val |= MXR_MXR_RES_WIDTH(plane->mode_width); 590def5e095SRahul Sharma mixer_reg_write(res, MXR_RESOLUTION, val); 591def5e095SRahul Sharma } 592def5e095SRahul Sharma 593*2611015cSTobias Jakobi val = MXR_GRP_WH_WIDTH(plane->src_width); 594*2611015cSTobias Jakobi val |= MXR_GRP_WH_HEIGHT(plane->src_height); 595d8408326SSeung-Woo Kim val |= MXR_GRP_WH_H_SCALE(x_ratio); 596d8408326SSeung-Woo Kim val |= MXR_GRP_WH_V_SCALE(y_ratio); 597d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_WH(win), val); 598d8408326SSeung-Woo Kim 599d8408326SSeung-Woo Kim /* setup offsets in source image */ 600d8408326SSeung-Woo Kim val = MXR_GRP_SXY_SX(src_x_offset); 601d8408326SSeung-Woo Kim val |= MXR_GRP_SXY_SY(src_y_offset); 602d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_SXY(win), val); 603d8408326SSeung-Woo Kim 604d8408326SSeung-Woo Kim /* setup offsets in display image */ 605d8408326SSeung-Woo Kim val = MXR_GRP_DXY_DX(dst_x_offset); 606d8408326SSeung-Woo Kim val |= MXR_GRP_DXY_DY(dst_y_offset); 607d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_DXY(win), val); 608d8408326SSeung-Woo Kim 609d8408326SSeung-Woo Kim /* set buffer address to mixer */ 610d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_BASE(win), dma_addr); 611d8408326SSeung-Woo Kim 6127ee14cdcSGustavo Padovan mixer_cfg_scan(ctx, plane->mode_height); 6137ee14cdcSGustavo Padovan mixer_cfg_rgb_fmt(ctx, plane->mode_height); 614d8408326SSeung-Woo Kim mixer_cfg_layer(ctx, win, true); 615aaf8b49eSRahul Sharma 616aaf8b49eSRahul Sharma /* layer update mandatory for mixer 16.0.33.0 */ 617def5e095SRahul Sharma if (ctx->mxr_ver == MXR_VER_16_0_33_0 || 618def5e095SRahul Sharma ctx->mxr_ver == MXR_VER_128_0_0_184) 619aaf8b49eSRahul Sharma mixer_layer_update(ctx); 620aaf8b49eSRahul Sharma 621d8408326SSeung-Woo Kim mixer_run(ctx); 622d8408326SSeung-Woo Kim 623d8408326SSeung-Woo Kim mixer_vsync_set_update(ctx, true); 624d8408326SSeung-Woo Kim spin_unlock_irqrestore(&res->reg_slock, flags); 625d8408326SSeung-Woo Kim } 626d8408326SSeung-Woo Kim 627d8408326SSeung-Woo Kim static void vp_win_reset(struct mixer_context *ctx) 628d8408326SSeung-Woo Kim { 629d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 630d8408326SSeung-Woo Kim int tries = 100; 631d8408326SSeung-Woo Kim 632d8408326SSeung-Woo Kim vp_reg_write(res, VP_SRESET, VP_SRESET_PROCESSING); 633d8408326SSeung-Woo Kim for (tries = 100; tries; --tries) { 634d8408326SSeung-Woo Kim /* waiting until VP_SRESET_PROCESSING is 0 */ 635d8408326SSeung-Woo Kim if (~vp_reg_read(res, VP_SRESET) & VP_SRESET_PROCESSING) 636d8408326SSeung-Woo Kim break; 63709760ea3SSean Paul usleep_range(10000, 12000); 638d8408326SSeung-Woo Kim } 639d8408326SSeung-Woo Kim WARN(tries == 0, "failed to reset Video Processor\n"); 640d8408326SSeung-Woo Kim } 641d8408326SSeung-Woo Kim 642cf8fc4f1SJoonyoung Shim static void mixer_win_reset(struct mixer_context *ctx) 643cf8fc4f1SJoonyoung Shim { 644cf8fc4f1SJoonyoung Shim struct mixer_resources *res = &ctx->mixer_res; 645cf8fc4f1SJoonyoung Shim unsigned long flags; 646cf8fc4f1SJoonyoung Shim u32 val; /* value stored to register */ 647cf8fc4f1SJoonyoung Shim 648cf8fc4f1SJoonyoung Shim spin_lock_irqsave(&res->reg_slock, flags); 649cf8fc4f1SJoonyoung Shim mixer_vsync_set_update(ctx, false); 650cf8fc4f1SJoonyoung Shim 651cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_CFG, MXR_CFG_DST_HDMI, MXR_CFG_DST_MASK); 652cf8fc4f1SJoonyoung Shim 653cf8fc4f1SJoonyoung Shim /* set output in RGB888 mode */ 654cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_CFG, MXR_CFG_OUT_RGB888, MXR_CFG_OUT_MASK); 655cf8fc4f1SJoonyoung Shim 656cf8fc4f1SJoonyoung Shim /* 16 beat burst in DMA */ 657cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_STATUS, MXR_STATUS_16_BURST, 658cf8fc4f1SJoonyoung Shim MXR_STATUS_BURST_MASK); 659cf8fc4f1SJoonyoung Shim 660cf8fc4f1SJoonyoung Shim /* setting default layer priority: layer1 > layer0 > video 661cf8fc4f1SJoonyoung Shim * because typical usage scenario would be 662cf8fc4f1SJoonyoung Shim * layer1 - OSD 663cf8fc4f1SJoonyoung Shim * layer0 - framebuffer 664cf8fc4f1SJoonyoung Shim * video - video overlay 665cf8fc4f1SJoonyoung Shim */ 666cf8fc4f1SJoonyoung Shim val = MXR_LAYER_CFG_GRP1_VAL(3); 667cf8fc4f1SJoonyoung Shim val |= MXR_LAYER_CFG_GRP0_VAL(2); 6681b8e5747SRahul Sharma if (ctx->vp_enabled) 669cf8fc4f1SJoonyoung Shim val |= MXR_LAYER_CFG_VP_VAL(1); 670cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_LAYER_CFG, val); 671cf8fc4f1SJoonyoung Shim 672cf8fc4f1SJoonyoung Shim /* setting background color */ 673cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_BG_COLOR0, 0x008080); 674cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_BG_COLOR1, 0x008080); 675cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_BG_COLOR2, 0x008080); 676cf8fc4f1SJoonyoung Shim 677cf8fc4f1SJoonyoung Shim /* setting graphical layers */ 678cf8fc4f1SJoonyoung Shim val = MXR_GRP_CFG_COLOR_KEY_DISABLE; /* no blank key */ 679cf8fc4f1SJoonyoung Shim val |= MXR_GRP_CFG_WIN_BLEND_EN; 680cf8fc4f1SJoonyoung Shim val |= MXR_GRP_CFG_ALPHA_VAL(0xff); /* non-transparent alpha */ 681cf8fc4f1SJoonyoung Shim 6820377f4edSSean Paul /* Don't blend layer 0 onto the mixer background */ 683cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_GRAPHIC_CFG(0), val); 6840377f4edSSean Paul 6850377f4edSSean Paul /* Blend layer 1 into layer 0 */ 6860377f4edSSean Paul val |= MXR_GRP_CFG_BLEND_PRE_MUL; 6870377f4edSSean Paul val |= MXR_GRP_CFG_PIXEL_BLEND_EN; 688cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_GRAPHIC_CFG(1), val); 689cf8fc4f1SJoonyoung Shim 6905736603bSSeung-Woo Kim /* setting video layers */ 6915736603bSSeung-Woo Kim val = MXR_GRP_CFG_ALPHA_VAL(0); 6925736603bSSeung-Woo Kim mixer_reg_write(res, MXR_VIDEO_CFG, val); 6935736603bSSeung-Woo Kim 6941b8e5747SRahul Sharma if (ctx->vp_enabled) { 695cf8fc4f1SJoonyoung Shim /* configuration of Video Processor Registers */ 696cf8fc4f1SJoonyoung Shim vp_win_reset(ctx); 697cf8fc4f1SJoonyoung Shim vp_default_filter(res); 6981b8e5747SRahul Sharma } 699cf8fc4f1SJoonyoung Shim 700cf8fc4f1SJoonyoung Shim /* disable all layers */ 701cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP0_ENABLE); 702cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP1_ENABLE); 7031b8e5747SRahul Sharma if (ctx->vp_enabled) 704cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_VP_ENABLE); 705cf8fc4f1SJoonyoung Shim 706cf8fc4f1SJoonyoung Shim mixer_vsync_set_update(ctx, true); 707cf8fc4f1SJoonyoung Shim spin_unlock_irqrestore(&res->reg_slock, flags); 708cf8fc4f1SJoonyoung Shim } 709cf8fc4f1SJoonyoung Shim 7104551789fSSean Paul static irqreturn_t mixer_irq_handler(int irq, void *arg) 7114551789fSSean Paul { 7124551789fSSean Paul struct mixer_context *ctx = arg; 7134551789fSSean Paul struct mixer_resources *res = &ctx->mixer_res; 7144551789fSSean Paul u32 val, base, shadow; 7154551789fSSean Paul 7164551789fSSean Paul spin_lock(&res->reg_slock); 7174551789fSSean Paul 7184551789fSSean Paul /* read interrupt status for handling and clearing flags for VSYNC */ 7194551789fSSean Paul val = mixer_reg_read(res, MXR_INT_STATUS); 7204551789fSSean Paul 7214551789fSSean Paul /* handling VSYNC */ 7224551789fSSean Paul if (val & MXR_INT_STATUS_VSYNC) { 7234551789fSSean Paul /* interlace scan need to check shadow register */ 7244551789fSSean Paul if (ctx->interlace) { 7254551789fSSean Paul base = mixer_reg_read(res, MXR_GRAPHIC_BASE(0)); 7264551789fSSean Paul shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(0)); 7274551789fSSean Paul if (base != shadow) 7284551789fSSean Paul goto out; 7294551789fSSean Paul 7304551789fSSean Paul base = mixer_reg_read(res, MXR_GRAPHIC_BASE(1)); 7314551789fSSean Paul shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(1)); 7324551789fSSean Paul if (base != shadow) 7334551789fSSean Paul goto out; 7344551789fSSean Paul } 7354551789fSSean Paul 7364551789fSSean Paul drm_handle_vblank(ctx->drm_dev, ctx->pipe); 7374551789fSSean Paul exynos_drm_crtc_finish_pageflip(ctx->drm_dev, ctx->pipe); 7384551789fSSean Paul 7394551789fSSean Paul /* set wait vsync event to zero and wake up queue. */ 7404551789fSSean Paul if (atomic_read(&ctx->wait_vsync_event)) { 7414551789fSSean Paul atomic_set(&ctx->wait_vsync_event, 0); 7424551789fSSean Paul wake_up(&ctx->wait_vsync_queue); 7434551789fSSean Paul } 7444551789fSSean Paul } 7454551789fSSean Paul 7464551789fSSean Paul out: 7474551789fSSean Paul /* clear interrupts */ 7484551789fSSean Paul if (~val & MXR_INT_EN_VSYNC) { 7494551789fSSean Paul /* vsync interrupt use different bit for read and clear */ 7504551789fSSean Paul val &= ~MXR_INT_EN_VSYNC; 7514551789fSSean Paul val |= MXR_INT_CLEAR_VSYNC; 7524551789fSSean Paul } 7534551789fSSean Paul mixer_reg_write(res, MXR_INT_STATUS, val); 7544551789fSSean Paul 7554551789fSSean Paul spin_unlock(&res->reg_slock); 7564551789fSSean Paul 7574551789fSSean Paul return IRQ_HANDLED; 7584551789fSSean Paul } 7594551789fSSean Paul 7604551789fSSean Paul static int mixer_resources_init(struct mixer_context *mixer_ctx) 7614551789fSSean Paul { 7624551789fSSean Paul struct device *dev = &mixer_ctx->pdev->dev; 7634551789fSSean Paul struct mixer_resources *mixer_res = &mixer_ctx->mixer_res; 7644551789fSSean Paul struct resource *res; 7654551789fSSean Paul int ret; 7664551789fSSean Paul 7674551789fSSean Paul spin_lock_init(&mixer_res->reg_slock); 7684551789fSSean Paul 7694551789fSSean Paul mixer_res->mixer = devm_clk_get(dev, "mixer"); 7704551789fSSean Paul if (IS_ERR(mixer_res->mixer)) { 7714551789fSSean Paul dev_err(dev, "failed to get clock 'mixer'\n"); 7724551789fSSean Paul return -ENODEV; 7734551789fSSean Paul } 7744551789fSSean Paul 77504427ec5SMarek Szyprowski mixer_res->hdmi = devm_clk_get(dev, "hdmi"); 77604427ec5SMarek Szyprowski if (IS_ERR(mixer_res->hdmi)) { 77704427ec5SMarek Szyprowski dev_err(dev, "failed to get clock 'hdmi'\n"); 77804427ec5SMarek Szyprowski return PTR_ERR(mixer_res->hdmi); 77904427ec5SMarek Szyprowski } 78004427ec5SMarek Szyprowski 7814551789fSSean Paul mixer_res->sclk_hdmi = devm_clk_get(dev, "sclk_hdmi"); 7824551789fSSean Paul if (IS_ERR(mixer_res->sclk_hdmi)) { 7834551789fSSean Paul dev_err(dev, "failed to get clock 'sclk_hdmi'\n"); 7844551789fSSean Paul return -ENODEV; 7854551789fSSean Paul } 7864551789fSSean Paul res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 0); 7874551789fSSean Paul if (res == NULL) { 7884551789fSSean Paul dev_err(dev, "get memory resource failed.\n"); 7894551789fSSean Paul return -ENXIO; 7904551789fSSean Paul } 7914551789fSSean Paul 7924551789fSSean Paul mixer_res->mixer_regs = devm_ioremap(dev, res->start, 7934551789fSSean Paul resource_size(res)); 7944551789fSSean Paul if (mixer_res->mixer_regs == NULL) { 7954551789fSSean Paul dev_err(dev, "register mapping failed.\n"); 7964551789fSSean Paul return -ENXIO; 7974551789fSSean Paul } 7984551789fSSean Paul 7994551789fSSean Paul res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_IRQ, 0); 8004551789fSSean Paul if (res == NULL) { 8014551789fSSean Paul dev_err(dev, "get interrupt resource failed.\n"); 8024551789fSSean Paul return -ENXIO; 8034551789fSSean Paul } 8044551789fSSean Paul 8054551789fSSean Paul ret = devm_request_irq(dev, res->start, mixer_irq_handler, 8064551789fSSean Paul 0, "drm_mixer", mixer_ctx); 8074551789fSSean Paul if (ret) { 8084551789fSSean Paul dev_err(dev, "request interrupt failed.\n"); 8094551789fSSean Paul return ret; 8104551789fSSean Paul } 8114551789fSSean Paul mixer_res->irq = res->start; 8124551789fSSean Paul 8134551789fSSean Paul return 0; 8144551789fSSean Paul } 8154551789fSSean Paul 8164551789fSSean Paul static int vp_resources_init(struct mixer_context *mixer_ctx) 8174551789fSSean Paul { 8184551789fSSean Paul struct device *dev = &mixer_ctx->pdev->dev; 8194551789fSSean Paul struct mixer_resources *mixer_res = &mixer_ctx->mixer_res; 8204551789fSSean Paul struct resource *res; 8214551789fSSean Paul 8224551789fSSean Paul mixer_res->vp = devm_clk_get(dev, "vp"); 8234551789fSSean Paul if (IS_ERR(mixer_res->vp)) { 8244551789fSSean Paul dev_err(dev, "failed to get clock 'vp'\n"); 8254551789fSSean Paul return -ENODEV; 8264551789fSSean Paul } 827ff830c96SMarek Szyprowski 828ff830c96SMarek Szyprowski if (mixer_ctx->has_sclk) { 8294551789fSSean Paul mixer_res->sclk_mixer = devm_clk_get(dev, "sclk_mixer"); 8304551789fSSean Paul if (IS_ERR(mixer_res->sclk_mixer)) { 8314551789fSSean Paul dev_err(dev, "failed to get clock 'sclk_mixer'\n"); 8324551789fSSean Paul return -ENODEV; 8334551789fSSean Paul } 834ff830c96SMarek Szyprowski mixer_res->mout_mixer = devm_clk_get(dev, "mout_mixer"); 835ff830c96SMarek Szyprowski if (IS_ERR(mixer_res->mout_mixer)) { 836ff830c96SMarek Szyprowski dev_err(dev, "failed to get clock 'mout_mixer'\n"); 8374551789fSSean Paul return -ENODEV; 8384551789fSSean Paul } 8394551789fSSean Paul 840ff830c96SMarek Szyprowski if (mixer_res->sclk_hdmi && mixer_res->mout_mixer) 841ff830c96SMarek Szyprowski clk_set_parent(mixer_res->mout_mixer, 842ff830c96SMarek Szyprowski mixer_res->sclk_hdmi); 843ff830c96SMarek Szyprowski } 8444551789fSSean Paul 8454551789fSSean Paul res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 1); 8464551789fSSean Paul if (res == NULL) { 8474551789fSSean Paul dev_err(dev, "get memory resource failed.\n"); 8484551789fSSean Paul return -ENXIO; 8494551789fSSean Paul } 8504551789fSSean Paul 8514551789fSSean Paul mixer_res->vp_regs = devm_ioremap(dev, res->start, 8524551789fSSean Paul resource_size(res)); 8534551789fSSean Paul if (mixer_res->vp_regs == NULL) { 8544551789fSSean Paul dev_err(dev, "register mapping failed.\n"); 8554551789fSSean Paul return -ENXIO; 8564551789fSSean Paul } 8574551789fSSean Paul 8584551789fSSean Paul return 0; 8594551789fSSean Paul } 8604551789fSSean Paul 86193bca243SGustavo Padovan static int mixer_initialize(struct mixer_context *mixer_ctx, 862f37cd5e8SInki Dae struct drm_device *drm_dev) 8634551789fSSean Paul { 8644551789fSSean Paul int ret; 865f37cd5e8SInki Dae struct exynos_drm_private *priv; 866f37cd5e8SInki Dae priv = drm_dev->dev_private; 8674551789fSSean Paul 868eb88e422SGustavo Padovan mixer_ctx->drm_dev = drm_dev; 8698a326eddSGustavo Padovan mixer_ctx->pipe = priv->pipe++; 8704551789fSSean Paul 8714551789fSSean Paul /* acquire resources: regs, irqs, clocks */ 8724551789fSSean Paul ret = mixer_resources_init(mixer_ctx); 8734551789fSSean Paul if (ret) { 8744551789fSSean Paul DRM_ERROR("mixer_resources_init failed ret=%d\n", ret); 8754551789fSSean Paul return ret; 8764551789fSSean Paul } 8774551789fSSean Paul 8784551789fSSean Paul if (mixer_ctx->vp_enabled) { 8794551789fSSean Paul /* acquire vp resources: regs, irqs, clocks */ 8804551789fSSean Paul ret = vp_resources_init(mixer_ctx); 8814551789fSSean Paul if (ret) { 8824551789fSSean Paul DRM_ERROR("vp_resources_init failed ret=%d\n", ret); 8834551789fSSean Paul return ret; 8844551789fSSean Paul } 8854551789fSSean Paul } 8864551789fSSean Paul 887f041b257SSean Paul if (!is_drm_iommu_supported(mixer_ctx->drm_dev)) 8881055b39fSInki Dae return 0; 889f041b257SSean Paul 890f041b257SSean Paul return drm_iommu_attach_device(mixer_ctx->drm_dev, mixer_ctx->dev); 8911055b39fSInki Dae } 8921055b39fSInki Dae 89393bca243SGustavo Padovan static void mixer_ctx_remove(struct mixer_context *mixer_ctx) 894d8408326SSeung-Woo Kim { 895f041b257SSean Paul if (is_drm_iommu_supported(mixer_ctx->drm_dev)) 896f041b257SSean Paul drm_iommu_detach_device(mixer_ctx->drm_dev, mixer_ctx->dev); 897f041b257SSean Paul } 898f041b257SSean Paul 89993bca243SGustavo Padovan static int mixer_enable_vblank(struct exynos_drm_crtc *crtc) 900f041b257SSean Paul { 90193bca243SGustavo Padovan struct mixer_context *mixer_ctx = crtc->ctx; 902d8408326SSeung-Woo Kim struct mixer_resources *res = &mixer_ctx->mixer_res; 903d8408326SSeung-Woo Kim 904f041b257SSean Paul if (!mixer_ctx->powered) { 905f041b257SSean Paul mixer_ctx->int_en |= MXR_INT_EN_VSYNC; 906f041b257SSean Paul return 0; 907f041b257SSean Paul } 908d8408326SSeung-Woo Kim 909d8408326SSeung-Woo Kim /* enable vsync interrupt */ 910d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_INT_EN, MXR_INT_EN_VSYNC, 911d8408326SSeung-Woo Kim MXR_INT_EN_VSYNC); 912d8408326SSeung-Woo Kim 913d8408326SSeung-Woo Kim return 0; 914d8408326SSeung-Woo Kim } 915d8408326SSeung-Woo Kim 91693bca243SGustavo Padovan static void mixer_disable_vblank(struct exynos_drm_crtc *crtc) 917d8408326SSeung-Woo Kim { 91893bca243SGustavo Padovan struct mixer_context *mixer_ctx = crtc->ctx; 919d8408326SSeung-Woo Kim struct mixer_resources *res = &mixer_ctx->mixer_res; 920d8408326SSeung-Woo Kim 921d8408326SSeung-Woo Kim /* disable vsync interrupt */ 922d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_INT_EN, 0, MXR_INT_EN_VSYNC); 923d8408326SSeung-Woo Kim } 924d8408326SSeung-Woo Kim 9256e2a3b66SGustavo Padovan static void mixer_win_commit(struct exynos_drm_crtc *crtc, unsigned int win) 926d8408326SSeung-Woo Kim { 92793bca243SGustavo Padovan struct mixer_context *mixer_ctx = crtc->ctx; 928d8408326SSeung-Woo Kim 929cbc4c33dSYoungJun Cho DRM_DEBUG_KMS("win: %d\n", win); 930d8408326SSeung-Woo Kim 931dda9012bSShirish S mutex_lock(&mixer_ctx->mixer_mutex); 932dda9012bSShirish S if (!mixer_ctx->powered) { 933dda9012bSShirish S mutex_unlock(&mixer_ctx->mixer_mutex); 934dda9012bSShirish S return; 935dda9012bSShirish S } 936dda9012bSShirish S mutex_unlock(&mixer_ctx->mixer_mutex); 937dda9012bSShirish S 9381b8e5747SRahul Sharma if (win > 1 && mixer_ctx->vp_enabled) 939d8408326SSeung-Woo Kim vp_video_buffer(mixer_ctx, win); 940d8408326SSeung-Woo Kim else 941d8408326SSeung-Woo Kim mixer_graph_buffer(mixer_ctx, win); 942db43fd16SPrathyush K 9437ee14cdcSGustavo Padovan mixer_ctx->planes[win].enabled = true; 944d8408326SSeung-Woo Kim } 945d8408326SSeung-Woo Kim 9466e2a3b66SGustavo Padovan static void mixer_win_disable(struct exynos_drm_crtc *crtc, unsigned int win) 947d8408326SSeung-Woo Kim { 94893bca243SGustavo Padovan struct mixer_context *mixer_ctx = crtc->ctx; 949d8408326SSeung-Woo Kim struct mixer_resources *res = &mixer_ctx->mixer_res; 950d8408326SSeung-Woo Kim unsigned long flags; 951d8408326SSeung-Woo Kim 952cbc4c33dSYoungJun Cho DRM_DEBUG_KMS("win: %d\n", win); 953d8408326SSeung-Woo Kim 954db43fd16SPrathyush K mutex_lock(&mixer_ctx->mixer_mutex); 955db43fd16SPrathyush K if (!mixer_ctx->powered) { 956db43fd16SPrathyush K mutex_unlock(&mixer_ctx->mixer_mutex); 9577ee14cdcSGustavo Padovan mixer_ctx->planes[win].resume = false; 958db43fd16SPrathyush K return; 959db43fd16SPrathyush K } 960db43fd16SPrathyush K mutex_unlock(&mixer_ctx->mixer_mutex); 961db43fd16SPrathyush K 962d8408326SSeung-Woo Kim spin_lock_irqsave(&res->reg_slock, flags); 963d8408326SSeung-Woo Kim mixer_vsync_set_update(mixer_ctx, false); 964d8408326SSeung-Woo Kim 965d8408326SSeung-Woo Kim mixer_cfg_layer(mixer_ctx, win, false); 966d8408326SSeung-Woo Kim 967d8408326SSeung-Woo Kim mixer_vsync_set_update(mixer_ctx, true); 968d8408326SSeung-Woo Kim spin_unlock_irqrestore(&res->reg_slock, flags); 969db43fd16SPrathyush K 9707ee14cdcSGustavo Padovan mixer_ctx->planes[win].enabled = false; 971d8408326SSeung-Woo Kim } 972d8408326SSeung-Woo Kim 97393bca243SGustavo Padovan static void mixer_wait_for_vblank(struct exynos_drm_crtc *crtc) 9740ea6822fSRahul Sharma { 97593bca243SGustavo Padovan struct mixer_context *mixer_ctx = crtc->ctx; 9767c4c5584SJoonyoung Shim int err; 9778137a2e2SPrathyush K 9786e95d5e6SPrathyush K mutex_lock(&mixer_ctx->mixer_mutex); 9796e95d5e6SPrathyush K if (!mixer_ctx->powered) { 9806e95d5e6SPrathyush K mutex_unlock(&mixer_ctx->mixer_mutex); 9816e95d5e6SPrathyush K return; 9826e95d5e6SPrathyush K } 9836e95d5e6SPrathyush K mutex_unlock(&mixer_ctx->mixer_mutex); 9846e95d5e6SPrathyush K 98593bca243SGustavo Padovan err = drm_vblank_get(mixer_ctx->drm_dev, mixer_ctx->pipe); 9867c4c5584SJoonyoung Shim if (err < 0) { 9877c4c5584SJoonyoung Shim DRM_DEBUG_KMS("failed to acquire vblank counter\n"); 9887c4c5584SJoonyoung Shim return; 9897c4c5584SJoonyoung Shim } 9905d39b9eeSRahul Sharma 9916e95d5e6SPrathyush K atomic_set(&mixer_ctx->wait_vsync_event, 1); 9926e95d5e6SPrathyush K 9936e95d5e6SPrathyush K /* 9946e95d5e6SPrathyush K * wait for MIXER to signal VSYNC interrupt or return after 9956e95d5e6SPrathyush K * timeout which is set to 50ms (refresh rate of 20). 9966e95d5e6SPrathyush K */ 9976e95d5e6SPrathyush K if (!wait_event_timeout(mixer_ctx->wait_vsync_queue, 9986e95d5e6SPrathyush K !atomic_read(&mixer_ctx->wait_vsync_event), 999bfd8303aSDaniel Vetter HZ/20)) 10008137a2e2SPrathyush K DRM_DEBUG_KMS("vblank wait timed out.\n"); 10015d39b9eeSRahul Sharma 100293bca243SGustavo Padovan drm_vblank_put(mixer_ctx->drm_dev, mixer_ctx->pipe); 10038137a2e2SPrathyush K } 10048137a2e2SPrathyush K 100592dc7a04SJoonyoung Shim static void mixer_window_suspend(struct mixer_context *ctx) 1006db43fd16SPrathyush K { 10077ee14cdcSGustavo Padovan struct exynos_drm_plane *plane; 1008db43fd16SPrathyush K int i; 1009db43fd16SPrathyush K 1010db43fd16SPrathyush K for (i = 0; i < MIXER_WIN_NR; i++) { 10117ee14cdcSGustavo Padovan plane = &ctx->planes[i]; 10127ee14cdcSGustavo Padovan plane->resume = plane->enabled; 101392dc7a04SJoonyoung Shim mixer_win_disable(ctx->crtc, i); 1014db43fd16SPrathyush K } 101592dc7a04SJoonyoung Shim mixer_wait_for_vblank(ctx->crtc); 1016db43fd16SPrathyush K } 1017db43fd16SPrathyush K 101892dc7a04SJoonyoung Shim static void mixer_window_resume(struct mixer_context *ctx) 1019db43fd16SPrathyush K { 10207ee14cdcSGustavo Padovan struct exynos_drm_plane *plane; 1021db43fd16SPrathyush K int i; 1022db43fd16SPrathyush K 1023db43fd16SPrathyush K for (i = 0; i < MIXER_WIN_NR; i++) { 10247ee14cdcSGustavo Padovan plane = &ctx->planes[i]; 10257ee14cdcSGustavo Padovan plane->enabled = plane->resume; 10267ee14cdcSGustavo Padovan plane->resume = false; 10277ee14cdcSGustavo Padovan if (plane->enabled) 102892dc7a04SJoonyoung Shim mixer_win_commit(ctx->crtc, i); 1029db43fd16SPrathyush K } 1030db43fd16SPrathyush K } 1031db43fd16SPrathyush K 103292dc7a04SJoonyoung Shim static void mixer_poweron(struct mixer_context *ctx) 1033db43fd16SPrathyush K { 1034db43fd16SPrathyush K struct mixer_resources *res = &ctx->mixer_res; 1035db43fd16SPrathyush K 1036db43fd16SPrathyush K mutex_lock(&ctx->mixer_mutex); 1037db43fd16SPrathyush K if (ctx->powered) { 1038db43fd16SPrathyush K mutex_unlock(&ctx->mixer_mutex); 1039db43fd16SPrathyush K return; 1040db43fd16SPrathyush K } 1041b4bfa3c7SRahul Sharma 1042db43fd16SPrathyush K mutex_unlock(&ctx->mixer_mutex); 1043db43fd16SPrathyush K 1044af65c804SSean Paul pm_runtime_get_sync(ctx->dev); 1045af65c804SSean Paul 10460bfb1f8bSSean Paul clk_prepare_enable(res->mixer); 104704427ec5SMarek Szyprowski clk_prepare_enable(res->hdmi); 1048db43fd16SPrathyush K if (ctx->vp_enabled) { 10490bfb1f8bSSean Paul clk_prepare_enable(res->vp); 1050ff830c96SMarek Szyprowski if (ctx->has_sclk) 10510bfb1f8bSSean Paul clk_prepare_enable(res->sclk_mixer); 1052db43fd16SPrathyush K } 1053db43fd16SPrathyush K 1054b4bfa3c7SRahul Sharma mutex_lock(&ctx->mixer_mutex); 1055b4bfa3c7SRahul Sharma ctx->powered = true; 1056b4bfa3c7SRahul Sharma mutex_unlock(&ctx->mixer_mutex); 1057b4bfa3c7SRahul Sharma 1058d74ed937SRahul Sharma mixer_reg_writemask(res, MXR_STATUS, ~0, MXR_STATUS_SOFT_RESET); 1059d74ed937SRahul Sharma 1060db43fd16SPrathyush K mixer_reg_write(res, MXR_INT_EN, ctx->int_en); 1061db43fd16SPrathyush K mixer_win_reset(ctx); 1062db43fd16SPrathyush K 106392dc7a04SJoonyoung Shim mixer_window_resume(ctx); 1064db43fd16SPrathyush K } 1065db43fd16SPrathyush K 106692dc7a04SJoonyoung Shim static void mixer_poweroff(struct mixer_context *ctx) 1067db43fd16SPrathyush K { 1068db43fd16SPrathyush K struct mixer_resources *res = &ctx->mixer_res; 1069db43fd16SPrathyush K 1070db43fd16SPrathyush K mutex_lock(&ctx->mixer_mutex); 1071b4bfa3c7SRahul Sharma if (!ctx->powered) { 1072b4bfa3c7SRahul Sharma mutex_unlock(&ctx->mixer_mutex); 1073b4bfa3c7SRahul Sharma return; 1074b4bfa3c7SRahul Sharma } 1075db43fd16SPrathyush K mutex_unlock(&ctx->mixer_mutex); 1076db43fd16SPrathyush K 1077381be025SRahul Sharma mixer_stop(ctx); 107892dc7a04SJoonyoung Shim mixer_window_suspend(ctx); 1079db43fd16SPrathyush K 1080db43fd16SPrathyush K ctx->int_en = mixer_reg_read(res, MXR_INT_EN); 1081db43fd16SPrathyush K 1082b4bfa3c7SRahul Sharma mutex_lock(&ctx->mixer_mutex); 1083b4bfa3c7SRahul Sharma ctx->powered = false; 1084b4bfa3c7SRahul Sharma mutex_unlock(&ctx->mixer_mutex); 1085b4bfa3c7SRahul Sharma 108604427ec5SMarek Szyprowski clk_disable_unprepare(res->hdmi); 10870bfb1f8bSSean Paul clk_disable_unprepare(res->mixer); 1088db43fd16SPrathyush K if (ctx->vp_enabled) { 10890bfb1f8bSSean Paul clk_disable_unprepare(res->vp); 1090ff830c96SMarek Szyprowski if (ctx->has_sclk) 10910bfb1f8bSSean Paul clk_disable_unprepare(res->sclk_mixer); 1092db43fd16SPrathyush K } 1093db43fd16SPrathyush K 1094af65c804SSean Paul pm_runtime_put_sync(ctx->dev); 1095db43fd16SPrathyush K } 1096db43fd16SPrathyush K 109793bca243SGustavo Padovan static void mixer_dpms(struct exynos_drm_crtc *crtc, int mode) 1098db43fd16SPrathyush K { 1099db43fd16SPrathyush K switch (mode) { 1100db43fd16SPrathyush K case DRM_MODE_DPMS_ON: 110192dc7a04SJoonyoung Shim mixer_poweron(crtc->ctx); 1102db43fd16SPrathyush K break; 1103db43fd16SPrathyush K case DRM_MODE_DPMS_STANDBY: 1104db43fd16SPrathyush K case DRM_MODE_DPMS_SUSPEND: 1105db43fd16SPrathyush K case DRM_MODE_DPMS_OFF: 110692dc7a04SJoonyoung Shim mixer_poweroff(crtc->ctx); 1107db43fd16SPrathyush K break; 1108db43fd16SPrathyush K default: 1109db43fd16SPrathyush K DRM_DEBUG_KMS("unknown dpms mode: %d\n", mode); 1110db43fd16SPrathyush K break; 1111db43fd16SPrathyush K } 1112db43fd16SPrathyush K } 1113db43fd16SPrathyush K 1114f041b257SSean Paul /* Only valid for Mixer version 16.0.33.0 */ 1115f041b257SSean Paul int mixer_check_mode(struct drm_display_mode *mode) 1116f041b257SSean Paul { 1117f041b257SSean Paul u32 w, h; 1118f041b257SSean Paul 1119f041b257SSean Paul w = mode->hdisplay; 1120f041b257SSean Paul h = mode->vdisplay; 1121f041b257SSean Paul 1122f041b257SSean Paul DRM_DEBUG_KMS("xres=%d, yres=%d, refresh=%d, intl=%d\n", 1123f041b257SSean Paul mode->hdisplay, mode->vdisplay, mode->vrefresh, 1124f041b257SSean Paul (mode->flags & DRM_MODE_FLAG_INTERLACE) ? 1 : 0); 1125f041b257SSean Paul 1126f041b257SSean Paul if ((w >= 464 && w <= 720 && h >= 261 && h <= 576) || 1127f041b257SSean Paul (w >= 1024 && w <= 1280 && h >= 576 && h <= 720) || 1128f041b257SSean Paul (w >= 1664 && w <= 1920 && h >= 936 && h <= 1080)) 1129f041b257SSean Paul return 0; 1130f041b257SSean Paul 1131f041b257SSean Paul return -EINVAL; 1132f041b257SSean Paul } 1133f041b257SSean Paul 113493bca243SGustavo Padovan static struct exynos_drm_crtc_ops mixer_crtc_ops = { 1135f041b257SSean Paul .dpms = mixer_dpms, 1136d8408326SSeung-Woo Kim .enable_vblank = mixer_enable_vblank, 1137d8408326SSeung-Woo Kim .disable_vblank = mixer_disable_vblank, 11388137a2e2SPrathyush K .wait_for_vblank = mixer_wait_for_vblank, 1139d8408326SSeung-Woo Kim .win_commit = mixer_win_commit, 1140d8408326SSeung-Woo Kim .win_disable = mixer_win_disable, 1141f041b257SSean Paul }; 11420ea6822fSRahul Sharma 1143def5e095SRahul Sharma static struct mixer_drv_data exynos5420_mxr_drv_data = { 1144def5e095SRahul Sharma .version = MXR_VER_128_0_0_184, 1145def5e095SRahul Sharma .is_vp_enabled = 0, 1146def5e095SRahul Sharma }; 1147def5e095SRahul Sharma 1148cc57caf0SRahul Sharma static struct mixer_drv_data exynos5250_mxr_drv_data = { 1149aaf8b49eSRahul Sharma .version = MXR_VER_16_0_33_0, 1150aaf8b49eSRahul Sharma .is_vp_enabled = 0, 1151aaf8b49eSRahul Sharma }; 1152aaf8b49eSRahul Sharma 1153ff830c96SMarek Szyprowski static struct mixer_drv_data exynos4212_mxr_drv_data = { 1154ff830c96SMarek Szyprowski .version = MXR_VER_0_0_0_16, 1155ff830c96SMarek Szyprowski .is_vp_enabled = 1, 1156ff830c96SMarek Szyprowski }; 1157ff830c96SMarek Szyprowski 1158cc57caf0SRahul Sharma static struct mixer_drv_data exynos4210_mxr_drv_data = { 11591e123441SRahul Sharma .version = MXR_VER_0_0_0_16, 11601b8e5747SRahul Sharma .is_vp_enabled = 1, 1161ff830c96SMarek Szyprowski .has_sclk = 1, 11621e123441SRahul Sharma }; 11631e123441SRahul Sharma 11641e123441SRahul Sharma static struct platform_device_id mixer_driver_types[] = { 11651e123441SRahul Sharma { 11661e123441SRahul Sharma .name = "s5p-mixer", 1167cc57caf0SRahul Sharma .driver_data = (unsigned long)&exynos4210_mxr_drv_data, 11681e123441SRahul Sharma }, { 1169aaf8b49eSRahul Sharma .name = "exynos5-mixer", 1170cc57caf0SRahul Sharma .driver_data = (unsigned long)&exynos5250_mxr_drv_data, 1171aaf8b49eSRahul Sharma }, { 1172aaf8b49eSRahul Sharma /* end node */ 1173aaf8b49eSRahul Sharma } 1174aaf8b49eSRahul Sharma }; 1175aaf8b49eSRahul Sharma 1176aaf8b49eSRahul Sharma static struct of_device_id mixer_match_types[] = { 1177aaf8b49eSRahul Sharma { 1178ff830c96SMarek Szyprowski .compatible = "samsung,exynos4210-mixer", 1179ff830c96SMarek Szyprowski .data = &exynos4210_mxr_drv_data, 1180ff830c96SMarek Szyprowski }, { 1181ff830c96SMarek Szyprowski .compatible = "samsung,exynos4212-mixer", 1182ff830c96SMarek Szyprowski .data = &exynos4212_mxr_drv_data, 1183ff830c96SMarek Szyprowski }, { 1184aaf8b49eSRahul Sharma .compatible = "samsung,exynos5-mixer", 1185cc57caf0SRahul Sharma .data = &exynos5250_mxr_drv_data, 1186cc57caf0SRahul Sharma }, { 1187cc57caf0SRahul Sharma .compatible = "samsung,exynos5250-mixer", 1188cc57caf0SRahul Sharma .data = &exynos5250_mxr_drv_data, 1189aaf8b49eSRahul Sharma }, { 1190def5e095SRahul Sharma .compatible = "samsung,exynos5420-mixer", 1191def5e095SRahul Sharma .data = &exynos5420_mxr_drv_data, 1192def5e095SRahul Sharma }, { 11931e123441SRahul Sharma /* end node */ 11941e123441SRahul Sharma } 11951e123441SRahul Sharma }; 119639b58a39SSjoerd Simons MODULE_DEVICE_TABLE(of, mixer_match_types); 11971e123441SRahul Sharma 1198f37cd5e8SInki Dae static int mixer_bind(struct device *dev, struct device *manager, void *data) 1199d8408326SSeung-Woo Kim { 12008103ef1bSAndrzej Hajda struct mixer_context *ctx = dev_get_drvdata(dev); 1201f37cd5e8SInki Dae struct drm_device *drm_dev = data; 12027ee14cdcSGustavo Padovan struct exynos_drm_plane *exynos_plane; 12037ee14cdcSGustavo Padovan enum drm_plane_type type; 12046e2a3b66SGustavo Padovan unsigned int zpos; 12056e2a3b66SGustavo Padovan int ret; 1206d8408326SSeung-Woo Kim 1207e2dc3f72SAlban Browaeys ret = mixer_initialize(ctx, drm_dev); 1208e2dc3f72SAlban Browaeys if (ret) 1209e2dc3f72SAlban Browaeys return ret; 1210e2dc3f72SAlban Browaeys 12117ee14cdcSGustavo Padovan for (zpos = 0; zpos < MIXER_WIN_NR; zpos++) { 12127ee14cdcSGustavo Padovan type = (zpos == MIXER_DEFAULT_WIN) ? DRM_PLANE_TYPE_PRIMARY : 12137ee14cdcSGustavo Padovan DRM_PLANE_TYPE_OVERLAY; 12147ee14cdcSGustavo Padovan ret = exynos_plane_init(drm_dev, &ctx->planes[zpos], 12156e2a3b66SGustavo Padovan 1 << ctx->pipe, type, zpos); 12167ee14cdcSGustavo Padovan if (ret) 12177ee14cdcSGustavo Padovan return ret; 12187ee14cdcSGustavo Padovan } 12197ee14cdcSGustavo Padovan 12207ee14cdcSGustavo Padovan exynos_plane = &ctx->planes[MIXER_DEFAULT_WIN]; 12217ee14cdcSGustavo Padovan ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base, 12227ee14cdcSGustavo Padovan ctx->pipe, EXYNOS_DISPLAY_TYPE_HDMI, 122393bca243SGustavo Padovan &mixer_crtc_ops, ctx); 122493bca243SGustavo Padovan if (IS_ERR(ctx->crtc)) { 1225e2dc3f72SAlban Browaeys mixer_ctx_remove(ctx); 122693bca243SGustavo Padovan ret = PTR_ERR(ctx->crtc); 122793bca243SGustavo Padovan goto free_ctx; 12288103ef1bSAndrzej Hajda } 12298103ef1bSAndrzej Hajda 12308103ef1bSAndrzej Hajda return 0; 123193bca243SGustavo Padovan 123293bca243SGustavo Padovan free_ctx: 123393bca243SGustavo Padovan devm_kfree(dev, ctx); 123493bca243SGustavo Padovan return ret; 12358103ef1bSAndrzej Hajda } 12368103ef1bSAndrzej Hajda 12378103ef1bSAndrzej Hajda static void mixer_unbind(struct device *dev, struct device *master, void *data) 12388103ef1bSAndrzej Hajda { 12398103ef1bSAndrzej Hajda struct mixer_context *ctx = dev_get_drvdata(dev); 12408103ef1bSAndrzej Hajda 124193bca243SGustavo Padovan mixer_ctx_remove(ctx); 12428103ef1bSAndrzej Hajda } 12438103ef1bSAndrzej Hajda 12448103ef1bSAndrzej Hajda static const struct component_ops mixer_component_ops = { 12458103ef1bSAndrzej Hajda .bind = mixer_bind, 12468103ef1bSAndrzej Hajda .unbind = mixer_unbind, 12478103ef1bSAndrzej Hajda }; 12488103ef1bSAndrzej Hajda 12498103ef1bSAndrzej Hajda static int mixer_probe(struct platform_device *pdev) 12508103ef1bSAndrzej Hajda { 12518103ef1bSAndrzej Hajda struct device *dev = &pdev->dev; 12528103ef1bSAndrzej Hajda struct mixer_drv_data *drv; 12538103ef1bSAndrzej Hajda struct mixer_context *ctx; 12548103ef1bSAndrzej Hajda int ret; 1255d8408326SSeung-Woo Kim 1256f041b257SSean Paul ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL); 1257f041b257SSean Paul if (!ctx) { 1258f041b257SSean Paul DRM_ERROR("failed to alloc mixer context.\n"); 1259d8408326SSeung-Woo Kim return -ENOMEM; 1260f041b257SSean Paul } 1261d8408326SSeung-Woo Kim 1262cf8fc4f1SJoonyoung Shim mutex_init(&ctx->mixer_mutex); 1263cf8fc4f1SJoonyoung Shim 1264aaf8b49eSRahul Sharma if (dev->of_node) { 1265aaf8b49eSRahul Sharma const struct of_device_id *match; 12668103ef1bSAndrzej Hajda 1267e436b09dSSachin Kamat match = of_match_node(mixer_match_types, dev->of_node); 12682cdc53b3SRahul Sharma drv = (struct mixer_drv_data *)match->data; 1269aaf8b49eSRahul Sharma } else { 1270aaf8b49eSRahul Sharma drv = (struct mixer_drv_data *) 1271aaf8b49eSRahul Sharma platform_get_device_id(pdev)->driver_data; 1272aaf8b49eSRahul Sharma } 1273aaf8b49eSRahul Sharma 12744551789fSSean Paul ctx->pdev = pdev; 1275d873ab99SSeung-Woo Kim ctx->dev = dev; 12761b8e5747SRahul Sharma ctx->vp_enabled = drv->is_vp_enabled; 1277ff830c96SMarek Szyprowski ctx->has_sclk = drv->has_sclk; 12781e123441SRahul Sharma ctx->mxr_ver = drv->version; 127957ed0f7bSDaniel Vetter init_waitqueue_head(&ctx->wait_vsync_queue); 12806e95d5e6SPrathyush K atomic_set(&ctx->wait_vsync_event, 0); 1281d8408326SSeung-Woo Kim 12828103ef1bSAndrzej Hajda platform_set_drvdata(pdev, ctx); 1283df5225bcSInki Dae 1284df5225bcSInki Dae ret = exynos_drm_component_add(&pdev->dev, EXYNOS_DEVICE_TYPE_CRTC, 12855d1741adSGustavo Padovan EXYNOS_DISPLAY_TYPE_HDMI); 1286df5225bcSInki Dae if (ret) 1287df5225bcSInki Dae return ret; 1288df5225bcSInki Dae 1289df5225bcSInki Dae ret = component_add(&pdev->dev, &mixer_component_ops); 12908103ef1bSAndrzej Hajda if (ret) { 1291df5225bcSInki Dae exynos_drm_component_del(&pdev->dev, EXYNOS_DEVICE_TYPE_CRTC); 12928103ef1bSAndrzej Hajda return ret; 12938103ef1bSAndrzej Hajda } 12948103ef1bSAndrzej Hajda 12958103ef1bSAndrzej Hajda pm_runtime_enable(dev); 1296df5225bcSInki Dae 1297df5225bcSInki Dae return ret; 1298f37cd5e8SInki Dae } 1299f37cd5e8SInki Dae 1300d8408326SSeung-Woo Kim static int mixer_remove(struct platform_device *pdev) 1301d8408326SSeung-Woo Kim { 13028103ef1bSAndrzej Hajda pm_runtime_disable(&pdev->dev); 13038103ef1bSAndrzej Hajda 1304df5225bcSInki Dae component_del(&pdev->dev, &mixer_component_ops); 1305df5225bcSInki Dae exynos_drm_component_del(&pdev->dev, EXYNOS_DEVICE_TYPE_CRTC); 1306df5225bcSInki Dae 1307d8408326SSeung-Woo Kim return 0; 1308d8408326SSeung-Woo Kim } 1309d8408326SSeung-Woo Kim 1310d8408326SSeung-Woo Kim struct platform_driver mixer_driver = { 1311d8408326SSeung-Woo Kim .driver = { 1312aaf8b49eSRahul Sharma .name = "exynos-mixer", 1313d8408326SSeung-Woo Kim .owner = THIS_MODULE, 1314aaf8b49eSRahul Sharma .of_match_table = mixer_match_types, 1315d8408326SSeung-Woo Kim }, 1316d8408326SSeung-Woo Kim .probe = mixer_probe, 131756550d94SGreg Kroah-Hartman .remove = mixer_remove, 13181e123441SRahul Sharma .id_table = mixer_driver_types, 1319d8408326SSeung-Woo Kim }; 1320