1d8408326SSeung-Woo Kim /* 2d8408326SSeung-Woo Kim * Copyright (C) 2011 Samsung Electronics Co.Ltd 3d8408326SSeung-Woo Kim * Authors: 4d8408326SSeung-Woo Kim * Seung-Woo Kim <sw0312.kim@samsung.com> 5d8408326SSeung-Woo Kim * Inki Dae <inki.dae@samsung.com> 6d8408326SSeung-Woo Kim * Joonyoung Shim <jy0922.shim@samsung.com> 7d8408326SSeung-Woo Kim * 8d8408326SSeung-Woo Kim * Based on drivers/media/video/s5p-tv/mixer_reg.c 9d8408326SSeung-Woo Kim * 10d8408326SSeung-Woo Kim * This program is free software; you can redistribute it and/or modify it 11d8408326SSeung-Woo Kim * under the terms of the GNU General Public License as published by the 12d8408326SSeung-Woo Kim * Free Software Foundation; either version 2 of the License, or (at your 13d8408326SSeung-Woo Kim * option) any later version. 14d8408326SSeung-Woo Kim * 15d8408326SSeung-Woo Kim */ 16d8408326SSeung-Woo Kim 17760285e7SDavid Howells #include <drm/drmP.h> 18d8408326SSeung-Woo Kim 19d8408326SSeung-Woo Kim #include "regs-mixer.h" 20d8408326SSeung-Woo Kim #include "regs-vp.h" 21d8408326SSeung-Woo Kim 22d8408326SSeung-Woo Kim #include <linux/kernel.h> 23d8408326SSeung-Woo Kim #include <linux/spinlock.h> 24d8408326SSeung-Woo Kim #include <linux/wait.h> 25d8408326SSeung-Woo Kim #include <linux/i2c.h> 26d8408326SSeung-Woo Kim #include <linux/platform_device.h> 27d8408326SSeung-Woo Kim #include <linux/interrupt.h> 28d8408326SSeung-Woo Kim #include <linux/irq.h> 29d8408326SSeung-Woo Kim #include <linux/delay.h> 30d8408326SSeung-Woo Kim #include <linux/pm_runtime.h> 31d8408326SSeung-Woo Kim #include <linux/clk.h> 32d8408326SSeung-Woo Kim #include <linux/regulator/consumer.h> 333f1c781dSSachin Kamat #include <linux/of.h> 34f37cd5e8SInki Dae #include <linux/component.h> 35d8408326SSeung-Woo Kim 36d8408326SSeung-Woo Kim #include <drm/exynos_drm.h> 37d8408326SSeung-Woo Kim 38d8408326SSeung-Woo Kim #include "exynos_drm_drv.h" 39663d8766SRahul Sharma #include "exynos_drm_crtc.h" 407ee14cdcSGustavo Padovan #include "exynos_drm_plane.h" 411055b39fSInki Dae #include "exynos_drm_iommu.h" 42f041b257SSean Paul #include "exynos_mixer.h" 4322b21ae6SJoonyoung Shim 44f041b257SSean Paul #define MIXER_WIN_NR 3 45f041b257SSean Paul #define MIXER_DEFAULT_WIN 0 46d8408326SSeung-Woo Kim 477a57ca7cSTobias Jakobi /* The pixelformats that are natively supported by the mixer. */ 487a57ca7cSTobias Jakobi #define MXR_FORMAT_RGB565 4 497a57ca7cSTobias Jakobi #define MXR_FORMAT_ARGB1555 5 507a57ca7cSTobias Jakobi #define MXR_FORMAT_ARGB4444 6 517a57ca7cSTobias Jakobi #define MXR_FORMAT_ARGB8888 7 527a57ca7cSTobias Jakobi 5322b21ae6SJoonyoung Shim struct mixer_resources { 5422b21ae6SJoonyoung Shim int irq; 5522b21ae6SJoonyoung Shim void __iomem *mixer_regs; 5622b21ae6SJoonyoung Shim void __iomem *vp_regs; 5722b21ae6SJoonyoung Shim spinlock_t reg_slock; 5822b21ae6SJoonyoung Shim struct clk *mixer; 5922b21ae6SJoonyoung Shim struct clk *vp; 6004427ec5SMarek Szyprowski struct clk *hdmi; 6122b21ae6SJoonyoung Shim struct clk *sclk_mixer; 6222b21ae6SJoonyoung Shim struct clk *sclk_hdmi; 63ff830c96SMarek Szyprowski struct clk *mout_mixer; 6422b21ae6SJoonyoung Shim }; 6522b21ae6SJoonyoung Shim 661e123441SRahul Sharma enum mixer_version_id { 671e123441SRahul Sharma MXR_VER_0_0_0_16, 681e123441SRahul Sharma MXR_VER_16_0_33_0, 69def5e095SRahul Sharma MXR_VER_128_0_0_184, 701e123441SRahul Sharma }; 711e123441SRahul Sharma 72a44652e8SAndrzej Hajda enum mixer_flag_bits { 73a44652e8SAndrzej Hajda MXR_BIT_POWERED, 740df5e4acSAndrzej Hajda MXR_BIT_VSYNC, 75a44652e8SAndrzej Hajda }; 76a44652e8SAndrzej Hajda 7722b21ae6SJoonyoung Shim struct mixer_context { 784551789fSSean Paul struct platform_device *pdev; 79cf8fc4f1SJoonyoung Shim struct device *dev; 801055b39fSInki Dae struct drm_device *drm_dev; 8193bca243SGustavo Padovan struct exynos_drm_crtc *crtc; 827ee14cdcSGustavo Padovan struct exynos_drm_plane planes[MIXER_WIN_NR]; 8322b21ae6SJoonyoung Shim int pipe; 84a44652e8SAndrzej Hajda unsigned long flags; 8522b21ae6SJoonyoung Shim bool interlace; 861b8e5747SRahul Sharma bool vp_enabled; 87ff830c96SMarek Szyprowski bool has_sclk; 8822b21ae6SJoonyoung Shim 8922b21ae6SJoonyoung Shim struct mixer_resources mixer_res; 901e123441SRahul Sharma enum mixer_version_id mxr_ver; 916e95d5e6SPrathyush K wait_queue_head_t wait_vsync_queue; 926e95d5e6SPrathyush K atomic_t wait_vsync_event; 931e123441SRahul Sharma }; 941e123441SRahul Sharma 951e123441SRahul Sharma struct mixer_drv_data { 961e123441SRahul Sharma enum mixer_version_id version; 971b8e5747SRahul Sharma bool is_vp_enabled; 98ff830c96SMarek Szyprowski bool has_sclk; 9922b21ae6SJoonyoung Shim }; 10022b21ae6SJoonyoung Shim 101d8408326SSeung-Woo Kim static const u8 filter_y_horiz_tap8[] = { 102d8408326SSeung-Woo Kim 0, -1, -1, -1, -1, -1, -1, -1, 103d8408326SSeung-Woo Kim -1, -1, -1, -1, -1, 0, 0, 0, 104d8408326SSeung-Woo Kim 0, 2, 4, 5, 6, 6, 6, 6, 105d8408326SSeung-Woo Kim 6, 5, 5, 4, 3, 2, 1, 1, 106d8408326SSeung-Woo Kim 0, -6, -12, -16, -18, -20, -21, -20, 107d8408326SSeung-Woo Kim -20, -18, -16, -13, -10, -8, -5, -2, 108d8408326SSeung-Woo Kim 127, 126, 125, 121, 114, 107, 99, 89, 109d8408326SSeung-Woo Kim 79, 68, 57, 46, 35, 25, 16, 8, 110d8408326SSeung-Woo Kim }; 111d8408326SSeung-Woo Kim 112d8408326SSeung-Woo Kim static const u8 filter_y_vert_tap4[] = { 113d8408326SSeung-Woo Kim 0, -3, -6, -8, -8, -8, -8, -7, 114d8408326SSeung-Woo Kim -6, -5, -4, -3, -2, -1, -1, 0, 115d8408326SSeung-Woo Kim 127, 126, 124, 118, 111, 102, 92, 81, 116d8408326SSeung-Woo Kim 70, 59, 48, 37, 27, 19, 11, 5, 117d8408326SSeung-Woo Kim 0, 5, 11, 19, 27, 37, 48, 59, 118d8408326SSeung-Woo Kim 70, 81, 92, 102, 111, 118, 124, 126, 119d8408326SSeung-Woo Kim 0, 0, -1, -1, -2, -3, -4, -5, 120d8408326SSeung-Woo Kim -6, -7, -8, -8, -8, -8, -6, -3, 121d8408326SSeung-Woo Kim }; 122d8408326SSeung-Woo Kim 123d8408326SSeung-Woo Kim static const u8 filter_cr_horiz_tap4[] = { 124d8408326SSeung-Woo Kim 0, -3, -6, -8, -8, -8, -8, -7, 125d8408326SSeung-Woo Kim -6, -5, -4, -3, -2, -1, -1, 0, 126d8408326SSeung-Woo Kim 127, 126, 124, 118, 111, 102, 92, 81, 127d8408326SSeung-Woo Kim 70, 59, 48, 37, 27, 19, 11, 5, 128d8408326SSeung-Woo Kim }; 129d8408326SSeung-Woo Kim 130d8408326SSeung-Woo Kim static inline u32 vp_reg_read(struct mixer_resources *res, u32 reg_id) 131d8408326SSeung-Woo Kim { 132d8408326SSeung-Woo Kim return readl(res->vp_regs + reg_id); 133d8408326SSeung-Woo Kim } 134d8408326SSeung-Woo Kim 135d8408326SSeung-Woo Kim static inline void vp_reg_write(struct mixer_resources *res, u32 reg_id, 136d8408326SSeung-Woo Kim u32 val) 137d8408326SSeung-Woo Kim { 138d8408326SSeung-Woo Kim writel(val, res->vp_regs + reg_id); 139d8408326SSeung-Woo Kim } 140d8408326SSeung-Woo Kim 141d8408326SSeung-Woo Kim static inline void vp_reg_writemask(struct mixer_resources *res, u32 reg_id, 142d8408326SSeung-Woo Kim u32 val, u32 mask) 143d8408326SSeung-Woo Kim { 144d8408326SSeung-Woo Kim u32 old = vp_reg_read(res, reg_id); 145d8408326SSeung-Woo Kim 146d8408326SSeung-Woo Kim val = (val & mask) | (old & ~mask); 147d8408326SSeung-Woo Kim writel(val, res->vp_regs + reg_id); 148d8408326SSeung-Woo Kim } 149d8408326SSeung-Woo Kim 150d8408326SSeung-Woo Kim static inline u32 mixer_reg_read(struct mixer_resources *res, u32 reg_id) 151d8408326SSeung-Woo Kim { 152d8408326SSeung-Woo Kim return readl(res->mixer_regs + reg_id); 153d8408326SSeung-Woo Kim } 154d8408326SSeung-Woo Kim 155d8408326SSeung-Woo Kim static inline void mixer_reg_write(struct mixer_resources *res, u32 reg_id, 156d8408326SSeung-Woo Kim u32 val) 157d8408326SSeung-Woo Kim { 158d8408326SSeung-Woo Kim writel(val, res->mixer_regs + reg_id); 159d8408326SSeung-Woo Kim } 160d8408326SSeung-Woo Kim 161d8408326SSeung-Woo Kim static inline void mixer_reg_writemask(struct mixer_resources *res, 162d8408326SSeung-Woo Kim u32 reg_id, u32 val, u32 mask) 163d8408326SSeung-Woo Kim { 164d8408326SSeung-Woo Kim u32 old = mixer_reg_read(res, reg_id); 165d8408326SSeung-Woo Kim 166d8408326SSeung-Woo Kim val = (val & mask) | (old & ~mask); 167d8408326SSeung-Woo Kim writel(val, res->mixer_regs + reg_id); 168d8408326SSeung-Woo Kim } 169d8408326SSeung-Woo Kim 170d8408326SSeung-Woo Kim static void mixer_regs_dump(struct mixer_context *ctx) 171d8408326SSeung-Woo Kim { 172d8408326SSeung-Woo Kim #define DUMPREG(reg_id) \ 173d8408326SSeung-Woo Kim do { \ 174d8408326SSeung-Woo Kim DRM_DEBUG_KMS(#reg_id " = %08x\n", \ 175d8408326SSeung-Woo Kim (u32)readl(ctx->mixer_res.mixer_regs + reg_id)); \ 176d8408326SSeung-Woo Kim } while (0) 177d8408326SSeung-Woo Kim 178d8408326SSeung-Woo Kim DUMPREG(MXR_STATUS); 179d8408326SSeung-Woo Kim DUMPREG(MXR_CFG); 180d8408326SSeung-Woo Kim DUMPREG(MXR_INT_EN); 181d8408326SSeung-Woo Kim DUMPREG(MXR_INT_STATUS); 182d8408326SSeung-Woo Kim 183d8408326SSeung-Woo Kim DUMPREG(MXR_LAYER_CFG); 184d8408326SSeung-Woo Kim DUMPREG(MXR_VIDEO_CFG); 185d8408326SSeung-Woo Kim 186d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_CFG); 187d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_BASE); 188d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_SPAN); 189d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_WH); 190d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_SXY); 191d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_DXY); 192d8408326SSeung-Woo Kim 193d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_CFG); 194d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_BASE); 195d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_SPAN); 196d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_WH); 197d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_SXY); 198d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_DXY); 199d8408326SSeung-Woo Kim #undef DUMPREG 200d8408326SSeung-Woo Kim } 201d8408326SSeung-Woo Kim 202d8408326SSeung-Woo Kim static void vp_regs_dump(struct mixer_context *ctx) 203d8408326SSeung-Woo Kim { 204d8408326SSeung-Woo Kim #define DUMPREG(reg_id) \ 205d8408326SSeung-Woo Kim do { \ 206d8408326SSeung-Woo Kim DRM_DEBUG_KMS(#reg_id " = %08x\n", \ 207d8408326SSeung-Woo Kim (u32) readl(ctx->mixer_res.vp_regs + reg_id)); \ 208d8408326SSeung-Woo Kim } while (0) 209d8408326SSeung-Woo Kim 210d8408326SSeung-Woo Kim DUMPREG(VP_ENABLE); 211d8408326SSeung-Woo Kim DUMPREG(VP_SRESET); 212d8408326SSeung-Woo Kim DUMPREG(VP_SHADOW_UPDATE); 213d8408326SSeung-Woo Kim DUMPREG(VP_FIELD_ID); 214d8408326SSeung-Woo Kim DUMPREG(VP_MODE); 215d8408326SSeung-Woo Kim DUMPREG(VP_IMG_SIZE_Y); 216d8408326SSeung-Woo Kim DUMPREG(VP_IMG_SIZE_C); 217d8408326SSeung-Woo Kim DUMPREG(VP_PER_RATE_CTRL); 218d8408326SSeung-Woo Kim DUMPREG(VP_TOP_Y_PTR); 219d8408326SSeung-Woo Kim DUMPREG(VP_BOT_Y_PTR); 220d8408326SSeung-Woo Kim DUMPREG(VP_TOP_C_PTR); 221d8408326SSeung-Woo Kim DUMPREG(VP_BOT_C_PTR); 222d8408326SSeung-Woo Kim DUMPREG(VP_ENDIAN_MODE); 223d8408326SSeung-Woo Kim DUMPREG(VP_SRC_H_POSITION); 224d8408326SSeung-Woo Kim DUMPREG(VP_SRC_V_POSITION); 225d8408326SSeung-Woo Kim DUMPREG(VP_SRC_WIDTH); 226d8408326SSeung-Woo Kim DUMPREG(VP_SRC_HEIGHT); 227d8408326SSeung-Woo Kim DUMPREG(VP_DST_H_POSITION); 228d8408326SSeung-Woo Kim DUMPREG(VP_DST_V_POSITION); 229d8408326SSeung-Woo Kim DUMPREG(VP_DST_WIDTH); 230d8408326SSeung-Woo Kim DUMPREG(VP_DST_HEIGHT); 231d8408326SSeung-Woo Kim DUMPREG(VP_H_RATIO); 232d8408326SSeung-Woo Kim DUMPREG(VP_V_RATIO); 233d8408326SSeung-Woo Kim 234d8408326SSeung-Woo Kim #undef DUMPREG 235d8408326SSeung-Woo Kim } 236d8408326SSeung-Woo Kim 237d8408326SSeung-Woo Kim static inline void vp_filter_set(struct mixer_resources *res, 238d8408326SSeung-Woo Kim int reg_id, const u8 *data, unsigned int size) 239d8408326SSeung-Woo Kim { 240d8408326SSeung-Woo Kim /* assure 4-byte align */ 241d8408326SSeung-Woo Kim BUG_ON(size & 3); 242d8408326SSeung-Woo Kim for (; size; size -= 4, reg_id += 4, data += 4) { 243d8408326SSeung-Woo Kim u32 val = (data[0] << 24) | (data[1] << 16) | 244d8408326SSeung-Woo Kim (data[2] << 8) | data[3]; 245d8408326SSeung-Woo Kim vp_reg_write(res, reg_id, val); 246d8408326SSeung-Woo Kim } 247d8408326SSeung-Woo Kim } 248d8408326SSeung-Woo Kim 249d8408326SSeung-Woo Kim static void vp_default_filter(struct mixer_resources *res) 250d8408326SSeung-Woo Kim { 251d8408326SSeung-Woo Kim vp_filter_set(res, VP_POLY8_Y0_LL, 252e25e1b66SSachin Kamat filter_y_horiz_tap8, sizeof(filter_y_horiz_tap8)); 253d8408326SSeung-Woo Kim vp_filter_set(res, VP_POLY4_Y0_LL, 254e25e1b66SSachin Kamat filter_y_vert_tap4, sizeof(filter_y_vert_tap4)); 255d8408326SSeung-Woo Kim vp_filter_set(res, VP_POLY4_C0_LL, 256e25e1b66SSachin Kamat filter_cr_horiz_tap4, sizeof(filter_cr_horiz_tap4)); 257d8408326SSeung-Woo Kim } 258d8408326SSeung-Woo Kim 259d8408326SSeung-Woo Kim static void mixer_vsync_set_update(struct mixer_context *ctx, bool enable) 260d8408326SSeung-Woo Kim { 261d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 262d8408326SSeung-Woo Kim 263d8408326SSeung-Woo Kim /* block update on vsync */ 264d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_STATUS, enable ? 265d8408326SSeung-Woo Kim MXR_STATUS_SYNC_ENABLE : 0, MXR_STATUS_SYNC_ENABLE); 266d8408326SSeung-Woo Kim 2671b8e5747SRahul Sharma if (ctx->vp_enabled) 268d8408326SSeung-Woo Kim vp_reg_write(res, VP_SHADOW_UPDATE, enable ? 269d8408326SSeung-Woo Kim VP_SHADOW_UPDATE_ENABLE : 0); 270d8408326SSeung-Woo Kim } 271d8408326SSeung-Woo Kim 272d8408326SSeung-Woo Kim static void mixer_cfg_scan(struct mixer_context *ctx, unsigned int height) 273d8408326SSeung-Woo Kim { 274d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 275d8408326SSeung-Woo Kim u32 val; 276d8408326SSeung-Woo Kim 277d8408326SSeung-Woo Kim /* choosing between interlace and progressive mode */ 278d8408326SSeung-Woo Kim val = (ctx->interlace ? MXR_CFG_SCAN_INTERLACE : 2791e6d459dSTobias Jakobi MXR_CFG_SCAN_PROGRESSIVE); 280d8408326SSeung-Woo Kim 281def5e095SRahul Sharma if (ctx->mxr_ver != MXR_VER_128_0_0_184) { 282def5e095SRahul Sharma /* choosing between proper HD and SD mode */ 28329630743SRahul Sharma if (height <= 480) 284d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_NTSC | MXR_CFG_SCAN_SD; 28529630743SRahul Sharma else if (height <= 576) 286d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_PAL | MXR_CFG_SCAN_SD; 28729630743SRahul Sharma else if (height <= 720) 288d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD; 28929630743SRahul Sharma else if (height <= 1080) 290d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_HD_1080 | MXR_CFG_SCAN_HD; 291d8408326SSeung-Woo Kim else 292d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD; 293def5e095SRahul Sharma } 294d8408326SSeung-Woo Kim 295d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_SCAN_MASK); 296d8408326SSeung-Woo Kim } 297d8408326SSeung-Woo Kim 298d8408326SSeung-Woo Kim static void mixer_cfg_rgb_fmt(struct mixer_context *ctx, unsigned int height) 299d8408326SSeung-Woo Kim { 300d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 301d8408326SSeung-Woo Kim u32 val; 302d8408326SSeung-Woo Kim 303d8408326SSeung-Woo Kim if (height == 480) { 304d8408326SSeung-Woo Kim val = MXR_CFG_RGB601_0_255; 305d8408326SSeung-Woo Kim } else if (height == 576) { 306d8408326SSeung-Woo Kim val = MXR_CFG_RGB601_0_255; 307d8408326SSeung-Woo Kim } else if (height == 720) { 308d8408326SSeung-Woo Kim val = MXR_CFG_RGB709_16_235; 309d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_Y, 310d8408326SSeung-Woo Kim (1 << 30) | (94 << 20) | (314 << 10) | 311d8408326SSeung-Woo Kim (32 << 0)); 312d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CB, 313d8408326SSeung-Woo Kim (972 << 20) | (851 << 10) | (225 << 0)); 314d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CR, 315d8408326SSeung-Woo Kim (225 << 20) | (820 << 10) | (1004 << 0)); 316d8408326SSeung-Woo Kim } else if (height == 1080) { 317d8408326SSeung-Woo Kim val = MXR_CFG_RGB709_16_235; 318d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_Y, 319d8408326SSeung-Woo Kim (1 << 30) | (94 << 20) | (314 << 10) | 320d8408326SSeung-Woo Kim (32 << 0)); 321d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CB, 322d8408326SSeung-Woo Kim (972 << 20) | (851 << 10) | (225 << 0)); 323d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CR, 324d8408326SSeung-Woo Kim (225 << 20) | (820 << 10) | (1004 << 0)); 325d8408326SSeung-Woo Kim } else { 326d8408326SSeung-Woo Kim val = MXR_CFG_RGB709_16_235; 327d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_Y, 328d8408326SSeung-Woo Kim (1 << 30) | (94 << 20) | (314 << 10) | 329d8408326SSeung-Woo Kim (32 << 0)); 330d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CB, 331d8408326SSeung-Woo Kim (972 << 20) | (851 << 10) | (225 << 0)); 332d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CR, 333d8408326SSeung-Woo Kim (225 << 20) | (820 << 10) | (1004 << 0)); 334d8408326SSeung-Woo Kim } 335d8408326SSeung-Woo Kim 336d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_RGB_FMT_MASK); 337d8408326SSeung-Woo Kim } 338d8408326SSeung-Woo Kim 3395b1d5bc6STobias Jakobi static void mixer_cfg_layer(struct mixer_context *ctx, unsigned int win, 3405b1d5bc6STobias Jakobi bool enable) 341d8408326SSeung-Woo Kim { 342d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 343d8408326SSeung-Woo Kim u32 val = enable ? ~0 : 0; 344d8408326SSeung-Woo Kim 345d8408326SSeung-Woo Kim switch (win) { 346d8408326SSeung-Woo Kim case 0: 347d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP0_ENABLE); 348d8408326SSeung-Woo Kim break; 349d8408326SSeung-Woo Kim case 1: 350d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP1_ENABLE); 351d8408326SSeung-Woo Kim break; 352d8408326SSeung-Woo Kim case 2: 3531b8e5747SRahul Sharma if (ctx->vp_enabled) { 354d8408326SSeung-Woo Kim vp_reg_writemask(res, VP_ENABLE, val, VP_ENABLE_ON); 3551b8e5747SRahul Sharma mixer_reg_writemask(res, MXR_CFG, val, 3561b8e5747SRahul Sharma MXR_CFG_VP_ENABLE); 357f1e716d8SJoonyoung Shim 358f1e716d8SJoonyoung Shim /* control blending of graphic layer 0 */ 359f1e716d8SJoonyoung Shim mixer_reg_writemask(res, MXR_GRAPHIC_CFG(0), val, 360f1e716d8SJoonyoung Shim MXR_GRP_CFG_BLEND_PRE_MUL | 361f1e716d8SJoonyoung Shim MXR_GRP_CFG_PIXEL_BLEND_EN); 3621b8e5747SRahul Sharma } 363d8408326SSeung-Woo Kim break; 364d8408326SSeung-Woo Kim } 365d8408326SSeung-Woo Kim } 366d8408326SSeung-Woo Kim 367d8408326SSeung-Woo Kim static void mixer_run(struct mixer_context *ctx) 368d8408326SSeung-Woo Kim { 369d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 370d8408326SSeung-Woo Kim 371d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_STATUS, ~0, MXR_STATUS_REG_RUN); 372d8408326SSeung-Woo Kim } 373d8408326SSeung-Woo Kim 374381be025SRahul Sharma static void mixer_stop(struct mixer_context *ctx) 375381be025SRahul Sharma { 376381be025SRahul Sharma struct mixer_resources *res = &ctx->mixer_res; 377381be025SRahul Sharma int timeout = 20; 378381be025SRahul Sharma 379381be025SRahul Sharma mixer_reg_writemask(res, MXR_STATUS, 0, MXR_STATUS_REG_RUN); 380381be025SRahul Sharma 381381be025SRahul Sharma while (!(mixer_reg_read(res, MXR_STATUS) & MXR_STATUS_REG_IDLE) && 382381be025SRahul Sharma --timeout) 383381be025SRahul Sharma usleep_range(10000, 12000); 384381be025SRahul Sharma } 385381be025SRahul Sharma 3865b1d5bc6STobias Jakobi static void vp_video_buffer(struct mixer_context *ctx, unsigned int win) 387d8408326SSeung-Woo Kim { 388d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 389d8408326SSeung-Woo Kim unsigned long flags; 3907ee14cdcSGustavo Padovan struct exynos_drm_plane *plane; 391d8408326SSeung-Woo Kim dma_addr_t luma_addr[2], chroma_addr[2]; 392d8408326SSeung-Woo Kim bool tiled_mode = false; 393d8408326SSeung-Woo Kim bool crcb_mode = false; 394d8408326SSeung-Woo Kim u32 val; 395d8408326SSeung-Woo Kim 3967ee14cdcSGustavo Padovan plane = &ctx->planes[win]; 397d8408326SSeung-Woo Kim 3987ee14cdcSGustavo Padovan switch (plane->pixel_format) { 399363b06aaSVille Syrjälä case DRM_FORMAT_NV12: 400d8408326SSeung-Woo Kim crcb_mode = false; 401d8408326SSeung-Woo Kim break; 4028f2590f8STobias Jakobi case DRM_FORMAT_NV21: 4038f2590f8STobias Jakobi crcb_mode = true; 4048f2590f8STobias Jakobi break; 405d8408326SSeung-Woo Kim default: 406d8408326SSeung-Woo Kim DRM_ERROR("pixel format for vp is wrong [%d].\n", 4077ee14cdcSGustavo Padovan plane->pixel_format); 408d8408326SSeung-Woo Kim return; 409d8408326SSeung-Woo Kim } 410d8408326SSeung-Woo Kim 4117ee14cdcSGustavo Padovan luma_addr[0] = plane->dma_addr[0]; 4127ee14cdcSGustavo Padovan chroma_addr[0] = plane->dma_addr[1]; 413d8408326SSeung-Woo Kim 4147ee14cdcSGustavo Padovan if (plane->scan_flag & DRM_MODE_FLAG_INTERLACE) { 415d8408326SSeung-Woo Kim ctx->interlace = true; 416d8408326SSeung-Woo Kim if (tiled_mode) { 417d8408326SSeung-Woo Kim luma_addr[1] = luma_addr[0] + 0x40; 418d8408326SSeung-Woo Kim chroma_addr[1] = chroma_addr[0] + 0x40; 419d8408326SSeung-Woo Kim } else { 4207ee14cdcSGustavo Padovan luma_addr[1] = luma_addr[0] + plane->pitch; 4217ee14cdcSGustavo Padovan chroma_addr[1] = chroma_addr[0] + plane->pitch; 422d8408326SSeung-Woo Kim } 423d8408326SSeung-Woo Kim } else { 424d8408326SSeung-Woo Kim ctx->interlace = false; 425d8408326SSeung-Woo Kim luma_addr[1] = 0; 426d8408326SSeung-Woo Kim chroma_addr[1] = 0; 427d8408326SSeung-Woo Kim } 428d8408326SSeung-Woo Kim 429d8408326SSeung-Woo Kim spin_lock_irqsave(&res->reg_slock, flags); 430d8408326SSeung-Woo Kim mixer_vsync_set_update(ctx, false); 431d8408326SSeung-Woo Kim 432d8408326SSeung-Woo Kim /* interlace or progressive scan mode */ 433d8408326SSeung-Woo Kim val = (ctx->interlace ? ~0 : 0); 434d8408326SSeung-Woo Kim vp_reg_writemask(res, VP_MODE, val, VP_MODE_LINE_SKIP); 435d8408326SSeung-Woo Kim 436d8408326SSeung-Woo Kim /* setup format */ 437d8408326SSeung-Woo Kim val = (crcb_mode ? VP_MODE_NV21 : VP_MODE_NV12); 438d8408326SSeung-Woo Kim val |= (tiled_mode ? VP_MODE_MEM_TILED : VP_MODE_MEM_LINEAR); 439d8408326SSeung-Woo Kim vp_reg_writemask(res, VP_MODE, val, VP_MODE_FMT_MASK); 440d8408326SSeung-Woo Kim 441d8408326SSeung-Woo Kim /* setting size of input image */ 4427ee14cdcSGustavo Padovan vp_reg_write(res, VP_IMG_SIZE_Y, VP_IMG_HSIZE(plane->pitch) | 4437ee14cdcSGustavo Padovan VP_IMG_VSIZE(plane->fb_height)); 444d8408326SSeung-Woo Kim /* chroma height has to reduced by 2 to avoid chroma distorions */ 4457ee14cdcSGustavo Padovan vp_reg_write(res, VP_IMG_SIZE_C, VP_IMG_HSIZE(plane->pitch) | 4467ee14cdcSGustavo Padovan VP_IMG_VSIZE(plane->fb_height / 2)); 447d8408326SSeung-Woo Kim 4487ee14cdcSGustavo Padovan vp_reg_write(res, VP_SRC_WIDTH, plane->src_width); 4497ee14cdcSGustavo Padovan vp_reg_write(res, VP_SRC_HEIGHT, plane->src_height); 450d8408326SSeung-Woo Kim vp_reg_write(res, VP_SRC_H_POSITION, 451cb8a3db2SJoonyoung Shim VP_SRC_H_POSITION_VAL(plane->src_x)); 452cb8a3db2SJoonyoung Shim vp_reg_write(res, VP_SRC_V_POSITION, plane->src_y); 453d8408326SSeung-Woo Kim 4547ee14cdcSGustavo Padovan vp_reg_write(res, VP_DST_WIDTH, plane->crtc_width); 4557ee14cdcSGustavo Padovan vp_reg_write(res, VP_DST_H_POSITION, plane->crtc_x); 456d8408326SSeung-Woo Kim if (ctx->interlace) { 4577ee14cdcSGustavo Padovan vp_reg_write(res, VP_DST_HEIGHT, plane->crtc_height / 2); 4587ee14cdcSGustavo Padovan vp_reg_write(res, VP_DST_V_POSITION, plane->crtc_y / 2); 459d8408326SSeung-Woo Kim } else { 4607ee14cdcSGustavo Padovan vp_reg_write(res, VP_DST_HEIGHT, plane->crtc_height); 4617ee14cdcSGustavo Padovan vp_reg_write(res, VP_DST_V_POSITION, plane->crtc_y); 462d8408326SSeung-Woo Kim } 463d8408326SSeung-Woo Kim 4643cabaf7eSJoonyoung Shim vp_reg_write(res, VP_H_RATIO, plane->h_ratio); 4653cabaf7eSJoonyoung Shim vp_reg_write(res, VP_V_RATIO, plane->v_ratio); 466d8408326SSeung-Woo Kim 467d8408326SSeung-Woo Kim vp_reg_write(res, VP_ENDIAN_MODE, VP_ENDIAN_MODE_LITTLE); 468d8408326SSeung-Woo Kim 469d8408326SSeung-Woo Kim /* set buffer address to vp */ 470d8408326SSeung-Woo Kim vp_reg_write(res, VP_TOP_Y_PTR, luma_addr[0]); 471d8408326SSeung-Woo Kim vp_reg_write(res, VP_BOT_Y_PTR, luma_addr[1]); 472d8408326SSeung-Woo Kim vp_reg_write(res, VP_TOP_C_PTR, chroma_addr[0]); 473d8408326SSeung-Woo Kim vp_reg_write(res, VP_BOT_C_PTR, chroma_addr[1]); 474d8408326SSeung-Woo Kim 4757ee14cdcSGustavo Padovan mixer_cfg_scan(ctx, plane->mode_height); 4767ee14cdcSGustavo Padovan mixer_cfg_rgb_fmt(ctx, plane->mode_height); 477d8408326SSeung-Woo Kim mixer_cfg_layer(ctx, win, true); 478d8408326SSeung-Woo Kim mixer_run(ctx); 479d8408326SSeung-Woo Kim 480d8408326SSeung-Woo Kim mixer_vsync_set_update(ctx, true); 481d8408326SSeung-Woo Kim spin_unlock_irqrestore(&res->reg_slock, flags); 482d8408326SSeung-Woo Kim 483c0734fbaSTobias Jakobi mixer_regs_dump(ctx); 484d8408326SSeung-Woo Kim vp_regs_dump(ctx); 485d8408326SSeung-Woo Kim } 486d8408326SSeung-Woo Kim 487aaf8b49eSRahul Sharma static void mixer_layer_update(struct mixer_context *ctx) 488aaf8b49eSRahul Sharma { 489aaf8b49eSRahul Sharma struct mixer_resources *res = &ctx->mixer_res; 490aaf8b49eSRahul Sharma 491aaf8b49eSRahul Sharma mixer_reg_writemask(res, MXR_CFG, ~0, MXR_CFG_LAYER_UPDATE); 492aaf8b49eSRahul Sharma } 493aaf8b49eSRahul Sharma 4942611015cSTobias Jakobi static int mixer_setup_scale(const struct exynos_drm_plane *plane, 4952611015cSTobias Jakobi unsigned int *x_ratio, unsigned int *y_ratio) 4962611015cSTobias Jakobi { 4972611015cSTobias Jakobi if (plane->crtc_width != plane->src_width) { 4982611015cSTobias Jakobi if (plane->crtc_width == 2 * plane->src_width) 4992611015cSTobias Jakobi *x_ratio = 1; 5002611015cSTobias Jakobi else 5012611015cSTobias Jakobi goto fail; 5022611015cSTobias Jakobi } 5032611015cSTobias Jakobi 5042611015cSTobias Jakobi if (plane->crtc_height != plane->src_height) { 5052611015cSTobias Jakobi if (plane->crtc_height == 2 * plane->src_height) 5062611015cSTobias Jakobi *y_ratio = 1; 5072611015cSTobias Jakobi else 5082611015cSTobias Jakobi goto fail; 5092611015cSTobias Jakobi } 5102611015cSTobias Jakobi 5112611015cSTobias Jakobi return 0; 5122611015cSTobias Jakobi 5132611015cSTobias Jakobi fail: 5142611015cSTobias Jakobi DRM_DEBUG_KMS("only 2x width/height scaling of plane supported\n"); 5152611015cSTobias Jakobi return -ENOTSUPP; 5162611015cSTobias Jakobi } 5172611015cSTobias Jakobi 5185b1d5bc6STobias Jakobi static void mixer_graph_buffer(struct mixer_context *ctx, unsigned int win) 519d8408326SSeung-Woo Kim { 520d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 521d8408326SSeung-Woo Kim unsigned long flags; 5227ee14cdcSGustavo Padovan struct exynos_drm_plane *plane; 5232611015cSTobias Jakobi unsigned int x_ratio = 0, y_ratio = 0; 524d8408326SSeung-Woo Kim unsigned int src_x_offset, src_y_offset, dst_x_offset, dst_y_offset; 525d8408326SSeung-Woo Kim dma_addr_t dma_addr; 526d8408326SSeung-Woo Kim unsigned int fmt; 527d8408326SSeung-Woo Kim u32 val; 528d8408326SSeung-Woo Kim 5297ee14cdcSGustavo Padovan plane = &ctx->planes[win]; 530d8408326SSeung-Woo Kim 5317a57ca7cSTobias Jakobi switch (plane->pixel_format) { 5327a57ca7cSTobias Jakobi case DRM_FORMAT_XRGB4444: 5337a57ca7cSTobias Jakobi fmt = MXR_FORMAT_ARGB4444; 5347a57ca7cSTobias Jakobi break; 535d8408326SSeung-Woo Kim 5367a57ca7cSTobias Jakobi case DRM_FORMAT_XRGB1555: 5377a57ca7cSTobias Jakobi fmt = MXR_FORMAT_ARGB1555; 538d8408326SSeung-Woo Kim break; 5397a57ca7cSTobias Jakobi 5407a57ca7cSTobias Jakobi case DRM_FORMAT_RGB565: 5417a57ca7cSTobias Jakobi fmt = MXR_FORMAT_RGB565; 542d8408326SSeung-Woo Kim break; 5437a57ca7cSTobias Jakobi 5447a57ca7cSTobias Jakobi case DRM_FORMAT_XRGB8888: 5457a57ca7cSTobias Jakobi case DRM_FORMAT_ARGB8888: 5467a57ca7cSTobias Jakobi fmt = MXR_FORMAT_ARGB8888; 5477a57ca7cSTobias Jakobi break; 5487a57ca7cSTobias Jakobi 549d8408326SSeung-Woo Kim default: 5507a57ca7cSTobias Jakobi DRM_DEBUG_KMS("pixelformat unsupported by mixer\n"); 5517a57ca7cSTobias Jakobi return; 552d8408326SSeung-Woo Kim } 553d8408326SSeung-Woo Kim 5542611015cSTobias Jakobi /* check if mixer supports requested scaling setup */ 5552611015cSTobias Jakobi if (mixer_setup_scale(plane, &x_ratio, &y_ratio)) 5562611015cSTobias Jakobi return; 557d8408326SSeung-Woo Kim 5587ee14cdcSGustavo Padovan dst_x_offset = plane->crtc_x; 5597ee14cdcSGustavo Padovan dst_y_offset = plane->crtc_y; 560d8408326SSeung-Woo Kim 561d8408326SSeung-Woo Kim /* converting dma address base and source offset */ 5627ee14cdcSGustavo Padovan dma_addr = plane->dma_addr[0] 563cb8a3db2SJoonyoung Shim + (plane->src_x * plane->bpp >> 3) 564cb8a3db2SJoonyoung Shim + (plane->src_y * plane->pitch); 565d8408326SSeung-Woo Kim src_x_offset = 0; 566d8408326SSeung-Woo Kim src_y_offset = 0; 567d8408326SSeung-Woo Kim 5687ee14cdcSGustavo Padovan if (plane->scan_flag & DRM_MODE_FLAG_INTERLACE) 569d8408326SSeung-Woo Kim ctx->interlace = true; 570d8408326SSeung-Woo Kim else 571d8408326SSeung-Woo Kim ctx->interlace = false; 572d8408326SSeung-Woo Kim 573d8408326SSeung-Woo Kim spin_lock_irqsave(&res->reg_slock, flags); 574d8408326SSeung-Woo Kim mixer_vsync_set_update(ctx, false); 575d8408326SSeung-Woo Kim 576d8408326SSeung-Woo Kim /* setup format */ 577d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_GRAPHIC_CFG(win), 578d8408326SSeung-Woo Kim MXR_GRP_CFG_FORMAT_VAL(fmt), MXR_GRP_CFG_FORMAT_MASK); 579d8408326SSeung-Woo Kim 580d8408326SSeung-Woo Kim /* setup geometry */ 581adacb228SDaniel Stone mixer_reg_write(res, MXR_GRAPHIC_SPAN(win), 5827ee14cdcSGustavo Padovan plane->pitch / (plane->bpp >> 3)); 583d8408326SSeung-Woo Kim 584def5e095SRahul Sharma /* setup display size */ 585def5e095SRahul Sharma if (ctx->mxr_ver == MXR_VER_128_0_0_184 && 586def5e095SRahul Sharma win == MIXER_DEFAULT_WIN) { 5877ee14cdcSGustavo Padovan val = MXR_MXR_RES_HEIGHT(plane->mode_height); 5887ee14cdcSGustavo Padovan val |= MXR_MXR_RES_WIDTH(plane->mode_width); 589def5e095SRahul Sharma mixer_reg_write(res, MXR_RESOLUTION, val); 590def5e095SRahul Sharma } 591def5e095SRahul Sharma 5922611015cSTobias Jakobi val = MXR_GRP_WH_WIDTH(plane->src_width); 5932611015cSTobias Jakobi val |= MXR_GRP_WH_HEIGHT(plane->src_height); 594d8408326SSeung-Woo Kim val |= MXR_GRP_WH_H_SCALE(x_ratio); 595d8408326SSeung-Woo Kim val |= MXR_GRP_WH_V_SCALE(y_ratio); 596d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_WH(win), val); 597d8408326SSeung-Woo Kim 598d8408326SSeung-Woo Kim /* setup offsets in source image */ 599d8408326SSeung-Woo Kim val = MXR_GRP_SXY_SX(src_x_offset); 600d8408326SSeung-Woo Kim val |= MXR_GRP_SXY_SY(src_y_offset); 601d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_SXY(win), val); 602d8408326SSeung-Woo Kim 603d8408326SSeung-Woo Kim /* setup offsets in display image */ 604d8408326SSeung-Woo Kim val = MXR_GRP_DXY_DX(dst_x_offset); 605d8408326SSeung-Woo Kim val |= MXR_GRP_DXY_DY(dst_y_offset); 606d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_DXY(win), val); 607d8408326SSeung-Woo Kim 608d8408326SSeung-Woo Kim /* set buffer address to mixer */ 609d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_BASE(win), dma_addr); 610d8408326SSeung-Woo Kim 6117ee14cdcSGustavo Padovan mixer_cfg_scan(ctx, plane->mode_height); 6127ee14cdcSGustavo Padovan mixer_cfg_rgb_fmt(ctx, plane->mode_height); 613d8408326SSeung-Woo Kim mixer_cfg_layer(ctx, win, true); 614aaf8b49eSRahul Sharma 615aaf8b49eSRahul Sharma /* layer update mandatory for mixer 16.0.33.0 */ 616def5e095SRahul Sharma if (ctx->mxr_ver == MXR_VER_16_0_33_0 || 617def5e095SRahul Sharma ctx->mxr_ver == MXR_VER_128_0_0_184) 618aaf8b49eSRahul Sharma mixer_layer_update(ctx); 619aaf8b49eSRahul Sharma 620d8408326SSeung-Woo Kim mixer_run(ctx); 621d8408326SSeung-Woo Kim 622d8408326SSeung-Woo Kim mixer_vsync_set_update(ctx, true); 623d8408326SSeung-Woo Kim spin_unlock_irqrestore(&res->reg_slock, flags); 624c0734fbaSTobias Jakobi 625c0734fbaSTobias Jakobi mixer_regs_dump(ctx); 626d8408326SSeung-Woo Kim } 627d8408326SSeung-Woo Kim 628d8408326SSeung-Woo Kim static void vp_win_reset(struct mixer_context *ctx) 629d8408326SSeung-Woo Kim { 630d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 631d8408326SSeung-Woo Kim int tries = 100; 632d8408326SSeung-Woo Kim 633d8408326SSeung-Woo Kim vp_reg_write(res, VP_SRESET, VP_SRESET_PROCESSING); 634d8408326SSeung-Woo Kim for (tries = 100; tries; --tries) { 635d8408326SSeung-Woo Kim /* waiting until VP_SRESET_PROCESSING is 0 */ 636d8408326SSeung-Woo Kim if (~vp_reg_read(res, VP_SRESET) & VP_SRESET_PROCESSING) 637d8408326SSeung-Woo Kim break; 63809760ea3SSean Paul usleep_range(10000, 12000); 639d8408326SSeung-Woo Kim } 640d8408326SSeung-Woo Kim WARN(tries == 0, "failed to reset Video Processor\n"); 641d8408326SSeung-Woo Kim } 642d8408326SSeung-Woo Kim 643cf8fc4f1SJoonyoung Shim static void mixer_win_reset(struct mixer_context *ctx) 644cf8fc4f1SJoonyoung Shim { 645cf8fc4f1SJoonyoung Shim struct mixer_resources *res = &ctx->mixer_res; 646cf8fc4f1SJoonyoung Shim unsigned long flags; 647cf8fc4f1SJoonyoung Shim u32 val; /* value stored to register */ 648cf8fc4f1SJoonyoung Shim 649cf8fc4f1SJoonyoung Shim spin_lock_irqsave(&res->reg_slock, flags); 650cf8fc4f1SJoonyoung Shim mixer_vsync_set_update(ctx, false); 651cf8fc4f1SJoonyoung Shim 652cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_CFG, MXR_CFG_DST_HDMI, MXR_CFG_DST_MASK); 653cf8fc4f1SJoonyoung Shim 654cf8fc4f1SJoonyoung Shim /* set output in RGB888 mode */ 655cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_CFG, MXR_CFG_OUT_RGB888, MXR_CFG_OUT_MASK); 656cf8fc4f1SJoonyoung Shim 657cf8fc4f1SJoonyoung Shim /* 16 beat burst in DMA */ 658cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_STATUS, MXR_STATUS_16_BURST, 659cf8fc4f1SJoonyoung Shim MXR_STATUS_BURST_MASK); 660cf8fc4f1SJoonyoung Shim 661cf8fc4f1SJoonyoung Shim /* setting default layer priority: layer1 > layer0 > video 662cf8fc4f1SJoonyoung Shim * because typical usage scenario would be 663cf8fc4f1SJoonyoung Shim * layer1 - OSD 664cf8fc4f1SJoonyoung Shim * layer0 - framebuffer 665cf8fc4f1SJoonyoung Shim * video - video overlay 666cf8fc4f1SJoonyoung Shim */ 667cf8fc4f1SJoonyoung Shim val = MXR_LAYER_CFG_GRP1_VAL(3); 668cf8fc4f1SJoonyoung Shim val |= MXR_LAYER_CFG_GRP0_VAL(2); 6691b8e5747SRahul Sharma if (ctx->vp_enabled) 670cf8fc4f1SJoonyoung Shim val |= MXR_LAYER_CFG_VP_VAL(1); 671cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_LAYER_CFG, val); 672cf8fc4f1SJoonyoung Shim 673cf8fc4f1SJoonyoung Shim /* setting background color */ 674cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_BG_COLOR0, 0x008080); 675cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_BG_COLOR1, 0x008080); 676cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_BG_COLOR2, 0x008080); 677cf8fc4f1SJoonyoung Shim 678cf8fc4f1SJoonyoung Shim /* setting graphical layers */ 679cf8fc4f1SJoonyoung Shim val = MXR_GRP_CFG_COLOR_KEY_DISABLE; /* no blank key */ 680cf8fc4f1SJoonyoung Shim val |= MXR_GRP_CFG_WIN_BLEND_EN; 681cf8fc4f1SJoonyoung Shim val |= MXR_GRP_CFG_ALPHA_VAL(0xff); /* non-transparent alpha */ 682cf8fc4f1SJoonyoung Shim 6830377f4edSSean Paul /* Don't blend layer 0 onto the mixer background */ 684cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_GRAPHIC_CFG(0), val); 6850377f4edSSean Paul 6860377f4edSSean Paul /* Blend layer 1 into layer 0 */ 6870377f4edSSean Paul val |= MXR_GRP_CFG_BLEND_PRE_MUL; 6880377f4edSSean Paul val |= MXR_GRP_CFG_PIXEL_BLEND_EN; 689cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_GRAPHIC_CFG(1), val); 690cf8fc4f1SJoonyoung Shim 6915736603bSSeung-Woo Kim /* setting video layers */ 6925736603bSSeung-Woo Kim val = MXR_GRP_CFG_ALPHA_VAL(0); 6935736603bSSeung-Woo Kim mixer_reg_write(res, MXR_VIDEO_CFG, val); 6945736603bSSeung-Woo Kim 6951b8e5747SRahul Sharma if (ctx->vp_enabled) { 696cf8fc4f1SJoonyoung Shim /* configuration of Video Processor Registers */ 697cf8fc4f1SJoonyoung Shim vp_win_reset(ctx); 698cf8fc4f1SJoonyoung Shim vp_default_filter(res); 6991b8e5747SRahul Sharma } 700cf8fc4f1SJoonyoung Shim 701cf8fc4f1SJoonyoung Shim /* disable all layers */ 702cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP0_ENABLE); 703cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP1_ENABLE); 7041b8e5747SRahul Sharma if (ctx->vp_enabled) 705cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_VP_ENABLE); 706cf8fc4f1SJoonyoung Shim 707cf8fc4f1SJoonyoung Shim mixer_vsync_set_update(ctx, true); 708cf8fc4f1SJoonyoung Shim spin_unlock_irqrestore(&res->reg_slock, flags); 709cf8fc4f1SJoonyoung Shim } 710cf8fc4f1SJoonyoung Shim 7114551789fSSean Paul static irqreturn_t mixer_irq_handler(int irq, void *arg) 7124551789fSSean Paul { 7134551789fSSean Paul struct mixer_context *ctx = arg; 7144551789fSSean Paul struct mixer_resources *res = &ctx->mixer_res; 7154551789fSSean Paul u32 val, base, shadow; 7164551789fSSean Paul 7174551789fSSean Paul spin_lock(&res->reg_slock); 7184551789fSSean Paul 7194551789fSSean Paul /* read interrupt status for handling and clearing flags for VSYNC */ 7204551789fSSean Paul val = mixer_reg_read(res, MXR_INT_STATUS); 7214551789fSSean Paul 7224551789fSSean Paul /* handling VSYNC */ 7234551789fSSean Paul if (val & MXR_INT_STATUS_VSYNC) { 72481a464dfSAndrzej Hajda /* vsync interrupt use different bit for read and clear */ 72581a464dfSAndrzej Hajda val |= MXR_INT_CLEAR_VSYNC; 72681a464dfSAndrzej Hajda val &= ~MXR_INT_STATUS_VSYNC; 72781a464dfSAndrzej Hajda 7284551789fSSean Paul /* interlace scan need to check shadow register */ 7294551789fSSean Paul if (ctx->interlace) { 7304551789fSSean Paul base = mixer_reg_read(res, MXR_GRAPHIC_BASE(0)); 7314551789fSSean Paul shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(0)); 7324551789fSSean Paul if (base != shadow) 7334551789fSSean Paul goto out; 7344551789fSSean Paul 7354551789fSSean Paul base = mixer_reg_read(res, MXR_GRAPHIC_BASE(1)); 7364551789fSSean Paul shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(1)); 7374551789fSSean Paul if (base != shadow) 7384551789fSSean Paul goto out; 7394551789fSSean Paul } 7404551789fSSean Paul 741eafd540aSGustavo Padovan drm_crtc_handle_vblank(&ctx->crtc->base); 742eafd540aSGustavo Padovan exynos_drm_crtc_finish_pageflip(ctx->crtc); 7434551789fSSean Paul 7444551789fSSean Paul /* set wait vsync event to zero and wake up queue. */ 7454551789fSSean Paul if (atomic_read(&ctx->wait_vsync_event)) { 7464551789fSSean Paul atomic_set(&ctx->wait_vsync_event, 0); 7474551789fSSean Paul wake_up(&ctx->wait_vsync_queue); 7484551789fSSean Paul } 7494551789fSSean Paul } 7504551789fSSean Paul 7514551789fSSean Paul out: 7524551789fSSean Paul /* clear interrupts */ 7534551789fSSean Paul mixer_reg_write(res, MXR_INT_STATUS, val); 7544551789fSSean Paul 7554551789fSSean Paul spin_unlock(&res->reg_slock); 7564551789fSSean Paul 7574551789fSSean Paul return IRQ_HANDLED; 7584551789fSSean Paul } 7594551789fSSean Paul 7604551789fSSean Paul static int mixer_resources_init(struct mixer_context *mixer_ctx) 7614551789fSSean Paul { 7624551789fSSean Paul struct device *dev = &mixer_ctx->pdev->dev; 7634551789fSSean Paul struct mixer_resources *mixer_res = &mixer_ctx->mixer_res; 7644551789fSSean Paul struct resource *res; 7654551789fSSean Paul int ret; 7664551789fSSean Paul 7674551789fSSean Paul spin_lock_init(&mixer_res->reg_slock); 7684551789fSSean Paul 7694551789fSSean Paul mixer_res->mixer = devm_clk_get(dev, "mixer"); 7704551789fSSean Paul if (IS_ERR(mixer_res->mixer)) { 7714551789fSSean Paul dev_err(dev, "failed to get clock 'mixer'\n"); 7724551789fSSean Paul return -ENODEV; 7734551789fSSean Paul } 7744551789fSSean Paul 77504427ec5SMarek Szyprowski mixer_res->hdmi = devm_clk_get(dev, "hdmi"); 77604427ec5SMarek Szyprowski if (IS_ERR(mixer_res->hdmi)) { 77704427ec5SMarek Szyprowski dev_err(dev, "failed to get clock 'hdmi'\n"); 77804427ec5SMarek Szyprowski return PTR_ERR(mixer_res->hdmi); 77904427ec5SMarek Szyprowski } 78004427ec5SMarek Szyprowski 7814551789fSSean Paul mixer_res->sclk_hdmi = devm_clk_get(dev, "sclk_hdmi"); 7824551789fSSean Paul if (IS_ERR(mixer_res->sclk_hdmi)) { 7834551789fSSean Paul dev_err(dev, "failed to get clock 'sclk_hdmi'\n"); 7844551789fSSean Paul return -ENODEV; 7854551789fSSean Paul } 7864551789fSSean Paul res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 0); 7874551789fSSean Paul if (res == NULL) { 7884551789fSSean Paul dev_err(dev, "get memory resource failed.\n"); 7894551789fSSean Paul return -ENXIO; 7904551789fSSean Paul } 7914551789fSSean Paul 7924551789fSSean Paul mixer_res->mixer_regs = devm_ioremap(dev, res->start, 7934551789fSSean Paul resource_size(res)); 7944551789fSSean Paul if (mixer_res->mixer_regs == NULL) { 7954551789fSSean Paul dev_err(dev, "register mapping failed.\n"); 7964551789fSSean Paul return -ENXIO; 7974551789fSSean Paul } 7984551789fSSean Paul 7994551789fSSean Paul res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_IRQ, 0); 8004551789fSSean Paul if (res == NULL) { 8014551789fSSean Paul dev_err(dev, "get interrupt resource failed.\n"); 8024551789fSSean Paul return -ENXIO; 8034551789fSSean Paul } 8044551789fSSean Paul 8054551789fSSean Paul ret = devm_request_irq(dev, res->start, mixer_irq_handler, 8064551789fSSean Paul 0, "drm_mixer", mixer_ctx); 8074551789fSSean Paul if (ret) { 8084551789fSSean Paul dev_err(dev, "request interrupt failed.\n"); 8094551789fSSean Paul return ret; 8104551789fSSean Paul } 8114551789fSSean Paul mixer_res->irq = res->start; 8124551789fSSean Paul 8134551789fSSean Paul return 0; 8144551789fSSean Paul } 8154551789fSSean Paul 8164551789fSSean Paul static int vp_resources_init(struct mixer_context *mixer_ctx) 8174551789fSSean Paul { 8184551789fSSean Paul struct device *dev = &mixer_ctx->pdev->dev; 8194551789fSSean Paul struct mixer_resources *mixer_res = &mixer_ctx->mixer_res; 8204551789fSSean Paul struct resource *res; 8214551789fSSean Paul 8224551789fSSean Paul mixer_res->vp = devm_clk_get(dev, "vp"); 8234551789fSSean Paul if (IS_ERR(mixer_res->vp)) { 8244551789fSSean Paul dev_err(dev, "failed to get clock 'vp'\n"); 8254551789fSSean Paul return -ENODEV; 8264551789fSSean Paul } 827ff830c96SMarek Szyprowski 828ff830c96SMarek Szyprowski if (mixer_ctx->has_sclk) { 8294551789fSSean Paul mixer_res->sclk_mixer = devm_clk_get(dev, "sclk_mixer"); 8304551789fSSean Paul if (IS_ERR(mixer_res->sclk_mixer)) { 8314551789fSSean Paul dev_err(dev, "failed to get clock 'sclk_mixer'\n"); 8324551789fSSean Paul return -ENODEV; 8334551789fSSean Paul } 834ff830c96SMarek Szyprowski mixer_res->mout_mixer = devm_clk_get(dev, "mout_mixer"); 835ff830c96SMarek Szyprowski if (IS_ERR(mixer_res->mout_mixer)) { 836ff830c96SMarek Szyprowski dev_err(dev, "failed to get clock 'mout_mixer'\n"); 8374551789fSSean Paul return -ENODEV; 8384551789fSSean Paul } 8394551789fSSean Paul 840ff830c96SMarek Szyprowski if (mixer_res->sclk_hdmi && mixer_res->mout_mixer) 841ff830c96SMarek Szyprowski clk_set_parent(mixer_res->mout_mixer, 842ff830c96SMarek Szyprowski mixer_res->sclk_hdmi); 843ff830c96SMarek Szyprowski } 8444551789fSSean Paul 8454551789fSSean Paul res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 1); 8464551789fSSean Paul if (res == NULL) { 8474551789fSSean Paul dev_err(dev, "get memory resource failed.\n"); 8484551789fSSean Paul return -ENXIO; 8494551789fSSean Paul } 8504551789fSSean Paul 8514551789fSSean Paul mixer_res->vp_regs = devm_ioremap(dev, res->start, 8524551789fSSean Paul resource_size(res)); 8534551789fSSean Paul if (mixer_res->vp_regs == NULL) { 8544551789fSSean Paul dev_err(dev, "register mapping failed.\n"); 8554551789fSSean Paul return -ENXIO; 8564551789fSSean Paul } 8574551789fSSean Paul 8584551789fSSean Paul return 0; 8594551789fSSean Paul } 8604551789fSSean Paul 86193bca243SGustavo Padovan static int mixer_initialize(struct mixer_context *mixer_ctx, 862f37cd5e8SInki Dae struct drm_device *drm_dev) 8634551789fSSean Paul { 8644551789fSSean Paul int ret; 865f37cd5e8SInki Dae struct exynos_drm_private *priv; 866f37cd5e8SInki Dae priv = drm_dev->dev_private; 8674551789fSSean Paul 868eb88e422SGustavo Padovan mixer_ctx->drm_dev = drm_dev; 8698a326eddSGustavo Padovan mixer_ctx->pipe = priv->pipe++; 8704551789fSSean Paul 8714551789fSSean Paul /* acquire resources: regs, irqs, clocks */ 8724551789fSSean Paul ret = mixer_resources_init(mixer_ctx); 8734551789fSSean Paul if (ret) { 8744551789fSSean Paul DRM_ERROR("mixer_resources_init failed ret=%d\n", ret); 8754551789fSSean Paul return ret; 8764551789fSSean Paul } 8774551789fSSean Paul 8784551789fSSean Paul if (mixer_ctx->vp_enabled) { 8794551789fSSean Paul /* acquire vp resources: regs, irqs, clocks */ 8804551789fSSean Paul ret = vp_resources_init(mixer_ctx); 8814551789fSSean Paul if (ret) { 8824551789fSSean Paul DRM_ERROR("vp_resources_init failed ret=%d\n", ret); 8834551789fSSean Paul return ret; 8844551789fSSean Paul } 8854551789fSSean Paul } 8864551789fSSean Paul 887eb7a3fc7SJoonyoung Shim ret = drm_iommu_attach_device(drm_dev, mixer_ctx->dev); 888fc2e013fSHyungwon Hwang if (ret) 889fc2e013fSHyungwon Hwang priv->pipe--; 890f041b257SSean Paul 891fc2e013fSHyungwon Hwang return ret; 8921055b39fSInki Dae } 8931055b39fSInki Dae 89493bca243SGustavo Padovan static void mixer_ctx_remove(struct mixer_context *mixer_ctx) 895d8408326SSeung-Woo Kim { 896f041b257SSean Paul drm_iommu_detach_device(mixer_ctx->drm_dev, mixer_ctx->dev); 897f041b257SSean Paul } 898f041b257SSean Paul 89993bca243SGustavo Padovan static int mixer_enable_vblank(struct exynos_drm_crtc *crtc) 900f041b257SSean Paul { 90193bca243SGustavo Padovan struct mixer_context *mixer_ctx = crtc->ctx; 902d8408326SSeung-Woo Kim struct mixer_resources *res = &mixer_ctx->mixer_res; 903d8408326SSeung-Woo Kim 9040df5e4acSAndrzej Hajda __set_bit(MXR_BIT_VSYNC, &mixer_ctx->flags); 9050df5e4acSAndrzej Hajda if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags)) 906f041b257SSean Paul return 0; 907d8408326SSeung-Woo Kim 908d8408326SSeung-Woo Kim /* enable vsync interrupt */ 909fc073248SAndrzej Hajda mixer_reg_writemask(res, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC); 910fc073248SAndrzej Hajda mixer_reg_writemask(res, MXR_INT_EN, ~0, MXR_INT_EN_VSYNC); 911d8408326SSeung-Woo Kim 912d8408326SSeung-Woo Kim return 0; 913d8408326SSeung-Woo Kim } 914d8408326SSeung-Woo Kim 91593bca243SGustavo Padovan static void mixer_disable_vblank(struct exynos_drm_crtc *crtc) 916d8408326SSeung-Woo Kim { 91793bca243SGustavo Padovan struct mixer_context *mixer_ctx = crtc->ctx; 918d8408326SSeung-Woo Kim struct mixer_resources *res = &mixer_ctx->mixer_res; 919d8408326SSeung-Woo Kim 9200df5e4acSAndrzej Hajda __clear_bit(MXR_BIT_VSYNC, &mixer_ctx->flags); 9210df5e4acSAndrzej Hajda 9220df5e4acSAndrzej Hajda if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags)) 923947710c6SAndrzej Hajda return; 924947710c6SAndrzej Hajda 925d8408326SSeung-Woo Kim /* disable vsync interrupt */ 926fc073248SAndrzej Hajda mixer_reg_writemask(res, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC); 927d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_INT_EN, 0, MXR_INT_EN_VSYNC); 928d8408326SSeung-Woo Kim } 929d8408326SSeung-Woo Kim 930*1e1d1393SGustavo Padovan static void mixer_update_plane(struct exynos_drm_crtc *crtc, 931*1e1d1393SGustavo Padovan struct exynos_drm_plane *plane) 932d8408326SSeung-Woo Kim { 93393bca243SGustavo Padovan struct mixer_context *mixer_ctx = crtc->ctx; 934d8408326SSeung-Woo Kim 935*1e1d1393SGustavo Padovan DRM_DEBUG_KMS("win: %d\n", plane->zpos); 936d8408326SSeung-Woo Kim 937a44652e8SAndrzej Hajda if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags)) 938dda9012bSShirish S return; 939dda9012bSShirish S 940*1e1d1393SGustavo Padovan if (plane->zpos > 1 && mixer_ctx->vp_enabled) 941*1e1d1393SGustavo Padovan vp_video_buffer(mixer_ctx, plane->zpos); 942d8408326SSeung-Woo Kim else 943*1e1d1393SGustavo Padovan mixer_graph_buffer(mixer_ctx, plane->zpos); 944d8408326SSeung-Woo Kim } 945d8408326SSeung-Woo Kim 946*1e1d1393SGustavo Padovan static void mixer_disable_plane(struct exynos_drm_crtc *crtc, 947*1e1d1393SGustavo Padovan struct exynos_drm_plane *plane) 948d8408326SSeung-Woo Kim { 94993bca243SGustavo Padovan struct mixer_context *mixer_ctx = crtc->ctx; 950d8408326SSeung-Woo Kim struct mixer_resources *res = &mixer_ctx->mixer_res; 951d8408326SSeung-Woo Kim unsigned long flags; 952d8408326SSeung-Woo Kim 953*1e1d1393SGustavo Padovan DRM_DEBUG_KMS("win: %d\n", plane->zpos); 954d8408326SSeung-Woo Kim 955a44652e8SAndrzej Hajda if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags)) 956db43fd16SPrathyush K return; 957db43fd16SPrathyush K 958d8408326SSeung-Woo Kim spin_lock_irqsave(&res->reg_slock, flags); 959d8408326SSeung-Woo Kim mixer_vsync_set_update(mixer_ctx, false); 960d8408326SSeung-Woo Kim 961*1e1d1393SGustavo Padovan mixer_cfg_layer(mixer_ctx, plane->zpos, false); 962d8408326SSeung-Woo Kim 963d8408326SSeung-Woo Kim mixer_vsync_set_update(mixer_ctx, true); 964d8408326SSeung-Woo Kim spin_unlock_irqrestore(&res->reg_slock, flags); 965d8408326SSeung-Woo Kim } 966d8408326SSeung-Woo Kim 96793bca243SGustavo Padovan static void mixer_wait_for_vblank(struct exynos_drm_crtc *crtc) 9680ea6822fSRahul Sharma { 96993bca243SGustavo Padovan struct mixer_context *mixer_ctx = crtc->ctx; 9707c4c5584SJoonyoung Shim int err; 9718137a2e2SPrathyush K 972a44652e8SAndrzej Hajda if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags)) 9736e95d5e6SPrathyush K return; 9746e95d5e6SPrathyush K 97593bca243SGustavo Padovan err = drm_vblank_get(mixer_ctx->drm_dev, mixer_ctx->pipe); 9767c4c5584SJoonyoung Shim if (err < 0) { 9777c4c5584SJoonyoung Shim DRM_DEBUG_KMS("failed to acquire vblank counter\n"); 9787c4c5584SJoonyoung Shim return; 9797c4c5584SJoonyoung Shim } 9805d39b9eeSRahul Sharma 9816e95d5e6SPrathyush K atomic_set(&mixer_ctx->wait_vsync_event, 1); 9826e95d5e6SPrathyush K 9836e95d5e6SPrathyush K /* 9846e95d5e6SPrathyush K * wait for MIXER to signal VSYNC interrupt or return after 9856e95d5e6SPrathyush K * timeout which is set to 50ms (refresh rate of 20). 9866e95d5e6SPrathyush K */ 9876e95d5e6SPrathyush K if (!wait_event_timeout(mixer_ctx->wait_vsync_queue, 9886e95d5e6SPrathyush K !atomic_read(&mixer_ctx->wait_vsync_event), 989bfd8303aSDaniel Vetter HZ/20)) 9908137a2e2SPrathyush K DRM_DEBUG_KMS("vblank wait timed out.\n"); 9915d39b9eeSRahul Sharma 99293bca243SGustavo Padovan drm_vblank_put(mixer_ctx->drm_dev, mixer_ctx->pipe); 9938137a2e2SPrathyush K } 9948137a2e2SPrathyush K 9953cecda03SGustavo Padovan static void mixer_enable(struct exynos_drm_crtc *crtc) 996db43fd16SPrathyush K { 9973cecda03SGustavo Padovan struct mixer_context *ctx = crtc->ctx; 998db43fd16SPrathyush K struct mixer_resources *res = &ctx->mixer_res; 99938000dbbSGustavo Padovan int ret; 1000db43fd16SPrathyush K 1001a44652e8SAndrzej Hajda if (test_bit(MXR_BIT_POWERED, &ctx->flags)) 1002db43fd16SPrathyush K return; 1003db43fd16SPrathyush K 1004af65c804SSean Paul pm_runtime_get_sync(ctx->dev); 1005af65c804SSean Paul 100638000dbbSGustavo Padovan ret = clk_prepare_enable(res->mixer); 100738000dbbSGustavo Padovan if (ret < 0) { 100838000dbbSGustavo Padovan DRM_ERROR("Failed to prepare_enable the mixer clk [%d]\n", ret); 100938000dbbSGustavo Padovan return; 101038000dbbSGustavo Padovan } 101138000dbbSGustavo Padovan ret = clk_prepare_enable(res->hdmi); 101238000dbbSGustavo Padovan if (ret < 0) { 101338000dbbSGustavo Padovan DRM_ERROR("Failed to prepare_enable the hdmi clk [%d]\n", ret); 101438000dbbSGustavo Padovan return; 101538000dbbSGustavo Padovan } 1016db43fd16SPrathyush K if (ctx->vp_enabled) { 101738000dbbSGustavo Padovan ret = clk_prepare_enable(res->vp); 101838000dbbSGustavo Padovan if (ret < 0) { 101938000dbbSGustavo Padovan DRM_ERROR("Failed to prepare_enable the vp clk [%d]\n", 102038000dbbSGustavo Padovan ret); 102138000dbbSGustavo Padovan return; 102238000dbbSGustavo Padovan } 102338000dbbSGustavo Padovan if (ctx->has_sclk) { 102438000dbbSGustavo Padovan ret = clk_prepare_enable(res->sclk_mixer); 102538000dbbSGustavo Padovan if (ret < 0) { 102638000dbbSGustavo Padovan DRM_ERROR("Failed to prepare_enable the " \ 102738000dbbSGustavo Padovan "sclk_mixer clk [%d]\n", 102838000dbbSGustavo Padovan ret); 102938000dbbSGustavo Padovan return; 103038000dbbSGustavo Padovan } 103138000dbbSGustavo Padovan } 1032db43fd16SPrathyush K } 1033db43fd16SPrathyush K 1034a44652e8SAndrzej Hajda set_bit(MXR_BIT_POWERED, &ctx->flags); 1035b4bfa3c7SRahul Sharma 1036d74ed937SRahul Sharma mixer_reg_writemask(res, MXR_STATUS, ~0, MXR_STATUS_SOFT_RESET); 1037d74ed937SRahul Sharma 10380df5e4acSAndrzej Hajda if (test_bit(MXR_BIT_VSYNC, &ctx->flags)) { 1039fc073248SAndrzej Hajda mixer_reg_writemask(res, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC); 10400df5e4acSAndrzej Hajda mixer_reg_writemask(res, MXR_INT_EN, ~0, MXR_INT_EN_VSYNC); 10410df5e4acSAndrzej Hajda } 1042db43fd16SPrathyush K mixer_win_reset(ctx); 1043db43fd16SPrathyush K } 1044db43fd16SPrathyush K 10453cecda03SGustavo Padovan static void mixer_disable(struct exynos_drm_crtc *crtc) 1046db43fd16SPrathyush K { 10473cecda03SGustavo Padovan struct mixer_context *ctx = crtc->ctx; 1048db43fd16SPrathyush K struct mixer_resources *res = &ctx->mixer_res; 1049c329f667SJoonyoung Shim int i; 1050db43fd16SPrathyush K 1051a44652e8SAndrzej Hajda if (!test_bit(MXR_BIT_POWERED, &ctx->flags)) 1052b4bfa3c7SRahul Sharma return; 1053db43fd16SPrathyush K 1054381be025SRahul Sharma mixer_stop(ctx); 1055c0734fbaSTobias Jakobi mixer_regs_dump(ctx); 1056c329f667SJoonyoung Shim 1057c329f667SJoonyoung Shim for (i = 0; i < MIXER_WIN_NR; i++) 1058*1e1d1393SGustavo Padovan mixer_disable_plane(crtc, &ctx->planes[i]); 1059db43fd16SPrathyush K 1060a44652e8SAndrzej Hajda clear_bit(MXR_BIT_POWERED, &ctx->flags); 1061b4bfa3c7SRahul Sharma 106204427ec5SMarek Szyprowski clk_disable_unprepare(res->hdmi); 10630bfb1f8bSSean Paul clk_disable_unprepare(res->mixer); 1064db43fd16SPrathyush K if (ctx->vp_enabled) { 10650bfb1f8bSSean Paul clk_disable_unprepare(res->vp); 1066ff830c96SMarek Szyprowski if (ctx->has_sclk) 10670bfb1f8bSSean Paul clk_disable_unprepare(res->sclk_mixer); 1068db43fd16SPrathyush K } 1069db43fd16SPrathyush K 1070af65c804SSean Paul pm_runtime_put_sync(ctx->dev); 1071db43fd16SPrathyush K } 1072db43fd16SPrathyush K 1073f041b257SSean Paul /* Only valid for Mixer version 16.0.33.0 */ 1074f041b257SSean Paul int mixer_check_mode(struct drm_display_mode *mode) 1075f041b257SSean Paul { 1076f041b257SSean Paul u32 w, h; 1077f041b257SSean Paul 1078f041b257SSean Paul w = mode->hdisplay; 1079f041b257SSean Paul h = mode->vdisplay; 1080f041b257SSean Paul 1081f041b257SSean Paul DRM_DEBUG_KMS("xres=%d, yres=%d, refresh=%d, intl=%d\n", 1082f041b257SSean Paul mode->hdisplay, mode->vdisplay, mode->vrefresh, 1083f041b257SSean Paul (mode->flags & DRM_MODE_FLAG_INTERLACE) ? 1 : 0); 1084f041b257SSean Paul 1085f041b257SSean Paul if ((w >= 464 && w <= 720 && h >= 261 && h <= 576) || 1086f041b257SSean Paul (w >= 1024 && w <= 1280 && h >= 576 && h <= 720) || 1087f041b257SSean Paul (w >= 1664 && w <= 1920 && h >= 936 && h <= 1080)) 1088f041b257SSean Paul return 0; 1089f041b257SSean Paul 1090f041b257SSean Paul return -EINVAL; 1091f041b257SSean Paul } 1092f041b257SSean Paul 1093f3aaf762SKrzysztof Kozlowski static const struct exynos_drm_crtc_ops mixer_crtc_ops = { 10943cecda03SGustavo Padovan .enable = mixer_enable, 10953cecda03SGustavo Padovan .disable = mixer_disable, 1096d8408326SSeung-Woo Kim .enable_vblank = mixer_enable_vblank, 1097d8408326SSeung-Woo Kim .disable_vblank = mixer_disable_vblank, 10988137a2e2SPrathyush K .wait_for_vblank = mixer_wait_for_vblank, 10999cc7610aSGustavo Padovan .update_plane = mixer_update_plane, 11009cc7610aSGustavo Padovan .disable_plane = mixer_disable_plane, 1101f041b257SSean Paul }; 11020ea6822fSRahul Sharma 1103def5e095SRahul Sharma static struct mixer_drv_data exynos5420_mxr_drv_data = { 1104def5e095SRahul Sharma .version = MXR_VER_128_0_0_184, 1105def5e095SRahul Sharma .is_vp_enabled = 0, 1106def5e095SRahul Sharma }; 1107def5e095SRahul Sharma 1108cc57caf0SRahul Sharma static struct mixer_drv_data exynos5250_mxr_drv_data = { 1109aaf8b49eSRahul Sharma .version = MXR_VER_16_0_33_0, 1110aaf8b49eSRahul Sharma .is_vp_enabled = 0, 1111aaf8b49eSRahul Sharma }; 1112aaf8b49eSRahul Sharma 1113ff830c96SMarek Szyprowski static struct mixer_drv_data exynos4212_mxr_drv_data = { 1114ff830c96SMarek Szyprowski .version = MXR_VER_0_0_0_16, 1115ff830c96SMarek Szyprowski .is_vp_enabled = 1, 1116ff830c96SMarek Szyprowski }; 1117ff830c96SMarek Szyprowski 1118cc57caf0SRahul Sharma static struct mixer_drv_data exynos4210_mxr_drv_data = { 11191e123441SRahul Sharma .version = MXR_VER_0_0_0_16, 11201b8e5747SRahul Sharma .is_vp_enabled = 1, 1121ff830c96SMarek Szyprowski .has_sclk = 1, 11221e123441SRahul Sharma }; 11231e123441SRahul Sharma 1124d6b16302SKrzysztof Kozlowski static const struct platform_device_id mixer_driver_types[] = { 11251e123441SRahul Sharma { 11261e123441SRahul Sharma .name = "s5p-mixer", 1127cc57caf0SRahul Sharma .driver_data = (unsigned long)&exynos4210_mxr_drv_data, 11281e123441SRahul Sharma }, { 1129aaf8b49eSRahul Sharma .name = "exynos5-mixer", 1130cc57caf0SRahul Sharma .driver_data = (unsigned long)&exynos5250_mxr_drv_data, 1131aaf8b49eSRahul Sharma }, { 1132aaf8b49eSRahul Sharma /* end node */ 1133aaf8b49eSRahul Sharma } 1134aaf8b49eSRahul Sharma }; 1135aaf8b49eSRahul Sharma 1136aaf8b49eSRahul Sharma static struct of_device_id mixer_match_types[] = { 1137aaf8b49eSRahul Sharma { 1138ff830c96SMarek Szyprowski .compatible = "samsung,exynos4210-mixer", 1139ff830c96SMarek Szyprowski .data = &exynos4210_mxr_drv_data, 1140ff830c96SMarek Szyprowski }, { 1141ff830c96SMarek Szyprowski .compatible = "samsung,exynos4212-mixer", 1142ff830c96SMarek Szyprowski .data = &exynos4212_mxr_drv_data, 1143ff830c96SMarek Szyprowski }, { 1144aaf8b49eSRahul Sharma .compatible = "samsung,exynos5-mixer", 1145cc57caf0SRahul Sharma .data = &exynos5250_mxr_drv_data, 1146cc57caf0SRahul Sharma }, { 1147cc57caf0SRahul Sharma .compatible = "samsung,exynos5250-mixer", 1148cc57caf0SRahul Sharma .data = &exynos5250_mxr_drv_data, 1149aaf8b49eSRahul Sharma }, { 1150def5e095SRahul Sharma .compatible = "samsung,exynos5420-mixer", 1151def5e095SRahul Sharma .data = &exynos5420_mxr_drv_data, 1152def5e095SRahul Sharma }, { 11531e123441SRahul Sharma /* end node */ 11541e123441SRahul Sharma } 11551e123441SRahul Sharma }; 115639b58a39SSjoerd Simons MODULE_DEVICE_TABLE(of, mixer_match_types); 11571e123441SRahul Sharma 1158f37cd5e8SInki Dae static int mixer_bind(struct device *dev, struct device *manager, void *data) 1159d8408326SSeung-Woo Kim { 11608103ef1bSAndrzej Hajda struct mixer_context *ctx = dev_get_drvdata(dev); 1161f37cd5e8SInki Dae struct drm_device *drm_dev = data; 11627ee14cdcSGustavo Padovan struct exynos_drm_plane *exynos_plane; 11637ee14cdcSGustavo Padovan enum drm_plane_type type; 11646e2a3b66SGustavo Padovan unsigned int zpos; 11656e2a3b66SGustavo Padovan int ret; 1166d8408326SSeung-Woo Kim 1167e2dc3f72SAlban Browaeys ret = mixer_initialize(ctx, drm_dev); 1168e2dc3f72SAlban Browaeys if (ret) 1169e2dc3f72SAlban Browaeys return ret; 1170e2dc3f72SAlban Browaeys 11717ee14cdcSGustavo Padovan for (zpos = 0; zpos < MIXER_WIN_NR; zpos++) { 11727ee14cdcSGustavo Padovan type = (zpos == MIXER_DEFAULT_WIN) ? DRM_PLANE_TYPE_PRIMARY : 11737ee14cdcSGustavo Padovan DRM_PLANE_TYPE_OVERLAY; 11747ee14cdcSGustavo Padovan ret = exynos_plane_init(drm_dev, &ctx->planes[zpos], 11756e2a3b66SGustavo Padovan 1 << ctx->pipe, type, zpos); 11767ee14cdcSGustavo Padovan if (ret) 11777ee14cdcSGustavo Padovan return ret; 11787ee14cdcSGustavo Padovan } 11797ee14cdcSGustavo Padovan 11807ee14cdcSGustavo Padovan exynos_plane = &ctx->planes[MIXER_DEFAULT_WIN]; 11817ee14cdcSGustavo Padovan ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base, 11827ee14cdcSGustavo Padovan ctx->pipe, EXYNOS_DISPLAY_TYPE_HDMI, 118393bca243SGustavo Padovan &mixer_crtc_ops, ctx); 118493bca243SGustavo Padovan if (IS_ERR(ctx->crtc)) { 1185e2dc3f72SAlban Browaeys mixer_ctx_remove(ctx); 118693bca243SGustavo Padovan ret = PTR_ERR(ctx->crtc); 118793bca243SGustavo Padovan goto free_ctx; 11888103ef1bSAndrzej Hajda } 11898103ef1bSAndrzej Hajda 11908103ef1bSAndrzej Hajda return 0; 119193bca243SGustavo Padovan 119293bca243SGustavo Padovan free_ctx: 119393bca243SGustavo Padovan devm_kfree(dev, ctx); 119493bca243SGustavo Padovan return ret; 11958103ef1bSAndrzej Hajda } 11968103ef1bSAndrzej Hajda 11978103ef1bSAndrzej Hajda static void mixer_unbind(struct device *dev, struct device *master, void *data) 11988103ef1bSAndrzej Hajda { 11998103ef1bSAndrzej Hajda struct mixer_context *ctx = dev_get_drvdata(dev); 12008103ef1bSAndrzej Hajda 120193bca243SGustavo Padovan mixer_ctx_remove(ctx); 12028103ef1bSAndrzej Hajda } 12038103ef1bSAndrzej Hajda 12048103ef1bSAndrzej Hajda static const struct component_ops mixer_component_ops = { 12058103ef1bSAndrzej Hajda .bind = mixer_bind, 12068103ef1bSAndrzej Hajda .unbind = mixer_unbind, 12078103ef1bSAndrzej Hajda }; 12088103ef1bSAndrzej Hajda 12098103ef1bSAndrzej Hajda static int mixer_probe(struct platform_device *pdev) 12108103ef1bSAndrzej Hajda { 12118103ef1bSAndrzej Hajda struct device *dev = &pdev->dev; 12128103ef1bSAndrzej Hajda struct mixer_drv_data *drv; 12138103ef1bSAndrzej Hajda struct mixer_context *ctx; 12148103ef1bSAndrzej Hajda int ret; 1215d8408326SSeung-Woo Kim 1216f041b257SSean Paul ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL); 1217f041b257SSean Paul if (!ctx) { 1218f041b257SSean Paul DRM_ERROR("failed to alloc mixer context.\n"); 1219d8408326SSeung-Woo Kim return -ENOMEM; 1220f041b257SSean Paul } 1221d8408326SSeung-Woo Kim 1222aaf8b49eSRahul Sharma if (dev->of_node) { 1223aaf8b49eSRahul Sharma const struct of_device_id *match; 12248103ef1bSAndrzej Hajda 1225e436b09dSSachin Kamat match = of_match_node(mixer_match_types, dev->of_node); 12262cdc53b3SRahul Sharma drv = (struct mixer_drv_data *)match->data; 1227aaf8b49eSRahul Sharma } else { 1228aaf8b49eSRahul Sharma drv = (struct mixer_drv_data *) 1229aaf8b49eSRahul Sharma platform_get_device_id(pdev)->driver_data; 1230aaf8b49eSRahul Sharma } 1231aaf8b49eSRahul Sharma 12324551789fSSean Paul ctx->pdev = pdev; 1233d873ab99SSeung-Woo Kim ctx->dev = dev; 12341b8e5747SRahul Sharma ctx->vp_enabled = drv->is_vp_enabled; 1235ff830c96SMarek Szyprowski ctx->has_sclk = drv->has_sclk; 12361e123441SRahul Sharma ctx->mxr_ver = drv->version; 123757ed0f7bSDaniel Vetter init_waitqueue_head(&ctx->wait_vsync_queue); 12386e95d5e6SPrathyush K atomic_set(&ctx->wait_vsync_event, 0); 1239d8408326SSeung-Woo Kim 12408103ef1bSAndrzej Hajda platform_set_drvdata(pdev, ctx); 1241df5225bcSInki Dae 1242df5225bcSInki Dae ret = component_add(&pdev->dev, &mixer_component_ops); 124386650408SAndrzej Hajda if (!ret) 12448103ef1bSAndrzej Hajda pm_runtime_enable(dev); 1245df5225bcSInki Dae 1246df5225bcSInki Dae return ret; 1247f37cd5e8SInki Dae } 1248f37cd5e8SInki Dae 1249d8408326SSeung-Woo Kim static int mixer_remove(struct platform_device *pdev) 1250d8408326SSeung-Woo Kim { 12518103ef1bSAndrzej Hajda pm_runtime_disable(&pdev->dev); 12528103ef1bSAndrzej Hajda 1253df5225bcSInki Dae component_del(&pdev->dev, &mixer_component_ops); 1254df5225bcSInki Dae 1255d8408326SSeung-Woo Kim return 0; 1256d8408326SSeung-Woo Kim } 1257d8408326SSeung-Woo Kim 1258d8408326SSeung-Woo Kim struct platform_driver mixer_driver = { 1259d8408326SSeung-Woo Kim .driver = { 1260aaf8b49eSRahul Sharma .name = "exynos-mixer", 1261d8408326SSeung-Woo Kim .owner = THIS_MODULE, 1262aaf8b49eSRahul Sharma .of_match_table = mixer_match_types, 1263d8408326SSeung-Woo Kim }, 1264d8408326SSeung-Woo Kim .probe = mixer_probe, 126556550d94SGreg Kroah-Hartman .remove = mixer_remove, 12661e123441SRahul Sharma .id_table = mixer_driver_types, 1267d8408326SSeung-Woo Kim }; 1268