1d8408326SSeung-Woo Kim /* 2d8408326SSeung-Woo Kim * Copyright (C) 2011 Samsung Electronics Co.Ltd 3d8408326SSeung-Woo Kim * Authors: 4d8408326SSeung-Woo Kim * Seung-Woo Kim <sw0312.kim@samsung.com> 5d8408326SSeung-Woo Kim * Inki Dae <inki.dae@samsung.com> 6d8408326SSeung-Woo Kim * Joonyoung Shim <jy0922.shim@samsung.com> 7d8408326SSeung-Woo Kim * 8d8408326SSeung-Woo Kim * Based on drivers/media/video/s5p-tv/mixer_reg.c 9d8408326SSeung-Woo Kim * 10d8408326SSeung-Woo Kim * This program is free software; you can redistribute it and/or modify it 11d8408326SSeung-Woo Kim * under the terms of the GNU General Public License as published by the 12d8408326SSeung-Woo Kim * Free Software Foundation; either version 2 of the License, or (at your 13d8408326SSeung-Woo Kim * option) any later version. 14d8408326SSeung-Woo Kim * 15d8408326SSeung-Woo Kim */ 16d8408326SSeung-Woo Kim 17d8408326SSeung-Woo Kim #include "drmP.h" 18d8408326SSeung-Woo Kim 19d8408326SSeung-Woo Kim #include "regs-mixer.h" 20d8408326SSeung-Woo Kim #include "regs-vp.h" 21d8408326SSeung-Woo Kim 22d8408326SSeung-Woo Kim #include <linux/kernel.h> 23d8408326SSeung-Woo Kim #include <linux/spinlock.h> 24d8408326SSeung-Woo Kim #include <linux/wait.h> 25d8408326SSeung-Woo Kim #include <linux/i2c.h> 26d8408326SSeung-Woo Kim #include <linux/module.h> 27d8408326SSeung-Woo Kim #include <linux/platform_device.h> 28d8408326SSeung-Woo Kim #include <linux/interrupt.h> 29d8408326SSeung-Woo Kim #include <linux/irq.h> 30d8408326SSeung-Woo Kim #include <linux/delay.h> 31d8408326SSeung-Woo Kim #include <linux/pm_runtime.h> 32d8408326SSeung-Woo Kim #include <linux/clk.h> 33d8408326SSeung-Woo Kim #include <linux/regulator/consumer.h> 34d8408326SSeung-Woo Kim 35d8408326SSeung-Woo Kim #include <drm/exynos_drm.h> 36d8408326SSeung-Woo Kim 37d8408326SSeung-Woo Kim #include "exynos_drm_drv.h" 38d8408326SSeung-Woo Kim #include "exynos_drm_hdmi.h" 3922b21ae6SJoonyoung Shim 40d8408326SSeung-Woo Kim #define get_mixer_context(dev) platform_get_drvdata(to_platform_device(dev)) 41d8408326SSeung-Woo Kim 4222b21ae6SJoonyoung Shim struct hdmi_win_data { 4322b21ae6SJoonyoung Shim dma_addr_t dma_addr; 4422b21ae6SJoonyoung Shim void __iomem *vaddr; 4522b21ae6SJoonyoung Shim dma_addr_t chroma_dma_addr; 4622b21ae6SJoonyoung Shim void __iomem *chroma_vaddr; 4722b21ae6SJoonyoung Shim uint32_t pixel_format; 4822b21ae6SJoonyoung Shim unsigned int bpp; 4922b21ae6SJoonyoung Shim unsigned int crtc_x; 5022b21ae6SJoonyoung Shim unsigned int crtc_y; 5122b21ae6SJoonyoung Shim unsigned int crtc_width; 5222b21ae6SJoonyoung Shim unsigned int crtc_height; 5322b21ae6SJoonyoung Shim unsigned int fb_x; 5422b21ae6SJoonyoung Shim unsigned int fb_y; 5522b21ae6SJoonyoung Shim unsigned int fb_width; 5622b21ae6SJoonyoung Shim unsigned int fb_height; 578dcb96b6SSeung-Woo Kim unsigned int src_width; 588dcb96b6SSeung-Woo Kim unsigned int src_height; 5922b21ae6SJoonyoung Shim unsigned int mode_width; 6022b21ae6SJoonyoung Shim unsigned int mode_height; 6122b21ae6SJoonyoung Shim unsigned int scan_flags; 6222b21ae6SJoonyoung Shim }; 6322b21ae6SJoonyoung Shim 6422b21ae6SJoonyoung Shim struct mixer_resources { 6522b21ae6SJoonyoung Shim int irq; 6622b21ae6SJoonyoung Shim void __iomem *mixer_regs; 6722b21ae6SJoonyoung Shim void __iomem *vp_regs; 6822b21ae6SJoonyoung Shim spinlock_t reg_slock; 6922b21ae6SJoonyoung Shim struct clk *mixer; 7022b21ae6SJoonyoung Shim struct clk *vp; 7122b21ae6SJoonyoung Shim struct clk *sclk_mixer; 7222b21ae6SJoonyoung Shim struct clk *sclk_hdmi; 7322b21ae6SJoonyoung Shim struct clk *sclk_dac; 7422b21ae6SJoonyoung Shim }; 7522b21ae6SJoonyoung Shim 76*1e123441SRahul Sharma enum mixer_version_id { 77*1e123441SRahul Sharma MXR_VER_0_0_0_16, 78*1e123441SRahul Sharma MXR_VER_16_0_33_0, 79*1e123441SRahul Sharma }; 80*1e123441SRahul Sharma 8122b21ae6SJoonyoung Shim struct mixer_context { 82cf8fc4f1SJoonyoung Shim struct device *dev; 8322b21ae6SJoonyoung Shim int pipe; 8422b21ae6SJoonyoung Shim bool interlace; 85cf8fc4f1SJoonyoung Shim bool powered; 86cf8fc4f1SJoonyoung Shim u32 int_en; 8722b21ae6SJoonyoung Shim 88cf8fc4f1SJoonyoung Shim struct mutex mixer_mutex; 8922b21ae6SJoonyoung Shim struct mixer_resources mixer_res; 90a634dd54SJoonyoung Shim struct hdmi_win_data win_data[MIXER_WIN_NR]; 91*1e123441SRahul Sharma enum mixer_version_id mxr_ver; 92*1e123441SRahul Sharma }; 93*1e123441SRahul Sharma 94*1e123441SRahul Sharma struct mixer_drv_data { 95*1e123441SRahul Sharma enum mixer_version_id version; 9622b21ae6SJoonyoung Shim }; 9722b21ae6SJoonyoung Shim 98d8408326SSeung-Woo Kim static const u8 filter_y_horiz_tap8[] = { 99d8408326SSeung-Woo Kim 0, -1, -1, -1, -1, -1, -1, -1, 100d8408326SSeung-Woo Kim -1, -1, -1, -1, -1, 0, 0, 0, 101d8408326SSeung-Woo Kim 0, 2, 4, 5, 6, 6, 6, 6, 102d8408326SSeung-Woo Kim 6, 5, 5, 4, 3, 2, 1, 1, 103d8408326SSeung-Woo Kim 0, -6, -12, -16, -18, -20, -21, -20, 104d8408326SSeung-Woo Kim -20, -18, -16, -13, -10, -8, -5, -2, 105d8408326SSeung-Woo Kim 127, 126, 125, 121, 114, 107, 99, 89, 106d8408326SSeung-Woo Kim 79, 68, 57, 46, 35, 25, 16, 8, 107d8408326SSeung-Woo Kim }; 108d8408326SSeung-Woo Kim 109d8408326SSeung-Woo Kim static const u8 filter_y_vert_tap4[] = { 110d8408326SSeung-Woo Kim 0, -3, -6, -8, -8, -8, -8, -7, 111d8408326SSeung-Woo Kim -6, -5, -4, -3, -2, -1, -1, 0, 112d8408326SSeung-Woo Kim 127, 126, 124, 118, 111, 102, 92, 81, 113d8408326SSeung-Woo Kim 70, 59, 48, 37, 27, 19, 11, 5, 114d8408326SSeung-Woo Kim 0, 5, 11, 19, 27, 37, 48, 59, 115d8408326SSeung-Woo Kim 70, 81, 92, 102, 111, 118, 124, 126, 116d8408326SSeung-Woo Kim 0, 0, -1, -1, -2, -3, -4, -5, 117d8408326SSeung-Woo Kim -6, -7, -8, -8, -8, -8, -6, -3, 118d8408326SSeung-Woo Kim }; 119d8408326SSeung-Woo Kim 120d8408326SSeung-Woo Kim static const u8 filter_cr_horiz_tap4[] = { 121d8408326SSeung-Woo Kim 0, -3, -6, -8, -8, -8, -8, -7, 122d8408326SSeung-Woo Kim -6, -5, -4, -3, -2, -1, -1, 0, 123d8408326SSeung-Woo Kim 127, 126, 124, 118, 111, 102, 92, 81, 124d8408326SSeung-Woo Kim 70, 59, 48, 37, 27, 19, 11, 5, 125d8408326SSeung-Woo Kim }; 126d8408326SSeung-Woo Kim 127d8408326SSeung-Woo Kim static inline u32 vp_reg_read(struct mixer_resources *res, u32 reg_id) 128d8408326SSeung-Woo Kim { 129d8408326SSeung-Woo Kim return readl(res->vp_regs + reg_id); 130d8408326SSeung-Woo Kim } 131d8408326SSeung-Woo Kim 132d8408326SSeung-Woo Kim static inline void vp_reg_write(struct mixer_resources *res, u32 reg_id, 133d8408326SSeung-Woo Kim u32 val) 134d8408326SSeung-Woo Kim { 135d8408326SSeung-Woo Kim writel(val, res->vp_regs + reg_id); 136d8408326SSeung-Woo Kim } 137d8408326SSeung-Woo Kim 138d8408326SSeung-Woo Kim static inline void vp_reg_writemask(struct mixer_resources *res, u32 reg_id, 139d8408326SSeung-Woo Kim u32 val, u32 mask) 140d8408326SSeung-Woo Kim { 141d8408326SSeung-Woo Kim u32 old = vp_reg_read(res, reg_id); 142d8408326SSeung-Woo Kim 143d8408326SSeung-Woo Kim val = (val & mask) | (old & ~mask); 144d8408326SSeung-Woo Kim writel(val, res->vp_regs + reg_id); 145d8408326SSeung-Woo Kim } 146d8408326SSeung-Woo Kim 147d8408326SSeung-Woo Kim static inline u32 mixer_reg_read(struct mixer_resources *res, u32 reg_id) 148d8408326SSeung-Woo Kim { 149d8408326SSeung-Woo Kim return readl(res->mixer_regs + reg_id); 150d8408326SSeung-Woo Kim } 151d8408326SSeung-Woo Kim 152d8408326SSeung-Woo Kim static inline void mixer_reg_write(struct mixer_resources *res, u32 reg_id, 153d8408326SSeung-Woo Kim u32 val) 154d8408326SSeung-Woo Kim { 155d8408326SSeung-Woo Kim writel(val, res->mixer_regs + reg_id); 156d8408326SSeung-Woo Kim } 157d8408326SSeung-Woo Kim 158d8408326SSeung-Woo Kim static inline void mixer_reg_writemask(struct mixer_resources *res, 159d8408326SSeung-Woo Kim u32 reg_id, u32 val, u32 mask) 160d8408326SSeung-Woo Kim { 161d8408326SSeung-Woo Kim u32 old = mixer_reg_read(res, reg_id); 162d8408326SSeung-Woo Kim 163d8408326SSeung-Woo Kim val = (val & mask) | (old & ~mask); 164d8408326SSeung-Woo Kim writel(val, res->mixer_regs + reg_id); 165d8408326SSeung-Woo Kim } 166d8408326SSeung-Woo Kim 167d8408326SSeung-Woo Kim static void mixer_regs_dump(struct mixer_context *ctx) 168d8408326SSeung-Woo Kim { 169d8408326SSeung-Woo Kim #define DUMPREG(reg_id) \ 170d8408326SSeung-Woo Kim do { \ 171d8408326SSeung-Woo Kim DRM_DEBUG_KMS(#reg_id " = %08x\n", \ 172d8408326SSeung-Woo Kim (u32)readl(ctx->mixer_res.mixer_regs + reg_id)); \ 173d8408326SSeung-Woo Kim } while (0) 174d8408326SSeung-Woo Kim 175d8408326SSeung-Woo Kim DUMPREG(MXR_STATUS); 176d8408326SSeung-Woo Kim DUMPREG(MXR_CFG); 177d8408326SSeung-Woo Kim DUMPREG(MXR_INT_EN); 178d8408326SSeung-Woo Kim DUMPREG(MXR_INT_STATUS); 179d8408326SSeung-Woo Kim 180d8408326SSeung-Woo Kim DUMPREG(MXR_LAYER_CFG); 181d8408326SSeung-Woo Kim DUMPREG(MXR_VIDEO_CFG); 182d8408326SSeung-Woo Kim 183d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_CFG); 184d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_BASE); 185d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_SPAN); 186d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_WH); 187d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_SXY); 188d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC0_DXY); 189d8408326SSeung-Woo Kim 190d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_CFG); 191d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_BASE); 192d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_SPAN); 193d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_WH); 194d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_SXY); 195d8408326SSeung-Woo Kim DUMPREG(MXR_GRAPHIC1_DXY); 196d8408326SSeung-Woo Kim #undef DUMPREG 197d8408326SSeung-Woo Kim } 198d8408326SSeung-Woo Kim 199d8408326SSeung-Woo Kim static void vp_regs_dump(struct mixer_context *ctx) 200d8408326SSeung-Woo Kim { 201d8408326SSeung-Woo Kim #define DUMPREG(reg_id) \ 202d8408326SSeung-Woo Kim do { \ 203d8408326SSeung-Woo Kim DRM_DEBUG_KMS(#reg_id " = %08x\n", \ 204d8408326SSeung-Woo Kim (u32) readl(ctx->mixer_res.vp_regs + reg_id)); \ 205d8408326SSeung-Woo Kim } while (0) 206d8408326SSeung-Woo Kim 207d8408326SSeung-Woo Kim DUMPREG(VP_ENABLE); 208d8408326SSeung-Woo Kim DUMPREG(VP_SRESET); 209d8408326SSeung-Woo Kim DUMPREG(VP_SHADOW_UPDATE); 210d8408326SSeung-Woo Kim DUMPREG(VP_FIELD_ID); 211d8408326SSeung-Woo Kim DUMPREG(VP_MODE); 212d8408326SSeung-Woo Kim DUMPREG(VP_IMG_SIZE_Y); 213d8408326SSeung-Woo Kim DUMPREG(VP_IMG_SIZE_C); 214d8408326SSeung-Woo Kim DUMPREG(VP_PER_RATE_CTRL); 215d8408326SSeung-Woo Kim DUMPREG(VP_TOP_Y_PTR); 216d8408326SSeung-Woo Kim DUMPREG(VP_BOT_Y_PTR); 217d8408326SSeung-Woo Kim DUMPREG(VP_TOP_C_PTR); 218d8408326SSeung-Woo Kim DUMPREG(VP_BOT_C_PTR); 219d8408326SSeung-Woo Kim DUMPREG(VP_ENDIAN_MODE); 220d8408326SSeung-Woo Kim DUMPREG(VP_SRC_H_POSITION); 221d8408326SSeung-Woo Kim DUMPREG(VP_SRC_V_POSITION); 222d8408326SSeung-Woo Kim DUMPREG(VP_SRC_WIDTH); 223d8408326SSeung-Woo Kim DUMPREG(VP_SRC_HEIGHT); 224d8408326SSeung-Woo Kim DUMPREG(VP_DST_H_POSITION); 225d8408326SSeung-Woo Kim DUMPREG(VP_DST_V_POSITION); 226d8408326SSeung-Woo Kim DUMPREG(VP_DST_WIDTH); 227d8408326SSeung-Woo Kim DUMPREG(VP_DST_HEIGHT); 228d8408326SSeung-Woo Kim DUMPREG(VP_H_RATIO); 229d8408326SSeung-Woo Kim DUMPREG(VP_V_RATIO); 230d8408326SSeung-Woo Kim 231d8408326SSeung-Woo Kim #undef DUMPREG 232d8408326SSeung-Woo Kim } 233d8408326SSeung-Woo Kim 234d8408326SSeung-Woo Kim static inline void vp_filter_set(struct mixer_resources *res, 235d8408326SSeung-Woo Kim int reg_id, const u8 *data, unsigned int size) 236d8408326SSeung-Woo Kim { 237d8408326SSeung-Woo Kim /* assure 4-byte align */ 238d8408326SSeung-Woo Kim BUG_ON(size & 3); 239d8408326SSeung-Woo Kim for (; size; size -= 4, reg_id += 4, data += 4) { 240d8408326SSeung-Woo Kim u32 val = (data[0] << 24) | (data[1] << 16) | 241d8408326SSeung-Woo Kim (data[2] << 8) | data[3]; 242d8408326SSeung-Woo Kim vp_reg_write(res, reg_id, val); 243d8408326SSeung-Woo Kim } 244d8408326SSeung-Woo Kim } 245d8408326SSeung-Woo Kim 246d8408326SSeung-Woo Kim static void vp_default_filter(struct mixer_resources *res) 247d8408326SSeung-Woo Kim { 248d8408326SSeung-Woo Kim vp_filter_set(res, VP_POLY8_Y0_LL, 249e25e1b66SSachin Kamat filter_y_horiz_tap8, sizeof(filter_y_horiz_tap8)); 250d8408326SSeung-Woo Kim vp_filter_set(res, VP_POLY4_Y0_LL, 251e25e1b66SSachin Kamat filter_y_vert_tap4, sizeof(filter_y_vert_tap4)); 252d8408326SSeung-Woo Kim vp_filter_set(res, VP_POLY4_C0_LL, 253e25e1b66SSachin Kamat filter_cr_horiz_tap4, sizeof(filter_cr_horiz_tap4)); 254d8408326SSeung-Woo Kim } 255d8408326SSeung-Woo Kim 256d8408326SSeung-Woo Kim static void mixer_vsync_set_update(struct mixer_context *ctx, bool enable) 257d8408326SSeung-Woo Kim { 258d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 259d8408326SSeung-Woo Kim 260d8408326SSeung-Woo Kim /* block update on vsync */ 261d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_STATUS, enable ? 262d8408326SSeung-Woo Kim MXR_STATUS_SYNC_ENABLE : 0, MXR_STATUS_SYNC_ENABLE); 263d8408326SSeung-Woo Kim 264d8408326SSeung-Woo Kim vp_reg_write(res, VP_SHADOW_UPDATE, enable ? 265d8408326SSeung-Woo Kim VP_SHADOW_UPDATE_ENABLE : 0); 266d8408326SSeung-Woo Kim } 267d8408326SSeung-Woo Kim 268d8408326SSeung-Woo Kim static void mixer_cfg_scan(struct mixer_context *ctx, unsigned int height) 269d8408326SSeung-Woo Kim { 270d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 271d8408326SSeung-Woo Kim u32 val; 272d8408326SSeung-Woo Kim 273d8408326SSeung-Woo Kim /* choosing between interlace and progressive mode */ 274d8408326SSeung-Woo Kim val = (ctx->interlace ? MXR_CFG_SCAN_INTERLACE : 275d8408326SSeung-Woo Kim MXR_CFG_SCAN_PROGRASSIVE); 276d8408326SSeung-Woo Kim 277d8408326SSeung-Woo Kim /* choosing between porper HD and SD mode */ 278d8408326SSeung-Woo Kim if (height == 480) 279d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_NTSC | MXR_CFG_SCAN_SD; 280d8408326SSeung-Woo Kim else if (height == 576) 281d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_PAL | MXR_CFG_SCAN_SD; 282d8408326SSeung-Woo Kim else if (height == 720) 283d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD; 284d8408326SSeung-Woo Kim else if (height == 1080) 285d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_HD_1080 | MXR_CFG_SCAN_HD; 286d8408326SSeung-Woo Kim else 287d8408326SSeung-Woo Kim val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD; 288d8408326SSeung-Woo Kim 289d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_SCAN_MASK); 290d8408326SSeung-Woo Kim } 291d8408326SSeung-Woo Kim 292d8408326SSeung-Woo Kim static void mixer_cfg_rgb_fmt(struct mixer_context *ctx, unsigned int height) 293d8408326SSeung-Woo Kim { 294d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 295d8408326SSeung-Woo Kim u32 val; 296d8408326SSeung-Woo Kim 297d8408326SSeung-Woo Kim if (height == 480) { 298d8408326SSeung-Woo Kim val = MXR_CFG_RGB601_0_255; 299d8408326SSeung-Woo Kim } else if (height == 576) { 300d8408326SSeung-Woo Kim val = MXR_CFG_RGB601_0_255; 301d8408326SSeung-Woo Kim } else if (height == 720) { 302d8408326SSeung-Woo Kim val = MXR_CFG_RGB709_16_235; 303d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_Y, 304d8408326SSeung-Woo Kim (1 << 30) | (94 << 20) | (314 << 10) | 305d8408326SSeung-Woo Kim (32 << 0)); 306d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CB, 307d8408326SSeung-Woo Kim (972 << 20) | (851 << 10) | (225 << 0)); 308d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CR, 309d8408326SSeung-Woo Kim (225 << 20) | (820 << 10) | (1004 << 0)); 310d8408326SSeung-Woo Kim } else if (height == 1080) { 311d8408326SSeung-Woo Kim val = MXR_CFG_RGB709_16_235; 312d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_Y, 313d8408326SSeung-Woo Kim (1 << 30) | (94 << 20) | (314 << 10) | 314d8408326SSeung-Woo Kim (32 << 0)); 315d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CB, 316d8408326SSeung-Woo Kim (972 << 20) | (851 << 10) | (225 << 0)); 317d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CR, 318d8408326SSeung-Woo Kim (225 << 20) | (820 << 10) | (1004 << 0)); 319d8408326SSeung-Woo Kim } else { 320d8408326SSeung-Woo Kim val = MXR_CFG_RGB709_16_235; 321d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_Y, 322d8408326SSeung-Woo Kim (1 << 30) | (94 << 20) | (314 << 10) | 323d8408326SSeung-Woo Kim (32 << 0)); 324d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CB, 325d8408326SSeung-Woo Kim (972 << 20) | (851 << 10) | (225 << 0)); 326d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_CM_COEFF_CR, 327d8408326SSeung-Woo Kim (225 << 20) | (820 << 10) | (1004 << 0)); 328d8408326SSeung-Woo Kim } 329d8408326SSeung-Woo Kim 330d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_RGB_FMT_MASK); 331d8408326SSeung-Woo Kim } 332d8408326SSeung-Woo Kim 333d8408326SSeung-Woo Kim static void mixer_cfg_layer(struct mixer_context *ctx, int win, bool enable) 334d8408326SSeung-Woo Kim { 335d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 336d8408326SSeung-Woo Kim u32 val = enable ? ~0 : 0; 337d8408326SSeung-Woo Kim 338d8408326SSeung-Woo Kim switch (win) { 339d8408326SSeung-Woo Kim case 0: 340d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP0_ENABLE); 341d8408326SSeung-Woo Kim break; 342d8408326SSeung-Woo Kim case 1: 343d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP1_ENABLE); 344d8408326SSeung-Woo Kim break; 345d8408326SSeung-Woo Kim case 2: 346d8408326SSeung-Woo Kim vp_reg_writemask(res, VP_ENABLE, val, VP_ENABLE_ON); 347d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_VP_ENABLE); 348d8408326SSeung-Woo Kim break; 349d8408326SSeung-Woo Kim } 350d8408326SSeung-Woo Kim } 351d8408326SSeung-Woo Kim 352d8408326SSeung-Woo Kim static void mixer_run(struct mixer_context *ctx) 353d8408326SSeung-Woo Kim { 354d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 355d8408326SSeung-Woo Kim 356d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_STATUS, ~0, MXR_STATUS_REG_RUN); 357d8408326SSeung-Woo Kim 358d8408326SSeung-Woo Kim mixer_regs_dump(ctx); 359d8408326SSeung-Woo Kim } 360d8408326SSeung-Woo Kim 361d8408326SSeung-Woo Kim static void vp_video_buffer(struct mixer_context *ctx, int win) 362d8408326SSeung-Woo Kim { 363d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 364d8408326SSeung-Woo Kim unsigned long flags; 365d8408326SSeung-Woo Kim struct hdmi_win_data *win_data; 366d8408326SSeung-Woo Kim unsigned int x_ratio, y_ratio; 367d8408326SSeung-Woo Kim unsigned int buf_num; 368d8408326SSeung-Woo Kim dma_addr_t luma_addr[2], chroma_addr[2]; 369d8408326SSeung-Woo Kim bool tiled_mode = false; 370d8408326SSeung-Woo Kim bool crcb_mode = false; 371d8408326SSeung-Woo Kim u32 val; 372d8408326SSeung-Woo Kim 373d8408326SSeung-Woo Kim win_data = &ctx->win_data[win]; 374d8408326SSeung-Woo Kim 375d8408326SSeung-Woo Kim switch (win_data->pixel_format) { 376d8408326SSeung-Woo Kim case DRM_FORMAT_NV12MT: 377d8408326SSeung-Woo Kim tiled_mode = true; 378363b06aaSVille Syrjälä case DRM_FORMAT_NV12: 379d8408326SSeung-Woo Kim crcb_mode = false; 380d8408326SSeung-Woo Kim buf_num = 2; 381d8408326SSeung-Woo Kim break; 382d8408326SSeung-Woo Kim /* TODO: single buffer format NV12, NV21 */ 383d8408326SSeung-Woo Kim default: 384d8408326SSeung-Woo Kim /* ignore pixel format at disable time */ 385d8408326SSeung-Woo Kim if (!win_data->dma_addr) 386d8408326SSeung-Woo Kim break; 387d8408326SSeung-Woo Kim 388d8408326SSeung-Woo Kim DRM_ERROR("pixel format for vp is wrong [%d].\n", 389d8408326SSeung-Woo Kim win_data->pixel_format); 390d8408326SSeung-Woo Kim return; 391d8408326SSeung-Woo Kim } 392d8408326SSeung-Woo Kim 393d8408326SSeung-Woo Kim /* scaling feature: (src << 16) / dst */ 3948dcb96b6SSeung-Woo Kim x_ratio = (win_data->src_width << 16) / win_data->crtc_width; 3958dcb96b6SSeung-Woo Kim y_ratio = (win_data->src_height << 16) / win_data->crtc_height; 396d8408326SSeung-Woo Kim 397d8408326SSeung-Woo Kim if (buf_num == 2) { 398d8408326SSeung-Woo Kim luma_addr[0] = win_data->dma_addr; 399d8408326SSeung-Woo Kim chroma_addr[0] = win_data->chroma_dma_addr; 400d8408326SSeung-Woo Kim } else { 401d8408326SSeung-Woo Kim luma_addr[0] = win_data->dma_addr; 402d8408326SSeung-Woo Kim chroma_addr[0] = win_data->dma_addr 4038dcb96b6SSeung-Woo Kim + (win_data->fb_width * win_data->fb_height); 404d8408326SSeung-Woo Kim } 405d8408326SSeung-Woo Kim 406d8408326SSeung-Woo Kim if (win_data->scan_flags & DRM_MODE_FLAG_INTERLACE) { 407d8408326SSeung-Woo Kim ctx->interlace = true; 408d8408326SSeung-Woo Kim if (tiled_mode) { 409d8408326SSeung-Woo Kim luma_addr[1] = luma_addr[0] + 0x40; 410d8408326SSeung-Woo Kim chroma_addr[1] = chroma_addr[0] + 0x40; 411d8408326SSeung-Woo Kim } else { 4128dcb96b6SSeung-Woo Kim luma_addr[1] = luma_addr[0] + win_data->fb_width; 4138dcb96b6SSeung-Woo Kim chroma_addr[1] = chroma_addr[0] + win_data->fb_width; 414d8408326SSeung-Woo Kim } 415d8408326SSeung-Woo Kim } else { 416d8408326SSeung-Woo Kim ctx->interlace = false; 417d8408326SSeung-Woo Kim luma_addr[1] = 0; 418d8408326SSeung-Woo Kim chroma_addr[1] = 0; 419d8408326SSeung-Woo Kim } 420d8408326SSeung-Woo Kim 421d8408326SSeung-Woo Kim spin_lock_irqsave(&res->reg_slock, flags); 422d8408326SSeung-Woo Kim mixer_vsync_set_update(ctx, false); 423d8408326SSeung-Woo Kim 424d8408326SSeung-Woo Kim /* interlace or progressive scan mode */ 425d8408326SSeung-Woo Kim val = (ctx->interlace ? ~0 : 0); 426d8408326SSeung-Woo Kim vp_reg_writemask(res, VP_MODE, val, VP_MODE_LINE_SKIP); 427d8408326SSeung-Woo Kim 428d8408326SSeung-Woo Kim /* setup format */ 429d8408326SSeung-Woo Kim val = (crcb_mode ? VP_MODE_NV21 : VP_MODE_NV12); 430d8408326SSeung-Woo Kim val |= (tiled_mode ? VP_MODE_MEM_TILED : VP_MODE_MEM_LINEAR); 431d8408326SSeung-Woo Kim vp_reg_writemask(res, VP_MODE, val, VP_MODE_FMT_MASK); 432d8408326SSeung-Woo Kim 433d8408326SSeung-Woo Kim /* setting size of input image */ 4348dcb96b6SSeung-Woo Kim vp_reg_write(res, VP_IMG_SIZE_Y, VP_IMG_HSIZE(win_data->fb_width) | 4358dcb96b6SSeung-Woo Kim VP_IMG_VSIZE(win_data->fb_height)); 436d8408326SSeung-Woo Kim /* chroma height has to reduced by 2 to avoid chroma distorions */ 4378dcb96b6SSeung-Woo Kim vp_reg_write(res, VP_IMG_SIZE_C, VP_IMG_HSIZE(win_data->fb_width) | 4388dcb96b6SSeung-Woo Kim VP_IMG_VSIZE(win_data->fb_height / 2)); 439d8408326SSeung-Woo Kim 4408dcb96b6SSeung-Woo Kim vp_reg_write(res, VP_SRC_WIDTH, win_data->src_width); 4418dcb96b6SSeung-Woo Kim vp_reg_write(res, VP_SRC_HEIGHT, win_data->src_height); 442d8408326SSeung-Woo Kim vp_reg_write(res, VP_SRC_H_POSITION, 4438dcb96b6SSeung-Woo Kim VP_SRC_H_POSITION_VAL(win_data->fb_x)); 4448dcb96b6SSeung-Woo Kim vp_reg_write(res, VP_SRC_V_POSITION, win_data->fb_y); 445d8408326SSeung-Woo Kim 4468dcb96b6SSeung-Woo Kim vp_reg_write(res, VP_DST_WIDTH, win_data->crtc_width); 4478dcb96b6SSeung-Woo Kim vp_reg_write(res, VP_DST_H_POSITION, win_data->crtc_x); 448d8408326SSeung-Woo Kim if (ctx->interlace) { 4498dcb96b6SSeung-Woo Kim vp_reg_write(res, VP_DST_HEIGHT, win_data->crtc_height / 2); 4508dcb96b6SSeung-Woo Kim vp_reg_write(res, VP_DST_V_POSITION, win_data->crtc_y / 2); 451d8408326SSeung-Woo Kim } else { 4528dcb96b6SSeung-Woo Kim vp_reg_write(res, VP_DST_HEIGHT, win_data->crtc_height); 4538dcb96b6SSeung-Woo Kim vp_reg_write(res, VP_DST_V_POSITION, win_data->crtc_y); 454d8408326SSeung-Woo Kim } 455d8408326SSeung-Woo Kim 456d8408326SSeung-Woo Kim vp_reg_write(res, VP_H_RATIO, x_ratio); 457d8408326SSeung-Woo Kim vp_reg_write(res, VP_V_RATIO, y_ratio); 458d8408326SSeung-Woo Kim 459d8408326SSeung-Woo Kim vp_reg_write(res, VP_ENDIAN_MODE, VP_ENDIAN_MODE_LITTLE); 460d8408326SSeung-Woo Kim 461d8408326SSeung-Woo Kim /* set buffer address to vp */ 462d8408326SSeung-Woo Kim vp_reg_write(res, VP_TOP_Y_PTR, luma_addr[0]); 463d8408326SSeung-Woo Kim vp_reg_write(res, VP_BOT_Y_PTR, luma_addr[1]); 464d8408326SSeung-Woo Kim vp_reg_write(res, VP_TOP_C_PTR, chroma_addr[0]); 465d8408326SSeung-Woo Kim vp_reg_write(res, VP_BOT_C_PTR, chroma_addr[1]); 466d8408326SSeung-Woo Kim 4678dcb96b6SSeung-Woo Kim mixer_cfg_scan(ctx, win_data->mode_height); 4688dcb96b6SSeung-Woo Kim mixer_cfg_rgb_fmt(ctx, win_data->mode_height); 469d8408326SSeung-Woo Kim mixer_cfg_layer(ctx, win, true); 470d8408326SSeung-Woo Kim mixer_run(ctx); 471d8408326SSeung-Woo Kim 472d8408326SSeung-Woo Kim mixer_vsync_set_update(ctx, true); 473d8408326SSeung-Woo Kim spin_unlock_irqrestore(&res->reg_slock, flags); 474d8408326SSeung-Woo Kim 475d8408326SSeung-Woo Kim vp_regs_dump(ctx); 476d8408326SSeung-Woo Kim } 477d8408326SSeung-Woo Kim 478d8408326SSeung-Woo Kim static void mixer_graph_buffer(struct mixer_context *ctx, int win) 479d8408326SSeung-Woo Kim { 480d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 481d8408326SSeung-Woo Kim unsigned long flags; 482d8408326SSeung-Woo Kim struct hdmi_win_data *win_data; 483d8408326SSeung-Woo Kim unsigned int x_ratio, y_ratio; 484d8408326SSeung-Woo Kim unsigned int src_x_offset, src_y_offset, dst_x_offset, dst_y_offset; 485d8408326SSeung-Woo Kim dma_addr_t dma_addr; 486d8408326SSeung-Woo Kim unsigned int fmt; 487d8408326SSeung-Woo Kim u32 val; 488d8408326SSeung-Woo Kim 489d8408326SSeung-Woo Kim win_data = &ctx->win_data[win]; 490d8408326SSeung-Woo Kim 491d8408326SSeung-Woo Kim #define RGB565 4 492d8408326SSeung-Woo Kim #define ARGB1555 5 493d8408326SSeung-Woo Kim #define ARGB4444 6 494d8408326SSeung-Woo Kim #define ARGB8888 7 495d8408326SSeung-Woo Kim 496d8408326SSeung-Woo Kim switch (win_data->bpp) { 497d8408326SSeung-Woo Kim case 16: 498d8408326SSeung-Woo Kim fmt = ARGB4444; 499d8408326SSeung-Woo Kim break; 500d8408326SSeung-Woo Kim case 32: 501d8408326SSeung-Woo Kim fmt = ARGB8888; 502d8408326SSeung-Woo Kim break; 503d8408326SSeung-Woo Kim default: 504d8408326SSeung-Woo Kim fmt = ARGB8888; 505d8408326SSeung-Woo Kim } 506d8408326SSeung-Woo Kim 507d8408326SSeung-Woo Kim /* 2x scaling feature */ 508d8408326SSeung-Woo Kim x_ratio = 0; 509d8408326SSeung-Woo Kim y_ratio = 0; 510d8408326SSeung-Woo Kim 511d8408326SSeung-Woo Kim dst_x_offset = win_data->crtc_x; 512d8408326SSeung-Woo Kim dst_y_offset = win_data->crtc_y; 513d8408326SSeung-Woo Kim 514d8408326SSeung-Woo Kim /* converting dma address base and source offset */ 5158dcb96b6SSeung-Woo Kim dma_addr = win_data->dma_addr 5168dcb96b6SSeung-Woo Kim + (win_data->fb_x * win_data->bpp >> 3) 5178dcb96b6SSeung-Woo Kim + (win_data->fb_y * win_data->fb_width * win_data->bpp >> 3); 518d8408326SSeung-Woo Kim src_x_offset = 0; 519d8408326SSeung-Woo Kim src_y_offset = 0; 520d8408326SSeung-Woo Kim 521d8408326SSeung-Woo Kim if (win_data->scan_flags & DRM_MODE_FLAG_INTERLACE) 522d8408326SSeung-Woo Kim ctx->interlace = true; 523d8408326SSeung-Woo Kim else 524d8408326SSeung-Woo Kim ctx->interlace = false; 525d8408326SSeung-Woo Kim 526d8408326SSeung-Woo Kim spin_lock_irqsave(&res->reg_slock, flags); 527d8408326SSeung-Woo Kim mixer_vsync_set_update(ctx, false); 528d8408326SSeung-Woo Kim 529d8408326SSeung-Woo Kim /* setup format */ 530d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_GRAPHIC_CFG(win), 531d8408326SSeung-Woo Kim MXR_GRP_CFG_FORMAT_VAL(fmt), MXR_GRP_CFG_FORMAT_MASK); 532d8408326SSeung-Woo Kim 533d8408326SSeung-Woo Kim /* setup geometry */ 5348dcb96b6SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_SPAN(win), win_data->fb_width); 535d8408326SSeung-Woo Kim 5368dcb96b6SSeung-Woo Kim val = MXR_GRP_WH_WIDTH(win_data->crtc_width); 5378dcb96b6SSeung-Woo Kim val |= MXR_GRP_WH_HEIGHT(win_data->crtc_height); 538d8408326SSeung-Woo Kim val |= MXR_GRP_WH_H_SCALE(x_ratio); 539d8408326SSeung-Woo Kim val |= MXR_GRP_WH_V_SCALE(y_ratio); 540d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_WH(win), val); 541d8408326SSeung-Woo Kim 542d8408326SSeung-Woo Kim /* setup offsets in source image */ 543d8408326SSeung-Woo Kim val = MXR_GRP_SXY_SX(src_x_offset); 544d8408326SSeung-Woo Kim val |= MXR_GRP_SXY_SY(src_y_offset); 545d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_SXY(win), val); 546d8408326SSeung-Woo Kim 547d8408326SSeung-Woo Kim /* setup offsets in display image */ 548d8408326SSeung-Woo Kim val = MXR_GRP_DXY_DX(dst_x_offset); 549d8408326SSeung-Woo Kim val |= MXR_GRP_DXY_DY(dst_y_offset); 550d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_DXY(win), val); 551d8408326SSeung-Woo Kim 552d8408326SSeung-Woo Kim /* set buffer address to mixer */ 553d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_GRAPHIC_BASE(win), dma_addr); 554d8408326SSeung-Woo Kim 5558dcb96b6SSeung-Woo Kim mixer_cfg_scan(ctx, win_data->mode_height); 5568dcb96b6SSeung-Woo Kim mixer_cfg_rgb_fmt(ctx, win_data->mode_height); 557d8408326SSeung-Woo Kim mixer_cfg_layer(ctx, win, true); 558d8408326SSeung-Woo Kim mixer_run(ctx); 559d8408326SSeung-Woo Kim 560d8408326SSeung-Woo Kim mixer_vsync_set_update(ctx, true); 561d8408326SSeung-Woo Kim spin_unlock_irqrestore(&res->reg_slock, flags); 562d8408326SSeung-Woo Kim } 563d8408326SSeung-Woo Kim 564d8408326SSeung-Woo Kim static void vp_win_reset(struct mixer_context *ctx) 565d8408326SSeung-Woo Kim { 566d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 567d8408326SSeung-Woo Kim int tries = 100; 568d8408326SSeung-Woo Kim 569d8408326SSeung-Woo Kim vp_reg_write(res, VP_SRESET, VP_SRESET_PROCESSING); 570d8408326SSeung-Woo Kim for (tries = 100; tries; --tries) { 571d8408326SSeung-Woo Kim /* waiting until VP_SRESET_PROCESSING is 0 */ 572d8408326SSeung-Woo Kim if (~vp_reg_read(res, VP_SRESET) & VP_SRESET_PROCESSING) 573d8408326SSeung-Woo Kim break; 574d8408326SSeung-Woo Kim mdelay(10); 575d8408326SSeung-Woo Kim } 576d8408326SSeung-Woo Kim WARN(tries == 0, "failed to reset Video Processor\n"); 577d8408326SSeung-Woo Kim } 578d8408326SSeung-Woo Kim 579cf8fc4f1SJoonyoung Shim static void mixer_win_reset(struct mixer_context *ctx) 580cf8fc4f1SJoonyoung Shim { 581cf8fc4f1SJoonyoung Shim struct mixer_resources *res = &ctx->mixer_res; 582cf8fc4f1SJoonyoung Shim unsigned long flags; 583cf8fc4f1SJoonyoung Shim u32 val; /* value stored to register */ 584cf8fc4f1SJoonyoung Shim 585cf8fc4f1SJoonyoung Shim spin_lock_irqsave(&res->reg_slock, flags); 586cf8fc4f1SJoonyoung Shim mixer_vsync_set_update(ctx, false); 587cf8fc4f1SJoonyoung Shim 588cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_CFG, MXR_CFG_DST_HDMI, MXR_CFG_DST_MASK); 589cf8fc4f1SJoonyoung Shim 590cf8fc4f1SJoonyoung Shim /* set output in RGB888 mode */ 591cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_CFG, MXR_CFG_OUT_RGB888, MXR_CFG_OUT_MASK); 592cf8fc4f1SJoonyoung Shim 593cf8fc4f1SJoonyoung Shim /* 16 beat burst in DMA */ 594cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_STATUS, MXR_STATUS_16_BURST, 595cf8fc4f1SJoonyoung Shim MXR_STATUS_BURST_MASK); 596cf8fc4f1SJoonyoung Shim 597cf8fc4f1SJoonyoung Shim /* setting default layer priority: layer1 > layer0 > video 598cf8fc4f1SJoonyoung Shim * because typical usage scenario would be 599cf8fc4f1SJoonyoung Shim * layer1 - OSD 600cf8fc4f1SJoonyoung Shim * layer0 - framebuffer 601cf8fc4f1SJoonyoung Shim * video - video overlay 602cf8fc4f1SJoonyoung Shim */ 603cf8fc4f1SJoonyoung Shim val = MXR_LAYER_CFG_GRP1_VAL(3); 604cf8fc4f1SJoonyoung Shim val |= MXR_LAYER_CFG_GRP0_VAL(2); 605cf8fc4f1SJoonyoung Shim val |= MXR_LAYER_CFG_VP_VAL(1); 606cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_LAYER_CFG, val); 607cf8fc4f1SJoonyoung Shim 608cf8fc4f1SJoonyoung Shim /* setting background color */ 609cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_BG_COLOR0, 0x008080); 610cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_BG_COLOR1, 0x008080); 611cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_BG_COLOR2, 0x008080); 612cf8fc4f1SJoonyoung Shim 613cf8fc4f1SJoonyoung Shim /* setting graphical layers */ 614cf8fc4f1SJoonyoung Shim val = MXR_GRP_CFG_COLOR_KEY_DISABLE; /* no blank key */ 615cf8fc4f1SJoonyoung Shim val |= MXR_GRP_CFG_WIN_BLEND_EN; 6165736603bSSeung-Woo Kim val |= MXR_GRP_CFG_BLEND_PRE_MUL; 6175736603bSSeung-Woo Kim val |= MXR_GRP_CFG_PIXEL_BLEND_EN; 618cf8fc4f1SJoonyoung Shim val |= MXR_GRP_CFG_ALPHA_VAL(0xff); /* non-transparent alpha */ 619cf8fc4f1SJoonyoung Shim 620cf8fc4f1SJoonyoung Shim /* the same configuration for both layers */ 621cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_GRAPHIC_CFG(0), val); 622cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_GRAPHIC_CFG(1), val); 623cf8fc4f1SJoonyoung Shim 6245736603bSSeung-Woo Kim /* setting video layers */ 6255736603bSSeung-Woo Kim val = MXR_GRP_CFG_ALPHA_VAL(0); 6265736603bSSeung-Woo Kim mixer_reg_write(res, MXR_VIDEO_CFG, val); 6275736603bSSeung-Woo Kim 628cf8fc4f1SJoonyoung Shim /* configuration of Video Processor Registers */ 629cf8fc4f1SJoonyoung Shim vp_win_reset(ctx); 630cf8fc4f1SJoonyoung Shim vp_default_filter(res); 631cf8fc4f1SJoonyoung Shim 632cf8fc4f1SJoonyoung Shim /* disable all layers */ 633cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP0_ENABLE); 634cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP1_ENABLE); 635cf8fc4f1SJoonyoung Shim mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_VP_ENABLE); 636cf8fc4f1SJoonyoung Shim 637cf8fc4f1SJoonyoung Shim mixer_vsync_set_update(ctx, true); 638cf8fc4f1SJoonyoung Shim spin_unlock_irqrestore(&res->reg_slock, flags); 639cf8fc4f1SJoonyoung Shim } 640cf8fc4f1SJoonyoung Shim 641cf8fc4f1SJoonyoung Shim static void mixer_poweron(struct mixer_context *ctx) 642cf8fc4f1SJoonyoung Shim { 643cf8fc4f1SJoonyoung Shim struct mixer_resources *res = &ctx->mixer_res; 644cf8fc4f1SJoonyoung Shim 645cf8fc4f1SJoonyoung Shim DRM_DEBUG_KMS("[%d] %s\n", __LINE__, __func__); 646cf8fc4f1SJoonyoung Shim 647cf8fc4f1SJoonyoung Shim mutex_lock(&ctx->mixer_mutex); 648cf8fc4f1SJoonyoung Shim if (ctx->powered) { 649cf8fc4f1SJoonyoung Shim mutex_unlock(&ctx->mixer_mutex); 650cf8fc4f1SJoonyoung Shim return; 651cf8fc4f1SJoonyoung Shim } 652cf8fc4f1SJoonyoung Shim ctx->powered = true; 653cf8fc4f1SJoonyoung Shim mutex_unlock(&ctx->mixer_mutex); 654cf8fc4f1SJoonyoung Shim 655cf8fc4f1SJoonyoung Shim pm_runtime_get_sync(ctx->dev); 656cf8fc4f1SJoonyoung Shim 657cf8fc4f1SJoonyoung Shim clk_enable(res->mixer); 658cf8fc4f1SJoonyoung Shim clk_enable(res->vp); 659cf8fc4f1SJoonyoung Shim clk_enable(res->sclk_mixer); 660cf8fc4f1SJoonyoung Shim 661cf8fc4f1SJoonyoung Shim mixer_reg_write(res, MXR_INT_EN, ctx->int_en); 662cf8fc4f1SJoonyoung Shim mixer_win_reset(ctx); 663cf8fc4f1SJoonyoung Shim } 664cf8fc4f1SJoonyoung Shim 665cf8fc4f1SJoonyoung Shim static void mixer_poweroff(struct mixer_context *ctx) 666cf8fc4f1SJoonyoung Shim { 667cf8fc4f1SJoonyoung Shim struct mixer_resources *res = &ctx->mixer_res; 668cf8fc4f1SJoonyoung Shim 669cf8fc4f1SJoonyoung Shim DRM_DEBUG_KMS("[%d] %s\n", __LINE__, __func__); 670cf8fc4f1SJoonyoung Shim 671cf8fc4f1SJoonyoung Shim mutex_lock(&ctx->mixer_mutex); 672cf8fc4f1SJoonyoung Shim if (!ctx->powered) 673cf8fc4f1SJoonyoung Shim goto out; 674cf8fc4f1SJoonyoung Shim mutex_unlock(&ctx->mixer_mutex); 675cf8fc4f1SJoonyoung Shim 676cf8fc4f1SJoonyoung Shim ctx->int_en = mixer_reg_read(res, MXR_INT_EN); 677cf8fc4f1SJoonyoung Shim 678cf8fc4f1SJoonyoung Shim clk_disable(res->mixer); 679cf8fc4f1SJoonyoung Shim clk_disable(res->vp); 680cf8fc4f1SJoonyoung Shim clk_disable(res->sclk_mixer); 681cf8fc4f1SJoonyoung Shim 682cf8fc4f1SJoonyoung Shim pm_runtime_put_sync(ctx->dev); 683cf8fc4f1SJoonyoung Shim 684cf8fc4f1SJoonyoung Shim mutex_lock(&ctx->mixer_mutex); 685cf8fc4f1SJoonyoung Shim ctx->powered = false; 686cf8fc4f1SJoonyoung Shim 687cf8fc4f1SJoonyoung Shim out: 688cf8fc4f1SJoonyoung Shim mutex_unlock(&ctx->mixer_mutex); 689cf8fc4f1SJoonyoung Shim } 690cf8fc4f1SJoonyoung Shim 691d8408326SSeung-Woo Kim static int mixer_enable_vblank(void *ctx, int pipe) 692d8408326SSeung-Woo Kim { 693d8408326SSeung-Woo Kim struct mixer_context *mixer_ctx = ctx; 694d8408326SSeung-Woo Kim struct mixer_resources *res = &mixer_ctx->mixer_res; 695d8408326SSeung-Woo Kim 696d8408326SSeung-Woo Kim DRM_DEBUG_KMS("[%d] %s\n", __LINE__, __func__); 697d8408326SSeung-Woo Kim 698d8408326SSeung-Woo Kim mixer_ctx->pipe = pipe; 699d8408326SSeung-Woo Kim 700d8408326SSeung-Woo Kim /* enable vsync interrupt */ 701d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_INT_EN, MXR_INT_EN_VSYNC, 702d8408326SSeung-Woo Kim MXR_INT_EN_VSYNC); 703d8408326SSeung-Woo Kim 704d8408326SSeung-Woo Kim return 0; 705d8408326SSeung-Woo Kim } 706d8408326SSeung-Woo Kim 707d8408326SSeung-Woo Kim static void mixer_disable_vblank(void *ctx) 708d8408326SSeung-Woo Kim { 709d8408326SSeung-Woo Kim struct mixer_context *mixer_ctx = ctx; 710d8408326SSeung-Woo Kim struct mixer_resources *res = &mixer_ctx->mixer_res; 711d8408326SSeung-Woo Kim 712d8408326SSeung-Woo Kim DRM_DEBUG_KMS("[%d] %s\n", __LINE__, __func__); 713d8408326SSeung-Woo Kim 714d8408326SSeung-Woo Kim /* disable vsync interrupt */ 715d8408326SSeung-Woo Kim mixer_reg_writemask(res, MXR_INT_EN, 0, MXR_INT_EN_VSYNC); 716d8408326SSeung-Woo Kim } 717d8408326SSeung-Woo Kim 718cf8fc4f1SJoonyoung Shim static void mixer_dpms(void *ctx, int mode) 719cf8fc4f1SJoonyoung Shim { 720cf8fc4f1SJoonyoung Shim struct mixer_context *mixer_ctx = ctx; 721cf8fc4f1SJoonyoung Shim 722cf8fc4f1SJoonyoung Shim DRM_DEBUG_KMS("[%d] %s\n", __LINE__, __func__); 723cf8fc4f1SJoonyoung Shim 724cf8fc4f1SJoonyoung Shim switch (mode) { 725cf8fc4f1SJoonyoung Shim case DRM_MODE_DPMS_ON: 726cf8fc4f1SJoonyoung Shim mixer_poweron(mixer_ctx); 727cf8fc4f1SJoonyoung Shim break; 728cf8fc4f1SJoonyoung Shim case DRM_MODE_DPMS_STANDBY: 729cf8fc4f1SJoonyoung Shim case DRM_MODE_DPMS_SUSPEND: 730cf8fc4f1SJoonyoung Shim case DRM_MODE_DPMS_OFF: 731cf8fc4f1SJoonyoung Shim mixer_poweroff(mixer_ctx); 732cf8fc4f1SJoonyoung Shim break; 733cf8fc4f1SJoonyoung Shim default: 734cf8fc4f1SJoonyoung Shim DRM_DEBUG_KMS("unknown dpms mode: %d\n", mode); 735cf8fc4f1SJoonyoung Shim break; 736cf8fc4f1SJoonyoung Shim } 737cf8fc4f1SJoonyoung Shim } 738cf8fc4f1SJoonyoung Shim 7393d05859fSInki Dae static void mixer_wait_for_vblank(void *ctx) 7403d05859fSInki Dae { 7413d05859fSInki Dae struct mixer_context *mixer_ctx = ctx; 7423d05859fSInki Dae struct mixer_resources *res = &mixer_ctx->mixer_res; 7433d05859fSInki Dae int ret; 7443d05859fSInki Dae 7453d05859fSInki Dae ret = wait_for((mixer_reg_read(res, MXR_INT_STATUS) & 7463d05859fSInki Dae MXR_INT_STATUS_VSYNC), 50); 7473d05859fSInki Dae if (ret < 0) 7483d05859fSInki Dae DRM_DEBUG_KMS("vblank wait timed out.\n"); 7493d05859fSInki Dae } 7503d05859fSInki Dae 751d8408326SSeung-Woo Kim static void mixer_win_mode_set(void *ctx, 752d8408326SSeung-Woo Kim struct exynos_drm_overlay *overlay) 753d8408326SSeung-Woo Kim { 754d8408326SSeung-Woo Kim struct mixer_context *mixer_ctx = ctx; 755d8408326SSeung-Woo Kim struct hdmi_win_data *win_data; 756d8408326SSeung-Woo Kim int win; 757d8408326SSeung-Woo Kim 758d8408326SSeung-Woo Kim DRM_DEBUG_KMS("[%d] %s\n", __LINE__, __func__); 759d8408326SSeung-Woo Kim 760d8408326SSeung-Woo Kim if (!overlay) { 761d8408326SSeung-Woo Kim DRM_ERROR("overlay is NULL\n"); 762d8408326SSeung-Woo Kim return; 763d8408326SSeung-Woo Kim } 764d8408326SSeung-Woo Kim 765d8408326SSeung-Woo Kim DRM_DEBUG_KMS("set [%d]x[%d] at (%d,%d) to [%d]x[%d] at (%d,%d)\n", 766d8408326SSeung-Woo Kim overlay->fb_width, overlay->fb_height, 767d8408326SSeung-Woo Kim overlay->fb_x, overlay->fb_y, 768d8408326SSeung-Woo Kim overlay->crtc_width, overlay->crtc_height, 769d8408326SSeung-Woo Kim overlay->crtc_x, overlay->crtc_y); 770d8408326SSeung-Woo Kim 771d8408326SSeung-Woo Kim win = overlay->zpos; 772d8408326SSeung-Woo Kim if (win == DEFAULT_ZPOS) 773a2ee151bSJoonyoung Shim win = MIXER_DEFAULT_WIN; 774d8408326SSeung-Woo Kim 775a634dd54SJoonyoung Shim if (win < 0 || win > MIXER_WIN_NR) { 776cf8fc4f1SJoonyoung Shim DRM_ERROR("mixer window[%d] is wrong\n", win); 777d8408326SSeung-Woo Kim return; 778d8408326SSeung-Woo Kim } 779d8408326SSeung-Woo Kim 780d8408326SSeung-Woo Kim win_data = &mixer_ctx->win_data[win]; 781d8408326SSeung-Woo Kim 782d8408326SSeung-Woo Kim win_data->dma_addr = overlay->dma_addr[0]; 783d8408326SSeung-Woo Kim win_data->vaddr = overlay->vaddr[0]; 784d8408326SSeung-Woo Kim win_data->chroma_dma_addr = overlay->dma_addr[1]; 785d8408326SSeung-Woo Kim win_data->chroma_vaddr = overlay->vaddr[1]; 786d8408326SSeung-Woo Kim win_data->pixel_format = overlay->pixel_format; 787d8408326SSeung-Woo Kim win_data->bpp = overlay->bpp; 788d8408326SSeung-Woo Kim 789d8408326SSeung-Woo Kim win_data->crtc_x = overlay->crtc_x; 790d8408326SSeung-Woo Kim win_data->crtc_y = overlay->crtc_y; 791d8408326SSeung-Woo Kim win_data->crtc_width = overlay->crtc_width; 792d8408326SSeung-Woo Kim win_data->crtc_height = overlay->crtc_height; 793d8408326SSeung-Woo Kim 794d8408326SSeung-Woo Kim win_data->fb_x = overlay->fb_x; 795d8408326SSeung-Woo Kim win_data->fb_y = overlay->fb_y; 796d8408326SSeung-Woo Kim win_data->fb_width = overlay->fb_width; 797d8408326SSeung-Woo Kim win_data->fb_height = overlay->fb_height; 7988dcb96b6SSeung-Woo Kim win_data->src_width = overlay->src_width; 7998dcb96b6SSeung-Woo Kim win_data->src_height = overlay->src_height; 800d8408326SSeung-Woo Kim 801d8408326SSeung-Woo Kim win_data->mode_width = overlay->mode_width; 802d8408326SSeung-Woo Kim win_data->mode_height = overlay->mode_height; 803d8408326SSeung-Woo Kim 804d8408326SSeung-Woo Kim win_data->scan_flags = overlay->scan_flag; 805d8408326SSeung-Woo Kim } 806d8408326SSeung-Woo Kim 807cf8fc4f1SJoonyoung Shim static void mixer_win_commit(void *ctx, int win) 808d8408326SSeung-Woo Kim { 809d8408326SSeung-Woo Kim struct mixer_context *mixer_ctx = ctx; 810d8408326SSeung-Woo Kim 811d8408326SSeung-Woo Kim DRM_DEBUG_KMS("[%d] %s, win: %d\n", __LINE__, __func__, win); 812d8408326SSeung-Woo Kim 813d8408326SSeung-Woo Kim if (win > 1) 814d8408326SSeung-Woo Kim vp_video_buffer(mixer_ctx, win); 815d8408326SSeung-Woo Kim else 816d8408326SSeung-Woo Kim mixer_graph_buffer(mixer_ctx, win); 817d8408326SSeung-Woo Kim } 818d8408326SSeung-Woo Kim 819cf8fc4f1SJoonyoung Shim static void mixer_win_disable(void *ctx, int win) 820d8408326SSeung-Woo Kim { 821d8408326SSeung-Woo Kim struct mixer_context *mixer_ctx = ctx; 822d8408326SSeung-Woo Kim struct mixer_resources *res = &mixer_ctx->mixer_res; 823d8408326SSeung-Woo Kim unsigned long flags; 824d8408326SSeung-Woo Kim 825d8408326SSeung-Woo Kim DRM_DEBUG_KMS("[%d] %s, win: %d\n", __LINE__, __func__, win); 826d8408326SSeung-Woo Kim 827d8408326SSeung-Woo Kim spin_lock_irqsave(&res->reg_slock, flags); 828d8408326SSeung-Woo Kim mixer_vsync_set_update(mixer_ctx, false); 829d8408326SSeung-Woo Kim 830d8408326SSeung-Woo Kim mixer_cfg_layer(mixer_ctx, win, false); 831d8408326SSeung-Woo Kim 832d8408326SSeung-Woo Kim mixer_vsync_set_update(mixer_ctx, true); 833d8408326SSeung-Woo Kim spin_unlock_irqrestore(&res->reg_slock, flags); 834d8408326SSeung-Woo Kim } 835d8408326SSeung-Woo Kim 836578b6065SJoonyoung Shim static struct exynos_mixer_ops mixer_ops = { 837578b6065SJoonyoung Shim /* manager */ 838d8408326SSeung-Woo Kim .enable_vblank = mixer_enable_vblank, 839d8408326SSeung-Woo Kim .disable_vblank = mixer_disable_vblank, 840cf8fc4f1SJoonyoung Shim .dpms = mixer_dpms, 841578b6065SJoonyoung Shim 842578b6065SJoonyoung Shim /* overlay */ 8433d05859fSInki Dae .wait_for_vblank = mixer_wait_for_vblank, 844d8408326SSeung-Woo Kim .win_mode_set = mixer_win_mode_set, 845d8408326SSeung-Woo Kim .win_commit = mixer_win_commit, 846d8408326SSeung-Woo Kim .win_disable = mixer_win_disable, 847d8408326SSeung-Woo Kim }; 848d8408326SSeung-Woo Kim 849d8408326SSeung-Woo Kim /* for pageflip event */ 850d8408326SSeung-Woo Kim static void mixer_finish_pageflip(struct drm_device *drm_dev, int crtc) 851d8408326SSeung-Woo Kim { 852d8408326SSeung-Woo Kim struct exynos_drm_private *dev_priv = drm_dev->dev_private; 853d8408326SSeung-Woo Kim struct drm_pending_vblank_event *e, *t; 854d8408326SSeung-Woo Kim struct timeval now; 855d8408326SSeung-Woo Kim unsigned long flags; 856d8408326SSeung-Woo Kim bool is_checked = false; 857d8408326SSeung-Woo Kim 858d8408326SSeung-Woo Kim spin_lock_irqsave(&drm_dev->event_lock, flags); 859d8408326SSeung-Woo Kim 860d8408326SSeung-Woo Kim list_for_each_entry_safe(e, t, &dev_priv->pageflip_event_list, 861d8408326SSeung-Woo Kim base.link) { 862d8408326SSeung-Woo Kim /* if event's pipe isn't same as crtc then ignore it. */ 863d8408326SSeung-Woo Kim if (crtc != e->pipe) 864d8408326SSeung-Woo Kim continue; 865d8408326SSeung-Woo Kim 866d8408326SSeung-Woo Kim is_checked = true; 867d8408326SSeung-Woo Kim do_gettimeofday(&now); 868d8408326SSeung-Woo Kim e->event.sequence = 0; 869d8408326SSeung-Woo Kim e->event.tv_sec = now.tv_sec; 870d8408326SSeung-Woo Kim e->event.tv_usec = now.tv_usec; 871d8408326SSeung-Woo Kim 872d8408326SSeung-Woo Kim list_move_tail(&e->base.link, &e->base.file_priv->event_list); 873d8408326SSeung-Woo Kim wake_up_interruptible(&e->base.file_priv->event_wait); 874d8408326SSeung-Woo Kim } 875d8408326SSeung-Woo Kim 876d8408326SSeung-Woo Kim if (is_checked) 877c5614ae3SInki Dae /* 878c5614ae3SInki Dae * call drm_vblank_put only in case that drm_vblank_get was 879c5614ae3SInki Dae * called. 880c5614ae3SInki Dae */ 881c5614ae3SInki Dae if (atomic_read(&drm_dev->vblank_refcount[crtc]) > 0) 882d8408326SSeung-Woo Kim drm_vblank_put(drm_dev, crtc); 883d8408326SSeung-Woo Kim 884d8408326SSeung-Woo Kim spin_unlock_irqrestore(&drm_dev->event_lock, flags); 885d8408326SSeung-Woo Kim } 886d8408326SSeung-Woo Kim 887d8408326SSeung-Woo Kim static irqreturn_t mixer_irq_handler(int irq, void *arg) 888d8408326SSeung-Woo Kim { 889d8408326SSeung-Woo Kim struct exynos_drm_hdmi_context *drm_hdmi_ctx = arg; 890f9309d1bSJoonyoung Shim struct mixer_context *ctx = drm_hdmi_ctx->ctx; 891d8408326SSeung-Woo Kim struct mixer_resources *res = &ctx->mixer_res; 8928379e482SSeung-Woo Kim u32 val, base, shadow; 893d8408326SSeung-Woo Kim 894d8408326SSeung-Woo Kim spin_lock(&res->reg_slock); 895d8408326SSeung-Woo Kim 896d8408326SSeung-Woo Kim /* read interrupt status for handling and clearing flags for VSYNC */ 897d8408326SSeung-Woo Kim val = mixer_reg_read(res, MXR_INT_STATUS); 898d8408326SSeung-Woo Kim 899d8408326SSeung-Woo Kim /* handling VSYNC */ 900d8408326SSeung-Woo Kim if (val & MXR_INT_STATUS_VSYNC) { 901d8408326SSeung-Woo Kim /* interlace scan need to check shadow register */ 902d8408326SSeung-Woo Kim if (ctx->interlace) { 9038379e482SSeung-Woo Kim base = mixer_reg_read(res, MXR_GRAPHIC_BASE(0)); 9048379e482SSeung-Woo Kim shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(0)); 9058379e482SSeung-Woo Kim if (base != shadow) 906d8408326SSeung-Woo Kim goto out; 907d8408326SSeung-Woo Kim 9088379e482SSeung-Woo Kim base = mixer_reg_read(res, MXR_GRAPHIC_BASE(1)); 9098379e482SSeung-Woo Kim shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(1)); 9108379e482SSeung-Woo Kim if (base != shadow) 911d8408326SSeung-Woo Kim goto out; 912d8408326SSeung-Woo Kim } 913d8408326SSeung-Woo Kim 914d8408326SSeung-Woo Kim drm_handle_vblank(drm_hdmi_ctx->drm_dev, ctx->pipe); 915d8408326SSeung-Woo Kim mixer_finish_pageflip(drm_hdmi_ctx->drm_dev, ctx->pipe); 916d8408326SSeung-Woo Kim } 917d8408326SSeung-Woo Kim 918d8408326SSeung-Woo Kim out: 919d8408326SSeung-Woo Kim /* clear interrupts */ 920d8408326SSeung-Woo Kim if (~val & MXR_INT_EN_VSYNC) { 921d8408326SSeung-Woo Kim /* vsync interrupt use different bit for read and clear */ 922d8408326SSeung-Woo Kim val &= ~MXR_INT_EN_VSYNC; 923d8408326SSeung-Woo Kim val |= MXR_INT_CLEAR_VSYNC; 924d8408326SSeung-Woo Kim } 925d8408326SSeung-Woo Kim mixer_reg_write(res, MXR_INT_STATUS, val); 926d8408326SSeung-Woo Kim 927d8408326SSeung-Woo Kim spin_unlock(&res->reg_slock); 928d8408326SSeung-Woo Kim 929d8408326SSeung-Woo Kim return IRQ_HANDLED; 930d8408326SSeung-Woo Kim } 931d8408326SSeung-Woo Kim 932d8408326SSeung-Woo Kim static int __devinit mixer_resources_init(struct exynos_drm_hdmi_context *ctx, 933d8408326SSeung-Woo Kim struct platform_device *pdev) 934d8408326SSeung-Woo Kim { 935f9309d1bSJoonyoung Shim struct mixer_context *mixer_ctx = ctx->ctx; 936d8408326SSeung-Woo Kim struct device *dev = &pdev->dev; 937d8408326SSeung-Woo Kim struct mixer_resources *mixer_res = &mixer_ctx->mixer_res; 938d8408326SSeung-Woo Kim struct resource *res; 939d8408326SSeung-Woo Kim int ret; 940d8408326SSeung-Woo Kim 941d8408326SSeung-Woo Kim spin_lock_init(&mixer_res->reg_slock); 942d8408326SSeung-Woo Kim 943d8408326SSeung-Woo Kim mixer_res->mixer = clk_get(dev, "mixer"); 944d8408326SSeung-Woo Kim if (IS_ERR_OR_NULL(mixer_res->mixer)) { 945d8408326SSeung-Woo Kim dev_err(dev, "failed to get clock 'mixer'\n"); 946d8408326SSeung-Woo Kim ret = -ENODEV; 947d8408326SSeung-Woo Kim goto fail; 948d8408326SSeung-Woo Kim } 949d8408326SSeung-Woo Kim mixer_res->vp = clk_get(dev, "vp"); 950d8408326SSeung-Woo Kim if (IS_ERR_OR_NULL(mixer_res->vp)) { 951d8408326SSeung-Woo Kim dev_err(dev, "failed to get clock 'vp'\n"); 952d8408326SSeung-Woo Kim ret = -ENODEV; 953d8408326SSeung-Woo Kim goto fail; 954d8408326SSeung-Woo Kim } 955d8408326SSeung-Woo Kim mixer_res->sclk_mixer = clk_get(dev, "sclk_mixer"); 956d8408326SSeung-Woo Kim if (IS_ERR_OR_NULL(mixer_res->sclk_mixer)) { 957d8408326SSeung-Woo Kim dev_err(dev, "failed to get clock 'sclk_mixer'\n"); 958d8408326SSeung-Woo Kim ret = -ENODEV; 959d8408326SSeung-Woo Kim goto fail; 960d8408326SSeung-Woo Kim } 961d8408326SSeung-Woo Kim mixer_res->sclk_hdmi = clk_get(dev, "sclk_hdmi"); 962d8408326SSeung-Woo Kim if (IS_ERR_OR_NULL(mixer_res->sclk_hdmi)) { 963d8408326SSeung-Woo Kim dev_err(dev, "failed to get clock 'sclk_hdmi'\n"); 964d8408326SSeung-Woo Kim ret = -ENODEV; 965d8408326SSeung-Woo Kim goto fail; 966d8408326SSeung-Woo Kim } 967d8408326SSeung-Woo Kim mixer_res->sclk_dac = clk_get(dev, "sclk_dac"); 968d8408326SSeung-Woo Kim if (IS_ERR_OR_NULL(mixer_res->sclk_dac)) { 969d8408326SSeung-Woo Kim dev_err(dev, "failed to get clock 'sclk_dac'\n"); 970d8408326SSeung-Woo Kim ret = -ENODEV; 971d8408326SSeung-Woo Kim goto fail; 972d8408326SSeung-Woo Kim } 973d8408326SSeung-Woo Kim res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mxr"); 974d8408326SSeung-Woo Kim if (res == NULL) { 975d8408326SSeung-Woo Kim dev_err(dev, "get memory resource failed.\n"); 976d8408326SSeung-Woo Kim ret = -ENXIO; 977d8408326SSeung-Woo Kim goto fail; 978d8408326SSeung-Woo Kim } 979d8408326SSeung-Woo Kim 980d8408326SSeung-Woo Kim clk_set_parent(mixer_res->sclk_mixer, mixer_res->sclk_hdmi); 981d8408326SSeung-Woo Kim 9829416dfa7SSachin Kamat mixer_res->mixer_regs = devm_ioremap(&pdev->dev, res->start, 9839416dfa7SSachin Kamat resource_size(res)); 984d8408326SSeung-Woo Kim if (mixer_res->mixer_regs == NULL) { 985d8408326SSeung-Woo Kim dev_err(dev, "register mapping failed.\n"); 986d8408326SSeung-Woo Kim ret = -ENXIO; 987d8408326SSeung-Woo Kim goto fail; 988d8408326SSeung-Woo Kim } 989d8408326SSeung-Woo Kim 990d8408326SSeung-Woo Kim res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "vp"); 991d8408326SSeung-Woo Kim if (res == NULL) { 992d8408326SSeung-Woo Kim dev_err(dev, "get memory resource failed.\n"); 993d8408326SSeung-Woo Kim ret = -ENXIO; 9949416dfa7SSachin Kamat goto fail; 995d8408326SSeung-Woo Kim } 996d8408326SSeung-Woo Kim 9979416dfa7SSachin Kamat mixer_res->vp_regs = devm_ioremap(&pdev->dev, res->start, 9989416dfa7SSachin Kamat resource_size(res)); 999d8408326SSeung-Woo Kim if (mixer_res->vp_regs == NULL) { 1000d8408326SSeung-Woo Kim dev_err(dev, "register mapping failed.\n"); 1001d8408326SSeung-Woo Kim ret = -ENXIO; 10029416dfa7SSachin Kamat goto fail; 1003d8408326SSeung-Woo Kim } 1004d8408326SSeung-Woo Kim 1005d8408326SSeung-Woo Kim res = platform_get_resource_byname(pdev, IORESOURCE_IRQ, "irq"); 1006d8408326SSeung-Woo Kim if (res == NULL) { 1007d8408326SSeung-Woo Kim dev_err(dev, "get interrupt resource failed.\n"); 1008d8408326SSeung-Woo Kim ret = -ENXIO; 10099416dfa7SSachin Kamat goto fail; 1010d8408326SSeung-Woo Kim } 1011d8408326SSeung-Woo Kim 10129416dfa7SSachin Kamat ret = devm_request_irq(&pdev->dev, res->start, mixer_irq_handler, 10139416dfa7SSachin Kamat 0, "drm_mixer", ctx); 1014d8408326SSeung-Woo Kim if (ret) { 1015d8408326SSeung-Woo Kim dev_err(dev, "request interrupt failed.\n"); 10169416dfa7SSachin Kamat goto fail; 1017d8408326SSeung-Woo Kim } 1018d8408326SSeung-Woo Kim mixer_res->irq = res->start; 1019d8408326SSeung-Woo Kim 1020d8408326SSeung-Woo Kim return 0; 1021d8408326SSeung-Woo Kim 1022d8408326SSeung-Woo Kim fail: 1023d8408326SSeung-Woo Kim if (!IS_ERR_OR_NULL(mixer_res->sclk_dac)) 1024d8408326SSeung-Woo Kim clk_put(mixer_res->sclk_dac); 1025d8408326SSeung-Woo Kim if (!IS_ERR_OR_NULL(mixer_res->sclk_hdmi)) 1026d8408326SSeung-Woo Kim clk_put(mixer_res->sclk_hdmi); 1027d8408326SSeung-Woo Kim if (!IS_ERR_OR_NULL(mixer_res->sclk_mixer)) 1028d8408326SSeung-Woo Kim clk_put(mixer_res->sclk_mixer); 1029d8408326SSeung-Woo Kim if (!IS_ERR_OR_NULL(mixer_res->vp)) 1030d8408326SSeung-Woo Kim clk_put(mixer_res->vp); 1031d8408326SSeung-Woo Kim if (!IS_ERR_OR_NULL(mixer_res->mixer)) 1032d8408326SSeung-Woo Kim clk_put(mixer_res->mixer); 1033d8408326SSeung-Woo Kim return ret; 1034d8408326SSeung-Woo Kim } 1035d8408326SSeung-Woo Kim 1036*1e123441SRahul Sharma static struct mixer_drv_data exynos4_mxr_drv_data = { 1037*1e123441SRahul Sharma .version = MXR_VER_0_0_0_16, 1038*1e123441SRahul Sharma }; 1039*1e123441SRahul Sharma 1040*1e123441SRahul Sharma static struct platform_device_id mixer_driver_types[] = { 1041*1e123441SRahul Sharma { 1042*1e123441SRahul Sharma .name = "s5p-mixer", 1043*1e123441SRahul Sharma .driver_data = (unsigned long)&exynos4_mxr_drv_data, 1044*1e123441SRahul Sharma }, { 1045*1e123441SRahul Sharma /* end node */ 1046*1e123441SRahul Sharma } 1047*1e123441SRahul Sharma }; 1048*1e123441SRahul Sharma 1049d8408326SSeung-Woo Kim static int __devinit mixer_probe(struct platform_device *pdev) 1050d8408326SSeung-Woo Kim { 1051d8408326SSeung-Woo Kim struct device *dev = &pdev->dev; 1052d8408326SSeung-Woo Kim struct exynos_drm_hdmi_context *drm_hdmi_ctx; 1053d8408326SSeung-Woo Kim struct mixer_context *ctx; 1054*1e123441SRahul Sharma struct mixer_drv_data *drv; 1055d8408326SSeung-Woo Kim int ret; 1056d8408326SSeung-Woo Kim 1057d8408326SSeung-Woo Kim dev_info(dev, "probe start\n"); 1058d8408326SSeung-Woo Kim 10599416dfa7SSachin Kamat drm_hdmi_ctx = devm_kzalloc(&pdev->dev, sizeof(*drm_hdmi_ctx), 10609416dfa7SSachin Kamat GFP_KERNEL); 1061d8408326SSeung-Woo Kim if (!drm_hdmi_ctx) { 1062d8408326SSeung-Woo Kim DRM_ERROR("failed to allocate common hdmi context.\n"); 1063d8408326SSeung-Woo Kim return -ENOMEM; 1064d8408326SSeung-Woo Kim } 1065d8408326SSeung-Woo Kim 10669416dfa7SSachin Kamat ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL); 1067d8408326SSeung-Woo Kim if (!ctx) { 1068d8408326SSeung-Woo Kim DRM_ERROR("failed to alloc mixer context.\n"); 1069d8408326SSeung-Woo Kim return -ENOMEM; 1070d8408326SSeung-Woo Kim } 1071d8408326SSeung-Woo Kim 1072cf8fc4f1SJoonyoung Shim mutex_init(&ctx->mixer_mutex); 1073cf8fc4f1SJoonyoung Shim 1074*1e123441SRahul Sharma drv = (struct mixer_drv_data *)platform_get_device_id( 1075*1e123441SRahul Sharma pdev)->driver_data; 1076cf8fc4f1SJoonyoung Shim ctx->dev = &pdev->dev; 1077d8408326SSeung-Woo Kim drm_hdmi_ctx->ctx = (void *)ctx; 1078*1e123441SRahul Sharma ctx->mxr_ver = drv->version; 1079d8408326SSeung-Woo Kim 1080d8408326SSeung-Woo Kim platform_set_drvdata(pdev, drm_hdmi_ctx); 1081d8408326SSeung-Woo Kim 1082d8408326SSeung-Woo Kim /* acquire resources: regs, irqs, clocks */ 1083d8408326SSeung-Woo Kim ret = mixer_resources_init(drm_hdmi_ctx, pdev); 1084d8408326SSeung-Woo Kim if (ret) 1085d8408326SSeung-Woo Kim goto fail; 1086d8408326SSeung-Woo Kim 1087d8408326SSeung-Woo Kim /* register specific callback point to common hdmi. */ 1088578b6065SJoonyoung Shim exynos_mixer_ops_register(&mixer_ops); 1089d8408326SSeung-Woo Kim 1090cf8fc4f1SJoonyoung Shim pm_runtime_enable(dev); 1091d8408326SSeung-Woo Kim 1092d8408326SSeung-Woo Kim return 0; 1093d8408326SSeung-Woo Kim 1094d8408326SSeung-Woo Kim 1095d8408326SSeung-Woo Kim fail: 1096d8408326SSeung-Woo Kim dev_info(dev, "probe failed\n"); 1097d8408326SSeung-Woo Kim return ret; 1098d8408326SSeung-Woo Kim } 1099d8408326SSeung-Woo Kim 1100d8408326SSeung-Woo Kim static int mixer_remove(struct platform_device *pdev) 1101d8408326SSeung-Woo Kim { 11029416dfa7SSachin Kamat dev_info(&pdev->dev, "remove successful\n"); 1103d8408326SSeung-Woo Kim 1104cf8fc4f1SJoonyoung Shim pm_runtime_disable(&pdev->dev); 1105cf8fc4f1SJoonyoung Shim 1106d8408326SSeung-Woo Kim return 0; 1107d8408326SSeung-Woo Kim } 1108d8408326SSeung-Woo Kim 1109ab27af85SJoonyoung Shim #ifdef CONFIG_PM_SLEEP 1110ab27af85SJoonyoung Shim static int mixer_suspend(struct device *dev) 1111ab27af85SJoonyoung Shim { 1112ab27af85SJoonyoung Shim struct exynos_drm_hdmi_context *drm_hdmi_ctx = get_mixer_context(dev); 1113ab27af85SJoonyoung Shim struct mixer_context *ctx = drm_hdmi_ctx->ctx; 1114ab27af85SJoonyoung Shim 1115ab27af85SJoonyoung Shim mixer_poweroff(ctx); 1116ab27af85SJoonyoung Shim 1117ab27af85SJoonyoung Shim return 0; 1118ab27af85SJoonyoung Shim } 1119ab27af85SJoonyoung Shim #endif 1120ab27af85SJoonyoung Shim 1121ab27af85SJoonyoung Shim static SIMPLE_DEV_PM_OPS(mixer_pm_ops, mixer_suspend, NULL); 1122ab27af85SJoonyoung Shim 1123d8408326SSeung-Woo Kim struct platform_driver mixer_driver = { 1124d8408326SSeung-Woo Kim .driver = { 1125d8408326SSeung-Woo Kim .name = "s5p-mixer", 1126d8408326SSeung-Woo Kim .owner = THIS_MODULE, 1127ab27af85SJoonyoung Shim .pm = &mixer_pm_ops, 1128d8408326SSeung-Woo Kim }, 1129d8408326SSeung-Woo Kim .probe = mixer_probe, 1130d8408326SSeung-Woo Kim .remove = __devexit_p(mixer_remove), 1131*1e123441SRahul Sharma .id_table = mixer_driver_types, 1132d8408326SSeung-Woo Kim }; 1133