1bc1aee7fSJitao Shi // SPDX-License-Identifier: GPL-2.0-only 2bc1aee7fSJitao Shi /* 3bc1aee7fSJitao Shi * Copyright (c) 2016 MediaTek Inc. 4bc1aee7fSJitao Shi */ 5bc1aee7fSJitao Shi 6bc1aee7fSJitao Shi #include <linux/delay.h> 7bc1aee7fSJitao Shi #include <linux/err.h> 8bc1aee7fSJitao Shi #include <linux/gpio/consumer.h> 9bc1aee7fSJitao Shi #include <linux/i2c.h> 10bc1aee7fSJitao Shi #include <linux/module.h> 11bc1aee7fSJitao Shi #include <linux/of_graph.h> 12826cff3fSPhilip Chen #include <linux/pm_runtime.h> 13692d8db0SPhilip Chen #include <linux/regmap.h> 14bc1aee7fSJitao Shi #include <linux/regulator/consumer.h> 15bc1aee7fSJitao Shi 16da68386dSThomas Zimmermann #include <drm/display/drm_dp_aux_bus.h> 17da68386dSThomas Zimmermann #include <drm/display/drm_dp_helper.h> 18102e80d1SSam Ravnborg #include <drm/drm_atomic_state_helper.h> 19bc1aee7fSJitao Shi #include <drm/drm_bridge.h> 20255490f9SVille Syrjälä #include <drm/drm_edid.h> 21bc1aee7fSJitao Shi #include <drm/drm_mipi_dsi.h> 22bc1aee7fSJitao Shi #include <drm/drm_of.h> 23bc1aee7fSJitao Shi #include <drm/drm_panel.h> 24bc1aee7fSJitao Shi #include <drm/drm_print.h> 25bc1aee7fSJitao Shi 2613afcdd7SPhilip Chen #define PAGE0_AUXCH_CFG3 0x76 2713afcdd7SPhilip Chen #define AUXCH_CFG3_RESET 0xff 2813afcdd7SPhilip Chen #define PAGE0_SWAUX_ADDR_7_0 0x7d 2913afcdd7SPhilip Chen #define PAGE0_SWAUX_ADDR_15_8 0x7e 3013afcdd7SPhilip Chen #define PAGE0_SWAUX_ADDR_23_16 0x7f 3113afcdd7SPhilip Chen #define SWAUX_ADDR_MASK GENMASK(19, 0) 3213afcdd7SPhilip Chen #define PAGE0_SWAUX_LENGTH 0x80 3313afcdd7SPhilip Chen #define SWAUX_LENGTH_MASK GENMASK(3, 0) 3413afcdd7SPhilip Chen #define SWAUX_NO_PAYLOAD BIT(7) 3513afcdd7SPhilip Chen #define PAGE0_SWAUX_WDATA 0x81 3613afcdd7SPhilip Chen #define PAGE0_SWAUX_RDATA 0x82 3713afcdd7SPhilip Chen #define PAGE0_SWAUX_CTRL 0x83 3813afcdd7SPhilip Chen #define SWAUX_SEND BIT(0) 3913afcdd7SPhilip Chen #define PAGE0_SWAUX_STATUS 0x84 4013afcdd7SPhilip Chen #define SWAUX_M_MASK GENMASK(4, 0) 4113afcdd7SPhilip Chen #define SWAUX_STATUS_MASK GENMASK(7, 5) 4213afcdd7SPhilip Chen #define SWAUX_STATUS_NACK (0x1 << 5) 4313afcdd7SPhilip Chen #define SWAUX_STATUS_DEFER (0x2 << 5) 4413afcdd7SPhilip Chen #define SWAUX_STATUS_ACKM (0x3 << 5) 4513afcdd7SPhilip Chen #define SWAUX_STATUS_INVALID (0x4 << 5) 4613afcdd7SPhilip Chen #define SWAUX_STATUS_I2C_NACK (0x5 << 5) 4713afcdd7SPhilip Chen #define SWAUX_STATUS_I2C_DEFER (0x6 << 5) 4813afcdd7SPhilip Chen #define SWAUX_STATUS_TIMEOUT (0x7 << 5) 4913afcdd7SPhilip Chen 50bc1aee7fSJitao Shi #define PAGE2_GPIO_H 0xa7 51bc1aee7fSJitao Shi #define PS_GPIO9 BIT(1) 52bc1aee7fSJitao Shi #define PAGE2_I2C_BYPASS 0xea 53bc1aee7fSJitao Shi #define I2C_BYPASS_EN 0xd0 54bc1aee7fSJitao Shi #define PAGE2_MCS_EN 0xf3 55bc1aee7fSJitao Shi #define MCS_EN BIT(0) 5628210a3fSPhilip Chen 57bc1aee7fSJitao Shi #define PAGE3_SET_ADD 0xfe 58bc1aee7fSJitao Shi #define VDO_CTL_ADD 0x13 59bc1aee7fSJitao Shi #define VDO_DIS 0x18 60bc1aee7fSJitao Shi #define VDO_EN 0x1c 6128210a3fSPhilip Chen 6228210a3fSPhilip Chen #define NUM_MIPI_LANES 4 63bc1aee7fSJitao Shi 64692d8db0SPhilip Chen #define COMMON_PS8640_REGMAP_CONFIG \ 65692d8db0SPhilip Chen .reg_bits = 8, \ 66692d8db0SPhilip Chen .val_bits = 8, \ 67692d8db0SPhilip Chen .cache_type = REGCACHE_NONE 68692d8db0SPhilip Chen 69bc1aee7fSJitao Shi /* 70bc1aee7fSJitao Shi * PS8640 uses multiple addresses: 71bc1aee7fSJitao Shi * page[0]: for DP control 72bc1aee7fSJitao Shi * page[1]: for VIDEO Bridge 73bc1aee7fSJitao Shi * page[2]: for control top 74bc1aee7fSJitao Shi * page[3]: for DSI Link Control1 75bc1aee7fSJitao Shi * page[4]: for MIPI Phy 76bc1aee7fSJitao Shi * page[5]: for VPLL 77bc1aee7fSJitao Shi * page[6]: for DSI Link Control2 78bc1aee7fSJitao Shi * page[7]: for SPI ROM mapping 79bc1aee7fSJitao Shi */ 80bc1aee7fSJitao Shi enum page_addr_offset { 81bc1aee7fSJitao Shi PAGE0_DP_CNTL = 0, 82bc1aee7fSJitao Shi PAGE1_VDO_BDG, 83bc1aee7fSJitao Shi PAGE2_TOP_CNTL, 84bc1aee7fSJitao Shi PAGE3_DSI_CNTL1, 85bc1aee7fSJitao Shi PAGE4_MIPI_PHY, 86bc1aee7fSJitao Shi PAGE5_VPLL, 87bc1aee7fSJitao Shi PAGE6_DSI_CNTL2, 88bc1aee7fSJitao Shi PAGE7_SPI_CNTL, 89bc1aee7fSJitao Shi MAX_DEVS 90bc1aee7fSJitao Shi }; 91bc1aee7fSJitao Shi 92bc1aee7fSJitao Shi enum ps8640_vdo_control { 93bc1aee7fSJitao Shi DISABLE = VDO_DIS, 94bc1aee7fSJitao Shi ENABLE = VDO_EN, 95bc1aee7fSJitao Shi }; 96bc1aee7fSJitao Shi 97bc1aee7fSJitao Shi struct ps8640 { 98bc1aee7fSJitao Shi struct drm_bridge bridge; 99bc1aee7fSJitao Shi struct drm_bridge *panel_bridge; 10013afcdd7SPhilip Chen struct drm_dp_aux aux; 101bc1aee7fSJitao Shi struct mipi_dsi_device *dsi; 102bc1aee7fSJitao Shi struct i2c_client *page[MAX_DEVS]; 103692d8db0SPhilip Chen struct regmap *regmap[MAX_DEVS]; 104bc1aee7fSJitao Shi struct regulator_bulk_data supplies[2]; 105bc1aee7fSJitao Shi struct gpio_desc *gpio_reset; 106bc1aee7fSJitao Shi struct gpio_desc *gpio_powerdown; 1079294914dSAngeloGioacchino Del Regno struct device_link *link; 108*6a17b4d1SPin-yen Lin struct edid *edid; 109826cff3fSPhilip Chen bool pre_enabled; 110cb8e30ddSDouglas Anderson bool need_post_hpd_delay; 111bc1aee7fSJitao Shi }; 112bc1aee7fSJitao Shi 113692d8db0SPhilip Chen static const struct regmap_config ps8640_regmap_config[] = { 114692d8db0SPhilip Chen [PAGE0_DP_CNTL] = { 115692d8db0SPhilip Chen COMMON_PS8640_REGMAP_CONFIG, 116692d8db0SPhilip Chen .max_register = 0xbf, 117692d8db0SPhilip Chen }, 118692d8db0SPhilip Chen [PAGE1_VDO_BDG] = { 119692d8db0SPhilip Chen COMMON_PS8640_REGMAP_CONFIG, 120692d8db0SPhilip Chen .max_register = 0xff, 121692d8db0SPhilip Chen }, 122692d8db0SPhilip Chen [PAGE2_TOP_CNTL] = { 123692d8db0SPhilip Chen COMMON_PS8640_REGMAP_CONFIG, 124692d8db0SPhilip Chen .max_register = 0xff, 125692d8db0SPhilip Chen }, 126692d8db0SPhilip Chen [PAGE3_DSI_CNTL1] = { 127692d8db0SPhilip Chen COMMON_PS8640_REGMAP_CONFIG, 128692d8db0SPhilip Chen .max_register = 0xff, 129692d8db0SPhilip Chen }, 130692d8db0SPhilip Chen [PAGE4_MIPI_PHY] = { 131692d8db0SPhilip Chen COMMON_PS8640_REGMAP_CONFIG, 132692d8db0SPhilip Chen .max_register = 0xff, 133692d8db0SPhilip Chen }, 134692d8db0SPhilip Chen [PAGE5_VPLL] = { 135692d8db0SPhilip Chen COMMON_PS8640_REGMAP_CONFIG, 136692d8db0SPhilip Chen .max_register = 0x7f, 137692d8db0SPhilip Chen }, 138692d8db0SPhilip Chen [PAGE6_DSI_CNTL2] = { 139692d8db0SPhilip Chen COMMON_PS8640_REGMAP_CONFIG, 140692d8db0SPhilip Chen .max_register = 0xff, 141692d8db0SPhilip Chen }, 142692d8db0SPhilip Chen [PAGE7_SPI_CNTL] = { 143692d8db0SPhilip Chen COMMON_PS8640_REGMAP_CONFIG, 144692d8db0SPhilip Chen .max_register = 0xff, 145692d8db0SPhilip Chen }, 146692d8db0SPhilip Chen }; 147692d8db0SPhilip Chen 148bc1aee7fSJitao Shi static inline struct ps8640 *bridge_to_ps8640(struct drm_bridge *e) 149bc1aee7fSJitao Shi { 150bc1aee7fSJitao Shi return container_of(e, struct ps8640, bridge); 151bc1aee7fSJitao Shi } 152bc1aee7fSJitao Shi 15313afcdd7SPhilip Chen static inline struct ps8640 *aux_to_ps8640(struct drm_dp_aux *aux) 15413afcdd7SPhilip Chen { 15513afcdd7SPhilip Chen return container_of(aux, struct ps8640, aux); 15613afcdd7SPhilip Chen } 15713afcdd7SPhilip Chen 158e9d9f958SPhilip Chen static bool ps8640_of_panel_on_aux_bus(struct device *dev) 159e9d9f958SPhilip Chen { 160e9d9f958SPhilip Chen struct device_node *bus, *panel; 161e9d9f958SPhilip Chen 162e9d9f958SPhilip Chen bus = of_get_child_by_name(dev->of_node, "aux-bus"); 163e9d9f958SPhilip Chen if (!bus) 164e9d9f958SPhilip Chen return false; 165e9d9f958SPhilip Chen 166e9d9f958SPhilip Chen panel = of_get_child_by_name(bus, "panel"); 167e9d9f958SPhilip Chen of_node_put(bus); 168e9d9f958SPhilip Chen if (!panel) 169e9d9f958SPhilip Chen return false; 170e9d9f958SPhilip Chen of_node_put(panel); 171e9d9f958SPhilip Chen 172e9d9f958SPhilip Chen return true; 173e9d9f958SPhilip Chen } 174e9d9f958SPhilip Chen 175f5aa7d46SDouglas Anderson static int _ps8640_wait_hpd_asserted(struct ps8640 *ps_bridge, unsigned long wait_us) 176826cff3fSPhilip Chen { 177826cff3fSPhilip Chen struct regmap *map = ps_bridge->regmap[PAGE2_TOP_CNTL]; 178826cff3fSPhilip Chen int status; 179cb8e30ddSDouglas Anderson int ret; 180826cff3fSPhilip Chen 181826cff3fSPhilip Chen /* 182826cff3fSPhilip Chen * Apparently something about the firmware in the chip signals that 183826cff3fSPhilip Chen * HPD goes high by reporting GPIO9 as high (even though HPD isn't 184826cff3fSPhilip Chen * actually connected to GPIO9). 185826cff3fSPhilip Chen */ 186cb8e30ddSDouglas Anderson ret = regmap_read_poll_timeout(map, PAGE2_GPIO_H, status, 187f5aa7d46SDouglas Anderson status & PS_GPIO9, wait_us / 10, wait_us); 188cb8e30ddSDouglas Anderson 189cb8e30ddSDouglas Anderson /* 190cb8e30ddSDouglas Anderson * The first time we see HPD go high after a reset we delay an extra 191cb8e30ddSDouglas Anderson * 50 ms. The best guess is that the MCU is doing "stuff" during this 192cb8e30ddSDouglas Anderson * time (maybe talking to the panel) and we don't want to interrupt it. 193cb8e30ddSDouglas Anderson * 194cb8e30ddSDouglas Anderson * No locking is done around "need_post_hpd_delay". If we're here we 195cb8e30ddSDouglas Anderson * know we're holding a PM Runtime reference and the only other place 196cb8e30ddSDouglas Anderson * that touches this is PM Runtime resume. 197cb8e30ddSDouglas Anderson */ 198cb8e30ddSDouglas Anderson if (!ret && ps_bridge->need_post_hpd_delay) { 199cb8e30ddSDouglas Anderson ps_bridge->need_post_hpd_delay = false; 200cb8e30ddSDouglas Anderson msleep(50); 201cb8e30ddSDouglas Anderson } 202cb8e30ddSDouglas Anderson 203cb8e30ddSDouglas Anderson return ret; 204f5aa7d46SDouglas Anderson } 205826cff3fSPhilip Chen 206f5aa7d46SDouglas Anderson static int ps8640_wait_hpd_asserted(struct drm_dp_aux *aux, unsigned long wait_us) 207f5aa7d46SDouglas Anderson { 208f5aa7d46SDouglas Anderson struct ps8640 *ps_bridge = aux_to_ps8640(aux); 209f5aa7d46SDouglas Anderson struct device *dev = &ps_bridge->page[PAGE0_DP_CNTL]->dev; 210f5aa7d46SDouglas Anderson int ret; 211f5aa7d46SDouglas Anderson 212f5aa7d46SDouglas Anderson /* 213f5aa7d46SDouglas Anderson * Note that this function is called by code that has already powered 214f5aa7d46SDouglas Anderson * the panel. We have to power ourselves up but we don't need to worry 215f5aa7d46SDouglas Anderson * about powering the panel. 216f5aa7d46SDouglas Anderson */ 217f5aa7d46SDouglas Anderson pm_runtime_get_sync(dev); 218f5aa7d46SDouglas Anderson ret = _ps8640_wait_hpd_asserted(ps_bridge, wait_us); 219f5aa7d46SDouglas Anderson pm_runtime_mark_last_busy(dev); 220f5aa7d46SDouglas Anderson pm_runtime_put_autosuspend(dev); 221826cff3fSPhilip Chen 222826cff3fSPhilip Chen return ret; 223826cff3fSPhilip Chen } 224826cff3fSPhilip Chen 225826cff3fSPhilip Chen static ssize_t ps8640_aux_transfer_msg(struct drm_dp_aux *aux, 22613afcdd7SPhilip Chen struct drm_dp_aux_msg *msg) 22713afcdd7SPhilip Chen { 22813afcdd7SPhilip Chen struct ps8640 *ps_bridge = aux_to_ps8640(aux); 22913afcdd7SPhilip Chen struct regmap *map = ps_bridge->regmap[PAGE0_DP_CNTL]; 23013afcdd7SPhilip Chen struct device *dev = &ps_bridge->page[PAGE0_DP_CNTL]->dev; 23113afcdd7SPhilip Chen unsigned int len = msg->size; 23213afcdd7SPhilip Chen unsigned int data; 23313afcdd7SPhilip Chen unsigned int base; 23413afcdd7SPhilip Chen int ret; 23513afcdd7SPhilip Chen u8 request = msg->request & 23613afcdd7SPhilip Chen ~(DP_AUX_I2C_MOT | DP_AUX_I2C_WRITE_STATUS_UPDATE); 23713afcdd7SPhilip Chen u8 *buf = msg->buffer; 23813afcdd7SPhilip Chen u8 addr_len[PAGE0_SWAUX_LENGTH + 1 - PAGE0_SWAUX_ADDR_7_0]; 23913afcdd7SPhilip Chen u8 i; 24013afcdd7SPhilip Chen bool is_native_aux = false; 24113afcdd7SPhilip Chen 24213afcdd7SPhilip Chen if (len > DP_AUX_MAX_PAYLOAD_BYTES) 24313afcdd7SPhilip Chen return -EINVAL; 24413afcdd7SPhilip Chen 24513afcdd7SPhilip Chen if (msg->address & ~SWAUX_ADDR_MASK) 24613afcdd7SPhilip Chen return -EINVAL; 24713afcdd7SPhilip Chen 24813afcdd7SPhilip Chen switch (request) { 24913afcdd7SPhilip Chen case DP_AUX_NATIVE_WRITE: 25013afcdd7SPhilip Chen case DP_AUX_NATIVE_READ: 25113afcdd7SPhilip Chen is_native_aux = true; 25213afcdd7SPhilip Chen fallthrough; 25313afcdd7SPhilip Chen case DP_AUX_I2C_WRITE: 25413afcdd7SPhilip Chen case DP_AUX_I2C_READ: 25513afcdd7SPhilip Chen break; 25613afcdd7SPhilip Chen default: 25713afcdd7SPhilip Chen return -EINVAL; 25813afcdd7SPhilip Chen } 25913afcdd7SPhilip Chen 26013afcdd7SPhilip Chen ret = regmap_write(map, PAGE0_AUXCH_CFG3, AUXCH_CFG3_RESET); 26113afcdd7SPhilip Chen if (ret) { 26213afcdd7SPhilip Chen DRM_DEV_ERROR(dev, "failed to write PAGE0_AUXCH_CFG3: %d\n", 26313afcdd7SPhilip Chen ret); 26413afcdd7SPhilip Chen return ret; 26513afcdd7SPhilip Chen } 26613afcdd7SPhilip Chen 26713afcdd7SPhilip Chen /* Assume it's good */ 26813afcdd7SPhilip Chen msg->reply = 0; 26913afcdd7SPhilip Chen 27013afcdd7SPhilip Chen base = PAGE0_SWAUX_ADDR_7_0; 27113afcdd7SPhilip Chen addr_len[PAGE0_SWAUX_ADDR_7_0 - base] = msg->address; 27213afcdd7SPhilip Chen addr_len[PAGE0_SWAUX_ADDR_15_8 - base] = msg->address >> 8; 27313afcdd7SPhilip Chen addr_len[PAGE0_SWAUX_ADDR_23_16 - base] = (msg->address >> 16) | 27413afcdd7SPhilip Chen (msg->request << 4); 27513afcdd7SPhilip Chen addr_len[PAGE0_SWAUX_LENGTH - base] = (len == 0) ? SWAUX_NO_PAYLOAD : 27613afcdd7SPhilip Chen ((len - 1) & SWAUX_LENGTH_MASK); 27713afcdd7SPhilip Chen 27813afcdd7SPhilip Chen regmap_bulk_write(map, PAGE0_SWAUX_ADDR_7_0, addr_len, 27913afcdd7SPhilip Chen ARRAY_SIZE(addr_len)); 28013afcdd7SPhilip Chen 28113afcdd7SPhilip Chen if (len && (request == DP_AUX_NATIVE_WRITE || 28213afcdd7SPhilip Chen request == DP_AUX_I2C_WRITE)) { 28313afcdd7SPhilip Chen /* Write to the internal FIFO buffer */ 28413afcdd7SPhilip Chen for (i = 0; i < len; i++) { 28513afcdd7SPhilip Chen ret = regmap_write(map, PAGE0_SWAUX_WDATA, buf[i]); 28613afcdd7SPhilip Chen if (ret) { 28713afcdd7SPhilip Chen DRM_DEV_ERROR(dev, 28813afcdd7SPhilip Chen "failed to write WDATA: %d\n", 28913afcdd7SPhilip Chen ret); 29013afcdd7SPhilip Chen return ret; 29113afcdd7SPhilip Chen } 29213afcdd7SPhilip Chen } 29313afcdd7SPhilip Chen } 29413afcdd7SPhilip Chen 29513afcdd7SPhilip Chen regmap_write(map, PAGE0_SWAUX_CTRL, SWAUX_SEND); 29613afcdd7SPhilip Chen 29713afcdd7SPhilip Chen /* Zero delay loop because i2c transactions are slow already */ 29813afcdd7SPhilip Chen regmap_read_poll_timeout(map, PAGE0_SWAUX_CTRL, data, 29913afcdd7SPhilip Chen !(data & SWAUX_SEND), 0, 50 * 1000); 30013afcdd7SPhilip Chen 30113afcdd7SPhilip Chen regmap_read(map, PAGE0_SWAUX_STATUS, &data); 30213afcdd7SPhilip Chen if (ret) { 30313afcdd7SPhilip Chen DRM_DEV_ERROR(dev, "failed to read PAGE0_SWAUX_STATUS: %d\n", 30413afcdd7SPhilip Chen ret); 30513afcdd7SPhilip Chen return ret; 30613afcdd7SPhilip Chen } 30713afcdd7SPhilip Chen 30813afcdd7SPhilip Chen switch (data & SWAUX_STATUS_MASK) { 30913afcdd7SPhilip Chen case SWAUX_STATUS_NACK: 31013afcdd7SPhilip Chen case SWAUX_STATUS_I2C_NACK: 31113afcdd7SPhilip Chen /* 31213afcdd7SPhilip Chen * The programming guide is not clear about whether a I2C NACK 31313afcdd7SPhilip Chen * would trigger SWAUX_STATUS_NACK or SWAUX_STATUS_I2C_NACK. So 31413afcdd7SPhilip Chen * we handle both cases together. 31513afcdd7SPhilip Chen */ 31613afcdd7SPhilip Chen if (is_native_aux) 31713afcdd7SPhilip Chen msg->reply |= DP_AUX_NATIVE_REPLY_NACK; 31813afcdd7SPhilip Chen else 31913afcdd7SPhilip Chen msg->reply |= DP_AUX_I2C_REPLY_NACK; 32013afcdd7SPhilip Chen 32113afcdd7SPhilip Chen fallthrough; 32213afcdd7SPhilip Chen case SWAUX_STATUS_ACKM: 32313afcdd7SPhilip Chen len = data & SWAUX_M_MASK; 32413afcdd7SPhilip Chen break; 325562d2dd8SJason Yen case SWAUX_STATUS_DEFER: 326562d2dd8SJason Yen case SWAUX_STATUS_I2C_DEFER: 327562d2dd8SJason Yen if (is_native_aux) 328562d2dd8SJason Yen msg->reply |= DP_AUX_NATIVE_REPLY_DEFER; 329562d2dd8SJason Yen else 330562d2dd8SJason Yen msg->reply |= DP_AUX_I2C_REPLY_DEFER; 331562d2dd8SJason Yen len = data & SWAUX_M_MASK; 332562d2dd8SJason Yen break; 33313afcdd7SPhilip Chen case SWAUX_STATUS_INVALID: 33413afcdd7SPhilip Chen return -EOPNOTSUPP; 33513afcdd7SPhilip Chen case SWAUX_STATUS_TIMEOUT: 33613afcdd7SPhilip Chen return -ETIMEDOUT; 33713afcdd7SPhilip Chen } 33813afcdd7SPhilip Chen 33913afcdd7SPhilip Chen if (len && (request == DP_AUX_NATIVE_READ || 34013afcdd7SPhilip Chen request == DP_AUX_I2C_READ)) { 34113afcdd7SPhilip Chen /* Read from the internal FIFO buffer */ 34213afcdd7SPhilip Chen for (i = 0; i < len; i++) { 34313afcdd7SPhilip Chen ret = regmap_read(map, PAGE0_SWAUX_RDATA, &data); 34413afcdd7SPhilip Chen if (ret) { 34513afcdd7SPhilip Chen DRM_DEV_ERROR(dev, 34613afcdd7SPhilip Chen "failed to read RDATA: %d\n", 34713afcdd7SPhilip Chen ret); 34813afcdd7SPhilip Chen return ret; 34913afcdd7SPhilip Chen } 35013afcdd7SPhilip Chen 35113afcdd7SPhilip Chen buf[i] = data; 35213afcdd7SPhilip Chen } 35313afcdd7SPhilip Chen } 35413afcdd7SPhilip Chen 35513afcdd7SPhilip Chen return len; 35613afcdd7SPhilip Chen } 35713afcdd7SPhilip Chen 358826cff3fSPhilip Chen static ssize_t ps8640_aux_transfer(struct drm_dp_aux *aux, 359826cff3fSPhilip Chen struct drm_dp_aux_msg *msg) 360826cff3fSPhilip Chen { 361826cff3fSPhilip Chen struct ps8640 *ps_bridge = aux_to_ps8640(aux); 362826cff3fSPhilip Chen struct device *dev = &ps_bridge->page[PAGE0_DP_CNTL]->dev; 363826cff3fSPhilip Chen int ret; 364826cff3fSPhilip Chen 365826cff3fSPhilip Chen pm_runtime_get_sync(dev); 366826cff3fSPhilip Chen ret = ps8640_aux_transfer_msg(aux, msg); 367826cff3fSPhilip Chen pm_runtime_mark_last_busy(dev); 368826cff3fSPhilip Chen pm_runtime_put_autosuspend(dev); 369826cff3fSPhilip Chen 370826cff3fSPhilip Chen return ret; 371826cff3fSPhilip Chen } 372826cff3fSPhilip Chen 373826cff3fSPhilip Chen static void ps8640_bridge_vdo_control(struct ps8640 *ps_bridge, 374bc1aee7fSJitao Shi const enum ps8640_vdo_control ctrl) 375bc1aee7fSJitao Shi { 376692d8db0SPhilip Chen struct regmap *map = ps_bridge->regmap[PAGE3_DSI_CNTL1]; 377826cff3fSPhilip Chen struct device *dev = &ps_bridge->page[PAGE3_DSI_CNTL1]->dev; 378bc1aee7fSJitao Shi u8 vdo_ctrl_buf[] = { VDO_CTL_ADD, ctrl }; 379bc1aee7fSJitao Shi int ret; 380bc1aee7fSJitao Shi 381692d8db0SPhilip Chen ret = regmap_bulk_write(map, PAGE3_SET_ADD, 382692d8db0SPhilip Chen vdo_ctrl_buf, sizeof(vdo_ctrl_buf)); 383692d8db0SPhilip Chen 384826cff3fSPhilip Chen if (ret < 0) 385826cff3fSPhilip Chen dev_err(dev, "failed to %sable VDO: %d\n", 38694d4c132SEnric Balletbo i Serra ctrl == ENABLE ? "en" : "dis", ret); 38794d4c132SEnric Balletbo i Serra } 388bc1aee7fSJitao Shi 389826cff3fSPhilip Chen static int __maybe_unused ps8640_resume(struct device *dev) 390bc1aee7fSJitao Shi { 391826cff3fSPhilip Chen struct ps8640 *ps_bridge = dev_get_drvdata(dev); 392826cff3fSPhilip Chen int ret; 39346f20630SEnric Balletbo i Serra 394bc1aee7fSJitao Shi ret = regulator_bulk_enable(ARRAY_SIZE(ps_bridge->supplies), 395bc1aee7fSJitao Shi ps_bridge->supplies); 396bc1aee7fSJitao Shi if (ret < 0) { 397826cff3fSPhilip Chen dev_err(dev, "cannot enable regulators %d\n", ret); 398826cff3fSPhilip Chen return ret; 399bc1aee7fSJitao Shi } 400bc1aee7fSJitao Shi 401bc1aee7fSJitao Shi gpiod_set_value(ps_bridge->gpio_powerdown, 0); 402bc1aee7fSJitao Shi gpiod_set_value(ps_bridge->gpio_reset, 1); 403bc1aee7fSJitao Shi usleep_range(2000, 2500); 404bc1aee7fSJitao Shi gpiod_set_value(ps_bridge->gpio_reset, 0); 40555453c09SHsin-Yi Wang /* Double reset for T4 and T5 */ 40655453c09SHsin-Yi Wang msleep(50); 40755453c09SHsin-Yi Wang gpiod_set_value(ps_bridge->gpio_reset, 1); 40855453c09SHsin-Yi Wang msleep(50); 40955453c09SHsin-Yi Wang gpiod_set_value(ps_bridge->gpio_reset, 0); 410bc1aee7fSJitao Shi 411cb8e30ddSDouglas Anderson /* We just reset things, so we need a delay after the first HPD */ 412cb8e30ddSDouglas Anderson ps_bridge->need_post_hpd_delay = true; 413cb8e30ddSDouglas Anderson 414bc1aee7fSJitao Shi /* 415826cff3fSPhilip Chen * Mystery 200 ms delay for the "MCU to be ready". It's unclear if 416826cff3fSPhilip Chen * this is truly necessary since the MCU will already signal that 417826cff3fSPhilip Chen * things are "good to go" by signaling HPD on "gpio 9". See 418f5aa7d46SDouglas Anderson * _ps8640_wait_hpd_asserted(). For now we'll keep this mystery delay 419f5aa7d46SDouglas Anderson * just in case. 420bc1aee7fSJitao Shi */ 421bc1aee7fSJitao Shi msleep(200); 422bc1aee7fSJitao Shi 423826cff3fSPhilip Chen return 0; 424bc1aee7fSJitao Shi } 425bc1aee7fSJitao Shi 426826cff3fSPhilip Chen static int __maybe_unused ps8640_suspend(struct device *dev) 427826cff3fSPhilip Chen { 428826cff3fSPhilip Chen struct ps8640 *ps_bridge = dev_get_drvdata(dev); 429826cff3fSPhilip Chen int ret; 430826cff3fSPhilip Chen 431826cff3fSPhilip Chen gpiod_set_value(ps_bridge->gpio_reset, 1); 432826cff3fSPhilip Chen gpiod_set_value(ps_bridge->gpio_powerdown, 1); 433826cff3fSPhilip Chen ret = regulator_bulk_disable(ARRAY_SIZE(ps_bridge->supplies), 434826cff3fSPhilip Chen ps_bridge->supplies); 435826cff3fSPhilip Chen if (ret < 0) 436826cff3fSPhilip Chen dev_err(dev, "cannot disable regulators %d\n", ret); 437826cff3fSPhilip Chen 438826cff3fSPhilip Chen return ret; 439826cff3fSPhilip Chen } 440826cff3fSPhilip Chen 441826cff3fSPhilip Chen static const struct dev_pm_ops ps8640_pm_ops = { 442826cff3fSPhilip Chen SET_RUNTIME_PM_OPS(ps8640_suspend, ps8640_resume, NULL) 443826cff3fSPhilip Chen SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend, 444826cff3fSPhilip Chen pm_runtime_force_resume) 445826cff3fSPhilip Chen }; 446826cff3fSPhilip Chen 447102e80d1SSam Ravnborg static void ps8640_atomic_pre_enable(struct drm_bridge *bridge, 448102e80d1SSam Ravnborg struct drm_bridge_state *old_bridge_state) 449826cff3fSPhilip Chen { 450826cff3fSPhilip Chen struct ps8640 *ps_bridge = bridge_to_ps8640(bridge); 451826cff3fSPhilip Chen struct regmap *map = ps_bridge->regmap[PAGE2_TOP_CNTL]; 452826cff3fSPhilip Chen struct device *dev = &ps_bridge->page[PAGE0_DP_CNTL]->dev; 453826cff3fSPhilip Chen int ret; 454826cff3fSPhilip Chen 455826cff3fSPhilip Chen pm_runtime_get_sync(dev); 456f5aa7d46SDouglas Anderson ret = _ps8640_wait_hpd_asserted(ps_bridge, 200 * 1000); 457f5aa7d46SDouglas Anderson if (ret < 0) 458f5aa7d46SDouglas Anderson dev_warn(dev, "HPD didn't go high: %d\n", ret); 459bc1aee7fSJitao Shi 460bc1aee7fSJitao Shi /* 461bc1aee7fSJitao Shi * The Manufacturer Command Set (MCS) is a device dependent interface 462bc1aee7fSJitao Shi * intended for factory programming of the display module default 463bc1aee7fSJitao Shi * parameters. Once the display module is configured, the MCS shall be 464bc1aee7fSJitao Shi * disabled by the manufacturer. Once disabled, all MCS commands are 465bc1aee7fSJitao Shi * ignored by the display interface. 466bc1aee7fSJitao Shi */ 467bc1aee7fSJitao Shi 468692d8db0SPhilip Chen ret = regmap_update_bits(map, PAGE2_MCS_EN, MCS_EN, 0); 469826cff3fSPhilip Chen if (ret < 0) 470826cff3fSPhilip Chen dev_warn(dev, "failed write PAGE2_MCS_EN: %d\n", ret); 471bc1aee7fSJitao Shi 472bc1aee7fSJitao Shi /* Switch access edp panel's edid through i2c */ 473692d8db0SPhilip Chen ret = regmap_write(map, PAGE2_I2C_BYPASS, I2C_BYPASS_EN); 474bc1aee7fSJitao Shi if (ret < 0) 475826cff3fSPhilip Chen dev_warn(dev, "failed write PAGE2_MCS_EN: %d\n", ret); 47646f20630SEnric Balletbo i Serra 477826cff3fSPhilip Chen ps8640_bridge_vdo_control(ps_bridge, ENABLE); 47846f20630SEnric Balletbo i Serra 479826cff3fSPhilip Chen ps_bridge->pre_enabled = true; 48046f20630SEnric Balletbo i Serra } 48146f20630SEnric Balletbo i Serra 482102e80d1SSam Ravnborg static void ps8640_atomic_post_disable(struct drm_bridge *bridge, 483102e80d1SSam Ravnborg struct drm_bridge_state *old_bridge_state) 48446f20630SEnric Balletbo i Serra { 48546f20630SEnric Balletbo i Serra struct ps8640 *ps_bridge = bridge_to_ps8640(bridge); 48646f20630SEnric Balletbo i Serra 487826cff3fSPhilip Chen ps_bridge->pre_enabled = false; 488826cff3fSPhilip Chen 48946f20630SEnric Balletbo i Serra ps8640_bridge_vdo_control(ps_bridge, DISABLE); 490826cff3fSPhilip Chen pm_runtime_put_sync_suspend(&ps_bridge->page[PAGE0_DP_CNTL]->dev); 491bc1aee7fSJitao Shi } 492bc1aee7fSJitao Shi 493a25b988fSLaurent Pinchart static int ps8640_bridge_attach(struct drm_bridge *bridge, 494a25b988fSLaurent Pinchart enum drm_bridge_attach_flags flags) 495bc1aee7fSJitao Shi { 496bc1aee7fSJitao Shi struct ps8640 *ps_bridge = bridge_to_ps8640(bridge); 497bc1aee7fSJitao Shi struct device *dev = &ps_bridge->page[0]->dev; 498bc1aee7fSJitao Shi int ret; 499812a65baSEnric Balletbo i Serra 500812a65baSEnric Balletbo i Serra if (!(flags & DRM_BRIDGE_ATTACH_NO_CONNECTOR)) 501812a65baSEnric Balletbo i Serra return -EINVAL; 502812a65baSEnric Balletbo i Serra 503f8378c04SDouglas Anderson ps_bridge->aux.drm_dev = bridge->dev; 50413afcdd7SPhilip Chen ret = drm_dp_aux_register(&ps_bridge->aux); 50513afcdd7SPhilip Chen if (ret) { 50613afcdd7SPhilip Chen dev_err(dev, "failed to register DP AUX channel: %d\n", ret); 507fe93ae80SMaxime Ripard return ret; 50813afcdd7SPhilip Chen } 509bc1aee7fSJitao Shi 5109294914dSAngeloGioacchino Del Regno ps_bridge->link = device_link_add(bridge->dev->dev, dev, DL_FLAG_STATELESS); 5119294914dSAngeloGioacchino Del Regno if (!ps_bridge->link) { 5129294914dSAngeloGioacchino Del Regno dev_err(dev, "failed to create device link"); 5139294914dSAngeloGioacchino Del Regno ret = -EINVAL; 5149294914dSAngeloGioacchino Del Regno goto err_devlink; 5159294914dSAngeloGioacchino Del Regno } 5169294914dSAngeloGioacchino Del Regno 517bc1aee7fSJitao Shi /* Attach the panel-bridge to the dsi bridge */ 5189294914dSAngeloGioacchino Del Regno ret = drm_bridge_attach(bridge->encoder, ps_bridge->panel_bridge, 519a25b988fSLaurent Pinchart &ps_bridge->bridge, flags); 5209294914dSAngeloGioacchino Del Regno if (ret) 5219294914dSAngeloGioacchino Del Regno goto err_bridge_attach; 5229294914dSAngeloGioacchino Del Regno 5239294914dSAngeloGioacchino Del Regno return 0; 5249294914dSAngeloGioacchino Del Regno 5259294914dSAngeloGioacchino Del Regno err_bridge_attach: 5269294914dSAngeloGioacchino Del Regno device_link_del(ps_bridge->link); 5279294914dSAngeloGioacchino Del Regno err_devlink: 5289294914dSAngeloGioacchino Del Regno drm_dp_aux_unregister(&ps_bridge->aux); 5299294914dSAngeloGioacchino Del Regno 5309294914dSAngeloGioacchino Del Regno return ret; 531bc1aee7fSJitao Shi } 532bc1aee7fSJitao Shi 53313afcdd7SPhilip Chen static void ps8640_bridge_detach(struct drm_bridge *bridge) 53413afcdd7SPhilip Chen { 5359294914dSAngeloGioacchino Del Regno struct ps8640 *ps_bridge = bridge_to_ps8640(bridge); 5369294914dSAngeloGioacchino Del Regno 5379294914dSAngeloGioacchino Del Regno drm_dp_aux_unregister(&ps_bridge->aux); 5389294914dSAngeloGioacchino Del Regno if (ps_bridge->link) 5399294914dSAngeloGioacchino Del Regno device_link_del(ps_bridge->link); 54013afcdd7SPhilip Chen } 54113afcdd7SPhilip Chen 542d82c12abSEnric Balletbo i Serra static struct edid *ps8640_bridge_get_edid(struct drm_bridge *bridge, 543d82c12abSEnric Balletbo i Serra struct drm_connector *connector) 544d82c12abSEnric Balletbo i Serra { 545d82c12abSEnric Balletbo i Serra struct ps8640 *ps_bridge = bridge_to_ps8640(bridge); 546826cff3fSPhilip Chen bool poweroff = !ps_bridge->pre_enabled; 547d82c12abSEnric Balletbo i Serra 548*6a17b4d1SPin-yen Lin if (!ps_bridge->edid) { 54946f20630SEnric Balletbo i Serra /* 55046f20630SEnric Balletbo i Serra * When we end calling get_edid() triggered by an ioctl, i.e 55146f20630SEnric Balletbo i Serra * 55246f20630SEnric Balletbo i Serra * drm_mode_getconnector (ioctl) 55346f20630SEnric Balletbo i Serra * -> drm_helper_probe_single_connector_modes 55446f20630SEnric Balletbo i Serra * -> drm_bridge_connector_get_modes 55546f20630SEnric Balletbo i Serra * -> ps8640_bridge_get_edid 55646f20630SEnric Balletbo i Serra * 557*6a17b4d1SPin-yen Lin * We need to make sure that what we need is enabled before 558*6a17b4d1SPin-yen Lin * reading EDID, for this chip, we need to do a full poweron, 559*6a17b4d1SPin-yen Lin * otherwise it will fail. 56046f20630SEnric Balletbo i Serra */ 561845e730eSPin-yen Lin if (poweroff) 562*6a17b4d1SPin-yen Lin drm_atomic_bridge_chain_pre_enable(bridge, 563*6a17b4d1SPin-yen Lin connector->state->state); 56446f20630SEnric Balletbo i Serra 565*6a17b4d1SPin-yen Lin ps_bridge->edid = drm_get_edid(connector, 566d82c12abSEnric Balletbo i Serra ps_bridge->page[PAGE0_DP_CNTL]->adapter); 56746f20630SEnric Balletbo i Serra 56846f20630SEnric Balletbo i Serra /* 569*6a17b4d1SPin-yen Lin * If we call the get_edid() function without having enabled the 570*6a17b4d1SPin-yen Lin * chip before, return the chip to its original power state. 57146f20630SEnric Balletbo i Serra */ 57246f20630SEnric Balletbo i Serra if (poweroff) 573*6a17b4d1SPin-yen Lin drm_atomic_bridge_chain_post_disable(bridge, 574*6a17b4d1SPin-yen Lin connector->state->state); 575*6a17b4d1SPin-yen Lin } 57646f20630SEnric Balletbo i Serra 577*6a17b4d1SPin-yen Lin return drm_edid_duplicate(ps_bridge->edid); 578d82c12abSEnric Balletbo i Serra } 579d82c12abSEnric Balletbo i Serra 580826cff3fSPhilip Chen static void ps8640_runtime_disable(void *data) 581826cff3fSPhilip Chen { 582826cff3fSPhilip Chen pm_runtime_dont_use_autosuspend(data); 583826cff3fSPhilip Chen pm_runtime_disable(data); 584826cff3fSPhilip Chen } 585826cff3fSPhilip Chen 586bc1aee7fSJitao Shi static const struct drm_bridge_funcs ps8640_bridge_funcs = { 587bc1aee7fSJitao Shi .attach = ps8640_bridge_attach, 58813afcdd7SPhilip Chen .detach = ps8640_bridge_detach, 589d82c12abSEnric Balletbo i Serra .get_edid = ps8640_bridge_get_edid, 590102e80d1SSam Ravnborg .atomic_post_disable = ps8640_atomic_post_disable, 591102e80d1SSam Ravnborg .atomic_pre_enable = ps8640_atomic_pre_enable, 592102e80d1SSam Ravnborg .atomic_duplicate_state = drm_atomic_helper_bridge_duplicate_state, 593102e80d1SSam Ravnborg .atomic_destroy_state = drm_atomic_helper_bridge_destroy_state, 594102e80d1SSam Ravnborg .atomic_reset = drm_atomic_helper_bridge_reset, 595bc1aee7fSJitao Shi }; 596bc1aee7fSJitao Shi 59710e619f1SDouglas Anderson static int ps8640_bridge_get_dsi_resources(struct device *dev, struct ps8640 *ps_bridge) 5987abbc26fSMaxime Ripard { 5997abbc26fSMaxime Ripard struct device_node *in_ep, *dsi_node; 6007abbc26fSMaxime Ripard struct mipi_dsi_device *dsi; 6017abbc26fSMaxime Ripard struct mipi_dsi_host *host; 6027abbc26fSMaxime Ripard const struct mipi_dsi_device_info info = { .type = "ps8640", 6037abbc26fSMaxime Ripard .channel = 0, 6047abbc26fSMaxime Ripard .node = NULL, 6057abbc26fSMaxime Ripard }; 6067abbc26fSMaxime Ripard 6077abbc26fSMaxime Ripard /* port@0 is ps8640 dsi input port */ 6087abbc26fSMaxime Ripard in_ep = of_graph_get_endpoint_by_regs(dev->of_node, 0, -1); 6097abbc26fSMaxime Ripard if (!in_ep) 6107abbc26fSMaxime Ripard return -ENODEV; 6117abbc26fSMaxime Ripard 6127abbc26fSMaxime Ripard dsi_node = of_graph_get_remote_port_parent(in_ep); 6137abbc26fSMaxime Ripard of_node_put(in_ep); 6147abbc26fSMaxime Ripard if (!dsi_node) 6157abbc26fSMaxime Ripard return -ENODEV; 6167abbc26fSMaxime Ripard 6177abbc26fSMaxime Ripard host = of_find_mipi_dsi_host_by_node(dsi_node); 6187abbc26fSMaxime Ripard of_node_put(dsi_node); 6197abbc26fSMaxime Ripard if (!host) 6207abbc26fSMaxime Ripard return -EPROBE_DEFER; 6217abbc26fSMaxime Ripard 6227abbc26fSMaxime Ripard dsi = devm_mipi_dsi_device_register_full(dev, host, &info); 6237abbc26fSMaxime Ripard if (IS_ERR(dsi)) { 6247abbc26fSMaxime Ripard dev_err(dev, "failed to create dsi device\n"); 6257abbc26fSMaxime Ripard return PTR_ERR(dsi); 6267abbc26fSMaxime Ripard } 6277abbc26fSMaxime Ripard 6287abbc26fSMaxime Ripard ps_bridge->dsi = dsi; 6297abbc26fSMaxime Ripard 6307abbc26fSMaxime Ripard dsi->host = host; 6317abbc26fSMaxime Ripard dsi->mode_flags = MIPI_DSI_MODE_VIDEO | 6327abbc26fSMaxime Ripard MIPI_DSI_MODE_VIDEO_SYNC_PULSE; 6337abbc26fSMaxime Ripard dsi->format = MIPI_DSI_FMT_RGB888; 6347abbc26fSMaxime Ripard dsi->lanes = NUM_MIPI_LANES; 6357abbc26fSMaxime Ripard 63610e619f1SDouglas Anderson return 0; 63710e619f1SDouglas Anderson } 63810e619f1SDouglas Anderson 63910e619f1SDouglas Anderson static int ps8640_bridge_link_panel(struct drm_dp_aux *aux) 64010e619f1SDouglas Anderson { 64110e619f1SDouglas Anderson struct ps8640 *ps_bridge = aux_to_ps8640(aux); 64210e619f1SDouglas Anderson struct device *dev = aux->dev; 64310e619f1SDouglas Anderson struct device_node *np = dev->of_node; 64410e619f1SDouglas Anderson int ret; 64510e619f1SDouglas Anderson 64610e619f1SDouglas Anderson /* 64710e619f1SDouglas Anderson * NOTE about returning -EPROBE_DEFER from this function: if we 64810e619f1SDouglas Anderson * return an error (most relevant to -EPROBE_DEFER) it will only 64910e619f1SDouglas Anderson * be passed out to ps8640_probe() if it called this directly (AKA the 65010e619f1SDouglas Anderson * panel isn't under the "aux-bus" node). That should be fine because 65110e619f1SDouglas Anderson * if the panel is under "aux-bus" it's guaranteed to have probed by 65210e619f1SDouglas Anderson * the time this function has been called. 65310e619f1SDouglas Anderson */ 65410e619f1SDouglas Anderson 65510e619f1SDouglas Anderson /* port@1 is ps8640 output port */ 65610e619f1SDouglas Anderson ps_bridge->panel_bridge = devm_drm_of_get_bridge(dev, np, 1, 0); 65710e619f1SDouglas Anderson if (IS_ERR(ps_bridge->panel_bridge)) 65810e619f1SDouglas Anderson return PTR_ERR(ps_bridge->panel_bridge); 65910e619f1SDouglas Anderson 66010e619f1SDouglas Anderson ret = devm_drm_bridge_add(dev, &ps_bridge->bridge); 66110e619f1SDouglas Anderson if (ret) 66210e619f1SDouglas Anderson return ret; 66310e619f1SDouglas Anderson 66410e619f1SDouglas Anderson return devm_mipi_dsi_attach(dev, ps_bridge->dsi); 6657abbc26fSMaxime Ripard } 6667abbc26fSMaxime Ripard 667bc1aee7fSJitao Shi static int ps8640_probe(struct i2c_client *client) 668bc1aee7fSJitao Shi { 669bc1aee7fSJitao Shi struct device *dev = &client->dev; 670bc1aee7fSJitao Shi struct ps8640 *ps_bridge; 671bc1aee7fSJitao Shi int ret; 672bc1aee7fSJitao Shi u32 i; 673bc1aee7fSJitao Shi 674bc1aee7fSJitao Shi ps_bridge = devm_kzalloc(dev, sizeof(*ps_bridge), GFP_KERNEL); 675bc1aee7fSJitao Shi if (!ps_bridge) 676bc1aee7fSJitao Shi return -ENOMEM; 677bc1aee7fSJitao Shi 678fc94224cSChen-Yu Tsai ps_bridge->supplies[0].supply = "vdd12"; 679fc94224cSChen-Yu Tsai ps_bridge->supplies[1].supply = "vdd33"; 680bc1aee7fSJitao Shi ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(ps_bridge->supplies), 681bc1aee7fSJitao Shi ps_bridge->supplies); 682bc1aee7fSJitao Shi if (ret) 683bc1aee7fSJitao Shi return ret; 684bc1aee7fSJitao Shi 685bc1aee7fSJitao Shi ps_bridge->gpio_powerdown = devm_gpiod_get(&client->dev, "powerdown", 686bc1aee7fSJitao Shi GPIOD_OUT_HIGH); 687bc1aee7fSJitao Shi if (IS_ERR(ps_bridge->gpio_powerdown)) 688bc1aee7fSJitao Shi return PTR_ERR(ps_bridge->gpio_powerdown); 689bc1aee7fSJitao Shi 690bc1aee7fSJitao Shi /* 691bc1aee7fSJitao Shi * Assert the reset to avoid the bridge being initialized prematurely 692bc1aee7fSJitao Shi */ 693bc1aee7fSJitao Shi ps_bridge->gpio_reset = devm_gpiod_get(&client->dev, "reset", 694bc1aee7fSJitao Shi GPIOD_OUT_HIGH); 695bc1aee7fSJitao Shi if (IS_ERR(ps_bridge->gpio_reset)) 696bc1aee7fSJitao Shi return PTR_ERR(ps_bridge->gpio_reset); 697bc1aee7fSJitao Shi 698bc1aee7fSJitao Shi ps_bridge->bridge.funcs = &ps8640_bridge_funcs; 699bc1aee7fSJitao Shi ps_bridge->bridge.of_node = dev->of_node; 700d82c12abSEnric Balletbo i Serra ps_bridge->bridge.type = DRM_MODE_CONNECTOR_eDP; 701bc1aee7fSJitao Shi 702e9d9f958SPhilip Chen /* 703e9d9f958SPhilip Chen * In the device tree, if panel is listed under aux-bus of the bridge 704e9d9f958SPhilip Chen * node, panel driver should be able to retrieve EDID by itself using 705e9d9f958SPhilip Chen * aux-bus. So let's not set DRM_BRIDGE_OP_EDID here. 706e9d9f958SPhilip Chen */ 707e9d9f958SPhilip Chen if (!ps8640_of_panel_on_aux_bus(&client->dev)) 708e9d9f958SPhilip Chen ps_bridge->bridge.ops = DRM_BRIDGE_OP_EDID; 709e9d9f958SPhilip Chen 71010e619f1SDouglas Anderson /* 71110e619f1SDouglas Anderson * Get MIPI DSI resources early. These can return -EPROBE_DEFER so 71210e619f1SDouglas Anderson * we want to get them out of the way sooner. 71310e619f1SDouglas Anderson */ 71410e619f1SDouglas Anderson ret = ps8640_bridge_get_dsi_resources(&client->dev, ps_bridge); 71510e619f1SDouglas Anderson if (ret) 71610e619f1SDouglas Anderson return ret; 71710e619f1SDouglas Anderson 718bc1aee7fSJitao Shi ps_bridge->page[PAGE0_DP_CNTL] = client; 719bc1aee7fSJitao Shi 720692d8db0SPhilip Chen ps_bridge->regmap[PAGE0_DP_CNTL] = devm_regmap_init_i2c(client, ps8640_regmap_config); 721692d8db0SPhilip Chen if (IS_ERR(ps_bridge->regmap[PAGE0_DP_CNTL])) 722692d8db0SPhilip Chen return PTR_ERR(ps_bridge->regmap[PAGE0_DP_CNTL]); 723692d8db0SPhilip Chen 724bc1aee7fSJitao Shi for (i = 1; i < ARRAY_SIZE(ps_bridge->page); i++) { 725bc1aee7fSJitao Shi ps_bridge->page[i] = devm_i2c_new_dummy_device(&client->dev, 726bc1aee7fSJitao Shi client->adapter, 727bc1aee7fSJitao Shi client->addr + i); 728692d8db0SPhilip Chen if (IS_ERR(ps_bridge->page[i])) 729bc1aee7fSJitao Shi return PTR_ERR(ps_bridge->page[i]); 730692d8db0SPhilip Chen 731692d8db0SPhilip Chen ps_bridge->regmap[i] = devm_regmap_init_i2c(ps_bridge->page[i], 732692d8db0SPhilip Chen ps8640_regmap_config + i); 733692d8db0SPhilip Chen if (IS_ERR(ps_bridge->regmap[i])) 734692d8db0SPhilip Chen return PTR_ERR(ps_bridge->regmap[i]); 735bc1aee7fSJitao Shi } 736bc1aee7fSJitao Shi 737bc1aee7fSJitao Shi i2c_set_clientdata(client, ps_bridge); 738bc1aee7fSJitao Shi 73913afcdd7SPhilip Chen ps_bridge->aux.name = "parade-ps8640-aux"; 74013afcdd7SPhilip Chen ps_bridge->aux.dev = dev; 74113afcdd7SPhilip Chen ps_bridge->aux.transfer = ps8640_aux_transfer; 742f5aa7d46SDouglas Anderson ps_bridge->aux.wait_hpd_asserted = ps8640_wait_hpd_asserted; 74313afcdd7SPhilip Chen drm_dp_aux_init(&ps_bridge->aux); 74413afcdd7SPhilip Chen 745826cff3fSPhilip Chen pm_runtime_enable(dev); 746826cff3fSPhilip Chen /* 747826cff3fSPhilip Chen * Powering on ps8640 takes ~300ms. To avoid wasting time on power 748b1d2751cSDrew Davenport * cycling ps8640 too often, set autosuspend_delay to 2000ms to ensure 749826cff3fSPhilip Chen * the bridge wouldn't suspend in between each _aux_transfer_msg() call 750826cff3fSPhilip Chen * during EDID read (~20ms in my experiment) and in between the last 751826cff3fSPhilip Chen * _aux_transfer_msg() call during EDID read and the _pre_enable() call 752826cff3fSPhilip Chen * (~100ms in my experiment). 753826cff3fSPhilip Chen */ 754b1d2751cSDrew Davenport pm_runtime_set_autosuspend_delay(dev, 2000); 755826cff3fSPhilip Chen pm_runtime_use_autosuspend(dev); 756826cff3fSPhilip Chen pm_suspend_ignore_children(dev, true); 757826cff3fSPhilip Chen ret = devm_add_action_or_reset(dev, ps8640_runtime_disable, dev); 758826cff3fSPhilip Chen if (ret) 759826cff3fSPhilip Chen return ret; 760826cff3fSPhilip Chen 76110e619f1SDouglas Anderson ret = devm_of_dp_aux_populate_bus(&ps_bridge->aux, ps8640_bridge_link_panel); 762e9d9f958SPhilip Chen 76310e619f1SDouglas Anderson /* 76410e619f1SDouglas Anderson * If devm_of_dp_aux_populate_bus() returns -ENODEV then it's up to 76510e619f1SDouglas Anderson * usa to call ps8640_bridge_link_panel() directly. NOTE: in this case 76610e619f1SDouglas Anderson * the function is allowed to -EPROBE_DEFER. 76710e619f1SDouglas Anderson */ 76810e619f1SDouglas Anderson if (ret == -ENODEV) 76910e619f1SDouglas Anderson return ps8640_bridge_link_panel(&ps_bridge->aux); 770e9d9f958SPhilip Chen 7717abbc26fSMaxime Ripard return ret; 772bc1aee7fSJitao Shi } 773bc1aee7fSJitao Shi 774*6a17b4d1SPin-yen Lin static void ps8640_remove(struct i2c_client *client) 775*6a17b4d1SPin-yen Lin { 776*6a17b4d1SPin-yen Lin struct ps8640 *ps_bridge = i2c_get_clientdata(client); 777*6a17b4d1SPin-yen Lin 778*6a17b4d1SPin-yen Lin kfree(ps_bridge->edid); 779*6a17b4d1SPin-yen Lin } 780*6a17b4d1SPin-yen Lin 781bc1aee7fSJitao Shi static const struct of_device_id ps8640_match[] = { 782bc1aee7fSJitao Shi { .compatible = "parade,ps8640" }, 783bc1aee7fSJitao Shi { } 784bc1aee7fSJitao Shi }; 785bc1aee7fSJitao Shi MODULE_DEVICE_TABLE(of, ps8640_match); 786bc1aee7fSJitao Shi 787bc1aee7fSJitao Shi static struct i2c_driver ps8640_driver = { 788bc1aee7fSJitao Shi .probe_new = ps8640_probe, 789*6a17b4d1SPin-yen Lin .remove = ps8640_remove, 790bc1aee7fSJitao Shi .driver = { 791bc1aee7fSJitao Shi .name = "ps8640", 792bc1aee7fSJitao Shi .of_match_table = ps8640_match, 793826cff3fSPhilip Chen .pm = &ps8640_pm_ops, 794bc1aee7fSJitao Shi }, 795bc1aee7fSJitao Shi }; 796bc1aee7fSJitao Shi module_i2c_driver(ps8640_driver); 797bc1aee7fSJitao Shi 798bc1aee7fSJitao Shi MODULE_AUTHOR("Jitao Shi <jitao.shi@mediatek.com>"); 799bc1aee7fSJitao Shi MODULE_AUTHOR("CK Hu <ck.hu@mediatek.com>"); 800bc1aee7fSJitao Shi MODULE_AUTHOR("Enric Balletbo i Serra <enric.balletbo@collabora.com>"); 801bc1aee7fSJitao Shi MODULE_DESCRIPTION("PARADE ps8640 DSI-eDP converter driver"); 802bc1aee7fSJitao Shi MODULE_LICENSE("GPL v2"); 803