1 /* 2 * Copyright 2017 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: Rafał Miłecki <zajec5@gmail.com> 23 * Alex Deucher <alexdeucher@gmail.com> 24 */ 25 26 #include "amdgpu.h" 27 #include "amdgpu_drv.h" 28 #include "amdgpu_pm.h" 29 #include "amdgpu_dpm.h" 30 #include "atom.h" 31 #include <linux/pci.h> 32 #include <linux/hwmon.h> 33 #include <linux/hwmon-sysfs.h> 34 #include <linux/nospec.h> 35 #include <linux/pm_runtime.h> 36 #include <asm/processor.h> 37 38 #define MAX_NUM_OF_FEATURES_PER_SUBSET 8 39 #define MAX_NUM_OF_SUBSETS 8 40 41 #define DEVICE_ATTR_IS(_name) (attr_id == device_attr_id__##_name) 42 43 struct od_attribute { 44 struct kobj_attribute attribute; 45 struct list_head entry; 46 }; 47 48 struct od_kobj { 49 struct kobject kobj; 50 struct list_head entry; 51 struct list_head attribute; 52 void *priv; 53 }; 54 55 struct od_feature_ops { 56 umode_t (*is_visible)(struct amdgpu_device *adev); 57 ssize_t (*show)(struct kobject *kobj, struct kobj_attribute *attr, 58 char *buf); 59 ssize_t (*store)(struct kobject *kobj, struct kobj_attribute *attr, 60 const char *buf, size_t count); 61 }; 62 63 struct od_feature_item { 64 const char *name; 65 struct od_feature_ops ops; 66 }; 67 68 struct od_feature_container { 69 char *name; 70 struct od_feature_ops ops; 71 struct od_feature_item sub_feature[MAX_NUM_OF_FEATURES_PER_SUBSET]; 72 }; 73 74 struct od_feature_set { 75 struct od_feature_container containers[MAX_NUM_OF_SUBSETS]; 76 }; 77 78 static const struct hwmon_temp_label { 79 enum PP_HWMON_TEMP channel; 80 const char *label; 81 } temp_label[] = { 82 {PP_TEMP_EDGE, "edge"}, 83 {PP_TEMP_JUNCTION, "junction"}, 84 {PP_TEMP_MEM, "mem"}, 85 }; 86 87 const char * const amdgpu_pp_profile_name[] = { 88 "BOOTUP_DEFAULT", 89 "3D_FULL_SCREEN", 90 "POWER_SAVING", 91 "VIDEO", 92 "VR", 93 "COMPUTE", 94 "CUSTOM", 95 "WINDOW_3D", 96 "CAPPED", 97 "UNCAPPED", 98 }; 99 100 /** 101 * amdgpu_pm_dev_state_check - Check if device can be accessed. 102 * @adev: Target device. 103 * @runpm: Check runpm status for suspend state checks. 104 * 105 * Checks the state of the @adev for access. Return 0 if the device is 106 * accessible or a negative error code otherwise. 107 */ 108 static int amdgpu_pm_dev_state_check(struct amdgpu_device *adev, bool runpm) 109 { 110 bool runpm_check = runpm ? adev->in_runpm : false; 111 112 if (amdgpu_in_reset(adev)) 113 return -EPERM; 114 if (adev->in_suspend && !runpm_check) 115 return -EPERM; 116 117 return 0; 118 } 119 120 /** 121 * amdgpu_pm_get_access - Check if device can be accessed, resume if needed. 122 * @adev: Target device. 123 * 124 * Checks the state of the @adev for access. Use runtime pm API to resume if 125 * needed. Return 0 if the device is accessible or a negative error code 126 * otherwise. 127 */ 128 static int amdgpu_pm_get_access(struct amdgpu_device *adev) 129 { 130 int ret; 131 132 ret = amdgpu_pm_dev_state_check(adev, true); 133 if (ret) 134 return ret; 135 136 return pm_runtime_resume_and_get(adev->dev); 137 } 138 139 /** 140 * amdgpu_pm_get_access_if_active - Check if device is active for access. 141 * @adev: Target device. 142 * 143 * Checks the state of the @adev for access. Use runtime pm API to determine 144 * if device is active. Allow access only if device is active.Return 0 if the 145 * device is accessible or a negative error code otherwise. 146 */ 147 static int amdgpu_pm_get_access_if_active(struct amdgpu_device *adev) 148 { 149 int ret; 150 151 /* Ignore runpm status. If device is in suspended state, deny access */ 152 ret = amdgpu_pm_dev_state_check(adev, false); 153 if (ret) 154 return ret; 155 156 /* 157 * Allow only if device is active. If runpm is disabled also, as in 158 * kernels without CONFIG_PM, allow access. 159 */ 160 ret = pm_runtime_get_if_active(adev->dev); 161 if (!ret) 162 return -EPERM; 163 164 return 0; 165 } 166 167 /** 168 * amdgpu_pm_put_access - Put to auto suspend mode after a device access. 169 * @adev: Target device. 170 * 171 * Should be paired with amdgpu_pm_get_access* calls 172 */ 173 static inline void amdgpu_pm_put_access(struct amdgpu_device *adev) 174 { 175 pm_runtime_mark_last_busy(adev->dev); 176 pm_runtime_put_autosuspend(adev->dev); 177 } 178 179 /** 180 * DOC: power_dpm_state 181 * 182 * The power_dpm_state file is a legacy interface and is only provided for 183 * backwards compatibility. The amdgpu driver provides a sysfs API for adjusting 184 * certain power related parameters. The file power_dpm_state is used for this. 185 * It accepts the following arguments: 186 * 187 * - battery 188 * 189 * - balanced 190 * 191 * - performance 192 * 193 * battery 194 * 195 * On older GPUs, the vbios provided a special power state for battery 196 * operation. Selecting battery switched to this state. This is no 197 * longer provided on newer GPUs so the option does nothing in that case. 198 * 199 * balanced 200 * 201 * On older GPUs, the vbios provided a special power state for balanced 202 * operation. Selecting balanced switched to this state. This is no 203 * longer provided on newer GPUs so the option does nothing in that case. 204 * 205 * performance 206 * 207 * On older GPUs, the vbios provided a special power state for performance 208 * operation. Selecting performance switched to this state. This is no 209 * longer provided on newer GPUs so the option does nothing in that case. 210 * 211 */ 212 213 static ssize_t amdgpu_get_power_dpm_state(struct device *dev, 214 struct device_attribute *attr, 215 char *buf) 216 { 217 struct drm_device *ddev = dev_get_drvdata(dev); 218 struct amdgpu_device *adev = drm_to_adev(ddev); 219 enum amd_pm_state_type pm; 220 int ret; 221 222 ret = amdgpu_pm_get_access_if_active(adev); 223 if (ret) 224 return ret; 225 226 amdgpu_dpm_get_current_power_state(adev, &pm); 227 228 amdgpu_pm_put_access(adev); 229 230 return sysfs_emit(buf, "%s\n", 231 (pm == POWER_STATE_TYPE_BATTERY) ? "battery" : 232 (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance"); 233 } 234 235 static ssize_t amdgpu_set_power_dpm_state(struct device *dev, 236 struct device_attribute *attr, 237 const char *buf, 238 size_t count) 239 { 240 struct drm_device *ddev = dev_get_drvdata(dev); 241 struct amdgpu_device *adev = drm_to_adev(ddev); 242 enum amd_pm_state_type state; 243 int ret; 244 245 if (strncmp("battery", buf, strlen("battery")) == 0) 246 state = POWER_STATE_TYPE_BATTERY; 247 else if (strncmp("balanced", buf, strlen("balanced")) == 0) 248 state = POWER_STATE_TYPE_BALANCED; 249 else if (strncmp("performance", buf, strlen("performance")) == 0) 250 state = POWER_STATE_TYPE_PERFORMANCE; 251 else 252 return -EINVAL; 253 254 ret = amdgpu_pm_get_access(adev); 255 if (ret < 0) 256 return ret; 257 258 amdgpu_dpm_set_power_state(adev, state); 259 260 amdgpu_pm_put_access(adev); 261 262 return count; 263 } 264 265 266 /** 267 * DOC: power_dpm_force_performance_level 268 * 269 * The amdgpu driver provides a sysfs API for adjusting certain power 270 * related parameters. The file power_dpm_force_performance_level is 271 * used for this. It accepts the following arguments: 272 * 273 * - auto 274 * 275 * - low 276 * 277 * - high 278 * 279 * - manual 280 * 281 * - profile_standard 282 * 283 * - profile_min_sclk 284 * 285 * - profile_min_mclk 286 * 287 * - profile_peak 288 * 289 * auto 290 * 291 * When auto is selected, the driver will attempt to dynamically select 292 * the optimal power profile for current conditions in the driver. 293 * 294 * low 295 * 296 * When low is selected, the clocks are forced to the lowest power state. 297 * 298 * high 299 * 300 * When high is selected, the clocks are forced to the highest power state. 301 * 302 * manual 303 * 304 * When manual is selected, the user can manually adjust which power states 305 * are enabled for each clock domain via the sysfs pp_dpm_mclk, pp_dpm_sclk, 306 * and pp_dpm_pcie files and adjust the power state transition heuristics 307 * via the pp_power_profile_mode sysfs file. 308 * 309 * profile_standard 310 * profile_min_sclk 311 * profile_min_mclk 312 * profile_peak 313 * 314 * When the profiling modes are selected, clock and power gating are 315 * disabled and the clocks are set for different profiling cases. This 316 * mode is recommended for profiling specific work loads where you do 317 * not want clock or power gating for clock fluctuation to interfere 318 * with your results. profile_standard sets the clocks to a fixed clock 319 * level which varies from asic to asic. profile_min_sclk forces the sclk 320 * to the lowest level. profile_min_mclk forces the mclk to the lowest level. 321 * profile_peak sets all clocks (mclk, sclk, pcie) to the highest levels. 322 * 323 */ 324 325 static ssize_t amdgpu_get_power_dpm_force_performance_level(struct device *dev, 326 struct device_attribute *attr, 327 char *buf) 328 { 329 struct drm_device *ddev = dev_get_drvdata(dev); 330 struct amdgpu_device *adev = drm_to_adev(ddev); 331 enum amd_dpm_forced_level level = 0xff; 332 int ret; 333 334 ret = amdgpu_pm_get_access_if_active(adev); 335 if (ret) 336 return ret; 337 338 level = amdgpu_dpm_get_performance_level(adev); 339 340 amdgpu_pm_put_access(adev); 341 342 return sysfs_emit(buf, "%s\n", 343 (level == AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" : 344 (level == AMD_DPM_FORCED_LEVEL_LOW) ? "low" : 345 (level == AMD_DPM_FORCED_LEVEL_HIGH) ? "high" : 346 (level == AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" : 347 (level == AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD) ? "profile_standard" : 348 (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK) ? "profile_min_sclk" : 349 (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) ? "profile_min_mclk" : 350 (level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) ? "profile_peak" : 351 (level == AMD_DPM_FORCED_LEVEL_PERF_DETERMINISM) ? "perf_determinism" : 352 "unknown"); 353 } 354 355 static ssize_t amdgpu_set_power_dpm_force_performance_level(struct device *dev, 356 struct device_attribute *attr, 357 const char *buf, 358 size_t count) 359 { 360 struct drm_device *ddev = dev_get_drvdata(dev); 361 struct amdgpu_device *adev = drm_to_adev(ddev); 362 enum amd_dpm_forced_level level; 363 int ret = 0; 364 365 if (strncmp("low", buf, strlen("low")) == 0) { 366 level = AMD_DPM_FORCED_LEVEL_LOW; 367 } else if (strncmp("high", buf, strlen("high")) == 0) { 368 level = AMD_DPM_FORCED_LEVEL_HIGH; 369 } else if (strncmp("auto", buf, strlen("auto")) == 0) { 370 level = AMD_DPM_FORCED_LEVEL_AUTO; 371 } else if (strncmp("manual", buf, strlen("manual")) == 0) { 372 level = AMD_DPM_FORCED_LEVEL_MANUAL; 373 } else if (strncmp("profile_exit", buf, strlen("profile_exit")) == 0) { 374 level = AMD_DPM_FORCED_LEVEL_PROFILE_EXIT; 375 } else if (strncmp("profile_standard", buf, strlen("profile_standard")) == 0) { 376 level = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD; 377 } else if (strncmp("profile_min_sclk", buf, strlen("profile_min_sclk")) == 0) { 378 level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK; 379 } else if (strncmp("profile_min_mclk", buf, strlen("profile_min_mclk")) == 0) { 380 level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK; 381 } else if (strncmp("profile_peak", buf, strlen("profile_peak")) == 0) { 382 level = AMD_DPM_FORCED_LEVEL_PROFILE_PEAK; 383 } else if (strncmp("perf_determinism", buf, strlen("perf_determinism")) == 0) { 384 level = AMD_DPM_FORCED_LEVEL_PERF_DETERMINISM; 385 } else { 386 return -EINVAL; 387 } 388 389 ret = amdgpu_pm_get_access(adev); 390 if (ret < 0) 391 return ret; 392 393 mutex_lock(&adev->pm.stable_pstate_ctx_lock); 394 if (amdgpu_dpm_force_performance_level(adev, level)) { 395 amdgpu_pm_put_access(adev); 396 mutex_unlock(&adev->pm.stable_pstate_ctx_lock); 397 return -EINVAL; 398 } 399 /* override whatever a user ctx may have set */ 400 adev->pm.stable_pstate_ctx = NULL; 401 mutex_unlock(&adev->pm.stable_pstate_ctx_lock); 402 403 amdgpu_pm_put_access(adev); 404 405 return count; 406 } 407 408 static ssize_t amdgpu_get_pp_num_states(struct device *dev, 409 struct device_attribute *attr, 410 char *buf) 411 { 412 struct drm_device *ddev = dev_get_drvdata(dev); 413 struct amdgpu_device *adev = drm_to_adev(ddev); 414 struct pp_states_info data; 415 uint32_t i; 416 int buf_len, ret; 417 418 ret = amdgpu_pm_get_access_if_active(adev); 419 if (ret) 420 return ret; 421 422 if (amdgpu_dpm_get_pp_num_states(adev, &data)) 423 memset(&data, 0, sizeof(data)); 424 425 amdgpu_pm_put_access(adev); 426 427 buf_len = sysfs_emit(buf, "states: %d\n", data.nums); 428 for (i = 0; i < data.nums; i++) 429 buf_len += sysfs_emit_at(buf, buf_len, "%d %s\n", i, 430 (data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" : 431 (data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" : 432 (data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" : 433 (data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default"); 434 435 return buf_len; 436 } 437 438 static ssize_t amdgpu_get_pp_cur_state(struct device *dev, 439 struct device_attribute *attr, 440 char *buf) 441 { 442 struct drm_device *ddev = dev_get_drvdata(dev); 443 struct amdgpu_device *adev = drm_to_adev(ddev); 444 struct pp_states_info data = {0}; 445 enum amd_pm_state_type pm = 0; 446 int i = 0, ret = 0; 447 448 ret = amdgpu_pm_get_access_if_active(adev); 449 if (ret) 450 return ret; 451 452 amdgpu_dpm_get_current_power_state(adev, &pm); 453 454 ret = amdgpu_dpm_get_pp_num_states(adev, &data); 455 456 amdgpu_pm_put_access(adev); 457 458 if (ret) 459 return ret; 460 461 for (i = 0; i < data.nums; i++) { 462 if (pm == data.states[i]) 463 break; 464 } 465 466 if (i == data.nums) 467 i = -EINVAL; 468 469 return sysfs_emit(buf, "%d\n", i); 470 } 471 472 static ssize_t amdgpu_get_pp_force_state(struct device *dev, 473 struct device_attribute *attr, 474 char *buf) 475 { 476 struct drm_device *ddev = dev_get_drvdata(dev); 477 struct amdgpu_device *adev = drm_to_adev(ddev); 478 479 if (adev->pm.pp_force_state_enabled) 480 return amdgpu_get_pp_cur_state(dev, attr, buf); 481 else 482 return sysfs_emit(buf, "\n"); 483 } 484 485 static ssize_t amdgpu_set_pp_force_state(struct device *dev, 486 struct device_attribute *attr, 487 const char *buf, 488 size_t count) 489 { 490 struct drm_device *ddev = dev_get_drvdata(dev); 491 struct amdgpu_device *adev = drm_to_adev(ddev); 492 enum amd_pm_state_type state = 0; 493 struct pp_states_info data; 494 unsigned long idx; 495 int ret; 496 497 adev->pm.pp_force_state_enabled = false; 498 499 if (strlen(buf) == 1) 500 return count; 501 502 ret = kstrtoul(buf, 0, &idx); 503 if (ret || idx >= ARRAY_SIZE(data.states)) 504 return -EINVAL; 505 506 idx = array_index_nospec(idx, ARRAY_SIZE(data.states)); 507 508 ret = amdgpu_pm_get_access(adev); 509 if (ret < 0) 510 return ret; 511 512 ret = amdgpu_dpm_get_pp_num_states(adev, &data); 513 if (ret) 514 goto err_out; 515 516 state = data.states[idx]; 517 518 /* only set user selected power states */ 519 if (state != POWER_STATE_TYPE_INTERNAL_BOOT && 520 state != POWER_STATE_TYPE_DEFAULT) { 521 ret = amdgpu_dpm_dispatch_task(adev, 522 AMD_PP_TASK_ENABLE_USER_STATE, &state); 523 if (ret) 524 goto err_out; 525 526 adev->pm.pp_force_state_enabled = true; 527 } 528 529 amdgpu_pm_put_access(adev); 530 531 return count; 532 533 err_out: 534 amdgpu_pm_put_access(adev); 535 536 return ret; 537 } 538 539 /** 540 * DOC: pp_table 541 * 542 * The amdgpu driver provides a sysfs API for uploading new powerplay 543 * tables. The file pp_table is used for this. Reading the file 544 * will dump the current power play table. Writing to the file 545 * will attempt to upload a new powerplay table and re-initialize 546 * powerplay using that new table. 547 * 548 */ 549 550 static ssize_t amdgpu_get_pp_table(struct device *dev, 551 struct device_attribute *attr, 552 char *buf) 553 { 554 struct drm_device *ddev = dev_get_drvdata(dev); 555 struct amdgpu_device *adev = drm_to_adev(ddev); 556 char *table = NULL; 557 int size, ret; 558 559 ret = amdgpu_pm_get_access_if_active(adev); 560 if (ret) 561 return ret; 562 563 size = amdgpu_dpm_get_pp_table(adev, &table); 564 565 amdgpu_pm_put_access(adev); 566 567 if (size <= 0) 568 return size; 569 570 if (size >= PAGE_SIZE) 571 size = PAGE_SIZE - 1; 572 573 memcpy(buf, table, size); 574 575 return size; 576 } 577 578 static ssize_t amdgpu_set_pp_table(struct device *dev, 579 struct device_attribute *attr, 580 const char *buf, 581 size_t count) 582 { 583 struct drm_device *ddev = dev_get_drvdata(dev); 584 struct amdgpu_device *adev = drm_to_adev(ddev); 585 int ret = 0; 586 587 ret = amdgpu_pm_get_access(adev); 588 if (ret < 0) 589 return ret; 590 591 ret = amdgpu_dpm_set_pp_table(adev, buf, count); 592 593 amdgpu_pm_put_access(adev); 594 595 if (ret) 596 return ret; 597 598 return count; 599 } 600 601 /** 602 * DOC: pp_od_clk_voltage 603 * 604 * The amdgpu driver provides a sysfs API for adjusting the clocks and voltages 605 * in each power level within a power state. The pp_od_clk_voltage is used for 606 * this. 607 * 608 * Note that the actual memory controller clock rate are exposed, not 609 * the effective memory clock of the DRAMs. To translate it, use the 610 * following formula: 611 * 612 * Clock conversion (Mhz): 613 * 614 * HBM: effective_memory_clock = memory_controller_clock * 1 615 * 616 * G5: effective_memory_clock = memory_controller_clock * 1 617 * 618 * G6: effective_memory_clock = memory_controller_clock * 2 619 * 620 * DRAM data rate (MT/s): 621 * 622 * HBM: effective_memory_clock * 2 = data_rate 623 * 624 * G5: effective_memory_clock * 4 = data_rate 625 * 626 * G6: effective_memory_clock * 8 = data_rate 627 * 628 * Bandwidth (MB/s): 629 * 630 * data_rate * vram_bit_width / 8 = memory_bandwidth 631 * 632 * Some examples: 633 * 634 * G5 on RX460: 635 * 636 * memory_controller_clock = 1750 Mhz 637 * 638 * effective_memory_clock = 1750 Mhz * 1 = 1750 Mhz 639 * 640 * data rate = 1750 * 4 = 7000 MT/s 641 * 642 * memory_bandwidth = 7000 * 128 bits / 8 = 112000 MB/s 643 * 644 * G6 on RX5700: 645 * 646 * memory_controller_clock = 875 Mhz 647 * 648 * effective_memory_clock = 875 Mhz * 2 = 1750 Mhz 649 * 650 * data rate = 1750 * 8 = 14000 MT/s 651 * 652 * memory_bandwidth = 14000 * 256 bits / 8 = 448000 MB/s 653 * 654 * < For Vega10 and previous ASICs > 655 * 656 * Reading the file will display: 657 * 658 * - a list of engine clock levels and voltages labeled OD_SCLK 659 * 660 * - a list of memory clock levels and voltages labeled OD_MCLK 661 * 662 * - a list of valid ranges for sclk, mclk, and voltage labeled OD_RANGE 663 * 664 * To manually adjust these settings, first select manual using 665 * power_dpm_force_performance_level. Enter a new value for each 666 * level by writing a string that contains "s/m level clock voltage" to 667 * the file. E.g., "s 1 500 820" will update sclk level 1 to be 500 MHz 668 * at 820 mV; "m 0 350 810" will update mclk level 0 to be 350 MHz at 669 * 810 mV. When you have edited all of the states as needed, write 670 * "c" (commit) to the file to commit your changes. If you want to reset to the 671 * default power levels, write "r" (reset) to the file to reset them. 672 * 673 * 674 * < For Vega20 and newer ASICs > 675 * 676 * Reading the file will display: 677 * 678 * - minimum and maximum engine clock labeled OD_SCLK 679 * 680 * - minimum(not available for Vega20 and Navi1x) and maximum memory 681 * clock labeled OD_MCLK 682 * 683 * - three <frequency, voltage> points labeled OD_VDDC_CURVE. 684 * They can be used to calibrate the sclk voltage curve. This is 685 * available for Vega20 and NV1X. 686 * 687 * - voltage offset(in mV) applied on target voltage calculation. 688 * This is available for Sienna Cichlid, Navy Flounder, Dimgrey 689 * Cavefish and some later SMU13 ASICs. For these ASICs, the target 690 * voltage calculation can be illustrated by "voltage = voltage 691 * calculated from v/f curve + overdrive vddgfx offset" 692 * 693 * - a list of valid ranges for sclk, mclk, voltage curve points 694 * or voltage offset labeled OD_RANGE 695 * 696 * < For APUs > 697 * 698 * Reading the file will display: 699 * 700 * - minimum and maximum engine clock labeled OD_SCLK 701 * 702 * - a list of valid ranges for sclk labeled OD_RANGE 703 * 704 * < For VanGogh > 705 * 706 * Reading the file will display: 707 * 708 * - minimum and maximum engine clock labeled OD_SCLK 709 * - minimum and maximum core clocks labeled OD_CCLK 710 * 711 * - a list of valid ranges for sclk and cclk labeled OD_RANGE 712 * 713 * To manually adjust these settings: 714 * 715 * - First select manual using power_dpm_force_performance_level 716 * 717 * - For clock frequency setting, enter a new value by writing a 718 * string that contains "s/m index clock" to the file. The index 719 * should be 0 if to set minimum clock. And 1 if to set maximum 720 * clock. E.g., "s 0 500" will update minimum sclk to be 500 MHz. 721 * "m 1 800" will update maximum mclk to be 800Mhz. For core 722 * clocks on VanGogh, the string contains "p core index clock". 723 * E.g., "p 2 0 800" would set the minimum core clock on core 724 * 2 to 800Mhz. 725 * 726 * For sclk voltage curve supported by Vega20 and NV1X, enter the new 727 * values by writing a string that contains "vc point clock voltage" 728 * to the file. The points are indexed by 0, 1 and 2. E.g., "vc 0 300 729 * 600" will update point1 with clock set as 300Mhz and voltage as 600mV. 730 * "vc 2 1000 1000" will update point3 with clock set as 1000Mhz and 731 * voltage 1000mV. 732 * 733 * For voltage offset supported by Sienna Cichlid, Navy Flounder, Dimgrey 734 * Cavefish and some later SMU13 ASICs, enter the new value by writing a 735 * string that contains "vo offset". E.g., "vo -10" will update the extra 736 * voltage offset applied to the whole v/f curve line as -10mv. 737 * 738 * - When you have edited all of the states as needed, write "c" (commit) 739 * to the file to commit your changes 740 * 741 * - If you want to reset to the default power levels, write "r" (reset) 742 * to the file to reset them 743 * 744 */ 745 746 static ssize_t amdgpu_set_pp_od_clk_voltage(struct device *dev, 747 struct device_attribute *attr, 748 const char *buf, 749 size_t count) 750 { 751 struct drm_device *ddev = dev_get_drvdata(dev); 752 struct amdgpu_device *adev = drm_to_adev(ddev); 753 int ret; 754 uint32_t parameter_size = 0; 755 long parameter[64]; 756 char buf_cpy[128]; 757 char *tmp_str; 758 char *sub_str; 759 const char delimiter[3] = {' ', '\n', '\0'}; 760 uint32_t type; 761 762 if (count > 127 || count == 0) 763 return -EINVAL; 764 765 if (*buf == 's') 766 type = PP_OD_EDIT_SCLK_VDDC_TABLE; 767 else if (*buf == 'p') 768 type = PP_OD_EDIT_CCLK_VDDC_TABLE; 769 else if (*buf == 'm') 770 type = PP_OD_EDIT_MCLK_VDDC_TABLE; 771 else if (*buf == 'r') 772 type = PP_OD_RESTORE_DEFAULT_TABLE; 773 else if (*buf == 'c') 774 type = PP_OD_COMMIT_DPM_TABLE; 775 else if (!strncmp(buf, "vc", 2)) 776 type = PP_OD_EDIT_VDDC_CURVE; 777 else if (!strncmp(buf, "vo", 2)) 778 type = PP_OD_EDIT_VDDGFX_OFFSET; 779 else 780 return -EINVAL; 781 782 memcpy(buf_cpy, buf, count); 783 buf_cpy[count] = 0; 784 785 tmp_str = buf_cpy; 786 787 if ((type == PP_OD_EDIT_VDDC_CURVE) || 788 (type == PP_OD_EDIT_VDDGFX_OFFSET)) 789 tmp_str++; 790 while (isspace(*++tmp_str)); 791 792 while ((sub_str = strsep(&tmp_str, delimiter)) != NULL) { 793 if (strlen(sub_str) == 0) 794 continue; 795 ret = kstrtol(sub_str, 0, ¶meter[parameter_size]); 796 if (ret) 797 return -EINVAL; 798 parameter_size++; 799 800 if (!tmp_str) 801 break; 802 803 while (isspace(*tmp_str)) 804 tmp_str++; 805 } 806 807 ret = amdgpu_pm_get_access(adev); 808 if (ret < 0) 809 return ret; 810 811 if (amdgpu_dpm_set_fine_grain_clk_vol(adev, 812 type, 813 parameter, 814 parameter_size)) 815 goto err_out; 816 817 if (amdgpu_dpm_odn_edit_dpm_table(adev, type, 818 parameter, parameter_size)) 819 goto err_out; 820 821 if (type == PP_OD_COMMIT_DPM_TABLE) { 822 if (amdgpu_dpm_dispatch_task(adev, 823 AMD_PP_TASK_READJUST_POWER_STATE, 824 NULL)) 825 goto err_out; 826 } 827 828 amdgpu_pm_put_access(adev); 829 830 return count; 831 832 err_out: 833 amdgpu_pm_put_access(adev); 834 835 return -EINVAL; 836 } 837 838 static ssize_t amdgpu_get_pp_od_clk_voltage(struct device *dev, 839 struct device_attribute *attr, 840 char *buf) 841 { 842 struct drm_device *ddev = dev_get_drvdata(dev); 843 struct amdgpu_device *adev = drm_to_adev(ddev); 844 int size = 0; 845 int ret; 846 enum pp_clock_type od_clocks[6] = { 847 OD_SCLK, 848 OD_MCLK, 849 OD_VDDC_CURVE, 850 OD_RANGE, 851 OD_VDDGFX_OFFSET, 852 OD_CCLK, 853 }; 854 uint clk_index; 855 856 ret = amdgpu_pm_get_access_if_active(adev); 857 if (ret) 858 return ret; 859 860 for (clk_index = 0 ; clk_index < 6 ; clk_index++) { 861 ret = amdgpu_dpm_emit_clock_levels(adev, od_clocks[clk_index], buf, &size); 862 if (ret) 863 break; 864 } 865 if (ret == -ENOENT) { 866 size = amdgpu_dpm_print_clock_levels(adev, OD_SCLK, buf); 867 size += amdgpu_dpm_print_clock_levels(adev, OD_MCLK, buf + size); 868 size += amdgpu_dpm_print_clock_levels(adev, OD_VDDC_CURVE, buf + size); 869 size += amdgpu_dpm_print_clock_levels(adev, OD_VDDGFX_OFFSET, buf + size); 870 size += amdgpu_dpm_print_clock_levels(adev, OD_RANGE, buf + size); 871 size += amdgpu_dpm_print_clock_levels(adev, OD_CCLK, buf + size); 872 } 873 874 if (size == 0) 875 size = sysfs_emit(buf, "\n"); 876 877 amdgpu_pm_put_access(adev); 878 879 return size; 880 } 881 882 /** 883 * DOC: pp_features 884 * 885 * The amdgpu driver provides a sysfs API for adjusting what powerplay 886 * features to be enabled. The file pp_features is used for this. And 887 * this is only available for Vega10 and later dGPUs. 888 * 889 * Reading back the file will show you the followings: 890 * - Current ppfeature masks 891 * - List of the all supported powerplay features with their naming, 892 * bitmasks and enablement status('Y'/'N' means "enabled"/"disabled"). 893 * 894 * To manually enable or disable a specific feature, just set or clear 895 * the corresponding bit from original ppfeature masks and input the 896 * new ppfeature masks. 897 */ 898 static ssize_t amdgpu_set_pp_features(struct device *dev, 899 struct device_attribute *attr, 900 const char *buf, 901 size_t count) 902 { 903 struct drm_device *ddev = dev_get_drvdata(dev); 904 struct amdgpu_device *adev = drm_to_adev(ddev); 905 uint64_t featuremask; 906 int ret; 907 908 ret = kstrtou64(buf, 0, &featuremask); 909 if (ret) 910 return -EINVAL; 911 912 ret = amdgpu_pm_get_access(adev); 913 if (ret < 0) 914 return ret; 915 916 ret = amdgpu_dpm_set_ppfeature_status(adev, featuremask); 917 918 amdgpu_pm_put_access(adev); 919 920 if (ret) 921 return -EINVAL; 922 923 return count; 924 } 925 926 static ssize_t amdgpu_get_pp_features(struct device *dev, 927 struct device_attribute *attr, 928 char *buf) 929 { 930 struct drm_device *ddev = dev_get_drvdata(dev); 931 struct amdgpu_device *adev = drm_to_adev(ddev); 932 ssize_t size; 933 int ret; 934 935 ret = amdgpu_pm_get_access_if_active(adev); 936 if (ret) 937 return ret; 938 939 size = amdgpu_dpm_get_ppfeature_status(adev, buf); 940 if (size <= 0) 941 size = sysfs_emit(buf, "\n"); 942 943 amdgpu_pm_put_access(adev); 944 945 return size; 946 } 947 948 /** 949 * DOC: pp_dpm_sclk pp_dpm_mclk pp_dpm_socclk pp_dpm_fclk pp_dpm_dcefclk pp_dpm_pcie 950 * 951 * The amdgpu driver provides a sysfs API for adjusting what power levels 952 * are enabled for a given power state. The files pp_dpm_sclk, pp_dpm_mclk, 953 * pp_dpm_socclk, pp_dpm_fclk, pp_dpm_dcefclk and pp_dpm_pcie are used for 954 * this. 955 * 956 * pp_dpm_socclk and pp_dpm_dcefclk interfaces are only available for 957 * Vega10 and later ASICs. 958 * pp_dpm_fclk interface is only available for Vega20 and later ASICs. 959 * 960 * Reading back the files will show you the available power levels within 961 * the power state and the clock information for those levels. If deep sleep is 962 * applied to a clock, the level will be denoted by a special level 'S:' 963 * E.g., :: 964 * 965 * S: 19Mhz * 966 * 0: 615Mhz 967 * 1: 800Mhz 968 * 2: 888Mhz 969 * 3: 1000Mhz 970 * 971 * 972 * To manually adjust these states, first select manual using 973 * power_dpm_force_performance_level. 974 * Secondly, enter a new value for each level by inputing a string that 975 * contains " echo xx xx xx > pp_dpm_sclk/mclk/pcie" 976 * E.g., 977 * 978 * .. code-block:: bash 979 * 980 * echo "4 5 6" > pp_dpm_sclk 981 * 982 * will enable sclk levels 4, 5, and 6. 983 * 984 * NOTE: change to the dcefclk max dpm level is not supported now 985 */ 986 987 static ssize_t amdgpu_get_pp_dpm_clock(struct device *dev, 988 enum pp_clock_type type, 989 char *buf) 990 { 991 struct drm_device *ddev = dev_get_drvdata(dev); 992 struct amdgpu_device *adev = drm_to_adev(ddev); 993 int size = 0; 994 int ret = 0; 995 996 ret = amdgpu_pm_get_access_if_active(adev); 997 if (ret) 998 return ret; 999 1000 ret = amdgpu_dpm_emit_clock_levels(adev, type, buf, &size); 1001 if (ret == -ENOENT) 1002 size = amdgpu_dpm_print_clock_levels(adev, type, buf); 1003 1004 if (size == 0) 1005 size = sysfs_emit(buf, "\n"); 1006 1007 amdgpu_pm_put_access(adev); 1008 1009 return size; 1010 } 1011 1012 /* 1013 * Worst case: 32 bits individually specified, in octal at 12 characters 1014 * per line (+1 for \n). 1015 */ 1016 #define AMDGPU_MASK_BUF_MAX (32 * 13) 1017 1018 static ssize_t amdgpu_read_mask(const char *buf, size_t count, uint32_t *mask) 1019 { 1020 int ret; 1021 unsigned long level; 1022 char *sub_str = NULL; 1023 char *tmp; 1024 char buf_cpy[AMDGPU_MASK_BUF_MAX + 1]; 1025 const char delimiter[3] = {' ', '\n', '\0'}; 1026 size_t bytes; 1027 1028 *mask = 0; 1029 1030 bytes = min(count, sizeof(buf_cpy) - 1); 1031 memcpy(buf_cpy, buf, bytes); 1032 buf_cpy[bytes] = '\0'; 1033 tmp = buf_cpy; 1034 while ((sub_str = strsep(&tmp, delimiter)) != NULL) { 1035 if (strlen(sub_str)) { 1036 ret = kstrtoul(sub_str, 0, &level); 1037 if (ret || level > 31) 1038 return -EINVAL; 1039 *mask |= 1 << level; 1040 } else 1041 break; 1042 } 1043 1044 return 0; 1045 } 1046 1047 static ssize_t amdgpu_set_pp_dpm_clock(struct device *dev, 1048 enum pp_clock_type type, 1049 const char *buf, 1050 size_t count) 1051 { 1052 struct drm_device *ddev = dev_get_drvdata(dev); 1053 struct amdgpu_device *adev = drm_to_adev(ddev); 1054 int ret; 1055 uint32_t mask = 0; 1056 1057 ret = amdgpu_read_mask(buf, count, &mask); 1058 if (ret) 1059 return ret; 1060 1061 ret = amdgpu_pm_get_access(adev); 1062 if (ret < 0) 1063 return ret; 1064 1065 ret = amdgpu_dpm_force_clock_level(adev, type, mask); 1066 1067 amdgpu_pm_put_access(adev); 1068 1069 if (ret) 1070 return -EINVAL; 1071 1072 return count; 1073 } 1074 1075 static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev, 1076 struct device_attribute *attr, 1077 char *buf) 1078 { 1079 return amdgpu_get_pp_dpm_clock(dev, PP_SCLK, buf); 1080 } 1081 1082 static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev, 1083 struct device_attribute *attr, 1084 const char *buf, 1085 size_t count) 1086 { 1087 return amdgpu_set_pp_dpm_clock(dev, PP_SCLK, buf, count); 1088 } 1089 1090 static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev, 1091 struct device_attribute *attr, 1092 char *buf) 1093 { 1094 return amdgpu_get_pp_dpm_clock(dev, PP_MCLK, buf); 1095 } 1096 1097 static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev, 1098 struct device_attribute *attr, 1099 const char *buf, 1100 size_t count) 1101 { 1102 return amdgpu_set_pp_dpm_clock(dev, PP_MCLK, buf, count); 1103 } 1104 1105 static ssize_t amdgpu_get_pp_dpm_socclk(struct device *dev, 1106 struct device_attribute *attr, 1107 char *buf) 1108 { 1109 return amdgpu_get_pp_dpm_clock(dev, PP_SOCCLK, buf); 1110 } 1111 1112 static ssize_t amdgpu_set_pp_dpm_socclk(struct device *dev, 1113 struct device_attribute *attr, 1114 const char *buf, 1115 size_t count) 1116 { 1117 return amdgpu_set_pp_dpm_clock(dev, PP_SOCCLK, buf, count); 1118 } 1119 1120 static ssize_t amdgpu_get_pp_dpm_fclk(struct device *dev, 1121 struct device_attribute *attr, 1122 char *buf) 1123 { 1124 return amdgpu_get_pp_dpm_clock(dev, PP_FCLK, buf); 1125 } 1126 1127 static ssize_t amdgpu_set_pp_dpm_fclk(struct device *dev, 1128 struct device_attribute *attr, 1129 const char *buf, 1130 size_t count) 1131 { 1132 return amdgpu_set_pp_dpm_clock(dev, PP_FCLK, buf, count); 1133 } 1134 1135 static ssize_t amdgpu_get_pp_dpm_vclk(struct device *dev, 1136 struct device_attribute *attr, 1137 char *buf) 1138 { 1139 return amdgpu_get_pp_dpm_clock(dev, PP_VCLK, buf); 1140 } 1141 1142 static ssize_t amdgpu_set_pp_dpm_vclk(struct device *dev, 1143 struct device_attribute *attr, 1144 const char *buf, 1145 size_t count) 1146 { 1147 return amdgpu_set_pp_dpm_clock(dev, PP_VCLK, buf, count); 1148 } 1149 1150 static ssize_t amdgpu_get_pp_dpm_vclk1(struct device *dev, 1151 struct device_attribute *attr, 1152 char *buf) 1153 { 1154 return amdgpu_get_pp_dpm_clock(dev, PP_VCLK1, buf); 1155 } 1156 1157 static ssize_t amdgpu_set_pp_dpm_vclk1(struct device *dev, 1158 struct device_attribute *attr, 1159 const char *buf, 1160 size_t count) 1161 { 1162 return amdgpu_set_pp_dpm_clock(dev, PP_VCLK1, buf, count); 1163 } 1164 1165 static ssize_t amdgpu_get_pp_dpm_dclk(struct device *dev, 1166 struct device_attribute *attr, 1167 char *buf) 1168 { 1169 return amdgpu_get_pp_dpm_clock(dev, PP_DCLK, buf); 1170 } 1171 1172 static ssize_t amdgpu_set_pp_dpm_dclk(struct device *dev, 1173 struct device_attribute *attr, 1174 const char *buf, 1175 size_t count) 1176 { 1177 return amdgpu_set_pp_dpm_clock(dev, PP_DCLK, buf, count); 1178 } 1179 1180 static ssize_t amdgpu_get_pp_dpm_dclk1(struct device *dev, 1181 struct device_attribute *attr, 1182 char *buf) 1183 { 1184 return amdgpu_get_pp_dpm_clock(dev, PP_DCLK1, buf); 1185 } 1186 1187 static ssize_t amdgpu_set_pp_dpm_dclk1(struct device *dev, 1188 struct device_attribute *attr, 1189 const char *buf, 1190 size_t count) 1191 { 1192 return amdgpu_set_pp_dpm_clock(dev, PP_DCLK1, buf, count); 1193 } 1194 1195 static ssize_t amdgpu_get_pp_dpm_dcefclk(struct device *dev, 1196 struct device_attribute *attr, 1197 char *buf) 1198 { 1199 return amdgpu_get_pp_dpm_clock(dev, PP_DCEFCLK, buf); 1200 } 1201 1202 static ssize_t amdgpu_set_pp_dpm_dcefclk(struct device *dev, 1203 struct device_attribute *attr, 1204 const char *buf, 1205 size_t count) 1206 { 1207 return amdgpu_set_pp_dpm_clock(dev, PP_DCEFCLK, buf, count); 1208 } 1209 1210 static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev, 1211 struct device_attribute *attr, 1212 char *buf) 1213 { 1214 return amdgpu_get_pp_dpm_clock(dev, PP_PCIE, buf); 1215 } 1216 1217 static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev, 1218 struct device_attribute *attr, 1219 const char *buf, 1220 size_t count) 1221 { 1222 return amdgpu_set_pp_dpm_clock(dev, PP_PCIE, buf, count); 1223 } 1224 1225 static ssize_t amdgpu_get_pp_sclk_od(struct device *dev, 1226 struct device_attribute *attr, 1227 char *buf) 1228 { 1229 struct drm_device *ddev = dev_get_drvdata(dev); 1230 struct amdgpu_device *adev = drm_to_adev(ddev); 1231 uint32_t value = 0; 1232 int ret; 1233 1234 ret = amdgpu_pm_get_access_if_active(adev); 1235 if (ret) 1236 return ret; 1237 1238 value = amdgpu_dpm_get_sclk_od(adev); 1239 1240 amdgpu_pm_put_access(adev); 1241 1242 return sysfs_emit(buf, "%d\n", value); 1243 } 1244 1245 static ssize_t amdgpu_set_pp_sclk_od(struct device *dev, 1246 struct device_attribute *attr, 1247 const char *buf, 1248 size_t count) 1249 { 1250 struct drm_device *ddev = dev_get_drvdata(dev); 1251 struct amdgpu_device *adev = drm_to_adev(ddev); 1252 int ret; 1253 long int value; 1254 1255 ret = kstrtol(buf, 0, &value); 1256 1257 if (ret) 1258 return -EINVAL; 1259 1260 ret = amdgpu_pm_get_access(adev); 1261 if (ret < 0) 1262 return ret; 1263 1264 amdgpu_dpm_set_sclk_od(adev, (uint32_t)value); 1265 1266 amdgpu_pm_put_access(adev); 1267 1268 return count; 1269 } 1270 1271 static ssize_t amdgpu_get_pp_mclk_od(struct device *dev, 1272 struct device_attribute *attr, 1273 char *buf) 1274 { 1275 struct drm_device *ddev = dev_get_drvdata(dev); 1276 struct amdgpu_device *adev = drm_to_adev(ddev); 1277 uint32_t value = 0; 1278 int ret; 1279 1280 ret = amdgpu_pm_get_access_if_active(adev); 1281 if (ret) 1282 return ret; 1283 1284 value = amdgpu_dpm_get_mclk_od(adev); 1285 1286 amdgpu_pm_put_access(adev); 1287 1288 return sysfs_emit(buf, "%d\n", value); 1289 } 1290 1291 static ssize_t amdgpu_set_pp_mclk_od(struct device *dev, 1292 struct device_attribute *attr, 1293 const char *buf, 1294 size_t count) 1295 { 1296 struct drm_device *ddev = dev_get_drvdata(dev); 1297 struct amdgpu_device *adev = drm_to_adev(ddev); 1298 int ret; 1299 long int value; 1300 1301 ret = kstrtol(buf, 0, &value); 1302 1303 if (ret) 1304 return -EINVAL; 1305 1306 ret = amdgpu_pm_get_access(adev); 1307 if (ret < 0) 1308 return ret; 1309 1310 amdgpu_dpm_set_mclk_od(adev, (uint32_t)value); 1311 1312 amdgpu_pm_put_access(adev); 1313 1314 return count; 1315 } 1316 1317 /** 1318 * DOC: pp_power_profile_mode 1319 * 1320 * The amdgpu driver provides a sysfs API for adjusting the heuristics 1321 * related to switching between power levels in a power state. The file 1322 * pp_power_profile_mode is used for this. 1323 * 1324 * Reading this file outputs a list of all of the predefined power profiles 1325 * and the relevant heuristics settings for that profile. 1326 * 1327 * To select a profile or create a custom profile, first select manual using 1328 * power_dpm_force_performance_level. Writing the number of a predefined 1329 * profile to pp_power_profile_mode will enable those heuristics. To 1330 * create a custom set of heuristics, write a string of numbers to the file 1331 * starting with the number of the custom profile along with a setting 1332 * for each heuristic parameter. Due to differences across asic families 1333 * the heuristic parameters vary from family to family. Additionally, 1334 * you can apply the custom heuristics to different clock domains. Each 1335 * clock domain is considered a distinct operation so if you modify the 1336 * gfxclk heuristics and then the memclk heuristics, the all of the 1337 * custom heuristics will be retained until you switch to another profile. 1338 * 1339 */ 1340 1341 static ssize_t amdgpu_get_pp_power_profile_mode(struct device *dev, 1342 struct device_attribute *attr, 1343 char *buf) 1344 { 1345 struct drm_device *ddev = dev_get_drvdata(dev); 1346 struct amdgpu_device *adev = drm_to_adev(ddev); 1347 ssize_t size; 1348 int ret; 1349 1350 ret = amdgpu_pm_get_access_if_active(adev); 1351 if (ret) 1352 return ret; 1353 1354 size = amdgpu_dpm_get_power_profile_mode(adev, buf); 1355 if (size <= 0) 1356 size = sysfs_emit(buf, "\n"); 1357 1358 amdgpu_pm_put_access(adev); 1359 1360 return size; 1361 } 1362 1363 1364 static ssize_t amdgpu_set_pp_power_profile_mode(struct device *dev, 1365 struct device_attribute *attr, 1366 const char *buf, 1367 size_t count) 1368 { 1369 int ret; 1370 struct drm_device *ddev = dev_get_drvdata(dev); 1371 struct amdgpu_device *adev = drm_to_adev(ddev); 1372 uint32_t parameter_size = 0; 1373 long parameter[64]; 1374 char *sub_str, buf_cpy[128]; 1375 char *tmp_str; 1376 uint32_t i = 0; 1377 char tmp[2]; 1378 long int profile_mode = 0; 1379 const char delimiter[3] = {' ', '\n', '\0'}; 1380 1381 tmp[0] = *(buf); 1382 tmp[1] = '\0'; 1383 ret = kstrtol(tmp, 0, &profile_mode); 1384 if (ret) 1385 return -EINVAL; 1386 1387 if (profile_mode == PP_SMC_POWER_PROFILE_CUSTOM) { 1388 if (count < 2 || count > 127) 1389 return -EINVAL; 1390 while (isspace(*++buf)) 1391 i++; 1392 memcpy(buf_cpy, buf, count-i); 1393 tmp_str = buf_cpy; 1394 while ((sub_str = strsep(&tmp_str, delimiter)) != NULL) { 1395 if (strlen(sub_str) == 0) 1396 continue; 1397 ret = kstrtol(sub_str, 0, ¶meter[parameter_size]); 1398 if (ret) 1399 return -EINVAL; 1400 parameter_size++; 1401 while (isspace(*tmp_str)) 1402 tmp_str++; 1403 } 1404 } 1405 parameter[parameter_size] = profile_mode; 1406 1407 ret = amdgpu_pm_get_access(adev); 1408 if (ret < 0) 1409 return ret; 1410 1411 ret = amdgpu_dpm_set_power_profile_mode(adev, parameter, parameter_size); 1412 1413 amdgpu_pm_put_access(adev); 1414 1415 if (!ret) 1416 return count; 1417 1418 return -EINVAL; 1419 } 1420 1421 static int amdgpu_hwmon_get_sensor_generic(struct amdgpu_device *adev, 1422 enum amd_pp_sensors sensor, 1423 void *query) 1424 { 1425 int r, size = sizeof(uint32_t); 1426 1427 r = amdgpu_pm_get_access_if_active(adev); 1428 if (r) 1429 return r; 1430 1431 /* get the sensor value */ 1432 r = amdgpu_dpm_read_sensor(adev, sensor, query, &size); 1433 1434 amdgpu_pm_put_access(adev); 1435 1436 return r; 1437 } 1438 1439 /** 1440 * DOC: gpu_busy_percent 1441 * 1442 * The amdgpu driver provides a sysfs API for reading how busy the GPU 1443 * is as a percentage. The file gpu_busy_percent is used for this. 1444 * The SMU firmware computes a percentage of load based on the 1445 * aggregate activity level in the IP cores. 1446 */ 1447 static ssize_t amdgpu_get_gpu_busy_percent(struct device *dev, 1448 struct device_attribute *attr, 1449 char *buf) 1450 { 1451 struct drm_device *ddev = dev_get_drvdata(dev); 1452 struct amdgpu_device *adev = drm_to_adev(ddev); 1453 unsigned int value; 1454 int r; 1455 1456 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_GPU_LOAD, &value); 1457 if (r) 1458 return r; 1459 1460 return sysfs_emit(buf, "%d\n", value); 1461 } 1462 1463 /** 1464 * DOC: mem_busy_percent 1465 * 1466 * The amdgpu driver provides a sysfs API for reading how busy the VRAM 1467 * is as a percentage. The file mem_busy_percent is used for this. 1468 * The SMU firmware computes a percentage of load based on the 1469 * aggregate activity level in the IP cores. 1470 */ 1471 static ssize_t amdgpu_get_mem_busy_percent(struct device *dev, 1472 struct device_attribute *attr, 1473 char *buf) 1474 { 1475 struct drm_device *ddev = dev_get_drvdata(dev); 1476 struct amdgpu_device *adev = drm_to_adev(ddev); 1477 unsigned int value; 1478 int r; 1479 1480 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_MEM_LOAD, &value); 1481 if (r) 1482 return r; 1483 1484 return sysfs_emit(buf, "%d\n", value); 1485 } 1486 1487 /** 1488 * DOC: vcn_busy_percent 1489 * 1490 * The amdgpu driver provides a sysfs API for reading how busy the VCN 1491 * is as a percentage. The file vcn_busy_percent is used for this. 1492 * The SMU firmware computes a percentage of load based on the 1493 * aggregate activity level in the IP cores. 1494 */ 1495 static ssize_t amdgpu_get_vcn_busy_percent(struct device *dev, 1496 struct device_attribute *attr, 1497 char *buf) 1498 { 1499 struct drm_device *ddev = dev_get_drvdata(dev); 1500 struct amdgpu_device *adev = drm_to_adev(ddev); 1501 unsigned int value; 1502 int r; 1503 1504 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_VCN_LOAD, &value); 1505 if (r) 1506 return r; 1507 1508 return sysfs_emit(buf, "%d\n", value); 1509 } 1510 1511 /** 1512 * DOC: pcie_bw 1513 * 1514 * The amdgpu driver provides a sysfs API for estimating how much data 1515 * has been received and sent by the GPU in the last second through PCIe. 1516 * The file pcie_bw is used for this. 1517 * The Perf counters count the number of received and sent messages and return 1518 * those values, as well as the maximum payload size of a PCIe packet (mps). 1519 * Note that it is not possible to easily and quickly obtain the size of each 1520 * packet transmitted, so we output the max payload size (mps) to allow for 1521 * quick estimation of the PCIe bandwidth usage 1522 */ 1523 static ssize_t amdgpu_get_pcie_bw(struct device *dev, 1524 struct device_attribute *attr, 1525 char *buf) 1526 { 1527 struct drm_device *ddev = dev_get_drvdata(dev); 1528 struct amdgpu_device *adev = drm_to_adev(ddev); 1529 uint64_t count0 = 0, count1 = 0; 1530 int ret; 1531 1532 if (adev->flags & AMD_IS_APU) 1533 return -ENODATA; 1534 1535 if (!adev->asic_funcs->get_pcie_usage) 1536 return -ENODATA; 1537 1538 ret = amdgpu_pm_get_access_if_active(adev); 1539 if (ret) 1540 return ret; 1541 1542 amdgpu_asic_get_pcie_usage(adev, &count0, &count1); 1543 1544 amdgpu_pm_put_access(adev); 1545 1546 return sysfs_emit(buf, "%llu %llu %i\n", 1547 count0, count1, pcie_get_mps(adev->pdev)); 1548 } 1549 1550 /** 1551 * DOC: unique_id 1552 * 1553 * The amdgpu driver provides a sysfs API for providing a unique ID for the GPU 1554 * The file unique_id is used for this. 1555 * This will provide a Unique ID that will persist from machine to machine 1556 * 1557 * NOTE: This will only work for GFX9 and newer. This file will be absent 1558 * on unsupported ASICs (GFX8 and older) 1559 */ 1560 static ssize_t amdgpu_get_unique_id(struct device *dev, 1561 struct device_attribute *attr, 1562 char *buf) 1563 { 1564 struct drm_device *ddev = dev_get_drvdata(dev); 1565 struct amdgpu_device *adev = drm_to_adev(ddev); 1566 1567 if (adev->unique_id) 1568 return sysfs_emit(buf, "%016llx\n", adev->unique_id); 1569 1570 return 0; 1571 } 1572 1573 /** 1574 * DOC: thermal_throttling_logging 1575 * 1576 * Thermal throttling pulls down the clock frequency and thus the performance. 1577 * It's an useful mechanism to protect the chip from overheating. Since it 1578 * impacts performance, the user controls whether it is enabled and if so, 1579 * the log frequency. 1580 * 1581 * Reading back the file shows you the status(enabled or disabled) and 1582 * the interval(in seconds) between each thermal logging. 1583 * 1584 * Writing an integer to the file, sets a new logging interval, in seconds. 1585 * The value should be between 1 and 3600. If the value is less than 1, 1586 * thermal logging is disabled. Values greater than 3600 are ignored. 1587 */ 1588 static ssize_t amdgpu_get_thermal_throttling_logging(struct device *dev, 1589 struct device_attribute *attr, 1590 char *buf) 1591 { 1592 struct drm_device *ddev = dev_get_drvdata(dev); 1593 struct amdgpu_device *adev = drm_to_adev(ddev); 1594 1595 return sysfs_emit(buf, "%s: thermal throttling logging %s, with interval %d seconds\n", 1596 adev_to_drm(adev)->unique, 1597 atomic_read(&adev->throttling_logging_enabled) ? "enabled" : "disabled", 1598 adev->throttling_logging_rs.interval / HZ + 1); 1599 } 1600 1601 static ssize_t amdgpu_set_thermal_throttling_logging(struct device *dev, 1602 struct device_attribute *attr, 1603 const char *buf, 1604 size_t count) 1605 { 1606 struct drm_device *ddev = dev_get_drvdata(dev); 1607 struct amdgpu_device *adev = drm_to_adev(ddev); 1608 long throttling_logging_interval; 1609 int ret = 0; 1610 1611 ret = kstrtol(buf, 0, &throttling_logging_interval); 1612 if (ret) 1613 return ret; 1614 1615 if (throttling_logging_interval > 3600) 1616 return -EINVAL; 1617 1618 if (throttling_logging_interval > 0) { 1619 /* 1620 * Reset the ratelimit timer internals. 1621 * This can effectively restart the timer. 1622 */ 1623 ratelimit_state_reset_interval(&adev->throttling_logging_rs, 1624 (throttling_logging_interval - 1) * HZ); 1625 atomic_set(&adev->throttling_logging_enabled, 1); 1626 } else { 1627 atomic_set(&adev->throttling_logging_enabled, 0); 1628 } 1629 1630 return count; 1631 } 1632 1633 /** 1634 * DOC: apu_thermal_cap 1635 * 1636 * The amdgpu driver provides a sysfs API for retrieving/updating thermal 1637 * limit temperature in millidegrees Celsius 1638 * 1639 * Reading back the file shows you core limit value 1640 * 1641 * Writing an integer to the file, sets a new thermal limit. The value 1642 * should be between 0 and 100. If the value is less than 0 or greater 1643 * than 100, then the write request will be ignored. 1644 */ 1645 static ssize_t amdgpu_get_apu_thermal_cap(struct device *dev, 1646 struct device_attribute *attr, 1647 char *buf) 1648 { 1649 int ret, size; 1650 u32 limit; 1651 struct drm_device *ddev = dev_get_drvdata(dev); 1652 struct amdgpu_device *adev = drm_to_adev(ddev); 1653 1654 ret = amdgpu_pm_get_access_if_active(adev); 1655 if (ret) 1656 return ret; 1657 1658 ret = amdgpu_dpm_get_apu_thermal_limit(adev, &limit); 1659 if (!ret) 1660 size = sysfs_emit(buf, "%u\n", limit); 1661 else 1662 size = sysfs_emit(buf, "failed to get thermal limit\n"); 1663 1664 amdgpu_pm_put_access(adev); 1665 1666 return size; 1667 } 1668 1669 static ssize_t amdgpu_set_apu_thermal_cap(struct device *dev, 1670 struct device_attribute *attr, 1671 const char *buf, 1672 size_t count) 1673 { 1674 int ret; 1675 u32 value; 1676 struct drm_device *ddev = dev_get_drvdata(dev); 1677 struct amdgpu_device *adev = drm_to_adev(ddev); 1678 1679 ret = kstrtou32(buf, 10, &value); 1680 if (ret) 1681 return ret; 1682 1683 if (value > 100) { 1684 dev_err(dev, "Invalid argument !\n"); 1685 return -EINVAL; 1686 } 1687 1688 ret = amdgpu_pm_get_access(adev); 1689 if (ret < 0) 1690 return ret; 1691 1692 ret = amdgpu_dpm_set_apu_thermal_limit(adev, value); 1693 if (ret) { 1694 amdgpu_pm_put_access(adev); 1695 dev_err(dev, "failed to update thermal limit\n"); 1696 return ret; 1697 } 1698 1699 amdgpu_pm_put_access(adev); 1700 1701 return count; 1702 } 1703 1704 static int amdgpu_pm_metrics_attr_update(struct amdgpu_device *adev, 1705 struct amdgpu_device_attr *attr, 1706 uint32_t mask, 1707 enum amdgpu_device_attr_states *states) 1708 { 1709 if (amdgpu_dpm_get_pm_metrics(adev, NULL, 0) == -EOPNOTSUPP) 1710 *states = ATTR_STATE_UNSUPPORTED; 1711 1712 return 0; 1713 } 1714 1715 static ssize_t amdgpu_get_pm_metrics(struct device *dev, 1716 struct device_attribute *attr, char *buf) 1717 { 1718 struct drm_device *ddev = dev_get_drvdata(dev); 1719 struct amdgpu_device *adev = drm_to_adev(ddev); 1720 ssize_t size = 0; 1721 int ret; 1722 1723 ret = amdgpu_pm_get_access_if_active(adev); 1724 if (ret) 1725 return ret; 1726 1727 size = amdgpu_dpm_get_pm_metrics(adev, buf, PAGE_SIZE); 1728 1729 amdgpu_pm_put_access(adev); 1730 1731 return size; 1732 } 1733 1734 /** 1735 * DOC: gpu_metrics 1736 * 1737 * The amdgpu driver provides a sysfs API for retrieving current gpu 1738 * metrics data. The file gpu_metrics is used for this. Reading the 1739 * file will dump all the current gpu metrics data. 1740 * 1741 * These data include temperature, frequency, engines utilization, 1742 * power consume, throttler status, fan speed and cpu core statistics( 1743 * available for APU only). That's it will give a snapshot of all sensors 1744 * at the same time. 1745 */ 1746 static ssize_t amdgpu_get_gpu_metrics(struct device *dev, 1747 struct device_attribute *attr, 1748 char *buf) 1749 { 1750 struct drm_device *ddev = dev_get_drvdata(dev); 1751 struct amdgpu_device *adev = drm_to_adev(ddev); 1752 void *gpu_metrics; 1753 ssize_t size = 0; 1754 int ret; 1755 1756 ret = amdgpu_pm_get_access_if_active(adev); 1757 if (ret) 1758 return ret; 1759 1760 size = amdgpu_dpm_get_gpu_metrics(adev, &gpu_metrics); 1761 if (size <= 0) 1762 goto out; 1763 1764 if (size >= PAGE_SIZE) 1765 size = PAGE_SIZE - 1; 1766 1767 memcpy(buf, gpu_metrics, size); 1768 1769 out: 1770 amdgpu_pm_put_access(adev); 1771 1772 return size; 1773 } 1774 1775 static int amdgpu_show_powershift_percent(struct device *dev, 1776 char *buf, enum amd_pp_sensors sensor) 1777 { 1778 struct drm_device *ddev = dev_get_drvdata(dev); 1779 struct amdgpu_device *adev = drm_to_adev(ddev); 1780 uint32_t ss_power; 1781 int r = 0, i; 1782 1783 r = amdgpu_hwmon_get_sensor_generic(adev, sensor, (void *)&ss_power); 1784 if (r == -EOPNOTSUPP) { 1785 /* sensor not available on dGPU, try to read from APU */ 1786 adev = NULL; 1787 mutex_lock(&mgpu_info.mutex); 1788 for (i = 0; i < mgpu_info.num_gpu; i++) { 1789 if (mgpu_info.gpu_ins[i].adev->flags & AMD_IS_APU) { 1790 adev = mgpu_info.gpu_ins[i].adev; 1791 break; 1792 } 1793 } 1794 mutex_unlock(&mgpu_info.mutex); 1795 if (adev) 1796 r = amdgpu_hwmon_get_sensor_generic(adev, sensor, (void *)&ss_power); 1797 } 1798 1799 if (r) 1800 return r; 1801 1802 return sysfs_emit(buf, "%u%%\n", ss_power); 1803 } 1804 1805 /** 1806 * DOC: smartshift_apu_power 1807 * 1808 * The amdgpu driver provides a sysfs API for reporting APU power 1809 * shift in percentage if platform supports smartshift. Value 0 means that 1810 * there is no powershift and values between [1-100] means that the power 1811 * is shifted to APU, the percentage of boost is with respect to APU power 1812 * limit on the platform. 1813 */ 1814 1815 static ssize_t amdgpu_get_smartshift_apu_power(struct device *dev, struct device_attribute *attr, 1816 char *buf) 1817 { 1818 return amdgpu_show_powershift_percent(dev, buf, AMDGPU_PP_SENSOR_SS_APU_SHARE); 1819 } 1820 1821 /** 1822 * DOC: smartshift_dgpu_power 1823 * 1824 * The amdgpu driver provides a sysfs API for reporting dGPU power 1825 * shift in percentage if platform supports smartshift. Value 0 means that 1826 * there is no powershift and values between [1-100] means that the power is 1827 * shifted to dGPU, the percentage of boost is with respect to dGPU power 1828 * limit on the platform. 1829 */ 1830 1831 static ssize_t amdgpu_get_smartshift_dgpu_power(struct device *dev, struct device_attribute *attr, 1832 char *buf) 1833 { 1834 return amdgpu_show_powershift_percent(dev, buf, AMDGPU_PP_SENSOR_SS_DGPU_SHARE); 1835 } 1836 1837 /** 1838 * DOC: smartshift_bias 1839 * 1840 * The amdgpu driver provides a sysfs API for reporting the 1841 * smartshift(SS2.0) bias level. The value ranges from -100 to 100 1842 * and the default is 0. -100 sets maximum preference to APU 1843 * and 100 sets max perference to dGPU. 1844 */ 1845 1846 static ssize_t amdgpu_get_smartshift_bias(struct device *dev, 1847 struct device_attribute *attr, 1848 char *buf) 1849 { 1850 int r = 0; 1851 1852 r = sysfs_emit(buf, "%d\n", amdgpu_smartshift_bias); 1853 1854 return r; 1855 } 1856 1857 static ssize_t amdgpu_set_smartshift_bias(struct device *dev, 1858 struct device_attribute *attr, 1859 const char *buf, size_t count) 1860 { 1861 struct drm_device *ddev = dev_get_drvdata(dev); 1862 struct amdgpu_device *adev = drm_to_adev(ddev); 1863 int r = 0; 1864 int bias = 0; 1865 1866 r = kstrtoint(buf, 10, &bias); 1867 if (r) 1868 goto out; 1869 1870 r = amdgpu_pm_get_access(adev); 1871 if (r < 0) 1872 return r; 1873 1874 if (bias > AMDGPU_SMARTSHIFT_MAX_BIAS) 1875 bias = AMDGPU_SMARTSHIFT_MAX_BIAS; 1876 else if (bias < AMDGPU_SMARTSHIFT_MIN_BIAS) 1877 bias = AMDGPU_SMARTSHIFT_MIN_BIAS; 1878 1879 amdgpu_smartshift_bias = bias; 1880 r = count; 1881 1882 /* TODO: update bias level with SMU message */ 1883 1884 out: 1885 amdgpu_pm_put_access(adev); 1886 1887 return r; 1888 } 1889 1890 static int ss_power_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr, 1891 uint32_t mask, enum amdgpu_device_attr_states *states) 1892 { 1893 if (!amdgpu_device_supports_smart_shift(adev_to_drm(adev))) 1894 *states = ATTR_STATE_UNSUPPORTED; 1895 1896 return 0; 1897 } 1898 1899 static int ss_bias_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr, 1900 uint32_t mask, enum amdgpu_device_attr_states *states) 1901 { 1902 uint32_t ss_power; 1903 1904 if (!amdgpu_device_supports_smart_shift(adev_to_drm(adev))) 1905 *states = ATTR_STATE_UNSUPPORTED; 1906 else if (amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_SS_APU_SHARE, 1907 (void *)&ss_power)) 1908 *states = ATTR_STATE_UNSUPPORTED; 1909 else if (amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_SS_DGPU_SHARE, 1910 (void *)&ss_power)) 1911 *states = ATTR_STATE_UNSUPPORTED; 1912 1913 return 0; 1914 } 1915 1916 static int pp_od_clk_voltage_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr, 1917 uint32_t mask, enum amdgpu_device_attr_states *states) 1918 { 1919 uint32_t gc_ver = amdgpu_ip_version(adev, GC_HWIP, 0); 1920 1921 *states = ATTR_STATE_SUPPORTED; 1922 1923 if (!amdgpu_dpm_is_overdrive_supported(adev)) { 1924 *states = ATTR_STATE_UNSUPPORTED; 1925 return 0; 1926 } 1927 1928 /* Enable pp_od_clk_voltage node for gc 9.4.3, 9.4.4, 9.5.0 SRIOV/BM support */ 1929 if (gc_ver == IP_VERSION(9, 4, 3) || 1930 gc_ver == IP_VERSION(9, 4, 4) || 1931 gc_ver == IP_VERSION(9, 5, 0)) { 1932 if (amdgpu_sriov_multi_vf_mode(adev)) 1933 *states = ATTR_STATE_UNSUPPORTED; 1934 return 0; 1935 } 1936 1937 if (!(attr->flags & mask)) 1938 *states = ATTR_STATE_UNSUPPORTED; 1939 1940 return 0; 1941 } 1942 1943 static int pp_dpm_dcefclk_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr, 1944 uint32_t mask, enum amdgpu_device_attr_states *states) 1945 { 1946 struct device_attribute *dev_attr = &attr->dev_attr; 1947 uint32_t gc_ver; 1948 1949 *states = ATTR_STATE_SUPPORTED; 1950 1951 if (!(attr->flags & mask)) { 1952 *states = ATTR_STATE_UNSUPPORTED; 1953 return 0; 1954 } 1955 1956 gc_ver = amdgpu_ip_version(adev, GC_HWIP, 0); 1957 /* dcefclk node is not available on gfx 11.0.3 sriov */ 1958 if ((gc_ver == IP_VERSION(11, 0, 3) && amdgpu_sriov_is_pp_one_vf(adev)) || 1959 gc_ver < IP_VERSION(9, 0, 0) || 1960 !amdgpu_device_has_display_hardware(adev)) 1961 *states = ATTR_STATE_UNSUPPORTED; 1962 1963 /* SMU MP1 does not support dcefclk level setting, 1964 * setting should not be allowed from VF if not in one VF mode. 1965 */ 1966 if (gc_ver >= IP_VERSION(10, 0, 0) || 1967 (amdgpu_sriov_multi_vf_mode(adev))) { 1968 dev_attr->attr.mode &= ~S_IWUGO; 1969 dev_attr->store = NULL; 1970 } 1971 1972 return 0; 1973 } 1974 1975 static int pp_dpm_clk_default_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr, 1976 uint32_t mask, enum amdgpu_device_attr_states *states) 1977 { 1978 struct device_attribute *dev_attr = &attr->dev_attr; 1979 enum amdgpu_device_attr_id attr_id = attr->attr_id; 1980 uint32_t mp1_ver = amdgpu_ip_version(adev, MP1_HWIP, 0); 1981 uint32_t gc_ver = amdgpu_ip_version(adev, GC_HWIP, 0); 1982 1983 *states = ATTR_STATE_SUPPORTED; 1984 1985 if (!(attr->flags & mask)) { 1986 *states = ATTR_STATE_UNSUPPORTED; 1987 return 0; 1988 } 1989 1990 if (DEVICE_ATTR_IS(pp_dpm_socclk)) { 1991 if (gc_ver < IP_VERSION(9, 0, 0)) 1992 *states = ATTR_STATE_UNSUPPORTED; 1993 } else if (DEVICE_ATTR_IS(pp_dpm_fclk)) { 1994 if (mp1_ver < IP_VERSION(10, 0, 0)) 1995 *states = ATTR_STATE_UNSUPPORTED; 1996 } else if (DEVICE_ATTR_IS(pp_dpm_vclk)) { 1997 if (!(gc_ver == IP_VERSION(10, 3, 1) || 1998 gc_ver == IP_VERSION(10, 3, 3) || 1999 gc_ver == IP_VERSION(10, 3, 6) || 2000 gc_ver == IP_VERSION(10, 3, 7) || 2001 gc_ver == IP_VERSION(10, 3, 0) || 2002 gc_ver == IP_VERSION(10, 1, 2) || 2003 gc_ver == IP_VERSION(11, 0, 0) || 2004 gc_ver == IP_VERSION(11, 0, 1) || 2005 gc_ver == IP_VERSION(11, 0, 4) || 2006 gc_ver == IP_VERSION(11, 5, 0) || 2007 gc_ver == IP_VERSION(11, 0, 2) || 2008 gc_ver == IP_VERSION(11, 0, 3) || 2009 gc_ver == IP_VERSION(9, 4, 3) || 2010 gc_ver == IP_VERSION(9, 4, 4) || 2011 gc_ver == IP_VERSION(9, 5, 0))) 2012 *states = ATTR_STATE_UNSUPPORTED; 2013 } else if (DEVICE_ATTR_IS(pp_dpm_vclk1)) { 2014 if (!((gc_ver == IP_VERSION(10, 3, 1) || 2015 gc_ver == IP_VERSION(10, 3, 0) || 2016 gc_ver == IP_VERSION(11, 0, 2) || 2017 gc_ver == IP_VERSION(11, 0, 3)) && adev->vcn.num_vcn_inst >= 2)) 2018 *states = ATTR_STATE_UNSUPPORTED; 2019 } else if (DEVICE_ATTR_IS(pp_dpm_dclk)) { 2020 if (!(gc_ver == IP_VERSION(10, 3, 1) || 2021 gc_ver == IP_VERSION(10, 3, 3) || 2022 gc_ver == IP_VERSION(10, 3, 6) || 2023 gc_ver == IP_VERSION(10, 3, 7) || 2024 gc_ver == IP_VERSION(10, 3, 0) || 2025 gc_ver == IP_VERSION(10, 1, 2) || 2026 gc_ver == IP_VERSION(11, 0, 0) || 2027 gc_ver == IP_VERSION(11, 0, 1) || 2028 gc_ver == IP_VERSION(11, 0, 4) || 2029 gc_ver == IP_VERSION(11, 5, 0) || 2030 gc_ver == IP_VERSION(11, 0, 2) || 2031 gc_ver == IP_VERSION(11, 0, 3) || 2032 gc_ver == IP_VERSION(9, 4, 3) || 2033 gc_ver == IP_VERSION(9, 4, 4) || 2034 gc_ver == IP_VERSION(9, 5, 0))) 2035 *states = ATTR_STATE_UNSUPPORTED; 2036 } else if (DEVICE_ATTR_IS(pp_dpm_dclk1)) { 2037 if (!((gc_ver == IP_VERSION(10, 3, 1) || 2038 gc_ver == IP_VERSION(10, 3, 0) || 2039 gc_ver == IP_VERSION(11, 0, 2) || 2040 gc_ver == IP_VERSION(11, 0, 3)) && adev->vcn.num_vcn_inst >= 2)) 2041 *states = ATTR_STATE_UNSUPPORTED; 2042 } else if (DEVICE_ATTR_IS(pp_dpm_pcie)) { 2043 if (gc_ver == IP_VERSION(9, 4, 2) || 2044 gc_ver == IP_VERSION(9, 4, 3) || 2045 gc_ver == IP_VERSION(9, 4, 4) || 2046 gc_ver == IP_VERSION(9, 5, 0)) 2047 *states = ATTR_STATE_UNSUPPORTED; 2048 } 2049 2050 switch (gc_ver) { 2051 case IP_VERSION(9, 4, 1): 2052 case IP_VERSION(9, 4, 2): 2053 /* the Mi series card does not support standalone mclk/socclk/fclk level setting */ 2054 if (DEVICE_ATTR_IS(pp_dpm_mclk) || 2055 DEVICE_ATTR_IS(pp_dpm_socclk) || 2056 DEVICE_ATTR_IS(pp_dpm_fclk)) { 2057 dev_attr->attr.mode &= ~S_IWUGO; 2058 dev_attr->store = NULL; 2059 } 2060 break; 2061 default: 2062 break; 2063 } 2064 2065 /* setting should not be allowed from VF if not in one VF mode */ 2066 if (amdgpu_sriov_vf(adev) && amdgpu_sriov_is_pp_one_vf(adev)) { 2067 dev_attr->attr.mode &= ~S_IWUGO; 2068 dev_attr->store = NULL; 2069 } 2070 2071 return 0; 2072 } 2073 2074 /* pm policy attributes */ 2075 struct amdgpu_pm_policy_attr { 2076 struct device_attribute dev_attr; 2077 enum pp_pm_policy id; 2078 }; 2079 2080 /** 2081 * DOC: pm_policy 2082 * 2083 * Certain SOCs can support different power policies to optimize application 2084 * performance. However, this policy is provided only at SOC level and not at a 2085 * per-process level. This is useful especially when entire SOC is utilized for 2086 * dedicated workload. 2087 * 2088 * The amdgpu driver provides a sysfs API for selecting the policy. Presently, 2089 * only two types of policies are supported through this interface. 2090 * 2091 * Pstate Policy Selection - This is to select different Pstate profiles which 2092 * decides clock/throttling preferences. 2093 * 2094 * XGMI PLPD Policy Selection - When multiple devices are connected over XGMI, 2095 * this helps to select policy to be applied for per link power down. 2096 * 2097 * The list of available policies and policy levels vary between SOCs. They can 2098 * be viewed under pm_policy node directory. If SOC doesn't support any policy, 2099 * this node won't be available. The different policies supported will be 2100 * available as separate nodes under pm_policy. 2101 * 2102 * cat /sys/bus/pci/devices/.../pm_policy/<policy_type> 2103 * 2104 * Reading the policy file shows the different levels supported. The level which 2105 * is applied presently is denoted by * (asterisk). E.g., 2106 * 2107 * .. code-block:: console 2108 * 2109 * cat /sys/bus/pci/devices/.../pm_policy/soc_pstate 2110 * 0 : soc_pstate_default 2111 * 1 : soc_pstate_0 2112 * 2 : soc_pstate_1* 2113 * 3 : soc_pstate_2 2114 * 2115 * cat /sys/bus/pci/devices/.../pm_policy/xgmi_plpd 2116 * 0 : plpd_disallow 2117 * 1 : plpd_default 2118 * 2 : plpd_optimized* 2119 * 2120 * To apply a specific policy 2121 * 2122 * "echo <level> > /sys/bus/pci/devices/.../pm_policy/<policy_type>" 2123 * 2124 * For the levels listed in the example above, to select "plpd_optimized" for 2125 * XGMI and "soc_pstate_2" for soc pstate policy - 2126 * 2127 * .. code-block:: console 2128 * 2129 * echo "2" > /sys/bus/pci/devices/.../pm_policy/xgmi_plpd 2130 * echo "3" > /sys/bus/pci/devices/.../pm_policy/soc_pstate 2131 * 2132 */ 2133 static ssize_t amdgpu_get_pm_policy_attr(struct device *dev, 2134 struct device_attribute *attr, 2135 char *buf) 2136 { 2137 struct drm_device *ddev = dev_get_drvdata(dev); 2138 struct amdgpu_device *adev = drm_to_adev(ddev); 2139 struct amdgpu_pm_policy_attr *policy_attr; 2140 2141 policy_attr = 2142 container_of(attr, struct amdgpu_pm_policy_attr, dev_attr); 2143 2144 return amdgpu_dpm_get_pm_policy_info(adev, policy_attr->id, buf); 2145 } 2146 2147 static ssize_t amdgpu_set_pm_policy_attr(struct device *dev, 2148 struct device_attribute *attr, 2149 const char *buf, size_t count) 2150 { 2151 struct drm_device *ddev = dev_get_drvdata(dev); 2152 struct amdgpu_device *adev = drm_to_adev(ddev); 2153 struct amdgpu_pm_policy_attr *policy_attr; 2154 int ret, num_params = 0; 2155 char delimiter[] = " \n\t"; 2156 char tmp_buf[128]; 2157 char *tmp, *param; 2158 long val; 2159 2160 count = min(count, sizeof(tmp_buf)); 2161 memcpy(tmp_buf, buf, count); 2162 tmp_buf[count - 1] = '\0'; 2163 tmp = tmp_buf; 2164 2165 tmp = skip_spaces(tmp); 2166 while ((param = strsep(&tmp, delimiter))) { 2167 if (!strlen(param)) { 2168 tmp = skip_spaces(tmp); 2169 continue; 2170 } 2171 ret = kstrtol(param, 0, &val); 2172 if (ret) 2173 return -EINVAL; 2174 num_params++; 2175 if (num_params > 1) 2176 return -EINVAL; 2177 } 2178 2179 if (num_params != 1) 2180 return -EINVAL; 2181 2182 policy_attr = 2183 container_of(attr, struct amdgpu_pm_policy_attr, dev_attr); 2184 2185 ret = amdgpu_pm_get_access(adev); 2186 if (ret < 0) 2187 return ret; 2188 2189 ret = amdgpu_dpm_set_pm_policy(adev, policy_attr->id, val); 2190 2191 amdgpu_pm_put_access(adev); 2192 2193 if (ret) 2194 return ret; 2195 2196 return count; 2197 } 2198 2199 #define AMDGPU_PM_POLICY_ATTR(_name, _id) \ 2200 static struct amdgpu_pm_policy_attr pm_policy_attr_##_name = { \ 2201 .dev_attr = __ATTR(_name, 0644, amdgpu_get_pm_policy_attr, \ 2202 amdgpu_set_pm_policy_attr), \ 2203 .id = PP_PM_POLICY_##_id, \ 2204 }; 2205 2206 #define AMDGPU_PM_POLICY_ATTR_VAR(_name) pm_policy_attr_##_name.dev_attr.attr 2207 2208 AMDGPU_PM_POLICY_ATTR(soc_pstate, SOC_PSTATE) 2209 AMDGPU_PM_POLICY_ATTR(xgmi_plpd, XGMI_PLPD) 2210 2211 static struct attribute *pm_policy_attrs[] = { 2212 &AMDGPU_PM_POLICY_ATTR_VAR(soc_pstate), 2213 &AMDGPU_PM_POLICY_ATTR_VAR(xgmi_plpd), 2214 NULL 2215 }; 2216 2217 static umode_t amdgpu_pm_policy_attr_visible(struct kobject *kobj, 2218 struct attribute *attr, int n) 2219 { 2220 struct device *dev = kobj_to_dev(kobj); 2221 struct drm_device *ddev = dev_get_drvdata(dev); 2222 struct amdgpu_device *adev = drm_to_adev(ddev); 2223 struct amdgpu_pm_policy_attr *policy_attr; 2224 2225 policy_attr = 2226 container_of(attr, struct amdgpu_pm_policy_attr, dev_attr.attr); 2227 2228 if (amdgpu_dpm_get_pm_policy_info(adev, policy_attr->id, NULL) == 2229 -ENOENT) 2230 return 0; 2231 2232 return attr->mode; 2233 } 2234 2235 const struct attribute_group amdgpu_pm_policy_attr_group = { 2236 .name = "pm_policy", 2237 .attrs = pm_policy_attrs, 2238 .is_visible = amdgpu_pm_policy_attr_visible, 2239 }; 2240 2241 static struct amdgpu_device_attr amdgpu_device_attrs[] = { 2242 AMDGPU_DEVICE_ATTR_RW(power_dpm_state, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2243 AMDGPU_DEVICE_ATTR_RW(power_dpm_force_performance_level, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2244 AMDGPU_DEVICE_ATTR_RO(pp_num_states, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2245 AMDGPU_DEVICE_ATTR_RO(pp_cur_state, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2246 AMDGPU_DEVICE_ATTR_RW(pp_force_state, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2247 AMDGPU_DEVICE_ATTR_RW(pp_table, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2248 AMDGPU_DEVICE_ATTR_RW(pp_dpm_sclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF, 2249 .attr_update = pp_dpm_clk_default_attr_update), 2250 AMDGPU_DEVICE_ATTR_RW(pp_dpm_mclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF, 2251 .attr_update = pp_dpm_clk_default_attr_update), 2252 AMDGPU_DEVICE_ATTR_RW(pp_dpm_socclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF, 2253 .attr_update = pp_dpm_clk_default_attr_update), 2254 AMDGPU_DEVICE_ATTR_RW(pp_dpm_fclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF, 2255 .attr_update = pp_dpm_clk_default_attr_update), 2256 AMDGPU_DEVICE_ATTR_RW(pp_dpm_vclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF, 2257 .attr_update = pp_dpm_clk_default_attr_update), 2258 AMDGPU_DEVICE_ATTR_RW(pp_dpm_vclk1, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF, 2259 .attr_update = pp_dpm_clk_default_attr_update), 2260 AMDGPU_DEVICE_ATTR_RW(pp_dpm_dclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF, 2261 .attr_update = pp_dpm_clk_default_attr_update), 2262 AMDGPU_DEVICE_ATTR_RW(pp_dpm_dclk1, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF, 2263 .attr_update = pp_dpm_clk_default_attr_update), 2264 AMDGPU_DEVICE_ATTR_RW(pp_dpm_dcefclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF, 2265 .attr_update = pp_dpm_dcefclk_attr_update), 2266 AMDGPU_DEVICE_ATTR_RW(pp_dpm_pcie, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF, 2267 .attr_update = pp_dpm_clk_default_attr_update), 2268 AMDGPU_DEVICE_ATTR_RW(pp_sclk_od, ATTR_FLAG_BASIC), 2269 AMDGPU_DEVICE_ATTR_RW(pp_mclk_od, ATTR_FLAG_BASIC), 2270 AMDGPU_DEVICE_ATTR_RW(pp_power_profile_mode, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2271 AMDGPU_DEVICE_ATTR_RW(pp_od_clk_voltage, ATTR_FLAG_BASIC, 2272 .attr_update = pp_od_clk_voltage_attr_update), 2273 AMDGPU_DEVICE_ATTR_RO(gpu_busy_percent, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2274 AMDGPU_DEVICE_ATTR_RO(mem_busy_percent, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2275 AMDGPU_DEVICE_ATTR_RO(vcn_busy_percent, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2276 AMDGPU_DEVICE_ATTR_RO(pcie_bw, ATTR_FLAG_BASIC), 2277 AMDGPU_DEVICE_ATTR_RW(pp_features, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2278 AMDGPU_DEVICE_ATTR_RO(unique_id, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2279 AMDGPU_DEVICE_ATTR_RW(thermal_throttling_logging, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2280 AMDGPU_DEVICE_ATTR_RW(apu_thermal_cap, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2281 AMDGPU_DEVICE_ATTR_RO(gpu_metrics, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2282 AMDGPU_DEVICE_ATTR_RO(smartshift_apu_power, ATTR_FLAG_BASIC, 2283 .attr_update = ss_power_attr_update), 2284 AMDGPU_DEVICE_ATTR_RO(smartshift_dgpu_power, ATTR_FLAG_BASIC, 2285 .attr_update = ss_power_attr_update), 2286 AMDGPU_DEVICE_ATTR_RW(smartshift_bias, ATTR_FLAG_BASIC, 2287 .attr_update = ss_bias_attr_update), 2288 AMDGPU_DEVICE_ATTR_RO(pm_metrics, ATTR_FLAG_BASIC, 2289 .attr_update = amdgpu_pm_metrics_attr_update), 2290 }; 2291 2292 static int default_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr, 2293 uint32_t mask, enum amdgpu_device_attr_states *states) 2294 { 2295 struct device_attribute *dev_attr = &attr->dev_attr; 2296 enum amdgpu_device_attr_id attr_id = attr->attr_id; 2297 uint32_t gc_ver = amdgpu_ip_version(adev, GC_HWIP, 0); 2298 2299 if (!(attr->flags & mask)) { 2300 *states = ATTR_STATE_UNSUPPORTED; 2301 return 0; 2302 } 2303 2304 if (DEVICE_ATTR_IS(mem_busy_percent)) { 2305 if ((adev->flags & AMD_IS_APU && 2306 gc_ver != IP_VERSION(9, 4, 3)) || 2307 gc_ver == IP_VERSION(9, 0, 1)) 2308 *states = ATTR_STATE_UNSUPPORTED; 2309 } else if (DEVICE_ATTR_IS(vcn_busy_percent)) { 2310 if (!(gc_ver == IP_VERSION(9, 3, 0) || 2311 gc_ver == IP_VERSION(10, 3, 1) || 2312 gc_ver == IP_VERSION(10, 3, 3) || 2313 gc_ver == IP_VERSION(10, 3, 6) || 2314 gc_ver == IP_VERSION(10, 3, 7) || 2315 gc_ver == IP_VERSION(11, 0, 0) || 2316 gc_ver == IP_VERSION(11, 0, 1) || 2317 gc_ver == IP_VERSION(11, 0, 2) || 2318 gc_ver == IP_VERSION(11, 0, 3) || 2319 gc_ver == IP_VERSION(11, 0, 4) || 2320 gc_ver == IP_VERSION(11, 5, 0) || 2321 gc_ver == IP_VERSION(11, 5, 1) || 2322 gc_ver == IP_VERSION(11, 5, 2) || 2323 gc_ver == IP_VERSION(11, 5, 3) || 2324 gc_ver == IP_VERSION(12, 0, 0) || 2325 gc_ver == IP_VERSION(12, 0, 1))) 2326 *states = ATTR_STATE_UNSUPPORTED; 2327 } else if (DEVICE_ATTR_IS(pcie_bw)) { 2328 /* PCIe Perf counters won't work on APU nodes */ 2329 if (adev->flags & AMD_IS_APU || 2330 !adev->asic_funcs->get_pcie_usage) 2331 *states = ATTR_STATE_UNSUPPORTED; 2332 } else if (DEVICE_ATTR_IS(unique_id)) { 2333 switch (gc_ver) { 2334 case IP_VERSION(9, 0, 1): 2335 case IP_VERSION(9, 4, 0): 2336 case IP_VERSION(9, 4, 1): 2337 case IP_VERSION(9, 4, 2): 2338 case IP_VERSION(9, 4, 3): 2339 case IP_VERSION(9, 4, 4): 2340 case IP_VERSION(9, 5, 0): 2341 case IP_VERSION(10, 3, 0): 2342 case IP_VERSION(11, 0, 0): 2343 case IP_VERSION(11, 0, 1): 2344 case IP_VERSION(11, 0, 2): 2345 case IP_VERSION(11, 0, 3): 2346 case IP_VERSION(12, 0, 0): 2347 case IP_VERSION(12, 0, 1): 2348 *states = ATTR_STATE_SUPPORTED; 2349 break; 2350 default: 2351 *states = ATTR_STATE_UNSUPPORTED; 2352 } 2353 } else if (DEVICE_ATTR_IS(pp_features)) { 2354 if ((adev->flags & AMD_IS_APU && 2355 gc_ver != IP_VERSION(9, 4, 3)) || 2356 gc_ver < IP_VERSION(9, 0, 0)) 2357 *states = ATTR_STATE_UNSUPPORTED; 2358 } else if (DEVICE_ATTR_IS(gpu_metrics)) { 2359 if (gc_ver < IP_VERSION(9, 1, 0)) 2360 *states = ATTR_STATE_UNSUPPORTED; 2361 } else if (DEVICE_ATTR_IS(pp_power_profile_mode)) { 2362 if (amdgpu_dpm_get_power_profile_mode(adev, NULL) == -EOPNOTSUPP) 2363 *states = ATTR_STATE_UNSUPPORTED; 2364 else if ((gc_ver == IP_VERSION(10, 3, 0) || 2365 gc_ver == IP_VERSION(11, 0, 3)) && amdgpu_sriov_vf(adev)) 2366 *states = ATTR_STATE_UNSUPPORTED; 2367 } else if (DEVICE_ATTR_IS(pp_mclk_od)) { 2368 if (amdgpu_dpm_get_mclk_od(adev) == -EOPNOTSUPP) 2369 *states = ATTR_STATE_UNSUPPORTED; 2370 } else if (DEVICE_ATTR_IS(pp_sclk_od)) { 2371 if (amdgpu_dpm_get_sclk_od(adev) == -EOPNOTSUPP) 2372 *states = ATTR_STATE_UNSUPPORTED; 2373 } else if (DEVICE_ATTR_IS(apu_thermal_cap)) { 2374 u32 limit; 2375 2376 if (amdgpu_dpm_get_apu_thermal_limit(adev, &limit) == 2377 -EOPNOTSUPP) 2378 *states = ATTR_STATE_UNSUPPORTED; 2379 } 2380 2381 switch (gc_ver) { 2382 case IP_VERSION(10, 3, 0): 2383 if (DEVICE_ATTR_IS(power_dpm_force_performance_level) && 2384 amdgpu_sriov_vf(adev)) { 2385 dev_attr->attr.mode &= ~0222; 2386 dev_attr->store = NULL; 2387 } 2388 break; 2389 default: 2390 break; 2391 } 2392 2393 return 0; 2394 } 2395 2396 2397 static int amdgpu_device_attr_create(struct amdgpu_device *adev, 2398 struct amdgpu_device_attr *attr, 2399 uint32_t mask, struct list_head *attr_list) 2400 { 2401 int ret = 0; 2402 enum amdgpu_device_attr_states attr_states = ATTR_STATE_SUPPORTED; 2403 struct amdgpu_device_attr_entry *attr_entry; 2404 struct device_attribute *dev_attr; 2405 const char *name; 2406 2407 int (*attr_update)(struct amdgpu_device *adev, struct amdgpu_device_attr *attr, 2408 uint32_t mask, enum amdgpu_device_attr_states *states) = default_attr_update; 2409 2410 if (!attr) 2411 return -EINVAL; 2412 2413 dev_attr = &attr->dev_attr; 2414 name = dev_attr->attr.name; 2415 2416 attr_update = attr->attr_update ? attr->attr_update : default_attr_update; 2417 2418 ret = attr_update(adev, attr, mask, &attr_states); 2419 if (ret) { 2420 dev_err(adev->dev, "failed to update device file %s, ret = %d\n", 2421 name, ret); 2422 return ret; 2423 } 2424 2425 if (attr_states == ATTR_STATE_UNSUPPORTED) 2426 return 0; 2427 2428 ret = device_create_file(adev->dev, dev_attr); 2429 if (ret) { 2430 dev_err(adev->dev, "failed to create device file %s, ret = %d\n", 2431 name, ret); 2432 } 2433 2434 attr_entry = kmalloc(sizeof(*attr_entry), GFP_KERNEL); 2435 if (!attr_entry) 2436 return -ENOMEM; 2437 2438 attr_entry->attr = attr; 2439 INIT_LIST_HEAD(&attr_entry->entry); 2440 2441 list_add_tail(&attr_entry->entry, attr_list); 2442 2443 return ret; 2444 } 2445 2446 static void amdgpu_device_attr_remove(struct amdgpu_device *adev, struct amdgpu_device_attr *attr) 2447 { 2448 struct device_attribute *dev_attr = &attr->dev_attr; 2449 2450 device_remove_file(adev->dev, dev_attr); 2451 } 2452 2453 static void amdgpu_device_attr_remove_groups(struct amdgpu_device *adev, 2454 struct list_head *attr_list); 2455 2456 static int amdgpu_device_attr_create_groups(struct amdgpu_device *adev, 2457 struct amdgpu_device_attr *attrs, 2458 uint32_t counts, 2459 uint32_t mask, 2460 struct list_head *attr_list) 2461 { 2462 int ret = 0; 2463 uint32_t i = 0; 2464 2465 for (i = 0; i < counts; i++) { 2466 ret = amdgpu_device_attr_create(adev, &attrs[i], mask, attr_list); 2467 if (ret) 2468 goto failed; 2469 } 2470 2471 return 0; 2472 2473 failed: 2474 amdgpu_device_attr_remove_groups(adev, attr_list); 2475 2476 return ret; 2477 } 2478 2479 static void amdgpu_device_attr_remove_groups(struct amdgpu_device *adev, 2480 struct list_head *attr_list) 2481 { 2482 struct amdgpu_device_attr_entry *entry, *entry_tmp; 2483 2484 if (list_empty(attr_list)) 2485 return ; 2486 2487 list_for_each_entry_safe(entry, entry_tmp, attr_list, entry) { 2488 amdgpu_device_attr_remove(adev, entry->attr); 2489 list_del(&entry->entry); 2490 kfree(entry); 2491 } 2492 } 2493 2494 static ssize_t amdgpu_hwmon_show_temp(struct device *dev, 2495 struct device_attribute *attr, 2496 char *buf) 2497 { 2498 struct amdgpu_device *adev = dev_get_drvdata(dev); 2499 int channel = to_sensor_dev_attr(attr)->index; 2500 int r, temp = 0; 2501 2502 if (channel >= PP_TEMP_MAX) 2503 return -EINVAL; 2504 2505 switch (channel) { 2506 case PP_TEMP_JUNCTION: 2507 /* get current junction temperature */ 2508 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_HOTSPOT_TEMP, 2509 (void *)&temp); 2510 break; 2511 case PP_TEMP_EDGE: 2512 /* get current edge temperature */ 2513 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_EDGE_TEMP, 2514 (void *)&temp); 2515 break; 2516 case PP_TEMP_MEM: 2517 /* get current memory temperature */ 2518 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_MEM_TEMP, 2519 (void *)&temp); 2520 break; 2521 default: 2522 r = -EINVAL; 2523 break; 2524 } 2525 2526 if (r) 2527 return r; 2528 2529 return sysfs_emit(buf, "%d\n", temp); 2530 } 2531 2532 static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev, 2533 struct device_attribute *attr, 2534 char *buf) 2535 { 2536 struct amdgpu_device *adev = dev_get_drvdata(dev); 2537 int hyst = to_sensor_dev_attr(attr)->index; 2538 int temp; 2539 2540 if (hyst) 2541 temp = adev->pm.dpm.thermal.min_temp; 2542 else 2543 temp = adev->pm.dpm.thermal.max_temp; 2544 2545 return sysfs_emit(buf, "%d\n", temp); 2546 } 2547 2548 static ssize_t amdgpu_hwmon_show_hotspot_temp_thresh(struct device *dev, 2549 struct device_attribute *attr, 2550 char *buf) 2551 { 2552 struct amdgpu_device *adev = dev_get_drvdata(dev); 2553 int hyst = to_sensor_dev_attr(attr)->index; 2554 int temp; 2555 2556 if (hyst) 2557 temp = adev->pm.dpm.thermal.min_hotspot_temp; 2558 else 2559 temp = adev->pm.dpm.thermal.max_hotspot_crit_temp; 2560 2561 return sysfs_emit(buf, "%d\n", temp); 2562 } 2563 2564 static ssize_t amdgpu_hwmon_show_mem_temp_thresh(struct device *dev, 2565 struct device_attribute *attr, 2566 char *buf) 2567 { 2568 struct amdgpu_device *adev = dev_get_drvdata(dev); 2569 int hyst = to_sensor_dev_attr(attr)->index; 2570 int temp; 2571 2572 if (hyst) 2573 temp = adev->pm.dpm.thermal.min_mem_temp; 2574 else 2575 temp = adev->pm.dpm.thermal.max_mem_crit_temp; 2576 2577 return sysfs_emit(buf, "%d\n", temp); 2578 } 2579 2580 static ssize_t amdgpu_hwmon_show_temp_label(struct device *dev, 2581 struct device_attribute *attr, 2582 char *buf) 2583 { 2584 int channel = to_sensor_dev_attr(attr)->index; 2585 2586 if (channel >= PP_TEMP_MAX) 2587 return -EINVAL; 2588 2589 return sysfs_emit(buf, "%s\n", temp_label[channel].label); 2590 } 2591 2592 static ssize_t amdgpu_hwmon_show_temp_emergency(struct device *dev, 2593 struct device_attribute *attr, 2594 char *buf) 2595 { 2596 struct amdgpu_device *adev = dev_get_drvdata(dev); 2597 int channel = to_sensor_dev_attr(attr)->index; 2598 int temp = 0; 2599 2600 if (channel >= PP_TEMP_MAX) 2601 return -EINVAL; 2602 2603 switch (channel) { 2604 case PP_TEMP_JUNCTION: 2605 temp = adev->pm.dpm.thermal.max_hotspot_emergency_temp; 2606 break; 2607 case PP_TEMP_EDGE: 2608 temp = adev->pm.dpm.thermal.max_edge_emergency_temp; 2609 break; 2610 case PP_TEMP_MEM: 2611 temp = adev->pm.dpm.thermal.max_mem_emergency_temp; 2612 break; 2613 } 2614 2615 return sysfs_emit(buf, "%d\n", temp); 2616 } 2617 2618 static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev, 2619 struct device_attribute *attr, 2620 char *buf) 2621 { 2622 struct amdgpu_device *adev = dev_get_drvdata(dev); 2623 u32 pwm_mode = 0; 2624 int ret; 2625 2626 ret = amdgpu_pm_get_access_if_active(adev); 2627 if (ret) 2628 return ret; 2629 2630 ret = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode); 2631 2632 amdgpu_pm_put_access(adev); 2633 2634 if (ret) 2635 return -EINVAL; 2636 2637 return sysfs_emit(buf, "%u\n", pwm_mode); 2638 } 2639 2640 static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev, 2641 struct device_attribute *attr, 2642 const char *buf, 2643 size_t count) 2644 { 2645 struct amdgpu_device *adev = dev_get_drvdata(dev); 2646 int err, ret; 2647 u32 pwm_mode; 2648 int value; 2649 2650 err = kstrtoint(buf, 10, &value); 2651 if (err) 2652 return err; 2653 2654 if (value == 0) 2655 pwm_mode = AMD_FAN_CTRL_NONE; 2656 else if (value == 1) 2657 pwm_mode = AMD_FAN_CTRL_MANUAL; 2658 else if (value == 2) 2659 pwm_mode = AMD_FAN_CTRL_AUTO; 2660 else 2661 return -EINVAL; 2662 2663 ret = amdgpu_pm_get_access(adev); 2664 if (ret < 0) 2665 return ret; 2666 2667 ret = amdgpu_dpm_set_fan_control_mode(adev, pwm_mode); 2668 2669 amdgpu_pm_put_access(adev); 2670 2671 if (ret) 2672 return -EINVAL; 2673 2674 return count; 2675 } 2676 2677 static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev, 2678 struct device_attribute *attr, 2679 char *buf) 2680 { 2681 return sysfs_emit(buf, "%i\n", 0); 2682 } 2683 2684 static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev, 2685 struct device_attribute *attr, 2686 char *buf) 2687 { 2688 return sysfs_emit(buf, "%i\n", 255); 2689 } 2690 2691 static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev, 2692 struct device_attribute *attr, 2693 const char *buf, size_t count) 2694 { 2695 struct amdgpu_device *adev = dev_get_drvdata(dev); 2696 int err; 2697 u32 value; 2698 u32 pwm_mode; 2699 2700 err = kstrtou32(buf, 10, &value); 2701 if (err) 2702 return err; 2703 2704 err = amdgpu_pm_get_access(adev); 2705 if (err < 0) 2706 return err; 2707 2708 err = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode); 2709 if (err) 2710 goto out; 2711 2712 if (pwm_mode != AMD_FAN_CTRL_MANUAL) { 2713 pr_info("manual fan speed control should be enabled first\n"); 2714 err = -EINVAL; 2715 goto out; 2716 } 2717 2718 err = amdgpu_dpm_set_fan_speed_pwm(adev, value); 2719 2720 out: 2721 amdgpu_pm_put_access(adev); 2722 2723 if (err) 2724 return err; 2725 2726 return count; 2727 } 2728 2729 static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev, 2730 struct device_attribute *attr, 2731 char *buf) 2732 { 2733 struct amdgpu_device *adev = dev_get_drvdata(dev); 2734 int err; 2735 u32 speed = 0; 2736 2737 err = amdgpu_pm_get_access_if_active(adev); 2738 if (err) 2739 return err; 2740 2741 err = amdgpu_dpm_get_fan_speed_pwm(adev, &speed); 2742 2743 amdgpu_pm_put_access(adev); 2744 2745 if (err) 2746 return err; 2747 2748 return sysfs_emit(buf, "%i\n", speed); 2749 } 2750 2751 static ssize_t amdgpu_hwmon_get_fan1_input(struct device *dev, 2752 struct device_attribute *attr, 2753 char *buf) 2754 { 2755 struct amdgpu_device *adev = dev_get_drvdata(dev); 2756 int err; 2757 u32 speed = 0; 2758 2759 err = amdgpu_pm_get_access_if_active(adev); 2760 if (err) 2761 return err; 2762 2763 err = amdgpu_dpm_get_fan_speed_rpm(adev, &speed); 2764 2765 amdgpu_pm_put_access(adev); 2766 2767 if (err) 2768 return err; 2769 2770 return sysfs_emit(buf, "%i\n", speed); 2771 } 2772 2773 static ssize_t amdgpu_hwmon_get_fan1_min(struct device *dev, 2774 struct device_attribute *attr, 2775 char *buf) 2776 { 2777 struct amdgpu_device *adev = dev_get_drvdata(dev); 2778 u32 min_rpm = 0; 2779 int r; 2780 2781 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_MIN_FAN_RPM, 2782 (void *)&min_rpm); 2783 2784 if (r) 2785 return r; 2786 2787 return sysfs_emit(buf, "%d\n", min_rpm); 2788 } 2789 2790 static ssize_t amdgpu_hwmon_get_fan1_max(struct device *dev, 2791 struct device_attribute *attr, 2792 char *buf) 2793 { 2794 struct amdgpu_device *adev = dev_get_drvdata(dev); 2795 u32 max_rpm = 0; 2796 int r; 2797 2798 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_MAX_FAN_RPM, 2799 (void *)&max_rpm); 2800 2801 if (r) 2802 return r; 2803 2804 return sysfs_emit(buf, "%d\n", max_rpm); 2805 } 2806 2807 static ssize_t amdgpu_hwmon_get_fan1_target(struct device *dev, 2808 struct device_attribute *attr, 2809 char *buf) 2810 { 2811 struct amdgpu_device *adev = dev_get_drvdata(dev); 2812 int err; 2813 u32 rpm = 0; 2814 2815 err = amdgpu_pm_get_access_if_active(adev); 2816 if (err) 2817 return err; 2818 2819 err = amdgpu_dpm_get_fan_speed_rpm(adev, &rpm); 2820 2821 amdgpu_pm_put_access(adev); 2822 2823 if (err) 2824 return err; 2825 2826 return sysfs_emit(buf, "%i\n", rpm); 2827 } 2828 2829 static ssize_t amdgpu_hwmon_set_fan1_target(struct device *dev, 2830 struct device_attribute *attr, 2831 const char *buf, size_t count) 2832 { 2833 struct amdgpu_device *adev = dev_get_drvdata(dev); 2834 int err; 2835 u32 value; 2836 u32 pwm_mode; 2837 2838 err = kstrtou32(buf, 10, &value); 2839 if (err) 2840 return err; 2841 2842 err = amdgpu_pm_get_access(adev); 2843 if (err < 0) 2844 return err; 2845 2846 err = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode); 2847 if (err) 2848 goto out; 2849 2850 if (pwm_mode != AMD_FAN_CTRL_MANUAL) { 2851 err = -ENODATA; 2852 goto out; 2853 } 2854 2855 err = amdgpu_dpm_set_fan_speed_rpm(adev, value); 2856 2857 out: 2858 amdgpu_pm_put_access(adev); 2859 2860 if (err) 2861 return err; 2862 2863 return count; 2864 } 2865 2866 static ssize_t amdgpu_hwmon_get_fan1_enable(struct device *dev, 2867 struct device_attribute *attr, 2868 char *buf) 2869 { 2870 struct amdgpu_device *adev = dev_get_drvdata(dev); 2871 u32 pwm_mode = 0; 2872 int ret; 2873 2874 ret = amdgpu_pm_get_access_if_active(adev); 2875 if (ret) 2876 return ret; 2877 2878 ret = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode); 2879 2880 amdgpu_pm_put_access(adev); 2881 2882 if (ret) 2883 return -EINVAL; 2884 2885 return sysfs_emit(buf, "%i\n", pwm_mode == AMD_FAN_CTRL_AUTO ? 0 : 1); 2886 } 2887 2888 static ssize_t amdgpu_hwmon_set_fan1_enable(struct device *dev, 2889 struct device_attribute *attr, 2890 const char *buf, 2891 size_t count) 2892 { 2893 struct amdgpu_device *adev = dev_get_drvdata(dev); 2894 int err; 2895 int value; 2896 u32 pwm_mode; 2897 2898 err = kstrtoint(buf, 10, &value); 2899 if (err) 2900 return err; 2901 2902 if (value == 0) 2903 pwm_mode = AMD_FAN_CTRL_AUTO; 2904 else if (value == 1) 2905 pwm_mode = AMD_FAN_CTRL_MANUAL; 2906 else 2907 return -EINVAL; 2908 2909 err = amdgpu_pm_get_access(adev); 2910 if (err < 0) 2911 return err; 2912 2913 err = amdgpu_dpm_set_fan_control_mode(adev, pwm_mode); 2914 2915 amdgpu_pm_put_access(adev); 2916 2917 if (err) 2918 return -EINVAL; 2919 2920 return count; 2921 } 2922 2923 static ssize_t amdgpu_hwmon_show_vddgfx(struct device *dev, 2924 struct device_attribute *attr, 2925 char *buf) 2926 { 2927 struct amdgpu_device *adev = dev_get_drvdata(dev); 2928 u32 vddgfx; 2929 int r; 2930 2931 /* get the voltage */ 2932 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_VDDGFX, 2933 (void *)&vddgfx); 2934 if (r) 2935 return r; 2936 2937 return sysfs_emit(buf, "%d\n", vddgfx); 2938 } 2939 2940 static ssize_t amdgpu_hwmon_show_vddgfx_label(struct device *dev, 2941 struct device_attribute *attr, 2942 char *buf) 2943 { 2944 return sysfs_emit(buf, "vddgfx\n"); 2945 } 2946 2947 static ssize_t amdgpu_hwmon_show_vddnb(struct device *dev, 2948 struct device_attribute *attr, 2949 char *buf) 2950 { 2951 struct amdgpu_device *adev = dev_get_drvdata(dev); 2952 u32 vddnb; 2953 int r; 2954 2955 /* only APUs have vddnb */ 2956 if (!(adev->flags & AMD_IS_APU)) 2957 return -EINVAL; 2958 2959 /* get the voltage */ 2960 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_VDDNB, 2961 (void *)&vddnb); 2962 if (r) 2963 return r; 2964 2965 return sysfs_emit(buf, "%d\n", vddnb); 2966 } 2967 2968 static ssize_t amdgpu_hwmon_show_vddnb_label(struct device *dev, 2969 struct device_attribute *attr, 2970 char *buf) 2971 { 2972 return sysfs_emit(buf, "vddnb\n"); 2973 } 2974 2975 static int amdgpu_hwmon_get_power(struct device *dev, 2976 enum amd_pp_sensors sensor) 2977 { 2978 struct amdgpu_device *adev = dev_get_drvdata(dev); 2979 unsigned int uw; 2980 u32 query = 0; 2981 int r; 2982 2983 r = amdgpu_hwmon_get_sensor_generic(adev, sensor, (void *)&query); 2984 if (r) 2985 return r; 2986 2987 /* convert to microwatts */ 2988 uw = (query >> 8) * 1000000 + (query & 0xff) * 1000; 2989 2990 return uw; 2991 } 2992 2993 static ssize_t amdgpu_hwmon_show_power_avg(struct device *dev, 2994 struct device_attribute *attr, 2995 char *buf) 2996 { 2997 ssize_t val; 2998 2999 val = amdgpu_hwmon_get_power(dev, AMDGPU_PP_SENSOR_GPU_AVG_POWER); 3000 if (val < 0) 3001 return val; 3002 3003 return sysfs_emit(buf, "%zd\n", val); 3004 } 3005 3006 static ssize_t amdgpu_hwmon_show_power_input(struct device *dev, 3007 struct device_attribute *attr, 3008 char *buf) 3009 { 3010 ssize_t val; 3011 3012 val = amdgpu_hwmon_get_power(dev, AMDGPU_PP_SENSOR_GPU_INPUT_POWER); 3013 if (val < 0) 3014 return val; 3015 3016 return sysfs_emit(buf, "%zd\n", val); 3017 } 3018 3019 static ssize_t amdgpu_hwmon_show_power_cap_generic(struct device *dev, 3020 struct device_attribute *attr, 3021 char *buf, 3022 enum pp_power_limit_level pp_limit_level) 3023 { 3024 struct amdgpu_device *adev = dev_get_drvdata(dev); 3025 enum pp_power_type power_type = to_sensor_dev_attr(attr)->index; 3026 uint32_t limit; 3027 ssize_t size; 3028 int r; 3029 3030 r = amdgpu_pm_get_access_if_active(adev); 3031 if (r) 3032 return r; 3033 3034 r = amdgpu_dpm_get_power_limit(adev, &limit, 3035 pp_limit_level, power_type); 3036 3037 if (!r) 3038 size = sysfs_emit(buf, "%u\n", limit * 1000000); 3039 else 3040 size = sysfs_emit(buf, "\n"); 3041 3042 amdgpu_pm_put_access(adev); 3043 3044 return size; 3045 } 3046 3047 static ssize_t amdgpu_hwmon_show_power_cap_min(struct device *dev, 3048 struct device_attribute *attr, 3049 char *buf) 3050 { 3051 return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_MIN); 3052 } 3053 3054 static ssize_t amdgpu_hwmon_show_power_cap_max(struct device *dev, 3055 struct device_attribute *attr, 3056 char *buf) 3057 { 3058 return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_MAX); 3059 3060 } 3061 3062 static ssize_t amdgpu_hwmon_show_power_cap(struct device *dev, 3063 struct device_attribute *attr, 3064 char *buf) 3065 { 3066 return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_CURRENT); 3067 3068 } 3069 3070 static ssize_t amdgpu_hwmon_show_power_cap_default(struct device *dev, 3071 struct device_attribute *attr, 3072 char *buf) 3073 { 3074 return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_DEFAULT); 3075 3076 } 3077 3078 static ssize_t amdgpu_hwmon_show_power_label(struct device *dev, 3079 struct device_attribute *attr, 3080 char *buf) 3081 { 3082 struct amdgpu_device *adev = dev_get_drvdata(dev); 3083 uint32_t gc_ver = amdgpu_ip_version(adev, GC_HWIP, 0); 3084 3085 if (gc_ver == IP_VERSION(10, 3, 1)) 3086 return sysfs_emit(buf, "%s\n", 3087 to_sensor_dev_attr(attr)->index == PP_PWR_TYPE_FAST ? 3088 "fastPPT" : "slowPPT"); 3089 else 3090 return sysfs_emit(buf, "PPT\n"); 3091 } 3092 3093 static ssize_t amdgpu_hwmon_set_power_cap(struct device *dev, 3094 struct device_attribute *attr, 3095 const char *buf, 3096 size_t count) 3097 { 3098 struct amdgpu_device *adev = dev_get_drvdata(dev); 3099 int limit_type = to_sensor_dev_attr(attr)->index; 3100 int err; 3101 u32 value; 3102 3103 if (amdgpu_sriov_vf(adev)) 3104 return -EINVAL; 3105 3106 err = kstrtou32(buf, 10, &value); 3107 if (err) 3108 return err; 3109 3110 value = value / 1000000; /* convert to Watt */ 3111 value |= limit_type << 24; 3112 3113 err = amdgpu_pm_get_access(adev); 3114 if (err < 0) 3115 return err; 3116 3117 err = amdgpu_dpm_set_power_limit(adev, value); 3118 3119 amdgpu_pm_put_access(adev); 3120 3121 if (err) 3122 return err; 3123 3124 return count; 3125 } 3126 3127 static ssize_t amdgpu_hwmon_show_sclk(struct device *dev, 3128 struct device_attribute *attr, 3129 char *buf) 3130 { 3131 struct amdgpu_device *adev = dev_get_drvdata(dev); 3132 uint32_t sclk; 3133 int r; 3134 3135 /* get the sclk */ 3136 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_GFX_SCLK, 3137 (void *)&sclk); 3138 if (r) 3139 return r; 3140 3141 return sysfs_emit(buf, "%u\n", sclk * 10 * 1000); 3142 } 3143 3144 static ssize_t amdgpu_hwmon_show_sclk_label(struct device *dev, 3145 struct device_attribute *attr, 3146 char *buf) 3147 { 3148 return sysfs_emit(buf, "sclk\n"); 3149 } 3150 3151 static ssize_t amdgpu_hwmon_show_mclk(struct device *dev, 3152 struct device_attribute *attr, 3153 char *buf) 3154 { 3155 struct amdgpu_device *adev = dev_get_drvdata(dev); 3156 uint32_t mclk; 3157 int r; 3158 3159 /* get the sclk */ 3160 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_GFX_MCLK, 3161 (void *)&mclk); 3162 if (r) 3163 return r; 3164 3165 return sysfs_emit(buf, "%u\n", mclk * 10 * 1000); 3166 } 3167 3168 static ssize_t amdgpu_hwmon_show_mclk_label(struct device *dev, 3169 struct device_attribute *attr, 3170 char *buf) 3171 { 3172 return sysfs_emit(buf, "mclk\n"); 3173 } 3174 3175 /** 3176 * DOC: hwmon 3177 * 3178 * The amdgpu driver exposes the following sensor interfaces: 3179 * 3180 * - GPU temperature (via the on-die sensor) 3181 * 3182 * - GPU voltage 3183 * 3184 * - Northbridge voltage (APUs only) 3185 * 3186 * - GPU power 3187 * 3188 * - GPU fan 3189 * 3190 * - GPU gfx/compute engine clock 3191 * 3192 * - GPU memory clock (dGPU only) 3193 * 3194 * hwmon interfaces for GPU temperature: 3195 * 3196 * - temp[1-3]_input: the on die GPU temperature in millidegrees Celsius 3197 * - temp2_input and temp3_input are supported on SOC15 dGPUs only 3198 * 3199 * - temp[1-3]_label: temperature channel label 3200 * - temp2_label and temp3_label are supported on SOC15 dGPUs only 3201 * 3202 * - temp[1-3]_crit: temperature critical max value in millidegrees Celsius 3203 * - temp2_crit and temp3_crit are supported on SOC15 dGPUs only 3204 * 3205 * - temp[1-3]_crit_hyst: temperature hysteresis for critical limit in millidegrees Celsius 3206 * - temp2_crit_hyst and temp3_crit_hyst are supported on SOC15 dGPUs only 3207 * 3208 * - temp[1-3]_emergency: temperature emergency max value(asic shutdown) in millidegrees Celsius 3209 * - these are supported on SOC15 dGPUs only 3210 * 3211 * hwmon interfaces for GPU voltage: 3212 * 3213 * - in0_input: the voltage on the GPU in millivolts 3214 * 3215 * - in1_input: the voltage on the Northbridge in millivolts 3216 * 3217 * hwmon interfaces for GPU power: 3218 * 3219 * - power1_average: average power used by the SoC in microWatts. On APUs this includes the CPU. 3220 * 3221 * - power1_input: instantaneous power used by the SoC in microWatts. On APUs this includes the CPU. 3222 * 3223 * - power1_cap_min: minimum cap supported in microWatts 3224 * 3225 * - power1_cap_max: maximum cap supported in microWatts 3226 * 3227 * - power1_cap: selected power cap in microWatts 3228 * 3229 * hwmon interfaces for GPU fan: 3230 * 3231 * - pwm1: pulse width modulation fan level (0-255) 3232 * 3233 * - pwm1_enable: pulse width modulation fan control method (0: no fan speed control, 1: manual fan speed control using pwm interface, 2: automatic fan speed control) 3234 * 3235 * - pwm1_min: pulse width modulation fan control minimum level (0) 3236 * 3237 * - pwm1_max: pulse width modulation fan control maximum level (255) 3238 * 3239 * - fan1_min: a minimum value Unit: revolution/min (RPM) 3240 * 3241 * - fan1_max: a maximum value Unit: revolution/max (RPM) 3242 * 3243 * - fan1_input: fan speed in RPM 3244 * 3245 * - fan[1-\*]_target: Desired fan speed Unit: revolution/min (RPM) 3246 * 3247 * - fan[1-\*]_enable: Enable or disable the sensors.1: Enable 0: Disable 3248 * 3249 * NOTE: DO NOT set the fan speed via "pwm1" and "fan[1-\*]_target" interfaces at the same time. 3250 * That will get the former one overridden. 3251 * 3252 * hwmon interfaces for GPU clocks: 3253 * 3254 * - freq1_input: the gfx/compute clock in hertz 3255 * 3256 * - freq2_input: the memory clock in hertz 3257 * 3258 * You can use hwmon tools like sensors to view this information on your system. 3259 * 3260 */ 3261 3262 static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_EDGE); 3263 static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0); 3264 static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1); 3265 static SENSOR_DEVICE_ATTR(temp1_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_EDGE); 3266 static SENSOR_DEVICE_ATTR(temp2_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_JUNCTION); 3267 static SENSOR_DEVICE_ATTR(temp2_crit, S_IRUGO, amdgpu_hwmon_show_hotspot_temp_thresh, NULL, 0); 3268 static SENSOR_DEVICE_ATTR(temp2_crit_hyst, S_IRUGO, amdgpu_hwmon_show_hotspot_temp_thresh, NULL, 1); 3269 static SENSOR_DEVICE_ATTR(temp2_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_JUNCTION); 3270 static SENSOR_DEVICE_ATTR(temp3_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_MEM); 3271 static SENSOR_DEVICE_ATTR(temp3_crit, S_IRUGO, amdgpu_hwmon_show_mem_temp_thresh, NULL, 0); 3272 static SENSOR_DEVICE_ATTR(temp3_crit_hyst, S_IRUGO, amdgpu_hwmon_show_mem_temp_thresh, NULL, 1); 3273 static SENSOR_DEVICE_ATTR(temp3_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_MEM); 3274 static SENSOR_DEVICE_ATTR(temp1_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_EDGE); 3275 static SENSOR_DEVICE_ATTR(temp2_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_JUNCTION); 3276 static SENSOR_DEVICE_ATTR(temp3_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_MEM); 3277 static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0); 3278 static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0); 3279 static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0); 3280 static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0); 3281 static SENSOR_DEVICE_ATTR(fan1_input, S_IRUGO, amdgpu_hwmon_get_fan1_input, NULL, 0); 3282 static SENSOR_DEVICE_ATTR(fan1_min, S_IRUGO, amdgpu_hwmon_get_fan1_min, NULL, 0); 3283 static SENSOR_DEVICE_ATTR(fan1_max, S_IRUGO, amdgpu_hwmon_get_fan1_max, NULL, 0); 3284 static SENSOR_DEVICE_ATTR(fan1_target, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_target, amdgpu_hwmon_set_fan1_target, 0); 3285 static SENSOR_DEVICE_ATTR(fan1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_enable, amdgpu_hwmon_set_fan1_enable, 0); 3286 static SENSOR_DEVICE_ATTR(in0_input, S_IRUGO, amdgpu_hwmon_show_vddgfx, NULL, 0); 3287 static SENSOR_DEVICE_ATTR(in0_label, S_IRUGO, amdgpu_hwmon_show_vddgfx_label, NULL, 0); 3288 static SENSOR_DEVICE_ATTR(in1_input, S_IRUGO, amdgpu_hwmon_show_vddnb, NULL, 0); 3289 static SENSOR_DEVICE_ATTR(in1_label, S_IRUGO, amdgpu_hwmon_show_vddnb_label, NULL, 0); 3290 static SENSOR_DEVICE_ATTR(power1_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 0); 3291 static SENSOR_DEVICE_ATTR(power1_input, S_IRUGO, amdgpu_hwmon_show_power_input, NULL, 0); 3292 static SENSOR_DEVICE_ATTR(power1_cap_max, S_IRUGO, amdgpu_hwmon_show_power_cap_max, NULL, 0); 3293 static SENSOR_DEVICE_ATTR(power1_cap_min, S_IRUGO, amdgpu_hwmon_show_power_cap_min, NULL, 0); 3294 static SENSOR_DEVICE_ATTR(power1_cap, S_IRUGO | S_IWUSR, amdgpu_hwmon_show_power_cap, amdgpu_hwmon_set_power_cap, 0); 3295 static SENSOR_DEVICE_ATTR(power1_cap_default, S_IRUGO, amdgpu_hwmon_show_power_cap_default, NULL, 0); 3296 static SENSOR_DEVICE_ATTR(power1_label, S_IRUGO, amdgpu_hwmon_show_power_label, NULL, 0); 3297 static SENSOR_DEVICE_ATTR(power2_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 1); 3298 static SENSOR_DEVICE_ATTR(power2_cap_max, S_IRUGO, amdgpu_hwmon_show_power_cap_max, NULL, 1); 3299 static SENSOR_DEVICE_ATTR(power2_cap_min, S_IRUGO, amdgpu_hwmon_show_power_cap_min, NULL, 1); 3300 static SENSOR_DEVICE_ATTR(power2_cap, S_IRUGO | S_IWUSR, amdgpu_hwmon_show_power_cap, amdgpu_hwmon_set_power_cap, 1); 3301 static SENSOR_DEVICE_ATTR(power2_cap_default, S_IRUGO, amdgpu_hwmon_show_power_cap_default, NULL, 1); 3302 static SENSOR_DEVICE_ATTR(power2_label, S_IRUGO, amdgpu_hwmon_show_power_label, NULL, 1); 3303 static SENSOR_DEVICE_ATTR(freq1_input, S_IRUGO, amdgpu_hwmon_show_sclk, NULL, 0); 3304 static SENSOR_DEVICE_ATTR(freq1_label, S_IRUGO, amdgpu_hwmon_show_sclk_label, NULL, 0); 3305 static SENSOR_DEVICE_ATTR(freq2_input, S_IRUGO, amdgpu_hwmon_show_mclk, NULL, 0); 3306 static SENSOR_DEVICE_ATTR(freq2_label, S_IRUGO, amdgpu_hwmon_show_mclk_label, NULL, 0); 3307 3308 static struct attribute *hwmon_attributes[] = { 3309 &sensor_dev_attr_temp1_input.dev_attr.attr, 3310 &sensor_dev_attr_temp1_crit.dev_attr.attr, 3311 &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr, 3312 &sensor_dev_attr_temp2_input.dev_attr.attr, 3313 &sensor_dev_attr_temp2_crit.dev_attr.attr, 3314 &sensor_dev_attr_temp2_crit_hyst.dev_attr.attr, 3315 &sensor_dev_attr_temp3_input.dev_attr.attr, 3316 &sensor_dev_attr_temp3_crit.dev_attr.attr, 3317 &sensor_dev_attr_temp3_crit_hyst.dev_attr.attr, 3318 &sensor_dev_attr_temp1_emergency.dev_attr.attr, 3319 &sensor_dev_attr_temp2_emergency.dev_attr.attr, 3320 &sensor_dev_attr_temp3_emergency.dev_attr.attr, 3321 &sensor_dev_attr_temp1_label.dev_attr.attr, 3322 &sensor_dev_attr_temp2_label.dev_attr.attr, 3323 &sensor_dev_attr_temp3_label.dev_attr.attr, 3324 &sensor_dev_attr_pwm1.dev_attr.attr, 3325 &sensor_dev_attr_pwm1_enable.dev_attr.attr, 3326 &sensor_dev_attr_pwm1_min.dev_attr.attr, 3327 &sensor_dev_attr_pwm1_max.dev_attr.attr, 3328 &sensor_dev_attr_fan1_input.dev_attr.attr, 3329 &sensor_dev_attr_fan1_min.dev_attr.attr, 3330 &sensor_dev_attr_fan1_max.dev_attr.attr, 3331 &sensor_dev_attr_fan1_target.dev_attr.attr, 3332 &sensor_dev_attr_fan1_enable.dev_attr.attr, 3333 &sensor_dev_attr_in0_input.dev_attr.attr, 3334 &sensor_dev_attr_in0_label.dev_attr.attr, 3335 &sensor_dev_attr_in1_input.dev_attr.attr, 3336 &sensor_dev_attr_in1_label.dev_attr.attr, 3337 &sensor_dev_attr_power1_average.dev_attr.attr, 3338 &sensor_dev_attr_power1_input.dev_attr.attr, 3339 &sensor_dev_attr_power1_cap_max.dev_attr.attr, 3340 &sensor_dev_attr_power1_cap_min.dev_attr.attr, 3341 &sensor_dev_attr_power1_cap.dev_attr.attr, 3342 &sensor_dev_attr_power1_cap_default.dev_attr.attr, 3343 &sensor_dev_attr_power1_label.dev_attr.attr, 3344 &sensor_dev_attr_power2_average.dev_attr.attr, 3345 &sensor_dev_attr_power2_cap_max.dev_attr.attr, 3346 &sensor_dev_attr_power2_cap_min.dev_attr.attr, 3347 &sensor_dev_attr_power2_cap.dev_attr.attr, 3348 &sensor_dev_attr_power2_cap_default.dev_attr.attr, 3349 &sensor_dev_attr_power2_label.dev_attr.attr, 3350 &sensor_dev_attr_freq1_input.dev_attr.attr, 3351 &sensor_dev_attr_freq1_label.dev_attr.attr, 3352 &sensor_dev_attr_freq2_input.dev_attr.attr, 3353 &sensor_dev_attr_freq2_label.dev_attr.attr, 3354 NULL 3355 }; 3356 3357 static umode_t hwmon_attributes_visible(struct kobject *kobj, 3358 struct attribute *attr, int index) 3359 { 3360 struct device *dev = kobj_to_dev(kobj); 3361 struct amdgpu_device *adev = dev_get_drvdata(dev); 3362 umode_t effective_mode = attr->mode; 3363 uint32_t gc_ver = amdgpu_ip_version(adev, GC_HWIP, 0); 3364 uint32_t tmp; 3365 3366 /* under pp one vf mode manage of hwmon attributes is not supported */ 3367 if (amdgpu_sriov_is_pp_one_vf(adev)) 3368 effective_mode &= ~S_IWUSR; 3369 3370 /* Skip fan attributes if fan is not present */ 3371 if (adev->pm.no_fan && (attr == &sensor_dev_attr_pwm1.dev_attr.attr || 3372 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr || 3373 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 3374 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr || 3375 attr == &sensor_dev_attr_fan1_input.dev_attr.attr || 3376 attr == &sensor_dev_attr_fan1_min.dev_attr.attr || 3377 attr == &sensor_dev_attr_fan1_max.dev_attr.attr || 3378 attr == &sensor_dev_attr_fan1_target.dev_attr.attr || 3379 attr == &sensor_dev_attr_fan1_enable.dev_attr.attr)) 3380 return 0; 3381 3382 /* Skip fan attributes on APU */ 3383 if ((adev->flags & AMD_IS_APU) && 3384 (attr == &sensor_dev_attr_pwm1.dev_attr.attr || 3385 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr || 3386 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 3387 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr || 3388 attr == &sensor_dev_attr_fan1_input.dev_attr.attr || 3389 attr == &sensor_dev_attr_fan1_min.dev_attr.attr || 3390 attr == &sensor_dev_attr_fan1_max.dev_attr.attr || 3391 attr == &sensor_dev_attr_fan1_target.dev_attr.attr || 3392 attr == &sensor_dev_attr_fan1_enable.dev_attr.attr)) 3393 return 0; 3394 3395 /* Skip crit temp on APU */ 3396 if ((((adev->flags & AMD_IS_APU) && (adev->family >= AMDGPU_FAMILY_CZ)) || 3397 (gc_ver == IP_VERSION(9, 4, 3) || gc_ver == IP_VERSION(9, 4, 4) || 3398 gc_ver == IP_VERSION(9, 5, 0))) && 3399 (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr || 3400 attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr)) 3401 return 0; 3402 3403 /* Skip limit attributes if DPM is not enabled */ 3404 if (!adev->pm.dpm_enabled && 3405 (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr || 3406 attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr || 3407 attr == &sensor_dev_attr_pwm1.dev_attr.attr || 3408 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr || 3409 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 3410 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr || 3411 attr == &sensor_dev_attr_fan1_input.dev_attr.attr || 3412 attr == &sensor_dev_attr_fan1_min.dev_attr.attr || 3413 attr == &sensor_dev_attr_fan1_max.dev_attr.attr || 3414 attr == &sensor_dev_attr_fan1_target.dev_attr.attr || 3415 attr == &sensor_dev_attr_fan1_enable.dev_attr.attr)) 3416 return 0; 3417 3418 /* mask fan attributes if we have no bindings for this asic to expose */ 3419 if (((amdgpu_dpm_get_fan_speed_pwm(adev, NULL) == -EOPNOTSUPP) && 3420 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */ 3421 ((amdgpu_dpm_get_fan_control_mode(adev, NULL) == -EOPNOTSUPP) && 3422 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */ 3423 effective_mode &= ~S_IRUGO; 3424 3425 if (((amdgpu_dpm_set_fan_speed_pwm(adev, U32_MAX) == -EOPNOTSUPP) && 3426 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */ 3427 ((amdgpu_dpm_set_fan_control_mode(adev, U32_MAX) == -EOPNOTSUPP) && 3428 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */ 3429 effective_mode &= ~S_IWUSR; 3430 3431 /* not implemented yet for APUs other than GC 10.3.1 (vangogh) and 9.4.3 */ 3432 if (((adev->family == AMDGPU_FAMILY_SI) || 3433 ((adev->flags & AMD_IS_APU) && (gc_ver != IP_VERSION(10, 3, 1)) && 3434 (gc_ver != IP_VERSION(9, 4, 3) && gc_ver != IP_VERSION(9, 4, 4)))) && 3435 (attr == &sensor_dev_attr_power1_cap_max.dev_attr.attr || 3436 attr == &sensor_dev_attr_power1_cap_min.dev_attr.attr || 3437 attr == &sensor_dev_attr_power1_cap.dev_attr.attr || 3438 attr == &sensor_dev_attr_power1_cap_default.dev_attr.attr)) 3439 return 0; 3440 3441 /* not implemented yet for APUs having < GC 9.3.0 (Renoir) */ 3442 if (((adev->family == AMDGPU_FAMILY_SI) || 3443 ((adev->flags & AMD_IS_APU) && (gc_ver < IP_VERSION(9, 3, 0)))) && 3444 (attr == &sensor_dev_attr_power1_average.dev_attr.attr)) 3445 return 0; 3446 3447 /* not all products support both average and instantaneous */ 3448 if (attr == &sensor_dev_attr_power1_average.dev_attr.attr && 3449 amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_GPU_AVG_POWER, (void *)&tmp) == -EOPNOTSUPP) 3450 return 0; 3451 if (attr == &sensor_dev_attr_power1_input.dev_attr.attr && 3452 amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_GPU_INPUT_POWER, (void *)&tmp) == -EOPNOTSUPP) 3453 return 0; 3454 3455 /* hide max/min values if we can't both query and manage the fan */ 3456 if (((amdgpu_dpm_set_fan_speed_pwm(adev, U32_MAX) == -EOPNOTSUPP) && 3457 (amdgpu_dpm_get_fan_speed_pwm(adev, NULL) == -EOPNOTSUPP) && 3458 (amdgpu_dpm_set_fan_speed_rpm(adev, U32_MAX) == -EOPNOTSUPP) && 3459 (amdgpu_dpm_get_fan_speed_rpm(adev, NULL) == -EOPNOTSUPP)) && 3460 (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 3461 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr)) 3462 return 0; 3463 3464 if ((amdgpu_dpm_set_fan_speed_rpm(adev, U32_MAX) == -EOPNOTSUPP) && 3465 (amdgpu_dpm_get_fan_speed_rpm(adev, NULL) == -EOPNOTSUPP) && 3466 (attr == &sensor_dev_attr_fan1_max.dev_attr.attr || 3467 attr == &sensor_dev_attr_fan1_min.dev_attr.attr)) 3468 return 0; 3469 3470 if ((adev->family == AMDGPU_FAMILY_SI || /* not implemented yet */ 3471 adev->family == AMDGPU_FAMILY_KV || /* not implemented yet */ 3472 (gc_ver == IP_VERSION(9, 4, 3) || 3473 gc_ver == IP_VERSION(9, 4, 4) || 3474 gc_ver == IP_VERSION(9, 5, 0))) && 3475 (attr == &sensor_dev_attr_in0_input.dev_attr.attr || 3476 attr == &sensor_dev_attr_in0_label.dev_attr.attr)) 3477 return 0; 3478 3479 /* only APUs other than gc 9,4,3 have vddnb */ 3480 if ((!(adev->flags & AMD_IS_APU) || 3481 (gc_ver == IP_VERSION(9, 4, 3) || 3482 gc_ver == IP_VERSION(9, 4, 4) || 3483 gc_ver == IP_VERSION(9, 5, 0))) && 3484 (attr == &sensor_dev_attr_in1_input.dev_attr.attr || 3485 attr == &sensor_dev_attr_in1_label.dev_attr.attr)) 3486 return 0; 3487 3488 /* no mclk on APUs other than gc 9,4,3*/ 3489 if (((adev->flags & AMD_IS_APU) && (gc_ver != IP_VERSION(9, 4, 3))) && 3490 (attr == &sensor_dev_attr_freq2_input.dev_attr.attr || 3491 attr == &sensor_dev_attr_freq2_label.dev_attr.attr)) 3492 return 0; 3493 3494 if (((adev->flags & AMD_IS_APU) || gc_ver < IP_VERSION(9, 0, 0)) && 3495 (gc_ver != IP_VERSION(9, 4, 3) && gc_ver != IP_VERSION(9, 4, 4)) && 3496 (attr == &sensor_dev_attr_temp2_input.dev_attr.attr || 3497 attr == &sensor_dev_attr_temp2_label.dev_attr.attr || 3498 attr == &sensor_dev_attr_temp2_crit.dev_attr.attr || 3499 attr == &sensor_dev_attr_temp3_input.dev_attr.attr || 3500 attr == &sensor_dev_attr_temp3_label.dev_attr.attr || 3501 attr == &sensor_dev_attr_temp3_crit.dev_attr.attr)) 3502 return 0; 3503 3504 /* hotspot temperature for gc 9,4,3*/ 3505 if (gc_ver == IP_VERSION(9, 4, 3) || 3506 gc_ver == IP_VERSION(9, 4, 4) || 3507 gc_ver == IP_VERSION(9, 5, 0)) { 3508 if (attr == &sensor_dev_attr_temp1_input.dev_attr.attr || 3509 attr == &sensor_dev_attr_temp1_emergency.dev_attr.attr || 3510 attr == &sensor_dev_attr_temp1_label.dev_attr.attr) 3511 return 0; 3512 3513 if (attr == &sensor_dev_attr_temp2_emergency.dev_attr.attr || 3514 attr == &sensor_dev_attr_temp3_emergency.dev_attr.attr) 3515 return attr->mode; 3516 } 3517 3518 /* only SOC15 dGPUs support hotspot and mem temperatures */ 3519 if (((adev->flags & AMD_IS_APU) || gc_ver < IP_VERSION(9, 0, 0)) && 3520 (attr == &sensor_dev_attr_temp2_crit_hyst.dev_attr.attr || 3521 attr == &sensor_dev_attr_temp3_crit_hyst.dev_attr.attr || 3522 attr == &sensor_dev_attr_temp1_emergency.dev_attr.attr || 3523 attr == &sensor_dev_attr_temp2_emergency.dev_attr.attr || 3524 attr == &sensor_dev_attr_temp3_emergency.dev_attr.attr)) 3525 return 0; 3526 3527 /* only Vangogh has fast PPT limit and power labels */ 3528 if (!(gc_ver == IP_VERSION(10, 3, 1)) && 3529 (attr == &sensor_dev_attr_power2_average.dev_attr.attr || 3530 attr == &sensor_dev_attr_power2_cap_max.dev_attr.attr || 3531 attr == &sensor_dev_attr_power2_cap_min.dev_attr.attr || 3532 attr == &sensor_dev_attr_power2_cap.dev_attr.attr || 3533 attr == &sensor_dev_attr_power2_cap_default.dev_attr.attr || 3534 attr == &sensor_dev_attr_power2_label.dev_attr.attr)) 3535 return 0; 3536 3537 return effective_mode; 3538 } 3539 3540 static const struct attribute_group hwmon_attrgroup = { 3541 .attrs = hwmon_attributes, 3542 .is_visible = hwmon_attributes_visible, 3543 }; 3544 3545 static const struct attribute_group *hwmon_groups[] = { 3546 &hwmon_attrgroup, 3547 NULL 3548 }; 3549 3550 static int amdgpu_retrieve_od_settings(struct amdgpu_device *adev, 3551 enum pp_clock_type od_type, 3552 char *buf) 3553 { 3554 int size = 0; 3555 int ret; 3556 3557 ret = amdgpu_pm_get_access_if_active(adev); 3558 if (ret) 3559 return ret; 3560 3561 size = amdgpu_dpm_print_clock_levels(adev, od_type, buf); 3562 if (size == 0) 3563 size = sysfs_emit(buf, "\n"); 3564 3565 amdgpu_pm_put_access(adev); 3566 3567 return size; 3568 } 3569 3570 static int parse_input_od_command_lines(const char *buf, 3571 size_t count, 3572 u32 *type, 3573 long *params, 3574 uint32_t *num_of_params) 3575 { 3576 const char delimiter[3] = {' ', '\n', '\0'}; 3577 uint32_t parameter_size = 0; 3578 char buf_cpy[128] = {0}; 3579 char *tmp_str, *sub_str; 3580 int ret; 3581 3582 if (count > sizeof(buf_cpy) - 1) 3583 return -EINVAL; 3584 3585 memcpy(buf_cpy, buf, count); 3586 tmp_str = buf_cpy; 3587 3588 /* skip heading spaces */ 3589 while (isspace(*tmp_str)) 3590 tmp_str++; 3591 3592 switch (*tmp_str) { 3593 case 'c': 3594 *type = PP_OD_COMMIT_DPM_TABLE; 3595 return 0; 3596 case 'r': 3597 params[parameter_size] = *type; 3598 *num_of_params = 1; 3599 *type = PP_OD_RESTORE_DEFAULT_TABLE; 3600 return 0; 3601 default: 3602 break; 3603 } 3604 3605 while ((sub_str = strsep(&tmp_str, delimiter)) != NULL) { 3606 if (strlen(sub_str) == 0) 3607 continue; 3608 3609 ret = kstrtol(sub_str, 0, ¶ms[parameter_size]); 3610 if (ret) 3611 return -EINVAL; 3612 parameter_size++; 3613 3614 while (isspace(*tmp_str)) 3615 tmp_str++; 3616 } 3617 3618 *num_of_params = parameter_size; 3619 3620 return 0; 3621 } 3622 3623 static int 3624 amdgpu_distribute_custom_od_settings(struct amdgpu_device *adev, 3625 enum PP_OD_DPM_TABLE_COMMAND cmd_type, 3626 const char *in_buf, 3627 size_t count) 3628 { 3629 uint32_t parameter_size = 0; 3630 long parameter[64]; 3631 int ret; 3632 3633 ret = parse_input_od_command_lines(in_buf, 3634 count, 3635 &cmd_type, 3636 parameter, 3637 ¶meter_size); 3638 if (ret) 3639 return ret; 3640 3641 ret = amdgpu_pm_get_access(adev); 3642 if (ret < 0) 3643 return ret; 3644 3645 ret = amdgpu_dpm_odn_edit_dpm_table(adev, 3646 cmd_type, 3647 parameter, 3648 parameter_size); 3649 if (ret) 3650 goto err_out; 3651 3652 if (cmd_type == PP_OD_COMMIT_DPM_TABLE) { 3653 ret = amdgpu_dpm_dispatch_task(adev, 3654 AMD_PP_TASK_READJUST_POWER_STATE, 3655 NULL); 3656 if (ret) 3657 goto err_out; 3658 } 3659 3660 amdgpu_pm_put_access(adev); 3661 3662 return count; 3663 3664 err_out: 3665 amdgpu_pm_put_access(adev); 3666 3667 return ret; 3668 } 3669 3670 /** 3671 * DOC: fan_curve 3672 * 3673 * The amdgpu driver provides a sysfs API for checking and adjusting the fan 3674 * control curve line. 3675 * 3676 * Reading back the file shows you the current settings(temperature in Celsius 3677 * degree and fan speed in pwm) applied to every anchor point of the curve line 3678 * and their permitted ranges if changable. 3679 * 3680 * Writing a desired string(with the format like "anchor_point_index temperature 3681 * fan_speed_in_pwm") to the file, change the settings for the specific anchor 3682 * point accordingly. 3683 * 3684 * When you have finished the editing, write "c" (commit) to the file to commit 3685 * your changes. 3686 * 3687 * If you want to reset to the default value, write "r" (reset) to the file to 3688 * reset them 3689 * 3690 * There are two fan control modes supported: auto and manual. With auto mode, 3691 * PMFW handles the fan speed control(how fan speed reacts to ASIC temperature). 3692 * While with manual mode, users can set their own fan curve line as what 3693 * described here. Normally the ASIC is booted up with auto mode. Any 3694 * settings via this interface will switch the fan control to manual mode 3695 * implicitly. 3696 */ 3697 static ssize_t fan_curve_show(struct kobject *kobj, 3698 struct kobj_attribute *attr, 3699 char *buf) 3700 { 3701 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj); 3702 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv; 3703 3704 return (ssize_t)amdgpu_retrieve_od_settings(adev, OD_FAN_CURVE, buf); 3705 } 3706 3707 static ssize_t fan_curve_store(struct kobject *kobj, 3708 struct kobj_attribute *attr, 3709 const char *buf, 3710 size_t count) 3711 { 3712 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj); 3713 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv; 3714 3715 return (ssize_t)amdgpu_distribute_custom_od_settings(adev, 3716 PP_OD_EDIT_FAN_CURVE, 3717 buf, 3718 count); 3719 } 3720 3721 static umode_t fan_curve_visible(struct amdgpu_device *adev) 3722 { 3723 umode_t umode = 0000; 3724 3725 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_FAN_CURVE_RETRIEVE) 3726 umode |= S_IRUSR | S_IRGRP | S_IROTH; 3727 3728 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_FAN_CURVE_SET) 3729 umode |= S_IWUSR; 3730 3731 return umode; 3732 } 3733 3734 /** 3735 * DOC: acoustic_limit_rpm_threshold 3736 * 3737 * The amdgpu driver provides a sysfs API for checking and adjusting the 3738 * acoustic limit in RPM for fan control. 3739 * 3740 * Reading back the file shows you the current setting and the permitted 3741 * ranges if changable. 3742 * 3743 * Writing an integer to the file, change the setting accordingly. 3744 * 3745 * When you have finished the editing, write "c" (commit) to the file to commit 3746 * your changes. 3747 * 3748 * If you want to reset to the default value, write "r" (reset) to the file to 3749 * reset them 3750 * 3751 * This setting works under auto fan control mode only. It adjusts the PMFW's 3752 * behavior about the maximum speed in RPM the fan can spin. Setting via this 3753 * interface will switch the fan control to auto mode implicitly. 3754 */ 3755 static ssize_t acoustic_limit_threshold_show(struct kobject *kobj, 3756 struct kobj_attribute *attr, 3757 char *buf) 3758 { 3759 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj); 3760 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv; 3761 3762 return (ssize_t)amdgpu_retrieve_od_settings(adev, OD_ACOUSTIC_LIMIT, buf); 3763 } 3764 3765 static ssize_t acoustic_limit_threshold_store(struct kobject *kobj, 3766 struct kobj_attribute *attr, 3767 const char *buf, 3768 size_t count) 3769 { 3770 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj); 3771 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv; 3772 3773 return (ssize_t)amdgpu_distribute_custom_od_settings(adev, 3774 PP_OD_EDIT_ACOUSTIC_LIMIT, 3775 buf, 3776 count); 3777 } 3778 3779 static umode_t acoustic_limit_threshold_visible(struct amdgpu_device *adev) 3780 { 3781 umode_t umode = 0000; 3782 3783 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_ACOUSTIC_LIMIT_THRESHOLD_RETRIEVE) 3784 umode |= S_IRUSR | S_IRGRP | S_IROTH; 3785 3786 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_ACOUSTIC_LIMIT_THRESHOLD_SET) 3787 umode |= S_IWUSR; 3788 3789 return umode; 3790 } 3791 3792 /** 3793 * DOC: acoustic_target_rpm_threshold 3794 * 3795 * The amdgpu driver provides a sysfs API for checking and adjusting the 3796 * acoustic target in RPM for fan control. 3797 * 3798 * Reading back the file shows you the current setting and the permitted 3799 * ranges if changable. 3800 * 3801 * Writing an integer to the file, change the setting accordingly. 3802 * 3803 * When you have finished the editing, write "c" (commit) to the file to commit 3804 * your changes. 3805 * 3806 * If you want to reset to the default value, write "r" (reset) to the file to 3807 * reset them 3808 * 3809 * This setting works under auto fan control mode only. It can co-exist with 3810 * other settings which can work also under auto mode. It adjusts the PMFW's 3811 * behavior about the maximum speed in RPM the fan can spin when ASIC 3812 * temperature is not greater than target temperature. Setting via this 3813 * interface will switch the fan control to auto mode implicitly. 3814 */ 3815 static ssize_t acoustic_target_threshold_show(struct kobject *kobj, 3816 struct kobj_attribute *attr, 3817 char *buf) 3818 { 3819 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj); 3820 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv; 3821 3822 return (ssize_t)amdgpu_retrieve_od_settings(adev, OD_ACOUSTIC_TARGET, buf); 3823 } 3824 3825 static ssize_t acoustic_target_threshold_store(struct kobject *kobj, 3826 struct kobj_attribute *attr, 3827 const char *buf, 3828 size_t count) 3829 { 3830 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj); 3831 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv; 3832 3833 return (ssize_t)amdgpu_distribute_custom_od_settings(adev, 3834 PP_OD_EDIT_ACOUSTIC_TARGET, 3835 buf, 3836 count); 3837 } 3838 3839 static umode_t acoustic_target_threshold_visible(struct amdgpu_device *adev) 3840 { 3841 umode_t umode = 0000; 3842 3843 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_ACOUSTIC_TARGET_THRESHOLD_RETRIEVE) 3844 umode |= S_IRUSR | S_IRGRP | S_IROTH; 3845 3846 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_ACOUSTIC_TARGET_THRESHOLD_SET) 3847 umode |= S_IWUSR; 3848 3849 return umode; 3850 } 3851 3852 /** 3853 * DOC: fan_target_temperature 3854 * 3855 * The amdgpu driver provides a sysfs API for checking and adjusting the 3856 * target tempeature in Celsius degree for fan control. 3857 * 3858 * Reading back the file shows you the current setting and the permitted 3859 * ranges if changable. 3860 * 3861 * Writing an integer to the file, change the setting accordingly. 3862 * 3863 * When you have finished the editing, write "c" (commit) to the file to commit 3864 * your changes. 3865 * 3866 * If you want to reset to the default value, write "r" (reset) to the file to 3867 * reset them 3868 * 3869 * This setting works under auto fan control mode only. It can co-exist with 3870 * other settings which can work also under auto mode. Paring with the 3871 * acoustic_target_rpm_threshold setting, they define the maximum speed in 3872 * RPM the fan can spin when ASIC temperature is not greater than target 3873 * temperature. Setting via this interface will switch the fan control to 3874 * auto mode implicitly. 3875 */ 3876 static ssize_t fan_target_temperature_show(struct kobject *kobj, 3877 struct kobj_attribute *attr, 3878 char *buf) 3879 { 3880 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj); 3881 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv; 3882 3883 return (ssize_t)amdgpu_retrieve_od_settings(adev, OD_FAN_TARGET_TEMPERATURE, buf); 3884 } 3885 3886 static ssize_t fan_target_temperature_store(struct kobject *kobj, 3887 struct kobj_attribute *attr, 3888 const char *buf, 3889 size_t count) 3890 { 3891 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj); 3892 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv; 3893 3894 return (ssize_t)amdgpu_distribute_custom_od_settings(adev, 3895 PP_OD_EDIT_FAN_TARGET_TEMPERATURE, 3896 buf, 3897 count); 3898 } 3899 3900 static umode_t fan_target_temperature_visible(struct amdgpu_device *adev) 3901 { 3902 umode_t umode = 0000; 3903 3904 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_FAN_TARGET_TEMPERATURE_RETRIEVE) 3905 umode |= S_IRUSR | S_IRGRP | S_IROTH; 3906 3907 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_FAN_TARGET_TEMPERATURE_SET) 3908 umode |= S_IWUSR; 3909 3910 return umode; 3911 } 3912 3913 /** 3914 * DOC: fan_minimum_pwm 3915 * 3916 * The amdgpu driver provides a sysfs API for checking and adjusting the 3917 * minimum fan speed in PWM. 3918 * 3919 * Reading back the file shows you the current setting and the permitted 3920 * ranges if changable. 3921 * 3922 * Writing an integer to the file, change the setting accordingly. 3923 * 3924 * When you have finished the editing, write "c" (commit) to the file to commit 3925 * your changes. 3926 * 3927 * If you want to reset to the default value, write "r" (reset) to the file to 3928 * reset them 3929 * 3930 * This setting works under auto fan control mode only. It can co-exist with 3931 * other settings which can work also under auto mode. It adjusts the PMFW's 3932 * behavior about the minimum fan speed in PWM the fan should spin. Setting 3933 * via this interface will switch the fan control to auto mode implicitly. 3934 */ 3935 static ssize_t fan_minimum_pwm_show(struct kobject *kobj, 3936 struct kobj_attribute *attr, 3937 char *buf) 3938 { 3939 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj); 3940 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv; 3941 3942 return (ssize_t)amdgpu_retrieve_od_settings(adev, OD_FAN_MINIMUM_PWM, buf); 3943 } 3944 3945 static ssize_t fan_minimum_pwm_store(struct kobject *kobj, 3946 struct kobj_attribute *attr, 3947 const char *buf, 3948 size_t count) 3949 { 3950 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj); 3951 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv; 3952 3953 return (ssize_t)amdgpu_distribute_custom_od_settings(adev, 3954 PP_OD_EDIT_FAN_MINIMUM_PWM, 3955 buf, 3956 count); 3957 } 3958 3959 static umode_t fan_minimum_pwm_visible(struct amdgpu_device *adev) 3960 { 3961 umode_t umode = 0000; 3962 3963 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_FAN_MINIMUM_PWM_RETRIEVE) 3964 umode |= S_IRUSR | S_IRGRP | S_IROTH; 3965 3966 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_FAN_MINIMUM_PWM_SET) 3967 umode |= S_IWUSR; 3968 3969 return umode; 3970 } 3971 3972 /** 3973 * DOC: fan_zero_rpm_enable 3974 * 3975 * The amdgpu driver provides a sysfs API for checking and adjusting the 3976 * zero RPM feature. 3977 * 3978 * Reading back the file shows you the current setting and the permitted 3979 * ranges if changable. 3980 * 3981 * Writing an integer to the file, change the setting accordingly. 3982 * 3983 * When you have finished the editing, write "c" (commit) to the file to commit 3984 * your changes. 3985 * 3986 * If you want to reset to the default value, write "r" (reset) to the file to 3987 * reset them. 3988 */ 3989 static ssize_t fan_zero_rpm_enable_show(struct kobject *kobj, 3990 struct kobj_attribute *attr, 3991 char *buf) 3992 { 3993 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj); 3994 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv; 3995 3996 return (ssize_t)amdgpu_retrieve_od_settings(adev, OD_FAN_ZERO_RPM_ENABLE, buf); 3997 } 3998 3999 static ssize_t fan_zero_rpm_enable_store(struct kobject *kobj, 4000 struct kobj_attribute *attr, 4001 const char *buf, 4002 size_t count) 4003 { 4004 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj); 4005 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv; 4006 4007 return (ssize_t)amdgpu_distribute_custom_od_settings(adev, 4008 PP_OD_EDIT_FAN_ZERO_RPM_ENABLE, 4009 buf, 4010 count); 4011 } 4012 4013 static umode_t fan_zero_rpm_enable_visible(struct amdgpu_device *adev) 4014 { 4015 umode_t umode = 0000; 4016 4017 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_FAN_ZERO_RPM_ENABLE_RETRIEVE) 4018 umode |= S_IRUSR | S_IRGRP | S_IROTH; 4019 4020 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_FAN_ZERO_RPM_ENABLE_SET) 4021 umode |= S_IWUSR; 4022 4023 return umode; 4024 } 4025 4026 /** 4027 * DOC: fan_zero_rpm_stop_temperature 4028 * 4029 * The amdgpu driver provides a sysfs API for checking and adjusting the 4030 * zero RPM stop temperature feature. 4031 * 4032 * Reading back the file shows you the current setting and the permitted 4033 * ranges if changable. 4034 * 4035 * Writing an integer to the file, change the setting accordingly. 4036 * 4037 * When you have finished the editing, write "c" (commit) to the file to commit 4038 * your changes. 4039 * 4040 * If you want to reset to the default value, write "r" (reset) to the file to 4041 * reset them. 4042 * 4043 * This setting works only if the Zero RPM setting is enabled. It adjusts the 4044 * temperature below which the fan can stop. 4045 */ 4046 static ssize_t fan_zero_rpm_stop_temp_show(struct kobject *kobj, 4047 struct kobj_attribute *attr, 4048 char *buf) 4049 { 4050 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj); 4051 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv; 4052 4053 return (ssize_t)amdgpu_retrieve_od_settings(adev, OD_FAN_ZERO_RPM_STOP_TEMP, buf); 4054 } 4055 4056 static ssize_t fan_zero_rpm_stop_temp_store(struct kobject *kobj, 4057 struct kobj_attribute *attr, 4058 const char *buf, 4059 size_t count) 4060 { 4061 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj); 4062 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv; 4063 4064 return (ssize_t)amdgpu_distribute_custom_od_settings(adev, 4065 PP_OD_EDIT_FAN_ZERO_RPM_STOP_TEMP, 4066 buf, 4067 count); 4068 } 4069 4070 static umode_t fan_zero_rpm_stop_temp_visible(struct amdgpu_device *adev) 4071 { 4072 umode_t umode = 0000; 4073 4074 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_FAN_ZERO_RPM_STOP_TEMP_RETRIEVE) 4075 umode |= S_IRUSR | S_IRGRP | S_IROTH; 4076 4077 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_FAN_ZERO_RPM_STOP_TEMP_SET) 4078 umode |= S_IWUSR; 4079 4080 return umode; 4081 } 4082 4083 static struct od_feature_set amdgpu_od_set = { 4084 .containers = { 4085 [0] = { 4086 .name = "fan_ctrl", 4087 .sub_feature = { 4088 [0] = { 4089 .name = "fan_curve", 4090 .ops = { 4091 .is_visible = fan_curve_visible, 4092 .show = fan_curve_show, 4093 .store = fan_curve_store, 4094 }, 4095 }, 4096 [1] = { 4097 .name = "acoustic_limit_rpm_threshold", 4098 .ops = { 4099 .is_visible = acoustic_limit_threshold_visible, 4100 .show = acoustic_limit_threshold_show, 4101 .store = acoustic_limit_threshold_store, 4102 }, 4103 }, 4104 [2] = { 4105 .name = "acoustic_target_rpm_threshold", 4106 .ops = { 4107 .is_visible = acoustic_target_threshold_visible, 4108 .show = acoustic_target_threshold_show, 4109 .store = acoustic_target_threshold_store, 4110 }, 4111 }, 4112 [3] = { 4113 .name = "fan_target_temperature", 4114 .ops = { 4115 .is_visible = fan_target_temperature_visible, 4116 .show = fan_target_temperature_show, 4117 .store = fan_target_temperature_store, 4118 }, 4119 }, 4120 [4] = { 4121 .name = "fan_minimum_pwm", 4122 .ops = { 4123 .is_visible = fan_minimum_pwm_visible, 4124 .show = fan_minimum_pwm_show, 4125 .store = fan_minimum_pwm_store, 4126 }, 4127 }, 4128 [5] = { 4129 .name = "fan_zero_rpm_enable", 4130 .ops = { 4131 .is_visible = fan_zero_rpm_enable_visible, 4132 .show = fan_zero_rpm_enable_show, 4133 .store = fan_zero_rpm_enable_store, 4134 }, 4135 }, 4136 [6] = { 4137 .name = "fan_zero_rpm_stop_temperature", 4138 .ops = { 4139 .is_visible = fan_zero_rpm_stop_temp_visible, 4140 .show = fan_zero_rpm_stop_temp_show, 4141 .store = fan_zero_rpm_stop_temp_store, 4142 }, 4143 }, 4144 }, 4145 }, 4146 }, 4147 }; 4148 4149 static void od_kobj_release(struct kobject *kobj) 4150 { 4151 struct od_kobj *od_kobj = container_of(kobj, struct od_kobj, kobj); 4152 4153 kfree(od_kobj); 4154 } 4155 4156 static const struct kobj_type od_ktype = { 4157 .release = od_kobj_release, 4158 .sysfs_ops = &kobj_sysfs_ops, 4159 }; 4160 4161 static void amdgpu_od_set_fini(struct amdgpu_device *adev) 4162 { 4163 struct od_kobj *container, *container_next; 4164 struct od_attribute *attribute, *attribute_next; 4165 4166 if (list_empty(&adev->pm.od_kobj_list)) 4167 return; 4168 4169 list_for_each_entry_safe(container, container_next, 4170 &adev->pm.od_kobj_list, entry) { 4171 list_del(&container->entry); 4172 4173 list_for_each_entry_safe(attribute, attribute_next, 4174 &container->attribute, entry) { 4175 list_del(&attribute->entry); 4176 sysfs_remove_file(&container->kobj, 4177 &attribute->attribute.attr); 4178 kfree(attribute); 4179 } 4180 4181 kobject_put(&container->kobj); 4182 } 4183 } 4184 4185 static bool amdgpu_is_od_feature_supported(struct amdgpu_device *adev, 4186 struct od_feature_ops *feature_ops) 4187 { 4188 umode_t mode; 4189 4190 if (!feature_ops->is_visible) 4191 return false; 4192 4193 /* 4194 * If the feature has no user read and write mode set, 4195 * we can assume the feature is actually not supported.(?) 4196 * And the revelant sysfs interface should not be exposed. 4197 */ 4198 mode = feature_ops->is_visible(adev); 4199 if (mode & (S_IRUSR | S_IWUSR)) 4200 return true; 4201 4202 return false; 4203 } 4204 4205 static bool amdgpu_od_is_self_contained(struct amdgpu_device *adev, 4206 struct od_feature_container *container) 4207 { 4208 int i; 4209 4210 /* 4211 * If there is no valid entry within the container, the container 4212 * is recognized as a self contained container. And the valid entry 4213 * here means it has a valid naming and it is visible/supported by 4214 * the ASIC. 4215 */ 4216 for (i = 0; i < ARRAY_SIZE(container->sub_feature); i++) { 4217 if (container->sub_feature[i].name && 4218 amdgpu_is_od_feature_supported(adev, 4219 &container->sub_feature[i].ops)) 4220 return false; 4221 } 4222 4223 return true; 4224 } 4225 4226 static int amdgpu_od_set_init(struct amdgpu_device *adev) 4227 { 4228 struct od_kobj *top_set, *sub_set; 4229 struct od_attribute *attribute; 4230 struct od_feature_container *container; 4231 struct od_feature_item *feature; 4232 int i, j; 4233 int ret; 4234 4235 /* Setup the top `gpu_od` directory which holds all other OD interfaces */ 4236 top_set = kzalloc(sizeof(*top_set), GFP_KERNEL); 4237 if (!top_set) 4238 return -ENOMEM; 4239 list_add(&top_set->entry, &adev->pm.od_kobj_list); 4240 4241 ret = kobject_init_and_add(&top_set->kobj, 4242 &od_ktype, 4243 &adev->dev->kobj, 4244 "%s", 4245 "gpu_od"); 4246 if (ret) 4247 goto err_out; 4248 INIT_LIST_HEAD(&top_set->attribute); 4249 top_set->priv = adev; 4250 4251 for (i = 0; i < ARRAY_SIZE(amdgpu_od_set.containers); i++) { 4252 container = &amdgpu_od_set.containers[i]; 4253 4254 if (!container->name) 4255 continue; 4256 4257 /* 4258 * If there is valid entries within the container, the container 4259 * will be presented as a sub directory and all its holding entries 4260 * will be presented as plain files under it. 4261 * While if there is no valid entry within the container, the container 4262 * itself will be presented as a plain file under top `gpu_od` directory. 4263 */ 4264 if (amdgpu_od_is_self_contained(adev, container)) { 4265 if (!amdgpu_is_od_feature_supported(adev, 4266 &container->ops)) 4267 continue; 4268 4269 /* 4270 * The container is presented as a plain file under top `gpu_od` 4271 * directory. 4272 */ 4273 attribute = kzalloc(sizeof(*attribute), GFP_KERNEL); 4274 if (!attribute) { 4275 ret = -ENOMEM; 4276 goto err_out; 4277 } 4278 list_add(&attribute->entry, &top_set->attribute); 4279 4280 attribute->attribute.attr.mode = 4281 container->ops.is_visible(adev); 4282 attribute->attribute.attr.name = container->name; 4283 attribute->attribute.show = 4284 container->ops.show; 4285 attribute->attribute.store = 4286 container->ops.store; 4287 ret = sysfs_create_file(&top_set->kobj, 4288 &attribute->attribute.attr); 4289 if (ret) 4290 goto err_out; 4291 } else { 4292 /* The container is presented as a sub directory. */ 4293 sub_set = kzalloc(sizeof(*sub_set), GFP_KERNEL); 4294 if (!sub_set) { 4295 ret = -ENOMEM; 4296 goto err_out; 4297 } 4298 list_add(&sub_set->entry, &adev->pm.od_kobj_list); 4299 4300 ret = kobject_init_and_add(&sub_set->kobj, 4301 &od_ktype, 4302 &top_set->kobj, 4303 "%s", 4304 container->name); 4305 if (ret) 4306 goto err_out; 4307 INIT_LIST_HEAD(&sub_set->attribute); 4308 sub_set->priv = adev; 4309 4310 for (j = 0; j < ARRAY_SIZE(container->sub_feature); j++) { 4311 feature = &container->sub_feature[j]; 4312 if (!feature->name) 4313 continue; 4314 4315 if (!amdgpu_is_od_feature_supported(adev, 4316 &feature->ops)) 4317 continue; 4318 4319 /* 4320 * With the container presented as a sub directory, the entry within 4321 * it is presented as a plain file under the sub directory. 4322 */ 4323 attribute = kzalloc(sizeof(*attribute), GFP_KERNEL); 4324 if (!attribute) { 4325 ret = -ENOMEM; 4326 goto err_out; 4327 } 4328 list_add(&attribute->entry, &sub_set->attribute); 4329 4330 attribute->attribute.attr.mode = 4331 feature->ops.is_visible(adev); 4332 attribute->attribute.attr.name = feature->name; 4333 attribute->attribute.show = 4334 feature->ops.show; 4335 attribute->attribute.store = 4336 feature->ops.store; 4337 ret = sysfs_create_file(&sub_set->kobj, 4338 &attribute->attribute.attr); 4339 if (ret) 4340 goto err_out; 4341 } 4342 } 4343 } 4344 4345 /* 4346 * If gpu_od is the only member in the list, that means gpu_od is an 4347 * empty directory, so remove it. 4348 */ 4349 if (list_is_singular(&adev->pm.od_kobj_list)) 4350 goto err_out; 4351 4352 return 0; 4353 4354 err_out: 4355 amdgpu_od_set_fini(adev); 4356 4357 return ret; 4358 } 4359 4360 int amdgpu_pm_sysfs_init(struct amdgpu_device *adev) 4361 { 4362 enum amdgpu_sriov_vf_mode mode; 4363 uint32_t mask = 0; 4364 int ret; 4365 4366 if (adev->pm.sysfs_initialized) 4367 return 0; 4368 4369 INIT_LIST_HEAD(&adev->pm.pm_attr_list); 4370 4371 if (adev->pm.dpm_enabled == 0) 4372 return 0; 4373 4374 mode = amdgpu_virt_get_sriov_vf_mode(adev); 4375 4376 /* under multi-vf mode, the hwmon attributes are all not supported */ 4377 if (mode != SRIOV_VF_MODE_MULTI_VF) { 4378 adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev, 4379 DRIVER_NAME, adev, 4380 hwmon_groups); 4381 if (IS_ERR(adev->pm.int_hwmon_dev)) { 4382 ret = PTR_ERR(adev->pm.int_hwmon_dev); 4383 dev_err(adev->dev, "Unable to register hwmon device: %d\n", ret); 4384 return ret; 4385 } 4386 } 4387 4388 switch (mode) { 4389 case SRIOV_VF_MODE_ONE_VF: 4390 mask = ATTR_FLAG_ONEVF; 4391 break; 4392 case SRIOV_VF_MODE_MULTI_VF: 4393 mask = 0; 4394 break; 4395 case SRIOV_VF_MODE_BARE_METAL: 4396 default: 4397 mask = ATTR_FLAG_MASK_ALL; 4398 break; 4399 } 4400 4401 ret = amdgpu_device_attr_create_groups(adev, 4402 amdgpu_device_attrs, 4403 ARRAY_SIZE(amdgpu_device_attrs), 4404 mask, 4405 &adev->pm.pm_attr_list); 4406 if (ret) 4407 goto err_out0; 4408 4409 if (amdgpu_dpm_is_overdrive_supported(adev)) { 4410 ret = amdgpu_od_set_init(adev); 4411 if (ret) 4412 goto err_out1; 4413 } else if (adev->pm.pp_feature & PP_OVERDRIVE_MASK) { 4414 dev_info(adev->dev, "overdrive feature is not supported\n"); 4415 } 4416 4417 if (amdgpu_dpm_get_pm_policy_info(adev, PP_PM_POLICY_NONE, NULL) != 4418 -EOPNOTSUPP) { 4419 ret = devm_device_add_group(adev->dev, 4420 &amdgpu_pm_policy_attr_group); 4421 if (ret) 4422 goto err_out0; 4423 } 4424 4425 adev->pm.sysfs_initialized = true; 4426 4427 return 0; 4428 4429 err_out1: 4430 amdgpu_device_attr_remove_groups(adev, &adev->pm.pm_attr_list); 4431 err_out0: 4432 if (adev->pm.int_hwmon_dev) 4433 hwmon_device_unregister(adev->pm.int_hwmon_dev); 4434 4435 return ret; 4436 } 4437 4438 void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev) 4439 { 4440 amdgpu_od_set_fini(adev); 4441 4442 if (adev->pm.int_hwmon_dev) 4443 hwmon_device_unregister(adev->pm.int_hwmon_dev); 4444 4445 amdgpu_device_attr_remove_groups(adev, &adev->pm.pm_attr_list); 4446 } 4447 4448 /* 4449 * Debugfs info 4450 */ 4451 #if defined(CONFIG_DEBUG_FS) 4452 4453 static void amdgpu_debugfs_prints_cpu_info(struct seq_file *m, 4454 struct amdgpu_device *adev) 4455 { 4456 uint16_t *p_val; 4457 uint32_t size; 4458 int i; 4459 uint32_t num_cpu_cores = amdgpu_dpm_get_num_cpu_cores(adev); 4460 4461 if (amdgpu_dpm_is_cclk_dpm_supported(adev)) { 4462 p_val = kcalloc(num_cpu_cores, sizeof(uint16_t), 4463 GFP_KERNEL); 4464 4465 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_CPU_CLK, 4466 (void *)p_val, &size)) { 4467 for (i = 0; i < num_cpu_cores; i++) 4468 seq_printf(m, "\t%u MHz (CPU%d)\n", 4469 *(p_val + i), i); 4470 } 4471 4472 kfree(p_val); 4473 } 4474 } 4475 4476 static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *adev) 4477 { 4478 uint32_t mp1_ver = amdgpu_ip_version(adev, MP1_HWIP, 0); 4479 uint32_t gc_ver = amdgpu_ip_version(adev, GC_HWIP, 0); 4480 uint32_t value; 4481 uint64_t value64 = 0; 4482 uint32_t query = 0; 4483 int size; 4484 4485 /* GPU Clocks */ 4486 size = sizeof(value); 4487 seq_printf(m, "GFX Clocks and Power:\n"); 4488 4489 amdgpu_debugfs_prints_cpu_info(m, adev); 4490 4491 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, (void *)&value, &size)) 4492 seq_printf(m, "\t%u MHz (MCLK)\n", value/100); 4493 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, (void *)&value, &size)) 4494 seq_printf(m, "\t%u MHz (SCLK)\n", value/100); 4495 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK, (void *)&value, &size)) 4496 seq_printf(m, "\t%u MHz (PSTATE_SCLK)\n", value/100); 4497 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK, (void *)&value, &size)) 4498 seq_printf(m, "\t%u MHz (PSTATE_MCLK)\n", value/100); 4499 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, (void *)&value, &size)) 4500 seq_printf(m, "\t%u mV (VDDGFX)\n", value); 4501 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, (void *)&value, &size)) 4502 seq_printf(m, "\t%u mV (VDDNB)\n", value); 4503 size = sizeof(uint32_t); 4504 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_AVG_POWER, (void *)&query, &size)) { 4505 if (adev->flags & AMD_IS_APU) 4506 seq_printf(m, "\t%u.%02u W (average SoC including CPU)\n", query >> 8, query & 0xff); 4507 else 4508 seq_printf(m, "\t%u.%02u W (average SoC)\n", query >> 8, query & 0xff); 4509 } 4510 size = sizeof(uint32_t); 4511 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_INPUT_POWER, (void *)&query, &size)) { 4512 if (adev->flags & AMD_IS_APU) 4513 seq_printf(m, "\t%u.%02u W (current SoC including CPU)\n", query >> 8, query & 0xff); 4514 else 4515 seq_printf(m, "\t%u.%02u W (current SoC)\n", query >> 8, query & 0xff); 4516 } 4517 size = sizeof(value); 4518 seq_printf(m, "\n"); 4519 4520 /* GPU Temp */ 4521 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP, (void *)&value, &size)) 4522 seq_printf(m, "GPU Temperature: %u C\n", value/1000); 4523 4524 /* GPU Load */ 4525 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, (void *)&value, &size)) 4526 seq_printf(m, "GPU Load: %u %%\n", value); 4527 /* MEM Load */ 4528 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MEM_LOAD, (void *)&value, &size)) 4529 seq_printf(m, "MEM Load: %u %%\n", value); 4530 /* VCN Load */ 4531 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCN_LOAD, (void *)&value, &size)) 4532 seq_printf(m, "VCN Load: %u %%\n", value); 4533 4534 seq_printf(m, "\n"); 4535 4536 /* SMC feature mask */ 4537 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_ENABLED_SMC_FEATURES_MASK, (void *)&value64, &size)) 4538 seq_printf(m, "SMC Feature Mask: 0x%016llx\n", value64); 4539 4540 /* ASICs greater than CHIP_VEGA20 supports these sensors */ 4541 if (gc_ver != IP_VERSION(9, 4, 0) && mp1_ver > IP_VERSION(9, 0, 0)) { 4542 /* VCN clocks */ 4543 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCN_POWER_STATE, (void *)&value, &size)) { 4544 if (!value) { 4545 seq_printf(m, "VCN: Powered down\n"); 4546 } else { 4547 seq_printf(m, "VCN: Powered up\n"); 4548 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size)) 4549 seq_printf(m, "\t%u MHz (DCLK)\n", value/100); 4550 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size)) 4551 seq_printf(m, "\t%u MHz (VCLK)\n", value/100); 4552 } 4553 } 4554 seq_printf(m, "\n"); 4555 } else { 4556 /* UVD clocks */ 4557 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_POWER, (void *)&value, &size)) { 4558 if (!value) { 4559 seq_printf(m, "UVD: Powered down\n"); 4560 } else { 4561 seq_printf(m, "UVD: Powered up\n"); 4562 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size)) 4563 seq_printf(m, "\t%u MHz (DCLK)\n", value/100); 4564 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size)) 4565 seq_printf(m, "\t%u MHz (VCLK)\n", value/100); 4566 } 4567 } 4568 seq_printf(m, "\n"); 4569 4570 /* VCE clocks */ 4571 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_POWER, (void *)&value, &size)) { 4572 if (!value) { 4573 seq_printf(m, "VCE: Powered down\n"); 4574 } else { 4575 seq_printf(m, "VCE: Powered up\n"); 4576 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_ECCLK, (void *)&value, &size)) 4577 seq_printf(m, "\t%u MHz (ECCLK)\n", value/100); 4578 } 4579 } 4580 } 4581 4582 return 0; 4583 } 4584 4585 static const struct cg_flag_name clocks[] = { 4586 {AMD_CG_SUPPORT_GFX_FGCG, "Graphics Fine Grain Clock Gating"}, 4587 {AMD_CG_SUPPORT_GFX_MGCG, "Graphics Medium Grain Clock Gating"}, 4588 {AMD_CG_SUPPORT_GFX_MGLS, "Graphics Medium Grain memory Light Sleep"}, 4589 {AMD_CG_SUPPORT_GFX_CGCG, "Graphics Coarse Grain Clock Gating"}, 4590 {AMD_CG_SUPPORT_GFX_CGLS, "Graphics Coarse Grain memory Light Sleep"}, 4591 {AMD_CG_SUPPORT_GFX_CGTS, "Graphics Coarse Grain Tree Shader Clock Gating"}, 4592 {AMD_CG_SUPPORT_GFX_CGTS_LS, "Graphics Coarse Grain Tree Shader Light Sleep"}, 4593 {AMD_CG_SUPPORT_GFX_CP_LS, "Graphics Command Processor Light Sleep"}, 4594 {AMD_CG_SUPPORT_GFX_RLC_LS, "Graphics Run List Controller Light Sleep"}, 4595 {AMD_CG_SUPPORT_GFX_3D_CGCG, "Graphics 3D Coarse Grain Clock Gating"}, 4596 {AMD_CG_SUPPORT_GFX_3D_CGLS, "Graphics 3D Coarse Grain memory Light Sleep"}, 4597 {AMD_CG_SUPPORT_MC_LS, "Memory Controller Light Sleep"}, 4598 {AMD_CG_SUPPORT_MC_MGCG, "Memory Controller Medium Grain Clock Gating"}, 4599 {AMD_CG_SUPPORT_SDMA_LS, "System Direct Memory Access Light Sleep"}, 4600 {AMD_CG_SUPPORT_SDMA_MGCG, "System Direct Memory Access Medium Grain Clock Gating"}, 4601 {AMD_CG_SUPPORT_BIF_MGCG, "Bus Interface Medium Grain Clock Gating"}, 4602 {AMD_CG_SUPPORT_BIF_LS, "Bus Interface Light Sleep"}, 4603 {AMD_CG_SUPPORT_UVD_MGCG, "Unified Video Decoder Medium Grain Clock Gating"}, 4604 {AMD_CG_SUPPORT_VCE_MGCG, "Video Compression Engine Medium Grain Clock Gating"}, 4605 {AMD_CG_SUPPORT_HDP_LS, "Host Data Path Light Sleep"}, 4606 {AMD_CG_SUPPORT_HDP_MGCG, "Host Data Path Medium Grain Clock Gating"}, 4607 {AMD_CG_SUPPORT_DRM_MGCG, "Digital Right Management Medium Grain Clock Gating"}, 4608 {AMD_CG_SUPPORT_DRM_LS, "Digital Right Management Light Sleep"}, 4609 {AMD_CG_SUPPORT_ROM_MGCG, "Rom Medium Grain Clock Gating"}, 4610 {AMD_CG_SUPPORT_DF_MGCG, "Data Fabric Medium Grain Clock Gating"}, 4611 {AMD_CG_SUPPORT_VCN_MGCG, "VCN Medium Grain Clock Gating"}, 4612 {AMD_CG_SUPPORT_HDP_DS, "Host Data Path Deep Sleep"}, 4613 {AMD_CG_SUPPORT_HDP_SD, "Host Data Path Shutdown"}, 4614 {AMD_CG_SUPPORT_IH_CG, "Interrupt Handler Clock Gating"}, 4615 {AMD_CG_SUPPORT_JPEG_MGCG, "JPEG Medium Grain Clock Gating"}, 4616 {AMD_CG_SUPPORT_REPEATER_FGCG, "Repeater Fine Grain Clock Gating"}, 4617 {AMD_CG_SUPPORT_GFX_PERF_CLK, "Perfmon Clock Gating"}, 4618 {AMD_CG_SUPPORT_ATHUB_MGCG, "Address Translation Hub Medium Grain Clock Gating"}, 4619 {AMD_CG_SUPPORT_ATHUB_LS, "Address Translation Hub Light Sleep"}, 4620 {0, NULL}, 4621 }; 4622 4623 static void amdgpu_parse_cg_state(struct seq_file *m, u64 flags) 4624 { 4625 int i; 4626 4627 for (i = 0; clocks[i].flag; i++) 4628 seq_printf(m, "\t%s: %s\n", clocks[i].name, 4629 (flags & clocks[i].flag) ? "On" : "Off"); 4630 } 4631 4632 static int amdgpu_debugfs_pm_info_show(struct seq_file *m, void *unused) 4633 { 4634 struct amdgpu_device *adev = (struct amdgpu_device *)m->private; 4635 u64 flags = 0; 4636 int r; 4637 4638 r = amdgpu_pm_get_access(adev); 4639 if (r < 0) 4640 return r; 4641 4642 if (amdgpu_dpm_debugfs_print_current_performance_level(adev, m)) { 4643 r = amdgpu_debugfs_pm_info_pp(m, adev); 4644 if (r) 4645 goto out; 4646 } 4647 4648 amdgpu_device_ip_get_clockgating_state(adev, &flags); 4649 4650 seq_printf(m, "Clock Gating Flags Mask: 0x%llx\n", flags); 4651 amdgpu_parse_cg_state(m, flags); 4652 seq_printf(m, "\n"); 4653 4654 out: 4655 amdgpu_pm_put_access(adev); 4656 4657 return r; 4658 } 4659 4660 DEFINE_SHOW_ATTRIBUTE(amdgpu_debugfs_pm_info); 4661 4662 /* 4663 * amdgpu_pm_priv_buffer_read - Read memory region allocated to FW 4664 * 4665 * Reads debug memory region allocated to PMFW 4666 */ 4667 static ssize_t amdgpu_pm_prv_buffer_read(struct file *f, char __user *buf, 4668 size_t size, loff_t *pos) 4669 { 4670 struct amdgpu_device *adev = file_inode(f)->i_private; 4671 size_t smu_prv_buf_size; 4672 void *smu_prv_buf; 4673 int ret = 0; 4674 4675 ret = amdgpu_pm_dev_state_check(adev, true); 4676 if (ret) 4677 return ret; 4678 4679 ret = amdgpu_dpm_get_smu_prv_buf_details(adev, &smu_prv_buf, &smu_prv_buf_size); 4680 if (ret) 4681 return ret; 4682 4683 if (!smu_prv_buf || !smu_prv_buf_size) 4684 return -EINVAL; 4685 4686 return simple_read_from_buffer(buf, size, pos, smu_prv_buf, 4687 smu_prv_buf_size); 4688 } 4689 4690 static const struct file_operations amdgpu_debugfs_pm_prv_buffer_fops = { 4691 .owner = THIS_MODULE, 4692 .open = simple_open, 4693 .read = amdgpu_pm_prv_buffer_read, 4694 .llseek = default_llseek, 4695 }; 4696 4697 #endif 4698 4699 void amdgpu_debugfs_pm_init(struct amdgpu_device *adev) 4700 { 4701 #if defined(CONFIG_DEBUG_FS) 4702 struct drm_minor *minor = adev_to_drm(adev)->primary; 4703 struct dentry *root = minor->debugfs_root; 4704 4705 if (!adev->pm.dpm_enabled) 4706 return; 4707 4708 debugfs_create_file("amdgpu_pm_info", 0444, root, adev, 4709 &amdgpu_debugfs_pm_info_fops); 4710 4711 if (adev->pm.smu_prv_buffer_size > 0) 4712 debugfs_create_file_size("amdgpu_pm_prv_buffer", 0444, root, 4713 adev, 4714 &amdgpu_debugfs_pm_prv_buffer_fops, 4715 adev->pm.smu_prv_buffer_size); 4716 4717 amdgpu_dpm_stb_debug_fs_init(adev); 4718 #endif 4719 } 4720