1 /* 2 * Copyright 2017 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: Rafał Miłecki <zajec5@gmail.com> 23 * Alex Deucher <alexdeucher@gmail.com> 24 */ 25 26 #include "amdgpu.h" 27 #include "amdgpu_drv.h" 28 #include "amdgpu_pm.h" 29 #include "amdgpu_dpm.h" 30 #include "atom.h" 31 #include <linux/pci.h> 32 #include <linux/hwmon.h> 33 #include <linux/hwmon-sysfs.h> 34 #include <linux/nospec.h> 35 #include <linux/pm_runtime.h> 36 #include <asm/processor.h> 37 38 #define MAX_NUM_OF_FEATURES_PER_SUBSET 8 39 #define MAX_NUM_OF_SUBSETS 8 40 41 struct od_attribute { 42 struct kobj_attribute attribute; 43 struct list_head entry; 44 }; 45 46 struct od_kobj { 47 struct kobject kobj; 48 struct list_head entry; 49 struct list_head attribute; 50 void *priv; 51 }; 52 53 struct od_feature_ops { 54 umode_t (*is_visible)(struct amdgpu_device *adev); 55 ssize_t (*show)(struct kobject *kobj, struct kobj_attribute *attr, 56 char *buf); 57 ssize_t (*store)(struct kobject *kobj, struct kobj_attribute *attr, 58 const char *buf, size_t count); 59 }; 60 61 struct od_feature_item { 62 const char *name; 63 struct od_feature_ops ops; 64 }; 65 66 struct od_feature_container { 67 char *name; 68 struct od_feature_ops ops; 69 struct od_feature_item sub_feature[MAX_NUM_OF_FEATURES_PER_SUBSET]; 70 }; 71 72 struct od_feature_set { 73 struct od_feature_container containers[MAX_NUM_OF_SUBSETS]; 74 }; 75 76 static const struct hwmon_temp_label { 77 enum PP_HWMON_TEMP channel; 78 const char *label; 79 } temp_label[] = { 80 {PP_TEMP_EDGE, "edge"}, 81 {PP_TEMP_JUNCTION, "junction"}, 82 {PP_TEMP_MEM, "mem"}, 83 }; 84 85 const char * const amdgpu_pp_profile_name[] = { 86 "BOOTUP_DEFAULT", 87 "3D_FULL_SCREEN", 88 "POWER_SAVING", 89 "VIDEO", 90 "VR", 91 "COMPUTE", 92 "CUSTOM", 93 "WINDOW_3D", 94 "CAPPED", 95 "UNCAPPED", 96 }; 97 98 /** 99 * DOC: power_dpm_state 100 * 101 * The power_dpm_state file is a legacy interface and is only provided for 102 * backwards compatibility. The amdgpu driver provides a sysfs API for adjusting 103 * certain power related parameters. The file power_dpm_state is used for this. 104 * It accepts the following arguments: 105 * 106 * - battery 107 * 108 * - balanced 109 * 110 * - performance 111 * 112 * battery 113 * 114 * On older GPUs, the vbios provided a special power state for battery 115 * operation. Selecting battery switched to this state. This is no 116 * longer provided on newer GPUs so the option does nothing in that case. 117 * 118 * balanced 119 * 120 * On older GPUs, the vbios provided a special power state for balanced 121 * operation. Selecting balanced switched to this state. This is no 122 * longer provided on newer GPUs so the option does nothing in that case. 123 * 124 * performance 125 * 126 * On older GPUs, the vbios provided a special power state for performance 127 * operation. Selecting performance switched to this state. This is no 128 * longer provided on newer GPUs so the option does nothing in that case. 129 * 130 */ 131 132 static ssize_t amdgpu_get_power_dpm_state(struct device *dev, 133 struct device_attribute *attr, 134 char *buf) 135 { 136 struct drm_device *ddev = dev_get_drvdata(dev); 137 struct amdgpu_device *adev = drm_to_adev(ddev); 138 enum amd_pm_state_type pm; 139 int ret; 140 141 if (amdgpu_in_reset(adev)) 142 return -EPERM; 143 if (adev->in_suspend && !adev->in_runpm) 144 return -EPERM; 145 146 ret = pm_runtime_get_sync(ddev->dev); 147 if (ret < 0) { 148 pm_runtime_put_autosuspend(ddev->dev); 149 return ret; 150 } 151 152 amdgpu_dpm_get_current_power_state(adev, &pm); 153 154 pm_runtime_mark_last_busy(ddev->dev); 155 pm_runtime_put_autosuspend(ddev->dev); 156 157 return sysfs_emit(buf, "%s\n", 158 (pm == POWER_STATE_TYPE_BATTERY) ? "battery" : 159 (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance"); 160 } 161 162 static ssize_t amdgpu_set_power_dpm_state(struct device *dev, 163 struct device_attribute *attr, 164 const char *buf, 165 size_t count) 166 { 167 struct drm_device *ddev = dev_get_drvdata(dev); 168 struct amdgpu_device *adev = drm_to_adev(ddev); 169 enum amd_pm_state_type state; 170 int ret; 171 172 if (amdgpu_in_reset(adev)) 173 return -EPERM; 174 if (adev->in_suspend && !adev->in_runpm) 175 return -EPERM; 176 177 if (strncmp("battery", buf, strlen("battery")) == 0) 178 state = POWER_STATE_TYPE_BATTERY; 179 else if (strncmp("balanced", buf, strlen("balanced")) == 0) 180 state = POWER_STATE_TYPE_BALANCED; 181 else if (strncmp("performance", buf, strlen("performance")) == 0) 182 state = POWER_STATE_TYPE_PERFORMANCE; 183 else 184 return -EINVAL; 185 186 ret = pm_runtime_get_sync(ddev->dev); 187 if (ret < 0) { 188 pm_runtime_put_autosuspend(ddev->dev); 189 return ret; 190 } 191 192 amdgpu_dpm_set_power_state(adev, state); 193 194 pm_runtime_mark_last_busy(ddev->dev); 195 pm_runtime_put_autosuspend(ddev->dev); 196 197 return count; 198 } 199 200 201 /** 202 * DOC: power_dpm_force_performance_level 203 * 204 * The amdgpu driver provides a sysfs API for adjusting certain power 205 * related parameters. The file power_dpm_force_performance_level is 206 * used for this. It accepts the following arguments: 207 * 208 * - auto 209 * 210 * - low 211 * 212 * - high 213 * 214 * - manual 215 * 216 * - profile_standard 217 * 218 * - profile_min_sclk 219 * 220 * - profile_min_mclk 221 * 222 * - profile_peak 223 * 224 * auto 225 * 226 * When auto is selected, the driver will attempt to dynamically select 227 * the optimal power profile for current conditions in the driver. 228 * 229 * low 230 * 231 * When low is selected, the clocks are forced to the lowest power state. 232 * 233 * high 234 * 235 * When high is selected, the clocks are forced to the highest power state. 236 * 237 * manual 238 * 239 * When manual is selected, the user can manually adjust which power states 240 * are enabled for each clock domain via the sysfs pp_dpm_mclk, pp_dpm_sclk, 241 * and pp_dpm_pcie files and adjust the power state transition heuristics 242 * via the pp_power_profile_mode sysfs file. 243 * 244 * profile_standard 245 * profile_min_sclk 246 * profile_min_mclk 247 * profile_peak 248 * 249 * When the profiling modes are selected, clock and power gating are 250 * disabled and the clocks are set for different profiling cases. This 251 * mode is recommended for profiling specific work loads where you do 252 * not want clock or power gating for clock fluctuation to interfere 253 * with your results. profile_standard sets the clocks to a fixed clock 254 * level which varies from asic to asic. profile_min_sclk forces the sclk 255 * to the lowest level. profile_min_mclk forces the mclk to the lowest level. 256 * profile_peak sets all clocks (mclk, sclk, pcie) to the highest levels. 257 * 258 */ 259 260 static ssize_t amdgpu_get_power_dpm_force_performance_level(struct device *dev, 261 struct device_attribute *attr, 262 char *buf) 263 { 264 struct drm_device *ddev = dev_get_drvdata(dev); 265 struct amdgpu_device *adev = drm_to_adev(ddev); 266 enum amd_dpm_forced_level level = 0xff; 267 int ret; 268 269 if (amdgpu_in_reset(adev)) 270 return -EPERM; 271 if (adev->in_suspend && !adev->in_runpm) 272 return -EPERM; 273 274 ret = pm_runtime_get_sync(ddev->dev); 275 if (ret < 0) { 276 pm_runtime_put_autosuspend(ddev->dev); 277 return ret; 278 } 279 280 level = amdgpu_dpm_get_performance_level(adev); 281 282 pm_runtime_mark_last_busy(ddev->dev); 283 pm_runtime_put_autosuspend(ddev->dev); 284 285 return sysfs_emit(buf, "%s\n", 286 (level == AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" : 287 (level == AMD_DPM_FORCED_LEVEL_LOW) ? "low" : 288 (level == AMD_DPM_FORCED_LEVEL_HIGH) ? "high" : 289 (level == AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" : 290 (level == AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD) ? "profile_standard" : 291 (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK) ? "profile_min_sclk" : 292 (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) ? "profile_min_mclk" : 293 (level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) ? "profile_peak" : 294 (level == AMD_DPM_FORCED_LEVEL_PERF_DETERMINISM) ? "perf_determinism" : 295 "unknown"); 296 } 297 298 static ssize_t amdgpu_set_power_dpm_force_performance_level(struct device *dev, 299 struct device_attribute *attr, 300 const char *buf, 301 size_t count) 302 { 303 struct drm_device *ddev = dev_get_drvdata(dev); 304 struct amdgpu_device *adev = drm_to_adev(ddev); 305 enum amd_dpm_forced_level level; 306 int ret = 0; 307 308 if (amdgpu_in_reset(adev)) 309 return -EPERM; 310 if (adev->in_suspend && !adev->in_runpm) 311 return -EPERM; 312 313 if (strncmp("low", buf, strlen("low")) == 0) { 314 level = AMD_DPM_FORCED_LEVEL_LOW; 315 } else if (strncmp("high", buf, strlen("high")) == 0) { 316 level = AMD_DPM_FORCED_LEVEL_HIGH; 317 } else if (strncmp("auto", buf, strlen("auto")) == 0) { 318 level = AMD_DPM_FORCED_LEVEL_AUTO; 319 } else if (strncmp("manual", buf, strlen("manual")) == 0) { 320 level = AMD_DPM_FORCED_LEVEL_MANUAL; 321 } else if (strncmp("profile_exit", buf, strlen("profile_exit")) == 0) { 322 level = AMD_DPM_FORCED_LEVEL_PROFILE_EXIT; 323 } else if (strncmp("profile_standard", buf, strlen("profile_standard")) == 0) { 324 level = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD; 325 } else if (strncmp("profile_min_sclk", buf, strlen("profile_min_sclk")) == 0) { 326 level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK; 327 } else if (strncmp("profile_min_mclk", buf, strlen("profile_min_mclk")) == 0) { 328 level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK; 329 } else if (strncmp("profile_peak", buf, strlen("profile_peak")) == 0) { 330 level = AMD_DPM_FORCED_LEVEL_PROFILE_PEAK; 331 } else if (strncmp("perf_determinism", buf, strlen("perf_determinism")) == 0) { 332 level = AMD_DPM_FORCED_LEVEL_PERF_DETERMINISM; 333 } else { 334 return -EINVAL; 335 } 336 337 ret = pm_runtime_get_sync(ddev->dev); 338 if (ret < 0) { 339 pm_runtime_put_autosuspend(ddev->dev); 340 return ret; 341 } 342 343 mutex_lock(&adev->pm.stable_pstate_ctx_lock); 344 if (amdgpu_dpm_force_performance_level(adev, level)) { 345 pm_runtime_mark_last_busy(ddev->dev); 346 pm_runtime_put_autosuspend(ddev->dev); 347 mutex_unlock(&adev->pm.stable_pstate_ctx_lock); 348 return -EINVAL; 349 } 350 /* override whatever a user ctx may have set */ 351 adev->pm.stable_pstate_ctx = NULL; 352 mutex_unlock(&adev->pm.stable_pstate_ctx_lock); 353 354 pm_runtime_mark_last_busy(ddev->dev); 355 pm_runtime_put_autosuspend(ddev->dev); 356 357 return count; 358 } 359 360 static ssize_t amdgpu_get_pp_num_states(struct device *dev, 361 struct device_attribute *attr, 362 char *buf) 363 { 364 struct drm_device *ddev = dev_get_drvdata(dev); 365 struct amdgpu_device *adev = drm_to_adev(ddev); 366 struct pp_states_info data; 367 uint32_t i; 368 int buf_len, ret; 369 370 if (amdgpu_in_reset(adev)) 371 return -EPERM; 372 if (adev->in_suspend && !adev->in_runpm) 373 return -EPERM; 374 375 ret = pm_runtime_get_sync(ddev->dev); 376 if (ret < 0) { 377 pm_runtime_put_autosuspend(ddev->dev); 378 return ret; 379 } 380 381 if (amdgpu_dpm_get_pp_num_states(adev, &data)) 382 memset(&data, 0, sizeof(data)); 383 384 pm_runtime_mark_last_busy(ddev->dev); 385 pm_runtime_put_autosuspend(ddev->dev); 386 387 buf_len = sysfs_emit(buf, "states: %d\n", data.nums); 388 for (i = 0; i < data.nums; i++) 389 buf_len += sysfs_emit_at(buf, buf_len, "%d %s\n", i, 390 (data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" : 391 (data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" : 392 (data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" : 393 (data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default"); 394 395 return buf_len; 396 } 397 398 static ssize_t amdgpu_get_pp_cur_state(struct device *dev, 399 struct device_attribute *attr, 400 char *buf) 401 { 402 struct drm_device *ddev = dev_get_drvdata(dev); 403 struct amdgpu_device *adev = drm_to_adev(ddev); 404 struct pp_states_info data = {0}; 405 enum amd_pm_state_type pm = 0; 406 int i = 0, ret = 0; 407 408 if (amdgpu_in_reset(adev)) 409 return -EPERM; 410 if (adev->in_suspend && !adev->in_runpm) 411 return -EPERM; 412 413 ret = pm_runtime_get_sync(ddev->dev); 414 if (ret < 0) { 415 pm_runtime_put_autosuspend(ddev->dev); 416 return ret; 417 } 418 419 amdgpu_dpm_get_current_power_state(adev, &pm); 420 421 ret = amdgpu_dpm_get_pp_num_states(adev, &data); 422 423 pm_runtime_mark_last_busy(ddev->dev); 424 pm_runtime_put_autosuspend(ddev->dev); 425 426 if (ret) 427 return ret; 428 429 for (i = 0; i < data.nums; i++) { 430 if (pm == data.states[i]) 431 break; 432 } 433 434 if (i == data.nums) 435 i = -EINVAL; 436 437 return sysfs_emit(buf, "%d\n", i); 438 } 439 440 static ssize_t amdgpu_get_pp_force_state(struct device *dev, 441 struct device_attribute *attr, 442 char *buf) 443 { 444 struct drm_device *ddev = dev_get_drvdata(dev); 445 struct amdgpu_device *adev = drm_to_adev(ddev); 446 447 if (amdgpu_in_reset(adev)) 448 return -EPERM; 449 if (adev->in_suspend && !adev->in_runpm) 450 return -EPERM; 451 452 if (adev->pm.pp_force_state_enabled) 453 return amdgpu_get_pp_cur_state(dev, attr, buf); 454 else 455 return sysfs_emit(buf, "\n"); 456 } 457 458 static ssize_t amdgpu_set_pp_force_state(struct device *dev, 459 struct device_attribute *attr, 460 const char *buf, 461 size_t count) 462 { 463 struct drm_device *ddev = dev_get_drvdata(dev); 464 struct amdgpu_device *adev = drm_to_adev(ddev); 465 enum amd_pm_state_type state = 0; 466 struct pp_states_info data; 467 unsigned long idx; 468 int ret; 469 470 if (amdgpu_in_reset(adev)) 471 return -EPERM; 472 if (adev->in_suspend && !adev->in_runpm) 473 return -EPERM; 474 475 adev->pm.pp_force_state_enabled = false; 476 477 if (strlen(buf) == 1) 478 return count; 479 480 ret = kstrtoul(buf, 0, &idx); 481 if (ret || idx >= ARRAY_SIZE(data.states)) 482 return -EINVAL; 483 484 idx = array_index_nospec(idx, ARRAY_SIZE(data.states)); 485 486 ret = pm_runtime_get_sync(ddev->dev); 487 if (ret < 0) { 488 pm_runtime_put_autosuspend(ddev->dev); 489 return ret; 490 } 491 492 ret = amdgpu_dpm_get_pp_num_states(adev, &data); 493 if (ret) 494 goto err_out; 495 496 state = data.states[idx]; 497 498 /* only set user selected power states */ 499 if (state != POWER_STATE_TYPE_INTERNAL_BOOT && 500 state != POWER_STATE_TYPE_DEFAULT) { 501 ret = amdgpu_dpm_dispatch_task(adev, 502 AMD_PP_TASK_ENABLE_USER_STATE, &state); 503 if (ret) 504 goto err_out; 505 506 adev->pm.pp_force_state_enabled = true; 507 } 508 509 pm_runtime_mark_last_busy(ddev->dev); 510 pm_runtime_put_autosuspend(ddev->dev); 511 512 return count; 513 514 err_out: 515 pm_runtime_mark_last_busy(ddev->dev); 516 pm_runtime_put_autosuspend(ddev->dev); 517 return ret; 518 } 519 520 /** 521 * DOC: pp_table 522 * 523 * The amdgpu driver provides a sysfs API for uploading new powerplay 524 * tables. The file pp_table is used for this. Reading the file 525 * will dump the current power play table. Writing to the file 526 * will attempt to upload a new powerplay table and re-initialize 527 * powerplay using that new table. 528 * 529 */ 530 531 static ssize_t amdgpu_get_pp_table(struct device *dev, 532 struct device_attribute *attr, 533 char *buf) 534 { 535 struct drm_device *ddev = dev_get_drvdata(dev); 536 struct amdgpu_device *adev = drm_to_adev(ddev); 537 char *table = NULL; 538 int size, ret; 539 540 if (amdgpu_in_reset(adev)) 541 return -EPERM; 542 if (adev->in_suspend && !adev->in_runpm) 543 return -EPERM; 544 545 ret = pm_runtime_get_sync(ddev->dev); 546 if (ret < 0) { 547 pm_runtime_put_autosuspend(ddev->dev); 548 return ret; 549 } 550 551 size = amdgpu_dpm_get_pp_table(adev, &table); 552 553 pm_runtime_mark_last_busy(ddev->dev); 554 pm_runtime_put_autosuspend(ddev->dev); 555 556 if (size <= 0) 557 return size; 558 559 if (size >= PAGE_SIZE) 560 size = PAGE_SIZE - 1; 561 562 memcpy(buf, table, size); 563 564 return size; 565 } 566 567 static ssize_t amdgpu_set_pp_table(struct device *dev, 568 struct device_attribute *attr, 569 const char *buf, 570 size_t count) 571 { 572 struct drm_device *ddev = dev_get_drvdata(dev); 573 struct amdgpu_device *adev = drm_to_adev(ddev); 574 int ret = 0; 575 576 if (amdgpu_in_reset(adev)) 577 return -EPERM; 578 if (adev->in_suspend && !adev->in_runpm) 579 return -EPERM; 580 581 ret = pm_runtime_get_sync(ddev->dev); 582 if (ret < 0) { 583 pm_runtime_put_autosuspend(ddev->dev); 584 return ret; 585 } 586 587 ret = amdgpu_dpm_set_pp_table(adev, buf, count); 588 589 pm_runtime_mark_last_busy(ddev->dev); 590 pm_runtime_put_autosuspend(ddev->dev); 591 592 if (ret) 593 return ret; 594 595 return count; 596 } 597 598 /** 599 * DOC: pp_od_clk_voltage 600 * 601 * The amdgpu driver provides a sysfs API for adjusting the clocks and voltages 602 * in each power level within a power state. The pp_od_clk_voltage is used for 603 * this. 604 * 605 * Note that the actual memory controller clock rate are exposed, not 606 * the effective memory clock of the DRAMs. To translate it, use the 607 * following formula: 608 * 609 * Clock conversion (Mhz): 610 * 611 * HBM: effective_memory_clock = memory_controller_clock * 1 612 * 613 * G5: effective_memory_clock = memory_controller_clock * 1 614 * 615 * G6: effective_memory_clock = memory_controller_clock * 2 616 * 617 * DRAM data rate (MT/s): 618 * 619 * HBM: effective_memory_clock * 2 = data_rate 620 * 621 * G5: effective_memory_clock * 4 = data_rate 622 * 623 * G6: effective_memory_clock * 8 = data_rate 624 * 625 * Bandwidth (MB/s): 626 * 627 * data_rate * vram_bit_width / 8 = memory_bandwidth 628 * 629 * Some examples: 630 * 631 * G5 on RX460: 632 * 633 * memory_controller_clock = 1750 Mhz 634 * 635 * effective_memory_clock = 1750 Mhz * 1 = 1750 Mhz 636 * 637 * data rate = 1750 * 4 = 7000 MT/s 638 * 639 * memory_bandwidth = 7000 * 128 bits / 8 = 112000 MB/s 640 * 641 * G6 on RX5700: 642 * 643 * memory_controller_clock = 875 Mhz 644 * 645 * effective_memory_clock = 875 Mhz * 2 = 1750 Mhz 646 * 647 * data rate = 1750 * 8 = 14000 MT/s 648 * 649 * memory_bandwidth = 14000 * 256 bits / 8 = 448000 MB/s 650 * 651 * < For Vega10 and previous ASICs > 652 * 653 * Reading the file will display: 654 * 655 * - a list of engine clock levels and voltages labeled OD_SCLK 656 * 657 * - a list of memory clock levels and voltages labeled OD_MCLK 658 * 659 * - a list of valid ranges for sclk, mclk, and voltage labeled OD_RANGE 660 * 661 * To manually adjust these settings, first select manual using 662 * power_dpm_force_performance_level. Enter a new value for each 663 * level by writing a string that contains "s/m level clock voltage" to 664 * the file. E.g., "s 1 500 820" will update sclk level 1 to be 500 MHz 665 * at 820 mV; "m 0 350 810" will update mclk level 0 to be 350 MHz at 666 * 810 mV. When you have edited all of the states as needed, write 667 * "c" (commit) to the file to commit your changes. If you want to reset to the 668 * default power levels, write "r" (reset) to the file to reset them. 669 * 670 * 671 * < For Vega20 and newer ASICs > 672 * 673 * Reading the file will display: 674 * 675 * - minimum and maximum engine clock labeled OD_SCLK 676 * 677 * - minimum(not available for Vega20 and Navi1x) and maximum memory 678 * clock labeled OD_MCLK 679 * 680 * - three <frequency, voltage> points labeled OD_VDDC_CURVE. 681 * They can be used to calibrate the sclk voltage curve. This is 682 * available for Vega20 and NV1X. 683 * 684 * - voltage offset(in mV) applied on target voltage calculation. 685 * This is available for Sienna Cichlid, Navy Flounder, Dimgrey 686 * Cavefish and some later SMU13 ASICs. For these ASICs, the target 687 * voltage calculation can be illustrated by "voltage = voltage 688 * calculated from v/f curve + overdrive vddgfx offset" 689 * 690 * - a list of valid ranges for sclk, mclk, voltage curve points 691 * or voltage offset labeled OD_RANGE 692 * 693 * < For APUs > 694 * 695 * Reading the file will display: 696 * 697 * - minimum and maximum engine clock labeled OD_SCLK 698 * 699 * - a list of valid ranges for sclk labeled OD_RANGE 700 * 701 * < For VanGogh > 702 * 703 * Reading the file will display: 704 * 705 * - minimum and maximum engine clock labeled OD_SCLK 706 * - minimum and maximum core clocks labeled OD_CCLK 707 * 708 * - a list of valid ranges for sclk and cclk labeled OD_RANGE 709 * 710 * To manually adjust these settings: 711 * 712 * - First select manual using power_dpm_force_performance_level 713 * 714 * - For clock frequency setting, enter a new value by writing a 715 * string that contains "s/m index clock" to the file. The index 716 * should be 0 if to set minimum clock. And 1 if to set maximum 717 * clock. E.g., "s 0 500" will update minimum sclk to be 500 MHz. 718 * "m 1 800" will update maximum mclk to be 800Mhz. For core 719 * clocks on VanGogh, the string contains "p core index clock". 720 * E.g., "p 2 0 800" would set the minimum core clock on core 721 * 2 to 800Mhz. 722 * 723 * For sclk voltage curve supported by Vega20 and NV1X, enter the new 724 * values by writing a string that contains "vc point clock voltage" 725 * to the file. The points are indexed by 0, 1 and 2. E.g., "vc 0 300 726 * 600" will update point1 with clock set as 300Mhz and voltage as 600mV. 727 * "vc 2 1000 1000" will update point3 with clock set as 1000Mhz and 728 * voltage 1000mV. 729 * 730 * For voltage offset supported by Sienna Cichlid, Navy Flounder, Dimgrey 731 * Cavefish and some later SMU13 ASICs, enter the new value by writing a 732 * string that contains "vo offset". E.g., "vo -10" will update the extra 733 * voltage offset applied to the whole v/f curve line as -10mv. 734 * 735 * - When you have edited all of the states as needed, write "c" (commit) 736 * to the file to commit your changes 737 * 738 * - If you want to reset to the default power levels, write "r" (reset) 739 * to the file to reset them 740 * 741 */ 742 743 static ssize_t amdgpu_set_pp_od_clk_voltage(struct device *dev, 744 struct device_attribute *attr, 745 const char *buf, 746 size_t count) 747 { 748 struct drm_device *ddev = dev_get_drvdata(dev); 749 struct amdgpu_device *adev = drm_to_adev(ddev); 750 int ret; 751 uint32_t parameter_size = 0; 752 long parameter[64]; 753 char buf_cpy[128]; 754 char *tmp_str; 755 char *sub_str; 756 const char delimiter[3] = {' ', '\n', '\0'}; 757 uint32_t type; 758 759 if (amdgpu_in_reset(adev)) 760 return -EPERM; 761 if (adev->in_suspend && !adev->in_runpm) 762 return -EPERM; 763 764 if (count > 127 || count == 0) 765 return -EINVAL; 766 767 if (*buf == 's') 768 type = PP_OD_EDIT_SCLK_VDDC_TABLE; 769 else if (*buf == 'p') 770 type = PP_OD_EDIT_CCLK_VDDC_TABLE; 771 else if (*buf == 'm') 772 type = PP_OD_EDIT_MCLK_VDDC_TABLE; 773 else if (*buf == 'r') 774 type = PP_OD_RESTORE_DEFAULT_TABLE; 775 else if (*buf == 'c') 776 type = PP_OD_COMMIT_DPM_TABLE; 777 else if (!strncmp(buf, "vc", 2)) 778 type = PP_OD_EDIT_VDDC_CURVE; 779 else if (!strncmp(buf, "vo", 2)) 780 type = PP_OD_EDIT_VDDGFX_OFFSET; 781 else 782 return -EINVAL; 783 784 memcpy(buf_cpy, buf, count); 785 buf_cpy[count] = 0; 786 787 tmp_str = buf_cpy; 788 789 if ((type == PP_OD_EDIT_VDDC_CURVE) || 790 (type == PP_OD_EDIT_VDDGFX_OFFSET)) 791 tmp_str++; 792 while (isspace(*++tmp_str)); 793 794 while ((sub_str = strsep(&tmp_str, delimiter)) != NULL) { 795 if (strlen(sub_str) == 0) 796 continue; 797 ret = kstrtol(sub_str, 0, ¶meter[parameter_size]); 798 if (ret) 799 return -EINVAL; 800 parameter_size++; 801 802 if (!tmp_str) 803 break; 804 805 while (isspace(*tmp_str)) 806 tmp_str++; 807 } 808 809 ret = pm_runtime_get_sync(ddev->dev); 810 if (ret < 0) { 811 pm_runtime_put_autosuspend(ddev->dev); 812 return ret; 813 } 814 815 if (amdgpu_dpm_set_fine_grain_clk_vol(adev, 816 type, 817 parameter, 818 parameter_size)) 819 goto err_out; 820 821 if (amdgpu_dpm_odn_edit_dpm_table(adev, type, 822 parameter, parameter_size)) 823 goto err_out; 824 825 if (type == PP_OD_COMMIT_DPM_TABLE) { 826 if (amdgpu_dpm_dispatch_task(adev, 827 AMD_PP_TASK_READJUST_POWER_STATE, 828 NULL)) 829 goto err_out; 830 } 831 832 pm_runtime_mark_last_busy(ddev->dev); 833 pm_runtime_put_autosuspend(ddev->dev); 834 835 return count; 836 837 err_out: 838 pm_runtime_mark_last_busy(ddev->dev); 839 pm_runtime_put_autosuspend(ddev->dev); 840 return -EINVAL; 841 } 842 843 static ssize_t amdgpu_get_pp_od_clk_voltage(struct device *dev, 844 struct device_attribute *attr, 845 char *buf) 846 { 847 struct drm_device *ddev = dev_get_drvdata(dev); 848 struct amdgpu_device *adev = drm_to_adev(ddev); 849 int size = 0; 850 int ret; 851 enum pp_clock_type od_clocks[6] = { 852 OD_SCLK, 853 OD_MCLK, 854 OD_VDDC_CURVE, 855 OD_RANGE, 856 OD_VDDGFX_OFFSET, 857 OD_CCLK, 858 }; 859 uint clk_index; 860 861 if (amdgpu_in_reset(adev)) 862 return -EPERM; 863 if (adev->in_suspend && !adev->in_runpm) 864 return -EPERM; 865 866 ret = pm_runtime_get_sync(ddev->dev); 867 if (ret < 0) { 868 pm_runtime_put_autosuspend(ddev->dev); 869 return ret; 870 } 871 872 for (clk_index = 0 ; clk_index < 6 ; clk_index++) { 873 ret = amdgpu_dpm_emit_clock_levels(adev, od_clocks[clk_index], buf, &size); 874 if (ret) 875 break; 876 } 877 if (ret == -ENOENT) { 878 size = amdgpu_dpm_print_clock_levels(adev, OD_SCLK, buf); 879 size += amdgpu_dpm_print_clock_levels(adev, OD_MCLK, buf + size); 880 size += amdgpu_dpm_print_clock_levels(adev, OD_VDDC_CURVE, buf + size); 881 size += amdgpu_dpm_print_clock_levels(adev, OD_VDDGFX_OFFSET, buf + size); 882 size += amdgpu_dpm_print_clock_levels(adev, OD_RANGE, buf + size); 883 size += amdgpu_dpm_print_clock_levels(adev, OD_CCLK, buf + size); 884 } 885 886 if (size == 0) 887 size = sysfs_emit(buf, "\n"); 888 889 pm_runtime_mark_last_busy(ddev->dev); 890 pm_runtime_put_autosuspend(ddev->dev); 891 892 return size; 893 } 894 895 /** 896 * DOC: pp_features 897 * 898 * The amdgpu driver provides a sysfs API for adjusting what powerplay 899 * features to be enabled. The file pp_features is used for this. And 900 * this is only available for Vega10 and later dGPUs. 901 * 902 * Reading back the file will show you the followings: 903 * - Current ppfeature masks 904 * - List of the all supported powerplay features with their naming, 905 * bitmasks and enablement status('Y'/'N' means "enabled"/"disabled"). 906 * 907 * To manually enable or disable a specific feature, just set or clear 908 * the corresponding bit from original ppfeature masks and input the 909 * new ppfeature masks. 910 */ 911 static ssize_t amdgpu_set_pp_features(struct device *dev, 912 struct device_attribute *attr, 913 const char *buf, 914 size_t count) 915 { 916 struct drm_device *ddev = dev_get_drvdata(dev); 917 struct amdgpu_device *adev = drm_to_adev(ddev); 918 uint64_t featuremask; 919 int ret; 920 921 if (amdgpu_in_reset(adev)) 922 return -EPERM; 923 if (adev->in_suspend && !adev->in_runpm) 924 return -EPERM; 925 926 ret = kstrtou64(buf, 0, &featuremask); 927 if (ret) 928 return -EINVAL; 929 930 ret = pm_runtime_get_sync(ddev->dev); 931 if (ret < 0) { 932 pm_runtime_put_autosuspend(ddev->dev); 933 return ret; 934 } 935 936 ret = amdgpu_dpm_set_ppfeature_status(adev, featuremask); 937 938 pm_runtime_mark_last_busy(ddev->dev); 939 pm_runtime_put_autosuspend(ddev->dev); 940 941 if (ret) 942 return -EINVAL; 943 944 return count; 945 } 946 947 static ssize_t amdgpu_get_pp_features(struct device *dev, 948 struct device_attribute *attr, 949 char *buf) 950 { 951 struct drm_device *ddev = dev_get_drvdata(dev); 952 struct amdgpu_device *adev = drm_to_adev(ddev); 953 ssize_t size; 954 int ret; 955 956 if (amdgpu_in_reset(adev)) 957 return -EPERM; 958 if (adev->in_suspend && !adev->in_runpm) 959 return -EPERM; 960 961 ret = pm_runtime_get_sync(ddev->dev); 962 if (ret < 0) { 963 pm_runtime_put_autosuspend(ddev->dev); 964 return ret; 965 } 966 967 size = amdgpu_dpm_get_ppfeature_status(adev, buf); 968 if (size <= 0) 969 size = sysfs_emit(buf, "\n"); 970 971 pm_runtime_mark_last_busy(ddev->dev); 972 pm_runtime_put_autosuspend(ddev->dev); 973 974 return size; 975 } 976 977 /** 978 * DOC: pp_dpm_sclk pp_dpm_mclk pp_dpm_socclk pp_dpm_fclk pp_dpm_dcefclk pp_dpm_pcie 979 * 980 * The amdgpu driver provides a sysfs API for adjusting what power levels 981 * are enabled for a given power state. The files pp_dpm_sclk, pp_dpm_mclk, 982 * pp_dpm_socclk, pp_dpm_fclk, pp_dpm_dcefclk and pp_dpm_pcie are used for 983 * this. 984 * 985 * pp_dpm_socclk and pp_dpm_dcefclk interfaces are only available for 986 * Vega10 and later ASICs. 987 * pp_dpm_fclk interface is only available for Vega20 and later ASICs. 988 * 989 * Reading back the files will show you the available power levels within 990 * the power state and the clock information for those levels. If deep sleep is 991 * applied to a clock, the level will be denoted by a special level 'S:' 992 * E.g., :: 993 * 994 * S: 19Mhz * 995 * 0: 615Mhz 996 * 1: 800Mhz 997 * 2: 888Mhz 998 * 3: 1000Mhz 999 * 1000 * 1001 * To manually adjust these states, first select manual using 1002 * power_dpm_force_performance_level. 1003 * Secondly, enter a new value for each level by inputing a string that 1004 * contains " echo xx xx xx > pp_dpm_sclk/mclk/pcie" 1005 * E.g., 1006 * 1007 * .. code-block:: bash 1008 * 1009 * echo "4 5 6" > pp_dpm_sclk 1010 * 1011 * will enable sclk levels 4, 5, and 6. 1012 * 1013 * NOTE: change to the dcefclk max dpm level is not supported now 1014 */ 1015 1016 static ssize_t amdgpu_get_pp_dpm_clock(struct device *dev, 1017 enum pp_clock_type type, 1018 char *buf) 1019 { 1020 struct drm_device *ddev = dev_get_drvdata(dev); 1021 struct amdgpu_device *adev = drm_to_adev(ddev); 1022 int size = 0; 1023 int ret = 0; 1024 1025 if (amdgpu_in_reset(adev)) 1026 return -EPERM; 1027 if (adev->in_suspend && !adev->in_runpm) 1028 return -EPERM; 1029 1030 ret = pm_runtime_get_sync(ddev->dev); 1031 if (ret < 0) { 1032 pm_runtime_put_autosuspend(ddev->dev); 1033 return ret; 1034 } 1035 1036 ret = amdgpu_dpm_emit_clock_levels(adev, type, buf, &size); 1037 if (ret == -ENOENT) 1038 size = amdgpu_dpm_print_clock_levels(adev, type, buf); 1039 1040 if (size == 0) 1041 size = sysfs_emit(buf, "\n"); 1042 1043 pm_runtime_mark_last_busy(ddev->dev); 1044 pm_runtime_put_autosuspend(ddev->dev); 1045 1046 return size; 1047 } 1048 1049 /* 1050 * Worst case: 32 bits individually specified, in octal at 12 characters 1051 * per line (+1 for \n). 1052 */ 1053 #define AMDGPU_MASK_BUF_MAX (32 * 13) 1054 1055 static ssize_t amdgpu_read_mask(const char *buf, size_t count, uint32_t *mask) 1056 { 1057 int ret; 1058 unsigned long level; 1059 char *sub_str = NULL; 1060 char *tmp; 1061 char buf_cpy[AMDGPU_MASK_BUF_MAX + 1]; 1062 const char delimiter[3] = {' ', '\n', '\0'}; 1063 size_t bytes; 1064 1065 *mask = 0; 1066 1067 bytes = min(count, sizeof(buf_cpy) - 1); 1068 memcpy(buf_cpy, buf, bytes); 1069 buf_cpy[bytes] = '\0'; 1070 tmp = buf_cpy; 1071 while ((sub_str = strsep(&tmp, delimiter)) != NULL) { 1072 if (strlen(sub_str)) { 1073 ret = kstrtoul(sub_str, 0, &level); 1074 if (ret || level > 31) 1075 return -EINVAL; 1076 *mask |= 1 << level; 1077 } else 1078 break; 1079 } 1080 1081 return 0; 1082 } 1083 1084 static ssize_t amdgpu_set_pp_dpm_clock(struct device *dev, 1085 enum pp_clock_type type, 1086 const char *buf, 1087 size_t count) 1088 { 1089 struct drm_device *ddev = dev_get_drvdata(dev); 1090 struct amdgpu_device *adev = drm_to_adev(ddev); 1091 int ret; 1092 uint32_t mask = 0; 1093 1094 if (amdgpu_in_reset(adev)) 1095 return -EPERM; 1096 if (adev->in_suspend && !adev->in_runpm) 1097 return -EPERM; 1098 1099 ret = amdgpu_read_mask(buf, count, &mask); 1100 if (ret) 1101 return ret; 1102 1103 ret = pm_runtime_get_sync(ddev->dev); 1104 if (ret < 0) { 1105 pm_runtime_put_autosuspend(ddev->dev); 1106 return ret; 1107 } 1108 1109 ret = amdgpu_dpm_force_clock_level(adev, type, mask); 1110 1111 pm_runtime_mark_last_busy(ddev->dev); 1112 pm_runtime_put_autosuspend(ddev->dev); 1113 1114 if (ret) 1115 return -EINVAL; 1116 1117 return count; 1118 } 1119 1120 static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev, 1121 struct device_attribute *attr, 1122 char *buf) 1123 { 1124 return amdgpu_get_pp_dpm_clock(dev, PP_SCLK, buf); 1125 } 1126 1127 static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev, 1128 struct device_attribute *attr, 1129 const char *buf, 1130 size_t count) 1131 { 1132 return amdgpu_set_pp_dpm_clock(dev, PP_SCLK, buf, count); 1133 } 1134 1135 static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev, 1136 struct device_attribute *attr, 1137 char *buf) 1138 { 1139 return amdgpu_get_pp_dpm_clock(dev, PP_MCLK, buf); 1140 } 1141 1142 static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev, 1143 struct device_attribute *attr, 1144 const char *buf, 1145 size_t count) 1146 { 1147 return amdgpu_set_pp_dpm_clock(dev, PP_MCLK, buf, count); 1148 } 1149 1150 static ssize_t amdgpu_get_pp_dpm_socclk(struct device *dev, 1151 struct device_attribute *attr, 1152 char *buf) 1153 { 1154 return amdgpu_get_pp_dpm_clock(dev, PP_SOCCLK, buf); 1155 } 1156 1157 static ssize_t amdgpu_set_pp_dpm_socclk(struct device *dev, 1158 struct device_attribute *attr, 1159 const char *buf, 1160 size_t count) 1161 { 1162 return amdgpu_set_pp_dpm_clock(dev, PP_SOCCLK, buf, count); 1163 } 1164 1165 static ssize_t amdgpu_get_pp_dpm_fclk(struct device *dev, 1166 struct device_attribute *attr, 1167 char *buf) 1168 { 1169 return amdgpu_get_pp_dpm_clock(dev, PP_FCLK, buf); 1170 } 1171 1172 static ssize_t amdgpu_set_pp_dpm_fclk(struct device *dev, 1173 struct device_attribute *attr, 1174 const char *buf, 1175 size_t count) 1176 { 1177 return amdgpu_set_pp_dpm_clock(dev, PP_FCLK, buf, count); 1178 } 1179 1180 static ssize_t amdgpu_get_pp_dpm_vclk(struct device *dev, 1181 struct device_attribute *attr, 1182 char *buf) 1183 { 1184 return amdgpu_get_pp_dpm_clock(dev, PP_VCLK, buf); 1185 } 1186 1187 static ssize_t amdgpu_set_pp_dpm_vclk(struct device *dev, 1188 struct device_attribute *attr, 1189 const char *buf, 1190 size_t count) 1191 { 1192 return amdgpu_set_pp_dpm_clock(dev, PP_VCLK, buf, count); 1193 } 1194 1195 static ssize_t amdgpu_get_pp_dpm_vclk1(struct device *dev, 1196 struct device_attribute *attr, 1197 char *buf) 1198 { 1199 return amdgpu_get_pp_dpm_clock(dev, PP_VCLK1, buf); 1200 } 1201 1202 static ssize_t amdgpu_set_pp_dpm_vclk1(struct device *dev, 1203 struct device_attribute *attr, 1204 const char *buf, 1205 size_t count) 1206 { 1207 return amdgpu_set_pp_dpm_clock(dev, PP_VCLK1, buf, count); 1208 } 1209 1210 static ssize_t amdgpu_get_pp_dpm_dclk(struct device *dev, 1211 struct device_attribute *attr, 1212 char *buf) 1213 { 1214 return amdgpu_get_pp_dpm_clock(dev, PP_DCLK, buf); 1215 } 1216 1217 static ssize_t amdgpu_set_pp_dpm_dclk(struct device *dev, 1218 struct device_attribute *attr, 1219 const char *buf, 1220 size_t count) 1221 { 1222 return amdgpu_set_pp_dpm_clock(dev, PP_DCLK, buf, count); 1223 } 1224 1225 static ssize_t amdgpu_get_pp_dpm_dclk1(struct device *dev, 1226 struct device_attribute *attr, 1227 char *buf) 1228 { 1229 return amdgpu_get_pp_dpm_clock(dev, PP_DCLK1, buf); 1230 } 1231 1232 static ssize_t amdgpu_set_pp_dpm_dclk1(struct device *dev, 1233 struct device_attribute *attr, 1234 const char *buf, 1235 size_t count) 1236 { 1237 return amdgpu_set_pp_dpm_clock(dev, PP_DCLK1, buf, count); 1238 } 1239 1240 static ssize_t amdgpu_get_pp_dpm_dcefclk(struct device *dev, 1241 struct device_attribute *attr, 1242 char *buf) 1243 { 1244 return amdgpu_get_pp_dpm_clock(dev, PP_DCEFCLK, buf); 1245 } 1246 1247 static ssize_t amdgpu_set_pp_dpm_dcefclk(struct device *dev, 1248 struct device_attribute *attr, 1249 const char *buf, 1250 size_t count) 1251 { 1252 return amdgpu_set_pp_dpm_clock(dev, PP_DCEFCLK, buf, count); 1253 } 1254 1255 static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev, 1256 struct device_attribute *attr, 1257 char *buf) 1258 { 1259 return amdgpu_get_pp_dpm_clock(dev, PP_PCIE, buf); 1260 } 1261 1262 static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev, 1263 struct device_attribute *attr, 1264 const char *buf, 1265 size_t count) 1266 { 1267 return amdgpu_set_pp_dpm_clock(dev, PP_PCIE, buf, count); 1268 } 1269 1270 static ssize_t amdgpu_get_pp_sclk_od(struct device *dev, 1271 struct device_attribute *attr, 1272 char *buf) 1273 { 1274 struct drm_device *ddev = dev_get_drvdata(dev); 1275 struct amdgpu_device *adev = drm_to_adev(ddev); 1276 uint32_t value = 0; 1277 int ret; 1278 1279 if (amdgpu_in_reset(adev)) 1280 return -EPERM; 1281 if (adev->in_suspend && !adev->in_runpm) 1282 return -EPERM; 1283 1284 ret = pm_runtime_get_sync(ddev->dev); 1285 if (ret < 0) { 1286 pm_runtime_put_autosuspend(ddev->dev); 1287 return ret; 1288 } 1289 1290 value = amdgpu_dpm_get_sclk_od(adev); 1291 1292 pm_runtime_mark_last_busy(ddev->dev); 1293 pm_runtime_put_autosuspend(ddev->dev); 1294 1295 return sysfs_emit(buf, "%d\n", value); 1296 } 1297 1298 static ssize_t amdgpu_set_pp_sclk_od(struct device *dev, 1299 struct device_attribute *attr, 1300 const char *buf, 1301 size_t count) 1302 { 1303 struct drm_device *ddev = dev_get_drvdata(dev); 1304 struct amdgpu_device *adev = drm_to_adev(ddev); 1305 int ret; 1306 long int value; 1307 1308 if (amdgpu_in_reset(adev)) 1309 return -EPERM; 1310 if (adev->in_suspend && !adev->in_runpm) 1311 return -EPERM; 1312 1313 ret = kstrtol(buf, 0, &value); 1314 1315 if (ret) 1316 return -EINVAL; 1317 1318 ret = pm_runtime_get_sync(ddev->dev); 1319 if (ret < 0) { 1320 pm_runtime_put_autosuspend(ddev->dev); 1321 return ret; 1322 } 1323 1324 amdgpu_dpm_set_sclk_od(adev, (uint32_t)value); 1325 1326 pm_runtime_mark_last_busy(ddev->dev); 1327 pm_runtime_put_autosuspend(ddev->dev); 1328 1329 return count; 1330 } 1331 1332 static ssize_t amdgpu_get_pp_mclk_od(struct device *dev, 1333 struct device_attribute *attr, 1334 char *buf) 1335 { 1336 struct drm_device *ddev = dev_get_drvdata(dev); 1337 struct amdgpu_device *adev = drm_to_adev(ddev); 1338 uint32_t value = 0; 1339 int ret; 1340 1341 if (amdgpu_in_reset(adev)) 1342 return -EPERM; 1343 if (adev->in_suspend && !adev->in_runpm) 1344 return -EPERM; 1345 1346 ret = pm_runtime_get_sync(ddev->dev); 1347 if (ret < 0) { 1348 pm_runtime_put_autosuspend(ddev->dev); 1349 return ret; 1350 } 1351 1352 value = amdgpu_dpm_get_mclk_od(adev); 1353 1354 pm_runtime_mark_last_busy(ddev->dev); 1355 pm_runtime_put_autosuspend(ddev->dev); 1356 1357 return sysfs_emit(buf, "%d\n", value); 1358 } 1359 1360 static ssize_t amdgpu_set_pp_mclk_od(struct device *dev, 1361 struct device_attribute *attr, 1362 const char *buf, 1363 size_t count) 1364 { 1365 struct drm_device *ddev = dev_get_drvdata(dev); 1366 struct amdgpu_device *adev = drm_to_adev(ddev); 1367 int ret; 1368 long int value; 1369 1370 if (amdgpu_in_reset(adev)) 1371 return -EPERM; 1372 if (adev->in_suspend && !adev->in_runpm) 1373 return -EPERM; 1374 1375 ret = kstrtol(buf, 0, &value); 1376 1377 if (ret) 1378 return -EINVAL; 1379 1380 ret = pm_runtime_get_sync(ddev->dev); 1381 if (ret < 0) { 1382 pm_runtime_put_autosuspend(ddev->dev); 1383 return ret; 1384 } 1385 1386 amdgpu_dpm_set_mclk_od(adev, (uint32_t)value); 1387 1388 pm_runtime_mark_last_busy(ddev->dev); 1389 pm_runtime_put_autosuspend(ddev->dev); 1390 1391 return count; 1392 } 1393 1394 /** 1395 * DOC: pp_power_profile_mode 1396 * 1397 * The amdgpu driver provides a sysfs API for adjusting the heuristics 1398 * related to switching between power levels in a power state. The file 1399 * pp_power_profile_mode is used for this. 1400 * 1401 * Reading this file outputs a list of all of the predefined power profiles 1402 * and the relevant heuristics settings for that profile. 1403 * 1404 * To select a profile or create a custom profile, first select manual using 1405 * power_dpm_force_performance_level. Writing the number of a predefined 1406 * profile to pp_power_profile_mode will enable those heuristics. To 1407 * create a custom set of heuristics, write a string of numbers to the file 1408 * starting with the number of the custom profile along with a setting 1409 * for each heuristic parameter. Due to differences across asic families 1410 * the heuristic parameters vary from family to family. 1411 * 1412 */ 1413 1414 static ssize_t amdgpu_get_pp_power_profile_mode(struct device *dev, 1415 struct device_attribute *attr, 1416 char *buf) 1417 { 1418 struct drm_device *ddev = dev_get_drvdata(dev); 1419 struct amdgpu_device *adev = drm_to_adev(ddev); 1420 ssize_t size; 1421 int ret; 1422 1423 if (amdgpu_in_reset(adev)) 1424 return -EPERM; 1425 if (adev->in_suspend && !adev->in_runpm) 1426 return -EPERM; 1427 1428 ret = pm_runtime_get_sync(ddev->dev); 1429 if (ret < 0) { 1430 pm_runtime_put_autosuspend(ddev->dev); 1431 return ret; 1432 } 1433 1434 size = amdgpu_dpm_get_power_profile_mode(adev, buf); 1435 if (size <= 0) 1436 size = sysfs_emit(buf, "\n"); 1437 1438 pm_runtime_mark_last_busy(ddev->dev); 1439 pm_runtime_put_autosuspend(ddev->dev); 1440 1441 return size; 1442 } 1443 1444 1445 static ssize_t amdgpu_set_pp_power_profile_mode(struct device *dev, 1446 struct device_attribute *attr, 1447 const char *buf, 1448 size_t count) 1449 { 1450 int ret; 1451 struct drm_device *ddev = dev_get_drvdata(dev); 1452 struct amdgpu_device *adev = drm_to_adev(ddev); 1453 uint32_t parameter_size = 0; 1454 long parameter[64]; 1455 char *sub_str, buf_cpy[128]; 1456 char *tmp_str; 1457 uint32_t i = 0; 1458 char tmp[2]; 1459 long int profile_mode = 0; 1460 const char delimiter[3] = {' ', '\n', '\0'}; 1461 1462 if (amdgpu_in_reset(adev)) 1463 return -EPERM; 1464 if (adev->in_suspend && !adev->in_runpm) 1465 return -EPERM; 1466 1467 tmp[0] = *(buf); 1468 tmp[1] = '\0'; 1469 ret = kstrtol(tmp, 0, &profile_mode); 1470 if (ret) 1471 return -EINVAL; 1472 1473 if (profile_mode == PP_SMC_POWER_PROFILE_CUSTOM) { 1474 if (count < 2 || count > 127) 1475 return -EINVAL; 1476 while (isspace(*++buf)) 1477 i++; 1478 memcpy(buf_cpy, buf, count-i); 1479 tmp_str = buf_cpy; 1480 while ((sub_str = strsep(&tmp_str, delimiter)) != NULL) { 1481 if (strlen(sub_str) == 0) 1482 continue; 1483 ret = kstrtol(sub_str, 0, ¶meter[parameter_size]); 1484 if (ret) 1485 return -EINVAL; 1486 parameter_size++; 1487 while (isspace(*tmp_str)) 1488 tmp_str++; 1489 } 1490 } 1491 parameter[parameter_size] = profile_mode; 1492 1493 ret = pm_runtime_get_sync(ddev->dev); 1494 if (ret < 0) { 1495 pm_runtime_put_autosuspend(ddev->dev); 1496 return ret; 1497 } 1498 1499 ret = amdgpu_dpm_set_power_profile_mode(adev, parameter, parameter_size); 1500 1501 pm_runtime_mark_last_busy(ddev->dev); 1502 pm_runtime_put_autosuspend(ddev->dev); 1503 1504 if (!ret) 1505 return count; 1506 1507 return -EINVAL; 1508 } 1509 1510 static int amdgpu_hwmon_get_sensor_generic(struct amdgpu_device *adev, 1511 enum amd_pp_sensors sensor, 1512 void *query) 1513 { 1514 int r, size = sizeof(uint32_t); 1515 1516 if (amdgpu_in_reset(adev)) 1517 return -EPERM; 1518 if (adev->in_suspend && !adev->in_runpm) 1519 return -EPERM; 1520 1521 r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 1522 if (r < 0) { 1523 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 1524 return r; 1525 } 1526 1527 /* get the sensor value */ 1528 r = amdgpu_dpm_read_sensor(adev, sensor, query, &size); 1529 1530 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 1531 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 1532 1533 return r; 1534 } 1535 1536 /** 1537 * DOC: gpu_busy_percent 1538 * 1539 * The amdgpu driver provides a sysfs API for reading how busy the GPU 1540 * is as a percentage. The file gpu_busy_percent is used for this. 1541 * The SMU firmware computes a percentage of load based on the 1542 * aggregate activity level in the IP cores. 1543 */ 1544 static ssize_t amdgpu_get_gpu_busy_percent(struct device *dev, 1545 struct device_attribute *attr, 1546 char *buf) 1547 { 1548 struct drm_device *ddev = dev_get_drvdata(dev); 1549 struct amdgpu_device *adev = drm_to_adev(ddev); 1550 unsigned int value; 1551 int r; 1552 1553 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_GPU_LOAD, &value); 1554 if (r) 1555 return r; 1556 1557 return sysfs_emit(buf, "%d\n", value); 1558 } 1559 1560 /** 1561 * DOC: mem_busy_percent 1562 * 1563 * The amdgpu driver provides a sysfs API for reading how busy the VRAM 1564 * is as a percentage. The file mem_busy_percent is used for this. 1565 * The SMU firmware computes a percentage of load based on the 1566 * aggregate activity level in the IP cores. 1567 */ 1568 static ssize_t amdgpu_get_mem_busy_percent(struct device *dev, 1569 struct device_attribute *attr, 1570 char *buf) 1571 { 1572 struct drm_device *ddev = dev_get_drvdata(dev); 1573 struct amdgpu_device *adev = drm_to_adev(ddev); 1574 unsigned int value; 1575 int r; 1576 1577 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_MEM_LOAD, &value); 1578 if (r) 1579 return r; 1580 1581 return sysfs_emit(buf, "%d\n", value); 1582 } 1583 1584 /** 1585 * DOC: pcie_bw 1586 * 1587 * The amdgpu driver provides a sysfs API for estimating how much data 1588 * has been received and sent by the GPU in the last second through PCIe. 1589 * The file pcie_bw is used for this. 1590 * The Perf counters count the number of received and sent messages and return 1591 * those values, as well as the maximum payload size of a PCIe packet (mps). 1592 * Note that it is not possible to easily and quickly obtain the size of each 1593 * packet transmitted, so we output the max payload size (mps) to allow for 1594 * quick estimation of the PCIe bandwidth usage 1595 */ 1596 static ssize_t amdgpu_get_pcie_bw(struct device *dev, 1597 struct device_attribute *attr, 1598 char *buf) 1599 { 1600 struct drm_device *ddev = dev_get_drvdata(dev); 1601 struct amdgpu_device *adev = drm_to_adev(ddev); 1602 uint64_t count0 = 0, count1 = 0; 1603 int ret; 1604 1605 if (amdgpu_in_reset(adev)) 1606 return -EPERM; 1607 if (adev->in_suspend && !adev->in_runpm) 1608 return -EPERM; 1609 1610 if (adev->flags & AMD_IS_APU) 1611 return -ENODATA; 1612 1613 if (!adev->asic_funcs->get_pcie_usage) 1614 return -ENODATA; 1615 1616 ret = pm_runtime_get_sync(ddev->dev); 1617 if (ret < 0) { 1618 pm_runtime_put_autosuspend(ddev->dev); 1619 return ret; 1620 } 1621 1622 amdgpu_asic_get_pcie_usage(adev, &count0, &count1); 1623 1624 pm_runtime_mark_last_busy(ddev->dev); 1625 pm_runtime_put_autosuspend(ddev->dev); 1626 1627 return sysfs_emit(buf, "%llu %llu %i\n", 1628 count0, count1, pcie_get_mps(adev->pdev)); 1629 } 1630 1631 /** 1632 * DOC: unique_id 1633 * 1634 * The amdgpu driver provides a sysfs API for providing a unique ID for the GPU 1635 * The file unique_id is used for this. 1636 * This will provide a Unique ID that will persist from machine to machine 1637 * 1638 * NOTE: This will only work for GFX9 and newer. This file will be absent 1639 * on unsupported ASICs (GFX8 and older) 1640 */ 1641 static ssize_t amdgpu_get_unique_id(struct device *dev, 1642 struct device_attribute *attr, 1643 char *buf) 1644 { 1645 struct drm_device *ddev = dev_get_drvdata(dev); 1646 struct amdgpu_device *adev = drm_to_adev(ddev); 1647 1648 if (amdgpu_in_reset(adev)) 1649 return -EPERM; 1650 if (adev->in_suspend && !adev->in_runpm) 1651 return -EPERM; 1652 1653 if (adev->unique_id) 1654 return sysfs_emit(buf, "%016llx\n", adev->unique_id); 1655 1656 return 0; 1657 } 1658 1659 /** 1660 * DOC: thermal_throttling_logging 1661 * 1662 * Thermal throttling pulls down the clock frequency and thus the performance. 1663 * It's an useful mechanism to protect the chip from overheating. Since it 1664 * impacts performance, the user controls whether it is enabled and if so, 1665 * the log frequency. 1666 * 1667 * Reading back the file shows you the status(enabled or disabled) and 1668 * the interval(in seconds) between each thermal logging. 1669 * 1670 * Writing an integer to the file, sets a new logging interval, in seconds. 1671 * The value should be between 1 and 3600. If the value is less than 1, 1672 * thermal logging is disabled. Values greater than 3600 are ignored. 1673 */ 1674 static ssize_t amdgpu_get_thermal_throttling_logging(struct device *dev, 1675 struct device_attribute *attr, 1676 char *buf) 1677 { 1678 struct drm_device *ddev = dev_get_drvdata(dev); 1679 struct amdgpu_device *adev = drm_to_adev(ddev); 1680 1681 return sysfs_emit(buf, "%s: thermal throttling logging %s, with interval %d seconds\n", 1682 adev_to_drm(adev)->unique, 1683 atomic_read(&adev->throttling_logging_enabled) ? "enabled" : "disabled", 1684 adev->throttling_logging_rs.interval / HZ + 1); 1685 } 1686 1687 static ssize_t amdgpu_set_thermal_throttling_logging(struct device *dev, 1688 struct device_attribute *attr, 1689 const char *buf, 1690 size_t count) 1691 { 1692 struct drm_device *ddev = dev_get_drvdata(dev); 1693 struct amdgpu_device *adev = drm_to_adev(ddev); 1694 long throttling_logging_interval; 1695 unsigned long flags; 1696 int ret = 0; 1697 1698 ret = kstrtol(buf, 0, &throttling_logging_interval); 1699 if (ret) 1700 return ret; 1701 1702 if (throttling_logging_interval > 3600) 1703 return -EINVAL; 1704 1705 if (throttling_logging_interval > 0) { 1706 raw_spin_lock_irqsave(&adev->throttling_logging_rs.lock, flags); 1707 /* 1708 * Reset the ratelimit timer internals. 1709 * This can effectively restart the timer. 1710 */ 1711 adev->throttling_logging_rs.interval = 1712 (throttling_logging_interval - 1) * HZ; 1713 adev->throttling_logging_rs.begin = 0; 1714 adev->throttling_logging_rs.printed = 0; 1715 adev->throttling_logging_rs.missed = 0; 1716 raw_spin_unlock_irqrestore(&adev->throttling_logging_rs.lock, flags); 1717 1718 atomic_set(&adev->throttling_logging_enabled, 1); 1719 } else { 1720 atomic_set(&adev->throttling_logging_enabled, 0); 1721 } 1722 1723 return count; 1724 } 1725 1726 /** 1727 * DOC: apu_thermal_cap 1728 * 1729 * The amdgpu driver provides a sysfs API for retrieving/updating thermal 1730 * limit temperature in millidegrees Celsius 1731 * 1732 * Reading back the file shows you core limit value 1733 * 1734 * Writing an integer to the file, sets a new thermal limit. The value 1735 * should be between 0 and 100. If the value is less than 0 or greater 1736 * than 100, then the write request will be ignored. 1737 */ 1738 static ssize_t amdgpu_get_apu_thermal_cap(struct device *dev, 1739 struct device_attribute *attr, 1740 char *buf) 1741 { 1742 int ret, size; 1743 u32 limit; 1744 struct drm_device *ddev = dev_get_drvdata(dev); 1745 struct amdgpu_device *adev = drm_to_adev(ddev); 1746 1747 ret = pm_runtime_get_sync(ddev->dev); 1748 if (ret < 0) { 1749 pm_runtime_put_autosuspend(ddev->dev); 1750 return ret; 1751 } 1752 1753 ret = amdgpu_dpm_get_apu_thermal_limit(adev, &limit); 1754 if (!ret) 1755 size = sysfs_emit(buf, "%u\n", limit); 1756 else 1757 size = sysfs_emit(buf, "failed to get thermal limit\n"); 1758 1759 pm_runtime_mark_last_busy(ddev->dev); 1760 pm_runtime_put_autosuspend(ddev->dev); 1761 1762 return size; 1763 } 1764 1765 static ssize_t amdgpu_set_apu_thermal_cap(struct device *dev, 1766 struct device_attribute *attr, 1767 const char *buf, 1768 size_t count) 1769 { 1770 int ret; 1771 u32 value; 1772 struct drm_device *ddev = dev_get_drvdata(dev); 1773 struct amdgpu_device *adev = drm_to_adev(ddev); 1774 1775 ret = kstrtou32(buf, 10, &value); 1776 if (ret) 1777 return ret; 1778 1779 if (value > 100) { 1780 dev_err(dev, "Invalid argument !\n"); 1781 return -EINVAL; 1782 } 1783 1784 ret = pm_runtime_get_sync(ddev->dev); 1785 if (ret < 0) { 1786 pm_runtime_put_autosuspend(ddev->dev); 1787 return ret; 1788 } 1789 1790 ret = amdgpu_dpm_set_apu_thermal_limit(adev, value); 1791 if (ret) { 1792 dev_err(dev, "failed to update thermal limit\n"); 1793 return ret; 1794 } 1795 1796 pm_runtime_mark_last_busy(ddev->dev); 1797 pm_runtime_put_autosuspend(ddev->dev); 1798 1799 return count; 1800 } 1801 1802 static int amdgpu_pm_metrics_attr_update(struct amdgpu_device *adev, 1803 struct amdgpu_device_attr *attr, 1804 uint32_t mask, 1805 enum amdgpu_device_attr_states *states) 1806 { 1807 if (amdgpu_dpm_get_pm_metrics(adev, NULL, 0) == -EOPNOTSUPP) 1808 *states = ATTR_STATE_UNSUPPORTED; 1809 1810 return 0; 1811 } 1812 1813 static ssize_t amdgpu_get_pm_metrics(struct device *dev, 1814 struct device_attribute *attr, char *buf) 1815 { 1816 struct drm_device *ddev = dev_get_drvdata(dev); 1817 struct amdgpu_device *adev = drm_to_adev(ddev); 1818 ssize_t size = 0; 1819 int ret; 1820 1821 if (amdgpu_in_reset(adev)) 1822 return -EPERM; 1823 if (adev->in_suspend && !adev->in_runpm) 1824 return -EPERM; 1825 1826 ret = pm_runtime_get_sync(ddev->dev); 1827 if (ret < 0) { 1828 pm_runtime_put_autosuspend(ddev->dev); 1829 return ret; 1830 } 1831 1832 size = amdgpu_dpm_get_pm_metrics(adev, buf, PAGE_SIZE); 1833 1834 pm_runtime_mark_last_busy(ddev->dev); 1835 pm_runtime_put_autosuspend(ddev->dev); 1836 1837 return size; 1838 } 1839 1840 /** 1841 * DOC: gpu_metrics 1842 * 1843 * The amdgpu driver provides a sysfs API for retrieving current gpu 1844 * metrics data. The file gpu_metrics is used for this. Reading the 1845 * file will dump all the current gpu metrics data. 1846 * 1847 * These data include temperature, frequency, engines utilization, 1848 * power consume, throttler status, fan speed and cpu core statistics( 1849 * available for APU only). That's it will give a snapshot of all sensors 1850 * at the same time. 1851 */ 1852 static ssize_t amdgpu_get_gpu_metrics(struct device *dev, 1853 struct device_attribute *attr, 1854 char *buf) 1855 { 1856 struct drm_device *ddev = dev_get_drvdata(dev); 1857 struct amdgpu_device *adev = drm_to_adev(ddev); 1858 void *gpu_metrics; 1859 ssize_t size = 0; 1860 int ret; 1861 1862 if (amdgpu_in_reset(adev)) 1863 return -EPERM; 1864 if (adev->in_suspend && !adev->in_runpm) 1865 return -EPERM; 1866 1867 ret = pm_runtime_get_sync(ddev->dev); 1868 if (ret < 0) { 1869 pm_runtime_put_autosuspend(ddev->dev); 1870 return ret; 1871 } 1872 1873 size = amdgpu_dpm_get_gpu_metrics(adev, &gpu_metrics); 1874 if (size <= 0) 1875 goto out; 1876 1877 if (size >= PAGE_SIZE) 1878 size = PAGE_SIZE - 1; 1879 1880 memcpy(buf, gpu_metrics, size); 1881 1882 out: 1883 pm_runtime_mark_last_busy(ddev->dev); 1884 pm_runtime_put_autosuspend(ddev->dev); 1885 1886 return size; 1887 } 1888 1889 static int amdgpu_show_powershift_percent(struct device *dev, 1890 char *buf, enum amd_pp_sensors sensor) 1891 { 1892 struct drm_device *ddev = dev_get_drvdata(dev); 1893 struct amdgpu_device *adev = drm_to_adev(ddev); 1894 uint32_t ss_power; 1895 int r = 0, i; 1896 1897 r = amdgpu_hwmon_get_sensor_generic(adev, sensor, (void *)&ss_power); 1898 if (r == -EOPNOTSUPP) { 1899 /* sensor not available on dGPU, try to read from APU */ 1900 adev = NULL; 1901 mutex_lock(&mgpu_info.mutex); 1902 for (i = 0; i < mgpu_info.num_gpu; i++) { 1903 if (mgpu_info.gpu_ins[i].adev->flags & AMD_IS_APU) { 1904 adev = mgpu_info.gpu_ins[i].adev; 1905 break; 1906 } 1907 } 1908 mutex_unlock(&mgpu_info.mutex); 1909 if (adev) 1910 r = amdgpu_hwmon_get_sensor_generic(adev, sensor, (void *)&ss_power); 1911 } 1912 1913 if (r) 1914 return r; 1915 1916 return sysfs_emit(buf, "%u%%\n", ss_power); 1917 } 1918 1919 /** 1920 * DOC: smartshift_apu_power 1921 * 1922 * The amdgpu driver provides a sysfs API for reporting APU power 1923 * shift in percentage if platform supports smartshift. Value 0 means that 1924 * there is no powershift and values between [1-100] means that the power 1925 * is shifted to APU, the percentage of boost is with respect to APU power 1926 * limit on the platform. 1927 */ 1928 1929 static ssize_t amdgpu_get_smartshift_apu_power(struct device *dev, struct device_attribute *attr, 1930 char *buf) 1931 { 1932 return amdgpu_show_powershift_percent(dev, buf, AMDGPU_PP_SENSOR_SS_APU_SHARE); 1933 } 1934 1935 /** 1936 * DOC: smartshift_dgpu_power 1937 * 1938 * The amdgpu driver provides a sysfs API for reporting dGPU power 1939 * shift in percentage if platform supports smartshift. Value 0 means that 1940 * there is no powershift and values between [1-100] means that the power is 1941 * shifted to dGPU, the percentage of boost is with respect to dGPU power 1942 * limit on the platform. 1943 */ 1944 1945 static ssize_t amdgpu_get_smartshift_dgpu_power(struct device *dev, struct device_attribute *attr, 1946 char *buf) 1947 { 1948 return amdgpu_show_powershift_percent(dev, buf, AMDGPU_PP_SENSOR_SS_DGPU_SHARE); 1949 } 1950 1951 /** 1952 * DOC: smartshift_bias 1953 * 1954 * The amdgpu driver provides a sysfs API for reporting the 1955 * smartshift(SS2.0) bias level. The value ranges from -100 to 100 1956 * and the default is 0. -100 sets maximum preference to APU 1957 * and 100 sets max perference to dGPU. 1958 */ 1959 1960 static ssize_t amdgpu_get_smartshift_bias(struct device *dev, 1961 struct device_attribute *attr, 1962 char *buf) 1963 { 1964 int r = 0; 1965 1966 r = sysfs_emit(buf, "%d\n", amdgpu_smartshift_bias); 1967 1968 return r; 1969 } 1970 1971 static ssize_t amdgpu_set_smartshift_bias(struct device *dev, 1972 struct device_attribute *attr, 1973 const char *buf, size_t count) 1974 { 1975 struct drm_device *ddev = dev_get_drvdata(dev); 1976 struct amdgpu_device *adev = drm_to_adev(ddev); 1977 int r = 0; 1978 int bias = 0; 1979 1980 if (amdgpu_in_reset(adev)) 1981 return -EPERM; 1982 if (adev->in_suspend && !adev->in_runpm) 1983 return -EPERM; 1984 1985 r = pm_runtime_get_sync(ddev->dev); 1986 if (r < 0) { 1987 pm_runtime_put_autosuspend(ddev->dev); 1988 return r; 1989 } 1990 1991 r = kstrtoint(buf, 10, &bias); 1992 if (r) 1993 goto out; 1994 1995 if (bias > AMDGPU_SMARTSHIFT_MAX_BIAS) 1996 bias = AMDGPU_SMARTSHIFT_MAX_BIAS; 1997 else if (bias < AMDGPU_SMARTSHIFT_MIN_BIAS) 1998 bias = AMDGPU_SMARTSHIFT_MIN_BIAS; 1999 2000 amdgpu_smartshift_bias = bias; 2001 r = count; 2002 2003 /* TODO: update bias level with SMU message */ 2004 2005 out: 2006 pm_runtime_mark_last_busy(ddev->dev); 2007 pm_runtime_put_autosuspend(ddev->dev); 2008 return r; 2009 } 2010 2011 static int ss_power_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr, 2012 uint32_t mask, enum amdgpu_device_attr_states *states) 2013 { 2014 if (!amdgpu_device_supports_smart_shift(adev_to_drm(adev))) 2015 *states = ATTR_STATE_UNSUPPORTED; 2016 2017 return 0; 2018 } 2019 2020 static int ss_bias_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr, 2021 uint32_t mask, enum amdgpu_device_attr_states *states) 2022 { 2023 uint32_t ss_power; 2024 2025 if (!amdgpu_device_supports_smart_shift(adev_to_drm(adev))) 2026 *states = ATTR_STATE_UNSUPPORTED; 2027 else if (amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_SS_APU_SHARE, 2028 (void *)&ss_power)) 2029 *states = ATTR_STATE_UNSUPPORTED; 2030 else if (amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_SS_DGPU_SHARE, 2031 (void *)&ss_power)) 2032 *states = ATTR_STATE_UNSUPPORTED; 2033 2034 return 0; 2035 } 2036 2037 /* Following items will be read out to indicate current plpd policy: 2038 * - -1: none 2039 * - 0: disallow 2040 * - 1: default 2041 * - 2: optimized 2042 */ 2043 static ssize_t amdgpu_get_xgmi_plpd_policy(struct device *dev, 2044 struct device_attribute *attr, 2045 char *buf) 2046 { 2047 struct drm_device *ddev = dev_get_drvdata(dev); 2048 struct amdgpu_device *adev = drm_to_adev(ddev); 2049 char *mode_desc = "none"; 2050 int mode; 2051 2052 if (amdgpu_in_reset(adev)) 2053 return -EPERM; 2054 if (adev->in_suspend && !adev->in_runpm) 2055 return -EPERM; 2056 2057 mode = amdgpu_dpm_get_xgmi_plpd_mode(adev, &mode_desc); 2058 2059 return sysfs_emit(buf, "%d: %s\n", mode, mode_desc); 2060 } 2061 2062 /* Following argument value is expected from user to change plpd policy 2063 * - arg 0: disallow plpd 2064 * - arg 1: default policy 2065 * - arg 2: optimized policy 2066 */ 2067 static ssize_t amdgpu_set_xgmi_plpd_policy(struct device *dev, 2068 struct device_attribute *attr, 2069 const char *buf, size_t count) 2070 { 2071 struct drm_device *ddev = dev_get_drvdata(dev); 2072 struct amdgpu_device *adev = drm_to_adev(ddev); 2073 int mode, ret; 2074 2075 if (amdgpu_in_reset(adev)) 2076 return -EPERM; 2077 if (adev->in_suspend && !adev->in_runpm) 2078 return -EPERM; 2079 2080 ret = kstrtos32(buf, 0, &mode); 2081 if (ret) 2082 return -EINVAL; 2083 2084 ret = pm_runtime_get_sync(ddev->dev); 2085 if (ret < 0) { 2086 pm_runtime_put_autosuspend(ddev->dev); 2087 return ret; 2088 } 2089 2090 ret = amdgpu_dpm_set_xgmi_plpd_mode(adev, mode); 2091 2092 pm_runtime_mark_last_busy(ddev->dev); 2093 pm_runtime_put_autosuspend(ddev->dev); 2094 2095 if (ret) 2096 return ret; 2097 2098 return count; 2099 } 2100 2101 static struct amdgpu_device_attr amdgpu_device_attrs[] = { 2102 AMDGPU_DEVICE_ATTR_RW(power_dpm_state, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2103 AMDGPU_DEVICE_ATTR_RW(power_dpm_force_performance_level, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2104 AMDGPU_DEVICE_ATTR_RO(pp_num_states, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2105 AMDGPU_DEVICE_ATTR_RO(pp_cur_state, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2106 AMDGPU_DEVICE_ATTR_RW(pp_force_state, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2107 AMDGPU_DEVICE_ATTR_RW(pp_table, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2108 AMDGPU_DEVICE_ATTR_RW(pp_dpm_sclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2109 AMDGPU_DEVICE_ATTR_RW(pp_dpm_mclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2110 AMDGPU_DEVICE_ATTR_RW(pp_dpm_socclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2111 AMDGPU_DEVICE_ATTR_RW(pp_dpm_fclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2112 AMDGPU_DEVICE_ATTR_RW(pp_dpm_vclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2113 AMDGPU_DEVICE_ATTR_RW(pp_dpm_vclk1, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2114 AMDGPU_DEVICE_ATTR_RW(pp_dpm_dclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2115 AMDGPU_DEVICE_ATTR_RW(pp_dpm_dclk1, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2116 AMDGPU_DEVICE_ATTR_RW(pp_dpm_dcefclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2117 AMDGPU_DEVICE_ATTR_RW(pp_dpm_pcie, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2118 AMDGPU_DEVICE_ATTR_RW(pp_sclk_od, ATTR_FLAG_BASIC), 2119 AMDGPU_DEVICE_ATTR_RW(pp_mclk_od, ATTR_FLAG_BASIC), 2120 AMDGPU_DEVICE_ATTR_RW(pp_power_profile_mode, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2121 AMDGPU_DEVICE_ATTR_RW(pp_od_clk_voltage, ATTR_FLAG_BASIC), 2122 AMDGPU_DEVICE_ATTR_RO(gpu_busy_percent, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2123 AMDGPU_DEVICE_ATTR_RO(mem_busy_percent, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2124 AMDGPU_DEVICE_ATTR_RO(pcie_bw, ATTR_FLAG_BASIC), 2125 AMDGPU_DEVICE_ATTR_RW(pp_features, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2126 AMDGPU_DEVICE_ATTR_RO(unique_id, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2127 AMDGPU_DEVICE_ATTR_RW(thermal_throttling_logging, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2128 AMDGPU_DEVICE_ATTR_RW(apu_thermal_cap, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2129 AMDGPU_DEVICE_ATTR_RO(gpu_metrics, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2130 AMDGPU_DEVICE_ATTR_RO(smartshift_apu_power, ATTR_FLAG_BASIC, 2131 .attr_update = ss_power_attr_update), 2132 AMDGPU_DEVICE_ATTR_RO(smartshift_dgpu_power, ATTR_FLAG_BASIC, 2133 .attr_update = ss_power_attr_update), 2134 AMDGPU_DEVICE_ATTR_RW(smartshift_bias, ATTR_FLAG_BASIC, 2135 .attr_update = ss_bias_attr_update), 2136 AMDGPU_DEVICE_ATTR_RW(xgmi_plpd_policy, ATTR_FLAG_BASIC), 2137 AMDGPU_DEVICE_ATTR_RO(pm_metrics, ATTR_FLAG_BASIC, 2138 .attr_update = amdgpu_pm_metrics_attr_update), 2139 }; 2140 2141 static int default_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr, 2142 uint32_t mask, enum amdgpu_device_attr_states *states) 2143 { 2144 struct device_attribute *dev_attr = &attr->dev_attr; 2145 uint32_t mp1_ver = amdgpu_ip_version(adev, MP1_HWIP, 0); 2146 uint32_t gc_ver = amdgpu_ip_version(adev, GC_HWIP, 0); 2147 const char *attr_name = dev_attr->attr.name; 2148 2149 if (!(attr->flags & mask)) { 2150 *states = ATTR_STATE_UNSUPPORTED; 2151 return 0; 2152 } 2153 2154 #define DEVICE_ATTR_IS(_name) (!strcmp(attr_name, #_name)) 2155 2156 if (DEVICE_ATTR_IS(pp_dpm_socclk)) { 2157 if (gc_ver < IP_VERSION(9, 0, 0)) 2158 *states = ATTR_STATE_UNSUPPORTED; 2159 } else if (DEVICE_ATTR_IS(pp_dpm_dcefclk)) { 2160 if (gc_ver < IP_VERSION(9, 0, 0) || 2161 !amdgpu_device_has_display_hardware(adev)) 2162 *states = ATTR_STATE_UNSUPPORTED; 2163 } else if (DEVICE_ATTR_IS(pp_dpm_fclk)) { 2164 if (mp1_ver < IP_VERSION(10, 0, 0)) 2165 *states = ATTR_STATE_UNSUPPORTED; 2166 } else if (DEVICE_ATTR_IS(pp_od_clk_voltage)) { 2167 *states = ATTR_STATE_UNSUPPORTED; 2168 if (amdgpu_dpm_is_overdrive_supported(adev)) 2169 *states = ATTR_STATE_SUPPORTED; 2170 } else if (DEVICE_ATTR_IS(mem_busy_percent)) { 2171 if ((adev->flags & AMD_IS_APU && 2172 gc_ver != IP_VERSION(9, 4, 3)) || 2173 gc_ver == IP_VERSION(9, 0, 1)) 2174 *states = ATTR_STATE_UNSUPPORTED; 2175 } else if (DEVICE_ATTR_IS(pcie_bw)) { 2176 /* PCIe Perf counters won't work on APU nodes */ 2177 if (adev->flags & AMD_IS_APU || 2178 !adev->asic_funcs->get_pcie_usage) 2179 *states = ATTR_STATE_UNSUPPORTED; 2180 } else if (DEVICE_ATTR_IS(unique_id)) { 2181 switch (gc_ver) { 2182 case IP_VERSION(9, 0, 1): 2183 case IP_VERSION(9, 4, 0): 2184 case IP_VERSION(9, 4, 1): 2185 case IP_VERSION(9, 4, 2): 2186 case IP_VERSION(9, 4, 3): 2187 case IP_VERSION(10, 3, 0): 2188 case IP_VERSION(11, 0, 0): 2189 case IP_VERSION(11, 0, 1): 2190 case IP_VERSION(11, 0, 2): 2191 case IP_VERSION(11, 0, 3): 2192 *states = ATTR_STATE_SUPPORTED; 2193 break; 2194 default: 2195 *states = ATTR_STATE_UNSUPPORTED; 2196 } 2197 } else if (DEVICE_ATTR_IS(pp_features)) { 2198 if ((adev->flags & AMD_IS_APU && 2199 gc_ver != IP_VERSION(9, 4, 3)) || 2200 gc_ver < IP_VERSION(9, 0, 0)) 2201 *states = ATTR_STATE_UNSUPPORTED; 2202 } else if (DEVICE_ATTR_IS(gpu_metrics)) { 2203 if (gc_ver < IP_VERSION(9, 1, 0)) 2204 *states = ATTR_STATE_UNSUPPORTED; 2205 } else if (DEVICE_ATTR_IS(pp_dpm_vclk)) { 2206 if (!(gc_ver == IP_VERSION(10, 3, 1) || 2207 gc_ver == IP_VERSION(10, 3, 0) || 2208 gc_ver == IP_VERSION(10, 1, 2) || 2209 gc_ver == IP_VERSION(11, 0, 0) || 2210 gc_ver == IP_VERSION(11, 0, 2) || 2211 gc_ver == IP_VERSION(11, 0, 3) || 2212 gc_ver == IP_VERSION(9, 4, 3))) 2213 *states = ATTR_STATE_UNSUPPORTED; 2214 } else if (DEVICE_ATTR_IS(pp_dpm_vclk1)) { 2215 if (!((gc_ver == IP_VERSION(10, 3, 1) || 2216 gc_ver == IP_VERSION(10, 3, 0) || 2217 gc_ver == IP_VERSION(11, 0, 2) || 2218 gc_ver == IP_VERSION(11, 0, 3)) && adev->vcn.num_vcn_inst >= 2)) 2219 *states = ATTR_STATE_UNSUPPORTED; 2220 } else if (DEVICE_ATTR_IS(pp_dpm_dclk)) { 2221 if (!(gc_ver == IP_VERSION(10, 3, 1) || 2222 gc_ver == IP_VERSION(10, 3, 0) || 2223 gc_ver == IP_VERSION(10, 1, 2) || 2224 gc_ver == IP_VERSION(11, 0, 0) || 2225 gc_ver == IP_VERSION(11, 0, 2) || 2226 gc_ver == IP_VERSION(11, 0, 3) || 2227 gc_ver == IP_VERSION(9, 4, 3))) 2228 *states = ATTR_STATE_UNSUPPORTED; 2229 } else if (DEVICE_ATTR_IS(pp_dpm_dclk1)) { 2230 if (!((gc_ver == IP_VERSION(10, 3, 1) || 2231 gc_ver == IP_VERSION(10, 3, 0) || 2232 gc_ver == IP_VERSION(11, 0, 2) || 2233 gc_ver == IP_VERSION(11, 0, 3)) && adev->vcn.num_vcn_inst >= 2)) 2234 *states = ATTR_STATE_UNSUPPORTED; 2235 } else if (DEVICE_ATTR_IS(pp_power_profile_mode)) { 2236 if (amdgpu_dpm_get_power_profile_mode(adev, NULL) == -EOPNOTSUPP) 2237 *states = ATTR_STATE_UNSUPPORTED; 2238 else if ((gc_ver == IP_VERSION(10, 3, 0) || 2239 gc_ver == IP_VERSION(11, 0, 3)) && amdgpu_sriov_vf(adev)) 2240 *states = ATTR_STATE_UNSUPPORTED; 2241 } else if (DEVICE_ATTR_IS(xgmi_plpd_policy)) { 2242 if (amdgpu_dpm_get_xgmi_plpd_mode(adev, NULL) == XGMI_PLPD_NONE) 2243 *states = ATTR_STATE_UNSUPPORTED; 2244 } else if (DEVICE_ATTR_IS(pp_mclk_od)) { 2245 if (amdgpu_dpm_get_mclk_od(adev) == -EOPNOTSUPP) 2246 *states = ATTR_STATE_UNSUPPORTED; 2247 } else if (DEVICE_ATTR_IS(pp_sclk_od)) { 2248 if (amdgpu_dpm_get_sclk_od(adev) == -EOPNOTSUPP) 2249 *states = ATTR_STATE_UNSUPPORTED; 2250 } else if (DEVICE_ATTR_IS(apu_thermal_cap)) { 2251 u32 limit; 2252 2253 if (amdgpu_dpm_get_apu_thermal_limit(adev, &limit) == 2254 -EOPNOTSUPP) 2255 *states = ATTR_STATE_UNSUPPORTED; 2256 } else if (DEVICE_ATTR_IS(pp_dpm_pcie)) { 2257 if (gc_ver == IP_VERSION(9, 4, 2) || 2258 gc_ver == IP_VERSION(9, 4, 3)) 2259 *states = ATTR_STATE_UNSUPPORTED; 2260 } 2261 2262 switch (gc_ver) { 2263 case IP_VERSION(9, 4, 1): 2264 case IP_VERSION(9, 4, 2): 2265 /* the Mi series card does not support standalone mclk/socclk/fclk level setting */ 2266 if (DEVICE_ATTR_IS(pp_dpm_mclk) || 2267 DEVICE_ATTR_IS(pp_dpm_socclk) || 2268 DEVICE_ATTR_IS(pp_dpm_fclk)) { 2269 dev_attr->attr.mode &= ~S_IWUGO; 2270 dev_attr->store = NULL; 2271 } 2272 break; 2273 case IP_VERSION(10, 3, 0): 2274 if (DEVICE_ATTR_IS(power_dpm_force_performance_level) && 2275 amdgpu_sriov_vf(adev)) { 2276 dev_attr->attr.mode &= ~0222; 2277 dev_attr->store = NULL; 2278 } 2279 break; 2280 default: 2281 break; 2282 } 2283 2284 if (DEVICE_ATTR_IS(pp_dpm_dcefclk)) { 2285 /* SMU MP1 does not support dcefclk level setting */ 2286 if (gc_ver >= IP_VERSION(10, 0, 0)) { 2287 dev_attr->attr.mode &= ~S_IWUGO; 2288 dev_attr->store = NULL; 2289 } 2290 } 2291 2292 /* setting should not be allowed from VF if not in one VF mode */ 2293 if (amdgpu_sriov_vf(adev) && !amdgpu_sriov_is_pp_one_vf(adev)) { 2294 dev_attr->attr.mode &= ~S_IWUGO; 2295 dev_attr->store = NULL; 2296 } 2297 2298 #undef DEVICE_ATTR_IS 2299 2300 return 0; 2301 } 2302 2303 2304 static int amdgpu_device_attr_create(struct amdgpu_device *adev, 2305 struct amdgpu_device_attr *attr, 2306 uint32_t mask, struct list_head *attr_list) 2307 { 2308 int ret = 0; 2309 enum amdgpu_device_attr_states attr_states = ATTR_STATE_SUPPORTED; 2310 struct amdgpu_device_attr_entry *attr_entry; 2311 struct device_attribute *dev_attr; 2312 const char *name; 2313 2314 int (*attr_update)(struct amdgpu_device *adev, struct amdgpu_device_attr *attr, 2315 uint32_t mask, enum amdgpu_device_attr_states *states) = default_attr_update; 2316 2317 if (!attr) 2318 return -EINVAL; 2319 2320 dev_attr = &attr->dev_attr; 2321 name = dev_attr->attr.name; 2322 2323 attr_update = attr->attr_update ? attr->attr_update : default_attr_update; 2324 2325 ret = attr_update(adev, attr, mask, &attr_states); 2326 if (ret) { 2327 dev_err(adev->dev, "failed to update device file %s, ret = %d\n", 2328 name, ret); 2329 return ret; 2330 } 2331 2332 if (attr_states == ATTR_STATE_UNSUPPORTED) 2333 return 0; 2334 2335 ret = device_create_file(adev->dev, dev_attr); 2336 if (ret) { 2337 dev_err(adev->dev, "failed to create device file %s, ret = %d\n", 2338 name, ret); 2339 } 2340 2341 attr_entry = kmalloc(sizeof(*attr_entry), GFP_KERNEL); 2342 if (!attr_entry) 2343 return -ENOMEM; 2344 2345 attr_entry->attr = attr; 2346 INIT_LIST_HEAD(&attr_entry->entry); 2347 2348 list_add_tail(&attr_entry->entry, attr_list); 2349 2350 return ret; 2351 } 2352 2353 static void amdgpu_device_attr_remove(struct amdgpu_device *adev, struct amdgpu_device_attr *attr) 2354 { 2355 struct device_attribute *dev_attr = &attr->dev_attr; 2356 2357 device_remove_file(adev->dev, dev_attr); 2358 } 2359 2360 static void amdgpu_device_attr_remove_groups(struct amdgpu_device *adev, 2361 struct list_head *attr_list); 2362 2363 static int amdgpu_device_attr_create_groups(struct amdgpu_device *adev, 2364 struct amdgpu_device_attr *attrs, 2365 uint32_t counts, 2366 uint32_t mask, 2367 struct list_head *attr_list) 2368 { 2369 int ret = 0; 2370 uint32_t i = 0; 2371 2372 for (i = 0; i < counts; i++) { 2373 ret = amdgpu_device_attr_create(adev, &attrs[i], mask, attr_list); 2374 if (ret) 2375 goto failed; 2376 } 2377 2378 return 0; 2379 2380 failed: 2381 amdgpu_device_attr_remove_groups(adev, attr_list); 2382 2383 return ret; 2384 } 2385 2386 static void amdgpu_device_attr_remove_groups(struct amdgpu_device *adev, 2387 struct list_head *attr_list) 2388 { 2389 struct amdgpu_device_attr_entry *entry, *entry_tmp; 2390 2391 if (list_empty(attr_list)) 2392 return ; 2393 2394 list_for_each_entry_safe(entry, entry_tmp, attr_list, entry) { 2395 amdgpu_device_attr_remove(adev, entry->attr); 2396 list_del(&entry->entry); 2397 kfree(entry); 2398 } 2399 } 2400 2401 static ssize_t amdgpu_hwmon_show_temp(struct device *dev, 2402 struct device_attribute *attr, 2403 char *buf) 2404 { 2405 struct amdgpu_device *adev = dev_get_drvdata(dev); 2406 int channel = to_sensor_dev_attr(attr)->index; 2407 int r, temp = 0; 2408 2409 if (channel >= PP_TEMP_MAX) 2410 return -EINVAL; 2411 2412 switch (channel) { 2413 case PP_TEMP_JUNCTION: 2414 /* get current junction temperature */ 2415 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_HOTSPOT_TEMP, 2416 (void *)&temp); 2417 break; 2418 case PP_TEMP_EDGE: 2419 /* get current edge temperature */ 2420 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_EDGE_TEMP, 2421 (void *)&temp); 2422 break; 2423 case PP_TEMP_MEM: 2424 /* get current memory temperature */ 2425 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_MEM_TEMP, 2426 (void *)&temp); 2427 break; 2428 default: 2429 r = -EINVAL; 2430 break; 2431 } 2432 2433 if (r) 2434 return r; 2435 2436 return sysfs_emit(buf, "%d\n", temp); 2437 } 2438 2439 static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev, 2440 struct device_attribute *attr, 2441 char *buf) 2442 { 2443 struct amdgpu_device *adev = dev_get_drvdata(dev); 2444 int hyst = to_sensor_dev_attr(attr)->index; 2445 int temp; 2446 2447 if (hyst) 2448 temp = adev->pm.dpm.thermal.min_temp; 2449 else 2450 temp = adev->pm.dpm.thermal.max_temp; 2451 2452 return sysfs_emit(buf, "%d\n", temp); 2453 } 2454 2455 static ssize_t amdgpu_hwmon_show_hotspot_temp_thresh(struct device *dev, 2456 struct device_attribute *attr, 2457 char *buf) 2458 { 2459 struct amdgpu_device *adev = dev_get_drvdata(dev); 2460 int hyst = to_sensor_dev_attr(attr)->index; 2461 int temp; 2462 2463 if (hyst) 2464 temp = adev->pm.dpm.thermal.min_hotspot_temp; 2465 else 2466 temp = adev->pm.dpm.thermal.max_hotspot_crit_temp; 2467 2468 return sysfs_emit(buf, "%d\n", temp); 2469 } 2470 2471 static ssize_t amdgpu_hwmon_show_mem_temp_thresh(struct device *dev, 2472 struct device_attribute *attr, 2473 char *buf) 2474 { 2475 struct amdgpu_device *adev = dev_get_drvdata(dev); 2476 int hyst = to_sensor_dev_attr(attr)->index; 2477 int temp; 2478 2479 if (hyst) 2480 temp = adev->pm.dpm.thermal.min_mem_temp; 2481 else 2482 temp = adev->pm.dpm.thermal.max_mem_crit_temp; 2483 2484 return sysfs_emit(buf, "%d\n", temp); 2485 } 2486 2487 static ssize_t amdgpu_hwmon_show_temp_label(struct device *dev, 2488 struct device_attribute *attr, 2489 char *buf) 2490 { 2491 int channel = to_sensor_dev_attr(attr)->index; 2492 2493 if (channel >= PP_TEMP_MAX) 2494 return -EINVAL; 2495 2496 return sysfs_emit(buf, "%s\n", temp_label[channel].label); 2497 } 2498 2499 static ssize_t amdgpu_hwmon_show_temp_emergency(struct device *dev, 2500 struct device_attribute *attr, 2501 char *buf) 2502 { 2503 struct amdgpu_device *adev = dev_get_drvdata(dev); 2504 int channel = to_sensor_dev_attr(attr)->index; 2505 int temp = 0; 2506 2507 if (channel >= PP_TEMP_MAX) 2508 return -EINVAL; 2509 2510 switch (channel) { 2511 case PP_TEMP_JUNCTION: 2512 temp = adev->pm.dpm.thermal.max_hotspot_emergency_temp; 2513 break; 2514 case PP_TEMP_EDGE: 2515 temp = adev->pm.dpm.thermal.max_edge_emergency_temp; 2516 break; 2517 case PP_TEMP_MEM: 2518 temp = adev->pm.dpm.thermal.max_mem_emergency_temp; 2519 break; 2520 } 2521 2522 return sysfs_emit(buf, "%d\n", temp); 2523 } 2524 2525 static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev, 2526 struct device_attribute *attr, 2527 char *buf) 2528 { 2529 struct amdgpu_device *adev = dev_get_drvdata(dev); 2530 u32 pwm_mode = 0; 2531 int ret; 2532 2533 if (amdgpu_in_reset(adev)) 2534 return -EPERM; 2535 if (adev->in_suspend && !adev->in_runpm) 2536 return -EPERM; 2537 2538 ret = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2539 if (ret < 0) { 2540 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2541 return ret; 2542 } 2543 2544 ret = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode); 2545 2546 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2547 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2548 2549 if (ret) 2550 return -EINVAL; 2551 2552 return sysfs_emit(buf, "%u\n", pwm_mode); 2553 } 2554 2555 static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev, 2556 struct device_attribute *attr, 2557 const char *buf, 2558 size_t count) 2559 { 2560 struct amdgpu_device *adev = dev_get_drvdata(dev); 2561 int err, ret; 2562 int value; 2563 2564 if (amdgpu_in_reset(adev)) 2565 return -EPERM; 2566 if (adev->in_suspend && !adev->in_runpm) 2567 return -EPERM; 2568 2569 err = kstrtoint(buf, 10, &value); 2570 if (err) 2571 return err; 2572 2573 ret = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2574 if (ret < 0) { 2575 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2576 return ret; 2577 } 2578 2579 ret = amdgpu_dpm_set_fan_control_mode(adev, value); 2580 2581 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2582 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2583 2584 if (ret) 2585 return -EINVAL; 2586 2587 return count; 2588 } 2589 2590 static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev, 2591 struct device_attribute *attr, 2592 char *buf) 2593 { 2594 return sysfs_emit(buf, "%i\n", 0); 2595 } 2596 2597 static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev, 2598 struct device_attribute *attr, 2599 char *buf) 2600 { 2601 return sysfs_emit(buf, "%i\n", 255); 2602 } 2603 2604 static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev, 2605 struct device_attribute *attr, 2606 const char *buf, size_t count) 2607 { 2608 struct amdgpu_device *adev = dev_get_drvdata(dev); 2609 int err; 2610 u32 value; 2611 u32 pwm_mode; 2612 2613 if (amdgpu_in_reset(adev)) 2614 return -EPERM; 2615 if (adev->in_suspend && !adev->in_runpm) 2616 return -EPERM; 2617 2618 err = kstrtou32(buf, 10, &value); 2619 if (err) 2620 return err; 2621 2622 err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2623 if (err < 0) { 2624 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2625 return err; 2626 } 2627 2628 err = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode); 2629 if (err) 2630 goto out; 2631 2632 if (pwm_mode != AMD_FAN_CTRL_MANUAL) { 2633 pr_info("manual fan speed control should be enabled first\n"); 2634 err = -EINVAL; 2635 goto out; 2636 } 2637 2638 err = amdgpu_dpm_set_fan_speed_pwm(adev, value); 2639 2640 out: 2641 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2642 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2643 2644 if (err) 2645 return err; 2646 2647 return count; 2648 } 2649 2650 static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev, 2651 struct device_attribute *attr, 2652 char *buf) 2653 { 2654 struct amdgpu_device *adev = dev_get_drvdata(dev); 2655 int err; 2656 u32 speed = 0; 2657 2658 if (amdgpu_in_reset(adev)) 2659 return -EPERM; 2660 if (adev->in_suspend && !adev->in_runpm) 2661 return -EPERM; 2662 2663 err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2664 if (err < 0) { 2665 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2666 return err; 2667 } 2668 2669 err = amdgpu_dpm_get_fan_speed_pwm(adev, &speed); 2670 2671 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2672 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2673 2674 if (err) 2675 return err; 2676 2677 return sysfs_emit(buf, "%i\n", speed); 2678 } 2679 2680 static ssize_t amdgpu_hwmon_get_fan1_input(struct device *dev, 2681 struct device_attribute *attr, 2682 char *buf) 2683 { 2684 struct amdgpu_device *adev = dev_get_drvdata(dev); 2685 int err; 2686 u32 speed = 0; 2687 2688 if (amdgpu_in_reset(adev)) 2689 return -EPERM; 2690 if (adev->in_suspend && !adev->in_runpm) 2691 return -EPERM; 2692 2693 err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2694 if (err < 0) { 2695 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2696 return err; 2697 } 2698 2699 err = amdgpu_dpm_get_fan_speed_rpm(adev, &speed); 2700 2701 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2702 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2703 2704 if (err) 2705 return err; 2706 2707 return sysfs_emit(buf, "%i\n", speed); 2708 } 2709 2710 static ssize_t amdgpu_hwmon_get_fan1_min(struct device *dev, 2711 struct device_attribute *attr, 2712 char *buf) 2713 { 2714 struct amdgpu_device *adev = dev_get_drvdata(dev); 2715 u32 min_rpm = 0; 2716 int r; 2717 2718 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_MIN_FAN_RPM, 2719 (void *)&min_rpm); 2720 2721 if (r) 2722 return r; 2723 2724 return sysfs_emit(buf, "%d\n", min_rpm); 2725 } 2726 2727 static ssize_t amdgpu_hwmon_get_fan1_max(struct device *dev, 2728 struct device_attribute *attr, 2729 char *buf) 2730 { 2731 struct amdgpu_device *adev = dev_get_drvdata(dev); 2732 u32 max_rpm = 0; 2733 int r; 2734 2735 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_MAX_FAN_RPM, 2736 (void *)&max_rpm); 2737 2738 if (r) 2739 return r; 2740 2741 return sysfs_emit(buf, "%d\n", max_rpm); 2742 } 2743 2744 static ssize_t amdgpu_hwmon_get_fan1_target(struct device *dev, 2745 struct device_attribute *attr, 2746 char *buf) 2747 { 2748 struct amdgpu_device *adev = dev_get_drvdata(dev); 2749 int err; 2750 u32 rpm = 0; 2751 2752 if (amdgpu_in_reset(adev)) 2753 return -EPERM; 2754 if (adev->in_suspend && !adev->in_runpm) 2755 return -EPERM; 2756 2757 err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2758 if (err < 0) { 2759 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2760 return err; 2761 } 2762 2763 err = amdgpu_dpm_get_fan_speed_rpm(adev, &rpm); 2764 2765 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2766 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2767 2768 if (err) 2769 return err; 2770 2771 return sysfs_emit(buf, "%i\n", rpm); 2772 } 2773 2774 static ssize_t amdgpu_hwmon_set_fan1_target(struct device *dev, 2775 struct device_attribute *attr, 2776 const char *buf, size_t count) 2777 { 2778 struct amdgpu_device *adev = dev_get_drvdata(dev); 2779 int err; 2780 u32 value; 2781 u32 pwm_mode; 2782 2783 if (amdgpu_in_reset(adev)) 2784 return -EPERM; 2785 if (adev->in_suspend && !adev->in_runpm) 2786 return -EPERM; 2787 2788 err = kstrtou32(buf, 10, &value); 2789 if (err) 2790 return err; 2791 2792 err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2793 if (err < 0) { 2794 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2795 return err; 2796 } 2797 2798 err = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode); 2799 if (err) 2800 goto out; 2801 2802 if (pwm_mode != AMD_FAN_CTRL_MANUAL) { 2803 err = -ENODATA; 2804 goto out; 2805 } 2806 2807 err = amdgpu_dpm_set_fan_speed_rpm(adev, value); 2808 2809 out: 2810 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2811 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2812 2813 if (err) 2814 return err; 2815 2816 return count; 2817 } 2818 2819 static ssize_t amdgpu_hwmon_get_fan1_enable(struct device *dev, 2820 struct device_attribute *attr, 2821 char *buf) 2822 { 2823 struct amdgpu_device *adev = dev_get_drvdata(dev); 2824 u32 pwm_mode = 0; 2825 int ret; 2826 2827 if (amdgpu_in_reset(adev)) 2828 return -EPERM; 2829 if (adev->in_suspend && !adev->in_runpm) 2830 return -EPERM; 2831 2832 ret = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2833 if (ret < 0) { 2834 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2835 return ret; 2836 } 2837 2838 ret = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode); 2839 2840 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2841 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2842 2843 if (ret) 2844 return -EINVAL; 2845 2846 return sysfs_emit(buf, "%i\n", pwm_mode == AMD_FAN_CTRL_AUTO ? 0 : 1); 2847 } 2848 2849 static ssize_t amdgpu_hwmon_set_fan1_enable(struct device *dev, 2850 struct device_attribute *attr, 2851 const char *buf, 2852 size_t count) 2853 { 2854 struct amdgpu_device *adev = dev_get_drvdata(dev); 2855 int err; 2856 int value; 2857 u32 pwm_mode; 2858 2859 if (amdgpu_in_reset(adev)) 2860 return -EPERM; 2861 if (adev->in_suspend && !adev->in_runpm) 2862 return -EPERM; 2863 2864 err = kstrtoint(buf, 10, &value); 2865 if (err) 2866 return err; 2867 2868 if (value == 0) 2869 pwm_mode = AMD_FAN_CTRL_AUTO; 2870 else if (value == 1) 2871 pwm_mode = AMD_FAN_CTRL_MANUAL; 2872 else 2873 return -EINVAL; 2874 2875 err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2876 if (err < 0) { 2877 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2878 return err; 2879 } 2880 2881 err = amdgpu_dpm_set_fan_control_mode(adev, pwm_mode); 2882 2883 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2884 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2885 2886 if (err) 2887 return -EINVAL; 2888 2889 return count; 2890 } 2891 2892 static ssize_t amdgpu_hwmon_show_vddgfx(struct device *dev, 2893 struct device_attribute *attr, 2894 char *buf) 2895 { 2896 struct amdgpu_device *adev = dev_get_drvdata(dev); 2897 u32 vddgfx; 2898 int r; 2899 2900 /* get the voltage */ 2901 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_VDDGFX, 2902 (void *)&vddgfx); 2903 if (r) 2904 return r; 2905 2906 return sysfs_emit(buf, "%d\n", vddgfx); 2907 } 2908 2909 static ssize_t amdgpu_hwmon_show_vddgfx_label(struct device *dev, 2910 struct device_attribute *attr, 2911 char *buf) 2912 { 2913 return sysfs_emit(buf, "vddgfx\n"); 2914 } 2915 2916 static ssize_t amdgpu_hwmon_show_vddnb(struct device *dev, 2917 struct device_attribute *attr, 2918 char *buf) 2919 { 2920 struct amdgpu_device *adev = dev_get_drvdata(dev); 2921 u32 vddnb; 2922 int r; 2923 2924 /* only APUs have vddnb */ 2925 if (!(adev->flags & AMD_IS_APU)) 2926 return -EINVAL; 2927 2928 /* get the voltage */ 2929 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_VDDNB, 2930 (void *)&vddnb); 2931 if (r) 2932 return r; 2933 2934 return sysfs_emit(buf, "%d\n", vddnb); 2935 } 2936 2937 static ssize_t amdgpu_hwmon_show_vddnb_label(struct device *dev, 2938 struct device_attribute *attr, 2939 char *buf) 2940 { 2941 return sysfs_emit(buf, "vddnb\n"); 2942 } 2943 2944 static int amdgpu_hwmon_get_power(struct device *dev, 2945 enum amd_pp_sensors sensor) 2946 { 2947 struct amdgpu_device *adev = dev_get_drvdata(dev); 2948 unsigned int uw; 2949 u32 query = 0; 2950 int r; 2951 2952 r = amdgpu_hwmon_get_sensor_generic(adev, sensor, (void *)&query); 2953 if (r) 2954 return r; 2955 2956 /* convert to microwatts */ 2957 uw = (query >> 8) * 1000000 + (query & 0xff) * 1000; 2958 2959 return uw; 2960 } 2961 2962 static ssize_t amdgpu_hwmon_show_power_avg(struct device *dev, 2963 struct device_attribute *attr, 2964 char *buf) 2965 { 2966 ssize_t val; 2967 2968 val = amdgpu_hwmon_get_power(dev, AMDGPU_PP_SENSOR_GPU_AVG_POWER); 2969 if (val < 0) 2970 return val; 2971 2972 return sysfs_emit(buf, "%zd\n", val); 2973 } 2974 2975 static ssize_t amdgpu_hwmon_show_power_input(struct device *dev, 2976 struct device_attribute *attr, 2977 char *buf) 2978 { 2979 ssize_t val; 2980 2981 val = amdgpu_hwmon_get_power(dev, AMDGPU_PP_SENSOR_GPU_INPUT_POWER); 2982 if (val < 0) 2983 return val; 2984 2985 return sysfs_emit(buf, "%zd\n", val); 2986 } 2987 2988 static ssize_t amdgpu_hwmon_show_power_cap_generic(struct device *dev, 2989 struct device_attribute *attr, 2990 char *buf, 2991 enum pp_power_limit_level pp_limit_level) 2992 { 2993 struct amdgpu_device *adev = dev_get_drvdata(dev); 2994 enum pp_power_type power_type = to_sensor_dev_attr(attr)->index; 2995 uint32_t limit; 2996 ssize_t size; 2997 int r; 2998 2999 if (amdgpu_in_reset(adev)) 3000 return -EPERM; 3001 if (adev->in_suspend && !adev->in_runpm) 3002 return -EPERM; 3003 3004 r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 3005 if (r < 0) { 3006 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 3007 return r; 3008 } 3009 3010 r = amdgpu_dpm_get_power_limit(adev, &limit, 3011 pp_limit_level, power_type); 3012 3013 if (!r) 3014 size = sysfs_emit(buf, "%u\n", limit * 1000000); 3015 else 3016 size = sysfs_emit(buf, "\n"); 3017 3018 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 3019 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 3020 3021 return size; 3022 } 3023 3024 static ssize_t amdgpu_hwmon_show_power_cap_min(struct device *dev, 3025 struct device_attribute *attr, 3026 char *buf) 3027 { 3028 return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_MIN); 3029 } 3030 3031 static ssize_t amdgpu_hwmon_show_power_cap_max(struct device *dev, 3032 struct device_attribute *attr, 3033 char *buf) 3034 { 3035 return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_MAX); 3036 3037 } 3038 3039 static ssize_t amdgpu_hwmon_show_power_cap(struct device *dev, 3040 struct device_attribute *attr, 3041 char *buf) 3042 { 3043 return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_CURRENT); 3044 3045 } 3046 3047 static ssize_t amdgpu_hwmon_show_power_cap_default(struct device *dev, 3048 struct device_attribute *attr, 3049 char *buf) 3050 { 3051 return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_DEFAULT); 3052 3053 } 3054 3055 static ssize_t amdgpu_hwmon_show_power_label(struct device *dev, 3056 struct device_attribute *attr, 3057 char *buf) 3058 { 3059 struct amdgpu_device *adev = dev_get_drvdata(dev); 3060 uint32_t gc_ver = amdgpu_ip_version(adev, GC_HWIP, 0); 3061 3062 if (gc_ver == IP_VERSION(10, 3, 1)) 3063 return sysfs_emit(buf, "%s\n", 3064 to_sensor_dev_attr(attr)->index == PP_PWR_TYPE_FAST ? 3065 "fastPPT" : "slowPPT"); 3066 else 3067 return sysfs_emit(buf, "PPT\n"); 3068 } 3069 3070 static ssize_t amdgpu_hwmon_set_power_cap(struct device *dev, 3071 struct device_attribute *attr, 3072 const char *buf, 3073 size_t count) 3074 { 3075 struct amdgpu_device *adev = dev_get_drvdata(dev); 3076 int limit_type = to_sensor_dev_attr(attr)->index; 3077 int err; 3078 u32 value; 3079 3080 if (amdgpu_in_reset(adev)) 3081 return -EPERM; 3082 if (adev->in_suspend && !adev->in_runpm) 3083 return -EPERM; 3084 3085 if (amdgpu_sriov_vf(adev)) 3086 return -EINVAL; 3087 3088 err = kstrtou32(buf, 10, &value); 3089 if (err) 3090 return err; 3091 3092 value = value / 1000000; /* convert to Watt */ 3093 value |= limit_type << 24; 3094 3095 err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 3096 if (err < 0) { 3097 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 3098 return err; 3099 } 3100 3101 err = amdgpu_dpm_set_power_limit(adev, value); 3102 3103 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 3104 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 3105 3106 if (err) 3107 return err; 3108 3109 return count; 3110 } 3111 3112 static ssize_t amdgpu_hwmon_show_sclk(struct device *dev, 3113 struct device_attribute *attr, 3114 char *buf) 3115 { 3116 struct amdgpu_device *adev = dev_get_drvdata(dev); 3117 uint32_t sclk; 3118 int r; 3119 3120 /* get the sclk */ 3121 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_GFX_SCLK, 3122 (void *)&sclk); 3123 if (r) 3124 return r; 3125 3126 return sysfs_emit(buf, "%u\n", sclk * 10 * 1000); 3127 } 3128 3129 static ssize_t amdgpu_hwmon_show_sclk_label(struct device *dev, 3130 struct device_attribute *attr, 3131 char *buf) 3132 { 3133 return sysfs_emit(buf, "sclk\n"); 3134 } 3135 3136 static ssize_t amdgpu_hwmon_show_mclk(struct device *dev, 3137 struct device_attribute *attr, 3138 char *buf) 3139 { 3140 struct amdgpu_device *adev = dev_get_drvdata(dev); 3141 uint32_t mclk; 3142 int r; 3143 3144 /* get the sclk */ 3145 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_GFX_MCLK, 3146 (void *)&mclk); 3147 if (r) 3148 return r; 3149 3150 return sysfs_emit(buf, "%u\n", mclk * 10 * 1000); 3151 } 3152 3153 static ssize_t amdgpu_hwmon_show_mclk_label(struct device *dev, 3154 struct device_attribute *attr, 3155 char *buf) 3156 { 3157 return sysfs_emit(buf, "mclk\n"); 3158 } 3159 3160 /** 3161 * DOC: hwmon 3162 * 3163 * The amdgpu driver exposes the following sensor interfaces: 3164 * 3165 * - GPU temperature (via the on-die sensor) 3166 * 3167 * - GPU voltage 3168 * 3169 * - Northbridge voltage (APUs only) 3170 * 3171 * - GPU power 3172 * 3173 * - GPU fan 3174 * 3175 * - GPU gfx/compute engine clock 3176 * 3177 * - GPU memory clock (dGPU only) 3178 * 3179 * hwmon interfaces for GPU temperature: 3180 * 3181 * - temp[1-3]_input: the on die GPU temperature in millidegrees Celsius 3182 * - temp2_input and temp3_input are supported on SOC15 dGPUs only 3183 * 3184 * - temp[1-3]_label: temperature channel label 3185 * - temp2_label and temp3_label are supported on SOC15 dGPUs only 3186 * 3187 * - temp[1-3]_crit: temperature critical max value in millidegrees Celsius 3188 * - temp2_crit and temp3_crit are supported on SOC15 dGPUs only 3189 * 3190 * - temp[1-3]_crit_hyst: temperature hysteresis for critical limit in millidegrees Celsius 3191 * - temp2_crit_hyst and temp3_crit_hyst are supported on SOC15 dGPUs only 3192 * 3193 * - temp[1-3]_emergency: temperature emergency max value(asic shutdown) in millidegrees Celsius 3194 * - these are supported on SOC15 dGPUs only 3195 * 3196 * hwmon interfaces for GPU voltage: 3197 * 3198 * - in0_input: the voltage on the GPU in millivolts 3199 * 3200 * - in1_input: the voltage on the Northbridge in millivolts 3201 * 3202 * hwmon interfaces for GPU power: 3203 * 3204 * - power1_average: average power used by the SoC in microWatts. On APUs this includes the CPU. 3205 * 3206 * - power1_input: instantaneous power used by the SoC in microWatts. On APUs this includes the CPU. 3207 * 3208 * - power1_cap_min: minimum cap supported in microWatts 3209 * 3210 * - power1_cap_max: maximum cap supported in microWatts 3211 * 3212 * - power1_cap: selected power cap in microWatts 3213 * 3214 * hwmon interfaces for GPU fan: 3215 * 3216 * - pwm1: pulse width modulation fan level (0-255) 3217 * 3218 * - pwm1_enable: pulse width modulation fan control method (0: no fan speed control, 1: manual fan speed control using pwm interface, 2: automatic fan speed control) 3219 * 3220 * - pwm1_min: pulse width modulation fan control minimum level (0) 3221 * 3222 * - pwm1_max: pulse width modulation fan control maximum level (255) 3223 * 3224 * - fan1_min: a minimum value Unit: revolution/min (RPM) 3225 * 3226 * - fan1_max: a maximum value Unit: revolution/max (RPM) 3227 * 3228 * - fan1_input: fan speed in RPM 3229 * 3230 * - fan[1-\*]_target: Desired fan speed Unit: revolution/min (RPM) 3231 * 3232 * - fan[1-\*]_enable: Enable or disable the sensors.1: Enable 0: Disable 3233 * 3234 * NOTE: DO NOT set the fan speed via "pwm1" and "fan[1-\*]_target" interfaces at the same time. 3235 * That will get the former one overridden. 3236 * 3237 * hwmon interfaces for GPU clocks: 3238 * 3239 * - freq1_input: the gfx/compute clock in hertz 3240 * 3241 * - freq2_input: the memory clock in hertz 3242 * 3243 * You can use hwmon tools like sensors to view this information on your system. 3244 * 3245 */ 3246 3247 static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_EDGE); 3248 static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0); 3249 static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1); 3250 static SENSOR_DEVICE_ATTR(temp1_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_EDGE); 3251 static SENSOR_DEVICE_ATTR(temp2_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_JUNCTION); 3252 static SENSOR_DEVICE_ATTR(temp2_crit, S_IRUGO, amdgpu_hwmon_show_hotspot_temp_thresh, NULL, 0); 3253 static SENSOR_DEVICE_ATTR(temp2_crit_hyst, S_IRUGO, amdgpu_hwmon_show_hotspot_temp_thresh, NULL, 1); 3254 static SENSOR_DEVICE_ATTR(temp2_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_JUNCTION); 3255 static SENSOR_DEVICE_ATTR(temp3_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_MEM); 3256 static SENSOR_DEVICE_ATTR(temp3_crit, S_IRUGO, amdgpu_hwmon_show_mem_temp_thresh, NULL, 0); 3257 static SENSOR_DEVICE_ATTR(temp3_crit_hyst, S_IRUGO, amdgpu_hwmon_show_mem_temp_thresh, NULL, 1); 3258 static SENSOR_DEVICE_ATTR(temp3_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_MEM); 3259 static SENSOR_DEVICE_ATTR(temp1_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_EDGE); 3260 static SENSOR_DEVICE_ATTR(temp2_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_JUNCTION); 3261 static SENSOR_DEVICE_ATTR(temp3_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_MEM); 3262 static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0); 3263 static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0); 3264 static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0); 3265 static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0); 3266 static SENSOR_DEVICE_ATTR(fan1_input, S_IRUGO, amdgpu_hwmon_get_fan1_input, NULL, 0); 3267 static SENSOR_DEVICE_ATTR(fan1_min, S_IRUGO, amdgpu_hwmon_get_fan1_min, NULL, 0); 3268 static SENSOR_DEVICE_ATTR(fan1_max, S_IRUGO, amdgpu_hwmon_get_fan1_max, NULL, 0); 3269 static SENSOR_DEVICE_ATTR(fan1_target, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_target, amdgpu_hwmon_set_fan1_target, 0); 3270 static SENSOR_DEVICE_ATTR(fan1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_enable, amdgpu_hwmon_set_fan1_enable, 0); 3271 static SENSOR_DEVICE_ATTR(in0_input, S_IRUGO, amdgpu_hwmon_show_vddgfx, NULL, 0); 3272 static SENSOR_DEVICE_ATTR(in0_label, S_IRUGO, amdgpu_hwmon_show_vddgfx_label, NULL, 0); 3273 static SENSOR_DEVICE_ATTR(in1_input, S_IRUGO, amdgpu_hwmon_show_vddnb, NULL, 0); 3274 static SENSOR_DEVICE_ATTR(in1_label, S_IRUGO, amdgpu_hwmon_show_vddnb_label, NULL, 0); 3275 static SENSOR_DEVICE_ATTR(power1_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 0); 3276 static SENSOR_DEVICE_ATTR(power1_input, S_IRUGO, amdgpu_hwmon_show_power_input, NULL, 0); 3277 static SENSOR_DEVICE_ATTR(power1_cap_max, S_IRUGO, amdgpu_hwmon_show_power_cap_max, NULL, 0); 3278 static SENSOR_DEVICE_ATTR(power1_cap_min, S_IRUGO, amdgpu_hwmon_show_power_cap_min, NULL, 0); 3279 static SENSOR_DEVICE_ATTR(power1_cap, S_IRUGO | S_IWUSR, amdgpu_hwmon_show_power_cap, amdgpu_hwmon_set_power_cap, 0); 3280 static SENSOR_DEVICE_ATTR(power1_cap_default, S_IRUGO, amdgpu_hwmon_show_power_cap_default, NULL, 0); 3281 static SENSOR_DEVICE_ATTR(power1_label, S_IRUGO, amdgpu_hwmon_show_power_label, NULL, 0); 3282 static SENSOR_DEVICE_ATTR(power2_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 1); 3283 static SENSOR_DEVICE_ATTR(power2_cap_max, S_IRUGO, amdgpu_hwmon_show_power_cap_max, NULL, 1); 3284 static SENSOR_DEVICE_ATTR(power2_cap_min, S_IRUGO, amdgpu_hwmon_show_power_cap_min, NULL, 1); 3285 static SENSOR_DEVICE_ATTR(power2_cap, S_IRUGO | S_IWUSR, amdgpu_hwmon_show_power_cap, amdgpu_hwmon_set_power_cap, 1); 3286 static SENSOR_DEVICE_ATTR(power2_cap_default, S_IRUGO, amdgpu_hwmon_show_power_cap_default, NULL, 1); 3287 static SENSOR_DEVICE_ATTR(power2_label, S_IRUGO, amdgpu_hwmon_show_power_label, NULL, 1); 3288 static SENSOR_DEVICE_ATTR(freq1_input, S_IRUGO, amdgpu_hwmon_show_sclk, NULL, 0); 3289 static SENSOR_DEVICE_ATTR(freq1_label, S_IRUGO, amdgpu_hwmon_show_sclk_label, NULL, 0); 3290 static SENSOR_DEVICE_ATTR(freq2_input, S_IRUGO, amdgpu_hwmon_show_mclk, NULL, 0); 3291 static SENSOR_DEVICE_ATTR(freq2_label, S_IRUGO, amdgpu_hwmon_show_mclk_label, NULL, 0); 3292 3293 static struct attribute *hwmon_attributes[] = { 3294 &sensor_dev_attr_temp1_input.dev_attr.attr, 3295 &sensor_dev_attr_temp1_crit.dev_attr.attr, 3296 &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr, 3297 &sensor_dev_attr_temp2_input.dev_attr.attr, 3298 &sensor_dev_attr_temp2_crit.dev_attr.attr, 3299 &sensor_dev_attr_temp2_crit_hyst.dev_attr.attr, 3300 &sensor_dev_attr_temp3_input.dev_attr.attr, 3301 &sensor_dev_attr_temp3_crit.dev_attr.attr, 3302 &sensor_dev_attr_temp3_crit_hyst.dev_attr.attr, 3303 &sensor_dev_attr_temp1_emergency.dev_attr.attr, 3304 &sensor_dev_attr_temp2_emergency.dev_attr.attr, 3305 &sensor_dev_attr_temp3_emergency.dev_attr.attr, 3306 &sensor_dev_attr_temp1_label.dev_attr.attr, 3307 &sensor_dev_attr_temp2_label.dev_attr.attr, 3308 &sensor_dev_attr_temp3_label.dev_attr.attr, 3309 &sensor_dev_attr_pwm1.dev_attr.attr, 3310 &sensor_dev_attr_pwm1_enable.dev_attr.attr, 3311 &sensor_dev_attr_pwm1_min.dev_attr.attr, 3312 &sensor_dev_attr_pwm1_max.dev_attr.attr, 3313 &sensor_dev_attr_fan1_input.dev_attr.attr, 3314 &sensor_dev_attr_fan1_min.dev_attr.attr, 3315 &sensor_dev_attr_fan1_max.dev_attr.attr, 3316 &sensor_dev_attr_fan1_target.dev_attr.attr, 3317 &sensor_dev_attr_fan1_enable.dev_attr.attr, 3318 &sensor_dev_attr_in0_input.dev_attr.attr, 3319 &sensor_dev_attr_in0_label.dev_attr.attr, 3320 &sensor_dev_attr_in1_input.dev_attr.attr, 3321 &sensor_dev_attr_in1_label.dev_attr.attr, 3322 &sensor_dev_attr_power1_average.dev_attr.attr, 3323 &sensor_dev_attr_power1_input.dev_attr.attr, 3324 &sensor_dev_attr_power1_cap_max.dev_attr.attr, 3325 &sensor_dev_attr_power1_cap_min.dev_attr.attr, 3326 &sensor_dev_attr_power1_cap.dev_attr.attr, 3327 &sensor_dev_attr_power1_cap_default.dev_attr.attr, 3328 &sensor_dev_attr_power1_label.dev_attr.attr, 3329 &sensor_dev_attr_power2_average.dev_attr.attr, 3330 &sensor_dev_attr_power2_cap_max.dev_attr.attr, 3331 &sensor_dev_attr_power2_cap_min.dev_attr.attr, 3332 &sensor_dev_attr_power2_cap.dev_attr.attr, 3333 &sensor_dev_attr_power2_cap_default.dev_attr.attr, 3334 &sensor_dev_attr_power2_label.dev_attr.attr, 3335 &sensor_dev_attr_freq1_input.dev_attr.attr, 3336 &sensor_dev_attr_freq1_label.dev_attr.attr, 3337 &sensor_dev_attr_freq2_input.dev_attr.attr, 3338 &sensor_dev_attr_freq2_label.dev_attr.attr, 3339 NULL 3340 }; 3341 3342 static umode_t hwmon_attributes_visible(struct kobject *kobj, 3343 struct attribute *attr, int index) 3344 { 3345 struct device *dev = kobj_to_dev(kobj); 3346 struct amdgpu_device *adev = dev_get_drvdata(dev); 3347 umode_t effective_mode = attr->mode; 3348 uint32_t gc_ver = amdgpu_ip_version(adev, GC_HWIP, 0); 3349 uint32_t tmp; 3350 3351 /* under pp one vf mode manage of hwmon attributes is not supported */ 3352 if (amdgpu_sriov_is_pp_one_vf(adev)) 3353 effective_mode &= ~S_IWUSR; 3354 3355 /* Skip fan attributes if fan is not present */ 3356 if (adev->pm.no_fan && (attr == &sensor_dev_attr_pwm1.dev_attr.attr || 3357 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr || 3358 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 3359 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr || 3360 attr == &sensor_dev_attr_fan1_input.dev_attr.attr || 3361 attr == &sensor_dev_attr_fan1_min.dev_attr.attr || 3362 attr == &sensor_dev_attr_fan1_max.dev_attr.attr || 3363 attr == &sensor_dev_attr_fan1_target.dev_attr.attr || 3364 attr == &sensor_dev_attr_fan1_enable.dev_attr.attr)) 3365 return 0; 3366 3367 /* Skip fan attributes on APU */ 3368 if ((adev->flags & AMD_IS_APU) && 3369 (attr == &sensor_dev_attr_pwm1.dev_attr.attr || 3370 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr || 3371 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 3372 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr || 3373 attr == &sensor_dev_attr_fan1_input.dev_attr.attr || 3374 attr == &sensor_dev_attr_fan1_min.dev_attr.attr || 3375 attr == &sensor_dev_attr_fan1_max.dev_attr.attr || 3376 attr == &sensor_dev_attr_fan1_target.dev_attr.attr || 3377 attr == &sensor_dev_attr_fan1_enable.dev_attr.attr)) 3378 return 0; 3379 3380 /* Skip crit temp on APU */ 3381 if ((((adev->flags & AMD_IS_APU) && (adev->family >= AMDGPU_FAMILY_CZ)) || 3382 (gc_ver == IP_VERSION(9, 4, 3))) && 3383 (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr || 3384 attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr)) 3385 return 0; 3386 3387 /* Skip limit attributes if DPM is not enabled */ 3388 if (!adev->pm.dpm_enabled && 3389 (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr || 3390 attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr || 3391 attr == &sensor_dev_attr_pwm1.dev_attr.attr || 3392 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr || 3393 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 3394 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr || 3395 attr == &sensor_dev_attr_fan1_input.dev_attr.attr || 3396 attr == &sensor_dev_attr_fan1_min.dev_attr.attr || 3397 attr == &sensor_dev_attr_fan1_max.dev_attr.attr || 3398 attr == &sensor_dev_attr_fan1_target.dev_attr.attr || 3399 attr == &sensor_dev_attr_fan1_enable.dev_attr.attr)) 3400 return 0; 3401 3402 /* mask fan attributes if we have no bindings for this asic to expose */ 3403 if (((amdgpu_dpm_get_fan_speed_pwm(adev, NULL) == -EOPNOTSUPP) && 3404 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */ 3405 ((amdgpu_dpm_get_fan_control_mode(adev, NULL) == -EOPNOTSUPP) && 3406 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */ 3407 effective_mode &= ~S_IRUGO; 3408 3409 if (((amdgpu_dpm_set_fan_speed_pwm(adev, U32_MAX) == -EOPNOTSUPP) && 3410 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */ 3411 ((amdgpu_dpm_set_fan_control_mode(adev, U32_MAX) == -EOPNOTSUPP) && 3412 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */ 3413 effective_mode &= ~S_IWUSR; 3414 3415 /* not implemented yet for APUs other than GC 10.3.1 (vangogh) and 9.4.3 */ 3416 if (((adev->family == AMDGPU_FAMILY_SI) || 3417 ((adev->flags & AMD_IS_APU) && (gc_ver != IP_VERSION(10, 3, 1)) && 3418 (gc_ver != IP_VERSION(9, 4, 3)))) && 3419 (attr == &sensor_dev_attr_power1_cap_max.dev_attr.attr || 3420 attr == &sensor_dev_attr_power1_cap_min.dev_attr.attr || 3421 attr == &sensor_dev_attr_power1_cap.dev_attr.attr || 3422 attr == &sensor_dev_attr_power1_cap_default.dev_attr.attr)) 3423 return 0; 3424 3425 /* not implemented yet for APUs having < GC 9.3.0 (Renoir) */ 3426 if (((adev->family == AMDGPU_FAMILY_SI) || 3427 ((adev->flags & AMD_IS_APU) && (gc_ver < IP_VERSION(9, 3, 0)))) && 3428 (attr == &sensor_dev_attr_power1_average.dev_attr.attr)) 3429 return 0; 3430 3431 /* not all products support both average and instantaneous */ 3432 if (attr == &sensor_dev_attr_power1_average.dev_attr.attr && 3433 amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_GPU_AVG_POWER, (void *)&tmp) == -EOPNOTSUPP) 3434 return 0; 3435 if (attr == &sensor_dev_attr_power1_input.dev_attr.attr && 3436 amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_GPU_INPUT_POWER, (void *)&tmp) == -EOPNOTSUPP) 3437 return 0; 3438 3439 /* hide max/min values if we can't both query and manage the fan */ 3440 if (((amdgpu_dpm_set_fan_speed_pwm(adev, U32_MAX) == -EOPNOTSUPP) && 3441 (amdgpu_dpm_get_fan_speed_pwm(adev, NULL) == -EOPNOTSUPP) && 3442 (amdgpu_dpm_set_fan_speed_rpm(adev, U32_MAX) == -EOPNOTSUPP) && 3443 (amdgpu_dpm_get_fan_speed_rpm(adev, NULL) == -EOPNOTSUPP)) && 3444 (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 3445 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr)) 3446 return 0; 3447 3448 if ((amdgpu_dpm_set_fan_speed_rpm(adev, U32_MAX) == -EOPNOTSUPP) && 3449 (amdgpu_dpm_get_fan_speed_rpm(adev, NULL) == -EOPNOTSUPP) && 3450 (attr == &sensor_dev_attr_fan1_max.dev_attr.attr || 3451 attr == &sensor_dev_attr_fan1_min.dev_attr.attr)) 3452 return 0; 3453 3454 if ((adev->family == AMDGPU_FAMILY_SI || /* not implemented yet */ 3455 adev->family == AMDGPU_FAMILY_KV || /* not implemented yet */ 3456 (gc_ver == IP_VERSION(9, 4, 3))) && 3457 (attr == &sensor_dev_attr_in0_input.dev_attr.attr || 3458 attr == &sensor_dev_attr_in0_label.dev_attr.attr)) 3459 return 0; 3460 3461 /* only APUs other than gc 9,4,3 have vddnb */ 3462 if ((!(adev->flags & AMD_IS_APU) || (gc_ver == IP_VERSION(9, 4, 3))) && 3463 (attr == &sensor_dev_attr_in1_input.dev_attr.attr || 3464 attr == &sensor_dev_attr_in1_label.dev_attr.attr)) 3465 return 0; 3466 3467 /* no mclk on APUs other than gc 9,4,3*/ 3468 if (((adev->flags & AMD_IS_APU) && (gc_ver != IP_VERSION(9, 4, 3))) && 3469 (attr == &sensor_dev_attr_freq2_input.dev_attr.attr || 3470 attr == &sensor_dev_attr_freq2_label.dev_attr.attr)) 3471 return 0; 3472 3473 if (((adev->flags & AMD_IS_APU) || gc_ver < IP_VERSION(9, 0, 0)) && 3474 (gc_ver != IP_VERSION(9, 4, 3)) && 3475 (attr == &sensor_dev_attr_temp2_input.dev_attr.attr || 3476 attr == &sensor_dev_attr_temp2_label.dev_attr.attr || 3477 attr == &sensor_dev_attr_temp2_crit.dev_attr.attr || 3478 attr == &sensor_dev_attr_temp3_input.dev_attr.attr || 3479 attr == &sensor_dev_attr_temp3_label.dev_attr.attr || 3480 attr == &sensor_dev_attr_temp3_crit.dev_attr.attr)) 3481 return 0; 3482 3483 /* hotspot temperature for gc 9,4,3*/ 3484 if (gc_ver == IP_VERSION(9, 4, 3)) { 3485 if (attr == &sensor_dev_attr_temp1_input.dev_attr.attr || 3486 attr == &sensor_dev_attr_temp1_emergency.dev_attr.attr || 3487 attr == &sensor_dev_attr_temp1_label.dev_attr.attr) 3488 return 0; 3489 3490 if (attr == &sensor_dev_attr_temp2_emergency.dev_attr.attr || 3491 attr == &sensor_dev_attr_temp3_emergency.dev_attr.attr) 3492 return attr->mode; 3493 } 3494 3495 /* only SOC15 dGPUs support hotspot and mem temperatures */ 3496 if (((adev->flags & AMD_IS_APU) || gc_ver < IP_VERSION(9, 0, 0)) && 3497 (attr == &sensor_dev_attr_temp2_crit_hyst.dev_attr.attr || 3498 attr == &sensor_dev_attr_temp3_crit_hyst.dev_attr.attr || 3499 attr == &sensor_dev_attr_temp1_emergency.dev_attr.attr || 3500 attr == &sensor_dev_attr_temp2_emergency.dev_attr.attr || 3501 attr == &sensor_dev_attr_temp3_emergency.dev_attr.attr)) 3502 return 0; 3503 3504 /* only Vangogh has fast PPT limit and power labels */ 3505 if (!(gc_ver == IP_VERSION(10, 3, 1)) && 3506 (attr == &sensor_dev_attr_power2_average.dev_attr.attr || 3507 attr == &sensor_dev_attr_power2_cap_max.dev_attr.attr || 3508 attr == &sensor_dev_attr_power2_cap_min.dev_attr.attr || 3509 attr == &sensor_dev_attr_power2_cap.dev_attr.attr || 3510 attr == &sensor_dev_attr_power2_cap_default.dev_attr.attr || 3511 attr == &sensor_dev_attr_power2_label.dev_attr.attr)) 3512 return 0; 3513 3514 return effective_mode; 3515 } 3516 3517 static const struct attribute_group hwmon_attrgroup = { 3518 .attrs = hwmon_attributes, 3519 .is_visible = hwmon_attributes_visible, 3520 }; 3521 3522 static const struct attribute_group *hwmon_groups[] = { 3523 &hwmon_attrgroup, 3524 NULL 3525 }; 3526 3527 static int amdgpu_retrieve_od_settings(struct amdgpu_device *adev, 3528 enum pp_clock_type od_type, 3529 char *buf) 3530 { 3531 int size = 0; 3532 int ret; 3533 3534 if (amdgpu_in_reset(adev)) 3535 return -EPERM; 3536 if (adev->in_suspend && !adev->in_runpm) 3537 return -EPERM; 3538 3539 ret = pm_runtime_get_sync(adev->dev); 3540 if (ret < 0) { 3541 pm_runtime_put_autosuspend(adev->dev); 3542 return ret; 3543 } 3544 3545 size = amdgpu_dpm_print_clock_levels(adev, od_type, buf); 3546 if (size == 0) 3547 size = sysfs_emit(buf, "\n"); 3548 3549 pm_runtime_mark_last_busy(adev->dev); 3550 pm_runtime_put_autosuspend(adev->dev); 3551 3552 return size; 3553 } 3554 3555 static int parse_input_od_command_lines(const char *buf, 3556 size_t count, 3557 u32 *type, 3558 long *params, 3559 uint32_t *num_of_params) 3560 { 3561 const char delimiter[3] = {' ', '\n', '\0'}; 3562 uint32_t parameter_size = 0; 3563 char buf_cpy[128] = {0}; 3564 char *tmp_str, *sub_str; 3565 int ret; 3566 3567 if (count > sizeof(buf_cpy) - 1) 3568 return -EINVAL; 3569 3570 memcpy(buf_cpy, buf, count); 3571 tmp_str = buf_cpy; 3572 3573 /* skip heading spaces */ 3574 while (isspace(*tmp_str)) 3575 tmp_str++; 3576 3577 switch (*tmp_str) { 3578 case 'c': 3579 *type = PP_OD_COMMIT_DPM_TABLE; 3580 return 0; 3581 case 'r': 3582 params[parameter_size] = *type; 3583 *num_of_params = 1; 3584 *type = PP_OD_RESTORE_DEFAULT_TABLE; 3585 return 0; 3586 default: 3587 break; 3588 } 3589 3590 while ((sub_str = strsep(&tmp_str, delimiter)) != NULL) { 3591 if (strlen(sub_str) == 0) 3592 continue; 3593 3594 ret = kstrtol(sub_str, 0, ¶ms[parameter_size]); 3595 if (ret) 3596 return -EINVAL; 3597 parameter_size++; 3598 3599 while (isspace(*tmp_str)) 3600 tmp_str++; 3601 } 3602 3603 *num_of_params = parameter_size; 3604 3605 return 0; 3606 } 3607 3608 static int 3609 amdgpu_distribute_custom_od_settings(struct amdgpu_device *adev, 3610 enum PP_OD_DPM_TABLE_COMMAND cmd_type, 3611 const char *in_buf, 3612 size_t count) 3613 { 3614 uint32_t parameter_size = 0; 3615 long parameter[64]; 3616 int ret; 3617 3618 if (amdgpu_in_reset(adev)) 3619 return -EPERM; 3620 if (adev->in_suspend && !adev->in_runpm) 3621 return -EPERM; 3622 3623 ret = parse_input_od_command_lines(in_buf, 3624 count, 3625 &cmd_type, 3626 parameter, 3627 ¶meter_size); 3628 if (ret) 3629 return ret; 3630 3631 ret = pm_runtime_get_sync(adev->dev); 3632 if (ret < 0) 3633 goto err_out0; 3634 3635 ret = amdgpu_dpm_odn_edit_dpm_table(adev, 3636 cmd_type, 3637 parameter, 3638 parameter_size); 3639 if (ret) 3640 goto err_out1; 3641 3642 if (cmd_type == PP_OD_COMMIT_DPM_TABLE) { 3643 ret = amdgpu_dpm_dispatch_task(adev, 3644 AMD_PP_TASK_READJUST_POWER_STATE, 3645 NULL); 3646 if (ret) 3647 goto err_out1; 3648 } 3649 3650 pm_runtime_mark_last_busy(adev->dev); 3651 pm_runtime_put_autosuspend(adev->dev); 3652 3653 return count; 3654 3655 err_out1: 3656 pm_runtime_mark_last_busy(adev->dev); 3657 err_out0: 3658 pm_runtime_put_autosuspend(adev->dev); 3659 3660 return ret; 3661 } 3662 3663 /** 3664 * DOC: fan_curve 3665 * 3666 * The amdgpu driver provides a sysfs API for checking and adjusting the fan 3667 * control curve line. 3668 * 3669 * Reading back the file shows you the current settings(temperature in Celsius 3670 * degree and fan speed in pwm) applied to every anchor point of the curve line 3671 * and their permitted ranges if changable. 3672 * 3673 * Writing a desired string(with the format like "anchor_point_index temperature 3674 * fan_speed_in_pwm") to the file, change the settings for the specific anchor 3675 * point accordingly. 3676 * 3677 * When you have finished the editing, write "c" (commit) to the file to commit 3678 * your changes. 3679 * 3680 * If you want to reset to the default value, write "r" (reset) to the file to 3681 * reset them 3682 * 3683 * There are two fan control modes supported: auto and manual. With auto mode, 3684 * PMFW handles the fan speed control(how fan speed reacts to ASIC temperature). 3685 * While with manual mode, users can set their own fan curve line as what 3686 * described here. Normally the ASIC is booted up with auto mode. Any 3687 * settings via this interface will switch the fan control to manual mode 3688 * implicitly. 3689 */ 3690 static ssize_t fan_curve_show(struct kobject *kobj, 3691 struct kobj_attribute *attr, 3692 char *buf) 3693 { 3694 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj); 3695 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv; 3696 3697 return (ssize_t)amdgpu_retrieve_od_settings(adev, OD_FAN_CURVE, buf); 3698 } 3699 3700 static ssize_t fan_curve_store(struct kobject *kobj, 3701 struct kobj_attribute *attr, 3702 const char *buf, 3703 size_t count) 3704 { 3705 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj); 3706 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv; 3707 3708 return (ssize_t)amdgpu_distribute_custom_od_settings(adev, 3709 PP_OD_EDIT_FAN_CURVE, 3710 buf, 3711 count); 3712 } 3713 3714 static umode_t fan_curve_visible(struct amdgpu_device *adev) 3715 { 3716 umode_t umode = 0000; 3717 3718 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_FAN_CURVE_RETRIEVE) 3719 umode |= S_IRUSR | S_IRGRP | S_IROTH; 3720 3721 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_FAN_CURVE_SET) 3722 umode |= S_IWUSR; 3723 3724 return umode; 3725 } 3726 3727 /** 3728 * DOC: acoustic_limit_rpm_threshold 3729 * 3730 * The amdgpu driver provides a sysfs API for checking and adjusting the 3731 * acoustic limit in RPM for fan control. 3732 * 3733 * Reading back the file shows you the current setting and the permitted 3734 * ranges if changable. 3735 * 3736 * Writing an integer to the file, change the setting accordingly. 3737 * 3738 * When you have finished the editing, write "c" (commit) to the file to commit 3739 * your changes. 3740 * 3741 * If you want to reset to the default value, write "r" (reset) to the file to 3742 * reset them 3743 * 3744 * This setting works under auto fan control mode only. It adjusts the PMFW's 3745 * behavior about the maximum speed in RPM the fan can spin. Setting via this 3746 * interface will switch the fan control to auto mode implicitly. 3747 */ 3748 static ssize_t acoustic_limit_threshold_show(struct kobject *kobj, 3749 struct kobj_attribute *attr, 3750 char *buf) 3751 { 3752 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj); 3753 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv; 3754 3755 return (ssize_t)amdgpu_retrieve_od_settings(adev, OD_ACOUSTIC_LIMIT, buf); 3756 } 3757 3758 static ssize_t acoustic_limit_threshold_store(struct kobject *kobj, 3759 struct kobj_attribute *attr, 3760 const char *buf, 3761 size_t count) 3762 { 3763 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj); 3764 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv; 3765 3766 return (ssize_t)amdgpu_distribute_custom_od_settings(adev, 3767 PP_OD_EDIT_ACOUSTIC_LIMIT, 3768 buf, 3769 count); 3770 } 3771 3772 static umode_t acoustic_limit_threshold_visible(struct amdgpu_device *adev) 3773 { 3774 umode_t umode = 0000; 3775 3776 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_ACOUSTIC_LIMIT_THRESHOLD_RETRIEVE) 3777 umode |= S_IRUSR | S_IRGRP | S_IROTH; 3778 3779 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_ACOUSTIC_LIMIT_THRESHOLD_SET) 3780 umode |= S_IWUSR; 3781 3782 return umode; 3783 } 3784 3785 /** 3786 * DOC: acoustic_target_rpm_threshold 3787 * 3788 * The amdgpu driver provides a sysfs API for checking and adjusting the 3789 * acoustic target in RPM for fan control. 3790 * 3791 * Reading back the file shows you the current setting and the permitted 3792 * ranges if changable. 3793 * 3794 * Writing an integer to the file, change the setting accordingly. 3795 * 3796 * When you have finished the editing, write "c" (commit) to the file to commit 3797 * your changes. 3798 * 3799 * If you want to reset to the default value, write "r" (reset) to the file to 3800 * reset them 3801 * 3802 * This setting works under auto fan control mode only. It can co-exist with 3803 * other settings which can work also under auto mode. It adjusts the PMFW's 3804 * behavior about the maximum speed in RPM the fan can spin when ASIC 3805 * temperature is not greater than target temperature. Setting via this 3806 * interface will switch the fan control to auto mode implicitly. 3807 */ 3808 static ssize_t acoustic_target_threshold_show(struct kobject *kobj, 3809 struct kobj_attribute *attr, 3810 char *buf) 3811 { 3812 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj); 3813 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv; 3814 3815 return (ssize_t)amdgpu_retrieve_od_settings(adev, OD_ACOUSTIC_TARGET, buf); 3816 } 3817 3818 static ssize_t acoustic_target_threshold_store(struct kobject *kobj, 3819 struct kobj_attribute *attr, 3820 const char *buf, 3821 size_t count) 3822 { 3823 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj); 3824 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv; 3825 3826 return (ssize_t)amdgpu_distribute_custom_od_settings(adev, 3827 PP_OD_EDIT_ACOUSTIC_TARGET, 3828 buf, 3829 count); 3830 } 3831 3832 static umode_t acoustic_target_threshold_visible(struct amdgpu_device *adev) 3833 { 3834 umode_t umode = 0000; 3835 3836 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_ACOUSTIC_TARGET_THRESHOLD_RETRIEVE) 3837 umode |= S_IRUSR | S_IRGRP | S_IROTH; 3838 3839 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_ACOUSTIC_TARGET_THRESHOLD_SET) 3840 umode |= S_IWUSR; 3841 3842 return umode; 3843 } 3844 3845 /** 3846 * DOC: fan_target_temperature 3847 * 3848 * The amdgpu driver provides a sysfs API for checking and adjusting the 3849 * target tempeature in Celsius degree for fan control. 3850 * 3851 * Reading back the file shows you the current setting and the permitted 3852 * ranges if changable. 3853 * 3854 * Writing an integer to the file, change the setting accordingly. 3855 * 3856 * When you have finished the editing, write "c" (commit) to the file to commit 3857 * your changes. 3858 * 3859 * If you want to reset to the default value, write "r" (reset) to the file to 3860 * reset them 3861 * 3862 * This setting works under auto fan control mode only. It can co-exist with 3863 * other settings which can work also under auto mode. Paring with the 3864 * acoustic_target_rpm_threshold setting, they define the maximum speed in 3865 * RPM the fan can spin when ASIC temperature is not greater than target 3866 * temperature. Setting via this interface will switch the fan control to 3867 * auto mode implicitly. 3868 */ 3869 static ssize_t fan_target_temperature_show(struct kobject *kobj, 3870 struct kobj_attribute *attr, 3871 char *buf) 3872 { 3873 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj); 3874 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv; 3875 3876 return (ssize_t)amdgpu_retrieve_od_settings(adev, OD_FAN_TARGET_TEMPERATURE, buf); 3877 } 3878 3879 static ssize_t fan_target_temperature_store(struct kobject *kobj, 3880 struct kobj_attribute *attr, 3881 const char *buf, 3882 size_t count) 3883 { 3884 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj); 3885 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv; 3886 3887 return (ssize_t)amdgpu_distribute_custom_od_settings(adev, 3888 PP_OD_EDIT_FAN_TARGET_TEMPERATURE, 3889 buf, 3890 count); 3891 } 3892 3893 static umode_t fan_target_temperature_visible(struct amdgpu_device *adev) 3894 { 3895 umode_t umode = 0000; 3896 3897 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_FAN_TARGET_TEMPERATURE_RETRIEVE) 3898 umode |= S_IRUSR | S_IRGRP | S_IROTH; 3899 3900 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_FAN_TARGET_TEMPERATURE_SET) 3901 umode |= S_IWUSR; 3902 3903 return umode; 3904 } 3905 3906 /** 3907 * DOC: fan_minimum_pwm 3908 * 3909 * The amdgpu driver provides a sysfs API for checking and adjusting the 3910 * minimum fan speed in PWM. 3911 * 3912 * Reading back the file shows you the current setting and the permitted 3913 * ranges if changable. 3914 * 3915 * Writing an integer to the file, change the setting accordingly. 3916 * 3917 * When you have finished the editing, write "c" (commit) to the file to commit 3918 * your changes. 3919 * 3920 * If you want to reset to the default value, write "r" (reset) to the file to 3921 * reset them 3922 * 3923 * This setting works under auto fan control mode only. It can co-exist with 3924 * other settings which can work also under auto mode. It adjusts the PMFW's 3925 * behavior about the minimum fan speed in PWM the fan should spin. Setting 3926 * via this interface will switch the fan control to auto mode implicitly. 3927 */ 3928 static ssize_t fan_minimum_pwm_show(struct kobject *kobj, 3929 struct kobj_attribute *attr, 3930 char *buf) 3931 { 3932 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj); 3933 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv; 3934 3935 return (ssize_t)amdgpu_retrieve_od_settings(adev, OD_FAN_MINIMUM_PWM, buf); 3936 } 3937 3938 static ssize_t fan_minimum_pwm_store(struct kobject *kobj, 3939 struct kobj_attribute *attr, 3940 const char *buf, 3941 size_t count) 3942 { 3943 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj); 3944 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv; 3945 3946 return (ssize_t)amdgpu_distribute_custom_od_settings(adev, 3947 PP_OD_EDIT_FAN_MINIMUM_PWM, 3948 buf, 3949 count); 3950 } 3951 3952 static umode_t fan_minimum_pwm_visible(struct amdgpu_device *adev) 3953 { 3954 umode_t umode = 0000; 3955 3956 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_FAN_MINIMUM_PWM_RETRIEVE) 3957 umode |= S_IRUSR | S_IRGRP | S_IROTH; 3958 3959 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_FAN_MINIMUM_PWM_SET) 3960 umode |= S_IWUSR; 3961 3962 return umode; 3963 } 3964 3965 static struct od_feature_set amdgpu_od_set = { 3966 .containers = { 3967 [0] = { 3968 .name = "fan_ctrl", 3969 .sub_feature = { 3970 [0] = { 3971 .name = "fan_curve", 3972 .ops = { 3973 .is_visible = fan_curve_visible, 3974 .show = fan_curve_show, 3975 .store = fan_curve_store, 3976 }, 3977 }, 3978 [1] = { 3979 .name = "acoustic_limit_rpm_threshold", 3980 .ops = { 3981 .is_visible = acoustic_limit_threshold_visible, 3982 .show = acoustic_limit_threshold_show, 3983 .store = acoustic_limit_threshold_store, 3984 }, 3985 }, 3986 [2] = { 3987 .name = "acoustic_target_rpm_threshold", 3988 .ops = { 3989 .is_visible = acoustic_target_threshold_visible, 3990 .show = acoustic_target_threshold_show, 3991 .store = acoustic_target_threshold_store, 3992 }, 3993 }, 3994 [3] = { 3995 .name = "fan_target_temperature", 3996 .ops = { 3997 .is_visible = fan_target_temperature_visible, 3998 .show = fan_target_temperature_show, 3999 .store = fan_target_temperature_store, 4000 }, 4001 }, 4002 [4] = { 4003 .name = "fan_minimum_pwm", 4004 .ops = { 4005 .is_visible = fan_minimum_pwm_visible, 4006 .show = fan_minimum_pwm_show, 4007 .store = fan_minimum_pwm_store, 4008 }, 4009 }, 4010 }, 4011 }, 4012 }, 4013 }; 4014 4015 static void od_kobj_release(struct kobject *kobj) 4016 { 4017 struct od_kobj *od_kobj = container_of(kobj, struct od_kobj, kobj); 4018 4019 kfree(od_kobj); 4020 } 4021 4022 static const struct kobj_type od_ktype = { 4023 .release = od_kobj_release, 4024 .sysfs_ops = &kobj_sysfs_ops, 4025 }; 4026 4027 static void amdgpu_od_set_fini(struct amdgpu_device *adev) 4028 { 4029 struct od_kobj *container, *container_next; 4030 struct od_attribute *attribute, *attribute_next; 4031 4032 if (list_empty(&adev->pm.od_kobj_list)) 4033 return; 4034 4035 list_for_each_entry_safe(container, container_next, 4036 &adev->pm.od_kobj_list, entry) { 4037 list_del(&container->entry); 4038 4039 list_for_each_entry_safe(attribute, attribute_next, 4040 &container->attribute, entry) { 4041 list_del(&attribute->entry); 4042 sysfs_remove_file(&container->kobj, 4043 &attribute->attribute.attr); 4044 kfree(attribute); 4045 } 4046 4047 kobject_put(&container->kobj); 4048 } 4049 } 4050 4051 static bool amdgpu_is_od_feature_supported(struct amdgpu_device *adev, 4052 struct od_feature_ops *feature_ops) 4053 { 4054 umode_t mode; 4055 4056 if (!feature_ops->is_visible) 4057 return false; 4058 4059 /* 4060 * If the feature has no user read and write mode set, 4061 * we can assume the feature is actually not supported.(?) 4062 * And the revelant sysfs interface should not be exposed. 4063 */ 4064 mode = feature_ops->is_visible(adev); 4065 if (mode & (S_IRUSR | S_IWUSR)) 4066 return true; 4067 4068 return false; 4069 } 4070 4071 static bool amdgpu_od_is_self_contained(struct amdgpu_device *adev, 4072 struct od_feature_container *container) 4073 { 4074 int i; 4075 4076 /* 4077 * If there is no valid entry within the container, the container 4078 * is recognized as a self contained container. And the valid entry 4079 * here means it has a valid naming and it is visible/supported by 4080 * the ASIC. 4081 */ 4082 for (i = 0; i < ARRAY_SIZE(container->sub_feature); i++) { 4083 if (container->sub_feature[i].name && 4084 amdgpu_is_od_feature_supported(adev, 4085 &container->sub_feature[i].ops)) 4086 return false; 4087 } 4088 4089 return true; 4090 } 4091 4092 static int amdgpu_od_set_init(struct amdgpu_device *adev) 4093 { 4094 struct od_kobj *top_set, *sub_set; 4095 struct od_attribute *attribute; 4096 struct od_feature_container *container; 4097 struct od_feature_item *feature; 4098 int i, j; 4099 int ret; 4100 4101 /* Setup the top `gpu_od` directory which holds all other OD interfaces */ 4102 top_set = kzalloc(sizeof(*top_set), GFP_KERNEL); 4103 if (!top_set) 4104 return -ENOMEM; 4105 list_add(&top_set->entry, &adev->pm.od_kobj_list); 4106 4107 ret = kobject_init_and_add(&top_set->kobj, 4108 &od_ktype, 4109 &adev->dev->kobj, 4110 "%s", 4111 "gpu_od"); 4112 if (ret) 4113 goto err_out; 4114 INIT_LIST_HEAD(&top_set->attribute); 4115 top_set->priv = adev; 4116 4117 for (i = 0; i < ARRAY_SIZE(amdgpu_od_set.containers); i++) { 4118 container = &amdgpu_od_set.containers[i]; 4119 4120 if (!container->name) 4121 continue; 4122 4123 /* 4124 * If there is valid entries within the container, the container 4125 * will be presented as a sub directory and all its holding entries 4126 * will be presented as plain files under it. 4127 * While if there is no valid entry within the container, the container 4128 * itself will be presented as a plain file under top `gpu_od` directory. 4129 */ 4130 if (amdgpu_od_is_self_contained(adev, container)) { 4131 if (!amdgpu_is_od_feature_supported(adev, 4132 &container->ops)) 4133 continue; 4134 4135 /* 4136 * The container is presented as a plain file under top `gpu_od` 4137 * directory. 4138 */ 4139 attribute = kzalloc(sizeof(*attribute), GFP_KERNEL); 4140 if (!attribute) { 4141 ret = -ENOMEM; 4142 goto err_out; 4143 } 4144 list_add(&attribute->entry, &top_set->attribute); 4145 4146 attribute->attribute.attr.mode = 4147 container->ops.is_visible(adev); 4148 attribute->attribute.attr.name = container->name; 4149 attribute->attribute.show = 4150 container->ops.show; 4151 attribute->attribute.store = 4152 container->ops.store; 4153 ret = sysfs_create_file(&top_set->kobj, 4154 &attribute->attribute.attr); 4155 if (ret) 4156 goto err_out; 4157 } else { 4158 /* The container is presented as a sub directory. */ 4159 sub_set = kzalloc(sizeof(*sub_set), GFP_KERNEL); 4160 if (!sub_set) { 4161 ret = -ENOMEM; 4162 goto err_out; 4163 } 4164 list_add(&sub_set->entry, &adev->pm.od_kobj_list); 4165 4166 ret = kobject_init_and_add(&sub_set->kobj, 4167 &od_ktype, 4168 &top_set->kobj, 4169 "%s", 4170 container->name); 4171 if (ret) 4172 goto err_out; 4173 INIT_LIST_HEAD(&sub_set->attribute); 4174 sub_set->priv = adev; 4175 4176 for (j = 0; j < ARRAY_SIZE(container->sub_feature); j++) { 4177 feature = &container->sub_feature[j]; 4178 if (!feature->name) 4179 continue; 4180 4181 if (!amdgpu_is_od_feature_supported(adev, 4182 &feature->ops)) 4183 continue; 4184 4185 /* 4186 * With the container presented as a sub directory, the entry within 4187 * it is presented as a plain file under the sub directory. 4188 */ 4189 attribute = kzalloc(sizeof(*attribute), GFP_KERNEL); 4190 if (!attribute) { 4191 ret = -ENOMEM; 4192 goto err_out; 4193 } 4194 list_add(&attribute->entry, &sub_set->attribute); 4195 4196 attribute->attribute.attr.mode = 4197 feature->ops.is_visible(adev); 4198 attribute->attribute.attr.name = feature->name; 4199 attribute->attribute.show = 4200 feature->ops.show; 4201 attribute->attribute.store = 4202 feature->ops.store; 4203 ret = sysfs_create_file(&sub_set->kobj, 4204 &attribute->attribute.attr); 4205 if (ret) 4206 goto err_out; 4207 } 4208 } 4209 } 4210 4211 return 0; 4212 4213 err_out: 4214 amdgpu_od_set_fini(adev); 4215 4216 return ret; 4217 } 4218 4219 int amdgpu_pm_sysfs_init(struct amdgpu_device *adev) 4220 { 4221 enum amdgpu_sriov_vf_mode mode; 4222 uint32_t mask = 0; 4223 int ret; 4224 4225 if (adev->pm.sysfs_initialized) 4226 return 0; 4227 4228 INIT_LIST_HEAD(&adev->pm.pm_attr_list); 4229 4230 if (adev->pm.dpm_enabled == 0) 4231 return 0; 4232 4233 mode = amdgpu_virt_get_sriov_vf_mode(adev); 4234 4235 /* under multi-vf mode, the hwmon attributes are all not supported */ 4236 if (mode != SRIOV_VF_MODE_MULTI_VF) { 4237 adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev, 4238 DRIVER_NAME, adev, 4239 hwmon_groups); 4240 if (IS_ERR(adev->pm.int_hwmon_dev)) { 4241 ret = PTR_ERR(adev->pm.int_hwmon_dev); 4242 dev_err(adev->dev, "Unable to register hwmon device: %d\n", ret); 4243 return ret; 4244 } 4245 } 4246 4247 switch (mode) { 4248 case SRIOV_VF_MODE_ONE_VF: 4249 mask = ATTR_FLAG_ONEVF; 4250 break; 4251 case SRIOV_VF_MODE_MULTI_VF: 4252 mask = 0; 4253 break; 4254 case SRIOV_VF_MODE_BARE_METAL: 4255 default: 4256 mask = ATTR_FLAG_MASK_ALL; 4257 break; 4258 } 4259 4260 ret = amdgpu_device_attr_create_groups(adev, 4261 amdgpu_device_attrs, 4262 ARRAY_SIZE(amdgpu_device_attrs), 4263 mask, 4264 &adev->pm.pm_attr_list); 4265 if (ret) 4266 goto err_out0; 4267 4268 if (amdgpu_dpm_is_overdrive_supported(adev)) { 4269 ret = amdgpu_od_set_init(adev); 4270 if (ret) 4271 goto err_out1; 4272 } 4273 4274 adev->pm.sysfs_initialized = true; 4275 4276 return 0; 4277 4278 err_out1: 4279 amdgpu_device_attr_remove_groups(adev, &adev->pm.pm_attr_list); 4280 err_out0: 4281 if (adev->pm.int_hwmon_dev) 4282 hwmon_device_unregister(adev->pm.int_hwmon_dev); 4283 4284 return ret; 4285 } 4286 4287 void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev) 4288 { 4289 amdgpu_od_set_fini(adev); 4290 4291 if (adev->pm.int_hwmon_dev) 4292 hwmon_device_unregister(adev->pm.int_hwmon_dev); 4293 4294 amdgpu_device_attr_remove_groups(adev, &adev->pm.pm_attr_list); 4295 } 4296 4297 /* 4298 * Debugfs info 4299 */ 4300 #if defined(CONFIG_DEBUG_FS) 4301 4302 static void amdgpu_debugfs_prints_cpu_info(struct seq_file *m, 4303 struct amdgpu_device *adev) 4304 { 4305 uint16_t *p_val; 4306 uint32_t size; 4307 int i; 4308 uint32_t num_cpu_cores = amdgpu_dpm_get_num_cpu_cores(adev); 4309 4310 if (amdgpu_dpm_is_cclk_dpm_supported(adev)) { 4311 p_val = kcalloc(num_cpu_cores, sizeof(uint16_t), 4312 GFP_KERNEL); 4313 4314 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_CPU_CLK, 4315 (void *)p_val, &size)) { 4316 for (i = 0; i < num_cpu_cores; i++) 4317 seq_printf(m, "\t%u MHz (CPU%d)\n", 4318 *(p_val + i), i); 4319 } 4320 4321 kfree(p_val); 4322 } 4323 } 4324 4325 static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *adev) 4326 { 4327 uint32_t mp1_ver = amdgpu_ip_version(adev, MP1_HWIP, 0); 4328 uint32_t gc_ver = amdgpu_ip_version(adev, GC_HWIP, 0); 4329 uint32_t value; 4330 uint64_t value64 = 0; 4331 uint32_t query = 0; 4332 int size; 4333 4334 /* GPU Clocks */ 4335 size = sizeof(value); 4336 seq_printf(m, "GFX Clocks and Power:\n"); 4337 4338 amdgpu_debugfs_prints_cpu_info(m, adev); 4339 4340 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, (void *)&value, &size)) 4341 seq_printf(m, "\t%u MHz (MCLK)\n", value/100); 4342 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, (void *)&value, &size)) 4343 seq_printf(m, "\t%u MHz (SCLK)\n", value/100); 4344 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK, (void *)&value, &size)) 4345 seq_printf(m, "\t%u MHz (PSTATE_SCLK)\n", value/100); 4346 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK, (void *)&value, &size)) 4347 seq_printf(m, "\t%u MHz (PSTATE_MCLK)\n", value/100); 4348 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, (void *)&value, &size)) 4349 seq_printf(m, "\t%u mV (VDDGFX)\n", value); 4350 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, (void *)&value, &size)) 4351 seq_printf(m, "\t%u mV (VDDNB)\n", value); 4352 size = sizeof(uint32_t); 4353 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_AVG_POWER, (void *)&query, &size)) { 4354 if (adev->flags & AMD_IS_APU) 4355 seq_printf(m, "\t%u.%02u W (average SoC including CPU)\n", query >> 8, query & 0xff); 4356 else 4357 seq_printf(m, "\t%u.%02u W (average SoC)\n", query >> 8, query & 0xff); 4358 } 4359 size = sizeof(uint32_t); 4360 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_INPUT_POWER, (void *)&query, &size)) { 4361 if (adev->flags & AMD_IS_APU) 4362 seq_printf(m, "\t%u.%02u W (current SoC including CPU)\n", query >> 8, query & 0xff); 4363 else 4364 seq_printf(m, "\t%u.%02u W (current SoC)\n", query >> 8, query & 0xff); 4365 } 4366 size = sizeof(value); 4367 seq_printf(m, "\n"); 4368 4369 /* GPU Temp */ 4370 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP, (void *)&value, &size)) 4371 seq_printf(m, "GPU Temperature: %u C\n", value/1000); 4372 4373 /* GPU Load */ 4374 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, (void *)&value, &size)) 4375 seq_printf(m, "GPU Load: %u %%\n", value); 4376 /* MEM Load */ 4377 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MEM_LOAD, (void *)&value, &size)) 4378 seq_printf(m, "MEM Load: %u %%\n", value); 4379 4380 seq_printf(m, "\n"); 4381 4382 /* SMC feature mask */ 4383 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_ENABLED_SMC_FEATURES_MASK, (void *)&value64, &size)) 4384 seq_printf(m, "SMC Feature Mask: 0x%016llx\n", value64); 4385 4386 /* ASICs greater than CHIP_VEGA20 supports these sensors */ 4387 if (gc_ver != IP_VERSION(9, 4, 0) && mp1_ver > IP_VERSION(9, 0, 0)) { 4388 /* VCN clocks */ 4389 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCN_POWER_STATE, (void *)&value, &size)) { 4390 if (!value) { 4391 seq_printf(m, "VCN: Powered down\n"); 4392 } else { 4393 seq_printf(m, "VCN: Powered up\n"); 4394 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size)) 4395 seq_printf(m, "\t%u MHz (DCLK)\n", value/100); 4396 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size)) 4397 seq_printf(m, "\t%u MHz (VCLK)\n", value/100); 4398 } 4399 } 4400 seq_printf(m, "\n"); 4401 } else { 4402 /* UVD clocks */ 4403 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_POWER, (void *)&value, &size)) { 4404 if (!value) { 4405 seq_printf(m, "UVD: Powered down\n"); 4406 } else { 4407 seq_printf(m, "UVD: Powered up\n"); 4408 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size)) 4409 seq_printf(m, "\t%u MHz (DCLK)\n", value/100); 4410 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size)) 4411 seq_printf(m, "\t%u MHz (VCLK)\n", value/100); 4412 } 4413 } 4414 seq_printf(m, "\n"); 4415 4416 /* VCE clocks */ 4417 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_POWER, (void *)&value, &size)) { 4418 if (!value) { 4419 seq_printf(m, "VCE: Powered down\n"); 4420 } else { 4421 seq_printf(m, "VCE: Powered up\n"); 4422 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_ECCLK, (void *)&value, &size)) 4423 seq_printf(m, "\t%u MHz (ECCLK)\n", value/100); 4424 } 4425 } 4426 } 4427 4428 return 0; 4429 } 4430 4431 static const struct cg_flag_name clocks[] = { 4432 {AMD_CG_SUPPORT_GFX_FGCG, "Graphics Fine Grain Clock Gating"}, 4433 {AMD_CG_SUPPORT_GFX_MGCG, "Graphics Medium Grain Clock Gating"}, 4434 {AMD_CG_SUPPORT_GFX_MGLS, "Graphics Medium Grain memory Light Sleep"}, 4435 {AMD_CG_SUPPORT_GFX_CGCG, "Graphics Coarse Grain Clock Gating"}, 4436 {AMD_CG_SUPPORT_GFX_CGLS, "Graphics Coarse Grain memory Light Sleep"}, 4437 {AMD_CG_SUPPORT_GFX_CGTS, "Graphics Coarse Grain Tree Shader Clock Gating"}, 4438 {AMD_CG_SUPPORT_GFX_CGTS_LS, "Graphics Coarse Grain Tree Shader Light Sleep"}, 4439 {AMD_CG_SUPPORT_GFX_CP_LS, "Graphics Command Processor Light Sleep"}, 4440 {AMD_CG_SUPPORT_GFX_RLC_LS, "Graphics Run List Controller Light Sleep"}, 4441 {AMD_CG_SUPPORT_GFX_3D_CGCG, "Graphics 3D Coarse Grain Clock Gating"}, 4442 {AMD_CG_SUPPORT_GFX_3D_CGLS, "Graphics 3D Coarse Grain memory Light Sleep"}, 4443 {AMD_CG_SUPPORT_MC_LS, "Memory Controller Light Sleep"}, 4444 {AMD_CG_SUPPORT_MC_MGCG, "Memory Controller Medium Grain Clock Gating"}, 4445 {AMD_CG_SUPPORT_SDMA_LS, "System Direct Memory Access Light Sleep"}, 4446 {AMD_CG_SUPPORT_SDMA_MGCG, "System Direct Memory Access Medium Grain Clock Gating"}, 4447 {AMD_CG_SUPPORT_BIF_MGCG, "Bus Interface Medium Grain Clock Gating"}, 4448 {AMD_CG_SUPPORT_BIF_LS, "Bus Interface Light Sleep"}, 4449 {AMD_CG_SUPPORT_UVD_MGCG, "Unified Video Decoder Medium Grain Clock Gating"}, 4450 {AMD_CG_SUPPORT_VCE_MGCG, "Video Compression Engine Medium Grain Clock Gating"}, 4451 {AMD_CG_SUPPORT_HDP_LS, "Host Data Path Light Sleep"}, 4452 {AMD_CG_SUPPORT_HDP_MGCG, "Host Data Path Medium Grain Clock Gating"}, 4453 {AMD_CG_SUPPORT_DRM_MGCG, "Digital Right Management Medium Grain Clock Gating"}, 4454 {AMD_CG_SUPPORT_DRM_LS, "Digital Right Management Light Sleep"}, 4455 {AMD_CG_SUPPORT_ROM_MGCG, "Rom Medium Grain Clock Gating"}, 4456 {AMD_CG_SUPPORT_DF_MGCG, "Data Fabric Medium Grain Clock Gating"}, 4457 {AMD_CG_SUPPORT_VCN_MGCG, "VCN Medium Grain Clock Gating"}, 4458 {AMD_CG_SUPPORT_HDP_DS, "Host Data Path Deep Sleep"}, 4459 {AMD_CG_SUPPORT_HDP_SD, "Host Data Path Shutdown"}, 4460 {AMD_CG_SUPPORT_IH_CG, "Interrupt Handler Clock Gating"}, 4461 {AMD_CG_SUPPORT_JPEG_MGCG, "JPEG Medium Grain Clock Gating"}, 4462 {AMD_CG_SUPPORT_REPEATER_FGCG, "Repeater Fine Grain Clock Gating"}, 4463 {AMD_CG_SUPPORT_GFX_PERF_CLK, "Perfmon Clock Gating"}, 4464 {AMD_CG_SUPPORT_ATHUB_MGCG, "Address Translation Hub Medium Grain Clock Gating"}, 4465 {AMD_CG_SUPPORT_ATHUB_LS, "Address Translation Hub Light Sleep"}, 4466 {0, NULL}, 4467 }; 4468 4469 static void amdgpu_parse_cg_state(struct seq_file *m, u64 flags) 4470 { 4471 int i; 4472 4473 for (i = 0; clocks[i].flag; i++) 4474 seq_printf(m, "\t%s: %s\n", clocks[i].name, 4475 (flags & clocks[i].flag) ? "On" : "Off"); 4476 } 4477 4478 static int amdgpu_debugfs_pm_info_show(struct seq_file *m, void *unused) 4479 { 4480 struct amdgpu_device *adev = (struct amdgpu_device *)m->private; 4481 struct drm_device *dev = adev_to_drm(adev); 4482 u64 flags = 0; 4483 int r; 4484 4485 if (amdgpu_in_reset(adev)) 4486 return -EPERM; 4487 if (adev->in_suspend && !adev->in_runpm) 4488 return -EPERM; 4489 4490 r = pm_runtime_get_sync(dev->dev); 4491 if (r < 0) { 4492 pm_runtime_put_autosuspend(dev->dev); 4493 return r; 4494 } 4495 4496 if (amdgpu_dpm_debugfs_print_current_performance_level(adev, m)) { 4497 r = amdgpu_debugfs_pm_info_pp(m, adev); 4498 if (r) 4499 goto out; 4500 } 4501 4502 amdgpu_device_ip_get_clockgating_state(adev, &flags); 4503 4504 seq_printf(m, "Clock Gating Flags Mask: 0x%llx\n", flags); 4505 amdgpu_parse_cg_state(m, flags); 4506 seq_printf(m, "\n"); 4507 4508 out: 4509 pm_runtime_mark_last_busy(dev->dev); 4510 pm_runtime_put_autosuspend(dev->dev); 4511 4512 return r; 4513 } 4514 4515 DEFINE_SHOW_ATTRIBUTE(amdgpu_debugfs_pm_info); 4516 4517 /* 4518 * amdgpu_pm_priv_buffer_read - Read memory region allocated to FW 4519 * 4520 * Reads debug memory region allocated to PMFW 4521 */ 4522 static ssize_t amdgpu_pm_prv_buffer_read(struct file *f, char __user *buf, 4523 size_t size, loff_t *pos) 4524 { 4525 struct amdgpu_device *adev = file_inode(f)->i_private; 4526 size_t smu_prv_buf_size; 4527 void *smu_prv_buf; 4528 int ret = 0; 4529 4530 if (amdgpu_in_reset(adev)) 4531 return -EPERM; 4532 if (adev->in_suspend && !adev->in_runpm) 4533 return -EPERM; 4534 4535 ret = amdgpu_dpm_get_smu_prv_buf_details(adev, &smu_prv_buf, &smu_prv_buf_size); 4536 if (ret) 4537 return ret; 4538 4539 if (!smu_prv_buf || !smu_prv_buf_size) 4540 return -EINVAL; 4541 4542 return simple_read_from_buffer(buf, size, pos, smu_prv_buf, 4543 smu_prv_buf_size); 4544 } 4545 4546 static const struct file_operations amdgpu_debugfs_pm_prv_buffer_fops = { 4547 .owner = THIS_MODULE, 4548 .open = simple_open, 4549 .read = amdgpu_pm_prv_buffer_read, 4550 .llseek = default_llseek, 4551 }; 4552 4553 #endif 4554 4555 void amdgpu_debugfs_pm_init(struct amdgpu_device *adev) 4556 { 4557 #if defined(CONFIG_DEBUG_FS) 4558 struct drm_minor *minor = adev_to_drm(adev)->primary; 4559 struct dentry *root = minor->debugfs_root; 4560 4561 if (!adev->pm.dpm_enabled) 4562 return; 4563 4564 debugfs_create_file("amdgpu_pm_info", 0444, root, adev, 4565 &amdgpu_debugfs_pm_info_fops); 4566 4567 if (adev->pm.smu_prv_buffer_size > 0) 4568 debugfs_create_file_size("amdgpu_pm_prv_buffer", 0444, root, 4569 adev, 4570 &amdgpu_debugfs_pm_prv_buffer_fops, 4571 adev->pm.smu_prv_buffer_size); 4572 4573 amdgpu_dpm_stb_debug_fs_init(adev); 4574 #endif 4575 } 4576