xref: /linux/drivers/gpu/drm/amd/pm/amdgpu_pm.c (revision f7f9e48fa8d53159b6d27d2a809031c7718a305d)
1e098bc96SEvan Quan /*
2e098bc96SEvan Quan  * Copyright 2017 Advanced Micro Devices, Inc.
3e098bc96SEvan Quan  *
4e098bc96SEvan Quan  * Permission is hereby granted, free of charge, to any person obtaining a
5e098bc96SEvan Quan  * copy of this software and associated documentation files (the "Software"),
6e098bc96SEvan Quan  * to deal in the Software without restriction, including without limitation
7e098bc96SEvan Quan  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8e098bc96SEvan Quan  * and/or sell copies of the Software, and to permit persons to whom the
9e098bc96SEvan Quan  * Software is furnished to do so, subject to the following conditions:
10e098bc96SEvan Quan  *
11e098bc96SEvan Quan  * The above copyright notice and this permission notice shall be included in
12e098bc96SEvan Quan  * all copies or substantial portions of the Software.
13e098bc96SEvan Quan  *
14e098bc96SEvan Quan  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15e098bc96SEvan Quan  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16e098bc96SEvan Quan  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17e098bc96SEvan Quan  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18e098bc96SEvan Quan  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19e098bc96SEvan Quan  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20e098bc96SEvan Quan  * OTHER DEALINGS IN THE SOFTWARE.
21e098bc96SEvan Quan  *
22e098bc96SEvan Quan  * Authors: Rafał Miłecki <zajec5@gmail.com>
23e098bc96SEvan Quan  *          Alex Deucher <alexdeucher@gmail.com>
24e098bc96SEvan Quan  */
25e098bc96SEvan Quan 
26e098bc96SEvan Quan #include "amdgpu.h"
27e098bc96SEvan Quan #include "amdgpu_drv.h"
28e098bc96SEvan Quan #include "amdgpu_pm.h"
29e098bc96SEvan Quan #include "amdgpu_dpm.h"
30e098bc96SEvan Quan #include "atom.h"
31e098bc96SEvan Quan #include <linux/pci.h>
32e098bc96SEvan Quan #include <linux/hwmon.h>
33e098bc96SEvan Quan #include <linux/hwmon-sysfs.h>
34e098bc96SEvan Quan #include <linux/nospec.h>
35e098bc96SEvan Quan #include <linux/pm_runtime.h>
36517cb957SHuang Rui #include <asm/processor.h>
37e098bc96SEvan Quan 
383e38b634SEvan Quan #define MAX_NUM_OF_FEATURES_PER_SUBSET		8
393e38b634SEvan Quan #define MAX_NUM_OF_SUBSETS			8
403e38b634SEvan Quan 
413e38b634SEvan Quan struct od_attribute {
423e38b634SEvan Quan 	struct kobj_attribute	attribute;
433e38b634SEvan Quan 	struct list_head	entry;
443e38b634SEvan Quan };
453e38b634SEvan Quan 
463e38b634SEvan Quan struct od_kobj {
473e38b634SEvan Quan 	struct kobject		kobj;
483e38b634SEvan Quan 	struct list_head	entry;
493e38b634SEvan Quan 	struct list_head	attribute;
503e38b634SEvan Quan 	void			*priv;
513e38b634SEvan Quan };
523e38b634SEvan Quan 
533e38b634SEvan Quan struct od_feature_ops {
543e38b634SEvan Quan 	umode_t (*is_visible)(struct amdgpu_device *adev);
553e38b634SEvan Quan 	ssize_t (*show)(struct kobject *kobj, struct kobj_attribute *attr,
563e38b634SEvan Quan 			char *buf);
573e38b634SEvan Quan 	ssize_t (*store)(struct kobject *kobj, struct kobj_attribute *attr,
583e38b634SEvan Quan 			 const char *buf, size_t count);
593e38b634SEvan Quan };
603e38b634SEvan Quan 
613e38b634SEvan Quan struct od_feature_item {
623e38b634SEvan Quan 	const char		*name;
633e38b634SEvan Quan 	struct od_feature_ops	ops;
643e38b634SEvan Quan };
653e38b634SEvan Quan 
663e38b634SEvan Quan struct od_feature_container {
673e38b634SEvan Quan 	char				*name;
683e38b634SEvan Quan 	struct od_feature_ops		ops;
693e38b634SEvan Quan 	struct od_feature_item		sub_feature[MAX_NUM_OF_FEATURES_PER_SUBSET];
703e38b634SEvan Quan };
713e38b634SEvan Quan 
723e38b634SEvan Quan struct od_feature_set {
733e38b634SEvan Quan 	struct od_feature_container	containers[MAX_NUM_OF_SUBSETS];
743e38b634SEvan Quan };
753e38b634SEvan Quan 
76e098bc96SEvan Quan static const struct hwmon_temp_label {
77e098bc96SEvan Quan 	enum PP_HWMON_TEMP channel;
78e098bc96SEvan Quan 	const char *label;
79e098bc96SEvan Quan } temp_label[] = {
80e098bc96SEvan Quan 	{PP_TEMP_EDGE, "edge"},
81e098bc96SEvan Quan 	{PP_TEMP_JUNCTION, "junction"},
82e098bc96SEvan Quan 	{PP_TEMP_MEM, "mem"},
83e098bc96SEvan Quan };
84e098bc96SEvan Quan 
853867e370SDarren Powell const char * const amdgpu_pp_profile_name[] = {
863867e370SDarren Powell 	"BOOTUP_DEFAULT",
873867e370SDarren Powell 	"3D_FULL_SCREEN",
883867e370SDarren Powell 	"POWER_SAVING",
893867e370SDarren Powell 	"VIDEO",
903867e370SDarren Powell 	"VR",
913867e370SDarren Powell 	"COMPUTE",
92334682aeSKenneth Feng 	"CUSTOM",
93334682aeSKenneth Feng 	"WINDOW_3D",
9431865e96SPerry Yuan 	"CAPPED",
9531865e96SPerry Yuan 	"UNCAPPED",
963867e370SDarren Powell };
973867e370SDarren Powell 
98e098bc96SEvan Quan /**
99e098bc96SEvan Quan  * DOC: power_dpm_state
100e098bc96SEvan Quan  *
101e098bc96SEvan Quan  * The power_dpm_state file is a legacy interface and is only provided for
102e098bc96SEvan Quan  * backwards compatibility. The amdgpu driver provides a sysfs API for adjusting
103e098bc96SEvan Quan  * certain power related parameters.  The file power_dpm_state is used for this.
104e098bc96SEvan Quan  * It accepts the following arguments:
105e098bc96SEvan Quan  *
106e098bc96SEvan Quan  * - battery
107e098bc96SEvan Quan  *
108e098bc96SEvan Quan  * - balanced
109e098bc96SEvan Quan  *
110e098bc96SEvan Quan  * - performance
111e098bc96SEvan Quan  *
112e098bc96SEvan Quan  * battery
113e098bc96SEvan Quan  *
114e098bc96SEvan Quan  * On older GPUs, the vbios provided a special power state for battery
115e098bc96SEvan Quan  * operation.  Selecting battery switched to this state.  This is no
116e098bc96SEvan Quan  * longer provided on newer GPUs so the option does nothing in that case.
117e098bc96SEvan Quan  *
118e098bc96SEvan Quan  * balanced
119e098bc96SEvan Quan  *
120e098bc96SEvan Quan  * On older GPUs, the vbios provided a special power state for balanced
121e098bc96SEvan Quan  * operation.  Selecting balanced switched to this state.  This is no
122e098bc96SEvan Quan  * longer provided on newer GPUs so the option does nothing in that case.
123e098bc96SEvan Quan  *
124e098bc96SEvan Quan  * performance
125e098bc96SEvan Quan  *
126e098bc96SEvan Quan  * On older GPUs, the vbios provided a special power state for performance
127e098bc96SEvan Quan  * operation.  Selecting performance switched to this state.  This is no
128e098bc96SEvan Quan  * longer provided on newer GPUs so the option does nothing in that case.
129e098bc96SEvan Quan  *
130e098bc96SEvan Quan  */
131e098bc96SEvan Quan 
132e098bc96SEvan Quan static ssize_t amdgpu_get_power_dpm_state(struct device *dev,
133e098bc96SEvan Quan 					  struct device_attribute *attr,
134e098bc96SEvan Quan 					  char *buf)
135e098bc96SEvan Quan {
136e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
1371348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
138e098bc96SEvan Quan 	enum amd_pm_state_type pm;
139e098bc96SEvan Quan 	int ret;
140e098bc96SEvan Quan 
14153b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
142e098bc96SEvan Quan 		return -EPERM;
143d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
144d2ae842dSAlex Deucher 		return -EPERM;
145e098bc96SEvan Quan 
146e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
147e098bc96SEvan Quan 	if (ret < 0) {
148e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
149e098bc96SEvan Quan 		return ret;
150e098bc96SEvan Quan 	}
151e098bc96SEvan Quan 
15279c65f3fSEvan Quan 	amdgpu_dpm_get_current_power_state(adev, &pm);
153e098bc96SEvan Quan 
154e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
155e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
156e098bc96SEvan Quan 
157a9ca9bb3STian Tao 	return sysfs_emit(buf, "%s\n",
158e098bc96SEvan Quan 			  (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
159e098bc96SEvan Quan 			  (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
160e098bc96SEvan Quan }
161e098bc96SEvan Quan 
162e098bc96SEvan Quan static ssize_t amdgpu_set_power_dpm_state(struct device *dev,
163e098bc96SEvan Quan 					  struct device_attribute *attr,
164e098bc96SEvan Quan 					  const char *buf,
165e098bc96SEvan Quan 					  size_t count)
166e098bc96SEvan Quan {
167e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
1681348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
169e098bc96SEvan Quan 	enum amd_pm_state_type  state;
170e098bc96SEvan Quan 	int ret;
171e098bc96SEvan Quan 
17253b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
173e098bc96SEvan Quan 		return -EPERM;
174d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
175d2ae842dSAlex Deucher 		return -EPERM;
176e098bc96SEvan Quan 
177e098bc96SEvan Quan 	if (strncmp("battery", buf, strlen("battery")) == 0)
178e098bc96SEvan Quan 		state = POWER_STATE_TYPE_BATTERY;
179e098bc96SEvan Quan 	else if (strncmp("balanced", buf, strlen("balanced")) == 0)
180e098bc96SEvan Quan 		state = POWER_STATE_TYPE_BALANCED;
181e098bc96SEvan Quan 	else if (strncmp("performance", buf, strlen("performance")) == 0)
182e098bc96SEvan Quan 		state = POWER_STATE_TYPE_PERFORMANCE;
183e098bc96SEvan Quan 	else
184e098bc96SEvan Quan 		return -EINVAL;
185e098bc96SEvan Quan 
186e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
187e098bc96SEvan Quan 	if (ret < 0) {
188e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
189e098bc96SEvan Quan 		return ret;
190e098bc96SEvan Quan 	}
191e098bc96SEvan Quan 
19279c65f3fSEvan Quan 	amdgpu_dpm_set_power_state(adev, state);
193e098bc96SEvan Quan 
194e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
195e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
196e098bc96SEvan Quan 
197e098bc96SEvan Quan 	return count;
198e098bc96SEvan Quan }
199e098bc96SEvan Quan 
200e098bc96SEvan Quan 
201e098bc96SEvan Quan /**
202e098bc96SEvan Quan  * DOC: power_dpm_force_performance_level
203e098bc96SEvan Quan  *
204e098bc96SEvan Quan  * The amdgpu driver provides a sysfs API for adjusting certain power
205e098bc96SEvan Quan  * related parameters.  The file power_dpm_force_performance_level is
206e098bc96SEvan Quan  * used for this.  It accepts the following arguments:
207e098bc96SEvan Quan  *
208e098bc96SEvan Quan  * - auto
209e098bc96SEvan Quan  *
210e098bc96SEvan Quan  * - low
211e098bc96SEvan Quan  *
212e098bc96SEvan Quan  * - high
213e098bc96SEvan Quan  *
214e098bc96SEvan Quan  * - manual
215e098bc96SEvan Quan  *
216e098bc96SEvan Quan  * - profile_standard
217e098bc96SEvan Quan  *
218e098bc96SEvan Quan  * - profile_min_sclk
219e098bc96SEvan Quan  *
220e098bc96SEvan Quan  * - profile_min_mclk
221e098bc96SEvan Quan  *
222e098bc96SEvan Quan  * - profile_peak
223e098bc96SEvan Quan  *
224e098bc96SEvan Quan  * auto
225e098bc96SEvan Quan  *
226e098bc96SEvan Quan  * When auto is selected, the driver will attempt to dynamically select
227e098bc96SEvan Quan  * the optimal power profile for current conditions in the driver.
228e098bc96SEvan Quan  *
229e098bc96SEvan Quan  * low
230e098bc96SEvan Quan  *
231e098bc96SEvan Quan  * When low is selected, the clocks are forced to the lowest power state.
232e098bc96SEvan Quan  *
233e098bc96SEvan Quan  * high
234e098bc96SEvan Quan  *
235e098bc96SEvan Quan  * When high is selected, the clocks are forced to the highest power state.
236e098bc96SEvan Quan  *
237e098bc96SEvan Quan  * manual
238e098bc96SEvan Quan  *
239e098bc96SEvan Quan  * When manual is selected, the user can manually adjust which power states
240e098bc96SEvan Quan  * are enabled for each clock domain via the sysfs pp_dpm_mclk, pp_dpm_sclk,
241e098bc96SEvan Quan  * and pp_dpm_pcie files and adjust the power state transition heuristics
242e098bc96SEvan Quan  * via the pp_power_profile_mode sysfs file.
243e098bc96SEvan Quan  *
244e098bc96SEvan Quan  * profile_standard
245e098bc96SEvan Quan  * profile_min_sclk
246e098bc96SEvan Quan  * profile_min_mclk
247e098bc96SEvan Quan  * profile_peak
248e098bc96SEvan Quan  *
249e098bc96SEvan Quan  * When the profiling modes are selected, clock and power gating are
250e098bc96SEvan Quan  * disabled and the clocks are set for different profiling cases. This
251e098bc96SEvan Quan  * mode is recommended for profiling specific work loads where you do
252e098bc96SEvan Quan  * not want clock or power gating for clock fluctuation to interfere
253e098bc96SEvan Quan  * with your results. profile_standard sets the clocks to a fixed clock
254e098bc96SEvan Quan  * level which varies from asic to asic.  profile_min_sclk forces the sclk
255e098bc96SEvan Quan  * to the lowest level.  profile_min_mclk forces the mclk to the lowest level.
256e098bc96SEvan Quan  * profile_peak sets all clocks (mclk, sclk, pcie) to the highest levels.
257e098bc96SEvan Quan  *
258e098bc96SEvan Quan  */
259e098bc96SEvan Quan 
260e098bc96SEvan Quan static ssize_t amdgpu_get_power_dpm_force_performance_level(struct device *dev,
261e098bc96SEvan Quan 							    struct device_attribute *attr,
262e098bc96SEvan Quan 							    char *buf)
263e098bc96SEvan Quan {
264e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
2651348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
266e098bc96SEvan Quan 	enum amd_dpm_forced_level level = 0xff;
267e098bc96SEvan Quan 	int ret;
268e098bc96SEvan Quan 
26953b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
270e098bc96SEvan Quan 		return -EPERM;
271d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
272d2ae842dSAlex Deucher 		return -EPERM;
273e098bc96SEvan Quan 
274e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
275e098bc96SEvan Quan 	if (ret < 0) {
276e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
277e098bc96SEvan Quan 		return ret;
278e098bc96SEvan Quan 	}
279e098bc96SEvan Quan 
280e098bc96SEvan Quan 	level = amdgpu_dpm_get_performance_level(adev);
281e098bc96SEvan Quan 
282e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
283e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
284e098bc96SEvan Quan 
285a9ca9bb3STian Tao 	return sysfs_emit(buf, "%s\n",
286e098bc96SEvan Quan 			  (level == AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" :
287e098bc96SEvan Quan 			  (level == AMD_DPM_FORCED_LEVEL_LOW) ? "low" :
288e098bc96SEvan Quan 			  (level == AMD_DPM_FORCED_LEVEL_HIGH) ? "high" :
289e098bc96SEvan Quan 			  (level == AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" :
290e098bc96SEvan Quan 			  (level == AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD) ? "profile_standard" :
291e098bc96SEvan Quan 			  (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK) ? "profile_min_sclk" :
292e098bc96SEvan Quan 			  (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) ? "profile_min_mclk" :
293e098bc96SEvan Quan 			  (level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) ? "profile_peak" :
2946be64246SLijo Lazar 			  (level == AMD_DPM_FORCED_LEVEL_PERF_DETERMINISM) ? "perf_determinism" :
295e098bc96SEvan Quan 			  "unknown");
296e098bc96SEvan Quan }
297e098bc96SEvan Quan 
298e098bc96SEvan Quan static ssize_t amdgpu_set_power_dpm_force_performance_level(struct device *dev,
299e098bc96SEvan Quan 							    struct device_attribute *attr,
300e098bc96SEvan Quan 							    const char *buf,
301e098bc96SEvan Quan 							    size_t count)
302e098bc96SEvan Quan {
303e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
3041348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
305e098bc96SEvan Quan 	enum amd_dpm_forced_level level;
306e098bc96SEvan Quan 	int ret = 0;
307e098bc96SEvan Quan 
30853b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
309e098bc96SEvan Quan 		return -EPERM;
310d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
311d2ae842dSAlex Deucher 		return -EPERM;
312e098bc96SEvan Quan 
313e098bc96SEvan Quan 	if (strncmp("low", buf, strlen("low")) == 0) {
314e098bc96SEvan Quan 		level = AMD_DPM_FORCED_LEVEL_LOW;
315e098bc96SEvan Quan 	} else if (strncmp("high", buf, strlen("high")) == 0) {
316e098bc96SEvan Quan 		level = AMD_DPM_FORCED_LEVEL_HIGH;
317e098bc96SEvan Quan 	} else if (strncmp("auto", buf, strlen("auto")) == 0) {
318e098bc96SEvan Quan 		level = AMD_DPM_FORCED_LEVEL_AUTO;
319e098bc96SEvan Quan 	} else if (strncmp("manual", buf, strlen("manual")) == 0) {
320e098bc96SEvan Quan 		level = AMD_DPM_FORCED_LEVEL_MANUAL;
321e098bc96SEvan Quan 	} else if (strncmp("profile_exit", buf, strlen("profile_exit")) == 0) {
322e098bc96SEvan Quan 		level = AMD_DPM_FORCED_LEVEL_PROFILE_EXIT;
323e098bc96SEvan Quan 	} else if (strncmp("profile_standard", buf, strlen("profile_standard")) == 0) {
324e098bc96SEvan Quan 		level = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD;
325e098bc96SEvan Quan 	} else if (strncmp("profile_min_sclk", buf, strlen("profile_min_sclk")) == 0) {
326e098bc96SEvan Quan 		level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK;
327e098bc96SEvan Quan 	} else if (strncmp("profile_min_mclk", buf, strlen("profile_min_mclk")) == 0) {
328e098bc96SEvan Quan 		level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK;
329e098bc96SEvan Quan 	} else if (strncmp("profile_peak", buf, strlen("profile_peak")) == 0) {
330e098bc96SEvan Quan 		level = AMD_DPM_FORCED_LEVEL_PROFILE_PEAK;
3316be64246SLijo Lazar 	} else if (strncmp("perf_determinism", buf, strlen("perf_determinism")) == 0) {
3326be64246SLijo Lazar 		level = AMD_DPM_FORCED_LEVEL_PERF_DETERMINISM;
333e098bc96SEvan Quan 	}  else {
334e098bc96SEvan Quan 		return -EINVAL;
335e098bc96SEvan Quan 	}
336e098bc96SEvan Quan 
337e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
338e098bc96SEvan Quan 	if (ret < 0) {
339e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
340e098bc96SEvan Quan 		return ret;
341e098bc96SEvan Quan 	}
342e098bc96SEvan Quan 
3438cda7a4fSAlex Deucher 	mutex_lock(&adev->pm.stable_pstate_ctx_lock);
34479c65f3fSEvan Quan 	if (amdgpu_dpm_force_performance_level(adev, level)) {
345e098bc96SEvan Quan 		pm_runtime_mark_last_busy(ddev->dev);
346e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
3478cda7a4fSAlex Deucher 		mutex_unlock(&adev->pm.stable_pstate_ctx_lock);
348e098bc96SEvan Quan 		return -EINVAL;
349e098bc96SEvan Quan 	}
3508cda7a4fSAlex Deucher 	/* override whatever a user ctx may have set */
3518cda7a4fSAlex Deucher 	adev->pm.stable_pstate_ctx = NULL;
3528cda7a4fSAlex Deucher 	mutex_unlock(&adev->pm.stable_pstate_ctx_lock);
35379c65f3fSEvan Quan 
354e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
355e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
356e098bc96SEvan Quan 
357e098bc96SEvan Quan 	return count;
358e098bc96SEvan Quan }
359e098bc96SEvan Quan 
360e098bc96SEvan Quan static ssize_t amdgpu_get_pp_num_states(struct device *dev,
361e098bc96SEvan Quan 		struct device_attribute *attr,
362e098bc96SEvan Quan 		char *buf)
363e098bc96SEvan Quan {
364e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
3651348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
366e098bc96SEvan Quan 	struct pp_states_info data;
36709b6744cSDarren Powell 	uint32_t i;
36809b6744cSDarren Powell 	int buf_len, ret;
369e098bc96SEvan Quan 
37053b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
371e098bc96SEvan Quan 		return -EPERM;
372d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
373d2ae842dSAlex Deucher 		return -EPERM;
374e098bc96SEvan Quan 
375e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
376e098bc96SEvan Quan 	if (ret < 0) {
377e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
378e098bc96SEvan Quan 		return ret;
379e098bc96SEvan Quan 	}
380e098bc96SEvan Quan 
38179c65f3fSEvan Quan 	if (amdgpu_dpm_get_pp_num_states(adev, &data))
382e098bc96SEvan Quan 		memset(&data, 0, sizeof(data));
383e098bc96SEvan Quan 
384e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
385e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
386e098bc96SEvan Quan 
38709b6744cSDarren Powell 	buf_len = sysfs_emit(buf, "states: %d\n", data.nums);
388e098bc96SEvan Quan 	for (i = 0; i < data.nums; i++)
38909b6744cSDarren Powell 		buf_len += sysfs_emit_at(buf, buf_len, "%d %s\n", i,
390e098bc96SEvan Quan 				(data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" :
391e098bc96SEvan Quan 				(data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" :
392e098bc96SEvan Quan 				(data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" :
393e098bc96SEvan Quan 				(data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default");
394e098bc96SEvan Quan 
395e098bc96SEvan Quan 	return buf_len;
396e098bc96SEvan Quan }
397e098bc96SEvan Quan 
398e098bc96SEvan Quan static ssize_t amdgpu_get_pp_cur_state(struct device *dev,
399e098bc96SEvan Quan 		struct device_attribute *attr,
400e098bc96SEvan Quan 		char *buf)
401e098bc96SEvan Quan {
402e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
4031348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
4042b24c199STom Rix 	struct pp_states_info data = {0};
405e098bc96SEvan Quan 	enum amd_pm_state_type pm = 0;
406e098bc96SEvan Quan 	int i = 0, ret = 0;
407e098bc96SEvan Quan 
40853b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
409e098bc96SEvan Quan 		return -EPERM;
410d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
411d2ae842dSAlex Deucher 		return -EPERM;
412e098bc96SEvan Quan 
413e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
414e098bc96SEvan Quan 	if (ret < 0) {
415e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
416e098bc96SEvan Quan 		return ret;
417e098bc96SEvan Quan 	}
418e098bc96SEvan Quan 
41979c65f3fSEvan Quan 	amdgpu_dpm_get_current_power_state(adev, &pm);
42079c65f3fSEvan Quan 
42179c65f3fSEvan Quan 	ret = amdgpu_dpm_get_pp_num_states(adev, &data);
422e098bc96SEvan Quan 
423e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
424e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
425e098bc96SEvan Quan 
42679c65f3fSEvan Quan 	if (ret)
42779c65f3fSEvan Quan 		return ret;
42879c65f3fSEvan Quan 
429e098bc96SEvan Quan 	for (i = 0; i < data.nums; i++) {
430e098bc96SEvan Quan 		if (pm == data.states[i])
431e098bc96SEvan Quan 			break;
432e098bc96SEvan Quan 	}
433e098bc96SEvan Quan 
434e098bc96SEvan Quan 	if (i == data.nums)
435e098bc96SEvan Quan 		i = -EINVAL;
436e098bc96SEvan Quan 
437a9ca9bb3STian Tao 	return sysfs_emit(buf, "%d\n", i);
438e098bc96SEvan Quan }
439e098bc96SEvan Quan 
440e098bc96SEvan Quan static ssize_t amdgpu_get_pp_force_state(struct device *dev,
441e098bc96SEvan Quan 		struct device_attribute *attr,
442e098bc96SEvan Quan 		char *buf)
443e098bc96SEvan Quan {
444e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
4451348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
446e098bc96SEvan Quan 
44753b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
448e098bc96SEvan Quan 		return -EPERM;
449d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
450d2ae842dSAlex Deucher 		return -EPERM;
451e098bc96SEvan Quan 
452d698a2c4SEvan Quan 	if (adev->pm.pp_force_state_enabled)
453e098bc96SEvan Quan 		return amdgpu_get_pp_cur_state(dev, attr, buf);
454e098bc96SEvan Quan 	else
455a9ca9bb3STian Tao 		return sysfs_emit(buf, "\n");
456e098bc96SEvan Quan }
457e098bc96SEvan Quan 
458e098bc96SEvan Quan static ssize_t amdgpu_set_pp_force_state(struct device *dev,
459e098bc96SEvan Quan 		struct device_attribute *attr,
460e098bc96SEvan Quan 		const char *buf,
461e098bc96SEvan Quan 		size_t count)
462e098bc96SEvan Quan {
463e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
4641348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
465e098bc96SEvan Quan 	enum amd_pm_state_type state = 0;
46679c65f3fSEvan Quan 	struct pp_states_info data;
467e098bc96SEvan Quan 	unsigned long idx;
468e098bc96SEvan Quan 	int ret;
469e098bc96SEvan Quan 
47053b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
471e098bc96SEvan Quan 		return -EPERM;
472d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
473d2ae842dSAlex Deucher 		return -EPERM;
474e098bc96SEvan Quan 
475d698a2c4SEvan Quan 	adev->pm.pp_force_state_enabled = false;
47679c65f3fSEvan Quan 
477e098bc96SEvan Quan 	if (strlen(buf) == 1)
47879c65f3fSEvan Quan 		return count;
479e098bc96SEvan Quan 
480e098bc96SEvan Quan 	ret = kstrtoul(buf, 0, &idx);
481e098bc96SEvan Quan 	if (ret || idx >= ARRAY_SIZE(data.states))
482e098bc96SEvan Quan 		return -EINVAL;
483e098bc96SEvan Quan 
484e098bc96SEvan Quan 	idx = array_index_nospec(idx, ARRAY_SIZE(data.states));
485e098bc96SEvan Quan 
486e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
487e098bc96SEvan Quan 	if (ret < 0) {
488e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
489e098bc96SEvan Quan 		return ret;
490e098bc96SEvan Quan 	}
491e098bc96SEvan Quan 
49279c65f3fSEvan Quan 	ret = amdgpu_dpm_get_pp_num_states(adev, &data);
49379c65f3fSEvan Quan 	if (ret)
49479c65f3fSEvan Quan 		goto err_out;
49579c65f3fSEvan Quan 
49679c65f3fSEvan Quan 	state = data.states[idx];
49779c65f3fSEvan Quan 
498e098bc96SEvan Quan 	/* only set user selected power states */
499e098bc96SEvan Quan 	if (state != POWER_STATE_TYPE_INTERNAL_BOOT &&
500e098bc96SEvan Quan 	    state != POWER_STATE_TYPE_DEFAULT) {
50179c65f3fSEvan Quan 		ret = amdgpu_dpm_dispatch_task(adev,
502e098bc96SEvan Quan 				AMD_PP_TASK_ENABLE_USER_STATE, &state);
50379c65f3fSEvan Quan 		if (ret)
50479c65f3fSEvan Quan 			goto err_out;
50579c65f3fSEvan Quan 
506d698a2c4SEvan Quan 		adev->pm.pp_force_state_enabled = true;
507e098bc96SEvan Quan 	}
50879c65f3fSEvan Quan 
509e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
510e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
511e098bc96SEvan Quan 
512e098bc96SEvan Quan 	return count;
51379c65f3fSEvan Quan 
51479c65f3fSEvan Quan err_out:
51579c65f3fSEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
51679c65f3fSEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
51779c65f3fSEvan Quan 	return ret;
518e098bc96SEvan Quan }
519e098bc96SEvan Quan 
520e098bc96SEvan Quan /**
521e098bc96SEvan Quan  * DOC: pp_table
522e098bc96SEvan Quan  *
523e098bc96SEvan Quan  * The amdgpu driver provides a sysfs API for uploading new powerplay
524e098bc96SEvan Quan  * tables.  The file pp_table is used for this.  Reading the file
525e098bc96SEvan Quan  * will dump the current power play table.  Writing to the file
526e098bc96SEvan Quan  * will attempt to upload a new powerplay table and re-initialize
527e098bc96SEvan Quan  * powerplay using that new table.
528e098bc96SEvan Quan  *
529e098bc96SEvan Quan  */
530e098bc96SEvan Quan 
531e098bc96SEvan Quan static ssize_t amdgpu_get_pp_table(struct device *dev,
532e098bc96SEvan Quan 		struct device_attribute *attr,
533e098bc96SEvan Quan 		char *buf)
534e098bc96SEvan Quan {
535e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
5361348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
537e098bc96SEvan Quan 	char *table = NULL;
538e098bc96SEvan Quan 	int size, ret;
539e098bc96SEvan Quan 
54053b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
541e098bc96SEvan Quan 		return -EPERM;
542d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
543d2ae842dSAlex Deucher 		return -EPERM;
544e098bc96SEvan Quan 
545e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
546e098bc96SEvan Quan 	if (ret < 0) {
547e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
548e098bc96SEvan Quan 		return ret;
549e098bc96SEvan Quan 	}
550e098bc96SEvan Quan 
551e098bc96SEvan Quan 	size = amdgpu_dpm_get_pp_table(adev, &table);
55279c65f3fSEvan Quan 
553e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
554e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
55579c65f3fSEvan Quan 
55679c65f3fSEvan Quan 	if (size <= 0)
557e098bc96SEvan Quan 		return size;
558e098bc96SEvan Quan 
559e098bc96SEvan Quan 	if (size >= PAGE_SIZE)
560e098bc96SEvan Quan 		size = PAGE_SIZE - 1;
561e098bc96SEvan Quan 
562e098bc96SEvan Quan 	memcpy(buf, table, size);
563e098bc96SEvan Quan 
564e098bc96SEvan Quan 	return size;
565e098bc96SEvan Quan }
566e098bc96SEvan Quan 
567e098bc96SEvan Quan static ssize_t amdgpu_set_pp_table(struct device *dev,
568e098bc96SEvan Quan 		struct device_attribute *attr,
569e098bc96SEvan Quan 		const char *buf,
570e098bc96SEvan Quan 		size_t count)
571e098bc96SEvan Quan {
572e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
5731348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
574e098bc96SEvan Quan 	int ret = 0;
575e098bc96SEvan Quan 
57653b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
577e098bc96SEvan Quan 		return -EPERM;
578d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
579d2ae842dSAlex Deucher 		return -EPERM;
580e098bc96SEvan Quan 
581e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
582e098bc96SEvan Quan 	if (ret < 0) {
583e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
584e098bc96SEvan Quan 		return ret;
585e098bc96SEvan Quan 	}
586e098bc96SEvan Quan 
5878f4828d0SDarren Powell 	ret = amdgpu_dpm_set_pp_table(adev, buf, count);
588e098bc96SEvan Quan 
589e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
590e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
591e098bc96SEvan Quan 
59279c65f3fSEvan Quan 	if (ret)
59379c65f3fSEvan Quan 		return ret;
59479c65f3fSEvan Quan 
595e098bc96SEvan Quan 	return count;
596e098bc96SEvan Quan }
597e098bc96SEvan Quan 
598e098bc96SEvan Quan /**
599e098bc96SEvan Quan  * DOC: pp_od_clk_voltage
600e098bc96SEvan Quan  *
601e098bc96SEvan Quan  * The amdgpu driver provides a sysfs API for adjusting the clocks and voltages
602e098bc96SEvan Quan  * in each power level within a power state.  The pp_od_clk_voltage is used for
603e098bc96SEvan Quan  * this.
604e098bc96SEvan Quan  *
605e098bc96SEvan Quan  * Note that the actual memory controller clock rate are exposed, not
606e098bc96SEvan Quan  * the effective memory clock of the DRAMs. To translate it, use the
607e098bc96SEvan Quan  * following formula:
608e098bc96SEvan Quan  *
609e098bc96SEvan Quan  * Clock conversion (Mhz):
610e098bc96SEvan Quan  *
611e098bc96SEvan Quan  * HBM: effective_memory_clock = memory_controller_clock * 1
612e098bc96SEvan Quan  *
613e098bc96SEvan Quan  * G5: effective_memory_clock = memory_controller_clock * 1
614e098bc96SEvan Quan  *
615e098bc96SEvan Quan  * G6: effective_memory_clock = memory_controller_clock * 2
616e098bc96SEvan Quan  *
617e098bc96SEvan Quan  * DRAM data rate (MT/s):
618e098bc96SEvan Quan  *
619e098bc96SEvan Quan  * HBM: effective_memory_clock * 2 = data_rate
620e098bc96SEvan Quan  *
621e098bc96SEvan Quan  * G5: effective_memory_clock * 4 = data_rate
622e098bc96SEvan Quan  *
623e098bc96SEvan Quan  * G6: effective_memory_clock * 8 = data_rate
624e098bc96SEvan Quan  *
625e098bc96SEvan Quan  * Bandwidth (MB/s):
626e098bc96SEvan Quan  *
627e098bc96SEvan Quan  * data_rate * vram_bit_width / 8 = memory_bandwidth
628e098bc96SEvan Quan  *
629e098bc96SEvan Quan  * Some examples:
630e098bc96SEvan Quan  *
631e098bc96SEvan Quan  * G5 on RX460:
632e098bc96SEvan Quan  *
633e098bc96SEvan Quan  * memory_controller_clock = 1750 Mhz
634e098bc96SEvan Quan  *
635e098bc96SEvan Quan  * effective_memory_clock = 1750 Mhz * 1 = 1750 Mhz
636e098bc96SEvan Quan  *
637e098bc96SEvan Quan  * data rate = 1750 * 4 = 7000 MT/s
638e098bc96SEvan Quan  *
639e098bc96SEvan Quan  * memory_bandwidth = 7000 * 128 bits / 8 = 112000 MB/s
640e098bc96SEvan Quan  *
641e098bc96SEvan Quan  * G6 on RX5700:
642e098bc96SEvan Quan  *
643e098bc96SEvan Quan  * memory_controller_clock = 875 Mhz
644e098bc96SEvan Quan  *
645e098bc96SEvan Quan  * effective_memory_clock = 875 Mhz * 2 = 1750 Mhz
646e098bc96SEvan Quan  *
647e098bc96SEvan Quan  * data rate = 1750 * 8 = 14000 MT/s
648e098bc96SEvan Quan  *
649e098bc96SEvan Quan  * memory_bandwidth = 14000 * 256 bits / 8 = 448000 MB/s
650e098bc96SEvan Quan  *
651e098bc96SEvan Quan  * < For Vega10 and previous ASICs >
652e098bc96SEvan Quan  *
653e098bc96SEvan Quan  * Reading the file will display:
654e098bc96SEvan Quan  *
655e098bc96SEvan Quan  * - a list of engine clock levels and voltages labeled OD_SCLK
656e098bc96SEvan Quan  *
657e098bc96SEvan Quan  * - a list of memory clock levels and voltages labeled OD_MCLK
658e098bc96SEvan Quan  *
659e098bc96SEvan Quan  * - a list of valid ranges for sclk, mclk, and voltage labeled OD_RANGE
660e098bc96SEvan Quan  *
661e098bc96SEvan Quan  * To manually adjust these settings, first select manual using
662e098bc96SEvan Quan  * power_dpm_force_performance_level. Enter a new value for each
663e098bc96SEvan Quan  * level by writing a string that contains "s/m level clock voltage" to
664e098bc96SEvan Quan  * the file.  E.g., "s 1 500 820" will update sclk level 1 to be 500 MHz
665e098bc96SEvan Quan  * at 820 mV; "m 0 350 810" will update mclk level 0 to be 350 MHz at
666e098bc96SEvan Quan  * 810 mV.  When you have edited all of the states as needed, write
667e098bc96SEvan Quan  * "c" (commit) to the file to commit your changes.  If you want to reset to the
668e098bc96SEvan Quan  * default power levels, write "r" (reset) to the file to reset them.
669e098bc96SEvan Quan  *
670e098bc96SEvan Quan  *
671e098bc96SEvan Quan  * < For Vega20 and newer ASICs >
672e098bc96SEvan Quan  *
673e098bc96SEvan Quan  * Reading the file will display:
674e098bc96SEvan Quan  *
675e098bc96SEvan Quan  * - minimum and maximum engine clock labeled OD_SCLK
676e098bc96SEvan Quan  *
67737a58f69SEvan Quan  * - minimum(not available for Vega20 and Navi1x) and maximum memory
67837a58f69SEvan Quan  *   clock labeled OD_MCLK
679e098bc96SEvan Quan  *
680e098bc96SEvan Quan  * - three <frequency, voltage> points labeled OD_VDDC_CURVE.
6818f4f5f0bSEvan Quan  *   They can be used to calibrate the sclk voltage curve. This is
6828f4f5f0bSEvan Quan  *   available for Vega20 and NV1X.
6838f4f5f0bSEvan Quan  *
684a2b6df4fSEvan Quan  * - voltage offset(in mV) applied on target voltage calculation.
685e835bc26SEvan Quan  *   This is available for Sienna Cichlid, Navy Flounder, Dimgrey
686e835bc26SEvan Quan  *   Cavefish and some later SMU13 ASICs. For these ASICs, the target
687e835bc26SEvan Quan  *   voltage calculation can be illustrated by "voltage = voltage
688e835bc26SEvan Quan  *   calculated from v/f curve + overdrive vddgfx offset"
689a2b6df4fSEvan Quan  *
690e835bc26SEvan Quan  * - a list of valid ranges for sclk, mclk, voltage curve points
691e835bc26SEvan Quan  *   or voltage offset labeled OD_RANGE
692e098bc96SEvan Quan  *
6930487bbb4SAlex Deucher  * < For APUs >
6940487bbb4SAlex Deucher  *
6950487bbb4SAlex Deucher  * Reading the file will display:
6960487bbb4SAlex Deucher  *
6970487bbb4SAlex Deucher  * - minimum and maximum engine clock labeled OD_SCLK
6980487bbb4SAlex Deucher  *
6990487bbb4SAlex Deucher  * - a list of valid ranges for sclk labeled OD_RANGE
7000487bbb4SAlex Deucher  *
7013dc8077fSAlex Deucher  * < For VanGogh >
7023dc8077fSAlex Deucher  *
7033dc8077fSAlex Deucher  * Reading the file will display:
7043dc8077fSAlex Deucher  *
7053dc8077fSAlex Deucher  * - minimum and maximum engine clock labeled OD_SCLK
7063dc8077fSAlex Deucher  * - minimum and maximum core clocks labeled OD_CCLK
7073dc8077fSAlex Deucher  *
7083dc8077fSAlex Deucher  * - a list of valid ranges for sclk and cclk labeled OD_RANGE
7093dc8077fSAlex Deucher  *
710e098bc96SEvan Quan  * To manually adjust these settings:
711e098bc96SEvan Quan  *
712e098bc96SEvan Quan  * - First select manual using power_dpm_force_performance_level
713e098bc96SEvan Quan  *
714e098bc96SEvan Quan  * - For clock frequency setting, enter a new value by writing a
715e098bc96SEvan Quan  *   string that contains "s/m index clock" to the file. The index
716e098bc96SEvan Quan  *   should be 0 if to set minimum clock. And 1 if to set maximum
717e098bc96SEvan Quan  *   clock. E.g., "s 0 500" will update minimum sclk to be 500 MHz.
7183dc8077fSAlex Deucher  *   "m 1 800" will update maximum mclk to be 800Mhz. For core
7193dc8077fSAlex Deucher  *   clocks on VanGogh, the string contains "p core index clock".
7203dc8077fSAlex Deucher  *   E.g., "p 2 0 800" would set the minimum core clock on core
7213dc8077fSAlex Deucher  *   2 to 800Mhz.
722e098bc96SEvan Quan  *
723e835bc26SEvan Quan  *   For sclk voltage curve supported by Vega20 and NV1X, enter the new
724e835bc26SEvan Quan  *   values by writing a string that contains "vc point clock voltage"
725e835bc26SEvan Quan  *   to the file. The points are indexed by 0, 1 and 2. E.g., "vc 0 300
726e835bc26SEvan Quan  *   600" will update point1 with clock set as 300Mhz and voltage as 600mV.
727e835bc26SEvan Quan  *   "vc 2 1000 1000" will update point3 with clock set as 1000Mhz and
7288f4f5f0bSEvan Quan  *   voltage 1000mV.
729e098bc96SEvan Quan  *
730e835bc26SEvan Quan  *   For voltage offset supported by Sienna Cichlid, Navy Flounder, Dimgrey
731e835bc26SEvan Quan  *   Cavefish and some later SMU13 ASICs, enter the new value by writing a
732e835bc26SEvan Quan  *   string that contains "vo offset". E.g., "vo -10" will update the extra
733e835bc26SEvan Quan  *   voltage offset applied to the whole v/f curve line as -10mv.
734a2b6df4fSEvan Quan  *
735e098bc96SEvan Quan  * - When you have edited all of the states as needed, write "c" (commit)
736e098bc96SEvan Quan  *   to the file to commit your changes
737e098bc96SEvan Quan  *
738e098bc96SEvan Quan  * - If you want to reset to the default power levels, write "r" (reset)
739e098bc96SEvan Quan  *   to the file to reset them
740e098bc96SEvan Quan  *
741e098bc96SEvan Quan  */
742e098bc96SEvan Quan 
743e098bc96SEvan Quan static ssize_t amdgpu_set_pp_od_clk_voltage(struct device *dev,
744e098bc96SEvan Quan 		struct device_attribute *attr,
745e098bc96SEvan Quan 		const char *buf,
746e098bc96SEvan Quan 		size_t count)
747e098bc96SEvan Quan {
748e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
7491348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
750e098bc96SEvan Quan 	int ret;
751e098bc96SEvan Quan 	uint32_t parameter_size = 0;
752e098bc96SEvan Quan 	long parameter[64];
753e098bc96SEvan Quan 	char buf_cpy[128];
754e098bc96SEvan Quan 	char *tmp_str;
755e098bc96SEvan Quan 	char *sub_str;
756e098bc96SEvan Quan 	const char delimiter[3] = {' ', '\n', '\0'};
757e098bc96SEvan Quan 	uint32_t type;
758e098bc96SEvan Quan 
75953b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
760e098bc96SEvan Quan 		return -EPERM;
761d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
762d2ae842dSAlex Deucher 		return -EPERM;
763e098bc96SEvan Quan 
764e098bc96SEvan Quan 	if (count > 127)
765e098bc96SEvan Quan 		return -EINVAL;
766e098bc96SEvan Quan 
767e098bc96SEvan Quan 	if (*buf == 's')
768e098bc96SEvan Quan 		type = PP_OD_EDIT_SCLK_VDDC_TABLE;
7690d90d0ddSHuang Rui 	else if (*buf == 'p')
7700d90d0ddSHuang Rui 		type = PP_OD_EDIT_CCLK_VDDC_TABLE;
771e098bc96SEvan Quan 	else if (*buf == 'm')
772e098bc96SEvan Quan 		type = PP_OD_EDIT_MCLK_VDDC_TABLE;
773e098bc96SEvan Quan 	else if (*buf == 'r')
774e098bc96SEvan Quan 		type = PP_OD_RESTORE_DEFAULT_TABLE;
775e098bc96SEvan Quan 	else if (*buf == 'c')
776e098bc96SEvan Quan 		type = PP_OD_COMMIT_DPM_TABLE;
777e098bc96SEvan Quan 	else if (!strncmp(buf, "vc", 2))
778e098bc96SEvan Quan 		type = PP_OD_EDIT_VDDC_CURVE;
779a2b6df4fSEvan Quan 	else if (!strncmp(buf, "vo", 2))
780a2b6df4fSEvan Quan 		type = PP_OD_EDIT_VDDGFX_OFFSET;
781e098bc96SEvan Quan 	else
782e098bc96SEvan Quan 		return -EINVAL;
783e098bc96SEvan Quan 
784e098bc96SEvan Quan 	memcpy(buf_cpy, buf, count+1);
785e098bc96SEvan Quan 
786e098bc96SEvan Quan 	tmp_str = buf_cpy;
787e098bc96SEvan Quan 
788a2b6df4fSEvan Quan 	if ((type == PP_OD_EDIT_VDDC_CURVE) ||
789a2b6df4fSEvan Quan 	     (type == PP_OD_EDIT_VDDGFX_OFFSET))
790e098bc96SEvan Quan 		tmp_str++;
791e098bc96SEvan Quan 	while (isspace(*++tmp_str));
792e098bc96SEvan Quan 
793ce7c1d04SEvan Quan 	while ((sub_str = strsep(&tmp_str, delimiter)) != NULL) {
794aec1d870SMatt Coffin 		if (strlen(sub_str) == 0)
795aec1d870SMatt Coffin 			continue;
796e098bc96SEvan Quan 		ret = kstrtol(sub_str, 0, &parameter[parameter_size]);
797e098bc96SEvan Quan 		if (ret)
798e098bc96SEvan Quan 			return -EINVAL;
799e098bc96SEvan Quan 		parameter_size++;
800e098bc96SEvan Quan 
801e098bc96SEvan Quan 		while (isspace(*tmp_str))
802e098bc96SEvan Quan 			tmp_str++;
803e098bc96SEvan Quan 	}
804e098bc96SEvan Quan 
805e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
806e098bc96SEvan Quan 	if (ret < 0) {
807e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
808e098bc96SEvan Quan 		return ret;
809e098bc96SEvan Quan 	}
810e098bc96SEvan Quan 
81179c65f3fSEvan Quan 	if (amdgpu_dpm_set_fine_grain_clk_vol(adev,
81279c65f3fSEvan Quan 					      type,
81312a6727dSXiaojian Du 					      parameter,
81479c65f3fSEvan Quan 					      parameter_size))
81579c65f3fSEvan Quan 		goto err_out;
81612a6727dSXiaojian Du 
81779c65f3fSEvan Quan 	if (amdgpu_dpm_odn_edit_dpm_table(adev, type,
81879c65f3fSEvan Quan 					  parameter, parameter_size))
81979c65f3fSEvan Quan 		goto err_out;
820e098bc96SEvan Quan 
821e098bc96SEvan Quan 	if (type == PP_OD_COMMIT_DPM_TABLE) {
82279c65f3fSEvan Quan 		if (amdgpu_dpm_dispatch_task(adev,
823e098bc96SEvan Quan 					     AMD_PP_TASK_READJUST_POWER_STATE,
82479c65f3fSEvan Quan 					     NULL))
82579c65f3fSEvan Quan 			goto err_out;
82679c65f3fSEvan Quan 	}
82779c65f3fSEvan Quan 
828e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
829e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
83079c65f3fSEvan Quan 
831e098bc96SEvan Quan 	return count;
83279c65f3fSEvan Quan 
83379c65f3fSEvan Quan err_out:
834e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
835e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
836e098bc96SEvan Quan 	return -EINVAL;
837e098bc96SEvan Quan }
838e098bc96SEvan Quan 
839e098bc96SEvan Quan static ssize_t amdgpu_get_pp_od_clk_voltage(struct device *dev,
840e098bc96SEvan Quan 		struct device_attribute *attr,
841e098bc96SEvan Quan 		char *buf)
842e098bc96SEvan Quan {
843e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
8441348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
845c8cb19c7SDarren Powell 	int size = 0;
846e098bc96SEvan Quan 	int ret;
847c8cb19c7SDarren Powell 	enum pp_clock_type od_clocks[6] = {
848c8cb19c7SDarren Powell 		OD_SCLK,
849c8cb19c7SDarren Powell 		OD_MCLK,
850c8cb19c7SDarren Powell 		OD_VDDC_CURVE,
851c8cb19c7SDarren Powell 		OD_RANGE,
852c8cb19c7SDarren Powell 		OD_VDDGFX_OFFSET,
853c8cb19c7SDarren Powell 		OD_CCLK,
854c8cb19c7SDarren Powell 	};
855c8cb19c7SDarren Powell 	uint clk_index;
856e098bc96SEvan Quan 
85753b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
858e098bc96SEvan Quan 		return -EPERM;
859d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
860d2ae842dSAlex Deucher 		return -EPERM;
861e098bc96SEvan Quan 
862e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
863e098bc96SEvan Quan 	if (ret < 0) {
864e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
865e098bc96SEvan Quan 		return ret;
866e098bc96SEvan Quan 	}
867e098bc96SEvan Quan 
868c8cb19c7SDarren Powell 	for (clk_index = 0 ; clk_index < 6 ; clk_index++) {
869c8cb19c7SDarren Powell 		ret = amdgpu_dpm_emit_clock_levels(adev, od_clocks[clk_index], buf, &size);
870c8cb19c7SDarren Powell 		if (ret)
871c8cb19c7SDarren Powell 			break;
872c8cb19c7SDarren Powell 	}
873c8cb19c7SDarren Powell 	if (ret == -ENOENT) {
874e098bc96SEvan Quan 		size = amdgpu_dpm_print_clock_levels(adev, OD_SCLK, buf);
875e098bc96SEvan Quan 		size += amdgpu_dpm_print_clock_levels(adev, OD_MCLK, buf + size);
876e098bc96SEvan Quan 		size += amdgpu_dpm_print_clock_levels(adev, OD_VDDC_CURVE, buf + size);
8778f4828d0SDarren Powell 		size += amdgpu_dpm_print_clock_levels(adev, OD_VDDGFX_OFFSET, buf + size);
878e098bc96SEvan Quan 		size += amdgpu_dpm_print_clock_levels(adev, OD_RANGE, buf + size);
8798f4828d0SDarren Powell 		size += amdgpu_dpm_print_clock_levels(adev, OD_CCLK, buf + size);
880e098bc96SEvan Quan 	}
881c8cb19c7SDarren Powell 
882c8cb19c7SDarren Powell 	if (size == 0)
883c8cb19c7SDarren Powell 		size = sysfs_emit(buf, "\n");
884c8cb19c7SDarren Powell 
885e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
886e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
887e098bc96SEvan Quan 
888e098bc96SEvan Quan 	return size;
889e098bc96SEvan Quan }
890e098bc96SEvan Quan 
891e098bc96SEvan Quan /**
892e098bc96SEvan Quan  * DOC: pp_features
893e098bc96SEvan Quan  *
894e098bc96SEvan Quan  * The amdgpu driver provides a sysfs API for adjusting what powerplay
895e098bc96SEvan Quan  * features to be enabled. The file pp_features is used for this. And
896e098bc96SEvan Quan  * this is only available for Vega10 and later dGPUs.
897e098bc96SEvan Quan  *
898e098bc96SEvan Quan  * Reading back the file will show you the followings:
899e098bc96SEvan Quan  * - Current ppfeature masks
900e098bc96SEvan Quan  * - List of the all supported powerplay features with their naming,
901e098bc96SEvan Quan  *   bitmasks and enablement status('Y'/'N' means "enabled"/"disabled").
902e098bc96SEvan Quan  *
903e098bc96SEvan Quan  * To manually enable or disable a specific feature, just set or clear
904e098bc96SEvan Quan  * the corresponding bit from original ppfeature masks and input the
905e098bc96SEvan Quan  * new ppfeature masks.
906e098bc96SEvan Quan  */
907e098bc96SEvan Quan static ssize_t amdgpu_set_pp_features(struct device *dev,
908e098bc96SEvan Quan 				      struct device_attribute *attr,
909e098bc96SEvan Quan 				      const char *buf,
910e098bc96SEvan Quan 				      size_t count)
911e098bc96SEvan Quan {
912e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
9131348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
914e098bc96SEvan Quan 	uint64_t featuremask;
915e098bc96SEvan Quan 	int ret;
916e098bc96SEvan Quan 
91753b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
918e098bc96SEvan Quan 		return -EPERM;
919d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
920d2ae842dSAlex Deucher 		return -EPERM;
921e098bc96SEvan Quan 
922e098bc96SEvan Quan 	ret = kstrtou64(buf, 0, &featuremask);
923e098bc96SEvan Quan 	if (ret)
924e098bc96SEvan Quan 		return -EINVAL;
925e098bc96SEvan Quan 
926e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
927e098bc96SEvan Quan 	if (ret < 0) {
928e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
929e098bc96SEvan Quan 		return ret;
930e098bc96SEvan Quan 	}
931e098bc96SEvan Quan 
932e098bc96SEvan Quan 	ret = amdgpu_dpm_set_ppfeature_status(adev, featuremask);
93379c65f3fSEvan Quan 
934e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
935e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
93679c65f3fSEvan Quan 
93779c65f3fSEvan Quan 	if (ret)
938e098bc96SEvan Quan 		return -EINVAL;
939e098bc96SEvan Quan 
940e098bc96SEvan Quan 	return count;
941e098bc96SEvan Quan }
942e098bc96SEvan Quan 
943e098bc96SEvan Quan static ssize_t amdgpu_get_pp_features(struct device *dev,
944e098bc96SEvan Quan 				      struct device_attribute *attr,
945e098bc96SEvan Quan 				      char *buf)
946e098bc96SEvan Quan {
947e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
9481348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
949e098bc96SEvan Quan 	ssize_t size;
950e098bc96SEvan Quan 	int ret;
951e098bc96SEvan Quan 
95253b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
953e098bc96SEvan Quan 		return -EPERM;
954d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
955d2ae842dSAlex Deucher 		return -EPERM;
956e098bc96SEvan Quan 
957e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
958e098bc96SEvan Quan 	if (ret < 0) {
959e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
960e098bc96SEvan Quan 		return ret;
961e098bc96SEvan Quan 	}
962e098bc96SEvan Quan 
963e098bc96SEvan Quan 	size = amdgpu_dpm_get_ppfeature_status(adev, buf);
96479c65f3fSEvan Quan 	if (size <= 0)
96509b6744cSDarren Powell 		size = sysfs_emit(buf, "\n");
966e098bc96SEvan Quan 
967e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
968e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
969e098bc96SEvan Quan 
970e098bc96SEvan Quan 	return size;
971e098bc96SEvan Quan }
972e098bc96SEvan Quan 
973e098bc96SEvan Quan /**
974e098bc96SEvan Quan  * DOC: pp_dpm_sclk pp_dpm_mclk pp_dpm_socclk pp_dpm_fclk pp_dpm_dcefclk pp_dpm_pcie
975e098bc96SEvan Quan  *
976e098bc96SEvan Quan  * The amdgpu driver provides a sysfs API for adjusting what power levels
977e098bc96SEvan Quan  * are enabled for a given power state.  The files pp_dpm_sclk, pp_dpm_mclk,
978e098bc96SEvan Quan  * pp_dpm_socclk, pp_dpm_fclk, pp_dpm_dcefclk and pp_dpm_pcie are used for
979e098bc96SEvan Quan  * this.
980e098bc96SEvan Quan  *
981e098bc96SEvan Quan  * pp_dpm_socclk and pp_dpm_dcefclk interfaces are only available for
982e098bc96SEvan Quan  * Vega10 and later ASICs.
983e098bc96SEvan Quan  * pp_dpm_fclk interface is only available for Vega20 and later ASICs.
984e098bc96SEvan Quan  *
985e098bc96SEvan Quan  * Reading back the files will show you the available power levels within
986615585d0SLijo Lazar  * the power state and the clock information for those levels. If deep sleep is
987615585d0SLijo Lazar  * applied to a clock, the level will be denoted by a special level 'S:'
988615585d0SLijo Lazar  * E.g.,
989615585d0SLijo Lazar  *	S: 19Mhz *
990615585d0SLijo Lazar  *	0: 615Mhz
991615585d0SLijo Lazar  *	1: 800Mhz
992615585d0SLijo Lazar  *	2: 888Mhz
993615585d0SLijo Lazar  *	3: 1000Mhz
994615585d0SLijo Lazar  *
995e098bc96SEvan Quan  *
996e098bc96SEvan Quan  * To manually adjust these states, first select manual using
997e098bc96SEvan Quan  * power_dpm_force_performance_level.
998e098bc96SEvan Quan  * Secondly, enter a new value for each level by inputing a string that
999e098bc96SEvan Quan  * contains " echo xx xx xx > pp_dpm_sclk/mclk/pcie"
1000e098bc96SEvan Quan  * E.g.,
1001e098bc96SEvan Quan  *
1002e098bc96SEvan Quan  * .. code-block:: bash
1003e098bc96SEvan Quan  *
1004e098bc96SEvan Quan  *	echo "4 5 6" > pp_dpm_sclk
1005e098bc96SEvan Quan  *
1006e098bc96SEvan Quan  * will enable sclk levels 4, 5, and 6.
1007e098bc96SEvan Quan  *
1008e098bc96SEvan Quan  * NOTE: change to the dcefclk max dpm level is not supported now
1009e098bc96SEvan Quan  */
1010e098bc96SEvan Quan 
10112ea092e5SDarren Powell static ssize_t amdgpu_get_pp_dpm_clock(struct device *dev,
10122ea092e5SDarren Powell 		enum pp_clock_type type,
1013e098bc96SEvan Quan 		char *buf)
1014e098bc96SEvan Quan {
1015e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
10161348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1017c8cb19c7SDarren Powell 	int size = 0;
1018c8cb19c7SDarren Powell 	int ret = 0;
1019e098bc96SEvan Quan 
102053b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1021e098bc96SEvan Quan 		return -EPERM;
1022d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
1023d2ae842dSAlex Deucher 		return -EPERM;
1024e098bc96SEvan Quan 
1025e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
1026e098bc96SEvan Quan 	if (ret < 0) {
1027e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
1028e098bc96SEvan Quan 		return ret;
1029e098bc96SEvan Quan 	}
1030e098bc96SEvan Quan 
1031c8cb19c7SDarren Powell 	ret = amdgpu_dpm_emit_clock_levels(adev, type, buf, &size);
1032c8cb19c7SDarren Powell 	if (ret == -ENOENT)
10332ea092e5SDarren Powell 		size = amdgpu_dpm_print_clock_levels(adev, type, buf);
1034c8cb19c7SDarren Powell 
1035c8cb19c7SDarren Powell 	if (size == 0)
103609b6744cSDarren Powell 		size = sysfs_emit(buf, "\n");
1037e098bc96SEvan Quan 
1038e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
1039e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
1040e098bc96SEvan Quan 
1041e098bc96SEvan Quan 	return size;
1042e098bc96SEvan Quan }
1043e098bc96SEvan Quan 
1044e098bc96SEvan Quan /*
1045e098bc96SEvan Quan  * Worst case: 32 bits individually specified, in octal at 12 characters
1046e098bc96SEvan Quan  * per line (+1 for \n).
1047e098bc96SEvan Quan  */
1048e098bc96SEvan Quan #define AMDGPU_MASK_BUF_MAX	(32 * 13)
1049e098bc96SEvan Quan 
1050e098bc96SEvan Quan static ssize_t amdgpu_read_mask(const char *buf, size_t count, uint32_t *mask)
1051e098bc96SEvan Quan {
1052e098bc96SEvan Quan 	int ret;
1053c915ef89SDan Carpenter 	unsigned long level;
1054e098bc96SEvan Quan 	char *sub_str = NULL;
1055e098bc96SEvan Quan 	char *tmp;
1056e098bc96SEvan Quan 	char buf_cpy[AMDGPU_MASK_BUF_MAX + 1];
1057e098bc96SEvan Quan 	const char delimiter[3] = {' ', '\n', '\0'};
1058e098bc96SEvan Quan 	size_t bytes;
1059e098bc96SEvan Quan 
1060e098bc96SEvan Quan 	*mask = 0;
1061e098bc96SEvan Quan 
1062e098bc96SEvan Quan 	bytes = min(count, sizeof(buf_cpy) - 1);
1063e098bc96SEvan Quan 	memcpy(buf_cpy, buf, bytes);
1064e098bc96SEvan Quan 	buf_cpy[bytes] = '\0';
1065e098bc96SEvan Quan 	tmp = buf_cpy;
1066ce7c1d04SEvan Quan 	while ((sub_str = strsep(&tmp, delimiter)) != NULL) {
1067e098bc96SEvan Quan 		if (strlen(sub_str)) {
1068c915ef89SDan Carpenter 			ret = kstrtoul(sub_str, 0, &level);
1069c915ef89SDan Carpenter 			if (ret || level > 31)
1070e098bc96SEvan Quan 				return -EINVAL;
1071e098bc96SEvan Quan 			*mask |= 1 << level;
1072e098bc96SEvan Quan 		} else
1073e098bc96SEvan Quan 			break;
1074e098bc96SEvan Quan 	}
1075e098bc96SEvan Quan 
1076e098bc96SEvan Quan 	return 0;
1077e098bc96SEvan Quan }
1078e098bc96SEvan Quan 
10792ea092e5SDarren Powell static ssize_t amdgpu_set_pp_dpm_clock(struct device *dev,
10802ea092e5SDarren Powell 		enum pp_clock_type type,
1081e098bc96SEvan Quan 		const char *buf,
1082e098bc96SEvan Quan 		size_t count)
1083e098bc96SEvan Quan {
1084e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
10851348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1086e098bc96SEvan Quan 	int ret;
1087e098bc96SEvan Quan 	uint32_t mask = 0;
1088e098bc96SEvan Quan 
108953b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1090e098bc96SEvan Quan 		return -EPERM;
1091d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
1092d2ae842dSAlex Deucher 		return -EPERM;
1093e098bc96SEvan Quan 
1094e098bc96SEvan Quan 	ret = amdgpu_read_mask(buf, count, &mask);
1095e098bc96SEvan Quan 	if (ret)
1096e098bc96SEvan Quan 		return ret;
1097e098bc96SEvan Quan 
1098e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
1099e098bc96SEvan Quan 	if (ret < 0) {
1100e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
1101e098bc96SEvan Quan 		return ret;
1102e098bc96SEvan Quan 	}
1103e098bc96SEvan Quan 
11042ea092e5SDarren Powell 	ret = amdgpu_dpm_force_clock_level(adev, type, mask);
1105e098bc96SEvan Quan 
1106e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
1107e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
1108e098bc96SEvan Quan 
1109e098bc96SEvan Quan 	if (ret)
1110e098bc96SEvan Quan 		return -EINVAL;
1111e098bc96SEvan Quan 
1112e098bc96SEvan Quan 	return count;
1113e098bc96SEvan Quan }
1114e098bc96SEvan Quan 
11152ea092e5SDarren Powell static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev,
11162ea092e5SDarren Powell 		struct device_attribute *attr,
11172ea092e5SDarren Powell 		char *buf)
11182ea092e5SDarren Powell {
11192ea092e5SDarren Powell 	return amdgpu_get_pp_dpm_clock(dev, PP_SCLK, buf);
11202ea092e5SDarren Powell }
11212ea092e5SDarren Powell 
11222ea092e5SDarren Powell static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev,
11232ea092e5SDarren Powell 		struct device_attribute *attr,
11242ea092e5SDarren Powell 		const char *buf,
11252ea092e5SDarren Powell 		size_t count)
11262ea092e5SDarren Powell {
11272ea092e5SDarren Powell 	return amdgpu_set_pp_dpm_clock(dev, PP_SCLK, buf, count);
11282ea092e5SDarren Powell }
11292ea092e5SDarren Powell 
1130e098bc96SEvan Quan static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev,
1131e098bc96SEvan Quan 		struct device_attribute *attr,
1132e098bc96SEvan Quan 		char *buf)
1133e098bc96SEvan Quan {
11342ea092e5SDarren Powell 	return amdgpu_get_pp_dpm_clock(dev, PP_MCLK, buf);
1135e098bc96SEvan Quan }
1136e098bc96SEvan Quan 
1137e098bc96SEvan Quan static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev,
1138e098bc96SEvan Quan 		struct device_attribute *attr,
1139e098bc96SEvan Quan 		const char *buf,
1140e098bc96SEvan Quan 		size_t count)
1141e098bc96SEvan Quan {
11422ea092e5SDarren Powell 	return amdgpu_set_pp_dpm_clock(dev, PP_MCLK, buf, count);
1143e098bc96SEvan Quan }
1144e098bc96SEvan Quan 
1145e098bc96SEvan Quan static ssize_t amdgpu_get_pp_dpm_socclk(struct device *dev,
1146e098bc96SEvan Quan 		struct device_attribute *attr,
1147e098bc96SEvan Quan 		char *buf)
1148e098bc96SEvan Quan {
11492ea092e5SDarren Powell 	return amdgpu_get_pp_dpm_clock(dev, PP_SOCCLK, buf);
1150e098bc96SEvan Quan }
1151e098bc96SEvan Quan 
1152e098bc96SEvan Quan static ssize_t amdgpu_set_pp_dpm_socclk(struct device *dev,
1153e098bc96SEvan Quan 		struct device_attribute *attr,
1154e098bc96SEvan Quan 		const char *buf,
1155e098bc96SEvan Quan 		size_t count)
1156e098bc96SEvan Quan {
11572ea092e5SDarren Powell 	return amdgpu_set_pp_dpm_clock(dev, PP_SOCCLK, buf, count);
1158e098bc96SEvan Quan }
1159e098bc96SEvan Quan 
1160e098bc96SEvan Quan static ssize_t amdgpu_get_pp_dpm_fclk(struct device *dev,
1161e098bc96SEvan Quan 		struct device_attribute *attr,
1162e098bc96SEvan Quan 		char *buf)
1163e098bc96SEvan Quan {
11642ea092e5SDarren Powell 	return amdgpu_get_pp_dpm_clock(dev, PP_FCLK, buf);
1165e098bc96SEvan Quan }
1166e098bc96SEvan Quan 
1167e098bc96SEvan Quan static ssize_t amdgpu_set_pp_dpm_fclk(struct device *dev,
1168e098bc96SEvan Quan 		struct device_attribute *attr,
1169e098bc96SEvan Quan 		const char *buf,
1170e098bc96SEvan Quan 		size_t count)
1171e098bc96SEvan Quan {
11722ea092e5SDarren Powell 	return amdgpu_set_pp_dpm_clock(dev, PP_FCLK, buf, count);
1173e098bc96SEvan Quan }
1174e098bc96SEvan Quan 
11759577b0ecSXiaojian Du static ssize_t amdgpu_get_pp_dpm_vclk(struct device *dev,
11769577b0ecSXiaojian Du 		struct device_attribute *attr,
11779577b0ecSXiaojian Du 		char *buf)
11789577b0ecSXiaojian Du {
11792ea092e5SDarren Powell 	return amdgpu_get_pp_dpm_clock(dev, PP_VCLK, buf);
11809577b0ecSXiaojian Du }
11819577b0ecSXiaojian Du 
11829577b0ecSXiaojian Du static ssize_t amdgpu_set_pp_dpm_vclk(struct device *dev,
11839577b0ecSXiaojian Du 		struct device_attribute *attr,
11849577b0ecSXiaojian Du 		const char *buf,
11859577b0ecSXiaojian Du 		size_t count)
11869577b0ecSXiaojian Du {
11872ea092e5SDarren Powell 	return amdgpu_set_pp_dpm_clock(dev, PP_VCLK, buf, count);
11889577b0ecSXiaojian Du }
11899577b0ecSXiaojian Du 
1190d7001e72STong Liu01 static ssize_t amdgpu_get_pp_dpm_vclk1(struct device *dev,
1191d7001e72STong Liu01 		struct device_attribute *attr,
1192d7001e72STong Liu01 		char *buf)
1193d7001e72STong Liu01 {
1194d7001e72STong Liu01 	return amdgpu_get_pp_dpm_clock(dev, PP_VCLK1, buf);
1195d7001e72STong Liu01 }
1196d7001e72STong Liu01 
1197d7001e72STong Liu01 static ssize_t amdgpu_set_pp_dpm_vclk1(struct device *dev,
1198d7001e72STong Liu01 		struct device_attribute *attr,
1199d7001e72STong Liu01 		const char *buf,
1200d7001e72STong Liu01 		size_t count)
1201d7001e72STong Liu01 {
1202d7001e72STong Liu01 	return amdgpu_set_pp_dpm_clock(dev, PP_VCLK1, buf, count);
1203d7001e72STong Liu01 }
1204d7001e72STong Liu01 
12059577b0ecSXiaojian Du static ssize_t amdgpu_get_pp_dpm_dclk(struct device *dev,
12069577b0ecSXiaojian Du 		struct device_attribute *attr,
12079577b0ecSXiaojian Du 		char *buf)
12089577b0ecSXiaojian Du {
12092ea092e5SDarren Powell 	return amdgpu_get_pp_dpm_clock(dev, PP_DCLK, buf);
12109577b0ecSXiaojian Du }
12119577b0ecSXiaojian Du 
12129577b0ecSXiaojian Du static ssize_t amdgpu_set_pp_dpm_dclk(struct device *dev,
12139577b0ecSXiaojian Du 		struct device_attribute *attr,
12149577b0ecSXiaojian Du 		const char *buf,
12159577b0ecSXiaojian Du 		size_t count)
12169577b0ecSXiaojian Du {
12172ea092e5SDarren Powell 	return amdgpu_set_pp_dpm_clock(dev, PP_DCLK, buf, count);
12189577b0ecSXiaojian Du }
12199577b0ecSXiaojian Du 
1220d7001e72STong Liu01 static ssize_t amdgpu_get_pp_dpm_dclk1(struct device *dev,
1221d7001e72STong Liu01 		struct device_attribute *attr,
1222d7001e72STong Liu01 		char *buf)
1223d7001e72STong Liu01 {
1224d7001e72STong Liu01 	return amdgpu_get_pp_dpm_clock(dev, PP_DCLK1, buf);
1225d7001e72STong Liu01 }
1226d7001e72STong Liu01 
1227d7001e72STong Liu01 static ssize_t amdgpu_set_pp_dpm_dclk1(struct device *dev,
1228d7001e72STong Liu01 		struct device_attribute *attr,
1229d7001e72STong Liu01 		const char *buf,
1230d7001e72STong Liu01 		size_t count)
1231d7001e72STong Liu01 {
1232d7001e72STong Liu01 	return amdgpu_set_pp_dpm_clock(dev, PP_DCLK1, buf, count);
1233d7001e72STong Liu01 }
1234d7001e72STong Liu01 
1235e098bc96SEvan Quan static ssize_t amdgpu_get_pp_dpm_dcefclk(struct device *dev,
1236e098bc96SEvan Quan 		struct device_attribute *attr,
1237e098bc96SEvan Quan 		char *buf)
1238e098bc96SEvan Quan {
12392ea092e5SDarren Powell 	return amdgpu_get_pp_dpm_clock(dev, PP_DCEFCLK, buf);
1240e098bc96SEvan Quan }
1241e098bc96SEvan Quan 
1242e098bc96SEvan Quan static ssize_t amdgpu_set_pp_dpm_dcefclk(struct device *dev,
1243e098bc96SEvan Quan 		struct device_attribute *attr,
1244e098bc96SEvan Quan 		const char *buf,
1245e098bc96SEvan Quan 		size_t count)
1246e098bc96SEvan Quan {
12472ea092e5SDarren Powell 	return amdgpu_set_pp_dpm_clock(dev, PP_DCEFCLK, buf, count);
1248e098bc96SEvan Quan }
1249e098bc96SEvan Quan 
1250e098bc96SEvan Quan static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev,
1251e098bc96SEvan Quan 		struct device_attribute *attr,
1252e098bc96SEvan Quan 		char *buf)
1253e098bc96SEvan Quan {
12542ea092e5SDarren Powell 	return amdgpu_get_pp_dpm_clock(dev, PP_PCIE, buf);
1255e098bc96SEvan Quan }
1256e098bc96SEvan Quan 
1257e098bc96SEvan Quan static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev,
1258e098bc96SEvan Quan 		struct device_attribute *attr,
1259e098bc96SEvan Quan 		const char *buf,
1260e098bc96SEvan Quan 		size_t count)
1261e098bc96SEvan Quan {
12622ea092e5SDarren Powell 	return amdgpu_set_pp_dpm_clock(dev, PP_PCIE, buf, count);
1263e098bc96SEvan Quan }
1264e098bc96SEvan Quan 
1265e098bc96SEvan Quan static ssize_t amdgpu_get_pp_sclk_od(struct device *dev,
1266e098bc96SEvan Quan 		struct device_attribute *attr,
1267e098bc96SEvan Quan 		char *buf)
1268e098bc96SEvan Quan {
1269e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
12701348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1271e098bc96SEvan Quan 	uint32_t value = 0;
1272e098bc96SEvan Quan 	int ret;
1273e098bc96SEvan Quan 
127453b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1275e098bc96SEvan Quan 		return -EPERM;
1276d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
1277d2ae842dSAlex Deucher 		return -EPERM;
1278e098bc96SEvan Quan 
1279e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
1280e098bc96SEvan Quan 	if (ret < 0) {
1281e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
1282e098bc96SEvan Quan 		return ret;
1283e098bc96SEvan Quan 	}
1284e098bc96SEvan Quan 
1285e098bc96SEvan Quan 	value = amdgpu_dpm_get_sclk_od(adev);
1286e098bc96SEvan Quan 
1287e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
1288e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
1289e098bc96SEvan Quan 
1290a9ca9bb3STian Tao 	return sysfs_emit(buf, "%d\n", value);
1291e098bc96SEvan Quan }
1292e098bc96SEvan Quan 
1293e098bc96SEvan Quan static ssize_t amdgpu_set_pp_sclk_od(struct device *dev,
1294e098bc96SEvan Quan 		struct device_attribute *attr,
1295e098bc96SEvan Quan 		const char *buf,
1296e098bc96SEvan Quan 		size_t count)
1297e098bc96SEvan Quan {
1298e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
12991348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1300e098bc96SEvan Quan 	int ret;
1301e098bc96SEvan Quan 	long int value;
1302e098bc96SEvan Quan 
130353b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1304e098bc96SEvan Quan 		return -EPERM;
1305d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
1306d2ae842dSAlex Deucher 		return -EPERM;
1307e098bc96SEvan Quan 
1308e098bc96SEvan Quan 	ret = kstrtol(buf, 0, &value);
1309e098bc96SEvan Quan 
1310e098bc96SEvan Quan 	if (ret)
1311e098bc96SEvan Quan 		return -EINVAL;
1312e098bc96SEvan Quan 
1313e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
1314e098bc96SEvan Quan 	if (ret < 0) {
1315e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
1316e098bc96SEvan Quan 		return ret;
1317e098bc96SEvan Quan 	}
1318e098bc96SEvan Quan 
1319e098bc96SEvan Quan 	amdgpu_dpm_set_sclk_od(adev, (uint32_t)value);
1320e098bc96SEvan Quan 
1321e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
1322e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
1323e098bc96SEvan Quan 
1324e098bc96SEvan Quan 	return count;
1325e098bc96SEvan Quan }
1326e098bc96SEvan Quan 
1327e098bc96SEvan Quan static ssize_t amdgpu_get_pp_mclk_od(struct device *dev,
1328e098bc96SEvan Quan 		struct device_attribute *attr,
1329e098bc96SEvan Quan 		char *buf)
1330e098bc96SEvan Quan {
1331e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
13321348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1333e098bc96SEvan Quan 	uint32_t value = 0;
1334e098bc96SEvan Quan 	int ret;
1335e098bc96SEvan Quan 
133653b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1337e098bc96SEvan Quan 		return -EPERM;
1338d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
1339d2ae842dSAlex Deucher 		return -EPERM;
1340e098bc96SEvan Quan 
1341e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
1342e098bc96SEvan Quan 	if (ret < 0) {
1343e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
1344e098bc96SEvan Quan 		return ret;
1345e098bc96SEvan Quan 	}
1346e098bc96SEvan Quan 
1347e098bc96SEvan Quan 	value = amdgpu_dpm_get_mclk_od(adev);
1348e098bc96SEvan Quan 
1349e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
1350e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
1351e098bc96SEvan Quan 
1352a9ca9bb3STian Tao 	return sysfs_emit(buf, "%d\n", value);
1353e098bc96SEvan Quan }
1354e098bc96SEvan Quan 
1355e098bc96SEvan Quan static ssize_t amdgpu_set_pp_mclk_od(struct device *dev,
1356e098bc96SEvan Quan 		struct device_attribute *attr,
1357e098bc96SEvan Quan 		const char *buf,
1358e098bc96SEvan Quan 		size_t count)
1359e098bc96SEvan Quan {
1360e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
13611348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1362e098bc96SEvan Quan 	int ret;
1363e098bc96SEvan Quan 	long int value;
1364e098bc96SEvan Quan 
136553b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1366e098bc96SEvan Quan 		return -EPERM;
1367d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
1368d2ae842dSAlex Deucher 		return -EPERM;
1369e098bc96SEvan Quan 
1370e098bc96SEvan Quan 	ret = kstrtol(buf, 0, &value);
1371e098bc96SEvan Quan 
1372e098bc96SEvan Quan 	if (ret)
1373e098bc96SEvan Quan 		return -EINVAL;
1374e098bc96SEvan Quan 
1375e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
1376e098bc96SEvan Quan 	if (ret < 0) {
1377e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
1378e098bc96SEvan Quan 		return ret;
1379e098bc96SEvan Quan 	}
1380e098bc96SEvan Quan 
1381e098bc96SEvan Quan 	amdgpu_dpm_set_mclk_od(adev, (uint32_t)value);
1382e098bc96SEvan Quan 
1383e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
1384e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
1385e098bc96SEvan Quan 
1386e098bc96SEvan Quan 	return count;
1387e098bc96SEvan Quan }
1388e098bc96SEvan Quan 
1389e098bc96SEvan Quan /**
1390e098bc96SEvan Quan  * DOC: pp_power_profile_mode
1391e098bc96SEvan Quan  *
1392e098bc96SEvan Quan  * The amdgpu driver provides a sysfs API for adjusting the heuristics
1393e098bc96SEvan Quan  * related to switching between power levels in a power state.  The file
1394e098bc96SEvan Quan  * pp_power_profile_mode is used for this.
1395e098bc96SEvan Quan  *
1396e098bc96SEvan Quan  * Reading this file outputs a list of all of the predefined power profiles
1397e098bc96SEvan Quan  * and the relevant heuristics settings for that profile.
1398e098bc96SEvan Quan  *
1399e098bc96SEvan Quan  * To select a profile or create a custom profile, first select manual using
1400e098bc96SEvan Quan  * power_dpm_force_performance_level.  Writing the number of a predefined
1401e098bc96SEvan Quan  * profile to pp_power_profile_mode will enable those heuristics.  To
1402e098bc96SEvan Quan  * create a custom set of heuristics, write a string of numbers to the file
1403e098bc96SEvan Quan  * starting with the number of the custom profile along with a setting
1404e098bc96SEvan Quan  * for each heuristic parameter.  Due to differences across asic families
1405e098bc96SEvan Quan  * the heuristic parameters vary from family to family.
1406e098bc96SEvan Quan  *
1407e098bc96SEvan Quan  */
1408e098bc96SEvan Quan 
1409e098bc96SEvan Quan static ssize_t amdgpu_get_pp_power_profile_mode(struct device *dev,
1410e098bc96SEvan Quan 		struct device_attribute *attr,
1411e098bc96SEvan Quan 		char *buf)
1412e098bc96SEvan Quan {
1413e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
14141348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1415e098bc96SEvan Quan 	ssize_t size;
1416e098bc96SEvan Quan 	int ret;
1417e098bc96SEvan Quan 
141853b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1419e098bc96SEvan Quan 		return -EPERM;
1420d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
1421d2ae842dSAlex Deucher 		return -EPERM;
1422e098bc96SEvan Quan 
1423e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
1424e098bc96SEvan Quan 	if (ret < 0) {
1425e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
1426e098bc96SEvan Quan 		return ret;
1427e098bc96SEvan Quan 	}
1428e098bc96SEvan Quan 
1429e098bc96SEvan Quan 	size = amdgpu_dpm_get_power_profile_mode(adev, buf);
143079c65f3fSEvan Quan 	if (size <= 0)
143109b6744cSDarren Powell 		size = sysfs_emit(buf, "\n");
1432e098bc96SEvan Quan 
1433e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
1434e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
1435e098bc96SEvan Quan 
1436e098bc96SEvan Quan 	return size;
1437e098bc96SEvan Quan }
1438e098bc96SEvan Quan 
1439e098bc96SEvan Quan 
1440e098bc96SEvan Quan static ssize_t amdgpu_set_pp_power_profile_mode(struct device *dev,
1441e098bc96SEvan Quan 		struct device_attribute *attr,
1442e098bc96SEvan Quan 		const char *buf,
1443e098bc96SEvan Quan 		size_t count)
1444e098bc96SEvan Quan {
1445e098bc96SEvan Quan 	int ret;
1446e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
14471348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1448e098bc96SEvan Quan 	uint32_t parameter_size = 0;
1449e098bc96SEvan Quan 	long parameter[64];
1450e098bc96SEvan Quan 	char *sub_str, buf_cpy[128];
1451e098bc96SEvan Quan 	char *tmp_str;
1452e098bc96SEvan Quan 	uint32_t i = 0;
1453e098bc96SEvan Quan 	char tmp[2];
1454e098bc96SEvan Quan 	long int profile_mode = 0;
1455e098bc96SEvan Quan 	const char delimiter[3] = {' ', '\n', '\0'};
1456e098bc96SEvan Quan 
145753b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1458e098bc96SEvan Quan 		return -EPERM;
1459d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
1460d2ae842dSAlex Deucher 		return -EPERM;
1461e098bc96SEvan Quan 
1462e098bc96SEvan Quan 	tmp[0] = *(buf);
1463e098bc96SEvan Quan 	tmp[1] = '\0';
1464e098bc96SEvan Quan 	ret = kstrtol(tmp, 0, &profile_mode);
1465e098bc96SEvan Quan 	if (ret)
1466e098bc96SEvan Quan 		return -EINVAL;
1467e098bc96SEvan Quan 
1468e098bc96SEvan Quan 	if (profile_mode == PP_SMC_POWER_PROFILE_CUSTOM) {
1469e098bc96SEvan Quan 		if (count < 2 || count > 127)
1470e098bc96SEvan Quan 			return -EINVAL;
1471e098bc96SEvan Quan 		while (isspace(*++buf))
1472e098bc96SEvan Quan 			i++;
1473e098bc96SEvan Quan 		memcpy(buf_cpy, buf, count-i);
1474e098bc96SEvan Quan 		tmp_str = buf_cpy;
1475ce7c1d04SEvan Quan 		while ((sub_str = strsep(&tmp_str, delimiter)) != NULL) {
1476c2efbc3fSEvan Quan 			if (strlen(sub_str) == 0)
1477c2efbc3fSEvan Quan 				continue;
1478e098bc96SEvan Quan 			ret = kstrtol(sub_str, 0, &parameter[parameter_size]);
1479e098bc96SEvan Quan 			if (ret)
1480e098bc96SEvan Quan 				return -EINVAL;
1481e098bc96SEvan Quan 			parameter_size++;
1482e098bc96SEvan Quan 			while (isspace(*tmp_str))
1483e098bc96SEvan Quan 				tmp_str++;
1484e098bc96SEvan Quan 		}
1485e098bc96SEvan Quan 	}
1486e098bc96SEvan Quan 	parameter[parameter_size] = profile_mode;
1487e098bc96SEvan Quan 
1488e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
1489e098bc96SEvan Quan 	if (ret < 0) {
1490e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
1491e098bc96SEvan Quan 		return ret;
1492e098bc96SEvan Quan 	}
1493e098bc96SEvan Quan 
1494e098bc96SEvan Quan 	ret = amdgpu_dpm_set_power_profile_mode(adev, parameter, parameter_size);
1495e098bc96SEvan Quan 
1496e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
1497e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
1498e098bc96SEvan Quan 
1499e098bc96SEvan Quan 	if (!ret)
1500e098bc96SEvan Quan 		return count;
1501e098bc96SEvan Quan 
1502e098bc96SEvan Quan 	return -EINVAL;
1503e098bc96SEvan Quan }
1504e098bc96SEvan Quan 
1505a5600853SAlex Deucher static int amdgpu_hwmon_get_sensor_generic(struct amdgpu_device *adev,
1506d78c227fSMario Limonciello 					   enum amd_pp_sensors sensor,
1507d78c227fSMario Limonciello 					   void *query)
1508d78c227fSMario Limonciello {
1509d78c227fSMario Limonciello 	int r, size = sizeof(uint32_t);
1510d78c227fSMario Limonciello 
1511d78c227fSMario Limonciello 	if (amdgpu_in_reset(adev))
1512d78c227fSMario Limonciello 		return -EPERM;
1513d78c227fSMario Limonciello 	if (adev->in_suspend && !adev->in_runpm)
1514d78c227fSMario Limonciello 		return -EPERM;
1515d78c227fSMario Limonciello 
1516d78c227fSMario Limonciello 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
1517d78c227fSMario Limonciello 	if (r < 0) {
1518d78c227fSMario Limonciello 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
1519d78c227fSMario Limonciello 		return r;
1520d78c227fSMario Limonciello 	}
1521d78c227fSMario Limonciello 
1522d78c227fSMario Limonciello 	/* get the sensor value */
1523d78c227fSMario Limonciello 	r = amdgpu_dpm_read_sensor(adev, sensor, query, &size);
1524d78c227fSMario Limonciello 
1525d78c227fSMario Limonciello 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
1526d78c227fSMario Limonciello 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
1527d78c227fSMario Limonciello 
1528d78c227fSMario Limonciello 	return r;
1529d78c227fSMario Limonciello }
1530d78c227fSMario Limonciello 
1531e098bc96SEvan Quan /**
1532e098bc96SEvan Quan  * DOC: gpu_busy_percent
1533e098bc96SEvan Quan  *
1534e098bc96SEvan Quan  * The amdgpu driver provides a sysfs API for reading how busy the GPU
1535e098bc96SEvan Quan  * is as a percentage.  The file gpu_busy_percent is used for this.
1536e098bc96SEvan Quan  * The SMU firmware computes a percentage of load based on the
1537e098bc96SEvan Quan  * aggregate activity level in the IP cores.
1538e098bc96SEvan Quan  */
1539e098bc96SEvan Quan static ssize_t amdgpu_get_gpu_busy_percent(struct device *dev,
1540e098bc96SEvan Quan 					   struct device_attribute *attr,
1541e098bc96SEvan Quan 					   char *buf)
1542e098bc96SEvan Quan {
1543e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
15441348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1545d78c227fSMario Limonciello 	unsigned int value;
1546d78c227fSMario Limonciello 	int r;
1547e098bc96SEvan Quan 
1548d78c227fSMario Limonciello 	r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_GPU_LOAD, &value);
1549e098bc96SEvan Quan 	if (r)
1550e098bc96SEvan Quan 		return r;
1551e098bc96SEvan Quan 
1552a9ca9bb3STian Tao 	return sysfs_emit(buf, "%d\n", value);
1553e098bc96SEvan Quan }
1554e098bc96SEvan Quan 
1555e098bc96SEvan Quan /**
1556e098bc96SEvan Quan  * DOC: mem_busy_percent
1557e098bc96SEvan Quan  *
1558e098bc96SEvan Quan  * The amdgpu driver provides a sysfs API for reading how busy the VRAM
1559e098bc96SEvan Quan  * is as a percentage.  The file mem_busy_percent is used for this.
1560e098bc96SEvan Quan  * The SMU firmware computes a percentage of load based on the
1561e098bc96SEvan Quan  * aggregate activity level in the IP cores.
1562e098bc96SEvan Quan  */
1563e098bc96SEvan Quan static ssize_t amdgpu_get_mem_busy_percent(struct device *dev,
1564e098bc96SEvan Quan 					   struct device_attribute *attr,
1565e098bc96SEvan Quan 					   char *buf)
1566e098bc96SEvan Quan {
1567e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
15681348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1569d78c227fSMario Limonciello 	unsigned int value;
1570d78c227fSMario Limonciello 	int r;
1571e098bc96SEvan Quan 
1572d78c227fSMario Limonciello 	r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_MEM_LOAD, &value);
1573e098bc96SEvan Quan 	if (r)
1574e098bc96SEvan Quan 		return r;
1575e098bc96SEvan Quan 
1576a9ca9bb3STian Tao 	return sysfs_emit(buf, "%d\n", value);
1577e098bc96SEvan Quan }
1578e098bc96SEvan Quan 
1579e098bc96SEvan Quan /**
1580e098bc96SEvan Quan  * DOC: pcie_bw
1581e098bc96SEvan Quan  *
1582e098bc96SEvan Quan  * The amdgpu driver provides a sysfs API for estimating how much data
1583e098bc96SEvan Quan  * has been received and sent by the GPU in the last second through PCIe.
1584e098bc96SEvan Quan  * The file pcie_bw is used for this.
1585e098bc96SEvan Quan  * The Perf counters count the number of received and sent messages and return
1586e098bc96SEvan Quan  * those values, as well as the maximum payload size of a PCIe packet (mps).
1587e098bc96SEvan Quan  * Note that it is not possible to easily and quickly obtain the size of each
1588e098bc96SEvan Quan  * packet transmitted, so we output the max payload size (mps) to allow for
1589e098bc96SEvan Quan  * quick estimation of the PCIe bandwidth usage
1590e098bc96SEvan Quan  */
1591e098bc96SEvan Quan static ssize_t amdgpu_get_pcie_bw(struct device *dev,
1592e098bc96SEvan Quan 		struct device_attribute *attr,
1593e098bc96SEvan Quan 		char *buf)
1594e098bc96SEvan Quan {
1595e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
15961348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1597e098bc96SEvan Quan 	uint64_t count0 = 0, count1 = 0;
1598e098bc96SEvan Quan 	int ret;
1599e098bc96SEvan Quan 
160053b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1601e098bc96SEvan Quan 		return -EPERM;
1602d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
1603d2ae842dSAlex Deucher 		return -EPERM;
1604e098bc96SEvan Quan 
1605e098bc96SEvan Quan 	if (adev->flags & AMD_IS_APU)
1606e098bc96SEvan Quan 		return -ENODATA;
1607e098bc96SEvan Quan 
1608e098bc96SEvan Quan 	if (!adev->asic_funcs->get_pcie_usage)
1609e098bc96SEvan Quan 		return -ENODATA;
1610e098bc96SEvan Quan 
1611e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
1612e098bc96SEvan Quan 	if (ret < 0) {
1613e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
1614e098bc96SEvan Quan 		return ret;
1615e098bc96SEvan Quan 	}
1616e098bc96SEvan Quan 
1617e098bc96SEvan Quan 	amdgpu_asic_get_pcie_usage(adev, &count0, &count1);
1618e098bc96SEvan Quan 
1619e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
1620e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
1621e098bc96SEvan Quan 
1622a9ca9bb3STian Tao 	return sysfs_emit(buf, "%llu %llu %i\n",
1623e098bc96SEvan Quan 			  count0, count1, pcie_get_mps(adev->pdev));
1624e098bc96SEvan Quan }
1625e098bc96SEvan Quan 
1626e098bc96SEvan Quan /**
1627e098bc96SEvan Quan  * DOC: unique_id
1628e098bc96SEvan Quan  *
1629e098bc96SEvan Quan  * The amdgpu driver provides a sysfs API for providing a unique ID for the GPU
1630e098bc96SEvan Quan  * The file unique_id is used for this.
1631e098bc96SEvan Quan  * This will provide a Unique ID that will persist from machine to machine
1632e098bc96SEvan Quan  *
1633e098bc96SEvan Quan  * NOTE: This will only work for GFX9 and newer. This file will be absent
1634e098bc96SEvan Quan  * on unsupported ASICs (GFX8 and older)
1635e098bc96SEvan Quan  */
1636e098bc96SEvan Quan static ssize_t amdgpu_get_unique_id(struct device *dev,
1637e098bc96SEvan Quan 		struct device_attribute *attr,
1638e098bc96SEvan Quan 		char *buf)
1639e098bc96SEvan Quan {
1640e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
16411348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1642e098bc96SEvan Quan 
164353b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1644e098bc96SEvan Quan 		return -EPERM;
1645d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
1646d2ae842dSAlex Deucher 		return -EPERM;
1647e098bc96SEvan Quan 
1648e098bc96SEvan Quan 	if (adev->unique_id)
1649a9ca9bb3STian Tao 		return sysfs_emit(buf, "%016llx\n", adev->unique_id);
1650e098bc96SEvan Quan 
1651e098bc96SEvan Quan 	return 0;
1652e098bc96SEvan Quan }
1653e098bc96SEvan Quan 
1654e098bc96SEvan Quan /**
1655e098bc96SEvan Quan  * DOC: thermal_throttling_logging
1656e098bc96SEvan Quan  *
1657e098bc96SEvan Quan  * Thermal throttling pulls down the clock frequency and thus the performance.
1658e098bc96SEvan Quan  * It's an useful mechanism to protect the chip from overheating. Since it
1659e098bc96SEvan Quan  * impacts performance, the user controls whether it is enabled and if so,
1660e098bc96SEvan Quan  * the log frequency.
1661e098bc96SEvan Quan  *
1662e098bc96SEvan Quan  * Reading back the file shows you the status(enabled or disabled) and
1663e098bc96SEvan Quan  * the interval(in seconds) between each thermal logging.
1664e098bc96SEvan Quan  *
1665e098bc96SEvan Quan  * Writing an integer to the file, sets a new logging interval, in seconds.
1666e098bc96SEvan Quan  * The value should be between 1 and 3600. If the value is less than 1,
1667e098bc96SEvan Quan  * thermal logging is disabled. Values greater than 3600 are ignored.
1668e098bc96SEvan Quan  */
1669e098bc96SEvan Quan static ssize_t amdgpu_get_thermal_throttling_logging(struct device *dev,
1670e098bc96SEvan Quan 						     struct device_attribute *attr,
1671e098bc96SEvan Quan 						     char *buf)
1672e098bc96SEvan Quan {
1673e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
16741348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1675e098bc96SEvan Quan 
1676a9ca9bb3STian Tao 	return sysfs_emit(buf, "%s: thermal throttling logging %s, with interval %d seconds\n",
16774a580877SLuben Tuikov 			  adev_to_drm(adev)->unique,
1678e098bc96SEvan Quan 			  atomic_read(&adev->throttling_logging_enabled) ? "enabled" : "disabled",
1679e098bc96SEvan Quan 			  adev->throttling_logging_rs.interval / HZ + 1);
1680e098bc96SEvan Quan }
1681e098bc96SEvan Quan 
1682e098bc96SEvan Quan static ssize_t amdgpu_set_thermal_throttling_logging(struct device *dev,
1683e098bc96SEvan Quan 						     struct device_attribute *attr,
1684e098bc96SEvan Quan 						     const char *buf,
1685e098bc96SEvan Quan 						     size_t count)
1686e098bc96SEvan Quan {
1687e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
16881348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1689e098bc96SEvan Quan 	long throttling_logging_interval;
1690e098bc96SEvan Quan 	unsigned long flags;
1691e098bc96SEvan Quan 	int ret = 0;
1692e098bc96SEvan Quan 
1693e098bc96SEvan Quan 	ret = kstrtol(buf, 0, &throttling_logging_interval);
1694e098bc96SEvan Quan 	if (ret)
1695e098bc96SEvan Quan 		return ret;
1696e098bc96SEvan Quan 
1697e098bc96SEvan Quan 	if (throttling_logging_interval > 3600)
1698e098bc96SEvan Quan 		return -EINVAL;
1699e098bc96SEvan Quan 
1700e098bc96SEvan Quan 	if (throttling_logging_interval > 0) {
1701e098bc96SEvan Quan 		raw_spin_lock_irqsave(&adev->throttling_logging_rs.lock, flags);
1702e098bc96SEvan Quan 		/*
1703e098bc96SEvan Quan 		 * Reset the ratelimit timer internals.
1704e098bc96SEvan Quan 		 * This can effectively restart the timer.
1705e098bc96SEvan Quan 		 */
1706e098bc96SEvan Quan 		adev->throttling_logging_rs.interval =
1707e098bc96SEvan Quan 			(throttling_logging_interval - 1) * HZ;
1708e098bc96SEvan Quan 		adev->throttling_logging_rs.begin = 0;
1709e098bc96SEvan Quan 		adev->throttling_logging_rs.printed = 0;
1710e098bc96SEvan Quan 		adev->throttling_logging_rs.missed = 0;
1711e098bc96SEvan Quan 		raw_spin_unlock_irqrestore(&adev->throttling_logging_rs.lock, flags);
1712e098bc96SEvan Quan 
1713e098bc96SEvan Quan 		atomic_set(&adev->throttling_logging_enabled, 1);
1714e098bc96SEvan Quan 	} else {
1715e098bc96SEvan Quan 		atomic_set(&adev->throttling_logging_enabled, 0);
1716e098bc96SEvan Quan 	}
1717e098bc96SEvan Quan 
1718e098bc96SEvan Quan 	return count;
1719e098bc96SEvan Quan }
1720e098bc96SEvan Quan 
1721e098bc96SEvan Quan /**
1722c3ed0e72SKun Liu  * DOC: apu_thermal_cap
1723c3ed0e72SKun Liu  *
1724c3ed0e72SKun Liu  * The amdgpu driver provides a sysfs API for retrieving/updating thermal
1725c3ed0e72SKun Liu  * limit temperature in millidegrees Celsius
1726c3ed0e72SKun Liu  *
1727c3ed0e72SKun Liu  * Reading back the file shows you core limit value
1728c3ed0e72SKun Liu  *
1729c3ed0e72SKun Liu  * Writing an integer to the file, sets a new thermal limit. The value
1730c3ed0e72SKun Liu  * should be between 0 and 100. If the value is less than 0 or greater
1731c3ed0e72SKun Liu  * than 100, then the write request will be ignored.
1732c3ed0e72SKun Liu  */
1733c3ed0e72SKun Liu static ssize_t amdgpu_get_apu_thermal_cap(struct device *dev,
1734c3ed0e72SKun Liu 					 struct device_attribute *attr,
1735c3ed0e72SKun Liu 					 char *buf)
1736c3ed0e72SKun Liu {
1737c3ed0e72SKun Liu 	int ret, size;
1738c3ed0e72SKun Liu 	u32 limit;
1739c3ed0e72SKun Liu 	struct drm_device *ddev = dev_get_drvdata(dev);
1740c3ed0e72SKun Liu 	struct amdgpu_device *adev = drm_to_adev(ddev);
1741c3ed0e72SKun Liu 
1742c3ed0e72SKun Liu 	ret = pm_runtime_get_sync(ddev->dev);
1743c3ed0e72SKun Liu 	if (ret < 0) {
1744c3ed0e72SKun Liu 		pm_runtime_put_autosuspend(ddev->dev);
1745c3ed0e72SKun Liu 		return ret;
1746c3ed0e72SKun Liu 	}
1747c3ed0e72SKun Liu 
1748c3ed0e72SKun Liu 	ret = amdgpu_dpm_get_apu_thermal_limit(adev, &limit);
1749c3ed0e72SKun Liu 	if (!ret)
1750c3ed0e72SKun Liu 		size = sysfs_emit(buf, "%u\n", limit);
1751c3ed0e72SKun Liu 	else
1752c3ed0e72SKun Liu 		size = sysfs_emit(buf, "failed to get thermal limit\n");
1753c3ed0e72SKun Liu 
1754c3ed0e72SKun Liu 	pm_runtime_mark_last_busy(ddev->dev);
1755c3ed0e72SKun Liu 	pm_runtime_put_autosuspend(ddev->dev);
1756c3ed0e72SKun Liu 
1757c3ed0e72SKun Liu 	return size;
1758c3ed0e72SKun Liu }
1759c3ed0e72SKun Liu 
1760c3ed0e72SKun Liu static ssize_t amdgpu_set_apu_thermal_cap(struct device *dev,
1761c3ed0e72SKun Liu 					 struct device_attribute *attr,
1762c3ed0e72SKun Liu 					 const char *buf,
1763c3ed0e72SKun Liu 					 size_t count)
1764c3ed0e72SKun Liu {
1765c3ed0e72SKun Liu 	int ret;
1766c3ed0e72SKun Liu 	u32 value;
1767c3ed0e72SKun Liu 	struct drm_device *ddev = dev_get_drvdata(dev);
1768c3ed0e72SKun Liu 	struct amdgpu_device *adev = drm_to_adev(ddev);
1769c3ed0e72SKun Liu 
1770c3ed0e72SKun Liu 	ret = kstrtou32(buf, 10, &value);
1771c3ed0e72SKun Liu 	if (ret)
1772c3ed0e72SKun Liu 		return ret;
1773c3ed0e72SKun Liu 
17744d2c09d6SMuhammad Usama Anjum 	if (value > 100) {
1775c3ed0e72SKun Liu 		dev_err(dev, "Invalid argument !\n");
1776c3ed0e72SKun Liu 		return -EINVAL;
1777c3ed0e72SKun Liu 	}
1778c3ed0e72SKun Liu 
1779c3ed0e72SKun Liu 	ret = pm_runtime_get_sync(ddev->dev);
1780c3ed0e72SKun Liu 	if (ret < 0) {
1781c3ed0e72SKun Liu 		pm_runtime_put_autosuspend(ddev->dev);
1782c3ed0e72SKun Liu 		return ret;
1783c3ed0e72SKun Liu 	}
1784c3ed0e72SKun Liu 
1785c3ed0e72SKun Liu 	ret = amdgpu_dpm_set_apu_thermal_limit(adev, value);
1786c3ed0e72SKun Liu 	if (ret) {
1787c3ed0e72SKun Liu 		dev_err(dev, "failed to update thermal limit\n");
1788c3ed0e72SKun Liu 		return ret;
1789c3ed0e72SKun Liu 	}
1790c3ed0e72SKun Liu 
1791c3ed0e72SKun Liu 	pm_runtime_mark_last_busy(ddev->dev);
1792c3ed0e72SKun Liu 	pm_runtime_put_autosuspend(ddev->dev);
1793c3ed0e72SKun Liu 
1794c3ed0e72SKun Liu 	return count;
1795c3ed0e72SKun Liu }
1796c3ed0e72SKun Liu 
1797c3ed0e72SKun Liu /**
1798e098bc96SEvan Quan  * DOC: gpu_metrics
1799e098bc96SEvan Quan  *
1800e098bc96SEvan Quan  * The amdgpu driver provides a sysfs API for retrieving current gpu
1801e098bc96SEvan Quan  * metrics data. The file gpu_metrics is used for this. Reading the
1802e098bc96SEvan Quan  * file will dump all the current gpu metrics data.
1803e098bc96SEvan Quan  *
1804e098bc96SEvan Quan  * These data include temperature, frequency, engines utilization,
1805e098bc96SEvan Quan  * power consume, throttler status, fan speed and cpu core statistics(
1806e098bc96SEvan Quan  * available for APU only). That's it will give a snapshot of all sensors
1807e098bc96SEvan Quan  * at the same time.
1808e098bc96SEvan Quan  */
1809e098bc96SEvan Quan static ssize_t amdgpu_get_gpu_metrics(struct device *dev,
1810e098bc96SEvan Quan 				      struct device_attribute *attr,
1811e098bc96SEvan Quan 				      char *buf)
1812e098bc96SEvan Quan {
1813e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
18141348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1815e098bc96SEvan Quan 	void *gpu_metrics;
1816e098bc96SEvan Quan 	ssize_t size = 0;
1817e098bc96SEvan Quan 	int ret;
1818e098bc96SEvan Quan 
181953b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1820e098bc96SEvan Quan 		return -EPERM;
1821d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
1822d2ae842dSAlex Deucher 		return -EPERM;
1823e098bc96SEvan Quan 
1824e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
1825e098bc96SEvan Quan 	if (ret < 0) {
1826e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
1827e098bc96SEvan Quan 		return ret;
1828e098bc96SEvan Quan 	}
1829e098bc96SEvan Quan 
1830e098bc96SEvan Quan 	size = amdgpu_dpm_get_gpu_metrics(adev, &gpu_metrics);
1831e098bc96SEvan Quan 	if (size <= 0)
1832e098bc96SEvan Quan 		goto out;
1833e098bc96SEvan Quan 
1834e098bc96SEvan Quan 	if (size >= PAGE_SIZE)
1835e098bc96SEvan Quan 		size = PAGE_SIZE - 1;
1836e098bc96SEvan Quan 
1837e098bc96SEvan Quan 	memcpy(buf, gpu_metrics, size);
1838e098bc96SEvan Quan 
1839e098bc96SEvan Quan out:
1840e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
1841e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
1842e098bc96SEvan Quan 
1843e098bc96SEvan Quan 	return size;
1844e098bc96SEvan Quan }
1845e098bc96SEvan Quan 
1846494c1432SSathishkumar S static int amdgpu_show_powershift_percent(struct device *dev,
1847d78c227fSMario Limonciello 					char *buf, enum amd_pp_sensors sensor)
1848494c1432SSathishkumar S {
1849494c1432SSathishkumar S 	struct drm_device *ddev = dev_get_drvdata(dev);
1850494c1432SSathishkumar S 	struct amdgpu_device *adev = drm_to_adev(ddev);
1851494c1432SSathishkumar S 	uint32_t ss_power;
1852494c1432SSathishkumar S 	int r = 0, i;
1853494c1432SSathishkumar S 
1854d78c227fSMario Limonciello 	r = amdgpu_hwmon_get_sensor_generic(adev, sensor, (void *)&ss_power);
1855494c1432SSathishkumar S 	if (r == -EOPNOTSUPP) {
1856494c1432SSathishkumar S 		/* sensor not available on dGPU, try to read from APU */
1857494c1432SSathishkumar S 		adev = NULL;
1858494c1432SSathishkumar S 		mutex_lock(&mgpu_info.mutex);
1859494c1432SSathishkumar S 		for (i = 0; i < mgpu_info.num_gpu; i++) {
1860494c1432SSathishkumar S 			if (mgpu_info.gpu_ins[i].adev->flags & AMD_IS_APU) {
1861494c1432SSathishkumar S 				adev = mgpu_info.gpu_ins[i].adev;
1862494c1432SSathishkumar S 				break;
1863494c1432SSathishkumar S 			}
1864494c1432SSathishkumar S 		}
1865494c1432SSathishkumar S 		mutex_unlock(&mgpu_info.mutex);
1866494c1432SSathishkumar S 		if (adev)
1867d78c227fSMario Limonciello 			r = amdgpu_hwmon_get_sensor_generic(adev, sensor, (void *)&ss_power);
1868494c1432SSathishkumar S 	}
1869494c1432SSathishkumar S 
1870d78c227fSMario Limonciello 	if (r)
1871494c1432SSathishkumar S 		return r;
1872d78c227fSMario Limonciello 
1873d78c227fSMario Limonciello 	return sysfs_emit(buf, "%u%%\n", ss_power);
1874494c1432SSathishkumar S }
1875d78c227fSMario Limonciello 
1876a7673a1cSSathishkumar S /**
1877a7673a1cSSathishkumar S  * DOC: smartshift_apu_power
1878a7673a1cSSathishkumar S  *
1879a7673a1cSSathishkumar S  * The amdgpu driver provides a sysfs API for reporting APU power
1880494c1432SSathishkumar S  * shift in percentage if platform supports smartshift. Value 0 means that
1881494c1432SSathishkumar S  * there is no powershift and values between [1-100] means that the power
1882494c1432SSathishkumar S  * is shifted to APU, the percentage of boost is with respect to APU power
1883494c1432SSathishkumar S  * limit on the platform.
1884a7673a1cSSathishkumar S  */
1885a7673a1cSSathishkumar S 
1886a7673a1cSSathishkumar S static ssize_t amdgpu_get_smartshift_apu_power(struct device *dev, struct device_attribute *attr,
1887a7673a1cSSathishkumar S 					       char *buf)
1888a7673a1cSSathishkumar S {
1889d78c227fSMario Limonciello 	return amdgpu_show_powershift_percent(dev, buf, AMDGPU_PP_SENSOR_SS_APU_SHARE);
1890a7673a1cSSathishkumar S }
1891a7673a1cSSathishkumar S 
1892a7673a1cSSathishkumar S /**
1893a7673a1cSSathishkumar S  * DOC: smartshift_dgpu_power
1894a7673a1cSSathishkumar S  *
1895494c1432SSathishkumar S  * The amdgpu driver provides a sysfs API for reporting dGPU power
1896494c1432SSathishkumar S  * shift in percentage if platform supports smartshift. Value 0 means that
1897494c1432SSathishkumar S  * there is no powershift and values between [1-100] means that the power is
1898494c1432SSathishkumar S  * shifted to dGPU, the percentage of boost is with respect to dGPU power
1899494c1432SSathishkumar S  * limit on the platform.
1900a7673a1cSSathishkumar S  */
1901a7673a1cSSathishkumar S 
1902a7673a1cSSathishkumar S static ssize_t amdgpu_get_smartshift_dgpu_power(struct device *dev, struct device_attribute *attr,
1903a7673a1cSSathishkumar S 						char *buf)
1904a7673a1cSSathishkumar S {
1905d78c227fSMario Limonciello 	return amdgpu_show_powershift_percent(dev, buf, AMDGPU_PP_SENSOR_SS_DGPU_SHARE);
1906a7673a1cSSathishkumar S }
1907a7673a1cSSathishkumar S 
190830d95a37SSathishkumar S /**
190930d95a37SSathishkumar S  * DOC: smartshift_bias
191030d95a37SSathishkumar S  *
191130d95a37SSathishkumar S  * The amdgpu driver provides a sysfs API for reporting the
191230d95a37SSathishkumar S  * smartshift(SS2.0) bias level. The value ranges from -100 to 100
191330d95a37SSathishkumar S  * and the default is 0. -100 sets maximum preference to APU
191430d95a37SSathishkumar S  * and 100 sets max perference to dGPU.
191530d95a37SSathishkumar S  */
191630d95a37SSathishkumar S 
191730d95a37SSathishkumar S static ssize_t amdgpu_get_smartshift_bias(struct device *dev,
191830d95a37SSathishkumar S 					  struct device_attribute *attr,
191930d95a37SSathishkumar S 					  char *buf)
192030d95a37SSathishkumar S {
192130d95a37SSathishkumar S 	int r = 0;
192230d95a37SSathishkumar S 
192330d95a37SSathishkumar S 	r = sysfs_emit(buf, "%d\n", amdgpu_smartshift_bias);
192430d95a37SSathishkumar S 
192530d95a37SSathishkumar S 	return r;
192630d95a37SSathishkumar S }
192730d95a37SSathishkumar S 
192830d95a37SSathishkumar S static ssize_t amdgpu_set_smartshift_bias(struct device *dev,
192930d95a37SSathishkumar S 					  struct device_attribute *attr,
193030d95a37SSathishkumar S 					  const char *buf, size_t count)
193130d95a37SSathishkumar S {
193230d95a37SSathishkumar S 	struct drm_device *ddev = dev_get_drvdata(dev);
193330d95a37SSathishkumar S 	struct amdgpu_device *adev = drm_to_adev(ddev);
193430d95a37SSathishkumar S 	int r = 0;
193530d95a37SSathishkumar S 	int bias = 0;
193630d95a37SSathishkumar S 
193730d95a37SSathishkumar S 	if (amdgpu_in_reset(adev))
193830d95a37SSathishkumar S 		return -EPERM;
193930d95a37SSathishkumar S 	if (adev->in_suspend && !adev->in_runpm)
194030d95a37SSathishkumar S 		return -EPERM;
194130d95a37SSathishkumar S 
194230d95a37SSathishkumar S 	r = pm_runtime_get_sync(ddev->dev);
194330d95a37SSathishkumar S 	if (r < 0) {
194430d95a37SSathishkumar S 		pm_runtime_put_autosuspend(ddev->dev);
194530d95a37SSathishkumar S 		return r;
194630d95a37SSathishkumar S 	}
194730d95a37SSathishkumar S 
194830d95a37SSathishkumar S 	r = kstrtoint(buf, 10, &bias);
194930d95a37SSathishkumar S 	if (r)
195030d95a37SSathishkumar S 		goto out;
195130d95a37SSathishkumar S 
195230d95a37SSathishkumar S 	if (bias > AMDGPU_SMARTSHIFT_MAX_BIAS)
195330d95a37SSathishkumar S 		bias = AMDGPU_SMARTSHIFT_MAX_BIAS;
195430d95a37SSathishkumar S 	else if (bias < AMDGPU_SMARTSHIFT_MIN_BIAS)
195530d95a37SSathishkumar S 		bias = AMDGPU_SMARTSHIFT_MIN_BIAS;
195630d95a37SSathishkumar S 
195730d95a37SSathishkumar S 	amdgpu_smartshift_bias = bias;
195830d95a37SSathishkumar S 	r = count;
195930d95a37SSathishkumar S 
1960bd4b9bb7SJulia Lawall 	/* TODO: update bias level with SMU message */
196130d95a37SSathishkumar S 
196230d95a37SSathishkumar S out:
196330d95a37SSathishkumar S 	pm_runtime_mark_last_busy(ddev->dev);
196430d95a37SSathishkumar S 	pm_runtime_put_autosuspend(ddev->dev);
196530d95a37SSathishkumar S 	return r;
196630d95a37SSathishkumar S }
196730d95a37SSathishkumar S 
1968a7673a1cSSathishkumar S static int ss_power_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr,
1969a7673a1cSSathishkumar S 				uint32_t mask, enum amdgpu_device_attr_states *states)
1970a7673a1cSSathishkumar S {
1971494c1432SSathishkumar S 	if (!amdgpu_device_supports_smart_shift(adev_to_drm(adev)))
1972a7673a1cSSathishkumar S 		*states = ATTR_STATE_UNSUPPORTED;
1973a7673a1cSSathishkumar S 
1974a7673a1cSSathishkumar S 	return 0;
1975a7673a1cSSathishkumar S }
1976a7673a1cSSathishkumar S 
197730d95a37SSathishkumar S static int ss_bias_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr,
197830d95a37SSathishkumar S 			       uint32_t mask, enum amdgpu_device_attr_states *states)
197930d95a37SSathishkumar S {
1980d78c227fSMario Limonciello 	uint32_t ss_power;
198130d95a37SSathishkumar S 
198230d95a37SSathishkumar S 	if (!amdgpu_device_supports_smart_shift(adev_to_drm(adev)))
198330d95a37SSathishkumar S 		*states = ATTR_STATE_UNSUPPORTED;
1984d78c227fSMario Limonciello 	else if (amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_SS_APU_SHARE,
1985d78c227fSMario Limonciello 		 (void *)&ss_power))
198630d95a37SSathishkumar S 		*states = ATTR_STATE_UNSUPPORTED;
1987d78c227fSMario Limonciello 	else if (amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_SS_DGPU_SHARE,
1988d78c227fSMario Limonciello 		 (void *)&ss_power))
198930d95a37SSathishkumar S 		*states = ATTR_STATE_UNSUPPORTED;
199030d95a37SSathishkumar S 
199130d95a37SSathishkumar S 	return 0;
199230d95a37SSathishkumar S }
199330d95a37SSathishkumar S 
1994e098bc96SEvan Quan static struct amdgpu_device_attr amdgpu_device_attrs[] = {
1995e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(power_dpm_state,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
19964215a119SHorace Chen 	AMDGPU_DEVICE_ATTR_RW(power_dpm_force_performance_level,	ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
19977884d0e9SJiawei Gu 	AMDGPU_DEVICE_ATTR_RO(pp_num_states,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
19987884d0e9SJiawei Gu 	AMDGPU_DEVICE_ATTR_RO(pp_cur_state,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
19997884d0e9SJiawei Gu 	AMDGPU_DEVICE_ATTR_RW(pp_force_state,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
20007884d0e9SJiawei Gu 	AMDGPU_DEVICE_ATTR_RW(pp_table,					ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2001e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_sclk,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2002e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_mclk,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2003e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_socclk,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2004e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_fclk,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
20059577b0ecSXiaojian Du 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_vclk,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2006d7001e72STong Liu01 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_vclk1,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
20079577b0ecSXiaojian Du 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_dclk,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2008d7001e72STong Liu01 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_dclk1,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2009f3527a64SMarina Nikolic 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_dcefclk,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2010f3527a64SMarina Nikolic 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_pcie,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2011e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(pp_sclk_od,				ATTR_FLAG_BASIC),
2012e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(pp_mclk_od,				ATTR_FLAG_BASIC),
2013ac82902dSVignesh Chander 	AMDGPU_DEVICE_ATTR_RW(pp_power_profile_mode,			ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2014e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(pp_od_clk_voltage,			ATTR_FLAG_BASIC),
2015ac82902dSVignesh Chander 	AMDGPU_DEVICE_ATTR_RO(gpu_busy_percent,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2016ac82902dSVignesh Chander 	AMDGPU_DEVICE_ATTR_RO(mem_busy_percent,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2017e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RO(pcie_bw,					ATTR_FLAG_BASIC),
2018ac82902dSVignesh Chander 	AMDGPU_DEVICE_ATTR_RW(pp_features,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2019ac82902dSVignesh Chander 	AMDGPU_DEVICE_ATTR_RO(unique_id,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2020ac82902dSVignesh Chander 	AMDGPU_DEVICE_ATTR_RW(thermal_throttling_logging,		ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2021c3ed0e72SKun Liu 	AMDGPU_DEVICE_ATTR_RW(apu_thermal_cap,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2022ac82902dSVignesh Chander 	AMDGPU_DEVICE_ATTR_RO(gpu_metrics,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2023a7673a1cSSathishkumar S 	AMDGPU_DEVICE_ATTR_RO(smartshift_apu_power,			ATTR_FLAG_BASIC,
2024a7673a1cSSathishkumar S 			      .attr_update = ss_power_attr_update),
2025a7673a1cSSathishkumar S 	AMDGPU_DEVICE_ATTR_RO(smartshift_dgpu_power,			ATTR_FLAG_BASIC,
2026a7673a1cSSathishkumar S 			      .attr_update = ss_power_attr_update),
202730d95a37SSathishkumar S 	AMDGPU_DEVICE_ATTR_RW(smartshift_bias,				ATTR_FLAG_BASIC,
202830d95a37SSathishkumar S 			      .attr_update = ss_bias_attr_update),
2029e098bc96SEvan Quan };
2030e098bc96SEvan Quan 
2031e098bc96SEvan Quan static int default_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr,
2032e098bc96SEvan Quan 			       uint32_t mask, enum amdgpu_device_attr_states *states)
2033e098bc96SEvan Quan {
2034e098bc96SEvan Quan 	struct device_attribute *dev_attr = &attr->dev_attr;
20354e8303cfSLijo Lazar 	uint32_t mp1_ver = amdgpu_ip_version(adev, MP1_HWIP, 0);
20364e8303cfSLijo Lazar 	uint32_t gc_ver = amdgpu_ip_version(adev, GC_HWIP, 0);
2037e098bc96SEvan Quan 	const char *attr_name = dev_attr->attr.name;
2038e098bc96SEvan Quan 
2039e098bc96SEvan Quan 	if (!(attr->flags & mask)) {
2040e098bc96SEvan Quan 		*states = ATTR_STATE_UNSUPPORTED;
2041e098bc96SEvan Quan 		return 0;
2042e098bc96SEvan Quan 	}
2043e098bc96SEvan Quan 
2044e098bc96SEvan Quan #define DEVICE_ATTR_IS(_name)	(!strcmp(attr_name, #_name))
2045e098bc96SEvan Quan 
2046e098bc96SEvan Quan 	if (DEVICE_ATTR_IS(pp_dpm_socclk)) {
20478ecad8d6SLijo Lazar 		if (gc_ver < IP_VERSION(9, 0, 0))
2048e098bc96SEvan Quan 			*states = ATTR_STATE_UNSUPPORTED;
2049e098bc96SEvan Quan 	} else if (DEVICE_ATTR_IS(pp_dpm_dcefclk)) {
20508ecad8d6SLijo Lazar 		if (gc_ver < IP_VERSION(9, 0, 0) ||
20510127ab1bSYang Wang 		    !amdgpu_device_has_display_hardware(adev))
2052e098bc96SEvan Quan 			*states = ATTR_STATE_UNSUPPORTED;
2053e098bc96SEvan Quan 	} else if (DEVICE_ATTR_IS(pp_dpm_fclk)) {
20548ecad8d6SLijo Lazar 		if (mp1_ver < IP_VERSION(10, 0, 0))
2055e098bc96SEvan Quan 			*states = ATTR_STATE_UNSUPPORTED;
2056e098bc96SEvan Quan 	} else if (DEVICE_ATTR_IS(pp_od_clk_voltage)) {
2057e098bc96SEvan Quan 		*states = ATTR_STATE_UNSUPPORTED;
205879c65f3fSEvan Quan 		if (amdgpu_dpm_is_overdrive_supported(adev))
2059e098bc96SEvan Quan 			*states = ATTR_STATE_SUPPORTED;
2060e098bc96SEvan Quan 	} else if (DEVICE_ATTR_IS(mem_busy_percent)) {
20618ecad8d6SLijo Lazar 		if (adev->flags & AMD_IS_APU || gc_ver == IP_VERSION(9, 0, 1))
2062e098bc96SEvan Quan 			*states = ATTR_STATE_UNSUPPORTED;
2063e098bc96SEvan Quan 	} else if (DEVICE_ATTR_IS(pcie_bw)) {
2064e098bc96SEvan Quan 		/* PCIe Perf counters won't work on APU nodes */
2065e098bc96SEvan Quan 		if (adev->flags & AMD_IS_APU)
2066e098bc96SEvan Quan 			*states = ATTR_STATE_UNSUPPORTED;
2067e098bc96SEvan Quan 	} else if (DEVICE_ATTR_IS(unique_id)) {
206860044748SKent Russell 		switch (gc_ver) {
206960044748SKent Russell 		case IP_VERSION(9, 0, 1):
207060044748SKent Russell 		case IP_VERSION(9, 4, 0):
207160044748SKent Russell 		case IP_VERSION(9, 4, 1):
207260044748SKent Russell 		case IP_VERSION(9, 4, 2):
2073baf65745SLijo Lazar 		case IP_VERSION(9, 4, 3):
2074ebd9c071SKent Russell 		case IP_VERSION(10, 3, 0):
2075276c03a0SEvan Quan 		case IP_VERSION(11, 0, 0):
207635e67ca6SKent Russell 		case IP_VERSION(11, 0, 1):
207735e67ca6SKent Russell 		case IP_VERSION(11, 0, 2):
2078d82758adSKenneth Feng 		case IP_VERSION(11, 0, 3):
207960044748SKent Russell 			*states = ATTR_STATE_SUPPORTED;
208060044748SKent Russell 			break;
208160044748SKent Russell 		default:
2082e098bc96SEvan Quan 			*states = ATTR_STATE_UNSUPPORTED;
208360044748SKent Russell 		}
2084e098bc96SEvan Quan 	} else if (DEVICE_ATTR_IS(pp_features)) {
2085fc8e84a2SLijo Lazar 		if ((adev->flags & AMD_IS_APU &&
2086fc8e84a2SLijo Lazar 		     gc_ver != IP_VERSION(9, 4, 3)) ||
2087fc8e84a2SLijo Lazar 		    gc_ver < IP_VERSION(9, 0, 0))
2088e098bc96SEvan Quan 			*states = ATTR_STATE_UNSUPPORTED;
2089e098bc96SEvan Quan 	} else if (DEVICE_ATTR_IS(gpu_metrics)) {
20908ecad8d6SLijo Lazar 		if (gc_ver < IP_VERSION(9, 1, 0))
2091e098bc96SEvan Quan 			*states = ATTR_STATE_UNSUPPORTED;
20929577b0ecSXiaojian Du 	} else if (DEVICE_ATTR_IS(pp_dpm_vclk)) {
20938ecad8d6SLijo Lazar 		if (!(gc_ver == IP_VERSION(10, 3, 1) ||
2094a68bec2cSMarko Zekovic 		      gc_ver == IP_VERSION(10, 3, 0) ||
209564440743SEvan Quan 		      gc_ver == IP_VERSION(10, 1, 2) ||
20963929f338SKenneth Feng 		      gc_ver == IP_VERSION(11, 0, 0) ||
20972f68c414SYiqing Yao 		      gc_ver == IP_VERSION(11, 0, 2) ||
2098707b570fSAsad Kamal 		      gc_ver == IP_VERSION(11, 0, 3) ||
2099707b570fSAsad Kamal 		      gc_ver == IP_VERSION(9, 4, 3)))
21009577b0ecSXiaojian Du 			*states = ATTR_STATE_UNSUPPORTED;
21010b872f65STong Liu01 	} else if (DEVICE_ATTR_IS(pp_dpm_vclk1)) {
21020b872f65STong Liu01 		if (!((gc_ver == IP_VERSION(10, 3, 1) ||
2103feae1bd8STong Liu01 			   gc_ver == IP_VERSION(10, 3, 0) ||
2104feae1bd8STong Liu01 			   gc_ver == IP_VERSION(11, 0, 2) ||
2105feae1bd8STong Liu01 			   gc_ver == IP_VERSION(11, 0, 3)) && adev->vcn.num_vcn_inst >= 2))
21060b872f65STong Liu01 			*states = ATTR_STATE_UNSUPPORTED;
21079577b0ecSXiaojian Du 	} else if (DEVICE_ATTR_IS(pp_dpm_dclk)) {
21088ecad8d6SLijo Lazar 		if (!(gc_ver == IP_VERSION(10, 3, 1) ||
2109a68bec2cSMarko Zekovic 		      gc_ver == IP_VERSION(10, 3, 0) ||
211064440743SEvan Quan 		      gc_ver == IP_VERSION(10, 1, 2) ||
21113929f338SKenneth Feng 		      gc_ver == IP_VERSION(11, 0, 0) ||
21122f68c414SYiqing Yao 		      gc_ver == IP_VERSION(11, 0, 2) ||
2113707b570fSAsad Kamal 		      gc_ver == IP_VERSION(11, 0, 3) ||
2114707b570fSAsad Kamal 		      gc_ver == IP_VERSION(9, 4, 3)))
21159577b0ecSXiaojian Du 			*states = ATTR_STATE_UNSUPPORTED;
21160b872f65STong Liu01 	} else if (DEVICE_ATTR_IS(pp_dpm_dclk1)) {
21170b872f65STong Liu01 		if (!((gc_ver == IP_VERSION(10, 3, 1) ||
2118feae1bd8STong Liu01 			   gc_ver == IP_VERSION(10, 3, 0) ||
2119feae1bd8STong Liu01 			   gc_ver == IP_VERSION(11, 0, 2) ||
2120feae1bd8STong Liu01 			   gc_ver == IP_VERSION(11, 0, 3)) && adev->vcn.num_vcn_inst >= 2))
21210b872f65STong Liu01 			*states = ATTR_STATE_UNSUPPORTED;
2122a7505591SMario Limonciello 	} else if (DEVICE_ATTR_IS(pp_power_profile_mode)) {
212379c65f3fSEvan Quan 		if (amdgpu_dpm_get_power_profile_mode(adev, NULL) == -EOPNOTSUPP)
2124a7505591SMario Limonciello 			*states = ATTR_STATE_UNSUPPORTED;
21251b852572SDanijel Slivka 		else if (gc_ver == IP_VERSION(10, 3, 0) && amdgpu_sriov_vf(adev))
21261b852572SDanijel Slivka 			*states = ATTR_STATE_UNSUPPORTED;
2127e098bc96SEvan Quan 	}
2128e098bc96SEvan Quan 
21298ecad8d6SLijo Lazar 	switch (gc_ver) {
21308ecad8d6SLijo Lazar 	case IP_VERSION(9, 4, 1):
21318ecad8d6SLijo Lazar 	case IP_VERSION(9, 4, 2):
21321d0e622fSKevin Wang 		/* the Mi series card does not support standalone mclk/socclk/fclk level setting */
2133e098bc96SEvan Quan 		if (DEVICE_ATTR_IS(pp_dpm_mclk) ||
2134e098bc96SEvan Quan 		    DEVICE_ATTR_IS(pp_dpm_socclk) ||
2135e098bc96SEvan Quan 		    DEVICE_ATTR_IS(pp_dpm_fclk)) {
2136e098bc96SEvan Quan 			dev_attr->attr.mode &= ~S_IWUGO;
2137e098bc96SEvan Quan 			dev_attr->store = NULL;
2138e098bc96SEvan Quan 		}
21391d0e622fSKevin Wang 		break;
21401b852572SDanijel Slivka 	case IP_VERSION(10, 3, 0):
21411b852572SDanijel Slivka 		if (DEVICE_ATTR_IS(power_dpm_force_performance_level) &&
21421b852572SDanijel Slivka 		    amdgpu_sriov_vf(adev)) {
21431b852572SDanijel Slivka 			dev_attr->attr.mode &= ~0222;
21441b852572SDanijel Slivka 			dev_attr->store = NULL;
21451b852572SDanijel Slivka 		}
21461b852572SDanijel Slivka 		break;
21471d0e622fSKevin Wang 	default:
21481d0e622fSKevin Wang 		break;
2149e098bc96SEvan Quan 	}
2150e098bc96SEvan Quan 
2151ede14a1bSDarren Powell 	if (DEVICE_ATTR_IS(pp_dpm_dcefclk)) {
2152ede14a1bSDarren Powell 		/* SMU MP1 does not support dcefclk level setting */
21538ecad8d6SLijo Lazar 		if (gc_ver >= IP_VERSION(10, 0, 0)) {
2154ede14a1bSDarren Powell 			dev_attr->attr.mode &= ~S_IWUGO;
2155ede14a1bSDarren Powell 			dev_attr->store = NULL;
2156ede14a1bSDarren Powell 		}
2157ede14a1bSDarren Powell 	}
2158ede14a1bSDarren Powell 
2159e610941cSYiqing Yao 	/* setting should not be allowed from VF if not in one VF mode */
2160e610941cSYiqing Yao 	if (amdgpu_sriov_vf(adev) && !amdgpu_sriov_is_pp_one_vf(adev)) {
216111c9cc95SMarina Nikolic 		dev_attr->attr.mode &= ~S_IWUGO;
216211c9cc95SMarina Nikolic 		dev_attr->store = NULL;
216311c9cc95SMarina Nikolic 	}
216411c9cc95SMarina Nikolic 
2165e098bc96SEvan Quan #undef DEVICE_ATTR_IS
2166e098bc96SEvan Quan 
2167e098bc96SEvan Quan 	return 0;
2168e098bc96SEvan Quan }
2169e098bc96SEvan Quan 
2170e098bc96SEvan Quan 
2171e098bc96SEvan Quan static int amdgpu_device_attr_create(struct amdgpu_device *adev,
2172e098bc96SEvan Quan 				     struct amdgpu_device_attr *attr,
2173e098bc96SEvan Quan 				     uint32_t mask, struct list_head *attr_list)
2174e098bc96SEvan Quan {
2175e098bc96SEvan Quan 	int ret = 0;
2176e098bc96SEvan Quan 	enum amdgpu_device_attr_states attr_states = ATTR_STATE_SUPPORTED;
2177e098bc96SEvan Quan 	struct amdgpu_device_attr_entry *attr_entry;
217825e6373aSYang Wang 	struct device_attribute *dev_attr;
217925e6373aSYang Wang 	const char *name;
2180e098bc96SEvan Quan 
2181e098bc96SEvan Quan 	int (*attr_update)(struct amdgpu_device *adev, struct amdgpu_device_attr *attr,
2182e098bc96SEvan Quan 			   uint32_t mask, enum amdgpu_device_attr_states *states) = default_attr_update;
2183e098bc96SEvan Quan 
218425e6373aSYang Wang 	if (!attr)
218525e6373aSYang Wang 		return -EINVAL;
218625e6373aSYang Wang 
218725e6373aSYang Wang 	dev_attr = &attr->dev_attr;
218825e6373aSYang Wang 	name = dev_attr->attr.name;
2189e098bc96SEvan Quan 
21908a81028bSSathishkumar S 	attr_update = attr->attr_update ? attr->attr_update : default_attr_update;
2191e098bc96SEvan Quan 
2192e098bc96SEvan Quan 	ret = attr_update(adev, attr, mask, &attr_states);
2193e098bc96SEvan Quan 	if (ret) {
2194e098bc96SEvan Quan 		dev_err(adev->dev, "failed to update device file %s, ret = %d\n",
2195e098bc96SEvan Quan 			name, ret);
2196e098bc96SEvan Quan 		return ret;
2197e098bc96SEvan Quan 	}
2198e098bc96SEvan Quan 
2199e098bc96SEvan Quan 	if (attr_states == ATTR_STATE_UNSUPPORTED)
2200e098bc96SEvan Quan 		return 0;
2201e098bc96SEvan Quan 
2202e098bc96SEvan Quan 	ret = device_create_file(adev->dev, dev_attr);
2203e098bc96SEvan Quan 	if (ret) {
2204e098bc96SEvan Quan 		dev_err(adev->dev, "failed to create device file %s, ret = %d\n",
2205e098bc96SEvan Quan 			name, ret);
2206e098bc96SEvan Quan 	}
2207e098bc96SEvan Quan 
2208e098bc96SEvan Quan 	attr_entry = kmalloc(sizeof(*attr_entry), GFP_KERNEL);
2209e098bc96SEvan Quan 	if (!attr_entry)
2210e098bc96SEvan Quan 		return -ENOMEM;
2211e098bc96SEvan Quan 
2212e098bc96SEvan Quan 	attr_entry->attr = attr;
2213e098bc96SEvan Quan 	INIT_LIST_HEAD(&attr_entry->entry);
2214e098bc96SEvan Quan 
2215e098bc96SEvan Quan 	list_add_tail(&attr_entry->entry, attr_list);
2216e098bc96SEvan Quan 
2217e098bc96SEvan Quan 	return ret;
2218e098bc96SEvan Quan }
2219e098bc96SEvan Quan 
2220e098bc96SEvan Quan static void amdgpu_device_attr_remove(struct amdgpu_device *adev, struct amdgpu_device_attr *attr)
2221e098bc96SEvan Quan {
2222e098bc96SEvan Quan 	struct device_attribute *dev_attr = &attr->dev_attr;
2223e098bc96SEvan Quan 
2224e098bc96SEvan Quan 	device_remove_file(adev->dev, dev_attr);
2225e098bc96SEvan Quan }
2226e098bc96SEvan Quan 
2227e098bc96SEvan Quan static void amdgpu_device_attr_remove_groups(struct amdgpu_device *adev,
2228e098bc96SEvan Quan 					     struct list_head *attr_list);
2229e098bc96SEvan Quan 
2230e098bc96SEvan Quan static int amdgpu_device_attr_create_groups(struct amdgpu_device *adev,
2231e098bc96SEvan Quan 					    struct amdgpu_device_attr *attrs,
2232e098bc96SEvan Quan 					    uint32_t counts,
2233e098bc96SEvan Quan 					    uint32_t mask,
2234e098bc96SEvan Quan 					    struct list_head *attr_list)
2235e098bc96SEvan Quan {
2236e098bc96SEvan Quan 	int ret = 0;
2237e098bc96SEvan Quan 	uint32_t i = 0;
2238e098bc96SEvan Quan 
2239e098bc96SEvan Quan 	for (i = 0; i < counts; i++) {
2240e098bc96SEvan Quan 		ret = amdgpu_device_attr_create(adev, &attrs[i], mask, attr_list);
2241e098bc96SEvan Quan 		if (ret)
2242e098bc96SEvan Quan 			goto failed;
2243e098bc96SEvan Quan 	}
2244e098bc96SEvan Quan 
2245e098bc96SEvan Quan 	return 0;
2246e098bc96SEvan Quan 
2247e098bc96SEvan Quan failed:
2248e098bc96SEvan Quan 	amdgpu_device_attr_remove_groups(adev, attr_list);
2249e098bc96SEvan Quan 
2250e098bc96SEvan Quan 	return ret;
2251e098bc96SEvan Quan }
2252e098bc96SEvan Quan 
2253e098bc96SEvan Quan static void amdgpu_device_attr_remove_groups(struct amdgpu_device *adev,
2254e098bc96SEvan Quan 					     struct list_head *attr_list)
2255e098bc96SEvan Quan {
2256e098bc96SEvan Quan 	struct amdgpu_device_attr_entry *entry, *entry_tmp;
2257e098bc96SEvan Quan 
2258e098bc96SEvan Quan 	if (list_empty(attr_list))
2259e098bc96SEvan Quan 		return ;
2260e098bc96SEvan Quan 
2261e098bc96SEvan Quan 	list_for_each_entry_safe(entry, entry_tmp, attr_list, entry) {
2262e098bc96SEvan Quan 		amdgpu_device_attr_remove(adev, entry->attr);
2263e098bc96SEvan Quan 		list_del(&entry->entry);
2264e098bc96SEvan Quan 		kfree(entry);
2265e098bc96SEvan Quan 	}
2266e098bc96SEvan Quan }
2267e098bc96SEvan Quan 
2268e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_temp(struct device *dev,
2269e098bc96SEvan Quan 				      struct device_attribute *attr,
2270e098bc96SEvan Quan 				      char *buf)
2271e098bc96SEvan Quan {
2272e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2273e098bc96SEvan Quan 	int channel = to_sensor_dev_attr(attr)->index;
2274d78c227fSMario Limonciello 	int r, temp = 0;
2275e098bc96SEvan Quan 
2276e098bc96SEvan Quan 	if (channel >= PP_TEMP_MAX)
2277e098bc96SEvan Quan 		return -EINVAL;
2278e098bc96SEvan Quan 
2279e098bc96SEvan Quan 	switch (channel) {
2280e098bc96SEvan Quan 	case PP_TEMP_JUNCTION:
2281e098bc96SEvan Quan 		/* get current junction temperature */
2282d78c227fSMario Limonciello 		r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_HOTSPOT_TEMP,
2283d78c227fSMario Limonciello 					   (void *)&temp);
2284e098bc96SEvan Quan 		break;
2285e098bc96SEvan Quan 	case PP_TEMP_EDGE:
2286e098bc96SEvan Quan 		/* get current edge temperature */
2287d78c227fSMario Limonciello 		r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_EDGE_TEMP,
2288d78c227fSMario Limonciello 					   (void *)&temp);
2289e098bc96SEvan Quan 		break;
2290e098bc96SEvan Quan 	case PP_TEMP_MEM:
2291e098bc96SEvan Quan 		/* get current memory temperature */
2292d78c227fSMario Limonciello 		r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_MEM_TEMP,
2293d78c227fSMario Limonciello 					   (void *)&temp);
2294e098bc96SEvan Quan 		break;
2295e098bc96SEvan Quan 	default:
2296e098bc96SEvan Quan 		r = -EINVAL;
2297e098bc96SEvan Quan 		break;
2298e098bc96SEvan Quan 	}
2299e098bc96SEvan Quan 
2300e098bc96SEvan Quan 	if (r)
2301e098bc96SEvan Quan 		return r;
2302e098bc96SEvan Quan 
2303a9ca9bb3STian Tao 	return sysfs_emit(buf, "%d\n", temp);
2304e098bc96SEvan Quan }
2305e098bc96SEvan Quan 
2306e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev,
2307e098bc96SEvan Quan 					     struct device_attribute *attr,
2308e098bc96SEvan Quan 					     char *buf)
2309e098bc96SEvan Quan {
2310e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2311e098bc96SEvan Quan 	int hyst = to_sensor_dev_attr(attr)->index;
2312e098bc96SEvan Quan 	int temp;
2313e098bc96SEvan Quan 
2314e098bc96SEvan Quan 	if (hyst)
2315e098bc96SEvan Quan 		temp = adev->pm.dpm.thermal.min_temp;
2316e098bc96SEvan Quan 	else
2317e098bc96SEvan Quan 		temp = adev->pm.dpm.thermal.max_temp;
2318e098bc96SEvan Quan 
2319a9ca9bb3STian Tao 	return sysfs_emit(buf, "%d\n", temp);
2320e098bc96SEvan Quan }
2321e098bc96SEvan Quan 
2322e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_hotspot_temp_thresh(struct device *dev,
2323e098bc96SEvan Quan 					     struct device_attribute *attr,
2324e098bc96SEvan Quan 					     char *buf)
2325e098bc96SEvan Quan {
2326e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2327e098bc96SEvan Quan 	int hyst = to_sensor_dev_attr(attr)->index;
2328e098bc96SEvan Quan 	int temp;
2329e098bc96SEvan Quan 
2330e098bc96SEvan Quan 	if (hyst)
2331e098bc96SEvan Quan 		temp = adev->pm.dpm.thermal.min_hotspot_temp;
2332e098bc96SEvan Quan 	else
2333e098bc96SEvan Quan 		temp = adev->pm.dpm.thermal.max_hotspot_crit_temp;
2334e098bc96SEvan Quan 
2335a9ca9bb3STian Tao 	return sysfs_emit(buf, "%d\n", temp);
2336e098bc96SEvan Quan }
2337e098bc96SEvan Quan 
2338e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_mem_temp_thresh(struct device *dev,
2339e098bc96SEvan Quan 					     struct device_attribute *attr,
2340e098bc96SEvan Quan 					     char *buf)
2341e098bc96SEvan Quan {
2342e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2343e098bc96SEvan Quan 	int hyst = to_sensor_dev_attr(attr)->index;
2344e098bc96SEvan Quan 	int temp;
2345e098bc96SEvan Quan 
2346e098bc96SEvan Quan 	if (hyst)
2347e098bc96SEvan Quan 		temp = adev->pm.dpm.thermal.min_mem_temp;
2348e098bc96SEvan Quan 	else
2349e098bc96SEvan Quan 		temp = adev->pm.dpm.thermal.max_mem_crit_temp;
2350e098bc96SEvan Quan 
2351a9ca9bb3STian Tao 	return sysfs_emit(buf, "%d\n", temp);
2352e098bc96SEvan Quan }
2353e098bc96SEvan Quan 
2354e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_temp_label(struct device *dev,
2355e098bc96SEvan Quan 					     struct device_attribute *attr,
2356e098bc96SEvan Quan 					     char *buf)
2357e098bc96SEvan Quan {
2358e098bc96SEvan Quan 	int channel = to_sensor_dev_attr(attr)->index;
2359e098bc96SEvan Quan 
2360e098bc96SEvan Quan 	if (channel >= PP_TEMP_MAX)
2361e098bc96SEvan Quan 		return -EINVAL;
2362e098bc96SEvan Quan 
2363a9ca9bb3STian Tao 	return sysfs_emit(buf, "%s\n", temp_label[channel].label);
2364e098bc96SEvan Quan }
2365e098bc96SEvan Quan 
2366e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_temp_emergency(struct device *dev,
2367e098bc96SEvan Quan 					     struct device_attribute *attr,
2368e098bc96SEvan Quan 					     char *buf)
2369e098bc96SEvan Quan {
2370e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2371e098bc96SEvan Quan 	int channel = to_sensor_dev_attr(attr)->index;
2372e098bc96SEvan Quan 	int temp = 0;
2373e098bc96SEvan Quan 
2374e098bc96SEvan Quan 	if (channel >= PP_TEMP_MAX)
2375e098bc96SEvan Quan 		return -EINVAL;
2376e098bc96SEvan Quan 
2377e098bc96SEvan Quan 	switch (channel) {
2378e098bc96SEvan Quan 	case PP_TEMP_JUNCTION:
2379e098bc96SEvan Quan 		temp = adev->pm.dpm.thermal.max_hotspot_emergency_temp;
2380e098bc96SEvan Quan 		break;
2381e098bc96SEvan Quan 	case PP_TEMP_EDGE:
2382e098bc96SEvan Quan 		temp = adev->pm.dpm.thermal.max_edge_emergency_temp;
2383e098bc96SEvan Quan 		break;
2384e098bc96SEvan Quan 	case PP_TEMP_MEM:
2385e098bc96SEvan Quan 		temp = adev->pm.dpm.thermal.max_mem_emergency_temp;
2386e098bc96SEvan Quan 		break;
2387e098bc96SEvan Quan 	}
2388e098bc96SEvan Quan 
2389a9ca9bb3STian Tao 	return sysfs_emit(buf, "%d\n", temp);
2390e098bc96SEvan Quan }
2391e098bc96SEvan Quan 
2392e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev,
2393e098bc96SEvan Quan 					    struct device_attribute *attr,
2394e098bc96SEvan Quan 					    char *buf)
2395e098bc96SEvan Quan {
2396e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2397e098bc96SEvan Quan 	u32 pwm_mode = 0;
2398e098bc96SEvan Quan 	int ret;
2399e098bc96SEvan Quan 
240053b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2401e098bc96SEvan Quan 		return -EPERM;
2402d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
2403d2ae842dSAlex Deucher 		return -EPERM;
2404e098bc96SEvan Quan 
24054a580877SLuben Tuikov 	ret = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2406e098bc96SEvan Quan 	if (ret < 0) {
24074a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2408e098bc96SEvan Quan 		return ret;
2409e098bc96SEvan Quan 	}
2410e098bc96SEvan Quan 
241179c65f3fSEvan Quan 	ret = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode);
241279c65f3fSEvan Quan 
24134a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
24144a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
241579c65f3fSEvan Quan 
241679c65f3fSEvan Quan 	if (ret)
2417e098bc96SEvan Quan 		return -EINVAL;
2418e098bc96SEvan Quan 
2419fdf8eea5SDarren Powell 	return sysfs_emit(buf, "%u\n", pwm_mode);
2420e098bc96SEvan Quan }
2421e098bc96SEvan Quan 
2422e098bc96SEvan Quan static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev,
2423e098bc96SEvan Quan 					    struct device_attribute *attr,
2424e098bc96SEvan Quan 					    const char *buf,
2425e098bc96SEvan Quan 					    size_t count)
2426e098bc96SEvan Quan {
2427e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2428e098bc96SEvan Quan 	int err, ret;
2429e098bc96SEvan Quan 	int value;
2430e098bc96SEvan Quan 
243153b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2432e098bc96SEvan Quan 		return -EPERM;
2433d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
2434d2ae842dSAlex Deucher 		return -EPERM;
2435e098bc96SEvan Quan 
2436e098bc96SEvan Quan 	err = kstrtoint(buf, 10, &value);
2437e098bc96SEvan Quan 	if (err)
2438e098bc96SEvan Quan 		return err;
2439e098bc96SEvan Quan 
24404a580877SLuben Tuikov 	ret = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2441e098bc96SEvan Quan 	if (ret < 0) {
24424a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2443e098bc96SEvan Quan 		return ret;
2444e098bc96SEvan Quan 	}
2445e098bc96SEvan Quan 
244679c65f3fSEvan Quan 	ret = amdgpu_dpm_set_fan_control_mode(adev, value);
244779c65f3fSEvan Quan 
24484a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
24494a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
245079c65f3fSEvan Quan 
245179c65f3fSEvan Quan 	if (ret)
2452e098bc96SEvan Quan 		return -EINVAL;
2453e098bc96SEvan Quan 
2454e098bc96SEvan Quan 	return count;
2455e098bc96SEvan Quan }
2456e098bc96SEvan Quan 
2457e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev,
2458e098bc96SEvan Quan 					 struct device_attribute *attr,
2459e098bc96SEvan Quan 					 char *buf)
2460e098bc96SEvan Quan {
2461fdf8eea5SDarren Powell 	return sysfs_emit(buf, "%i\n", 0);
2462e098bc96SEvan Quan }
2463e098bc96SEvan Quan 
2464e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev,
2465e098bc96SEvan Quan 					 struct device_attribute *attr,
2466e098bc96SEvan Quan 					 char *buf)
2467e098bc96SEvan Quan {
2468fdf8eea5SDarren Powell 	return sysfs_emit(buf, "%i\n", 255);
2469e098bc96SEvan Quan }
2470e098bc96SEvan Quan 
2471e098bc96SEvan Quan static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev,
2472e098bc96SEvan Quan 				     struct device_attribute *attr,
2473e098bc96SEvan Quan 				     const char *buf, size_t count)
2474e098bc96SEvan Quan {
2475e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2476e098bc96SEvan Quan 	int err;
2477e098bc96SEvan Quan 	u32 value;
2478e098bc96SEvan Quan 	u32 pwm_mode;
2479e098bc96SEvan Quan 
248053b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2481e098bc96SEvan Quan 		return -EPERM;
2482d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
2483d2ae842dSAlex Deucher 		return -EPERM;
2484e098bc96SEvan Quan 
248579c65f3fSEvan Quan 	err = kstrtou32(buf, 10, &value);
248679c65f3fSEvan Quan 	if (err)
248779c65f3fSEvan Quan 		return err;
248879c65f3fSEvan Quan 
24894a580877SLuben Tuikov 	err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2490e098bc96SEvan Quan 	if (err < 0) {
24914a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2492e098bc96SEvan Quan 		return err;
2493e098bc96SEvan Quan 	}
2494e098bc96SEvan Quan 
249579c65f3fSEvan Quan 	err = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode);
249679c65f3fSEvan Quan 	if (err)
249779c65f3fSEvan Quan 		goto out;
249879c65f3fSEvan Quan 
2499e098bc96SEvan Quan 	if (pwm_mode != AMD_FAN_CTRL_MANUAL) {
2500e098bc96SEvan Quan 		pr_info("manual fan speed control should be enabled first\n");
2501e098bc96SEvan Quan 		err = -EINVAL;
250279c65f3fSEvan Quan 		goto out;
250379c65f3fSEvan Quan 	}
2504e098bc96SEvan Quan 
250579c65f3fSEvan Quan 	err = amdgpu_dpm_set_fan_speed_pwm(adev, value);
250679c65f3fSEvan Quan 
250779c65f3fSEvan Quan out:
25084a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
25094a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2510e098bc96SEvan Quan 
2511e098bc96SEvan Quan 	if (err)
2512e098bc96SEvan Quan 		return err;
2513e098bc96SEvan Quan 
2514e098bc96SEvan Quan 	return count;
2515e098bc96SEvan Quan }
2516e098bc96SEvan Quan 
2517e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev,
2518e098bc96SEvan Quan 				     struct device_attribute *attr,
2519e098bc96SEvan Quan 				     char *buf)
2520e098bc96SEvan Quan {
2521e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2522e098bc96SEvan Quan 	int err;
2523e098bc96SEvan Quan 	u32 speed = 0;
2524e098bc96SEvan Quan 
252553b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2526e098bc96SEvan Quan 		return -EPERM;
2527d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
2528d2ae842dSAlex Deucher 		return -EPERM;
2529e098bc96SEvan Quan 
25304a580877SLuben Tuikov 	err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2531e098bc96SEvan Quan 	if (err < 0) {
25324a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2533e098bc96SEvan Quan 		return err;
2534e098bc96SEvan Quan 	}
2535e098bc96SEvan Quan 
25360d8318e1SEvan Quan 	err = amdgpu_dpm_get_fan_speed_pwm(adev, &speed);
2537e098bc96SEvan Quan 
25384a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
25394a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2540e098bc96SEvan Quan 
2541e098bc96SEvan Quan 	if (err)
2542e098bc96SEvan Quan 		return err;
2543e098bc96SEvan Quan 
2544fdf8eea5SDarren Powell 	return sysfs_emit(buf, "%i\n", speed);
2545e098bc96SEvan Quan }
2546e098bc96SEvan Quan 
2547e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_fan1_input(struct device *dev,
2548e098bc96SEvan Quan 					   struct device_attribute *attr,
2549e098bc96SEvan Quan 					   char *buf)
2550e098bc96SEvan Quan {
2551e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2552e098bc96SEvan Quan 	int err;
2553e098bc96SEvan Quan 	u32 speed = 0;
2554e098bc96SEvan Quan 
255553b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2556e098bc96SEvan Quan 		return -EPERM;
2557d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
2558d2ae842dSAlex Deucher 		return -EPERM;
2559e098bc96SEvan Quan 
25604a580877SLuben Tuikov 	err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2561e098bc96SEvan Quan 	if (err < 0) {
25624a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2563e098bc96SEvan Quan 		return err;
2564e098bc96SEvan Quan 	}
2565e098bc96SEvan Quan 
2566e098bc96SEvan Quan 	err = amdgpu_dpm_get_fan_speed_rpm(adev, &speed);
2567e098bc96SEvan Quan 
25684a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
25694a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2570e098bc96SEvan Quan 
2571e098bc96SEvan Quan 	if (err)
2572e098bc96SEvan Quan 		return err;
2573e098bc96SEvan Quan 
2574fdf8eea5SDarren Powell 	return sysfs_emit(buf, "%i\n", speed);
2575e098bc96SEvan Quan }
2576e098bc96SEvan Quan 
2577e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_fan1_min(struct device *dev,
2578e098bc96SEvan Quan 					 struct device_attribute *attr,
2579e098bc96SEvan Quan 					 char *buf)
2580e098bc96SEvan Quan {
2581e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2582e098bc96SEvan Quan 	u32 min_rpm = 0;
2583e098bc96SEvan Quan 	int r;
2584e098bc96SEvan Quan 
2585d78c227fSMario Limonciello 	r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_MIN_FAN_RPM,
2586d78c227fSMario Limonciello 				   (void *)&min_rpm);
2587e098bc96SEvan Quan 
2588e098bc96SEvan Quan 	if (r)
2589e098bc96SEvan Quan 		return r;
2590e098bc96SEvan Quan 
2591a9ca9bb3STian Tao 	return sysfs_emit(buf, "%d\n", min_rpm);
2592e098bc96SEvan Quan }
2593e098bc96SEvan Quan 
2594e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_fan1_max(struct device *dev,
2595e098bc96SEvan Quan 					 struct device_attribute *attr,
2596e098bc96SEvan Quan 					 char *buf)
2597e098bc96SEvan Quan {
2598e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2599e098bc96SEvan Quan 	u32 max_rpm = 0;
2600e098bc96SEvan Quan 	int r;
2601e098bc96SEvan Quan 
2602d78c227fSMario Limonciello 	r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_MAX_FAN_RPM,
2603d78c227fSMario Limonciello 				   (void *)&max_rpm);
2604e098bc96SEvan Quan 
2605e098bc96SEvan Quan 	if (r)
2606e098bc96SEvan Quan 		return r;
2607e098bc96SEvan Quan 
2608a9ca9bb3STian Tao 	return sysfs_emit(buf, "%d\n", max_rpm);
2609e098bc96SEvan Quan }
2610e098bc96SEvan Quan 
2611e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_fan1_target(struct device *dev,
2612e098bc96SEvan Quan 					   struct device_attribute *attr,
2613e098bc96SEvan Quan 					   char *buf)
2614e098bc96SEvan Quan {
2615e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2616e098bc96SEvan Quan 	int err;
2617e098bc96SEvan Quan 	u32 rpm = 0;
2618e098bc96SEvan Quan 
261953b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2620e098bc96SEvan Quan 		return -EPERM;
2621d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
2622d2ae842dSAlex Deucher 		return -EPERM;
2623e098bc96SEvan Quan 
26244a580877SLuben Tuikov 	err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2625e098bc96SEvan Quan 	if (err < 0) {
26264a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2627e098bc96SEvan Quan 		return err;
2628e098bc96SEvan Quan 	}
2629e098bc96SEvan Quan 
2630e098bc96SEvan Quan 	err = amdgpu_dpm_get_fan_speed_rpm(adev, &rpm);
2631e098bc96SEvan Quan 
26324a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
26334a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2634e098bc96SEvan Quan 
2635e098bc96SEvan Quan 	if (err)
2636e098bc96SEvan Quan 		return err;
2637e098bc96SEvan Quan 
2638fdf8eea5SDarren Powell 	return sysfs_emit(buf, "%i\n", rpm);
2639e098bc96SEvan Quan }
2640e098bc96SEvan Quan 
2641e098bc96SEvan Quan static ssize_t amdgpu_hwmon_set_fan1_target(struct device *dev,
2642e098bc96SEvan Quan 				     struct device_attribute *attr,
2643e098bc96SEvan Quan 				     const char *buf, size_t count)
2644e098bc96SEvan Quan {
2645e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2646e098bc96SEvan Quan 	int err;
2647e098bc96SEvan Quan 	u32 value;
2648e098bc96SEvan Quan 	u32 pwm_mode;
2649e098bc96SEvan Quan 
265053b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2651e098bc96SEvan Quan 		return -EPERM;
2652d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
2653d2ae842dSAlex Deucher 		return -EPERM;
2654e098bc96SEvan Quan 
265579c65f3fSEvan Quan 	err = kstrtou32(buf, 10, &value);
265679c65f3fSEvan Quan 	if (err)
265779c65f3fSEvan Quan 		return err;
265879c65f3fSEvan Quan 
26594a580877SLuben Tuikov 	err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2660e098bc96SEvan Quan 	if (err < 0) {
26614a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2662e098bc96SEvan Quan 		return err;
2663e098bc96SEvan Quan 	}
2664e098bc96SEvan Quan 
266579c65f3fSEvan Quan 	err = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode);
266679c65f3fSEvan Quan 	if (err)
266779c65f3fSEvan Quan 		goto out;
2668e098bc96SEvan Quan 
2669e098bc96SEvan Quan 	if (pwm_mode != AMD_FAN_CTRL_MANUAL) {
267079c65f3fSEvan Quan 		err = -ENODATA;
267179c65f3fSEvan Quan 		goto out;
2672e098bc96SEvan Quan 	}
2673e098bc96SEvan Quan 
2674e098bc96SEvan Quan 	err = amdgpu_dpm_set_fan_speed_rpm(adev, value);
2675e098bc96SEvan Quan 
267679c65f3fSEvan Quan out:
26774a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
26784a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2679e098bc96SEvan Quan 
2680e098bc96SEvan Quan 	if (err)
2681e098bc96SEvan Quan 		return err;
2682e098bc96SEvan Quan 
2683e098bc96SEvan Quan 	return count;
2684e098bc96SEvan Quan }
2685e098bc96SEvan Quan 
2686e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_fan1_enable(struct device *dev,
2687e098bc96SEvan Quan 					    struct device_attribute *attr,
2688e098bc96SEvan Quan 					    char *buf)
2689e098bc96SEvan Quan {
2690e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2691e098bc96SEvan Quan 	u32 pwm_mode = 0;
2692e098bc96SEvan Quan 	int ret;
2693e098bc96SEvan Quan 
269453b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2695e098bc96SEvan Quan 		return -EPERM;
2696d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
2697d2ae842dSAlex Deucher 		return -EPERM;
2698e098bc96SEvan Quan 
26994a580877SLuben Tuikov 	ret = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2700e098bc96SEvan Quan 	if (ret < 0) {
27014a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2702e098bc96SEvan Quan 		return ret;
2703e098bc96SEvan Quan 	}
2704e098bc96SEvan Quan 
270579c65f3fSEvan Quan 	ret = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode);
270679c65f3fSEvan Quan 
27074a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
27084a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
270979c65f3fSEvan Quan 
271079c65f3fSEvan Quan 	if (ret)
2711e098bc96SEvan Quan 		return -EINVAL;
2712e098bc96SEvan Quan 
2713fdf8eea5SDarren Powell 	return sysfs_emit(buf, "%i\n", pwm_mode == AMD_FAN_CTRL_AUTO ? 0 : 1);
2714e098bc96SEvan Quan }
2715e098bc96SEvan Quan 
2716e098bc96SEvan Quan static ssize_t amdgpu_hwmon_set_fan1_enable(struct device *dev,
2717e098bc96SEvan Quan 					    struct device_attribute *attr,
2718e098bc96SEvan Quan 					    const char *buf,
2719e098bc96SEvan Quan 					    size_t count)
2720e098bc96SEvan Quan {
2721e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2722e098bc96SEvan Quan 	int err;
2723e098bc96SEvan Quan 	int value;
2724e098bc96SEvan Quan 	u32 pwm_mode;
2725e098bc96SEvan Quan 
272653b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2727e098bc96SEvan Quan 		return -EPERM;
2728d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
2729d2ae842dSAlex Deucher 		return -EPERM;
2730e098bc96SEvan Quan 
2731e098bc96SEvan Quan 	err = kstrtoint(buf, 10, &value);
2732e098bc96SEvan Quan 	if (err)
2733e098bc96SEvan Quan 		return err;
2734e098bc96SEvan Quan 
2735e098bc96SEvan Quan 	if (value == 0)
2736e098bc96SEvan Quan 		pwm_mode = AMD_FAN_CTRL_AUTO;
2737e098bc96SEvan Quan 	else if (value == 1)
2738e098bc96SEvan Quan 		pwm_mode = AMD_FAN_CTRL_MANUAL;
2739e098bc96SEvan Quan 	else
2740e098bc96SEvan Quan 		return -EINVAL;
2741e098bc96SEvan Quan 
27424a580877SLuben Tuikov 	err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2743e098bc96SEvan Quan 	if (err < 0) {
27444a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2745e098bc96SEvan Quan 		return err;
2746e098bc96SEvan Quan 	}
2747e098bc96SEvan Quan 
274879c65f3fSEvan Quan 	err = amdgpu_dpm_set_fan_control_mode(adev, pwm_mode);
2749e098bc96SEvan Quan 
27504a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
27514a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2752e098bc96SEvan Quan 
275379c65f3fSEvan Quan 	if (err)
275479c65f3fSEvan Quan 		return -EINVAL;
275579c65f3fSEvan Quan 
2756e098bc96SEvan Quan 	return count;
2757e098bc96SEvan Quan }
2758e098bc96SEvan Quan 
2759e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_vddgfx(struct device *dev,
2760e098bc96SEvan Quan 					struct device_attribute *attr,
2761e098bc96SEvan Quan 					char *buf)
2762e098bc96SEvan Quan {
2763e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2764e098bc96SEvan Quan 	u32 vddgfx;
2765d78c227fSMario Limonciello 	int r;
2766e098bc96SEvan Quan 
2767e098bc96SEvan Quan 	/* get the voltage */
2768d78c227fSMario Limonciello 	r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_VDDGFX,
2769d78c227fSMario Limonciello 				   (void *)&vddgfx);
2770e098bc96SEvan Quan 	if (r)
2771e098bc96SEvan Quan 		return r;
2772e098bc96SEvan Quan 
2773a9ca9bb3STian Tao 	return sysfs_emit(buf, "%d\n", vddgfx);
2774e098bc96SEvan Quan }
2775e098bc96SEvan Quan 
2776e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_vddgfx_label(struct device *dev,
2777e098bc96SEvan Quan 					      struct device_attribute *attr,
2778e098bc96SEvan Quan 					      char *buf)
2779e098bc96SEvan Quan {
2780a9ca9bb3STian Tao 	return sysfs_emit(buf, "vddgfx\n");
2781e098bc96SEvan Quan }
2782e098bc96SEvan Quan 
2783e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_vddnb(struct device *dev,
2784e098bc96SEvan Quan 				       struct device_attribute *attr,
2785e098bc96SEvan Quan 				       char *buf)
2786e098bc96SEvan Quan {
2787e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2788e098bc96SEvan Quan 	u32 vddnb;
2789d78c227fSMario Limonciello 	int r;
2790e098bc96SEvan Quan 
2791e098bc96SEvan Quan 	/* only APUs have vddnb */
2792e098bc96SEvan Quan 	if  (!(adev->flags & AMD_IS_APU))
2793e098bc96SEvan Quan 		return -EINVAL;
2794e098bc96SEvan Quan 
2795e098bc96SEvan Quan 	/* get the voltage */
2796d78c227fSMario Limonciello 	r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_VDDNB,
2797d78c227fSMario Limonciello 				   (void *)&vddnb);
2798e098bc96SEvan Quan 	if (r)
2799e098bc96SEvan Quan 		return r;
2800e098bc96SEvan Quan 
2801a9ca9bb3STian Tao 	return sysfs_emit(buf, "%d\n", vddnb);
2802e098bc96SEvan Quan }
2803e098bc96SEvan Quan 
2804e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_vddnb_label(struct device *dev,
2805e098bc96SEvan Quan 					      struct device_attribute *attr,
2806e098bc96SEvan Quan 					      char *buf)
2807e098bc96SEvan Quan {
2808a9ca9bb3STian Tao 	return sysfs_emit(buf, "vddnb\n");
2809e098bc96SEvan Quan }
2810e098bc96SEvan Quan 
2811a5600853SAlex Deucher static int amdgpu_hwmon_get_power(struct device *dev,
2812d78c227fSMario Limonciello 				  enum amd_pp_sensors sensor)
2813e098bc96SEvan Quan {
2814e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2815d78c227fSMario Limonciello 	unsigned int uw;
2816e098bc96SEvan Quan 	u32 query = 0;
2817d78c227fSMario Limonciello 	int r;
2818e098bc96SEvan Quan 
2819d78c227fSMario Limonciello 	r = amdgpu_hwmon_get_sensor_generic(adev, sensor, (void *)&query);
2820e098bc96SEvan Quan 	if (r)
2821e098bc96SEvan Quan 		return r;
2822e098bc96SEvan Quan 
2823e098bc96SEvan Quan 	/* convert to microwatts */
2824e098bc96SEvan Quan 	uw = (query >> 8) * 1000000 + (query & 0xff) * 1000;
2825e098bc96SEvan Quan 
2826d78c227fSMario Limonciello 	return uw;
2827d78c227fSMario Limonciello }
2828d78c227fSMario Limonciello 
2829d78c227fSMario Limonciello static ssize_t amdgpu_hwmon_show_power_avg(struct device *dev,
2830d78c227fSMario Limonciello 					   struct device_attribute *attr,
2831d78c227fSMario Limonciello 					   char *buf)
2832d78c227fSMario Limonciello {
2833d1090194SSrinivasan Shanmugam 	ssize_t val;
2834d78c227fSMario Limonciello 
28359366c2e8SMario Limonciello 	val = amdgpu_hwmon_get_power(dev, AMDGPU_PP_SENSOR_GPU_AVG_POWER);
2836d78c227fSMario Limonciello 	if (val < 0)
2837d78c227fSMario Limonciello 		return val;
2838d78c227fSMario Limonciello 
2839d1090194SSrinivasan Shanmugam 	return sysfs_emit(buf, "%zd\n", val);
2840e098bc96SEvan Quan }
2841e098bc96SEvan Quan 
2842bb9f7b68SMario Limonciello static ssize_t amdgpu_hwmon_show_power_input(struct device *dev,
2843bb9f7b68SMario Limonciello 					     struct device_attribute *attr,
2844bb9f7b68SMario Limonciello 					     char *buf)
2845bb9f7b68SMario Limonciello {
2846d1090194SSrinivasan Shanmugam 	ssize_t val;
2847bb9f7b68SMario Limonciello 
284847f1724dSMario Limonciello 	val = amdgpu_hwmon_get_power(dev, AMDGPU_PP_SENSOR_GPU_INPUT_POWER);
2849bb9f7b68SMario Limonciello 	if (val < 0)
2850bb9f7b68SMario Limonciello 		return val;
2851bb9f7b68SMario Limonciello 
2852d1090194SSrinivasan Shanmugam 	return sysfs_emit(buf, "%zd\n", val);
2853bb9f7b68SMario Limonciello }
2854bb9f7b68SMario Limonciello 
2855e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_power_cap_min(struct device *dev,
2856e098bc96SEvan Quan 					 struct device_attribute *attr,
2857e098bc96SEvan Quan 					 char *buf)
2858e098bc96SEvan Quan {
2859fdf8eea5SDarren Powell 	return sysfs_emit(buf, "%i\n", 0);
2860e098bc96SEvan Quan }
2861e098bc96SEvan Quan 
286291161b06SDarren Powell 
286391161b06SDarren Powell static ssize_t amdgpu_hwmon_show_power_cap_generic(struct device *dev,
2864e098bc96SEvan Quan 					struct device_attribute *attr,
286591161b06SDarren Powell 					char *buf,
286691161b06SDarren Powell 					enum pp_power_limit_level pp_limit_level)
2867e098bc96SEvan Quan {
2868e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2869a40a020dSDarren Powell 	enum pp_power_type power_type = to_sensor_dev_attr(attr)->index;
2870a40a020dSDarren Powell 	uint32_t limit;
2871e098bc96SEvan Quan 	ssize_t size;
2872e098bc96SEvan Quan 	int r;
2873e098bc96SEvan Quan 
287453b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2875e098bc96SEvan Quan 		return -EPERM;
2876d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
2877d2ae842dSAlex Deucher 		return -EPERM;
2878e098bc96SEvan Quan 
28794a580877SLuben Tuikov 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2880e098bc96SEvan Quan 	if (r < 0) {
28814a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2882e098bc96SEvan Quan 		return r;
2883e098bc96SEvan Quan 	}
2884e098bc96SEvan Quan 
288579c65f3fSEvan Quan 	r = amdgpu_dpm_get_power_limit(adev, &limit,
288604bec521SDarren Powell 				      pp_limit_level, power_type);
2887dc2a8240SDarren Powell 
2888dc2a8240SDarren Powell 	if (!r)
288909b6744cSDarren Powell 		size = sysfs_emit(buf, "%u\n", limit * 1000000);
2890dc2a8240SDarren Powell 	else
289109b6744cSDarren Powell 		size = sysfs_emit(buf, "\n");
2892e098bc96SEvan Quan 
28934a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
28944a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2895e098bc96SEvan Quan 
2896e098bc96SEvan Quan 	return size;
2897e098bc96SEvan Quan }
2898e098bc96SEvan Quan 
289991161b06SDarren Powell 
290091161b06SDarren Powell static ssize_t amdgpu_hwmon_show_power_cap_max(struct device *dev,
290191161b06SDarren Powell 					 struct device_attribute *attr,
290291161b06SDarren Powell 					 char *buf)
290391161b06SDarren Powell {
290491161b06SDarren Powell 	return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_MAX);
290591161b06SDarren Powell 
290691161b06SDarren Powell }
290791161b06SDarren Powell 
2908e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_power_cap(struct device *dev,
2909e098bc96SEvan Quan 					 struct device_attribute *attr,
2910e098bc96SEvan Quan 					 char *buf)
2911e098bc96SEvan Quan {
291291161b06SDarren Powell 	return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_CURRENT);
2913e098bc96SEvan Quan 
2914e098bc96SEvan Quan }
2915e098bc96SEvan Quan 
29166e58941cSEric Huang static ssize_t amdgpu_hwmon_show_power_cap_default(struct device *dev,
29176e58941cSEric Huang 					 struct device_attribute *attr,
29186e58941cSEric Huang 					 char *buf)
29196e58941cSEric Huang {
292091161b06SDarren Powell 	return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_DEFAULT);
29216e58941cSEric Huang 
29226e58941cSEric Huang }
29236e58941cSEric Huang 
2924ae07970aSXiaomeng Hou static ssize_t amdgpu_hwmon_show_power_label(struct device *dev,
2925ae07970aSXiaomeng Hou 					 struct device_attribute *attr,
2926ae07970aSXiaomeng Hou 					 char *buf)
2927ae07970aSXiaomeng Hou {
29283b99e8e3SYang Wang 	struct amdgpu_device *adev = dev_get_drvdata(dev);
29294e8303cfSLijo Lazar 	uint32_t gc_ver = amdgpu_ip_version(adev, GC_HWIP, 0);
2930ae07970aSXiaomeng Hou 
29318ecad8d6SLijo Lazar 	if (gc_ver == IP_VERSION(10, 3, 1))
2932a9ca9bb3STian Tao 		return sysfs_emit(buf, "%s\n",
29333b99e8e3SYang Wang 				  to_sensor_dev_attr(attr)->index == PP_PWR_TYPE_FAST ?
29343b99e8e3SYang Wang 				  "fastPPT" : "slowPPT");
29353b99e8e3SYang Wang 	else
29363b99e8e3SYang Wang 		return sysfs_emit(buf, "PPT\n");
2937ae07970aSXiaomeng Hou }
2938e098bc96SEvan Quan 
2939e098bc96SEvan Quan static ssize_t amdgpu_hwmon_set_power_cap(struct device *dev,
2940e098bc96SEvan Quan 		struct device_attribute *attr,
2941e098bc96SEvan Quan 		const char *buf,
2942e098bc96SEvan Quan 		size_t count)
2943e098bc96SEvan Quan {
2944e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2945ae07970aSXiaomeng Hou 	int limit_type = to_sensor_dev_attr(attr)->index;
2946e098bc96SEvan Quan 	int err;
2947e098bc96SEvan Quan 	u32 value;
2948e098bc96SEvan Quan 
294953b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2950e098bc96SEvan Quan 		return -EPERM;
2951d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
2952d2ae842dSAlex Deucher 		return -EPERM;
2953e098bc96SEvan Quan 
2954e098bc96SEvan Quan 	if (amdgpu_sriov_vf(adev))
2955e098bc96SEvan Quan 		return -EINVAL;
2956e098bc96SEvan Quan 
2957e098bc96SEvan Quan 	err = kstrtou32(buf, 10, &value);
2958e098bc96SEvan Quan 	if (err)
2959e098bc96SEvan Quan 		return err;
2960e098bc96SEvan Quan 
2961e098bc96SEvan Quan 	value = value / 1000000; /* convert to Watt */
2962ae07970aSXiaomeng Hou 	value |= limit_type << 24;
2963e098bc96SEvan Quan 
29644a580877SLuben Tuikov 	err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2965e098bc96SEvan Quan 	if (err < 0) {
29664a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2967e098bc96SEvan Quan 		return err;
2968e098bc96SEvan Quan 	}
2969e098bc96SEvan Quan 
297079c65f3fSEvan Quan 	err = amdgpu_dpm_set_power_limit(adev, value);
2971e098bc96SEvan Quan 
29724a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
29734a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2974e098bc96SEvan Quan 
2975e098bc96SEvan Quan 	if (err)
2976e098bc96SEvan Quan 		return err;
2977e098bc96SEvan Quan 
2978e098bc96SEvan Quan 	return count;
2979e098bc96SEvan Quan }
2980e098bc96SEvan Quan 
2981e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_sclk(struct device *dev,
2982e098bc96SEvan Quan 				      struct device_attribute *attr,
2983e098bc96SEvan Quan 				      char *buf)
2984e098bc96SEvan Quan {
2985e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2986e098bc96SEvan Quan 	uint32_t sclk;
2987d78c227fSMario Limonciello 	int r;
2988e098bc96SEvan Quan 
2989e098bc96SEvan Quan 	/* get the sclk */
2990d78c227fSMario Limonciello 	r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_GFX_SCLK,
2991d78c227fSMario Limonciello 				   (void *)&sclk);
2992e098bc96SEvan Quan 	if (r)
2993e098bc96SEvan Quan 		return r;
2994e098bc96SEvan Quan 
2995a9ca9bb3STian Tao 	return sysfs_emit(buf, "%u\n", sclk * 10 * 1000);
2996e098bc96SEvan Quan }
2997e098bc96SEvan Quan 
2998e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_sclk_label(struct device *dev,
2999e098bc96SEvan Quan 					    struct device_attribute *attr,
3000e098bc96SEvan Quan 					    char *buf)
3001e098bc96SEvan Quan {
3002a9ca9bb3STian Tao 	return sysfs_emit(buf, "sclk\n");
3003e098bc96SEvan Quan }
3004e098bc96SEvan Quan 
3005e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_mclk(struct device *dev,
3006e098bc96SEvan Quan 				      struct device_attribute *attr,
3007e098bc96SEvan Quan 				      char *buf)
3008e098bc96SEvan Quan {
3009e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
3010e098bc96SEvan Quan 	uint32_t mclk;
3011d78c227fSMario Limonciello 	int r;
3012e098bc96SEvan Quan 
3013e098bc96SEvan Quan 	/* get the sclk */
3014d78c227fSMario Limonciello 	r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_GFX_MCLK,
3015d78c227fSMario Limonciello 				   (void *)&mclk);
3016e098bc96SEvan Quan 	if (r)
3017e098bc96SEvan Quan 		return r;
3018e098bc96SEvan Quan 
3019a9ca9bb3STian Tao 	return sysfs_emit(buf, "%u\n", mclk * 10 * 1000);
3020e098bc96SEvan Quan }
3021e098bc96SEvan Quan 
3022e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_mclk_label(struct device *dev,
3023e098bc96SEvan Quan 					    struct device_attribute *attr,
3024e098bc96SEvan Quan 					    char *buf)
3025e098bc96SEvan Quan {
3026a9ca9bb3STian Tao 	return sysfs_emit(buf, "mclk\n");
3027e098bc96SEvan Quan }
3028e098bc96SEvan Quan 
3029e098bc96SEvan Quan /**
3030e098bc96SEvan Quan  * DOC: hwmon
3031e098bc96SEvan Quan  *
3032e098bc96SEvan Quan  * The amdgpu driver exposes the following sensor interfaces:
3033e098bc96SEvan Quan  *
3034e098bc96SEvan Quan  * - GPU temperature (via the on-die sensor)
3035e098bc96SEvan Quan  *
3036e098bc96SEvan Quan  * - GPU voltage
3037e098bc96SEvan Quan  *
3038e098bc96SEvan Quan  * - Northbridge voltage (APUs only)
3039e098bc96SEvan Quan  *
3040e098bc96SEvan Quan  * - GPU power
3041e098bc96SEvan Quan  *
3042e098bc96SEvan Quan  * - GPU fan
3043e098bc96SEvan Quan  *
3044e098bc96SEvan Quan  * - GPU gfx/compute engine clock
3045e098bc96SEvan Quan  *
3046e098bc96SEvan Quan  * - GPU memory clock (dGPU only)
3047e098bc96SEvan Quan  *
3048e098bc96SEvan Quan  * hwmon interfaces for GPU temperature:
3049e098bc96SEvan Quan  *
3050e098bc96SEvan Quan  * - temp[1-3]_input: the on die GPU temperature in millidegrees Celsius
3051e098bc96SEvan Quan  *   - temp2_input and temp3_input are supported on SOC15 dGPUs only
3052e098bc96SEvan Quan  *
3053e098bc96SEvan Quan  * - temp[1-3]_label: temperature channel label
3054e098bc96SEvan Quan  *   - temp2_label and temp3_label are supported on SOC15 dGPUs only
3055e098bc96SEvan Quan  *
3056e098bc96SEvan Quan  * - temp[1-3]_crit: temperature critical max value in millidegrees Celsius
3057e098bc96SEvan Quan  *   - temp2_crit and temp3_crit are supported on SOC15 dGPUs only
3058e098bc96SEvan Quan  *
3059e098bc96SEvan Quan  * - temp[1-3]_crit_hyst: temperature hysteresis for critical limit in millidegrees Celsius
3060e098bc96SEvan Quan  *   - temp2_crit_hyst and temp3_crit_hyst are supported on SOC15 dGPUs only
3061e098bc96SEvan Quan  *
3062e098bc96SEvan Quan  * - temp[1-3]_emergency: temperature emergency max value(asic shutdown) in millidegrees Celsius
3063e098bc96SEvan Quan  *   - these are supported on SOC15 dGPUs only
3064e098bc96SEvan Quan  *
3065e098bc96SEvan Quan  * hwmon interfaces for GPU voltage:
3066e098bc96SEvan Quan  *
3067e098bc96SEvan Quan  * - in0_input: the voltage on the GPU in millivolts
3068e098bc96SEvan Quan  *
3069e098bc96SEvan Quan  * - in1_input: the voltage on the Northbridge in millivolts
3070e098bc96SEvan Quan  *
3071e098bc96SEvan Quan  * hwmon interfaces for GPU power:
3072e098bc96SEvan Quan  *
307329f5be8dSAlex Deucher  * - power1_average: average power used by the SoC in microWatts.  On APUs this includes the CPU.
3074e098bc96SEvan Quan  *
3075bb9f7b68SMario Limonciello  * - power1_input: instantaneous power used by the SoC in microWatts.  On APUs this includes the CPU.
3076bb9f7b68SMario Limonciello  *
3077e098bc96SEvan Quan  * - power1_cap_min: minimum cap supported in microWatts
3078e098bc96SEvan Quan  *
3079e098bc96SEvan Quan  * - power1_cap_max: maximum cap supported in microWatts
3080e098bc96SEvan Quan  *
3081e098bc96SEvan Quan  * - power1_cap: selected power cap in microWatts
3082e098bc96SEvan Quan  *
3083e098bc96SEvan Quan  * hwmon interfaces for GPU fan:
3084e098bc96SEvan Quan  *
3085e098bc96SEvan Quan  * - pwm1: pulse width modulation fan level (0-255)
3086e098bc96SEvan Quan  *
3087e098bc96SEvan Quan  * - pwm1_enable: pulse width modulation fan control method (0: no fan speed control, 1: manual fan speed control using pwm interface, 2: automatic fan speed control)
3088e098bc96SEvan Quan  *
3089e098bc96SEvan Quan  * - pwm1_min: pulse width modulation fan control minimum level (0)
3090e098bc96SEvan Quan  *
3091e098bc96SEvan Quan  * - pwm1_max: pulse width modulation fan control maximum level (255)
3092e098bc96SEvan Quan  *
3093e5527d8cSBhaskar Chowdhury  * - fan1_min: a minimum value Unit: revolution/min (RPM)
3094e098bc96SEvan Quan  *
3095e5527d8cSBhaskar Chowdhury  * - fan1_max: a maximum value Unit: revolution/max (RPM)
3096e098bc96SEvan Quan  *
3097e098bc96SEvan Quan  * - fan1_input: fan speed in RPM
3098e098bc96SEvan Quan  *
3099e098bc96SEvan Quan  * - fan[1-\*]_target: Desired fan speed Unit: revolution/min (RPM)
3100e098bc96SEvan Quan  *
3101e098bc96SEvan Quan  * - fan[1-\*]_enable: Enable or disable the sensors.1: Enable 0: Disable
3102e098bc96SEvan Quan  *
310396401f7cSEvan Quan  * NOTE: DO NOT set the fan speed via "pwm1" and "fan[1-\*]_target" interfaces at the same time.
310496401f7cSEvan Quan  *       That will get the former one overridden.
310596401f7cSEvan Quan  *
3106e098bc96SEvan Quan  * hwmon interfaces for GPU clocks:
3107e098bc96SEvan Quan  *
3108e098bc96SEvan Quan  * - freq1_input: the gfx/compute clock in hertz
3109e098bc96SEvan Quan  *
3110e098bc96SEvan Quan  * - freq2_input: the memory clock in hertz
3111e098bc96SEvan Quan  *
3112e098bc96SEvan Quan  * You can use hwmon tools like sensors to view this information on your system.
3113e098bc96SEvan Quan  *
3114e098bc96SEvan Quan  */
3115e098bc96SEvan Quan 
3116e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_EDGE);
3117e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0);
3118e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1);
3119e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp1_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_EDGE);
3120e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp2_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_JUNCTION);
3121e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp2_crit, S_IRUGO, amdgpu_hwmon_show_hotspot_temp_thresh, NULL, 0);
3122e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp2_crit_hyst, S_IRUGO, amdgpu_hwmon_show_hotspot_temp_thresh, NULL, 1);
3123e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp2_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_JUNCTION);
3124e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp3_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_MEM);
3125e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp3_crit, S_IRUGO, amdgpu_hwmon_show_mem_temp_thresh, NULL, 0);
3126e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp3_crit_hyst, S_IRUGO, amdgpu_hwmon_show_mem_temp_thresh, NULL, 1);
3127e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp3_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_MEM);
3128e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp1_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_EDGE);
3129e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp2_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_JUNCTION);
3130e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp3_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_MEM);
3131e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0);
3132e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0);
3133e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0);
3134e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0);
3135e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(fan1_input, S_IRUGO, amdgpu_hwmon_get_fan1_input, NULL, 0);
3136e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(fan1_min, S_IRUGO, amdgpu_hwmon_get_fan1_min, NULL, 0);
3137e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(fan1_max, S_IRUGO, amdgpu_hwmon_get_fan1_max, NULL, 0);
3138e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(fan1_target, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_target, amdgpu_hwmon_set_fan1_target, 0);
3139e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(fan1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_enable, amdgpu_hwmon_set_fan1_enable, 0);
3140e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(in0_input, S_IRUGO, amdgpu_hwmon_show_vddgfx, NULL, 0);
3141e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(in0_label, S_IRUGO, amdgpu_hwmon_show_vddgfx_label, NULL, 0);
3142e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(in1_input, S_IRUGO, amdgpu_hwmon_show_vddnb, NULL, 0);
3143e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(in1_label, S_IRUGO, amdgpu_hwmon_show_vddnb_label, NULL, 0);
3144e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(power1_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 0);
3145bb9f7b68SMario Limonciello static SENSOR_DEVICE_ATTR(power1_input, S_IRUGO, amdgpu_hwmon_show_power_input, NULL, 0);
3146e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(power1_cap_max, S_IRUGO, amdgpu_hwmon_show_power_cap_max, NULL, 0);
3147e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(power1_cap_min, S_IRUGO, amdgpu_hwmon_show_power_cap_min, NULL, 0);
3148e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(power1_cap, S_IRUGO | S_IWUSR, amdgpu_hwmon_show_power_cap, amdgpu_hwmon_set_power_cap, 0);
31496e58941cSEric Huang static SENSOR_DEVICE_ATTR(power1_cap_default, S_IRUGO, amdgpu_hwmon_show_power_cap_default, NULL, 0);
3150ae07970aSXiaomeng Hou static SENSOR_DEVICE_ATTR(power1_label, S_IRUGO, amdgpu_hwmon_show_power_label, NULL, 0);
3151ae07970aSXiaomeng Hou static SENSOR_DEVICE_ATTR(power2_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 1);
3152ae07970aSXiaomeng Hou static SENSOR_DEVICE_ATTR(power2_cap_max, S_IRUGO, amdgpu_hwmon_show_power_cap_max, NULL, 1);
3153ae07970aSXiaomeng Hou static SENSOR_DEVICE_ATTR(power2_cap_min, S_IRUGO, amdgpu_hwmon_show_power_cap_min, NULL, 1);
3154ae07970aSXiaomeng Hou static SENSOR_DEVICE_ATTR(power2_cap, S_IRUGO | S_IWUSR, amdgpu_hwmon_show_power_cap, amdgpu_hwmon_set_power_cap, 1);
31556e58941cSEric Huang static SENSOR_DEVICE_ATTR(power2_cap_default, S_IRUGO, amdgpu_hwmon_show_power_cap_default, NULL, 1);
3156ae07970aSXiaomeng Hou static SENSOR_DEVICE_ATTR(power2_label, S_IRUGO, amdgpu_hwmon_show_power_label, NULL, 1);
3157e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(freq1_input, S_IRUGO, amdgpu_hwmon_show_sclk, NULL, 0);
3158e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(freq1_label, S_IRUGO, amdgpu_hwmon_show_sclk_label, NULL, 0);
3159e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(freq2_input, S_IRUGO, amdgpu_hwmon_show_mclk, NULL, 0);
3160e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(freq2_label, S_IRUGO, amdgpu_hwmon_show_mclk_label, NULL, 0);
3161e098bc96SEvan Quan 
3162e098bc96SEvan Quan static struct attribute *hwmon_attributes[] = {
3163e098bc96SEvan Quan 	&sensor_dev_attr_temp1_input.dev_attr.attr,
3164e098bc96SEvan Quan 	&sensor_dev_attr_temp1_crit.dev_attr.attr,
3165e098bc96SEvan Quan 	&sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
3166e098bc96SEvan Quan 	&sensor_dev_attr_temp2_input.dev_attr.attr,
3167e098bc96SEvan Quan 	&sensor_dev_attr_temp2_crit.dev_attr.attr,
3168e098bc96SEvan Quan 	&sensor_dev_attr_temp2_crit_hyst.dev_attr.attr,
3169e098bc96SEvan Quan 	&sensor_dev_attr_temp3_input.dev_attr.attr,
3170e098bc96SEvan Quan 	&sensor_dev_attr_temp3_crit.dev_attr.attr,
3171e098bc96SEvan Quan 	&sensor_dev_attr_temp3_crit_hyst.dev_attr.attr,
3172e098bc96SEvan Quan 	&sensor_dev_attr_temp1_emergency.dev_attr.attr,
3173e098bc96SEvan Quan 	&sensor_dev_attr_temp2_emergency.dev_attr.attr,
3174e098bc96SEvan Quan 	&sensor_dev_attr_temp3_emergency.dev_attr.attr,
3175e098bc96SEvan Quan 	&sensor_dev_attr_temp1_label.dev_attr.attr,
3176e098bc96SEvan Quan 	&sensor_dev_attr_temp2_label.dev_attr.attr,
3177e098bc96SEvan Quan 	&sensor_dev_attr_temp3_label.dev_attr.attr,
3178e098bc96SEvan Quan 	&sensor_dev_attr_pwm1.dev_attr.attr,
3179e098bc96SEvan Quan 	&sensor_dev_attr_pwm1_enable.dev_attr.attr,
3180e098bc96SEvan Quan 	&sensor_dev_attr_pwm1_min.dev_attr.attr,
3181e098bc96SEvan Quan 	&sensor_dev_attr_pwm1_max.dev_attr.attr,
3182e098bc96SEvan Quan 	&sensor_dev_attr_fan1_input.dev_attr.attr,
3183e098bc96SEvan Quan 	&sensor_dev_attr_fan1_min.dev_attr.attr,
3184e098bc96SEvan Quan 	&sensor_dev_attr_fan1_max.dev_attr.attr,
3185e098bc96SEvan Quan 	&sensor_dev_attr_fan1_target.dev_attr.attr,
3186e098bc96SEvan Quan 	&sensor_dev_attr_fan1_enable.dev_attr.attr,
3187e098bc96SEvan Quan 	&sensor_dev_attr_in0_input.dev_attr.attr,
3188e098bc96SEvan Quan 	&sensor_dev_attr_in0_label.dev_attr.attr,
3189e098bc96SEvan Quan 	&sensor_dev_attr_in1_input.dev_attr.attr,
3190e098bc96SEvan Quan 	&sensor_dev_attr_in1_label.dev_attr.attr,
3191e098bc96SEvan Quan 	&sensor_dev_attr_power1_average.dev_attr.attr,
3192bb9f7b68SMario Limonciello 	&sensor_dev_attr_power1_input.dev_attr.attr,
3193e098bc96SEvan Quan 	&sensor_dev_attr_power1_cap_max.dev_attr.attr,
3194e098bc96SEvan Quan 	&sensor_dev_attr_power1_cap_min.dev_attr.attr,
3195e098bc96SEvan Quan 	&sensor_dev_attr_power1_cap.dev_attr.attr,
31966e58941cSEric Huang 	&sensor_dev_attr_power1_cap_default.dev_attr.attr,
3197ae07970aSXiaomeng Hou 	&sensor_dev_attr_power1_label.dev_attr.attr,
3198ae07970aSXiaomeng Hou 	&sensor_dev_attr_power2_average.dev_attr.attr,
3199ae07970aSXiaomeng Hou 	&sensor_dev_attr_power2_cap_max.dev_attr.attr,
3200ae07970aSXiaomeng Hou 	&sensor_dev_attr_power2_cap_min.dev_attr.attr,
3201ae07970aSXiaomeng Hou 	&sensor_dev_attr_power2_cap.dev_attr.attr,
32026e58941cSEric Huang 	&sensor_dev_attr_power2_cap_default.dev_attr.attr,
3203ae07970aSXiaomeng Hou 	&sensor_dev_attr_power2_label.dev_attr.attr,
3204e098bc96SEvan Quan 	&sensor_dev_attr_freq1_input.dev_attr.attr,
3205e098bc96SEvan Quan 	&sensor_dev_attr_freq1_label.dev_attr.attr,
3206e098bc96SEvan Quan 	&sensor_dev_attr_freq2_input.dev_attr.attr,
3207e098bc96SEvan Quan 	&sensor_dev_attr_freq2_label.dev_attr.attr,
3208e098bc96SEvan Quan 	NULL
3209e098bc96SEvan Quan };
3210e098bc96SEvan Quan 
3211e098bc96SEvan Quan static umode_t hwmon_attributes_visible(struct kobject *kobj,
3212e098bc96SEvan Quan 					struct attribute *attr, int index)
3213e098bc96SEvan Quan {
3214e098bc96SEvan Quan 	struct device *dev = kobj_to_dev(kobj);
3215e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
3216e098bc96SEvan Quan 	umode_t effective_mode = attr->mode;
32174e8303cfSLijo Lazar 	uint32_t gc_ver = amdgpu_ip_version(adev, GC_HWIP, 0);
321815419813SMario Limonciello 	uint32_t tmp;
3219e098bc96SEvan Quan 
3220e098bc96SEvan Quan 	/* under multi-vf mode, the hwmon attributes are all not supported */
3221e098bc96SEvan Quan 	if (amdgpu_sriov_vf(adev) && !amdgpu_sriov_is_pp_one_vf(adev))
3222e098bc96SEvan Quan 		return 0;
3223e098bc96SEvan Quan 
32244f0f1b58SDanijel Slivka 	/* under pp one vf mode manage of hwmon attributes is not supported */
32254f0f1b58SDanijel Slivka 	if (amdgpu_sriov_is_pp_one_vf(adev))
32264f0f1b58SDanijel Slivka 		effective_mode &= ~S_IWUSR;
32274f0f1b58SDanijel Slivka 
3228e098bc96SEvan Quan 	/* Skip fan attributes if fan is not present */
3229e098bc96SEvan Quan 	if (adev->pm.no_fan && (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
3230e098bc96SEvan Quan 	    attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
3231e098bc96SEvan Quan 	    attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
3232e098bc96SEvan Quan 	    attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
3233e098bc96SEvan Quan 	    attr == &sensor_dev_attr_fan1_input.dev_attr.attr ||
3234e098bc96SEvan Quan 	    attr == &sensor_dev_attr_fan1_min.dev_attr.attr ||
3235e098bc96SEvan Quan 	    attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
3236e098bc96SEvan Quan 	    attr == &sensor_dev_attr_fan1_target.dev_attr.attr ||
3237e098bc96SEvan Quan 	    attr == &sensor_dev_attr_fan1_enable.dev_attr.attr))
3238e098bc96SEvan Quan 		return 0;
3239e098bc96SEvan Quan 
3240e098bc96SEvan Quan 	/* Skip fan attributes on APU */
3241e098bc96SEvan Quan 	if ((adev->flags & AMD_IS_APU) &&
3242e098bc96SEvan Quan 	    (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
3243e098bc96SEvan Quan 	     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
3244e098bc96SEvan Quan 	     attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
3245e098bc96SEvan Quan 	     attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
3246e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_input.dev_attr.attr ||
3247e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_min.dev_attr.attr ||
3248e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
3249e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_target.dev_attr.attr ||
3250e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_enable.dev_attr.attr))
3251e098bc96SEvan Quan 		return 0;
3252e098bc96SEvan Quan 
3253e098bc96SEvan Quan 	/* Skip crit temp on APU */
32548572fa2aSAsad Kamal 	if ((((adev->flags & AMD_IS_APU) && (adev->family >= AMDGPU_FAMILY_CZ)) ||
32558572fa2aSAsad Kamal 	    (gc_ver == IP_VERSION(9, 4, 3))) &&
3256e098bc96SEvan Quan 	    (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
3257e098bc96SEvan Quan 	     attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr))
3258e098bc96SEvan Quan 		return 0;
3259e098bc96SEvan Quan 
3260e098bc96SEvan Quan 	/* Skip limit attributes if DPM is not enabled */
3261e098bc96SEvan Quan 	if (!adev->pm.dpm_enabled &&
3262e098bc96SEvan Quan 	    (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
3263e098bc96SEvan Quan 	     attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr ||
3264e098bc96SEvan Quan 	     attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
3265e098bc96SEvan Quan 	     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
3266e098bc96SEvan Quan 	     attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
3267e098bc96SEvan Quan 	     attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
3268e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_input.dev_attr.attr ||
3269e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_min.dev_attr.attr ||
3270e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
3271e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_target.dev_attr.attr ||
3272e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_enable.dev_attr.attr))
3273e098bc96SEvan Quan 		return 0;
3274e098bc96SEvan Quan 
3275e098bc96SEvan Quan 	/* mask fan attributes if we have no bindings for this asic to expose */
3276685fae24SEvan Quan 	if (((amdgpu_dpm_get_fan_speed_pwm(adev, NULL) == -EOPNOTSUPP) &&
3277e098bc96SEvan Quan 	      attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
3278685fae24SEvan Quan 	    ((amdgpu_dpm_get_fan_control_mode(adev, NULL) == -EOPNOTSUPP) &&
3279e098bc96SEvan Quan 	     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
3280e098bc96SEvan Quan 		effective_mode &= ~S_IRUGO;
3281e098bc96SEvan Quan 
3282685fae24SEvan Quan 	if (((amdgpu_dpm_set_fan_speed_pwm(adev, U32_MAX) == -EOPNOTSUPP) &&
3283e098bc96SEvan Quan 	      attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
3284685fae24SEvan Quan 	      ((amdgpu_dpm_set_fan_control_mode(adev, U32_MAX) == -EOPNOTSUPP) &&
3285e098bc96SEvan Quan 	      attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
3286e098bc96SEvan Quan 		effective_mode &= ~S_IWUSR;
3287e098bc96SEvan Quan 
32888572fa2aSAsad Kamal 	/* not implemented yet for APUs other than GC 10.3.1 (vangogh) and 9.4.3 */
3289ae07970aSXiaomeng Hou 	if (((adev->family == AMDGPU_FAMILY_SI) ||
32908572fa2aSAsad Kamal 	     ((adev->flags & AMD_IS_APU) && (gc_ver != IP_VERSION(10, 3, 1)) &&
32918572fa2aSAsad Kamal 	      (gc_ver != IP_VERSION(9, 4, 3)))) &&
3292367deb67SAlex Deucher 	    (attr == &sensor_dev_attr_power1_cap_max.dev_attr.attr ||
3293e098bc96SEvan Quan 	     attr == &sensor_dev_attr_power1_cap_min.dev_attr.attr ||
32946e58941cSEric Huang 	     attr == &sensor_dev_attr_power1_cap.dev_attr.attr ||
32956e58941cSEric Huang 	     attr == &sensor_dev_attr_power1_cap_default.dev_attr.attr))
3296e098bc96SEvan Quan 		return 0;
3297e098bc96SEvan Quan 
329889317d42SGuilherme G. Piccoli 	/* not implemented yet for APUs having < GC 9.3.0 (Renoir) */
3299367deb67SAlex Deucher 	if (((adev->family == AMDGPU_FAMILY_SI) ||
33008ecad8d6SLijo Lazar 	     ((adev->flags & AMD_IS_APU) && (gc_ver < IP_VERSION(9, 3, 0)))) &&
3301367deb67SAlex Deucher 	    (attr == &sensor_dev_attr_power1_average.dev_attr.attr))
3302367deb67SAlex Deucher 		return 0;
3303367deb67SAlex Deucher 
330415419813SMario Limonciello 	/* not all products support both average and instantaneous */
330515419813SMario Limonciello 	if (attr == &sensor_dev_attr_power1_average.dev_attr.attr &&
330615419813SMario Limonciello 	    amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_GPU_AVG_POWER, (void *)&tmp) == -EOPNOTSUPP)
330715419813SMario Limonciello 		return 0;
330815419813SMario Limonciello 	if (attr == &sensor_dev_attr_power1_input.dev_attr.attr &&
330915419813SMario Limonciello 	    amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_GPU_INPUT_POWER, (void *)&tmp) == -EOPNOTSUPP)
331015419813SMario Limonciello 		return 0;
331115419813SMario Limonciello 
3312e098bc96SEvan Quan 	/* hide max/min values if we can't both query and manage the fan */
3313685fae24SEvan Quan 	if (((amdgpu_dpm_set_fan_speed_pwm(adev, U32_MAX) == -EOPNOTSUPP) &&
3314685fae24SEvan Quan 	      (amdgpu_dpm_get_fan_speed_pwm(adev, NULL) == -EOPNOTSUPP) &&
3315685fae24SEvan Quan 	      (amdgpu_dpm_set_fan_speed_rpm(adev, U32_MAX) == -EOPNOTSUPP) &&
3316685fae24SEvan Quan 	      (amdgpu_dpm_get_fan_speed_rpm(adev, NULL) == -EOPNOTSUPP)) &&
3317e098bc96SEvan Quan 	    (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
3318e098bc96SEvan Quan 	     attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
3319e098bc96SEvan Quan 		return 0;
3320e098bc96SEvan Quan 
3321685fae24SEvan Quan 	if ((amdgpu_dpm_set_fan_speed_rpm(adev, U32_MAX) == -EOPNOTSUPP) &&
3322685fae24SEvan Quan 	     (amdgpu_dpm_get_fan_speed_rpm(adev, NULL) == -EOPNOTSUPP) &&
3323e098bc96SEvan Quan 	     (attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
3324e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_min.dev_attr.attr))
3325e098bc96SEvan Quan 		return 0;
3326e098bc96SEvan Quan 
3327e098bc96SEvan Quan 	if ((adev->family == AMDGPU_FAMILY_SI ||	/* not implemented yet */
33288572fa2aSAsad Kamal 	     adev->family == AMDGPU_FAMILY_KV ||	/* not implemented yet */
33298572fa2aSAsad Kamal 	     (gc_ver == IP_VERSION(9, 4, 3))) &&
3330e098bc96SEvan Quan 	    (attr == &sensor_dev_attr_in0_input.dev_attr.attr ||
3331e098bc96SEvan Quan 	     attr == &sensor_dev_attr_in0_label.dev_attr.attr))
3332e098bc96SEvan Quan 		return 0;
3333e098bc96SEvan Quan 
33348572fa2aSAsad Kamal 	/* only APUs other than gc 9,4,3 have vddnb */
33358572fa2aSAsad Kamal 	if ((!(adev->flags & AMD_IS_APU) || (gc_ver == IP_VERSION(9, 4, 3))) &&
3336e098bc96SEvan Quan 	    (attr == &sensor_dev_attr_in1_input.dev_attr.attr ||
3337e098bc96SEvan Quan 	     attr == &sensor_dev_attr_in1_label.dev_attr.attr))
3338e098bc96SEvan Quan 		return 0;
3339e098bc96SEvan Quan 
33408572fa2aSAsad Kamal 	/* no mclk on APUs other than gc 9,4,3*/
33418572fa2aSAsad Kamal 	if (((adev->flags & AMD_IS_APU) && (gc_ver != IP_VERSION(9, 4, 3))) &&
3342e098bc96SEvan Quan 	    (attr == &sensor_dev_attr_freq2_input.dev_attr.attr ||
3343e098bc96SEvan Quan 	     attr == &sensor_dev_attr_freq2_label.dev_attr.attr))
3344e098bc96SEvan Quan 		return 0;
3345e098bc96SEvan Quan 
33468ecad8d6SLijo Lazar 	if (((adev->flags & AMD_IS_APU) || gc_ver < IP_VERSION(9, 0, 0)) &&
33478572fa2aSAsad Kamal 	    (gc_ver != IP_VERSION(9, 4, 3)) &&
33488572fa2aSAsad Kamal 	    (attr == &sensor_dev_attr_temp2_input.dev_attr.attr ||
3349bfb4fd20SAsad Kamal 	     attr == &sensor_dev_attr_temp2_label.dev_attr.attr ||
335007864911SAsad Kamal 	     attr == &sensor_dev_attr_temp2_crit.dev_attr.attr ||
3351bfb4fd20SAsad Kamal 	     attr == &sensor_dev_attr_temp3_input.dev_attr.attr ||
335207864911SAsad Kamal 	     attr == &sensor_dev_attr_temp3_label.dev_attr.attr ||
335307864911SAsad Kamal 	     attr == &sensor_dev_attr_temp3_crit.dev_attr.attr))
33548572fa2aSAsad Kamal 		return 0;
33558572fa2aSAsad Kamal 
3356bfb4fd20SAsad Kamal 	/* hotspot temperature for gc 9,4,3*/
33578572fa2aSAsad Kamal 	if ((gc_ver == IP_VERSION(9, 4, 3)) &&
33588572fa2aSAsad Kamal 	    (attr == &sensor_dev_attr_temp1_input.dev_attr.attr ||
33598572fa2aSAsad Kamal 	     attr == &sensor_dev_attr_temp1_label.dev_attr.attr))
33608572fa2aSAsad Kamal 		return 0;
33618572fa2aSAsad Kamal 
33628572fa2aSAsad Kamal 	/* only SOC15 dGPUs support hotspot and mem temperatures */
33638572fa2aSAsad Kamal 	if (((adev->flags & AMD_IS_APU) || gc_ver < IP_VERSION(9, 0, 0) ||
33648572fa2aSAsad Kamal 	    (gc_ver == IP_VERSION(9, 4, 3))) &&
336507864911SAsad Kamal 	     (attr == &sensor_dev_attr_temp2_crit_hyst.dev_attr.attr ||
3366e098bc96SEvan Quan 	     attr == &sensor_dev_attr_temp3_crit_hyst.dev_attr.attr ||
3367e098bc96SEvan Quan 	     attr == &sensor_dev_attr_temp1_emergency.dev_attr.attr ||
3368e098bc96SEvan Quan 	     attr == &sensor_dev_attr_temp2_emergency.dev_attr.attr ||
3369bfb4fd20SAsad Kamal 	     attr == &sensor_dev_attr_temp3_emergency.dev_attr.attr))
3370e098bc96SEvan Quan 		return 0;
3371e098bc96SEvan Quan 
3372ae07970aSXiaomeng Hou 	/* only Vangogh has fast PPT limit and power labels */
33738ecad8d6SLijo Lazar 	if (!(gc_ver == IP_VERSION(10, 3, 1)) &&
3374ae07970aSXiaomeng Hou 	    (attr == &sensor_dev_attr_power2_average.dev_attr.attr ||
3375ae07970aSXiaomeng Hou 	     attr == &sensor_dev_attr_power2_cap_max.dev_attr.attr ||
3376ae07970aSXiaomeng Hou 	     attr == &sensor_dev_attr_power2_cap_min.dev_attr.attr ||
3377ae07970aSXiaomeng Hou 	     attr == &sensor_dev_attr_power2_cap.dev_attr.attr ||
33786e58941cSEric Huang 	     attr == &sensor_dev_attr_power2_cap_default.dev_attr.attr ||
3379de7fbd02SYang Wang 	     attr == &sensor_dev_attr_power2_label.dev_attr.attr))
3380ae07970aSXiaomeng Hou 		return 0;
3381ae07970aSXiaomeng Hou 
3382e098bc96SEvan Quan 	return effective_mode;
3383e098bc96SEvan Quan }
3384e098bc96SEvan Quan 
3385e098bc96SEvan Quan static const struct attribute_group hwmon_attrgroup = {
3386e098bc96SEvan Quan 	.attrs = hwmon_attributes,
3387e098bc96SEvan Quan 	.is_visible = hwmon_attributes_visible,
3388e098bc96SEvan Quan };
3389e098bc96SEvan Quan 
3390e098bc96SEvan Quan static const struct attribute_group *hwmon_groups[] = {
3391e098bc96SEvan Quan 	&hwmon_attrgroup,
3392e098bc96SEvan Quan 	NULL
3393e098bc96SEvan Quan };
3394e098bc96SEvan Quan 
3395d7bf1b55SEvan Quan static int amdgpu_retrieve_od_settings(struct amdgpu_device *adev,
3396d7bf1b55SEvan Quan 				       enum pp_clock_type od_type,
3397d7bf1b55SEvan Quan 				       char *buf)
3398d7bf1b55SEvan Quan {
3399d7bf1b55SEvan Quan 	int size = 0;
3400d7bf1b55SEvan Quan 	int ret;
3401d7bf1b55SEvan Quan 
3402d7bf1b55SEvan Quan 	if (amdgpu_in_reset(adev))
3403d7bf1b55SEvan Quan 		return -EPERM;
3404d7bf1b55SEvan Quan 	if (adev->in_suspend && !adev->in_runpm)
3405d7bf1b55SEvan Quan 		return -EPERM;
3406d7bf1b55SEvan Quan 
3407d7bf1b55SEvan Quan 	ret = pm_runtime_get_sync(adev->dev);
3408d7bf1b55SEvan Quan 	if (ret < 0) {
3409d7bf1b55SEvan Quan 		pm_runtime_put_autosuspend(adev->dev);
3410d7bf1b55SEvan Quan 		return ret;
3411d7bf1b55SEvan Quan 	}
3412d7bf1b55SEvan Quan 
3413d7bf1b55SEvan Quan 	size = amdgpu_dpm_print_clock_levels(adev, od_type, buf);
3414d7bf1b55SEvan Quan 	if (size == 0)
3415d7bf1b55SEvan Quan 		size = sysfs_emit(buf, "\n");
3416d7bf1b55SEvan Quan 
3417d7bf1b55SEvan Quan 	pm_runtime_mark_last_busy(adev->dev);
3418d7bf1b55SEvan Quan 	pm_runtime_put_autosuspend(adev->dev);
3419d7bf1b55SEvan Quan 
3420d7bf1b55SEvan Quan 	return size;
3421d7bf1b55SEvan Quan }
3422d7bf1b55SEvan Quan 
3423d7bf1b55SEvan Quan static int parse_input_od_command_lines(const char *buf,
3424d7bf1b55SEvan Quan 					size_t count,
3425d7bf1b55SEvan Quan 					u32 *type,
3426d7bf1b55SEvan Quan 					long *params,
3427d7bf1b55SEvan Quan 					uint32_t *num_of_params)
3428d7bf1b55SEvan Quan {
3429d7bf1b55SEvan Quan 	const char delimiter[3] = {' ', '\n', '\0'};
3430d7bf1b55SEvan Quan 	uint32_t parameter_size = 0;
3431d7bf1b55SEvan Quan 	char buf_cpy[128] = {0};
3432d7bf1b55SEvan Quan 	char *tmp_str, *sub_str;
3433d7bf1b55SEvan Quan 	int ret;
3434d7bf1b55SEvan Quan 
3435d7bf1b55SEvan Quan 	if (count > sizeof(buf_cpy) - 1)
3436d7bf1b55SEvan Quan 		return -EINVAL;
3437d7bf1b55SEvan Quan 
3438d7bf1b55SEvan Quan 	memcpy(buf_cpy, buf, count);
3439d7bf1b55SEvan Quan 	tmp_str = buf_cpy;
3440d7bf1b55SEvan Quan 
3441d7bf1b55SEvan Quan 	/* skip heading spaces */
3442d7bf1b55SEvan Quan 	while (isspace(*tmp_str))
3443d7bf1b55SEvan Quan 		tmp_str++;
3444d7bf1b55SEvan Quan 
3445d7bf1b55SEvan Quan 	switch (*tmp_str) {
3446d7bf1b55SEvan Quan 	case 'c':
3447d7bf1b55SEvan Quan 		*type = PP_OD_COMMIT_DPM_TABLE;
3448d7bf1b55SEvan Quan 		return 0;
3449*f7f9e48fSMa Jun 	case 'r':
3450*f7f9e48fSMa Jun 		params[parameter_size] = *type;
3451*f7f9e48fSMa Jun 		*num_of_params = 1;
3452*f7f9e48fSMa Jun 		*type = PP_OD_RESTORE_DEFAULT_TABLE;
3453*f7f9e48fSMa Jun 		return 0;
3454d7bf1b55SEvan Quan 	default:
3455d7bf1b55SEvan Quan 		break;
3456d7bf1b55SEvan Quan 	}
3457d7bf1b55SEvan Quan 
3458d7bf1b55SEvan Quan 	while ((sub_str = strsep(&tmp_str, delimiter)) != NULL) {
3459d7bf1b55SEvan Quan 		if (strlen(sub_str) == 0)
3460d7bf1b55SEvan Quan 			continue;
3461d7bf1b55SEvan Quan 
3462d7bf1b55SEvan Quan 		ret = kstrtol(sub_str, 0, &params[parameter_size]);
3463d7bf1b55SEvan Quan 		if (ret)
3464d7bf1b55SEvan Quan 			return -EINVAL;
3465d7bf1b55SEvan Quan 		parameter_size++;
3466d7bf1b55SEvan Quan 
3467d7bf1b55SEvan Quan 		while (isspace(*tmp_str))
3468d7bf1b55SEvan Quan 			tmp_str++;
3469d7bf1b55SEvan Quan 	}
3470d7bf1b55SEvan Quan 
3471d7bf1b55SEvan Quan 	*num_of_params = parameter_size;
3472d7bf1b55SEvan Quan 
3473d7bf1b55SEvan Quan 	return 0;
3474d7bf1b55SEvan Quan }
3475d7bf1b55SEvan Quan 
3476d7bf1b55SEvan Quan static int
3477d7bf1b55SEvan Quan amdgpu_distribute_custom_od_settings(struct amdgpu_device *adev,
3478d7bf1b55SEvan Quan 				     enum PP_OD_DPM_TABLE_COMMAND cmd_type,
3479d7bf1b55SEvan Quan 				     const char *in_buf,
3480d7bf1b55SEvan Quan 				     size_t count)
3481d7bf1b55SEvan Quan {
3482d7bf1b55SEvan Quan 	uint32_t parameter_size = 0;
3483d7bf1b55SEvan Quan 	long parameter[64];
3484d7bf1b55SEvan Quan 	int ret;
3485d7bf1b55SEvan Quan 
3486d7bf1b55SEvan Quan 	if (amdgpu_in_reset(adev))
3487d7bf1b55SEvan Quan 		return -EPERM;
3488d7bf1b55SEvan Quan 	if (adev->in_suspend && !adev->in_runpm)
3489d7bf1b55SEvan Quan 		return -EPERM;
3490d7bf1b55SEvan Quan 
3491d7bf1b55SEvan Quan 	ret = parse_input_od_command_lines(in_buf,
3492d7bf1b55SEvan Quan 					   count,
3493d7bf1b55SEvan Quan 					   &cmd_type,
3494d7bf1b55SEvan Quan 					   parameter,
3495d7bf1b55SEvan Quan 					   &parameter_size);
3496d7bf1b55SEvan Quan 	if (ret)
3497d7bf1b55SEvan Quan 		return ret;
3498d7bf1b55SEvan Quan 
3499d7bf1b55SEvan Quan 	ret = pm_runtime_get_sync(adev->dev);
3500d7bf1b55SEvan Quan 	if (ret < 0)
3501d7bf1b55SEvan Quan 		goto err_out0;
3502d7bf1b55SEvan Quan 
3503d7bf1b55SEvan Quan 	ret = amdgpu_dpm_odn_edit_dpm_table(adev,
3504d7bf1b55SEvan Quan 					    cmd_type,
3505d7bf1b55SEvan Quan 					    parameter,
3506d7bf1b55SEvan Quan 					    parameter_size);
3507d7bf1b55SEvan Quan 	if (ret)
3508d7bf1b55SEvan Quan 		goto err_out1;
3509d7bf1b55SEvan Quan 
3510d7bf1b55SEvan Quan 	if (cmd_type == PP_OD_COMMIT_DPM_TABLE) {
3511d7bf1b55SEvan Quan 		ret = amdgpu_dpm_dispatch_task(adev,
3512d7bf1b55SEvan Quan 					       AMD_PP_TASK_READJUST_POWER_STATE,
3513d7bf1b55SEvan Quan 					       NULL);
3514d7bf1b55SEvan Quan 		if (ret)
3515d7bf1b55SEvan Quan 			goto err_out1;
3516d7bf1b55SEvan Quan 	}
3517d7bf1b55SEvan Quan 
3518d7bf1b55SEvan Quan 	pm_runtime_mark_last_busy(adev->dev);
3519d7bf1b55SEvan Quan 	pm_runtime_put_autosuspend(adev->dev);
3520d7bf1b55SEvan Quan 
3521d7bf1b55SEvan Quan 	return count;
3522d7bf1b55SEvan Quan 
3523d7bf1b55SEvan Quan err_out1:
3524d7bf1b55SEvan Quan 	pm_runtime_mark_last_busy(adev->dev);
3525d7bf1b55SEvan Quan err_out0:
3526d7bf1b55SEvan Quan 	pm_runtime_put_autosuspend(adev->dev);
3527d7bf1b55SEvan Quan 
3528d7bf1b55SEvan Quan 	return ret;
3529d7bf1b55SEvan Quan }
3530d7bf1b55SEvan Quan 
3531d7bf1b55SEvan Quan /**
3532d7bf1b55SEvan Quan  * DOC: fan_curve
3533d7bf1b55SEvan Quan  *
3534d7bf1b55SEvan Quan  * The amdgpu driver provides a sysfs API for checking and adjusting the fan
3535d7bf1b55SEvan Quan  * control curve line.
3536d7bf1b55SEvan Quan  *
3537d7bf1b55SEvan Quan  * Reading back the file shows you the current settings(temperature in Celsius
3538d7bf1b55SEvan Quan  * degree and fan speed in pwm) applied to every anchor point of the curve line
3539d7bf1b55SEvan Quan  * and their permitted ranges if changable.
3540d7bf1b55SEvan Quan  *
3541d7bf1b55SEvan Quan  * Writing a desired string(with the format like "anchor_point_index temperature
3542d7bf1b55SEvan Quan  * fan_speed_in_pwm") to the file, change the settings for the specific anchor
3543d7bf1b55SEvan Quan  * point accordingly.
3544d7bf1b55SEvan Quan  *
3545d7bf1b55SEvan Quan  * When you have finished the editing, write "c" (commit) to the file to commit
3546d7bf1b55SEvan Quan  * your changes.
3547d7bf1b55SEvan Quan  *
3548*f7f9e48fSMa Jun  * If you want to reset to the default value, write "r" (reset) to the file to
3549*f7f9e48fSMa Jun  * reset them
3550*f7f9e48fSMa Jun  *
3551d7bf1b55SEvan Quan  * There are two fan control modes supported: auto and manual. With auto mode,
3552d7bf1b55SEvan Quan  * PMFW handles the fan speed control(how fan speed reacts to ASIC temperature).
3553d7bf1b55SEvan Quan  * While with manual mode, users can set their own fan curve line as what
3554d7bf1b55SEvan Quan  * described here. Normally the ASIC is booted up with auto mode. Any
3555d7bf1b55SEvan Quan  * settings via this interface will switch the fan control to manual mode
3556d7bf1b55SEvan Quan  * implicitly.
3557d7bf1b55SEvan Quan  */
3558d7bf1b55SEvan Quan static ssize_t fan_curve_show(struct kobject *kobj,
3559d7bf1b55SEvan Quan 			      struct kobj_attribute *attr,
3560d7bf1b55SEvan Quan 			      char *buf)
3561d7bf1b55SEvan Quan {
3562d7bf1b55SEvan Quan 	struct od_kobj *container = container_of(kobj, struct od_kobj, kobj);
3563d7bf1b55SEvan Quan 	struct amdgpu_device *adev = (struct amdgpu_device *)container->priv;
3564d7bf1b55SEvan Quan 
3565d7bf1b55SEvan Quan 	return (ssize_t)amdgpu_retrieve_od_settings(adev, OD_FAN_CURVE, buf);
3566d7bf1b55SEvan Quan }
3567d7bf1b55SEvan Quan 
3568d7bf1b55SEvan Quan static ssize_t fan_curve_store(struct kobject *kobj,
3569d7bf1b55SEvan Quan 			       struct kobj_attribute *attr,
3570d7bf1b55SEvan Quan 			       const char *buf,
3571d7bf1b55SEvan Quan 			       size_t count)
3572d7bf1b55SEvan Quan {
3573d7bf1b55SEvan Quan 	struct od_kobj *container = container_of(kobj, struct od_kobj, kobj);
3574d7bf1b55SEvan Quan 	struct amdgpu_device *adev = (struct amdgpu_device *)container->priv;
3575d7bf1b55SEvan Quan 
3576d7bf1b55SEvan Quan 	return (ssize_t)amdgpu_distribute_custom_od_settings(adev,
3577d7bf1b55SEvan Quan 							     PP_OD_EDIT_FAN_CURVE,
3578d7bf1b55SEvan Quan 							     buf,
3579d7bf1b55SEvan Quan 							     count);
3580d7bf1b55SEvan Quan }
3581d7bf1b55SEvan Quan 
3582d7bf1b55SEvan Quan static umode_t fan_curve_visible(struct amdgpu_device *adev)
3583d7bf1b55SEvan Quan {
3584d7bf1b55SEvan Quan 	umode_t umode = 0000;
3585d7bf1b55SEvan Quan 
3586d7bf1b55SEvan Quan 	if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_FAN_CURVE_RETRIEVE)
3587d7bf1b55SEvan Quan 		umode |= S_IRUSR | S_IRGRP | S_IROTH;
3588d7bf1b55SEvan Quan 
3589d7bf1b55SEvan Quan 	if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_FAN_CURVE_SET)
3590d7bf1b55SEvan Quan 		umode |= S_IWUSR;
3591d7bf1b55SEvan Quan 
3592d7bf1b55SEvan Quan 	return umode;
3593d7bf1b55SEvan Quan }
3594d7bf1b55SEvan Quan 
3595548009adSEvan Quan /**
3596548009adSEvan Quan  * DOC: acoustic_limit_rpm_threshold
3597548009adSEvan Quan  *
3598548009adSEvan Quan  * The amdgpu driver provides a sysfs API for checking and adjusting the
3599548009adSEvan Quan  * acoustic limit in RPM for fan control.
3600548009adSEvan Quan  *
3601548009adSEvan Quan  * Reading back the file shows you the current setting and the permitted
3602548009adSEvan Quan  * ranges if changable.
3603548009adSEvan Quan  *
3604548009adSEvan Quan  * Writing an integer to the file, change the setting accordingly.
3605548009adSEvan Quan  *
3606548009adSEvan Quan  * When you have finished the editing, write "c" (commit) to the file to commit
3607548009adSEvan Quan  * your changes.
3608548009adSEvan Quan  *
3609548009adSEvan Quan  * This setting works under auto fan control mode only. It adjusts the PMFW's
3610548009adSEvan Quan  * behavior about the maximum speed in RPM the fan can spin. Setting via this
3611548009adSEvan Quan  * interface will switch the fan control to auto mode implicitly.
3612548009adSEvan Quan  */
3613548009adSEvan Quan static ssize_t acoustic_limit_threshold_show(struct kobject *kobj,
3614548009adSEvan Quan 					     struct kobj_attribute *attr,
3615548009adSEvan Quan 					     char *buf)
3616548009adSEvan Quan {
3617548009adSEvan Quan 	struct od_kobj *container = container_of(kobj, struct od_kobj, kobj);
3618548009adSEvan Quan 	struct amdgpu_device *adev = (struct amdgpu_device *)container->priv;
3619548009adSEvan Quan 
3620548009adSEvan Quan 	return (ssize_t)amdgpu_retrieve_od_settings(adev, OD_ACOUSTIC_LIMIT, buf);
3621548009adSEvan Quan }
3622548009adSEvan Quan 
3623548009adSEvan Quan static ssize_t acoustic_limit_threshold_store(struct kobject *kobj,
3624548009adSEvan Quan 					      struct kobj_attribute *attr,
3625548009adSEvan Quan 					      const char *buf,
3626548009adSEvan Quan 					      size_t count)
3627548009adSEvan Quan {
3628548009adSEvan Quan 	struct od_kobj *container = container_of(kobj, struct od_kobj, kobj);
3629548009adSEvan Quan 	struct amdgpu_device *adev = (struct amdgpu_device *)container->priv;
3630548009adSEvan Quan 
3631548009adSEvan Quan 	return (ssize_t)amdgpu_distribute_custom_od_settings(adev,
3632548009adSEvan Quan 							     PP_OD_EDIT_ACOUSTIC_LIMIT,
3633548009adSEvan Quan 							     buf,
3634548009adSEvan Quan 							     count);
3635548009adSEvan Quan }
3636548009adSEvan Quan 
3637548009adSEvan Quan static umode_t acoustic_limit_threshold_visible(struct amdgpu_device *adev)
3638548009adSEvan Quan {
3639548009adSEvan Quan 	umode_t umode = 0000;
3640548009adSEvan Quan 
3641548009adSEvan Quan 	if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_ACOUSTIC_LIMIT_THRESHOLD_RETRIEVE)
3642548009adSEvan Quan 		umode |= S_IRUSR | S_IRGRP | S_IROTH;
3643548009adSEvan Quan 
3644548009adSEvan Quan 	if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_ACOUSTIC_LIMIT_THRESHOLD_SET)
3645548009adSEvan Quan 		umode |= S_IWUSR;
3646548009adSEvan Quan 
3647548009adSEvan Quan 	return umode;
3648548009adSEvan Quan }
3649548009adSEvan Quan 
365047cf6fcbSEvan Quan /**
365147cf6fcbSEvan Quan  * DOC: acoustic_target_rpm_threshold
365247cf6fcbSEvan Quan  *
365347cf6fcbSEvan Quan  * The amdgpu driver provides a sysfs API for checking and adjusting the
365447cf6fcbSEvan Quan  * acoustic target in RPM for fan control.
365547cf6fcbSEvan Quan  *
365647cf6fcbSEvan Quan  * Reading back the file shows you the current setting and the permitted
365747cf6fcbSEvan Quan  * ranges if changable.
365847cf6fcbSEvan Quan  *
365947cf6fcbSEvan Quan  * Writing an integer to the file, change the setting accordingly.
366047cf6fcbSEvan Quan  *
366147cf6fcbSEvan Quan  * When you have finished the editing, write "c" (commit) to the file to commit
366247cf6fcbSEvan Quan  * your changes.
366347cf6fcbSEvan Quan  *
366447cf6fcbSEvan Quan  * This setting works under auto fan control mode only. It can co-exist with
366547cf6fcbSEvan Quan  * other settings which can work also under auto mode. It adjusts the PMFW's
366647cf6fcbSEvan Quan  * behavior about the maximum speed in RPM the fan can spin when ASIC
366747cf6fcbSEvan Quan  * temperature is not greater than target temperature. Setting via this
366847cf6fcbSEvan Quan  * interface will switch the fan control to auto mode implicitly.
366947cf6fcbSEvan Quan  */
367047cf6fcbSEvan Quan static ssize_t acoustic_target_threshold_show(struct kobject *kobj,
367147cf6fcbSEvan Quan 					      struct kobj_attribute *attr,
367247cf6fcbSEvan Quan 					      char *buf)
367347cf6fcbSEvan Quan {
367447cf6fcbSEvan Quan 	struct od_kobj *container = container_of(kobj, struct od_kobj, kobj);
367547cf6fcbSEvan Quan 	struct amdgpu_device *adev = (struct amdgpu_device *)container->priv;
367647cf6fcbSEvan Quan 
367747cf6fcbSEvan Quan 	return (ssize_t)amdgpu_retrieve_od_settings(adev, OD_ACOUSTIC_TARGET, buf);
367847cf6fcbSEvan Quan }
367947cf6fcbSEvan Quan 
368047cf6fcbSEvan Quan static ssize_t acoustic_target_threshold_store(struct kobject *kobj,
368147cf6fcbSEvan Quan 					       struct kobj_attribute *attr,
368247cf6fcbSEvan Quan 					       const char *buf,
368347cf6fcbSEvan Quan 					       size_t count)
368447cf6fcbSEvan Quan {
368547cf6fcbSEvan Quan 	struct od_kobj *container = container_of(kobj, struct od_kobj, kobj);
368647cf6fcbSEvan Quan 	struct amdgpu_device *adev = (struct amdgpu_device *)container->priv;
368747cf6fcbSEvan Quan 
368847cf6fcbSEvan Quan 	return (ssize_t)amdgpu_distribute_custom_od_settings(adev,
368947cf6fcbSEvan Quan 							     PP_OD_EDIT_ACOUSTIC_TARGET,
369047cf6fcbSEvan Quan 							     buf,
369147cf6fcbSEvan Quan 							     count);
369247cf6fcbSEvan Quan }
369347cf6fcbSEvan Quan 
369447cf6fcbSEvan Quan static umode_t acoustic_target_threshold_visible(struct amdgpu_device *adev)
369547cf6fcbSEvan Quan {
369647cf6fcbSEvan Quan 	umode_t umode = 0000;
369747cf6fcbSEvan Quan 
369847cf6fcbSEvan Quan 	if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_ACOUSTIC_TARGET_THRESHOLD_RETRIEVE)
369947cf6fcbSEvan Quan 		umode |= S_IRUSR | S_IRGRP | S_IROTH;
370047cf6fcbSEvan Quan 
370147cf6fcbSEvan Quan 	if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_ACOUSTIC_TARGET_THRESHOLD_SET)
370247cf6fcbSEvan Quan 		umode |= S_IWUSR;
370347cf6fcbSEvan Quan 
370447cf6fcbSEvan Quan 	return umode;
370547cf6fcbSEvan Quan }
370647cf6fcbSEvan Quan 
3707eedd5a34SEvan Quan /**
3708eedd5a34SEvan Quan  * DOC: fan_target_temperature
3709eedd5a34SEvan Quan  *
3710eedd5a34SEvan Quan  * The amdgpu driver provides a sysfs API for checking and adjusting the
3711eedd5a34SEvan Quan  * target tempeature in Celsius degree for fan control.
3712eedd5a34SEvan Quan  *
3713eedd5a34SEvan Quan  * Reading back the file shows you the current setting and the permitted
3714eedd5a34SEvan Quan  * ranges if changable.
3715eedd5a34SEvan Quan  *
3716eedd5a34SEvan Quan  * Writing an integer to the file, change the setting accordingly.
3717eedd5a34SEvan Quan  *
3718eedd5a34SEvan Quan  * When you have finished the editing, write "c" (commit) to the file to commit
3719eedd5a34SEvan Quan  * your changes.
3720eedd5a34SEvan Quan  *
3721eedd5a34SEvan Quan  * This setting works under auto fan control mode only. It can co-exist with
3722eedd5a34SEvan Quan  * other settings which can work also under auto mode. Paring with the
3723eedd5a34SEvan Quan  * acoustic_target_rpm_threshold setting, they define the maximum speed in
3724eedd5a34SEvan Quan  * RPM the fan can spin when ASIC temperature is not greater than target
3725eedd5a34SEvan Quan  * temperature. Setting via this interface will switch the fan control to
3726eedd5a34SEvan Quan  * auto mode implicitly.
3727eedd5a34SEvan Quan  */
3728eedd5a34SEvan Quan static ssize_t fan_target_temperature_show(struct kobject *kobj,
3729eedd5a34SEvan Quan 					   struct kobj_attribute *attr,
3730eedd5a34SEvan Quan 					   char *buf)
3731eedd5a34SEvan Quan {
3732eedd5a34SEvan Quan 	struct od_kobj *container = container_of(kobj, struct od_kobj, kobj);
3733eedd5a34SEvan Quan 	struct amdgpu_device *adev = (struct amdgpu_device *)container->priv;
3734eedd5a34SEvan Quan 
3735eedd5a34SEvan Quan 	return (ssize_t)amdgpu_retrieve_od_settings(adev, OD_FAN_TARGET_TEMPERATURE, buf);
3736eedd5a34SEvan Quan }
3737eedd5a34SEvan Quan 
3738eedd5a34SEvan Quan static ssize_t fan_target_temperature_store(struct kobject *kobj,
3739eedd5a34SEvan Quan 					    struct kobj_attribute *attr,
3740eedd5a34SEvan Quan 					    const char *buf,
3741eedd5a34SEvan Quan 					    size_t count)
3742eedd5a34SEvan Quan {
3743eedd5a34SEvan Quan 	struct od_kobj *container = container_of(kobj, struct od_kobj, kobj);
3744eedd5a34SEvan Quan 	struct amdgpu_device *adev = (struct amdgpu_device *)container->priv;
3745eedd5a34SEvan Quan 
3746eedd5a34SEvan Quan 	return (ssize_t)amdgpu_distribute_custom_od_settings(adev,
3747eedd5a34SEvan Quan 							     PP_OD_EDIT_FAN_TARGET_TEMPERATURE,
3748eedd5a34SEvan Quan 							     buf,
3749eedd5a34SEvan Quan 							     count);
3750eedd5a34SEvan Quan }
3751eedd5a34SEvan Quan 
3752eedd5a34SEvan Quan static umode_t fan_target_temperature_visible(struct amdgpu_device *adev)
3753eedd5a34SEvan Quan {
3754eedd5a34SEvan Quan 	umode_t umode = 0000;
3755eedd5a34SEvan Quan 
3756eedd5a34SEvan Quan 	if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_FAN_TARGET_TEMPERATURE_RETRIEVE)
3757eedd5a34SEvan Quan 		umode |= S_IRUSR | S_IRGRP | S_IROTH;
3758eedd5a34SEvan Quan 
3759eedd5a34SEvan Quan 	if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_FAN_TARGET_TEMPERATURE_SET)
3760eedd5a34SEvan Quan 		umode |= S_IWUSR;
3761eedd5a34SEvan Quan 
3762eedd5a34SEvan Quan 	return umode;
3763eedd5a34SEvan Quan }
3764eedd5a34SEvan Quan 
37659df5d008SEvan Quan /**
37669df5d008SEvan Quan  * DOC: fan_minimum_pwm
37679df5d008SEvan Quan  *
37689df5d008SEvan Quan  * The amdgpu driver provides a sysfs API for checking and adjusting the
37699df5d008SEvan Quan  * minimum fan speed in PWM.
37709df5d008SEvan Quan  *
37719df5d008SEvan Quan  * Reading back the file shows you the current setting and the permitted
37729df5d008SEvan Quan  * ranges if changable.
37739df5d008SEvan Quan  *
37749df5d008SEvan Quan  * Writing an integer to the file, change the setting accordingly.
37759df5d008SEvan Quan  *
37769df5d008SEvan Quan  * When you have finished the editing, write "c" (commit) to the file to commit
37779df5d008SEvan Quan  * your changes.
37789df5d008SEvan Quan  *
37799df5d008SEvan Quan  * This setting works under auto fan control mode only. It can co-exist with
37809df5d008SEvan Quan  * other settings which can work also under auto mode. It adjusts the PMFW's
37819df5d008SEvan Quan  * behavior about the minimum fan speed in PWM the fan should spin. Setting
37829df5d008SEvan Quan  * via this interface will switch the fan control to auto mode implicitly.
37839df5d008SEvan Quan  */
37849df5d008SEvan Quan static ssize_t fan_minimum_pwm_show(struct kobject *kobj,
37859df5d008SEvan Quan 				    struct kobj_attribute *attr,
37869df5d008SEvan Quan 				    char *buf)
37879df5d008SEvan Quan {
37889df5d008SEvan Quan 	struct od_kobj *container = container_of(kobj, struct od_kobj, kobj);
37899df5d008SEvan Quan 	struct amdgpu_device *adev = (struct amdgpu_device *)container->priv;
37909df5d008SEvan Quan 
37919df5d008SEvan Quan 	return (ssize_t)amdgpu_retrieve_od_settings(adev, OD_FAN_MINIMUM_PWM, buf);
37929df5d008SEvan Quan }
37939df5d008SEvan Quan 
37949df5d008SEvan Quan static ssize_t fan_minimum_pwm_store(struct kobject *kobj,
37959df5d008SEvan Quan 				     struct kobj_attribute *attr,
37969df5d008SEvan Quan 				     const char *buf,
37979df5d008SEvan Quan 				     size_t count)
37989df5d008SEvan Quan {
37999df5d008SEvan Quan 	struct od_kobj *container = container_of(kobj, struct od_kobj, kobj);
38009df5d008SEvan Quan 	struct amdgpu_device *adev = (struct amdgpu_device *)container->priv;
38019df5d008SEvan Quan 
38029df5d008SEvan Quan 	return (ssize_t)amdgpu_distribute_custom_od_settings(adev,
38039df5d008SEvan Quan 							     PP_OD_EDIT_FAN_MINIMUM_PWM,
38049df5d008SEvan Quan 							     buf,
38059df5d008SEvan Quan 							     count);
38069df5d008SEvan Quan }
38079df5d008SEvan Quan 
38089df5d008SEvan Quan static umode_t fan_minimum_pwm_visible(struct amdgpu_device *adev)
38099df5d008SEvan Quan {
38109df5d008SEvan Quan 	umode_t umode = 0000;
38119df5d008SEvan Quan 
38129df5d008SEvan Quan 	if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_FAN_MINIMUM_PWM_RETRIEVE)
38139df5d008SEvan Quan 		umode |= S_IRUSR | S_IRGRP | S_IROTH;
38149df5d008SEvan Quan 
38159df5d008SEvan Quan 	if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_FAN_MINIMUM_PWM_SET)
38169df5d008SEvan Quan 		umode |= S_IWUSR;
38179df5d008SEvan Quan 
38189df5d008SEvan Quan 	return umode;
38199df5d008SEvan Quan }
38209df5d008SEvan Quan 
3821d7bf1b55SEvan Quan static struct od_feature_set amdgpu_od_set = {
3822d7bf1b55SEvan Quan 	.containers = {
3823d7bf1b55SEvan Quan 		[0] = {
3824d7bf1b55SEvan Quan 			.name = "fan_ctrl",
3825d7bf1b55SEvan Quan 			.sub_feature = {
3826d7bf1b55SEvan Quan 				[0] = {
3827d7bf1b55SEvan Quan 					.name = "fan_curve",
3828d7bf1b55SEvan Quan 					.ops = {
3829d7bf1b55SEvan Quan 						.is_visible = fan_curve_visible,
3830d7bf1b55SEvan Quan 						.show = fan_curve_show,
3831d7bf1b55SEvan Quan 						.store = fan_curve_store,
3832d7bf1b55SEvan Quan 					},
3833d7bf1b55SEvan Quan 				},
3834548009adSEvan Quan 				[1] = {
3835548009adSEvan Quan 					.name = "acoustic_limit_rpm_threshold",
3836548009adSEvan Quan 					.ops = {
3837548009adSEvan Quan 						.is_visible = acoustic_limit_threshold_visible,
3838548009adSEvan Quan 						.show = acoustic_limit_threshold_show,
3839548009adSEvan Quan 						.store = acoustic_limit_threshold_store,
3840548009adSEvan Quan 					},
3841548009adSEvan Quan 				},
384247cf6fcbSEvan Quan 				[2] = {
384347cf6fcbSEvan Quan 					.name = "acoustic_target_rpm_threshold",
384447cf6fcbSEvan Quan 					.ops = {
384547cf6fcbSEvan Quan 						.is_visible = acoustic_target_threshold_visible,
384647cf6fcbSEvan Quan 						.show = acoustic_target_threshold_show,
384747cf6fcbSEvan Quan 						.store = acoustic_target_threshold_store,
384847cf6fcbSEvan Quan 					},
384947cf6fcbSEvan Quan 				},
3850eedd5a34SEvan Quan 				[3] = {
3851eedd5a34SEvan Quan 					.name = "fan_target_temperature",
3852eedd5a34SEvan Quan 					.ops = {
3853eedd5a34SEvan Quan 						.is_visible = fan_target_temperature_visible,
3854eedd5a34SEvan Quan 						.show = fan_target_temperature_show,
3855eedd5a34SEvan Quan 						.store = fan_target_temperature_store,
3856eedd5a34SEvan Quan 					},
3857eedd5a34SEvan Quan 				},
38589df5d008SEvan Quan 				[4] = {
38599df5d008SEvan Quan 					.name = "fan_minimum_pwm",
38609df5d008SEvan Quan 					.ops = {
38619df5d008SEvan Quan 						.is_visible = fan_minimum_pwm_visible,
38629df5d008SEvan Quan 						.show = fan_minimum_pwm_show,
38639df5d008SEvan Quan 						.store = fan_minimum_pwm_store,
38649df5d008SEvan Quan 					},
38659df5d008SEvan Quan 				},
3866d7bf1b55SEvan Quan 			},
3867d7bf1b55SEvan Quan 		},
3868d7bf1b55SEvan Quan 	},
3869d7bf1b55SEvan Quan };
38703e38b634SEvan Quan 
38713e38b634SEvan Quan static void od_kobj_release(struct kobject *kobj)
38723e38b634SEvan Quan {
38733e38b634SEvan Quan 	struct od_kobj *od_kobj = container_of(kobj, struct od_kobj, kobj);
38743e38b634SEvan Quan 
38753e38b634SEvan Quan 	kfree(od_kobj);
38763e38b634SEvan Quan }
38773e38b634SEvan Quan 
38783e38b634SEvan Quan static const struct kobj_type od_ktype = {
38793e38b634SEvan Quan 	.release	= od_kobj_release,
38803e38b634SEvan Quan 	.sysfs_ops	= &kobj_sysfs_ops,
38813e38b634SEvan Quan };
38823e38b634SEvan Quan 
38833e38b634SEvan Quan static void amdgpu_od_set_fini(struct amdgpu_device *adev)
38843e38b634SEvan Quan {
38853e38b634SEvan Quan 	struct od_kobj *container, *container_next;
38863e38b634SEvan Quan 	struct od_attribute *attribute, *attribute_next;
38873e38b634SEvan Quan 
38883e38b634SEvan Quan 	if (list_empty(&adev->pm.od_kobj_list))
38893e38b634SEvan Quan 		return;
38903e38b634SEvan Quan 
38913e38b634SEvan Quan 	list_for_each_entry_safe(container, container_next,
38923e38b634SEvan Quan 				 &adev->pm.od_kobj_list, entry) {
38933e38b634SEvan Quan 		list_del(&container->entry);
38943e38b634SEvan Quan 
38953e38b634SEvan Quan 		list_for_each_entry_safe(attribute, attribute_next,
38963e38b634SEvan Quan 					 &container->attribute, entry) {
38973e38b634SEvan Quan 			list_del(&attribute->entry);
38983e38b634SEvan Quan 			sysfs_remove_file(&container->kobj,
38993e38b634SEvan Quan 					  &attribute->attribute.attr);
39003e38b634SEvan Quan 			kfree(attribute);
39013e38b634SEvan Quan 		}
39023e38b634SEvan Quan 
39033e38b634SEvan Quan 		kobject_put(&container->kobj);
39043e38b634SEvan Quan 	}
39053e38b634SEvan Quan }
39063e38b634SEvan Quan 
39073e38b634SEvan Quan static bool amdgpu_is_od_feature_supported(struct amdgpu_device *adev,
39083e38b634SEvan Quan 					   struct od_feature_ops *feature_ops)
39093e38b634SEvan Quan {
39103e38b634SEvan Quan 	umode_t mode;
39113e38b634SEvan Quan 
39123e38b634SEvan Quan 	if (!feature_ops->is_visible)
39133e38b634SEvan Quan 		return false;
39143e38b634SEvan Quan 
39153e38b634SEvan Quan 	/*
39163e38b634SEvan Quan 	 * If the feature has no user read and write mode set,
39173e38b634SEvan Quan 	 * we can assume the feature is actually not supported.(?)
39183e38b634SEvan Quan 	 * And the revelant sysfs interface should not be exposed.
39193e38b634SEvan Quan 	 */
39203e38b634SEvan Quan 	mode = feature_ops->is_visible(adev);
39213e38b634SEvan Quan 	if (mode & (S_IRUSR | S_IWUSR))
39223e38b634SEvan Quan 		return true;
39233e38b634SEvan Quan 
39243e38b634SEvan Quan 	return false;
39253e38b634SEvan Quan }
39263e38b634SEvan Quan 
39273e38b634SEvan Quan static bool amdgpu_od_is_self_contained(struct amdgpu_device *adev,
39283e38b634SEvan Quan 					struct od_feature_container *container)
39293e38b634SEvan Quan {
39303e38b634SEvan Quan 	int i;
39313e38b634SEvan Quan 
39323e38b634SEvan Quan 	/*
39333e38b634SEvan Quan 	 * If there is no valid entry within the container, the container
39343e38b634SEvan Quan 	 * is recognized as a self contained container. And the valid entry
39353e38b634SEvan Quan 	 * here means it has a valid naming and it is visible/supported by
39363e38b634SEvan Quan 	 * the ASIC.
39373e38b634SEvan Quan 	 */
39383e38b634SEvan Quan 	for (i = 0; i < ARRAY_SIZE(container->sub_feature); i++) {
39393e38b634SEvan Quan 		if (container->sub_feature[i].name &&
39403e38b634SEvan Quan 		    amdgpu_is_od_feature_supported(adev,
39413e38b634SEvan Quan 			&container->sub_feature[i].ops))
39423e38b634SEvan Quan 			return false;
39433e38b634SEvan Quan 	}
39443e38b634SEvan Quan 
39453e38b634SEvan Quan 	return true;
39463e38b634SEvan Quan }
39473e38b634SEvan Quan 
39483e38b634SEvan Quan static int amdgpu_od_set_init(struct amdgpu_device *adev)
39493e38b634SEvan Quan {
39503e38b634SEvan Quan 	struct od_kobj *top_set, *sub_set;
39513e38b634SEvan Quan 	struct od_attribute *attribute;
39523e38b634SEvan Quan 	struct od_feature_container *container;
39533e38b634SEvan Quan 	struct od_feature_item *feature;
39543e38b634SEvan Quan 	int i, j;
39553e38b634SEvan Quan 	int ret;
39563e38b634SEvan Quan 
39573e38b634SEvan Quan 	/* Setup the top `gpu_od` directory which holds all other OD interfaces */
39583e38b634SEvan Quan 	top_set = kzalloc(sizeof(*top_set), GFP_KERNEL);
39593e38b634SEvan Quan 	if (!top_set)
39603e38b634SEvan Quan 		return -ENOMEM;
39613e38b634SEvan Quan 	list_add(&top_set->entry, &adev->pm.od_kobj_list);
39623e38b634SEvan Quan 
39633e38b634SEvan Quan 	ret = kobject_init_and_add(&top_set->kobj,
39643e38b634SEvan Quan 				   &od_ktype,
39653e38b634SEvan Quan 				   &adev->dev->kobj,
39663e38b634SEvan Quan 				   "%s",
39673e38b634SEvan Quan 				   "gpu_od");
39683e38b634SEvan Quan 	if (ret)
39693e38b634SEvan Quan 		goto err_out;
39703e38b634SEvan Quan 	INIT_LIST_HEAD(&top_set->attribute);
39713e38b634SEvan Quan 	top_set->priv = adev;
39723e38b634SEvan Quan 
39733e38b634SEvan Quan 	for (i = 0; i < ARRAY_SIZE(amdgpu_od_set.containers); i++) {
39743e38b634SEvan Quan 		container = &amdgpu_od_set.containers[i];
39753e38b634SEvan Quan 
39763e38b634SEvan Quan 		if (!container->name)
39773e38b634SEvan Quan 			continue;
39783e38b634SEvan Quan 
39793e38b634SEvan Quan 		/*
39803e38b634SEvan Quan 		 * If there is valid entries within the container, the container
39813e38b634SEvan Quan 		 * will be presented as a sub directory and all its holding entries
39823e38b634SEvan Quan 		 * will be presented as plain files under it.
39833e38b634SEvan Quan 		 * While if there is no valid entry within the container, the container
39843e38b634SEvan Quan 		 * itself will be presented as a plain file under top `gpu_od` directory.
39853e38b634SEvan Quan 		 */
39863e38b634SEvan Quan 		if (amdgpu_od_is_self_contained(adev, container)) {
39873e38b634SEvan Quan 			if (!amdgpu_is_od_feature_supported(adev,
39883e38b634SEvan Quan 			     &container->ops))
39893e38b634SEvan Quan 				continue;
39903e38b634SEvan Quan 
39913e38b634SEvan Quan 			/*
39923e38b634SEvan Quan 			 * The container is presented as a plain file under top `gpu_od`
39933e38b634SEvan Quan 			 * directory.
39943e38b634SEvan Quan 			 */
39953e38b634SEvan Quan 			attribute = kzalloc(sizeof(*attribute), GFP_KERNEL);
39963e38b634SEvan Quan 			if (!attribute) {
39973e38b634SEvan Quan 				ret = -ENOMEM;
39983e38b634SEvan Quan 				goto err_out;
39993e38b634SEvan Quan 			}
40003e38b634SEvan Quan 			list_add(&attribute->entry, &top_set->attribute);
40013e38b634SEvan Quan 
40023e38b634SEvan Quan 			attribute->attribute.attr.mode =
40033e38b634SEvan Quan 					container->ops.is_visible(adev);
40043e38b634SEvan Quan 			attribute->attribute.attr.name = container->name;
40053e38b634SEvan Quan 			attribute->attribute.show =
40063e38b634SEvan Quan 					container->ops.show;
40073e38b634SEvan Quan 			attribute->attribute.store =
40083e38b634SEvan Quan 					container->ops.store;
40093e38b634SEvan Quan 			ret = sysfs_create_file(&top_set->kobj,
40103e38b634SEvan Quan 						&attribute->attribute.attr);
40113e38b634SEvan Quan 			if (ret)
40123e38b634SEvan Quan 				goto err_out;
40133e38b634SEvan Quan 		} else {
40143e38b634SEvan Quan 			/* The container is presented as a sub directory. */
40153e38b634SEvan Quan 			sub_set = kzalloc(sizeof(*sub_set), GFP_KERNEL);
40163e38b634SEvan Quan 			if (!sub_set) {
40173e38b634SEvan Quan 				ret = -ENOMEM;
40183e38b634SEvan Quan 				goto err_out;
40193e38b634SEvan Quan 			}
40203e38b634SEvan Quan 			list_add(&sub_set->entry, &adev->pm.od_kobj_list);
40213e38b634SEvan Quan 
40223e38b634SEvan Quan 			ret = kobject_init_and_add(&sub_set->kobj,
40233e38b634SEvan Quan 						   &od_ktype,
40243e38b634SEvan Quan 						   &top_set->kobj,
40253e38b634SEvan Quan 						   "%s",
40263e38b634SEvan Quan 						   container->name);
40273e38b634SEvan Quan 			if (ret)
40283e38b634SEvan Quan 				goto err_out;
40293e38b634SEvan Quan 			INIT_LIST_HEAD(&sub_set->attribute);
40303e38b634SEvan Quan 			sub_set->priv = adev;
40313e38b634SEvan Quan 
40323e38b634SEvan Quan 			for (j = 0; j < ARRAY_SIZE(container->sub_feature); j++) {
40333e38b634SEvan Quan 				feature = &container->sub_feature[j];
40343e38b634SEvan Quan 				if (!feature->name)
40353e38b634SEvan Quan 					continue;
40363e38b634SEvan Quan 
40373e38b634SEvan Quan 				if (!amdgpu_is_od_feature_supported(adev,
40383e38b634SEvan Quan 				     &feature->ops))
40393e38b634SEvan Quan 					continue;
40403e38b634SEvan Quan 
40413e38b634SEvan Quan 				/*
40423e38b634SEvan Quan 				 * With the container presented as a sub directory, the entry within
40433e38b634SEvan Quan 				 * it is presented as a plain file under the sub directory.
40443e38b634SEvan Quan 				 */
40453e38b634SEvan Quan 				attribute = kzalloc(sizeof(*attribute), GFP_KERNEL);
40463e38b634SEvan Quan 				if (!attribute) {
40473e38b634SEvan Quan 					ret = -ENOMEM;
40483e38b634SEvan Quan 					goto err_out;
40493e38b634SEvan Quan 				}
40503e38b634SEvan Quan 				list_add(&attribute->entry, &sub_set->attribute);
40513e38b634SEvan Quan 
40523e38b634SEvan Quan 				attribute->attribute.attr.mode =
40533e38b634SEvan Quan 						feature->ops.is_visible(adev);
40543e38b634SEvan Quan 				attribute->attribute.attr.name = feature->name;
40553e38b634SEvan Quan 				attribute->attribute.show =
40563e38b634SEvan Quan 						feature->ops.show;
40573e38b634SEvan Quan 				attribute->attribute.store =
40583e38b634SEvan Quan 						feature->ops.store;
40593e38b634SEvan Quan 				ret = sysfs_create_file(&sub_set->kobj,
40603e38b634SEvan Quan 							&attribute->attribute.attr);
40613e38b634SEvan Quan 				if (ret)
40623e38b634SEvan Quan 					goto err_out;
40633e38b634SEvan Quan 			}
40643e38b634SEvan Quan 		}
40653e38b634SEvan Quan 	}
40663e38b634SEvan Quan 
40673e38b634SEvan Quan 	return 0;
40683e38b634SEvan Quan 
40693e38b634SEvan Quan err_out:
40703e38b634SEvan Quan 	amdgpu_od_set_fini(adev);
40713e38b634SEvan Quan 
40723e38b634SEvan Quan 	return ret;
40733e38b634SEvan Quan }
40743e38b634SEvan Quan 
4075e098bc96SEvan Quan int amdgpu_pm_sysfs_init(struct amdgpu_device *adev)
4076e098bc96SEvan Quan {
4077e098bc96SEvan Quan 	uint32_t mask = 0;
40783e38b634SEvan Quan 	int ret;
4079e098bc96SEvan Quan 
4080e098bc96SEvan Quan 	if (adev->pm.sysfs_initialized)
4081e098bc96SEvan Quan 		return 0;
4082e098bc96SEvan Quan 
40835fa99373SZhenGuo Yin 	INIT_LIST_HEAD(&adev->pm.pm_attr_list);
40845fa99373SZhenGuo Yin 
4085e098bc96SEvan Quan 	if (adev->pm.dpm_enabled == 0)
4086e098bc96SEvan Quan 		return 0;
4087e098bc96SEvan Quan 
4088e098bc96SEvan Quan 	adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev,
4089e098bc96SEvan Quan 								   DRIVER_NAME, adev,
4090e098bc96SEvan Quan 								   hwmon_groups);
4091e098bc96SEvan Quan 	if (IS_ERR(adev->pm.int_hwmon_dev)) {
4092e098bc96SEvan Quan 		ret = PTR_ERR(adev->pm.int_hwmon_dev);
4093e098bc96SEvan Quan 		dev_err(adev->dev,
4094e098bc96SEvan Quan 			"Unable to register hwmon device: %d\n", ret);
4095e098bc96SEvan Quan 		return ret;
4096e098bc96SEvan Quan 	}
4097e098bc96SEvan Quan 
4098e098bc96SEvan Quan 	switch (amdgpu_virt_get_sriov_vf_mode(adev)) {
4099e098bc96SEvan Quan 	case SRIOV_VF_MODE_ONE_VF:
4100e098bc96SEvan Quan 		mask = ATTR_FLAG_ONEVF;
4101e098bc96SEvan Quan 		break;
4102e098bc96SEvan Quan 	case SRIOV_VF_MODE_MULTI_VF:
4103e098bc96SEvan Quan 		mask = 0;
4104e098bc96SEvan Quan 		break;
4105e098bc96SEvan Quan 	case SRIOV_VF_MODE_BARE_METAL:
4106e098bc96SEvan Quan 	default:
4107e098bc96SEvan Quan 		mask = ATTR_FLAG_MASK_ALL;
4108e098bc96SEvan Quan 		break;
4109e098bc96SEvan Quan 	}
4110e098bc96SEvan Quan 
4111e098bc96SEvan Quan 	ret = amdgpu_device_attr_create_groups(adev,
4112e098bc96SEvan Quan 					       amdgpu_device_attrs,
4113e098bc96SEvan Quan 					       ARRAY_SIZE(amdgpu_device_attrs),
4114e098bc96SEvan Quan 					       mask,
4115e098bc96SEvan Quan 					       &adev->pm.pm_attr_list);
4116e098bc96SEvan Quan 	if (ret)
41173e38b634SEvan Quan 		goto err_out0;
41183e38b634SEvan Quan 
41193e38b634SEvan Quan 	if (amdgpu_dpm_is_overdrive_supported(adev)) {
41203e38b634SEvan Quan 		ret = amdgpu_od_set_init(adev);
41213e38b634SEvan Quan 		if (ret)
41223e38b634SEvan Quan 			goto err_out1;
41233e38b634SEvan Quan 	}
4124e098bc96SEvan Quan 
4125e098bc96SEvan Quan 	adev->pm.sysfs_initialized = true;
4126e098bc96SEvan Quan 
4127e098bc96SEvan Quan 	return 0;
41283e38b634SEvan Quan 
41293e38b634SEvan Quan err_out1:
41303e38b634SEvan Quan 	amdgpu_device_attr_remove_groups(adev, &adev->pm.pm_attr_list);
41313e38b634SEvan Quan err_out0:
41323e38b634SEvan Quan 	if (adev->pm.int_hwmon_dev)
41333e38b634SEvan Quan 		hwmon_device_unregister(adev->pm.int_hwmon_dev);
41343e38b634SEvan Quan 
41353e38b634SEvan Quan 	return ret;
4136e098bc96SEvan Quan }
4137e098bc96SEvan Quan 
4138e098bc96SEvan Quan void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev)
4139e098bc96SEvan Quan {
41403e38b634SEvan Quan 	amdgpu_od_set_fini(adev);
41413e38b634SEvan Quan 
4142e098bc96SEvan Quan 	if (adev->pm.int_hwmon_dev)
4143e098bc96SEvan Quan 		hwmon_device_unregister(adev->pm.int_hwmon_dev);
4144e098bc96SEvan Quan 
4145e098bc96SEvan Quan 	amdgpu_device_attr_remove_groups(adev, &adev->pm.pm_attr_list);
4146e098bc96SEvan Quan }
4147e098bc96SEvan Quan 
4148e098bc96SEvan Quan /*
4149e098bc96SEvan Quan  * Debugfs info
4150e098bc96SEvan Quan  */
4151e098bc96SEvan Quan #if defined(CONFIG_DEBUG_FS)
4152e098bc96SEvan Quan 
4153517cb957SHuang Rui static void amdgpu_debugfs_prints_cpu_info(struct seq_file *m,
4154e1b3bcaaSRan Sun 					   struct amdgpu_device *adev)
4155e1b3bcaaSRan Sun {
4156517cb957SHuang Rui 	uint16_t *p_val;
4157517cb957SHuang Rui 	uint32_t size;
4158517cb957SHuang Rui 	int i;
415979c65f3fSEvan Quan 	uint32_t num_cpu_cores = amdgpu_dpm_get_num_cpu_cores(adev);
4160517cb957SHuang Rui 
416179c65f3fSEvan Quan 	if (amdgpu_dpm_is_cclk_dpm_supported(adev)) {
416279c65f3fSEvan Quan 		p_val = kcalloc(num_cpu_cores, sizeof(uint16_t),
4163517cb957SHuang Rui 				GFP_KERNEL);
4164517cb957SHuang Rui 
4165517cb957SHuang Rui 		if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_CPU_CLK,
4166517cb957SHuang Rui 					    (void *)p_val, &size)) {
416779c65f3fSEvan Quan 			for (i = 0; i < num_cpu_cores; i++)
4168517cb957SHuang Rui 				seq_printf(m, "\t%u MHz (CPU%d)\n",
4169517cb957SHuang Rui 					   *(p_val + i), i);
4170517cb957SHuang Rui 		}
4171517cb957SHuang Rui 
4172517cb957SHuang Rui 		kfree(p_val);
4173517cb957SHuang Rui 	}
4174517cb957SHuang Rui }
4175517cb957SHuang Rui 
4176e098bc96SEvan Quan static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *adev)
4177e098bc96SEvan Quan {
41784e8303cfSLijo Lazar 	uint32_t mp1_ver = amdgpu_ip_version(adev, MP1_HWIP, 0);
41794e8303cfSLijo Lazar 	uint32_t gc_ver = amdgpu_ip_version(adev, GC_HWIP, 0);
4180e098bc96SEvan Quan 	uint32_t value;
4181800c53d6SXiaojian Du 	uint64_t value64 = 0;
4182e098bc96SEvan Quan 	uint32_t query = 0;
4183e098bc96SEvan Quan 	int size;
4184e098bc96SEvan Quan 
4185e098bc96SEvan Quan 	/* GPU Clocks */
4186e098bc96SEvan Quan 	size = sizeof(value);
4187e098bc96SEvan Quan 	seq_printf(m, "GFX Clocks and Power:\n");
4188517cb957SHuang Rui 
4189517cb957SHuang Rui 	amdgpu_debugfs_prints_cpu_info(m, adev);
4190517cb957SHuang Rui 
4191e098bc96SEvan Quan 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, (void *)&value, &size))
4192e098bc96SEvan Quan 		seq_printf(m, "\t%u MHz (MCLK)\n", value/100);
4193e098bc96SEvan Quan 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, (void *)&value, &size))
4194e098bc96SEvan Quan 		seq_printf(m, "\t%u MHz (SCLK)\n", value/100);
4195e098bc96SEvan Quan 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK, (void *)&value, &size))
4196e098bc96SEvan Quan 		seq_printf(m, "\t%u MHz (PSTATE_SCLK)\n", value/100);
4197e098bc96SEvan Quan 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK, (void *)&value, &size))
4198e098bc96SEvan Quan 		seq_printf(m, "\t%u MHz (PSTATE_MCLK)\n", value/100);
4199e098bc96SEvan Quan 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, (void *)&value, &size))
4200e098bc96SEvan Quan 		seq_printf(m, "\t%u mV (VDDGFX)\n", value);
4201e098bc96SEvan Quan 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, (void *)&value, &size))
4202e098bc96SEvan Quan 		seq_printf(m, "\t%u mV (VDDNB)\n", value);
4203e098bc96SEvan Quan 	size = sizeof(uint32_t);
42049366c2e8SMario Limonciello 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_AVG_POWER, (void *)&query, &size))
4205e098bc96SEvan Quan 		seq_printf(m, "\t%u.%u W (average GPU)\n", query >> 8, query & 0xff);
4206e0e1764aSAlex Deucher 	size = sizeof(uint32_t);
4207e0e1764aSAlex Deucher 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_INPUT_POWER, (void *)&query, &size))
4208e0e1764aSAlex Deucher 		seq_printf(m, "\t%u.%u W (current GPU)\n", query >> 8, query & 0xff);
4209e098bc96SEvan Quan 	size = sizeof(value);
4210e098bc96SEvan Quan 	seq_printf(m, "\n");
4211e098bc96SEvan Quan 
4212e098bc96SEvan Quan 	/* GPU Temp */
4213e098bc96SEvan Quan 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP, (void *)&value, &size))
4214e098bc96SEvan Quan 		seq_printf(m, "GPU Temperature: %u C\n", value/1000);
4215e098bc96SEvan Quan 
4216e098bc96SEvan Quan 	/* GPU Load */
4217e098bc96SEvan Quan 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, (void *)&value, &size))
4218e098bc96SEvan Quan 		seq_printf(m, "GPU Load: %u %%\n", value);
4219e098bc96SEvan Quan 	/* MEM Load */
4220e098bc96SEvan Quan 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MEM_LOAD, (void *)&value, &size))
4221e098bc96SEvan Quan 		seq_printf(m, "MEM Load: %u %%\n", value);
4222e098bc96SEvan Quan 
4223e098bc96SEvan Quan 	seq_printf(m, "\n");
4224e098bc96SEvan Quan 
4225e098bc96SEvan Quan 	/* SMC feature mask */
4226e098bc96SEvan Quan 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_ENABLED_SMC_FEATURES_MASK, (void *)&value64, &size))
4227e098bc96SEvan Quan 		seq_printf(m, "SMC Feature Mask: 0x%016llx\n", value64);
4228e098bc96SEvan Quan 
42298ecad8d6SLijo Lazar 	/* ASICs greater than CHIP_VEGA20 supports these sensors */
42308ecad8d6SLijo Lazar 	if (gc_ver != IP_VERSION(9, 4, 0) && mp1_ver > IP_VERSION(9, 0, 0)) {
4231e098bc96SEvan Quan 		/* VCN clocks */
4232e098bc96SEvan Quan 		if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCN_POWER_STATE, (void *)&value, &size)) {
4233e098bc96SEvan Quan 			if (!value) {
4234e098bc96SEvan Quan 				seq_printf(m, "VCN: Disabled\n");
4235e098bc96SEvan Quan 			} else {
4236e098bc96SEvan Quan 				seq_printf(m, "VCN: Enabled\n");
4237e098bc96SEvan Quan 				if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size))
4238e098bc96SEvan Quan 					seq_printf(m, "\t%u MHz (DCLK)\n", value/100);
4239e098bc96SEvan Quan 				if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size))
4240e098bc96SEvan Quan 					seq_printf(m, "\t%u MHz (VCLK)\n", value/100);
4241e098bc96SEvan Quan 			}
4242e098bc96SEvan Quan 		}
4243e098bc96SEvan Quan 		seq_printf(m, "\n");
4244e098bc96SEvan Quan 	} else {
4245e098bc96SEvan Quan 		/* UVD clocks */
4246e098bc96SEvan Quan 		if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_POWER, (void *)&value, &size)) {
4247e098bc96SEvan Quan 			if (!value) {
4248e098bc96SEvan Quan 				seq_printf(m, "UVD: Disabled\n");
4249e098bc96SEvan Quan 			} else {
4250e098bc96SEvan Quan 				seq_printf(m, "UVD: Enabled\n");
4251e098bc96SEvan Quan 				if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size))
4252e098bc96SEvan Quan 					seq_printf(m, "\t%u MHz (DCLK)\n", value/100);
4253e098bc96SEvan Quan 				if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size))
4254e098bc96SEvan Quan 					seq_printf(m, "\t%u MHz (VCLK)\n", value/100);
4255e098bc96SEvan Quan 			}
4256e098bc96SEvan Quan 		}
4257e098bc96SEvan Quan 		seq_printf(m, "\n");
4258e098bc96SEvan Quan 
4259e098bc96SEvan Quan 		/* VCE clocks */
4260e098bc96SEvan Quan 		if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_POWER, (void *)&value, &size)) {
4261e098bc96SEvan Quan 			if (!value) {
4262e098bc96SEvan Quan 				seq_printf(m, "VCE: Disabled\n");
4263e098bc96SEvan Quan 			} else {
4264e098bc96SEvan Quan 				seq_printf(m, "VCE: Enabled\n");
4265e098bc96SEvan Quan 				if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_ECCLK, (void *)&value, &size))
4266e098bc96SEvan Quan 					seq_printf(m, "\t%u MHz (ECCLK)\n", value/100);
4267e098bc96SEvan Quan 			}
4268e098bc96SEvan Quan 		}
4269e098bc96SEvan Quan 	}
4270e098bc96SEvan Quan 
4271e098bc96SEvan Quan 	return 0;
4272e098bc96SEvan Quan }
4273e098bc96SEvan Quan 
427444762718SNathan Chancellor static const struct cg_flag_name clocks[] = {
427544762718SNathan Chancellor 	{AMD_CG_SUPPORT_GFX_FGCG, "Graphics Fine Grain Clock Gating"},
427644762718SNathan Chancellor 	{AMD_CG_SUPPORT_GFX_MGCG, "Graphics Medium Grain Clock Gating"},
427744762718SNathan Chancellor 	{AMD_CG_SUPPORT_GFX_MGLS, "Graphics Medium Grain memory Light Sleep"},
427844762718SNathan Chancellor 	{AMD_CG_SUPPORT_GFX_CGCG, "Graphics Coarse Grain Clock Gating"},
427944762718SNathan Chancellor 	{AMD_CG_SUPPORT_GFX_CGLS, "Graphics Coarse Grain memory Light Sleep"},
428044762718SNathan Chancellor 	{AMD_CG_SUPPORT_GFX_CGTS, "Graphics Coarse Grain Tree Shader Clock Gating"},
428144762718SNathan Chancellor 	{AMD_CG_SUPPORT_GFX_CGTS_LS, "Graphics Coarse Grain Tree Shader Light Sleep"},
428244762718SNathan Chancellor 	{AMD_CG_SUPPORT_GFX_CP_LS, "Graphics Command Processor Light Sleep"},
428344762718SNathan Chancellor 	{AMD_CG_SUPPORT_GFX_RLC_LS, "Graphics Run List Controller Light Sleep"},
428444762718SNathan Chancellor 	{AMD_CG_SUPPORT_GFX_3D_CGCG, "Graphics 3D Coarse Grain Clock Gating"},
428544762718SNathan Chancellor 	{AMD_CG_SUPPORT_GFX_3D_CGLS, "Graphics 3D Coarse Grain memory Light Sleep"},
428644762718SNathan Chancellor 	{AMD_CG_SUPPORT_MC_LS, "Memory Controller Light Sleep"},
428744762718SNathan Chancellor 	{AMD_CG_SUPPORT_MC_MGCG, "Memory Controller Medium Grain Clock Gating"},
428844762718SNathan Chancellor 	{AMD_CG_SUPPORT_SDMA_LS, "System Direct Memory Access Light Sleep"},
428944762718SNathan Chancellor 	{AMD_CG_SUPPORT_SDMA_MGCG, "System Direct Memory Access Medium Grain Clock Gating"},
429044762718SNathan Chancellor 	{AMD_CG_SUPPORT_BIF_MGCG, "Bus Interface Medium Grain Clock Gating"},
429144762718SNathan Chancellor 	{AMD_CG_SUPPORT_BIF_LS, "Bus Interface Light Sleep"},
429244762718SNathan Chancellor 	{AMD_CG_SUPPORT_UVD_MGCG, "Unified Video Decoder Medium Grain Clock Gating"},
429344762718SNathan Chancellor 	{AMD_CG_SUPPORT_VCE_MGCG, "Video Compression Engine Medium Grain Clock Gating"},
429444762718SNathan Chancellor 	{AMD_CG_SUPPORT_HDP_LS, "Host Data Path Light Sleep"},
429544762718SNathan Chancellor 	{AMD_CG_SUPPORT_HDP_MGCG, "Host Data Path Medium Grain Clock Gating"},
429644762718SNathan Chancellor 	{AMD_CG_SUPPORT_DRM_MGCG, "Digital Right Management Medium Grain Clock Gating"},
429744762718SNathan Chancellor 	{AMD_CG_SUPPORT_DRM_LS, "Digital Right Management Light Sleep"},
429844762718SNathan Chancellor 	{AMD_CG_SUPPORT_ROM_MGCG, "Rom Medium Grain Clock Gating"},
429944762718SNathan Chancellor 	{AMD_CG_SUPPORT_DF_MGCG, "Data Fabric Medium Grain Clock Gating"},
430044762718SNathan Chancellor 	{AMD_CG_SUPPORT_VCN_MGCG, "VCN Medium Grain Clock Gating"},
430144762718SNathan Chancellor 	{AMD_CG_SUPPORT_HDP_DS, "Host Data Path Deep Sleep"},
430244762718SNathan Chancellor 	{AMD_CG_SUPPORT_HDP_SD, "Host Data Path Shutdown"},
430344762718SNathan Chancellor 	{AMD_CG_SUPPORT_IH_CG, "Interrupt Handler Clock Gating"},
430444762718SNathan Chancellor 	{AMD_CG_SUPPORT_JPEG_MGCG, "JPEG Medium Grain Clock Gating"},
430544762718SNathan Chancellor 	{AMD_CG_SUPPORT_REPEATER_FGCG, "Repeater Fine Grain Clock Gating"},
430644762718SNathan Chancellor 	{AMD_CG_SUPPORT_GFX_PERF_CLK, "Perfmon Clock Gating"},
430744762718SNathan Chancellor 	{AMD_CG_SUPPORT_ATHUB_MGCG, "Address Translation Hub Medium Grain Clock Gating"},
430844762718SNathan Chancellor 	{AMD_CG_SUPPORT_ATHUB_LS, "Address Translation Hub Light Sleep"},
430944762718SNathan Chancellor 	{0, NULL},
431044762718SNathan Chancellor };
431144762718SNathan Chancellor 
431225faeddcSEvan Quan static void amdgpu_parse_cg_state(struct seq_file *m, u64 flags)
4313e098bc96SEvan Quan {
4314e098bc96SEvan Quan 	int i;
4315e098bc96SEvan Quan 
4316e098bc96SEvan Quan 	for (i = 0; clocks[i].flag; i++)
4317e098bc96SEvan Quan 		seq_printf(m, "\t%s: %s\n", clocks[i].name,
4318e098bc96SEvan Quan 			   (flags & clocks[i].flag) ? "On" : "Off");
4319e098bc96SEvan Quan }
4320e098bc96SEvan Quan 
4321373720f7SNirmoy Das static int amdgpu_debugfs_pm_info_show(struct seq_file *m, void *unused)
4322e098bc96SEvan Quan {
4323373720f7SNirmoy Das 	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
4324373720f7SNirmoy Das 	struct drm_device *dev = adev_to_drm(adev);
432525faeddcSEvan Quan 	u64 flags = 0;
4326e098bc96SEvan Quan 	int r;
4327e098bc96SEvan Quan 
432853b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
4329e098bc96SEvan Quan 		return -EPERM;
4330d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
4331d2ae842dSAlex Deucher 		return -EPERM;
4332e098bc96SEvan Quan 
4333e098bc96SEvan Quan 	r = pm_runtime_get_sync(dev->dev);
4334e098bc96SEvan Quan 	if (r < 0) {
4335e098bc96SEvan Quan 		pm_runtime_put_autosuspend(dev->dev);
4336e098bc96SEvan Quan 		return r;
4337e098bc96SEvan Quan 	}
4338e098bc96SEvan Quan 
433979c65f3fSEvan Quan 	if (amdgpu_dpm_debugfs_print_current_performance_level(adev, m)) {
4340e098bc96SEvan Quan 		r = amdgpu_debugfs_pm_info_pp(m, adev);
4341e098bc96SEvan Quan 		if (r)
4342e098bc96SEvan Quan 			goto out;
434379c65f3fSEvan Quan 	}
4344e098bc96SEvan Quan 
4345e098bc96SEvan Quan 	amdgpu_device_ip_get_clockgating_state(adev, &flags);
4346e098bc96SEvan Quan 
434725faeddcSEvan Quan 	seq_printf(m, "Clock Gating Flags Mask: 0x%llx\n", flags);
4348e098bc96SEvan Quan 	amdgpu_parse_cg_state(m, flags);
4349e098bc96SEvan Quan 	seq_printf(m, "\n");
4350e098bc96SEvan Quan 
4351e098bc96SEvan Quan out:
4352e098bc96SEvan Quan 	pm_runtime_mark_last_busy(dev->dev);
4353e098bc96SEvan Quan 	pm_runtime_put_autosuspend(dev->dev);
4354e098bc96SEvan Quan 
4355e098bc96SEvan Quan 	return r;
4356e098bc96SEvan Quan }
4357e098bc96SEvan Quan 
4358373720f7SNirmoy Das DEFINE_SHOW_ATTRIBUTE(amdgpu_debugfs_pm_info);
4359373720f7SNirmoy Das 
436027ebf21fSLijo Lazar /*
436127ebf21fSLijo Lazar  * amdgpu_pm_priv_buffer_read - Read memory region allocated to FW
436227ebf21fSLijo Lazar  *
436327ebf21fSLijo Lazar  * Reads debug memory region allocated to PMFW
436427ebf21fSLijo Lazar  */
436527ebf21fSLijo Lazar static ssize_t amdgpu_pm_prv_buffer_read(struct file *f, char __user *buf,
436627ebf21fSLijo Lazar 					 size_t size, loff_t *pos)
436727ebf21fSLijo Lazar {
436827ebf21fSLijo Lazar 	struct amdgpu_device *adev = file_inode(f)->i_private;
436927ebf21fSLijo Lazar 	size_t smu_prv_buf_size;
437027ebf21fSLijo Lazar 	void *smu_prv_buf;
437179c65f3fSEvan Quan 	int ret = 0;
437227ebf21fSLijo Lazar 
437327ebf21fSLijo Lazar 	if (amdgpu_in_reset(adev))
437427ebf21fSLijo Lazar 		return -EPERM;
437527ebf21fSLijo Lazar 	if (adev->in_suspend && !adev->in_runpm)
437627ebf21fSLijo Lazar 		return -EPERM;
437727ebf21fSLijo Lazar 
437879c65f3fSEvan Quan 	ret = amdgpu_dpm_get_smu_prv_buf_details(adev, &smu_prv_buf, &smu_prv_buf_size);
437979c65f3fSEvan Quan 	if (ret)
438079c65f3fSEvan Quan 		return ret;
438127ebf21fSLijo Lazar 
438227ebf21fSLijo Lazar 	if (!smu_prv_buf || !smu_prv_buf_size)
438327ebf21fSLijo Lazar 		return -EINVAL;
438427ebf21fSLijo Lazar 
438527ebf21fSLijo Lazar 	return simple_read_from_buffer(buf, size, pos, smu_prv_buf,
438627ebf21fSLijo Lazar 				       smu_prv_buf_size);
438727ebf21fSLijo Lazar }
438827ebf21fSLijo Lazar 
438927ebf21fSLijo Lazar static const struct file_operations amdgpu_debugfs_pm_prv_buffer_fops = {
439027ebf21fSLijo Lazar 	.owner = THIS_MODULE,
439127ebf21fSLijo Lazar 	.open = simple_open,
439227ebf21fSLijo Lazar 	.read = amdgpu_pm_prv_buffer_read,
439327ebf21fSLijo Lazar 	.llseek = default_llseek,
439427ebf21fSLijo Lazar };
439527ebf21fSLijo Lazar 
4396e098bc96SEvan Quan #endif
4397e098bc96SEvan Quan 
4398373720f7SNirmoy Das void amdgpu_debugfs_pm_init(struct amdgpu_device *adev)
4399e098bc96SEvan Quan {
4400e098bc96SEvan Quan #if defined(CONFIG_DEBUG_FS)
4401373720f7SNirmoy Das 	struct drm_minor *minor = adev_to_drm(adev)->primary;
4402373720f7SNirmoy Das 	struct dentry *root = minor->debugfs_root;
4403373720f7SNirmoy Das 
44041613f346SFlora Cui 	if (!adev->pm.dpm_enabled)
44051613f346SFlora Cui 		return;
44061613f346SFlora Cui 
4407373720f7SNirmoy Das 	debugfs_create_file("amdgpu_pm_info", 0444, root, adev,
4408373720f7SNirmoy Das 			    &amdgpu_debugfs_pm_info_fops);
4409373720f7SNirmoy Das 
441027ebf21fSLijo Lazar 	if (adev->pm.smu_prv_buffer_size > 0)
441127ebf21fSLijo Lazar 		debugfs_create_file_size("amdgpu_pm_prv_buffer", 0444, root,
441227ebf21fSLijo Lazar 					 adev,
441327ebf21fSLijo Lazar 					 &amdgpu_debugfs_pm_prv_buffer_fops,
441427ebf21fSLijo Lazar 					 adev->pm.smu_prv_buffer_size);
44151f5fc7a5SAndrey Grodzovsky 
441679c65f3fSEvan Quan 	amdgpu_dpm_stb_debug_fs_init(adev);
4417e098bc96SEvan Quan #endif
4418e098bc96SEvan Quan }
4419