xref: /linux/drivers/gpu/drm/amd/pm/amdgpu_pm.c (revision a7673a1c1acdd81aa462997a4c3b8f24464a8eeb)
1e098bc96SEvan Quan /*
2e098bc96SEvan Quan  * Copyright 2017 Advanced Micro Devices, Inc.
3e098bc96SEvan Quan  *
4e098bc96SEvan Quan  * Permission is hereby granted, free of charge, to any person obtaining a
5e098bc96SEvan Quan  * copy of this software and associated documentation files (the "Software"),
6e098bc96SEvan Quan  * to deal in the Software without restriction, including without limitation
7e098bc96SEvan Quan  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8e098bc96SEvan Quan  * and/or sell copies of the Software, and to permit persons to whom the
9e098bc96SEvan Quan  * Software is furnished to do so, subject to the following conditions:
10e098bc96SEvan Quan  *
11e098bc96SEvan Quan  * The above copyright notice and this permission notice shall be included in
12e098bc96SEvan Quan  * all copies or substantial portions of the Software.
13e098bc96SEvan Quan  *
14e098bc96SEvan Quan  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15e098bc96SEvan Quan  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16e098bc96SEvan Quan  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17e098bc96SEvan Quan  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18e098bc96SEvan Quan  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19e098bc96SEvan Quan  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20e098bc96SEvan Quan  * OTHER DEALINGS IN THE SOFTWARE.
21e098bc96SEvan Quan  *
22e098bc96SEvan Quan  * Authors: Rafał Miłecki <zajec5@gmail.com>
23e098bc96SEvan Quan  *          Alex Deucher <alexdeucher@gmail.com>
24e098bc96SEvan Quan  */
25e098bc96SEvan Quan 
26e098bc96SEvan Quan #include "amdgpu.h"
27e098bc96SEvan Quan #include "amdgpu_drv.h"
28e098bc96SEvan Quan #include "amdgpu_pm.h"
29e098bc96SEvan Quan #include "amdgpu_dpm.h"
30e098bc96SEvan Quan #include "atom.h"
31e098bc96SEvan Quan #include <linux/pci.h>
32e098bc96SEvan Quan #include <linux/hwmon.h>
33e098bc96SEvan Quan #include <linux/hwmon-sysfs.h>
34e098bc96SEvan Quan #include <linux/nospec.h>
35e098bc96SEvan Quan #include <linux/pm_runtime.h>
36517cb957SHuang Rui #include <asm/processor.h>
37e098bc96SEvan Quan #include "hwmgr.h"
38e098bc96SEvan Quan 
39e098bc96SEvan Quan static const struct cg_flag_name clocks[] = {
40adf16996SJinzhou.Su 	{AMD_CG_SUPPORT_GFX_FGCG, "Graphics Fine Grain Clock Gating"},
41e098bc96SEvan Quan 	{AMD_CG_SUPPORT_GFX_MGCG, "Graphics Medium Grain Clock Gating"},
42e098bc96SEvan Quan 	{AMD_CG_SUPPORT_GFX_MGLS, "Graphics Medium Grain memory Light Sleep"},
43e098bc96SEvan Quan 	{AMD_CG_SUPPORT_GFX_CGCG, "Graphics Coarse Grain Clock Gating"},
44e098bc96SEvan Quan 	{AMD_CG_SUPPORT_GFX_CGLS, "Graphics Coarse Grain memory Light Sleep"},
45e098bc96SEvan Quan 	{AMD_CG_SUPPORT_GFX_CGTS, "Graphics Coarse Grain Tree Shader Clock Gating"},
46e098bc96SEvan Quan 	{AMD_CG_SUPPORT_GFX_CGTS_LS, "Graphics Coarse Grain Tree Shader Light Sleep"},
47e098bc96SEvan Quan 	{AMD_CG_SUPPORT_GFX_CP_LS, "Graphics Command Processor Light Sleep"},
48e098bc96SEvan Quan 	{AMD_CG_SUPPORT_GFX_RLC_LS, "Graphics Run List Controller Light Sleep"},
49e098bc96SEvan Quan 	{AMD_CG_SUPPORT_GFX_3D_CGCG, "Graphics 3D Coarse Grain Clock Gating"},
50e098bc96SEvan Quan 	{AMD_CG_SUPPORT_GFX_3D_CGLS, "Graphics 3D Coarse Grain memory Light Sleep"},
51e098bc96SEvan Quan 	{AMD_CG_SUPPORT_MC_LS, "Memory Controller Light Sleep"},
52e098bc96SEvan Quan 	{AMD_CG_SUPPORT_MC_MGCG, "Memory Controller Medium Grain Clock Gating"},
53e098bc96SEvan Quan 	{AMD_CG_SUPPORT_SDMA_LS, "System Direct Memory Access Light Sleep"},
54e098bc96SEvan Quan 	{AMD_CG_SUPPORT_SDMA_MGCG, "System Direct Memory Access Medium Grain Clock Gating"},
55e098bc96SEvan Quan 	{AMD_CG_SUPPORT_BIF_MGCG, "Bus Interface Medium Grain Clock Gating"},
56e098bc96SEvan Quan 	{AMD_CG_SUPPORT_BIF_LS, "Bus Interface Light Sleep"},
57e098bc96SEvan Quan 	{AMD_CG_SUPPORT_UVD_MGCG, "Unified Video Decoder Medium Grain Clock Gating"},
58e098bc96SEvan Quan 	{AMD_CG_SUPPORT_VCE_MGCG, "Video Compression Engine Medium Grain Clock Gating"},
59e098bc96SEvan Quan 	{AMD_CG_SUPPORT_HDP_LS, "Host Data Path Light Sleep"},
60e098bc96SEvan Quan 	{AMD_CG_SUPPORT_HDP_MGCG, "Host Data Path Medium Grain Clock Gating"},
61e098bc96SEvan Quan 	{AMD_CG_SUPPORT_DRM_MGCG, "Digital Right Management Medium Grain Clock Gating"},
62e098bc96SEvan Quan 	{AMD_CG_SUPPORT_DRM_LS, "Digital Right Management Light Sleep"},
63e098bc96SEvan Quan 	{AMD_CG_SUPPORT_ROM_MGCG, "Rom Medium Grain Clock Gating"},
64e098bc96SEvan Quan 	{AMD_CG_SUPPORT_DF_MGCG, "Data Fabric Medium Grain Clock Gating"},
6571037bfcSKevin Wang 	{AMD_CG_SUPPORT_VCN_MGCG, "VCN Medium Grain Clock Gating"},
6671037bfcSKevin Wang 	{AMD_CG_SUPPORT_HDP_DS, "Host Data Path Deep Sleep"},
6771037bfcSKevin Wang 	{AMD_CG_SUPPORT_HDP_SD, "Host Data Path Shutdown"},
6871037bfcSKevin Wang 	{AMD_CG_SUPPORT_IH_CG, "Interrupt Handler Clock Gating"},
6971037bfcSKevin Wang 	{AMD_CG_SUPPORT_JPEG_MGCG, "JPEG Medium Grain Clock Gating"},
70e098bc96SEvan Quan 
71e098bc96SEvan Quan 	{AMD_CG_SUPPORT_ATHUB_MGCG, "Address Translation Hub Medium Grain Clock Gating"},
72e098bc96SEvan Quan 	{AMD_CG_SUPPORT_ATHUB_LS, "Address Translation Hub Light Sleep"},
73e098bc96SEvan Quan 	{0, NULL},
74e098bc96SEvan Quan };
75e098bc96SEvan Quan 
76e098bc96SEvan Quan static const struct hwmon_temp_label {
77e098bc96SEvan Quan 	enum PP_HWMON_TEMP channel;
78e098bc96SEvan Quan 	const char *label;
79e098bc96SEvan Quan } temp_label[] = {
80e098bc96SEvan Quan 	{PP_TEMP_EDGE, "edge"},
81e098bc96SEvan Quan 	{PP_TEMP_JUNCTION, "junction"},
82e098bc96SEvan Quan 	{PP_TEMP_MEM, "mem"},
83e098bc96SEvan Quan };
84e098bc96SEvan Quan 
85e098bc96SEvan Quan /**
86e098bc96SEvan Quan  * DOC: power_dpm_state
87e098bc96SEvan Quan  *
88e098bc96SEvan Quan  * The power_dpm_state file is a legacy interface and is only provided for
89e098bc96SEvan Quan  * backwards compatibility. The amdgpu driver provides a sysfs API for adjusting
90e098bc96SEvan Quan  * certain power related parameters.  The file power_dpm_state is used for this.
91e098bc96SEvan Quan  * It accepts the following arguments:
92e098bc96SEvan Quan  *
93e098bc96SEvan Quan  * - battery
94e098bc96SEvan Quan  *
95e098bc96SEvan Quan  * - balanced
96e098bc96SEvan Quan  *
97e098bc96SEvan Quan  * - performance
98e098bc96SEvan Quan  *
99e098bc96SEvan Quan  * battery
100e098bc96SEvan Quan  *
101e098bc96SEvan Quan  * On older GPUs, the vbios provided a special power state for battery
102e098bc96SEvan Quan  * operation.  Selecting battery switched to this state.  This is no
103e098bc96SEvan Quan  * longer provided on newer GPUs so the option does nothing in that case.
104e098bc96SEvan Quan  *
105e098bc96SEvan Quan  * balanced
106e098bc96SEvan Quan  *
107e098bc96SEvan Quan  * On older GPUs, the vbios provided a special power state for balanced
108e098bc96SEvan Quan  * operation.  Selecting balanced switched to this state.  This is no
109e098bc96SEvan Quan  * longer provided on newer GPUs so the option does nothing in that case.
110e098bc96SEvan Quan  *
111e098bc96SEvan Quan  * performance
112e098bc96SEvan Quan  *
113e098bc96SEvan Quan  * On older GPUs, the vbios provided a special power state for performance
114e098bc96SEvan Quan  * operation.  Selecting performance switched to this state.  This is no
115e098bc96SEvan Quan  * longer provided on newer GPUs so the option does nothing in that case.
116e098bc96SEvan Quan  *
117e098bc96SEvan Quan  */
118e098bc96SEvan Quan 
119e098bc96SEvan Quan static ssize_t amdgpu_get_power_dpm_state(struct device *dev,
120e098bc96SEvan Quan 					  struct device_attribute *attr,
121e098bc96SEvan Quan 					  char *buf)
122e098bc96SEvan Quan {
123e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
1241348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1258dfc8c53SDarren Powell 	const struct amd_pm_funcs *pp_funcs = adev->powerplay.pp_funcs;
126e098bc96SEvan Quan 	enum amd_pm_state_type pm;
127e098bc96SEvan Quan 	int ret;
128e098bc96SEvan Quan 
12953b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
130e098bc96SEvan Quan 		return -EPERM;
131d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
132d2ae842dSAlex Deucher 		return -EPERM;
133e098bc96SEvan Quan 
134e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
135e098bc96SEvan Quan 	if (ret < 0) {
136e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
137e098bc96SEvan Quan 		return ret;
138e098bc96SEvan Quan 	}
139e098bc96SEvan Quan 
1408dfc8c53SDarren Powell 	if (pp_funcs->get_current_power_state) {
141e098bc96SEvan Quan 		pm = amdgpu_dpm_get_current_power_state(adev);
142e098bc96SEvan Quan 	} else {
143e098bc96SEvan Quan 		pm = adev->pm.dpm.user_state;
144e098bc96SEvan Quan 	}
145e098bc96SEvan Quan 
146e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
147e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
148e098bc96SEvan Quan 
149a9ca9bb3STian Tao 	return sysfs_emit(buf, "%s\n",
150e098bc96SEvan Quan 			  (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
151e098bc96SEvan Quan 			  (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
152e098bc96SEvan Quan }
153e098bc96SEvan Quan 
154e098bc96SEvan Quan static ssize_t amdgpu_set_power_dpm_state(struct device *dev,
155e098bc96SEvan Quan 					  struct device_attribute *attr,
156e098bc96SEvan Quan 					  const char *buf,
157e098bc96SEvan Quan 					  size_t count)
158e098bc96SEvan Quan {
159e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
1601348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
161e098bc96SEvan Quan 	enum amd_pm_state_type  state;
162e098bc96SEvan Quan 	int ret;
163e098bc96SEvan Quan 
16453b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
165e098bc96SEvan Quan 		return -EPERM;
166d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
167d2ae842dSAlex Deucher 		return -EPERM;
168e098bc96SEvan Quan 
169e098bc96SEvan Quan 	if (strncmp("battery", buf, strlen("battery")) == 0)
170e098bc96SEvan Quan 		state = POWER_STATE_TYPE_BATTERY;
171e098bc96SEvan Quan 	else if (strncmp("balanced", buf, strlen("balanced")) == 0)
172e098bc96SEvan Quan 		state = POWER_STATE_TYPE_BALANCED;
173e098bc96SEvan Quan 	else if (strncmp("performance", buf, strlen("performance")) == 0)
174e098bc96SEvan Quan 		state = POWER_STATE_TYPE_PERFORMANCE;
175e098bc96SEvan Quan 	else
176e098bc96SEvan Quan 		return -EINVAL;
177e098bc96SEvan Quan 
178e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
179e098bc96SEvan Quan 	if (ret < 0) {
180e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
181e098bc96SEvan Quan 		return ret;
182e098bc96SEvan Quan 	}
183e098bc96SEvan Quan 
184e098bc96SEvan Quan 	if (is_support_sw_smu(adev)) {
185e098bc96SEvan Quan 		mutex_lock(&adev->pm.mutex);
186e098bc96SEvan Quan 		adev->pm.dpm.user_state = state;
187e098bc96SEvan Quan 		mutex_unlock(&adev->pm.mutex);
188e098bc96SEvan Quan 	} else if (adev->powerplay.pp_funcs->dispatch_tasks) {
189e098bc96SEvan Quan 		amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_ENABLE_USER_STATE, &state);
190e098bc96SEvan Quan 	} else {
191e098bc96SEvan Quan 		mutex_lock(&adev->pm.mutex);
192e098bc96SEvan Quan 		adev->pm.dpm.user_state = state;
193e098bc96SEvan Quan 		mutex_unlock(&adev->pm.mutex);
194e098bc96SEvan Quan 
195e098bc96SEvan Quan 		amdgpu_pm_compute_clocks(adev);
196e098bc96SEvan Quan 	}
197e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
198e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
199e098bc96SEvan Quan 
200e098bc96SEvan Quan 	return count;
201e098bc96SEvan Quan }
202e098bc96SEvan Quan 
203e098bc96SEvan Quan 
204e098bc96SEvan Quan /**
205e098bc96SEvan Quan  * DOC: power_dpm_force_performance_level
206e098bc96SEvan Quan  *
207e098bc96SEvan Quan  * The amdgpu driver provides a sysfs API for adjusting certain power
208e098bc96SEvan Quan  * related parameters.  The file power_dpm_force_performance_level is
209e098bc96SEvan Quan  * used for this.  It accepts the following arguments:
210e098bc96SEvan Quan  *
211e098bc96SEvan Quan  * - auto
212e098bc96SEvan Quan  *
213e098bc96SEvan Quan  * - low
214e098bc96SEvan Quan  *
215e098bc96SEvan Quan  * - high
216e098bc96SEvan Quan  *
217e098bc96SEvan Quan  * - manual
218e098bc96SEvan Quan  *
219e098bc96SEvan Quan  * - profile_standard
220e098bc96SEvan Quan  *
221e098bc96SEvan Quan  * - profile_min_sclk
222e098bc96SEvan Quan  *
223e098bc96SEvan Quan  * - profile_min_mclk
224e098bc96SEvan Quan  *
225e098bc96SEvan Quan  * - profile_peak
226e098bc96SEvan Quan  *
227e098bc96SEvan Quan  * auto
228e098bc96SEvan Quan  *
229e098bc96SEvan Quan  * When auto is selected, the driver will attempt to dynamically select
230e098bc96SEvan Quan  * the optimal power profile for current conditions in the driver.
231e098bc96SEvan Quan  *
232e098bc96SEvan Quan  * low
233e098bc96SEvan Quan  *
234e098bc96SEvan Quan  * When low is selected, the clocks are forced to the lowest power state.
235e098bc96SEvan Quan  *
236e098bc96SEvan Quan  * high
237e098bc96SEvan Quan  *
238e098bc96SEvan Quan  * When high is selected, the clocks are forced to the highest power state.
239e098bc96SEvan Quan  *
240e098bc96SEvan Quan  * manual
241e098bc96SEvan Quan  *
242e098bc96SEvan Quan  * When manual is selected, the user can manually adjust which power states
243e098bc96SEvan Quan  * are enabled for each clock domain via the sysfs pp_dpm_mclk, pp_dpm_sclk,
244e098bc96SEvan Quan  * and pp_dpm_pcie files and adjust the power state transition heuristics
245e098bc96SEvan Quan  * via the pp_power_profile_mode sysfs file.
246e098bc96SEvan Quan  *
247e098bc96SEvan Quan  * profile_standard
248e098bc96SEvan Quan  * profile_min_sclk
249e098bc96SEvan Quan  * profile_min_mclk
250e098bc96SEvan Quan  * profile_peak
251e098bc96SEvan Quan  *
252e098bc96SEvan Quan  * When the profiling modes are selected, clock and power gating are
253e098bc96SEvan Quan  * disabled and the clocks are set for different profiling cases. This
254e098bc96SEvan Quan  * mode is recommended for profiling specific work loads where you do
255e098bc96SEvan Quan  * not want clock or power gating for clock fluctuation to interfere
256e098bc96SEvan Quan  * with your results. profile_standard sets the clocks to a fixed clock
257e098bc96SEvan Quan  * level which varies from asic to asic.  profile_min_sclk forces the sclk
258e098bc96SEvan Quan  * to the lowest level.  profile_min_mclk forces the mclk to the lowest level.
259e098bc96SEvan Quan  * profile_peak sets all clocks (mclk, sclk, pcie) to the highest levels.
260e098bc96SEvan Quan  *
261e098bc96SEvan Quan  */
262e098bc96SEvan Quan 
263e098bc96SEvan Quan static ssize_t amdgpu_get_power_dpm_force_performance_level(struct device *dev,
264e098bc96SEvan Quan 							    struct device_attribute *attr,
265e098bc96SEvan Quan 							    char *buf)
266e098bc96SEvan Quan {
267e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
2681348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
269e098bc96SEvan Quan 	enum amd_dpm_forced_level level = 0xff;
270e098bc96SEvan Quan 	int ret;
271e098bc96SEvan Quan 
27253b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
273e098bc96SEvan Quan 		return -EPERM;
274d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
275d2ae842dSAlex Deucher 		return -EPERM;
276e098bc96SEvan Quan 
277e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
278e098bc96SEvan Quan 	if (ret < 0) {
279e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
280e098bc96SEvan Quan 		return ret;
281e098bc96SEvan Quan 	}
282e098bc96SEvan Quan 
2834df144f8SDarren Powell 	if (adev->powerplay.pp_funcs->get_performance_level)
284e098bc96SEvan Quan 		level = amdgpu_dpm_get_performance_level(adev);
285e098bc96SEvan Quan 	else
286e098bc96SEvan Quan 		level = adev->pm.dpm.forced_level;
287e098bc96SEvan Quan 
288e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
289e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
290e098bc96SEvan Quan 
291a9ca9bb3STian Tao 	return sysfs_emit(buf, "%s\n",
292e098bc96SEvan Quan 			  (level == AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" :
293e098bc96SEvan Quan 			  (level == AMD_DPM_FORCED_LEVEL_LOW) ? "low" :
294e098bc96SEvan Quan 			  (level == AMD_DPM_FORCED_LEVEL_HIGH) ? "high" :
295e098bc96SEvan Quan 			  (level == AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" :
296e098bc96SEvan Quan 			  (level == AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD) ? "profile_standard" :
297e098bc96SEvan Quan 			  (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK) ? "profile_min_sclk" :
298e098bc96SEvan Quan 			  (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) ? "profile_min_mclk" :
299e098bc96SEvan Quan 			  (level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) ? "profile_peak" :
3006be64246SLijo Lazar 			  (level == AMD_DPM_FORCED_LEVEL_PERF_DETERMINISM) ? "perf_determinism" :
301e098bc96SEvan Quan 			  "unknown");
302e098bc96SEvan Quan }
303e098bc96SEvan Quan 
304e098bc96SEvan Quan static ssize_t amdgpu_set_power_dpm_force_performance_level(struct device *dev,
305e098bc96SEvan Quan 							    struct device_attribute *attr,
306e098bc96SEvan Quan 							    const char *buf,
307e098bc96SEvan Quan 							    size_t count)
308e098bc96SEvan Quan {
309e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
3101348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
3118dfc8c53SDarren Powell 	const struct amd_pm_funcs *pp_funcs = adev->powerplay.pp_funcs;
312e098bc96SEvan Quan 	enum amd_dpm_forced_level level;
313e098bc96SEvan Quan 	enum amd_dpm_forced_level current_level = 0xff;
314e098bc96SEvan Quan 	int ret = 0;
315e098bc96SEvan Quan 
31653b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
317e098bc96SEvan Quan 		return -EPERM;
318d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
319d2ae842dSAlex Deucher 		return -EPERM;
320e098bc96SEvan Quan 
321e098bc96SEvan Quan 	if (strncmp("low", buf, strlen("low")) == 0) {
322e098bc96SEvan Quan 		level = AMD_DPM_FORCED_LEVEL_LOW;
323e098bc96SEvan Quan 	} else if (strncmp("high", buf, strlen("high")) == 0) {
324e098bc96SEvan Quan 		level = AMD_DPM_FORCED_LEVEL_HIGH;
325e098bc96SEvan Quan 	} else if (strncmp("auto", buf, strlen("auto")) == 0) {
326e098bc96SEvan Quan 		level = AMD_DPM_FORCED_LEVEL_AUTO;
327e098bc96SEvan Quan 	} else if (strncmp("manual", buf, strlen("manual")) == 0) {
328e098bc96SEvan Quan 		level = AMD_DPM_FORCED_LEVEL_MANUAL;
329e098bc96SEvan Quan 	} else if (strncmp("profile_exit", buf, strlen("profile_exit")) == 0) {
330e098bc96SEvan Quan 		level = AMD_DPM_FORCED_LEVEL_PROFILE_EXIT;
331e098bc96SEvan Quan 	} else if (strncmp("profile_standard", buf, strlen("profile_standard")) == 0) {
332e098bc96SEvan Quan 		level = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD;
333e098bc96SEvan Quan 	} else if (strncmp("profile_min_sclk", buf, strlen("profile_min_sclk")) == 0) {
334e098bc96SEvan Quan 		level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK;
335e098bc96SEvan Quan 	} else if (strncmp("profile_min_mclk", buf, strlen("profile_min_mclk")) == 0) {
336e098bc96SEvan Quan 		level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK;
337e098bc96SEvan Quan 	} else if (strncmp("profile_peak", buf, strlen("profile_peak")) == 0) {
338e098bc96SEvan Quan 		level = AMD_DPM_FORCED_LEVEL_PROFILE_PEAK;
3396be64246SLijo Lazar 	} else if (strncmp("perf_determinism", buf, strlen("perf_determinism")) == 0) {
3406be64246SLijo Lazar 		level = AMD_DPM_FORCED_LEVEL_PERF_DETERMINISM;
341e098bc96SEvan Quan 	}  else {
342e098bc96SEvan Quan 		return -EINVAL;
343e098bc96SEvan Quan 	}
344e098bc96SEvan Quan 
345e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
346e098bc96SEvan Quan 	if (ret < 0) {
347e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
348e098bc96SEvan Quan 		return ret;
349e098bc96SEvan Quan 	}
350e098bc96SEvan Quan 
3518dfc8c53SDarren Powell 	if (pp_funcs->get_performance_level)
352e098bc96SEvan Quan 		current_level = amdgpu_dpm_get_performance_level(adev);
353e098bc96SEvan Quan 
354e098bc96SEvan Quan 	if (current_level == level) {
355e098bc96SEvan Quan 		pm_runtime_mark_last_busy(ddev->dev);
356e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
357e098bc96SEvan Quan 		return count;
358e098bc96SEvan Quan 	}
359e098bc96SEvan Quan 
360e098bc96SEvan Quan 	if (adev->asic_type == CHIP_RAVEN) {
361e098bc96SEvan Quan 		if (!(adev->apu_flags & AMD_APU_IS_RAVEN2)) {
362e098bc96SEvan Quan 			if (current_level != AMD_DPM_FORCED_LEVEL_MANUAL && level == AMD_DPM_FORCED_LEVEL_MANUAL)
363e098bc96SEvan Quan 				amdgpu_gfx_off_ctrl(adev, false);
364e098bc96SEvan Quan 			else if (current_level == AMD_DPM_FORCED_LEVEL_MANUAL && level != AMD_DPM_FORCED_LEVEL_MANUAL)
365e098bc96SEvan Quan 				amdgpu_gfx_off_ctrl(adev, true);
366e098bc96SEvan Quan 		}
367e098bc96SEvan Quan 	}
368e098bc96SEvan Quan 
369e098bc96SEvan Quan 	/* profile_exit setting is valid only when current mode is in profile mode */
370e098bc96SEvan Quan 	if (!(current_level & (AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD |
371e098bc96SEvan Quan 	    AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK |
372e098bc96SEvan Quan 	    AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK |
373e098bc96SEvan Quan 	    AMD_DPM_FORCED_LEVEL_PROFILE_PEAK)) &&
374e098bc96SEvan Quan 	    (level == AMD_DPM_FORCED_LEVEL_PROFILE_EXIT)) {
375e098bc96SEvan Quan 		pr_err("Currently not in any profile mode!\n");
376e098bc96SEvan Quan 		pm_runtime_mark_last_busy(ddev->dev);
377e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
378e098bc96SEvan Quan 		return -EINVAL;
379e098bc96SEvan Quan 	}
380e098bc96SEvan Quan 
3818f4828d0SDarren Powell 	if (pp_funcs->force_performance_level) {
382e098bc96SEvan Quan 		mutex_lock(&adev->pm.mutex);
383e098bc96SEvan Quan 		if (adev->pm.dpm.thermal_active) {
384e098bc96SEvan Quan 			mutex_unlock(&adev->pm.mutex);
385e098bc96SEvan Quan 			pm_runtime_mark_last_busy(ddev->dev);
386e098bc96SEvan Quan 			pm_runtime_put_autosuspend(ddev->dev);
387e098bc96SEvan Quan 			return -EINVAL;
388e098bc96SEvan Quan 		}
389e098bc96SEvan Quan 		ret = amdgpu_dpm_force_performance_level(adev, level);
390e098bc96SEvan Quan 		if (ret) {
391e098bc96SEvan Quan 			mutex_unlock(&adev->pm.mutex);
392e098bc96SEvan Quan 			pm_runtime_mark_last_busy(ddev->dev);
393e098bc96SEvan Quan 			pm_runtime_put_autosuspend(ddev->dev);
394e098bc96SEvan Quan 			return -EINVAL;
395e098bc96SEvan Quan 		} else {
396e098bc96SEvan Quan 			adev->pm.dpm.forced_level = level;
397e098bc96SEvan Quan 		}
398e098bc96SEvan Quan 		mutex_unlock(&adev->pm.mutex);
399e098bc96SEvan Quan 	}
400e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
401e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
402e098bc96SEvan Quan 
403e098bc96SEvan Quan 	return count;
404e098bc96SEvan Quan }
405e098bc96SEvan Quan 
406e098bc96SEvan Quan static ssize_t amdgpu_get_pp_num_states(struct device *dev,
407e098bc96SEvan Quan 		struct device_attribute *attr,
408e098bc96SEvan Quan 		char *buf)
409e098bc96SEvan Quan {
410e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
4111348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
4128dfc8c53SDarren Powell 	const struct amd_pm_funcs *pp_funcs = adev->powerplay.pp_funcs;
413e098bc96SEvan Quan 	struct pp_states_info data;
414e098bc96SEvan Quan 	int i, buf_len, ret;
415e098bc96SEvan Quan 
41653b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
417e098bc96SEvan Quan 		return -EPERM;
418d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
419d2ae842dSAlex Deucher 		return -EPERM;
420e098bc96SEvan Quan 
421e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
422e098bc96SEvan Quan 	if (ret < 0) {
423e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
424e098bc96SEvan Quan 		return ret;
425e098bc96SEvan Quan 	}
426e098bc96SEvan Quan 
4278dfc8c53SDarren Powell 	if (pp_funcs->get_pp_num_states) {
428e098bc96SEvan Quan 		amdgpu_dpm_get_pp_num_states(adev, &data);
429e098bc96SEvan Quan 	} else {
430e098bc96SEvan Quan 		memset(&data, 0, sizeof(data));
431e098bc96SEvan Quan 	}
432e098bc96SEvan Quan 
433e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
434e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
435e098bc96SEvan Quan 
436e098bc96SEvan Quan 	buf_len = snprintf(buf, PAGE_SIZE, "states: %d\n", data.nums);
437e098bc96SEvan Quan 	for (i = 0; i < data.nums; i++)
438e098bc96SEvan Quan 		buf_len += snprintf(buf + buf_len, PAGE_SIZE, "%d %s\n", i,
439e098bc96SEvan Quan 				(data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" :
440e098bc96SEvan Quan 				(data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" :
441e098bc96SEvan Quan 				(data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" :
442e098bc96SEvan Quan 				(data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default");
443e098bc96SEvan Quan 
444e098bc96SEvan Quan 	return buf_len;
445e098bc96SEvan Quan }
446e098bc96SEvan Quan 
447e098bc96SEvan Quan static ssize_t amdgpu_get_pp_cur_state(struct device *dev,
448e098bc96SEvan Quan 		struct device_attribute *attr,
449e098bc96SEvan Quan 		char *buf)
450e098bc96SEvan Quan {
451e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
4521348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
4538dfc8c53SDarren Powell 	const struct amd_pm_funcs *pp_funcs = adev->powerplay.pp_funcs;
4542b24c199STom Rix 	struct pp_states_info data = {0};
455e098bc96SEvan Quan 	enum amd_pm_state_type pm = 0;
456e098bc96SEvan Quan 	int i = 0, ret = 0;
457e098bc96SEvan Quan 
45853b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
459e098bc96SEvan Quan 		return -EPERM;
460d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
461d2ae842dSAlex Deucher 		return -EPERM;
462e098bc96SEvan Quan 
463e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
464e098bc96SEvan Quan 	if (ret < 0) {
465e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
466e098bc96SEvan Quan 		return ret;
467e098bc96SEvan Quan 	}
468e098bc96SEvan Quan 
4698dfc8c53SDarren Powell 	if (pp_funcs->get_current_power_state
4708dfc8c53SDarren Powell 		 && pp_funcs->get_pp_num_states) {
471e098bc96SEvan Quan 		pm = amdgpu_dpm_get_current_power_state(adev);
472e098bc96SEvan Quan 		amdgpu_dpm_get_pp_num_states(adev, &data);
473e098bc96SEvan Quan 	}
474e098bc96SEvan Quan 
475e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
476e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
477e098bc96SEvan Quan 
478e098bc96SEvan Quan 	for (i = 0; i < data.nums; i++) {
479e098bc96SEvan Quan 		if (pm == data.states[i])
480e098bc96SEvan Quan 			break;
481e098bc96SEvan Quan 	}
482e098bc96SEvan Quan 
483e098bc96SEvan Quan 	if (i == data.nums)
484e098bc96SEvan Quan 		i = -EINVAL;
485e098bc96SEvan Quan 
486a9ca9bb3STian Tao 	return sysfs_emit(buf, "%d\n", i);
487e098bc96SEvan Quan }
488e098bc96SEvan Quan 
489e098bc96SEvan Quan static ssize_t amdgpu_get_pp_force_state(struct device *dev,
490e098bc96SEvan Quan 		struct device_attribute *attr,
491e098bc96SEvan Quan 		char *buf)
492e098bc96SEvan Quan {
493e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
4941348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
495e098bc96SEvan Quan 
49653b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
497e098bc96SEvan Quan 		return -EPERM;
498d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
499d2ae842dSAlex Deucher 		return -EPERM;
500e098bc96SEvan Quan 
501e098bc96SEvan Quan 	if (adev->pp_force_state_enabled)
502e098bc96SEvan Quan 		return amdgpu_get_pp_cur_state(dev, attr, buf);
503e098bc96SEvan Quan 	else
504a9ca9bb3STian Tao 		return sysfs_emit(buf, "\n");
505e098bc96SEvan Quan }
506e098bc96SEvan Quan 
507e098bc96SEvan Quan static ssize_t amdgpu_set_pp_force_state(struct device *dev,
508e098bc96SEvan Quan 		struct device_attribute *attr,
509e098bc96SEvan Quan 		const char *buf,
510e098bc96SEvan Quan 		size_t count)
511e098bc96SEvan Quan {
512e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
5131348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
514e098bc96SEvan Quan 	enum amd_pm_state_type state = 0;
515e098bc96SEvan Quan 	unsigned long idx;
516e098bc96SEvan Quan 	int ret;
517e098bc96SEvan Quan 
51853b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
519e098bc96SEvan Quan 		return -EPERM;
520d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
521d2ae842dSAlex Deucher 		return -EPERM;
522e098bc96SEvan Quan 
523e098bc96SEvan Quan 	if (strlen(buf) == 1)
524e098bc96SEvan Quan 		adev->pp_force_state_enabled = false;
525e098bc96SEvan Quan 	else if (is_support_sw_smu(adev))
526e098bc96SEvan Quan 		adev->pp_force_state_enabled = false;
527e098bc96SEvan Quan 	else if (adev->powerplay.pp_funcs->dispatch_tasks &&
528e098bc96SEvan Quan 			adev->powerplay.pp_funcs->get_pp_num_states) {
529e098bc96SEvan Quan 		struct pp_states_info data;
530e098bc96SEvan Quan 
531e098bc96SEvan Quan 		ret = kstrtoul(buf, 0, &idx);
532e098bc96SEvan Quan 		if (ret || idx >= ARRAY_SIZE(data.states))
533e098bc96SEvan Quan 			return -EINVAL;
534e098bc96SEvan Quan 
535e098bc96SEvan Quan 		idx = array_index_nospec(idx, ARRAY_SIZE(data.states));
536e098bc96SEvan Quan 
537e098bc96SEvan Quan 		amdgpu_dpm_get_pp_num_states(adev, &data);
538e098bc96SEvan Quan 		state = data.states[idx];
539e098bc96SEvan Quan 
540e098bc96SEvan Quan 		ret = pm_runtime_get_sync(ddev->dev);
541e098bc96SEvan Quan 		if (ret < 0) {
542e098bc96SEvan Quan 			pm_runtime_put_autosuspend(ddev->dev);
543e098bc96SEvan Quan 			return ret;
544e098bc96SEvan Quan 		}
545e098bc96SEvan Quan 
546e098bc96SEvan Quan 		/* only set user selected power states */
547e098bc96SEvan Quan 		if (state != POWER_STATE_TYPE_INTERNAL_BOOT &&
548e098bc96SEvan Quan 		    state != POWER_STATE_TYPE_DEFAULT) {
549e098bc96SEvan Quan 			amdgpu_dpm_dispatch_task(adev,
550e098bc96SEvan Quan 					AMD_PP_TASK_ENABLE_USER_STATE, &state);
551e098bc96SEvan Quan 			adev->pp_force_state_enabled = true;
552e098bc96SEvan Quan 		}
553e098bc96SEvan Quan 		pm_runtime_mark_last_busy(ddev->dev);
554e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
555e098bc96SEvan Quan 	}
556e098bc96SEvan Quan 
557e098bc96SEvan Quan 	return count;
558e098bc96SEvan Quan }
559e098bc96SEvan Quan 
560e098bc96SEvan Quan /**
561e098bc96SEvan Quan  * DOC: pp_table
562e098bc96SEvan Quan  *
563e098bc96SEvan Quan  * The amdgpu driver provides a sysfs API for uploading new powerplay
564e098bc96SEvan Quan  * tables.  The file pp_table is used for this.  Reading the file
565e098bc96SEvan Quan  * will dump the current power play table.  Writing to the file
566e098bc96SEvan Quan  * will attempt to upload a new powerplay table and re-initialize
567e098bc96SEvan Quan  * powerplay using that new table.
568e098bc96SEvan Quan  *
569e098bc96SEvan Quan  */
570e098bc96SEvan Quan 
571e098bc96SEvan Quan static ssize_t amdgpu_get_pp_table(struct device *dev,
572e098bc96SEvan Quan 		struct device_attribute *attr,
573e098bc96SEvan Quan 		char *buf)
574e098bc96SEvan Quan {
575e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
5761348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
577e098bc96SEvan Quan 	char *table = NULL;
578e098bc96SEvan Quan 	int size, ret;
579e098bc96SEvan Quan 
58053b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
581e098bc96SEvan Quan 		return -EPERM;
582d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
583d2ae842dSAlex Deucher 		return -EPERM;
584e098bc96SEvan Quan 
585e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
586e098bc96SEvan Quan 	if (ret < 0) {
587e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
588e098bc96SEvan Quan 		return ret;
589e098bc96SEvan Quan 	}
590e098bc96SEvan Quan 
5918dfc8c53SDarren Powell 	if (adev->powerplay.pp_funcs->get_pp_table) {
592e098bc96SEvan Quan 		size = amdgpu_dpm_get_pp_table(adev, &table);
593e098bc96SEvan Quan 		pm_runtime_mark_last_busy(ddev->dev);
594e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
595e098bc96SEvan Quan 		if (size < 0)
596e098bc96SEvan Quan 			return size;
597e098bc96SEvan Quan 	} else {
598e098bc96SEvan Quan 		pm_runtime_mark_last_busy(ddev->dev);
599e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
600e098bc96SEvan Quan 		return 0;
601e098bc96SEvan Quan 	}
602e098bc96SEvan Quan 
603e098bc96SEvan Quan 	if (size >= PAGE_SIZE)
604e098bc96SEvan Quan 		size = PAGE_SIZE - 1;
605e098bc96SEvan Quan 
606e098bc96SEvan Quan 	memcpy(buf, table, size);
607e098bc96SEvan Quan 
608e098bc96SEvan Quan 	return size;
609e098bc96SEvan Quan }
610e098bc96SEvan Quan 
611e098bc96SEvan Quan static ssize_t amdgpu_set_pp_table(struct device *dev,
612e098bc96SEvan Quan 		struct device_attribute *attr,
613e098bc96SEvan Quan 		const char *buf,
614e098bc96SEvan Quan 		size_t count)
615e098bc96SEvan Quan {
616e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
6171348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
618e098bc96SEvan Quan 	int ret = 0;
619e098bc96SEvan Quan 
62053b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
621e098bc96SEvan Quan 		return -EPERM;
622d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
623d2ae842dSAlex Deucher 		return -EPERM;
624e098bc96SEvan Quan 
625e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
626e098bc96SEvan Quan 	if (ret < 0) {
627e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
628e098bc96SEvan Quan 		return ret;
629e098bc96SEvan Quan 	}
630e098bc96SEvan Quan 
6318f4828d0SDarren Powell 	ret = amdgpu_dpm_set_pp_table(adev, buf, count);
632e098bc96SEvan Quan 	if (ret) {
633e098bc96SEvan Quan 		pm_runtime_mark_last_busy(ddev->dev);
634e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
635e098bc96SEvan Quan 		return ret;
636e098bc96SEvan Quan 	}
637e098bc96SEvan Quan 
638e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
639e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
640e098bc96SEvan Quan 
641e098bc96SEvan Quan 	return count;
642e098bc96SEvan Quan }
643e098bc96SEvan Quan 
644e098bc96SEvan Quan /**
645e098bc96SEvan Quan  * DOC: pp_od_clk_voltage
646e098bc96SEvan Quan  *
647e098bc96SEvan Quan  * The amdgpu driver provides a sysfs API for adjusting the clocks and voltages
648e098bc96SEvan Quan  * in each power level within a power state.  The pp_od_clk_voltage is used for
649e098bc96SEvan Quan  * this.
650e098bc96SEvan Quan  *
651e098bc96SEvan Quan  * Note that the actual memory controller clock rate are exposed, not
652e098bc96SEvan Quan  * the effective memory clock of the DRAMs. To translate it, use the
653e098bc96SEvan Quan  * following formula:
654e098bc96SEvan Quan  *
655e098bc96SEvan Quan  * Clock conversion (Mhz):
656e098bc96SEvan Quan  *
657e098bc96SEvan Quan  * HBM: effective_memory_clock = memory_controller_clock * 1
658e098bc96SEvan Quan  *
659e098bc96SEvan Quan  * G5: effective_memory_clock = memory_controller_clock * 1
660e098bc96SEvan Quan  *
661e098bc96SEvan Quan  * G6: effective_memory_clock = memory_controller_clock * 2
662e098bc96SEvan Quan  *
663e098bc96SEvan Quan  * DRAM data rate (MT/s):
664e098bc96SEvan Quan  *
665e098bc96SEvan Quan  * HBM: effective_memory_clock * 2 = data_rate
666e098bc96SEvan Quan  *
667e098bc96SEvan Quan  * G5: effective_memory_clock * 4 = data_rate
668e098bc96SEvan Quan  *
669e098bc96SEvan Quan  * G6: effective_memory_clock * 8 = data_rate
670e098bc96SEvan Quan  *
671e098bc96SEvan Quan  * Bandwidth (MB/s):
672e098bc96SEvan Quan  *
673e098bc96SEvan Quan  * data_rate * vram_bit_width / 8 = memory_bandwidth
674e098bc96SEvan Quan  *
675e098bc96SEvan Quan  * Some examples:
676e098bc96SEvan Quan  *
677e098bc96SEvan Quan  * G5 on RX460:
678e098bc96SEvan Quan  *
679e098bc96SEvan Quan  * memory_controller_clock = 1750 Mhz
680e098bc96SEvan Quan  *
681e098bc96SEvan Quan  * effective_memory_clock = 1750 Mhz * 1 = 1750 Mhz
682e098bc96SEvan Quan  *
683e098bc96SEvan Quan  * data rate = 1750 * 4 = 7000 MT/s
684e098bc96SEvan Quan  *
685e098bc96SEvan Quan  * memory_bandwidth = 7000 * 128 bits / 8 = 112000 MB/s
686e098bc96SEvan Quan  *
687e098bc96SEvan Quan  * G6 on RX5700:
688e098bc96SEvan Quan  *
689e098bc96SEvan Quan  * memory_controller_clock = 875 Mhz
690e098bc96SEvan Quan  *
691e098bc96SEvan Quan  * effective_memory_clock = 875 Mhz * 2 = 1750 Mhz
692e098bc96SEvan Quan  *
693e098bc96SEvan Quan  * data rate = 1750 * 8 = 14000 MT/s
694e098bc96SEvan Quan  *
695e098bc96SEvan Quan  * memory_bandwidth = 14000 * 256 bits / 8 = 448000 MB/s
696e098bc96SEvan Quan  *
697e098bc96SEvan Quan  * < For Vega10 and previous ASICs >
698e098bc96SEvan Quan  *
699e098bc96SEvan Quan  * Reading the file will display:
700e098bc96SEvan Quan  *
701e098bc96SEvan Quan  * - a list of engine clock levels and voltages labeled OD_SCLK
702e098bc96SEvan Quan  *
703e098bc96SEvan Quan  * - a list of memory clock levels and voltages labeled OD_MCLK
704e098bc96SEvan Quan  *
705e098bc96SEvan Quan  * - a list of valid ranges for sclk, mclk, and voltage labeled OD_RANGE
706e098bc96SEvan Quan  *
707e098bc96SEvan Quan  * To manually adjust these settings, first select manual using
708e098bc96SEvan Quan  * power_dpm_force_performance_level. Enter a new value for each
709e098bc96SEvan Quan  * level by writing a string that contains "s/m level clock voltage" to
710e098bc96SEvan Quan  * the file.  E.g., "s 1 500 820" will update sclk level 1 to be 500 MHz
711e098bc96SEvan Quan  * at 820 mV; "m 0 350 810" will update mclk level 0 to be 350 MHz at
712e098bc96SEvan Quan  * 810 mV.  When you have edited all of the states as needed, write
713e098bc96SEvan Quan  * "c" (commit) to the file to commit your changes.  If you want to reset to the
714e098bc96SEvan Quan  * default power levels, write "r" (reset) to the file to reset them.
715e098bc96SEvan Quan  *
716e098bc96SEvan Quan  *
717e098bc96SEvan Quan  * < For Vega20 and newer ASICs >
718e098bc96SEvan Quan  *
719e098bc96SEvan Quan  * Reading the file will display:
720e098bc96SEvan Quan  *
721e098bc96SEvan Quan  * - minimum and maximum engine clock labeled OD_SCLK
722e098bc96SEvan Quan  *
72337a58f69SEvan Quan  * - minimum(not available for Vega20 and Navi1x) and maximum memory
72437a58f69SEvan Quan  *   clock labeled OD_MCLK
725e098bc96SEvan Quan  *
726e098bc96SEvan Quan  * - three <frequency, voltage> points labeled OD_VDDC_CURVE.
727e098bc96SEvan Quan  *   They can be used to calibrate the sclk voltage curve.
728e098bc96SEvan Quan  *
729a2b6df4fSEvan Quan  * - voltage offset(in mV) applied on target voltage calculation.
730a2b6df4fSEvan Quan  *   This is available for Sienna Cichlid, Navy Flounder and Dimgrey
731a2b6df4fSEvan Quan  *   Cavefish. For these ASICs, the target voltage calculation can be
732a2b6df4fSEvan Quan  *   illustrated by "voltage = voltage calculated from v/f curve +
733a2b6df4fSEvan Quan  *   overdrive vddgfx offset"
734a2b6df4fSEvan Quan  *
735e098bc96SEvan Quan  * - a list of valid ranges for sclk, mclk, and voltage curve points
736e098bc96SEvan Quan  *   labeled OD_RANGE
737e098bc96SEvan Quan  *
7380487bbb4SAlex Deucher  * < For APUs >
7390487bbb4SAlex Deucher  *
7400487bbb4SAlex Deucher  * Reading the file will display:
7410487bbb4SAlex Deucher  *
7420487bbb4SAlex Deucher  * - minimum and maximum engine clock labeled OD_SCLK
7430487bbb4SAlex Deucher  *
7440487bbb4SAlex Deucher  * - a list of valid ranges for sclk labeled OD_RANGE
7450487bbb4SAlex Deucher  *
7463dc8077fSAlex Deucher  * < For VanGogh >
7473dc8077fSAlex Deucher  *
7483dc8077fSAlex Deucher  * Reading the file will display:
7493dc8077fSAlex Deucher  *
7503dc8077fSAlex Deucher  * - minimum and maximum engine clock labeled OD_SCLK
7513dc8077fSAlex Deucher  * - minimum and maximum core clocks labeled OD_CCLK
7523dc8077fSAlex Deucher  *
7533dc8077fSAlex Deucher  * - a list of valid ranges for sclk and cclk labeled OD_RANGE
7543dc8077fSAlex Deucher  *
755e098bc96SEvan Quan  * To manually adjust these settings:
756e098bc96SEvan Quan  *
757e098bc96SEvan Quan  * - First select manual using power_dpm_force_performance_level
758e098bc96SEvan Quan  *
759e098bc96SEvan Quan  * - For clock frequency setting, enter a new value by writing a
760e098bc96SEvan Quan  *   string that contains "s/m index clock" to the file. The index
761e098bc96SEvan Quan  *   should be 0 if to set minimum clock. And 1 if to set maximum
762e098bc96SEvan Quan  *   clock. E.g., "s 0 500" will update minimum sclk to be 500 MHz.
7633dc8077fSAlex Deucher  *   "m 1 800" will update maximum mclk to be 800Mhz. For core
7643dc8077fSAlex Deucher  *   clocks on VanGogh, the string contains "p core index clock".
7653dc8077fSAlex Deucher  *   E.g., "p 2 0 800" would set the minimum core clock on core
7663dc8077fSAlex Deucher  *   2 to 800Mhz.
767e098bc96SEvan Quan  *
768e098bc96SEvan Quan  *   For sclk voltage curve, enter the new values by writing a
769e098bc96SEvan Quan  *   string that contains "vc point clock voltage" to the file. The
770e098bc96SEvan Quan  *   points are indexed by 0, 1 and 2. E.g., "vc 0 300 600" will
771e098bc96SEvan Quan  *   update point1 with clock set as 300Mhz and voltage as
772e098bc96SEvan Quan  *   600mV. "vc 2 1000 1000" will update point3 with clock set
773e098bc96SEvan Quan  *   as 1000Mhz and voltage 1000mV.
774e098bc96SEvan Quan  *
775a2b6df4fSEvan Quan  *   To update the voltage offset applied for gfxclk/voltage calculation,
776a2b6df4fSEvan Quan  *   enter the new value by writing a string that contains "vo offset".
777a2b6df4fSEvan Quan  *   This is supported by Sienna Cichlid, Navy Flounder and Dimgrey Cavefish.
778a2b6df4fSEvan Quan  *   And the offset can be a positive or negative value.
779a2b6df4fSEvan Quan  *
780e098bc96SEvan Quan  * - When you have edited all of the states as needed, write "c" (commit)
781e098bc96SEvan Quan  *   to the file to commit your changes
782e098bc96SEvan Quan  *
783e098bc96SEvan Quan  * - If you want to reset to the default power levels, write "r" (reset)
784e098bc96SEvan Quan  *   to the file to reset them
785e098bc96SEvan Quan  *
786e098bc96SEvan Quan  */
787e098bc96SEvan Quan 
788e098bc96SEvan Quan static ssize_t amdgpu_set_pp_od_clk_voltage(struct device *dev,
789e098bc96SEvan Quan 		struct device_attribute *attr,
790e098bc96SEvan Quan 		const char *buf,
791e098bc96SEvan Quan 		size_t count)
792e098bc96SEvan Quan {
793e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
7941348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
795e098bc96SEvan Quan 	int ret;
796e098bc96SEvan Quan 	uint32_t parameter_size = 0;
797e098bc96SEvan Quan 	long parameter[64];
798e098bc96SEvan Quan 	char buf_cpy[128];
799e098bc96SEvan Quan 	char *tmp_str;
800e098bc96SEvan Quan 	char *sub_str;
801e098bc96SEvan Quan 	const char delimiter[3] = {' ', '\n', '\0'};
802e098bc96SEvan Quan 	uint32_t type;
803e098bc96SEvan Quan 
80453b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
805e098bc96SEvan Quan 		return -EPERM;
806d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
807d2ae842dSAlex Deucher 		return -EPERM;
808e098bc96SEvan Quan 
809e098bc96SEvan Quan 	if (count > 127)
810e098bc96SEvan Quan 		return -EINVAL;
811e098bc96SEvan Quan 
812e098bc96SEvan Quan 	if (*buf == 's')
813e098bc96SEvan Quan 		type = PP_OD_EDIT_SCLK_VDDC_TABLE;
8140d90d0ddSHuang Rui 	else if (*buf == 'p')
8150d90d0ddSHuang Rui 		type = PP_OD_EDIT_CCLK_VDDC_TABLE;
816e098bc96SEvan Quan 	else if (*buf == 'm')
817e098bc96SEvan Quan 		type = PP_OD_EDIT_MCLK_VDDC_TABLE;
818e098bc96SEvan Quan 	else if(*buf == 'r')
819e098bc96SEvan Quan 		type = PP_OD_RESTORE_DEFAULT_TABLE;
820e098bc96SEvan Quan 	else if (*buf == 'c')
821e098bc96SEvan Quan 		type = PP_OD_COMMIT_DPM_TABLE;
822e098bc96SEvan Quan 	else if (!strncmp(buf, "vc", 2))
823e098bc96SEvan Quan 		type = PP_OD_EDIT_VDDC_CURVE;
824a2b6df4fSEvan Quan 	else if (!strncmp(buf, "vo", 2))
825a2b6df4fSEvan Quan 		type = PP_OD_EDIT_VDDGFX_OFFSET;
826e098bc96SEvan Quan 	else
827e098bc96SEvan Quan 		return -EINVAL;
828e098bc96SEvan Quan 
829e098bc96SEvan Quan 	memcpy(buf_cpy, buf, count+1);
830e098bc96SEvan Quan 
831e098bc96SEvan Quan 	tmp_str = buf_cpy;
832e098bc96SEvan Quan 
833a2b6df4fSEvan Quan 	if ((type == PP_OD_EDIT_VDDC_CURVE) ||
834a2b6df4fSEvan Quan 	     (type == PP_OD_EDIT_VDDGFX_OFFSET))
835e098bc96SEvan Quan 		tmp_str++;
836e098bc96SEvan Quan 	while (isspace(*++tmp_str));
837e098bc96SEvan Quan 
838ce7c1d04SEvan Quan 	while ((sub_str = strsep(&tmp_str, delimiter)) != NULL) {
839aec1d870SMatt Coffin 		if (strlen(sub_str) == 0)
840aec1d870SMatt Coffin 			continue;
841e098bc96SEvan Quan 		ret = kstrtol(sub_str, 0, &parameter[parameter_size]);
842e098bc96SEvan Quan 		if (ret)
843e098bc96SEvan Quan 			return -EINVAL;
844e098bc96SEvan Quan 		parameter_size++;
845e098bc96SEvan Quan 
846e098bc96SEvan Quan 		while (isspace(*tmp_str))
847e098bc96SEvan Quan 			tmp_str++;
848e098bc96SEvan Quan 	}
849e098bc96SEvan Quan 
850e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
851e098bc96SEvan Quan 	if (ret < 0) {
852e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
853e098bc96SEvan Quan 		return ret;
854e098bc96SEvan Quan 	}
855e098bc96SEvan Quan 
85612a6727dSXiaojian Du 	if (adev->powerplay.pp_funcs->set_fine_grain_clk_vol) {
85712a6727dSXiaojian Du 		ret = amdgpu_dpm_set_fine_grain_clk_vol(adev, type,
85812a6727dSXiaojian Du 							parameter,
85912a6727dSXiaojian Du 							parameter_size);
86012a6727dSXiaojian Du 		if (ret) {
86112a6727dSXiaojian Du 			pm_runtime_mark_last_busy(ddev->dev);
86212a6727dSXiaojian Du 			pm_runtime_put_autosuspend(ddev->dev);
86312a6727dSXiaojian Du 			return -EINVAL;
86412a6727dSXiaojian Du 		}
86512a6727dSXiaojian Du 	}
86612a6727dSXiaojian Du 
867e098bc96SEvan Quan 	if (adev->powerplay.pp_funcs->odn_edit_dpm_table) {
868e098bc96SEvan Quan 		ret = amdgpu_dpm_odn_edit_dpm_table(adev, type,
869e098bc96SEvan Quan 						    parameter, parameter_size);
870e098bc96SEvan Quan 		if (ret) {
871e098bc96SEvan Quan 			pm_runtime_mark_last_busy(ddev->dev);
872e098bc96SEvan Quan 			pm_runtime_put_autosuspend(ddev->dev);
873e098bc96SEvan Quan 			return -EINVAL;
874e098bc96SEvan Quan 		}
875e098bc96SEvan Quan 	}
876e098bc96SEvan Quan 
877e098bc96SEvan Quan 	if (type == PP_OD_COMMIT_DPM_TABLE) {
878e098bc96SEvan Quan 		if (adev->powerplay.pp_funcs->dispatch_tasks) {
879e098bc96SEvan Quan 			amdgpu_dpm_dispatch_task(adev,
880e098bc96SEvan Quan 						 AMD_PP_TASK_READJUST_POWER_STATE,
881e098bc96SEvan Quan 						 NULL);
882e098bc96SEvan Quan 			pm_runtime_mark_last_busy(ddev->dev);
883e098bc96SEvan Quan 			pm_runtime_put_autosuspend(ddev->dev);
884e098bc96SEvan Quan 			return count;
885e098bc96SEvan Quan 		} else {
886e098bc96SEvan Quan 			pm_runtime_mark_last_busy(ddev->dev);
887e098bc96SEvan Quan 			pm_runtime_put_autosuspend(ddev->dev);
888e098bc96SEvan Quan 			return -EINVAL;
889e098bc96SEvan Quan 		}
890e098bc96SEvan Quan 	}
8918f4828d0SDarren Powell 
892e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
893e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
894e098bc96SEvan Quan 
895e098bc96SEvan Quan 	return count;
896e098bc96SEvan Quan }
897e098bc96SEvan Quan 
898e098bc96SEvan Quan static ssize_t amdgpu_get_pp_od_clk_voltage(struct device *dev,
899e098bc96SEvan Quan 		struct device_attribute *attr,
900e098bc96SEvan Quan 		char *buf)
901e098bc96SEvan Quan {
902e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
9031348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
904e098bc96SEvan Quan 	ssize_t size;
905e098bc96SEvan Quan 	int ret;
906e098bc96SEvan Quan 
90753b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
908e098bc96SEvan Quan 		return -EPERM;
909d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
910d2ae842dSAlex Deucher 		return -EPERM;
911e098bc96SEvan Quan 
912e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
913e098bc96SEvan Quan 	if (ret < 0) {
914e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
915e098bc96SEvan Quan 		return ret;
916e098bc96SEvan Quan 	}
917e098bc96SEvan Quan 
9188f4828d0SDarren Powell 	if (adev->powerplay.pp_funcs->print_clock_levels) {
919e098bc96SEvan Quan 		size = amdgpu_dpm_print_clock_levels(adev, OD_SCLK, buf);
920e098bc96SEvan Quan 		size += amdgpu_dpm_print_clock_levels(adev, OD_MCLK, buf+size);
921e098bc96SEvan Quan 		size += amdgpu_dpm_print_clock_levels(adev, OD_VDDC_CURVE, buf+size);
9228f4828d0SDarren Powell 		size += amdgpu_dpm_print_clock_levels(adev, OD_VDDGFX_OFFSET, buf+size);
923e098bc96SEvan Quan 		size += amdgpu_dpm_print_clock_levels(adev, OD_RANGE, buf+size);
9248f4828d0SDarren Powell 		size += amdgpu_dpm_print_clock_levels(adev, OD_CCLK, buf+size);
925e098bc96SEvan Quan 	} else {
926e098bc96SEvan Quan 		size = snprintf(buf, PAGE_SIZE, "\n");
927e098bc96SEvan Quan 	}
928e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
929e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
930e098bc96SEvan Quan 
931e098bc96SEvan Quan 	return size;
932e098bc96SEvan Quan }
933e098bc96SEvan Quan 
934e098bc96SEvan Quan /**
935e098bc96SEvan Quan  * DOC: pp_features
936e098bc96SEvan Quan  *
937e098bc96SEvan Quan  * The amdgpu driver provides a sysfs API for adjusting what powerplay
938e098bc96SEvan Quan  * features to be enabled. The file pp_features is used for this. And
939e098bc96SEvan Quan  * this is only available for Vega10 and later dGPUs.
940e098bc96SEvan Quan  *
941e098bc96SEvan Quan  * Reading back the file will show you the followings:
942e098bc96SEvan Quan  * - Current ppfeature masks
943e098bc96SEvan Quan  * - List of the all supported powerplay features with their naming,
944e098bc96SEvan Quan  *   bitmasks and enablement status('Y'/'N' means "enabled"/"disabled").
945e098bc96SEvan Quan  *
946e098bc96SEvan Quan  * To manually enable or disable a specific feature, just set or clear
947e098bc96SEvan Quan  * the corresponding bit from original ppfeature masks and input the
948e098bc96SEvan Quan  * new ppfeature masks.
949e098bc96SEvan Quan  */
950e098bc96SEvan Quan static ssize_t amdgpu_set_pp_features(struct device *dev,
951e098bc96SEvan Quan 				      struct device_attribute *attr,
952e098bc96SEvan Quan 				      const char *buf,
953e098bc96SEvan Quan 				      size_t count)
954e098bc96SEvan Quan {
955e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
9561348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
957e098bc96SEvan Quan 	uint64_t featuremask;
958e098bc96SEvan Quan 	int ret;
959e098bc96SEvan Quan 
96053b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
961e098bc96SEvan Quan 		return -EPERM;
962d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
963d2ae842dSAlex Deucher 		return -EPERM;
964e098bc96SEvan Quan 
965e098bc96SEvan Quan 	ret = kstrtou64(buf, 0, &featuremask);
966e098bc96SEvan Quan 	if (ret)
967e098bc96SEvan Quan 		return -EINVAL;
968e098bc96SEvan Quan 
969e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
970e098bc96SEvan Quan 	if (ret < 0) {
971e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
972e098bc96SEvan Quan 		return ret;
973e098bc96SEvan Quan 	}
974e098bc96SEvan Quan 
975c6ce68e6SEvan Quan 	if (adev->powerplay.pp_funcs->set_ppfeature_status) {
976e098bc96SEvan Quan 		ret = amdgpu_dpm_set_ppfeature_status(adev, featuremask);
977e098bc96SEvan Quan 		if (ret) {
978e098bc96SEvan Quan 			pm_runtime_mark_last_busy(ddev->dev);
979e098bc96SEvan Quan 			pm_runtime_put_autosuspend(ddev->dev);
980e098bc96SEvan Quan 			return -EINVAL;
981e098bc96SEvan Quan 		}
982e098bc96SEvan Quan 	}
983e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
984e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
985e098bc96SEvan Quan 
986e098bc96SEvan Quan 	return count;
987e098bc96SEvan Quan }
988e098bc96SEvan Quan 
989e098bc96SEvan Quan static ssize_t amdgpu_get_pp_features(struct device *dev,
990e098bc96SEvan Quan 				      struct device_attribute *attr,
991e098bc96SEvan Quan 				      char *buf)
992e098bc96SEvan Quan {
993e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
9941348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
995e098bc96SEvan Quan 	ssize_t size;
996e098bc96SEvan Quan 	int ret;
997e098bc96SEvan Quan 
99853b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
999e098bc96SEvan Quan 		return -EPERM;
1000d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
1001d2ae842dSAlex Deucher 		return -EPERM;
1002e098bc96SEvan Quan 
1003e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
1004e098bc96SEvan Quan 	if (ret < 0) {
1005e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
1006e098bc96SEvan Quan 		return ret;
1007e098bc96SEvan Quan 	}
1008e098bc96SEvan Quan 
10098dfc8c53SDarren Powell 	if (adev->powerplay.pp_funcs->get_ppfeature_status)
1010e098bc96SEvan Quan 		size = amdgpu_dpm_get_ppfeature_status(adev, buf);
1011e098bc96SEvan Quan 	else
1012e098bc96SEvan Quan 		size = snprintf(buf, PAGE_SIZE, "\n");
1013e098bc96SEvan Quan 
1014e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
1015e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
1016e098bc96SEvan Quan 
1017e098bc96SEvan Quan 	return size;
1018e098bc96SEvan Quan }
1019e098bc96SEvan Quan 
1020e098bc96SEvan Quan /**
1021e098bc96SEvan Quan  * DOC: pp_dpm_sclk pp_dpm_mclk pp_dpm_socclk pp_dpm_fclk pp_dpm_dcefclk pp_dpm_pcie
1022e098bc96SEvan Quan  *
1023e098bc96SEvan Quan  * The amdgpu driver provides a sysfs API for adjusting what power levels
1024e098bc96SEvan Quan  * are enabled for a given power state.  The files pp_dpm_sclk, pp_dpm_mclk,
1025e098bc96SEvan Quan  * pp_dpm_socclk, pp_dpm_fclk, pp_dpm_dcefclk and pp_dpm_pcie are used for
1026e098bc96SEvan Quan  * this.
1027e098bc96SEvan Quan  *
1028e098bc96SEvan Quan  * pp_dpm_socclk and pp_dpm_dcefclk interfaces are only available for
1029e098bc96SEvan Quan  * Vega10 and later ASICs.
1030e098bc96SEvan Quan  * pp_dpm_fclk interface is only available for Vega20 and later ASICs.
1031e098bc96SEvan Quan  *
1032e098bc96SEvan Quan  * Reading back the files will show you the available power levels within
1033e098bc96SEvan Quan  * the power state and the clock information for those levels.
1034e098bc96SEvan Quan  *
1035e098bc96SEvan Quan  * To manually adjust these states, first select manual using
1036e098bc96SEvan Quan  * power_dpm_force_performance_level.
1037e098bc96SEvan Quan  * Secondly, enter a new value for each level by inputing a string that
1038e098bc96SEvan Quan  * contains " echo xx xx xx > pp_dpm_sclk/mclk/pcie"
1039e098bc96SEvan Quan  * E.g.,
1040e098bc96SEvan Quan  *
1041e098bc96SEvan Quan  * .. code-block:: bash
1042e098bc96SEvan Quan  *
1043e098bc96SEvan Quan  *	echo "4 5 6" > pp_dpm_sclk
1044e098bc96SEvan Quan  *
1045e098bc96SEvan Quan  * will enable sclk levels 4, 5, and 6.
1046e098bc96SEvan Quan  *
1047e098bc96SEvan Quan  * NOTE: change to the dcefclk max dpm level is not supported now
1048e098bc96SEvan Quan  */
1049e098bc96SEvan Quan 
10502ea092e5SDarren Powell static ssize_t amdgpu_get_pp_dpm_clock(struct device *dev,
10512ea092e5SDarren Powell 		enum pp_clock_type type,
1052e098bc96SEvan Quan 		char *buf)
1053e098bc96SEvan Quan {
1054e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
10551348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1056e098bc96SEvan Quan 	ssize_t size;
1057e098bc96SEvan Quan 	int ret;
1058e098bc96SEvan Quan 
105953b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1060e098bc96SEvan Quan 		return -EPERM;
1061d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
1062d2ae842dSAlex Deucher 		return -EPERM;
1063e098bc96SEvan Quan 
1064e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
1065e098bc96SEvan Quan 	if (ret < 0) {
1066e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
1067e098bc96SEvan Quan 		return ret;
1068e098bc96SEvan Quan 	}
1069e098bc96SEvan Quan 
10702ea092e5SDarren Powell 	if (adev->powerplay.pp_funcs->print_clock_levels)
10712ea092e5SDarren Powell 		size = amdgpu_dpm_print_clock_levels(adev, type, buf);
1072e098bc96SEvan Quan 	else
1073e098bc96SEvan Quan 		size = snprintf(buf, PAGE_SIZE, "\n");
1074e098bc96SEvan Quan 
1075e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
1076e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
1077e098bc96SEvan Quan 
1078e098bc96SEvan Quan 	return size;
1079e098bc96SEvan Quan }
1080e098bc96SEvan Quan 
1081e098bc96SEvan Quan /*
1082e098bc96SEvan Quan  * Worst case: 32 bits individually specified, in octal at 12 characters
1083e098bc96SEvan Quan  * per line (+1 for \n).
1084e098bc96SEvan Quan  */
1085e098bc96SEvan Quan #define AMDGPU_MASK_BUF_MAX	(32 * 13)
1086e098bc96SEvan Quan 
1087e098bc96SEvan Quan static ssize_t amdgpu_read_mask(const char *buf, size_t count, uint32_t *mask)
1088e098bc96SEvan Quan {
1089e098bc96SEvan Quan 	int ret;
1090c915ef89SDan Carpenter 	unsigned long level;
1091e098bc96SEvan Quan 	char *sub_str = NULL;
1092e098bc96SEvan Quan 	char *tmp;
1093e098bc96SEvan Quan 	char buf_cpy[AMDGPU_MASK_BUF_MAX + 1];
1094e098bc96SEvan Quan 	const char delimiter[3] = {' ', '\n', '\0'};
1095e098bc96SEvan Quan 	size_t bytes;
1096e098bc96SEvan Quan 
1097e098bc96SEvan Quan 	*mask = 0;
1098e098bc96SEvan Quan 
1099e098bc96SEvan Quan 	bytes = min(count, sizeof(buf_cpy) - 1);
1100e098bc96SEvan Quan 	memcpy(buf_cpy, buf, bytes);
1101e098bc96SEvan Quan 	buf_cpy[bytes] = '\0';
1102e098bc96SEvan Quan 	tmp = buf_cpy;
1103ce7c1d04SEvan Quan 	while ((sub_str = strsep(&tmp, delimiter)) != NULL) {
1104e098bc96SEvan Quan 		if (strlen(sub_str)) {
1105c915ef89SDan Carpenter 			ret = kstrtoul(sub_str, 0, &level);
1106c915ef89SDan Carpenter 			if (ret || level > 31)
1107e098bc96SEvan Quan 				return -EINVAL;
1108e098bc96SEvan Quan 			*mask |= 1 << level;
1109e098bc96SEvan Quan 		} else
1110e098bc96SEvan Quan 			break;
1111e098bc96SEvan Quan 	}
1112e098bc96SEvan Quan 
1113e098bc96SEvan Quan 	return 0;
1114e098bc96SEvan Quan }
1115e098bc96SEvan Quan 
11162ea092e5SDarren Powell static ssize_t amdgpu_set_pp_dpm_clock(struct device *dev,
11172ea092e5SDarren Powell 		enum pp_clock_type type,
1118e098bc96SEvan Quan 		const char *buf,
1119e098bc96SEvan Quan 		size_t count)
1120e098bc96SEvan Quan {
1121e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
11221348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1123e098bc96SEvan Quan 	int ret;
1124e098bc96SEvan Quan 	uint32_t mask = 0;
1125e098bc96SEvan Quan 
112653b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1127e098bc96SEvan Quan 		return -EPERM;
1128d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
1129d2ae842dSAlex Deucher 		return -EPERM;
1130e098bc96SEvan Quan 
1131e098bc96SEvan Quan 	ret = amdgpu_read_mask(buf, count, &mask);
1132e098bc96SEvan Quan 	if (ret)
1133e098bc96SEvan Quan 		return ret;
1134e098bc96SEvan Quan 
1135e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
1136e098bc96SEvan Quan 	if (ret < 0) {
1137e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
1138e098bc96SEvan Quan 		return ret;
1139e098bc96SEvan Quan 	}
1140e098bc96SEvan Quan 
11412ea092e5SDarren Powell 	if (adev->powerplay.pp_funcs->force_clock_level)
11422ea092e5SDarren Powell 		ret = amdgpu_dpm_force_clock_level(adev, type, mask);
11432ea092e5SDarren Powell 	else
11442ea092e5SDarren Powell 		ret = 0;
1145e098bc96SEvan Quan 
1146e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
1147e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
1148e098bc96SEvan Quan 
1149e098bc96SEvan Quan 	if (ret)
1150e098bc96SEvan Quan 		return -EINVAL;
1151e098bc96SEvan Quan 
1152e098bc96SEvan Quan 	return count;
1153e098bc96SEvan Quan }
1154e098bc96SEvan Quan 
11552ea092e5SDarren Powell static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev,
11562ea092e5SDarren Powell 		struct device_attribute *attr,
11572ea092e5SDarren Powell 		char *buf)
11582ea092e5SDarren Powell {
11592ea092e5SDarren Powell 	return amdgpu_get_pp_dpm_clock(dev, PP_SCLK, buf);
11602ea092e5SDarren Powell }
11612ea092e5SDarren Powell 
11622ea092e5SDarren Powell static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev,
11632ea092e5SDarren Powell 		struct device_attribute *attr,
11642ea092e5SDarren Powell 		const char *buf,
11652ea092e5SDarren Powell 		size_t count)
11662ea092e5SDarren Powell {
11672ea092e5SDarren Powell 	return amdgpu_set_pp_dpm_clock(dev, PP_SCLK, buf, count);
11682ea092e5SDarren Powell }
11692ea092e5SDarren Powell 
1170e098bc96SEvan Quan static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev,
1171e098bc96SEvan Quan 		struct device_attribute *attr,
1172e098bc96SEvan Quan 		char *buf)
1173e098bc96SEvan Quan {
11742ea092e5SDarren Powell 	return amdgpu_get_pp_dpm_clock(dev, PP_MCLK, buf);
1175e098bc96SEvan Quan }
1176e098bc96SEvan Quan 
1177e098bc96SEvan Quan static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev,
1178e098bc96SEvan Quan 		struct device_attribute *attr,
1179e098bc96SEvan Quan 		const char *buf,
1180e098bc96SEvan Quan 		size_t count)
1181e098bc96SEvan Quan {
11822ea092e5SDarren Powell 	return amdgpu_set_pp_dpm_clock(dev, PP_MCLK, buf, count);
1183e098bc96SEvan Quan }
1184e098bc96SEvan Quan 
1185e098bc96SEvan Quan static ssize_t amdgpu_get_pp_dpm_socclk(struct device *dev,
1186e098bc96SEvan Quan 		struct device_attribute *attr,
1187e098bc96SEvan Quan 		char *buf)
1188e098bc96SEvan Quan {
11892ea092e5SDarren Powell 	return amdgpu_get_pp_dpm_clock(dev, PP_SOCCLK, buf);
1190e098bc96SEvan Quan }
1191e098bc96SEvan Quan 
1192e098bc96SEvan Quan static ssize_t amdgpu_set_pp_dpm_socclk(struct device *dev,
1193e098bc96SEvan Quan 		struct device_attribute *attr,
1194e098bc96SEvan Quan 		const char *buf,
1195e098bc96SEvan Quan 		size_t count)
1196e098bc96SEvan Quan {
11972ea092e5SDarren Powell 	return amdgpu_set_pp_dpm_clock(dev, PP_SOCCLK, buf, count);
1198e098bc96SEvan Quan }
1199e098bc96SEvan Quan 
1200e098bc96SEvan Quan static ssize_t amdgpu_get_pp_dpm_fclk(struct device *dev,
1201e098bc96SEvan Quan 		struct device_attribute *attr,
1202e098bc96SEvan Quan 		char *buf)
1203e098bc96SEvan Quan {
12042ea092e5SDarren Powell 	return amdgpu_get_pp_dpm_clock(dev, PP_FCLK, buf);
1205e098bc96SEvan Quan }
1206e098bc96SEvan Quan 
1207e098bc96SEvan Quan static ssize_t amdgpu_set_pp_dpm_fclk(struct device *dev,
1208e098bc96SEvan Quan 		struct device_attribute *attr,
1209e098bc96SEvan Quan 		const char *buf,
1210e098bc96SEvan Quan 		size_t count)
1211e098bc96SEvan Quan {
12122ea092e5SDarren Powell 	return amdgpu_set_pp_dpm_clock(dev, PP_FCLK, buf, count);
1213e098bc96SEvan Quan }
1214e098bc96SEvan Quan 
12159577b0ecSXiaojian Du static ssize_t amdgpu_get_pp_dpm_vclk(struct device *dev,
12169577b0ecSXiaojian Du 		struct device_attribute *attr,
12179577b0ecSXiaojian Du 		char *buf)
12189577b0ecSXiaojian Du {
12192ea092e5SDarren Powell 	return amdgpu_get_pp_dpm_clock(dev, PP_VCLK, buf);
12209577b0ecSXiaojian Du }
12219577b0ecSXiaojian Du 
12229577b0ecSXiaojian Du static ssize_t amdgpu_set_pp_dpm_vclk(struct device *dev,
12239577b0ecSXiaojian Du 		struct device_attribute *attr,
12249577b0ecSXiaojian Du 		const char *buf,
12259577b0ecSXiaojian Du 		size_t count)
12269577b0ecSXiaojian Du {
12272ea092e5SDarren Powell 	return amdgpu_set_pp_dpm_clock(dev, PP_VCLK, buf, count);
12289577b0ecSXiaojian Du }
12299577b0ecSXiaojian Du 
12309577b0ecSXiaojian Du static ssize_t amdgpu_get_pp_dpm_dclk(struct device *dev,
12319577b0ecSXiaojian Du 		struct device_attribute *attr,
12329577b0ecSXiaojian Du 		char *buf)
12339577b0ecSXiaojian Du {
12342ea092e5SDarren Powell 	return amdgpu_get_pp_dpm_clock(dev, PP_DCLK, buf);
12359577b0ecSXiaojian Du }
12369577b0ecSXiaojian Du 
12379577b0ecSXiaojian Du static ssize_t amdgpu_set_pp_dpm_dclk(struct device *dev,
12389577b0ecSXiaojian Du 		struct device_attribute *attr,
12399577b0ecSXiaojian Du 		const char *buf,
12409577b0ecSXiaojian Du 		size_t count)
12419577b0ecSXiaojian Du {
12422ea092e5SDarren Powell 	return amdgpu_set_pp_dpm_clock(dev, PP_DCLK, buf, count);
12439577b0ecSXiaojian Du }
12449577b0ecSXiaojian Du 
1245e098bc96SEvan Quan static ssize_t amdgpu_get_pp_dpm_dcefclk(struct device *dev,
1246e098bc96SEvan Quan 		struct device_attribute *attr,
1247e098bc96SEvan Quan 		char *buf)
1248e098bc96SEvan Quan {
12492ea092e5SDarren Powell 	return amdgpu_get_pp_dpm_clock(dev, PP_DCEFCLK, buf);
1250e098bc96SEvan Quan }
1251e098bc96SEvan Quan 
1252e098bc96SEvan Quan static ssize_t amdgpu_set_pp_dpm_dcefclk(struct device *dev,
1253e098bc96SEvan Quan 		struct device_attribute *attr,
1254e098bc96SEvan Quan 		const char *buf,
1255e098bc96SEvan Quan 		size_t count)
1256e098bc96SEvan Quan {
12572ea092e5SDarren Powell 	return amdgpu_set_pp_dpm_clock(dev, PP_DCEFCLK, buf, count);
1258e098bc96SEvan Quan }
1259e098bc96SEvan Quan 
1260e098bc96SEvan Quan static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev,
1261e098bc96SEvan Quan 		struct device_attribute *attr,
1262e098bc96SEvan Quan 		char *buf)
1263e098bc96SEvan Quan {
12642ea092e5SDarren Powell 	return amdgpu_get_pp_dpm_clock(dev, PP_PCIE, buf);
1265e098bc96SEvan Quan }
1266e098bc96SEvan Quan 
1267e098bc96SEvan Quan static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev,
1268e098bc96SEvan Quan 		struct device_attribute *attr,
1269e098bc96SEvan Quan 		const char *buf,
1270e098bc96SEvan Quan 		size_t count)
1271e098bc96SEvan Quan {
12722ea092e5SDarren Powell 	return amdgpu_set_pp_dpm_clock(dev, PP_PCIE, buf, count);
1273e098bc96SEvan Quan }
1274e098bc96SEvan Quan 
1275e098bc96SEvan Quan static ssize_t amdgpu_get_pp_sclk_od(struct device *dev,
1276e098bc96SEvan Quan 		struct device_attribute *attr,
1277e098bc96SEvan Quan 		char *buf)
1278e098bc96SEvan Quan {
1279e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
12801348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1281e098bc96SEvan Quan 	uint32_t value = 0;
1282e098bc96SEvan Quan 	int ret;
1283e098bc96SEvan Quan 
128453b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1285e098bc96SEvan Quan 		return -EPERM;
1286d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
1287d2ae842dSAlex Deucher 		return -EPERM;
1288e098bc96SEvan Quan 
1289e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
1290e098bc96SEvan Quan 	if (ret < 0) {
1291e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
1292e098bc96SEvan Quan 		return ret;
1293e098bc96SEvan Quan 	}
1294e098bc96SEvan Quan 
1295e098bc96SEvan Quan 	if (is_support_sw_smu(adev))
129675145aabSAlex Deucher 		value = 0;
1297e098bc96SEvan Quan 	else if (adev->powerplay.pp_funcs->get_sclk_od)
1298e098bc96SEvan Quan 		value = amdgpu_dpm_get_sclk_od(adev);
1299e098bc96SEvan Quan 
1300e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
1301e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
1302e098bc96SEvan Quan 
1303a9ca9bb3STian Tao 	return sysfs_emit(buf, "%d\n", value);
1304e098bc96SEvan Quan }
1305e098bc96SEvan Quan 
1306e098bc96SEvan Quan static ssize_t amdgpu_set_pp_sclk_od(struct device *dev,
1307e098bc96SEvan Quan 		struct device_attribute *attr,
1308e098bc96SEvan Quan 		const char *buf,
1309e098bc96SEvan Quan 		size_t count)
1310e098bc96SEvan Quan {
1311e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
13121348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1313e098bc96SEvan Quan 	int ret;
1314e098bc96SEvan Quan 	long int value;
1315e098bc96SEvan Quan 
131653b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1317e098bc96SEvan Quan 		return -EPERM;
1318d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
1319d2ae842dSAlex Deucher 		return -EPERM;
1320e098bc96SEvan Quan 
1321e098bc96SEvan Quan 	ret = kstrtol(buf, 0, &value);
1322e098bc96SEvan Quan 
1323e098bc96SEvan Quan 	if (ret)
1324e098bc96SEvan Quan 		return -EINVAL;
1325e098bc96SEvan Quan 
1326e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
1327e098bc96SEvan Quan 	if (ret < 0) {
1328e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
1329e098bc96SEvan Quan 		return ret;
1330e098bc96SEvan Quan 	}
1331e098bc96SEvan Quan 
1332e098bc96SEvan Quan 	if (is_support_sw_smu(adev)) {
133375145aabSAlex Deucher 		value = 0;
1334e098bc96SEvan Quan 	} else {
1335e098bc96SEvan Quan 		if (adev->powerplay.pp_funcs->set_sclk_od)
1336e098bc96SEvan Quan 			amdgpu_dpm_set_sclk_od(adev, (uint32_t)value);
1337e098bc96SEvan Quan 
1338e098bc96SEvan Quan 		if (adev->powerplay.pp_funcs->dispatch_tasks) {
1339e098bc96SEvan Quan 			amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL);
1340e098bc96SEvan Quan 		} else {
1341e098bc96SEvan Quan 			adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
1342e098bc96SEvan Quan 			amdgpu_pm_compute_clocks(adev);
1343e098bc96SEvan Quan 		}
1344e098bc96SEvan Quan 	}
1345e098bc96SEvan Quan 
1346e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
1347e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
1348e098bc96SEvan Quan 
1349e098bc96SEvan Quan 	return count;
1350e098bc96SEvan Quan }
1351e098bc96SEvan Quan 
1352e098bc96SEvan Quan static ssize_t amdgpu_get_pp_mclk_od(struct device *dev,
1353e098bc96SEvan Quan 		struct device_attribute *attr,
1354e098bc96SEvan Quan 		char *buf)
1355e098bc96SEvan Quan {
1356e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
13571348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1358e098bc96SEvan Quan 	uint32_t value = 0;
1359e098bc96SEvan Quan 	int ret;
1360e098bc96SEvan Quan 
136153b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1362e098bc96SEvan Quan 		return -EPERM;
1363d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
1364d2ae842dSAlex Deucher 		return -EPERM;
1365e098bc96SEvan Quan 
1366e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
1367e098bc96SEvan Quan 	if (ret < 0) {
1368e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
1369e098bc96SEvan Quan 		return ret;
1370e098bc96SEvan Quan 	}
1371e098bc96SEvan Quan 
1372e098bc96SEvan Quan 	if (is_support_sw_smu(adev))
137375145aabSAlex Deucher 		value = 0;
1374e098bc96SEvan Quan 	else if (adev->powerplay.pp_funcs->get_mclk_od)
1375e098bc96SEvan Quan 		value = amdgpu_dpm_get_mclk_od(adev);
1376e098bc96SEvan Quan 
1377e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
1378e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
1379e098bc96SEvan Quan 
1380a9ca9bb3STian Tao 	return sysfs_emit(buf, "%d\n", value);
1381e098bc96SEvan Quan }
1382e098bc96SEvan Quan 
1383e098bc96SEvan Quan static ssize_t amdgpu_set_pp_mclk_od(struct device *dev,
1384e098bc96SEvan Quan 		struct device_attribute *attr,
1385e098bc96SEvan Quan 		const char *buf,
1386e098bc96SEvan Quan 		size_t count)
1387e098bc96SEvan Quan {
1388e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
13891348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1390e098bc96SEvan Quan 	int ret;
1391e098bc96SEvan Quan 	long int value;
1392e098bc96SEvan Quan 
139353b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1394e098bc96SEvan Quan 		return -EPERM;
1395d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
1396d2ae842dSAlex Deucher 		return -EPERM;
1397e098bc96SEvan Quan 
1398e098bc96SEvan Quan 	ret = kstrtol(buf, 0, &value);
1399e098bc96SEvan Quan 
1400e098bc96SEvan Quan 	if (ret)
1401e098bc96SEvan Quan 		return -EINVAL;
1402e098bc96SEvan Quan 
1403e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
1404e098bc96SEvan Quan 	if (ret < 0) {
1405e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
1406e098bc96SEvan Quan 		return ret;
1407e098bc96SEvan Quan 	}
1408e098bc96SEvan Quan 
1409e098bc96SEvan Quan 	if (is_support_sw_smu(adev)) {
141075145aabSAlex Deucher 		value = 0;
1411e098bc96SEvan Quan 	} else {
1412e098bc96SEvan Quan 		if (adev->powerplay.pp_funcs->set_mclk_od)
1413e098bc96SEvan Quan 			amdgpu_dpm_set_mclk_od(adev, (uint32_t)value);
1414e098bc96SEvan Quan 
1415e098bc96SEvan Quan 		if (adev->powerplay.pp_funcs->dispatch_tasks) {
1416e098bc96SEvan Quan 			amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL);
1417e098bc96SEvan Quan 		} else {
1418e098bc96SEvan Quan 			adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
1419e098bc96SEvan Quan 			amdgpu_pm_compute_clocks(adev);
1420e098bc96SEvan Quan 		}
1421e098bc96SEvan Quan 	}
1422e098bc96SEvan Quan 
1423e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
1424e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
1425e098bc96SEvan Quan 
1426e098bc96SEvan Quan 	return count;
1427e098bc96SEvan Quan }
1428e098bc96SEvan Quan 
1429e098bc96SEvan Quan /**
1430e098bc96SEvan Quan  * DOC: pp_power_profile_mode
1431e098bc96SEvan Quan  *
1432e098bc96SEvan Quan  * The amdgpu driver provides a sysfs API for adjusting the heuristics
1433e098bc96SEvan Quan  * related to switching between power levels in a power state.  The file
1434e098bc96SEvan Quan  * pp_power_profile_mode is used for this.
1435e098bc96SEvan Quan  *
1436e098bc96SEvan Quan  * Reading this file outputs a list of all of the predefined power profiles
1437e098bc96SEvan Quan  * and the relevant heuristics settings for that profile.
1438e098bc96SEvan Quan  *
1439e098bc96SEvan Quan  * To select a profile or create a custom profile, first select manual using
1440e098bc96SEvan Quan  * power_dpm_force_performance_level.  Writing the number of a predefined
1441e098bc96SEvan Quan  * profile to pp_power_profile_mode will enable those heuristics.  To
1442e098bc96SEvan Quan  * create a custom set of heuristics, write a string of numbers to the file
1443e098bc96SEvan Quan  * starting with the number of the custom profile along with a setting
1444e098bc96SEvan Quan  * for each heuristic parameter.  Due to differences across asic families
1445e098bc96SEvan Quan  * the heuristic parameters vary from family to family.
1446e098bc96SEvan Quan  *
1447e098bc96SEvan Quan  */
1448e098bc96SEvan Quan 
1449e098bc96SEvan Quan static ssize_t amdgpu_get_pp_power_profile_mode(struct device *dev,
1450e098bc96SEvan Quan 		struct device_attribute *attr,
1451e098bc96SEvan Quan 		char *buf)
1452e098bc96SEvan Quan {
1453e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
14541348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1455e098bc96SEvan Quan 	ssize_t size;
1456e098bc96SEvan Quan 	int ret;
1457e098bc96SEvan Quan 
145853b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1459e098bc96SEvan Quan 		return -EPERM;
1460d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
1461d2ae842dSAlex Deucher 		return -EPERM;
1462e098bc96SEvan Quan 
1463e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
1464e098bc96SEvan Quan 	if (ret < 0) {
1465e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
1466e098bc96SEvan Quan 		return ret;
1467e098bc96SEvan Quan 	}
1468e098bc96SEvan Quan 
14692ea092e5SDarren Powell 	if (adev->powerplay.pp_funcs->get_power_profile_mode)
1470e098bc96SEvan Quan 		size = amdgpu_dpm_get_power_profile_mode(adev, buf);
1471e098bc96SEvan Quan 	else
1472e098bc96SEvan Quan 		size = snprintf(buf, PAGE_SIZE, "\n");
1473e098bc96SEvan Quan 
1474e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
1475e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
1476e098bc96SEvan Quan 
1477e098bc96SEvan Quan 	return size;
1478e098bc96SEvan Quan }
1479e098bc96SEvan Quan 
1480e098bc96SEvan Quan 
1481e098bc96SEvan Quan static ssize_t amdgpu_set_pp_power_profile_mode(struct device *dev,
1482e098bc96SEvan Quan 		struct device_attribute *attr,
1483e098bc96SEvan Quan 		const char *buf,
1484e098bc96SEvan Quan 		size_t count)
1485e098bc96SEvan Quan {
1486e098bc96SEvan Quan 	int ret;
1487e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
14881348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1489e098bc96SEvan Quan 	uint32_t parameter_size = 0;
1490e098bc96SEvan Quan 	long parameter[64];
1491e098bc96SEvan Quan 	char *sub_str, buf_cpy[128];
1492e098bc96SEvan Quan 	char *tmp_str;
1493e098bc96SEvan Quan 	uint32_t i = 0;
1494e098bc96SEvan Quan 	char tmp[2];
1495e098bc96SEvan Quan 	long int profile_mode = 0;
1496e098bc96SEvan Quan 	const char delimiter[3] = {' ', '\n', '\0'};
1497e098bc96SEvan Quan 
149853b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1499e098bc96SEvan Quan 		return -EPERM;
1500d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
1501d2ae842dSAlex Deucher 		return -EPERM;
1502e098bc96SEvan Quan 
1503e098bc96SEvan Quan 	tmp[0] = *(buf);
1504e098bc96SEvan Quan 	tmp[1] = '\0';
1505e098bc96SEvan Quan 	ret = kstrtol(tmp, 0, &profile_mode);
1506e098bc96SEvan Quan 	if (ret)
1507e098bc96SEvan Quan 		return -EINVAL;
1508e098bc96SEvan Quan 
1509e098bc96SEvan Quan 	if (profile_mode == PP_SMC_POWER_PROFILE_CUSTOM) {
1510e098bc96SEvan Quan 		if (count < 2 || count > 127)
1511e098bc96SEvan Quan 			return -EINVAL;
1512e098bc96SEvan Quan 		while (isspace(*++buf))
1513e098bc96SEvan Quan 			i++;
1514e098bc96SEvan Quan 		memcpy(buf_cpy, buf, count-i);
1515e098bc96SEvan Quan 		tmp_str = buf_cpy;
1516ce7c1d04SEvan Quan 		while ((sub_str = strsep(&tmp_str, delimiter)) != NULL) {
1517c2efbc3fSEvan Quan 			if (strlen(sub_str) == 0)
1518c2efbc3fSEvan Quan 				continue;
1519e098bc96SEvan Quan 			ret = kstrtol(sub_str, 0, &parameter[parameter_size]);
1520e098bc96SEvan Quan 			if (ret)
1521e098bc96SEvan Quan 				return -EINVAL;
1522e098bc96SEvan Quan 			parameter_size++;
1523e098bc96SEvan Quan 			while (isspace(*tmp_str))
1524e098bc96SEvan Quan 				tmp_str++;
1525e098bc96SEvan Quan 		}
1526e098bc96SEvan Quan 	}
1527e098bc96SEvan Quan 	parameter[parameter_size] = profile_mode;
1528e098bc96SEvan Quan 
1529e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
1530e098bc96SEvan Quan 	if (ret < 0) {
1531e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
1532e098bc96SEvan Quan 		return ret;
1533e098bc96SEvan Quan 	}
1534e098bc96SEvan Quan 
15352ea092e5SDarren Powell 	if (adev->powerplay.pp_funcs->set_power_profile_mode)
1536e098bc96SEvan Quan 		ret = amdgpu_dpm_set_power_profile_mode(adev, parameter, parameter_size);
1537e098bc96SEvan Quan 
1538e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
1539e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
1540e098bc96SEvan Quan 
1541e098bc96SEvan Quan 	if (!ret)
1542e098bc96SEvan Quan 		return count;
1543e098bc96SEvan Quan 
1544e098bc96SEvan Quan 	return -EINVAL;
1545e098bc96SEvan Quan }
1546e098bc96SEvan Quan 
1547e098bc96SEvan Quan /**
1548e098bc96SEvan Quan  * DOC: gpu_busy_percent
1549e098bc96SEvan Quan  *
1550e098bc96SEvan Quan  * The amdgpu driver provides a sysfs API for reading how busy the GPU
1551e098bc96SEvan Quan  * is as a percentage.  The file gpu_busy_percent is used for this.
1552e098bc96SEvan Quan  * The SMU firmware computes a percentage of load based on the
1553e098bc96SEvan Quan  * aggregate activity level in the IP cores.
1554e098bc96SEvan Quan  */
1555e098bc96SEvan Quan static ssize_t amdgpu_get_gpu_busy_percent(struct device *dev,
1556e098bc96SEvan Quan 					   struct device_attribute *attr,
1557e098bc96SEvan Quan 					   char *buf)
1558e098bc96SEvan Quan {
1559e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
15601348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1561e098bc96SEvan Quan 	int r, value, size = sizeof(value);
1562e098bc96SEvan Quan 
156353b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1564e098bc96SEvan Quan 		return -EPERM;
1565d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
1566d2ae842dSAlex Deucher 		return -EPERM;
1567e098bc96SEvan Quan 
1568e098bc96SEvan Quan 	r = pm_runtime_get_sync(ddev->dev);
1569e098bc96SEvan Quan 	if (r < 0) {
1570e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
1571e098bc96SEvan Quan 		return r;
1572e098bc96SEvan Quan 	}
1573e098bc96SEvan Quan 
1574e098bc96SEvan Quan 	/* read the IP busy sensor */
1575e098bc96SEvan Quan 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD,
1576e098bc96SEvan Quan 				   (void *)&value, &size);
1577e098bc96SEvan Quan 
1578e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
1579e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
1580e098bc96SEvan Quan 
1581e098bc96SEvan Quan 	if (r)
1582e098bc96SEvan Quan 		return r;
1583e098bc96SEvan Quan 
1584a9ca9bb3STian Tao 	return sysfs_emit(buf, "%d\n", value);
1585e098bc96SEvan Quan }
1586e098bc96SEvan Quan 
1587e098bc96SEvan Quan /**
1588e098bc96SEvan Quan  * DOC: mem_busy_percent
1589e098bc96SEvan Quan  *
1590e098bc96SEvan Quan  * The amdgpu driver provides a sysfs API for reading how busy the VRAM
1591e098bc96SEvan Quan  * is as a percentage.  The file mem_busy_percent is used for this.
1592e098bc96SEvan Quan  * The SMU firmware computes a percentage of load based on the
1593e098bc96SEvan Quan  * aggregate activity level in the IP cores.
1594e098bc96SEvan Quan  */
1595e098bc96SEvan Quan static ssize_t amdgpu_get_mem_busy_percent(struct device *dev,
1596e098bc96SEvan Quan 					   struct device_attribute *attr,
1597e098bc96SEvan Quan 					   char *buf)
1598e098bc96SEvan Quan {
1599e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
16001348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1601e098bc96SEvan Quan 	int r, value, size = sizeof(value);
1602e098bc96SEvan Quan 
160353b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1604e098bc96SEvan Quan 		return -EPERM;
1605d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
1606d2ae842dSAlex Deucher 		return -EPERM;
1607e098bc96SEvan Quan 
1608e098bc96SEvan Quan 	r = pm_runtime_get_sync(ddev->dev);
1609e098bc96SEvan Quan 	if (r < 0) {
1610e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
1611e098bc96SEvan Quan 		return r;
1612e098bc96SEvan Quan 	}
1613e098bc96SEvan Quan 
1614e098bc96SEvan Quan 	/* read the IP busy sensor */
1615e098bc96SEvan Quan 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MEM_LOAD,
1616e098bc96SEvan Quan 				   (void *)&value, &size);
1617e098bc96SEvan Quan 
1618e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
1619e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
1620e098bc96SEvan Quan 
1621e098bc96SEvan Quan 	if (r)
1622e098bc96SEvan Quan 		return r;
1623e098bc96SEvan Quan 
1624a9ca9bb3STian Tao 	return sysfs_emit(buf, "%d\n", value);
1625e098bc96SEvan Quan }
1626e098bc96SEvan Quan 
1627e098bc96SEvan Quan /**
1628e098bc96SEvan Quan  * DOC: pcie_bw
1629e098bc96SEvan Quan  *
1630e098bc96SEvan Quan  * The amdgpu driver provides a sysfs API for estimating how much data
1631e098bc96SEvan Quan  * has been received and sent by the GPU in the last second through PCIe.
1632e098bc96SEvan Quan  * The file pcie_bw is used for this.
1633e098bc96SEvan Quan  * The Perf counters count the number of received and sent messages and return
1634e098bc96SEvan Quan  * those values, as well as the maximum payload size of a PCIe packet (mps).
1635e098bc96SEvan Quan  * Note that it is not possible to easily and quickly obtain the size of each
1636e098bc96SEvan Quan  * packet transmitted, so we output the max payload size (mps) to allow for
1637e098bc96SEvan Quan  * quick estimation of the PCIe bandwidth usage
1638e098bc96SEvan Quan  */
1639e098bc96SEvan Quan static ssize_t amdgpu_get_pcie_bw(struct device *dev,
1640e098bc96SEvan Quan 		struct device_attribute *attr,
1641e098bc96SEvan Quan 		char *buf)
1642e098bc96SEvan Quan {
1643e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
16441348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1645e098bc96SEvan Quan 	uint64_t count0 = 0, count1 = 0;
1646e098bc96SEvan Quan 	int ret;
1647e098bc96SEvan Quan 
164853b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1649e098bc96SEvan Quan 		return -EPERM;
1650d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
1651d2ae842dSAlex Deucher 		return -EPERM;
1652e098bc96SEvan Quan 
1653e098bc96SEvan Quan 	if (adev->flags & AMD_IS_APU)
1654e098bc96SEvan Quan 		return -ENODATA;
1655e098bc96SEvan Quan 
1656e098bc96SEvan Quan 	if (!adev->asic_funcs->get_pcie_usage)
1657e098bc96SEvan Quan 		return -ENODATA;
1658e098bc96SEvan Quan 
1659e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
1660e098bc96SEvan Quan 	if (ret < 0) {
1661e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
1662e098bc96SEvan Quan 		return ret;
1663e098bc96SEvan Quan 	}
1664e098bc96SEvan Quan 
1665e098bc96SEvan Quan 	amdgpu_asic_get_pcie_usage(adev, &count0, &count1);
1666e098bc96SEvan Quan 
1667e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
1668e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
1669e098bc96SEvan Quan 
1670a9ca9bb3STian Tao 	return sysfs_emit(buf, "%llu %llu %i\n",
1671e098bc96SEvan Quan 			  count0, count1, pcie_get_mps(adev->pdev));
1672e098bc96SEvan Quan }
1673e098bc96SEvan Quan 
1674e098bc96SEvan Quan /**
1675e098bc96SEvan Quan  * DOC: unique_id
1676e098bc96SEvan Quan  *
1677e098bc96SEvan Quan  * The amdgpu driver provides a sysfs API for providing a unique ID for the GPU
1678e098bc96SEvan Quan  * The file unique_id is used for this.
1679e098bc96SEvan Quan  * This will provide a Unique ID that will persist from machine to machine
1680e098bc96SEvan Quan  *
1681e098bc96SEvan Quan  * NOTE: This will only work for GFX9 and newer. This file will be absent
1682e098bc96SEvan Quan  * on unsupported ASICs (GFX8 and older)
1683e098bc96SEvan Quan  */
1684e098bc96SEvan Quan static ssize_t amdgpu_get_unique_id(struct device *dev,
1685e098bc96SEvan Quan 		struct device_attribute *attr,
1686e098bc96SEvan Quan 		char *buf)
1687e098bc96SEvan Quan {
1688e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
16891348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1690e098bc96SEvan Quan 
169153b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1692e098bc96SEvan Quan 		return -EPERM;
1693d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
1694d2ae842dSAlex Deucher 		return -EPERM;
1695e098bc96SEvan Quan 
1696e098bc96SEvan Quan 	if (adev->unique_id)
1697a9ca9bb3STian Tao 		return sysfs_emit(buf, "%016llx\n", adev->unique_id);
1698e098bc96SEvan Quan 
1699e098bc96SEvan Quan 	return 0;
1700e098bc96SEvan Quan }
1701e098bc96SEvan Quan 
1702e098bc96SEvan Quan /**
1703e098bc96SEvan Quan  * DOC: thermal_throttling_logging
1704e098bc96SEvan Quan  *
1705e098bc96SEvan Quan  * Thermal throttling pulls down the clock frequency and thus the performance.
1706e098bc96SEvan Quan  * It's an useful mechanism to protect the chip from overheating. Since it
1707e098bc96SEvan Quan  * impacts performance, the user controls whether it is enabled and if so,
1708e098bc96SEvan Quan  * the log frequency.
1709e098bc96SEvan Quan  *
1710e098bc96SEvan Quan  * Reading back the file shows you the status(enabled or disabled) and
1711e098bc96SEvan Quan  * the interval(in seconds) between each thermal logging.
1712e098bc96SEvan Quan  *
1713e098bc96SEvan Quan  * Writing an integer to the file, sets a new logging interval, in seconds.
1714e098bc96SEvan Quan  * The value should be between 1 and 3600. If the value is less than 1,
1715e098bc96SEvan Quan  * thermal logging is disabled. Values greater than 3600 are ignored.
1716e098bc96SEvan Quan  */
1717e098bc96SEvan Quan static ssize_t amdgpu_get_thermal_throttling_logging(struct device *dev,
1718e098bc96SEvan Quan 						     struct device_attribute *attr,
1719e098bc96SEvan Quan 						     char *buf)
1720e098bc96SEvan Quan {
1721e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
17221348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1723e098bc96SEvan Quan 
1724a9ca9bb3STian Tao 	return sysfs_emit(buf, "%s: thermal throttling logging %s, with interval %d seconds\n",
17254a580877SLuben Tuikov 			  adev_to_drm(adev)->unique,
1726e098bc96SEvan Quan 			  atomic_read(&adev->throttling_logging_enabled) ? "enabled" : "disabled",
1727e098bc96SEvan Quan 			  adev->throttling_logging_rs.interval / HZ + 1);
1728e098bc96SEvan Quan }
1729e098bc96SEvan Quan 
1730e098bc96SEvan Quan static ssize_t amdgpu_set_thermal_throttling_logging(struct device *dev,
1731e098bc96SEvan Quan 						     struct device_attribute *attr,
1732e098bc96SEvan Quan 						     const char *buf,
1733e098bc96SEvan Quan 						     size_t count)
1734e098bc96SEvan Quan {
1735e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
17361348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1737e098bc96SEvan Quan 	long throttling_logging_interval;
1738e098bc96SEvan Quan 	unsigned long flags;
1739e098bc96SEvan Quan 	int ret = 0;
1740e098bc96SEvan Quan 
1741e098bc96SEvan Quan 	ret = kstrtol(buf, 0, &throttling_logging_interval);
1742e098bc96SEvan Quan 	if (ret)
1743e098bc96SEvan Quan 		return ret;
1744e098bc96SEvan Quan 
1745e098bc96SEvan Quan 	if (throttling_logging_interval > 3600)
1746e098bc96SEvan Quan 		return -EINVAL;
1747e098bc96SEvan Quan 
1748e098bc96SEvan Quan 	if (throttling_logging_interval > 0) {
1749e098bc96SEvan Quan 		raw_spin_lock_irqsave(&adev->throttling_logging_rs.lock, flags);
1750e098bc96SEvan Quan 		/*
1751e098bc96SEvan Quan 		 * Reset the ratelimit timer internals.
1752e098bc96SEvan Quan 		 * This can effectively restart the timer.
1753e098bc96SEvan Quan 		 */
1754e098bc96SEvan Quan 		adev->throttling_logging_rs.interval =
1755e098bc96SEvan Quan 			(throttling_logging_interval - 1) * HZ;
1756e098bc96SEvan Quan 		adev->throttling_logging_rs.begin = 0;
1757e098bc96SEvan Quan 		adev->throttling_logging_rs.printed = 0;
1758e098bc96SEvan Quan 		adev->throttling_logging_rs.missed = 0;
1759e098bc96SEvan Quan 		raw_spin_unlock_irqrestore(&adev->throttling_logging_rs.lock, flags);
1760e098bc96SEvan Quan 
1761e098bc96SEvan Quan 		atomic_set(&adev->throttling_logging_enabled, 1);
1762e098bc96SEvan Quan 	} else {
1763e098bc96SEvan Quan 		atomic_set(&adev->throttling_logging_enabled, 0);
1764e098bc96SEvan Quan 	}
1765e098bc96SEvan Quan 
1766e098bc96SEvan Quan 	return count;
1767e098bc96SEvan Quan }
1768e098bc96SEvan Quan 
1769e098bc96SEvan Quan /**
1770e098bc96SEvan Quan  * DOC: gpu_metrics
1771e098bc96SEvan Quan  *
1772e098bc96SEvan Quan  * The amdgpu driver provides a sysfs API for retrieving current gpu
1773e098bc96SEvan Quan  * metrics data. The file gpu_metrics is used for this. Reading the
1774e098bc96SEvan Quan  * file will dump all the current gpu metrics data.
1775e098bc96SEvan Quan  *
1776e098bc96SEvan Quan  * These data include temperature, frequency, engines utilization,
1777e098bc96SEvan Quan  * power consume, throttler status, fan speed and cpu core statistics(
1778e098bc96SEvan Quan  * available for APU only). That's it will give a snapshot of all sensors
1779e098bc96SEvan Quan  * at the same time.
1780e098bc96SEvan Quan  */
1781e098bc96SEvan Quan static ssize_t amdgpu_get_gpu_metrics(struct device *dev,
1782e098bc96SEvan Quan 				      struct device_attribute *attr,
1783e098bc96SEvan Quan 				      char *buf)
1784e098bc96SEvan Quan {
1785e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
17861348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1787e098bc96SEvan Quan 	void *gpu_metrics;
1788e098bc96SEvan Quan 	ssize_t size = 0;
1789e098bc96SEvan Quan 	int ret;
1790e098bc96SEvan Quan 
179153b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1792e098bc96SEvan Quan 		return -EPERM;
1793d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
1794d2ae842dSAlex Deucher 		return -EPERM;
1795e098bc96SEvan Quan 
1796e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
1797e098bc96SEvan Quan 	if (ret < 0) {
1798e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
1799e098bc96SEvan Quan 		return ret;
1800e098bc96SEvan Quan 	}
1801e098bc96SEvan Quan 
18022ea092e5SDarren Powell 	if (adev->powerplay.pp_funcs->get_gpu_metrics)
1803e098bc96SEvan Quan 		size = amdgpu_dpm_get_gpu_metrics(adev, &gpu_metrics);
1804e098bc96SEvan Quan 
1805e098bc96SEvan Quan 	if (size <= 0)
1806e098bc96SEvan Quan 		goto out;
1807e098bc96SEvan Quan 
1808e098bc96SEvan Quan 	if (size >= PAGE_SIZE)
1809e098bc96SEvan Quan 		size = PAGE_SIZE - 1;
1810e098bc96SEvan Quan 
1811e098bc96SEvan Quan 	memcpy(buf, gpu_metrics, size);
1812e098bc96SEvan Quan 
1813e098bc96SEvan Quan out:
1814e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
1815e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
1816e098bc96SEvan Quan 
1817e098bc96SEvan Quan 	return size;
1818e098bc96SEvan Quan }
1819e098bc96SEvan Quan 
1820*a7673a1cSSathishkumar S /**
1821*a7673a1cSSathishkumar S  * DOC: smartshift_apu_power
1822*a7673a1cSSathishkumar S  *
1823*a7673a1cSSathishkumar S  * The amdgpu driver provides a sysfs API for reporting APU power
1824*a7673a1cSSathishkumar S  * share if it supports smartshift. The value is expressed as
1825*a7673a1cSSathishkumar S  * the proportion of stapm limit where stapm limit is the total APU
1826*a7673a1cSSathishkumar S  * power limit. The result is in percentage. If APU power is 130% of
1827*a7673a1cSSathishkumar S  * STAPM, then APU is using 30% of the dGPU's headroom.
1828*a7673a1cSSathishkumar S  */
1829*a7673a1cSSathishkumar S 
1830*a7673a1cSSathishkumar S static ssize_t amdgpu_get_smartshift_apu_power(struct device *dev, struct device_attribute *attr,
1831*a7673a1cSSathishkumar S 					       char *buf)
1832*a7673a1cSSathishkumar S {
1833*a7673a1cSSathishkumar S 	struct drm_device *ddev = dev_get_drvdata(dev);
1834*a7673a1cSSathishkumar S 	struct amdgpu_device *adev = drm_to_adev(ddev);
1835*a7673a1cSSathishkumar S 	uint32_t ss_power, size;
1836*a7673a1cSSathishkumar S 	int r = 0;
1837*a7673a1cSSathishkumar S 
1838*a7673a1cSSathishkumar S 	if (amdgpu_in_reset(adev))
1839*a7673a1cSSathishkumar S 		return -EPERM;
1840*a7673a1cSSathishkumar S 	if (adev->in_suspend && !adev->in_runpm)
1841*a7673a1cSSathishkumar S 		return -EPERM;
1842*a7673a1cSSathishkumar S 
1843*a7673a1cSSathishkumar S 	r = pm_runtime_get_sync(ddev->dev);
1844*a7673a1cSSathishkumar S 	if (r < 0) {
1845*a7673a1cSSathishkumar S 		pm_runtime_put_autosuspend(ddev->dev);
1846*a7673a1cSSathishkumar S 		return r;
1847*a7673a1cSSathishkumar S 	}
1848*a7673a1cSSathishkumar S 
1849*a7673a1cSSathishkumar S 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_SS_APU_SHARE,
1850*a7673a1cSSathishkumar S 				   (void *)&ss_power, &size);
1851*a7673a1cSSathishkumar S 	if (r)
1852*a7673a1cSSathishkumar S 		goto out;
1853*a7673a1cSSathishkumar S 
1854*a7673a1cSSathishkumar S 	r = sysfs_emit(buf, "%u%%\n", ss_power);
1855*a7673a1cSSathishkumar S 
1856*a7673a1cSSathishkumar S out:
1857*a7673a1cSSathishkumar S 	pm_runtime_mark_last_busy(ddev->dev);
1858*a7673a1cSSathishkumar S 	pm_runtime_put_autosuspend(ddev->dev);
1859*a7673a1cSSathishkumar S 	return r;
1860*a7673a1cSSathishkumar S }
1861*a7673a1cSSathishkumar S 
1862*a7673a1cSSathishkumar S /**
1863*a7673a1cSSathishkumar S  * DOC: smartshift_dgpu_power
1864*a7673a1cSSathishkumar S  *
1865*a7673a1cSSathishkumar S  * The amdgpu driver provides a sysfs API for reporting the dGPU power
1866*a7673a1cSSathishkumar S  * share if the device is in HG and supports smartshift. The value
1867*a7673a1cSSathishkumar S  * is expressed as the proportion of stapm limit where stapm limit
1868*a7673a1cSSathishkumar S  * is the total APU power limit. The value is in percentage. If dGPU
1869*a7673a1cSSathishkumar S  * power is 20% higher than STAPM power(120%), it's using 20% of the
1870*a7673a1cSSathishkumar S  * APU's power headroom.
1871*a7673a1cSSathishkumar S  */
1872*a7673a1cSSathishkumar S 
1873*a7673a1cSSathishkumar S static ssize_t amdgpu_get_smartshift_dgpu_power(struct device *dev, struct device_attribute *attr,
1874*a7673a1cSSathishkumar S 						char *buf)
1875*a7673a1cSSathishkumar S {
1876*a7673a1cSSathishkumar S 	struct drm_device *ddev = dev_get_drvdata(dev);
1877*a7673a1cSSathishkumar S 	struct amdgpu_device *adev = drm_to_adev(ddev);
1878*a7673a1cSSathishkumar S 	uint32_t ss_power, size;
1879*a7673a1cSSathishkumar S 	int r = 0;
1880*a7673a1cSSathishkumar S 
1881*a7673a1cSSathishkumar S 	if (amdgpu_in_reset(adev))
1882*a7673a1cSSathishkumar S 		return -EPERM;
1883*a7673a1cSSathishkumar S 	if (adev->in_suspend && !adev->in_runpm)
1884*a7673a1cSSathishkumar S 		return -EPERM;
1885*a7673a1cSSathishkumar S 
1886*a7673a1cSSathishkumar S 	r = pm_runtime_get_sync(ddev->dev);
1887*a7673a1cSSathishkumar S 	if (r < 0) {
1888*a7673a1cSSathishkumar S 		pm_runtime_put_autosuspend(ddev->dev);
1889*a7673a1cSSathishkumar S 		return r;
1890*a7673a1cSSathishkumar S 	}
1891*a7673a1cSSathishkumar S 
1892*a7673a1cSSathishkumar S 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_SS_DGPU_SHARE,
1893*a7673a1cSSathishkumar S 				   (void *)&ss_power, &size);
1894*a7673a1cSSathishkumar S 
1895*a7673a1cSSathishkumar S 	if (r)
1896*a7673a1cSSathishkumar S 		goto out;
1897*a7673a1cSSathishkumar S 
1898*a7673a1cSSathishkumar S 	r = sysfs_emit(buf, "%u%%\n", ss_power);
1899*a7673a1cSSathishkumar S 
1900*a7673a1cSSathishkumar S out:
1901*a7673a1cSSathishkumar S 	pm_runtime_mark_last_busy(ddev->dev);
1902*a7673a1cSSathishkumar S 	pm_runtime_put_autosuspend(ddev->dev);
1903*a7673a1cSSathishkumar S 	return r;
1904*a7673a1cSSathishkumar S }
1905*a7673a1cSSathishkumar S 
1906*a7673a1cSSathishkumar S static int ss_power_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr,
1907*a7673a1cSSathishkumar S 				uint32_t mask, enum amdgpu_device_attr_states *states)
1908*a7673a1cSSathishkumar S {
1909*a7673a1cSSathishkumar S 	uint32_t ss_power, size;
1910*a7673a1cSSathishkumar S 
1911*a7673a1cSSathishkumar S 	if (!amdgpu_acpi_is_power_shift_control_supported())
1912*a7673a1cSSathishkumar S 		*states = ATTR_STATE_UNSUPPORTED;
1913*a7673a1cSSathishkumar S 	else if ((adev->flags & AMD_IS_PX) &&
1914*a7673a1cSSathishkumar S 		 !amdgpu_device_supports_smart_shift(adev_to_drm(adev)))
1915*a7673a1cSSathishkumar S 		*states = ATTR_STATE_UNSUPPORTED;
1916*a7673a1cSSathishkumar S 	else if (amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_SS_APU_SHARE,
1917*a7673a1cSSathishkumar S 		 (void *)&ss_power, &size))
1918*a7673a1cSSathishkumar S 		*states = ATTR_STATE_UNSUPPORTED;
1919*a7673a1cSSathishkumar S 	else if (amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_SS_DGPU_SHARE,
1920*a7673a1cSSathishkumar S 		 (void *)&ss_power, &size))
1921*a7673a1cSSathishkumar S 		*states = ATTR_STATE_UNSUPPORTED;
1922*a7673a1cSSathishkumar S 
1923*a7673a1cSSathishkumar S 	return 0;
1924*a7673a1cSSathishkumar S }
1925*a7673a1cSSathishkumar S 
1926e098bc96SEvan Quan static struct amdgpu_device_attr amdgpu_device_attrs[] = {
1927e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(power_dpm_state,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
19284215a119SHorace Chen 	AMDGPU_DEVICE_ATTR_RW(power_dpm_force_performance_level,	ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
1929e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RO(pp_num_states,				ATTR_FLAG_BASIC),
1930e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RO(pp_cur_state,				ATTR_FLAG_BASIC),
1931e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(pp_force_state,				ATTR_FLAG_BASIC),
1932e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(pp_table,					ATTR_FLAG_BASIC),
1933e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_sclk,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
1934e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_mclk,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
1935e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_socclk,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
1936e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_fclk,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
19379577b0ecSXiaojian Du 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_vclk,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
19389577b0ecSXiaojian Du 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_dclk,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
1939e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_dcefclk,				ATTR_FLAG_BASIC),
1940e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_pcie,				ATTR_FLAG_BASIC),
1941e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(pp_sclk_od,				ATTR_FLAG_BASIC),
1942e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(pp_mclk_od,				ATTR_FLAG_BASIC),
1943e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(pp_power_profile_mode,			ATTR_FLAG_BASIC),
1944e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(pp_od_clk_voltage,			ATTR_FLAG_BASIC),
1945e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RO(gpu_busy_percent,				ATTR_FLAG_BASIC),
1946e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RO(mem_busy_percent,				ATTR_FLAG_BASIC),
1947e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RO(pcie_bw,					ATTR_FLAG_BASIC),
1948e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(pp_features,				ATTR_FLAG_BASIC),
1949e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RO(unique_id,				ATTR_FLAG_BASIC),
1950e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(thermal_throttling_logging,		ATTR_FLAG_BASIC),
1951e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RO(gpu_metrics,				ATTR_FLAG_BASIC),
1952*a7673a1cSSathishkumar S 	AMDGPU_DEVICE_ATTR_RO(smartshift_apu_power,			ATTR_FLAG_BASIC,
1953*a7673a1cSSathishkumar S 			      .attr_update = ss_power_attr_update),
1954*a7673a1cSSathishkumar S 	AMDGPU_DEVICE_ATTR_RO(smartshift_dgpu_power,			ATTR_FLAG_BASIC,
1955*a7673a1cSSathishkumar S 			      .attr_update = ss_power_attr_update),
1956e098bc96SEvan Quan };
1957e098bc96SEvan Quan 
1958e098bc96SEvan Quan static int default_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr,
1959e098bc96SEvan Quan 			       uint32_t mask, enum amdgpu_device_attr_states *states)
1960e098bc96SEvan Quan {
1961e098bc96SEvan Quan 	struct device_attribute *dev_attr = &attr->dev_attr;
1962e098bc96SEvan Quan 	const char *attr_name = dev_attr->attr.name;
1963e098bc96SEvan Quan 	struct pp_hwmgr *hwmgr = adev->powerplay.pp_handle;
1964e098bc96SEvan Quan 	enum amd_asic_type asic_type = adev->asic_type;
1965e098bc96SEvan Quan 
1966e098bc96SEvan Quan 	if (!(attr->flags & mask)) {
1967e098bc96SEvan Quan 		*states = ATTR_STATE_UNSUPPORTED;
1968e098bc96SEvan Quan 		return 0;
1969e098bc96SEvan Quan 	}
1970e098bc96SEvan Quan 
1971e098bc96SEvan Quan #define DEVICE_ATTR_IS(_name)	(!strcmp(attr_name, #_name))
1972e098bc96SEvan Quan 
1973e098bc96SEvan Quan 	if (DEVICE_ATTR_IS(pp_dpm_socclk)) {
1974e098bc96SEvan Quan 		if (asic_type < CHIP_VEGA10)
1975e098bc96SEvan Quan 			*states = ATTR_STATE_UNSUPPORTED;
1976e098bc96SEvan Quan 	} else if (DEVICE_ATTR_IS(pp_dpm_dcefclk)) {
19770133840fSKent Russell 		if (asic_type < CHIP_VEGA10 ||
19780133840fSKent Russell 		    asic_type == CHIP_ARCTURUS ||
19790133840fSKent Russell 		    asic_type == CHIP_ALDEBARAN)
1980e098bc96SEvan Quan 			*states = ATTR_STATE_UNSUPPORTED;
1981e098bc96SEvan Quan 	} else if (DEVICE_ATTR_IS(pp_dpm_fclk)) {
1982e098bc96SEvan Quan 		if (asic_type < CHIP_VEGA20)
1983e098bc96SEvan Quan 			*states = ATTR_STATE_UNSUPPORTED;
1984e098bc96SEvan Quan 	} else if (DEVICE_ATTR_IS(pp_od_clk_voltage)) {
1985e098bc96SEvan Quan 		*states = ATTR_STATE_UNSUPPORTED;
1986e098bc96SEvan Quan 		if ((is_support_sw_smu(adev) && adev->smu.od_enabled) ||
1987e017fb66SXiaojian Du 		    (is_support_sw_smu(adev) && adev->smu.is_apu) ||
1988e098bc96SEvan Quan 			(!is_support_sw_smu(adev) && hwmgr->od_enabled))
1989e098bc96SEvan Quan 			*states = ATTR_STATE_SUPPORTED;
1990e098bc96SEvan Quan 	} else if (DEVICE_ATTR_IS(mem_busy_percent)) {
1991e098bc96SEvan Quan 		if (adev->flags & AMD_IS_APU || asic_type == CHIP_VEGA10)
1992e098bc96SEvan Quan 			*states = ATTR_STATE_UNSUPPORTED;
1993e098bc96SEvan Quan 	} else if (DEVICE_ATTR_IS(pcie_bw)) {
1994e098bc96SEvan Quan 		/* PCIe Perf counters won't work on APU nodes */
1995e098bc96SEvan Quan 		if (adev->flags & AMD_IS_APU)
1996e098bc96SEvan Quan 			*states = ATTR_STATE_UNSUPPORTED;
1997e098bc96SEvan Quan 	} else if (DEVICE_ATTR_IS(unique_id)) {
1998e098bc96SEvan Quan 		if (asic_type != CHIP_VEGA10 &&
1999e098bc96SEvan Quan 		    asic_type != CHIP_VEGA20 &&
2000e098bc96SEvan Quan 		    asic_type != CHIP_ARCTURUS)
2001e098bc96SEvan Quan 			*states = ATTR_STATE_UNSUPPORTED;
2002e098bc96SEvan Quan 	} else if (DEVICE_ATTR_IS(pp_features)) {
2003e098bc96SEvan Quan 		if (adev->flags & AMD_IS_APU || asic_type < CHIP_VEGA10)
2004e098bc96SEvan Quan 			*states = ATTR_STATE_UNSUPPORTED;
2005e098bc96SEvan Quan 	} else if (DEVICE_ATTR_IS(gpu_metrics)) {
2006e098bc96SEvan Quan 		if (asic_type < CHIP_VEGA12)
2007e098bc96SEvan Quan 			*states = ATTR_STATE_UNSUPPORTED;
20089577b0ecSXiaojian Du 	} else if (DEVICE_ATTR_IS(pp_dpm_vclk)) {
20099577b0ecSXiaojian Du 		if (!(asic_type == CHIP_VANGOGH))
20109577b0ecSXiaojian Du 			*states = ATTR_STATE_UNSUPPORTED;
20119577b0ecSXiaojian Du 	} else if (DEVICE_ATTR_IS(pp_dpm_dclk)) {
20129577b0ecSXiaojian Du 		if (!(asic_type == CHIP_VANGOGH))
20139577b0ecSXiaojian Du 			*states = ATTR_STATE_UNSUPPORTED;
2014e098bc96SEvan Quan 	}
2015e098bc96SEvan Quan 
2016e098bc96SEvan Quan 	if (asic_type == CHIP_ARCTURUS) {
2017e098bc96SEvan Quan 		/* Arcturus does not support standalone mclk/socclk/fclk level setting */
2018e098bc96SEvan Quan 		if (DEVICE_ATTR_IS(pp_dpm_mclk) ||
2019e098bc96SEvan Quan 		    DEVICE_ATTR_IS(pp_dpm_socclk) ||
2020e098bc96SEvan Quan 		    DEVICE_ATTR_IS(pp_dpm_fclk)) {
2021e098bc96SEvan Quan 			dev_attr->attr.mode &= ~S_IWUGO;
2022e098bc96SEvan Quan 			dev_attr->store = NULL;
2023e098bc96SEvan Quan 		}
2024e098bc96SEvan Quan 	}
2025e098bc96SEvan Quan 
2026ede14a1bSDarren Powell 	if (DEVICE_ATTR_IS(pp_dpm_dcefclk)) {
2027ede14a1bSDarren Powell 		/* SMU MP1 does not support dcefclk level setting */
2028ede14a1bSDarren Powell 		if (asic_type >= CHIP_NAVI10) {
2029ede14a1bSDarren Powell 			dev_attr->attr.mode &= ~S_IWUGO;
2030ede14a1bSDarren Powell 			dev_attr->store = NULL;
2031ede14a1bSDarren Powell 		}
2032ede14a1bSDarren Powell 	}
2033ede14a1bSDarren Powell 
2034e098bc96SEvan Quan #undef DEVICE_ATTR_IS
2035e098bc96SEvan Quan 
2036e098bc96SEvan Quan 	return 0;
2037e098bc96SEvan Quan }
2038e098bc96SEvan Quan 
2039e098bc96SEvan Quan 
2040e098bc96SEvan Quan static int amdgpu_device_attr_create(struct amdgpu_device *adev,
2041e098bc96SEvan Quan 				     struct amdgpu_device_attr *attr,
2042e098bc96SEvan Quan 				     uint32_t mask, struct list_head *attr_list)
2043e098bc96SEvan Quan {
2044e098bc96SEvan Quan 	int ret = 0;
2045e098bc96SEvan Quan 	struct device_attribute *dev_attr = &attr->dev_attr;
2046e098bc96SEvan Quan 	const char *name = dev_attr->attr.name;
2047e098bc96SEvan Quan 	enum amdgpu_device_attr_states attr_states = ATTR_STATE_SUPPORTED;
2048e098bc96SEvan Quan 	struct amdgpu_device_attr_entry *attr_entry;
2049e098bc96SEvan Quan 
2050e098bc96SEvan Quan 	int (*attr_update)(struct amdgpu_device *adev, struct amdgpu_device_attr *attr,
2051e098bc96SEvan Quan 			   uint32_t mask, enum amdgpu_device_attr_states *states) = default_attr_update;
2052e098bc96SEvan Quan 
2053e098bc96SEvan Quan 	BUG_ON(!attr);
2054e098bc96SEvan Quan 
20558a81028bSSathishkumar S 	attr_update = attr->attr_update ? attr->attr_update : default_attr_update;
2056e098bc96SEvan Quan 
2057e098bc96SEvan Quan 	ret = attr_update(adev, attr, mask, &attr_states);
2058e098bc96SEvan Quan 	if (ret) {
2059e098bc96SEvan Quan 		dev_err(adev->dev, "failed to update device file %s, ret = %d\n",
2060e098bc96SEvan Quan 			name, ret);
2061e098bc96SEvan Quan 		return ret;
2062e098bc96SEvan Quan 	}
2063e098bc96SEvan Quan 
2064e098bc96SEvan Quan 	if (attr_states == ATTR_STATE_UNSUPPORTED)
2065e098bc96SEvan Quan 		return 0;
2066e098bc96SEvan Quan 
2067e098bc96SEvan Quan 	ret = device_create_file(adev->dev, dev_attr);
2068e098bc96SEvan Quan 	if (ret) {
2069e098bc96SEvan Quan 		dev_err(adev->dev, "failed to create device file %s, ret = %d\n",
2070e098bc96SEvan Quan 			name, ret);
2071e098bc96SEvan Quan 	}
2072e098bc96SEvan Quan 
2073e098bc96SEvan Quan 	attr_entry = kmalloc(sizeof(*attr_entry), GFP_KERNEL);
2074e098bc96SEvan Quan 	if (!attr_entry)
2075e098bc96SEvan Quan 		return -ENOMEM;
2076e098bc96SEvan Quan 
2077e098bc96SEvan Quan 	attr_entry->attr = attr;
2078e098bc96SEvan Quan 	INIT_LIST_HEAD(&attr_entry->entry);
2079e098bc96SEvan Quan 
2080e098bc96SEvan Quan 	list_add_tail(&attr_entry->entry, attr_list);
2081e098bc96SEvan Quan 
2082e098bc96SEvan Quan 	return ret;
2083e098bc96SEvan Quan }
2084e098bc96SEvan Quan 
2085e098bc96SEvan Quan static void amdgpu_device_attr_remove(struct amdgpu_device *adev, struct amdgpu_device_attr *attr)
2086e098bc96SEvan Quan {
2087e098bc96SEvan Quan 	struct device_attribute *dev_attr = &attr->dev_attr;
2088e098bc96SEvan Quan 
2089e098bc96SEvan Quan 	device_remove_file(adev->dev, dev_attr);
2090e098bc96SEvan Quan }
2091e098bc96SEvan Quan 
2092e098bc96SEvan Quan static void amdgpu_device_attr_remove_groups(struct amdgpu_device *adev,
2093e098bc96SEvan Quan 					     struct list_head *attr_list);
2094e098bc96SEvan Quan 
2095e098bc96SEvan Quan static int amdgpu_device_attr_create_groups(struct amdgpu_device *adev,
2096e098bc96SEvan Quan 					    struct amdgpu_device_attr *attrs,
2097e098bc96SEvan Quan 					    uint32_t counts,
2098e098bc96SEvan Quan 					    uint32_t mask,
2099e098bc96SEvan Quan 					    struct list_head *attr_list)
2100e098bc96SEvan Quan {
2101e098bc96SEvan Quan 	int ret = 0;
2102e098bc96SEvan Quan 	uint32_t i = 0;
2103e098bc96SEvan Quan 
2104e098bc96SEvan Quan 	for (i = 0; i < counts; i++) {
2105e098bc96SEvan Quan 		ret = amdgpu_device_attr_create(adev, &attrs[i], mask, attr_list);
2106e098bc96SEvan Quan 		if (ret)
2107e098bc96SEvan Quan 			goto failed;
2108e098bc96SEvan Quan 	}
2109e098bc96SEvan Quan 
2110e098bc96SEvan Quan 	return 0;
2111e098bc96SEvan Quan 
2112e098bc96SEvan Quan failed:
2113e098bc96SEvan Quan 	amdgpu_device_attr_remove_groups(adev, attr_list);
2114e098bc96SEvan Quan 
2115e098bc96SEvan Quan 	return ret;
2116e098bc96SEvan Quan }
2117e098bc96SEvan Quan 
2118e098bc96SEvan Quan static void amdgpu_device_attr_remove_groups(struct amdgpu_device *adev,
2119e098bc96SEvan Quan 					     struct list_head *attr_list)
2120e098bc96SEvan Quan {
2121e098bc96SEvan Quan 	struct amdgpu_device_attr_entry *entry, *entry_tmp;
2122e098bc96SEvan Quan 
2123e098bc96SEvan Quan 	if (list_empty(attr_list))
2124e098bc96SEvan Quan 		return ;
2125e098bc96SEvan Quan 
2126e098bc96SEvan Quan 	list_for_each_entry_safe(entry, entry_tmp, attr_list, entry) {
2127e098bc96SEvan Quan 		amdgpu_device_attr_remove(adev, entry->attr);
2128e098bc96SEvan Quan 		list_del(&entry->entry);
2129e098bc96SEvan Quan 		kfree(entry);
2130e098bc96SEvan Quan 	}
2131e098bc96SEvan Quan }
2132e098bc96SEvan Quan 
2133e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_temp(struct device *dev,
2134e098bc96SEvan Quan 				      struct device_attribute *attr,
2135e098bc96SEvan Quan 				      char *buf)
2136e098bc96SEvan Quan {
2137e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2138e098bc96SEvan Quan 	int channel = to_sensor_dev_attr(attr)->index;
2139e098bc96SEvan Quan 	int r, temp = 0, size = sizeof(temp);
2140e098bc96SEvan Quan 
214153b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2142e098bc96SEvan Quan 		return -EPERM;
2143d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
2144d2ae842dSAlex Deucher 		return -EPERM;
2145e098bc96SEvan Quan 
2146e098bc96SEvan Quan 	if (channel >= PP_TEMP_MAX)
2147e098bc96SEvan Quan 		return -EINVAL;
2148e098bc96SEvan Quan 
21494a580877SLuben Tuikov 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2150e098bc96SEvan Quan 	if (r < 0) {
21514a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2152e098bc96SEvan Quan 		return r;
2153e098bc96SEvan Quan 	}
2154e098bc96SEvan Quan 
2155e098bc96SEvan Quan 	switch (channel) {
2156e098bc96SEvan Quan 	case PP_TEMP_JUNCTION:
2157e098bc96SEvan Quan 		/* get current junction temperature */
2158e098bc96SEvan Quan 		r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_HOTSPOT_TEMP,
2159e098bc96SEvan Quan 					   (void *)&temp, &size);
2160e098bc96SEvan Quan 		break;
2161e098bc96SEvan Quan 	case PP_TEMP_EDGE:
2162e098bc96SEvan Quan 		/* get current edge temperature */
2163e098bc96SEvan Quan 		r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_EDGE_TEMP,
2164e098bc96SEvan Quan 					   (void *)&temp, &size);
2165e098bc96SEvan Quan 		break;
2166e098bc96SEvan Quan 	case PP_TEMP_MEM:
2167e098bc96SEvan Quan 		/* get current memory temperature */
2168e098bc96SEvan Quan 		r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MEM_TEMP,
2169e098bc96SEvan Quan 					   (void *)&temp, &size);
2170e098bc96SEvan Quan 		break;
2171e098bc96SEvan Quan 	default:
2172e098bc96SEvan Quan 		r = -EINVAL;
2173e098bc96SEvan Quan 		break;
2174e098bc96SEvan Quan 	}
2175e098bc96SEvan Quan 
21764a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
21774a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2178e098bc96SEvan Quan 
2179e098bc96SEvan Quan 	if (r)
2180e098bc96SEvan Quan 		return r;
2181e098bc96SEvan Quan 
2182a9ca9bb3STian Tao 	return sysfs_emit(buf, "%d\n", temp);
2183e098bc96SEvan Quan }
2184e098bc96SEvan Quan 
2185e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev,
2186e098bc96SEvan Quan 					     struct device_attribute *attr,
2187e098bc96SEvan Quan 					     char *buf)
2188e098bc96SEvan Quan {
2189e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2190e098bc96SEvan Quan 	int hyst = to_sensor_dev_attr(attr)->index;
2191e098bc96SEvan Quan 	int temp;
2192e098bc96SEvan Quan 
2193e098bc96SEvan Quan 	if (hyst)
2194e098bc96SEvan Quan 		temp = adev->pm.dpm.thermal.min_temp;
2195e098bc96SEvan Quan 	else
2196e098bc96SEvan Quan 		temp = adev->pm.dpm.thermal.max_temp;
2197e098bc96SEvan Quan 
2198a9ca9bb3STian Tao 	return sysfs_emit(buf, "%d\n", temp);
2199e098bc96SEvan Quan }
2200e098bc96SEvan Quan 
2201e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_hotspot_temp_thresh(struct device *dev,
2202e098bc96SEvan Quan 					     struct device_attribute *attr,
2203e098bc96SEvan Quan 					     char *buf)
2204e098bc96SEvan Quan {
2205e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2206e098bc96SEvan Quan 	int hyst = to_sensor_dev_attr(attr)->index;
2207e098bc96SEvan Quan 	int temp;
2208e098bc96SEvan Quan 
2209e098bc96SEvan Quan 	if (hyst)
2210e098bc96SEvan Quan 		temp = adev->pm.dpm.thermal.min_hotspot_temp;
2211e098bc96SEvan Quan 	else
2212e098bc96SEvan Quan 		temp = adev->pm.dpm.thermal.max_hotspot_crit_temp;
2213e098bc96SEvan Quan 
2214a9ca9bb3STian Tao 	return sysfs_emit(buf, "%d\n", temp);
2215e098bc96SEvan Quan }
2216e098bc96SEvan Quan 
2217e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_mem_temp_thresh(struct device *dev,
2218e098bc96SEvan Quan 					     struct device_attribute *attr,
2219e098bc96SEvan Quan 					     char *buf)
2220e098bc96SEvan Quan {
2221e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2222e098bc96SEvan Quan 	int hyst = to_sensor_dev_attr(attr)->index;
2223e098bc96SEvan Quan 	int temp;
2224e098bc96SEvan Quan 
2225e098bc96SEvan Quan 	if (hyst)
2226e098bc96SEvan Quan 		temp = adev->pm.dpm.thermal.min_mem_temp;
2227e098bc96SEvan Quan 	else
2228e098bc96SEvan Quan 		temp = adev->pm.dpm.thermal.max_mem_crit_temp;
2229e098bc96SEvan Quan 
2230a9ca9bb3STian Tao 	return sysfs_emit(buf, "%d\n", temp);
2231e098bc96SEvan Quan }
2232e098bc96SEvan Quan 
2233e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_temp_label(struct device *dev,
2234e098bc96SEvan Quan 					     struct device_attribute *attr,
2235e098bc96SEvan Quan 					     char *buf)
2236e098bc96SEvan Quan {
2237e098bc96SEvan Quan 	int channel = to_sensor_dev_attr(attr)->index;
2238e098bc96SEvan Quan 
2239e098bc96SEvan Quan 	if (channel >= PP_TEMP_MAX)
2240e098bc96SEvan Quan 		return -EINVAL;
2241e098bc96SEvan Quan 
2242a9ca9bb3STian Tao 	return sysfs_emit(buf, "%s\n", temp_label[channel].label);
2243e098bc96SEvan Quan }
2244e098bc96SEvan Quan 
2245e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_temp_emergency(struct device *dev,
2246e098bc96SEvan Quan 					     struct device_attribute *attr,
2247e098bc96SEvan Quan 					     char *buf)
2248e098bc96SEvan Quan {
2249e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2250e098bc96SEvan Quan 	int channel = to_sensor_dev_attr(attr)->index;
2251e098bc96SEvan Quan 	int temp = 0;
2252e098bc96SEvan Quan 
2253e098bc96SEvan Quan 	if (channel >= PP_TEMP_MAX)
2254e098bc96SEvan Quan 		return -EINVAL;
2255e098bc96SEvan Quan 
2256e098bc96SEvan Quan 	switch (channel) {
2257e098bc96SEvan Quan 	case PP_TEMP_JUNCTION:
2258e098bc96SEvan Quan 		temp = adev->pm.dpm.thermal.max_hotspot_emergency_temp;
2259e098bc96SEvan Quan 		break;
2260e098bc96SEvan Quan 	case PP_TEMP_EDGE:
2261e098bc96SEvan Quan 		temp = adev->pm.dpm.thermal.max_edge_emergency_temp;
2262e098bc96SEvan Quan 		break;
2263e098bc96SEvan Quan 	case PP_TEMP_MEM:
2264e098bc96SEvan Quan 		temp = adev->pm.dpm.thermal.max_mem_emergency_temp;
2265e098bc96SEvan Quan 		break;
2266e098bc96SEvan Quan 	}
2267e098bc96SEvan Quan 
2268a9ca9bb3STian Tao 	return sysfs_emit(buf, "%d\n", temp);
2269e098bc96SEvan Quan }
2270e098bc96SEvan Quan 
2271e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev,
2272e098bc96SEvan Quan 					    struct device_attribute *attr,
2273e098bc96SEvan Quan 					    char *buf)
2274e098bc96SEvan Quan {
2275e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2276e098bc96SEvan Quan 	u32 pwm_mode = 0;
2277e098bc96SEvan Quan 	int ret;
2278e098bc96SEvan Quan 
227953b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2280e098bc96SEvan Quan 		return -EPERM;
2281d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
2282d2ae842dSAlex Deucher 		return -EPERM;
2283e098bc96SEvan Quan 
22844a580877SLuben Tuikov 	ret = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2285e098bc96SEvan Quan 	if (ret < 0) {
22864a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2287e098bc96SEvan Quan 		return ret;
2288e098bc96SEvan Quan 	}
2289e098bc96SEvan Quan 
2290e098bc96SEvan Quan 	if (!adev->powerplay.pp_funcs->get_fan_control_mode) {
22914a580877SLuben Tuikov 		pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
22924a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2293e098bc96SEvan Quan 		return -EINVAL;
2294e098bc96SEvan Quan 	}
2295e098bc96SEvan Quan 
2296e098bc96SEvan Quan 	pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
2297e098bc96SEvan Quan 
22984a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
22994a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2300e098bc96SEvan Quan 
2301f46587bcSDarren Powell 	return sprintf(buf, "%u\n", pwm_mode);
2302e098bc96SEvan Quan }
2303e098bc96SEvan Quan 
2304e098bc96SEvan Quan static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev,
2305e098bc96SEvan Quan 					    struct device_attribute *attr,
2306e098bc96SEvan Quan 					    const char *buf,
2307e098bc96SEvan Quan 					    size_t count)
2308e098bc96SEvan Quan {
2309e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2310e098bc96SEvan Quan 	int err, ret;
2311e098bc96SEvan Quan 	int value;
2312e098bc96SEvan Quan 
231353b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2314e098bc96SEvan Quan 		return -EPERM;
2315d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
2316d2ae842dSAlex Deucher 		return -EPERM;
2317e098bc96SEvan Quan 
2318e098bc96SEvan Quan 	err = kstrtoint(buf, 10, &value);
2319e098bc96SEvan Quan 	if (err)
2320e098bc96SEvan Quan 		return err;
2321e098bc96SEvan Quan 
23224a580877SLuben Tuikov 	ret = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2323e098bc96SEvan Quan 	if (ret < 0) {
23244a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2325e098bc96SEvan Quan 		return ret;
2326e098bc96SEvan Quan 	}
2327e098bc96SEvan Quan 
2328e098bc96SEvan Quan 	if (!adev->powerplay.pp_funcs->set_fan_control_mode) {
23294a580877SLuben Tuikov 		pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
23304a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2331e098bc96SEvan Quan 		return -EINVAL;
2332e098bc96SEvan Quan 	}
2333e098bc96SEvan Quan 
2334e098bc96SEvan Quan 	amdgpu_dpm_set_fan_control_mode(adev, value);
2335e098bc96SEvan Quan 
23364a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
23374a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2338e098bc96SEvan Quan 
2339e098bc96SEvan Quan 	return count;
2340e098bc96SEvan Quan }
2341e098bc96SEvan Quan 
2342e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev,
2343e098bc96SEvan Quan 					 struct device_attribute *attr,
2344e098bc96SEvan Quan 					 char *buf)
2345e098bc96SEvan Quan {
2346e098bc96SEvan Quan 	return sprintf(buf, "%i\n", 0);
2347e098bc96SEvan Quan }
2348e098bc96SEvan Quan 
2349e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev,
2350e098bc96SEvan Quan 					 struct device_attribute *attr,
2351e098bc96SEvan Quan 					 char *buf)
2352e098bc96SEvan Quan {
2353e098bc96SEvan Quan 	return sprintf(buf, "%i\n", 255);
2354e098bc96SEvan Quan }
2355e098bc96SEvan Quan 
2356e098bc96SEvan Quan static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev,
2357e098bc96SEvan Quan 				     struct device_attribute *attr,
2358e098bc96SEvan Quan 				     const char *buf, size_t count)
2359e098bc96SEvan Quan {
2360e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2361e098bc96SEvan Quan 	int err;
2362e098bc96SEvan Quan 	u32 value;
2363e098bc96SEvan Quan 	u32 pwm_mode;
2364e098bc96SEvan Quan 
236553b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2366e098bc96SEvan Quan 		return -EPERM;
2367d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
2368d2ae842dSAlex Deucher 		return -EPERM;
2369e098bc96SEvan Quan 
23704a580877SLuben Tuikov 	err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2371e098bc96SEvan Quan 	if (err < 0) {
23724a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2373e098bc96SEvan Quan 		return err;
2374e098bc96SEvan Quan 	}
2375e098bc96SEvan Quan 
2376e098bc96SEvan Quan 	pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
2377e098bc96SEvan Quan 	if (pwm_mode != AMD_FAN_CTRL_MANUAL) {
2378e098bc96SEvan Quan 		pr_info("manual fan speed control should be enabled first\n");
23794a580877SLuben Tuikov 		pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
23804a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2381e098bc96SEvan Quan 		return -EINVAL;
2382e098bc96SEvan Quan 	}
2383e098bc96SEvan Quan 
2384e098bc96SEvan Quan 	err = kstrtou32(buf, 10, &value);
2385e098bc96SEvan Quan 	if (err) {
23864a580877SLuben Tuikov 		pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
23874a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2388e098bc96SEvan Quan 		return err;
2389e098bc96SEvan Quan 	}
2390e098bc96SEvan Quan 
2391e098bc96SEvan Quan 	value = (value * 100) / 255;
2392e098bc96SEvan Quan 
2393f46587bcSDarren Powell 	if (adev->powerplay.pp_funcs->set_fan_speed_percent)
2394e098bc96SEvan Quan 		err = amdgpu_dpm_set_fan_speed_percent(adev, value);
2395e098bc96SEvan Quan 	else
2396e098bc96SEvan Quan 		err = -EINVAL;
2397e098bc96SEvan Quan 
23984a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
23994a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2400e098bc96SEvan Quan 
2401e098bc96SEvan Quan 	if (err)
2402e098bc96SEvan Quan 		return err;
2403e098bc96SEvan Quan 
2404e098bc96SEvan Quan 	return count;
2405e098bc96SEvan Quan }
2406e098bc96SEvan Quan 
2407e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev,
2408e098bc96SEvan Quan 				     struct device_attribute *attr,
2409e098bc96SEvan Quan 				     char *buf)
2410e098bc96SEvan Quan {
2411e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2412e098bc96SEvan Quan 	int err;
2413e098bc96SEvan Quan 	u32 speed = 0;
2414e098bc96SEvan Quan 
241553b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2416e098bc96SEvan Quan 		return -EPERM;
2417d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
2418d2ae842dSAlex Deucher 		return -EPERM;
2419e098bc96SEvan Quan 
24204a580877SLuben Tuikov 	err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2421e098bc96SEvan Quan 	if (err < 0) {
24224a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2423e098bc96SEvan Quan 		return err;
2424e098bc96SEvan Quan 	}
2425e098bc96SEvan Quan 
2426f46587bcSDarren Powell 	if (adev->powerplay.pp_funcs->get_fan_speed_percent)
2427e098bc96SEvan Quan 		err = amdgpu_dpm_get_fan_speed_percent(adev, &speed);
2428e098bc96SEvan Quan 	else
2429e098bc96SEvan Quan 		err = -EINVAL;
2430e098bc96SEvan Quan 
24314a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
24324a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2433e098bc96SEvan Quan 
2434e098bc96SEvan Quan 	if (err)
2435e098bc96SEvan Quan 		return err;
2436e098bc96SEvan Quan 
2437e098bc96SEvan Quan 	speed = (speed * 255) / 100;
2438e098bc96SEvan Quan 
2439e098bc96SEvan Quan 	return sprintf(buf, "%i\n", speed);
2440e098bc96SEvan Quan }
2441e098bc96SEvan Quan 
2442e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_fan1_input(struct device *dev,
2443e098bc96SEvan Quan 					   struct device_attribute *attr,
2444e098bc96SEvan Quan 					   char *buf)
2445e098bc96SEvan Quan {
2446e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2447e098bc96SEvan Quan 	int err;
2448e098bc96SEvan Quan 	u32 speed = 0;
2449e098bc96SEvan Quan 
245053b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2451e098bc96SEvan Quan 		return -EPERM;
2452d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
2453d2ae842dSAlex Deucher 		return -EPERM;
2454e098bc96SEvan Quan 
24554a580877SLuben Tuikov 	err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2456e098bc96SEvan Quan 	if (err < 0) {
24574a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2458e098bc96SEvan Quan 		return err;
2459e098bc96SEvan Quan 	}
2460e098bc96SEvan Quan 
2461f46587bcSDarren Powell 	if (adev->powerplay.pp_funcs->get_fan_speed_rpm)
2462e098bc96SEvan Quan 		err = amdgpu_dpm_get_fan_speed_rpm(adev, &speed);
2463e098bc96SEvan Quan 	else
2464e098bc96SEvan Quan 		err = -EINVAL;
2465e098bc96SEvan Quan 
24664a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
24674a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2468e098bc96SEvan Quan 
2469e098bc96SEvan Quan 	if (err)
2470e098bc96SEvan Quan 		return err;
2471e098bc96SEvan Quan 
2472e098bc96SEvan Quan 	return sprintf(buf, "%i\n", speed);
2473e098bc96SEvan Quan }
2474e098bc96SEvan Quan 
2475e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_fan1_min(struct device *dev,
2476e098bc96SEvan Quan 					 struct device_attribute *attr,
2477e098bc96SEvan Quan 					 char *buf)
2478e098bc96SEvan Quan {
2479e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2480e098bc96SEvan Quan 	u32 min_rpm = 0;
2481e098bc96SEvan Quan 	u32 size = sizeof(min_rpm);
2482e098bc96SEvan Quan 	int r;
2483e098bc96SEvan Quan 
248453b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2485e098bc96SEvan Quan 		return -EPERM;
2486d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
2487d2ae842dSAlex Deucher 		return -EPERM;
2488e098bc96SEvan Quan 
24894a580877SLuben Tuikov 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2490e098bc96SEvan Quan 	if (r < 0) {
24914a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2492e098bc96SEvan Quan 		return r;
2493e098bc96SEvan Quan 	}
2494e098bc96SEvan Quan 
2495e098bc96SEvan Quan 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MIN_FAN_RPM,
2496e098bc96SEvan Quan 				   (void *)&min_rpm, &size);
2497e098bc96SEvan Quan 
24984a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
24994a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2500e098bc96SEvan Quan 
2501e098bc96SEvan Quan 	if (r)
2502e098bc96SEvan Quan 		return r;
2503e098bc96SEvan Quan 
2504a9ca9bb3STian Tao 	return sysfs_emit(buf, "%d\n", min_rpm);
2505e098bc96SEvan Quan }
2506e098bc96SEvan Quan 
2507e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_fan1_max(struct device *dev,
2508e098bc96SEvan Quan 					 struct device_attribute *attr,
2509e098bc96SEvan Quan 					 char *buf)
2510e098bc96SEvan Quan {
2511e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2512e098bc96SEvan Quan 	u32 max_rpm = 0;
2513e098bc96SEvan Quan 	u32 size = sizeof(max_rpm);
2514e098bc96SEvan Quan 	int r;
2515e098bc96SEvan Quan 
251653b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2517e098bc96SEvan Quan 		return -EPERM;
2518d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
2519d2ae842dSAlex Deucher 		return -EPERM;
2520e098bc96SEvan Quan 
25214a580877SLuben Tuikov 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2522e098bc96SEvan Quan 	if (r < 0) {
25234a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2524e098bc96SEvan Quan 		return r;
2525e098bc96SEvan Quan 	}
2526e098bc96SEvan Quan 
2527e098bc96SEvan Quan 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MAX_FAN_RPM,
2528e098bc96SEvan Quan 				   (void *)&max_rpm, &size);
2529e098bc96SEvan Quan 
25304a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
25314a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2532e098bc96SEvan Quan 
2533e098bc96SEvan Quan 	if (r)
2534e098bc96SEvan Quan 		return r;
2535e098bc96SEvan Quan 
2536a9ca9bb3STian Tao 	return sysfs_emit(buf, "%d\n", max_rpm);
2537e098bc96SEvan Quan }
2538e098bc96SEvan Quan 
2539e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_fan1_target(struct device *dev,
2540e098bc96SEvan Quan 					   struct device_attribute *attr,
2541e098bc96SEvan Quan 					   char *buf)
2542e098bc96SEvan Quan {
2543e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2544e098bc96SEvan Quan 	int err;
2545e098bc96SEvan Quan 	u32 rpm = 0;
2546e098bc96SEvan Quan 
254753b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2548e098bc96SEvan Quan 		return -EPERM;
2549d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
2550d2ae842dSAlex Deucher 		return -EPERM;
2551e098bc96SEvan Quan 
25524a580877SLuben Tuikov 	err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2553e098bc96SEvan Quan 	if (err < 0) {
25544a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2555e098bc96SEvan Quan 		return err;
2556e098bc96SEvan Quan 	}
2557e098bc96SEvan Quan 
2558f46587bcSDarren Powell 	if (adev->powerplay.pp_funcs->get_fan_speed_rpm)
2559e098bc96SEvan Quan 		err = amdgpu_dpm_get_fan_speed_rpm(adev, &rpm);
2560e098bc96SEvan Quan 	else
2561e098bc96SEvan Quan 		err = -EINVAL;
2562e098bc96SEvan Quan 
25634a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
25644a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2565e098bc96SEvan Quan 
2566e098bc96SEvan Quan 	if (err)
2567e098bc96SEvan Quan 		return err;
2568e098bc96SEvan Quan 
2569e098bc96SEvan Quan 	return sprintf(buf, "%i\n", rpm);
2570e098bc96SEvan Quan }
2571e098bc96SEvan Quan 
2572e098bc96SEvan Quan static ssize_t amdgpu_hwmon_set_fan1_target(struct device *dev,
2573e098bc96SEvan Quan 				     struct device_attribute *attr,
2574e098bc96SEvan Quan 				     const char *buf, size_t count)
2575e098bc96SEvan Quan {
2576e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2577e098bc96SEvan Quan 	int err;
2578e098bc96SEvan Quan 	u32 value;
2579e098bc96SEvan Quan 	u32 pwm_mode;
2580e098bc96SEvan Quan 
258153b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2582e098bc96SEvan Quan 		return -EPERM;
2583d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
2584d2ae842dSAlex Deucher 		return -EPERM;
2585e098bc96SEvan Quan 
25864a580877SLuben Tuikov 	err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2587e098bc96SEvan Quan 	if (err < 0) {
25884a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2589e098bc96SEvan Quan 		return err;
2590e098bc96SEvan Quan 	}
2591e098bc96SEvan Quan 
2592e098bc96SEvan Quan 	pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
2593e098bc96SEvan Quan 
2594e098bc96SEvan Quan 	if (pwm_mode != AMD_FAN_CTRL_MANUAL) {
25954a580877SLuben Tuikov 		pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
25964a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2597e098bc96SEvan Quan 		return -ENODATA;
2598e098bc96SEvan Quan 	}
2599e098bc96SEvan Quan 
2600e098bc96SEvan Quan 	err = kstrtou32(buf, 10, &value);
2601e098bc96SEvan Quan 	if (err) {
26024a580877SLuben Tuikov 		pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
26034a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2604e098bc96SEvan Quan 		return err;
2605e098bc96SEvan Quan 	}
2606e098bc96SEvan Quan 
2607f46587bcSDarren Powell 	if (adev->powerplay.pp_funcs->set_fan_speed_rpm)
2608e098bc96SEvan Quan 		err = amdgpu_dpm_set_fan_speed_rpm(adev, value);
2609e098bc96SEvan Quan 	else
2610e098bc96SEvan Quan 		err = -EINVAL;
2611e098bc96SEvan Quan 
26124a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
26134a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2614e098bc96SEvan Quan 
2615e098bc96SEvan Quan 	if (err)
2616e098bc96SEvan Quan 		return err;
2617e098bc96SEvan Quan 
2618e098bc96SEvan Quan 	return count;
2619e098bc96SEvan Quan }
2620e098bc96SEvan Quan 
2621e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_fan1_enable(struct device *dev,
2622e098bc96SEvan Quan 					    struct device_attribute *attr,
2623e098bc96SEvan Quan 					    char *buf)
2624e098bc96SEvan Quan {
2625e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2626e098bc96SEvan Quan 	u32 pwm_mode = 0;
2627e098bc96SEvan Quan 	int ret;
2628e098bc96SEvan Quan 
262953b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2630e098bc96SEvan Quan 		return -EPERM;
2631d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
2632d2ae842dSAlex Deucher 		return -EPERM;
2633e098bc96SEvan Quan 
26344a580877SLuben Tuikov 	ret = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2635e098bc96SEvan Quan 	if (ret < 0) {
26364a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2637e098bc96SEvan Quan 		return ret;
2638e098bc96SEvan Quan 	}
2639e098bc96SEvan Quan 
2640e098bc96SEvan Quan 	if (!adev->powerplay.pp_funcs->get_fan_control_mode) {
26414a580877SLuben Tuikov 		pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
26424a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2643e098bc96SEvan Quan 		return -EINVAL;
2644e098bc96SEvan Quan 	}
2645e098bc96SEvan Quan 
2646e098bc96SEvan Quan 	pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
2647e098bc96SEvan Quan 
26484a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
26494a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2650e098bc96SEvan Quan 
2651e098bc96SEvan Quan 	return sprintf(buf, "%i\n", pwm_mode == AMD_FAN_CTRL_AUTO ? 0 : 1);
2652e098bc96SEvan Quan }
2653e098bc96SEvan Quan 
2654e098bc96SEvan Quan static ssize_t amdgpu_hwmon_set_fan1_enable(struct device *dev,
2655e098bc96SEvan Quan 					    struct device_attribute *attr,
2656e098bc96SEvan Quan 					    const char *buf,
2657e098bc96SEvan Quan 					    size_t count)
2658e098bc96SEvan Quan {
2659e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2660e098bc96SEvan Quan 	int err;
2661e098bc96SEvan Quan 	int value;
2662e098bc96SEvan Quan 	u32 pwm_mode;
2663e098bc96SEvan Quan 
266453b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2665e098bc96SEvan Quan 		return -EPERM;
2666d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
2667d2ae842dSAlex Deucher 		return -EPERM;
2668e098bc96SEvan Quan 
2669e098bc96SEvan Quan 	err = kstrtoint(buf, 10, &value);
2670e098bc96SEvan Quan 	if (err)
2671e098bc96SEvan Quan 		return err;
2672e098bc96SEvan Quan 
2673e098bc96SEvan Quan 	if (value == 0)
2674e098bc96SEvan Quan 		pwm_mode = AMD_FAN_CTRL_AUTO;
2675e098bc96SEvan Quan 	else if (value == 1)
2676e098bc96SEvan Quan 		pwm_mode = AMD_FAN_CTRL_MANUAL;
2677e098bc96SEvan Quan 	else
2678e098bc96SEvan Quan 		return -EINVAL;
2679e098bc96SEvan Quan 
26804a580877SLuben Tuikov 	err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2681e098bc96SEvan Quan 	if (err < 0) {
26824a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2683e098bc96SEvan Quan 		return err;
2684e098bc96SEvan Quan 	}
2685e098bc96SEvan Quan 
2686e098bc96SEvan Quan 	if (!adev->powerplay.pp_funcs->set_fan_control_mode) {
26874a580877SLuben Tuikov 		pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
26884a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2689e098bc96SEvan Quan 		return -EINVAL;
2690e098bc96SEvan Quan 	}
2691e098bc96SEvan Quan 	amdgpu_dpm_set_fan_control_mode(adev, pwm_mode);
2692e098bc96SEvan Quan 
26934a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
26944a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2695e098bc96SEvan Quan 
2696e098bc96SEvan Quan 	return count;
2697e098bc96SEvan Quan }
2698e098bc96SEvan Quan 
2699e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_vddgfx(struct device *dev,
2700e098bc96SEvan Quan 					struct device_attribute *attr,
2701e098bc96SEvan Quan 					char *buf)
2702e098bc96SEvan Quan {
2703e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2704e098bc96SEvan Quan 	u32 vddgfx;
2705e098bc96SEvan Quan 	int r, size = sizeof(vddgfx);
2706e098bc96SEvan Quan 
270753b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2708e098bc96SEvan Quan 		return -EPERM;
2709d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
2710d2ae842dSAlex Deucher 		return -EPERM;
2711e098bc96SEvan Quan 
27124a580877SLuben Tuikov 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2713e098bc96SEvan Quan 	if (r < 0) {
27144a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2715e098bc96SEvan Quan 		return r;
2716e098bc96SEvan Quan 	}
2717e098bc96SEvan Quan 
2718e098bc96SEvan Quan 	/* get the voltage */
2719e098bc96SEvan Quan 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX,
2720e098bc96SEvan Quan 				   (void *)&vddgfx, &size);
2721e098bc96SEvan Quan 
27224a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
27234a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2724e098bc96SEvan Quan 
2725e098bc96SEvan Quan 	if (r)
2726e098bc96SEvan Quan 		return r;
2727e098bc96SEvan Quan 
2728a9ca9bb3STian Tao 	return sysfs_emit(buf, "%d\n", vddgfx);
2729e098bc96SEvan Quan }
2730e098bc96SEvan Quan 
2731e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_vddgfx_label(struct device *dev,
2732e098bc96SEvan Quan 					      struct device_attribute *attr,
2733e098bc96SEvan Quan 					      char *buf)
2734e098bc96SEvan Quan {
2735a9ca9bb3STian Tao 	return sysfs_emit(buf, "vddgfx\n");
2736e098bc96SEvan Quan }
2737e098bc96SEvan Quan 
2738e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_vddnb(struct device *dev,
2739e098bc96SEvan Quan 				       struct device_attribute *attr,
2740e098bc96SEvan Quan 				       char *buf)
2741e098bc96SEvan Quan {
2742e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2743e098bc96SEvan Quan 	u32 vddnb;
2744e098bc96SEvan Quan 	int r, size = sizeof(vddnb);
2745e098bc96SEvan Quan 
274653b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2747e098bc96SEvan Quan 		return -EPERM;
2748d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
2749d2ae842dSAlex Deucher 		return -EPERM;
2750e098bc96SEvan Quan 
2751e098bc96SEvan Quan 	/* only APUs have vddnb */
2752e098bc96SEvan Quan 	if  (!(adev->flags & AMD_IS_APU))
2753e098bc96SEvan Quan 		return -EINVAL;
2754e098bc96SEvan Quan 
27554a580877SLuben Tuikov 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2756e098bc96SEvan Quan 	if (r < 0) {
27574a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2758e098bc96SEvan Quan 		return r;
2759e098bc96SEvan Quan 	}
2760e098bc96SEvan Quan 
2761e098bc96SEvan Quan 	/* get the voltage */
2762e098bc96SEvan Quan 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB,
2763e098bc96SEvan Quan 				   (void *)&vddnb, &size);
2764e098bc96SEvan Quan 
27654a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
27664a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2767e098bc96SEvan Quan 
2768e098bc96SEvan Quan 	if (r)
2769e098bc96SEvan Quan 		return r;
2770e098bc96SEvan Quan 
2771a9ca9bb3STian Tao 	return sysfs_emit(buf, "%d\n", vddnb);
2772e098bc96SEvan Quan }
2773e098bc96SEvan Quan 
2774e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_vddnb_label(struct device *dev,
2775e098bc96SEvan Quan 					      struct device_attribute *attr,
2776e098bc96SEvan Quan 					      char *buf)
2777e098bc96SEvan Quan {
2778a9ca9bb3STian Tao 	return sysfs_emit(buf, "vddnb\n");
2779e098bc96SEvan Quan }
2780e098bc96SEvan Quan 
2781e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_power_avg(struct device *dev,
2782e098bc96SEvan Quan 					   struct device_attribute *attr,
2783e098bc96SEvan Quan 					   char *buf)
2784e098bc96SEvan Quan {
2785e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2786e098bc96SEvan Quan 	u32 query = 0;
2787e098bc96SEvan Quan 	int r, size = sizeof(u32);
2788e098bc96SEvan Quan 	unsigned uw;
2789e098bc96SEvan Quan 
279053b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2791e098bc96SEvan Quan 		return -EPERM;
2792d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
2793d2ae842dSAlex Deucher 		return -EPERM;
2794e098bc96SEvan Quan 
27954a580877SLuben Tuikov 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2796e098bc96SEvan Quan 	if (r < 0) {
27974a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2798e098bc96SEvan Quan 		return r;
2799e098bc96SEvan Quan 	}
2800e098bc96SEvan Quan 
2801e098bc96SEvan Quan 	/* get the voltage */
2802e098bc96SEvan Quan 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER,
2803e098bc96SEvan Quan 				   (void *)&query, &size);
2804e098bc96SEvan Quan 
28054a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
28064a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2807e098bc96SEvan Quan 
2808e098bc96SEvan Quan 	if (r)
2809e098bc96SEvan Quan 		return r;
2810e098bc96SEvan Quan 
2811e098bc96SEvan Quan 	/* convert to microwatts */
2812e098bc96SEvan Quan 	uw = (query >> 8) * 1000000 + (query & 0xff) * 1000;
2813e098bc96SEvan Quan 
2814a9ca9bb3STian Tao 	return sysfs_emit(buf, "%u\n", uw);
2815e098bc96SEvan Quan }
2816e098bc96SEvan Quan 
2817e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_power_cap_min(struct device *dev,
2818e098bc96SEvan Quan 					 struct device_attribute *attr,
2819e098bc96SEvan Quan 					 char *buf)
2820e098bc96SEvan Quan {
2821e098bc96SEvan Quan 	return sprintf(buf, "%i\n", 0);
2822e098bc96SEvan Quan }
2823e098bc96SEvan Quan 
2824e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_power_cap_max(struct device *dev,
2825e098bc96SEvan Quan 					 struct device_attribute *attr,
2826e098bc96SEvan Quan 					 char *buf)
2827e098bc96SEvan Quan {
2828e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
28298dfc8c53SDarren Powell 	const struct amd_pm_funcs *pp_funcs = adev->powerplay.pp_funcs;
2830ae07970aSXiaomeng Hou 	int limit_type = to_sensor_dev_attr(attr)->index;
2831ae07970aSXiaomeng Hou 	uint32_t limit = limit_type << 24;
28326e58941cSEric Huang 	uint32_t max_limit = 0;
2833e098bc96SEvan Quan 	ssize_t size;
2834e098bc96SEvan Quan 	int r;
2835e098bc96SEvan Quan 
283653b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2837e098bc96SEvan Quan 		return -EPERM;
2838d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
2839d2ae842dSAlex Deucher 		return -EPERM;
2840e098bc96SEvan Quan 
28414a580877SLuben Tuikov 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2842e098bc96SEvan Quan 	if (r < 0) {
28434a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2844e098bc96SEvan Quan 		return r;
2845e098bc96SEvan Quan 	}
2846e098bc96SEvan Quan 
2847e098bc96SEvan Quan 	if (is_support_sw_smu(adev)) {
284852d720b1SXiaomeng Hou 		smu_get_power_limit(&adev->smu, &limit, SMU_PPT_LIMIT_MAX);
2849e098bc96SEvan Quan 		size = snprintf(buf, PAGE_SIZE, "%u\n", limit * 1000000);
28508dfc8c53SDarren Powell 	} else if (pp_funcs && pp_funcs->get_power_limit) {
28516e58941cSEric Huang 		pp_funcs->get_power_limit(adev->powerplay.pp_handle,
28526e58941cSEric Huang 				&limit, &max_limit, true);
28536e58941cSEric Huang 		size = snprintf(buf, PAGE_SIZE, "%u\n", max_limit * 1000000);
2854e098bc96SEvan Quan 	} else {
2855e098bc96SEvan Quan 		size = snprintf(buf, PAGE_SIZE, "\n");
2856e098bc96SEvan Quan 	}
2857e098bc96SEvan Quan 
28584a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
28594a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2860e098bc96SEvan Quan 
2861e098bc96SEvan Quan 	return size;
2862e098bc96SEvan Quan }
2863e098bc96SEvan Quan 
2864e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_power_cap(struct device *dev,
2865e098bc96SEvan Quan 					 struct device_attribute *attr,
2866e098bc96SEvan Quan 					 char *buf)
2867e098bc96SEvan Quan {
2868e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
28698dfc8c53SDarren Powell 	const struct amd_pm_funcs *pp_funcs = adev->powerplay.pp_funcs;
2870ae07970aSXiaomeng Hou 	int limit_type = to_sensor_dev_attr(attr)->index;
2871ae07970aSXiaomeng Hou 	uint32_t limit = limit_type << 24;
2872e098bc96SEvan Quan 	ssize_t size;
2873e098bc96SEvan Quan 	int r;
2874e098bc96SEvan Quan 
287553b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2876e098bc96SEvan Quan 		return -EPERM;
2877d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
2878d2ae842dSAlex Deucher 		return -EPERM;
2879e098bc96SEvan Quan 
28804a580877SLuben Tuikov 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2881e098bc96SEvan Quan 	if (r < 0) {
28824a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2883e098bc96SEvan Quan 		return r;
2884e098bc96SEvan Quan 	}
2885e098bc96SEvan Quan 
2886e098bc96SEvan Quan 	if (is_support_sw_smu(adev)) {
288752d720b1SXiaomeng Hou 		smu_get_power_limit(&adev->smu, &limit, SMU_PPT_LIMIT_CURRENT);
2888e098bc96SEvan Quan 		size = snprintf(buf, PAGE_SIZE, "%u\n", limit * 1000000);
28898dfc8c53SDarren Powell 	} else if (pp_funcs && pp_funcs->get_power_limit) {
28906e58941cSEric Huang 		pp_funcs->get_power_limit(adev->powerplay.pp_handle,
28916e58941cSEric Huang 				&limit, NULL, false);
2892e098bc96SEvan Quan 		size = snprintf(buf, PAGE_SIZE, "%u\n", limit * 1000000);
2893e098bc96SEvan Quan 	} else {
2894e098bc96SEvan Quan 		size = snprintf(buf, PAGE_SIZE, "\n");
2895e098bc96SEvan Quan 	}
2896e098bc96SEvan Quan 
28974a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
28984a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2899e098bc96SEvan Quan 
2900e098bc96SEvan Quan 	return size;
2901e098bc96SEvan Quan }
2902e098bc96SEvan Quan 
29036e58941cSEric Huang static ssize_t amdgpu_hwmon_show_power_cap_default(struct device *dev,
29046e58941cSEric Huang 					 struct device_attribute *attr,
29056e58941cSEric Huang 					 char *buf)
29066e58941cSEric Huang {
29076e58941cSEric Huang 	struct amdgpu_device *adev = dev_get_drvdata(dev);
29086e58941cSEric Huang 	const struct amd_pm_funcs *pp_funcs = adev->powerplay.pp_funcs;
29096e58941cSEric Huang 	int limit_type = to_sensor_dev_attr(attr)->index;
29106e58941cSEric Huang 	uint32_t limit = limit_type << 24;
29116e58941cSEric Huang 	ssize_t size;
29126e58941cSEric Huang 	int r;
29136e58941cSEric Huang 
29146e58941cSEric Huang 	if (amdgpu_in_reset(adev))
29156e58941cSEric Huang 		return -EPERM;
2916d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
2917d2ae842dSAlex Deucher 		return -EPERM;
29186e58941cSEric Huang 
29196e58941cSEric Huang 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
29206e58941cSEric Huang 	if (r < 0) {
29216e58941cSEric Huang 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
29226e58941cSEric Huang 		return r;
29236e58941cSEric Huang 	}
29246e58941cSEric Huang 
29256e58941cSEric Huang 	if (is_support_sw_smu(adev)) {
29266e58941cSEric Huang 		smu_get_power_limit(&adev->smu, &limit, SMU_PPT_LIMIT_DEFAULT);
29276e58941cSEric Huang 		size = snprintf(buf, PAGE_SIZE, "%u\n", limit * 1000000);
29286e58941cSEric Huang 	} else if (pp_funcs && pp_funcs->get_power_limit) {
29296e58941cSEric Huang 		pp_funcs->get_power_limit(adev->powerplay.pp_handle,
29306e58941cSEric Huang 				&limit, NULL, true);
29316e58941cSEric Huang 		size = snprintf(buf, PAGE_SIZE, "%u\n", limit * 1000000);
29326e58941cSEric Huang 	} else {
29336e58941cSEric Huang 		size = snprintf(buf, PAGE_SIZE, "\n");
29346e58941cSEric Huang 	}
29356e58941cSEric Huang 
29366e58941cSEric Huang 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
29376e58941cSEric Huang 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
29386e58941cSEric Huang 
29396e58941cSEric Huang 	return size;
29406e58941cSEric Huang }
2941ae07970aSXiaomeng Hou static ssize_t amdgpu_hwmon_show_power_label(struct device *dev,
2942ae07970aSXiaomeng Hou 					 struct device_attribute *attr,
2943ae07970aSXiaomeng Hou 					 char *buf)
2944ae07970aSXiaomeng Hou {
2945ae07970aSXiaomeng Hou 	int limit_type = to_sensor_dev_attr(attr)->index;
2946ae07970aSXiaomeng Hou 
2947a9ca9bb3STian Tao 	return sysfs_emit(buf, "%s\n",
2948ae07970aSXiaomeng Hou 		limit_type == SMU_FAST_PPT_LIMIT ? "fastPPT" : "slowPPT");
2949ae07970aSXiaomeng Hou }
2950e098bc96SEvan Quan 
2951e098bc96SEvan Quan static ssize_t amdgpu_hwmon_set_power_cap(struct device *dev,
2952e098bc96SEvan Quan 		struct device_attribute *attr,
2953e098bc96SEvan Quan 		const char *buf,
2954e098bc96SEvan Quan 		size_t count)
2955e098bc96SEvan Quan {
2956e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
29578dfc8c53SDarren Powell 	const struct amd_pm_funcs *pp_funcs = adev->powerplay.pp_funcs;
2958ae07970aSXiaomeng Hou 	int limit_type = to_sensor_dev_attr(attr)->index;
2959e098bc96SEvan Quan 	int err;
2960e098bc96SEvan Quan 	u32 value;
2961e098bc96SEvan Quan 
296253b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2963e098bc96SEvan Quan 		return -EPERM;
2964d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
2965d2ae842dSAlex Deucher 		return -EPERM;
2966e098bc96SEvan Quan 
2967e098bc96SEvan Quan 	if (amdgpu_sriov_vf(adev))
2968e098bc96SEvan Quan 		return -EINVAL;
2969e098bc96SEvan Quan 
2970e098bc96SEvan Quan 	err = kstrtou32(buf, 10, &value);
2971e098bc96SEvan Quan 	if (err)
2972e098bc96SEvan Quan 		return err;
2973e098bc96SEvan Quan 
2974e098bc96SEvan Quan 	value = value / 1000000; /* convert to Watt */
2975ae07970aSXiaomeng Hou 	value |= limit_type << 24;
2976e098bc96SEvan Quan 
29774a580877SLuben Tuikov 	err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2978e098bc96SEvan Quan 	if (err < 0) {
29794a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2980e098bc96SEvan Quan 		return err;
2981e098bc96SEvan Quan 	}
2982e098bc96SEvan Quan 
29838dfc8c53SDarren Powell 	if (pp_funcs && pp_funcs->set_power_limit)
29848dfc8c53SDarren Powell 		err = pp_funcs->set_power_limit(adev->powerplay.pp_handle, value);
2985e098bc96SEvan Quan 	else
2986e098bc96SEvan Quan 		err = -EINVAL;
2987e098bc96SEvan Quan 
29884a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
29894a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2990e098bc96SEvan Quan 
2991e098bc96SEvan Quan 	if (err)
2992e098bc96SEvan Quan 		return err;
2993e098bc96SEvan Quan 
2994e098bc96SEvan Quan 	return count;
2995e098bc96SEvan Quan }
2996e098bc96SEvan Quan 
2997e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_sclk(struct device *dev,
2998e098bc96SEvan Quan 				      struct device_attribute *attr,
2999e098bc96SEvan Quan 				      char *buf)
3000e098bc96SEvan Quan {
3001e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
3002e098bc96SEvan Quan 	uint32_t sclk;
3003e098bc96SEvan Quan 	int r, size = sizeof(sclk);
3004e098bc96SEvan Quan 
300553b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
3006e098bc96SEvan Quan 		return -EPERM;
3007d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
3008d2ae842dSAlex Deucher 		return -EPERM;
3009e098bc96SEvan Quan 
30104a580877SLuben Tuikov 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
3011e098bc96SEvan Quan 	if (r < 0) {
30124a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
3013e098bc96SEvan Quan 		return r;
3014e098bc96SEvan Quan 	}
3015e098bc96SEvan Quan 
3016e098bc96SEvan Quan 	/* get the sclk */
3017e098bc96SEvan Quan 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK,
3018e098bc96SEvan Quan 				   (void *)&sclk, &size);
3019e098bc96SEvan Quan 
30204a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
30214a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
3022e098bc96SEvan Quan 
3023e098bc96SEvan Quan 	if (r)
3024e098bc96SEvan Quan 		return r;
3025e098bc96SEvan Quan 
3026a9ca9bb3STian Tao 	return sysfs_emit(buf, "%u\n", sclk * 10 * 1000);
3027e098bc96SEvan Quan }
3028e098bc96SEvan Quan 
3029e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_sclk_label(struct device *dev,
3030e098bc96SEvan Quan 					    struct device_attribute *attr,
3031e098bc96SEvan Quan 					    char *buf)
3032e098bc96SEvan Quan {
3033a9ca9bb3STian Tao 	return sysfs_emit(buf, "sclk\n");
3034e098bc96SEvan Quan }
3035e098bc96SEvan Quan 
3036e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_mclk(struct device *dev,
3037e098bc96SEvan Quan 				      struct device_attribute *attr,
3038e098bc96SEvan Quan 				      char *buf)
3039e098bc96SEvan Quan {
3040e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
3041e098bc96SEvan Quan 	uint32_t mclk;
3042e098bc96SEvan Quan 	int r, size = sizeof(mclk);
3043e098bc96SEvan Quan 
304453b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
3045e098bc96SEvan Quan 		return -EPERM;
3046d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
3047d2ae842dSAlex Deucher 		return -EPERM;
3048e098bc96SEvan Quan 
30494a580877SLuben Tuikov 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
3050e098bc96SEvan Quan 	if (r < 0) {
30514a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
3052e098bc96SEvan Quan 		return r;
3053e098bc96SEvan Quan 	}
3054e098bc96SEvan Quan 
3055e098bc96SEvan Quan 	/* get the sclk */
3056e098bc96SEvan Quan 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK,
3057e098bc96SEvan Quan 				   (void *)&mclk, &size);
3058e098bc96SEvan Quan 
30594a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
30604a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
3061e098bc96SEvan Quan 
3062e098bc96SEvan Quan 	if (r)
3063e098bc96SEvan Quan 		return r;
3064e098bc96SEvan Quan 
3065a9ca9bb3STian Tao 	return sysfs_emit(buf, "%u\n", mclk * 10 * 1000);
3066e098bc96SEvan Quan }
3067e098bc96SEvan Quan 
3068e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_mclk_label(struct device *dev,
3069e098bc96SEvan Quan 					    struct device_attribute *attr,
3070e098bc96SEvan Quan 					    char *buf)
3071e098bc96SEvan Quan {
3072a9ca9bb3STian Tao 	return sysfs_emit(buf, "mclk\n");
3073e098bc96SEvan Quan }
3074e098bc96SEvan Quan 
3075e098bc96SEvan Quan /**
3076e098bc96SEvan Quan  * DOC: hwmon
3077e098bc96SEvan Quan  *
3078e098bc96SEvan Quan  * The amdgpu driver exposes the following sensor interfaces:
3079e098bc96SEvan Quan  *
3080e098bc96SEvan Quan  * - GPU temperature (via the on-die sensor)
3081e098bc96SEvan Quan  *
3082e098bc96SEvan Quan  * - GPU voltage
3083e098bc96SEvan Quan  *
3084e098bc96SEvan Quan  * - Northbridge voltage (APUs only)
3085e098bc96SEvan Quan  *
3086e098bc96SEvan Quan  * - GPU power
3087e098bc96SEvan Quan  *
3088e098bc96SEvan Quan  * - GPU fan
3089e098bc96SEvan Quan  *
3090e098bc96SEvan Quan  * - GPU gfx/compute engine clock
3091e098bc96SEvan Quan  *
3092e098bc96SEvan Quan  * - GPU memory clock (dGPU only)
3093e098bc96SEvan Quan  *
3094e098bc96SEvan Quan  * hwmon interfaces for GPU temperature:
3095e098bc96SEvan Quan  *
3096e098bc96SEvan Quan  * - temp[1-3]_input: the on die GPU temperature in millidegrees Celsius
3097e098bc96SEvan Quan  *   - temp2_input and temp3_input are supported on SOC15 dGPUs only
3098e098bc96SEvan Quan  *
3099e098bc96SEvan Quan  * - temp[1-3]_label: temperature channel label
3100e098bc96SEvan Quan  *   - temp2_label and temp3_label are supported on SOC15 dGPUs only
3101e098bc96SEvan Quan  *
3102e098bc96SEvan Quan  * - temp[1-3]_crit: temperature critical max value in millidegrees Celsius
3103e098bc96SEvan Quan  *   - temp2_crit and temp3_crit are supported on SOC15 dGPUs only
3104e098bc96SEvan Quan  *
3105e098bc96SEvan Quan  * - temp[1-3]_crit_hyst: temperature hysteresis for critical limit in millidegrees Celsius
3106e098bc96SEvan Quan  *   - temp2_crit_hyst and temp3_crit_hyst are supported on SOC15 dGPUs only
3107e098bc96SEvan Quan  *
3108e098bc96SEvan Quan  * - temp[1-3]_emergency: temperature emergency max value(asic shutdown) in millidegrees Celsius
3109e098bc96SEvan Quan  *   - these are supported on SOC15 dGPUs only
3110e098bc96SEvan Quan  *
3111e098bc96SEvan Quan  * hwmon interfaces for GPU voltage:
3112e098bc96SEvan Quan  *
3113e098bc96SEvan Quan  * - in0_input: the voltage on the GPU in millivolts
3114e098bc96SEvan Quan  *
3115e098bc96SEvan Quan  * - in1_input: the voltage on the Northbridge in millivolts
3116e098bc96SEvan Quan  *
3117e098bc96SEvan Quan  * hwmon interfaces for GPU power:
3118e098bc96SEvan Quan  *
3119e098bc96SEvan Quan  * - power1_average: average power used by the GPU in microWatts
3120e098bc96SEvan Quan  *
3121e098bc96SEvan Quan  * - power1_cap_min: minimum cap supported in microWatts
3122e098bc96SEvan Quan  *
3123e098bc96SEvan Quan  * - power1_cap_max: maximum cap supported in microWatts
3124e098bc96SEvan Quan  *
3125e098bc96SEvan Quan  * - power1_cap: selected power cap in microWatts
3126e098bc96SEvan Quan  *
3127e098bc96SEvan Quan  * hwmon interfaces for GPU fan:
3128e098bc96SEvan Quan  *
3129e098bc96SEvan Quan  * - pwm1: pulse width modulation fan level (0-255)
3130e098bc96SEvan Quan  *
3131e098bc96SEvan Quan  * - pwm1_enable: pulse width modulation fan control method (0: no fan speed control, 1: manual fan speed control using pwm interface, 2: automatic fan speed control)
3132e098bc96SEvan Quan  *
3133e098bc96SEvan Quan  * - pwm1_min: pulse width modulation fan control minimum level (0)
3134e098bc96SEvan Quan  *
3135e098bc96SEvan Quan  * - pwm1_max: pulse width modulation fan control maximum level (255)
3136e098bc96SEvan Quan  *
3137e5527d8cSBhaskar Chowdhury  * - fan1_min: a minimum value Unit: revolution/min (RPM)
3138e098bc96SEvan Quan  *
3139e5527d8cSBhaskar Chowdhury  * - fan1_max: a maximum value Unit: revolution/max (RPM)
3140e098bc96SEvan Quan  *
3141e098bc96SEvan Quan  * - fan1_input: fan speed in RPM
3142e098bc96SEvan Quan  *
3143e098bc96SEvan Quan  * - fan[1-\*]_target: Desired fan speed Unit: revolution/min (RPM)
3144e098bc96SEvan Quan  *
3145e098bc96SEvan Quan  * - fan[1-\*]_enable: Enable or disable the sensors.1: Enable 0: Disable
3146e098bc96SEvan Quan  *
3147e098bc96SEvan Quan  * hwmon interfaces for GPU clocks:
3148e098bc96SEvan Quan  *
3149e098bc96SEvan Quan  * - freq1_input: the gfx/compute clock in hertz
3150e098bc96SEvan Quan  *
3151e098bc96SEvan Quan  * - freq2_input: the memory clock in hertz
3152e098bc96SEvan Quan  *
3153e098bc96SEvan Quan  * You can use hwmon tools like sensors to view this information on your system.
3154e098bc96SEvan Quan  *
3155e098bc96SEvan Quan  */
3156e098bc96SEvan Quan 
3157e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_EDGE);
3158e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0);
3159e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1);
3160e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp1_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_EDGE);
3161e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp2_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_JUNCTION);
3162e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp2_crit, S_IRUGO, amdgpu_hwmon_show_hotspot_temp_thresh, NULL, 0);
3163e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp2_crit_hyst, S_IRUGO, amdgpu_hwmon_show_hotspot_temp_thresh, NULL, 1);
3164e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp2_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_JUNCTION);
3165e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp3_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_MEM);
3166e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp3_crit, S_IRUGO, amdgpu_hwmon_show_mem_temp_thresh, NULL, 0);
3167e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp3_crit_hyst, S_IRUGO, amdgpu_hwmon_show_mem_temp_thresh, NULL, 1);
3168e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp3_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_MEM);
3169e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp1_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_EDGE);
3170e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp2_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_JUNCTION);
3171e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp3_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_MEM);
3172e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0);
3173e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0);
3174e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0);
3175e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0);
3176e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(fan1_input, S_IRUGO, amdgpu_hwmon_get_fan1_input, NULL, 0);
3177e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(fan1_min, S_IRUGO, amdgpu_hwmon_get_fan1_min, NULL, 0);
3178e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(fan1_max, S_IRUGO, amdgpu_hwmon_get_fan1_max, NULL, 0);
3179e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(fan1_target, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_target, amdgpu_hwmon_set_fan1_target, 0);
3180e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(fan1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_enable, amdgpu_hwmon_set_fan1_enable, 0);
3181e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(in0_input, S_IRUGO, amdgpu_hwmon_show_vddgfx, NULL, 0);
3182e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(in0_label, S_IRUGO, amdgpu_hwmon_show_vddgfx_label, NULL, 0);
3183e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(in1_input, S_IRUGO, amdgpu_hwmon_show_vddnb, NULL, 0);
3184e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(in1_label, S_IRUGO, amdgpu_hwmon_show_vddnb_label, NULL, 0);
3185e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(power1_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 0);
3186e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(power1_cap_max, S_IRUGO, amdgpu_hwmon_show_power_cap_max, NULL, 0);
3187e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(power1_cap_min, S_IRUGO, amdgpu_hwmon_show_power_cap_min, NULL, 0);
3188e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(power1_cap, S_IRUGO | S_IWUSR, amdgpu_hwmon_show_power_cap, amdgpu_hwmon_set_power_cap, 0);
31896e58941cSEric Huang static SENSOR_DEVICE_ATTR(power1_cap_default, S_IRUGO, amdgpu_hwmon_show_power_cap_default, NULL, 0);
3190ae07970aSXiaomeng Hou static SENSOR_DEVICE_ATTR(power1_label, S_IRUGO, amdgpu_hwmon_show_power_label, NULL, 0);
3191ae07970aSXiaomeng Hou static SENSOR_DEVICE_ATTR(power2_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 1);
3192ae07970aSXiaomeng Hou static SENSOR_DEVICE_ATTR(power2_cap_max, S_IRUGO, amdgpu_hwmon_show_power_cap_max, NULL, 1);
3193ae07970aSXiaomeng Hou static SENSOR_DEVICE_ATTR(power2_cap_min, S_IRUGO, amdgpu_hwmon_show_power_cap_min, NULL, 1);
3194ae07970aSXiaomeng Hou static SENSOR_DEVICE_ATTR(power2_cap, S_IRUGO | S_IWUSR, amdgpu_hwmon_show_power_cap, amdgpu_hwmon_set_power_cap, 1);
31956e58941cSEric Huang static SENSOR_DEVICE_ATTR(power2_cap_default, S_IRUGO, amdgpu_hwmon_show_power_cap_default, NULL, 1);
3196ae07970aSXiaomeng Hou static SENSOR_DEVICE_ATTR(power2_label, S_IRUGO, amdgpu_hwmon_show_power_label, NULL, 1);
3197e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(freq1_input, S_IRUGO, amdgpu_hwmon_show_sclk, NULL, 0);
3198e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(freq1_label, S_IRUGO, amdgpu_hwmon_show_sclk_label, NULL, 0);
3199e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(freq2_input, S_IRUGO, amdgpu_hwmon_show_mclk, NULL, 0);
3200e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(freq2_label, S_IRUGO, amdgpu_hwmon_show_mclk_label, NULL, 0);
3201e098bc96SEvan Quan 
3202e098bc96SEvan Quan static struct attribute *hwmon_attributes[] = {
3203e098bc96SEvan Quan 	&sensor_dev_attr_temp1_input.dev_attr.attr,
3204e098bc96SEvan Quan 	&sensor_dev_attr_temp1_crit.dev_attr.attr,
3205e098bc96SEvan Quan 	&sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
3206e098bc96SEvan Quan 	&sensor_dev_attr_temp2_input.dev_attr.attr,
3207e098bc96SEvan Quan 	&sensor_dev_attr_temp2_crit.dev_attr.attr,
3208e098bc96SEvan Quan 	&sensor_dev_attr_temp2_crit_hyst.dev_attr.attr,
3209e098bc96SEvan Quan 	&sensor_dev_attr_temp3_input.dev_attr.attr,
3210e098bc96SEvan Quan 	&sensor_dev_attr_temp3_crit.dev_attr.attr,
3211e098bc96SEvan Quan 	&sensor_dev_attr_temp3_crit_hyst.dev_attr.attr,
3212e098bc96SEvan Quan 	&sensor_dev_attr_temp1_emergency.dev_attr.attr,
3213e098bc96SEvan Quan 	&sensor_dev_attr_temp2_emergency.dev_attr.attr,
3214e098bc96SEvan Quan 	&sensor_dev_attr_temp3_emergency.dev_attr.attr,
3215e098bc96SEvan Quan 	&sensor_dev_attr_temp1_label.dev_attr.attr,
3216e098bc96SEvan Quan 	&sensor_dev_attr_temp2_label.dev_attr.attr,
3217e098bc96SEvan Quan 	&sensor_dev_attr_temp3_label.dev_attr.attr,
3218e098bc96SEvan Quan 	&sensor_dev_attr_pwm1.dev_attr.attr,
3219e098bc96SEvan Quan 	&sensor_dev_attr_pwm1_enable.dev_attr.attr,
3220e098bc96SEvan Quan 	&sensor_dev_attr_pwm1_min.dev_attr.attr,
3221e098bc96SEvan Quan 	&sensor_dev_attr_pwm1_max.dev_attr.attr,
3222e098bc96SEvan Quan 	&sensor_dev_attr_fan1_input.dev_attr.attr,
3223e098bc96SEvan Quan 	&sensor_dev_attr_fan1_min.dev_attr.attr,
3224e098bc96SEvan Quan 	&sensor_dev_attr_fan1_max.dev_attr.attr,
3225e098bc96SEvan Quan 	&sensor_dev_attr_fan1_target.dev_attr.attr,
3226e098bc96SEvan Quan 	&sensor_dev_attr_fan1_enable.dev_attr.attr,
3227e098bc96SEvan Quan 	&sensor_dev_attr_in0_input.dev_attr.attr,
3228e098bc96SEvan Quan 	&sensor_dev_attr_in0_label.dev_attr.attr,
3229e098bc96SEvan Quan 	&sensor_dev_attr_in1_input.dev_attr.attr,
3230e098bc96SEvan Quan 	&sensor_dev_attr_in1_label.dev_attr.attr,
3231e098bc96SEvan Quan 	&sensor_dev_attr_power1_average.dev_attr.attr,
3232e098bc96SEvan Quan 	&sensor_dev_attr_power1_cap_max.dev_attr.attr,
3233e098bc96SEvan Quan 	&sensor_dev_attr_power1_cap_min.dev_attr.attr,
3234e098bc96SEvan Quan 	&sensor_dev_attr_power1_cap.dev_attr.attr,
32356e58941cSEric Huang 	&sensor_dev_attr_power1_cap_default.dev_attr.attr,
3236ae07970aSXiaomeng Hou 	&sensor_dev_attr_power1_label.dev_attr.attr,
3237ae07970aSXiaomeng Hou 	&sensor_dev_attr_power2_average.dev_attr.attr,
3238ae07970aSXiaomeng Hou 	&sensor_dev_attr_power2_cap_max.dev_attr.attr,
3239ae07970aSXiaomeng Hou 	&sensor_dev_attr_power2_cap_min.dev_attr.attr,
3240ae07970aSXiaomeng Hou 	&sensor_dev_attr_power2_cap.dev_attr.attr,
32416e58941cSEric Huang 	&sensor_dev_attr_power2_cap_default.dev_attr.attr,
3242ae07970aSXiaomeng Hou 	&sensor_dev_attr_power2_label.dev_attr.attr,
3243e098bc96SEvan Quan 	&sensor_dev_attr_freq1_input.dev_attr.attr,
3244e098bc96SEvan Quan 	&sensor_dev_attr_freq1_label.dev_attr.attr,
3245e098bc96SEvan Quan 	&sensor_dev_attr_freq2_input.dev_attr.attr,
3246e098bc96SEvan Quan 	&sensor_dev_attr_freq2_label.dev_attr.attr,
3247e098bc96SEvan Quan 	NULL
3248e098bc96SEvan Quan };
3249e098bc96SEvan Quan 
3250e098bc96SEvan Quan static umode_t hwmon_attributes_visible(struct kobject *kobj,
3251e098bc96SEvan Quan 					struct attribute *attr, int index)
3252e098bc96SEvan Quan {
3253e098bc96SEvan Quan 	struct device *dev = kobj_to_dev(kobj);
3254e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
3255e098bc96SEvan Quan 	umode_t effective_mode = attr->mode;
3256e098bc96SEvan Quan 
3257e098bc96SEvan Quan 	/* under multi-vf mode, the hwmon attributes are all not supported */
3258e098bc96SEvan Quan 	if (amdgpu_sriov_vf(adev) && !amdgpu_sriov_is_pp_one_vf(adev))
3259e098bc96SEvan Quan 		return 0;
3260e098bc96SEvan Quan 
3261e098bc96SEvan Quan 	/* there is no fan under pp one vf mode */
3262e098bc96SEvan Quan 	if (amdgpu_sriov_is_pp_one_vf(adev) &&
3263e098bc96SEvan Quan 	    (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
3264e098bc96SEvan Quan 	     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
3265e098bc96SEvan Quan 	     attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
3266e098bc96SEvan Quan 	     attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
3267e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_input.dev_attr.attr ||
3268e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_min.dev_attr.attr ||
3269e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
3270e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_target.dev_attr.attr ||
3271e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_enable.dev_attr.attr))
3272e098bc96SEvan Quan 		return 0;
3273e098bc96SEvan Quan 
3274e098bc96SEvan Quan 	/* Skip fan attributes if fan is not present */
3275e098bc96SEvan Quan 	if (adev->pm.no_fan && (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
3276e098bc96SEvan Quan 	    attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
3277e098bc96SEvan Quan 	    attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
3278e098bc96SEvan Quan 	    attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
3279e098bc96SEvan Quan 	    attr == &sensor_dev_attr_fan1_input.dev_attr.attr ||
3280e098bc96SEvan Quan 	    attr == &sensor_dev_attr_fan1_min.dev_attr.attr ||
3281e098bc96SEvan Quan 	    attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
3282e098bc96SEvan Quan 	    attr == &sensor_dev_attr_fan1_target.dev_attr.attr ||
3283e098bc96SEvan Quan 	    attr == &sensor_dev_attr_fan1_enable.dev_attr.attr))
3284e098bc96SEvan Quan 		return 0;
3285e098bc96SEvan Quan 
3286e098bc96SEvan Quan 	/* Skip fan attributes on APU */
3287e098bc96SEvan Quan 	if ((adev->flags & AMD_IS_APU) &&
3288e098bc96SEvan Quan 	    (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
3289e098bc96SEvan Quan 	     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
3290e098bc96SEvan Quan 	     attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
3291e098bc96SEvan Quan 	     attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
3292e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_input.dev_attr.attr ||
3293e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_min.dev_attr.attr ||
3294e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
3295e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_target.dev_attr.attr ||
3296e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_enable.dev_attr.attr))
3297e098bc96SEvan Quan 		return 0;
3298e098bc96SEvan Quan 
3299e098bc96SEvan Quan 	/* Skip crit temp on APU */
3300e098bc96SEvan Quan 	if ((adev->flags & AMD_IS_APU) && (adev->family >= AMDGPU_FAMILY_CZ) &&
3301e098bc96SEvan Quan 	    (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
3302e098bc96SEvan Quan 	     attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr))
3303e098bc96SEvan Quan 		return 0;
3304e098bc96SEvan Quan 
3305e098bc96SEvan Quan 	/* Skip limit attributes if DPM is not enabled */
3306e098bc96SEvan Quan 	if (!adev->pm.dpm_enabled &&
3307e098bc96SEvan Quan 	    (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
3308e098bc96SEvan Quan 	     attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr ||
3309e098bc96SEvan Quan 	     attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
3310e098bc96SEvan Quan 	     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
3311e098bc96SEvan Quan 	     attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
3312e098bc96SEvan Quan 	     attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
3313e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_input.dev_attr.attr ||
3314e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_min.dev_attr.attr ||
3315e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
3316e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_target.dev_attr.attr ||
3317e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_enable.dev_attr.attr))
3318e098bc96SEvan Quan 		return 0;
3319e098bc96SEvan Quan 
3320e098bc96SEvan Quan 	if (!is_support_sw_smu(adev)) {
3321e098bc96SEvan Quan 		/* mask fan attributes if we have no bindings for this asic to expose */
3322e098bc96SEvan Quan 		if ((!adev->powerplay.pp_funcs->get_fan_speed_percent &&
3323e098bc96SEvan Quan 		     attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
3324e098bc96SEvan Quan 		    (!adev->powerplay.pp_funcs->get_fan_control_mode &&
3325e098bc96SEvan Quan 		     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
3326e098bc96SEvan Quan 			effective_mode &= ~S_IRUGO;
3327e098bc96SEvan Quan 
3328e098bc96SEvan Quan 		if ((!adev->powerplay.pp_funcs->set_fan_speed_percent &&
3329e098bc96SEvan Quan 		     attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
3330e098bc96SEvan Quan 		    (!adev->powerplay.pp_funcs->set_fan_control_mode &&
3331e098bc96SEvan Quan 		     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
3332e098bc96SEvan Quan 			effective_mode &= ~S_IWUSR;
3333e098bc96SEvan Quan 	}
3334e098bc96SEvan Quan 
3335ae07970aSXiaomeng Hou 	if (((adev->family == AMDGPU_FAMILY_SI) ||
3336ae07970aSXiaomeng Hou 		 ((adev->flags & AMD_IS_APU) &&
3337ae07970aSXiaomeng Hou 	      (adev->asic_type != CHIP_VANGOGH))) &&	/* not implemented yet */
3338367deb67SAlex Deucher 	    (attr == &sensor_dev_attr_power1_cap_max.dev_attr.attr ||
3339e098bc96SEvan Quan 	     attr == &sensor_dev_attr_power1_cap_min.dev_attr.attr||
33406e58941cSEric Huang 	     attr == &sensor_dev_attr_power1_cap.dev_attr.attr ||
33416e58941cSEric Huang 	     attr == &sensor_dev_attr_power1_cap_default.dev_attr.attr))
3342e098bc96SEvan Quan 		return 0;
3343e098bc96SEvan Quan 
3344367deb67SAlex Deucher 	if (((adev->family == AMDGPU_FAMILY_SI) ||
3345367deb67SAlex Deucher 	     ((adev->flags & AMD_IS_APU) &&
3346367deb67SAlex Deucher 	      (adev->asic_type < CHIP_RENOIR))) &&	/* not implemented yet */
3347367deb67SAlex Deucher 	    (attr == &sensor_dev_attr_power1_average.dev_attr.attr))
3348367deb67SAlex Deucher 		return 0;
3349367deb67SAlex Deucher 
3350e098bc96SEvan Quan 	if (!is_support_sw_smu(adev)) {
3351e098bc96SEvan Quan 		/* hide max/min values if we can't both query and manage the fan */
3352e098bc96SEvan Quan 		if ((!adev->powerplay.pp_funcs->set_fan_speed_percent &&
3353e098bc96SEvan Quan 		     !adev->powerplay.pp_funcs->get_fan_speed_percent) &&
3354e098bc96SEvan Quan 		     (!adev->powerplay.pp_funcs->set_fan_speed_rpm &&
3355e098bc96SEvan Quan 		     !adev->powerplay.pp_funcs->get_fan_speed_rpm) &&
3356e098bc96SEvan Quan 		    (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
3357e098bc96SEvan Quan 		     attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
3358e098bc96SEvan Quan 			return 0;
3359e098bc96SEvan Quan 
3360e098bc96SEvan Quan 		if ((!adev->powerplay.pp_funcs->set_fan_speed_rpm &&
3361e098bc96SEvan Quan 		     !adev->powerplay.pp_funcs->get_fan_speed_rpm) &&
3362e098bc96SEvan Quan 		    (attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
3363e098bc96SEvan Quan 		     attr == &sensor_dev_attr_fan1_min.dev_attr.attr))
3364e098bc96SEvan Quan 			return 0;
3365e098bc96SEvan Quan 	}
3366e098bc96SEvan Quan 
3367e098bc96SEvan Quan 	if ((adev->family == AMDGPU_FAMILY_SI ||	/* not implemented yet */
3368e098bc96SEvan Quan 	     adev->family == AMDGPU_FAMILY_KV) &&	/* not implemented yet */
3369e098bc96SEvan Quan 	    (attr == &sensor_dev_attr_in0_input.dev_attr.attr ||
3370e098bc96SEvan Quan 	     attr == &sensor_dev_attr_in0_label.dev_attr.attr))
3371e098bc96SEvan Quan 		return 0;
3372e098bc96SEvan Quan 
3373e098bc96SEvan Quan 	/* only APUs have vddnb */
3374e098bc96SEvan Quan 	if (!(adev->flags & AMD_IS_APU) &&
3375e098bc96SEvan Quan 	    (attr == &sensor_dev_attr_in1_input.dev_attr.attr ||
3376e098bc96SEvan Quan 	     attr == &sensor_dev_attr_in1_label.dev_attr.attr))
3377e098bc96SEvan Quan 		return 0;
3378e098bc96SEvan Quan 
3379e098bc96SEvan Quan 	/* no mclk on APUs */
3380e098bc96SEvan Quan 	if ((adev->flags & AMD_IS_APU) &&
3381e098bc96SEvan Quan 	    (attr == &sensor_dev_attr_freq2_input.dev_attr.attr ||
3382e098bc96SEvan Quan 	     attr == &sensor_dev_attr_freq2_label.dev_attr.attr))
3383e098bc96SEvan Quan 		return 0;
3384e098bc96SEvan Quan 
3385e098bc96SEvan Quan 	/* only SOC15 dGPUs support hotspot and mem temperatures */
3386e098bc96SEvan Quan 	if (((adev->flags & AMD_IS_APU) ||
3387e098bc96SEvan Quan 	     adev->asic_type < CHIP_VEGA10) &&
3388e098bc96SEvan Quan 	    (attr == &sensor_dev_attr_temp2_crit.dev_attr.attr ||
3389e098bc96SEvan Quan 	     attr == &sensor_dev_attr_temp2_crit_hyst.dev_attr.attr ||
3390e098bc96SEvan Quan 	     attr == &sensor_dev_attr_temp3_crit.dev_attr.attr ||
3391e098bc96SEvan Quan 	     attr == &sensor_dev_attr_temp3_crit_hyst.dev_attr.attr ||
3392e098bc96SEvan Quan 	     attr == &sensor_dev_attr_temp1_emergency.dev_attr.attr ||
3393e098bc96SEvan Quan 	     attr == &sensor_dev_attr_temp2_emergency.dev_attr.attr ||
3394e098bc96SEvan Quan 	     attr == &sensor_dev_attr_temp3_emergency.dev_attr.attr ||
3395e098bc96SEvan Quan 	     attr == &sensor_dev_attr_temp2_input.dev_attr.attr ||
3396e098bc96SEvan Quan 	     attr == &sensor_dev_attr_temp3_input.dev_attr.attr ||
3397e098bc96SEvan Quan 	     attr == &sensor_dev_attr_temp2_label.dev_attr.attr ||
3398e098bc96SEvan Quan 	     attr == &sensor_dev_attr_temp3_label.dev_attr.attr))
3399e098bc96SEvan Quan 		return 0;
3400e098bc96SEvan Quan 
3401ae07970aSXiaomeng Hou 	/* only Vangogh has fast PPT limit and power labels */
3402ae07970aSXiaomeng Hou 	if (!(adev->asic_type == CHIP_VANGOGH) &&
3403ae07970aSXiaomeng Hou 	    (attr == &sensor_dev_attr_power2_average.dev_attr.attr ||
3404ae07970aSXiaomeng Hou 		 attr == &sensor_dev_attr_power2_cap_max.dev_attr.attr ||
3405ae07970aSXiaomeng Hou 	     attr == &sensor_dev_attr_power2_cap_min.dev_attr.attr ||
3406ae07970aSXiaomeng Hou 		 attr == &sensor_dev_attr_power2_cap.dev_attr.attr ||
34076e58941cSEric Huang 		 attr == &sensor_dev_attr_power2_cap_default.dev_attr.attr ||
3408ae07970aSXiaomeng Hou 		 attr == &sensor_dev_attr_power2_label.dev_attr.attr ||
3409ae07970aSXiaomeng Hou 		 attr == &sensor_dev_attr_power1_label.dev_attr.attr))
3410ae07970aSXiaomeng Hou 		return 0;
3411ae07970aSXiaomeng Hou 
3412e098bc96SEvan Quan 	return effective_mode;
3413e098bc96SEvan Quan }
3414e098bc96SEvan Quan 
3415e098bc96SEvan Quan static const struct attribute_group hwmon_attrgroup = {
3416e098bc96SEvan Quan 	.attrs = hwmon_attributes,
3417e098bc96SEvan Quan 	.is_visible = hwmon_attributes_visible,
3418e098bc96SEvan Quan };
3419e098bc96SEvan Quan 
3420e098bc96SEvan Quan static const struct attribute_group *hwmon_groups[] = {
3421e098bc96SEvan Quan 	&hwmon_attrgroup,
3422e098bc96SEvan Quan 	NULL
3423e098bc96SEvan Quan };
3424e098bc96SEvan Quan 
3425e098bc96SEvan Quan int amdgpu_pm_sysfs_init(struct amdgpu_device *adev)
3426e098bc96SEvan Quan {
3427e098bc96SEvan Quan 	int ret;
3428e098bc96SEvan Quan 	uint32_t mask = 0;
3429e098bc96SEvan Quan 
3430e098bc96SEvan Quan 	if (adev->pm.sysfs_initialized)
3431e098bc96SEvan Quan 		return 0;
3432e098bc96SEvan Quan 
3433e098bc96SEvan Quan 	if (adev->pm.dpm_enabled == 0)
3434e098bc96SEvan Quan 		return 0;
3435e098bc96SEvan Quan 
3436e098bc96SEvan Quan 	INIT_LIST_HEAD(&adev->pm.pm_attr_list);
3437e098bc96SEvan Quan 
3438e098bc96SEvan Quan 	adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev,
3439e098bc96SEvan Quan 								   DRIVER_NAME, adev,
3440e098bc96SEvan Quan 								   hwmon_groups);
3441e098bc96SEvan Quan 	if (IS_ERR(adev->pm.int_hwmon_dev)) {
3442e098bc96SEvan Quan 		ret = PTR_ERR(adev->pm.int_hwmon_dev);
3443e098bc96SEvan Quan 		dev_err(adev->dev,
3444e098bc96SEvan Quan 			"Unable to register hwmon device: %d\n", ret);
3445e098bc96SEvan Quan 		return ret;
3446e098bc96SEvan Quan 	}
3447e098bc96SEvan Quan 
3448e098bc96SEvan Quan 	switch (amdgpu_virt_get_sriov_vf_mode(adev)) {
3449e098bc96SEvan Quan 	case SRIOV_VF_MODE_ONE_VF:
3450e098bc96SEvan Quan 		mask = ATTR_FLAG_ONEVF;
3451e098bc96SEvan Quan 		break;
3452e098bc96SEvan Quan 	case SRIOV_VF_MODE_MULTI_VF:
3453e098bc96SEvan Quan 		mask = 0;
3454e098bc96SEvan Quan 		break;
3455e098bc96SEvan Quan 	case SRIOV_VF_MODE_BARE_METAL:
3456e098bc96SEvan Quan 	default:
3457e098bc96SEvan Quan 		mask = ATTR_FLAG_MASK_ALL;
3458e098bc96SEvan Quan 		break;
3459e098bc96SEvan Quan 	}
3460e098bc96SEvan Quan 
3461e098bc96SEvan Quan 	ret = amdgpu_device_attr_create_groups(adev,
3462e098bc96SEvan Quan 					       amdgpu_device_attrs,
3463e098bc96SEvan Quan 					       ARRAY_SIZE(amdgpu_device_attrs),
3464e098bc96SEvan Quan 					       mask,
3465e098bc96SEvan Quan 					       &adev->pm.pm_attr_list);
3466e098bc96SEvan Quan 	if (ret)
3467e098bc96SEvan Quan 		return ret;
3468e098bc96SEvan Quan 
3469e098bc96SEvan Quan 	adev->pm.sysfs_initialized = true;
3470e098bc96SEvan Quan 
3471e098bc96SEvan Quan 	return 0;
3472e098bc96SEvan Quan }
3473e098bc96SEvan Quan 
3474e098bc96SEvan Quan void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev)
3475e098bc96SEvan Quan {
3476e098bc96SEvan Quan 	if (adev->pm.dpm_enabled == 0)
3477e098bc96SEvan Quan 		return;
3478e098bc96SEvan Quan 
3479e098bc96SEvan Quan 	if (adev->pm.int_hwmon_dev)
3480e098bc96SEvan Quan 		hwmon_device_unregister(adev->pm.int_hwmon_dev);
3481e098bc96SEvan Quan 
3482e098bc96SEvan Quan 	amdgpu_device_attr_remove_groups(adev, &adev->pm.pm_attr_list);
3483e098bc96SEvan Quan }
3484e098bc96SEvan Quan 
3485e098bc96SEvan Quan /*
3486e098bc96SEvan Quan  * Debugfs info
3487e098bc96SEvan Quan  */
3488e098bc96SEvan Quan #if defined(CONFIG_DEBUG_FS)
3489e098bc96SEvan Quan 
3490517cb957SHuang Rui static void amdgpu_debugfs_prints_cpu_info(struct seq_file *m,
3491517cb957SHuang Rui 					   struct amdgpu_device *adev) {
3492517cb957SHuang Rui 	uint16_t *p_val;
3493517cb957SHuang Rui 	uint32_t size;
3494517cb957SHuang Rui 	int i;
3495517cb957SHuang Rui 
3496517cb957SHuang Rui 	if (is_support_cclk_dpm(adev)) {
34974aef0ebcSHuang Rui 		p_val = kcalloc(adev->smu.cpu_core_num, sizeof(uint16_t),
3498517cb957SHuang Rui 				GFP_KERNEL);
3499517cb957SHuang Rui 
3500517cb957SHuang Rui 		if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_CPU_CLK,
3501517cb957SHuang Rui 					    (void *)p_val, &size)) {
35024aef0ebcSHuang Rui 			for (i = 0; i < adev->smu.cpu_core_num; i++)
3503517cb957SHuang Rui 				seq_printf(m, "\t%u MHz (CPU%d)\n",
3504517cb957SHuang Rui 					   *(p_val + i), i);
3505517cb957SHuang Rui 		}
3506517cb957SHuang Rui 
3507517cb957SHuang Rui 		kfree(p_val);
3508517cb957SHuang Rui 	}
3509517cb957SHuang Rui }
3510517cb957SHuang Rui 
3511e098bc96SEvan Quan static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *adev)
3512e098bc96SEvan Quan {
3513e098bc96SEvan Quan 	uint32_t value;
3514800c53d6SXiaojian Du 	uint64_t value64 = 0;
3515e098bc96SEvan Quan 	uint32_t query = 0;
3516e098bc96SEvan Quan 	int size;
3517e098bc96SEvan Quan 
3518e098bc96SEvan Quan 	/* GPU Clocks */
3519e098bc96SEvan Quan 	size = sizeof(value);
3520e098bc96SEvan Quan 	seq_printf(m, "GFX Clocks and Power:\n");
3521517cb957SHuang Rui 
3522517cb957SHuang Rui 	amdgpu_debugfs_prints_cpu_info(m, adev);
3523517cb957SHuang Rui 
3524e098bc96SEvan Quan 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, (void *)&value, &size))
3525e098bc96SEvan Quan 		seq_printf(m, "\t%u MHz (MCLK)\n", value/100);
3526e098bc96SEvan Quan 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, (void *)&value, &size))
3527e098bc96SEvan Quan 		seq_printf(m, "\t%u MHz (SCLK)\n", value/100);
3528e098bc96SEvan Quan 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK, (void *)&value, &size))
3529e098bc96SEvan Quan 		seq_printf(m, "\t%u MHz (PSTATE_SCLK)\n", value/100);
3530e098bc96SEvan Quan 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK, (void *)&value, &size))
3531e098bc96SEvan Quan 		seq_printf(m, "\t%u MHz (PSTATE_MCLK)\n", value/100);
3532e098bc96SEvan Quan 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, (void *)&value, &size))
3533e098bc96SEvan Quan 		seq_printf(m, "\t%u mV (VDDGFX)\n", value);
3534e098bc96SEvan Quan 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, (void *)&value, &size))
3535e098bc96SEvan Quan 		seq_printf(m, "\t%u mV (VDDNB)\n", value);
3536e098bc96SEvan Quan 	size = sizeof(uint32_t);
3537e098bc96SEvan Quan 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER, (void *)&query, &size))
3538e098bc96SEvan Quan 		seq_printf(m, "\t%u.%u W (average GPU)\n", query >> 8, query & 0xff);
3539e098bc96SEvan Quan 	size = sizeof(value);
3540e098bc96SEvan Quan 	seq_printf(m, "\n");
3541e098bc96SEvan Quan 
3542e098bc96SEvan Quan 	/* GPU Temp */
3543e098bc96SEvan Quan 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP, (void *)&value, &size))
3544e098bc96SEvan Quan 		seq_printf(m, "GPU Temperature: %u C\n", value/1000);
3545e098bc96SEvan Quan 
3546e098bc96SEvan Quan 	/* GPU Load */
3547e098bc96SEvan Quan 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, (void *)&value, &size))
3548e098bc96SEvan Quan 		seq_printf(m, "GPU Load: %u %%\n", value);
3549e098bc96SEvan Quan 	/* MEM Load */
3550e098bc96SEvan Quan 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MEM_LOAD, (void *)&value, &size))
3551e098bc96SEvan Quan 		seq_printf(m, "MEM Load: %u %%\n", value);
3552e098bc96SEvan Quan 
3553e098bc96SEvan Quan 	seq_printf(m, "\n");
3554e098bc96SEvan Quan 
3555e098bc96SEvan Quan 	/* SMC feature mask */
3556e098bc96SEvan Quan 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_ENABLED_SMC_FEATURES_MASK, (void *)&value64, &size))
3557e098bc96SEvan Quan 		seq_printf(m, "SMC Feature Mask: 0x%016llx\n", value64);
3558e098bc96SEvan Quan 
3559e098bc96SEvan Quan 	if (adev->asic_type > CHIP_VEGA20) {
3560e098bc96SEvan Quan 		/* VCN clocks */
3561e098bc96SEvan Quan 		if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCN_POWER_STATE, (void *)&value, &size)) {
3562e098bc96SEvan Quan 			if (!value) {
3563e098bc96SEvan Quan 				seq_printf(m, "VCN: Disabled\n");
3564e098bc96SEvan Quan 			} else {
3565e098bc96SEvan Quan 				seq_printf(m, "VCN: Enabled\n");
3566e098bc96SEvan Quan 				if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size))
3567e098bc96SEvan Quan 					seq_printf(m, "\t%u MHz (DCLK)\n", value/100);
3568e098bc96SEvan Quan 				if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size))
3569e098bc96SEvan Quan 					seq_printf(m, "\t%u MHz (VCLK)\n", value/100);
3570e098bc96SEvan Quan 			}
3571e098bc96SEvan Quan 		}
3572e098bc96SEvan Quan 		seq_printf(m, "\n");
3573e098bc96SEvan Quan 	} else {
3574e098bc96SEvan Quan 		/* UVD clocks */
3575e098bc96SEvan Quan 		if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_POWER, (void *)&value, &size)) {
3576e098bc96SEvan Quan 			if (!value) {
3577e098bc96SEvan Quan 				seq_printf(m, "UVD: Disabled\n");
3578e098bc96SEvan Quan 			} else {
3579e098bc96SEvan Quan 				seq_printf(m, "UVD: Enabled\n");
3580e098bc96SEvan Quan 				if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size))
3581e098bc96SEvan Quan 					seq_printf(m, "\t%u MHz (DCLK)\n", value/100);
3582e098bc96SEvan Quan 				if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size))
3583e098bc96SEvan Quan 					seq_printf(m, "\t%u MHz (VCLK)\n", value/100);
3584e098bc96SEvan Quan 			}
3585e098bc96SEvan Quan 		}
3586e098bc96SEvan Quan 		seq_printf(m, "\n");
3587e098bc96SEvan Quan 
3588e098bc96SEvan Quan 		/* VCE clocks */
3589e098bc96SEvan Quan 		if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_POWER, (void *)&value, &size)) {
3590e098bc96SEvan Quan 			if (!value) {
3591e098bc96SEvan Quan 				seq_printf(m, "VCE: Disabled\n");
3592e098bc96SEvan Quan 			} else {
3593e098bc96SEvan Quan 				seq_printf(m, "VCE: Enabled\n");
3594e098bc96SEvan Quan 				if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_ECCLK, (void *)&value, &size))
3595e098bc96SEvan Quan 					seq_printf(m, "\t%u MHz (ECCLK)\n", value/100);
3596e098bc96SEvan Quan 			}
3597e098bc96SEvan Quan 		}
3598e098bc96SEvan Quan 	}
3599e098bc96SEvan Quan 
3600e098bc96SEvan Quan 	return 0;
3601e098bc96SEvan Quan }
3602e098bc96SEvan Quan 
3603e098bc96SEvan Quan static void amdgpu_parse_cg_state(struct seq_file *m, u32 flags)
3604e098bc96SEvan Quan {
3605e098bc96SEvan Quan 	int i;
3606e098bc96SEvan Quan 
3607e098bc96SEvan Quan 	for (i = 0; clocks[i].flag; i++)
3608e098bc96SEvan Quan 		seq_printf(m, "\t%s: %s\n", clocks[i].name,
3609e098bc96SEvan Quan 			   (flags & clocks[i].flag) ? "On" : "Off");
3610e098bc96SEvan Quan }
3611e098bc96SEvan Quan 
3612373720f7SNirmoy Das static int amdgpu_debugfs_pm_info_show(struct seq_file *m, void *unused)
3613e098bc96SEvan Quan {
3614373720f7SNirmoy Das 	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
3615373720f7SNirmoy Das 	struct drm_device *dev = adev_to_drm(adev);
3616e098bc96SEvan Quan 	u32 flags = 0;
3617e098bc96SEvan Quan 	int r;
3618e098bc96SEvan Quan 
361953b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
3620e098bc96SEvan Quan 		return -EPERM;
3621d2ae842dSAlex Deucher 	if (adev->in_suspend && !adev->in_runpm)
3622d2ae842dSAlex Deucher 		return -EPERM;
3623e098bc96SEvan Quan 
3624e098bc96SEvan Quan 	r = pm_runtime_get_sync(dev->dev);
3625e098bc96SEvan Quan 	if (r < 0) {
3626e098bc96SEvan Quan 		pm_runtime_put_autosuspend(dev->dev);
3627e098bc96SEvan Quan 		return r;
3628e098bc96SEvan Quan 	}
3629e098bc96SEvan Quan 
3630e098bc96SEvan Quan 	if (!adev->pm.dpm_enabled) {
3631e098bc96SEvan Quan 		seq_printf(m, "dpm not enabled\n");
3632e098bc96SEvan Quan 		pm_runtime_mark_last_busy(dev->dev);
3633e098bc96SEvan Quan 		pm_runtime_put_autosuspend(dev->dev);
3634e098bc96SEvan Quan 		return 0;
3635e098bc96SEvan Quan 	}
3636e098bc96SEvan Quan 
3637e098bc96SEvan Quan 	if (!is_support_sw_smu(adev) &&
3638e098bc96SEvan Quan 	    adev->powerplay.pp_funcs->debugfs_print_current_performance_level) {
3639e098bc96SEvan Quan 		mutex_lock(&adev->pm.mutex);
3640e098bc96SEvan Quan 		if (adev->powerplay.pp_funcs->debugfs_print_current_performance_level)
3641e098bc96SEvan Quan 			adev->powerplay.pp_funcs->debugfs_print_current_performance_level(adev, m);
3642e098bc96SEvan Quan 		else
3643e098bc96SEvan Quan 			seq_printf(m, "Debugfs support not implemented for this asic\n");
3644e098bc96SEvan Quan 		mutex_unlock(&adev->pm.mutex);
3645e098bc96SEvan Quan 		r = 0;
3646e098bc96SEvan Quan 	} else {
3647e098bc96SEvan Quan 		r = amdgpu_debugfs_pm_info_pp(m, adev);
3648e098bc96SEvan Quan 	}
3649e098bc96SEvan Quan 	if (r)
3650e098bc96SEvan Quan 		goto out;
3651e098bc96SEvan Quan 
3652e098bc96SEvan Quan 	amdgpu_device_ip_get_clockgating_state(adev, &flags);
3653e098bc96SEvan Quan 
3654e098bc96SEvan Quan 	seq_printf(m, "Clock Gating Flags Mask: 0x%x\n", flags);
3655e098bc96SEvan Quan 	amdgpu_parse_cg_state(m, flags);
3656e098bc96SEvan Quan 	seq_printf(m, "\n");
3657e098bc96SEvan Quan 
3658e098bc96SEvan Quan out:
3659e098bc96SEvan Quan 	pm_runtime_mark_last_busy(dev->dev);
3660e098bc96SEvan Quan 	pm_runtime_put_autosuspend(dev->dev);
3661e098bc96SEvan Quan 
3662e098bc96SEvan Quan 	return r;
3663e098bc96SEvan Quan }
3664e098bc96SEvan Quan 
3665373720f7SNirmoy Das DEFINE_SHOW_ATTRIBUTE(amdgpu_debugfs_pm_info);
3666373720f7SNirmoy Das 
366727ebf21fSLijo Lazar /*
366827ebf21fSLijo Lazar  * amdgpu_pm_priv_buffer_read - Read memory region allocated to FW
366927ebf21fSLijo Lazar  *
367027ebf21fSLijo Lazar  * Reads debug memory region allocated to PMFW
367127ebf21fSLijo Lazar  */
367227ebf21fSLijo Lazar static ssize_t amdgpu_pm_prv_buffer_read(struct file *f, char __user *buf,
367327ebf21fSLijo Lazar 					 size_t size, loff_t *pos)
367427ebf21fSLijo Lazar {
367527ebf21fSLijo Lazar 	struct amdgpu_device *adev = file_inode(f)->i_private;
367627ebf21fSLijo Lazar 	const struct amd_pm_funcs *pp_funcs = adev->powerplay.pp_funcs;
367727ebf21fSLijo Lazar 	void *pp_handle = adev->powerplay.pp_handle;
367827ebf21fSLijo Lazar 	size_t smu_prv_buf_size;
367927ebf21fSLijo Lazar 	void *smu_prv_buf;
368027ebf21fSLijo Lazar 
368127ebf21fSLijo Lazar 	if (amdgpu_in_reset(adev))
368227ebf21fSLijo Lazar 		return -EPERM;
368327ebf21fSLijo Lazar 	if (adev->in_suspend && !adev->in_runpm)
368427ebf21fSLijo Lazar 		return -EPERM;
368527ebf21fSLijo Lazar 
368627ebf21fSLijo Lazar 	if (pp_funcs && pp_funcs->get_smu_prv_buf_details)
368727ebf21fSLijo Lazar 		pp_funcs->get_smu_prv_buf_details(pp_handle, &smu_prv_buf,
368827ebf21fSLijo Lazar 						  &smu_prv_buf_size);
368927ebf21fSLijo Lazar 	else
369027ebf21fSLijo Lazar 		return -ENOSYS;
369127ebf21fSLijo Lazar 
369227ebf21fSLijo Lazar 	if (!smu_prv_buf || !smu_prv_buf_size)
369327ebf21fSLijo Lazar 		return -EINVAL;
369427ebf21fSLijo Lazar 
369527ebf21fSLijo Lazar 	return simple_read_from_buffer(buf, size, pos, smu_prv_buf,
369627ebf21fSLijo Lazar 				       smu_prv_buf_size);
369727ebf21fSLijo Lazar }
369827ebf21fSLijo Lazar 
369927ebf21fSLijo Lazar static const struct file_operations amdgpu_debugfs_pm_prv_buffer_fops = {
370027ebf21fSLijo Lazar 	.owner = THIS_MODULE,
370127ebf21fSLijo Lazar 	.open = simple_open,
370227ebf21fSLijo Lazar 	.read = amdgpu_pm_prv_buffer_read,
370327ebf21fSLijo Lazar 	.llseek = default_llseek,
370427ebf21fSLijo Lazar };
370527ebf21fSLijo Lazar 
3706e098bc96SEvan Quan #endif
3707e098bc96SEvan Quan 
3708373720f7SNirmoy Das void amdgpu_debugfs_pm_init(struct amdgpu_device *adev)
3709e098bc96SEvan Quan {
3710e098bc96SEvan Quan #if defined(CONFIG_DEBUG_FS)
3711373720f7SNirmoy Das 	struct drm_minor *minor = adev_to_drm(adev)->primary;
3712373720f7SNirmoy Das 	struct dentry *root = minor->debugfs_root;
3713373720f7SNirmoy Das 
3714373720f7SNirmoy Das 	debugfs_create_file("amdgpu_pm_info", 0444, root, adev,
3715373720f7SNirmoy Das 			    &amdgpu_debugfs_pm_info_fops);
3716373720f7SNirmoy Das 
371727ebf21fSLijo Lazar 	if (adev->pm.smu_prv_buffer_size > 0)
371827ebf21fSLijo Lazar 		debugfs_create_file_size("amdgpu_pm_prv_buffer", 0444, root,
371927ebf21fSLijo Lazar 					 adev,
372027ebf21fSLijo Lazar 					 &amdgpu_debugfs_pm_prv_buffer_fops,
372127ebf21fSLijo Lazar 					 adev->pm.smu_prv_buffer_size);
3722e098bc96SEvan Quan #endif
3723e098bc96SEvan Quan }
3724