1e098bc96SEvan Quan /* 2e098bc96SEvan Quan * Copyright 2017 Advanced Micro Devices, Inc. 3e098bc96SEvan Quan * 4e098bc96SEvan Quan * Permission is hereby granted, free of charge, to any person obtaining a 5e098bc96SEvan Quan * copy of this software and associated documentation files (the "Software"), 6e098bc96SEvan Quan * to deal in the Software without restriction, including without limitation 7e098bc96SEvan Quan * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8e098bc96SEvan Quan * and/or sell copies of the Software, and to permit persons to whom the 9e098bc96SEvan Quan * Software is furnished to do so, subject to the following conditions: 10e098bc96SEvan Quan * 11e098bc96SEvan Quan * The above copyright notice and this permission notice shall be included in 12e098bc96SEvan Quan * all copies or substantial portions of the Software. 13e098bc96SEvan Quan * 14e098bc96SEvan Quan * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15e098bc96SEvan Quan * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16e098bc96SEvan Quan * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17e098bc96SEvan Quan * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18e098bc96SEvan Quan * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19e098bc96SEvan Quan * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20e098bc96SEvan Quan * OTHER DEALINGS IN THE SOFTWARE. 21e098bc96SEvan Quan * 22e098bc96SEvan Quan * Authors: Rafał Miłecki <zajec5@gmail.com> 23e098bc96SEvan Quan * Alex Deucher <alexdeucher@gmail.com> 24e098bc96SEvan Quan */ 25e098bc96SEvan Quan 26e098bc96SEvan Quan #include "amdgpu.h" 27e098bc96SEvan Quan #include "amdgpu_drv.h" 28e098bc96SEvan Quan #include "amdgpu_pm.h" 29e098bc96SEvan Quan #include "amdgpu_dpm.h" 30e098bc96SEvan Quan #include "atom.h" 31e098bc96SEvan Quan #include <linux/pci.h> 32e098bc96SEvan Quan #include <linux/hwmon.h> 33e098bc96SEvan Quan #include <linux/hwmon-sysfs.h> 34e098bc96SEvan Quan #include <linux/nospec.h> 35e098bc96SEvan Quan #include <linux/pm_runtime.h> 36517cb957SHuang Rui #include <asm/processor.h> 37e098bc96SEvan Quan 38e098bc96SEvan Quan static const struct cg_flag_name clocks[] = { 39adf16996SJinzhou.Su {AMD_CG_SUPPORT_GFX_FGCG, "Graphics Fine Grain Clock Gating"}, 40e098bc96SEvan Quan {AMD_CG_SUPPORT_GFX_MGCG, "Graphics Medium Grain Clock Gating"}, 41e098bc96SEvan Quan {AMD_CG_SUPPORT_GFX_MGLS, "Graphics Medium Grain memory Light Sleep"}, 42e098bc96SEvan Quan {AMD_CG_SUPPORT_GFX_CGCG, "Graphics Coarse Grain Clock Gating"}, 43e098bc96SEvan Quan {AMD_CG_SUPPORT_GFX_CGLS, "Graphics Coarse Grain memory Light Sleep"}, 44e098bc96SEvan Quan {AMD_CG_SUPPORT_GFX_CGTS, "Graphics Coarse Grain Tree Shader Clock Gating"}, 45e098bc96SEvan Quan {AMD_CG_SUPPORT_GFX_CGTS_LS, "Graphics Coarse Grain Tree Shader Light Sleep"}, 46e098bc96SEvan Quan {AMD_CG_SUPPORT_GFX_CP_LS, "Graphics Command Processor Light Sleep"}, 47e098bc96SEvan Quan {AMD_CG_SUPPORT_GFX_RLC_LS, "Graphics Run List Controller Light Sleep"}, 48e098bc96SEvan Quan {AMD_CG_SUPPORT_GFX_3D_CGCG, "Graphics 3D Coarse Grain Clock Gating"}, 49e098bc96SEvan Quan {AMD_CG_SUPPORT_GFX_3D_CGLS, "Graphics 3D Coarse Grain memory Light Sleep"}, 50e098bc96SEvan Quan {AMD_CG_SUPPORT_MC_LS, "Memory Controller Light Sleep"}, 51e098bc96SEvan Quan {AMD_CG_SUPPORT_MC_MGCG, "Memory Controller Medium Grain Clock Gating"}, 52e098bc96SEvan Quan {AMD_CG_SUPPORT_SDMA_LS, "System Direct Memory Access Light Sleep"}, 53e098bc96SEvan Quan {AMD_CG_SUPPORT_SDMA_MGCG, "System Direct Memory Access Medium Grain Clock Gating"}, 54e098bc96SEvan Quan {AMD_CG_SUPPORT_BIF_MGCG, "Bus Interface Medium Grain Clock Gating"}, 55e098bc96SEvan Quan {AMD_CG_SUPPORT_BIF_LS, "Bus Interface Light Sleep"}, 56e098bc96SEvan Quan {AMD_CG_SUPPORT_UVD_MGCG, "Unified Video Decoder Medium Grain Clock Gating"}, 57e098bc96SEvan Quan {AMD_CG_SUPPORT_VCE_MGCG, "Video Compression Engine Medium Grain Clock Gating"}, 58e098bc96SEvan Quan {AMD_CG_SUPPORT_HDP_LS, "Host Data Path Light Sleep"}, 59e098bc96SEvan Quan {AMD_CG_SUPPORT_HDP_MGCG, "Host Data Path Medium Grain Clock Gating"}, 60e098bc96SEvan Quan {AMD_CG_SUPPORT_DRM_MGCG, "Digital Right Management Medium Grain Clock Gating"}, 61e098bc96SEvan Quan {AMD_CG_SUPPORT_DRM_LS, "Digital Right Management Light Sleep"}, 62e098bc96SEvan Quan {AMD_CG_SUPPORT_ROM_MGCG, "Rom Medium Grain Clock Gating"}, 63e098bc96SEvan Quan {AMD_CG_SUPPORT_DF_MGCG, "Data Fabric Medium Grain Clock Gating"}, 6471037bfcSKevin Wang {AMD_CG_SUPPORT_VCN_MGCG, "VCN Medium Grain Clock Gating"}, 6571037bfcSKevin Wang {AMD_CG_SUPPORT_HDP_DS, "Host Data Path Deep Sleep"}, 6671037bfcSKevin Wang {AMD_CG_SUPPORT_HDP_SD, "Host Data Path Shutdown"}, 6771037bfcSKevin Wang {AMD_CG_SUPPORT_IH_CG, "Interrupt Handler Clock Gating"}, 6871037bfcSKevin Wang {AMD_CG_SUPPORT_JPEG_MGCG, "JPEG Medium Grain Clock Gating"}, 69e098bc96SEvan Quan 70e098bc96SEvan Quan {AMD_CG_SUPPORT_ATHUB_MGCG, "Address Translation Hub Medium Grain Clock Gating"}, 71e098bc96SEvan Quan {AMD_CG_SUPPORT_ATHUB_LS, "Address Translation Hub Light Sleep"}, 72e098bc96SEvan Quan {0, NULL}, 73e098bc96SEvan Quan }; 74e098bc96SEvan Quan 75e098bc96SEvan Quan static const struct hwmon_temp_label { 76e098bc96SEvan Quan enum PP_HWMON_TEMP channel; 77e098bc96SEvan Quan const char *label; 78e098bc96SEvan Quan } temp_label[] = { 79e098bc96SEvan Quan {PP_TEMP_EDGE, "edge"}, 80e098bc96SEvan Quan {PP_TEMP_JUNCTION, "junction"}, 81e098bc96SEvan Quan {PP_TEMP_MEM, "mem"}, 82e098bc96SEvan Quan }; 83e098bc96SEvan Quan 843867e370SDarren Powell const char * const amdgpu_pp_profile_name[] = { 853867e370SDarren Powell "BOOTUP_DEFAULT", 863867e370SDarren Powell "3D_FULL_SCREEN", 873867e370SDarren Powell "POWER_SAVING", 883867e370SDarren Powell "VIDEO", 893867e370SDarren Powell "VR", 903867e370SDarren Powell "COMPUTE", 913867e370SDarren Powell "CUSTOM" 923867e370SDarren Powell }; 933867e370SDarren Powell 94e098bc96SEvan Quan /** 95e098bc96SEvan Quan * DOC: power_dpm_state 96e098bc96SEvan Quan * 97e098bc96SEvan Quan * The power_dpm_state file is a legacy interface and is only provided for 98e098bc96SEvan Quan * backwards compatibility. The amdgpu driver provides a sysfs API for adjusting 99e098bc96SEvan Quan * certain power related parameters. The file power_dpm_state is used for this. 100e098bc96SEvan Quan * It accepts the following arguments: 101e098bc96SEvan Quan * 102e098bc96SEvan Quan * - battery 103e098bc96SEvan Quan * 104e098bc96SEvan Quan * - balanced 105e098bc96SEvan Quan * 106e098bc96SEvan Quan * - performance 107e098bc96SEvan Quan * 108e098bc96SEvan Quan * battery 109e098bc96SEvan Quan * 110e098bc96SEvan Quan * On older GPUs, the vbios provided a special power state for battery 111e098bc96SEvan Quan * operation. Selecting battery switched to this state. This is no 112e098bc96SEvan Quan * longer provided on newer GPUs so the option does nothing in that case. 113e098bc96SEvan Quan * 114e098bc96SEvan Quan * balanced 115e098bc96SEvan Quan * 116e098bc96SEvan Quan * On older GPUs, the vbios provided a special power state for balanced 117e098bc96SEvan Quan * operation. Selecting balanced switched to this state. This is no 118e098bc96SEvan Quan * longer provided on newer GPUs so the option does nothing in that case. 119e098bc96SEvan Quan * 120e098bc96SEvan Quan * performance 121e098bc96SEvan Quan * 122e098bc96SEvan Quan * On older GPUs, the vbios provided a special power state for performance 123e098bc96SEvan Quan * operation. Selecting performance switched to this state. This is no 124e098bc96SEvan Quan * longer provided on newer GPUs so the option does nothing in that case. 125e098bc96SEvan Quan * 126e098bc96SEvan Quan */ 127e098bc96SEvan Quan 128e098bc96SEvan Quan static ssize_t amdgpu_get_power_dpm_state(struct device *dev, 129e098bc96SEvan Quan struct device_attribute *attr, 130e098bc96SEvan Quan char *buf) 131e098bc96SEvan Quan { 132e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 1331348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 134e098bc96SEvan Quan enum amd_pm_state_type pm; 135e098bc96SEvan Quan int ret; 136e098bc96SEvan Quan 13753b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 138e098bc96SEvan Quan return -EPERM; 139d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 140d2ae842dSAlex Deucher return -EPERM; 141e098bc96SEvan Quan 142e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 143e098bc96SEvan Quan if (ret < 0) { 144e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 145e098bc96SEvan Quan return ret; 146e098bc96SEvan Quan } 147e098bc96SEvan Quan 14879c65f3fSEvan Quan amdgpu_dpm_get_current_power_state(adev, &pm); 149e098bc96SEvan Quan 150e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 151e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 152e098bc96SEvan Quan 153a9ca9bb3STian Tao return sysfs_emit(buf, "%s\n", 154e098bc96SEvan Quan (pm == POWER_STATE_TYPE_BATTERY) ? "battery" : 155e098bc96SEvan Quan (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance"); 156e098bc96SEvan Quan } 157e098bc96SEvan Quan 158e098bc96SEvan Quan static ssize_t amdgpu_set_power_dpm_state(struct device *dev, 159e098bc96SEvan Quan struct device_attribute *attr, 160e098bc96SEvan Quan const char *buf, 161e098bc96SEvan Quan size_t count) 162e098bc96SEvan Quan { 163e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 1641348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 165e098bc96SEvan Quan enum amd_pm_state_type state; 166e098bc96SEvan Quan int ret; 167e098bc96SEvan Quan 16853b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 169e098bc96SEvan Quan return -EPERM; 170d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 171d2ae842dSAlex Deucher return -EPERM; 172e098bc96SEvan Quan 173e098bc96SEvan Quan if (strncmp("battery", buf, strlen("battery")) == 0) 174e098bc96SEvan Quan state = POWER_STATE_TYPE_BATTERY; 175e098bc96SEvan Quan else if (strncmp("balanced", buf, strlen("balanced")) == 0) 176e098bc96SEvan Quan state = POWER_STATE_TYPE_BALANCED; 177e098bc96SEvan Quan else if (strncmp("performance", buf, strlen("performance")) == 0) 178e098bc96SEvan Quan state = POWER_STATE_TYPE_PERFORMANCE; 179e098bc96SEvan Quan else 180e098bc96SEvan Quan return -EINVAL; 181e098bc96SEvan Quan 182e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 183e098bc96SEvan Quan if (ret < 0) { 184e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 185e098bc96SEvan Quan return ret; 186e098bc96SEvan Quan } 187e098bc96SEvan Quan 18879c65f3fSEvan Quan amdgpu_dpm_set_power_state(adev, state); 189e098bc96SEvan Quan 190e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 191e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 192e098bc96SEvan Quan 193e098bc96SEvan Quan return count; 194e098bc96SEvan Quan } 195e098bc96SEvan Quan 196e098bc96SEvan Quan 197e098bc96SEvan Quan /** 198e098bc96SEvan Quan * DOC: power_dpm_force_performance_level 199e098bc96SEvan Quan * 200e098bc96SEvan Quan * The amdgpu driver provides a sysfs API for adjusting certain power 201e098bc96SEvan Quan * related parameters. The file power_dpm_force_performance_level is 202e098bc96SEvan Quan * used for this. It accepts the following arguments: 203e098bc96SEvan Quan * 204e098bc96SEvan Quan * - auto 205e098bc96SEvan Quan * 206e098bc96SEvan Quan * - low 207e098bc96SEvan Quan * 208e098bc96SEvan Quan * - high 209e098bc96SEvan Quan * 210e098bc96SEvan Quan * - manual 211e098bc96SEvan Quan * 212e098bc96SEvan Quan * - profile_standard 213e098bc96SEvan Quan * 214e098bc96SEvan Quan * - profile_min_sclk 215e098bc96SEvan Quan * 216e098bc96SEvan Quan * - profile_min_mclk 217e098bc96SEvan Quan * 218e098bc96SEvan Quan * - profile_peak 219e098bc96SEvan Quan * 220e098bc96SEvan Quan * auto 221e098bc96SEvan Quan * 222e098bc96SEvan Quan * When auto is selected, the driver will attempt to dynamically select 223e098bc96SEvan Quan * the optimal power profile for current conditions in the driver. 224e098bc96SEvan Quan * 225e098bc96SEvan Quan * low 226e098bc96SEvan Quan * 227e098bc96SEvan Quan * When low is selected, the clocks are forced to the lowest power state. 228e098bc96SEvan Quan * 229e098bc96SEvan Quan * high 230e098bc96SEvan Quan * 231e098bc96SEvan Quan * When high is selected, the clocks are forced to the highest power state. 232e098bc96SEvan Quan * 233e098bc96SEvan Quan * manual 234e098bc96SEvan Quan * 235e098bc96SEvan Quan * When manual is selected, the user can manually adjust which power states 236e098bc96SEvan Quan * are enabled for each clock domain via the sysfs pp_dpm_mclk, pp_dpm_sclk, 237e098bc96SEvan Quan * and pp_dpm_pcie files and adjust the power state transition heuristics 238e098bc96SEvan Quan * via the pp_power_profile_mode sysfs file. 239e098bc96SEvan Quan * 240e098bc96SEvan Quan * profile_standard 241e098bc96SEvan Quan * profile_min_sclk 242e098bc96SEvan Quan * profile_min_mclk 243e098bc96SEvan Quan * profile_peak 244e098bc96SEvan Quan * 245e098bc96SEvan Quan * When the profiling modes are selected, clock and power gating are 246e098bc96SEvan Quan * disabled and the clocks are set for different profiling cases. This 247e098bc96SEvan Quan * mode is recommended for profiling specific work loads where you do 248e098bc96SEvan Quan * not want clock or power gating for clock fluctuation to interfere 249e098bc96SEvan Quan * with your results. profile_standard sets the clocks to a fixed clock 250e098bc96SEvan Quan * level which varies from asic to asic. profile_min_sclk forces the sclk 251e098bc96SEvan Quan * to the lowest level. profile_min_mclk forces the mclk to the lowest level. 252e098bc96SEvan Quan * profile_peak sets all clocks (mclk, sclk, pcie) to the highest levels. 253e098bc96SEvan Quan * 254e098bc96SEvan Quan */ 255e098bc96SEvan Quan 256e098bc96SEvan Quan static ssize_t amdgpu_get_power_dpm_force_performance_level(struct device *dev, 257e098bc96SEvan Quan struct device_attribute *attr, 258e098bc96SEvan Quan char *buf) 259e098bc96SEvan Quan { 260e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 2611348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 262e098bc96SEvan Quan enum amd_dpm_forced_level level = 0xff; 263e098bc96SEvan Quan int ret; 264e098bc96SEvan Quan 26553b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 266e098bc96SEvan Quan return -EPERM; 267d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 268d2ae842dSAlex Deucher return -EPERM; 269e098bc96SEvan Quan 270e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 271e098bc96SEvan Quan if (ret < 0) { 272e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 273e098bc96SEvan Quan return ret; 274e098bc96SEvan Quan } 275e098bc96SEvan Quan 276e098bc96SEvan Quan level = amdgpu_dpm_get_performance_level(adev); 277e098bc96SEvan Quan 278e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 279e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 280e098bc96SEvan Quan 281a9ca9bb3STian Tao return sysfs_emit(buf, "%s\n", 282e098bc96SEvan Quan (level == AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" : 283e098bc96SEvan Quan (level == AMD_DPM_FORCED_LEVEL_LOW) ? "low" : 284e098bc96SEvan Quan (level == AMD_DPM_FORCED_LEVEL_HIGH) ? "high" : 285e098bc96SEvan Quan (level == AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" : 286e098bc96SEvan Quan (level == AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD) ? "profile_standard" : 287e098bc96SEvan Quan (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK) ? "profile_min_sclk" : 288e098bc96SEvan Quan (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) ? "profile_min_mclk" : 289e098bc96SEvan Quan (level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) ? "profile_peak" : 2906be64246SLijo Lazar (level == AMD_DPM_FORCED_LEVEL_PERF_DETERMINISM) ? "perf_determinism" : 291e098bc96SEvan Quan "unknown"); 292e098bc96SEvan Quan } 293e098bc96SEvan Quan 294e098bc96SEvan Quan static ssize_t amdgpu_set_power_dpm_force_performance_level(struct device *dev, 295e098bc96SEvan Quan struct device_attribute *attr, 296e098bc96SEvan Quan const char *buf, 297e098bc96SEvan Quan size_t count) 298e098bc96SEvan Quan { 299e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 3001348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 301e098bc96SEvan Quan enum amd_dpm_forced_level level; 302e098bc96SEvan Quan int ret = 0; 303e098bc96SEvan Quan 30453b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 305e098bc96SEvan Quan return -EPERM; 306d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 307d2ae842dSAlex Deucher return -EPERM; 308e098bc96SEvan Quan 309e098bc96SEvan Quan if (strncmp("low", buf, strlen("low")) == 0) { 310e098bc96SEvan Quan level = AMD_DPM_FORCED_LEVEL_LOW; 311e098bc96SEvan Quan } else if (strncmp("high", buf, strlen("high")) == 0) { 312e098bc96SEvan Quan level = AMD_DPM_FORCED_LEVEL_HIGH; 313e098bc96SEvan Quan } else if (strncmp("auto", buf, strlen("auto")) == 0) { 314e098bc96SEvan Quan level = AMD_DPM_FORCED_LEVEL_AUTO; 315e098bc96SEvan Quan } else if (strncmp("manual", buf, strlen("manual")) == 0) { 316e098bc96SEvan Quan level = AMD_DPM_FORCED_LEVEL_MANUAL; 317e098bc96SEvan Quan } else if (strncmp("profile_exit", buf, strlen("profile_exit")) == 0) { 318e098bc96SEvan Quan level = AMD_DPM_FORCED_LEVEL_PROFILE_EXIT; 319e098bc96SEvan Quan } else if (strncmp("profile_standard", buf, strlen("profile_standard")) == 0) { 320e098bc96SEvan Quan level = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD; 321e098bc96SEvan Quan } else if (strncmp("profile_min_sclk", buf, strlen("profile_min_sclk")) == 0) { 322e098bc96SEvan Quan level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK; 323e098bc96SEvan Quan } else if (strncmp("profile_min_mclk", buf, strlen("profile_min_mclk")) == 0) { 324e098bc96SEvan Quan level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK; 325e098bc96SEvan Quan } else if (strncmp("profile_peak", buf, strlen("profile_peak")) == 0) { 326e098bc96SEvan Quan level = AMD_DPM_FORCED_LEVEL_PROFILE_PEAK; 3276be64246SLijo Lazar } else if (strncmp("perf_determinism", buf, strlen("perf_determinism")) == 0) { 3286be64246SLijo Lazar level = AMD_DPM_FORCED_LEVEL_PERF_DETERMINISM; 329e098bc96SEvan Quan } else { 330e098bc96SEvan Quan return -EINVAL; 331e098bc96SEvan Quan } 332e098bc96SEvan Quan 333e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 334e098bc96SEvan Quan if (ret < 0) { 335e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 336e098bc96SEvan Quan return ret; 337e098bc96SEvan Quan } 338e098bc96SEvan Quan 3398cda7a4fSAlex Deucher mutex_lock(&adev->pm.stable_pstate_ctx_lock); 34079c65f3fSEvan Quan if (amdgpu_dpm_force_performance_level(adev, level)) { 341e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 342e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 3438cda7a4fSAlex Deucher mutex_unlock(&adev->pm.stable_pstate_ctx_lock); 344e098bc96SEvan Quan return -EINVAL; 345e098bc96SEvan Quan } 3468cda7a4fSAlex Deucher /* override whatever a user ctx may have set */ 3478cda7a4fSAlex Deucher adev->pm.stable_pstate_ctx = NULL; 3488cda7a4fSAlex Deucher mutex_unlock(&adev->pm.stable_pstate_ctx_lock); 34979c65f3fSEvan Quan 350e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 351e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 352e098bc96SEvan Quan 353e098bc96SEvan Quan return count; 354e098bc96SEvan Quan } 355e098bc96SEvan Quan 356e098bc96SEvan Quan static ssize_t amdgpu_get_pp_num_states(struct device *dev, 357e098bc96SEvan Quan struct device_attribute *attr, 358e098bc96SEvan Quan char *buf) 359e098bc96SEvan Quan { 360e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 3611348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 362e098bc96SEvan Quan struct pp_states_info data; 36309b6744cSDarren Powell uint32_t i; 36409b6744cSDarren Powell int buf_len, ret; 365e098bc96SEvan Quan 36653b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 367e098bc96SEvan Quan return -EPERM; 368d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 369d2ae842dSAlex Deucher return -EPERM; 370e098bc96SEvan Quan 371e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 372e098bc96SEvan Quan if (ret < 0) { 373e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 374e098bc96SEvan Quan return ret; 375e098bc96SEvan Quan } 376e098bc96SEvan Quan 37779c65f3fSEvan Quan if (amdgpu_dpm_get_pp_num_states(adev, &data)) 378e098bc96SEvan Quan memset(&data, 0, sizeof(data)); 379e098bc96SEvan Quan 380e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 381e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 382e098bc96SEvan Quan 38309b6744cSDarren Powell buf_len = sysfs_emit(buf, "states: %d\n", data.nums); 384e098bc96SEvan Quan for (i = 0; i < data.nums; i++) 38509b6744cSDarren Powell buf_len += sysfs_emit_at(buf, buf_len, "%d %s\n", i, 386e098bc96SEvan Quan (data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" : 387e098bc96SEvan Quan (data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" : 388e098bc96SEvan Quan (data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" : 389e098bc96SEvan Quan (data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default"); 390e098bc96SEvan Quan 391e098bc96SEvan Quan return buf_len; 392e098bc96SEvan Quan } 393e098bc96SEvan Quan 394e098bc96SEvan Quan static ssize_t amdgpu_get_pp_cur_state(struct device *dev, 395e098bc96SEvan Quan struct device_attribute *attr, 396e098bc96SEvan Quan char *buf) 397e098bc96SEvan Quan { 398e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 3991348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 4002b24c199STom Rix struct pp_states_info data = {0}; 401e098bc96SEvan Quan enum amd_pm_state_type pm = 0; 402e098bc96SEvan Quan int i = 0, ret = 0; 403e098bc96SEvan Quan 40453b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 405e098bc96SEvan Quan return -EPERM; 406d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 407d2ae842dSAlex Deucher return -EPERM; 408e098bc96SEvan Quan 409e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 410e098bc96SEvan Quan if (ret < 0) { 411e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 412e098bc96SEvan Quan return ret; 413e098bc96SEvan Quan } 414e098bc96SEvan Quan 41579c65f3fSEvan Quan amdgpu_dpm_get_current_power_state(adev, &pm); 41679c65f3fSEvan Quan 41779c65f3fSEvan Quan ret = amdgpu_dpm_get_pp_num_states(adev, &data); 418e098bc96SEvan Quan 419e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 420e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 421e098bc96SEvan Quan 42279c65f3fSEvan Quan if (ret) 42379c65f3fSEvan Quan return ret; 42479c65f3fSEvan Quan 425e098bc96SEvan Quan for (i = 0; i < data.nums; i++) { 426e098bc96SEvan Quan if (pm == data.states[i]) 427e098bc96SEvan Quan break; 428e098bc96SEvan Quan } 429e098bc96SEvan Quan 430e098bc96SEvan Quan if (i == data.nums) 431e098bc96SEvan Quan i = -EINVAL; 432e098bc96SEvan Quan 433a9ca9bb3STian Tao return sysfs_emit(buf, "%d\n", i); 434e098bc96SEvan Quan } 435e098bc96SEvan Quan 436e098bc96SEvan Quan static ssize_t amdgpu_get_pp_force_state(struct device *dev, 437e098bc96SEvan Quan struct device_attribute *attr, 438e098bc96SEvan Quan char *buf) 439e098bc96SEvan Quan { 440e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 4411348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 442e098bc96SEvan Quan 44353b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 444e098bc96SEvan Quan return -EPERM; 445d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 446d2ae842dSAlex Deucher return -EPERM; 447e098bc96SEvan Quan 448d698a2c4SEvan Quan if (adev->pm.pp_force_state_enabled) 449e098bc96SEvan Quan return amdgpu_get_pp_cur_state(dev, attr, buf); 450e098bc96SEvan Quan else 451a9ca9bb3STian Tao return sysfs_emit(buf, "\n"); 452e098bc96SEvan Quan } 453e098bc96SEvan Quan 454e098bc96SEvan Quan static ssize_t amdgpu_set_pp_force_state(struct device *dev, 455e098bc96SEvan Quan struct device_attribute *attr, 456e098bc96SEvan Quan const char *buf, 457e098bc96SEvan Quan size_t count) 458e098bc96SEvan Quan { 459e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 4601348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 461e098bc96SEvan Quan enum amd_pm_state_type state = 0; 46279c65f3fSEvan Quan struct pp_states_info data; 463e098bc96SEvan Quan unsigned long idx; 464e098bc96SEvan Quan int ret; 465e098bc96SEvan Quan 46653b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 467e098bc96SEvan Quan return -EPERM; 468d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 469d2ae842dSAlex Deucher return -EPERM; 470e098bc96SEvan Quan 471d698a2c4SEvan Quan adev->pm.pp_force_state_enabled = false; 47279c65f3fSEvan Quan 473e098bc96SEvan Quan if (strlen(buf) == 1) 47479c65f3fSEvan Quan return count; 475e098bc96SEvan Quan 476e098bc96SEvan Quan ret = kstrtoul(buf, 0, &idx); 477e098bc96SEvan Quan if (ret || idx >= ARRAY_SIZE(data.states)) 478e098bc96SEvan Quan return -EINVAL; 479e098bc96SEvan Quan 480e098bc96SEvan Quan idx = array_index_nospec(idx, ARRAY_SIZE(data.states)); 481e098bc96SEvan Quan 482e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 483e098bc96SEvan Quan if (ret < 0) { 484e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 485e098bc96SEvan Quan return ret; 486e098bc96SEvan Quan } 487e098bc96SEvan Quan 48879c65f3fSEvan Quan ret = amdgpu_dpm_get_pp_num_states(adev, &data); 48979c65f3fSEvan Quan if (ret) 49079c65f3fSEvan Quan goto err_out; 49179c65f3fSEvan Quan 49279c65f3fSEvan Quan state = data.states[idx]; 49379c65f3fSEvan Quan 494e098bc96SEvan Quan /* only set user selected power states */ 495e098bc96SEvan Quan if (state != POWER_STATE_TYPE_INTERNAL_BOOT && 496e098bc96SEvan Quan state != POWER_STATE_TYPE_DEFAULT) { 49779c65f3fSEvan Quan ret = amdgpu_dpm_dispatch_task(adev, 498e098bc96SEvan Quan AMD_PP_TASK_ENABLE_USER_STATE, &state); 49979c65f3fSEvan Quan if (ret) 50079c65f3fSEvan Quan goto err_out; 50179c65f3fSEvan Quan 502d698a2c4SEvan Quan adev->pm.pp_force_state_enabled = true; 503e098bc96SEvan Quan } 50479c65f3fSEvan Quan 505e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 506e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 507e098bc96SEvan Quan 508e098bc96SEvan Quan return count; 50979c65f3fSEvan Quan 51079c65f3fSEvan Quan err_out: 51179c65f3fSEvan Quan pm_runtime_mark_last_busy(ddev->dev); 51279c65f3fSEvan Quan pm_runtime_put_autosuspend(ddev->dev); 51379c65f3fSEvan Quan return ret; 514e098bc96SEvan Quan } 515e098bc96SEvan Quan 516e098bc96SEvan Quan /** 517e098bc96SEvan Quan * DOC: pp_table 518e098bc96SEvan Quan * 519e098bc96SEvan Quan * The amdgpu driver provides a sysfs API for uploading new powerplay 520e098bc96SEvan Quan * tables. The file pp_table is used for this. Reading the file 521e098bc96SEvan Quan * will dump the current power play table. Writing to the file 522e098bc96SEvan Quan * will attempt to upload a new powerplay table and re-initialize 523e098bc96SEvan Quan * powerplay using that new table. 524e098bc96SEvan Quan * 525e098bc96SEvan Quan */ 526e098bc96SEvan Quan 527e098bc96SEvan Quan static ssize_t amdgpu_get_pp_table(struct device *dev, 528e098bc96SEvan Quan struct device_attribute *attr, 529e098bc96SEvan Quan char *buf) 530e098bc96SEvan Quan { 531e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 5321348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 533e098bc96SEvan Quan char *table = NULL; 534e098bc96SEvan Quan int size, ret; 535e098bc96SEvan Quan 53653b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 537e098bc96SEvan Quan return -EPERM; 538d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 539d2ae842dSAlex Deucher return -EPERM; 540e098bc96SEvan Quan 541e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 542e098bc96SEvan Quan if (ret < 0) { 543e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 544e098bc96SEvan Quan return ret; 545e098bc96SEvan Quan } 546e098bc96SEvan Quan 547e098bc96SEvan Quan size = amdgpu_dpm_get_pp_table(adev, &table); 54879c65f3fSEvan Quan 549e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 550e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 55179c65f3fSEvan Quan 55279c65f3fSEvan Quan if (size <= 0) 553e098bc96SEvan Quan return size; 554e098bc96SEvan Quan 555e098bc96SEvan Quan if (size >= PAGE_SIZE) 556e098bc96SEvan Quan size = PAGE_SIZE - 1; 557e098bc96SEvan Quan 558e098bc96SEvan Quan memcpy(buf, table, size); 559e098bc96SEvan Quan 560e098bc96SEvan Quan return size; 561e098bc96SEvan Quan } 562e098bc96SEvan Quan 563e098bc96SEvan Quan static ssize_t amdgpu_set_pp_table(struct device *dev, 564e098bc96SEvan Quan struct device_attribute *attr, 565e098bc96SEvan Quan const char *buf, 566e098bc96SEvan Quan size_t count) 567e098bc96SEvan Quan { 568e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 5691348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 570e098bc96SEvan Quan int ret = 0; 571e098bc96SEvan Quan 57253b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 573e098bc96SEvan Quan return -EPERM; 574d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 575d2ae842dSAlex Deucher return -EPERM; 576e098bc96SEvan Quan 577e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 578e098bc96SEvan Quan if (ret < 0) { 579e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 580e098bc96SEvan Quan return ret; 581e098bc96SEvan Quan } 582e098bc96SEvan Quan 5838f4828d0SDarren Powell ret = amdgpu_dpm_set_pp_table(adev, buf, count); 584e098bc96SEvan Quan 585e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 586e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 587e098bc96SEvan Quan 58879c65f3fSEvan Quan if (ret) 58979c65f3fSEvan Quan return ret; 59079c65f3fSEvan Quan 591e098bc96SEvan Quan return count; 592e098bc96SEvan Quan } 593e098bc96SEvan Quan 594e098bc96SEvan Quan /** 595e098bc96SEvan Quan * DOC: pp_od_clk_voltage 596e098bc96SEvan Quan * 597e098bc96SEvan Quan * The amdgpu driver provides a sysfs API for adjusting the clocks and voltages 598e098bc96SEvan Quan * in each power level within a power state. The pp_od_clk_voltage is used for 599e098bc96SEvan Quan * this. 600e098bc96SEvan Quan * 601e098bc96SEvan Quan * Note that the actual memory controller clock rate are exposed, not 602e098bc96SEvan Quan * the effective memory clock of the DRAMs. To translate it, use the 603e098bc96SEvan Quan * following formula: 604e098bc96SEvan Quan * 605e098bc96SEvan Quan * Clock conversion (Mhz): 606e098bc96SEvan Quan * 607e098bc96SEvan Quan * HBM: effective_memory_clock = memory_controller_clock * 1 608e098bc96SEvan Quan * 609e098bc96SEvan Quan * G5: effective_memory_clock = memory_controller_clock * 1 610e098bc96SEvan Quan * 611e098bc96SEvan Quan * G6: effective_memory_clock = memory_controller_clock * 2 612e098bc96SEvan Quan * 613e098bc96SEvan Quan * DRAM data rate (MT/s): 614e098bc96SEvan Quan * 615e098bc96SEvan Quan * HBM: effective_memory_clock * 2 = data_rate 616e098bc96SEvan Quan * 617e098bc96SEvan Quan * G5: effective_memory_clock * 4 = data_rate 618e098bc96SEvan Quan * 619e098bc96SEvan Quan * G6: effective_memory_clock * 8 = data_rate 620e098bc96SEvan Quan * 621e098bc96SEvan Quan * Bandwidth (MB/s): 622e098bc96SEvan Quan * 623e098bc96SEvan Quan * data_rate * vram_bit_width / 8 = memory_bandwidth 624e098bc96SEvan Quan * 625e098bc96SEvan Quan * Some examples: 626e098bc96SEvan Quan * 627e098bc96SEvan Quan * G5 on RX460: 628e098bc96SEvan Quan * 629e098bc96SEvan Quan * memory_controller_clock = 1750 Mhz 630e098bc96SEvan Quan * 631e098bc96SEvan Quan * effective_memory_clock = 1750 Mhz * 1 = 1750 Mhz 632e098bc96SEvan Quan * 633e098bc96SEvan Quan * data rate = 1750 * 4 = 7000 MT/s 634e098bc96SEvan Quan * 635e098bc96SEvan Quan * memory_bandwidth = 7000 * 128 bits / 8 = 112000 MB/s 636e098bc96SEvan Quan * 637e098bc96SEvan Quan * G6 on RX5700: 638e098bc96SEvan Quan * 639e098bc96SEvan Quan * memory_controller_clock = 875 Mhz 640e098bc96SEvan Quan * 641e098bc96SEvan Quan * effective_memory_clock = 875 Mhz * 2 = 1750 Mhz 642e098bc96SEvan Quan * 643e098bc96SEvan Quan * data rate = 1750 * 8 = 14000 MT/s 644e098bc96SEvan Quan * 645e098bc96SEvan Quan * memory_bandwidth = 14000 * 256 bits / 8 = 448000 MB/s 646e098bc96SEvan Quan * 647e098bc96SEvan Quan * < For Vega10 and previous ASICs > 648e098bc96SEvan Quan * 649e098bc96SEvan Quan * Reading the file will display: 650e098bc96SEvan Quan * 651e098bc96SEvan Quan * - a list of engine clock levels and voltages labeled OD_SCLK 652e098bc96SEvan Quan * 653e098bc96SEvan Quan * - a list of memory clock levels and voltages labeled OD_MCLK 654e098bc96SEvan Quan * 655e098bc96SEvan Quan * - a list of valid ranges for sclk, mclk, and voltage labeled OD_RANGE 656e098bc96SEvan Quan * 657e098bc96SEvan Quan * To manually adjust these settings, first select manual using 658e098bc96SEvan Quan * power_dpm_force_performance_level. Enter a new value for each 659e098bc96SEvan Quan * level by writing a string that contains "s/m level clock voltage" to 660e098bc96SEvan Quan * the file. E.g., "s 1 500 820" will update sclk level 1 to be 500 MHz 661e098bc96SEvan Quan * at 820 mV; "m 0 350 810" will update mclk level 0 to be 350 MHz at 662e098bc96SEvan Quan * 810 mV. When you have edited all of the states as needed, write 663e098bc96SEvan Quan * "c" (commit) to the file to commit your changes. If you want to reset to the 664e098bc96SEvan Quan * default power levels, write "r" (reset) to the file to reset them. 665e098bc96SEvan Quan * 666e098bc96SEvan Quan * 667e098bc96SEvan Quan * < For Vega20 and newer ASICs > 668e098bc96SEvan Quan * 669e098bc96SEvan Quan * Reading the file will display: 670e098bc96SEvan Quan * 671e098bc96SEvan Quan * - minimum and maximum engine clock labeled OD_SCLK 672e098bc96SEvan Quan * 67337a58f69SEvan Quan * - minimum(not available for Vega20 and Navi1x) and maximum memory 67437a58f69SEvan Quan * clock labeled OD_MCLK 675e098bc96SEvan Quan * 676e098bc96SEvan Quan * - three <frequency, voltage> points labeled OD_VDDC_CURVE. 677e098bc96SEvan Quan * They can be used to calibrate the sclk voltage curve. 678e098bc96SEvan Quan * 679a2b6df4fSEvan Quan * - voltage offset(in mV) applied on target voltage calculation. 680a2b6df4fSEvan Quan * This is available for Sienna Cichlid, Navy Flounder and Dimgrey 681a2b6df4fSEvan Quan * Cavefish. For these ASICs, the target voltage calculation can be 682a2b6df4fSEvan Quan * illustrated by "voltage = voltage calculated from v/f curve + 683a2b6df4fSEvan Quan * overdrive vddgfx offset" 684a2b6df4fSEvan Quan * 685e098bc96SEvan Quan * - a list of valid ranges for sclk, mclk, and voltage curve points 686e098bc96SEvan Quan * labeled OD_RANGE 687e098bc96SEvan Quan * 6880487bbb4SAlex Deucher * < For APUs > 6890487bbb4SAlex Deucher * 6900487bbb4SAlex Deucher * Reading the file will display: 6910487bbb4SAlex Deucher * 6920487bbb4SAlex Deucher * - minimum and maximum engine clock labeled OD_SCLK 6930487bbb4SAlex Deucher * 6940487bbb4SAlex Deucher * - a list of valid ranges for sclk labeled OD_RANGE 6950487bbb4SAlex Deucher * 6963dc8077fSAlex Deucher * < For VanGogh > 6973dc8077fSAlex Deucher * 6983dc8077fSAlex Deucher * Reading the file will display: 6993dc8077fSAlex Deucher * 7003dc8077fSAlex Deucher * - minimum and maximum engine clock labeled OD_SCLK 7013dc8077fSAlex Deucher * - minimum and maximum core clocks labeled OD_CCLK 7023dc8077fSAlex Deucher * 7033dc8077fSAlex Deucher * - a list of valid ranges for sclk and cclk labeled OD_RANGE 7043dc8077fSAlex Deucher * 705e098bc96SEvan Quan * To manually adjust these settings: 706e098bc96SEvan Quan * 707e098bc96SEvan Quan * - First select manual using power_dpm_force_performance_level 708e098bc96SEvan Quan * 709e098bc96SEvan Quan * - For clock frequency setting, enter a new value by writing a 710e098bc96SEvan Quan * string that contains "s/m index clock" to the file. The index 711e098bc96SEvan Quan * should be 0 if to set minimum clock. And 1 if to set maximum 712e098bc96SEvan Quan * clock. E.g., "s 0 500" will update minimum sclk to be 500 MHz. 7133dc8077fSAlex Deucher * "m 1 800" will update maximum mclk to be 800Mhz. For core 7143dc8077fSAlex Deucher * clocks on VanGogh, the string contains "p core index clock". 7153dc8077fSAlex Deucher * E.g., "p 2 0 800" would set the minimum core clock on core 7163dc8077fSAlex Deucher * 2 to 800Mhz. 717e098bc96SEvan Quan * 718e098bc96SEvan Quan * For sclk voltage curve, enter the new values by writing a 719e098bc96SEvan Quan * string that contains "vc point clock voltage" to the file. The 720e098bc96SEvan Quan * points are indexed by 0, 1 and 2. E.g., "vc 0 300 600" will 721e098bc96SEvan Quan * update point1 with clock set as 300Mhz and voltage as 722e098bc96SEvan Quan * 600mV. "vc 2 1000 1000" will update point3 with clock set 723e098bc96SEvan Quan * as 1000Mhz and voltage 1000mV. 724e098bc96SEvan Quan * 725a2b6df4fSEvan Quan * To update the voltage offset applied for gfxclk/voltage calculation, 726a2b6df4fSEvan Quan * enter the new value by writing a string that contains "vo offset". 727a2b6df4fSEvan Quan * This is supported by Sienna Cichlid, Navy Flounder and Dimgrey Cavefish. 728a2b6df4fSEvan Quan * And the offset can be a positive or negative value. 729a2b6df4fSEvan Quan * 730e098bc96SEvan Quan * - When you have edited all of the states as needed, write "c" (commit) 731e098bc96SEvan Quan * to the file to commit your changes 732e098bc96SEvan Quan * 733e098bc96SEvan Quan * - If you want to reset to the default power levels, write "r" (reset) 734e098bc96SEvan Quan * to the file to reset them 735e098bc96SEvan Quan * 736e098bc96SEvan Quan */ 737e098bc96SEvan Quan 738e098bc96SEvan Quan static ssize_t amdgpu_set_pp_od_clk_voltage(struct device *dev, 739e098bc96SEvan Quan struct device_attribute *attr, 740e098bc96SEvan Quan const char *buf, 741e098bc96SEvan Quan size_t count) 742e098bc96SEvan Quan { 743e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 7441348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 745e098bc96SEvan Quan int ret; 746e098bc96SEvan Quan uint32_t parameter_size = 0; 747e098bc96SEvan Quan long parameter[64]; 748e098bc96SEvan Quan char buf_cpy[128]; 749e098bc96SEvan Quan char *tmp_str; 750e098bc96SEvan Quan char *sub_str; 751e098bc96SEvan Quan const char delimiter[3] = {' ', '\n', '\0'}; 752e098bc96SEvan Quan uint32_t type; 753e098bc96SEvan Quan 75453b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 755e098bc96SEvan Quan return -EPERM; 756d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 757d2ae842dSAlex Deucher return -EPERM; 758e098bc96SEvan Quan 759e098bc96SEvan Quan if (count > 127) 760e098bc96SEvan Quan return -EINVAL; 761e098bc96SEvan Quan 762e098bc96SEvan Quan if (*buf == 's') 763e098bc96SEvan Quan type = PP_OD_EDIT_SCLK_VDDC_TABLE; 7640d90d0ddSHuang Rui else if (*buf == 'p') 7650d90d0ddSHuang Rui type = PP_OD_EDIT_CCLK_VDDC_TABLE; 766e098bc96SEvan Quan else if (*buf == 'm') 767e098bc96SEvan Quan type = PP_OD_EDIT_MCLK_VDDC_TABLE; 768e098bc96SEvan Quan else if(*buf == 'r') 769e098bc96SEvan Quan type = PP_OD_RESTORE_DEFAULT_TABLE; 770e098bc96SEvan Quan else if (*buf == 'c') 771e098bc96SEvan Quan type = PP_OD_COMMIT_DPM_TABLE; 772e098bc96SEvan Quan else if (!strncmp(buf, "vc", 2)) 773e098bc96SEvan Quan type = PP_OD_EDIT_VDDC_CURVE; 774a2b6df4fSEvan Quan else if (!strncmp(buf, "vo", 2)) 775a2b6df4fSEvan Quan type = PP_OD_EDIT_VDDGFX_OFFSET; 776e098bc96SEvan Quan else 777e098bc96SEvan Quan return -EINVAL; 778e098bc96SEvan Quan 779e098bc96SEvan Quan memcpy(buf_cpy, buf, count+1); 780e098bc96SEvan Quan 781e098bc96SEvan Quan tmp_str = buf_cpy; 782e098bc96SEvan Quan 783a2b6df4fSEvan Quan if ((type == PP_OD_EDIT_VDDC_CURVE) || 784a2b6df4fSEvan Quan (type == PP_OD_EDIT_VDDGFX_OFFSET)) 785e098bc96SEvan Quan tmp_str++; 786e098bc96SEvan Quan while (isspace(*++tmp_str)); 787e098bc96SEvan Quan 788ce7c1d04SEvan Quan while ((sub_str = strsep(&tmp_str, delimiter)) != NULL) { 789aec1d870SMatt Coffin if (strlen(sub_str) == 0) 790aec1d870SMatt Coffin continue; 791e098bc96SEvan Quan ret = kstrtol(sub_str, 0, ¶meter[parameter_size]); 792e098bc96SEvan Quan if (ret) 793e098bc96SEvan Quan return -EINVAL; 794e098bc96SEvan Quan parameter_size++; 795e098bc96SEvan Quan 796e098bc96SEvan Quan while (isspace(*tmp_str)) 797e098bc96SEvan Quan tmp_str++; 798e098bc96SEvan Quan } 799e098bc96SEvan Quan 800e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 801e098bc96SEvan Quan if (ret < 0) { 802e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 803e098bc96SEvan Quan return ret; 804e098bc96SEvan Quan } 805e098bc96SEvan Quan 80679c65f3fSEvan Quan if (amdgpu_dpm_set_fine_grain_clk_vol(adev, 80779c65f3fSEvan Quan type, 80812a6727dSXiaojian Du parameter, 80979c65f3fSEvan Quan parameter_size)) 81079c65f3fSEvan Quan goto err_out; 81112a6727dSXiaojian Du 81279c65f3fSEvan Quan if (amdgpu_dpm_odn_edit_dpm_table(adev, type, 81379c65f3fSEvan Quan parameter, parameter_size)) 81479c65f3fSEvan Quan goto err_out; 815e098bc96SEvan Quan 816e098bc96SEvan Quan if (type == PP_OD_COMMIT_DPM_TABLE) { 81779c65f3fSEvan Quan if (amdgpu_dpm_dispatch_task(adev, 818e098bc96SEvan Quan AMD_PP_TASK_READJUST_POWER_STATE, 81979c65f3fSEvan Quan NULL)) 82079c65f3fSEvan Quan goto err_out; 82179c65f3fSEvan Quan } 82279c65f3fSEvan Quan 823e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 824e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 82579c65f3fSEvan Quan 826e098bc96SEvan Quan return count; 82779c65f3fSEvan Quan 82879c65f3fSEvan Quan err_out: 829e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 830e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 831e098bc96SEvan Quan return -EINVAL; 832e098bc96SEvan Quan } 833e098bc96SEvan Quan 834e098bc96SEvan Quan static ssize_t amdgpu_get_pp_od_clk_voltage(struct device *dev, 835e098bc96SEvan Quan struct device_attribute *attr, 836e098bc96SEvan Quan char *buf) 837e098bc96SEvan Quan { 838e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 8391348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 840c8cb19c7SDarren Powell int size = 0; 841e098bc96SEvan Quan int ret; 842c8cb19c7SDarren Powell enum pp_clock_type od_clocks[6] = { 843c8cb19c7SDarren Powell OD_SCLK, 844c8cb19c7SDarren Powell OD_MCLK, 845c8cb19c7SDarren Powell OD_VDDC_CURVE, 846c8cb19c7SDarren Powell OD_RANGE, 847c8cb19c7SDarren Powell OD_VDDGFX_OFFSET, 848c8cb19c7SDarren Powell OD_CCLK, 849c8cb19c7SDarren Powell }; 850c8cb19c7SDarren Powell uint clk_index; 851e098bc96SEvan Quan 85253b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 853e098bc96SEvan Quan return -EPERM; 854d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 855d2ae842dSAlex Deucher return -EPERM; 856e098bc96SEvan Quan 857e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 858e098bc96SEvan Quan if (ret < 0) { 859e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 860e098bc96SEvan Quan return ret; 861e098bc96SEvan Quan } 862e098bc96SEvan Quan 863c8cb19c7SDarren Powell for (clk_index = 0 ; clk_index < 6 ; clk_index++) { 864c8cb19c7SDarren Powell ret = amdgpu_dpm_emit_clock_levels(adev, od_clocks[clk_index], buf, &size); 865c8cb19c7SDarren Powell if (ret) 866c8cb19c7SDarren Powell break; 867c8cb19c7SDarren Powell } 868c8cb19c7SDarren Powell if (ret == -ENOENT) { 869e098bc96SEvan Quan size = amdgpu_dpm_print_clock_levels(adev, OD_SCLK, buf); 87079c65f3fSEvan Quan if (size > 0) { 871e098bc96SEvan Quan size += amdgpu_dpm_print_clock_levels(adev, OD_MCLK, buf + size); 872e098bc96SEvan Quan size += amdgpu_dpm_print_clock_levels(adev, OD_VDDC_CURVE, buf + size); 8738f4828d0SDarren Powell size += amdgpu_dpm_print_clock_levels(adev, OD_VDDGFX_OFFSET, buf + size); 874e098bc96SEvan Quan size += amdgpu_dpm_print_clock_levels(adev, OD_RANGE, buf + size); 8758f4828d0SDarren Powell size += amdgpu_dpm_print_clock_levels(adev, OD_CCLK, buf + size); 876e098bc96SEvan Quan } 877c8cb19c7SDarren Powell } 878c8cb19c7SDarren Powell 879c8cb19c7SDarren Powell if (size == 0) 880c8cb19c7SDarren Powell size = sysfs_emit(buf, "\n"); 881c8cb19c7SDarren Powell 882e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 883e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 884e098bc96SEvan Quan 885e098bc96SEvan Quan return size; 886e098bc96SEvan Quan } 887e098bc96SEvan Quan 888e098bc96SEvan Quan /** 889e098bc96SEvan Quan * DOC: pp_features 890e098bc96SEvan Quan * 891e098bc96SEvan Quan * The amdgpu driver provides a sysfs API for adjusting what powerplay 892e098bc96SEvan Quan * features to be enabled. The file pp_features is used for this. And 893e098bc96SEvan Quan * this is only available for Vega10 and later dGPUs. 894e098bc96SEvan Quan * 895e098bc96SEvan Quan * Reading back the file will show you the followings: 896e098bc96SEvan Quan * - Current ppfeature masks 897e098bc96SEvan Quan * - List of the all supported powerplay features with their naming, 898e098bc96SEvan Quan * bitmasks and enablement status('Y'/'N' means "enabled"/"disabled"). 899e098bc96SEvan Quan * 900e098bc96SEvan Quan * To manually enable or disable a specific feature, just set or clear 901e098bc96SEvan Quan * the corresponding bit from original ppfeature masks and input the 902e098bc96SEvan Quan * new ppfeature masks. 903e098bc96SEvan Quan */ 904e098bc96SEvan Quan static ssize_t amdgpu_set_pp_features(struct device *dev, 905e098bc96SEvan Quan struct device_attribute *attr, 906e098bc96SEvan Quan const char *buf, 907e098bc96SEvan Quan size_t count) 908e098bc96SEvan Quan { 909e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 9101348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 911e098bc96SEvan Quan uint64_t featuremask; 912e098bc96SEvan Quan int ret; 913e098bc96SEvan Quan 91453b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 915e098bc96SEvan Quan return -EPERM; 916d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 917d2ae842dSAlex Deucher return -EPERM; 918e098bc96SEvan Quan 919e098bc96SEvan Quan ret = kstrtou64(buf, 0, &featuremask); 920e098bc96SEvan Quan if (ret) 921e098bc96SEvan Quan return -EINVAL; 922e098bc96SEvan Quan 923e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 924e098bc96SEvan Quan if (ret < 0) { 925e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 926e098bc96SEvan Quan return ret; 927e098bc96SEvan Quan } 928e098bc96SEvan Quan 929e098bc96SEvan Quan ret = amdgpu_dpm_set_ppfeature_status(adev, featuremask); 93079c65f3fSEvan Quan 931e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 932e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 93379c65f3fSEvan Quan 93479c65f3fSEvan Quan if (ret) 935e098bc96SEvan Quan return -EINVAL; 936e098bc96SEvan Quan 937e098bc96SEvan Quan return count; 938e098bc96SEvan Quan } 939e098bc96SEvan Quan 940e098bc96SEvan Quan static ssize_t amdgpu_get_pp_features(struct device *dev, 941e098bc96SEvan Quan struct device_attribute *attr, 942e098bc96SEvan Quan char *buf) 943e098bc96SEvan Quan { 944e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 9451348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 946e098bc96SEvan Quan ssize_t size; 947e098bc96SEvan Quan int ret; 948e098bc96SEvan Quan 94953b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 950e098bc96SEvan Quan return -EPERM; 951d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 952d2ae842dSAlex Deucher return -EPERM; 953e098bc96SEvan Quan 954e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 955e098bc96SEvan Quan if (ret < 0) { 956e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 957e098bc96SEvan Quan return ret; 958e098bc96SEvan Quan } 959e098bc96SEvan Quan 960e098bc96SEvan Quan size = amdgpu_dpm_get_ppfeature_status(adev, buf); 96179c65f3fSEvan Quan if (size <= 0) 96209b6744cSDarren Powell size = sysfs_emit(buf, "\n"); 963e098bc96SEvan Quan 964e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 965e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 966e098bc96SEvan Quan 967e098bc96SEvan Quan return size; 968e098bc96SEvan Quan } 969e098bc96SEvan Quan 970e098bc96SEvan Quan /** 971e098bc96SEvan Quan * DOC: pp_dpm_sclk pp_dpm_mclk pp_dpm_socclk pp_dpm_fclk pp_dpm_dcefclk pp_dpm_pcie 972e098bc96SEvan Quan * 973e098bc96SEvan Quan * The amdgpu driver provides a sysfs API for adjusting what power levels 974e098bc96SEvan Quan * are enabled for a given power state. The files pp_dpm_sclk, pp_dpm_mclk, 975e098bc96SEvan Quan * pp_dpm_socclk, pp_dpm_fclk, pp_dpm_dcefclk and pp_dpm_pcie are used for 976e098bc96SEvan Quan * this. 977e098bc96SEvan Quan * 978e098bc96SEvan Quan * pp_dpm_socclk and pp_dpm_dcefclk interfaces are only available for 979e098bc96SEvan Quan * Vega10 and later ASICs. 980e098bc96SEvan Quan * pp_dpm_fclk interface is only available for Vega20 and later ASICs. 981e098bc96SEvan Quan * 982e098bc96SEvan Quan * Reading back the files will show you the available power levels within 983e098bc96SEvan Quan * the power state and the clock information for those levels. 984e098bc96SEvan Quan * 985e098bc96SEvan Quan * To manually adjust these states, first select manual using 986e098bc96SEvan Quan * power_dpm_force_performance_level. 987e098bc96SEvan Quan * Secondly, enter a new value for each level by inputing a string that 988e098bc96SEvan Quan * contains " echo xx xx xx > pp_dpm_sclk/mclk/pcie" 989e098bc96SEvan Quan * E.g., 990e098bc96SEvan Quan * 991e098bc96SEvan Quan * .. code-block:: bash 992e098bc96SEvan Quan * 993e098bc96SEvan Quan * echo "4 5 6" > pp_dpm_sclk 994e098bc96SEvan Quan * 995e098bc96SEvan Quan * will enable sclk levels 4, 5, and 6. 996e098bc96SEvan Quan * 997e098bc96SEvan Quan * NOTE: change to the dcefclk max dpm level is not supported now 998e098bc96SEvan Quan */ 999e098bc96SEvan Quan 10002ea092e5SDarren Powell static ssize_t amdgpu_get_pp_dpm_clock(struct device *dev, 10012ea092e5SDarren Powell enum pp_clock_type type, 1002e098bc96SEvan Quan char *buf) 1003e098bc96SEvan Quan { 1004e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 10051348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 1006c8cb19c7SDarren Powell int size = 0; 1007c8cb19c7SDarren Powell int ret = 0; 1008e098bc96SEvan Quan 100953b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 1010e098bc96SEvan Quan return -EPERM; 1011d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 1012d2ae842dSAlex Deucher return -EPERM; 1013e098bc96SEvan Quan 1014e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 1015e098bc96SEvan Quan if (ret < 0) { 1016e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1017e098bc96SEvan Quan return ret; 1018e098bc96SEvan Quan } 1019e098bc96SEvan Quan 1020c8cb19c7SDarren Powell ret = amdgpu_dpm_emit_clock_levels(adev, type, buf, &size); 1021c8cb19c7SDarren Powell if (ret == -ENOENT) 10222ea092e5SDarren Powell size = amdgpu_dpm_print_clock_levels(adev, type, buf); 1023c8cb19c7SDarren Powell 1024c8cb19c7SDarren Powell if (size == 0) 102509b6744cSDarren Powell size = sysfs_emit(buf, "\n"); 1026e098bc96SEvan Quan 1027e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 1028e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1029e098bc96SEvan Quan 1030e098bc96SEvan Quan return size; 1031e098bc96SEvan Quan } 1032e098bc96SEvan Quan 1033e098bc96SEvan Quan /* 1034e098bc96SEvan Quan * Worst case: 32 bits individually specified, in octal at 12 characters 1035e098bc96SEvan Quan * per line (+1 for \n). 1036e098bc96SEvan Quan */ 1037e098bc96SEvan Quan #define AMDGPU_MASK_BUF_MAX (32 * 13) 1038e098bc96SEvan Quan 1039e098bc96SEvan Quan static ssize_t amdgpu_read_mask(const char *buf, size_t count, uint32_t *mask) 1040e098bc96SEvan Quan { 1041e098bc96SEvan Quan int ret; 1042c915ef89SDan Carpenter unsigned long level; 1043e098bc96SEvan Quan char *sub_str = NULL; 1044e098bc96SEvan Quan char *tmp; 1045e098bc96SEvan Quan char buf_cpy[AMDGPU_MASK_BUF_MAX + 1]; 1046e098bc96SEvan Quan const char delimiter[3] = {' ', '\n', '\0'}; 1047e098bc96SEvan Quan size_t bytes; 1048e098bc96SEvan Quan 1049e098bc96SEvan Quan *mask = 0; 1050e098bc96SEvan Quan 1051e098bc96SEvan Quan bytes = min(count, sizeof(buf_cpy) - 1); 1052e098bc96SEvan Quan memcpy(buf_cpy, buf, bytes); 1053e098bc96SEvan Quan buf_cpy[bytes] = '\0'; 1054e098bc96SEvan Quan tmp = buf_cpy; 1055ce7c1d04SEvan Quan while ((sub_str = strsep(&tmp, delimiter)) != NULL) { 1056e098bc96SEvan Quan if (strlen(sub_str)) { 1057c915ef89SDan Carpenter ret = kstrtoul(sub_str, 0, &level); 1058c915ef89SDan Carpenter if (ret || level > 31) 1059e098bc96SEvan Quan return -EINVAL; 1060e098bc96SEvan Quan *mask |= 1 << level; 1061e098bc96SEvan Quan } else 1062e098bc96SEvan Quan break; 1063e098bc96SEvan Quan } 1064e098bc96SEvan Quan 1065e098bc96SEvan Quan return 0; 1066e098bc96SEvan Quan } 1067e098bc96SEvan Quan 10682ea092e5SDarren Powell static ssize_t amdgpu_set_pp_dpm_clock(struct device *dev, 10692ea092e5SDarren Powell enum pp_clock_type type, 1070e098bc96SEvan Quan const char *buf, 1071e098bc96SEvan Quan size_t count) 1072e098bc96SEvan Quan { 1073e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 10741348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 1075e098bc96SEvan Quan int ret; 1076e098bc96SEvan Quan uint32_t mask = 0; 1077e098bc96SEvan Quan 107853b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 1079e098bc96SEvan Quan return -EPERM; 1080d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 1081d2ae842dSAlex Deucher return -EPERM; 1082e098bc96SEvan Quan 1083e098bc96SEvan Quan ret = amdgpu_read_mask(buf, count, &mask); 1084e098bc96SEvan Quan if (ret) 1085e098bc96SEvan Quan return ret; 1086e098bc96SEvan Quan 1087e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 1088e098bc96SEvan Quan if (ret < 0) { 1089e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1090e098bc96SEvan Quan return ret; 1091e098bc96SEvan Quan } 1092e098bc96SEvan Quan 10932ea092e5SDarren Powell ret = amdgpu_dpm_force_clock_level(adev, type, mask); 1094e098bc96SEvan Quan 1095e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 1096e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1097e098bc96SEvan Quan 1098e098bc96SEvan Quan if (ret) 1099e098bc96SEvan Quan return -EINVAL; 1100e098bc96SEvan Quan 1101e098bc96SEvan Quan return count; 1102e098bc96SEvan Quan } 1103e098bc96SEvan Quan 11042ea092e5SDarren Powell static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev, 11052ea092e5SDarren Powell struct device_attribute *attr, 11062ea092e5SDarren Powell char *buf) 11072ea092e5SDarren Powell { 11082ea092e5SDarren Powell return amdgpu_get_pp_dpm_clock(dev, PP_SCLK, buf); 11092ea092e5SDarren Powell } 11102ea092e5SDarren Powell 11112ea092e5SDarren Powell static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev, 11122ea092e5SDarren Powell struct device_attribute *attr, 11132ea092e5SDarren Powell const char *buf, 11142ea092e5SDarren Powell size_t count) 11152ea092e5SDarren Powell { 11162ea092e5SDarren Powell return amdgpu_set_pp_dpm_clock(dev, PP_SCLK, buf, count); 11172ea092e5SDarren Powell } 11182ea092e5SDarren Powell 1119e098bc96SEvan Quan static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev, 1120e098bc96SEvan Quan struct device_attribute *attr, 1121e098bc96SEvan Quan char *buf) 1122e098bc96SEvan Quan { 11232ea092e5SDarren Powell return amdgpu_get_pp_dpm_clock(dev, PP_MCLK, buf); 1124e098bc96SEvan Quan } 1125e098bc96SEvan Quan 1126e098bc96SEvan Quan static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev, 1127e098bc96SEvan Quan struct device_attribute *attr, 1128e098bc96SEvan Quan const char *buf, 1129e098bc96SEvan Quan size_t count) 1130e098bc96SEvan Quan { 11312ea092e5SDarren Powell return amdgpu_set_pp_dpm_clock(dev, PP_MCLK, buf, count); 1132e098bc96SEvan Quan } 1133e098bc96SEvan Quan 1134e098bc96SEvan Quan static ssize_t amdgpu_get_pp_dpm_socclk(struct device *dev, 1135e098bc96SEvan Quan struct device_attribute *attr, 1136e098bc96SEvan Quan char *buf) 1137e098bc96SEvan Quan { 11382ea092e5SDarren Powell return amdgpu_get_pp_dpm_clock(dev, PP_SOCCLK, buf); 1139e098bc96SEvan Quan } 1140e098bc96SEvan Quan 1141e098bc96SEvan Quan static ssize_t amdgpu_set_pp_dpm_socclk(struct device *dev, 1142e098bc96SEvan Quan struct device_attribute *attr, 1143e098bc96SEvan Quan const char *buf, 1144e098bc96SEvan Quan size_t count) 1145e098bc96SEvan Quan { 11462ea092e5SDarren Powell return amdgpu_set_pp_dpm_clock(dev, PP_SOCCLK, buf, count); 1147e098bc96SEvan Quan } 1148e098bc96SEvan Quan 1149e098bc96SEvan Quan static ssize_t amdgpu_get_pp_dpm_fclk(struct device *dev, 1150e098bc96SEvan Quan struct device_attribute *attr, 1151e098bc96SEvan Quan char *buf) 1152e098bc96SEvan Quan { 11532ea092e5SDarren Powell return amdgpu_get_pp_dpm_clock(dev, PP_FCLK, buf); 1154e098bc96SEvan Quan } 1155e098bc96SEvan Quan 1156e098bc96SEvan Quan static ssize_t amdgpu_set_pp_dpm_fclk(struct device *dev, 1157e098bc96SEvan Quan struct device_attribute *attr, 1158e098bc96SEvan Quan const char *buf, 1159e098bc96SEvan Quan size_t count) 1160e098bc96SEvan Quan { 11612ea092e5SDarren Powell return amdgpu_set_pp_dpm_clock(dev, PP_FCLK, buf, count); 1162e098bc96SEvan Quan } 1163e098bc96SEvan Quan 11649577b0ecSXiaojian Du static ssize_t amdgpu_get_pp_dpm_vclk(struct device *dev, 11659577b0ecSXiaojian Du struct device_attribute *attr, 11669577b0ecSXiaojian Du char *buf) 11679577b0ecSXiaojian Du { 11682ea092e5SDarren Powell return amdgpu_get_pp_dpm_clock(dev, PP_VCLK, buf); 11699577b0ecSXiaojian Du } 11709577b0ecSXiaojian Du 11719577b0ecSXiaojian Du static ssize_t amdgpu_set_pp_dpm_vclk(struct device *dev, 11729577b0ecSXiaojian Du struct device_attribute *attr, 11739577b0ecSXiaojian Du const char *buf, 11749577b0ecSXiaojian Du size_t count) 11759577b0ecSXiaojian Du { 11762ea092e5SDarren Powell return amdgpu_set_pp_dpm_clock(dev, PP_VCLK, buf, count); 11779577b0ecSXiaojian Du } 11789577b0ecSXiaojian Du 11799577b0ecSXiaojian Du static ssize_t amdgpu_get_pp_dpm_dclk(struct device *dev, 11809577b0ecSXiaojian Du struct device_attribute *attr, 11819577b0ecSXiaojian Du char *buf) 11829577b0ecSXiaojian Du { 11832ea092e5SDarren Powell return amdgpu_get_pp_dpm_clock(dev, PP_DCLK, buf); 11849577b0ecSXiaojian Du } 11859577b0ecSXiaojian Du 11869577b0ecSXiaojian Du static ssize_t amdgpu_set_pp_dpm_dclk(struct device *dev, 11879577b0ecSXiaojian Du struct device_attribute *attr, 11889577b0ecSXiaojian Du const char *buf, 11899577b0ecSXiaojian Du size_t count) 11909577b0ecSXiaojian Du { 11912ea092e5SDarren Powell return amdgpu_set_pp_dpm_clock(dev, PP_DCLK, buf, count); 11929577b0ecSXiaojian Du } 11939577b0ecSXiaojian Du 1194e098bc96SEvan Quan static ssize_t amdgpu_get_pp_dpm_dcefclk(struct device *dev, 1195e098bc96SEvan Quan struct device_attribute *attr, 1196e098bc96SEvan Quan char *buf) 1197e098bc96SEvan Quan { 11982ea092e5SDarren Powell return amdgpu_get_pp_dpm_clock(dev, PP_DCEFCLK, buf); 1199e098bc96SEvan Quan } 1200e098bc96SEvan Quan 1201e098bc96SEvan Quan static ssize_t amdgpu_set_pp_dpm_dcefclk(struct device *dev, 1202e098bc96SEvan Quan struct device_attribute *attr, 1203e098bc96SEvan Quan const char *buf, 1204e098bc96SEvan Quan size_t count) 1205e098bc96SEvan Quan { 12062ea092e5SDarren Powell return amdgpu_set_pp_dpm_clock(dev, PP_DCEFCLK, buf, count); 1207e098bc96SEvan Quan } 1208e098bc96SEvan Quan 1209e098bc96SEvan Quan static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev, 1210e098bc96SEvan Quan struct device_attribute *attr, 1211e098bc96SEvan Quan char *buf) 1212e098bc96SEvan Quan { 12132ea092e5SDarren Powell return amdgpu_get_pp_dpm_clock(dev, PP_PCIE, buf); 1214e098bc96SEvan Quan } 1215e098bc96SEvan Quan 1216e098bc96SEvan Quan static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev, 1217e098bc96SEvan Quan struct device_attribute *attr, 1218e098bc96SEvan Quan const char *buf, 1219e098bc96SEvan Quan size_t count) 1220e098bc96SEvan Quan { 12212ea092e5SDarren Powell return amdgpu_set_pp_dpm_clock(dev, PP_PCIE, buf, count); 1222e098bc96SEvan Quan } 1223e098bc96SEvan Quan 1224e098bc96SEvan Quan static ssize_t amdgpu_get_pp_sclk_od(struct device *dev, 1225e098bc96SEvan Quan struct device_attribute *attr, 1226e098bc96SEvan Quan char *buf) 1227e098bc96SEvan Quan { 1228e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 12291348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 1230e098bc96SEvan Quan uint32_t value = 0; 1231e098bc96SEvan Quan int ret; 1232e098bc96SEvan Quan 123353b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 1234e098bc96SEvan Quan return -EPERM; 1235d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 1236d2ae842dSAlex Deucher return -EPERM; 1237e098bc96SEvan Quan 1238e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 1239e098bc96SEvan Quan if (ret < 0) { 1240e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1241e098bc96SEvan Quan return ret; 1242e098bc96SEvan Quan } 1243e098bc96SEvan Quan 1244e098bc96SEvan Quan value = amdgpu_dpm_get_sclk_od(adev); 1245e098bc96SEvan Quan 1246e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 1247e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1248e098bc96SEvan Quan 1249a9ca9bb3STian Tao return sysfs_emit(buf, "%d\n", value); 1250e098bc96SEvan Quan } 1251e098bc96SEvan Quan 1252e098bc96SEvan Quan static ssize_t amdgpu_set_pp_sclk_od(struct device *dev, 1253e098bc96SEvan Quan struct device_attribute *attr, 1254e098bc96SEvan Quan const char *buf, 1255e098bc96SEvan Quan size_t count) 1256e098bc96SEvan Quan { 1257e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 12581348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 1259e098bc96SEvan Quan int ret; 1260e098bc96SEvan Quan long int value; 1261e098bc96SEvan Quan 126253b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 1263e098bc96SEvan Quan return -EPERM; 1264d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 1265d2ae842dSAlex Deucher return -EPERM; 1266e098bc96SEvan Quan 1267e098bc96SEvan Quan ret = kstrtol(buf, 0, &value); 1268e098bc96SEvan Quan 1269e098bc96SEvan Quan if (ret) 1270e098bc96SEvan Quan return -EINVAL; 1271e098bc96SEvan Quan 1272e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 1273e098bc96SEvan Quan if (ret < 0) { 1274e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1275e098bc96SEvan Quan return ret; 1276e098bc96SEvan Quan } 1277e098bc96SEvan Quan 1278e098bc96SEvan Quan amdgpu_dpm_set_sclk_od(adev, (uint32_t)value); 1279e098bc96SEvan Quan 1280e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 1281e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1282e098bc96SEvan Quan 1283e098bc96SEvan Quan return count; 1284e098bc96SEvan Quan } 1285e098bc96SEvan Quan 1286e098bc96SEvan Quan static ssize_t amdgpu_get_pp_mclk_od(struct device *dev, 1287e098bc96SEvan Quan struct device_attribute *attr, 1288e098bc96SEvan Quan char *buf) 1289e098bc96SEvan Quan { 1290e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 12911348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 1292e098bc96SEvan Quan uint32_t value = 0; 1293e098bc96SEvan Quan int ret; 1294e098bc96SEvan Quan 129553b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 1296e098bc96SEvan Quan return -EPERM; 1297d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 1298d2ae842dSAlex Deucher return -EPERM; 1299e098bc96SEvan Quan 1300e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 1301e098bc96SEvan Quan if (ret < 0) { 1302e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1303e098bc96SEvan Quan return ret; 1304e098bc96SEvan Quan } 1305e098bc96SEvan Quan 1306e098bc96SEvan Quan value = amdgpu_dpm_get_mclk_od(adev); 1307e098bc96SEvan Quan 1308e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 1309e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1310e098bc96SEvan Quan 1311a9ca9bb3STian Tao return sysfs_emit(buf, "%d\n", value); 1312e098bc96SEvan Quan } 1313e098bc96SEvan Quan 1314e098bc96SEvan Quan static ssize_t amdgpu_set_pp_mclk_od(struct device *dev, 1315e098bc96SEvan Quan struct device_attribute *attr, 1316e098bc96SEvan Quan const char *buf, 1317e098bc96SEvan Quan size_t count) 1318e098bc96SEvan Quan { 1319e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 13201348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 1321e098bc96SEvan Quan int ret; 1322e098bc96SEvan Quan long int value; 1323e098bc96SEvan Quan 132453b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 1325e098bc96SEvan Quan return -EPERM; 1326d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 1327d2ae842dSAlex Deucher return -EPERM; 1328e098bc96SEvan Quan 1329e098bc96SEvan Quan ret = kstrtol(buf, 0, &value); 1330e098bc96SEvan Quan 1331e098bc96SEvan Quan if (ret) 1332e098bc96SEvan Quan return -EINVAL; 1333e098bc96SEvan Quan 1334e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 1335e098bc96SEvan Quan if (ret < 0) { 1336e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1337e098bc96SEvan Quan return ret; 1338e098bc96SEvan Quan } 1339e098bc96SEvan Quan 1340e098bc96SEvan Quan amdgpu_dpm_set_mclk_od(adev, (uint32_t)value); 1341e098bc96SEvan Quan 1342e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 1343e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1344e098bc96SEvan Quan 1345e098bc96SEvan Quan return count; 1346e098bc96SEvan Quan } 1347e098bc96SEvan Quan 1348e098bc96SEvan Quan /** 1349e098bc96SEvan Quan * DOC: pp_power_profile_mode 1350e098bc96SEvan Quan * 1351e098bc96SEvan Quan * The amdgpu driver provides a sysfs API for adjusting the heuristics 1352e098bc96SEvan Quan * related to switching between power levels in a power state. The file 1353e098bc96SEvan Quan * pp_power_profile_mode is used for this. 1354e098bc96SEvan Quan * 1355e098bc96SEvan Quan * Reading this file outputs a list of all of the predefined power profiles 1356e098bc96SEvan Quan * and the relevant heuristics settings for that profile. 1357e098bc96SEvan Quan * 1358e098bc96SEvan Quan * To select a profile or create a custom profile, first select manual using 1359e098bc96SEvan Quan * power_dpm_force_performance_level. Writing the number of a predefined 1360e098bc96SEvan Quan * profile to pp_power_profile_mode will enable those heuristics. To 1361e098bc96SEvan Quan * create a custom set of heuristics, write a string of numbers to the file 1362e098bc96SEvan Quan * starting with the number of the custom profile along with a setting 1363e098bc96SEvan Quan * for each heuristic parameter. Due to differences across asic families 1364e098bc96SEvan Quan * the heuristic parameters vary from family to family. 1365e098bc96SEvan Quan * 1366e098bc96SEvan Quan */ 1367e098bc96SEvan Quan 1368e098bc96SEvan Quan static ssize_t amdgpu_get_pp_power_profile_mode(struct device *dev, 1369e098bc96SEvan Quan struct device_attribute *attr, 1370e098bc96SEvan Quan char *buf) 1371e098bc96SEvan Quan { 1372e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 13731348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 1374e098bc96SEvan Quan ssize_t size; 1375e098bc96SEvan Quan int ret; 1376e098bc96SEvan Quan 137753b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 1378e098bc96SEvan Quan return -EPERM; 1379d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 1380d2ae842dSAlex Deucher return -EPERM; 1381e098bc96SEvan Quan 1382e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 1383e098bc96SEvan Quan if (ret < 0) { 1384e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1385e098bc96SEvan Quan return ret; 1386e098bc96SEvan Quan } 1387e098bc96SEvan Quan 1388e098bc96SEvan Quan size = amdgpu_dpm_get_power_profile_mode(adev, buf); 138979c65f3fSEvan Quan if (size <= 0) 139009b6744cSDarren Powell size = sysfs_emit(buf, "\n"); 1391e098bc96SEvan Quan 1392e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 1393e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1394e098bc96SEvan Quan 1395e098bc96SEvan Quan return size; 1396e098bc96SEvan Quan } 1397e098bc96SEvan Quan 1398e098bc96SEvan Quan 1399e098bc96SEvan Quan static ssize_t amdgpu_set_pp_power_profile_mode(struct device *dev, 1400e098bc96SEvan Quan struct device_attribute *attr, 1401e098bc96SEvan Quan const char *buf, 1402e098bc96SEvan Quan size_t count) 1403e098bc96SEvan Quan { 1404e098bc96SEvan Quan int ret; 1405e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 14061348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 1407e098bc96SEvan Quan uint32_t parameter_size = 0; 1408e098bc96SEvan Quan long parameter[64]; 1409e098bc96SEvan Quan char *sub_str, buf_cpy[128]; 1410e098bc96SEvan Quan char *tmp_str; 1411e098bc96SEvan Quan uint32_t i = 0; 1412e098bc96SEvan Quan char tmp[2]; 1413e098bc96SEvan Quan long int profile_mode = 0; 1414e098bc96SEvan Quan const char delimiter[3] = {' ', '\n', '\0'}; 1415e098bc96SEvan Quan 141653b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 1417e098bc96SEvan Quan return -EPERM; 1418d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 1419d2ae842dSAlex Deucher return -EPERM; 1420e098bc96SEvan Quan 1421e098bc96SEvan Quan tmp[0] = *(buf); 1422e098bc96SEvan Quan tmp[1] = '\0'; 1423e098bc96SEvan Quan ret = kstrtol(tmp, 0, &profile_mode); 1424e098bc96SEvan Quan if (ret) 1425e098bc96SEvan Quan return -EINVAL; 1426e098bc96SEvan Quan 1427e098bc96SEvan Quan if (profile_mode == PP_SMC_POWER_PROFILE_CUSTOM) { 1428e098bc96SEvan Quan if (count < 2 || count > 127) 1429e098bc96SEvan Quan return -EINVAL; 1430e098bc96SEvan Quan while (isspace(*++buf)) 1431e098bc96SEvan Quan i++; 1432e098bc96SEvan Quan memcpy(buf_cpy, buf, count-i); 1433e098bc96SEvan Quan tmp_str = buf_cpy; 1434ce7c1d04SEvan Quan while ((sub_str = strsep(&tmp_str, delimiter)) != NULL) { 1435c2efbc3fSEvan Quan if (strlen(sub_str) == 0) 1436c2efbc3fSEvan Quan continue; 1437e098bc96SEvan Quan ret = kstrtol(sub_str, 0, ¶meter[parameter_size]); 1438e098bc96SEvan Quan if (ret) 1439e098bc96SEvan Quan return -EINVAL; 1440e098bc96SEvan Quan parameter_size++; 1441e098bc96SEvan Quan while (isspace(*tmp_str)) 1442e098bc96SEvan Quan tmp_str++; 1443e098bc96SEvan Quan } 1444e098bc96SEvan Quan } 1445e098bc96SEvan Quan parameter[parameter_size] = profile_mode; 1446e098bc96SEvan Quan 1447e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 1448e098bc96SEvan Quan if (ret < 0) { 1449e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1450e098bc96SEvan Quan return ret; 1451e098bc96SEvan Quan } 1452e098bc96SEvan Quan 1453e098bc96SEvan Quan ret = amdgpu_dpm_set_power_profile_mode(adev, parameter, parameter_size); 1454e098bc96SEvan Quan 1455e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 1456e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1457e098bc96SEvan Quan 1458e098bc96SEvan Quan if (!ret) 1459e098bc96SEvan Quan return count; 1460e098bc96SEvan Quan 1461e098bc96SEvan Quan return -EINVAL; 1462e098bc96SEvan Quan } 1463e098bc96SEvan Quan 1464e098bc96SEvan Quan /** 1465e098bc96SEvan Quan * DOC: gpu_busy_percent 1466e098bc96SEvan Quan * 1467e098bc96SEvan Quan * The amdgpu driver provides a sysfs API for reading how busy the GPU 1468e098bc96SEvan Quan * is as a percentage. The file gpu_busy_percent is used for this. 1469e098bc96SEvan Quan * The SMU firmware computes a percentage of load based on the 1470e098bc96SEvan Quan * aggregate activity level in the IP cores. 1471e098bc96SEvan Quan */ 1472e098bc96SEvan Quan static ssize_t amdgpu_get_gpu_busy_percent(struct device *dev, 1473e098bc96SEvan Quan struct device_attribute *attr, 1474e098bc96SEvan Quan char *buf) 1475e098bc96SEvan Quan { 1476e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 14771348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 1478e098bc96SEvan Quan int r, value, size = sizeof(value); 1479e098bc96SEvan Quan 148053b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 1481e098bc96SEvan Quan return -EPERM; 1482d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 1483d2ae842dSAlex Deucher return -EPERM; 1484e098bc96SEvan Quan 1485e098bc96SEvan Quan r = pm_runtime_get_sync(ddev->dev); 1486e098bc96SEvan Quan if (r < 0) { 1487e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1488e098bc96SEvan Quan return r; 1489e098bc96SEvan Quan } 1490e098bc96SEvan Quan 1491e098bc96SEvan Quan /* read the IP busy sensor */ 1492e098bc96SEvan Quan r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, 1493e098bc96SEvan Quan (void *)&value, &size); 1494e098bc96SEvan Quan 1495e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 1496e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1497e098bc96SEvan Quan 1498e098bc96SEvan Quan if (r) 1499e098bc96SEvan Quan return r; 1500e098bc96SEvan Quan 1501a9ca9bb3STian Tao return sysfs_emit(buf, "%d\n", value); 1502e098bc96SEvan Quan } 1503e098bc96SEvan Quan 1504e098bc96SEvan Quan /** 1505e098bc96SEvan Quan * DOC: mem_busy_percent 1506e098bc96SEvan Quan * 1507e098bc96SEvan Quan * The amdgpu driver provides a sysfs API for reading how busy the VRAM 1508e098bc96SEvan Quan * is as a percentage. The file mem_busy_percent is used for this. 1509e098bc96SEvan Quan * The SMU firmware computes a percentage of load based on the 1510e098bc96SEvan Quan * aggregate activity level in the IP cores. 1511e098bc96SEvan Quan */ 1512e098bc96SEvan Quan static ssize_t amdgpu_get_mem_busy_percent(struct device *dev, 1513e098bc96SEvan Quan struct device_attribute *attr, 1514e098bc96SEvan Quan char *buf) 1515e098bc96SEvan Quan { 1516e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 15171348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 1518e098bc96SEvan Quan int r, value, size = sizeof(value); 1519e098bc96SEvan Quan 152053b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 1521e098bc96SEvan Quan return -EPERM; 1522d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 1523d2ae842dSAlex Deucher return -EPERM; 1524e098bc96SEvan Quan 1525e098bc96SEvan Quan r = pm_runtime_get_sync(ddev->dev); 1526e098bc96SEvan Quan if (r < 0) { 1527e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1528e098bc96SEvan Quan return r; 1529e098bc96SEvan Quan } 1530e098bc96SEvan Quan 1531e098bc96SEvan Quan /* read the IP busy sensor */ 1532e098bc96SEvan Quan r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MEM_LOAD, 1533e098bc96SEvan Quan (void *)&value, &size); 1534e098bc96SEvan Quan 1535e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 1536e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1537e098bc96SEvan Quan 1538e098bc96SEvan Quan if (r) 1539e098bc96SEvan Quan return r; 1540e098bc96SEvan Quan 1541a9ca9bb3STian Tao return sysfs_emit(buf, "%d\n", value); 1542e098bc96SEvan Quan } 1543e098bc96SEvan Quan 1544e098bc96SEvan Quan /** 1545e098bc96SEvan Quan * DOC: pcie_bw 1546e098bc96SEvan Quan * 1547e098bc96SEvan Quan * The amdgpu driver provides a sysfs API for estimating how much data 1548e098bc96SEvan Quan * has been received and sent by the GPU in the last second through PCIe. 1549e098bc96SEvan Quan * The file pcie_bw is used for this. 1550e098bc96SEvan Quan * The Perf counters count the number of received and sent messages and return 1551e098bc96SEvan Quan * those values, as well as the maximum payload size of a PCIe packet (mps). 1552e098bc96SEvan Quan * Note that it is not possible to easily and quickly obtain the size of each 1553e098bc96SEvan Quan * packet transmitted, so we output the max payload size (mps) to allow for 1554e098bc96SEvan Quan * quick estimation of the PCIe bandwidth usage 1555e098bc96SEvan Quan */ 1556e098bc96SEvan Quan static ssize_t amdgpu_get_pcie_bw(struct device *dev, 1557e098bc96SEvan Quan struct device_attribute *attr, 1558e098bc96SEvan Quan char *buf) 1559e098bc96SEvan Quan { 1560e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 15611348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 1562e098bc96SEvan Quan uint64_t count0 = 0, count1 = 0; 1563e098bc96SEvan Quan int ret; 1564e098bc96SEvan Quan 156553b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 1566e098bc96SEvan Quan return -EPERM; 1567d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 1568d2ae842dSAlex Deucher return -EPERM; 1569e098bc96SEvan Quan 1570e098bc96SEvan Quan if (adev->flags & AMD_IS_APU) 1571e098bc96SEvan Quan return -ENODATA; 1572e098bc96SEvan Quan 1573e098bc96SEvan Quan if (!adev->asic_funcs->get_pcie_usage) 1574e098bc96SEvan Quan return -ENODATA; 1575e098bc96SEvan Quan 1576e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 1577e098bc96SEvan Quan if (ret < 0) { 1578e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1579e098bc96SEvan Quan return ret; 1580e098bc96SEvan Quan } 1581e098bc96SEvan Quan 1582e098bc96SEvan Quan amdgpu_asic_get_pcie_usage(adev, &count0, &count1); 1583e098bc96SEvan Quan 1584e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 1585e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1586e098bc96SEvan Quan 1587a9ca9bb3STian Tao return sysfs_emit(buf, "%llu %llu %i\n", 1588e098bc96SEvan Quan count0, count1, pcie_get_mps(adev->pdev)); 1589e098bc96SEvan Quan } 1590e098bc96SEvan Quan 1591e098bc96SEvan Quan /** 1592e098bc96SEvan Quan * DOC: unique_id 1593e098bc96SEvan Quan * 1594e098bc96SEvan Quan * The amdgpu driver provides a sysfs API for providing a unique ID for the GPU 1595e098bc96SEvan Quan * The file unique_id is used for this. 1596e098bc96SEvan Quan * This will provide a Unique ID that will persist from machine to machine 1597e098bc96SEvan Quan * 1598e098bc96SEvan Quan * NOTE: This will only work for GFX9 and newer. This file will be absent 1599e098bc96SEvan Quan * on unsupported ASICs (GFX8 and older) 1600e098bc96SEvan Quan */ 1601e098bc96SEvan Quan static ssize_t amdgpu_get_unique_id(struct device *dev, 1602e098bc96SEvan Quan struct device_attribute *attr, 1603e098bc96SEvan Quan char *buf) 1604e098bc96SEvan Quan { 1605e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 16061348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 1607e098bc96SEvan Quan 160853b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 1609e098bc96SEvan Quan return -EPERM; 1610d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 1611d2ae842dSAlex Deucher return -EPERM; 1612e098bc96SEvan Quan 1613e098bc96SEvan Quan if (adev->unique_id) 1614a9ca9bb3STian Tao return sysfs_emit(buf, "%016llx\n", adev->unique_id); 1615e098bc96SEvan Quan 1616e098bc96SEvan Quan return 0; 1617e098bc96SEvan Quan } 1618e098bc96SEvan Quan 1619e098bc96SEvan Quan /** 1620e098bc96SEvan Quan * DOC: thermal_throttling_logging 1621e098bc96SEvan Quan * 1622e098bc96SEvan Quan * Thermal throttling pulls down the clock frequency and thus the performance. 1623e098bc96SEvan Quan * It's an useful mechanism to protect the chip from overheating. Since it 1624e098bc96SEvan Quan * impacts performance, the user controls whether it is enabled and if so, 1625e098bc96SEvan Quan * the log frequency. 1626e098bc96SEvan Quan * 1627e098bc96SEvan Quan * Reading back the file shows you the status(enabled or disabled) and 1628e098bc96SEvan Quan * the interval(in seconds) between each thermal logging. 1629e098bc96SEvan Quan * 1630e098bc96SEvan Quan * Writing an integer to the file, sets a new logging interval, in seconds. 1631e098bc96SEvan Quan * The value should be between 1 and 3600. If the value is less than 1, 1632e098bc96SEvan Quan * thermal logging is disabled. Values greater than 3600 are ignored. 1633e098bc96SEvan Quan */ 1634e098bc96SEvan Quan static ssize_t amdgpu_get_thermal_throttling_logging(struct device *dev, 1635e098bc96SEvan Quan struct device_attribute *attr, 1636e098bc96SEvan Quan char *buf) 1637e098bc96SEvan Quan { 1638e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 16391348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 1640e098bc96SEvan Quan 1641a9ca9bb3STian Tao return sysfs_emit(buf, "%s: thermal throttling logging %s, with interval %d seconds\n", 16424a580877SLuben Tuikov adev_to_drm(adev)->unique, 1643e098bc96SEvan Quan atomic_read(&adev->throttling_logging_enabled) ? "enabled" : "disabled", 1644e098bc96SEvan Quan adev->throttling_logging_rs.interval / HZ + 1); 1645e098bc96SEvan Quan } 1646e098bc96SEvan Quan 1647e098bc96SEvan Quan static ssize_t amdgpu_set_thermal_throttling_logging(struct device *dev, 1648e098bc96SEvan Quan struct device_attribute *attr, 1649e098bc96SEvan Quan const char *buf, 1650e098bc96SEvan Quan size_t count) 1651e098bc96SEvan Quan { 1652e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 16531348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 1654e098bc96SEvan Quan long throttling_logging_interval; 1655e098bc96SEvan Quan unsigned long flags; 1656e098bc96SEvan Quan int ret = 0; 1657e098bc96SEvan Quan 1658e098bc96SEvan Quan ret = kstrtol(buf, 0, &throttling_logging_interval); 1659e098bc96SEvan Quan if (ret) 1660e098bc96SEvan Quan return ret; 1661e098bc96SEvan Quan 1662e098bc96SEvan Quan if (throttling_logging_interval > 3600) 1663e098bc96SEvan Quan return -EINVAL; 1664e098bc96SEvan Quan 1665e098bc96SEvan Quan if (throttling_logging_interval > 0) { 1666e098bc96SEvan Quan raw_spin_lock_irqsave(&adev->throttling_logging_rs.lock, flags); 1667e098bc96SEvan Quan /* 1668e098bc96SEvan Quan * Reset the ratelimit timer internals. 1669e098bc96SEvan Quan * This can effectively restart the timer. 1670e098bc96SEvan Quan */ 1671e098bc96SEvan Quan adev->throttling_logging_rs.interval = 1672e098bc96SEvan Quan (throttling_logging_interval - 1) * HZ; 1673e098bc96SEvan Quan adev->throttling_logging_rs.begin = 0; 1674e098bc96SEvan Quan adev->throttling_logging_rs.printed = 0; 1675e098bc96SEvan Quan adev->throttling_logging_rs.missed = 0; 1676e098bc96SEvan Quan raw_spin_unlock_irqrestore(&adev->throttling_logging_rs.lock, flags); 1677e098bc96SEvan Quan 1678e098bc96SEvan Quan atomic_set(&adev->throttling_logging_enabled, 1); 1679e098bc96SEvan Quan } else { 1680e098bc96SEvan Quan atomic_set(&adev->throttling_logging_enabled, 0); 1681e098bc96SEvan Quan } 1682e098bc96SEvan Quan 1683e098bc96SEvan Quan return count; 1684e098bc96SEvan Quan } 1685e098bc96SEvan Quan 1686e098bc96SEvan Quan /** 1687e098bc96SEvan Quan * DOC: gpu_metrics 1688e098bc96SEvan Quan * 1689e098bc96SEvan Quan * The amdgpu driver provides a sysfs API for retrieving current gpu 1690e098bc96SEvan Quan * metrics data. The file gpu_metrics is used for this. Reading the 1691e098bc96SEvan Quan * file will dump all the current gpu metrics data. 1692e098bc96SEvan Quan * 1693e098bc96SEvan Quan * These data include temperature, frequency, engines utilization, 1694e098bc96SEvan Quan * power consume, throttler status, fan speed and cpu core statistics( 1695e098bc96SEvan Quan * available for APU only). That's it will give a snapshot of all sensors 1696e098bc96SEvan Quan * at the same time. 1697e098bc96SEvan Quan */ 1698e098bc96SEvan Quan static ssize_t amdgpu_get_gpu_metrics(struct device *dev, 1699e098bc96SEvan Quan struct device_attribute *attr, 1700e098bc96SEvan Quan char *buf) 1701e098bc96SEvan Quan { 1702e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 17031348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 1704e098bc96SEvan Quan void *gpu_metrics; 1705e098bc96SEvan Quan ssize_t size = 0; 1706e098bc96SEvan Quan int ret; 1707e098bc96SEvan Quan 170853b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 1709e098bc96SEvan Quan return -EPERM; 1710d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 1711d2ae842dSAlex Deucher return -EPERM; 1712e098bc96SEvan Quan 1713e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 1714e098bc96SEvan Quan if (ret < 0) { 1715e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1716e098bc96SEvan Quan return ret; 1717e098bc96SEvan Quan } 1718e098bc96SEvan Quan 1719e098bc96SEvan Quan size = amdgpu_dpm_get_gpu_metrics(adev, &gpu_metrics); 1720e098bc96SEvan Quan if (size <= 0) 1721e098bc96SEvan Quan goto out; 1722e098bc96SEvan Quan 1723e098bc96SEvan Quan if (size >= PAGE_SIZE) 1724e098bc96SEvan Quan size = PAGE_SIZE - 1; 1725e098bc96SEvan Quan 1726e098bc96SEvan Quan memcpy(buf, gpu_metrics, size); 1727e098bc96SEvan Quan 1728e098bc96SEvan Quan out: 1729e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 1730e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1731e098bc96SEvan Quan 1732e098bc96SEvan Quan return size; 1733e098bc96SEvan Quan } 1734e098bc96SEvan Quan 1735a7673a1cSSathishkumar S /** 1736a7673a1cSSathishkumar S * DOC: smartshift_apu_power 1737a7673a1cSSathishkumar S * 1738a7673a1cSSathishkumar S * The amdgpu driver provides a sysfs API for reporting APU power 1739a7673a1cSSathishkumar S * share if it supports smartshift. The value is expressed as 1740a7673a1cSSathishkumar S * the proportion of stapm limit where stapm limit is the total APU 1741a7673a1cSSathishkumar S * power limit. The result is in percentage. If APU power is 130% of 1742a7673a1cSSathishkumar S * STAPM, then APU is using 30% of the dGPU's headroom. 1743a7673a1cSSathishkumar S */ 1744a7673a1cSSathishkumar S 1745a7673a1cSSathishkumar S static ssize_t amdgpu_get_smartshift_apu_power(struct device *dev, struct device_attribute *attr, 1746a7673a1cSSathishkumar S char *buf) 1747a7673a1cSSathishkumar S { 1748a7673a1cSSathishkumar S struct drm_device *ddev = dev_get_drvdata(dev); 1749a7673a1cSSathishkumar S struct amdgpu_device *adev = drm_to_adev(ddev); 1750a7673a1cSSathishkumar S uint32_t ss_power, size; 1751a7673a1cSSathishkumar S int r = 0; 1752a7673a1cSSathishkumar S 1753a7673a1cSSathishkumar S if (amdgpu_in_reset(adev)) 1754a7673a1cSSathishkumar S return -EPERM; 1755a7673a1cSSathishkumar S if (adev->in_suspend && !adev->in_runpm) 1756a7673a1cSSathishkumar S return -EPERM; 1757a7673a1cSSathishkumar S 1758a7673a1cSSathishkumar S r = pm_runtime_get_sync(ddev->dev); 1759a7673a1cSSathishkumar S if (r < 0) { 1760a7673a1cSSathishkumar S pm_runtime_put_autosuspend(ddev->dev); 1761a7673a1cSSathishkumar S return r; 1762a7673a1cSSathishkumar S } 1763a7673a1cSSathishkumar S 1764a7673a1cSSathishkumar S r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_SS_APU_SHARE, 1765a7673a1cSSathishkumar S (void *)&ss_power, &size); 1766a7673a1cSSathishkumar S if (r) 1767a7673a1cSSathishkumar S goto out; 1768a7673a1cSSathishkumar S 1769a7673a1cSSathishkumar S r = sysfs_emit(buf, "%u%%\n", ss_power); 1770a7673a1cSSathishkumar S 1771a7673a1cSSathishkumar S out: 1772a7673a1cSSathishkumar S pm_runtime_mark_last_busy(ddev->dev); 1773a7673a1cSSathishkumar S pm_runtime_put_autosuspend(ddev->dev); 1774a7673a1cSSathishkumar S return r; 1775a7673a1cSSathishkumar S } 1776a7673a1cSSathishkumar S 1777a7673a1cSSathishkumar S /** 1778a7673a1cSSathishkumar S * DOC: smartshift_dgpu_power 1779a7673a1cSSathishkumar S * 1780a7673a1cSSathishkumar S * The amdgpu driver provides a sysfs API for reporting the dGPU power 1781a7673a1cSSathishkumar S * share if the device is in HG and supports smartshift. The value 1782a7673a1cSSathishkumar S * is expressed as the proportion of stapm limit where stapm limit 1783a7673a1cSSathishkumar S * is the total APU power limit. The value is in percentage. If dGPU 1784a7673a1cSSathishkumar S * power is 20% higher than STAPM power(120%), it's using 20% of the 1785a7673a1cSSathishkumar S * APU's power headroom. 1786a7673a1cSSathishkumar S */ 1787a7673a1cSSathishkumar S 1788a7673a1cSSathishkumar S static ssize_t amdgpu_get_smartshift_dgpu_power(struct device *dev, struct device_attribute *attr, 1789a7673a1cSSathishkumar S char *buf) 1790a7673a1cSSathishkumar S { 1791a7673a1cSSathishkumar S struct drm_device *ddev = dev_get_drvdata(dev); 1792a7673a1cSSathishkumar S struct amdgpu_device *adev = drm_to_adev(ddev); 1793a7673a1cSSathishkumar S uint32_t ss_power, size; 1794a7673a1cSSathishkumar S int r = 0; 1795a7673a1cSSathishkumar S 1796a7673a1cSSathishkumar S if (amdgpu_in_reset(adev)) 1797a7673a1cSSathishkumar S return -EPERM; 1798a7673a1cSSathishkumar S if (adev->in_suspend && !adev->in_runpm) 1799a7673a1cSSathishkumar S return -EPERM; 1800a7673a1cSSathishkumar S 1801a7673a1cSSathishkumar S r = pm_runtime_get_sync(ddev->dev); 1802a7673a1cSSathishkumar S if (r < 0) { 1803a7673a1cSSathishkumar S pm_runtime_put_autosuspend(ddev->dev); 1804a7673a1cSSathishkumar S return r; 1805a7673a1cSSathishkumar S } 1806a7673a1cSSathishkumar S 1807a7673a1cSSathishkumar S r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_SS_DGPU_SHARE, 1808a7673a1cSSathishkumar S (void *)&ss_power, &size); 1809a7673a1cSSathishkumar S 1810a7673a1cSSathishkumar S if (r) 1811a7673a1cSSathishkumar S goto out; 1812a7673a1cSSathishkumar S 1813a7673a1cSSathishkumar S r = sysfs_emit(buf, "%u%%\n", ss_power); 1814a7673a1cSSathishkumar S 1815a7673a1cSSathishkumar S out: 1816a7673a1cSSathishkumar S pm_runtime_mark_last_busy(ddev->dev); 1817a7673a1cSSathishkumar S pm_runtime_put_autosuspend(ddev->dev); 1818a7673a1cSSathishkumar S return r; 1819a7673a1cSSathishkumar S } 1820a7673a1cSSathishkumar S 182130d95a37SSathishkumar S /** 182230d95a37SSathishkumar S * DOC: smartshift_bias 182330d95a37SSathishkumar S * 182430d95a37SSathishkumar S * The amdgpu driver provides a sysfs API for reporting the 182530d95a37SSathishkumar S * smartshift(SS2.0) bias level. The value ranges from -100 to 100 182630d95a37SSathishkumar S * and the default is 0. -100 sets maximum preference to APU 182730d95a37SSathishkumar S * and 100 sets max perference to dGPU. 182830d95a37SSathishkumar S */ 182930d95a37SSathishkumar S 183030d95a37SSathishkumar S static ssize_t amdgpu_get_smartshift_bias(struct device *dev, 183130d95a37SSathishkumar S struct device_attribute *attr, 183230d95a37SSathishkumar S char *buf) 183330d95a37SSathishkumar S { 183430d95a37SSathishkumar S int r = 0; 183530d95a37SSathishkumar S 183630d95a37SSathishkumar S r = sysfs_emit(buf, "%d\n", amdgpu_smartshift_bias); 183730d95a37SSathishkumar S 183830d95a37SSathishkumar S return r; 183930d95a37SSathishkumar S } 184030d95a37SSathishkumar S 184130d95a37SSathishkumar S static ssize_t amdgpu_set_smartshift_bias(struct device *dev, 184230d95a37SSathishkumar S struct device_attribute *attr, 184330d95a37SSathishkumar S const char *buf, size_t count) 184430d95a37SSathishkumar S { 184530d95a37SSathishkumar S struct drm_device *ddev = dev_get_drvdata(dev); 184630d95a37SSathishkumar S struct amdgpu_device *adev = drm_to_adev(ddev); 184730d95a37SSathishkumar S int r = 0; 184830d95a37SSathishkumar S int bias = 0; 184930d95a37SSathishkumar S 185030d95a37SSathishkumar S if (amdgpu_in_reset(adev)) 185130d95a37SSathishkumar S return -EPERM; 185230d95a37SSathishkumar S if (adev->in_suspend && !adev->in_runpm) 185330d95a37SSathishkumar S return -EPERM; 185430d95a37SSathishkumar S 185530d95a37SSathishkumar S r = pm_runtime_get_sync(ddev->dev); 185630d95a37SSathishkumar S if (r < 0) { 185730d95a37SSathishkumar S pm_runtime_put_autosuspend(ddev->dev); 185830d95a37SSathishkumar S return r; 185930d95a37SSathishkumar S } 186030d95a37SSathishkumar S 186130d95a37SSathishkumar S r = kstrtoint(buf, 10, &bias); 186230d95a37SSathishkumar S if (r) 186330d95a37SSathishkumar S goto out; 186430d95a37SSathishkumar S 186530d95a37SSathishkumar S if (bias > AMDGPU_SMARTSHIFT_MAX_BIAS) 186630d95a37SSathishkumar S bias = AMDGPU_SMARTSHIFT_MAX_BIAS; 186730d95a37SSathishkumar S else if (bias < AMDGPU_SMARTSHIFT_MIN_BIAS) 186830d95a37SSathishkumar S bias = AMDGPU_SMARTSHIFT_MIN_BIAS; 186930d95a37SSathishkumar S 187030d95a37SSathishkumar S amdgpu_smartshift_bias = bias; 187130d95a37SSathishkumar S r = count; 187230d95a37SSathishkumar S 187330d95a37SSathishkumar S /* TODO: upadte bias level with SMU message */ 187430d95a37SSathishkumar S 187530d95a37SSathishkumar S out: 187630d95a37SSathishkumar S pm_runtime_mark_last_busy(ddev->dev); 187730d95a37SSathishkumar S pm_runtime_put_autosuspend(ddev->dev); 187830d95a37SSathishkumar S return r; 187930d95a37SSathishkumar S } 188030d95a37SSathishkumar S 188130d95a37SSathishkumar S 1882a7673a1cSSathishkumar S static int ss_power_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr, 1883a7673a1cSSathishkumar S uint32_t mask, enum amdgpu_device_attr_states *states) 1884a7673a1cSSathishkumar S { 1885a7673a1cSSathishkumar S uint32_t ss_power, size; 1886a7673a1cSSathishkumar S 1887a7673a1cSSathishkumar S if (!amdgpu_acpi_is_power_shift_control_supported()) 1888a7673a1cSSathishkumar S *states = ATTR_STATE_UNSUPPORTED; 1889a7673a1cSSathishkumar S else if ((adev->flags & AMD_IS_PX) && 1890a7673a1cSSathishkumar S !amdgpu_device_supports_smart_shift(adev_to_drm(adev))) 1891a7673a1cSSathishkumar S *states = ATTR_STATE_UNSUPPORTED; 1892a7673a1cSSathishkumar S else if (amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_SS_APU_SHARE, 1893a7673a1cSSathishkumar S (void *)&ss_power, &size)) 1894a7673a1cSSathishkumar S *states = ATTR_STATE_UNSUPPORTED; 1895a7673a1cSSathishkumar S else if (amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_SS_DGPU_SHARE, 1896a7673a1cSSathishkumar S (void *)&ss_power, &size)) 1897a7673a1cSSathishkumar S *states = ATTR_STATE_UNSUPPORTED; 1898a7673a1cSSathishkumar S 1899a7673a1cSSathishkumar S return 0; 1900a7673a1cSSathishkumar S } 1901a7673a1cSSathishkumar S 190230d95a37SSathishkumar S static int ss_bias_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr, 190330d95a37SSathishkumar S uint32_t mask, enum amdgpu_device_attr_states *states) 190430d95a37SSathishkumar S { 190530d95a37SSathishkumar S uint32_t ss_power, size; 190630d95a37SSathishkumar S 190730d95a37SSathishkumar S if (!amdgpu_device_supports_smart_shift(adev_to_drm(adev))) 190830d95a37SSathishkumar S *states = ATTR_STATE_UNSUPPORTED; 190930d95a37SSathishkumar S else if (amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_SS_APU_SHARE, 191030d95a37SSathishkumar S (void *)&ss_power, &size)) 191130d95a37SSathishkumar S *states = ATTR_STATE_UNSUPPORTED; 191230d95a37SSathishkumar S else if (amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_SS_DGPU_SHARE, 191330d95a37SSathishkumar S (void *)&ss_power, &size)) 191430d95a37SSathishkumar S *states = ATTR_STATE_UNSUPPORTED; 191530d95a37SSathishkumar S 191630d95a37SSathishkumar S return 0; 191730d95a37SSathishkumar S } 191830d95a37SSathishkumar S 1919e098bc96SEvan Quan static struct amdgpu_device_attr amdgpu_device_attrs[] = { 1920e098bc96SEvan Quan AMDGPU_DEVICE_ATTR_RW(power_dpm_state, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 19214215a119SHorace Chen AMDGPU_DEVICE_ATTR_RW(power_dpm_force_performance_level, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 19227884d0e9SJiawei Gu AMDGPU_DEVICE_ATTR_RO(pp_num_states, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 19237884d0e9SJiawei Gu AMDGPU_DEVICE_ATTR_RO(pp_cur_state, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 19247884d0e9SJiawei Gu AMDGPU_DEVICE_ATTR_RW(pp_force_state, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 19257884d0e9SJiawei Gu AMDGPU_DEVICE_ATTR_RW(pp_table, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1926e098bc96SEvan Quan AMDGPU_DEVICE_ATTR_RW(pp_dpm_sclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1927e098bc96SEvan Quan AMDGPU_DEVICE_ATTR_RW(pp_dpm_mclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1928e098bc96SEvan Quan AMDGPU_DEVICE_ATTR_RW(pp_dpm_socclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1929e098bc96SEvan Quan AMDGPU_DEVICE_ATTR_RW(pp_dpm_fclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 19309577b0ecSXiaojian Du AMDGPU_DEVICE_ATTR_RW(pp_dpm_vclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 19319577b0ecSXiaojian Du AMDGPU_DEVICE_ATTR_RW(pp_dpm_dclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1932f3527a64SMarina Nikolic AMDGPU_DEVICE_ATTR_RW(pp_dpm_dcefclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1933f3527a64SMarina Nikolic AMDGPU_DEVICE_ATTR_RW(pp_dpm_pcie, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1934e098bc96SEvan Quan AMDGPU_DEVICE_ATTR_RW(pp_sclk_od, ATTR_FLAG_BASIC), 1935e098bc96SEvan Quan AMDGPU_DEVICE_ATTR_RW(pp_mclk_od, ATTR_FLAG_BASIC), 1936ac82902dSVignesh Chander AMDGPU_DEVICE_ATTR_RW(pp_power_profile_mode, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1937e098bc96SEvan Quan AMDGPU_DEVICE_ATTR_RW(pp_od_clk_voltage, ATTR_FLAG_BASIC), 1938ac82902dSVignesh Chander AMDGPU_DEVICE_ATTR_RO(gpu_busy_percent, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1939ac82902dSVignesh Chander AMDGPU_DEVICE_ATTR_RO(mem_busy_percent, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1940e098bc96SEvan Quan AMDGPU_DEVICE_ATTR_RO(pcie_bw, ATTR_FLAG_BASIC), 1941ac82902dSVignesh Chander AMDGPU_DEVICE_ATTR_RW(pp_features, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1942ac82902dSVignesh Chander AMDGPU_DEVICE_ATTR_RO(unique_id, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1943ac82902dSVignesh Chander AMDGPU_DEVICE_ATTR_RW(thermal_throttling_logging, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1944ac82902dSVignesh Chander AMDGPU_DEVICE_ATTR_RO(gpu_metrics, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1945a7673a1cSSathishkumar S AMDGPU_DEVICE_ATTR_RO(smartshift_apu_power, ATTR_FLAG_BASIC, 1946a7673a1cSSathishkumar S .attr_update = ss_power_attr_update), 1947a7673a1cSSathishkumar S AMDGPU_DEVICE_ATTR_RO(smartshift_dgpu_power, ATTR_FLAG_BASIC, 1948a7673a1cSSathishkumar S .attr_update = ss_power_attr_update), 194930d95a37SSathishkumar S AMDGPU_DEVICE_ATTR_RW(smartshift_bias, ATTR_FLAG_BASIC, 195030d95a37SSathishkumar S .attr_update = ss_bias_attr_update), 1951e098bc96SEvan Quan }; 1952e098bc96SEvan Quan 1953e098bc96SEvan Quan static int default_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr, 1954e098bc96SEvan Quan uint32_t mask, enum amdgpu_device_attr_states *states) 1955e098bc96SEvan Quan { 1956e098bc96SEvan Quan struct device_attribute *dev_attr = &attr->dev_attr; 1957e098bc96SEvan Quan const char *attr_name = dev_attr->attr.name; 1958e098bc96SEvan Quan enum amd_asic_type asic_type = adev->asic_type; 1959e098bc96SEvan Quan 1960e098bc96SEvan Quan if (!(attr->flags & mask)) { 1961e098bc96SEvan Quan *states = ATTR_STATE_UNSUPPORTED; 1962e098bc96SEvan Quan return 0; 1963e098bc96SEvan Quan } 1964e098bc96SEvan Quan 1965e098bc96SEvan Quan #define DEVICE_ATTR_IS(_name) (!strcmp(attr_name, #_name)) 1966e098bc96SEvan Quan 1967e098bc96SEvan Quan if (DEVICE_ATTR_IS(pp_dpm_socclk)) { 1968e098bc96SEvan Quan if (asic_type < CHIP_VEGA10) 1969e098bc96SEvan Quan *states = ATTR_STATE_UNSUPPORTED; 1970e098bc96SEvan Quan } else if (DEVICE_ATTR_IS(pp_dpm_dcefclk)) { 19710133840fSKent Russell if (asic_type < CHIP_VEGA10 || 19720133840fSKent Russell asic_type == CHIP_ARCTURUS || 19730133840fSKent Russell asic_type == CHIP_ALDEBARAN) 1974e098bc96SEvan Quan *states = ATTR_STATE_UNSUPPORTED; 1975e098bc96SEvan Quan } else if (DEVICE_ATTR_IS(pp_dpm_fclk)) { 1976e098bc96SEvan Quan if (asic_type < CHIP_VEGA20) 1977e098bc96SEvan Quan *states = ATTR_STATE_UNSUPPORTED; 1978e098bc96SEvan Quan } else if (DEVICE_ATTR_IS(pp_od_clk_voltage)) { 1979e098bc96SEvan Quan *states = ATTR_STATE_UNSUPPORTED; 198079c65f3fSEvan Quan if (amdgpu_dpm_is_overdrive_supported(adev)) 1981e098bc96SEvan Quan *states = ATTR_STATE_SUPPORTED; 1982e098bc96SEvan Quan } else if (DEVICE_ATTR_IS(mem_busy_percent)) { 1983e098bc96SEvan Quan if (adev->flags & AMD_IS_APU || asic_type == CHIP_VEGA10) 1984e098bc96SEvan Quan *states = ATTR_STATE_UNSUPPORTED; 1985e098bc96SEvan Quan } else if (DEVICE_ATTR_IS(pcie_bw)) { 1986e098bc96SEvan Quan /* PCIe Perf counters won't work on APU nodes */ 1987e098bc96SEvan Quan if (adev->flags & AMD_IS_APU) 1988e098bc96SEvan Quan *states = ATTR_STATE_UNSUPPORTED; 1989e098bc96SEvan Quan } else if (DEVICE_ATTR_IS(unique_id)) { 1990e098bc96SEvan Quan if (asic_type != CHIP_VEGA10 && 1991e098bc96SEvan Quan asic_type != CHIP_VEGA20 && 19924ad31fa1SKent Russell asic_type != CHIP_ARCTURUS && 19934ad31fa1SKent Russell asic_type != CHIP_ALDEBARAN) 1994e098bc96SEvan Quan *states = ATTR_STATE_UNSUPPORTED; 1995e098bc96SEvan Quan } else if (DEVICE_ATTR_IS(pp_features)) { 1996e098bc96SEvan Quan if (adev->flags & AMD_IS_APU || asic_type < CHIP_VEGA10) 1997e098bc96SEvan Quan *states = ATTR_STATE_UNSUPPORTED; 1998e098bc96SEvan Quan } else if (DEVICE_ATTR_IS(gpu_metrics)) { 1999e098bc96SEvan Quan if (asic_type < CHIP_VEGA12) 2000e098bc96SEvan Quan *states = ATTR_STATE_UNSUPPORTED; 20019577b0ecSXiaojian Du } else if (DEVICE_ATTR_IS(pp_dpm_vclk)) { 20028a4d393eSRoy Sun if (!(asic_type == CHIP_VANGOGH || asic_type == CHIP_SIENNA_CICHLID)) 20039577b0ecSXiaojian Du *states = ATTR_STATE_UNSUPPORTED; 20049577b0ecSXiaojian Du } else if (DEVICE_ATTR_IS(pp_dpm_dclk)) { 20058a4d393eSRoy Sun if (!(asic_type == CHIP_VANGOGH || asic_type == CHIP_SIENNA_CICHLID)) 20069577b0ecSXiaojian Du *states = ATTR_STATE_UNSUPPORTED; 2007a7505591SMario Limonciello } else if (DEVICE_ATTR_IS(pp_power_profile_mode)) { 200879c65f3fSEvan Quan if (amdgpu_dpm_get_power_profile_mode(adev, NULL) == -EOPNOTSUPP) 2009a7505591SMario Limonciello *states = ATTR_STATE_UNSUPPORTED; 2010e098bc96SEvan Quan } 2011e098bc96SEvan Quan 20121d0e622fSKevin Wang switch (asic_type) { 20131d0e622fSKevin Wang case CHIP_ARCTURUS: 20141d0e622fSKevin Wang case CHIP_ALDEBARAN: 20151d0e622fSKevin Wang /* the Mi series card does not support standalone mclk/socclk/fclk level setting */ 2016e098bc96SEvan Quan if (DEVICE_ATTR_IS(pp_dpm_mclk) || 2017e098bc96SEvan Quan DEVICE_ATTR_IS(pp_dpm_socclk) || 2018e098bc96SEvan Quan DEVICE_ATTR_IS(pp_dpm_fclk)) { 2019e098bc96SEvan Quan dev_attr->attr.mode &= ~S_IWUGO; 2020e098bc96SEvan Quan dev_attr->store = NULL; 2021e098bc96SEvan Quan } 20221d0e622fSKevin Wang break; 20231d0e622fSKevin Wang default: 20241d0e622fSKevin Wang break; 2025e098bc96SEvan Quan } 2026e098bc96SEvan Quan 2027ede14a1bSDarren Powell if (DEVICE_ATTR_IS(pp_dpm_dcefclk)) { 2028ede14a1bSDarren Powell /* SMU MP1 does not support dcefclk level setting */ 2029ede14a1bSDarren Powell if (asic_type >= CHIP_NAVI10) { 2030ede14a1bSDarren Powell dev_attr->attr.mode &= ~S_IWUGO; 2031ede14a1bSDarren Powell dev_attr->store = NULL; 2032ede14a1bSDarren Powell } 2033ede14a1bSDarren Powell } 2034ede14a1bSDarren Powell 2035e610941cSYiqing Yao /* setting should not be allowed from VF if not in one VF mode */ 2036e610941cSYiqing Yao if (amdgpu_sriov_vf(adev) && !amdgpu_sriov_is_pp_one_vf(adev)) { 203711c9cc95SMarina Nikolic dev_attr->attr.mode &= ~S_IWUGO; 203811c9cc95SMarina Nikolic dev_attr->store = NULL; 203911c9cc95SMarina Nikolic } 204011c9cc95SMarina Nikolic 2041e098bc96SEvan Quan #undef DEVICE_ATTR_IS 2042e098bc96SEvan Quan 2043e098bc96SEvan Quan return 0; 2044e098bc96SEvan Quan } 2045e098bc96SEvan Quan 2046e098bc96SEvan Quan 2047e098bc96SEvan Quan static int amdgpu_device_attr_create(struct amdgpu_device *adev, 2048e098bc96SEvan Quan struct amdgpu_device_attr *attr, 2049e098bc96SEvan Quan uint32_t mask, struct list_head *attr_list) 2050e098bc96SEvan Quan { 2051e098bc96SEvan Quan int ret = 0; 2052e098bc96SEvan Quan struct device_attribute *dev_attr = &attr->dev_attr; 2053e098bc96SEvan Quan const char *name = dev_attr->attr.name; 2054e098bc96SEvan Quan enum amdgpu_device_attr_states attr_states = ATTR_STATE_SUPPORTED; 2055e098bc96SEvan Quan struct amdgpu_device_attr_entry *attr_entry; 2056e098bc96SEvan Quan 2057e098bc96SEvan Quan int (*attr_update)(struct amdgpu_device *adev, struct amdgpu_device_attr *attr, 2058e098bc96SEvan Quan uint32_t mask, enum amdgpu_device_attr_states *states) = default_attr_update; 2059e098bc96SEvan Quan 2060e098bc96SEvan Quan BUG_ON(!attr); 2061e098bc96SEvan Quan 20628a81028bSSathishkumar S attr_update = attr->attr_update ? attr->attr_update : default_attr_update; 2063e098bc96SEvan Quan 2064e098bc96SEvan Quan ret = attr_update(adev, attr, mask, &attr_states); 2065e098bc96SEvan Quan if (ret) { 2066e098bc96SEvan Quan dev_err(adev->dev, "failed to update device file %s, ret = %d\n", 2067e098bc96SEvan Quan name, ret); 2068e098bc96SEvan Quan return ret; 2069e098bc96SEvan Quan } 2070e098bc96SEvan Quan 2071e098bc96SEvan Quan if (attr_states == ATTR_STATE_UNSUPPORTED) 2072e098bc96SEvan Quan return 0; 2073e098bc96SEvan Quan 2074e098bc96SEvan Quan ret = device_create_file(adev->dev, dev_attr); 2075e098bc96SEvan Quan if (ret) { 2076e098bc96SEvan Quan dev_err(adev->dev, "failed to create device file %s, ret = %d\n", 2077e098bc96SEvan Quan name, ret); 2078e098bc96SEvan Quan } 2079e098bc96SEvan Quan 2080e098bc96SEvan Quan attr_entry = kmalloc(sizeof(*attr_entry), GFP_KERNEL); 2081e098bc96SEvan Quan if (!attr_entry) 2082e098bc96SEvan Quan return -ENOMEM; 2083e098bc96SEvan Quan 2084e098bc96SEvan Quan attr_entry->attr = attr; 2085e098bc96SEvan Quan INIT_LIST_HEAD(&attr_entry->entry); 2086e098bc96SEvan Quan 2087e098bc96SEvan Quan list_add_tail(&attr_entry->entry, attr_list); 2088e098bc96SEvan Quan 2089e098bc96SEvan Quan return ret; 2090e098bc96SEvan Quan } 2091e098bc96SEvan Quan 2092e098bc96SEvan Quan static void amdgpu_device_attr_remove(struct amdgpu_device *adev, struct amdgpu_device_attr *attr) 2093e098bc96SEvan Quan { 2094e098bc96SEvan Quan struct device_attribute *dev_attr = &attr->dev_attr; 2095e098bc96SEvan Quan 2096e098bc96SEvan Quan device_remove_file(adev->dev, dev_attr); 2097e098bc96SEvan Quan } 2098e098bc96SEvan Quan 2099e098bc96SEvan Quan static void amdgpu_device_attr_remove_groups(struct amdgpu_device *adev, 2100e098bc96SEvan Quan struct list_head *attr_list); 2101e098bc96SEvan Quan 2102e098bc96SEvan Quan static int amdgpu_device_attr_create_groups(struct amdgpu_device *adev, 2103e098bc96SEvan Quan struct amdgpu_device_attr *attrs, 2104e098bc96SEvan Quan uint32_t counts, 2105e098bc96SEvan Quan uint32_t mask, 2106e098bc96SEvan Quan struct list_head *attr_list) 2107e098bc96SEvan Quan { 2108e098bc96SEvan Quan int ret = 0; 2109e098bc96SEvan Quan uint32_t i = 0; 2110e098bc96SEvan Quan 2111e098bc96SEvan Quan for (i = 0; i < counts; i++) { 2112e098bc96SEvan Quan ret = amdgpu_device_attr_create(adev, &attrs[i], mask, attr_list); 2113e098bc96SEvan Quan if (ret) 2114e098bc96SEvan Quan goto failed; 2115e098bc96SEvan Quan } 2116e098bc96SEvan Quan 2117e098bc96SEvan Quan return 0; 2118e098bc96SEvan Quan 2119e098bc96SEvan Quan failed: 2120e098bc96SEvan Quan amdgpu_device_attr_remove_groups(adev, attr_list); 2121e098bc96SEvan Quan 2122e098bc96SEvan Quan return ret; 2123e098bc96SEvan Quan } 2124e098bc96SEvan Quan 2125e098bc96SEvan Quan static void amdgpu_device_attr_remove_groups(struct amdgpu_device *adev, 2126e098bc96SEvan Quan struct list_head *attr_list) 2127e098bc96SEvan Quan { 2128e098bc96SEvan Quan struct amdgpu_device_attr_entry *entry, *entry_tmp; 2129e098bc96SEvan Quan 2130e098bc96SEvan Quan if (list_empty(attr_list)) 2131e098bc96SEvan Quan return ; 2132e098bc96SEvan Quan 2133e098bc96SEvan Quan list_for_each_entry_safe(entry, entry_tmp, attr_list, entry) { 2134e098bc96SEvan Quan amdgpu_device_attr_remove(adev, entry->attr); 2135e098bc96SEvan Quan list_del(&entry->entry); 2136e098bc96SEvan Quan kfree(entry); 2137e098bc96SEvan Quan } 2138e098bc96SEvan Quan } 2139e098bc96SEvan Quan 2140e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_temp(struct device *dev, 2141e098bc96SEvan Quan struct device_attribute *attr, 2142e098bc96SEvan Quan char *buf) 2143e098bc96SEvan Quan { 2144e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2145e098bc96SEvan Quan int channel = to_sensor_dev_attr(attr)->index; 2146e098bc96SEvan Quan int r, temp = 0, size = sizeof(temp); 2147e098bc96SEvan Quan 214853b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2149e098bc96SEvan Quan return -EPERM; 2150d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2151d2ae842dSAlex Deucher return -EPERM; 2152e098bc96SEvan Quan 2153e098bc96SEvan Quan if (channel >= PP_TEMP_MAX) 2154e098bc96SEvan Quan return -EINVAL; 2155e098bc96SEvan Quan 21564a580877SLuben Tuikov r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2157e098bc96SEvan Quan if (r < 0) { 21584a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2159e098bc96SEvan Quan return r; 2160e098bc96SEvan Quan } 2161e098bc96SEvan Quan 2162e098bc96SEvan Quan switch (channel) { 2163e098bc96SEvan Quan case PP_TEMP_JUNCTION: 2164e098bc96SEvan Quan /* get current junction temperature */ 2165e098bc96SEvan Quan r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_HOTSPOT_TEMP, 2166e098bc96SEvan Quan (void *)&temp, &size); 2167e098bc96SEvan Quan break; 2168e098bc96SEvan Quan case PP_TEMP_EDGE: 2169e098bc96SEvan Quan /* get current edge temperature */ 2170e098bc96SEvan Quan r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_EDGE_TEMP, 2171e098bc96SEvan Quan (void *)&temp, &size); 2172e098bc96SEvan Quan break; 2173e098bc96SEvan Quan case PP_TEMP_MEM: 2174e098bc96SEvan Quan /* get current memory temperature */ 2175e098bc96SEvan Quan r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MEM_TEMP, 2176e098bc96SEvan Quan (void *)&temp, &size); 2177e098bc96SEvan Quan break; 2178e098bc96SEvan Quan default: 2179e098bc96SEvan Quan r = -EINVAL; 2180e098bc96SEvan Quan break; 2181e098bc96SEvan Quan } 2182e098bc96SEvan Quan 21834a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 21844a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2185e098bc96SEvan Quan 2186e098bc96SEvan Quan if (r) 2187e098bc96SEvan Quan return r; 2188e098bc96SEvan Quan 2189a9ca9bb3STian Tao return sysfs_emit(buf, "%d\n", temp); 2190e098bc96SEvan Quan } 2191e098bc96SEvan Quan 2192e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev, 2193e098bc96SEvan Quan struct device_attribute *attr, 2194e098bc96SEvan Quan char *buf) 2195e098bc96SEvan Quan { 2196e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2197e098bc96SEvan Quan int hyst = to_sensor_dev_attr(attr)->index; 2198e098bc96SEvan Quan int temp; 2199e098bc96SEvan Quan 2200e098bc96SEvan Quan if (hyst) 2201e098bc96SEvan Quan temp = adev->pm.dpm.thermal.min_temp; 2202e098bc96SEvan Quan else 2203e098bc96SEvan Quan temp = adev->pm.dpm.thermal.max_temp; 2204e098bc96SEvan Quan 2205a9ca9bb3STian Tao return sysfs_emit(buf, "%d\n", temp); 2206e098bc96SEvan Quan } 2207e098bc96SEvan Quan 2208e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_hotspot_temp_thresh(struct device *dev, 2209e098bc96SEvan Quan struct device_attribute *attr, 2210e098bc96SEvan Quan char *buf) 2211e098bc96SEvan Quan { 2212e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2213e098bc96SEvan Quan int hyst = to_sensor_dev_attr(attr)->index; 2214e098bc96SEvan Quan int temp; 2215e098bc96SEvan Quan 2216e098bc96SEvan Quan if (hyst) 2217e098bc96SEvan Quan temp = adev->pm.dpm.thermal.min_hotspot_temp; 2218e098bc96SEvan Quan else 2219e098bc96SEvan Quan temp = adev->pm.dpm.thermal.max_hotspot_crit_temp; 2220e098bc96SEvan Quan 2221a9ca9bb3STian Tao return sysfs_emit(buf, "%d\n", temp); 2222e098bc96SEvan Quan } 2223e098bc96SEvan Quan 2224e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_mem_temp_thresh(struct device *dev, 2225e098bc96SEvan Quan struct device_attribute *attr, 2226e098bc96SEvan Quan char *buf) 2227e098bc96SEvan Quan { 2228e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2229e098bc96SEvan Quan int hyst = to_sensor_dev_attr(attr)->index; 2230e098bc96SEvan Quan int temp; 2231e098bc96SEvan Quan 2232e098bc96SEvan Quan if (hyst) 2233e098bc96SEvan Quan temp = adev->pm.dpm.thermal.min_mem_temp; 2234e098bc96SEvan Quan else 2235e098bc96SEvan Quan temp = adev->pm.dpm.thermal.max_mem_crit_temp; 2236e098bc96SEvan Quan 2237a9ca9bb3STian Tao return sysfs_emit(buf, "%d\n", temp); 2238e098bc96SEvan Quan } 2239e098bc96SEvan Quan 2240e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_temp_label(struct device *dev, 2241e098bc96SEvan Quan struct device_attribute *attr, 2242e098bc96SEvan Quan char *buf) 2243e098bc96SEvan Quan { 2244e098bc96SEvan Quan int channel = to_sensor_dev_attr(attr)->index; 2245e098bc96SEvan Quan 2246e098bc96SEvan Quan if (channel >= PP_TEMP_MAX) 2247e098bc96SEvan Quan return -EINVAL; 2248e098bc96SEvan Quan 2249a9ca9bb3STian Tao return sysfs_emit(buf, "%s\n", temp_label[channel].label); 2250e098bc96SEvan Quan } 2251e098bc96SEvan Quan 2252e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_temp_emergency(struct device *dev, 2253e098bc96SEvan Quan struct device_attribute *attr, 2254e098bc96SEvan Quan char *buf) 2255e098bc96SEvan Quan { 2256e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2257e098bc96SEvan Quan int channel = to_sensor_dev_attr(attr)->index; 2258e098bc96SEvan Quan int temp = 0; 2259e098bc96SEvan Quan 2260e098bc96SEvan Quan if (channel >= PP_TEMP_MAX) 2261e098bc96SEvan Quan return -EINVAL; 2262e098bc96SEvan Quan 2263e098bc96SEvan Quan switch (channel) { 2264e098bc96SEvan Quan case PP_TEMP_JUNCTION: 2265e098bc96SEvan Quan temp = adev->pm.dpm.thermal.max_hotspot_emergency_temp; 2266e098bc96SEvan Quan break; 2267e098bc96SEvan Quan case PP_TEMP_EDGE: 2268e098bc96SEvan Quan temp = adev->pm.dpm.thermal.max_edge_emergency_temp; 2269e098bc96SEvan Quan break; 2270e098bc96SEvan Quan case PP_TEMP_MEM: 2271e098bc96SEvan Quan temp = adev->pm.dpm.thermal.max_mem_emergency_temp; 2272e098bc96SEvan Quan break; 2273e098bc96SEvan Quan } 2274e098bc96SEvan Quan 2275a9ca9bb3STian Tao return sysfs_emit(buf, "%d\n", temp); 2276e098bc96SEvan Quan } 2277e098bc96SEvan Quan 2278e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev, 2279e098bc96SEvan Quan struct device_attribute *attr, 2280e098bc96SEvan Quan char *buf) 2281e098bc96SEvan Quan { 2282e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2283e098bc96SEvan Quan u32 pwm_mode = 0; 2284e098bc96SEvan Quan int ret; 2285e098bc96SEvan Quan 228653b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2287e098bc96SEvan Quan return -EPERM; 2288d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2289d2ae842dSAlex Deucher return -EPERM; 2290e098bc96SEvan Quan 22914a580877SLuben Tuikov ret = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2292e098bc96SEvan Quan if (ret < 0) { 22934a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2294e098bc96SEvan Quan return ret; 2295e098bc96SEvan Quan } 2296e098bc96SEvan Quan 229779c65f3fSEvan Quan ret = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode); 229879c65f3fSEvan Quan 22994a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 23004a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 230179c65f3fSEvan Quan 230279c65f3fSEvan Quan if (ret) 2303e098bc96SEvan Quan return -EINVAL; 2304e098bc96SEvan Quan 2305fdf8eea5SDarren Powell return sysfs_emit(buf, "%u\n", pwm_mode); 2306e098bc96SEvan Quan } 2307e098bc96SEvan Quan 2308e098bc96SEvan Quan static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev, 2309e098bc96SEvan Quan struct device_attribute *attr, 2310e098bc96SEvan Quan const char *buf, 2311e098bc96SEvan Quan size_t count) 2312e098bc96SEvan Quan { 2313e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2314e098bc96SEvan Quan int err, ret; 2315e098bc96SEvan Quan int value; 2316e098bc96SEvan Quan 231753b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2318e098bc96SEvan Quan return -EPERM; 2319d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2320d2ae842dSAlex Deucher return -EPERM; 2321e098bc96SEvan Quan 2322e098bc96SEvan Quan err = kstrtoint(buf, 10, &value); 2323e098bc96SEvan Quan if (err) 2324e098bc96SEvan Quan return err; 2325e098bc96SEvan Quan 23264a580877SLuben Tuikov ret = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2327e098bc96SEvan Quan if (ret < 0) { 23284a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2329e098bc96SEvan Quan return ret; 2330e098bc96SEvan Quan } 2331e098bc96SEvan Quan 233279c65f3fSEvan Quan ret = amdgpu_dpm_set_fan_control_mode(adev, value); 233379c65f3fSEvan Quan 23344a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 23354a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 233679c65f3fSEvan Quan 233779c65f3fSEvan Quan if (ret) 2338e098bc96SEvan Quan return -EINVAL; 2339e098bc96SEvan Quan 2340e098bc96SEvan Quan return count; 2341e098bc96SEvan Quan } 2342e098bc96SEvan Quan 2343e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev, 2344e098bc96SEvan Quan struct device_attribute *attr, 2345e098bc96SEvan Quan char *buf) 2346e098bc96SEvan Quan { 2347fdf8eea5SDarren Powell return sysfs_emit(buf, "%i\n", 0); 2348e098bc96SEvan Quan } 2349e098bc96SEvan Quan 2350e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev, 2351e098bc96SEvan Quan struct device_attribute *attr, 2352e098bc96SEvan Quan char *buf) 2353e098bc96SEvan Quan { 2354fdf8eea5SDarren Powell return sysfs_emit(buf, "%i\n", 255); 2355e098bc96SEvan Quan } 2356e098bc96SEvan Quan 2357e098bc96SEvan Quan static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev, 2358e098bc96SEvan Quan struct device_attribute *attr, 2359e098bc96SEvan Quan const char *buf, size_t count) 2360e098bc96SEvan Quan { 2361e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2362e098bc96SEvan Quan int err; 2363e098bc96SEvan Quan u32 value; 2364e098bc96SEvan Quan u32 pwm_mode; 2365e098bc96SEvan Quan 236653b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2367e098bc96SEvan Quan return -EPERM; 2368d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2369d2ae842dSAlex Deucher return -EPERM; 2370e098bc96SEvan Quan 237179c65f3fSEvan Quan err = kstrtou32(buf, 10, &value); 237279c65f3fSEvan Quan if (err) 237379c65f3fSEvan Quan return err; 237479c65f3fSEvan Quan 23754a580877SLuben Tuikov err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2376e098bc96SEvan Quan if (err < 0) { 23774a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2378e098bc96SEvan Quan return err; 2379e098bc96SEvan Quan } 2380e098bc96SEvan Quan 238179c65f3fSEvan Quan err = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode); 238279c65f3fSEvan Quan if (err) 238379c65f3fSEvan Quan goto out; 238479c65f3fSEvan Quan 2385e098bc96SEvan Quan if (pwm_mode != AMD_FAN_CTRL_MANUAL) { 2386e098bc96SEvan Quan pr_info("manual fan speed control should be enabled first\n"); 2387e098bc96SEvan Quan err = -EINVAL; 238879c65f3fSEvan Quan goto out; 238979c65f3fSEvan Quan } 2390e098bc96SEvan Quan 239179c65f3fSEvan Quan err = amdgpu_dpm_set_fan_speed_pwm(adev, value); 239279c65f3fSEvan Quan 239379c65f3fSEvan Quan out: 23944a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 23954a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2396e098bc96SEvan Quan 2397e098bc96SEvan Quan if (err) 2398e098bc96SEvan Quan return err; 2399e098bc96SEvan Quan 2400e098bc96SEvan Quan return count; 2401e098bc96SEvan Quan } 2402e098bc96SEvan Quan 2403e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev, 2404e098bc96SEvan Quan struct device_attribute *attr, 2405e098bc96SEvan Quan char *buf) 2406e098bc96SEvan Quan { 2407e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2408e098bc96SEvan Quan int err; 2409e098bc96SEvan Quan u32 speed = 0; 2410e098bc96SEvan Quan 241153b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2412e098bc96SEvan Quan return -EPERM; 2413d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2414d2ae842dSAlex Deucher return -EPERM; 2415e098bc96SEvan Quan 24164a580877SLuben Tuikov err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2417e098bc96SEvan Quan if (err < 0) { 24184a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2419e098bc96SEvan Quan return err; 2420e098bc96SEvan Quan } 2421e098bc96SEvan Quan 24220d8318e1SEvan Quan err = amdgpu_dpm_get_fan_speed_pwm(adev, &speed); 2423e098bc96SEvan Quan 24244a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 24254a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2426e098bc96SEvan Quan 2427e098bc96SEvan Quan if (err) 2428e098bc96SEvan Quan return err; 2429e098bc96SEvan Quan 2430fdf8eea5SDarren Powell return sysfs_emit(buf, "%i\n", speed); 2431e098bc96SEvan Quan } 2432e098bc96SEvan Quan 2433e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_fan1_input(struct device *dev, 2434e098bc96SEvan Quan struct device_attribute *attr, 2435e098bc96SEvan Quan char *buf) 2436e098bc96SEvan Quan { 2437e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2438e098bc96SEvan Quan int err; 2439e098bc96SEvan Quan u32 speed = 0; 2440e098bc96SEvan Quan 244153b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2442e098bc96SEvan Quan return -EPERM; 2443d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2444d2ae842dSAlex Deucher return -EPERM; 2445e098bc96SEvan Quan 24464a580877SLuben Tuikov err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2447e098bc96SEvan Quan if (err < 0) { 24484a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2449e098bc96SEvan Quan return err; 2450e098bc96SEvan Quan } 2451e098bc96SEvan Quan 2452e098bc96SEvan Quan err = amdgpu_dpm_get_fan_speed_rpm(adev, &speed); 2453e098bc96SEvan Quan 24544a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 24554a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2456e098bc96SEvan Quan 2457e098bc96SEvan Quan if (err) 2458e098bc96SEvan Quan return err; 2459e098bc96SEvan Quan 2460fdf8eea5SDarren Powell return sysfs_emit(buf, "%i\n", speed); 2461e098bc96SEvan Quan } 2462e098bc96SEvan Quan 2463e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_fan1_min(struct device *dev, 2464e098bc96SEvan Quan struct device_attribute *attr, 2465e098bc96SEvan Quan char *buf) 2466e098bc96SEvan Quan { 2467e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2468e098bc96SEvan Quan u32 min_rpm = 0; 2469e098bc96SEvan Quan u32 size = sizeof(min_rpm); 2470e098bc96SEvan Quan int r; 2471e098bc96SEvan Quan 247253b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2473e098bc96SEvan Quan return -EPERM; 2474d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2475d2ae842dSAlex Deucher return -EPERM; 2476e098bc96SEvan Quan 24774a580877SLuben Tuikov r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2478e098bc96SEvan Quan if (r < 0) { 24794a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2480e098bc96SEvan Quan return r; 2481e098bc96SEvan Quan } 2482e098bc96SEvan Quan 2483e098bc96SEvan Quan r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MIN_FAN_RPM, 2484e098bc96SEvan Quan (void *)&min_rpm, &size); 2485e098bc96SEvan Quan 24864a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 24874a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2488e098bc96SEvan Quan 2489e098bc96SEvan Quan if (r) 2490e098bc96SEvan Quan return r; 2491e098bc96SEvan Quan 2492a9ca9bb3STian Tao return sysfs_emit(buf, "%d\n", min_rpm); 2493e098bc96SEvan Quan } 2494e098bc96SEvan Quan 2495e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_fan1_max(struct device *dev, 2496e098bc96SEvan Quan struct device_attribute *attr, 2497e098bc96SEvan Quan char *buf) 2498e098bc96SEvan Quan { 2499e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2500e098bc96SEvan Quan u32 max_rpm = 0; 2501e098bc96SEvan Quan u32 size = sizeof(max_rpm); 2502e098bc96SEvan Quan int r; 2503e098bc96SEvan Quan 250453b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2505e098bc96SEvan Quan return -EPERM; 2506d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2507d2ae842dSAlex Deucher return -EPERM; 2508e098bc96SEvan Quan 25094a580877SLuben Tuikov r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2510e098bc96SEvan Quan if (r < 0) { 25114a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2512e098bc96SEvan Quan return r; 2513e098bc96SEvan Quan } 2514e098bc96SEvan Quan 2515e098bc96SEvan Quan r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MAX_FAN_RPM, 2516e098bc96SEvan Quan (void *)&max_rpm, &size); 2517e098bc96SEvan Quan 25184a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 25194a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2520e098bc96SEvan Quan 2521e098bc96SEvan Quan if (r) 2522e098bc96SEvan Quan return r; 2523e098bc96SEvan Quan 2524a9ca9bb3STian Tao return sysfs_emit(buf, "%d\n", max_rpm); 2525e098bc96SEvan Quan } 2526e098bc96SEvan Quan 2527e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_fan1_target(struct device *dev, 2528e098bc96SEvan Quan struct device_attribute *attr, 2529e098bc96SEvan Quan char *buf) 2530e098bc96SEvan Quan { 2531e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2532e098bc96SEvan Quan int err; 2533e098bc96SEvan Quan u32 rpm = 0; 2534e098bc96SEvan Quan 253553b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2536e098bc96SEvan Quan return -EPERM; 2537d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2538d2ae842dSAlex Deucher return -EPERM; 2539e098bc96SEvan Quan 25404a580877SLuben Tuikov err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2541e098bc96SEvan Quan if (err < 0) { 25424a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2543e098bc96SEvan Quan return err; 2544e098bc96SEvan Quan } 2545e098bc96SEvan Quan 2546e098bc96SEvan Quan err = amdgpu_dpm_get_fan_speed_rpm(adev, &rpm); 2547e098bc96SEvan Quan 25484a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 25494a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2550e098bc96SEvan Quan 2551e098bc96SEvan Quan if (err) 2552e098bc96SEvan Quan return err; 2553e098bc96SEvan Quan 2554fdf8eea5SDarren Powell return sysfs_emit(buf, "%i\n", rpm); 2555e098bc96SEvan Quan } 2556e098bc96SEvan Quan 2557e098bc96SEvan Quan static ssize_t amdgpu_hwmon_set_fan1_target(struct device *dev, 2558e098bc96SEvan Quan struct device_attribute *attr, 2559e098bc96SEvan Quan const char *buf, size_t count) 2560e098bc96SEvan Quan { 2561e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2562e098bc96SEvan Quan int err; 2563e098bc96SEvan Quan u32 value; 2564e098bc96SEvan Quan u32 pwm_mode; 2565e098bc96SEvan Quan 256653b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2567e098bc96SEvan Quan return -EPERM; 2568d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2569d2ae842dSAlex Deucher return -EPERM; 2570e098bc96SEvan Quan 257179c65f3fSEvan Quan err = kstrtou32(buf, 10, &value); 257279c65f3fSEvan Quan if (err) 257379c65f3fSEvan Quan return err; 257479c65f3fSEvan Quan 25754a580877SLuben Tuikov err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2576e098bc96SEvan Quan if (err < 0) { 25774a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2578e098bc96SEvan Quan return err; 2579e098bc96SEvan Quan } 2580e098bc96SEvan Quan 258179c65f3fSEvan Quan err = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode); 258279c65f3fSEvan Quan if (err) 258379c65f3fSEvan Quan goto out; 2584e098bc96SEvan Quan 2585e098bc96SEvan Quan if (pwm_mode != AMD_FAN_CTRL_MANUAL) { 258679c65f3fSEvan Quan err = -ENODATA; 258779c65f3fSEvan Quan goto out; 2588e098bc96SEvan Quan } 2589e098bc96SEvan Quan 2590e098bc96SEvan Quan err = amdgpu_dpm_set_fan_speed_rpm(adev, value); 2591e098bc96SEvan Quan 259279c65f3fSEvan Quan out: 25934a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 25944a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2595e098bc96SEvan Quan 2596e098bc96SEvan Quan if (err) 2597e098bc96SEvan Quan return err; 2598e098bc96SEvan Quan 2599e098bc96SEvan Quan return count; 2600e098bc96SEvan Quan } 2601e098bc96SEvan Quan 2602e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_fan1_enable(struct device *dev, 2603e098bc96SEvan Quan struct device_attribute *attr, 2604e098bc96SEvan Quan char *buf) 2605e098bc96SEvan Quan { 2606e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2607e098bc96SEvan Quan u32 pwm_mode = 0; 2608e098bc96SEvan Quan int ret; 2609e098bc96SEvan Quan 261053b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2611e098bc96SEvan Quan return -EPERM; 2612d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2613d2ae842dSAlex Deucher return -EPERM; 2614e098bc96SEvan Quan 26154a580877SLuben Tuikov ret = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2616e098bc96SEvan Quan if (ret < 0) { 26174a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2618e098bc96SEvan Quan return ret; 2619e098bc96SEvan Quan } 2620e098bc96SEvan Quan 262179c65f3fSEvan Quan ret = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode); 262279c65f3fSEvan Quan 26234a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 26244a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 262579c65f3fSEvan Quan 262679c65f3fSEvan Quan if (ret) 2627e098bc96SEvan Quan return -EINVAL; 2628e098bc96SEvan Quan 2629fdf8eea5SDarren Powell return sysfs_emit(buf, "%i\n", pwm_mode == AMD_FAN_CTRL_AUTO ? 0 : 1); 2630e098bc96SEvan Quan } 2631e098bc96SEvan Quan 2632e098bc96SEvan Quan static ssize_t amdgpu_hwmon_set_fan1_enable(struct device *dev, 2633e098bc96SEvan Quan struct device_attribute *attr, 2634e098bc96SEvan Quan const char *buf, 2635e098bc96SEvan Quan size_t count) 2636e098bc96SEvan Quan { 2637e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2638e098bc96SEvan Quan int err; 2639e098bc96SEvan Quan int value; 2640e098bc96SEvan Quan u32 pwm_mode; 2641e098bc96SEvan Quan 264253b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2643e098bc96SEvan Quan return -EPERM; 2644d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2645d2ae842dSAlex Deucher return -EPERM; 2646e098bc96SEvan Quan 2647e098bc96SEvan Quan err = kstrtoint(buf, 10, &value); 2648e098bc96SEvan Quan if (err) 2649e098bc96SEvan Quan return err; 2650e098bc96SEvan Quan 2651e098bc96SEvan Quan if (value == 0) 2652e098bc96SEvan Quan pwm_mode = AMD_FAN_CTRL_AUTO; 2653e098bc96SEvan Quan else if (value == 1) 2654e098bc96SEvan Quan pwm_mode = AMD_FAN_CTRL_MANUAL; 2655e098bc96SEvan Quan else 2656e098bc96SEvan Quan return -EINVAL; 2657e098bc96SEvan Quan 26584a580877SLuben Tuikov err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2659e098bc96SEvan Quan if (err < 0) { 26604a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2661e098bc96SEvan Quan return err; 2662e098bc96SEvan Quan } 2663e098bc96SEvan Quan 266479c65f3fSEvan Quan err = amdgpu_dpm_set_fan_control_mode(adev, pwm_mode); 2665e098bc96SEvan Quan 26664a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 26674a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2668e098bc96SEvan Quan 266979c65f3fSEvan Quan if (err) 267079c65f3fSEvan Quan return -EINVAL; 267179c65f3fSEvan Quan 2672e098bc96SEvan Quan return count; 2673e098bc96SEvan Quan } 2674e098bc96SEvan Quan 2675e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_vddgfx(struct device *dev, 2676e098bc96SEvan Quan struct device_attribute *attr, 2677e098bc96SEvan Quan char *buf) 2678e098bc96SEvan Quan { 2679e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2680e098bc96SEvan Quan u32 vddgfx; 2681e098bc96SEvan Quan int r, size = sizeof(vddgfx); 2682e098bc96SEvan Quan 268353b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2684e098bc96SEvan Quan return -EPERM; 2685d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2686d2ae842dSAlex Deucher return -EPERM; 2687e098bc96SEvan Quan 26884a580877SLuben Tuikov r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2689e098bc96SEvan Quan if (r < 0) { 26904a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2691e098bc96SEvan Quan return r; 2692e098bc96SEvan Quan } 2693e098bc96SEvan Quan 2694e098bc96SEvan Quan /* get the voltage */ 2695e098bc96SEvan Quan r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, 2696e098bc96SEvan Quan (void *)&vddgfx, &size); 2697e098bc96SEvan Quan 26984a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 26994a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2700e098bc96SEvan Quan 2701e098bc96SEvan Quan if (r) 2702e098bc96SEvan Quan return r; 2703e098bc96SEvan Quan 2704a9ca9bb3STian Tao return sysfs_emit(buf, "%d\n", vddgfx); 2705e098bc96SEvan Quan } 2706e098bc96SEvan Quan 2707e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_vddgfx_label(struct device *dev, 2708e098bc96SEvan Quan struct device_attribute *attr, 2709e098bc96SEvan Quan char *buf) 2710e098bc96SEvan Quan { 2711a9ca9bb3STian Tao return sysfs_emit(buf, "vddgfx\n"); 2712e098bc96SEvan Quan } 2713e098bc96SEvan Quan 2714e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_vddnb(struct device *dev, 2715e098bc96SEvan Quan struct device_attribute *attr, 2716e098bc96SEvan Quan char *buf) 2717e098bc96SEvan Quan { 2718e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2719e098bc96SEvan Quan u32 vddnb; 2720e098bc96SEvan Quan int r, size = sizeof(vddnb); 2721e098bc96SEvan Quan 272253b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2723e098bc96SEvan Quan return -EPERM; 2724d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2725d2ae842dSAlex Deucher return -EPERM; 2726e098bc96SEvan Quan 2727e098bc96SEvan Quan /* only APUs have vddnb */ 2728e098bc96SEvan Quan if (!(adev->flags & AMD_IS_APU)) 2729e098bc96SEvan Quan return -EINVAL; 2730e098bc96SEvan Quan 27314a580877SLuben Tuikov r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2732e098bc96SEvan Quan if (r < 0) { 27334a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2734e098bc96SEvan Quan return r; 2735e098bc96SEvan Quan } 2736e098bc96SEvan Quan 2737e098bc96SEvan Quan /* get the voltage */ 2738e098bc96SEvan Quan r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, 2739e098bc96SEvan Quan (void *)&vddnb, &size); 2740e098bc96SEvan Quan 27414a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 27424a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2743e098bc96SEvan Quan 2744e098bc96SEvan Quan if (r) 2745e098bc96SEvan Quan return r; 2746e098bc96SEvan Quan 2747a9ca9bb3STian Tao return sysfs_emit(buf, "%d\n", vddnb); 2748e098bc96SEvan Quan } 2749e098bc96SEvan Quan 2750e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_vddnb_label(struct device *dev, 2751e098bc96SEvan Quan struct device_attribute *attr, 2752e098bc96SEvan Quan char *buf) 2753e098bc96SEvan Quan { 2754a9ca9bb3STian Tao return sysfs_emit(buf, "vddnb\n"); 2755e098bc96SEvan Quan } 2756e098bc96SEvan Quan 2757e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_power_avg(struct device *dev, 2758e098bc96SEvan Quan struct device_attribute *attr, 2759e098bc96SEvan Quan char *buf) 2760e098bc96SEvan Quan { 2761e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2762e098bc96SEvan Quan u32 query = 0; 2763e098bc96SEvan Quan int r, size = sizeof(u32); 2764e098bc96SEvan Quan unsigned uw; 2765e098bc96SEvan Quan 276653b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2767e098bc96SEvan Quan return -EPERM; 2768d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2769d2ae842dSAlex Deucher return -EPERM; 2770e098bc96SEvan Quan 27714a580877SLuben Tuikov r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2772e098bc96SEvan Quan if (r < 0) { 27734a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2774e098bc96SEvan Quan return r; 2775e098bc96SEvan Quan } 2776e098bc96SEvan Quan 2777e098bc96SEvan Quan /* get the voltage */ 2778e098bc96SEvan Quan r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER, 2779e098bc96SEvan Quan (void *)&query, &size); 2780e098bc96SEvan Quan 27814a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 27824a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2783e098bc96SEvan Quan 2784e098bc96SEvan Quan if (r) 2785e098bc96SEvan Quan return r; 2786e098bc96SEvan Quan 2787e098bc96SEvan Quan /* convert to microwatts */ 2788e098bc96SEvan Quan uw = (query >> 8) * 1000000 + (query & 0xff) * 1000; 2789e098bc96SEvan Quan 2790a9ca9bb3STian Tao return sysfs_emit(buf, "%u\n", uw); 2791e098bc96SEvan Quan } 2792e098bc96SEvan Quan 2793e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_power_cap_min(struct device *dev, 2794e098bc96SEvan Quan struct device_attribute *attr, 2795e098bc96SEvan Quan char *buf) 2796e098bc96SEvan Quan { 2797fdf8eea5SDarren Powell return sysfs_emit(buf, "%i\n", 0); 2798e098bc96SEvan Quan } 2799e098bc96SEvan Quan 280091161b06SDarren Powell 280191161b06SDarren Powell static ssize_t amdgpu_hwmon_show_power_cap_generic(struct device *dev, 2802e098bc96SEvan Quan struct device_attribute *attr, 280391161b06SDarren Powell char *buf, 280491161b06SDarren Powell enum pp_power_limit_level pp_limit_level) 2805e098bc96SEvan Quan { 2806e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2807a40a020dSDarren Powell enum pp_power_type power_type = to_sensor_dev_attr(attr)->index; 2808a40a020dSDarren Powell uint32_t limit; 2809e098bc96SEvan Quan ssize_t size; 2810e098bc96SEvan Quan int r; 2811e098bc96SEvan Quan 281253b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2813e098bc96SEvan Quan return -EPERM; 2814d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2815d2ae842dSAlex Deucher return -EPERM; 2816e098bc96SEvan Quan 28174a580877SLuben Tuikov r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2818e098bc96SEvan Quan if (r < 0) { 28194a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2820e098bc96SEvan Quan return r; 2821e098bc96SEvan Quan } 2822e098bc96SEvan Quan 282379c65f3fSEvan Quan r = amdgpu_dpm_get_power_limit(adev, &limit, 282404bec521SDarren Powell pp_limit_level, power_type); 2825dc2a8240SDarren Powell 2826dc2a8240SDarren Powell if (!r) 282709b6744cSDarren Powell size = sysfs_emit(buf, "%u\n", limit * 1000000); 2828dc2a8240SDarren Powell else 282909b6744cSDarren Powell size = sysfs_emit(buf, "\n"); 2830e098bc96SEvan Quan 28314a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 28324a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2833e098bc96SEvan Quan 2834e098bc96SEvan Quan return size; 2835e098bc96SEvan Quan } 2836e098bc96SEvan Quan 283791161b06SDarren Powell 283891161b06SDarren Powell static ssize_t amdgpu_hwmon_show_power_cap_max(struct device *dev, 283991161b06SDarren Powell struct device_attribute *attr, 284091161b06SDarren Powell char *buf) 284191161b06SDarren Powell { 284291161b06SDarren Powell return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_MAX); 284391161b06SDarren Powell 284491161b06SDarren Powell } 284591161b06SDarren Powell 2846e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_power_cap(struct device *dev, 2847e098bc96SEvan Quan struct device_attribute *attr, 2848e098bc96SEvan Quan char *buf) 2849e098bc96SEvan Quan { 285091161b06SDarren Powell return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_CURRENT); 2851e098bc96SEvan Quan 2852e098bc96SEvan Quan } 2853e098bc96SEvan Quan 28546e58941cSEric Huang static ssize_t amdgpu_hwmon_show_power_cap_default(struct device *dev, 28556e58941cSEric Huang struct device_attribute *attr, 28566e58941cSEric Huang char *buf) 28576e58941cSEric Huang { 285891161b06SDarren Powell return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_DEFAULT); 28596e58941cSEric Huang 28606e58941cSEric Huang } 28616e58941cSEric Huang 2862ae07970aSXiaomeng Hou static ssize_t amdgpu_hwmon_show_power_label(struct device *dev, 2863ae07970aSXiaomeng Hou struct device_attribute *attr, 2864ae07970aSXiaomeng Hou char *buf) 2865ae07970aSXiaomeng Hou { 28663b99e8e3SYang Wang struct amdgpu_device *adev = dev_get_drvdata(dev); 2867ae07970aSXiaomeng Hou 28683b99e8e3SYang Wang if (adev->asic_type == CHIP_VANGOGH) 2869a9ca9bb3STian Tao return sysfs_emit(buf, "%s\n", 28703b99e8e3SYang Wang to_sensor_dev_attr(attr)->index == PP_PWR_TYPE_FAST ? 28713b99e8e3SYang Wang "fastPPT" : "slowPPT"); 28723b99e8e3SYang Wang else 28733b99e8e3SYang Wang return sysfs_emit(buf, "PPT\n"); 2874ae07970aSXiaomeng Hou } 2875e098bc96SEvan Quan 2876e098bc96SEvan Quan static ssize_t amdgpu_hwmon_set_power_cap(struct device *dev, 2877e098bc96SEvan Quan struct device_attribute *attr, 2878e098bc96SEvan Quan const char *buf, 2879e098bc96SEvan Quan size_t count) 2880e098bc96SEvan Quan { 2881e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2882ae07970aSXiaomeng Hou int limit_type = to_sensor_dev_attr(attr)->index; 2883e098bc96SEvan Quan int err; 2884e098bc96SEvan Quan u32 value; 2885e098bc96SEvan Quan 288653b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2887e098bc96SEvan Quan return -EPERM; 2888d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2889d2ae842dSAlex Deucher return -EPERM; 2890e098bc96SEvan Quan 2891e098bc96SEvan Quan if (amdgpu_sriov_vf(adev)) 2892e098bc96SEvan Quan return -EINVAL; 2893e098bc96SEvan Quan 2894e098bc96SEvan Quan err = kstrtou32(buf, 10, &value); 2895e098bc96SEvan Quan if (err) 2896e098bc96SEvan Quan return err; 2897e098bc96SEvan Quan 2898e098bc96SEvan Quan value = value / 1000000; /* convert to Watt */ 2899ae07970aSXiaomeng Hou value |= limit_type << 24; 2900e098bc96SEvan Quan 29014a580877SLuben Tuikov err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2902e098bc96SEvan Quan if (err < 0) { 29034a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2904e098bc96SEvan Quan return err; 2905e098bc96SEvan Quan } 2906e098bc96SEvan Quan 290779c65f3fSEvan Quan err = amdgpu_dpm_set_power_limit(adev, value); 2908e098bc96SEvan Quan 29094a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 29104a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2911e098bc96SEvan Quan 2912e098bc96SEvan Quan if (err) 2913e098bc96SEvan Quan return err; 2914e098bc96SEvan Quan 2915e098bc96SEvan Quan return count; 2916e098bc96SEvan Quan } 2917e098bc96SEvan Quan 2918e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_sclk(struct device *dev, 2919e098bc96SEvan Quan struct device_attribute *attr, 2920e098bc96SEvan Quan char *buf) 2921e098bc96SEvan Quan { 2922e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2923e098bc96SEvan Quan uint32_t sclk; 2924e098bc96SEvan Quan int r, size = sizeof(sclk); 2925e098bc96SEvan Quan 292653b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2927e098bc96SEvan Quan return -EPERM; 2928d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2929d2ae842dSAlex Deucher return -EPERM; 2930e098bc96SEvan Quan 29314a580877SLuben Tuikov r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2932e098bc96SEvan Quan if (r < 0) { 29334a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2934e098bc96SEvan Quan return r; 2935e098bc96SEvan Quan } 2936e098bc96SEvan Quan 2937e098bc96SEvan Quan /* get the sclk */ 2938e098bc96SEvan Quan r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, 2939e098bc96SEvan Quan (void *)&sclk, &size); 2940e098bc96SEvan Quan 29414a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 29424a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2943e098bc96SEvan Quan 2944e098bc96SEvan Quan if (r) 2945e098bc96SEvan Quan return r; 2946e098bc96SEvan Quan 2947a9ca9bb3STian Tao return sysfs_emit(buf, "%u\n", sclk * 10 * 1000); 2948e098bc96SEvan Quan } 2949e098bc96SEvan Quan 2950e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_sclk_label(struct device *dev, 2951e098bc96SEvan Quan struct device_attribute *attr, 2952e098bc96SEvan Quan char *buf) 2953e098bc96SEvan Quan { 2954a9ca9bb3STian Tao return sysfs_emit(buf, "sclk\n"); 2955e098bc96SEvan Quan } 2956e098bc96SEvan Quan 2957e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_mclk(struct device *dev, 2958e098bc96SEvan Quan struct device_attribute *attr, 2959e098bc96SEvan Quan char *buf) 2960e098bc96SEvan Quan { 2961e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2962e098bc96SEvan Quan uint32_t mclk; 2963e098bc96SEvan Quan int r, size = sizeof(mclk); 2964e098bc96SEvan Quan 296553b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2966e098bc96SEvan Quan return -EPERM; 2967d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2968d2ae842dSAlex Deucher return -EPERM; 2969e098bc96SEvan Quan 29704a580877SLuben Tuikov r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2971e098bc96SEvan Quan if (r < 0) { 29724a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2973e098bc96SEvan Quan return r; 2974e098bc96SEvan Quan } 2975e098bc96SEvan Quan 2976e098bc96SEvan Quan /* get the sclk */ 2977e098bc96SEvan Quan r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, 2978e098bc96SEvan Quan (void *)&mclk, &size); 2979e098bc96SEvan Quan 29804a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 29814a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2982e098bc96SEvan Quan 2983e098bc96SEvan Quan if (r) 2984e098bc96SEvan Quan return r; 2985e098bc96SEvan Quan 2986a9ca9bb3STian Tao return sysfs_emit(buf, "%u\n", mclk * 10 * 1000); 2987e098bc96SEvan Quan } 2988e098bc96SEvan Quan 2989e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_mclk_label(struct device *dev, 2990e098bc96SEvan Quan struct device_attribute *attr, 2991e098bc96SEvan Quan char *buf) 2992e098bc96SEvan Quan { 2993a9ca9bb3STian Tao return sysfs_emit(buf, "mclk\n"); 2994e098bc96SEvan Quan } 2995e098bc96SEvan Quan 2996e098bc96SEvan Quan /** 2997e098bc96SEvan Quan * DOC: hwmon 2998e098bc96SEvan Quan * 2999e098bc96SEvan Quan * The amdgpu driver exposes the following sensor interfaces: 3000e098bc96SEvan Quan * 3001e098bc96SEvan Quan * - GPU temperature (via the on-die sensor) 3002e098bc96SEvan Quan * 3003e098bc96SEvan Quan * - GPU voltage 3004e098bc96SEvan Quan * 3005e098bc96SEvan Quan * - Northbridge voltage (APUs only) 3006e098bc96SEvan Quan * 3007e098bc96SEvan Quan * - GPU power 3008e098bc96SEvan Quan * 3009e098bc96SEvan Quan * - GPU fan 3010e098bc96SEvan Quan * 3011e098bc96SEvan Quan * - GPU gfx/compute engine clock 3012e098bc96SEvan Quan * 3013e098bc96SEvan Quan * - GPU memory clock (dGPU only) 3014e098bc96SEvan Quan * 3015e098bc96SEvan Quan * hwmon interfaces for GPU temperature: 3016e098bc96SEvan Quan * 3017e098bc96SEvan Quan * - temp[1-3]_input: the on die GPU temperature in millidegrees Celsius 3018e098bc96SEvan Quan * - temp2_input and temp3_input are supported on SOC15 dGPUs only 3019e098bc96SEvan Quan * 3020e098bc96SEvan Quan * - temp[1-3]_label: temperature channel label 3021e098bc96SEvan Quan * - temp2_label and temp3_label are supported on SOC15 dGPUs only 3022e098bc96SEvan Quan * 3023e098bc96SEvan Quan * - temp[1-3]_crit: temperature critical max value in millidegrees Celsius 3024e098bc96SEvan Quan * - temp2_crit and temp3_crit are supported on SOC15 dGPUs only 3025e098bc96SEvan Quan * 3026e098bc96SEvan Quan * - temp[1-3]_crit_hyst: temperature hysteresis for critical limit in millidegrees Celsius 3027e098bc96SEvan Quan * - temp2_crit_hyst and temp3_crit_hyst are supported on SOC15 dGPUs only 3028e098bc96SEvan Quan * 3029e098bc96SEvan Quan * - temp[1-3]_emergency: temperature emergency max value(asic shutdown) in millidegrees Celsius 3030e098bc96SEvan Quan * - these are supported on SOC15 dGPUs only 3031e098bc96SEvan Quan * 3032e098bc96SEvan Quan * hwmon interfaces for GPU voltage: 3033e098bc96SEvan Quan * 3034e098bc96SEvan Quan * - in0_input: the voltage on the GPU in millivolts 3035e098bc96SEvan Quan * 3036e098bc96SEvan Quan * - in1_input: the voltage on the Northbridge in millivolts 3037e098bc96SEvan Quan * 3038e098bc96SEvan Quan * hwmon interfaces for GPU power: 3039e098bc96SEvan Quan * 3040e098bc96SEvan Quan * - power1_average: average power used by the GPU in microWatts 3041e098bc96SEvan Quan * 3042e098bc96SEvan Quan * - power1_cap_min: minimum cap supported in microWatts 3043e098bc96SEvan Quan * 3044e098bc96SEvan Quan * - power1_cap_max: maximum cap supported in microWatts 3045e098bc96SEvan Quan * 3046e098bc96SEvan Quan * - power1_cap: selected power cap in microWatts 3047e098bc96SEvan Quan * 3048e098bc96SEvan Quan * hwmon interfaces for GPU fan: 3049e098bc96SEvan Quan * 3050e098bc96SEvan Quan * - pwm1: pulse width modulation fan level (0-255) 3051e098bc96SEvan Quan * 3052e098bc96SEvan Quan * - pwm1_enable: pulse width modulation fan control method (0: no fan speed control, 1: manual fan speed control using pwm interface, 2: automatic fan speed control) 3053e098bc96SEvan Quan * 3054e098bc96SEvan Quan * - pwm1_min: pulse width modulation fan control minimum level (0) 3055e098bc96SEvan Quan * 3056e098bc96SEvan Quan * - pwm1_max: pulse width modulation fan control maximum level (255) 3057e098bc96SEvan Quan * 3058e5527d8cSBhaskar Chowdhury * - fan1_min: a minimum value Unit: revolution/min (RPM) 3059e098bc96SEvan Quan * 3060e5527d8cSBhaskar Chowdhury * - fan1_max: a maximum value Unit: revolution/max (RPM) 3061e098bc96SEvan Quan * 3062e098bc96SEvan Quan * - fan1_input: fan speed in RPM 3063e098bc96SEvan Quan * 3064e098bc96SEvan Quan * - fan[1-\*]_target: Desired fan speed Unit: revolution/min (RPM) 3065e098bc96SEvan Quan * 3066e098bc96SEvan Quan * - fan[1-\*]_enable: Enable or disable the sensors.1: Enable 0: Disable 3067e098bc96SEvan Quan * 306896401f7cSEvan Quan * NOTE: DO NOT set the fan speed via "pwm1" and "fan[1-\*]_target" interfaces at the same time. 306996401f7cSEvan Quan * That will get the former one overridden. 307096401f7cSEvan Quan * 3071e098bc96SEvan Quan * hwmon interfaces for GPU clocks: 3072e098bc96SEvan Quan * 3073e098bc96SEvan Quan * - freq1_input: the gfx/compute clock in hertz 3074e098bc96SEvan Quan * 3075e098bc96SEvan Quan * - freq2_input: the memory clock in hertz 3076e098bc96SEvan Quan * 3077e098bc96SEvan Quan * You can use hwmon tools like sensors to view this information on your system. 3078e098bc96SEvan Quan * 3079e098bc96SEvan Quan */ 3080e098bc96SEvan Quan 3081e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_EDGE); 3082e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0); 3083e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1); 3084e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp1_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_EDGE); 3085e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp2_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_JUNCTION); 3086e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp2_crit, S_IRUGO, amdgpu_hwmon_show_hotspot_temp_thresh, NULL, 0); 3087e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp2_crit_hyst, S_IRUGO, amdgpu_hwmon_show_hotspot_temp_thresh, NULL, 1); 3088e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp2_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_JUNCTION); 3089e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp3_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_MEM); 3090e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp3_crit, S_IRUGO, amdgpu_hwmon_show_mem_temp_thresh, NULL, 0); 3091e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp3_crit_hyst, S_IRUGO, amdgpu_hwmon_show_mem_temp_thresh, NULL, 1); 3092e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp3_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_MEM); 3093e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp1_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_EDGE); 3094e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp2_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_JUNCTION); 3095e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp3_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_MEM); 3096e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0); 3097e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0); 3098e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0); 3099e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0); 3100e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(fan1_input, S_IRUGO, amdgpu_hwmon_get_fan1_input, NULL, 0); 3101e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(fan1_min, S_IRUGO, amdgpu_hwmon_get_fan1_min, NULL, 0); 3102e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(fan1_max, S_IRUGO, amdgpu_hwmon_get_fan1_max, NULL, 0); 3103e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(fan1_target, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_target, amdgpu_hwmon_set_fan1_target, 0); 3104e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(fan1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_enable, amdgpu_hwmon_set_fan1_enable, 0); 3105e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(in0_input, S_IRUGO, amdgpu_hwmon_show_vddgfx, NULL, 0); 3106e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(in0_label, S_IRUGO, amdgpu_hwmon_show_vddgfx_label, NULL, 0); 3107e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(in1_input, S_IRUGO, amdgpu_hwmon_show_vddnb, NULL, 0); 3108e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(in1_label, S_IRUGO, amdgpu_hwmon_show_vddnb_label, NULL, 0); 3109e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(power1_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 0); 3110e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(power1_cap_max, S_IRUGO, amdgpu_hwmon_show_power_cap_max, NULL, 0); 3111e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(power1_cap_min, S_IRUGO, amdgpu_hwmon_show_power_cap_min, NULL, 0); 3112e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(power1_cap, S_IRUGO | S_IWUSR, amdgpu_hwmon_show_power_cap, amdgpu_hwmon_set_power_cap, 0); 31136e58941cSEric Huang static SENSOR_DEVICE_ATTR(power1_cap_default, S_IRUGO, amdgpu_hwmon_show_power_cap_default, NULL, 0); 3114ae07970aSXiaomeng Hou static SENSOR_DEVICE_ATTR(power1_label, S_IRUGO, amdgpu_hwmon_show_power_label, NULL, 0); 3115ae07970aSXiaomeng Hou static SENSOR_DEVICE_ATTR(power2_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 1); 3116ae07970aSXiaomeng Hou static SENSOR_DEVICE_ATTR(power2_cap_max, S_IRUGO, amdgpu_hwmon_show_power_cap_max, NULL, 1); 3117ae07970aSXiaomeng Hou static SENSOR_DEVICE_ATTR(power2_cap_min, S_IRUGO, amdgpu_hwmon_show_power_cap_min, NULL, 1); 3118ae07970aSXiaomeng Hou static SENSOR_DEVICE_ATTR(power2_cap, S_IRUGO | S_IWUSR, amdgpu_hwmon_show_power_cap, amdgpu_hwmon_set_power_cap, 1); 31196e58941cSEric Huang static SENSOR_DEVICE_ATTR(power2_cap_default, S_IRUGO, amdgpu_hwmon_show_power_cap_default, NULL, 1); 3120ae07970aSXiaomeng Hou static SENSOR_DEVICE_ATTR(power2_label, S_IRUGO, amdgpu_hwmon_show_power_label, NULL, 1); 3121e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(freq1_input, S_IRUGO, amdgpu_hwmon_show_sclk, NULL, 0); 3122e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(freq1_label, S_IRUGO, amdgpu_hwmon_show_sclk_label, NULL, 0); 3123e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(freq2_input, S_IRUGO, amdgpu_hwmon_show_mclk, NULL, 0); 3124e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(freq2_label, S_IRUGO, amdgpu_hwmon_show_mclk_label, NULL, 0); 3125e098bc96SEvan Quan 3126e098bc96SEvan Quan static struct attribute *hwmon_attributes[] = { 3127e098bc96SEvan Quan &sensor_dev_attr_temp1_input.dev_attr.attr, 3128e098bc96SEvan Quan &sensor_dev_attr_temp1_crit.dev_attr.attr, 3129e098bc96SEvan Quan &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr, 3130e098bc96SEvan Quan &sensor_dev_attr_temp2_input.dev_attr.attr, 3131e098bc96SEvan Quan &sensor_dev_attr_temp2_crit.dev_attr.attr, 3132e098bc96SEvan Quan &sensor_dev_attr_temp2_crit_hyst.dev_attr.attr, 3133e098bc96SEvan Quan &sensor_dev_attr_temp3_input.dev_attr.attr, 3134e098bc96SEvan Quan &sensor_dev_attr_temp3_crit.dev_attr.attr, 3135e098bc96SEvan Quan &sensor_dev_attr_temp3_crit_hyst.dev_attr.attr, 3136e098bc96SEvan Quan &sensor_dev_attr_temp1_emergency.dev_attr.attr, 3137e098bc96SEvan Quan &sensor_dev_attr_temp2_emergency.dev_attr.attr, 3138e098bc96SEvan Quan &sensor_dev_attr_temp3_emergency.dev_attr.attr, 3139e098bc96SEvan Quan &sensor_dev_attr_temp1_label.dev_attr.attr, 3140e098bc96SEvan Quan &sensor_dev_attr_temp2_label.dev_attr.attr, 3141e098bc96SEvan Quan &sensor_dev_attr_temp3_label.dev_attr.attr, 3142e098bc96SEvan Quan &sensor_dev_attr_pwm1.dev_attr.attr, 3143e098bc96SEvan Quan &sensor_dev_attr_pwm1_enable.dev_attr.attr, 3144e098bc96SEvan Quan &sensor_dev_attr_pwm1_min.dev_attr.attr, 3145e098bc96SEvan Quan &sensor_dev_attr_pwm1_max.dev_attr.attr, 3146e098bc96SEvan Quan &sensor_dev_attr_fan1_input.dev_attr.attr, 3147e098bc96SEvan Quan &sensor_dev_attr_fan1_min.dev_attr.attr, 3148e098bc96SEvan Quan &sensor_dev_attr_fan1_max.dev_attr.attr, 3149e098bc96SEvan Quan &sensor_dev_attr_fan1_target.dev_attr.attr, 3150e098bc96SEvan Quan &sensor_dev_attr_fan1_enable.dev_attr.attr, 3151e098bc96SEvan Quan &sensor_dev_attr_in0_input.dev_attr.attr, 3152e098bc96SEvan Quan &sensor_dev_attr_in0_label.dev_attr.attr, 3153e098bc96SEvan Quan &sensor_dev_attr_in1_input.dev_attr.attr, 3154e098bc96SEvan Quan &sensor_dev_attr_in1_label.dev_attr.attr, 3155e098bc96SEvan Quan &sensor_dev_attr_power1_average.dev_attr.attr, 3156e098bc96SEvan Quan &sensor_dev_attr_power1_cap_max.dev_attr.attr, 3157e098bc96SEvan Quan &sensor_dev_attr_power1_cap_min.dev_attr.attr, 3158e098bc96SEvan Quan &sensor_dev_attr_power1_cap.dev_attr.attr, 31596e58941cSEric Huang &sensor_dev_attr_power1_cap_default.dev_attr.attr, 3160ae07970aSXiaomeng Hou &sensor_dev_attr_power1_label.dev_attr.attr, 3161ae07970aSXiaomeng Hou &sensor_dev_attr_power2_average.dev_attr.attr, 3162ae07970aSXiaomeng Hou &sensor_dev_attr_power2_cap_max.dev_attr.attr, 3163ae07970aSXiaomeng Hou &sensor_dev_attr_power2_cap_min.dev_attr.attr, 3164ae07970aSXiaomeng Hou &sensor_dev_attr_power2_cap.dev_attr.attr, 31656e58941cSEric Huang &sensor_dev_attr_power2_cap_default.dev_attr.attr, 3166ae07970aSXiaomeng Hou &sensor_dev_attr_power2_label.dev_attr.attr, 3167e098bc96SEvan Quan &sensor_dev_attr_freq1_input.dev_attr.attr, 3168e098bc96SEvan Quan &sensor_dev_attr_freq1_label.dev_attr.attr, 3169e098bc96SEvan Quan &sensor_dev_attr_freq2_input.dev_attr.attr, 3170e098bc96SEvan Quan &sensor_dev_attr_freq2_label.dev_attr.attr, 3171e098bc96SEvan Quan NULL 3172e098bc96SEvan Quan }; 3173e098bc96SEvan Quan 3174e098bc96SEvan Quan static umode_t hwmon_attributes_visible(struct kobject *kobj, 3175e098bc96SEvan Quan struct attribute *attr, int index) 3176e098bc96SEvan Quan { 3177e098bc96SEvan Quan struct device *dev = kobj_to_dev(kobj); 3178e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 3179e098bc96SEvan Quan umode_t effective_mode = attr->mode; 3180e098bc96SEvan Quan 3181e098bc96SEvan Quan /* under multi-vf mode, the hwmon attributes are all not supported */ 3182e098bc96SEvan Quan if (amdgpu_sriov_vf(adev) && !amdgpu_sriov_is_pp_one_vf(adev)) 3183e098bc96SEvan Quan return 0; 3184e098bc96SEvan Quan 3185*4f0f1b58SDanijel Slivka /* under pp one vf mode manage of hwmon attributes is not supported */ 3186*4f0f1b58SDanijel Slivka if (amdgpu_sriov_is_pp_one_vf(adev)) 3187*4f0f1b58SDanijel Slivka effective_mode &= ~S_IWUSR; 3188*4f0f1b58SDanijel Slivka 3189e098bc96SEvan Quan /* Skip fan attributes if fan is not present */ 3190e098bc96SEvan Quan if (adev->pm.no_fan && (attr == &sensor_dev_attr_pwm1.dev_attr.attr || 3191e098bc96SEvan Quan attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr || 3192e098bc96SEvan Quan attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 3193e098bc96SEvan Quan attr == &sensor_dev_attr_pwm1_min.dev_attr.attr || 3194e098bc96SEvan Quan attr == &sensor_dev_attr_fan1_input.dev_attr.attr || 3195e098bc96SEvan Quan attr == &sensor_dev_attr_fan1_min.dev_attr.attr || 3196e098bc96SEvan Quan attr == &sensor_dev_attr_fan1_max.dev_attr.attr || 3197e098bc96SEvan Quan attr == &sensor_dev_attr_fan1_target.dev_attr.attr || 3198e098bc96SEvan Quan attr == &sensor_dev_attr_fan1_enable.dev_attr.attr)) 3199e098bc96SEvan Quan return 0; 3200e098bc96SEvan Quan 3201e098bc96SEvan Quan /* Skip fan attributes on APU */ 3202e098bc96SEvan Quan if ((adev->flags & AMD_IS_APU) && 3203e098bc96SEvan Quan (attr == &sensor_dev_attr_pwm1.dev_attr.attr || 3204e098bc96SEvan Quan attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr || 3205e098bc96SEvan Quan attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 3206e098bc96SEvan Quan attr == &sensor_dev_attr_pwm1_min.dev_attr.attr || 3207e098bc96SEvan Quan attr == &sensor_dev_attr_fan1_input.dev_attr.attr || 3208e098bc96SEvan Quan attr == &sensor_dev_attr_fan1_min.dev_attr.attr || 3209e098bc96SEvan Quan attr == &sensor_dev_attr_fan1_max.dev_attr.attr || 3210e098bc96SEvan Quan attr == &sensor_dev_attr_fan1_target.dev_attr.attr || 3211e098bc96SEvan Quan attr == &sensor_dev_attr_fan1_enable.dev_attr.attr)) 3212e098bc96SEvan Quan return 0; 3213e098bc96SEvan Quan 3214e098bc96SEvan Quan /* Skip crit temp on APU */ 3215e098bc96SEvan Quan if ((adev->flags & AMD_IS_APU) && (adev->family >= AMDGPU_FAMILY_CZ) && 3216e098bc96SEvan Quan (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr || 3217e098bc96SEvan Quan attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr)) 3218e098bc96SEvan Quan return 0; 3219e098bc96SEvan Quan 3220e098bc96SEvan Quan /* Skip limit attributes if DPM is not enabled */ 3221e098bc96SEvan Quan if (!adev->pm.dpm_enabled && 3222e098bc96SEvan Quan (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr || 3223e098bc96SEvan Quan attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr || 3224e098bc96SEvan Quan attr == &sensor_dev_attr_pwm1.dev_attr.attr || 3225e098bc96SEvan Quan attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr || 3226e098bc96SEvan Quan attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 3227e098bc96SEvan Quan attr == &sensor_dev_attr_pwm1_min.dev_attr.attr || 3228e098bc96SEvan Quan attr == &sensor_dev_attr_fan1_input.dev_attr.attr || 3229e098bc96SEvan Quan attr == &sensor_dev_attr_fan1_min.dev_attr.attr || 3230e098bc96SEvan Quan attr == &sensor_dev_attr_fan1_max.dev_attr.attr || 3231e098bc96SEvan Quan attr == &sensor_dev_attr_fan1_target.dev_attr.attr || 3232e098bc96SEvan Quan attr == &sensor_dev_attr_fan1_enable.dev_attr.attr)) 3233e098bc96SEvan Quan return 0; 3234e098bc96SEvan Quan 3235e098bc96SEvan Quan /* mask fan attributes if we have no bindings for this asic to expose */ 3236685fae24SEvan Quan if (((amdgpu_dpm_get_fan_speed_pwm(adev, NULL) == -EOPNOTSUPP) && 3237e098bc96SEvan Quan attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */ 3238685fae24SEvan Quan ((amdgpu_dpm_get_fan_control_mode(adev, NULL) == -EOPNOTSUPP) && 3239e098bc96SEvan Quan attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */ 3240e098bc96SEvan Quan effective_mode &= ~S_IRUGO; 3241e098bc96SEvan Quan 3242685fae24SEvan Quan if (((amdgpu_dpm_set_fan_speed_pwm(adev, U32_MAX) == -EOPNOTSUPP) && 3243e098bc96SEvan Quan attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */ 3244685fae24SEvan Quan ((amdgpu_dpm_set_fan_control_mode(adev, U32_MAX) == -EOPNOTSUPP) && 3245e098bc96SEvan Quan attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */ 3246e098bc96SEvan Quan effective_mode &= ~S_IWUSR; 3247e098bc96SEvan Quan 3248ae07970aSXiaomeng Hou if (((adev->family == AMDGPU_FAMILY_SI) || 3249ae07970aSXiaomeng Hou ((adev->flags & AMD_IS_APU) && 3250ae07970aSXiaomeng Hou (adev->asic_type != CHIP_VANGOGH))) && /* not implemented yet */ 3251367deb67SAlex Deucher (attr == &sensor_dev_attr_power1_cap_max.dev_attr.attr || 3252e098bc96SEvan Quan attr == &sensor_dev_attr_power1_cap_min.dev_attr.attr|| 32536e58941cSEric Huang attr == &sensor_dev_attr_power1_cap.dev_attr.attr || 32546e58941cSEric Huang attr == &sensor_dev_attr_power1_cap_default.dev_attr.attr)) 3255e098bc96SEvan Quan return 0; 3256e098bc96SEvan Quan 3257367deb67SAlex Deucher if (((adev->family == AMDGPU_FAMILY_SI) || 3258367deb67SAlex Deucher ((adev->flags & AMD_IS_APU) && 3259367deb67SAlex Deucher (adev->asic_type < CHIP_RENOIR))) && /* not implemented yet */ 3260367deb67SAlex Deucher (attr == &sensor_dev_attr_power1_average.dev_attr.attr)) 3261367deb67SAlex Deucher return 0; 3262367deb67SAlex Deucher 3263e098bc96SEvan Quan /* hide max/min values if we can't both query and manage the fan */ 3264685fae24SEvan Quan if (((amdgpu_dpm_set_fan_speed_pwm(adev, U32_MAX) == -EOPNOTSUPP) && 3265685fae24SEvan Quan (amdgpu_dpm_get_fan_speed_pwm(adev, NULL) == -EOPNOTSUPP) && 3266685fae24SEvan Quan (amdgpu_dpm_set_fan_speed_rpm(adev, U32_MAX) == -EOPNOTSUPP) && 3267685fae24SEvan Quan (amdgpu_dpm_get_fan_speed_rpm(adev, NULL) == -EOPNOTSUPP)) && 3268e098bc96SEvan Quan (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 3269e098bc96SEvan Quan attr == &sensor_dev_attr_pwm1_min.dev_attr.attr)) 3270e098bc96SEvan Quan return 0; 3271e098bc96SEvan Quan 3272685fae24SEvan Quan if ((amdgpu_dpm_set_fan_speed_rpm(adev, U32_MAX) == -EOPNOTSUPP) && 3273685fae24SEvan Quan (amdgpu_dpm_get_fan_speed_rpm(adev, NULL) == -EOPNOTSUPP) && 3274e098bc96SEvan Quan (attr == &sensor_dev_attr_fan1_max.dev_attr.attr || 3275e098bc96SEvan Quan attr == &sensor_dev_attr_fan1_min.dev_attr.attr)) 3276e098bc96SEvan Quan return 0; 3277e098bc96SEvan Quan 3278e098bc96SEvan Quan if ((adev->family == AMDGPU_FAMILY_SI || /* not implemented yet */ 3279e098bc96SEvan Quan adev->family == AMDGPU_FAMILY_KV) && /* not implemented yet */ 3280e098bc96SEvan Quan (attr == &sensor_dev_attr_in0_input.dev_attr.attr || 3281e098bc96SEvan Quan attr == &sensor_dev_attr_in0_label.dev_attr.attr)) 3282e098bc96SEvan Quan return 0; 3283e098bc96SEvan Quan 3284e098bc96SEvan Quan /* only APUs have vddnb */ 3285e098bc96SEvan Quan if (!(adev->flags & AMD_IS_APU) && 3286e098bc96SEvan Quan (attr == &sensor_dev_attr_in1_input.dev_attr.attr || 3287e098bc96SEvan Quan attr == &sensor_dev_attr_in1_label.dev_attr.attr)) 3288e098bc96SEvan Quan return 0; 3289e098bc96SEvan Quan 3290e098bc96SEvan Quan /* no mclk on APUs */ 3291e098bc96SEvan Quan if ((adev->flags & AMD_IS_APU) && 3292e098bc96SEvan Quan (attr == &sensor_dev_attr_freq2_input.dev_attr.attr || 3293e098bc96SEvan Quan attr == &sensor_dev_attr_freq2_label.dev_attr.attr)) 3294e098bc96SEvan Quan return 0; 3295e098bc96SEvan Quan 3296e098bc96SEvan Quan /* only SOC15 dGPUs support hotspot and mem temperatures */ 3297e098bc96SEvan Quan if (((adev->flags & AMD_IS_APU) || 3298e098bc96SEvan Quan adev->asic_type < CHIP_VEGA10) && 3299e098bc96SEvan Quan (attr == &sensor_dev_attr_temp2_crit.dev_attr.attr || 3300e098bc96SEvan Quan attr == &sensor_dev_attr_temp2_crit_hyst.dev_attr.attr || 3301e098bc96SEvan Quan attr == &sensor_dev_attr_temp3_crit.dev_attr.attr || 3302e098bc96SEvan Quan attr == &sensor_dev_attr_temp3_crit_hyst.dev_attr.attr || 3303e098bc96SEvan Quan attr == &sensor_dev_attr_temp1_emergency.dev_attr.attr || 3304e098bc96SEvan Quan attr == &sensor_dev_attr_temp2_emergency.dev_attr.attr || 3305e098bc96SEvan Quan attr == &sensor_dev_attr_temp3_emergency.dev_attr.attr || 3306e098bc96SEvan Quan attr == &sensor_dev_attr_temp2_input.dev_attr.attr || 3307e098bc96SEvan Quan attr == &sensor_dev_attr_temp3_input.dev_attr.attr || 3308e098bc96SEvan Quan attr == &sensor_dev_attr_temp2_label.dev_attr.attr || 3309e098bc96SEvan Quan attr == &sensor_dev_attr_temp3_label.dev_attr.attr)) 3310e098bc96SEvan Quan return 0; 3311e098bc96SEvan Quan 3312ae07970aSXiaomeng Hou /* only Vangogh has fast PPT limit and power labels */ 3313ae07970aSXiaomeng Hou if (!(adev->asic_type == CHIP_VANGOGH) && 3314ae07970aSXiaomeng Hou (attr == &sensor_dev_attr_power2_average.dev_attr.attr || 3315ae07970aSXiaomeng Hou attr == &sensor_dev_attr_power2_cap_max.dev_attr.attr || 3316ae07970aSXiaomeng Hou attr == &sensor_dev_attr_power2_cap_min.dev_attr.attr || 3317ae07970aSXiaomeng Hou attr == &sensor_dev_attr_power2_cap.dev_attr.attr || 33186e58941cSEric Huang attr == &sensor_dev_attr_power2_cap_default.dev_attr.attr || 3319de7fbd02SYang Wang attr == &sensor_dev_attr_power2_label.dev_attr.attr)) 3320ae07970aSXiaomeng Hou return 0; 3321ae07970aSXiaomeng Hou 3322e098bc96SEvan Quan return effective_mode; 3323e098bc96SEvan Quan } 3324e098bc96SEvan Quan 3325e098bc96SEvan Quan static const struct attribute_group hwmon_attrgroup = { 3326e098bc96SEvan Quan .attrs = hwmon_attributes, 3327e098bc96SEvan Quan .is_visible = hwmon_attributes_visible, 3328e098bc96SEvan Quan }; 3329e098bc96SEvan Quan 3330e098bc96SEvan Quan static const struct attribute_group *hwmon_groups[] = { 3331e098bc96SEvan Quan &hwmon_attrgroup, 3332e098bc96SEvan Quan NULL 3333e098bc96SEvan Quan }; 3334e098bc96SEvan Quan 3335e098bc96SEvan Quan int amdgpu_pm_sysfs_init(struct amdgpu_device *adev) 3336e098bc96SEvan Quan { 3337e098bc96SEvan Quan int ret; 3338e098bc96SEvan Quan uint32_t mask = 0; 3339e098bc96SEvan Quan 3340e098bc96SEvan Quan if (adev->pm.sysfs_initialized) 3341e098bc96SEvan Quan return 0; 3342e098bc96SEvan Quan 3343e098bc96SEvan Quan if (adev->pm.dpm_enabled == 0) 3344e098bc96SEvan Quan return 0; 3345e098bc96SEvan Quan 3346e098bc96SEvan Quan INIT_LIST_HEAD(&adev->pm.pm_attr_list); 3347e098bc96SEvan Quan 3348e098bc96SEvan Quan adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev, 3349e098bc96SEvan Quan DRIVER_NAME, adev, 3350e098bc96SEvan Quan hwmon_groups); 3351e098bc96SEvan Quan if (IS_ERR(adev->pm.int_hwmon_dev)) { 3352e098bc96SEvan Quan ret = PTR_ERR(adev->pm.int_hwmon_dev); 3353e098bc96SEvan Quan dev_err(adev->dev, 3354e098bc96SEvan Quan "Unable to register hwmon device: %d\n", ret); 3355e098bc96SEvan Quan return ret; 3356e098bc96SEvan Quan } 3357e098bc96SEvan Quan 3358e098bc96SEvan Quan switch (amdgpu_virt_get_sriov_vf_mode(adev)) { 3359e098bc96SEvan Quan case SRIOV_VF_MODE_ONE_VF: 3360e098bc96SEvan Quan mask = ATTR_FLAG_ONEVF; 3361e098bc96SEvan Quan break; 3362e098bc96SEvan Quan case SRIOV_VF_MODE_MULTI_VF: 3363e098bc96SEvan Quan mask = 0; 3364e098bc96SEvan Quan break; 3365e098bc96SEvan Quan case SRIOV_VF_MODE_BARE_METAL: 3366e098bc96SEvan Quan default: 3367e098bc96SEvan Quan mask = ATTR_FLAG_MASK_ALL; 3368e098bc96SEvan Quan break; 3369e098bc96SEvan Quan } 3370e098bc96SEvan Quan 3371e098bc96SEvan Quan ret = amdgpu_device_attr_create_groups(adev, 3372e098bc96SEvan Quan amdgpu_device_attrs, 3373e098bc96SEvan Quan ARRAY_SIZE(amdgpu_device_attrs), 3374e098bc96SEvan Quan mask, 3375e098bc96SEvan Quan &adev->pm.pm_attr_list); 3376e098bc96SEvan Quan if (ret) 3377e098bc96SEvan Quan return ret; 3378e098bc96SEvan Quan 3379e098bc96SEvan Quan adev->pm.sysfs_initialized = true; 3380e098bc96SEvan Quan 3381e098bc96SEvan Quan return 0; 3382e098bc96SEvan Quan } 3383e098bc96SEvan Quan 3384e098bc96SEvan Quan void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev) 3385e098bc96SEvan Quan { 3386e098bc96SEvan Quan if (adev->pm.dpm_enabled == 0) 3387e098bc96SEvan Quan return; 3388e098bc96SEvan Quan 3389e098bc96SEvan Quan if (adev->pm.int_hwmon_dev) 3390e098bc96SEvan Quan hwmon_device_unregister(adev->pm.int_hwmon_dev); 3391e098bc96SEvan Quan 3392e098bc96SEvan Quan amdgpu_device_attr_remove_groups(adev, &adev->pm.pm_attr_list); 3393e098bc96SEvan Quan } 3394e098bc96SEvan Quan 3395e098bc96SEvan Quan /* 3396e098bc96SEvan Quan * Debugfs info 3397e098bc96SEvan Quan */ 3398e098bc96SEvan Quan #if defined(CONFIG_DEBUG_FS) 3399e098bc96SEvan Quan 3400517cb957SHuang Rui static void amdgpu_debugfs_prints_cpu_info(struct seq_file *m, 3401517cb957SHuang Rui struct amdgpu_device *adev) { 3402517cb957SHuang Rui uint16_t *p_val; 3403517cb957SHuang Rui uint32_t size; 3404517cb957SHuang Rui int i; 340579c65f3fSEvan Quan uint32_t num_cpu_cores = amdgpu_dpm_get_num_cpu_cores(adev); 3406517cb957SHuang Rui 340779c65f3fSEvan Quan if (amdgpu_dpm_is_cclk_dpm_supported(adev)) { 340879c65f3fSEvan Quan p_val = kcalloc(num_cpu_cores, sizeof(uint16_t), 3409517cb957SHuang Rui GFP_KERNEL); 3410517cb957SHuang Rui 3411517cb957SHuang Rui if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_CPU_CLK, 3412517cb957SHuang Rui (void *)p_val, &size)) { 341379c65f3fSEvan Quan for (i = 0; i < num_cpu_cores; i++) 3414517cb957SHuang Rui seq_printf(m, "\t%u MHz (CPU%d)\n", 3415517cb957SHuang Rui *(p_val + i), i); 3416517cb957SHuang Rui } 3417517cb957SHuang Rui 3418517cb957SHuang Rui kfree(p_val); 3419517cb957SHuang Rui } 3420517cb957SHuang Rui } 3421517cb957SHuang Rui 3422e098bc96SEvan Quan static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *adev) 3423e098bc96SEvan Quan { 3424e098bc96SEvan Quan uint32_t value; 3425800c53d6SXiaojian Du uint64_t value64 = 0; 3426e098bc96SEvan Quan uint32_t query = 0; 3427e098bc96SEvan Quan int size; 3428e098bc96SEvan Quan 3429e098bc96SEvan Quan /* GPU Clocks */ 3430e098bc96SEvan Quan size = sizeof(value); 3431e098bc96SEvan Quan seq_printf(m, "GFX Clocks and Power:\n"); 3432517cb957SHuang Rui 3433517cb957SHuang Rui amdgpu_debugfs_prints_cpu_info(m, adev); 3434517cb957SHuang Rui 3435e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, (void *)&value, &size)) 3436e098bc96SEvan Quan seq_printf(m, "\t%u MHz (MCLK)\n", value/100); 3437e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, (void *)&value, &size)) 3438e098bc96SEvan Quan seq_printf(m, "\t%u MHz (SCLK)\n", value/100); 3439e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK, (void *)&value, &size)) 3440e098bc96SEvan Quan seq_printf(m, "\t%u MHz (PSTATE_SCLK)\n", value/100); 3441e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK, (void *)&value, &size)) 3442e098bc96SEvan Quan seq_printf(m, "\t%u MHz (PSTATE_MCLK)\n", value/100); 3443e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, (void *)&value, &size)) 3444e098bc96SEvan Quan seq_printf(m, "\t%u mV (VDDGFX)\n", value); 3445e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, (void *)&value, &size)) 3446e098bc96SEvan Quan seq_printf(m, "\t%u mV (VDDNB)\n", value); 3447e098bc96SEvan Quan size = sizeof(uint32_t); 3448e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER, (void *)&query, &size)) 3449e098bc96SEvan Quan seq_printf(m, "\t%u.%u W (average GPU)\n", query >> 8, query & 0xff); 3450e098bc96SEvan Quan size = sizeof(value); 3451e098bc96SEvan Quan seq_printf(m, "\n"); 3452e098bc96SEvan Quan 3453e098bc96SEvan Quan /* GPU Temp */ 3454e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP, (void *)&value, &size)) 3455e098bc96SEvan Quan seq_printf(m, "GPU Temperature: %u C\n", value/1000); 3456e098bc96SEvan Quan 3457e098bc96SEvan Quan /* GPU Load */ 3458e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, (void *)&value, &size)) 3459e098bc96SEvan Quan seq_printf(m, "GPU Load: %u %%\n", value); 3460e098bc96SEvan Quan /* MEM Load */ 3461e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MEM_LOAD, (void *)&value, &size)) 3462e098bc96SEvan Quan seq_printf(m, "MEM Load: %u %%\n", value); 3463e098bc96SEvan Quan 3464e098bc96SEvan Quan seq_printf(m, "\n"); 3465e098bc96SEvan Quan 3466e098bc96SEvan Quan /* SMC feature mask */ 3467e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_ENABLED_SMC_FEATURES_MASK, (void *)&value64, &size)) 3468e098bc96SEvan Quan seq_printf(m, "SMC Feature Mask: 0x%016llx\n", value64); 3469e098bc96SEvan Quan 3470e098bc96SEvan Quan if (adev->asic_type > CHIP_VEGA20) { 3471e098bc96SEvan Quan /* VCN clocks */ 3472e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCN_POWER_STATE, (void *)&value, &size)) { 3473e098bc96SEvan Quan if (!value) { 3474e098bc96SEvan Quan seq_printf(m, "VCN: Disabled\n"); 3475e098bc96SEvan Quan } else { 3476e098bc96SEvan Quan seq_printf(m, "VCN: Enabled\n"); 3477e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size)) 3478e098bc96SEvan Quan seq_printf(m, "\t%u MHz (DCLK)\n", value/100); 3479e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size)) 3480e098bc96SEvan Quan seq_printf(m, "\t%u MHz (VCLK)\n", value/100); 3481e098bc96SEvan Quan } 3482e098bc96SEvan Quan } 3483e098bc96SEvan Quan seq_printf(m, "\n"); 3484e098bc96SEvan Quan } else { 3485e098bc96SEvan Quan /* UVD clocks */ 3486e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_POWER, (void *)&value, &size)) { 3487e098bc96SEvan Quan if (!value) { 3488e098bc96SEvan Quan seq_printf(m, "UVD: Disabled\n"); 3489e098bc96SEvan Quan } else { 3490e098bc96SEvan Quan seq_printf(m, "UVD: Enabled\n"); 3491e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size)) 3492e098bc96SEvan Quan seq_printf(m, "\t%u MHz (DCLK)\n", value/100); 3493e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size)) 3494e098bc96SEvan Quan seq_printf(m, "\t%u MHz (VCLK)\n", value/100); 3495e098bc96SEvan Quan } 3496e098bc96SEvan Quan } 3497e098bc96SEvan Quan seq_printf(m, "\n"); 3498e098bc96SEvan Quan 3499e098bc96SEvan Quan /* VCE clocks */ 3500e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_POWER, (void *)&value, &size)) { 3501e098bc96SEvan Quan if (!value) { 3502e098bc96SEvan Quan seq_printf(m, "VCE: Disabled\n"); 3503e098bc96SEvan Quan } else { 3504e098bc96SEvan Quan seq_printf(m, "VCE: Enabled\n"); 3505e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_ECCLK, (void *)&value, &size)) 3506e098bc96SEvan Quan seq_printf(m, "\t%u MHz (ECCLK)\n", value/100); 3507e098bc96SEvan Quan } 3508e098bc96SEvan Quan } 3509e098bc96SEvan Quan } 3510e098bc96SEvan Quan 3511e098bc96SEvan Quan return 0; 3512e098bc96SEvan Quan } 3513e098bc96SEvan Quan 3514e098bc96SEvan Quan static void amdgpu_parse_cg_state(struct seq_file *m, u32 flags) 3515e098bc96SEvan Quan { 3516e098bc96SEvan Quan int i; 3517e098bc96SEvan Quan 3518e098bc96SEvan Quan for (i = 0; clocks[i].flag; i++) 3519e098bc96SEvan Quan seq_printf(m, "\t%s: %s\n", clocks[i].name, 3520e098bc96SEvan Quan (flags & clocks[i].flag) ? "On" : "Off"); 3521e098bc96SEvan Quan } 3522e098bc96SEvan Quan 3523373720f7SNirmoy Das static int amdgpu_debugfs_pm_info_show(struct seq_file *m, void *unused) 3524e098bc96SEvan Quan { 3525373720f7SNirmoy Das struct amdgpu_device *adev = (struct amdgpu_device *)m->private; 3526373720f7SNirmoy Das struct drm_device *dev = adev_to_drm(adev); 3527e098bc96SEvan Quan u32 flags = 0; 3528e098bc96SEvan Quan int r; 3529e098bc96SEvan Quan 353053b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 3531e098bc96SEvan Quan return -EPERM; 3532d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 3533d2ae842dSAlex Deucher return -EPERM; 3534e098bc96SEvan Quan 3535e098bc96SEvan Quan r = pm_runtime_get_sync(dev->dev); 3536e098bc96SEvan Quan if (r < 0) { 3537e098bc96SEvan Quan pm_runtime_put_autosuspend(dev->dev); 3538e098bc96SEvan Quan return r; 3539e098bc96SEvan Quan } 3540e098bc96SEvan Quan 354179c65f3fSEvan Quan if (amdgpu_dpm_debugfs_print_current_performance_level(adev, m)) { 3542e098bc96SEvan Quan r = amdgpu_debugfs_pm_info_pp(m, adev); 3543e098bc96SEvan Quan if (r) 3544e098bc96SEvan Quan goto out; 354579c65f3fSEvan Quan } 3546e098bc96SEvan Quan 3547e098bc96SEvan Quan amdgpu_device_ip_get_clockgating_state(adev, &flags); 3548e098bc96SEvan Quan 3549e098bc96SEvan Quan seq_printf(m, "Clock Gating Flags Mask: 0x%x\n", flags); 3550e098bc96SEvan Quan amdgpu_parse_cg_state(m, flags); 3551e098bc96SEvan Quan seq_printf(m, "\n"); 3552e098bc96SEvan Quan 3553e098bc96SEvan Quan out: 3554e098bc96SEvan Quan pm_runtime_mark_last_busy(dev->dev); 3555e098bc96SEvan Quan pm_runtime_put_autosuspend(dev->dev); 3556e098bc96SEvan Quan 3557e098bc96SEvan Quan return r; 3558e098bc96SEvan Quan } 3559e098bc96SEvan Quan 3560373720f7SNirmoy Das DEFINE_SHOW_ATTRIBUTE(amdgpu_debugfs_pm_info); 3561373720f7SNirmoy Das 356227ebf21fSLijo Lazar /* 356327ebf21fSLijo Lazar * amdgpu_pm_priv_buffer_read - Read memory region allocated to FW 356427ebf21fSLijo Lazar * 356527ebf21fSLijo Lazar * Reads debug memory region allocated to PMFW 356627ebf21fSLijo Lazar */ 356727ebf21fSLijo Lazar static ssize_t amdgpu_pm_prv_buffer_read(struct file *f, char __user *buf, 356827ebf21fSLijo Lazar size_t size, loff_t *pos) 356927ebf21fSLijo Lazar { 357027ebf21fSLijo Lazar struct amdgpu_device *adev = file_inode(f)->i_private; 357127ebf21fSLijo Lazar size_t smu_prv_buf_size; 357227ebf21fSLijo Lazar void *smu_prv_buf; 357379c65f3fSEvan Quan int ret = 0; 357427ebf21fSLijo Lazar 357527ebf21fSLijo Lazar if (amdgpu_in_reset(adev)) 357627ebf21fSLijo Lazar return -EPERM; 357727ebf21fSLijo Lazar if (adev->in_suspend && !adev->in_runpm) 357827ebf21fSLijo Lazar return -EPERM; 357927ebf21fSLijo Lazar 358079c65f3fSEvan Quan ret = amdgpu_dpm_get_smu_prv_buf_details(adev, &smu_prv_buf, &smu_prv_buf_size); 358179c65f3fSEvan Quan if (ret) 358279c65f3fSEvan Quan return ret; 358327ebf21fSLijo Lazar 358427ebf21fSLijo Lazar if (!smu_prv_buf || !smu_prv_buf_size) 358527ebf21fSLijo Lazar return -EINVAL; 358627ebf21fSLijo Lazar 358727ebf21fSLijo Lazar return simple_read_from_buffer(buf, size, pos, smu_prv_buf, 358827ebf21fSLijo Lazar smu_prv_buf_size); 358927ebf21fSLijo Lazar } 359027ebf21fSLijo Lazar 359127ebf21fSLijo Lazar static const struct file_operations amdgpu_debugfs_pm_prv_buffer_fops = { 359227ebf21fSLijo Lazar .owner = THIS_MODULE, 359327ebf21fSLijo Lazar .open = simple_open, 359427ebf21fSLijo Lazar .read = amdgpu_pm_prv_buffer_read, 359527ebf21fSLijo Lazar .llseek = default_llseek, 359627ebf21fSLijo Lazar }; 359727ebf21fSLijo Lazar 3598e098bc96SEvan Quan #endif 3599e098bc96SEvan Quan 3600373720f7SNirmoy Das void amdgpu_debugfs_pm_init(struct amdgpu_device *adev) 3601e098bc96SEvan Quan { 3602e098bc96SEvan Quan #if defined(CONFIG_DEBUG_FS) 3603373720f7SNirmoy Das struct drm_minor *minor = adev_to_drm(adev)->primary; 3604373720f7SNirmoy Das struct dentry *root = minor->debugfs_root; 3605373720f7SNirmoy Das 36061613f346SFlora Cui if (!adev->pm.dpm_enabled) 36071613f346SFlora Cui return; 36081613f346SFlora Cui 3609373720f7SNirmoy Das debugfs_create_file("amdgpu_pm_info", 0444, root, adev, 3610373720f7SNirmoy Das &amdgpu_debugfs_pm_info_fops); 3611373720f7SNirmoy Das 361227ebf21fSLijo Lazar if (adev->pm.smu_prv_buffer_size > 0) 361327ebf21fSLijo Lazar debugfs_create_file_size("amdgpu_pm_prv_buffer", 0444, root, 361427ebf21fSLijo Lazar adev, 361527ebf21fSLijo Lazar &amdgpu_debugfs_pm_prv_buffer_fops, 361627ebf21fSLijo Lazar adev->pm.smu_prv_buffer_size); 36171f5fc7a5SAndrey Grodzovsky 361879c65f3fSEvan Quan amdgpu_dpm_stb_debug_fs_init(adev); 3619e098bc96SEvan Quan #endif 3620e098bc96SEvan Quan } 3621